1fcf5ef2aSThomas Huth /* 2fcf5ef2aSThomas Huth * SH4 translation 3fcf5ef2aSThomas Huth * 4fcf5ef2aSThomas Huth * Copyright (c) 2005 Samuel Tardieu 5fcf5ef2aSThomas Huth * 6fcf5ef2aSThomas Huth * This library is free software; you can redistribute it and/or 7fcf5ef2aSThomas Huth * modify it under the terms of the GNU Lesser General Public 8fcf5ef2aSThomas Huth * License as published by the Free Software Foundation; either 9fcf5ef2aSThomas Huth * version 2 of the License, or (at your option) any later version. 10fcf5ef2aSThomas Huth * 11fcf5ef2aSThomas Huth * This library is distributed in the hope that it will be useful, 12fcf5ef2aSThomas Huth * but WITHOUT ANY WARRANTY; without even the implied warranty of 13fcf5ef2aSThomas Huth * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 14fcf5ef2aSThomas Huth * Lesser General Public License for more details. 15fcf5ef2aSThomas Huth * 16fcf5ef2aSThomas Huth * You should have received a copy of the GNU Lesser General Public 17fcf5ef2aSThomas Huth * License along with this library; if not, see <http://www.gnu.org/licenses/>. 18fcf5ef2aSThomas Huth */ 19fcf5ef2aSThomas Huth 20fcf5ef2aSThomas Huth #define DEBUG_DISAS 21fcf5ef2aSThomas Huth 22fcf5ef2aSThomas Huth #include "qemu/osdep.h" 23fcf5ef2aSThomas Huth #include "cpu.h" 24fcf5ef2aSThomas Huth #include "disas/disas.h" 25fcf5ef2aSThomas Huth #include "exec/exec-all.h" 26fcf5ef2aSThomas Huth #include "tcg-op.h" 27fcf5ef2aSThomas Huth #include "exec/cpu_ldst.h" 28fcf5ef2aSThomas Huth 29fcf5ef2aSThomas Huth #include "exec/helper-proto.h" 30fcf5ef2aSThomas Huth #include "exec/helper-gen.h" 31fcf5ef2aSThomas Huth 32fcf5ef2aSThomas Huth #include "trace-tcg.h" 33fcf5ef2aSThomas Huth #include "exec/log.h" 34fcf5ef2aSThomas Huth 35fcf5ef2aSThomas Huth 36fcf5ef2aSThomas Huth typedef struct DisasContext { 37fcf5ef2aSThomas Huth struct TranslationBlock *tb; 38fcf5ef2aSThomas Huth target_ulong pc; 39fcf5ef2aSThomas Huth uint16_t opcode; 40a6215749SAurelien Jarno uint32_t tbflags; /* should stay unmodified during the TB translation */ 41a6215749SAurelien Jarno uint32_t envflags; /* should stay in sync with env->flags using TCG ops */ 42fcf5ef2aSThomas Huth int bstate; 43fcf5ef2aSThomas Huth int memidx; 44fcf5ef2aSThomas Huth uint32_t delayed_pc; 45fcf5ef2aSThomas Huth int singlestep_enabled; 46fcf5ef2aSThomas Huth uint32_t features; 47fcf5ef2aSThomas Huth int has_movcal; 48fcf5ef2aSThomas Huth } DisasContext; 49fcf5ef2aSThomas Huth 50fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 51fcf5ef2aSThomas Huth #define IS_USER(ctx) 1 52fcf5ef2aSThomas Huth #else 53a6215749SAurelien Jarno #define IS_USER(ctx) (!(ctx->tbflags & (1u << SR_MD))) 54fcf5ef2aSThomas Huth #endif 55fcf5ef2aSThomas Huth 56fcf5ef2aSThomas Huth enum { 57fcf5ef2aSThomas Huth BS_NONE = 0, /* We go out of the TB without reaching a branch or an 58fcf5ef2aSThomas Huth * exception condition 59fcf5ef2aSThomas Huth */ 60fcf5ef2aSThomas Huth BS_STOP = 1, /* We want to stop translation for any reason */ 61fcf5ef2aSThomas Huth BS_BRANCH = 2, /* We reached a branch condition */ 62fcf5ef2aSThomas Huth BS_EXCP = 3, /* We reached an exception condition */ 63fcf5ef2aSThomas Huth }; 64fcf5ef2aSThomas Huth 65fcf5ef2aSThomas Huth /* global register indexes */ 66fcf5ef2aSThomas Huth static TCGv_env cpu_env; 67fcf5ef2aSThomas Huth static TCGv cpu_gregs[24]; 68fcf5ef2aSThomas Huth static TCGv cpu_sr, cpu_sr_m, cpu_sr_q, cpu_sr_t; 69fcf5ef2aSThomas Huth static TCGv cpu_pc, cpu_ssr, cpu_spc, cpu_gbr; 70fcf5ef2aSThomas Huth static TCGv cpu_vbr, cpu_sgr, cpu_dbr, cpu_mach, cpu_macl; 71fcf5ef2aSThomas Huth static TCGv cpu_pr, cpu_fpscr, cpu_fpul, cpu_ldst; 72fcf5ef2aSThomas Huth static TCGv cpu_fregs[32]; 73fcf5ef2aSThomas Huth 74fcf5ef2aSThomas Huth /* internal register indexes */ 7547b9f4d5SAurelien Jarno static TCGv cpu_flags, cpu_delayed_pc, cpu_delayed_cond; 76fcf5ef2aSThomas Huth 77fcf5ef2aSThomas Huth #include "exec/gen-icount.h" 78fcf5ef2aSThomas Huth 79fcf5ef2aSThomas Huth void sh4_translate_init(void) 80fcf5ef2aSThomas Huth { 81fcf5ef2aSThomas Huth int i; 82fcf5ef2aSThomas Huth static int done_init = 0; 83fcf5ef2aSThomas Huth static const char * const gregnames[24] = { 84fcf5ef2aSThomas Huth "R0_BANK0", "R1_BANK0", "R2_BANK0", "R3_BANK0", 85fcf5ef2aSThomas Huth "R4_BANK0", "R5_BANK0", "R6_BANK0", "R7_BANK0", 86fcf5ef2aSThomas Huth "R8", "R9", "R10", "R11", "R12", "R13", "R14", "R15", 87fcf5ef2aSThomas Huth "R0_BANK1", "R1_BANK1", "R2_BANK1", "R3_BANK1", 88fcf5ef2aSThomas Huth "R4_BANK1", "R5_BANK1", "R6_BANK1", "R7_BANK1" 89fcf5ef2aSThomas Huth }; 90fcf5ef2aSThomas Huth static const char * const fregnames[32] = { 91fcf5ef2aSThomas Huth "FPR0_BANK0", "FPR1_BANK0", "FPR2_BANK0", "FPR3_BANK0", 92fcf5ef2aSThomas Huth "FPR4_BANK0", "FPR5_BANK0", "FPR6_BANK0", "FPR7_BANK0", 93fcf5ef2aSThomas Huth "FPR8_BANK0", "FPR9_BANK0", "FPR10_BANK0", "FPR11_BANK0", 94fcf5ef2aSThomas Huth "FPR12_BANK0", "FPR13_BANK0", "FPR14_BANK0", "FPR15_BANK0", 95fcf5ef2aSThomas Huth "FPR0_BANK1", "FPR1_BANK1", "FPR2_BANK1", "FPR3_BANK1", 96fcf5ef2aSThomas Huth "FPR4_BANK1", "FPR5_BANK1", "FPR6_BANK1", "FPR7_BANK1", 97fcf5ef2aSThomas Huth "FPR8_BANK1", "FPR9_BANK1", "FPR10_BANK1", "FPR11_BANK1", 98fcf5ef2aSThomas Huth "FPR12_BANK1", "FPR13_BANK1", "FPR14_BANK1", "FPR15_BANK1", 99fcf5ef2aSThomas Huth }; 100fcf5ef2aSThomas Huth 101fcf5ef2aSThomas Huth if (done_init) 102fcf5ef2aSThomas Huth return; 103fcf5ef2aSThomas Huth 104fcf5ef2aSThomas Huth cpu_env = tcg_global_reg_new_ptr(TCG_AREG0, "env"); 105fcf5ef2aSThomas Huth tcg_ctx.tcg_env = cpu_env; 106fcf5ef2aSThomas Huth 107fcf5ef2aSThomas Huth for (i = 0; i < 24; i++) 108fcf5ef2aSThomas Huth cpu_gregs[i] = tcg_global_mem_new_i32(cpu_env, 109fcf5ef2aSThomas Huth offsetof(CPUSH4State, gregs[i]), 110fcf5ef2aSThomas Huth gregnames[i]); 111fcf5ef2aSThomas Huth 112fcf5ef2aSThomas Huth cpu_pc = tcg_global_mem_new_i32(cpu_env, 113fcf5ef2aSThomas Huth offsetof(CPUSH4State, pc), "PC"); 114fcf5ef2aSThomas Huth cpu_sr = tcg_global_mem_new_i32(cpu_env, 115fcf5ef2aSThomas Huth offsetof(CPUSH4State, sr), "SR"); 116fcf5ef2aSThomas Huth cpu_sr_m = tcg_global_mem_new_i32(cpu_env, 117fcf5ef2aSThomas Huth offsetof(CPUSH4State, sr_m), "SR_M"); 118fcf5ef2aSThomas Huth cpu_sr_q = tcg_global_mem_new_i32(cpu_env, 119fcf5ef2aSThomas Huth offsetof(CPUSH4State, sr_q), "SR_Q"); 120fcf5ef2aSThomas Huth cpu_sr_t = tcg_global_mem_new_i32(cpu_env, 121fcf5ef2aSThomas Huth offsetof(CPUSH4State, sr_t), "SR_T"); 122fcf5ef2aSThomas Huth cpu_ssr = tcg_global_mem_new_i32(cpu_env, 123fcf5ef2aSThomas Huth offsetof(CPUSH4State, ssr), "SSR"); 124fcf5ef2aSThomas Huth cpu_spc = tcg_global_mem_new_i32(cpu_env, 125fcf5ef2aSThomas Huth offsetof(CPUSH4State, spc), "SPC"); 126fcf5ef2aSThomas Huth cpu_gbr = tcg_global_mem_new_i32(cpu_env, 127fcf5ef2aSThomas Huth offsetof(CPUSH4State, gbr), "GBR"); 128fcf5ef2aSThomas Huth cpu_vbr = tcg_global_mem_new_i32(cpu_env, 129fcf5ef2aSThomas Huth offsetof(CPUSH4State, vbr), "VBR"); 130fcf5ef2aSThomas Huth cpu_sgr = tcg_global_mem_new_i32(cpu_env, 131fcf5ef2aSThomas Huth offsetof(CPUSH4State, sgr), "SGR"); 132fcf5ef2aSThomas Huth cpu_dbr = tcg_global_mem_new_i32(cpu_env, 133fcf5ef2aSThomas Huth offsetof(CPUSH4State, dbr), "DBR"); 134fcf5ef2aSThomas Huth cpu_mach = tcg_global_mem_new_i32(cpu_env, 135fcf5ef2aSThomas Huth offsetof(CPUSH4State, mach), "MACH"); 136fcf5ef2aSThomas Huth cpu_macl = tcg_global_mem_new_i32(cpu_env, 137fcf5ef2aSThomas Huth offsetof(CPUSH4State, macl), "MACL"); 138fcf5ef2aSThomas Huth cpu_pr = tcg_global_mem_new_i32(cpu_env, 139fcf5ef2aSThomas Huth offsetof(CPUSH4State, pr), "PR"); 140fcf5ef2aSThomas Huth cpu_fpscr = tcg_global_mem_new_i32(cpu_env, 141fcf5ef2aSThomas Huth offsetof(CPUSH4State, fpscr), "FPSCR"); 142fcf5ef2aSThomas Huth cpu_fpul = tcg_global_mem_new_i32(cpu_env, 143fcf5ef2aSThomas Huth offsetof(CPUSH4State, fpul), "FPUL"); 144fcf5ef2aSThomas Huth 145fcf5ef2aSThomas Huth cpu_flags = tcg_global_mem_new_i32(cpu_env, 146fcf5ef2aSThomas Huth offsetof(CPUSH4State, flags), "_flags_"); 147fcf5ef2aSThomas Huth cpu_delayed_pc = tcg_global_mem_new_i32(cpu_env, 148fcf5ef2aSThomas Huth offsetof(CPUSH4State, delayed_pc), 149fcf5ef2aSThomas Huth "_delayed_pc_"); 15047b9f4d5SAurelien Jarno cpu_delayed_cond = tcg_global_mem_new_i32(cpu_env, 15147b9f4d5SAurelien Jarno offsetof(CPUSH4State, 15247b9f4d5SAurelien Jarno delayed_cond), 15347b9f4d5SAurelien Jarno "_delayed_cond_"); 154fcf5ef2aSThomas Huth cpu_ldst = tcg_global_mem_new_i32(cpu_env, 155fcf5ef2aSThomas Huth offsetof(CPUSH4State, ldst), "_ldst_"); 156fcf5ef2aSThomas Huth 157fcf5ef2aSThomas Huth for (i = 0; i < 32; i++) 158fcf5ef2aSThomas Huth cpu_fregs[i] = tcg_global_mem_new_i32(cpu_env, 159fcf5ef2aSThomas Huth offsetof(CPUSH4State, fregs[i]), 160fcf5ef2aSThomas Huth fregnames[i]); 161fcf5ef2aSThomas Huth 162fcf5ef2aSThomas Huth done_init = 1; 163fcf5ef2aSThomas Huth } 164fcf5ef2aSThomas Huth 165fcf5ef2aSThomas Huth void superh_cpu_dump_state(CPUState *cs, FILE *f, 166fcf5ef2aSThomas Huth fprintf_function cpu_fprintf, int flags) 167fcf5ef2aSThomas Huth { 168fcf5ef2aSThomas Huth SuperHCPU *cpu = SUPERH_CPU(cs); 169fcf5ef2aSThomas Huth CPUSH4State *env = &cpu->env; 170fcf5ef2aSThomas Huth int i; 171fcf5ef2aSThomas Huth cpu_fprintf(f, "pc=0x%08x sr=0x%08x pr=0x%08x fpscr=0x%08x\n", 172fcf5ef2aSThomas Huth env->pc, cpu_read_sr(env), env->pr, env->fpscr); 173fcf5ef2aSThomas Huth cpu_fprintf(f, "spc=0x%08x ssr=0x%08x gbr=0x%08x vbr=0x%08x\n", 174fcf5ef2aSThomas Huth env->spc, env->ssr, env->gbr, env->vbr); 175fcf5ef2aSThomas Huth cpu_fprintf(f, "sgr=0x%08x dbr=0x%08x delayed_pc=0x%08x fpul=0x%08x\n", 176fcf5ef2aSThomas Huth env->sgr, env->dbr, env->delayed_pc, env->fpul); 177fcf5ef2aSThomas Huth for (i = 0; i < 24; i += 4) { 178fcf5ef2aSThomas Huth cpu_fprintf(f, "r%d=0x%08x r%d=0x%08x r%d=0x%08x r%d=0x%08x\n", 179fcf5ef2aSThomas Huth i, env->gregs[i], i + 1, env->gregs[i + 1], 180fcf5ef2aSThomas Huth i + 2, env->gregs[i + 2], i + 3, env->gregs[i + 3]); 181fcf5ef2aSThomas Huth } 182fcf5ef2aSThomas Huth if (env->flags & DELAY_SLOT) { 183fcf5ef2aSThomas Huth cpu_fprintf(f, "in delay slot (delayed_pc=0x%08x)\n", 184fcf5ef2aSThomas Huth env->delayed_pc); 185fcf5ef2aSThomas Huth } else if (env->flags & DELAY_SLOT_CONDITIONAL) { 186fcf5ef2aSThomas Huth cpu_fprintf(f, "in conditional delay slot (delayed_pc=0x%08x)\n", 187fcf5ef2aSThomas Huth env->delayed_pc); 188be53081aSAurelien Jarno } else if (env->flags & DELAY_SLOT_RTE) { 189be53081aSAurelien Jarno cpu_fprintf(f, "in rte delay slot (delayed_pc=0x%08x)\n", 190be53081aSAurelien Jarno env->delayed_pc); 191fcf5ef2aSThomas Huth } 192fcf5ef2aSThomas Huth } 193fcf5ef2aSThomas Huth 194fcf5ef2aSThomas Huth static void gen_read_sr(TCGv dst) 195fcf5ef2aSThomas Huth { 196fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 197fcf5ef2aSThomas Huth tcg_gen_shli_i32(t0, cpu_sr_q, SR_Q); 198fcf5ef2aSThomas Huth tcg_gen_or_i32(dst, dst, t0); 199fcf5ef2aSThomas Huth tcg_gen_shli_i32(t0, cpu_sr_m, SR_M); 200fcf5ef2aSThomas Huth tcg_gen_or_i32(dst, dst, t0); 201fcf5ef2aSThomas Huth tcg_gen_shli_i32(t0, cpu_sr_t, SR_T); 202fcf5ef2aSThomas Huth tcg_gen_or_i32(dst, cpu_sr, t0); 203fcf5ef2aSThomas Huth tcg_temp_free_i32(t0); 204fcf5ef2aSThomas Huth } 205fcf5ef2aSThomas Huth 206fcf5ef2aSThomas Huth static void gen_write_sr(TCGv src) 207fcf5ef2aSThomas Huth { 208fcf5ef2aSThomas Huth tcg_gen_andi_i32(cpu_sr, src, 209fcf5ef2aSThomas Huth ~((1u << SR_Q) | (1u << SR_M) | (1u << SR_T))); 210a380f9dbSAurelien Jarno tcg_gen_extract_i32(cpu_sr_q, src, SR_Q, 1); 211a380f9dbSAurelien Jarno tcg_gen_extract_i32(cpu_sr_m, src, SR_M, 1); 212a380f9dbSAurelien Jarno tcg_gen_extract_i32(cpu_sr_t, src, SR_T, 1); 213fcf5ef2aSThomas Huth } 214fcf5ef2aSThomas Huth 215ac9707eaSAurelien Jarno static inline void gen_save_cpu_state(DisasContext *ctx, bool save_pc) 216ac9707eaSAurelien Jarno { 217ac9707eaSAurelien Jarno if (save_pc) { 218ac9707eaSAurelien Jarno tcg_gen_movi_i32(cpu_pc, ctx->pc); 219ac9707eaSAurelien Jarno } 220ac9707eaSAurelien Jarno if (ctx->delayed_pc != (uint32_t) -1) { 221ac9707eaSAurelien Jarno tcg_gen_movi_i32(cpu_delayed_pc, ctx->delayed_pc); 222ac9707eaSAurelien Jarno } 223e1933d14SRichard Henderson if ((ctx->tbflags & TB_FLAG_ENVFLAGS_MASK) != ctx->envflags) { 224ac9707eaSAurelien Jarno tcg_gen_movi_i32(cpu_flags, ctx->envflags); 225ac9707eaSAurelien Jarno } 226ac9707eaSAurelien Jarno } 227ac9707eaSAurelien Jarno 228fcf5ef2aSThomas Huth static inline bool use_goto_tb(DisasContext *ctx, target_ulong dest) 229fcf5ef2aSThomas Huth { 230fcf5ef2aSThomas Huth if (unlikely(ctx->singlestep_enabled)) { 231fcf5ef2aSThomas Huth return false; 232fcf5ef2aSThomas Huth } 233*4bfa602bSRichard Henderson if (ctx->tbflags & GUSA_EXCLUSIVE) { 234*4bfa602bSRichard Henderson return false; 235*4bfa602bSRichard Henderson } 236fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 237fcf5ef2aSThomas Huth return (ctx->tb->pc & TARGET_PAGE_MASK) == (dest & TARGET_PAGE_MASK); 238fcf5ef2aSThomas Huth #else 239fcf5ef2aSThomas Huth return true; 240fcf5ef2aSThomas Huth #endif 241fcf5ef2aSThomas Huth } 242fcf5ef2aSThomas Huth 243fcf5ef2aSThomas Huth static void gen_goto_tb(DisasContext *ctx, int n, target_ulong dest) 244fcf5ef2aSThomas Huth { 245fcf5ef2aSThomas Huth if (use_goto_tb(ctx, dest)) { 246fcf5ef2aSThomas Huth /* Use a direct jump if in same page and singlestep not enabled */ 247fcf5ef2aSThomas Huth tcg_gen_goto_tb(n); 248fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_pc, dest); 249fcf5ef2aSThomas Huth tcg_gen_exit_tb((uintptr_t)ctx->tb + n); 250fcf5ef2aSThomas Huth } else { 251fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_pc, dest); 252fcf5ef2aSThomas Huth if (ctx->singlestep_enabled) 253fcf5ef2aSThomas Huth gen_helper_debug(cpu_env); 254fcf5ef2aSThomas Huth tcg_gen_exit_tb(0); 255fcf5ef2aSThomas Huth } 256fcf5ef2aSThomas Huth } 257fcf5ef2aSThomas Huth 258fcf5ef2aSThomas Huth static void gen_jump(DisasContext * ctx) 259fcf5ef2aSThomas Huth { 260fcf5ef2aSThomas Huth if (ctx->delayed_pc == (uint32_t) - 1) { 261fcf5ef2aSThomas Huth /* Target is not statically known, it comes necessarily from a 262fcf5ef2aSThomas Huth delayed jump as immediate jump are conditinal jumps */ 263fcf5ef2aSThomas Huth tcg_gen_mov_i32(cpu_pc, cpu_delayed_pc); 264ac9707eaSAurelien Jarno tcg_gen_discard_i32(cpu_delayed_pc); 265fcf5ef2aSThomas Huth if (ctx->singlestep_enabled) 266fcf5ef2aSThomas Huth gen_helper_debug(cpu_env); 267fcf5ef2aSThomas Huth tcg_gen_exit_tb(0); 268fcf5ef2aSThomas Huth } else { 269fcf5ef2aSThomas Huth gen_goto_tb(ctx, 0, ctx->delayed_pc); 270fcf5ef2aSThomas Huth } 271fcf5ef2aSThomas Huth } 272fcf5ef2aSThomas Huth 273fcf5ef2aSThomas Huth /* Immediate conditional jump (bt or bf) */ 274*4bfa602bSRichard Henderson static void gen_conditional_jump(DisasContext *ctx, target_ulong dest, 275*4bfa602bSRichard Henderson bool jump_if_true) 276fcf5ef2aSThomas Huth { 277fcf5ef2aSThomas Huth TCGLabel *l1 = gen_new_label(); 278*4bfa602bSRichard Henderson TCGCond cond_not_taken = jump_if_true ? TCG_COND_EQ : TCG_COND_NE; 279*4bfa602bSRichard Henderson 280*4bfa602bSRichard Henderson if (ctx->tbflags & GUSA_EXCLUSIVE) { 281*4bfa602bSRichard Henderson /* When in an exclusive region, we must continue to the end. 282*4bfa602bSRichard Henderson Therefore, exit the region on a taken branch, but otherwise 283*4bfa602bSRichard Henderson fall through to the next instruction. */ 284*4bfa602bSRichard Henderson tcg_gen_brcondi_i32(cond_not_taken, cpu_sr_t, 0, l1); 285*4bfa602bSRichard Henderson tcg_gen_movi_i32(cpu_flags, ctx->envflags & ~GUSA_MASK); 286*4bfa602bSRichard Henderson /* Note that this won't actually use a goto_tb opcode because we 287*4bfa602bSRichard Henderson disallow it in use_goto_tb, but it handles exit + singlestep. */ 288*4bfa602bSRichard Henderson gen_goto_tb(ctx, 0, dest); 289fcf5ef2aSThomas Huth gen_set_label(l1); 290*4bfa602bSRichard Henderson return; 291*4bfa602bSRichard Henderson } 292*4bfa602bSRichard Henderson 293*4bfa602bSRichard Henderson gen_save_cpu_state(ctx, false); 294*4bfa602bSRichard Henderson tcg_gen_brcondi_i32(cond_not_taken, cpu_sr_t, 0, l1); 295*4bfa602bSRichard Henderson gen_goto_tb(ctx, 0, dest); 296*4bfa602bSRichard Henderson gen_set_label(l1); 297*4bfa602bSRichard Henderson gen_goto_tb(ctx, 1, ctx->pc + 2); 298b3995c23SAurelien Jarno ctx->bstate = BS_BRANCH; 299fcf5ef2aSThomas Huth } 300fcf5ef2aSThomas Huth 301fcf5ef2aSThomas Huth /* Delayed conditional jump (bt or bf) */ 302fcf5ef2aSThomas Huth static void gen_delayed_conditional_jump(DisasContext * ctx) 303fcf5ef2aSThomas Huth { 304*4bfa602bSRichard Henderson TCGLabel *l1 = gen_new_label(); 305*4bfa602bSRichard Henderson TCGv ds = tcg_temp_new(); 306fcf5ef2aSThomas Huth 30747b9f4d5SAurelien Jarno tcg_gen_mov_i32(ds, cpu_delayed_cond); 30847b9f4d5SAurelien Jarno tcg_gen_discard_i32(cpu_delayed_cond); 309*4bfa602bSRichard Henderson 310*4bfa602bSRichard Henderson if (ctx->tbflags & GUSA_EXCLUSIVE) { 311*4bfa602bSRichard Henderson /* When in an exclusive region, we must continue to the end. 312*4bfa602bSRichard Henderson Therefore, exit the region on a taken branch, but otherwise 313*4bfa602bSRichard Henderson fall through to the next instruction. */ 314*4bfa602bSRichard Henderson tcg_gen_brcondi_i32(TCG_COND_EQ, ds, 0, l1); 315*4bfa602bSRichard Henderson 316*4bfa602bSRichard Henderson /* Leave the gUSA region. */ 317*4bfa602bSRichard Henderson tcg_gen_movi_i32(cpu_flags, ctx->envflags & ~GUSA_MASK); 318*4bfa602bSRichard Henderson gen_jump(ctx); 319*4bfa602bSRichard Henderson 320*4bfa602bSRichard Henderson gen_set_label(l1); 321*4bfa602bSRichard Henderson return; 322*4bfa602bSRichard Henderson } 323*4bfa602bSRichard Henderson 324fcf5ef2aSThomas Huth tcg_gen_brcondi_i32(TCG_COND_NE, ds, 0, l1); 325fcf5ef2aSThomas Huth gen_goto_tb(ctx, 1, ctx->pc + 2); 326fcf5ef2aSThomas Huth gen_set_label(l1); 327fcf5ef2aSThomas Huth gen_jump(ctx); 328fcf5ef2aSThomas Huth } 329fcf5ef2aSThomas Huth 330fcf5ef2aSThomas Huth static inline void gen_load_fpr64(TCGv_i64 t, int reg) 331fcf5ef2aSThomas Huth { 332fcf5ef2aSThomas Huth tcg_gen_concat_i32_i64(t, cpu_fregs[reg + 1], cpu_fregs[reg]); 333fcf5ef2aSThomas Huth } 334fcf5ef2aSThomas Huth 335fcf5ef2aSThomas Huth static inline void gen_store_fpr64 (TCGv_i64 t, int reg) 336fcf5ef2aSThomas Huth { 33758d2a9aeSAurelien Jarno tcg_gen_extr_i64_i32(cpu_fregs[reg + 1], cpu_fregs[reg], t); 338fcf5ef2aSThomas Huth } 339fcf5ef2aSThomas Huth 340fcf5ef2aSThomas Huth #define B3_0 (ctx->opcode & 0xf) 341fcf5ef2aSThomas Huth #define B6_4 ((ctx->opcode >> 4) & 0x7) 342fcf5ef2aSThomas Huth #define B7_4 ((ctx->opcode >> 4) & 0xf) 343fcf5ef2aSThomas Huth #define B7_0 (ctx->opcode & 0xff) 344fcf5ef2aSThomas Huth #define B7_0s ((int32_t) (int8_t) (ctx->opcode & 0xff)) 345fcf5ef2aSThomas Huth #define B11_0s (ctx->opcode & 0x800 ? 0xfffff000 | (ctx->opcode & 0xfff) : \ 346fcf5ef2aSThomas Huth (ctx->opcode & 0xfff)) 347fcf5ef2aSThomas Huth #define B11_8 ((ctx->opcode >> 8) & 0xf) 348fcf5ef2aSThomas Huth #define B15_12 ((ctx->opcode >> 12) & 0xf) 349fcf5ef2aSThomas Huth 350a6215749SAurelien Jarno #define REG(x) ((x) < 8 && (ctx->tbflags & (1u << SR_MD))\ 351a6215749SAurelien Jarno && (ctx->tbflags & (1u << SR_RB))\ 352fcf5ef2aSThomas Huth ? (cpu_gregs[x + 16]) : (cpu_gregs[x])) 353fcf5ef2aSThomas Huth 354a6215749SAurelien Jarno #define ALTREG(x) ((x) < 8 && (!(ctx->tbflags & (1u << SR_MD))\ 355a6215749SAurelien Jarno || !(ctx->tbflags & (1u << SR_RB)))\ 356fcf5ef2aSThomas Huth ? (cpu_gregs[x + 16]) : (cpu_gregs[x])) 357fcf5ef2aSThomas Huth 358a6215749SAurelien Jarno #define FREG(x) (ctx->tbflags & FPSCR_FR ? (x) ^ 0x10 : (x)) 359fcf5ef2aSThomas Huth #define XHACK(x) ((((x) & 1 ) << 4) | ((x) & 0xe)) 360a6215749SAurelien Jarno #define XREG(x) (ctx->tbflags & FPSCR_FR ? XHACK(x) ^ 0x10 : XHACK(x)) 361fcf5ef2aSThomas Huth #define DREG(x) FREG(x) /* Assumes lsb of (x) is always 0 */ 362fcf5ef2aSThomas Huth 363fcf5ef2aSThomas Huth #define CHECK_NOT_DELAY_SLOT \ 3649a562ae7SAurelien Jarno if (ctx->envflags & DELAY_SLOT_MASK) { \ 365ac9707eaSAurelien Jarno gen_save_cpu_state(ctx, true); \ 366fcf5ef2aSThomas Huth gen_helper_raise_slot_illegal_instruction(cpu_env); \ 36763205665SAurelien Jarno ctx->bstate = BS_EXCP; \ 368fcf5ef2aSThomas Huth return; \ 369fcf5ef2aSThomas Huth } 370fcf5ef2aSThomas Huth 371fcf5ef2aSThomas Huth #define CHECK_PRIVILEGED \ 372fcf5ef2aSThomas Huth if (IS_USER(ctx)) { \ 373ac9707eaSAurelien Jarno gen_save_cpu_state(ctx, true); \ 3749a562ae7SAurelien Jarno if (ctx->envflags & DELAY_SLOT_MASK) { \ 375fcf5ef2aSThomas Huth gen_helper_raise_slot_illegal_instruction(cpu_env); \ 376fcf5ef2aSThomas Huth } else { \ 377fcf5ef2aSThomas Huth gen_helper_raise_illegal_instruction(cpu_env); \ 378fcf5ef2aSThomas Huth } \ 37963205665SAurelien Jarno ctx->bstate = BS_EXCP; \ 380fcf5ef2aSThomas Huth return; \ 381fcf5ef2aSThomas Huth } 382fcf5ef2aSThomas Huth 383fcf5ef2aSThomas Huth #define CHECK_FPU_ENABLED \ 384a6215749SAurelien Jarno if (ctx->tbflags & (1u << SR_FD)) { \ 385ac9707eaSAurelien Jarno gen_save_cpu_state(ctx, true); \ 3869a562ae7SAurelien Jarno if (ctx->envflags & DELAY_SLOT_MASK) { \ 387fcf5ef2aSThomas Huth gen_helper_raise_slot_fpu_disable(cpu_env); \ 388fcf5ef2aSThomas Huth } else { \ 389fcf5ef2aSThomas Huth gen_helper_raise_fpu_disable(cpu_env); \ 390fcf5ef2aSThomas Huth } \ 39163205665SAurelien Jarno ctx->bstate = BS_EXCP; \ 392fcf5ef2aSThomas Huth return; \ 393fcf5ef2aSThomas Huth } 394fcf5ef2aSThomas Huth 395fcf5ef2aSThomas Huth static void _decode_opc(DisasContext * ctx) 396fcf5ef2aSThomas Huth { 397fcf5ef2aSThomas Huth /* This code tries to make movcal emulation sufficiently 398fcf5ef2aSThomas Huth accurate for Linux purposes. This instruction writes 399fcf5ef2aSThomas Huth memory, and prior to that, always allocates a cache line. 400fcf5ef2aSThomas Huth It is used in two contexts: 401fcf5ef2aSThomas Huth - in memcpy, where data is copied in blocks, the first write 402fcf5ef2aSThomas Huth of to a block uses movca.l for performance. 403fcf5ef2aSThomas Huth - in arch/sh/mm/cache-sh4.c, movcal.l + ocbi combination is used 404fcf5ef2aSThomas Huth to flush the cache. Here, the data written by movcal.l is never 405fcf5ef2aSThomas Huth written to memory, and the data written is just bogus. 406fcf5ef2aSThomas Huth 407fcf5ef2aSThomas Huth To simulate this, we simulate movcal.l, we store the value to memory, 408fcf5ef2aSThomas Huth but we also remember the previous content. If we see ocbi, we check 409fcf5ef2aSThomas Huth if movcal.l for that address was done previously. If so, the write should 410fcf5ef2aSThomas Huth not have hit the memory, so we restore the previous content. 411fcf5ef2aSThomas Huth When we see an instruction that is neither movca.l 412fcf5ef2aSThomas Huth nor ocbi, the previous content is discarded. 413fcf5ef2aSThomas Huth 414fcf5ef2aSThomas Huth To optimize, we only try to flush stores when we're at the start of 415fcf5ef2aSThomas Huth TB, or if we already saw movca.l in this TB and did not flush stores 416fcf5ef2aSThomas Huth yet. */ 417fcf5ef2aSThomas Huth if (ctx->has_movcal) 418fcf5ef2aSThomas Huth { 419fcf5ef2aSThomas Huth int opcode = ctx->opcode & 0xf0ff; 420fcf5ef2aSThomas Huth if (opcode != 0x0093 /* ocbi */ 421fcf5ef2aSThomas Huth && opcode != 0x00c3 /* movca.l */) 422fcf5ef2aSThomas Huth { 423fcf5ef2aSThomas Huth gen_helper_discard_movcal_backup(cpu_env); 424fcf5ef2aSThomas Huth ctx->has_movcal = 0; 425fcf5ef2aSThomas Huth } 426fcf5ef2aSThomas Huth } 427fcf5ef2aSThomas Huth 428fcf5ef2aSThomas Huth #if 0 429fcf5ef2aSThomas Huth fprintf(stderr, "Translating opcode 0x%04x\n", ctx->opcode); 430fcf5ef2aSThomas Huth #endif 431fcf5ef2aSThomas Huth 432fcf5ef2aSThomas Huth switch (ctx->opcode) { 433fcf5ef2aSThomas Huth case 0x0019: /* div0u */ 434fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_sr_m, 0); 435fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_sr_q, 0); 436fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_sr_t, 0); 437fcf5ef2aSThomas Huth return; 438fcf5ef2aSThomas Huth case 0x000b: /* rts */ 439fcf5ef2aSThomas Huth CHECK_NOT_DELAY_SLOT 440fcf5ef2aSThomas Huth tcg_gen_mov_i32(cpu_delayed_pc, cpu_pr); 441a6215749SAurelien Jarno ctx->envflags |= DELAY_SLOT; 442fcf5ef2aSThomas Huth ctx->delayed_pc = (uint32_t) - 1; 443fcf5ef2aSThomas Huth return; 444fcf5ef2aSThomas Huth case 0x0028: /* clrmac */ 445fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_mach, 0); 446fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_macl, 0); 447fcf5ef2aSThomas Huth return; 448fcf5ef2aSThomas Huth case 0x0048: /* clrs */ 449fcf5ef2aSThomas Huth tcg_gen_andi_i32(cpu_sr, cpu_sr, ~(1u << SR_S)); 450fcf5ef2aSThomas Huth return; 451fcf5ef2aSThomas Huth case 0x0008: /* clrt */ 452fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_sr_t, 0); 453fcf5ef2aSThomas Huth return; 454fcf5ef2aSThomas Huth case 0x0038: /* ldtlb */ 455fcf5ef2aSThomas Huth CHECK_PRIVILEGED 456fcf5ef2aSThomas Huth gen_helper_ldtlb(cpu_env); 457fcf5ef2aSThomas Huth return; 458fcf5ef2aSThomas Huth case 0x002b: /* rte */ 459fcf5ef2aSThomas Huth CHECK_PRIVILEGED 460fcf5ef2aSThomas Huth CHECK_NOT_DELAY_SLOT 461fcf5ef2aSThomas Huth gen_write_sr(cpu_ssr); 462fcf5ef2aSThomas Huth tcg_gen_mov_i32(cpu_delayed_pc, cpu_spc); 463be53081aSAurelien Jarno ctx->envflags |= DELAY_SLOT_RTE; 464fcf5ef2aSThomas Huth ctx->delayed_pc = (uint32_t) - 1; 465be53081aSAurelien Jarno ctx->bstate = BS_STOP; 466fcf5ef2aSThomas Huth return; 467fcf5ef2aSThomas Huth case 0x0058: /* sets */ 468fcf5ef2aSThomas Huth tcg_gen_ori_i32(cpu_sr, cpu_sr, (1u << SR_S)); 469fcf5ef2aSThomas Huth return; 470fcf5ef2aSThomas Huth case 0x0018: /* sett */ 471fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_sr_t, 1); 472fcf5ef2aSThomas Huth return; 473fcf5ef2aSThomas Huth case 0xfbfd: /* frchg */ 474fcf5ef2aSThomas Huth tcg_gen_xori_i32(cpu_fpscr, cpu_fpscr, FPSCR_FR); 475fcf5ef2aSThomas Huth ctx->bstate = BS_STOP; 476fcf5ef2aSThomas Huth return; 477fcf5ef2aSThomas Huth case 0xf3fd: /* fschg */ 478fcf5ef2aSThomas Huth tcg_gen_xori_i32(cpu_fpscr, cpu_fpscr, FPSCR_SZ); 479fcf5ef2aSThomas Huth ctx->bstate = BS_STOP; 480fcf5ef2aSThomas Huth return; 481fcf5ef2aSThomas Huth case 0x0009: /* nop */ 482fcf5ef2aSThomas Huth return; 483fcf5ef2aSThomas Huth case 0x001b: /* sleep */ 484fcf5ef2aSThomas Huth CHECK_PRIVILEGED 485fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_pc, ctx->pc + 2); 486fcf5ef2aSThomas Huth gen_helper_sleep(cpu_env); 487fcf5ef2aSThomas Huth return; 488fcf5ef2aSThomas Huth } 489fcf5ef2aSThomas Huth 490fcf5ef2aSThomas Huth switch (ctx->opcode & 0xf000) { 491fcf5ef2aSThomas Huth case 0x1000: /* mov.l Rm,@(disp,Rn) */ 492fcf5ef2aSThomas Huth { 493fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 494fcf5ef2aSThomas Huth tcg_gen_addi_i32(addr, REG(B11_8), B3_0 * 4); 495fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(REG(B7_4), addr, ctx->memidx, MO_TEUL); 496fcf5ef2aSThomas Huth tcg_temp_free(addr); 497fcf5ef2aSThomas Huth } 498fcf5ef2aSThomas Huth return; 499fcf5ef2aSThomas Huth case 0x5000: /* mov.l @(disp,Rm),Rn */ 500fcf5ef2aSThomas Huth { 501fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 502fcf5ef2aSThomas Huth tcg_gen_addi_i32(addr, REG(B7_4), B3_0 * 4); 503fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(REG(B11_8), addr, ctx->memidx, MO_TESL); 504fcf5ef2aSThomas Huth tcg_temp_free(addr); 505fcf5ef2aSThomas Huth } 506fcf5ef2aSThomas Huth return; 507fcf5ef2aSThomas Huth case 0xe000: /* mov #imm,Rn */ 508*4bfa602bSRichard Henderson #ifdef CONFIG_USER_ONLY 509*4bfa602bSRichard Henderson /* Detect the start of a gUSA region. If so, update envflags 510*4bfa602bSRichard Henderson and end the TB. This will allow us to see the end of the 511*4bfa602bSRichard Henderson region (stored in R0) in the next TB. */ 512*4bfa602bSRichard Henderson if (B11_8 == 15 && B7_0s < 0 && parallel_cpus) { 513*4bfa602bSRichard Henderson ctx->envflags = deposit32(ctx->envflags, GUSA_SHIFT, 8, B7_0s); 514*4bfa602bSRichard Henderson ctx->bstate = BS_STOP; 515*4bfa602bSRichard Henderson } 516*4bfa602bSRichard Henderson #endif 517fcf5ef2aSThomas Huth tcg_gen_movi_i32(REG(B11_8), B7_0s); 518fcf5ef2aSThomas Huth return; 519fcf5ef2aSThomas Huth case 0x9000: /* mov.w @(disp,PC),Rn */ 520fcf5ef2aSThomas Huth { 521fcf5ef2aSThomas Huth TCGv addr = tcg_const_i32(ctx->pc + 4 + B7_0 * 2); 522fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(REG(B11_8), addr, ctx->memidx, MO_TESW); 523fcf5ef2aSThomas Huth tcg_temp_free(addr); 524fcf5ef2aSThomas Huth } 525fcf5ef2aSThomas Huth return; 526fcf5ef2aSThomas Huth case 0xd000: /* mov.l @(disp,PC),Rn */ 527fcf5ef2aSThomas Huth { 528fcf5ef2aSThomas Huth TCGv addr = tcg_const_i32((ctx->pc + 4 + B7_0 * 4) & ~3); 529fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(REG(B11_8), addr, ctx->memidx, MO_TESL); 530fcf5ef2aSThomas Huth tcg_temp_free(addr); 531fcf5ef2aSThomas Huth } 532fcf5ef2aSThomas Huth return; 533fcf5ef2aSThomas Huth case 0x7000: /* add #imm,Rn */ 534fcf5ef2aSThomas Huth tcg_gen_addi_i32(REG(B11_8), REG(B11_8), B7_0s); 535fcf5ef2aSThomas Huth return; 536fcf5ef2aSThomas Huth case 0xa000: /* bra disp */ 537fcf5ef2aSThomas Huth CHECK_NOT_DELAY_SLOT 538fcf5ef2aSThomas Huth ctx->delayed_pc = ctx->pc + 4 + B11_0s * 2; 539a6215749SAurelien Jarno ctx->envflags |= DELAY_SLOT; 540fcf5ef2aSThomas Huth return; 541fcf5ef2aSThomas Huth case 0xb000: /* bsr disp */ 542fcf5ef2aSThomas Huth CHECK_NOT_DELAY_SLOT 543fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_pr, ctx->pc + 4); 544fcf5ef2aSThomas Huth ctx->delayed_pc = ctx->pc + 4 + B11_0s * 2; 545a6215749SAurelien Jarno ctx->envflags |= DELAY_SLOT; 546fcf5ef2aSThomas Huth return; 547fcf5ef2aSThomas Huth } 548fcf5ef2aSThomas Huth 549fcf5ef2aSThomas Huth switch (ctx->opcode & 0xf00f) { 550fcf5ef2aSThomas Huth case 0x6003: /* mov Rm,Rn */ 551fcf5ef2aSThomas Huth tcg_gen_mov_i32(REG(B11_8), REG(B7_4)); 552fcf5ef2aSThomas Huth return; 553fcf5ef2aSThomas Huth case 0x2000: /* mov.b Rm,@Rn */ 554fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(REG(B7_4), REG(B11_8), ctx->memidx, MO_UB); 555fcf5ef2aSThomas Huth return; 556fcf5ef2aSThomas Huth case 0x2001: /* mov.w Rm,@Rn */ 557fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(REG(B7_4), REG(B11_8), ctx->memidx, MO_TEUW); 558fcf5ef2aSThomas Huth return; 559fcf5ef2aSThomas Huth case 0x2002: /* mov.l Rm,@Rn */ 560fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(REG(B7_4), REG(B11_8), ctx->memidx, MO_TEUL); 561fcf5ef2aSThomas Huth return; 562fcf5ef2aSThomas Huth case 0x6000: /* mov.b @Rm,Rn */ 563fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(REG(B11_8), REG(B7_4), ctx->memidx, MO_SB); 564fcf5ef2aSThomas Huth return; 565fcf5ef2aSThomas Huth case 0x6001: /* mov.w @Rm,Rn */ 566fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(REG(B11_8), REG(B7_4), ctx->memidx, MO_TESW); 567fcf5ef2aSThomas Huth return; 568fcf5ef2aSThomas Huth case 0x6002: /* mov.l @Rm,Rn */ 569fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(REG(B11_8), REG(B7_4), ctx->memidx, MO_TESL); 570fcf5ef2aSThomas Huth return; 571fcf5ef2aSThomas Huth case 0x2004: /* mov.b Rm,@-Rn */ 572fcf5ef2aSThomas Huth { 573fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 574fcf5ef2aSThomas Huth tcg_gen_subi_i32(addr, REG(B11_8), 1); 575fcf5ef2aSThomas Huth /* might cause re-execution */ 576fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(REG(B7_4), addr, ctx->memidx, MO_UB); 577fcf5ef2aSThomas Huth tcg_gen_mov_i32(REG(B11_8), addr); /* modify register status */ 578fcf5ef2aSThomas Huth tcg_temp_free(addr); 579fcf5ef2aSThomas Huth } 580fcf5ef2aSThomas Huth return; 581fcf5ef2aSThomas Huth case 0x2005: /* mov.w Rm,@-Rn */ 582fcf5ef2aSThomas Huth { 583fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 584fcf5ef2aSThomas Huth tcg_gen_subi_i32(addr, REG(B11_8), 2); 585fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(REG(B7_4), addr, ctx->memidx, MO_TEUW); 586fcf5ef2aSThomas Huth tcg_gen_mov_i32(REG(B11_8), addr); 587fcf5ef2aSThomas Huth tcg_temp_free(addr); 588fcf5ef2aSThomas Huth } 589fcf5ef2aSThomas Huth return; 590fcf5ef2aSThomas Huth case 0x2006: /* mov.l Rm,@-Rn */ 591fcf5ef2aSThomas Huth { 592fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 593fcf5ef2aSThomas Huth tcg_gen_subi_i32(addr, REG(B11_8), 4); 594fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(REG(B7_4), addr, ctx->memidx, MO_TEUL); 595fcf5ef2aSThomas Huth tcg_gen_mov_i32(REG(B11_8), addr); 596fcf5ef2aSThomas Huth } 597fcf5ef2aSThomas Huth return; 598fcf5ef2aSThomas Huth case 0x6004: /* mov.b @Rm+,Rn */ 599fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(REG(B11_8), REG(B7_4), ctx->memidx, MO_SB); 600fcf5ef2aSThomas Huth if ( B11_8 != B7_4 ) 601fcf5ef2aSThomas Huth tcg_gen_addi_i32(REG(B7_4), REG(B7_4), 1); 602fcf5ef2aSThomas Huth return; 603fcf5ef2aSThomas Huth case 0x6005: /* mov.w @Rm+,Rn */ 604fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(REG(B11_8), REG(B7_4), ctx->memidx, MO_TESW); 605fcf5ef2aSThomas Huth if ( B11_8 != B7_4 ) 606fcf5ef2aSThomas Huth tcg_gen_addi_i32(REG(B7_4), REG(B7_4), 2); 607fcf5ef2aSThomas Huth return; 608fcf5ef2aSThomas Huth case 0x6006: /* mov.l @Rm+,Rn */ 609fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(REG(B11_8), REG(B7_4), ctx->memidx, MO_TESL); 610fcf5ef2aSThomas Huth if ( B11_8 != B7_4 ) 611fcf5ef2aSThomas Huth tcg_gen_addi_i32(REG(B7_4), REG(B7_4), 4); 612fcf5ef2aSThomas Huth return; 613fcf5ef2aSThomas Huth case 0x0004: /* mov.b Rm,@(R0,Rn) */ 614fcf5ef2aSThomas Huth { 615fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 616fcf5ef2aSThomas Huth tcg_gen_add_i32(addr, REG(B11_8), REG(0)); 617fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(REG(B7_4), addr, ctx->memidx, MO_UB); 618fcf5ef2aSThomas Huth tcg_temp_free(addr); 619fcf5ef2aSThomas Huth } 620fcf5ef2aSThomas Huth return; 621fcf5ef2aSThomas Huth case 0x0005: /* mov.w Rm,@(R0,Rn) */ 622fcf5ef2aSThomas Huth { 623fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 624fcf5ef2aSThomas Huth tcg_gen_add_i32(addr, REG(B11_8), REG(0)); 625fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(REG(B7_4), addr, ctx->memidx, MO_TEUW); 626fcf5ef2aSThomas Huth tcg_temp_free(addr); 627fcf5ef2aSThomas Huth } 628fcf5ef2aSThomas Huth return; 629fcf5ef2aSThomas Huth case 0x0006: /* mov.l Rm,@(R0,Rn) */ 630fcf5ef2aSThomas Huth { 631fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 632fcf5ef2aSThomas Huth tcg_gen_add_i32(addr, REG(B11_8), REG(0)); 633fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(REG(B7_4), addr, ctx->memidx, MO_TEUL); 634fcf5ef2aSThomas Huth tcg_temp_free(addr); 635fcf5ef2aSThomas Huth } 636fcf5ef2aSThomas Huth return; 637fcf5ef2aSThomas Huth case 0x000c: /* mov.b @(R0,Rm),Rn */ 638fcf5ef2aSThomas Huth { 639fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 640fcf5ef2aSThomas Huth tcg_gen_add_i32(addr, REG(B7_4), REG(0)); 641fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(REG(B11_8), addr, ctx->memidx, MO_SB); 642fcf5ef2aSThomas Huth tcg_temp_free(addr); 643fcf5ef2aSThomas Huth } 644fcf5ef2aSThomas Huth return; 645fcf5ef2aSThomas Huth case 0x000d: /* mov.w @(R0,Rm),Rn */ 646fcf5ef2aSThomas Huth { 647fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 648fcf5ef2aSThomas Huth tcg_gen_add_i32(addr, REG(B7_4), REG(0)); 649fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(REG(B11_8), addr, ctx->memidx, MO_TESW); 650fcf5ef2aSThomas Huth tcg_temp_free(addr); 651fcf5ef2aSThomas Huth } 652fcf5ef2aSThomas Huth return; 653fcf5ef2aSThomas Huth case 0x000e: /* mov.l @(R0,Rm),Rn */ 654fcf5ef2aSThomas Huth { 655fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 656fcf5ef2aSThomas Huth tcg_gen_add_i32(addr, REG(B7_4), REG(0)); 657fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(REG(B11_8), addr, ctx->memidx, MO_TESL); 658fcf5ef2aSThomas Huth tcg_temp_free(addr); 659fcf5ef2aSThomas Huth } 660fcf5ef2aSThomas Huth return; 661fcf5ef2aSThomas Huth case 0x6008: /* swap.b Rm,Rn */ 662fcf5ef2aSThomas Huth { 663fcf5ef2aSThomas Huth TCGv low = tcg_temp_new();; 664fcf5ef2aSThomas Huth tcg_gen_ext16u_i32(low, REG(B7_4)); 665fcf5ef2aSThomas Huth tcg_gen_bswap16_i32(low, low); 666fcf5ef2aSThomas Huth tcg_gen_deposit_i32(REG(B11_8), REG(B7_4), low, 0, 16); 667fcf5ef2aSThomas Huth tcg_temp_free(low); 668fcf5ef2aSThomas Huth } 669fcf5ef2aSThomas Huth return; 670fcf5ef2aSThomas Huth case 0x6009: /* swap.w Rm,Rn */ 671fcf5ef2aSThomas Huth tcg_gen_rotli_i32(REG(B11_8), REG(B7_4), 16); 672fcf5ef2aSThomas Huth return; 673fcf5ef2aSThomas Huth case 0x200d: /* xtrct Rm,Rn */ 674fcf5ef2aSThomas Huth { 675fcf5ef2aSThomas Huth TCGv high, low; 676fcf5ef2aSThomas Huth high = tcg_temp_new(); 677fcf5ef2aSThomas Huth tcg_gen_shli_i32(high, REG(B7_4), 16); 678fcf5ef2aSThomas Huth low = tcg_temp_new(); 679fcf5ef2aSThomas Huth tcg_gen_shri_i32(low, REG(B11_8), 16); 680fcf5ef2aSThomas Huth tcg_gen_or_i32(REG(B11_8), high, low); 681fcf5ef2aSThomas Huth tcg_temp_free(low); 682fcf5ef2aSThomas Huth tcg_temp_free(high); 683fcf5ef2aSThomas Huth } 684fcf5ef2aSThomas Huth return; 685fcf5ef2aSThomas Huth case 0x300c: /* add Rm,Rn */ 686fcf5ef2aSThomas Huth tcg_gen_add_i32(REG(B11_8), REG(B11_8), REG(B7_4)); 687fcf5ef2aSThomas Huth return; 688fcf5ef2aSThomas Huth case 0x300e: /* addc Rm,Rn */ 689fcf5ef2aSThomas Huth { 690fcf5ef2aSThomas Huth TCGv t0, t1; 691fcf5ef2aSThomas Huth t0 = tcg_const_tl(0); 692fcf5ef2aSThomas Huth t1 = tcg_temp_new(); 693fcf5ef2aSThomas Huth tcg_gen_add2_i32(t1, cpu_sr_t, cpu_sr_t, t0, REG(B7_4), t0); 694fcf5ef2aSThomas Huth tcg_gen_add2_i32(REG(B11_8), cpu_sr_t, 695fcf5ef2aSThomas Huth REG(B11_8), t0, t1, cpu_sr_t); 696fcf5ef2aSThomas Huth tcg_temp_free(t0); 697fcf5ef2aSThomas Huth tcg_temp_free(t1); 698fcf5ef2aSThomas Huth } 699fcf5ef2aSThomas Huth return; 700fcf5ef2aSThomas Huth case 0x300f: /* addv Rm,Rn */ 701fcf5ef2aSThomas Huth { 702fcf5ef2aSThomas Huth TCGv t0, t1, t2; 703fcf5ef2aSThomas Huth t0 = tcg_temp_new(); 704fcf5ef2aSThomas Huth tcg_gen_add_i32(t0, REG(B7_4), REG(B11_8)); 705fcf5ef2aSThomas Huth t1 = tcg_temp_new(); 706fcf5ef2aSThomas Huth tcg_gen_xor_i32(t1, t0, REG(B11_8)); 707fcf5ef2aSThomas Huth t2 = tcg_temp_new(); 708fcf5ef2aSThomas Huth tcg_gen_xor_i32(t2, REG(B7_4), REG(B11_8)); 709fcf5ef2aSThomas Huth tcg_gen_andc_i32(cpu_sr_t, t1, t2); 710fcf5ef2aSThomas Huth tcg_temp_free(t2); 711fcf5ef2aSThomas Huth tcg_gen_shri_i32(cpu_sr_t, cpu_sr_t, 31); 712fcf5ef2aSThomas Huth tcg_temp_free(t1); 713fcf5ef2aSThomas Huth tcg_gen_mov_i32(REG(B7_4), t0); 714fcf5ef2aSThomas Huth tcg_temp_free(t0); 715fcf5ef2aSThomas Huth } 716fcf5ef2aSThomas Huth return; 717fcf5ef2aSThomas Huth case 0x2009: /* and Rm,Rn */ 718fcf5ef2aSThomas Huth tcg_gen_and_i32(REG(B11_8), REG(B11_8), REG(B7_4)); 719fcf5ef2aSThomas Huth return; 720fcf5ef2aSThomas Huth case 0x3000: /* cmp/eq Rm,Rn */ 721fcf5ef2aSThomas Huth tcg_gen_setcond_i32(TCG_COND_EQ, cpu_sr_t, REG(B11_8), REG(B7_4)); 722fcf5ef2aSThomas Huth return; 723fcf5ef2aSThomas Huth case 0x3003: /* cmp/ge Rm,Rn */ 724fcf5ef2aSThomas Huth tcg_gen_setcond_i32(TCG_COND_GE, cpu_sr_t, REG(B11_8), REG(B7_4)); 725fcf5ef2aSThomas Huth return; 726fcf5ef2aSThomas Huth case 0x3007: /* cmp/gt Rm,Rn */ 727fcf5ef2aSThomas Huth tcg_gen_setcond_i32(TCG_COND_GT, cpu_sr_t, REG(B11_8), REG(B7_4)); 728fcf5ef2aSThomas Huth return; 729fcf5ef2aSThomas Huth case 0x3006: /* cmp/hi Rm,Rn */ 730fcf5ef2aSThomas Huth tcg_gen_setcond_i32(TCG_COND_GTU, cpu_sr_t, REG(B11_8), REG(B7_4)); 731fcf5ef2aSThomas Huth return; 732fcf5ef2aSThomas Huth case 0x3002: /* cmp/hs Rm,Rn */ 733fcf5ef2aSThomas Huth tcg_gen_setcond_i32(TCG_COND_GEU, cpu_sr_t, REG(B11_8), REG(B7_4)); 734fcf5ef2aSThomas Huth return; 735fcf5ef2aSThomas Huth case 0x200c: /* cmp/str Rm,Rn */ 736fcf5ef2aSThomas Huth { 737fcf5ef2aSThomas Huth TCGv cmp1 = tcg_temp_new(); 738fcf5ef2aSThomas Huth TCGv cmp2 = tcg_temp_new(); 739fcf5ef2aSThomas Huth tcg_gen_xor_i32(cmp2, REG(B7_4), REG(B11_8)); 740fcf5ef2aSThomas Huth tcg_gen_subi_i32(cmp1, cmp2, 0x01010101); 741fcf5ef2aSThomas Huth tcg_gen_andc_i32(cmp1, cmp1, cmp2); 742fcf5ef2aSThomas Huth tcg_gen_andi_i32(cmp1, cmp1, 0x80808080); 743fcf5ef2aSThomas Huth tcg_gen_setcondi_i32(TCG_COND_NE, cpu_sr_t, cmp1, 0); 744fcf5ef2aSThomas Huth tcg_temp_free(cmp2); 745fcf5ef2aSThomas Huth tcg_temp_free(cmp1); 746fcf5ef2aSThomas Huth } 747fcf5ef2aSThomas Huth return; 748fcf5ef2aSThomas Huth case 0x2007: /* div0s Rm,Rn */ 749fcf5ef2aSThomas Huth tcg_gen_shri_i32(cpu_sr_q, REG(B11_8), 31); /* SR_Q */ 750fcf5ef2aSThomas Huth tcg_gen_shri_i32(cpu_sr_m, REG(B7_4), 31); /* SR_M */ 751fcf5ef2aSThomas Huth tcg_gen_xor_i32(cpu_sr_t, cpu_sr_q, cpu_sr_m); /* SR_T */ 752fcf5ef2aSThomas Huth return; 753fcf5ef2aSThomas Huth case 0x3004: /* div1 Rm,Rn */ 754fcf5ef2aSThomas Huth { 755fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 756fcf5ef2aSThomas Huth TCGv t1 = tcg_temp_new(); 757fcf5ef2aSThomas Huth TCGv t2 = tcg_temp_new(); 758fcf5ef2aSThomas Huth TCGv zero = tcg_const_i32(0); 759fcf5ef2aSThomas Huth 760fcf5ef2aSThomas Huth /* shift left arg1, saving the bit being pushed out and inserting 761fcf5ef2aSThomas Huth T on the right */ 762fcf5ef2aSThomas Huth tcg_gen_shri_i32(t0, REG(B11_8), 31); 763fcf5ef2aSThomas Huth tcg_gen_shli_i32(REG(B11_8), REG(B11_8), 1); 764fcf5ef2aSThomas Huth tcg_gen_or_i32(REG(B11_8), REG(B11_8), cpu_sr_t); 765fcf5ef2aSThomas Huth 766fcf5ef2aSThomas Huth /* Add or subtract arg0 from arg1 depending if Q == M. To avoid 767fcf5ef2aSThomas Huth using 64-bit temps, we compute arg0's high part from q ^ m, so 768fcf5ef2aSThomas Huth that it is 0x00000000 when adding the value or 0xffffffff when 769fcf5ef2aSThomas Huth subtracting it. */ 770fcf5ef2aSThomas Huth tcg_gen_xor_i32(t1, cpu_sr_q, cpu_sr_m); 771fcf5ef2aSThomas Huth tcg_gen_subi_i32(t1, t1, 1); 772fcf5ef2aSThomas Huth tcg_gen_neg_i32(t2, REG(B7_4)); 773fcf5ef2aSThomas Huth tcg_gen_movcond_i32(TCG_COND_EQ, t2, t1, zero, REG(B7_4), t2); 774fcf5ef2aSThomas Huth tcg_gen_add2_i32(REG(B11_8), t1, REG(B11_8), zero, t2, t1); 775fcf5ef2aSThomas Huth 776fcf5ef2aSThomas Huth /* compute T and Q depending on carry */ 777fcf5ef2aSThomas Huth tcg_gen_andi_i32(t1, t1, 1); 778fcf5ef2aSThomas Huth tcg_gen_xor_i32(t1, t1, t0); 779fcf5ef2aSThomas Huth tcg_gen_xori_i32(cpu_sr_t, t1, 1); 780fcf5ef2aSThomas Huth tcg_gen_xor_i32(cpu_sr_q, cpu_sr_m, t1); 781fcf5ef2aSThomas Huth 782fcf5ef2aSThomas Huth tcg_temp_free(zero); 783fcf5ef2aSThomas Huth tcg_temp_free(t2); 784fcf5ef2aSThomas Huth tcg_temp_free(t1); 785fcf5ef2aSThomas Huth tcg_temp_free(t0); 786fcf5ef2aSThomas Huth } 787fcf5ef2aSThomas Huth return; 788fcf5ef2aSThomas Huth case 0x300d: /* dmuls.l Rm,Rn */ 789fcf5ef2aSThomas Huth tcg_gen_muls2_i32(cpu_macl, cpu_mach, REG(B7_4), REG(B11_8)); 790fcf5ef2aSThomas Huth return; 791fcf5ef2aSThomas Huth case 0x3005: /* dmulu.l Rm,Rn */ 792fcf5ef2aSThomas Huth tcg_gen_mulu2_i32(cpu_macl, cpu_mach, REG(B7_4), REG(B11_8)); 793fcf5ef2aSThomas Huth return; 794fcf5ef2aSThomas Huth case 0x600e: /* exts.b Rm,Rn */ 795fcf5ef2aSThomas Huth tcg_gen_ext8s_i32(REG(B11_8), REG(B7_4)); 796fcf5ef2aSThomas Huth return; 797fcf5ef2aSThomas Huth case 0x600f: /* exts.w Rm,Rn */ 798fcf5ef2aSThomas Huth tcg_gen_ext16s_i32(REG(B11_8), REG(B7_4)); 799fcf5ef2aSThomas Huth return; 800fcf5ef2aSThomas Huth case 0x600c: /* extu.b Rm,Rn */ 801fcf5ef2aSThomas Huth tcg_gen_ext8u_i32(REG(B11_8), REG(B7_4)); 802fcf5ef2aSThomas Huth return; 803fcf5ef2aSThomas Huth case 0x600d: /* extu.w Rm,Rn */ 804fcf5ef2aSThomas Huth tcg_gen_ext16u_i32(REG(B11_8), REG(B7_4)); 805fcf5ef2aSThomas Huth return; 806fcf5ef2aSThomas Huth case 0x000f: /* mac.l @Rm+,@Rn+ */ 807fcf5ef2aSThomas Huth { 808fcf5ef2aSThomas Huth TCGv arg0, arg1; 809fcf5ef2aSThomas Huth arg0 = tcg_temp_new(); 810fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(arg0, REG(B7_4), ctx->memidx, MO_TESL); 811fcf5ef2aSThomas Huth arg1 = tcg_temp_new(); 812fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(arg1, REG(B11_8), ctx->memidx, MO_TESL); 813fcf5ef2aSThomas Huth gen_helper_macl(cpu_env, arg0, arg1); 814fcf5ef2aSThomas Huth tcg_temp_free(arg1); 815fcf5ef2aSThomas Huth tcg_temp_free(arg0); 816fcf5ef2aSThomas Huth tcg_gen_addi_i32(REG(B7_4), REG(B7_4), 4); 817fcf5ef2aSThomas Huth tcg_gen_addi_i32(REG(B11_8), REG(B11_8), 4); 818fcf5ef2aSThomas Huth } 819fcf5ef2aSThomas Huth return; 820fcf5ef2aSThomas Huth case 0x400f: /* mac.w @Rm+,@Rn+ */ 821fcf5ef2aSThomas Huth { 822fcf5ef2aSThomas Huth TCGv arg0, arg1; 823fcf5ef2aSThomas Huth arg0 = tcg_temp_new(); 824fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(arg0, REG(B7_4), ctx->memidx, MO_TESL); 825fcf5ef2aSThomas Huth arg1 = tcg_temp_new(); 826fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(arg1, REG(B11_8), ctx->memidx, MO_TESL); 827fcf5ef2aSThomas Huth gen_helper_macw(cpu_env, arg0, arg1); 828fcf5ef2aSThomas Huth tcg_temp_free(arg1); 829fcf5ef2aSThomas Huth tcg_temp_free(arg0); 830fcf5ef2aSThomas Huth tcg_gen_addi_i32(REG(B11_8), REG(B11_8), 2); 831fcf5ef2aSThomas Huth tcg_gen_addi_i32(REG(B7_4), REG(B7_4), 2); 832fcf5ef2aSThomas Huth } 833fcf5ef2aSThomas Huth return; 834fcf5ef2aSThomas Huth case 0x0007: /* mul.l Rm,Rn */ 835fcf5ef2aSThomas Huth tcg_gen_mul_i32(cpu_macl, REG(B7_4), REG(B11_8)); 836fcf5ef2aSThomas Huth return; 837fcf5ef2aSThomas Huth case 0x200f: /* muls.w Rm,Rn */ 838fcf5ef2aSThomas Huth { 839fcf5ef2aSThomas Huth TCGv arg0, arg1; 840fcf5ef2aSThomas Huth arg0 = tcg_temp_new(); 841fcf5ef2aSThomas Huth tcg_gen_ext16s_i32(arg0, REG(B7_4)); 842fcf5ef2aSThomas Huth arg1 = tcg_temp_new(); 843fcf5ef2aSThomas Huth tcg_gen_ext16s_i32(arg1, REG(B11_8)); 844fcf5ef2aSThomas Huth tcg_gen_mul_i32(cpu_macl, arg0, arg1); 845fcf5ef2aSThomas Huth tcg_temp_free(arg1); 846fcf5ef2aSThomas Huth tcg_temp_free(arg0); 847fcf5ef2aSThomas Huth } 848fcf5ef2aSThomas Huth return; 849fcf5ef2aSThomas Huth case 0x200e: /* mulu.w Rm,Rn */ 850fcf5ef2aSThomas Huth { 851fcf5ef2aSThomas Huth TCGv arg0, arg1; 852fcf5ef2aSThomas Huth arg0 = tcg_temp_new(); 853fcf5ef2aSThomas Huth tcg_gen_ext16u_i32(arg0, REG(B7_4)); 854fcf5ef2aSThomas Huth arg1 = tcg_temp_new(); 855fcf5ef2aSThomas Huth tcg_gen_ext16u_i32(arg1, REG(B11_8)); 856fcf5ef2aSThomas Huth tcg_gen_mul_i32(cpu_macl, arg0, arg1); 857fcf5ef2aSThomas Huth tcg_temp_free(arg1); 858fcf5ef2aSThomas Huth tcg_temp_free(arg0); 859fcf5ef2aSThomas Huth } 860fcf5ef2aSThomas Huth return; 861fcf5ef2aSThomas Huth case 0x600b: /* neg Rm,Rn */ 862fcf5ef2aSThomas Huth tcg_gen_neg_i32(REG(B11_8), REG(B7_4)); 863fcf5ef2aSThomas Huth return; 864fcf5ef2aSThomas Huth case 0x600a: /* negc Rm,Rn */ 865fcf5ef2aSThomas Huth { 866fcf5ef2aSThomas Huth TCGv t0 = tcg_const_i32(0); 867fcf5ef2aSThomas Huth tcg_gen_add2_i32(REG(B11_8), cpu_sr_t, 868fcf5ef2aSThomas Huth REG(B7_4), t0, cpu_sr_t, t0); 869fcf5ef2aSThomas Huth tcg_gen_sub2_i32(REG(B11_8), cpu_sr_t, 870fcf5ef2aSThomas Huth t0, t0, REG(B11_8), cpu_sr_t); 871fcf5ef2aSThomas Huth tcg_gen_andi_i32(cpu_sr_t, cpu_sr_t, 1); 872fcf5ef2aSThomas Huth tcg_temp_free(t0); 873fcf5ef2aSThomas Huth } 874fcf5ef2aSThomas Huth return; 875fcf5ef2aSThomas Huth case 0x6007: /* not Rm,Rn */ 876fcf5ef2aSThomas Huth tcg_gen_not_i32(REG(B11_8), REG(B7_4)); 877fcf5ef2aSThomas Huth return; 878fcf5ef2aSThomas Huth case 0x200b: /* or Rm,Rn */ 879fcf5ef2aSThomas Huth tcg_gen_or_i32(REG(B11_8), REG(B11_8), REG(B7_4)); 880fcf5ef2aSThomas Huth return; 881fcf5ef2aSThomas Huth case 0x400c: /* shad Rm,Rn */ 882fcf5ef2aSThomas Huth { 883fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 884fcf5ef2aSThomas Huth TCGv t1 = tcg_temp_new(); 885fcf5ef2aSThomas Huth TCGv t2 = tcg_temp_new(); 886fcf5ef2aSThomas Huth 887fcf5ef2aSThomas Huth tcg_gen_andi_i32(t0, REG(B7_4), 0x1f); 888fcf5ef2aSThomas Huth 889fcf5ef2aSThomas Huth /* positive case: shift to the left */ 890fcf5ef2aSThomas Huth tcg_gen_shl_i32(t1, REG(B11_8), t0); 891fcf5ef2aSThomas Huth 892fcf5ef2aSThomas Huth /* negative case: shift to the right in two steps to 893fcf5ef2aSThomas Huth correctly handle the -32 case */ 894fcf5ef2aSThomas Huth tcg_gen_xori_i32(t0, t0, 0x1f); 895fcf5ef2aSThomas Huth tcg_gen_sar_i32(t2, REG(B11_8), t0); 896fcf5ef2aSThomas Huth tcg_gen_sari_i32(t2, t2, 1); 897fcf5ef2aSThomas Huth 898fcf5ef2aSThomas Huth /* select between the two cases */ 899fcf5ef2aSThomas Huth tcg_gen_movi_i32(t0, 0); 900fcf5ef2aSThomas Huth tcg_gen_movcond_i32(TCG_COND_GE, REG(B11_8), REG(B7_4), t0, t1, t2); 901fcf5ef2aSThomas Huth 902fcf5ef2aSThomas Huth tcg_temp_free(t0); 903fcf5ef2aSThomas Huth tcg_temp_free(t1); 904fcf5ef2aSThomas Huth tcg_temp_free(t2); 905fcf5ef2aSThomas Huth } 906fcf5ef2aSThomas Huth return; 907fcf5ef2aSThomas Huth case 0x400d: /* shld Rm,Rn */ 908fcf5ef2aSThomas Huth { 909fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 910fcf5ef2aSThomas Huth TCGv t1 = tcg_temp_new(); 911fcf5ef2aSThomas Huth TCGv t2 = tcg_temp_new(); 912fcf5ef2aSThomas Huth 913fcf5ef2aSThomas Huth tcg_gen_andi_i32(t0, REG(B7_4), 0x1f); 914fcf5ef2aSThomas Huth 915fcf5ef2aSThomas Huth /* positive case: shift to the left */ 916fcf5ef2aSThomas Huth tcg_gen_shl_i32(t1, REG(B11_8), t0); 917fcf5ef2aSThomas Huth 918fcf5ef2aSThomas Huth /* negative case: shift to the right in two steps to 919fcf5ef2aSThomas Huth correctly handle the -32 case */ 920fcf5ef2aSThomas Huth tcg_gen_xori_i32(t0, t0, 0x1f); 921fcf5ef2aSThomas Huth tcg_gen_shr_i32(t2, REG(B11_8), t0); 922fcf5ef2aSThomas Huth tcg_gen_shri_i32(t2, t2, 1); 923fcf5ef2aSThomas Huth 924fcf5ef2aSThomas Huth /* select between the two cases */ 925fcf5ef2aSThomas Huth tcg_gen_movi_i32(t0, 0); 926fcf5ef2aSThomas Huth tcg_gen_movcond_i32(TCG_COND_GE, REG(B11_8), REG(B7_4), t0, t1, t2); 927fcf5ef2aSThomas Huth 928fcf5ef2aSThomas Huth tcg_temp_free(t0); 929fcf5ef2aSThomas Huth tcg_temp_free(t1); 930fcf5ef2aSThomas Huth tcg_temp_free(t2); 931fcf5ef2aSThomas Huth } 932fcf5ef2aSThomas Huth return; 933fcf5ef2aSThomas Huth case 0x3008: /* sub Rm,Rn */ 934fcf5ef2aSThomas Huth tcg_gen_sub_i32(REG(B11_8), REG(B11_8), REG(B7_4)); 935fcf5ef2aSThomas Huth return; 936fcf5ef2aSThomas Huth case 0x300a: /* subc Rm,Rn */ 937fcf5ef2aSThomas Huth { 938fcf5ef2aSThomas Huth TCGv t0, t1; 939fcf5ef2aSThomas Huth t0 = tcg_const_tl(0); 940fcf5ef2aSThomas Huth t1 = tcg_temp_new(); 941fcf5ef2aSThomas Huth tcg_gen_add2_i32(t1, cpu_sr_t, cpu_sr_t, t0, REG(B7_4), t0); 942fcf5ef2aSThomas Huth tcg_gen_sub2_i32(REG(B11_8), cpu_sr_t, 943fcf5ef2aSThomas Huth REG(B11_8), t0, t1, cpu_sr_t); 944fcf5ef2aSThomas Huth tcg_gen_andi_i32(cpu_sr_t, cpu_sr_t, 1); 945fcf5ef2aSThomas Huth tcg_temp_free(t0); 946fcf5ef2aSThomas Huth tcg_temp_free(t1); 947fcf5ef2aSThomas Huth } 948fcf5ef2aSThomas Huth return; 949fcf5ef2aSThomas Huth case 0x300b: /* subv Rm,Rn */ 950fcf5ef2aSThomas Huth { 951fcf5ef2aSThomas Huth TCGv t0, t1, t2; 952fcf5ef2aSThomas Huth t0 = tcg_temp_new(); 953fcf5ef2aSThomas Huth tcg_gen_sub_i32(t0, REG(B11_8), REG(B7_4)); 954fcf5ef2aSThomas Huth t1 = tcg_temp_new(); 955fcf5ef2aSThomas Huth tcg_gen_xor_i32(t1, t0, REG(B7_4)); 956fcf5ef2aSThomas Huth t2 = tcg_temp_new(); 957fcf5ef2aSThomas Huth tcg_gen_xor_i32(t2, REG(B11_8), REG(B7_4)); 958fcf5ef2aSThomas Huth tcg_gen_and_i32(t1, t1, t2); 959fcf5ef2aSThomas Huth tcg_temp_free(t2); 960fcf5ef2aSThomas Huth tcg_gen_shri_i32(cpu_sr_t, t1, 31); 961fcf5ef2aSThomas Huth tcg_temp_free(t1); 962fcf5ef2aSThomas Huth tcg_gen_mov_i32(REG(B11_8), t0); 963fcf5ef2aSThomas Huth tcg_temp_free(t0); 964fcf5ef2aSThomas Huth } 965fcf5ef2aSThomas Huth return; 966fcf5ef2aSThomas Huth case 0x2008: /* tst Rm,Rn */ 967fcf5ef2aSThomas Huth { 968fcf5ef2aSThomas Huth TCGv val = tcg_temp_new(); 969fcf5ef2aSThomas Huth tcg_gen_and_i32(val, REG(B7_4), REG(B11_8)); 970fcf5ef2aSThomas Huth tcg_gen_setcondi_i32(TCG_COND_EQ, cpu_sr_t, val, 0); 971fcf5ef2aSThomas Huth tcg_temp_free(val); 972fcf5ef2aSThomas Huth } 973fcf5ef2aSThomas Huth return; 974fcf5ef2aSThomas Huth case 0x200a: /* xor Rm,Rn */ 975fcf5ef2aSThomas Huth tcg_gen_xor_i32(REG(B11_8), REG(B11_8), REG(B7_4)); 976fcf5ef2aSThomas Huth return; 977fcf5ef2aSThomas Huth case 0xf00c: /* fmov {F,D,X}Rm,{F,D,X}Rn - FPSCR: Nothing */ 978fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 979a6215749SAurelien Jarno if (ctx->tbflags & FPSCR_SZ) { 980fcf5ef2aSThomas Huth TCGv_i64 fp = tcg_temp_new_i64(); 981fcf5ef2aSThomas Huth gen_load_fpr64(fp, XREG(B7_4)); 982fcf5ef2aSThomas Huth gen_store_fpr64(fp, XREG(B11_8)); 983fcf5ef2aSThomas Huth tcg_temp_free_i64(fp); 984fcf5ef2aSThomas Huth } else { 985fcf5ef2aSThomas Huth tcg_gen_mov_i32(cpu_fregs[FREG(B11_8)], cpu_fregs[FREG(B7_4)]); 986fcf5ef2aSThomas Huth } 987fcf5ef2aSThomas Huth return; 988fcf5ef2aSThomas Huth case 0xf00a: /* fmov {F,D,X}Rm,@Rn - FPSCR: Nothing */ 989fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 990a6215749SAurelien Jarno if (ctx->tbflags & FPSCR_SZ) { 991fcf5ef2aSThomas Huth TCGv addr_hi = tcg_temp_new(); 992fcf5ef2aSThomas Huth int fr = XREG(B7_4); 993fcf5ef2aSThomas Huth tcg_gen_addi_i32(addr_hi, REG(B11_8), 4); 994fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(cpu_fregs[fr], REG(B11_8), 995fcf5ef2aSThomas Huth ctx->memidx, MO_TEUL); 996fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(cpu_fregs[fr+1], addr_hi, 997fcf5ef2aSThomas Huth ctx->memidx, MO_TEUL); 998fcf5ef2aSThomas Huth tcg_temp_free(addr_hi); 999fcf5ef2aSThomas Huth } else { 1000fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(cpu_fregs[FREG(B7_4)], REG(B11_8), 1001fcf5ef2aSThomas Huth ctx->memidx, MO_TEUL); 1002fcf5ef2aSThomas Huth } 1003fcf5ef2aSThomas Huth return; 1004fcf5ef2aSThomas Huth case 0xf008: /* fmov @Rm,{F,D,X}Rn - FPSCR: Nothing */ 1005fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1006a6215749SAurelien Jarno if (ctx->tbflags & FPSCR_SZ) { 1007fcf5ef2aSThomas Huth TCGv addr_hi = tcg_temp_new(); 1008fcf5ef2aSThomas Huth int fr = XREG(B11_8); 1009fcf5ef2aSThomas Huth tcg_gen_addi_i32(addr_hi, REG(B7_4), 4); 1010fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(cpu_fregs[fr], REG(B7_4), ctx->memidx, MO_TEUL); 1011fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(cpu_fregs[fr+1], addr_hi, ctx->memidx, MO_TEUL); 1012fcf5ef2aSThomas Huth tcg_temp_free(addr_hi); 1013fcf5ef2aSThomas Huth } else { 1014fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(cpu_fregs[FREG(B11_8)], REG(B7_4), 1015fcf5ef2aSThomas Huth ctx->memidx, MO_TEUL); 1016fcf5ef2aSThomas Huth } 1017fcf5ef2aSThomas Huth return; 1018fcf5ef2aSThomas Huth case 0xf009: /* fmov @Rm+,{F,D,X}Rn - FPSCR: Nothing */ 1019fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1020a6215749SAurelien Jarno if (ctx->tbflags & FPSCR_SZ) { 1021fcf5ef2aSThomas Huth TCGv addr_hi = tcg_temp_new(); 1022fcf5ef2aSThomas Huth int fr = XREG(B11_8); 1023fcf5ef2aSThomas Huth tcg_gen_addi_i32(addr_hi, REG(B7_4), 4); 1024fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(cpu_fregs[fr], REG(B7_4), ctx->memidx, MO_TEUL); 1025fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(cpu_fregs[fr+1], addr_hi, ctx->memidx, MO_TEUL); 1026fcf5ef2aSThomas Huth tcg_gen_addi_i32(REG(B7_4), REG(B7_4), 8); 1027fcf5ef2aSThomas Huth tcg_temp_free(addr_hi); 1028fcf5ef2aSThomas Huth } else { 1029fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(cpu_fregs[FREG(B11_8)], REG(B7_4), 1030fcf5ef2aSThomas Huth ctx->memidx, MO_TEUL); 1031fcf5ef2aSThomas Huth tcg_gen_addi_i32(REG(B7_4), REG(B7_4), 4); 1032fcf5ef2aSThomas Huth } 1033fcf5ef2aSThomas Huth return; 1034fcf5ef2aSThomas Huth case 0xf00b: /* fmov {F,D,X}Rm,@-Rn - FPSCR: Nothing */ 1035fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1036fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new_i32(); 1037fcf5ef2aSThomas Huth tcg_gen_subi_i32(addr, REG(B11_8), 4); 1038a6215749SAurelien Jarno if (ctx->tbflags & FPSCR_SZ) { 1039fcf5ef2aSThomas Huth int fr = XREG(B7_4); 1040fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(cpu_fregs[fr+1], addr, ctx->memidx, MO_TEUL); 1041fcf5ef2aSThomas Huth tcg_gen_subi_i32(addr, addr, 4); 1042fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(cpu_fregs[fr], addr, ctx->memidx, MO_TEUL); 1043fcf5ef2aSThomas Huth } else { 1044fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(cpu_fregs[FREG(B7_4)], addr, 1045fcf5ef2aSThomas Huth ctx->memidx, MO_TEUL); 1046fcf5ef2aSThomas Huth } 1047fcf5ef2aSThomas Huth tcg_gen_mov_i32(REG(B11_8), addr); 1048fcf5ef2aSThomas Huth tcg_temp_free(addr); 1049fcf5ef2aSThomas Huth return; 1050fcf5ef2aSThomas Huth case 0xf006: /* fmov @(R0,Rm),{F,D,X}Rm - FPSCR: Nothing */ 1051fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1052fcf5ef2aSThomas Huth { 1053fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new_i32(); 1054fcf5ef2aSThomas Huth tcg_gen_add_i32(addr, REG(B7_4), REG(0)); 1055a6215749SAurelien Jarno if (ctx->tbflags & FPSCR_SZ) { 1056fcf5ef2aSThomas Huth int fr = XREG(B11_8); 1057fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(cpu_fregs[fr], addr, 1058fcf5ef2aSThomas Huth ctx->memidx, MO_TEUL); 1059fcf5ef2aSThomas Huth tcg_gen_addi_i32(addr, addr, 4); 1060fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(cpu_fregs[fr+1], addr, 1061fcf5ef2aSThomas Huth ctx->memidx, MO_TEUL); 1062fcf5ef2aSThomas Huth } else { 1063fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(cpu_fregs[FREG(B11_8)], addr, 1064fcf5ef2aSThomas Huth ctx->memidx, MO_TEUL); 1065fcf5ef2aSThomas Huth } 1066fcf5ef2aSThomas Huth tcg_temp_free(addr); 1067fcf5ef2aSThomas Huth } 1068fcf5ef2aSThomas Huth return; 1069fcf5ef2aSThomas Huth case 0xf007: /* fmov {F,D,X}Rn,@(R0,Rn) - FPSCR: Nothing */ 1070fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1071fcf5ef2aSThomas Huth { 1072fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 1073fcf5ef2aSThomas Huth tcg_gen_add_i32(addr, REG(B11_8), REG(0)); 1074a6215749SAurelien Jarno if (ctx->tbflags & FPSCR_SZ) { 1075fcf5ef2aSThomas Huth int fr = XREG(B7_4); 1076fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(cpu_fregs[fr], addr, 1077fcf5ef2aSThomas Huth ctx->memidx, MO_TEUL); 1078fcf5ef2aSThomas Huth tcg_gen_addi_i32(addr, addr, 4); 1079fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(cpu_fregs[fr+1], addr, 1080fcf5ef2aSThomas Huth ctx->memidx, MO_TEUL); 1081fcf5ef2aSThomas Huth } else { 1082fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(cpu_fregs[FREG(B7_4)], addr, 1083fcf5ef2aSThomas Huth ctx->memidx, MO_TEUL); 1084fcf5ef2aSThomas Huth } 1085fcf5ef2aSThomas Huth tcg_temp_free(addr); 1086fcf5ef2aSThomas Huth } 1087fcf5ef2aSThomas Huth return; 1088fcf5ef2aSThomas Huth case 0xf000: /* fadd Rm,Rn - FPSCR: R[PR,Enable.O/U/I]/W[Cause,Flag] */ 1089fcf5ef2aSThomas Huth case 0xf001: /* fsub Rm,Rn - FPSCR: R[PR,Enable.O/U/I]/W[Cause,Flag] */ 1090fcf5ef2aSThomas Huth case 0xf002: /* fmul Rm,Rn - FPSCR: R[PR,Enable.O/U/I]/W[Cause,Flag] */ 1091fcf5ef2aSThomas Huth case 0xf003: /* fdiv Rm,Rn - FPSCR: R[PR,Enable.O/U/I]/W[Cause,Flag] */ 1092fcf5ef2aSThomas Huth case 0xf004: /* fcmp/eq Rm,Rn - FPSCR: R[PR,Enable.V]/W[Cause,Flag] */ 1093fcf5ef2aSThomas Huth case 0xf005: /* fcmp/gt Rm,Rn - FPSCR: R[PR,Enable.V]/W[Cause,Flag] */ 1094fcf5ef2aSThomas Huth { 1095fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1096a6215749SAurelien Jarno if (ctx->tbflags & FPSCR_PR) { 1097fcf5ef2aSThomas Huth TCGv_i64 fp0, fp1; 1098fcf5ef2aSThomas Huth 1099fcf5ef2aSThomas Huth if (ctx->opcode & 0x0110) 1100fcf5ef2aSThomas Huth break; /* illegal instruction */ 1101fcf5ef2aSThomas Huth fp0 = tcg_temp_new_i64(); 1102fcf5ef2aSThomas Huth fp1 = tcg_temp_new_i64(); 1103fcf5ef2aSThomas Huth gen_load_fpr64(fp0, DREG(B11_8)); 1104fcf5ef2aSThomas Huth gen_load_fpr64(fp1, DREG(B7_4)); 1105fcf5ef2aSThomas Huth switch (ctx->opcode & 0xf00f) { 1106fcf5ef2aSThomas Huth case 0xf000: /* fadd Rm,Rn */ 1107fcf5ef2aSThomas Huth gen_helper_fadd_DT(fp0, cpu_env, fp0, fp1); 1108fcf5ef2aSThomas Huth break; 1109fcf5ef2aSThomas Huth case 0xf001: /* fsub Rm,Rn */ 1110fcf5ef2aSThomas Huth gen_helper_fsub_DT(fp0, cpu_env, fp0, fp1); 1111fcf5ef2aSThomas Huth break; 1112fcf5ef2aSThomas Huth case 0xf002: /* fmul Rm,Rn */ 1113fcf5ef2aSThomas Huth gen_helper_fmul_DT(fp0, cpu_env, fp0, fp1); 1114fcf5ef2aSThomas Huth break; 1115fcf5ef2aSThomas Huth case 0xf003: /* fdiv Rm,Rn */ 1116fcf5ef2aSThomas Huth gen_helper_fdiv_DT(fp0, cpu_env, fp0, fp1); 1117fcf5ef2aSThomas Huth break; 1118fcf5ef2aSThomas Huth case 0xf004: /* fcmp/eq Rm,Rn */ 111992f1f83eSAurelien Jarno gen_helper_fcmp_eq_DT(cpu_sr_t, cpu_env, fp0, fp1); 1120fcf5ef2aSThomas Huth return; 1121fcf5ef2aSThomas Huth case 0xf005: /* fcmp/gt Rm,Rn */ 112292f1f83eSAurelien Jarno gen_helper_fcmp_gt_DT(cpu_sr_t, cpu_env, fp0, fp1); 1123fcf5ef2aSThomas Huth return; 1124fcf5ef2aSThomas Huth } 1125fcf5ef2aSThomas Huth gen_store_fpr64(fp0, DREG(B11_8)); 1126fcf5ef2aSThomas Huth tcg_temp_free_i64(fp0); 1127fcf5ef2aSThomas Huth tcg_temp_free_i64(fp1); 1128fcf5ef2aSThomas Huth } else { 1129fcf5ef2aSThomas Huth switch (ctx->opcode & 0xf00f) { 1130fcf5ef2aSThomas Huth case 0xf000: /* fadd Rm,Rn */ 1131fcf5ef2aSThomas Huth gen_helper_fadd_FT(cpu_fregs[FREG(B11_8)], cpu_env, 1132fcf5ef2aSThomas Huth cpu_fregs[FREG(B11_8)], 1133fcf5ef2aSThomas Huth cpu_fregs[FREG(B7_4)]); 1134fcf5ef2aSThomas Huth break; 1135fcf5ef2aSThomas Huth case 0xf001: /* fsub Rm,Rn */ 1136fcf5ef2aSThomas Huth gen_helper_fsub_FT(cpu_fregs[FREG(B11_8)], cpu_env, 1137fcf5ef2aSThomas Huth cpu_fregs[FREG(B11_8)], 1138fcf5ef2aSThomas Huth cpu_fregs[FREG(B7_4)]); 1139fcf5ef2aSThomas Huth break; 1140fcf5ef2aSThomas Huth case 0xf002: /* fmul Rm,Rn */ 1141fcf5ef2aSThomas Huth gen_helper_fmul_FT(cpu_fregs[FREG(B11_8)], cpu_env, 1142fcf5ef2aSThomas Huth cpu_fregs[FREG(B11_8)], 1143fcf5ef2aSThomas Huth cpu_fregs[FREG(B7_4)]); 1144fcf5ef2aSThomas Huth break; 1145fcf5ef2aSThomas Huth case 0xf003: /* fdiv Rm,Rn */ 1146fcf5ef2aSThomas Huth gen_helper_fdiv_FT(cpu_fregs[FREG(B11_8)], cpu_env, 1147fcf5ef2aSThomas Huth cpu_fregs[FREG(B11_8)], 1148fcf5ef2aSThomas Huth cpu_fregs[FREG(B7_4)]); 1149fcf5ef2aSThomas Huth break; 1150fcf5ef2aSThomas Huth case 0xf004: /* fcmp/eq Rm,Rn */ 115192f1f83eSAurelien Jarno gen_helper_fcmp_eq_FT(cpu_sr_t, cpu_env, 115292f1f83eSAurelien Jarno cpu_fregs[FREG(B11_8)], 1153fcf5ef2aSThomas Huth cpu_fregs[FREG(B7_4)]); 1154fcf5ef2aSThomas Huth return; 1155fcf5ef2aSThomas Huth case 0xf005: /* fcmp/gt Rm,Rn */ 115692f1f83eSAurelien Jarno gen_helper_fcmp_gt_FT(cpu_sr_t, cpu_env, 115792f1f83eSAurelien Jarno cpu_fregs[FREG(B11_8)], 1158fcf5ef2aSThomas Huth cpu_fregs[FREG(B7_4)]); 1159fcf5ef2aSThomas Huth return; 1160fcf5ef2aSThomas Huth } 1161fcf5ef2aSThomas Huth } 1162fcf5ef2aSThomas Huth } 1163fcf5ef2aSThomas Huth return; 1164fcf5ef2aSThomas Huth case 0xf00e: /* fmac FR0,RM,Rn */ 1165fcf5ef2aSThomas Huth { 1166fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1167a6215749SAurelien Jarno if (ctx->tbflags & FPSCR_PR) { 1168fcf5ef2aSThomas Huth break; /* illegal instruction */ 1169fcf5ef2aSThomas Huth } else { 1170fcf5ef2aSThomas Huth gen_helper_fmac_FT(cpu_fregs[FREG(B11_8)], cpu_env, 1171fcf5ef2aSThomas Huth cpu_fregs[FREG(0)], cpu_fregs[FREG(B7_4)], 1172fcf5ef2aSThomas Huth cpu_fregs[FREG(B11_8)]); 1173fcf5ef2aSThomas Huth return; 1174fcf5ef2aSThomas Huth } 1175fcf5ef2aSThomas Huth } 1176fcf5ef2aSThomas Huth } 1177fcf5ef2aSThomas Huth 1178fcf5ef2aSThomas Huth switch (ctx->opcode & 0xff00) { 1179fcf5ef2aSThomas Huth case 0xc900: /* and #imm,R0 */ 1180fcf5ef2aSThomas Huth tcg_gen_andi_i32(REG(0), REG(0), B7_0); 1181fcf5ef2aSThomas Huth return; 1182fcf5ef2aSThomas Huth case 0xcd00: /* and.b #imm,@(R0,GBR) */ 1183fcf5ef2aSThomas Huth { 1184fcf5ef2aSThomas Huth TCGv addr, val; 1185fcf5ef2aSThomas Huth addr = tcg_temp_new(); 1186fcf5ef2aSThomas Huth tcg_gen_add_i32(addr, REG(0), cpu_gbr); 1187fcf5ef2aSThomas Huth val = tcg_temp_new(); 1188fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(val, addr, ctx->memidx, MO_UB); 1189fcf5ef2aSThomas Huth tcg_gen_andi_i32(val, val, B7_0); 1190fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(val, addr, ctx->memidx, MO_UB); 1191fcf5ef2aSThomas Huth tcg_temp_free(val); 1192fcf5ef2aSThomas Huth tcg_temp_free(addr); 1193fcf5ef2aSThomas Huth } 1194fcf5ef2aSThomas Huth return; 1195fcf5ef2aSThomas Huth case 0x8b00: /* bf label */ 1196fcf5ef2aSThomas Huth CHECK_NOT_DELAY_SLOT 1197*4bfa602bSRichard Henderson gen_conditional_jump(ctx, ctx->pc + 4 + B7_0s * 2, false); 1198fcf5ef2aSThomas Huth return; 1199fcf5ef2aSThomas Huth case 0x8f00: /* bf/s label */ 1200fcf5ef2aSThomas Huth CHECK_NOT_DELAY_SLOT 1201ac9707eaSAurelien Jarno tcg_gen_xori_i32(cpu_delayed_cond, cpu_sr_t, 1); 1202ac9707eaSAurelien Jarno ctx->delayed_pc = ctx->pc + 4 + B7_0s * 2; 1203a6215749SAurelien Jarno ctx->envflags |= DELAY_SLOT_CONDITIONAL; 1204fcf5ef2aSThomas Huth return; 1205fcf5ef2aSThomas Huth case 0x8900: /* bt label */ 1206fcf5ef2aSThomas Huth CHECK_NOT_DELAY_SLOT 1207*4bfa602bSRichard Henderson gen_conditional_jump(ctx, ctx->pc + 4 + B7_0s * 2, true); 1208fcf5ef2aSThomas Huth return; 1209fcf5ef2aSThomas Huth case 0x8d00: /* bt/s label */ 1210fcf5ef2aSThomas Huth CHECK_NOT_DELAY_SLOT 1211ac9707eaSAurelien Jarno tcg_gen_mov_i32(cpu_delayed_cond, cpu_sr_t); 1212ac9707eaSAurelien Jarno ctx->delayed_pc = ctx->pc + 4 + B7_0s * 2; 1213a6215749SAurelien Jarno ctx->envflags |= DELAY_SLOT_CONDITIONAL; 1214fcf5ef2aSThomas Huth return; 1215fcf5ef2aSThomas Huth case 0x8800: /* cmp/eq #imm,R0 */ 1216fcf5ef2aSThomas Huth tcg_gen_setcondi_i32(TCG_COND_EQ, cpu_sr_t, REG(0), B7_0s); 1217fcf5ef2aSThomas Huth return; 1218fcf5ef2aSThomas Huth case 0xc400: /* mov.b @(disp,GBR),R0 */ 1219fcf5ef2aSThomas Huth { 1220fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 1221fcf5ef2aSThomas Huth tcg_gen_addi_i32(addr, cpu_gbr, B7_0); 1222fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(REG(0), addr, ctx->memidx, MO_SB); 1223fcf5ef2aSThomas Huth tcg_temp_free(addr); 1224fcf5ef2aSThomas Huth } 1225fcf5ef2aSThomas Huth return; 1226fcf5ef2aSThomas Huth case 0xc500: /* mov.w @(disp,GBR),R0 */ 1227fcf5ef2aSThomas Huth { 1228fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 1229fcf5ef2aSThomas Huth tcg_gen_addi_i32(addr, cpu_gbr, B7_0 * 2); 1230fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(REG(0), addr, ctx->memidx, MO_TESW); 1231fcf5ef2aSThomas Huth tcg_temp_free(addr); 1232fcf5ef2aSThomas Huth } 1233fcf5ef2aSThomas Huth return; 1234fcf5ef2aSThomas Huth case 0xc600: /* mov.l @(disp,GBR),R0 */ 1235fcf5ef2aSThomas Huth { 1236fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 1237fcf5ef2aSThomas Huth tcg_gen_addi_i32(addr, cpu_gbr, B7_0 * 4); 1238fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(REG(0), addr, ctx->memidx, MO_TESL); 1239fcf5ef2aSThomas Huth tcg_temp_free(addr); 1240fcf5ef2aSThomas Huth } 1241fcf5ef2aSThomas Huth return; 1242fcf5ef2aSThomas Huth case 0xc000: /* mov.b R0,@(disp,GBR) */ 1243fcf5ef2aSThomas Huth { 1244fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 1245fcf5ef2aSThomas Huth tcg_gen_addi_i32(addr, cpu_gbr, B7_0); 1246fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(REG(0), addr, ctx->memidx, MO_UB); 1247fcf5ef2aSThomas Huth tcg_temp_free(addr); 1248fcf5ef2aSThomas Huth } 1249fcf5ef2aSThomas Huth return; 1250fcf5ef2aSThomas Huth case 0xc100: /* mov.w R0,@(disp,GBR) */ 1251fcf5ef2aSThomas Huth { 1252fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 1253fcf5ef2aSThomas Huth tcg_gen_addi_i32(addr, cpu_gbr, B7_0 * 2); 1254fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(REG(0), addr, ctx->memidx, MO_TEUW); 1255fcf5ef2aSThomas Huth tcg_temp_free(addr); 1256fcf5ef2aSThomas Huth } 1257fcf5ef2aSThomas Huth return; 1258fcf5ef2aSThomas Huth case 0xc200: /* mov.l R0,@(disp,GBR) */ 1259fcf5ef2aSThomas Huth { 1260fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 1261fcf5ef2aSThomas Huth tcg_gen_addi_i32(addr, cpu_gbr, B7_0 * 4); 1262fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(REG(0), addr, ctx->memidx, MO_TEUL); 1263fcf5ef2aSThomas Huth tcg_temp_free(addr); 1264fcf5ef2aSThomas Huth } 1265fcf5ef2aSThomas Huth return; 1266fcf5ef2aSThomas Huth case 0x8000: /* mov.b R0,@(disp,Rn) */ 1267fcf5ef2aSThomas Huth { 1268fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 1269fcf5ef2aSThomas Huth tcg_gen_addi_i32(addr, REG(B7_4), B3_0); 1270fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(REG(0), addr, ctx->memidx, MO_UB); 1271fcf5ef2aSThomas Huth tcg_temp_free(addr); 1272fcf5ef2aSThomas Huth } 1273fcf5ef2aSThomas Huth return; 1274fcf5ef2aSThomas Huth case 0x8100: /* mov.w R0,@(disp,Rn) */ 1275fcf5ef2aSThomas Huth { 1276fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 1277fcf5ef2aSThomas Huth tcg_gen_addi_i32(addr, REG(B7_4), B3_0 * 2); 1278fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(REG(0), addr, ctx->memidx, MO_TEUW); 1279fcf5ef2aSThomas Huth tcg_temp_free(addr); 1280fcf5ef2aSThomas Huth } 1281fcf5ef2aSThomas Huth return; 1282fcf5ef2aSThomas Huth case 0x8400: /* mov.b @(disp,Rn),R0 */ 1283fcf5ef2aSThomas Huth { 1284fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 1285fcf5ef2aSThomas Huth tcg_gen_addi_i32(addr, REG(B7_4), B3_0); 1286fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(REG(0), addr, ctx->memidx, MO_SB); 1287fcf5ef2aSThomas Huth tcg_temp_free(addr); 1288fcf5ef2aSThomas Huth } 1289fcf5ef2aSThomas Huth return; 1290fcf5ef2aSThomas Huth case 0x8500: /* mov.w @(disp,Rn),R0 */ 1291fcf5ef2aSThomas Huth { 1292fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 1293fcf5ef2aSThomas Huth tcg_gen_addi_i32(addr, REG(B7_4), B3_0 * 2); 1294fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(REG(0), addr, ctx->memidx, MO_TESW); 1295fcf5ef2aSThomas Huth tcg_temp_free(addr); 1296fcf5ef2aSThomas Huth } 1297fcf5ef2aSThomas Huth return; 1298fcf5ef2aSThomas Huth case 0xc700: /* mova @(disp,PC),R0 */ 1299fcf5ef2aSThomas Huth tcg_gen_movi_i32(REG(0), ((ctx->pc & 0xfffffffc) + 4 + B7_0 * 4) & ~3); 1300fcf5ef2aSThomas Huth return; 1301fcf5ef2aSThomas Huth case 0xcb00: /* or #imm,R0 */ 1302fcf5ef2aSThomas Huth tcg_gen_ori_i32(REG(0), REG(0), B7_0); 1303fcf5ef2aSThomas Huth return; 1304fcf5ef2aSThomas Huth case 0xcf00: /* or.b #imm,@(R0,GBR) */ 1305fcf5ef2aSThomas Huth { 1306fcf5ef2aSThomas Huth TCGv addr, val; 1307fcf5ef2aSThomas Huth addr = tcg_temp_new(); 1308fcf5ef2aSThomas Huth tcg_gen_add_i32(addr, REG(0), cpu_gbr); 1309fcf5ef2aSThomas Huth val = tcg_temp_new(); 1310fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(val, addr, ctx->memidx, MO_UB); 1311fcf5ef2aSThomas Huth tcg_gen_ori_i32(val, val, B7_0); 1312fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(val, addr, ctx->memidx, MO_UB); 1313fcf5ef2aSThomas Huth tcg_temp_free(val); 1314fcf5ef2aSThomas Huth tcg_temp_free(addr); 1315fcf5ef2aSThomas Huth } 1316fcf5ef2aSThomas Huth return; 1317fcf5ef2aSThomas Huth case 0xc300: /* trapa #imm */ 1318fcf5ef2aSThomas Huth { 1319fcf5ef2aSThomas Huth TCGv imm; 1320fcf5ef2aSThomas Huth CHECK_NOT_DELAY_SLOT 1321ac9707eaSAurelien Jarno gen_save_cpu_state(ctx, true); 1322fcf5ef2aSThomas Huth imm = tcg_const_i32(B7_0); 1323fcf5ef2aSThomas Huth gen_helper_trapa(cpu_env, imm); 1324fcf5ef2aSThomas Huth tcg_temp_free(imm); 132563205665SAurelien Jarno ctx->bstate = BS_EXCP; 1326fcf5ef2aSThomas Huth } 1327fcf5ef2aSThomas Huth return; 1328fcf5ef2aSThomas Huth case 0xc800: /* tst #imm,R0 */ 1329fcf5ef2aSThomas Huth { 1330fcf5ef2aSThomas Huth TCGv val = tcg_temp_new(); 1331fcf5ef2aSThomas Huth tcg_gen_andi_i32(val, REG(0), B7_0); 1332fcf5ef2aSThomas Huth tcg_gen_setcondi_i32(TCG_COND_EQ, cpu_sr_t, val, 0); 1333fcf5ef2aSThomas Huth tcg_temp_free(val); 1334fcf5ef2aSThomas Huth } 1335fcf5ef2aSThomas Huth return; 1336fcf5ef2aSThomas Huth case 0xcc00: /* tst.b #imm,@(R0,GBR) */ 1337fcf5ef2aSThomas Huth { 1338fcf5ef2aSThomas Huth TCGv val = tcg_temp_new(); 1339fcf5ef2aSThomas Huth tcg_gen_add_i32(val, REG(0), cpu_gbr); 1340fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(val, val, ctx->memidx, MO_UB); 1341fcf5ef2aSThomas Huth tcg_gen_andi_i32(val, val, B7_0); 1342fcf5ef2aSThomas Huth tcg_gen_setcondi_i32(TCG_COND_EQ, cpu_sr_t, val, 0); 1343fcf5ef2aSThomas Huth tcg_temp_free(val); 1344fcf5ef2aSThomas Huth } 1345fcf5ef2aSThomas Huth return; 1346fcf5ef2aSThomas Huth case 0xca00: /* xor #imm,R0 */ 1347fcf5ef2aSThomas Huth tcg_gen_xori_i32(REG(0), REG(0), B7_0); 1348fcf5ef2aSThomas Huth return; 1349fcf5ef2aSThomas Huth case 0xce00: /* xor.b #imm,@(R0,GBR) */ 1350fcf5ef2aSThomas Huth { 1351fcf5ef2aSThomas Huth TCGv addr, val; 1352fcf5ef2aSThomas Huth addr = tcg_temp_new(); 1353fcf5ef2aSThomas Huth tcg_gen_add_i32(addr, REG(0), cpu_gbr); 1354fcf5ef2aSThomas Huth val = tcg_temp_new(); 1355fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(val, addr, ctx->memidx, MO_UB); 1356fcf5ef2aSThomas Huth tcg_gen_xori_i32(val, val, B7_0); 1357fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(val, addr, ctx->memidx, MO_UB); 1358fcf5ef2aSThomas Huth tcg_temp_free(val); 1359fcf5ef2aSThomas Huth tcg_temp_free(addr); 1360fcf5ef2aSThomas Huth } 1361fcf5ef2aSThomas Huth return; 1362fcf5ef2aSThomas Huth } 1363fcf5ef2aSThomas Huth 1364fcf5ef2aSThomas Huth switch (ctx->opcode & 0xf08f) { 1365fcf5ef2aSThomas Huth case 0x408e: /* ldc Rm,Rn_BANK */ 1366fcf5ef2aSThomas Huth CHECK_PRIVILEGED 1367fcf5ef2aSThomas Huth tcg_gen_mov_i32(ALTREG(B6_4), REG(B11_8)); 1368fcf5ef2aSThomas Huth return; 1369fcf5ef2aSThomas Huth case 0x4087: /* ldc.l @Rm+,Rn_BANK */ 1370fcf5ef2aSThomas Huth CHECK_PRIVILEGED 1371fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(ALTREG(B6_4), REG(B11_8), ctx->memidx, MO_TESL); 1372fcf5ef2aSThomas Huth tcg_gen_addi_i32(REG(B11_8), REG(B11_8), 4); 1373fcf5ef2aSThomas Huth return; 1374fcf5ef2aSThomas Huth case 0x0082: /* stc Rm_BANK,Rn */ 1375fcf5ef2aSThomas Huth CHECK_PRIVILEGED 1376fcf5ef2aSThomas Huth tcg_gen_mov_i32(REG(B11_8), ALTREG(B6_4)); 1377fcf5ef2aSThomas Huth return; 1378fcf5ef2aSThomas Huth case 0x4083: /* stc.l Rm_BANK,@-Rn */ 1379fcf5ef2aSThomas Huth CHECK_PRIVILEGED 1380fcf5ef2aSThomas Huth { 1381fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 1382fcf5ef2aSThomas Huth tcg_gen_subi_i32(addr, REG(B11_8), 4); 1383fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(ALTREG(B6_4), addr, ctx->memidx, MO_TEUL); 1384fcf5ef2aSThomas Huth tcg_gen_mov_i32(REG(B11_8), addr); 1385fcf5ef2aSThomas Huth tcg_temp_free(addr); 1386fcf5ef2aSThomas Huth } 1387fcf5ef2aSThomas Huth return; 1388fcf5ef2aSThomas Huth } 1389fcf5ef2aSThomas Huth 1390fcf5ef2aSThomas Huth switch (ctx->opcode & 0xf0ff) { 1391fcf5ef2aSThomas Huth case 0x0023: /* braf Rn */ 1392fcf5ef2aSThomas Huth CHECK_NOT_DELAY_SLOT 1393fcf5ef2aSThomas Huth tcg_gen_addi_i32(cpu_delayed_pc, REG(B11_8), ctx->pc + 4); 1394a6215749SAurelien Jarno ctx->envflags |= DELAY_SLOT; 1395fcf5ef2aSThomas Huth ctx->delayed_pc = (uint32_t) - 1; 1396fcf5ef2aSThomas Huth return; 1397fcf5ef2aSThomas Huth case 0x0003: /* bsrf Rn */ 1398fcf5ef2aSThomas Huth CHECK_NOT_DELAY_SLOT 1399fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_pr, ctx->pc + 4); 1400fcf5ef2aSThomas Huth tcg_gen_add_i32(cpu_delayed_pc, REG(B11_8), cpu_pr); 1401a6215749SAurelien Jarno ctx->envflags |= DELAY_SLOT; 1402fcf5ef2aSThomas Huth ctx->delayed_pc = (uint32_t) - 1; 1403fcf5ef2aSThomas Huth return; 1404fcf5ef2aSThomas Huth case 0x4015: /* cmp/pl Rn */ 1405fcf5ef2aSThomas Huth tcg_gen_setcondi_i32(TCG_COND_GT, cpu_sr_t, REG(B11_8), 0); 1406fcf5ef2aSThomas Huth return; 1407fcf5ef2aSThomas Huth case 0x4011: /* cmp/pz Rn */ 1408fcf5ef2aSThomas Huth tcg_gen_setcondi_i32(TCG_COND_GE, cpu_sr_t, REG(B11_8), 0); 1409fcf5ef2aSThomas Huth return; 1410fcf5ef2aSThomas Huth case 0x4010: /* dt Rn */ 1411fcf5ef2aSThomas Huth tcg_gen_subi_i32(REG(B11_8), REG(B11_8), 1); 1412fcf5ef2aSThomas Huth tcg_gen_setcondi_i32(TCG_COND_EQ, cpu_sr_t, REG(B11_8), 0); 1413fcf5ef2aSThomas Huth return; 1414fcf5ef2aSThomas Huth case 0x402b: /* jmp @Rn */ 1415fcf5ef2aSThomas Huth CHECK_NOT_DELAY_SLOT 1416fcf5ef2aSThomas Huth tcg_gen_mov_i32(cpu_delayed_pc, REG(B11_8)); 1417a6215749SAurelien Jarno ctx->envflags |= DELAY_SLOT; 1418fcf5ef2aSThomas Huth ctx->delayed_pc = (uint32_t) - 1; 1419fcf5ef2aSThomas Huth return; 1420fcf5ef2aSThomas Huth case 0x400b: /* jsr @Rn */ 1421fcf5ef2aSThomas Huth CHECK_NOT_DELAY_SLOT 1422fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_pr, ctx->pc + 4); 1423fcf5ef2aSThomas Huth tcg_gen_mov_i32(cpu_delayed_pc, REG(B11_8)); 1424a6215749SAurelien Jarno ctx->envflags |= DELAY_SLOT; 1425fcf5ef2aSThomas Huth ctx->delayed_pc = (uint32_t) - 1; 1426fcf5ef2aSThomas Huth return; 1427fcf5ef2aSThomas Huth case 0x400e: /* ldc Rm,SR */ 1428fcf5ef2aSThomas Huth CHECK_PRIVILEGED 1429fcf5ef2aSThomas Huth { 1430fcf5ef2aSThomas Huth TCGv val = tcg_temp_new(); 1431fcf5ef2aSThomas Huth tcg_gen_andi_i32(val, REG(B11_8), 0x700083f3); 1432fcf5ef2aSThomas Huth gen_write_sr(val); 1433fcf5ef2aSThomas Huth tcg_temp_free(val); 1434fcf5ef2aSThomas Huth ctx->bstate = BS_STOP; 1435fcf5ef2aSThomas Huth } 1436fcf5ef2aSThomas Huth return; 1437fcf5ef2aSThomas Huth case 0x4007: /* ldc.l @Rm+,SR */ 1438fcf5ef2aSThomas Huth CHECK_PRIVILEGED 1439fcf5ef2aSThomas Huth { 1440fcf5ef2aSThomas Huth TCGv val = tcg_temp_new(); 1441fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(val, REG(B11_8), ctx->memidx, MO_TESL); 1442fcf5ef2aSThomas Huth tcg_gen_andi_i32(val, val, 0x700083f3); 1443fcf5ef2aSThomas Huth gen_write_sr(val); 1444fcf5ef2aSThomas Huth tcg_temp_free(val); 1445fcf5ef2aSThomas Huth tcg_gen_addi_i32(REG(B11_8), REG(B11_8), 4); 1446fcf5ef2aSThomas Huth ctx->bstate = BS_STOP; 1447fcf5ef2aSThomas Huth } 1448fcf5ef2aSThomas Huth return; 1449fcf5ef2aSThomas Huth case 0x0002: /* stc SR,Rn */ 1450fcf5ef2aSThomas Huth CHECK_PRIVILEGED 1451fcf5ef2aSThomas Huth gen_read_sr(REG(B11_8)); 1452fcf5ef2aSThomas Huth return; 1453fcf5ef2aSThomas Huth case 0x4003: /* stc SR,@-Rn */ 1454fcf5ef2aSThomas Huth CHECK_PRIVILEGED 1455fcf5ef2aSThomas Huth { 1456fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 1457fcf5ef2aSThomas Huth TCGv val = tcg_temp_new(); 1458fcf5ef2aSThomas Huth tcg_gen_subi_i32(addr, REG(B11_8), 4); 1459fcf5ef2aSThomas Huth gen_read_sr(val); 1460fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(val, addr, ctx->memidx, MO_TEUL); 1461fcf5ef2aSThomas Huth tcg_gen_mov_i32(REG(B11_8), addr); 1462fcf5ef2aSThomas Huth tcg_temp_free(val); 1463fcf5ef2aSThomas Huth tcg_temp_free(addr); 1464fcf5ef2aSThomas Huth } 1465fcf5ef2aSThomas Huth return; 1466fcf5ef2aSThomas Huth #define LD(reg,ldnum,ldpnum,prechk) \ 1467fcf5ef2aSThomas Huth case ldnum: \ 1468fcf5ef2aSThomas Huth prechk \ 1469fcf5ef2aSThomas Huth tcg_gen_mov_i32 (cpu_##reg, REG(B11_8)); \ 1470fcf5ef2aSThomas Huth return; \ 1471fcf5ef2aSThomas Huth case ldpnum: \ 1472fcf5ef2aSThomas Huth prechk \ 1473fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(cpu_##reg, REG(B11_8), ctx->memidx, MO_TESL); \ 1474fcf5ef2aSThomas Huth tcg_gen_addi_i32(REG(B11_8), REG(B11_8), 4); \ 1475fcf5ef2aSThomas Huth return; 1476fcf5ef2aSThomas Huth #define ST(reg,stnum,stpnum,prechk) \ 1477fcf5ef2aSThomas Huth case stnum: \ 1478fcf5ef2aSThomas Huth prechk \ 1479fcf5ef2aSThomas Huth tcg_gen_mov_i32 (REG(B11_8), cpu_##reg); \ 1480fcf5ef2aSThomas Huth return; \ 1481fcf5ef2aSThomas Huth case stpnum: \ 1482fcf5ef2aSThomas Huth prechk \ 1483fcf5ef2aSThomas Huth { \ 1484fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); \ 1485fcf5ef2aSThomas Huth tcg_gen_subi_i32(addr, REG(B11_8), 4); \ 1486fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(cpu_##reg, addr, ctx->memidx, MO_TEUL); \ 1487fcf5ef2aSThomas Huth tcg_gen_mov_i32(REG(B11_8), addr); \ 1488fcf5ef2aSThomas Huth tcg_temp_free(addr); \ 1489fcf5ef2aSThomas Huth } \ 1490fcf5ef2aSThomas Huth return; 1491fcf5ef2aSThomas Huth #define LDST(reg,ldnum,ldpnum,stnum,stpnum,prechk) \ 1492fcf5ef2aSThomas Huth LD(reg,ldnum,ldpnum,prechk) \ 1493fcf5ef2aSThomas Huth ST(reg,stnum,stpnum,prechk) 1494fcf5ef2aSThomas Huth LDST(gbr, 0x401e, 0x4017, 0x0012, 0x4013, {}) 1495fcf5ef2aSThomas Huth LDST(vbr, 0x402e, 0x4027, 0x0022, 0x4023, CHECK_PRIVILEGED) 1496fcf5ef2aSThomas Huth LDST(ssr, 0x403e, 0x4037, 0x0032, 0x4033, CHECK_PRIVILEGED) 1497fcf5ef2aSThomas Huth LDST(spc, 0x404e, 0x4047, 0x0042, 0x4043, CHECK_PRIVILEGED) 1498fcf5ef2aSThomas Huth ST(sgr, 0x003a, 0x4032, CHECK_PRIVILEGED) 1499fcf5ef2aSThomas Huth LD(sgr, 0x403a, 0x4036, CHECK_PRIVILEGED if (!(ctx->features & SH_FEATURE_SH4A)) break;) 1500fcf5ef2aSThomas Huth LDST(dbr, 0x40fa, 0x40f6, 0x00fa, 0x40f2, CHECK_PRIVILEGED) 1501fcf5ef2aSThomas Huth LDST(mach, 0x400a, 0x4006, 0x000a, 0x4002, {}) 1502fcf5ef2aSThomas Huth LDST(macl, 0x401a, 0x4016, 0x001a, 0x4012, {}) 1503fcf5ef2aSThomas Huth LDST(pr, 0x402a, 0x4026, 0x002a, 0x4022, {}) 1504fcf5ef2aSThomas Huth LDST(fpul, 0x405a, 0x4056, 0x005a, 0x4052, {CHECK_FPU_ENABLED}) 1505fcf5ef2aSThomas Huth case 0x406a: /* lds Rm,FPSCR */ 1506fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1507fcf5ef2aSThomas Huth gen_helper_ld_fpscr(cpu_env, REG(B11_8)); 1508fcf5ef2aSThomas Huth ctx->bstate = BS_STOP; 1509fcf5ef2aSThomas Huth return; 1510fcf5ef2aSThomas Huth case 0x4066: /* lds.l @Rm+,FPSCR */ 1511fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1512fcf5ef2aSThomas Huth { 1513fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 1514fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(addr, REG(B11_8), ctx->memidx, MO_TESL); 1515fcf5ef2aSThomas Huth tcg_gen_addi_i32(REG(B11_8), REG(B11_8), 4); 1516fcf5ef2aSThomas Huth gen_helper_ld_fpscr(cpu_env, addr); 1517fcf5ef2aSThomas Huth tcg_temp_free(addr); 1518fcf5ef2aSThomas Huth ctx->bstate = BS_STOP; 1519fcf5ef2aSThomas Huth } 1520fcf5ef2aSThomas Huth return; 1521fcf5ef2aSThomas Huth case 0x006a: /* sts FPSCR,Rn */ 1522fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1523fcf5ef2aSThomas Huth tcg_gen_andi_i32(REG(B11_8), cpu_fpscr, 0x003fffff); 1524fcf5ef2aSThomas Huth return; 1525fcf5ef2aSThomas Huth case 0x4062: /* sts FPSCR,@-Rn */ 1526fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1527fcf5ef2aSThomas Huth { 1528fcf5ef2aSThomas Huth TCGv addr, val; 1529fcf5ef2aSThomas Huth val = tcg_temp_new(); 1530fcf5ef2aSThomas Huth tcg_gen_andi_i32(val, cpu_fpscr, 0x003fffff); 1531fcf5ef2aSThomas Huth addr = tcg_temp_new(); 1532fcf5ef2aSThomas Huth tcg_gen_subi_i32(addr, REG(B11_8), 4); 1533fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(val, addr, ctx->memidx, MO_TEUL); 1534fcf5ef2aSThomas Huth tcg_gen_mov_i32(REG(B11_8), addr); 1535fcf5ef2aSThomas Huth tcg_temp_free(addr); 1536fcf5ef2aSThomas Huth tcg_temp_free(val); 1537fcf5ef2aSThomas Huth } 1538fcf5ef2aSThomas Huth return; 1539fcf5ef2aSThomas Huth case 0x00c3: /* movca.l R0,@Rm */ 1540fcf5ef2aSThomas Huth { 1541fcf5ef2aSThomas Huth TCGv val = tcg_temp_new(); 1542fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(val, REG(B11_8), ctx->memidx, MO_TEUL); 1543fcf5ef2aSThomas Huth gen_helper_movcal(cpu_env, REG(B11_8), val); 1544fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(REG(0), REG(B11_8), ctx->memidx, MO_TEUL); 1545fcf5ef2aSThomas Huth } 1546fcf5ef2aSThomas Huth ctx->has_movcal = 1; 1547fcf5ef2aSThomas Huth return; 1548143021b2SAurelien Jarno case 0x40a9: /* movua.l @Rm,R0 */ 1549143021b2SAurelien Jarno /* Load non-boundary-aligned data */ 1550143021b2SAurelien Jarno if (ctx->features & SH_FEATURE_SH4A) { 155134257c21SAurelien Jarno tcg_gen_qemu_ld_i32(REG(0), REG(B11_8), ctx->memidx, 155234257c21SAurelien Jarno MO_TEUL | MO_UNALN); 1553fcf5ef2aSThomas Huth return; 1554143021b2SAurelien Jarno } 1555143021b2SAurelien Jarno break; 1556143021b2SAurelien Jarno case 0x40e9: /* movua.l @Rm+,R0 */ 1557143021b2SAurelien Jarno /* Load non-boundary-aligned data */ 1558143021b2SAurelien Jarno if (ctx->features & SH_FEATURE_SH4A) { 155934257c21SAurelien Jarno tcg_gen_qemu_ld_i32(REG(0), REG(B11_8), ctx->memidx, 156034257c21SAurelien Jarno MO_TEUL | MO_UNALN); 1561fcf5ef2aSThomas Huth tcg_gen_addi_i32(REG(B11_8), REG(B11_8), 4); 1562fcf5ef2aSThomas Huth return; 1563143021b2SAurelien Jarno } 1564143021b2SAurelien Jarno break; 1565fcf5ef2aSThomas Huth case 0x0029: /* movt Rn */ 1566fcf5ef2aSThomas Huth tcg_gen_mov_i32(REG(B11_8), cpu_sr_t); 1567fcf5ef2aSThomas Huth return; 1568fcf5ef2aSThomas Huth case 0x0073: 1569fcf5ef2aSThomas Huth /* MOVCO.L 1570fcf5ef2aSThomas Huth LDST -> T 1571fcf5ef2aSThomas Huth If (T == 1) R0 -> (Rn) 1572fcf5ef2aSThomas Huth 0 -> LDST 1573fcf5ef2aSThomas Huth */ 1574fcf5ef2aSThomas Huth if (ctx->features & SH_FEATURE_SH4A) { 1575fcf5ef2aSThomas Huth TCGLabel *label = gen_new_label(); 1576fcf5ef2aSThomas Huth tcg_gen_mov_i32(cpu_sr_t, cpu_ldst); 1577fcf5ef2aSThomas Huth tcg_gen_brcondi_i32(TCG_COND_EQ, cpu_ldst, 0, label); 1578fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(REG(0), REG(B11_8), ctx->memidx, MO_TEUL); 1579fcf5ef2aSThomas Huth gen_set_label(label); 1580fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_ldst, 0); 1581fcf5ef2aSThomas Huth return; 1582fcf5ef2aSThomas Huth } else 1583fcf5ef2aSThomas Huth break; 1584fcf5ef2aSThomas Huth case 0x0063: 1585fcf5ef2aSThomas Huth /* MOVLI.L @Rm,R0 1586fcf5ef2aSThomas Huth 1 -> LDST 1587fcf5ef2aSThomas Huth (Rm) -> R0 1588fcf5ef2aSThomas Huth When interrupt/exception 1589fcf5ef2aSThomas Huth occurred 0 -> LDST 1590fcf5ef2aSThomas Huth */ 1591fcf5ef2aSThomas Huth if (ctx->features & SH_FEATURE_SH4A) { 1592fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_ldst, 0); 1593fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(REG(0), REG(B11_8), ctx->memidx, MO_TESL); 1594fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_ldst, 1); 1595fcf5ef2aSThomas Huth return; 1596fcf5ef2aSThomas Huth } else 1597fcf5ef2aSThomas Huth break; 1598fcf5ef2aSThomas Huth case 0x0093: /* ocbi @Rn */ 1599fcf5ef2aSThomas Huth { 1600fcf5ef2aSThomas Huth gen_helper_ocbi(cpu_env, REG(B11_8)); 1601fcf5ef2aSThomas Huth } 1602fcf5ef2aSThomas Huth return; 1603fcf5ef2aSThomas Huth case 0x00a3: /* ocbp @Rn */ 1604fcf5ef2aSThomas Huth case 0x00b3: /* ocbwb @Rn */ 1605fcf5ef2aSThomas Huth /* These instructions are supposed to do nothing in case of 1606fcf5ef2aSThomas Huth a cache miss. Given that we only partially emulate caches 1607fcf5ef2aSThomas Huth it is safe to simply ignore them. */ 1608fcf5ef2aSThomas Huth return; 1609fcf5ef2aSThomas Huth case 0x0083: /* pref @Rn */ 1610fcf5ef2aSThomas Huth return; 1611fcf5ef2aSThomas Huth case 0x00d3: /* prefi @Rn */ 1612fcf5ef2aSThomas Huth if (ctx->features & SH_FEATURE_SH4A) 1613fcf5ef2aSThomas Huth return; 1614fcf5ef2aSThomas Huth else 1615fcf5ef2aSThomas Huth break; 1616fcf5ef2aSThomas Huth case 0x00e3: /* icbi @Rn */ 1617fcf5ef2aSThomas Huth if (ctx->features & SH_FEATURE_SH4A) 1618fcf5ef2aSThomas Huth return; 1619fcf5ef2aSThomas Huth else 1620fcf5ef2aSThomas Huth break; 1621fcf5ef2aSThomas Huth case 0x00ab: /* synco */ 1622aa351317SAurelien Jarno if (ctx->features & SH_FEATURE_SH4A) { 1623aa351317SAurelien Jarno tcg_gen_mb(TCG_MO_ALL | TCG_BAR_SC); 1624fcf5ef2aSThomas Huth return; 1625aa351317SAurelien Jarno } 1626fcf5ef2aSThomas Huth break; 1627fcf5ef2aSThomas Huth case 0x4024: /* rotcl Rn */ 1628fcf5ef2aSThomas Huth { 1629fcf5ef2aSThomas Huth TCGv tmp = tcg_temp_new(); 1630fcf5ef2aSThomas Huth tcg_gen_mov_i32(tmp, cpu_sr_t); 1631fcf5ef2aSThomas Huth tcg_gen_shri_i32(cpu_sr_t, REG(B11_8), 31); 1632fcf5ef2aSThomas Huth tcg_gen_shli_i32(REG(B11_8), REG(B11_8), 1); 1633fcf5ef2aSThomas Huth tcg_gen_or_i32(REG(B11_8), REG(B11_8), tmp); 1634fcf5ef2aSThomas Huth tcg_temp_free(tmp); 1635fcf5ef2aSThomas Huth } 1636fcf5ef2aSThomas Huth return; 1637fcf5ef2aSThomas Huth case 0x4025: /* rotcr Rn */ 1638fcf5ef2aSThomas Huth { 1639fcf5ef2aSThomas Huth TCGv tmp = tcg_temp_new(); 1640fcf5ef2aSThomas Huth tcg_gen_shli_i32(tmp, cpu_sr_t, 31); 1641fcf5ef2aSThomas Huth tcg_gen_andi_i32(cpu_sr_t, REG(B11_8), 1); 1642fcf5ef2aSThomas Huth tcg_gen_shri_i32(REG(B11_8), REG(B11_8), 1); 1643fcf5ef2aSThomas Huth tcg_gen_or_i32(REG(B11_8), REG(B11_8), tmp); 1644fcf5ef2aSThomas Huth tcg_temp_free(tmp); 1645fcf5ef2aSThomas Huth } 1646fcf5ef2aSThomas Huth return; 1647fcf5ef2aSThomas Huth case 0x4004: /* rotl Rn */ 1648fcf5ef2aSThomas Huth tcg_gen_rotli_i32(REG(B11_8), REG(B11_8), 1); 1649fcf5ef2aSThomas Huth tcg_gen_andi_i32(cpu_sr_t, REG(B11_8), 0); 1650fcf5ef2aSThomas Huth return; 1651fcf5ef2aSThomas Huth case 0x4005: /* rotr Rn */ 1652fcf5ef2aSThomas Huth tcg_gen_andi_i32(cpu_sr_t, REG(B11_8), 0); 1653fcf5ef2aSThomas Huth tcg_gen_rotri_i32(REG(B11_8), REG(B11_8), 1); 1654fcf5ef2aSThomas Huth return; 1655fcf5ef2aSThomas Huth case 0x4000: /* shll Rn */ 1656fcf5ef2aSThomas Huth case 0x4020: /* shal Rn */ 1657fcf5ef2aSThomas Huth tcg_gen_shri_i32(cpu_sr_t, REG(B11_8), 31); 1658fcf5ef2aSThomas Huth tcg_gen_shli_i32(REG(B11_8), REG(B11_8), 1); 1659fcf5ef2aSThomas Huth return; 1660fcf5ef2aSThomas Huth case 0x4021: /* shar Rn */ 1661fcf5ef2aSThomas Huth tcg_gen_andi_i32(cpu_sr_t, REG(B11_8), 1); 1662fcf5ef2aSThomas Huth tcg_gen_sari_i32(REG(B11_8), REG(B11_8), 1); 1663fcf5ef2aSThomas Huth return; 1664fcf5ef2aSThomas Huth case 0x4001: /* shlr Rn */ 1665fcf5ef2aSThomas Huth tcg_gen_andi_i32(cpu_sr_t, REG(B11_8), 1); 1666fcf5ef2aSThomas Huth tcg_gen_shri_i32(REG(B11_8), REG(B11_8), 1); 1667fcf5ef2aSThomas Huth return; 1668fcf5ef2aSThomas Huth case 0x4008: /* shll2 Rn */ 1669fcf5ef2aSThomas Huth tcg_gen_shli_i32(REG(B11_8), REG(B11_8), 2); 1670fcf5ef2aSThomas Huth return; 1671fcf5ef2aSThomas Huth case 0x4018: /* shll8 Rn */ 1672fcf5ef2aSThomas Huth tcg_gen_shli_i32(REG(B11_8), REG(B11_8), 8); 1673fcf5ef2aSThomas Huth return; 1674fcf5ef2aSThomas Huth case 0x4028: /* shll16 Rn */ 1675fcf5ef2aSThomas Huth tcg_gen_shli_i32(REG(B11_8), REG(B11_8), 16); 1676fcf5ef2aSThomas Huth return; 1677fcf5ef2aSThomas Huth case 0x4009: /* shlr2 Rn */ 1678fcf5ef2aSThomas Huth tcg_gen_shri_i32(REG(B11_8), REG(B11_8), 2); 1679fcf5ef2aSThomas Huth return; 1680fcf5ef2aSThomas Huth case 0x4019: /* shlr8 Rn */ 1681fcf5ef2aSThomas Huth tcg_gen_shri_i32(REG(B11_8), REG(B11_8), 8); 1682fcf5ef2aSThomas Huth return; 1683fcf5ef2aSThomas Huth case 0x4029: /* shlr16 Rn */ 1684fcf5ef2aSThomas Huth tcg_gen_shri_i32(REG(B11_8), REG(B11_8), 16); 1685fcf5ef2aSThomas Huth return; 1686fcf5ef2aSThomas Huth case 0x401b: /* tas.b @Rn */ 1687fcf5ef2aSThomas Huth { 1688cb32f179SAurelien Jarno TCGv val = tcg_const_i32(0x80); 1689cb32f179SAurelien Jarno tcg_gen_atomic_fetch_or_i32(val, REG(B11_8), val, 1690cb32f179SAurelien Jarno ctx->memidx, MO_UB); 1691fcf5ef2aSThomas Huth tcg_gen_setcondi_i32(TCG_COND_EQ, cpu_sr_t, val, 0); 1692fcf5ef2aSThomas Huth tcg_temp_free(val); 1693fcf5ef2aSThomas Huth } 1694fcf5ef2aSThomas Huth return; 1695fcf5ef2aSThomas Huth case 0xf00d: /* fsts FPUL,FRn - FPSCR: Nothing */ 1696fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1697fcf5ef2aSThomas Huth tcg_gen_mov_i32(cpu_fregs[FREG(B11_8)], cpu_fpul); 1698fcf5ef2aSThomas Huth return; 1699fcf5ef2aSThomas Huth case 0xf01d: /* flds FRm,FPUL - FPSCR: Nothing */ 1700fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1701fcf5ef2aSThomas Huth tcg_gen_mov_i32(cpu_fpul, cpu_fregs[FREG(B11_8)]); 1702fcf5ef2aSThomas Huth return; 1703fcf5ef2aSThomas Huth case 0xf02d: /* float FPUL,FRn/DRn - FPSCR: R[PR,Enable.I]/W[Cause,Flag] */ 1704fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1705a6215749SAurelien Jarno if (ctx->tbflags & FPSCR_PR) { 1706fcf5ef2aSThomas Huth TCGv_i64 fp; 1707fcf5ef2aSThomas Huth if (ctx->opcode & 0x0100) 1708fcf5ef2aSThomas Huth break; /* illegal instruction */ 1709fcf5ef2aSThomas Huth fp = tcg_temp_new_i64(); 1710fcf5ef2aSThomas Huth gen_helper_float_DT(fp, cpu_env, cpu_fpul); 1711fcf5ef2aSThomas Huth gen_store_fpr64(fp, DREG(B11_8)); 1712fcf5ef2aSThomas Huth tcg_temp_free_i64(fp); 1713fcf5ef2aSThomas Huth } 1714fcf5ef2aSThomas Huth else { 1715fcf5ef2aSThomas Huth gen_helper_float_FT(cpu_fregs[FREG(B11_8)], cpu_env, cpu_fpul); 1716fcf5ef2aSThomas Huth } 1717fcf5ef2aSThomas Huth return; 1718fcf5ef2aSThomas Huth case 0xf03d: /* ftrc FRm/DRm,FPUL - FPSCR: R[PR,Enable.V]/W[Cause,Flag] */ 1719fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1720a6215749SAurelien Jarno if (ctx->tbflags & FPSCR_PR) { 1721fcf5ef2aSThomas Huth TCGv_i64 fp; 1722fcf5ef2aSThomas Huth if (ctx->opcode & 0x0100) 1723fcf5ef2aSThomas Huth break; /* illegal instruction */ 1724fcf5ef2aSThomas Huth fp = tcg_temp_new_i64(); 1725fcf5ef2aSThomas Huth gen_load_fpr64(fp, DREG(B11_8)); 1726fcf5ef2aSThomas Huth gen_helper_ftrc_DT(cpu_fpul, cpu_env, fp); 1727fcf5ef2aSThomas Huth tcg_temp_free_i64(fp); 1728fcf5ef2aSThomas Huth } 1729fcf5ef2aSThomas Huth else { 1730fcf5ef2aSThomas Huth gen_helper_ftrc_FT(cpu_fpul, cpu_env, cpu_fregs[FREG(B11_8)]); 1731fcf5ef2aSThomas Huth } 1732fcf5ef2aSThomas Huth return; 1733fcf5ef2aSThomas Huth case 0xf04d: /* fneg FRn/DRn - FPSCR: Nothing */ 1734fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 173582e82513SAurelien Jarno tcg_gen_xori_i32(cpu_fregs[FREG(B11_8)], cpu_fregs[FREG(B11_8)], 173682e82513SAurelien Jarno 0x80000000); 1737fcf5ef2aSThomas Huth return; 173857f5c1b0SAurelien Jarno case 0xf05d: /* fabs FRn/DRn - FPCSR: Nothing */ 1739fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 174057f5c1b0SAurelien Jarno tcg_gen_andi_i32(cpu_fregs[FREG(B11_8)], cpu_fregs[FREG(B11_8)], 174157f5c1b0SAurelien Jarno 0x7fffffff); 1742fcf5ef2aSThomas Huth return; 1743fcf5ef2aSThomas Huth case 0xf06d: /* fsqrt FRn */ 1744fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1745a6215749SAurelien Jarno if (ctx->tbflags & FPSCR_PR) { 1746fcf5ef2aSThomas Huth if (ctx->opcode & 0x0100) 1747fcf5ef2aSThomas Huth break; /* illegal instruction */ 1748fcf5ef2aSThomas Huth TCGv_i64 fp = tcg_temp_new_i64(); 1749fcf5ef2aSThomas Huth gen_load_fpr64(fp, DREG(B11_8)); 1750fcf5ef2aSThomas Huth gen_helper_fsqrt_DT(fp, cpu_env, fp); 1751fcf5ef2aSThomas Huth gen_store_fpr64(fp, DREG(B11_8)); 1752fcf5ef2aSThomas Huth tcg_temp_free_i64(fp); 1753fcf5ef2aSThomas Huth } else { 1754fcf5ef2aSThomas Huth gen_helper_fsqrt_FT(cpu_fregs[FREG(B11_8)], cpu_env, 1755fcf5ef2aSThomas Huth cpu_fregs[FREG(B11_8)]); 1756fcf5ef2aSThomas Huth } 1757fcf5ef2aSThomas Huth return; 1758fcf5ef2aSThomas Huth case 0xf07d: /* fsrra FRn */ 1759fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1760fcf5ef2aSThomas Huth break; 1761fcf5ef2aSThomas Huth case 0xf08d: /* fldi0 FRn - FPSCR: R[PR] */ 1762fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1763a6215749SAurelien Jarno if (!(ctx->tbflags & FPSCR_PR)) { 1764fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_fregs[FREG(B11_8)], 0); 1765fcf5ef2aSThomas Huth } 1766fcf5ef2aSThomas Huth return; 1767fcf5ef2aSThomas Huth case 0xf09d: /* fldi1 FRn - FPSCR: R[PR] */ 1768fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1769a6215749SAurelien Jarno if (!(ctx->tbflags & FPSCR_PR)) { 1770fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_fregs[FREG(B11_8)], 0x3f800000); 1771fcf5ef2aSThomas Huth } 1772fcf5ef2aSThomas Huth return; 1773fcf5ef2aSThomas Huth case 0xf0ad: /* fcnvsd FPUL,DRn */ 1774fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1775fcf5ef2aSThomas Huth { 1776fcf5ef2aSThomas Huth TCGv_i64 fp = tcg_temp_new_i64(); 1777fcf5ef2aSThomas Huth gen_helper_fcnvsd_FT_DT(fp, cpu_env, cpu_fpul); 1778fcf5ef2aSThomas Huth gen_store_fpr64(fp, DREG(B11_8)); 1779fcf5ef2aSThomas Huth tcg_temp_free_i64(fp); 1780fcf5ef2aSThomas Huth } 1781fcf5ef2aSThomas Huth return; 1782fcf5ef2aSThomas Huth case 0xf0bd: /* fcnvds DRn,FPUL */ 1783fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1784fcf5ef2aSThomas Huth { 1785fcf5ef2aSThomas Huth TCGv_i64 fp = tcg_temp_new_i64(); 1786fcf5ef2aSThomas Huth gen_load_fpr64(fp, DREG(B11_8)); 1787fcf5ef2aSThomas Huth gen_helper_fcnvds_DT_FT(cpu_fpul, cpu_env, fp); 1788fcf5ef2aSThomas Huth tcg_temp_free_i64(fp); 1789fcf5ef2aSThomas Huth } 1790fcf5ef2aSThomas Huth return; 1791fcf5ef2aSThomas Huth case 0xf0ed: /* fipr FVm,FVn */ 1792fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1793a6215749SAurelien Jarno if ((ctx->tbflags & FPSCR_PR) == 0) { 1794fcf5ef2aSThomas Huth TCGv m, n; 1795fcf5ef2aSThomas Huth m = tcg_const_i32((ctx->opcode >> 8) & 3); 1796fcf5ef2aSThomas Huth n = tcg_const_i32((ctx->opcode >> 10) & 3); 1797fcf5ef2aSThomas Huth gen_helper_fipr(cpu_env, m, n); 1798fcf5ef2aSThomas Huth tcg_temp_free(m); 1799fcf5ef2aSThomas Huth tcg_temp_free(n); 1800fcf5ef2aSThomas Huth return; 1801fcf5ef2aSThomas Huth } 1802fcf5ef2aSThomas Huth break; 1803fcf5ef2aSThomas Huth case 0xf0fd: /* ftrv XMTRX,FVn */ 1804fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1805fcf5ef2aSThomas Huth if ((ctx->opcode & 0x0300) == 0x0100 && 1806a6215749SAurelien Jarno (ctx->tbflags & FPSCR_PR) == 0) { 1807fcf5ef2aSThomas Huth TCGv n; 1808fcf5ef2aSThomas Huth n = tcg_const_i32((ctx->opcode >> 10) & 3); 1809fcf5ef2aSThomas Huth gen_helper_ftrv(cpu_env, n); 1810fcf5ef2aSThomas Huth tcg_temp_free(n); 1811fcf5ef2aSThomas Huth return; 1812fcf5ef2aSThomas Huth } 1813fcf5ef2aSThomas Huth break; 1814fcf5ef2aSThomas Huth } 1815fcf5ef2aSThomas Huth #if 0 1816fcf5ef2aSThomas Huth fprintf(stderr, "unknown instruction 0x%04x at pc 0x%08x\n", 1817fcf5ef2aSThomas Huth ctx->opcode, ctx->pc); 1818fcf5ef2aSThomas Huth fflush(stderr); 1819fcf5ef2aSThomas Huth #endif 1820ac9707eaSAurelien Jarno gen_save_cpu_state(ctx, true); 18219a562ae7SAurelien Jarno if (ctx->envflags & DELAY_SLOT_MASK) { 1822fcf5ef2aSThomas Huth gen_helper_raise_slot_illegal_instruction(cpu_env); 1823fcf5ef2aSThomas Huth } else { 1824fcf5ef2aSThomas Huth gen_helper_raise_illegal_instruction(cpu_env); 1825fcf5ef2aSThomas Huth } 182663205665SAurelien Jarno ctx->bstate = BS_EXCP; 1827fcf5ef2aSThomas Huth } 1828fcf5ef2aSThomas Huth 1829fcf5ef2aSThomas Huth static void decode_opc(DisasContext * ctx) 1830fcf5ef2aSThomas Huth { 1831a6215749SAurelien Jarno uint32_t old_flags = ctx->envflags; 1832fcf5ef2aSThomas Huth 1833fcf5ef2aSThomas Huth _decode_opc(ctx); 1834fcf5ef2aSThomas Huth 18359a562ae7SAurelien Jarno if (old_flags & DELAY_SLOT_MASK) { 1836fcf5ef2aSThomas Huth /* go out of the delay slot */ 18379a562ae7SAurelien Jarno ctx->envflags &= ~DELAY_SLOT_MASK; 1838*4bfa602bSRichard Henderson 1839*4bfa602bSRichard Henderson /* When in an exclusive region, we must continue to the end 1840*4bfa602bSRichard Henderson for conditional branches. */ 1841*4bfa602bSRichard Henderson if (ctx->tbflags & GUSA_EXCLUSIVE 1842*4bfa602bSRichard Henderson && old_flags & DELAY_SLOT_CONDITIONAL) { 1843*4bfa602bSRichard Henderson gen_delayed_conditional_jump(ctx); 1844*4bfa602bSRichard Henderson return; 1845*4bfa602bSRichard Henderson } 1846*4bfa602bSRichard Henderson /* Otherwise this is probably an invalid gUSA region. 1847*4bfa602bSRichard Henderson Drop the GUSA bits so the next TB doesn't see them. */ 1848*4bfa602bSRichard Henderson ctx->envflags &= ~GUSA_MASK; 1849*4bfa602bSRichard Henderson 1850ac9707eaSAurelien Jarno tcg_gen_movi_i32(cpu_flags, ctx->envflags); 1851fcf5ef2aSThomas Huth ctx->bstate = BS_BRANCH; 1852fcf5ef2aSThomas Huth if (old_flags & DELAY_SLOT_CONDITIONAL) { 1853fcf5ef2aSThomas Huth gen_delayed_conditional_jump(ctx); 1854be53081aSAurelien Jarno } else { 1855fcf5ef2aSThomas Huth gen_jump(ctx); 1856fcf5ef2aSThomas Huth } 1857*4bfa602bSRichard Henderson } 1858*4bfa602bSRichard Henderson } 1859fcf5ef2aSThomas Huth 1860*4bfa602bSRichard Henderson #ifdef CONFIG_USER_ONLY 1861*4bfa602bSRichard Henderson /* For uniprocessors, SH4 uses optimistic restartable atomic sequences. 1862*4bfa602bSRichard Henderson Upon an interrupt, a real kernel would simply notice magic values in 1863*4bfa602bSRichard Henderson the registers and reset the PC to the start of the sequence. 1864*4bfa602bSRichard Henderson 1865*4bfa602bSRichard Henderson For QEMU, we cannot do this in quite the same way. Instead, we notice 1866*4bfa602bSRichard Henderson the normal start of such a sequence (mov #-x,r15). While we can handle 1867*4bfa602bSRichard Henderson any sequence via cpu_exec_step_atomic, we can recognize the "normal" 1868*4bfa602bSRichard Henderson sequences and transform them into atomic operations as seen by the host. 1869*4bfa602bSRichard Henderson */ 1870*4bfa602bSRichard Henderson static int decode_gusa(DisasContext *ctx, CPUSH4State *env, int *pmax_insns) 1871*4bfa602bSRichard Henderson { 1872*4bfa602bSRichard Henderson uint32_t pc = ctx->pc; 1873*4bfa602bSRichard Henderson uint32_t pc_end = ctx->tb->cs_base; 1874*4bfa602bSRichard Henderson int backup = sextract32(ctx->tbflags, GUSA_SHIFT, 8); 1875*4bfa602bSRichard Henderson int max_insns = (pc_end - pc) / 2; 1876*4bfa602bSRichard Henderson 1877*4bfa602bSRichard Henderson if (pc != pc_end + backup || max_insns < 2) { 1878*4bfa602bSRichard Henderson /* This is a malformed gUSA region. Don't do anything special, 1879*4bfa602bSRichard Henderson since the interpreter is likely to get confused. */ 1880*4bfa602bSRichard Henderson ctx->envflags &= ~GUSA_MASK; 1881*4bfa602bSRichard Henderson return 0; 1882fcf5ef2aSThomas Huth } 1883*4bfa602bSRichard Henderson 1884*4bfa602bSRichard Henderson if (ctx->tbflags & GUSA_EXCLUSIVE) { 1885*4bfa602bSRichard Henderson /* Regardless of single-stepping or the end of the page, 1886*4bfa602bSRichard Henderson we must complete execution of the gUSA region while 1887*4bfa602bSRichard Henderson holding the exclusive lock. */ 1888*4bfa602bSRichard Henderson *pmax_insns = max_insns; 1889*4bfa602bSRichard Henderson return 0; 1890fcf5ef2aSThomas Huth } 1891fcf5ef2aSThomas Huth 1892*4bfa602bSRichard Henderson qemu_log_mask(LOG_UNIMP, "Unrecognized gUSA sequence %08x-%08x\n", 1893*4bfa602bSRichard Henderson pc, pc_end); 1894*4bfa602bSRichard Henderson 1895*4bfa602bSRichard Henderson /* Restart with the EXCLUSIVE bit set, within a TB run via 1896*4bfa602bSRichard Henderson cpu_exec_step_atomic holding the exclusive lock. */ 1897*4bfa602bSRichard Henderson tcg_gen_insn_start(pc, ctx->envflags); 1898*4bfa602bSRichard Henderson ctx->envflags |= GUSA_EXCLUSIVE; 1899*4bfa602bSRichard Henderson gen_save_cpu_state(ctx, false); 1900*4bfa602bSRichard Henderson gen_helper_exclusive(cpu_env); 1901*4bfa602bSRichard Henderson ctx->bstate = BS_EXCP; 1902*4bfa602bSRichard Henderson 1903*4bfa602bSRichard Henderson /* We're not executing an instruction, but we must report one for the 1904*4bfa602bSRichard Henderson purposes of accounting within the TB. We might as well report the 1905*4bfa602bSRichard Henderson entire region consumed via ctx->pc so that it's immediately available 1906*4bfa602bSRichard Henderson in the disassembly dump. */ 1907*4bfa602bSRichard Henderson ctx->pc = pc_end; 1908*4bfa602bSRichard Henderson return 1; 1909*4bfa602bSRichard Henderson } 1910*4bfa602bSRichard Henderson #endif 1911*4bfa602bSRichard Henderson 1912fcf5ef2aSThomas Huth void gen_intermediate_code(CPUSH4State * env, struct TranslationBlock *tb) 1913fcf5ef2aSThomas Huth { 1914fcf5ef2aSThomas Huth SuperHCPU *cpu = sh_env_get_cpu(env); 1915fcf5ef2aSThomas Huth CPUState *cs = CPU(cpu); 1916fcf5ef2aSThomas Huth DisasContext ctx; 1917fcf5ef2aSThomas Huth target_ulong pc_start; 1918fcf5ef2aSThomas Huth int num_insns; 1919fcf5ef2aSThomas Huth int max_insns; 1920fcf5ef2aSThomas Huth 1921fcf5ef2aSThomas Huth pc_start = tb->pc; 1922fcf5ef2aSThomas Huth ctx.pc = pc_start; 1923a6215749SAurelien Jarno ctx.tbflags = (uint32_t)tb->flags; 1924e1933d14SRichard Henderson ctx.envflags = tb->flags & TB_FLAG_ENVFLAGS_MASK; 1925fcf5ef2aSThomas Huth ctx.bstate = BS_NONE; 1926a6215749SAurelien Jarno ctx.memidx = (ctx.tbflags & (1u << SR_MD)) == 0 ? 1 : 0; 1927fcf5ef2aSThomas Huth /* We don't know if the delayed pc came from a dynamic or static branch, 1928fcf5ef2aSThomas Huth so assume it is a dynamic branch. */ 1929fcf5ef2aSThomas Huth ctx.delayed_pc = -1; /* use delayed pc from env pointer */ 1930fcf5ef2aSThomas Huth ctx.tb = tb; 1931fcf5ef2aSThomas Huth ctx.singlestep_enabled = cs->singlestep_enabled; 1932fcf5ef2aSThomas Huth ctx.features = env->features; 1933a6215749SAurelien Jarno ctx.has_movcal = (ctx.tbflags & TB_FLAG_PENDING_MOVCA); 1934fcf5ef2aSThomas Huth 1935fcf5ef2aSThomas Huth max_insns = tb->cflags & CF_COUNT_MASK; 1936fcf5ef2aSThomas Huth if (max_insns == 0) { 1937fcf5ef2aSThomas Huth max_insns = CF_COUNT_MASK; 1938fcf5ef2aSThomas Huth } 19394448a836SRichard Henderson max_insns = MIN(max_insns, TCG_MAX_INSNS); 19404448a836SRichard Henderson 19414448a836SRichard Henderson /* Since the ISA is fixed-width, we can bound by the number 19424448a836SRichard Henderson of instructions remaining on the page. */ 19434448a836SRichard Henderson num_insns = -(ctx.pc | TARGET_PAGE_MASK) / 2; 19444448a836SRichard Henderson max_insns = MIN(max_insns, num_insns); 19454448a836SRichard Henderson 19464448a836SRichard Henderson /* Single stepping means just that. */ 19474448a836SRichard Henderson if (ctx.singlestep_enabled || singlestep) { 19484448a836SRichard Henderson max_insns = 1; 1949fcf5ef2aSThomas Huth } 1950fcf5ef2aSThomas Huth 1951fcf5ef2aSThomas Huth gen_tb_start(tb); 19524448a836SRichard Henderson num_insns = 0; 19534448a836SRichard Henderson 1954*4bfa602bSRichard Henderson #ifdef CONFIG_USER_ONLY 1955*4bfa602bSRichard Henderson if (ctx.tbflags & GUSA_MASK) { 1956*4bfa602bSRichard Henderson num_insns = decode_gusa(&ctx, env, &max_insns); 1957*4bfa602bSRichard Henderson } 1958*4bfa602bSRichard Henderson #endif 1959*4bfa602bSRichard Henderson 19604448a836SRichard Henderson while (ctx.bstate == BS_NONE 19614448a836SRichard Henderson && num_insns < max_insns 19624448a836SRichard Henderson && !tcg_op_buf_full()) { 1963a6215749SAurelien Jarno tcg_gen_insn_start(ctx.pc, ctx.envflags); 1964fcf5ef2aSThomas Huth num_insns++; 1965fcf5ef2aSThomas Huth 1966fcf5ef2aSThomas Huth if (unlikely(cpu_breakpoint_test(cs, ctx.pc, BP_ANY))) { 1967fcf5ef2aSThomas Huth /* We have hit a breakpoint - make sure PC is up-to-date */ 1968ac9707eaSAurelien Jarno gen_save_cpu_state(&ctx, true); 1969fcf5ef2aSThomas Huth gen_helper_debug(cpu_env); 197063205665SAurelien Jarno ctx.bstate = BS_EXCP; 1971fcf5ef2aSThomas Huth /* The address covered by the breakpoint must be included in 1972fcf5ef2aSThomas Huth [tb->pc, tb->pc + tb->size) in order to for it to be 1973fcf5ef2aSThomas Huth properly cleared -- thus we increment the PC here so that 1974fcf5ef2aSThomas Huth the logic setting tb->size below does the right thing. */ 1975fcf5ef2aSThomas Huth ctx.pc += 2; 1976fcf5ef2aSThomas Huth break; 1977fcf5ef2aSThomas Huth } 1978fcf5ef2aSThomas Huth 1979fcf5ef2aSThomas Huth if (num_insns == max_insns && (tb->cflags & CF_LAST_IO)) { 1980fcf5ef2aSThomas Huth gen_io_start(); 1981fcf5ef2aSThomas Huth } 1982fcf5ef2aSThomas Huth 1983fcf5ef2aSThomas Huth ctx.opcode = cpu_lduw_code(env, ctx.pc); 1984fcf5ef2aSThomas Huth decode_opc(&ctx); 1985fcf5ef2aSThomas Huth ctx.pc += 2; 1986fcf5ef2aSThomas Huth } 19874448a836SRichard Henderson if (tb->cflags & CF_LAST_IO) { 1988fcf5ef2aSThomas Huth gen_io_end(); 19894448a836SRichard Henderson } 1990*4bfa602bSRichard Henderson 1991*4bfa602bSRichard Henderson if (ctx.tbflags & GUSA_EXCLUSIVE) { 1992*4bfa602bSRichard Henderson /* Ending the region of exclusivity. Clear the bits. */ 1993*4bfa602bSRichard Henderson ctx.envflags &= ~GUSA_MASK; 1994*4bfa602bSRichard Henderson } 1995*4bfa602bSRichard Henderson 1996fcf5ef2aSThomas Huth if (cs->singlestep_enabled) { 1997ac9707eaSAurelien Jarno gen_save_cpu_state(&ctx, true); 1998fcf5ef2aSThomas Huth gen_helper_debug(cpu_env); 1999fcf5ef2aSThomas Huth } else { 2000fcf5ef2aSThomas Huth switch (ctx.bstate) { 2001fcf5ef2aSThomas Huth case BS_STOP: 2002ac9707eaSAurelien Jarno gen_save_cpu_state(&ctx, true); 20030fc37a8bSAurelien Jarno tcg_gen_exit_tb(0); 20040fc37a8bSAurelien Jarno break; 2005fcf5ef2aSThomas Huth case BS_NONE: 2006ac9707eaSAurelien Jarno gen_save_cpu_state(&ctx, false); 2007fcf5ef2aSThomas Huth gen_goto_tb(&ctx, 0, ctx.pc); 2008fcf5ef2aSThomas Huth break; 2009fcf5ef2aSThomas Huth case BS_EXCP: 201063205665SAurelien Jarno /* fall through */ 2011fcf5ef2aSThomas Huth case BS_BRANCH: 2012fcf5ef2aSThomas Huth default: 2013fcf5ef2aSThomas Huth break; 2014fcf5ef2aSThomas Huth } 2015fcf5ef2aSThomas Huth } 2016fcf5ef2aSThomas Huth 2017fcf5ef2aSThomas Huth gen_tb_end(tb, num_insns); 2018fcf5ef2aSThomas Huth 2019fcf5ef2aSThomas Huth tb->size = ctx.pc - pc_start; 2020fcf5ef2aSThomas Huth tb->icount = num_insns; 2021fcf5ef2aSThomas Huth 2022fcf5ef2aSThomas Huth #ifdef DEBUG_DISAS 2023fcf5ef2aSThomas Huth if (qemu_loglevel_mask(CPU_LOG_TB_IN_ASM) 2024fcf5ef2aSThomas Huth && qemu_log_in_addr_range(pc_start)) { 2025fcf5ef2aSThomas Huth qemu_log_lock(); 2026fcf5ef2aSThomas Huth qemu_log("IN:\n"); /* , lookup_symbol(pc_start)); */ 2027fcf5ef2aSThomas Huth log_target_disas(cs, pc_start, ctx.pc - pc_start, 0); 2028fcf5ef2aSThomas Huth qemu_log("\n"); 2029fcf5ef2aSThomas Huth qemu_log_unlock(); 2030fcf5ef2aSThomas Huth } 2031fcf5ef2aSThomas Huth #endif 2032fcf5ef2aSThomas Huth } 2033fcf5ef2aSThomas Huth 2034fcf5ef2aSThomas Huth void restore_state_to_opc(CPUSH4State *env, TranslationBlock *tb, 2035fcf5ef2aSThomas Huth target_ulong *data) 2036fcf5ef2aSThomas Huth { 2037fcf5ef2aSThomas Huth env->pc = data[0]; 2038fcf5ef2aSThomas Huth env->flags = data[1]; 2039ac9707eaSAurelien Jarno /* Theoretically delayed_pc should also be restored. In practice the 2040ac9707eaSAurelien Jarno branch instruction is re-executed after exception, so the delayed 2041ac9707eaSAurelien Jarno branch target will be recomputed. */ 2042fcf5ef2aSThomas Huth } 2043