1fcf5ef2aSThomas Huth /* 2fcf5ef2aSThomas Huth * SH4 translation 3fcf5ef2aSThomas Huth * 4fcf5ef2aSThomas Huth * Copyright (c) 2005 Samuel Tardieu 5fcf5ef2aSThomas Huth * 6fcf5ef2aSThomas Huth * This library is free software; you can redistribute it and/or 7fcf5ef2aSThomas Huth * modify it under the terms of the GNU Lesser General Public 8fcf5ef2aSThomas Huth * License as published by the Free Software Foundation; either 96faf2b6cSThomas Huth * version 2.1 of the License, or (at your option) any later version. 10fcf5ef2aSThomas Huth * 11fcf5ef2aSThomas Huth * This library is distributed in the hope that it will be useful, 12fcf5ef2aSThomas Huth * but WITHOUT ANY WARRANTY; without even the implied warranty of 13fcf5ef2aSThomas Huth * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 14fcf5ef2aSThomas Huth * Lesser General Public License for more details. 15fcf5ef2aSThomas Huth * 16fcf5ef2aSThomas Huth * You should have received a copy of the GNU Lesser General Public 17fcf5ef2aSThomas Huth * License along with this library; if not, see <http://www.gnu.org/licenses/>. 18fcf5ef2aSThomas Huth */ 19fcf5ef2aSThomas Huth 20fcf5ef2aSThomas Huth #define DEBUG_DISAS 21fcf5ef2aSThomas Huth 22fcf5ef2aSThomas Huth #include "qemu/osdep.h" 23fcf5ef2aSThomas Huth #include "cpu.h" 24fcf5ef2aSThomas Huth #include "disas/disas.h" 25fcf5ef2aSThomas Huth #include "exec/exec-all.h" 26dcb32f1dSPhilippe Mathieu-Daudé #include "tcg/tcg-op.h" 27fcf5ef2aSThomas Huth #include "exec/cpu_ldst.h" 28fcf5ef2aSThomas Huth #include "exec/helper-proto.h" 29fcf5ef2aSThomas Huth #include "exec/helper-gen.h" 304834871bSRichard Henderson #include "exec/translator.h" 31fcf5ef2aSThomas Huth #include "exec/log.h" 3290c84c56SMarkus Armbruster #include "qemu/qemu-print.h" 33fcf5ef2aSThomas Huth 34fcf5ef2aSThomas Huth 35fcf5ef2aSThomas Huth typedef struct DisasContext { 366f1c2af6SRichard Henderson DisasContextBase base; 376f1c2af6SRichard Henderson 38a6215749SAurelien Jarno uint32_t tbflags; /* should stay unmodified during the TB translation */ 39a6215749SAurelien Jarno uint32_t envflags; /* should stay in sync with env->flags using TCG ops */ 40fcf5ef2aSThomas Huth int memidx; 413a3bb8d2SRichard Henderson int gbank; 425c13bad9SRichard Henderson int fbank; 43fcf5ef2aSThomas Huth uint32_t delayed_pc; 44fcf5ef2aSThomas Huth uint32_t features; 456f1c2af6SRichard Henderson 466f1c2af6SRichard Henderson uint16_t opcode; 476f1c2af6SRichard Henderson 486f1c2af6SRichard Henderson bool has_movcal; 49fcf5ef2aSThomas Huth } DisasContext; 50fcf5ef2aSThomas Huth 51fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 52fcf5ef2aSThomas Huth #define IS_USER(ctx) 1 53fcf5ef2aSThomas Huth #else 54a6215749SAurelien Jarno #define IS_USER(ctx) (!(ctx->tbflags & (1u << SR_MD))) 55fcf5ef2aSThomas Huth #endif 56fcf5ef2aSThomas Huth 576f1c2af6SRichard Henderson /* Target-specific values for ctx->base.is_jmp. */ 584834871bSRichard Henderson /* We want to exit back to the cpu loop for some reason. 594834871bSRichard Henderson Usually this is to recognize interrupts immediately. */ 604834871bSRichard Henderson #define DISAS_STOP DISAS_TARGET_0 61fcf5ef2aSThomas Huth 62fcf5ef2aSThomas Huth /* global register indexes */ 633a3bb8d2SRichard Henderson static TCGv cpu_gregs[32]; 64fcf5ef2aSThomas Huth static TCGv cpu_sr, cpu_sr_m, cpu_sr_q, cpu_sr_t; 65fcf5ef2aSThomas Huth static TCGv cpu_pc, cpu_ssr, cpu_spc, cpu_gbr; 66fcf5ef2aSThomas Huth static TCGv cpu_vbr, cpu_sgr, cpu_dbr, cpu_mach, cpu_macl; 67f85da308SRichard Henderson static TCGv cpu_pr, cpu_fpscr, cpu_fpul; 68f85da308SRichard Henderson static TCGv cpu_lock_addr, cpu_lock_value; 69fcf5ef2aSThomas Huth static TCGv cpu_fregs[32]; 70fcf5ef2aSThomas Huth 71fcf5ef2aSThomas Huth /* internal register indexes */ 7247b9f4d5SAurelien Jarno static TCGv cpu_flags, cpu_delayed_pc, cpu_delayed_cond; 73fcf5ef2aSThomas Huth 74fcf5ef2aSThomas Huth #include "exec/gen-icount.h" 75fcf5ef2aSThomas Huth 76fcf5ef2aSThomas Huth void sh4_translate_init(void) 77fcf5ef2aSThomas Huth { 78fcf5ef2aSThomas Huth int i; 79fcf5ef2aSThomas Huth static const char * const gregnames[24] = { 80fcf5ef2aSThomas Huth "R0_BANK0", "R1_BANK0", "R2_BANK0", "R3_BANK0", 81fcf5ef2aSThomas Huth "R4_BANK0", "R5_BANK0", "R6_BANK0", "R7_BANK0", 82fcf5ef2aSThomas Huth "R8", "R9", "R10", "R11", "R12", "R13", "R14", "R15", 83fcf5ef2aSThomas Huth "R0_BANK1", "R1_BANK1", "R2_BANK1", "R3_BANK1", 84fcf5ef2aSThomas Huth "R4_BANK1", "R5_BANK1", "R6_BANK1", "R7_BANK1" 85fcf5ef2aSThomas Huth }; 86fcf5ef2aSThomas Huth static const char * const fregnames[32] = { 87fcf5ef2aSThomas Huth "FPR0_BANK0", "FPR1_BANK0", "FPR2_BANK0", "FPR3_BANK0", 88fcf5ef2aSThomas Huth "FPR4_BANK0", "FPR5_BANK0", "FPR6_BANK0", "FPR7_BANK0", 89fcf5ef2aSThomas Huth "FPR8_BANK0", "FPR9_BANK0", "FPR10_BANK0", "FPR11_BANK0", 90fcf5ef2aSThomas Huth "FPR12_BANK0", "FPR13_BANK0", "FPR14_BANK0", "FPR15_BANK0", 91fcf5ef2aSThomas Huth "FPR0_BANK1", "FPR1_BANK1", "FPR2_BANK1", "FPR3_BANK1", 92fcf5ef2aSThomas Huth "FPR4_BANK1", "FPR5_BANK1", "FPR6_BANK1", "FPR7_BANK1", 93fcf5ef2aSThomas Huth "FPR8_BANK1", "FPR9_BANK1", "FPR10_BANK1", "FPR11_BANK1", 94fcf5ef2aSThomas Huth "FPR12_BANK1", "FPR13_BANK1", "FPR14_BANK1", "FPR15_BANK1", 95fcf5ef2aSThomas Huth }; 96fcf5ef2aSThomas Huth 973a3bb8d2SRichard Henderson for (i = 0; i < 24; i++) { 98fcf5ef2aSThomas Huth cpu_gregs[i] = tcg_global_mem_new_i32(cpu_env, 99fcf5ef2aSThomas Huth offsetof(CPUSH4State, gregs[i]), 100fcf5ef2aSThomas Huth gregnames[i]); 1013a3bb8d2SRichard Henderson } 1023a3bb8d2SRichard Henderson memcpy(cpu_gregs + 24, cpu_gregs + 8, 8 * sizeof(TCGv)); 103fcf5ef2aSThomas Huth 104fcf5ef2aSThomas Huth cpu_pc = tcg_global_mem_new_i32(cpu_env, 105fcf5ef2aSThomas Huth offsetof(CPUSH4State, pc), "PC"); 106fcf5ef2aSThomas Huth cpu_sr = tcg_global_mem_new_i32(cpu_env, 107fcf5ef2aSThomas Huth offsetof(CPUSH4State, sr), "SR"); 108fcf5ef2aSThomas Huth cpu_sr_m = tcg_global_mem_new_i32(cpu_env, 109fcf5ef2aSThomas Huth offsetof(CPUSH4State, sr_m), "SR_M"); 110fcf5ef2aSThomas Huth cpu_sr_q = tcg_global_mem_new_i32(cpu_env, 111fcf5ef2aSThomas Huth offsetof(CPUSH4State, sr_q), "SR_Q"); 112fcf5ef2aSThomas Huth cpu_sr_t = tcg_global_mem_new_i32(cpu_env, 113fcf5ef2aSThomas Huth offsetof(CPUSH4State, sr_t), "SR_T"); 114fcf5ef2aSThomas Huth cpu_ssr = tcg_global_mem_new_i32(cpu_env, 115fcf5ef2aSThomas Huth offsetof(CPUSH4State, ssr), "SSR"); 116fcf5ef2aSThomas Huth cpu_spc = tcg_global_mem_new_i32(cpu_env, 117fcf5ef2aSThomas Huth offsetof(CPUSH4State, spc), "SPC"); 118fcf5ef2aSThomas Huth cpu_gbr = tcg_global_mem_new_i32(cpu_env, 119fcf5ef2aSThomas Huth offsetof(CPUSH4State, gbr), "GBR"); 120fcf5ef2aSThomas Huth cpu_vbr = tcg_global_mem_new_i32(cpu_env, 121fcf5ef2aSThomas Huth offsetof(CPUSH4State, vbr), "VBR"); 122fcf5ef2aSThomas Huth cpu_sgr = tcg_global_mem_new_i32(cpu_env, 123fcf5ef2aSThomas Huth offsetof(CPUSH4State, sgr), "SGR"); 124fcf5ef2aSThomas Huth cpu_dbr = tcg_global_mem_new_i32(cpu_env, 125fcf5ef2aSThomas Huth offsetof(CPUSH4State, dbr), "DBR"); 126fcf5ef2aSThomas Huth cpu_mach = tcg_global_mem_new_i32(cpu_env, 127fcf5ef2aSThomas Huth offsetof(CPUSH4State, mach), "MACH"); 128fcf5ef2aSThomas Huth cpu_macl = tcg_global_mem_new_i32(cpu_env, 129fcf5ef2aSThomas Huth offsetof(CPUSH4State, macl), "MACL"); 130fcf5ef2aSThomas Huth cpu_pr = tcg_global_mem_new_i32(cpu_env, 131fcf5ef2aSThomas Huth offsetof(CPUSH4State, pr), "PR"); 132fcf5ef2aSThomas Huth cpu_fpscr = tcg_global_mem_new_i32(cpu_env, 133fcf5ef2aSThomas Huth offsetof(CPUSH4State, fpscr), "FPSCR"); 134fcf5ef2aSThomas Huth cpu_fpul = tcg_global_mem_new_i32(cpu_env, 135fcf5ef2aSThomas Huth offsetof(CPUSH4State, fpul), "FPUL"); 136fcf5ef2aSThomas Huth 137fcf5ef2aSThomas Huth cpu_flags = tcg_global_mem_new_i32(cpu_env, 138fcf5ef2aSThomas Huth offsetof(CPUSH4State, flags), "_flags_"); 139fcf5ef2aSThomas Huth cpu_delayed_pc = tcg_global_mem_new_i32(cpu_env, 140fcf5ef2aSThomas Huth offsetof(CPUSH4State, delayed_pc), 141fcf5ef2aSThomas Huth "_delayed_pc_"); 14247b9f4d5SAurelien Jarno cpu_delayed_cond = tcg_global_mem_new_i32(cpu_env, 14347b9f4d5SAurelien Jarno offsetof(CPUSH4State, 14447b9f4d5SAurelien Jarno delayed_cond), 14547b9f4d5SAurelien Jarno "_delayed_cond_"); 146f85da308SRichard Henderson cpu_lock_addr = tcg_global_mem_new_i32(cpu_env, 147f85da308SRichard Henderson offsetof(CPUSH4State, lock_addr), 148f85da308SRichard Henderson "_lock_addr_"); 149f85da308SRichard Henderson cpu_lock_value = tcg_global_mem_new_i32(cpu_env, 150f85da308SRichard Henderson offsetof(CPUSH4State, lock_value), 151f85da308SRichard Henderson "_lock_value_"); 152fcf5ef2aSThomas Huth 153fcf5ef2aSThomas Huth for (i = 0; i < 32; i++) 154fcf5ef2aSThomas Huth cpu_fregs[i] = tcg_global_mem_new_i32(cpu_env, 155fcf5ef2aSThomas Huth offsetof(CPUSH4State, fregs[i]), 156fcf5ef2aSThomas Huth fregnames[i]); 157fcf5ef2aSThomas Huth } 158fcf5ef2aSThomas Huth 15990c84c56SMarkus Armbruster void superh_cpu_dump_state(CPUState *cs, FILE *f, int flags) 160fcf5ef2aSThomas Huth { 161fcf5ef2aSThomas Huth SuperHCPU *cpu = SUPERH_CPU(cs); 162fcf5ef2aSThomas Huth CPUSH4State *env = &cpu->env; 163fcf5ef2aSThomas Huth int i; 16490c84c56SMarkus Armbruster 16590c84c56SMarkus Armbruster qemu_fprintf(f, "pc=0x%08x sr=0x%08x pr=0x%08x fpscr=0x%08x\n", 166fcf5ef2aSThomas Huth env->pc, cpu_read_sr(env), env->pr, env->fpscr); 16790c84c56SMarkus Armbruster qemu_fprintf(f, "spc=0x%08x ssr=0x%08x gbr=0x%08x vbr=0x%08x\n", 168fcf5ef2aSThomas Huth env->spc, env->ssr, env->gbr, env->vbr); 16990c84c56SMarkus Armbruster qemu_fprintf(f, "sgr=0x%08x dbr=0x%08x delayed_pc=0x%08x fpul=0x%08x\n", 170fcf5ef2aSThomas Huth env->sgr, env->dbr, env->delayed_pc, env->fpul); 171fcf5ef2aSThomas Huth for (i = 0; i < 24; i += 4) { 17290c84c56SMarkus Armbruster qemu_printf("r%d=0x%08x r%d=0x%08x r%d=0x%08x r%d=0x%08x\n", 173fcf5ef2aSThomas Huth i, env->gregs[i], i + 1, env->gregs[i + 1], 174fcf5ef2aSThomas Huth i + 2, env->gregs[i + 2], i + 3, env->gregs[i + 3]); 175fcf5ef2aSThomas Huth } 176fcf5ef2aSThomas Huth if (env->flags & DELAY_SLOT) { 17790c84c56SMarkus Armbruster qemu_printf("in delay slot (delayed_pc=0x%08x)\n", 178fcf5ef2aSThomas Huth env->delayed_pc); 179fcf5ef2aSThomas Huth } else if (env->flags & DELAY_SLOT_CONDITIONAL) { 18090c84c56SMarkus Armbruster qemu_printf("in conditional delay slot (delayed_pc=0x%08x)\n", 181fcf5ef2aSThomas Huth env->delayed_pc); 182be53081aSAurelien Jarno } else if (env->flags & DELAY_SLOT_RTE) { 18390c84c56SMarkus Armbruster qemu_fprintf(f, "in rte delay slot (delayed_pc=0x%08x)\n", 184be53081aSAurelien Jarno env->delayed_pc); 185fcf5ef2aSThomas Huth } 186fcf5ef2aSThomas Huth } 187fcf5ef2aSThomas Huth 188fcf5ef2aSThomas Huth static void gen_read_sr(TCGv dst) 189fcf5ef2aSThomas Huth { 190fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 191fcf5ef2aSThomas Huth tcg_gen_shli_i32(t0, cpu_sr_q, SR_Q); 192fcf5ef2aSThomas Huth tcg_gen_or_i32(dst, dst, t0); 193fcf5ef2aSThomas Huth tcg_gen_shli_i32(t0, cpu_sr_m, SR_M); 194fcf5ef2aSThomas Huth tcg_gen_or_i32(dst, dst, t0); 195fcf5ef2aSThomas Huth tcg_gen_shli_i32(t0, cpu_sr_t, SR_T); 196fcf5ef2aSThomas Huth tcg_gen_or_i32(dst, cpu_sr, t0); 197fcf5ef2aSThomas Huth tcg_temp_free_i32(t0); 198fcf5ef2aSThomas Huth } 199fcf5ef2aSThomas Huth 200fcf5ef2aSThomas Huth static void gen_write_sr(TCGv src) 201fcf5ef2aSThomas Huth { 202fcf5ef2aSThomas Huth tcg_gen_andi_i32(cpu_sr, src, 203fcf5ef2aSThomas Huth ~((1u << SR_Q) | (1u << SR_M) | (1u << SR_T))); 204a380f9dbSAurelien Jarno tcg_gen_extract_i32(cpu_sr_q, src, SR_Q, 1); 205a380f9dbSAurelien Jarno tcg_gen_extract_i32(cpu_sr_m, src, SR_M, 1); 206a380f9dbSAurelien Jarno tcg_gen_extract_i32(cpu_sr_t, src, SR_T, 1); 207fcf5ef2aSThomas Huth } 208fcf5ef2aSThomas Huth 209ac9707eaSAurelien Jarno static inline void gen_save_cpu_state(DisasContext *ctx, bool save_pc) 210ac9707eaSAurelien Jarno { 211ac9707eaSAurelien Jarno if (save_pc) { 2126f1c2af6SRichard Henderson tcg_gen_movi_i32(cpu_pc, ctx->base.pc_next); 213ac9707eaSAurelien Jarno } 214ac9707eaSAurelien Jarno if (ctx->delayed_pc != (uint32_t) -1) { 215ac9707eaSAurelien Jarno tcg_gen_movi_i32(cpu_delayed_pc, ctx->delayed_pc); 216ac9707eaSAurelien Jarno } 217e1933d14SRichard Henderson if ((ctx->tbflags & TB_FLAG_ENVFLAGS_MASK) != ctx->envflags) { 218ac9707eaSAurelien Jarno tcg_gen_movi_i32(cpu_flags, ctx->envflags); 219ac9707eaSAurelien Jarno } 220ac9707eaSAurelien Jarno } 221ac9707eaSAurelien Jarno 222ec2eb22eSRichard Henderson static inline bool use_exit_tb(DisasContext *ctx) 223ec2eb22eSRichard Henderson { 224ec2eb22eSRichard Henderson return (ctx->tbflags & GUSA_EXCLUSIVE) != 0; 225ec2eb22eSRichard Henderson } 226ec2eb22eSRichard Henderson 227*3f1e2098SRichard Henderson static bool use_goto_tb(DisasContext *ctx, target_ulong dest) 228fcf5ef2aSThomas Huth { 229*3f1e2098SRichard Henderson if (use_exit_tb(ctx)) { 2304bfa602bSRichard Henderson return false; 2314bfa602bSRichard Henderson } 232*3f1e2098SRichard Henderson return translator_use_goto_tb(&ctx->base, dest); 233fcf5ef2aSThomas Huth } 234fcf5ef2aSThomas Huth 235fcf5ef2aSThomas Huth static void gen_goto_tb(DisasContext *ctx, int n, target_ulong dest) 236fcf5ef2aSThomas Huth { 237fcf5ef2aSThomas Huth if (use_goto_tb(ctx, dest)) { 238fcf5ef2aSThomas Huth tcg_gen_goto_tb(n); 239fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_pc, dest); 24007ea28b4SRichard Henderson tcg_gen_exit_tb(ctx->base.tb, n); 241fcf5ef2aSThomas Huth } else { 242fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_pc, dest); 2436f1c2af6SRichard Henderson if (ctx->base.singlestep_enabled) { 244fcf5ef2aSThomas Huth gen_helper_debug(cpu_env); 245ec2eb22eSRichard Henderson } else if (use_exit_tb(ctx)) { 24607ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 247ec2eb22eSRichard Henderson } else { 2487f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr(); 249ec2eb22eSRichard Henderson } 250fcf5ef2aSThomas Huth } 2516f1c2af6SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 252fcf5ef2aSThomas Huth } 253fcf5ef2aSThomas Huth 254fcf5ef2aSThomas Huth static void gen_jump(DisasContext * ctx) 255fcf5ef2aSThomas Huth { 256ec2eb22eSRichard Henderson if (ctx->delayed_pc == -1) { 257fcf5ef2aSThomas Huth /* Target is not statically known, it comes necessarily from a 258fcf5ef2aSThomas Huth delayed jump as immediate jump are conditinal jumps */ 259fcf5ef2aSThomas Huth tcg_gen_mov_i32(cpu_pc, cpu_delayed_pc); 260ac9707eaSAurelien Jarno tcg_gen_discard_i32(cpu_delayed_pc); 2616f1c2af6SRichard Henderson if (ctx->base.singlestep_enabled) { 262fcf5ef2aSThomas Huth gen_helper_debug(cpu_env); 263ec2eb22eSRichard Henderson } else if (use_exit_tb(ctx)) { 26407ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 265fcf5ef2aSThomas Huth } else { 2667f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr(); 267ec2eb22eSRichard Henderson } 2686f1c2af6SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 269ec2eb22eSRichard Henderson } else { 270fcf5ef2aSThomas Huth gen_goto_tb(ctx, 0, ctx->delayed_pc); 271fcf5ef2aSThomas Huth } 272fcf5ef2aSThomas Huth } 273fcf5ef2aSThomas Huth 274fcf5ef2aSThomas Huth /* Immediate conditional jump (bt or bf) */ 2754bfa602bSRichard Henderson static void gen_conditional_jump(DisasContext *ctx, target_ulong dest, 2764bfa602bSRichard Henderson bool jump_if_true) 277fcf5ef2aSThomas Huth { 278fcf5ef2aSThomas Huth TCGLabel *l1 = gen_new_label(); 2794bfa602bSRichard Henderson TCGCond cond_not_taken = jump_if_true ? TCG_COND_EQ : TCG_COND_NE; 2804bfa602bSRichard Henderson 2814bfa602bSRichard Henderson if (ctx->tbflags & GUSA_EXCLUSIVE) { 2824bfa602bSRichard Henderson /* When in an exclusive region, we must continue to the end. 2834bfa602bSRichard Henderson Therefore, exit the region on a taken branch, but otherwise 2844bfa602bSRichard Henderson fall through to the next instruction. */ 2854bfa602bSRichard Henderson tcg_gen_brcondi_i32(cond_not_taken, cpu_sr_t, 0, l1); 2864bfa602bSRichard Henderson tcg_gen_movi_i32(cpu_flags, ctx->envflags & ~GUSA_MASK); 2874bfa602bSRichard Henderson /* Note that this won't actually use a goto_tb opcode because we 2884bfa602bSRichard Henderson disallow it in use_goto_tb, but it handles exit + singlestep. */ 2894bfa602bSRichard Henderson gen_goto_tb(ctx, 0, dest); 290fcf5ef2aSThomas Huth gen_set_label(l1); 2915b38d026SLaurent Vivier ctx->base.is_jmp = DISAS_NEXT; 2924bfa602bSRichard Henderson return; 2934bfa602bSRichard Henderson } 2944bfa602bSRichard Henderson 2954bfa602bSRichard Henderson gen_save_cpu_state(ctx, false); 2964bfa602bSRichard Henderson tcg_gen_brcondi_i32(cond_not_taken, cpu_sr_t, 0, l1); 2974bfa602bSRichard Henderson gen_goto_tb(ctx, 0, dest); 2984bfa602bSRichard Henderson gen_set_label(l1); 2996f1c2af6SRichard Henderson gen_goto_tb(ctx, 1, ctx->base.pc_next + 2); 3006f1c2af6SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 301fcf5ef2aSThomas Huth } 302fcf5ef2aSThomas Huth 303fcf5ef2aSThomas Huth /* Delayed conditional jump (bt or bf) */ 304fcf5ef2aSThomas Huth static void gen_delayed_conditional_jump(DisasContext * ctx) 305fcf5ef2aSThomas Huth { 3064bfa602bSRichard Henderson TCGLabel *l1 = gen_new_label(); 3074bfa602bSRichard Henderson TCGv ds = tcg_temp_new(); 308fcf5ef2aSThomas Huth 30947b9f4d5SAurelien Jarno tcg_gen_mov_i32(ds, cpu_delayed_cond); 31047b9f4d5SAurelien Jarno tcg_gen_discard_i32(cpu_delayed_cond); 3114bfa602bSRichard Henderson 3124bfa602bSRichard Henderson if (ctx->tbflags & GUSA_EXCLUSIVE) { 3134bfa602bSRichard Henderson /* When in an exclusive region, we must continue to the end. 3144bfa602bSRichard Henderson Therefore, exit the region on a taken branch, but otherwise 3154bfa602bSRichard Henderson fall through to the next instruction. */ 3164bfa602bSRichard Henderson tcg_gen_brcondi_i32(TCG_COND_EQ, ds, 0, l1); 3174bfa602bSRichard Henderson 3184bfa602bSRichard Henderson /* Leave the gUSA region. */ 3194bfa602bSRichard Henderson tcg_gen_movi_i32(cpu_flags, ctx->envflags & ~GUSA_MASK); 3204bfa602bSRichard Henderson gen_jump(ctx); 3214bfa602bSRichard Henderson 3224bfa602bSRichard Henderson gen_set_label(l1); 3236f1c2af6SRichard Henderson ctx->base.is_jmp = DISAS_NEXT; 3244bfa602bSRichard Henderson return; 3254bfa602bSRichard Henderson } 3264bfa602bSRichard Henderson 327fcf5ef2aSThomas Huth tcg_gen_brcondi_i32(TCG_COND_NE, ds, 0, l1); 3286f1c2af6SRichard Henderson gen_goto_tb(ctx, 1, ctx->base.pc_next + 2); 329fcf5ef2aSThomas Huth gen_set_label(l1); 330fcf5ef2aSThomas Huth gen_jump(ctx); 331fcf5ef2aSThomas Huth } 332fcf5ef2aSThomas Huth 333e5d8053eSRichard Henderson static inline void gen_load_fpr64(DisasContext *ctx, TCGv_i64 t, int reg) 334fcf5ef2aSThomas Huth { 3351e0b21d8SRichard Henderson /* We have already signaled illegal instruction for odd Dr. */ 3361e0b21d8SRichard Henderson tcg_debug_assert((reg & 1) == 0); 3371e0b21d8SRichard Henderson reg ^= ctx->fbank; 338fcf5ef2aSThomas Huth tcg_gen_concat_i32_i64(t, cpu_fregs[reg + 1], cpu_fregs[reg]); 339fcf5ef2aSThomas Huth } 340fcf5ef2aSThomas Huth 341e5d8053eSRichard Henderson static inline void gen_store_fpr64(DisasContext *ctx, TCGv_i64 t, int reg) 342fcf5ef2aSThomas Huth { 3431e0b21d8SRichard Henderson /* We have already signaled illegal instruction for odd Dr. */ 3441e0b21d8SRichard Henderson tcg_debug_assert((reg & 1) == 0); 3451e0b21d8SRichard Henderson reg ^= ctx->fbank; 34658d2a9aeSAurelien Jarno tcg_gen_extr_i64_i32(cpu_fregs[reg + 1], cpu_fregs[reg], t); 347fcf5ef2aSThomas Huth } 348fcf5ef2aSThomas Huth 349fcf5ef2aSThomas Huth #define B3_0 (ctx->opcode & 0xf) 350fcf5ef2aSThomas Huth #define B6_4 ((ctx->opcode >> 4) & 0x7) 351fcf5ef2aSThomas Huth #define B7_4 ((ctx->opcode >> 4) & 0xf) 352fcf5ef2aSThomas Huth #define B7_0 (ctx->opcode & 0xff) 353fcf5ef2aSThomas Huth #define B7_0s ((int32_t) (int8_t) (ctx->opcode & 0xff)) 354fcf5ef2aSThomas Huth #define B11_0s (ctx->opcode & 0x800 ? 0xfffff000 | (ctx->opcode & 0xfff) : \ 355fcf5ef2aSThomas Huth (ctx->opcode & 0xfff)) 356fcf5ef2aSThomas Huth #define B11_8 ((ctx->opcode >> 8) & 0xf) 357fcf5ef2aSThomas Huth #define B15_12 ((ctx->opcode >> 12) & 0xf) 358fcf5ef2aSThomas Huth 3593a3bb8d2SRichard Henderson #define REG(x) cpu_gregs[(x) ^ ctx->gbank] 3603a3bb8d2SRichard Henderson #define ALTREG(x) cpu_gregs[(x) ^ ctx->gbank ^ 0x10] 3615c13bad9SRichard Henderson #define FREG(x) cpu_fregs[(x) ^ ctx->fbank] 362fcf5ef2aSThomas Huth 363fcf5ef2aSThomas Huth #define XHACK(x) ((((x) & 1 ) << 4) | ((x) & 0xe)) 364fcf5ef2aSThomas Huth 365fcf5ef2aSThomas Huth #define CHECK_NOT_DELAY_SLOT \ 3669a562ae7SAurelien Jarno if (ctx->envflags & DELAY_SLOT_MASK) { \ 367dec16c6eSRichard Henderson goto do_illegal_slot; \ 368fcf5ef2aSThomas Huth } 369fcf5ef2aSThomas Huth 370fcf5ef2aSThomas Huth #define CHECK_PRIVILEGED \ 371fcf5ef2aSThomas Huth if (IS_USER(ctx)) { \ 3726b98213dSRichard Henderson goto do_illegal; \ 373fcf5ef2aSThomas Huth } 374fcf5ef2aSThomas Huth 375fcf5ef2aSThomas Huth #define CHECK_FPU_ENABLED \ 376a6215749SAurelien Jarno if (ctx->tbflags & (1u << SR_FD)) { \ 377dec4f042SRichard Henderson goto do_fpu_disabled; \ 378fcf5ef2aSThomas Huth } 379fcf5ef2aSThomas Huth 3807e9f7ca8SRichard Henderson #define CHECK_FPSCR_PR_0 \ 3817e9f7ca8SRichard Henderson if (ctx->tbflags & FPSCR_PR) { \ 3827e9f7ca8SRichard Henderson goto do_illegal; \ 3837e9f7ca8SRichard Henderson } 3847e9f7ca8SRichard Henderson 3857e9f7ca8SRichard Henderson #define CHECK_FPSCR_PR_1 \ 3867e9f7ca8SRichard Henderson if (!(ctx->tbflags & FPSCR_PR)) { \ 3877e9f7ca8SRichard Henderson goto do_illegal; \ 3887e9f7ca8SRichard Henderson } 3897e9f7ca8SRichard Henderson 390ccae24d4SRichard Henderson #define CHECK_SH4A \ 391ccae24d4SRichard Henderson if (!(ctx->features & SH_FEATURE_SH4A)) { \ 392ccae24d4SRichard Henderson goto do_illegal; \ 393ccae24d4SRichard Henderson } 394ccae24d4SRichard Henderson 395fcf5ef2aSThomas Huth static void _decode_opc(DisasContext * ctx) 396fcf5ef2aSThomas Huth { 397fcf5ef2aSThomas Huth /* This code tries to make movcal emulation sufficiently 398fcf5ef2aSThomas Huth accurate for Linux purposes. This instruction writes 399fcf5ef2aSThomas Huth memory, and prior to that, always allocates a cache line. 400fcf5ef2aSThomas Huth It is used in two contexts: 401fcf5ef2aSThomas Huth - in memcpy, where data is copied in blocks, the first write 402fcf5ef2aSThomas Huth of to a block uses movca.l for performance. 403fcf5ef2aSThomas Huth - in arch/sh/mm/cache-sh4.c, movcal.l + ocbi combination is used 404fcf5ef2aSThomas Huth to flush the cache. Here, the data written by movcal.l is never 405fcf5ef2aSThomas Huth written to memory, and the data written is just bogus. 406fcf5ef2aSThomas Huth 407fcf5ef2aSThomas Huth To simulate this, we simulate movcal.l, we store the value to memory, 408fcf5ef2aSThomas Huth but we also remember the previous content. If we see ocbi, we check 409fcf5ef2aSThomas Huth if movcal.l for that address was done previously. If so, the write should 410fcf5ef2aSThomas Huth not have hit the memory, so we restore the previous content. 411fcf5ef2aSThomas Huth When we see an instruction that is neither movca.l 412fcf5ef2aSThomas Huth nor ocbi, the previous content is discarded. 413fcf5ef2aSThomas Huth 414fcf5ef2aSThomas Huth To optimize, we only try to flush stores when we're at the start of 415fcf5ef2aSThomas Huth TB, or if we already saw movca.l in this TB and did not flush stores 416fcf5ef2aSThomas Huth yet. */ 417fcf5ef2aSThomas Huth if (ctx->has_movcal) 418fcf5ef2aSThomas Huth { 419fcf5ef2aSThomas Huth int opcode = ctx->opcode & 0xf0ff; 420fcf5ef2aSThomas Huth if (opcode != 0x0093 /* ocbi */ 421fcf5ef2aSThomas Huth && opcode != 0x00c3 /* movca.l */) 422fcf5ef2aSThomas Huth { 423fcf5ef2aSThomas Huth gen_helper_discard_movcal_backup(cpu_env); 424fcf5ef2aSThomas Huth ctx->has_movcal = 0; 425fcf5ef2aSThomas Huth } 426fcf5ef2aSThomas Huth } 427fcf5ef2aSThomas Huth 428fcf5ef2aSThomas Huth #if 0 429fcf5ef2aSThomas Huth fprintf(stderr, "Translating opcode 0x%04x\n", ctx->opcode); 430fcf5ef2aSThomas Huth #endif 431fcf5ef2aSThomas Huth 432fcf5ef2aSThomas Huth switch (ctx->opcode) { 433fcf5ef2aSThomas Huth case 0x0019: /* div0u */ 434fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_sr_m, 0); 435fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_sr_q, 0); 436fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_sr_t, 0); 437fcf5ef2aSThomas Huth return; 438fcf5ef2aSThomas Huth case 0x000b: /* rts */ 439fcf5ef2aSThomas Huth CHECK_NOT_DELAY_SLOT 440fcf5ef2aSThomas Huth tcg_gen_mov_i32(cpu_delayed_pc, cpu_pr); 441a6215749SAurelien Jarno ctx->envflags |= DELAY_SLOT; 442fcf5ef2aSThomas Huth ctx->delayed_pc = (uint32_t) - 1; 443fcf5ef2aSThomas Huth return; 444fcf5ef2aSThomas Huth case 0x0028: /* clrmac */ 445fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_mach, 0); 446fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_macl, 0); 447fcf5ef2aSThomas Huth return; 448fcf5ef2aSThomas Huth case 0x0048: /* clrs */ 449fcf5ef2aSThomas Huth tcg_gen_andi_i32(cpu_sr, cpu_sr, ~(1u << SR_S)); 450fcf5ef2aSThomas Huth return; 451fcf5ef2aSThomas Huth case 0x0008: /* clrt */ 452fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_sr_t, 0); 453fcf5ef2aSThomas Huth return; 454fcf5ef2aSThomas Huth case 0x0038: /* ldtlb */ 455fcf5ef2aSThomas Huth CHECK_PRIVILEGED 456fcf5ef2aSThomas Huth gen_helper_ldtlb(cpu_env); 457fcf5ef2aSThomas Huth return; 458fcf5ef2aSThomas Huth case 0x002b: /* rte */ 459fcf5ef2aSThomas Huth CHECK_PRIVILEGED 460fcf5ef2aSThomas Huth CHECK_NOT_DELAY_SLOT 461fcf5ef2aSThomas Huth gen_write_sr(cpu_ssr); 462fcf5ef2aSThomas Huth tcg_gen_mov_i32(cpu_delayed_pc, cpu_spc); 463be53081aSAurelien Jarno ctx->envflags |= DELAY_SLOT_RTE; 464fcf5ef2aSThomas Huth ctx->delayed_pc = (uint32_t) - 1; 4656f1c2af6SRichard Henderson ctx->base.is_jmp = DISAS_STOP; 466fcf5ef2aSThomas Huth return; 467fcf5ef2aSThomas Huth case 0x0058: /* sets */ 468fcf5ef2aSThomas Huth tcg_gen_ori_i32(cpu_sr, cpu_sr, (1u << SR_S)); 469fcf5ef2aSThomas Huth return; 470fcf5ef2aSThomas Huth case 0x0018: /* sett */ 471fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_sr_t, 1); 472fcf5ef2aSThomas Huth return; 473fcf5ef2aSThomas Huth case 0xfbfd: /* frchg */ 47461dedf2aSRichard Henderson CHECK_FPSCR_PR_0 475fcf5ef2aSThomas Huth tcg_gen_xori_i32(cpu_fpscr, cpu_fpscr, FPSCR_FR); 4766f1c2af6SRichard Henderson ctx->base.is_jmp = DISAS_STOP; 477fcf5ef2aSThomas Huth return; 478fcf5ef2aSThomas Huth case 0xf3fd: /* fschg */ 47961dedf2aSRichard Henderson CHECK_FPSCR_PR_0 480fcf5ef2aSThomas Huth tcg_gen_xori_i32(cpu_fpscr, cpu_fpscr, FPSCR_SZ); 4816f1c2af6SRichard Henderson ctx->base.is_jmp = DISAS_STOP; 482fcf5ef2aSThomas Huth return; 483907759f9SRichard Henderson case 0xf7fd: /* fpchg */ 484907759f9SRichard Henderson CHECK_SH4A 485907759f9SRichard Henderson tcg_gen_xori_i32(cpu_fpscr, cpu_fpscr, FPSCR_PR); 4866f1c2af6SRichard Henderson ctx->base.is_jmp = DISAS_STOP; 487907759f9SRichard Henderson return; 488fcf5ef2aSThomas Huth case 0x0009: /* nop */ 489fcf5ef2aSThomas Huth return; 490fcf5ef2aSThomas Huth case 0x001b: /* sleep */ 491fcf5ef2aSThomas Huth CHECK_PRIVILEGED 4926f1c2af6SRichard Henderson tcg_gen_movi_i32(cpu_pc, ctx->base.pc_next + 2); 493fcf5ef2aSThomas Huth gen_helper_sleep(cpu_env); 494fcf5ef2aSThomas Huth return; 495fcf5ef2aSThomas Huth } 496fcf5ef2aSThomas Huth 497fcf5ef2aSThomas Huth switch (ctx->opcode & 0xf000) { 498fcf5ef2aSThomas Huth case 0x1000: /* mov.l Rm,@(disp,Rn) */ 499fcf5ef2aSThomas Huth { 500fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 501fcf5ef2aSThomas Huth tcg_gen_addi_i32(addr, REG(B11_8), B3_0 * 4); 502fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(REG(B7_4), addr, ctx->memidx, MO_TEUL); 503fcf5ef2aSThomas Huth tcg_temp_free(addr); 504fcf5ef2aSThomas Huth } 505fcf5ef2aSThomas Huth return; 506fcf5ef2aSThomas Huth case 0x5000: /* mov.l @(disp,Rm),Rn */ 507fcf5ef2aSThomas Huth { 508fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 509fcf5ef2aSThomas Huth tcg_gen_addi_i32(addr, REG(B7_4), B3_0 * 4); 510fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(REG(B11_8), addr, ctx->memidx, MO_TESL); 511fcf5ef2aSThomas Huth tcg_temp_free(addr); 512fcf5ef2aSThomas Huth } 513fcf5ef2aSThomas Huth return; 514fcf5ef2aSThomas Huth case 0xe000: /* mov #imm,Rn */ 5154bfa602bSRichard Henderson #ifdef CONFIG_USER_ONLY 5164bfa602bSRichard Henderson /* Detect the start of a gUSA region. If so, update envflags 5174bfa602bSRichard Henderson and end the TB. This will allow us to see the end of the 5184bfa602bSRichard Henderson region (stored in R0) in the next TB. */ 5196f1c2af6SRichard Henderson if (B11_8 == 15 && B7_0s < 0 && 5206f1c2af6SRichard Henderson (tb_cflags(ctx->base.tb) & CF_PARALLEL)) { 5214bfa602bSRichard Henderson ctx->envflags = deposit32(ctx->envflags, GUSA_SHIFT, 8, B7_0s); 5226f1c2af6SRichard Henderson ctx->base.is_jmp = DISAS_STOP; 5234bfa602bSRichard Henderson } 5244bfa602bSRichard Henderson #endif 525fcf5ef2aSThomas Huth tcg_gen_movi_i32(REG(B11_8), B7_0s); 526fcf5ef2aSThomas Huth return; 527fcf5ef2aSThomas Huth case 0x9000: /* mov.w @(disp,PC),Rn */ 528fcf5ef2aSThomas Huth { 5296f1c2af6SRichard Henderson TCGv addr = tcg_const_i32(ctx->base.pc_next + 4 + B7_0 * 2); 530fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(REG(B11_8), addr, ctx->memidx, MO_TESW); 531fcf5ef2aSThomas Huth tcg_temp_free(addr); 532fcf5ef2aSThomas Huth } 533fcf5ef2aSThomas Huth return; 534fcf5ef2aSThomas Huth case 0xd000: /* mov.l @(disp,PC),Rn */ 535fcf5ef2aSThomas Huth { 5366f1c2af6SRichard Henderson TCGv addr = tcg_const_i32((ctx->base.pc_next + 4 + B7_0 * 4) & ~3); 537fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(REG(B11_8), addr, ctx->memidx, MO_TESL); 538fcf5ef2aSThomas Huth tcg_temp_free(addr); 539fcf5ef2aSThomas Huth } 540fcf5ef2aSThomas Huth return; 541fcf5ef2aSThomas Huth case 0x7000: /* add #imm,Rn */ 542fcf5ef2aSThomas Huth tcg_gen_addi_i32(REG(B11_8), REG(B11_8), B7_0s); 543fcf5ef2aSThomas Huth return; 544fcf5ef2aSThomas Huth case 0xa000: /* bra disp */ 545fcf5ef2aSThomas Huth CHECK_NOT_DELAY_SLOT 5466f1c2af6SRichard Henderson ctx->delayed_pc = ctx->base.pc_next + 4 + B11_0s * 2; 547a6215749SAurelien Jarno ctx->envflags |= DELAY_SLOT; 548fcf5ef2aSThomas Huth return; 549fcf5ef2aSThomas Huth case 0xb000: /* bsr disp */ 550fcf5ef2aSThomas Huth CHECK_NOT_DELAY_SLOT 5516f1c2af6SRichard Henderson tcg_gen_movi_i32(cpu_pr, ctx->base.pc_next + 4); 5526f1c2af6SRichard Henderson ctx->delayed_pc = ctx->base.pc_next + 4 + B11_0s * 2; 553a6215749SAurelien Jarno ctx->envflags |= DELAY_SLOT; 554fcf5ef2aSThomas Huth return; 555fcf5ef2aSThomas Huth } 556fcf5ef2aSThomas Huth 557fcf5ef2aSThomas Huth switch (ctx->opcode & 0xf00f) { 558fcf5ef2aSThomas Huth case 0x6003: /* mov Rm,Rn */ 559fcf5ef2aSThomas Huth tcg_gen_mov_i32(REG(B11_8), REG(B7_4)); 560fcf5ef2aSThomas Huth return; 561fcf5ef2aSThomas Huth case 0x2000: /* mov.b Rm,@Rn */ 562fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(REG(B7_4), REG(B11_8), ctx->memidx, MO_UB); 563fcf5ef2aSThomas Huth return; 564fcf5ef2aSThomas Huth case 0x2001: /* mov.w Rm,@Rn */ 565fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(REG(B7_4), REG(B11_8), ctx->memidx, MO_TEUW); 566fcf5ef2aSThomas Huth return; 567fcf5ef2aSThomas Huth case 0x2002: /* mov.l Rm,@Rn */ 568fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(REG(B7_4), REG(B11_8), ctx->memidx, MO_TEUL); 569fcf5ef2aSThomas Huth return; 570fcf5ef2aSThomas Huth case 0x6000: /* mov.b @Rm,Rn */ 571fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(REG(B11_8), REG(B7_4), ctx->memidx, MO_SB); 572fcf5ef2aSThomas Huth return; 573fcf5ef2aSThomas Huth case 0x6001: /* mov.w @Rm,Rn */ 574fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(REG(B11_8), REG(B7_4), ctx->memidx, MO_TESW); 575fcf5ef2aSThomas Huth return; 576fcf5ef2aSThomas Huth case 0x6002: /* mov.l @Rm,Rn */ 577fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(REG(B11_8), REG(B7_4), ctx->memidx, MO_TESL); 578fcf5ef2aSThomas Huth return; 579fcf5ef2aSThomas Huth case 0x2004: /* mov.b Rm,@-Rn */ 580fcf5ef2aSThomas Huth { 581fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 582fcf5ef2aSThomas Huth tcg_gen_subi_i32(addr, REG(B11_8), 1); 583fcf5ef2aSThomas Huth /* might cause re-execution */ 584fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(REG(B7_4), addr, ctx->memidx, MO_UB); 585fcf5ef2aSThomas Huth tcg_gen_mov_i32(REG(B11_8), addr); /* modify register status */ 586fcf5ef2aSThomas Huth tcg_temp_free(addr); 587fcf5ef2aSThomas Huth } 588fcf5ef2aSThomas Huth return; 589fcf5ef2aSThomas Huth case 0x2005: /* mov.w Rm,@-Rn */ 590fcf5ef2aSThomas Huth { 591fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 592fcf5ef2aSThomas Huth tcg_gen_subi_i32(addr, REG(B11_8), 2); 593fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(REG(B7_4), addr, ctx->memidx, MO_TEUW); 594fcf5ef2aSThomas Huth tcg_gen_mov_i32(REG(B11_8), addr); 595fcf5ef2aSThomas Huth tcg_temp_free(addr); 596fcf5ef2aSThomas Huth } 597fcf5ef2aSThomas Huth return; 598fcf5ef2aSThomas Huth case 0x2006: /* mov.l Rm,@-Rn */ 599fcf5ef2aSThomas Huth { 600fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 601fcf5ef2aSThomas Huth tcg_gen_subi_i32(addr, REG(B11_8), 4); 602fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(REG(B7_4), addr, ctx->memidx, MO_TEUL); 603fcf5ef2aSThomas Huth tcg_gen_mov_i32(REG(B11_8), addr); 604e691e0edSPhilippe Mathieu-Daudé tcg_temp_free(addr); 605fcf5ef2aSThomas Huth } 606fcf5ef2aSThomas Huth return; 607fcf5ef2aSThomas Huth case 0x6004: /* mov.b @Rm+,Rn */ 608fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(REG(B11_8), REG(B7_4), ctx->memidx, MO_SB); 609fcf5ef2aSThomas Huth if ( B11_8 != B7_4 ) 610fcf5ef2aSThomas Huth tcg_gen_addi_i32(REG(B7_4), REG(B7_4), 1); 611fcf5ef2aSThomas Huth return; 612fcf5ef2aSThomas Huth case 0x6005: /* mov.w @Rm+,Rn */ 613fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(REG(B11_8), REG(B7_4), ctx->memidx, MO_TESW); 614fcf5ef2aSThomas Huth if ( B11_8 != B7_4 ) 615fcf5ef2aSThomas Huth tcg_gen_addi_i32(REG(B7_4), REG(B7_4), 2); 616fcf5ef2aSThomas Huth return; 617fcf5ef2aSThomas Huth case 0x6006: /* mov.l @Rm+,Rn */ 618fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(REG(B11_8), REG(B7_4), ctx->memidx, MO_TESL); 619fcf5ef2aSThomas Huth if ( B11_8 != B7_4 ) 620fcf5ef2aSThomas Huth tcg_gen_addi_i32(REG(B7_4), REG(B7_4), 4); 621fcf5ef2aSThomas Huth return; 622fcf5ef2aSThomas Huth case 0x0004: /* mov.b Rm,@(R0,Rn) */ 623fcf5ef2aSThomas Huth { 624fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 625fcf5ef2aSThomas Huth tcg_gen_add_i32(addr, REG(B11_8), REG(0)); 626fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(REG(B7_4), addr, ctx->memidx, MO_UB); 627fcf5ef2aSThomas Huth tcg_temp_free(addr); 628fcf5ef2aSThomas Huth } 629fcf5ef2aSThomas Huth return; 630fcf5ef2aSThomas Huth case 0x0005: /* mov.w Rm,@(R0,Rn) */ 631fcf5ef2aSThomas Huth { 632fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 633fcf5ef2aSThomas Huth tcg_gen_add_i32(addr, REG(B11_8), REG(0)); 634fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(REG(B7_4), addr, ctx->memidx, MO_TEUW); 635fcf5ef2aSThomas Huth tcg_temp_free(addr); 636fcf5ef2aSThomas Huth } 637fcf5ef2aSThomas Huth return; 638fcf5ef2aSThomas Huth case 0x0006: /* mov.l Rm,@(R0,Rn) */ 639fcf5ef2aSThomas Huth { 640fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 641fcf5ef2aSThomas Huth tcg_gen_add_i32(addr, REG(B11_8), REG(0)); 642fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(REG(B7_4), addr, ctx->memidx, MO_TEUL); 643fcf5ef2aSThomas Huth tcg_temp_free(addr); 644fcf5ef2aSThomas Huth } 645fcf5ef2aSThomas Huth return; 646fcf5ef2aSThomas Huth case 0x000c: /* mov.b @(R0,Rm),Rn */ 647fcf5ef2aSThomas Huth { 648fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 649fcf5ef2aSThomas Huth tcg_gen_add_i32(addr, REG(B7_4), REG(0)); 650fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(REG(B11_8), addr, ctx->memidx, MO_SB); 651fcf5ef2aSThomas Huth tcg_temp_free(addr); 652fcf5ef2aSThomas Huth } 653fcf5ef2aSThomas Huth return; 654fcf5ef2aSThomas Huth case 0x000d: /* mov.w @(R0,Rm),Rn */ 655fcf5ef2aSThomas Huth { 656fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 657fcf5ef2aSThomas Huth tcg_gen_add_i32(addr, REG(B7_4), REG(0)); 658fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(REG(B11_8), addr, ctx->memidx, MO_TESW); 659fcf5ef2aSThomas Huth tcg_temp_free(addr); 660fcf5ef2aSThomas Huth } 661fcf5ef2aSThomas Huth return; 662fcf5ef2aSThomas Huth case 0x000e: /* mov.l @(R0,Rm),Rn */ 663fcf5ef2aSThomas Huth { 664fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 665fcf5ef2aSThomas Huth tcg_gen_add_i32(addr, REG(B7_4), REG(0)); 666fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(REG(B11_8), addr, ctx->memidx, MO_TESL); 667fcf5ef2aSThomas Huth tcg_temp_free(addr); 668fcf5ef2aSThomas Huth } 669fcf5ef2aSThomas Huth return; 670fcf5ef2aSThomas Huth case 0x6008: /* swap.b Rm,Rn */ 671fcf5ef2aSThomas Huth { 6723c254ab8SLadi Prosek TCGv low = tcg_temp_new(); 673b983a0e1SRichard Henderson tcg_gen_bswap16_i32(low, REG(B7_4), 0); 674fcf5ef2aSThomas Huth tcg_gen_deposit_i32(REG(B11_8), REG(B7_4), low, 0, 16); 675fcf5ef2aSThomas Huth tcg_temp_free(low); 676fcf5ef2aSThomas Huth } 677fcf5ef2aSThomas Huth return; 678fcf5ef2aSThomas Huth case 0x6009: /* swap.w Rm,Rn */ 679fcf5ef2aSThomas Huth tcg_gen_rotli_i32(REG(B11_8), REG(B7_4), 16); 680fcf5ef2aSThomas Huth return; 681fcf5ef2aSThomas Huth case 0x200d: /* xtrct Rm,Rn */ 682fcf5ef2aSThomas Huth { 683fcf5ef2aSThomas Huth TCGv high, low; 684fcf5ef2aSThomas Huth high = tcg_temp_new(); 685fcf5ef2aSThomas Huth tcg_gen_shli_i32(high, REG(B7_4), 16); 686fcf5ef2aSThomas Huth low = tcg_temp_new(); 687fcf5ef2aSThomas Huth tcg_gen_shri_i32(low, REG(B11_8), 16); 688fcf5ef2aSThomas Huth tcg_gen_or_i32(REG(B11_8), high, low); 689fcf5ef2aSThomas Huth tcg_temp_free(low); 690fcf5ef2aSThomas Huth tcg_temp_free(high); 691fcf5ef2aSThomas Huth } 692fcf5ef2aSThomas Huth return; 693fcf5ef2aSThomas Huth case 0x300c: /* add Rm,Rn */ 694fcf5ef2aSThomas Huth tcg_gen_add_i32(REG(B11_8), REG(B11_8), REG(B7_4)); 695fcf5ef2aSThomas Huth return; 696fcf5ef2aSThomas Huth case 0x300e: /* addc Rm,Rn */ 697fcf5ef2aSThomas Huth { 698fcf5ef2aSThomas Huth TCGv t0, t1; 699fcf5ef2aSThomas Huth t0 = tcg_const_tl(0); 700fcf5ef2aSThomas Huth t1 = tcg_temp_new(); 701fcf5ef2aSThomas Huth tcg_gen_add2_i32(t1, cpu_sr_t, cpu_sr_t, t0, REG(B7_4), t0); 702fcf5ef2aSThomas Huth tcg_gen_add2_i32(REG(B11_8), cpu_sr_t, 703fcf5ef2aSThomas Huth REG(B11_8), t0, t1, cpu_sr_t); 704fcf5ef2aSThomas Huth tcg_temp_free(t0); 705fcf5ef2aSThomas Huth tcg_temp_free(t1); 706fcf5ef2aSThomas Huth } 707fcf5ef2aSThomas Huth return; 708fcf5ef2aSThomas Huth case 0x300f: /* addv Rm,Rn */ 709fcf5ef2aSThomas Huth { 710fcf5ef2aSThomas Huth TCGv t0, t1, t2; 711fcf5ef2aSThomas Huth t0 = tcg_temp_new(); 712fcf5ef2aSThomas Huth tcg_gen_add_i32(t0, REG(B7_4), REG(B11_8)); 713fcf5ef2aSThomas Huth t1 = tcg_temp_new(); 714fcf5ef2aSThomas Huth tcg_gen_xor_i32(t1, t0, REG(B11_8)); 715fcf5ef2aSThomas Huth t2 = tcg_temp_new(); 716fcf5ef2aSThomas Huth tcg_gen_xor_i32(t2, REG(B7_4), REG(B11_8)); 717fcf5ef2aSThomas Huth tcg_gen_andc_i32(cpu_sr_t, t1, t2); 718fcf5ef2aSThomas Huth tcg_temp_free(t2); 719fcf5ef2aSThomas Huth tcg_gen_shri_i32(cpu_sr_t, cpu_sr_t, 31); 720fcf5ef2aSThomas Huth tcg_temp_free(t1); 721fcf5ef2aSThomas Huth tcg_gen_mov_i32(REG(B7_4), t0); 722fcf5ef2aSThomas Huth tcg_temp_free(t0); 723fcf5ef2aSThomas Huth } 724fcf5ef2aSThomas Huth return; 725fcf5ef2aSThomas Huth case 0x2009: /* and Rm,Rn */ 726fcf5ef2aSThomas Huth tcg_gen_and_i32(REG(B11_8), REG(B11_8), REG(B7_4)); 727fcf5ef2aSThomas Huth return; 728fcf5ef2aSThomas Huth case 0x3000: /* cmp/eq Rm,Rn */ 729fcf5ef2aSThomas Huth tcg_gen_setcond_i32(TCG_COND_EQ, cpu_sr_t, REG(B11_8), REG(B7_4)); 730fcf5ef2aSThomas Huth return; 731fcf5ef2aSThomas Huth case 0x3003: /* cmp/ge Rm,Rn */ 732fcf5ef2aSThomas Huth tcg_gen_setcond_i32(TCG_COND_GE, cpu_sr_t, REG(B11_8), REG(B7_4)); 733fcf5ef2aSThomas Huth return; 734fcf5ef2aSThomas Huth case 0x3007: /* cmp/gt Rm,Rn */ 735fcf5ef2aSThomas Huth tcg_gen_setcond_i32(TCG_COND_GT, cpu_sr_t, REG(B11_8), REG(B7_4)); 736fcf5ef2aSThomas Huth return; 737fcf5ef2aSThomas Huth case 0x3006: /* cmp/hi Rm,Rn */ 738fcf5ef2aSThomas Huth tcg_gen_setcond_i32(TCG_COND_GTU, cpu_sr_t, REG(B11_8), REG(B7_4)); 739fcf5ef2aSThomas Huth return; 740fcf5ef2aSThomas Huth case 0x3002: /* cmp/hs Rm,Rn */ 741fcf5ef2aSThomas Huth tcg_gen_setcond_i32(TCG_COND_GEU, cpu_sr_t, REG(B11_8), REG(B7_4)); 742fcf5ef2aSThomas Huth return; 743fcf5ef2aSThomas Huth case 0x200c: /* cmp/str Rm,Rn */ 744fcf5ef2aSThomas Huth { 745fcf5ef2aSThomas Huth TCGv cmp1 = tcg_temp_new(); 746fcf5ef2aSThomas Huth TCGv cmp2 = tcg_temp_new(); 747fcf5ef2aSThomas Huth tcg_gen_xor_i32(cmp2, REG(B7_4), REG(B11_8)); 748fcf5ef2aSThomas Huth tcg_gen_subi_i32(cmp1, cmp2, 0x01010101); 749fcf5ef2aSThomas Huth tcg_gen_andc_i32(cmp1, cmp1, cmp2); 750fcf5ef2aSThomas Huth tcg_gen_andi_i32(cmp1, cmp1, 0x80808080); 751fcf5ef2aSThomas Huth tcg_gen_setcondi_i32(TCG_COND_NE, cpu_sr_t, cmp1, 0); 752fcf5ef2aSThomas Huth tcg_temp_free(cmp2); 753fcf5ef2aSThomas Huth tcg_temp_free(cmp1); 754fcf5ef2aSThomas Huth } 755fcf5ef2aSThomas Huth return; 756fcf5ef2aSThomas Huth case 0x2007: /* div0s Rm,Rn */ 757fcf5ef2aSThomas Huth tcg_gen_shri_i32(cpu_sr_q, REG(B11_8), 31); /* SR_Q */ 758fcf5ef2aSThomas Huth tcg_gen_shri_i32(cpu_sr_m, REG(B7_4), 31); /* SR_M */ 759fcf5ef2aSThomas Huth tcg_gen_xor_i32(cpu_sr_t, cpu_sr_q, cpu_sr_m); /* SR_T */ 760fcf5ef2aSThomas Huth return; 761fcf5ef2aSThomas Huth case 0x3004: /* div1 Rm,Rn */ 762fcf5ef2aSThomas Huth { 763fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 764fcf5ef2aSThomas Huth TCGv t1 = tcg_temp_new(); 765fcf5ef2aSThomas Huth TCGv t2 = tcg_temp_new(); 766fcf5ef2aSThomas Huth TCGv zero = tcg_const_i32(0); 767fcf5ef2aSThomas Huth 768fcf5ef2aSThomas Huth /* shift left arg1, saving the bit being pushed out and inserting 769fcf5ef2aSThomas Huth T on the right */ 770fcf5ef2aSThomas Huth tcg_gen_shri_i32(t0, REG(B11_8), 31); 771fcf5ef2aSThomas Huth tcg_gen_shli_i32(REG(B11_8), REG(B11_8), 1); 772fcf5ef2aSThomas Huth tcg_gen_or_i32(REG(B11_8), REG(B11_8), cpu_sr_t); 773fcf5ef2aSThomas Huth 774fcf5ef2aSThomas Huth /* Add or subtract arg0 from arg1 depending if Q == M. To avoid 775fcf5ef2aSThomas Huth using 64-bit temps, we compute arg0's high part from q ^ m, so 776fcf5ef2aSThomas Huth that it is 0x00000000 when adding the value or 0xffffffff when 777fcf5ef2aSThomas Huth subtracting it. */ 778fcf5ef2aSThomas Huth tcg_gen_xor_i32(t1, cpu_sr_q, cpu_sr_m); 779fcf5ef2aSThomas Huth tcg_gen_subi_i32(t1, t1, 1); 780fcf5ef2aSThomas Huth tcg_gen_neg_i32(t2, REG(B7_4)); 781fcf5ef2aSThomas Huth tcg_gen_movcond_i32(TCG_COND_EQ, t2, t1, zero, REG(B7_4), t2); 782fcf5ef2aSThomas Huth tcg_gen_add2_i32(REG(B11_8), t1, REG(B11_8), zero, t2, t1); 783fcf5ef2aSThomas Huth 784fcf5ef2aSThomas Huth /* compute T and Q depending on carry */ 785fcf5ef2aSThomas Huth tcg_gen_andi_i32(t1, t1, 1); 786fcf5ef2aSThomas Huth tcg_gen_xor_i32(t1, t1, t0); 787fcf5ef2aSThomas Huth tcg_gen_xori_i32(cpu_sr_t, t1, 1); 788fcf5ef2aSThomas Huth tcg_gen_xor_i32(cpu_sr_q, cpu_sr_m, t1); 789fcf5ef2aSThomas Huth 790fcf5ef2aSThomas Huth tcg_temp_free(zero); 791fcf5ef2aSThomas Huth tcg_temp_free(t2); 792fcf5ef2aSThomas Huth tcg_temp_free(t1); 793fcf5ef2aSThomas Huth tcg_temp_free(t0); 794fcf5ef2aSThomas Huth } 795fcf5ef2aSThomas Huth return; 796fcf5ef2aSThomas Huth case 0x300d: /* dmuls.l Rm,Rn */ 797fcf5ef2aSThomas Huth tcg_gen_muls2_i32(cpu_macl, cpu_mach, REG(B7_4), REG(B11_8)); 798fcf5ef2aSThomas Huth return; 799fcf5ef2aSThomas Huth case 0x3005: /* dmulu.l Rm,Rn */ 800fcf5ef2aSThomas Huth tcg_gen_mulu2_i32(cpu_macl, cpu_mach, REG(B7_4), REG(B11_8)); 801fcf5ef2aSThomas Huth return; 802fcf5ef2aSThomas Huth case 0x600e: /* exts.b Rm,Rn */ 803fcf5ef2aSThomas Huth tcg_gen_ext8s_i32(REG(B11_8), REG(B7_4)); 804fcf5ef2aSThomas Huth return; 805fcf5ef2aSThomas Huth case 0x600f: /* exts.w Rm,Rn */ 806fcf5ef2aSThomas Huth tcg_gen_ext16s_i32(REG(B11_8), REG(B7_4)); 807fcf5ef2aSThomas Huth return; 808fcf5ef2aSThomas Huth case 0x600c: /* extu.b Rm,Rn */ 809fcf5ef2aSThomas Huth tcg_gen_ext8u_i32(REG(B11_8), REG(B7_4)); 810fcf5ef2aSThomas Huth return; 811fcf5ef2aSThomas Huth case 0x600d: /* extu.w Rm,Rn */ 812fcf5ef2aSThomas Huth tcg_gen_ext16u_i32(REG(B11_8), REG(B7_4)); 813fcf5ef2aSThomas Huth return; 814fcf5ef2aSThomas Huth case 0x000f: /* mac.l @Rm+,@Rn+ */ 815fcf5ef2aSThomas Huth { 816fcf5ef2aSThomas Huth TCGv arg0, arg1; 817fcf5ef2aSThomas Huth arg0 = tcg_temp_new(); 818fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(arg0, REG(B7_4), ctx->memidx, MO_TESL); 819fcf5ef2aSThomas Huth arg1 = tcg_temp_new(); 820fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(arg1, REG(B11_8), ctx->memidx, MO_TESL); 821fcf5ef2aSThomas Huth gen_helper_macl(cpu_env, arg0, arg1); 822fcf5ef2aSThomas Huth tcg_temp_free(arg1); 823fcf5ef2aSThomas Huth tcg_temp_free(arg0); 824fcf5ef2aSThomas Huth tcg_gen_addi_i32(REG(B7_4), REG(B7_4), 4); 825fcf5ef2aSThomas Huth tcg_gen_addi_i32(REG(B11_8), REG(B11_8), 4); 826fcf5ef2aSThomas Huth } 827fcf5ef2aSThomas Huth return; 828fcf5ef2aSThomas Huth case 0x400f: /* mac.w @Rm+,@Rn+ */ 829fcf5ef2aSThomas Huth { 830fcf5ef2aSThomas Huth TCGv arg0, arg1; 831fcf5ef2aSThomas Huth arg0 = tcg_temp_new(); 832fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(arg0, REG(B7_4), ctx->memidx, MO_TESL); 833fcf5ef2aSThomas Huth arg1 = tcg_temp_new(); 834fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(arg1, REG(B11_8), ctx->memidx, MO_TESL); 835fcf5ef2aSThomas Huth gen_helper_macw(cpu_env, arg0, arg1); 836fcf5ef2aSThomas Huth tcg_temp_free(arg1); 837fcf5ef2aSThomas Huth tcg_temp_free(arg0); 838fcf5ef2aSThomas Huth tcg_gen_addi_i32(REG(B11_8), REG(B11_8), 2); 839fcf5ef2aSThomas Huth tcg_gen_addi_i32(REG(B7_4), REG(B7_4), 2); 840fcf5ef2aSThomas Huth } 841fcf5ef2aSThomas Huth return; 842fcf5ef2aSThomas Huth case 0x0007: /* mul.l Rm,Rn */ 843fcf5ef2aSThomas Huth tcg_gen_mul_i32(cpu_macl, REG(B7_4), REG(B11_8)); 844fcf5ef2aSThomas Huth return; 845fcf5ef2aSThomas Huth case 0x200f: /* muls.w Rm,Rn */ 846fcf5ef2aSThomas Huth { 847fcf5ef2aSThomas Huth TCGv arg0, arg1; 848fcf5ef2aSThomas Huth arg0 = tcg_temp_new(); 849fcf5ef2aSThomas Huth tcg_gen_ext16s_i32(arg0, REG(B7_4)); 850fcf5ef2aSThomas Huth arg1 = tcg_temp_new(); 851fcf5ef2aSThomas Huth tcg_gen_ext16s_i32(arg1, REG(B11_8)); 852fcf5ef2aSThomas Huth tcg_gen_mul_i32(cpu_macl, arg0, arg1); 853fcf5ef2aSThomas Huth tcg_temp_free(arg1); 854fcf5ef2aSThomas Huth tcg_temp_free(arg0); 855fcf5ef2aSThomas Huth } 856fcf5ef2aSThomas Huth return; 857fcf5ef2aSThomas Huth case 0x200e: /* mulu.w Rm,Rn */ 858fcf5ef2aSThomas Huth { 859fcf5ef2aSThomas Huth TCGv arg0, arg1; 860fcf5ef2aSThomas Huth arg0 = tcg_temp_new(); 861fcf5ef2aSThomas Huth tcg_gen_ext16u_i32(arg0, REG(B7_4)); 862fcf5ef2aSThomas Huth arg1 = tcg_temp_new(); 863fcf5ef2aSThomas Huth tcg_gen_ext16u_i32(arg1, REG(B11_8)); 864fcf5ef2aSThomas Huth tcg_gen_mul_i32(cpu_macl, arg0, arg1); 865fcf5ef2aSThomas Huth tcg_temp_free(arg1); 866fcf5ef2aSThomas Huth tcg_temp_free(arg0); 867fcf5ef2aSThomas Huth } 868fcf5ef2aSThomas Huth return; 869fcf5ef2aSThomas Huth case 0x600b: /* neg Rm,Rn */ 870fcf5ef2aSThomas Huth tcg_gen_neg_i32(REG(B11_8), REG(B7_4)); 871fcf5ef2aSThomas Huth return; 872fcf5ef2aSThomas Huth case 0x600a: /* negc Rm,Rn */ 873fcf5ef2aSThomas Huth { 874fcf5ef2aSThomas Huth TCGv t0 = tcg_const_i32(0); 875fcf5ef2aSThomas Huth tcg_gen_add2_i32(REG(B11_8), cpu_sr_t, 876fcf5ef2aSThomas Huth REG(B7_4), t0, cpu_sr_t, t0); 877fcf5ef2aSThomas Huth tcg_gen_sub2_i32(REG(B11_8), cpu_sr_t, 878fcf5ef2aSThomas Huth t0, t0, REG(B11_8), cpu_sr_t); 879fcf5ef2aSThomas Huth tcg_gen_andi_i32(cpu_sr_t, cpu_sr_t, 1); 880fcf5ef2aSThomas Huth tcg_temp_free(t0); 881fcf5ef2aSThomas Huth } 882fcf5ef2aSThomas Huth return; 883fcf5ef2aSThomas Huth case 0x6007: /* not Rm,Rn */ 884fcf5ef2aSThomas Huth tcg_gen_not_i32(REG(B11_8), REG(B7_4)); 885fcf5ef2aSThomas Huth return; 886fcf5ef2aSThomas Huth case 0x200b: /* or Rm,Rn */ 887fcf5ef2aSThomas Huth tcg_gen_or_i32(REG(B11_8), REG(B11_8), REG(B7_4)); 888fcf5ef2aSThomas Huth return; 889fcf5ef2aSThomas Huth case 0x400c: /* shad Rm,Rn */ 890fcf5ef2aSThomas Huth { 891fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 892fcf5ef2aSThomas Huth TCGv t1 = tcg_temp_new(); 893fcf5ef2aSThomas Huth TCGv t2 = tcg_temp_new(); 894fcf5ef2aSThomas Huth 895fcf5ef2aSThomas Huth tcg_gen_andi_i32(t0, REG(B7_4), 0x1f); 896fcf5ef2aSThomas Huth 897fcf5ef2aSThomas Huth /* positive case: shift to the left */ 898fcf5ef2aSThomas Huth tcg_gen_shl_i32(t1, REG(B11_8), t0); 899fcf5ef2aSThomas Huth 900fcf5ef2aSThomas Huth /* negative case: shift to the right in two steps to 901fcf5ef2aSThomas Huth correctly handle the -32 case */ 902fcf5ef2aSThomas Huth tcg_gen_xori_i32(t0, t0, 0x1f); 903fcf5ef2aSThomas Huth tcg_gen_sar_i32(t2, REG(B11_8), t0); 904fcf5ef2aSThomas Huth tcg_gen_sari_i32(t2, t2, 1); 905fcf5ef2aSThomas Huth 906fcf5ef2aSThomas Huth /* select between the two cases */ 907fcf5ef2aSThomas Huth tcg_gen_movi_i32(t0, 0); 908fcf5ef2aSThomas Huth tcg_gen_movcond_i32(TCG_COND_GE, REG(B11_8), REG(B7_4), t0, t1, t2); 909fcf5ef2aSThomas Huth 910fcf5ef2aSThomas Huth tcg_temp_free(t0); 911fcf5ef2aSThomas Huth tcg_temp_free(t1); 912fcf5ef2aSThomas Huth tcg_temp_free(t2); 913fcf5ef2aSThomas Huth } 914fcf5ef2aSThomas Huth return; 915fcf5ef2aSThomas Huth case 0x400d: /* shld Rm,Rn */ 916fcf5ef2aSThomas Huth { 917fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 918fcf5ef2aSThomas Huth TCGv t1 = tcg_temp_new(); 919fcf5ef2aSThomas Huth TCGv t2 = tcg_temp_new(); 920fcf5ef2aSThomas Huth 921fcf5ef2aSThomas Huth tcg_gen_andi_i32(t0, REG(B7_4), 0x1f); 922fcf5ef2aSThomas Huth 923fcf5ef2aSThomas Huth /* positive case: shift to the left */ 924fcf5ef2aSThomas Huth tcg_gen_shl_i32(t1, REG(B11_8), t0); 925fcf5ef2aSThomas Huth 926fcf5ef2aSThomas Huth /* negative case: shift to the right in two steps to 927fcf5ef2aSThomas Huth correctly handle the -32 case */ 928fcf5ef2aSThomas Huth tcg_gen_xori_i32(t0, t0, 0x1f); 929fcf5ef2aSThomas Huth tcg_gen_shr_i32(t2, REG(B11_8), t0); 930fcf5ef2aSThomas Huth tcg_gen_shri_i32(t2, t2, 1); 931fcf5ef2aSThomas Huth 932fcf5ef2aSThomas Huth /* select between the two cases */ 933fcf5ef2aSThomas Huth tcg_gen_movi_i32(t0, 0); 934fcf5ef2aSThomas Huth tcg_gen_movcond_i32(TCG_COND_GE, REG(B11_8), REG(B7_4), t0, t1, t2); 935fcf5ef2aSThomas Huth 936fcf5ef2aSThomas Huth tcg_temp_free(t0); 937fcf5ef2aSThomas Huth tcg_temp_free(t1); 938fcf5ef2aSThomas Huth tcg_temp_free(t2); 939fcf5ef2aSThomas Huth } 940fcf5ef2aSThomas Huth return; 941fcf5ef2aSThomas Huth case 0x3008: /* sub Rm,Rn */ 942fcf5ef2aSThomas Huth tcg_gen_sub_i32(REG(B11_8), REG(B11_8), REG(B7_4)); 943fcf5ef2aSThomas Huth return; 944fcf5ef2aSThomas Huth case 0x300a: /* subc Rm,Rn */ 945fcf5ef2aSThomas Huth { 946fcf5ef2aSThomas Huth TCGv t0, t1; 947fcf5ef2aSThomas Huth t0 = tcg_const_tl(0); 948fcf5ef2aSThomas Huth t1 = tcg_temp_new(); 949fcf5ef2aSThomas Huth tcg_gen_add2_i32(t1, cpu_sr_t, cpu_sr_t, t0, REG(B7_4), t0); 950fcf5ef2aSThomas Huth tcg_gen_sub2_i32(REG(B11_8), cpu_sr_t, 951fcf5ef2aSThomas Huth REG(B11_8), t0, t1, cpu_sr_t); 952fcf5ef2aSThomas Huth tcg_gen_andi_i32(cpu_sr_t, cpu_sr_t, 1); 953fcf5ef2aSThomas Huth tcg_temp_free(t0); 954fcf5ef2aSThomas Huth tcg_temp_free(t1); 955fcf5ef2aSThomas Huth } 956fcf5ef2aSThomas Huth return; 957fcf5ef2aSThomas Huth case 0x300b: /* subv Rm,Rn */ 958fcf5ef2aSThomas Huth { 959fcf5ef2aSThomas Huth TCGv t0, t1, t2; 960fcf5ef2aSThomas Huth t0 = tcg_temp_new(); 961fcf5ef2aSThomas Huth tcg_gen_sub_i32(t0, REG(B11_8), REG(B7_4)); 962fcf5ef2aSThomas Huth t1 = tcg_temp_new(); 963fcf5ef2aSThomas Huth tcg_gen_xor_i32(t1, t0, REG(B7_4)); 964fcf5ef2aSThomas Huth t2 = tcg_temp_new(); 965fcf5ef2aSThomas Huth tcg_gen_xor_i32(t2, REG(B11_8), REG(B7_4)); 966fcf5ef2aSThomas Huth tcg_gen_and_i32(t1, t1, t2); 967fcf5ef2aSThomas Huth tcg_temp_free(t2); 968fcf5ef2aSThomas Huth tcg_gen_shri_i32(cpu_sr_t, t1, 31); 969fcf5ef2aSThomas Huth tcg_temp_free(t1); 970fcf5ef2aSThomas Huth tcg_gen_mov_i32(REG(B11_8), t0); 971fcf5ef2aSThomas Huth tcg_temp_free(t0); 972fcf5ef2aSThomas Huth } 973fcf5ef2aSThomas Huth return; 974fcf5ef2aSThomas Huth case 0x2008: /* tst Rm,Rn */ 975fcf5ef2aSThomas Huth { 976fcf5ef2aSThomas Huth TCGv val = tcg_temp_new(); 977fcf5ef2aSThomas Huth tcg_gen_and_i32(val, REG(B7_4), REG(B11_8)); 978fcf5ef2aSThomas Huth tcg_gen_setcondi_i32(TCG_COND_EQ, cpu_sr_t, val, 0); 979fcf5ef2aSThomas Huth tcg_temp_free(val); 980fcf5ef2aSThomas Huth } 981fcf5ef2aSThomas Huth return; 982fcf5ef2aSThomas Huth case 0x200a: /* xor Rm,Rn */ 983fcf5ef2aSThomas Huth tcg_gen_xor_i32(REG(B11_8), REG(B11_8), REG(B7_4)); 984fcf5ef2aSThomas Huth return; 985fcf5ef2aSThomas Huth case 0xf00c: /* fmov {F,D,X}Rm,{F,D,X}Rn - FPSCR: Nothing */ 986fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 987a6215749SAurelien Jarno if (ctx->tbflags & FPSCR_SZ) { 988bdcb3739SRichard Henderson int xsrc = XHACK(B7_4); 989bdcb3739SRichard Henderson int xdst = XHACK(B11_8); 990bdcb3739SRichard Henderson tcg_gen_mov_i32(FREG(xdst), FREG(xsrc)); 991bdcb3739SRichard Henderson tcg_gen_mov_i32(FREG(xdst + 1), FREG(xsrc + 1)); 992fcf5ef2aSThomas Huth } else { 9937c9f7038SRichard Henderson tcg_gen_mov_i32(FREG(B11_8), FREG(B7_4)); 994fcf5ef2aSThomas Huth } 995fcf5ef2aSThomas Huth return; 996fcf5ef2aSThomas Huth case 0xf00a: /* fmov {F,D,X}Rm,@Rn - FPSCR: Nothing */ 997fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 998a6215749SAurelien Jarno if (ctx->tbflags & FPSCR_SZ) { 9994d57fa50SRichard Henderson TCGv_i64 fp = tcg_temp_new_i64(); 10004d57fa50SRichard Henderson gen_load_fpr64(ctx, fp, XHACK(B7_4)); 10014d57fa50SRichard Henderson tcg_gen_qemu_st_i64(fp, REG(B11_8), ctx->memidx, MO_TEQ); 10024d57fa50SRichard Henderson tcg_temp_free_i64(fp); 1003fcf5ef2aSThomas Huth } else { 10047c9f7038SRichard Henderson tcg_gen_qemu_st_i32(FREG(B7_4), REG(B11_8), ctx->memidx, MO_TEUL); 1005fcf5ef2aSThomas Huth } 1006fcf5ef2aSThomas Huth return; 1007fcf5ef2aSThomas Huth case 0xf008: /* fmov @Rm,{F,D,X}Rn - FPSCR: Nothing */ 1008fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1009a6215749SAurelien Jarno if (ctx->tbflags & FPSCR_SZ) { 10104d57fa50SRichard Henderson TCGv_i64 fp = tcg_temp_new_i64(); 10114d57fa50SRichard Henderson tcg_gen_qemu_ld_i64(fp, REG(B7_4), ctx->memidx, MO_TEQ); 10124d57fa50SRichard Henderson gen_store_fpr64(ctx, fp, XHACK(B11_8)); 10134d57fa50SRichard Henderson tcg_temp_free_i64(fp); 1014fcf5ef2aSThomas Huth } else { 10157c9f7038SRichard Henderson tcg_gen_qemu_ld_i32(FREG(B11_8), REG(B7_4), ctx->memidx, MO_TEUL); 1016fcf5ef2aSThomas Huth } 1017fcf5ef2aSThomas Huth return; 1018fcf5ef2aSThomas Huth case 0xf009: /* fmov @Rm+,{F,D,X}Rn - FPSCR: Nothing */ 1019fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1020a6215749SAurelien Jarno if (ctx->tbflags & FPSCR_SZ) { 10214d57fa50SRichard Henderson TCGv_i64 fp = tcg_temp_new_i64(); 10224d57fa50SRichard Henderson tcg_gen_qemu_ld_i64(fp, REG(B7_4), ctx->memidx, MO_TEQ); 10234d57fa50SRichard Henderson gen_store_fpr64(ctx, fp, XHACK(B11_8)); 10244d57fa50SRichard Henderson tcg_temp_free_i64(fp); 1025fcf5ef2aSThomas Huth tcg_gen_addi_i32(REG(B7_4), REG(B7_4), 8); 1026fcf5ef2aSThomas Huth } else { 10277c9f7038SRichard Henderson tcg_gen_qemu_ld_i32(FREG(B11_8), REG(B7_4), ctx->memidx, MO_TEUL); 1028fcf5ef2aSThomas Huth tcg_gen_addi_i32(REG(B7_4), REG(B7_4), 4); 1029fcf5ef2aSThomas Huth } 1030fcf5ef2aSThomas Huth return; 1031fcf5ef2aSThomas Huth case 0xf00b: /* fmov {F,D,X}Rm,@-Rn - FPSCR: Nothing */ 1032fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 10334d57fa50SRichard Henderson { 1034fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new_i32(); 1035a6215749SAurelien Jarno if (ctx->tbflags & FPSCR_SZ) { 10364d57fa50SRichard Henderson TCGv_i64 fp = tcg_temp_new_i64(); 10374d57fa50SRichard Henderson gen_load_fpr64(ctx, fp, XHACK(B7_4)); 10384d57fa50SRichard Henderson tcg_gen_subi_i32(addr, REG(B11_8), 8); 10394d57fa50SRichard Henderson tcg_gen_qemu_st_i64(fp, addr, ctx->memidx, MO_TEQ); 10404d57fa50SRichard Henderson tcg_temp_free_i64(fp); 1041fcf5ef2aSThomas Huth } else { 10424d57fa50SRichard Henderson tcg_gen_subi_i32(addr, REG(B11_8), 4); 10437c9f7038SRichard Henderson tcg_gen_qemu_st_i32(FREG(B7_4), addr, ctx->memidx, MO_TEUL); 1044fcf5ef2aSThomas Huth } 1045fcf5ef2aSThomas Huth tcg_gen_mov_i32(REG(B11_8), addr); 1046fcf5ef2aSThomas Huth tcg_temp_free(addr); 10474d57fa50SRichard Henderson } 1048fcf5ef2aSThomas Huth return; 1049fcf5ef2aSThomas Huth case 0xf006: /* fmov @(R0,Rm),{F,D,X}Rm - FPSCR: Nothing */ 1050fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1051fcf5ef2aSThomas Huth { 1052fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new_i32(); 1053fcf5ef2aSThomas Huth tcg_gen_add_i32(addr, REG(B7_4), REG(0)); 1054a6215749SAurelien Jarno if (ctx->tbflags & FPSCR_SZ) { 10554d57fa50SRichard Henderson TCGv_i64 fp = tcg_temp_new_i64(); 10564d57fa50SRichard Henderson tcg_gen_qemu_ld_i64(fp, addr, ctx->memidx, MO_TEQ); 10574d57fa50SRichard Henderson gen_store_fpr64(ctx, fp, XHACK(B11_8)); 10584d57fa50SRichard Henderson tcg_temp_free_i64(fp); 1059fcf5ef2aSThomas Huth } else { 10607c9f7038SRichard Henderson tcg_gen_qemu_ld_i32(FREG(B11_8), addr, ctx->memidx, MO_TEUL); 1061fcf5ef2aSThomas Huth } 1062fcf5ef2aSThomas Huth tcg_temp_free(addr); 1063fcf5ef2aSThomas Huth } 1064fcf5ef2aSThomas Huth return; 1065fcf5ef2aSThomas Huth case 0xf007: /* fmov {F,D,X}Rn,@(R0,Rn) - FPSCR: Nothing */ 1066fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1067fcf5ef2aSThomas Huth { 1068fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 1069fcf5ef2aSThomas Huth tcg_gen_add_i32(addr, REG(B11_8), REG(0)); 1070a6215749SAurelien Jarno if (ctx->tbflags & FPSCR_SZ) { 10714d57fa50SRichard Henderson TCGv_i64 fp = tcg_temp_new_i64(); 10724d57fa50SRichard Henderson gen_load_fpr64(ctx, fp, XHACK(B7_4)); 10734d57fa50SRichard Henderson tcg_gen_qemu_st_i64(fp, addr, ctx->memidx, MO_TEQ); 10744d57fa50SRichard Henderson tcg_temp_free_i64(fp); 1075fcf5ef2aSThomas Huth } else { 10767c9f7038SRichard Henderson tcg_gen_qemu_st_i32(FREG(B7_4), addr, ctx->memidx, MO_TEUL); 1077fcf5ef2aSThomas Huth } 1078fcf5ef2aSThomas Huth tcg_temp_free(addr); 1079fcf5ef2aSThomas Huth } 1080fcf5ef2aSThomas Huth return; 1081fcf5ef2aSThomas Huth case 0xf000: /* fadd Rm,Rn - FPSCR: R[PR,Enable.O/U/I]/W[Cause,Flag] */ 1082fcf5ef2aSThomas Huth case 0xf001: /* fsub Rm,Rn - FPSCR: R[PR,Enable.O/U/I]/W[Cause,Flag] */ 1083fcf5ef2aSThomas Huth case 0xf002: /* fmul Rm,Rn - FPSCR: R[PR,Enable.O/U/I]/W[Cause,Flag] */ 1084fcf5ef2aSThomas Huth case 0xf003: /* fdiv Rm,Rn - FPSCR: R[PR,Enable.O/U/I]/W[Cause,Flag] */ 1085fcf5ef2aSThomas Huth case 0xf004: /* fcmp/eq Rm,Rn - FPSCR: R[PR,Enable.V]/W[Cause,Flag] */ 1086fcf5ef2aSThomas Huth case 0xf005: /* fcmp/gt Rm,Rn - FPSCR: R[PR,Enable.V]/W[Cause,Flag] */ 1087fcf5ef2aSThomas Huth { 1088fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1089a6215749SAurelien Jarno if (ctx->tbflags & FPSCR_PR) { 1090fcf5ef2aSThomas Huth TCGv_i64 fp0, fp1; 1091fcf5ef2aSThomas Huth 109293dc9c89SRichard Henderson if (ctx->opcode & 0x0110) { 109393dc9c89SRichard Henderson goto do_illegal; 109493dc9c89SRichard Henderson } 1095fcf5ef2aSThomas Huth fp0 = tcg_temp_new_i64(); 1096fcf5ef2aSThomas Huth fp1 = tcg_temp_new_i64(); 10971e0b21d8SRichard Henderson gen_load_fpr64(ctx, fp0, B11_8); 10981e0b21d8SRichard Henderson gen_load_fpr64(ctx, fp1, B7_4); 1099fcf5ef2aSThomas Huth switch (ctx->opcode & 0xf00f) { 1100fcf5ef2aSThomas Huth case 0xf000: /* fadd Rm,Rn */ 1101fcf5ef2aSThomas Huth gen_helper_fadd_DT(fp0, cpu_env, fp0, fp1); 1102fcf5ef2aSThomas Huth break; 1103fcf5ef2aSThomas Huth case 0xf001: /* fsub Rm,Rn */ 1104fcf5ef2aSThomas Huth gen_helper_fsub_DT(fp0, cpu_env, fp0, fp1); 1105fcf5ef2aSThomas Huth break; 1106fcf5ef2aSThomas Huth case 0xf002: /* fmul Rm,Rn */ 1107fcf5ef2aSThomas Huth gen_helper_fmul_DT(fp0, cpu_env, fp0, fp1); 1108fcf5ef2aSThomas Huth break; 1109fcf5ef2aSThomas Huth case 0xf003: /* fdiv Rm,Rn */ 1110fcf5ef2aSThomas Huth gen_helper_fdiv_DT(fp0, cpu_env, fp0, fp1); 1111fcf5ef2aSThomas Huth break; 1112fcf5ef2aSThomas Huth case 0xf004: /* fcmp/eq Rm,Rn */ 111392f1f83eSAurelien Jarno gen_helper_fcmp_eq_DT(cpu_sr_t, cpu_env, fp0, fp1); 1114fcf5ef2aSThomas Huth return; 1115fcf5ef2aSThomas Huth case 0xf005: /* fcmp/gt Rm,Rn */ 111692f1f83eSAurelien Jarno gen_helper_fcmp_gt_DT(cpu_sr_t, cpu_env, fp0, fp1); 1117fcf5ef2aSThomas Huth return; 1118fcf5ef2aSThomas Huth } 11191e0b21d8SRichard Henderson gen_store_fpr64(ctx, fp0, B11_8); 1120fcf5ef2aSThomas Huth tcg_temp_free_i64(fp0); 1121fcf5ef2aSThomas Huth tcg_temp_free_i64(fp1); 1122fcf5ef2aSThomas Huth } else { 1123fcf5ef2aSThomas Huth switch (ctx->opcode & 0xf00f) { 1124fcf5ef2aSThomas Huth case 0xf000: /* fadd Rm,Rn */ 11257c9f7038SRichard Henderson gen_helper_fadd_FT(FREG(B11_8), cpu_env, 11267c9f7038SRichard Henderson FREG(B11_8), FREG(B7_4)); 1127fcf5ef2aSThomas Huth break; 1128fcf5ef2aSThomas Huth case 0xf001: /* fsub Rm,Rn */ 11297c9f7038SRichard Henderson gen_helper_fsub_FT(FREG(B11_8), cpu_env, 11307c9f7038SRichard Henderson FREG(B11_8), FREG(B7_4)); 1131fcf5ef2aSThomas Huth break; 1132fcf5ef2aSThomas Huth case 0xf002: /* fmul Rm,Rn */ 11337c9f7038SRichard Henderson gen_helper_fmul_FT(FREG(B11_8), cpu_env, 11347c9f7038SRichard Henderson FREG(B11_8), FREG(B7_4)); 1135fcf5ef2aSThomas Huth break; 1136fcf5ef2aSThomas Huth case 0xf003: /* fdiv Rm,Rn */ 11377c9f7038SRichard Henderson gen_helper_fdiv_FT(FREG(B11_8), cpu_env, 11387c9f7038SRichard Henderson FREG(B11_8), FREG(B7_4)); 1139fcf5ef2aSThomas Huth break; 1140fcf5ef2aSThomas Huth case 0xf004: /* fcmp/eq Rm,Rn */ 114192f1f83eSAurelien Jarno gen_helper_fcmp_eq_FT(cpu_sr_t, cpu_env, 11427c9f7038SRichard Henderson FREG(B11_8), FREG(B7_4)); 1143fcf5ef2aSThomas Huth return; 1144fcf5ef2aSThomas Huth case 0xf005: /* fcmp/gt Rm,Rn */ 114592f1f83eSAurelien Jarno gen_helper_fcmp_gt_FT(cpu_sr_t, cpu_env, 11467c9f7038SRichard Henderson FREG(B11_8), FREG(B7_4)); 1147fcf5ef2aSThomas Huth return; 1148fcf5ef2aSThomas Huth } 1149fcf5ef2aSThomas Huth } 1150fcf5ef2aSThomas Huth } 1151fcf5ef2aSThomas Huth return; 1152fcf5ef2aSThomas Huth case 0xf00e: /* fmac FR0,RM,Rn */ 1153fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 11547e9f7ca8SRichard Henderson CHECK_FPSCR_PR_0 11557c9f7038SRichard Henderson gen_helper_fmac_FT(FREG(B11_8), cpu_env, 11567c9f7038SRichard Henderson FREG(0), FREG(B7_4), FREG(B11_8)); 1157fcf5ef2aSThomas Huth return; 1158fcf5ef2aSThomas Huth } 1159fcf5ef2aSThomas Huth 1160fcf5ef2aSThomas Huth switch (ctx->opcode & 0xff00) { 1161fcf5ef2aSThomas Huth case 0xc900: /* and #imm,R0 */ 1162fcf5ef2aSThomas Huth tcg_gen_andi_i32(REG(0), REG(0), B7_0); 1163fcf5ef2aSThomas Huth return; 1164fcf5ef2aSThomas Huth case 0xcd00: /* and.b #imm,@(R0,GBR) */ 1165fcf5ef2aSThomas Huth { 1166fcf5ef2aSThomas Huth TCGv addr, val; 1167fcf5ef2aSThomas Huth addr = tcg_temp_new(); 1168fcf5ef2aSThomas Huth tcg_gen_add_i32(addr, REG(0), cpu_gbr); 1169fcf5ef2aSThomas Huth val = tcg_temp_new(); 1170fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(val, addr, ctx->memidx, MO_UB); 1171fcf5ef2aSThomas Huth tcg_gen_andi_i32(val, val, B7_0); 1172fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(val, addr, ctx->memidx, MO_UB); 1173fcf5ef2aSThomas Huth tcg_temp_free(val); 1174fcf5ef2aSThomas Huth tcg_temp_free(addr); 1175fcf5ef2aSThomas Huth } 1176fcf5ef2aSThomas Huth return; 1177fcf5ef2aSThomas Huth case 0x8b00: /* bf label */ 1178fcf5ef2aSThomas Huth CHECK_NOT_DELAY_SLOT 11796f1c2af6SRichard Henderson gen_conditional_jump(ctx, ctx->base.pc_next + 4 + B7_0s * 2, false); 1180fcf5ef2aSThomas Huth return; 1181fcf5ef2aSThomas Huth case 0x8f00: /* bf/s label */ 1182fcf5ef2aSThomas Huth CHECK_NOT_DELAY_SLOT 1183ac9707eaSAurelien Jarno tcg_gen_xori_i32(cpu_delayed_cond, cpu_sr_t, 1); 11846f1c2af6SRichard Henderson ctx->delayed_pc = ctx->base.pc_next + 4 + B7_0s * 2; 1185a6215749SAurelien Jarno ctx->envflags |= DELAY_SLOT_CONDITIONAL; 1186fcf5ef2aSThomas Huth return; 1187fcf5ef2aSThomas Huth case 0x8900: /* bt label */ 1188fcf5ef2aSThomas Huth CHECK_NOT_DELAY_SLOT 11896f1c2af6SRichard Henderson gen_conditional_jump(ctx, ctx->base.pc_next + 4 + B7_0s * 2, true); 1190fcf5ef2aSThomas Huth return; 1191fcf5ef2aSThomas Huth case 0x8d00: /* bt/s label */ 1192fcf5ef2aSThomas Huth CHECK_NOT_DELAY_SLOT 1193ac9707eaSAurelien Jarno tcg_gen_mov_i32(cpu_delayed_cond, cpu_sr_t); 11946f1c2af6SRichard Henderson ctx->delayed_pc = ctx->base.pc_next + 4 + B7_0s * 2; 1195a6215749SAurelien Jarno ctx->envflags |= DELAY_SLOT_CONDITIONAL; 1196fcf5ef2aSThomas Huth return; 1197fcf5ef2aSThomas Huth case 0x8800: /* cmp/eq #imm,R0 */ 1198fcf5ef2aSThomas Huth tcg_gen_setcondi_i32(TCG_COND_EQ, cpu_sr_t, REG(0), B7_0s); 1199fcf5ef2aSThomas Huth return; 1200fcf5ef2aSThomas Huth case 0xc400: /* mov.b @(disp,GBR),R0 */ 1201fcf5ef2aSThomas Huth { 1202fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 1203fcf5ef2aSThomas Huth tcg_gen_addi_i32(addr, cpu_gbr, B7_0); 1204fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(REG(0), addr, ctx->memidx, MO_SB); 1205fcf5ef2aSThomas Huth tcg_temp_free(addr); 1206fcf5ef2aSThomas Huth } 1207fcf5ef2aSThomas Huth return; 1208fcf5ef2aSThomas Huth case 0xc500: /* mov.w @(disp,GBR),R0 */ 1209fcf5ef2aSThomas Huth { 1210fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 1211fcf5ef2aSThomas Huth tcg_gen_addi_i32(addr, cpu_gbr, B7_0 * 2); 1212fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(REG(0), addr, ctx->memidx, MO_TESW); 1213fcf5ef2aSThomas Huth tcg_temp_free(addr); 1214fcf5ef2aSThomas Huth } 1215fcf5ef2aSThomas Huth return; 1216fcf5ef2aSThomas Huth case 0xc600: /* mov.l @(disp,GBR),R0 */ 1217fcf5ef2aSThomas Huth { 1218fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 1219fcf5ef2aSThomas Huth tcg_gen_addi_i32(addr, cpu_gbr, B7_0 * 4); 1220fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(REG(0), addr, ctx->memidx, MO_TESL); 1221fcf5ef2aSThomas Huth tcg_temp_free(addr); 1222fcf5ef2aSThomas Huth } 1223fcf5ef2aSThomas Huth return; 1224fcf5ef2aSThomas Huth case 0xc000: /* mov.b R0,@(disp,GBR) */ 1225fcf5ef2aSThomas Huth { 1226fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 1227fcf5ef2aSThomas Huth tcg_gen_addi_i32(addr, cpu_gbr, B7_0); 1228fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(REG(0), addr, ctx->memidx, MO_UB); 1229fcf5ef2aSThomas Huth tcg_temp_free(addr); 1230fcf5ef2aSThomas Huth } 1231fcf5ef2aSThomas Huth return; 1232fcf5ef2aSThomas Huth case 0xc100: /* mov.w R0,@(disp,GBR) */ 1233fcf5ef2aSThomas Huth { 1234fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 1235fcf5ef2aSThomas Huth tcg_gen_addi_i32(addr, cpu_gbr, B7_0 * 2); 1236fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(REG(0), addr, ctx->memidx, MO_TEUW); 1237fcf5ef2aSThomas Huth tcg_temp_free(addr); 1238fcf5ef2aSThomas Huth } 1239fcf5ef2aSThomas Huth return; 1240fcf5ef2aSThomas Huth case 0xc200: /* mov.l R0,@(disp,GBR) */ 1241fcf5ef2aSThomas Huth { 1242fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 1243fcf5ef2aSThomas Huth tcg_gen_addi_i32(addr, cpu_gbr, B7_0 * 4); 1244fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(REG(0), addr, ctx->memidx, MO_TEUL); 1245fcf5ef2aSThomas Huth tcg_temp_free(addr); 1246fcf5ef2aSThomas Huth } 1247fcf5ef2aSThomas Huth return; 1248fcf5ef2aSThomas Huth case 0x8000: /* mov.b R0,@(disp,Rn) */ 1249fcf5ef2aSThomas Huth { 1250fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 1251fcf5ef2aSThomas Huth tcg_gen_addi_i32(addr, REG(B7_4), B3_0); 1252fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(REG(0), addr, ctx->memidx, MO_UB); 1253fcf5ef2aSThomas Huth tcg_temp_free(addr); 1254fcf5ef2aSThomas Huth } 1255fcf5ef2aSThomas Huth return; 1256fcf5ef2aSThomas Huth case 0x8100: /* mov.w R0,@(disp,Rn) */ 1257fcf5ef2aSThomas Huth { 1258fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 1259fcf5ef2aSThomas Huth tcg_gen_addi_i32(addr, REG(B7_4), B3_0 * 2); 1260fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(REG(0), addr, ctx->memidx, MO_TEUW); 1261fcf5ef2aSThomas Huth tcg_temp_free(addr); 1262fcf5ef2aSThomas Huth } 1263fcf5ef2aSThomas Huth return; 1264fcf5ef2aSThomas Huth case 0x8400: /* mov.b @(disp,Rn),R0 */ 1265fcf5ef2aSThomas Huth { 1266fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 1267fcf5ef2aSThomas Huth tcg_gen_addi_i32(addr, REG(B7_4), B3_0); 1268fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(REG(0), addr, ctx->memidx, MO_SB); 1269fcf5ef2aSThomas Huth tcg_temp_free(addr); 1270fcf5ef2aSThomas Huth } 1271fcf5ef2aSThomas Huth return; 1272fcf5ef2aSThomas Huth case 0x8500: /* mov.w @(disp,Rn),R0 */ 1273fcf5ef2aSThomas Huth { 1274fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 1275fcf5ef2aSThomas Huth tcg_gen_addi_i32(addr, REG(B7_4), B3_0 * 2); 1276fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(REG(0), addr, ctx->memidx, MO_TESW); 1277fcf5ef2aSThomas Huth tcg_temp_free(addr); 1278fcf5ef2aSThomas Huth } 1279fcf5ef2aSThomas Huth return; 1280fcf5ef2aSThomas Huth case 0xc700: /* mova @(disp,PC),R0 */ 12816f1c2af6SRichard Henderson tcg_gen_movi_i32(REG(0), ((ctx->base.pc_next & 0xfffffffc) + 12826f1c2af6SRichard Henderson 4 + B7_0 * 4) & ~3); 1283fcf5ef2aSThomas Huth return; 1284fcf5ef2aSThomas Huth case 0xcb00: /* or #imm,R0 */ 1285fcf5ef2aSThomas Huth tcg_gen_ori_i32(REG(0), REG(0), B7_0); 1286fcf5ef2aSThomas Huth return; 1287fcf5ef2aSThomas Huth case 0xcf00: /* or.b #imm,@(R0,GBR) */ 1288fcf5ef2aSThomas Huth { 1289fcf5ef2aSThomas Huth TCGv addr, val; 1290fcf5ef2aSThomas Huth addr = tcg_temp_new(); 1291fcf5ef2aSThomas Huth tcg_gen_add_i32(addr, REG(0), cpu_gbr); 1292fcf5ef2aSThomas Huth val = tcg_temp_new(); 1293fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(val, addr, ctx->memidx, MO_UB); 1294fcf5ef2aSThomas Huth tcg_gen_ori_i32(val, val, B7_0); 1295fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(val, addr, ctx->memidx, MO_UB); 1296fcf5ef2aSThomas Huth tcg_temp_free(val); 1297fcf5ef2aSThomas Huth tcg_temp_free(addr); 1298fcf5ef2aSThomas Huth } 1299fcf5ef2aSThomas Huth return; 1300fcf5ef2aSThomas Huth case 0xc300: /* trapa #imm */ 1301fcf5ef2aSThomas Huth { 1302fcf5ef2aSThomas Huth TCGv imm; 1303fcf5ef2aSThomas Huth CHECK_NOT_DELAY_SLOT 1304ac9707eaSAurelien Jarno gen_save_cpu_state(ctx, true); 1305fcf5ef2aSThomas Huth imm = tcg_const_i32(B7_0); 1306fcf5ef2aSThomas Huth gen_helper_trapa(cpu_env, imm); 1307fcf5ef2aSThomas Huth tcg_temp_free(imm); 13086f1c2af6SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 1309fcf5ef2aSThomas Huth } 1310fcf5ef2aSThomas Huth return; 1311fcf5ef2aSThomas Huth case 0xc800: /* tst #imm,R0 */ 1312fcf5ef2aSThomas Huth { 1313fcf5ef2aSThomas Huth TCGv val = tcg_temp_new(); 1314fcf5ef2aSThomas Huth tcg_gen_andi_i32(val, REG(0), B7_0); 1315fcf5ef2aSThomas Huth tcg_gen_setcondi_i32(TCG_COND_EQ, cpu_sr_t, val, 0); 1316fcf5ef2aSThomas Huth tcg_temp_free(val); 1317fcf5ef2aSThomas Huth } 1318fcf5ef2aSThomas Huth return; 1319fcf5ef2aSThomas Huth case 0xcc00: /* tst.b #imm,@(R0,GBR) */ 1320fcf5ef2aSThomas Huth { 1321fcf5ef2aSThomas Huth TCGv val = tcg_temp_new(); 1322fcf5ef2aSThomas Huth tcg_gen_add_i32(val, REG(0), cpu_gbr); 1323fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(val, val, ctx->memidx, MO_UB); 1324fcf5ef2aSThomas Huth tcg_gen_andi_i32(val, val, B7_0); 1325fcf5ef2aSThomas Huth tcg_gen_setcondi_i32(TCG_COND_EQ, cpu_sr_t, val, 0); 1326fcf5ef2aSThomas Huth tcg_temp_free(val); 1327fcf5ef2aSThomas Huth } 1328fcf5ef2aSThomas Huth return; 1329fcf5ef2aSThomas Huth case 0xca00: /* xor #imm,R0 */ 1330fcf5ef2aSThomas Huth tcg_gen_xori_i32(REG(0), REG(0), B7_0); 1331fcf5ef2aSThomas Huth return; 1332fcf5ef2aSThomas Huth case 0xce00: /* xor.b #imm,@(R0,GBR) */ 1333fcf5ef2aSThomas Huth { 1334fcf5ef2aSThomas Huth TCGv addr, val; 1335fcf5ef2aSThomas Huth addr = tcg_temp_new(); 1336fcf5ef2aSThomas Huth tcg_gen_add_i32(addr, REG(0), cpu_gbr); 1337fcf5ef2aSThomas Huth val = tcg_temp_new(); 1338fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(val, addr, ctx->memidx, MO_UB); 1339fcf5ef2aSThomas Huth tcg_gen_xori_i32(val, val, B7_0); 1340fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(val, addr, ctx->memidx, MO_UB); 1341fcf5ef2aSThomas Huth tcg_temp_free(val); 1342fcf5ef2aSThomas Huth tcg_temp_free(addr); 1343fcf5ef2aSThomas Huth } 1344fcf5ef2aSThomas Huth return; 1345fcf5ef2aSThomas Huth } 1346fcf5ef2aSThomas Huth 1347fcf5ef2aSThomas Huth switch (ctx->opcode & 0xf08f) { 1348fcf5ef2aSThomas Huth case 0x408e: /* ldc Rm,Rn_BANK */ 1349fcf5ef2aSThomas Huth CHECK_PRIVILEGED 1350fcf5ef2aSThomas Huth tcg_gen_mov_i32(ALTREG(B6_4), REG(B11_8)); 1351fcf5ef2aSThomas Huth return; 1352fcf5ef2aSThomas Huth case 0x4087: /* ldc.l @Rm+,Rn_BANK */ 1353fcf5ef2aSThomas Huth CHECK_PRIVILEGED 1354fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(ALTREG(B6_4), REG(B11_8), ctx->memidx, MO_TESL); 1355fcf5ef2aSThomas Huth tcg_gen_addi_i32(REG(B11_8), REG(B11_8), 4); 1356fcf5ef2aSThomas Huth return; 1357fcf5ef2aSThomas Huth case 0x0082: /* stc Rm_BANK,Rn */ 1358fcf5ef2aSThomas Huth CHECK_PRIVILEGED 1359fcf5ef2aSThomas Huth tcg_gen_mov_i32(REG(B11_8), ALTREG(B6_4)); 1360fcf5ef2aSThomas Huth return; 1361fcf5ef2aSThomas Huth case 0x4083: /* stc.l Rm_BANK,@-Rn */ 1362fcf5ef2aSThomas Huth CHECK_PRIVILEGED 1363fcf5ef2aSThomas Huth { 1364fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 1365fcf5ef2aSThomas Huth tcg_gen_subi_i32(addr, REG(B11_8), 4); 1366fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(ALTREG(B6_4), addr, ctx->memidx, MO_TEUL); 1367fcf5ef2aSThomas Huth tcg_gen_mov_i32(REG(B11_8), addr); 1368fcf5ef2aSThomas Huth tcg_temp_free(addr); 1369fcf5ef2aSThomas Huth } 1370fcf5ef2aSThomas Huth return; 1371fcf5ef2aSThomas Huth } 1372fcf5ef2aSThomas Huth 1373fcf5ef2aSThomas Huth switch (ctx->opcode & 0xf0ff) { 1374fcf5ef2aSThomas Huth case 0x0023: /* braf Rn */ 1375fcf5ef2aSThomas Huth CHECK_NOT_DELAY_SLOT 13766f1c2af6SRichard Henderson tcg_gen_addi_i32(cpu_delayed_pc, REG(B11_8), ctx->base.pc_next + 4); 1377a6215749SAurelien Jarno ctx->envflags |= DELAY_SLOT; 1378fcf5ef2aSThomas Huth ctx->delayed_pc = (uint32_t) - 1; 1379fcf5ef2aSThomas Huth return; 1380fcf5ef2aSThomas Huth case 0x0003: /* bsrf Rn */ 1381fcf5ef2aSThomas Huth CHECK_NOT_DELAY_SLOT 13826f1c2af6SRichard Henderson tcg_gen_movi_i32(cpu_pr, ctx->base.pc_next + 4); 1383fcf5ef2aSThomas Huth tcg_gen_add_i32(cpu_delayed_pc, REG(B11_8), cpu_pr); 1384a6215749SAurelien Jarno ctx->envflags |= DELAY_SLOT; 1385fcf5ef2aSThomas Huth ctx->delayed_pc = (uint32_t) - 1; 1386fcf5ef2aSThomas Huth return; 1387fcf5ef2aSThomas Huth case 0x4015: /* cmp/pl Rn */ 1388fcf5ef2aSThomas Huth tcg_gen_setcondi_i32(TCG_COND_GT, cpu_sr_t, REG(B11_8), 0); 1389fcf5ef2aSThomas Huth return; 1390fcf5ef2aSThomas Huth case 0x4011: /* cmp/pz Rn */ 1391fcf5ef2aSThomas Huth tcg_gen_setcondi_i32(TCG_COND_GE, cpu_sr_t, REG(B11_8), 0); 1392fcf5ef2aSThomas Huth return; 1393fcf5ef2aSThomas Huth case 0x4010: /* dt Rn */ 1394fcf5ef2aSThomas Huth tcg_gen_subi_i32(REG(B11_8), REG(B11_8), 1); 1395fcf5ef2aSThomas Huth tcg_gen_setcondi_i32(TCG_COND_EQ, cpu_sr_t, REG(B11_8), 0); 1396fcf5ef2aSThomas Huth return; 1397fcf5ef2aSThomas Huth case 0x402b: /* jmp @Rn */ 1398fcf5ef2aSThomas Huth CHECK_NOT_DELAY_SLOT 1399fcf5ef2aSThomas Huth tcg_gen_mov_i32(cpu_delayed_pc, REG(B11_8)); 1400a6215749SAurelien Jarno ctx->envflags |= DELAY_SLOT; 1401fcf5ef2aSThomas Huth ctx->delayed_pc = (uint32_t) - 1; 1402fcf5ef2aSThomas Huth return; 1403fcf5ef2aSThomas Huth case 0x400b: /* jsr @Rn */ 1404fcf5ef2aSThomas Huth CHECK_NOT_DELAY_SLOT 14056f1c2af6SRichard Henderson tcg_gen_movi_i32(cpu_pr, ctx->base.pc_next + 4); 1406fcf5ef2aSThomas Huth tcg_gen_mov_i32(cpu_delayed_pc, REG(B11_8)); 1407a6215749SAurelien Jarno ctx->envflags |= DELAY_SLOT; 1408fcf5ef2aSThomas Huth ctx->delayed_pc = (uint32_t) - 1; 1409fcf5ef2aSThomas Huth return; 1410fcf5ef2aSThomas Huth case 0x400e: /* ldc Rm,SR */ 1411fcf5ef2aSThomas Huth CHECK_PRIVILEGED 1412fcf5ef2aSThomas Huth { 1413fcf5ef2aSThomas Huth TCGv val = tcg_temp_new(); 1414fcf5ef2aSThomas Huth tcg_gen_andi_i32(val, REG(B11_8), 0x700083f3); 1415fcf5ef2aSThomas Huth gen_write_sr(val); 1416fcf5ef2aSThomas Huth tcg_temp_free(val); 14176f1c2af6SRichard Henderson ctx->base.is_jmp = DISAS_STOP; 1418fcf5ef2aSThomas Huth } 1419fcf5ef2aSThomas Huth return; 1420fcf5ef2aSThomas Huth case 0x4007: /* ldc.l @Rm+,SR */ 1421fcf5ef2aSThomas Huth CHECK_PRIVILEGED 1422fcf5ef2aSThomas Huth { 1423fcf5ef2aSThomas Huth TCGv val = tcg_temp_new(); 1424fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(val, REG(B11_8), ctx->memidx, MO_TESL); 1425fcf5ef2aSThomas Huth tcg_gen_andi_i32(val, val, 0x700083f3); 1426fcf5ef2aSThomas Huth gen_write_sr(val); 1427fcf5ef2aSThomas Huth tcg_temp_free(val); 1428fcf5ef2aSThomas Huth tcg_gen_addi_i32(REG(B11_8), REG(B11_8), 4); 14296f1c2af6SRichard Henderson ctx->base.is_jmp = DISAS_STOP; 1430fcf5ef2aSThomas Huth } 1431fcf5ef2aSThomas Huth return; 1432fcf5ef2aSThomas Huth case 0x0002: /* stc SR,Rn */ 1433fcf5ef2aSThomas Huth CHECK_PRIVILEGED 1434fcf5ef2aSThomas Huth gen_read_sr(REG(B11_8)); 1435fcf5ef2aSThomas Huth return; 1436fcf5ef2aSThomas Huth case 0x4003: /* stc SR,@-Rn */ 1437fcf5ef2aSThomas Huth CHECK_PRIVILEGED 1438fcf5ef2aSThomas Huth { 1439fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 1440fcf5ef2aSThomas Huth TCGv val = tcg_temp_new(); 1441fcf5ef2aSThomas Huth tcg_gen_subi_i32(addr, REG(B11_8), 4); 1442fcf5ef2aSThomas Huth gen_read_sr(val); 1443fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(val, addr, ctx->memidx, MO_TEUL); 1444fcf5ef2aSThomas Huth tcg_gen_mov_i32(REG(B11_8), addr); 1445fcf5ef2aSThomas Huth tcg_temp_free(val); 1446fcf5ef2aSThomas Huth tcg_temp_free(addr); 1447fcf5ef2aSThomas Huth } 1448fcf5ef2aSThomas Huth return; 1449fcf5ef2aSThomas Huth #define LD(reg,ldnum,ldpnum,prechk) \ 1450fcf5ef2aSThomas Huth case ldnum: \ 1451fcf5ef2aSThomas Huth prechk \ 1452fcf5ef2aSThomas Huth tcg_gen_mov_i32 (cpu_##reg, REG(B11_8)); \ 1453fcf5ef2aSThomas Huth return; \ 1454fcf5ef2aSThomas Huth case ldpnum: \ 1455fcf5ef2aSThomas Huth prechk \ 1456fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(cpu_##reg, REG(B11_8), ctx->memidx, MO_TESL); \ 1457fcf5ef2aSThomas Huth tcg_gen_addi_i32(REG(B11_8), REG(B11_8), 4); \ 1458fcf5ef2aSThomas Huth return; 1459fcf5ef2aSThomas Huth #define ST(reg,stnum,stpnum,prechk) \ 1460fcf5ef2aSThomas Huth case stnum: \ 1461fcf5ef2aSThomas Huth prechk \ 1462fcf5ef2aSThomas Huth tcg_gen_mov_i32 (REG(B11_8), cpu_##reg); \ 1463fcf5ef2aSThomas Huth return; \ 1464fcf5ef2aSThomas Huth case stpnum: \ 1465fcf5ef2aSThomas Huth prechk \ 1466fcf5ef2aSThomas Huth { \ 1467fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); \ 1468fcf5ef2aSThomas Huth tcg_gen_subi_i32(addr, REG(B11_8), 4); \ 1469fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(cpu_##reg, addr, ctx->memidx, MO_TEUL); \ 1470fcf5ef2aSThomas Huth tcg_gen_mov_i32(REG(B11_8), addr); \ 1471fcf5ef2aSThomas Huth tcg_temp_free(addr); \ 1472fcf5ef2aSThomas Huth } \ 1473fcf5ef2aSThomas Huth return; 1474fcf5ef2aSThomas Huth #define LDST(reg,ldnum,ldpnum,stnum,stpnum,prechk) \ 1475fcf5ef2aSThomas Huth LD(reg,ldnum,ldpnum,prechk) \ 1476fcf5ef2aSThomas Huth ST(reg,stnum,stpnum,prechk) 1477fcf5ef2aSThomas Huth LDST(gbr, 0x401e, 0x4017, 0x0012, 0x4013, {}) 1478fcf5ef2aSThomas Huth LDST(vbr, 0x402e, 0x4027, 0x0022, 0x4023, CHECK_PRIVILEGED) 1479fcf5ef2aSThomas Huth LDST(ssr, 0x403e, 0x4037, 0x0032, 0x4033, CHECK_PRIVILEGED) 1480fcf5ef2aSThomas Huth LDST(spc, 0x404e, 0x4047, 0x0042, 0x4043, CHECK_PRIVILEGED) 1481fcf5ef2aSThomas Huth ST(sgr, 0x003a, 0x4032, CHECK_PRIVILEGED) 1482ccae24d4SRichard Henderson LD(sgr, 0x403a, 0x4036, CHECK_PRIVILEGED CHECK_SH4A) 1483fcf5ef2aSThomas Huth LDST(dbr, 0x40fa, 0x40f6, 0x00fa, 0x40f2, CHECK_PRIVILEGED) 1484fcf5ef2aSThomas Huth LDST(mach, 0x400a, 0x4006, 0x000a, 0x4002, {}) 1485fcf5ef2aSThomas Huth LDST(macl, 0x401a, 0x4016, 0x001a, 0x4012, {}) 1486fcf5ef2aSThomas Huth LDST(pr, 0x402a, 0x4026, 0x002a, 0x4022, {}) 1487fcf5ef2aSThomas Huth LDST(fpul, 0x405a, 0x4056, 0x005a, 0x4052, {CHECK_FPU_ENABLED}) 1488fcf5ef2aSThomas Huth case 0x406a: /* lds Rm,FPSCR */ 1489fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1490fcf5ef2aSThomas Huth gen_helper_ld_fpscr(cpu_env, REG(B11_8)); 14916f1c2af6SRichard Henderson ctx->base.is_jmp = DISAS_STOP; 1492fcf5ef2aSThomas Huth return; 1493fcf5ef2aSThomas Huth case 0x4066: /* lds.l @Rm+,FPSCR */ 1494fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1495fcf5ef2aSThomas Huth { 1496fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 1497fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(addr, REG(B11_8), ctx->memidx, MO_TESL); 1498fcf5ef2aSThomas Huth tcg_gen_addi_i32(REG(B11_8), REG(B11_8), 4); 1499fcf5ef2aSThomas Huth gen_helper_ld_fpscr(cpu_env, addr); 1500fcf5ef2aSThomas Huth tcg_temp_free(addr); 15016f1c2af6SRichard Henderson ctx->base.is_jmp = DISAS_STOP; 1502fcf5ef2aSThomas Huth } 1503fcf5ef2aSThomas Huth return; 1504fcf5ef2aSThomas Huth case 0x006a: /* sts FPSCR,Rn */ 1505fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1506fcf5ef2aSThomas Huth tcg_gen_andi_i32(REG(B11_8), cpu_fpscr, 0x003fffff); 1507fcf5ef2aSThomas Huth return; 1508fcf5ef2aSThomas Huth case 0x4062: /* sts FPSCR,@-Rn */ 1509fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1510fcf5ef2aSThomas Huth { 1511fcf5ef2aSThomas Huth TCGv addr, val; 1512fcf5ef2aSThomas Huth val = tcg_temp_new(); 1513fcf5ef2aSThomas Huth tcg_gen_andi_i32(val, cpu_fpscr, 0x003fffff); 1514fcf5ef2aSThomas Huth addr = tcg_temp_new(); 1515fcf5ef2aSThomas Huth tcg_gen_subi_i32(addr, REG(B11_8), 4); 1516fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(val, addr, ctx->memidx, MO_TEUL); 1517fcf5ef2aSThomas Huth tcg_gen_mov_i32(REG(B11_8), addr); 1518fcf5ef2aSThomas Huth tcg_temp_free(addr); 1519fcf5ef2aSThomas Huth tcg_temp_free(val); 1520fcf5ef2aSThomas Huth } 1521fcf5ef2aSThomas Huth return; 1522fcf5ef2aSThomas Huth case 0x00c3: /* movca.l R0,@Rm */ 1523fcf5ef2aSThomas Huth { 1524fcf5ef2aSThomas Huth TCGv val = tcg_temp_new(); 1525fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(val, REG(B11_8), ctx->memidx, MO_TEUL); 1526fcf5ef2aSThomas Huth gen_helper_movcal(cpu_env, REG(B11_8), val); 1527fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(REG(0), REG(B11_8), ctx->memidx, MO_TEUL); 1528e691e0edSPhilippe Mathieu-Daudé tcg_temp_free(val); 1529fcf5ef2aSThomas Huth } 1530fcf5ef2aSThomas Huth ctx->has_movcal = 1; 1531fcf5ef2aSThomas Huth return; 1532143021b2SAurelien Jarno case 0x40a9: /* movua.l @Rm,R0 */ 1533ccae24d4SRichard Henderson CHECK_SH4A 1534143021b2SAurelien Jarno /* Load non-boundary-aligned data */ 153534257c21SAurelien Jarno tcg_gen_qemu_ld_i32(REG(0), REG(B11_8), ctx->memidx, 153634257c21SAurelien Jarno MO_TEUL | MO_UNALN); 1537fcf5ef2aSThomas Huth return; 1538143021b2SAurelien Jarno case 0x40e9: /* movua.l @Rm+,R0 */ 1539ccae24d4SRichard Henderson CHECK_SH4A 1540143021b2SAurelien Jarno /* Load non-boundary-aligned data */ 154134257c21SAurelien Jarno tcg_gen_qemu_ld_i32(REG(0), REG(B11_8), ctx->memidx, 154234257c21SAurelien Jarno MO_TEUL | MO_UNALN); 1543fcf5ef2aSThomas Huth tcg_gen_addi_i32(REG(B11_8), REG(B11_8), 4); 1544fcf5ef2aSThomas Huth return; 1545fcf5ef2aSThomas Huth case 0x0029: /* movt Rn */ 1546fcf5ef2aSThomas Huth tcg_gen_mov_i32(REG(B11_8), cpu_sr_t); 1547fcf5ef2aSThomas Huth return; 1548fcf5ef2aSThomas Huth case 0x0073: 1549fcf5ef2aSThomas Huth /* MOVCO.L 1550f85da308SRichard Henderson * LDST -> T 1551f85da308SRichard Henderson * If (T == 1) R0 -> (Rn) 1552f85da308SRichard Henderson * 0 -> LDST 1553f85da308SRichard Henderson * 1554f85da308SRichard Henderson * The above description doesn't work in a parallel context. 1555f85da308SRichard Henderson * Since we currently support no smp boards, this implies user-mode. 1556f85da308SRichard Henderson * But we can still support the official mechanism while user-mode 1557f85da308SRichard Henderson * is single-threaded. */ 1558ccae24d4SRichard Henderson CHECK_SH4A 1559ccae24d4SRichard Henderson { 1560f85da308SRichard Henderson TCGLabel *fail = gen_new_label(); 1561f85da308SRichard Henderson TCGLabel *done = gen_new_label(); 1562f85da308SRichard Henderson 15636f1c2af6SRichard Henderson if ((tb_cflags(ctx->base.tb) & CF_PARALLEL)) { 1564f85da308SRichard Henderson TCGv tmp; 1565f85da308SRichard Henderson 1566f85da308SRichard Henderson tcg_gen_brcond_i32(TCG_COND_NE, REG(B11_8), 1567f85da308SRichard Henderson cpu_lock_addr, fail); 1568f85da308SRichard Henderson tmp = tcg_temp_new(); 1569f85da308SRichard Henderson tcg_gen_atomic_cmpxchg_i32(tmp, REG(B11_8), cpu_lock_value, 1570f85da308SRichard Henderson REG(0), ctx->memidx, MO_TEUL); 1571f85da308SRichard Henderson tcg_gen_setcond_i32(TCG_COND_EQ, cpu_sr_t, tmp, cpu_lock_value); 1572f85da308SRichard Henderson tcg_temp_free(tmp); 1573f85da308SRichard Henderson } else { 1574f85da308SRichard Henderson tcg_gen_brcondi_i32(TCG_COND_EQ, cpu_lock_addr, -1, fail); 1575fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(REG(0), REG(B11_8), ctx->memidx, MO_TEUL); 1576f85da308SRichard Henderson tcg_gen_movi_i32(cpu_sr_t, 1); 1577ccae24d4SRichard Henderson } 1578f85da308SRichard Henderson tcg_gen_br(done); 1579f85da308SRichard Henderson 1580f85da308SRichard Henderson gen_set_label(fail); 1581f85da308SRichard Henderson tcg_gen_movi_i32(cpu_sr_t, 0); 1582f85da308SRichard Henderson 1583f85da308SRichard Henderson gen_set_label(done); 1584f85da308SRichard Henderson tcg_gen_movi_i32(cpu_lock_addr, -1); 1585f85da308SRichard Henderson } 1586f85da308SRichard Henderson return; 1587fcf5ef2aSThomas Huth case 0x0063: 1588fcf5ef2aSThomas Huth /* MOVLI.L @Rm,R0 1589f85da308SRichard Henderson * 1 -> LDST 1590f85da308SRichard Henderson * (Rm) -> R0 1591f85da308SRichard Henderson * When interrupt/exception 1592f85da308SRichard Henderson * occurred 0 -> LDST 1593f85da308SRichard Henderson * 1594f85da308SRichard Henderson * In a parallel context, we must also save the loaded value 1595f85da308SRichard Henderson * for use with the cmpxchg that we'll use with movco.l. */ 1596ccae24d4SRichard Henderson CHECK_SH4A 15976f1c2af6SRichard Henderson if ((tb_cflags(ctx->base.tb) & CF_PARALLEL)) { 1598f85da308SRichard Henderson TCGv tmp = tcg_temp_new(); 1599f85da308SRichard Henderson tcg_gen_mov_i32(tmp, REG(B11_8)); 1600fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(REG(0), REG(B11_8), ctx->memidx, MO_TESL); 1601f85da308SRichard Henderson tcg_gen_mov_i32(cpu_lock_value, REG(0)); 1602f85da308SRichard Henderson tcg_gen_mov_i32(cpu_lock_addr, tmp); 1603f85da308SRichard Henderson tcg_temp_free(tmp); 1604f85da308SRichard Henderson } else { 1605f85da308SRichard Henderson tcg_gen_qemu_ld_i32(REG(0), REG(B11_8), ctx->memidx, MO_TESL); 1606f85da308SRichard Henderson tcg_gen_movi_i32(cpu_lock_addr, 0); 1607f85da308SRichard Henderson } 1608fcf5ef2aSThomas Huth return; 1609fcf5ef2aSThomas Huth case 0x0093: /* ocbi @Rn */ 1610fcf5ef2aSThomas Huth { 1611fcf5ef2aSThomas Huth gen_helper_ocbi(cpu_env, REG(B11_8)); 1612fcf5ef2aSThomas Huth } 1613fcf5ef2aSThomas Huth return; 1614fcf5ef2aSThomas Huth case 0x00a3: /* ocbp @Rn */ 1615fcf5ef2aSThomas Huth case 0x00b3: /* ocbwb @Rn */ 1616fcf5ef2aSThomas Huth /* These instructions are supposed to do nothing in case of 1617fcf5ef2aSThomas Huth a cache miss. Given that we only partially emulate caches 1618fcf5ef2aSThomas Huth it is safe to simply ignore them. */ 1619fcf5ef2aSThomas Huth return; 1620fcf5ef2aSThomas Huth case 0x0083: /* pref @Rn */ 1621fcf5ef2aSThomas Huth return; 1622fcf5ef2aSThomas Huth case 0x00d3: /* prefi @Rn */ 1623ccae24d4SRichard Henderson CHECK_SH4A 1624fcf5ef2aSThomas Huth return; 1625fcf5ef2aSThomas Huth case 0x00e3: /* icbi @Rn */ 1626ccae24d4SRichard Henderson CHECK_SH4A 1627fcf5ef2aSThomas Huth return; 1628fcf5ef2aSThomas Huth case 0x00ab: /* synco */ 1629ccae24d4SRichard Henderson CHECK_SH4A 1630aa351317SAurelien Jarno tcg_gen_mb(TCG_MO_ALL | TCG_BAR_SC); 1631fcf5ef2aSThomas Huth return; 1632fcf5ef2aSThomas Huth case 0x4024: /* rotcl Rn */ 1633fcf5ef2aSThomas Huth { 1634fcf5ef2aSThomas Huth TCGv tmp = tcg_temp_new(); 1635fcf5ef2aSThomas Huth tcg_gen_mov_i32(tmp, cpu_sr_t); 1636fcf5ef2aSThomas Huth tcg_gen_shri_i32(cpu_sr_t, REG(B11_8), 31); 1637fcf5ef2aSThomas Huth tcg_gen_shli_i32(REG(B11_8), REG(B11_8), 1); 1638fcf5ef2aSThomas Huth tcg_gen_or_i32(REG(B11_8), REG(B11_8), tmp); 1639fcf5ef2aSThomas Huth tcg_temp_free(tmp); 1640fcf5ef2aSThomas Huth } 1641fcf5ef2aSThomas Huth return; 1642fcf5ef2aSThomas Huth case 0x4025: /* rotcr Rn */ 1643fcf5ef2aSThomas Huth { 1644fcf5ef2aSThomas Huth TCGv tmp = tcg_temp_new(); 1645fcf5ef2aSThomas Huth tcg_gen_shli_i32(tmp, cpu_sr_t, 31); 1646fcf5ef2aSThomas Huth tcg_gen_andi_i32(cpu_sr_t, REG(B11_8), 1); 1647fcf5ef2aSThomas Huth tcg_gen_shri_i32(REG(B11_8), REG(B11_8), 1); 1648fcf5ef2aSThomas Huth tcg_gen_or_i32(REG(B11_8), REG(B11_8), tmp); 1649fcf5ef2aSThomas Huth tcg_temp_free(tmp); 1650fcf5ef2aSThomas Huth } 1651fcf5ef2aSThomas Huth return; 1652fcf5ef2aSThomas Huth case 0x4004: /* rotl Rn */ 1653fcf5ef2aSThomas Huth tcg_gen_rotli_i32(REG(B11_8), REG(B11_8), 1); 1654fcf5ef2aSThomas Huth tcg_gen_andi_i32(cpu_sr_t, REG(B11_8), 0); 1655fcf5ef2aSThomas Huth return; 1656fcf5ef2aSThomas Huth case 0x4005: /* rotr Rn */ 1657fcf5ef2aSThomas Huth tcg_gen_andi_i32(cpu_sr_t, REG(B11_8), 0); 1658fcf5ef2aSThomas Huth tcg_gen_rotri_i32(REG(B11_8), REG(B11_8), 1); 1659fcf5ef2aSThomas Huth return; 1660fcf5ef2aSThomas Huth case 0x4000: /* shll Rn */ 1661fcf5ef2aSThomas Huth case 0x4020: /* shal Rn */ 1662fcf5ef2aSThomas Huth tcg_gen_shri_i32(cpu_sr_t, REG(B11_8), 31); 1663fcf5ef2aSThomas Huth tcg_gen_shli_i32(REG(B11_8), REG(B11_8), 1); 1664fcf5ef2aSThomas Huth return; 1665fcf5ef2aSThomas Huth case 0x4021: /* shar Rn */ 1666fcf5ef2aSThomas Huth tcg_gen_andi_i32(cpu_sr_t, REG(B11_8), 1); 1667fcf5ef2aSThomas Huth tcg_gen_sari_i32(REG(B11_8), REG(B11_8), 1); 1668fcf5ef2aSThomas Huth return; 1669fcf5ef2aSThomas Huth case 0x4001: /* shlr Rn */ 1670fcf5ef2aSThomas Huth tcg_gen_andi_i32(cpu_sr_t, REG(B11_8), 1); 1671fcf5ef2aSThomas Huth tcg_gen_shri_i32(REG(B11_8), REG(B11_8), 1); 1672fcf5ef2aSThomas Huth return; 1673fcf5ef2aSThomas Huth case 0x4008: /* shll2 Rn */ 1674fcf5ef2aSThomas Huth tcg_gen_shli_i32(REG(B11_8), REG(B11_8), 2); 1675fcf5ef2aSThomas Huth return; 1676fcf5ef2aSThomas Huth case 0x4018: /* shll8 Rn */ 1677fcf5ef2aSThomas Huth tcg_gen_shli_i32(REG(B11_8), REG(B11_8), 8); 1678fcf5ef2aSThomas Huth return; 1679fcf5ef2aSThomas Huth case 0x4028: /* shll16 Rn */ 1680fcf5ef2aSThomas Huth tcg_gen_shli_i32(REG(B11_8), REG(B11_8), 16); 1681fcf5ef2aSThomas Huth return; 1682fcf5ef2aSThomas Huth case 0x4009: /* shlr2 Rn */ 1683fcf5ef2aSThomas Huth tcg_gen_shri_i32(REG(B11_8), REG(B11_8), 2); 1684fcf5ef2aSThomas Huth return; 1685fcf5ef2aSThomas Huth case 0x4019: /* shlr8 Rn */ 1686fcf5ef2aSThomas Huth tcg_gen_shri_i32(REG(B11_8), REG(B11_8), 8); 1687fcf5ef2aSThomas Huth return; 1688fcf5ef2aSThomas Huth case 0x4029: /* shlr16 Rn */ 1689fcf5ef2aSThomas Huth tcg_gen_shri_i32(REG(B11_8), REG(B11_8), 16); 1690fcf5ef2aSThomas Huth return; 1691fcf5ef2aSThomas Huth case 0x401b: /* tas.b @Rn */ 1692fcf5ef2aSThomas Huth { 1693cb32f179SAurelien Jarno TCGv val = tcg_const_i32(0x80); 1694cb32f179SAurelien Jarno tcg_gen_atomic_fetch_or_i32(val, REG(B11_8), val, 1695cb32f179SAurelien Jarno ctx->memidx, MO_UB); 1696fcf5ef2aSThomas Huth tcg_gen_setcondi_i32(TCG_COND_EQ, cpu_sr_t, val, 0); 1697fcf5ef2aSThomas Huth tcg_temp_free(val); 1698fcf5ef2aSThomas Huth } 1699fcf5ef2aSThomas Huth return; 1700fcf5ef2aSThomas Huth case 0xf00d: /* fsts FPUL,FRn - FPSCR: Nothing */ 1701fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 17027c9f7038SRichard Henderson tcg_gen_mov_i32(FREG(B11_8), cpu_fpul); 1703fcf5ef2aSThomas Huth return; 1704fcf5ef2aSThomas Huth case 0xf01d: /* flds FRm,FPUL - FPSCR: Nothing */ 1705fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 17067c9f7038SRichard Henderson tcg_gen_mov_i32(cpu_fpul, FREG(B11_8)); 1707fcf5ef2aSThomas Huth return; 1708fcf5ef2aSThomas Huth case 0xf02d: /* float FPUL,FRn/DRn - FPSCR: R[PR,Enable.I]/W[Cause,Flag] */ 1709fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1710a6215749SAurelien Jarno if (ctx->tbflags & FPSCR_PR) { 1711fcf5ef2aSThomas Huth TCGv_i64 fp; 171293dc9c89SRichard Henderson if (ctx->opcode & 0x0100) { 171393dc9c89SRichard Henderson goto do_illegal; 171493dc9c89SRichard Henderson } 1715fcf5ef2aSThomas Huth fp = tcg_temp_new_i64(); 1716fcf5ef2aSThomas Huth gen_helper_float_DT(fp, cpu_env, cpu_fpul); 17171e0b21d8SRichard Henderson gen_store_fpr64(ctx, fp, B11_8); 1718fcf5ef2aSThomas Huth tcg_temp_free_i64(fp); 1719fcf5ef2aSThomas Huth } 1720fcf5ef2aSThomas Huth else { 17217c9f7038SRichard Henderson gen_helper_float_FT(FREG(B11_8), cpu_env, cpu_fpul); 1722fcf5ef2aSThomas Huth } 1723fcf5ef2aSThomas Huth return; 1724fcf5ef2aSThomas Huth case 0xf03d: /* ftrc FRm/DRm,FPUL - FPSCR: R[PR,Enable.V]/W[Cause,Flag] */ 1725fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1726a6215749SAurelien Jarno if (ctx->tbflags & FPSCR_PR) { 1727fcf5ef2aSThomas Huth TCGv_i64 fp; 172893dc9c89SRichard Henderson if (ctx->opcode & 0x0100) { 172993dc9c89SRichard Henderson goto do_illegal; 173093dc9c89SRichard Henderson } 1731fcf5ef2aSThomas Huth fp = tcg_temp_new_i64(); 17321e0b21d8SRichard Henderson gen_load_fpr64(ctx, fp, B11_8); 1733fcf5ef2aSThomas Huth gen_helper_ftrc_DT(cpu_fpul, cpu_env, fp); 1734fcf5ef2aSThomas Huth tcg_temp_free_i64(fp); 1735fcf5ef2aSThomas Huth } 1736fcf5ef2aSThomas Huth else { 17377c9f7038SRichard Henderson gen_helper_ftrc_FT(cpu_fpul, cpu_env, FREG(B11_8)); 1738fcf5ef2aSThomas Huth } 1739fcf5ef2aSThomas Huth return; 1740fcf5ef2aSThomas Huth case 0xf04d: /* fneg FRn/DRn - FPSCR: Nothing */ 1741fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 17427c9f7038SRichard Henderson tcg_gen_xori_i32(FREG(B11_8), FREG(B11_8), 0x80000000); 1743fcf5ef2aSThomas Huth return; 174457f5c1b0SAurelien Jarno case 0xf05d: /* fabs FRn/DRn - FPCSR: Nothing */ 1745fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 17467c9f7038SRichard Henderson tcg_gen_andi_i32(FREG(B11_8), FREG(B11_8), 0x7fffffff); 1747fcf5ef2aSThomas Huth return; 1748fcf5ef2aSThomas Huth case 0xf06d: /* fsqrt FRn */ 1749fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1750a6215749SAurelien Jarno if (ctx->tbflags & FPSCR_PR) { 175193dc9c89SRichard Henderson if (ctx->opcode & 0x0100) { 175293dc9c89SRichard Henderson goto do_illegal; 175393dc9c89SRichard Henderson } 1754fcf5ef2aSThomas Huth TCGv_i64 fp = tcg_temp_new_i64(); 17551e0b21d8SRichard Henderson gen_load_fpr64(ctx, fp, B11_8); 1756fcf5ef2aSThomas Huth gen_helper_fsqrt_DT(fp, cpu_env, fp); 17571e0b21d8SRichard Henderson gen_store_fpr64(ctx, fp, B11_8); 1758fcf5ef2aSThomas Huth tcg_temp_free_i64(fp); 1759fcf5ef2aSThomas Huth } else { 17607c9f7038SRichard Henderson gen_helper_fsqrt_FT(FREG(B11_8), cpu_env, FREG(B11_8)); 1761fcf5ef2aSThomas Huth } 1762fcf5ef2aSThomas Huth return; 1763fcf5ef2aSThomas Huth case 0xf07d: /* fsrra FRn */ 1764fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 176511b7aa23SRichard Henderson CHECK_FPSCR_PR_0 176611b7aa23SRichard Henderson gen_helper_fsrra_FT(FREG(B11_8), cpu_env, FREG(B11_8)); 1767fcf5ef2aSThomas Huth break; 1768fcf5ef2aSThomas Huth case 0xf08d: /* fldi0 FRn - FPSCR: R[PR] */ 1769fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 17707e9f7ca8SRichard Henderson CHECK_FPSCR_PR_0 17717c9f7038SRichard Henderson tcg_gen_movi_i32(FREG(B11_8), 0); 1772fcf5ef2aSThomas Huth return; 1773fcf5ef2aSThomas Huth case 0xf09d: /* fldi1 FRn - FPSCR: R[PR] */ 1774fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 17757e9f7ca8SRichard Henderson CHECK_FPSCR_PR_0 17767c9f7038SRichard Henderson tcg_gen_movi_i32(FREG(B11_8), 0x3f800000); 1777fcf5ef2aSThomas Huth return; 1778fcf5ef2aSThomas Huth case 0xf0ad: /* fcnvsd FPUL,DRn */ 1779fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1780fcf5ef2aSThomas Huth { 1781fcf5ef2aSThomas Huth TCGv_i64 fp = tcg_temp_new_i64(); 1782fcf5ef2aSThomas Huth gen_helper_fcnvsd_FT_DT(fp, cpu_env, cpu_fpul); 17831e0b21d8SRichard Henderson gen_store_fpr64(ctx, fp, B11_8); 1784fcf5ef2aSThomas Huth tcg_temp_free_i64(fp); 1785fcf5ef2aSThomas Huth } 1786fcf5ef2aSThomas Huth return; 1787fcf5ef2aSThomas Huth case 0xf0bd: /* fcnvds DRn,FPUL */ 1788fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1789fcf5ef2aSThomas Huth { 1790fcf5ef2aSThomas Huth TCGv_i64 fp = tcg_temp_new_i64(); 17911e0b21d8SRichard Henderson gen_load_fpr64(ctx, fp, B11_8); 1792fcf5ef2aSThomas Huth gen_helper_fcnvds_DT_FT(cpu_fpul, cpu_env, fp); 1793fcf5ef2aSThomas Huth tcg_temp_free_i64(fp); 1794fcf5ef2aSThomas Huth } 1795fcf5ef2aSThomas Huth return; 1796fcf5ef2aSThomas Huth case 0xf0ed: /* fipr FVm,FVn */ 1797fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 17987e9f7ca8SRichard Henderson CHECK_FPSCR_PR_1 17997e9f7ca8SRichard Henderson { 18007e9f7ca8SRichard Henderson TCGv m = tcg_const_i32((ctx->opcode >> 8) & 3); 18017e9f7ca8SRichard Henderson TCGv n = tcg_const_i32((ctx->opcode >> 10) & 3); 1802fcf5ef2aSThomas Huth gen_helper_fipr(cpu_env, m, n); 1803fcf5ef2aSThomas Huth tcg_temp_free(m); 1804fcf5ef2aSThomas Huth tcg_temp_free(n); 1805fcf5ef2aSThomas Huth return; 1806fcf5ef2aSThomas Huth } 1807fcf5ef2aSThomas Huth break; 1808fcf5ef2aSThomas Huth case 0xf0fd: /* ftrv XMTRX,FVn */ 1809fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 18107e9f7ca8SRichard Henderson CHECK_FPSCR_PR_1 18117e9f7ca8SRichard Henderson { 18127e9f7ca8SRichard Henderson if ((ctx->opcode & 0x0300) != 0x0100) { 18137e9f7ca8SRichard Henderson goto do_illegal; 18147e9f7ca8SRichard Henderson } 18157e9f7ca8SRichard Henderson TCGv n = tcg_const_i32((ctx->opcode >> 10) & 3); 1816fcf5ef2aSThomas Huth gen_helper_ftrv(cpu_env, n); 1817fcf5ef2aSThomas Huth tcg_temp_free(n); 1818fcf5ef2aSThomas Huth return; 1819fcf5ef2aSThomas Huth } 1820fcf5ef2aSThomas Huth break; 1821fcf5ef2aSThomas Huth } 1822fcf5ef2aSThomas Huth #if 0 1823fcf5ef2aSThomas Huth fprintf(stderr, "unknown instruction 0x%04x at pc 0x%08x\n", 18246f1c2af6SRichard Henderson ctx->opcode, ctx->base.pc_next); 1825fcf5ef2aSThomas Huth fflush(stderr); 1826fcf5ef2aSThomas Huth #endif 18276b98213dSRichard Henderson do_illegal: 18289a562ae7SAurelien Jarno if (ctx->envflags & DELAY_SLOT_MASK) { 1829dec16c6eSRichard Henderson do_illegal_slot: 1830dec16c6eSRichard Henderson gen_save_cpu_state(ctx, true); 1831fcf5ef2aSThomas Huth gen_helper_raise_slot_illegal_instruction(cpu_env); 1832fcf5ef2aSThomas Huth } else { 1833dec16c6eSRichard Henderson gen_save_cpu_state(ctx, true); 1834fcf5ef2aSThomas Huth gen_helper_raise_illegal_instruction(cpu_env); 1835fcf5ef2aSThomas Huth } 18366f1c2af6SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 1837dec4f042SRichard Henderson return; 1838dec4f042SRichard Henderson 1839dec4f042SRichard Henderson do_fpu_disabled: 1840dec4f042SRichard Henderson gen_save_cpu_state(ctx, true); 1841dec4f042SRichard Henderson if (ctx->envflags & DELAY_SLOT_MASK) { 1842dec4f042SRichard Henderson gen_helper_raise_slot_fpu_disable(cpu_env); 1843dec4f042SRichard Henderson } else { 1844dec4f042SRichard Henderson gen_helper_raise_fpu_disable(cpu_env); 1845dec4f042SRichard Henderson } 18466f1c2af6SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 1847dec4f042SRichard Henderson return; 1848fcf5ef2aSThomas Huth } 1849fcf5ef2aSThomas Huth 1850fcf5ef2aSThomas Huth static void decode_opc(DisasContext * ctx) 1851fcf5ef2aSThomas Huth { 1852a6215749SAurelien Jarno uint32_t old_flags = ctx->envflags; 1853fcf5ef2aSThomas Huth 1854fcf5ef2aSThomas Huth _decode_opc(ctx); 1855fcf5ef2aSThomas Huth 18569a562ae7SAurelien Jarno if (old_flags & DELAY_SLOT_MASK) { 1857fcf5ef2aSThomas Huth /* go out of the delay slot */ 18589a562ae7SAurelien Jarno ctx->envflags &= ~DELAY_SLOT_MASK; 18594bfa602bSRichard Henderson 18604bfa602bSRichard Henderson /* When in an exclusive region, we must continue to the end 18614bfa602bSRichard Henderson for conditional branches. */ 18624bfa602bSRichard Henderson if (ctx->tbflags & GUSA_EXCLUSIVE 18634bfa602bSRichard Henderson && old_flags & DELAY_SLOT_CONDITIONAL) { 18644bfa602bSRichard Henderson gen_delayed_conditional_jump(ctx); 18654bfa602bSRichard Henderson return; 18664bfa602bSRichard Henderson } 18674bfa602bSRichard Henderson /* Otherwise this is probably an invalid gUSA region. 18684bfa602bSRichard Henderson Drop the GUSA bits so the next TB doesn't see them. */ 18694bfa602bSRichard Henderson ctx->envflags &= ~GUSA_MASK; 18704bfa602bSRichard Henderson 1871ac9707eaSAurelien Jarno tcg_gen_movi_i32(cpu_flags, ctx->envflags); 1872fcf5ef2aSThomas Huth if (old_flags & DELAY_SLOT_CONDITIONAL) { 1873fcf5ef2aSThomas Huth gen_delayed_conditional_jump(ctx); 1874be53081aSAurelien Jarno } else { 1875fcf5ef2aSThomas Huth gen_jump(ctx); 1876fcf5ef2aSThomas Huth } 18774bfa602bSRichard Henderson } 18784bfa602bSRichard Henderson } 1879fcf5ef2aSThomas Huth 18804bfa602bSRichard Henderson #ifdef CONFIG_USER_ONLY 18814bfa602bSRichard Henderson /* For uniprocessors, SH4 uses optimistic restartable atomic sequences. 18824bfa602bSRichard Henderson Upon an interrupt, a real kernel would simply notice magic values in 18834bfa602bSRichard Henderson the registers and reset the PC to the start of the sequence. 18844bfa602bSRichard Henderson 18854bfa602bSRichard Henderson For QEMU, we cannot do this in quite the same way. Instead, we notice 18864bfa602bSRichard Henderson the normal start of such a sequence (mov #-x,r15). While we can handle 18874bfa602bSRichard Henderson any sequence via cpu_exec_step_atomic, we can recognize the "normal" 18884bfa602bSRichard Henderson sequences and transform them into atomic operations as seen by the host. 18894bfa602bSRichard Henderson */ 1890be0e3d7aSRichard Henderson static void decode_gusa(DisasContext *ctx, CPUSH4State *env) 18914bfa602bSRichard Henderson { 1892d6a6cffdSRichard Henderson uint16_t insns[5]; 1893d6a6cffdSRichard Henderson int ld_adr, ld_dst, ld_mop; 1894d6a6cffdSRichard Henderson int op_dst, op_src, op_opc; 1895d6a6cffdSRichard Henderson int mv_src, mt_dst, st_src, st_mop; 1896d6a6cffdSRichard Henderson TCGv op_arg; 18976f1c2af6SRichard Henderson uint32_t pc = ctx->base.pc_next; 18986f1c2af6SRichard Henderson uint32_t pc_end = ctx->base.tb->cs_base; 18994bfa602bSRichard Henderson int max_insns = (pc_end - pc) / 2; 1900d6a6cffdSRichard Henderson int i; 19014bfa602bSRichard Henderson 1902d6a6cffdSRichard Henderson /* The state machine below will consume only a few insns. 1903d6a6cffdSRichard Henderson If there are more than that in a region, fail now. */ 1904d6a6cffdSRichard Henderson if (max_insns > ARRAY_SIZE(insns)) { 1905d6a6cffdSRichard Henderson goto fail; 1906d6a6cffdSRichard Henderson } 1907d6a6cffdSRichard Henderson 1908d6a6cffdSRichard Henderson /* Read all of the insns for the region. */ 1909d6a6cffdSRichard Henderson for (i = 0; i < max_insns; ++i) { 1910da94123fSEmilio G. Cota insns[i] = translator_lduw(env, pc + i * 2); 1911d6a6cffdSRichard Henderson } 1912d6a6cffdSRichard Henderson 1913d6a6cffdSRichard Henderson ld_adr = ld_dst = ld_mop = -1; 1914d6a6cffdSRichard Henderson mv_src = -1; 1915d6a6cffdSRichard Henderson op_dst = op_src = op_opc = -1; 1916d6a6cffdSRichard Henderson mt_dst = -1; 1917d6a6cffdSRichard Henderson st_src = st_mop = -1; 1918f764718dSRichard Henderson op_arg = NULL; 1919d6a6cffdSRichard Henderson i = 0; 1920d6a6cffdSRichard Henderson 1921d6a6cffdSRichard Henderson #define NEXT_INSN \ 1922d6a6cffdSRichard Henderson do { if (i >= max_insns) goto fail; ctx->opcode = insns[i++]; } while (0) 1923d6a6cffdSRichard Henderson 1924d6a6cffdSRichard Henderson /* 1925d6a6cffdSRichard Henderson * Expect a load to begin the region. 1926d6a6cffdSRichard Henderson */ 1927d6a6cffdSRichard Henderson NEXT_INSN; 1928d6a6cffdSRichard Henderson switch (ctx->opcode & 0xf00f) { 1929d6a6cffdSRichard Henderson case 0x6000: /* mov.b @Rm,Rn */ 1930d6a6cffdSRichard Henderson ld_mop = MO_SB; 1931d6a6cffdSRichard Henderson break; 1932d6a6cffdSRichard Henderson case 0x6001: /* mov.w @Rm,Rn */ 1933d6a6cffdSRichard Henderson ld_mop = MO_TESW; 1934d6a6cffdSRichard Henderson break; 1935d6a6cffdSRichard Henderson case 0x6002: /* mov.l @Rm,Rn */ 1936d6a6cffdSRichard Henderson ld_mop = MO_TESL; 1937d6a6cffdSRichard Henderson break; 1938d6a6cffdSRichard Henderson default: 1939d6a6cffdSRichard Henderson goto fail; 1940d6a6cffdSRichard Henderson } 1941d6a6cffdSRichard Henderson ld_adr = B7_4; 1942d6a6cffdSRichard Henderson ld_dst = B11_8; 1943d6a6cffdSRichard Henderson if (ld_adr == ld_dst) { 1944d6a6cffdSRichard Henderson goto fail; 1945d6a6cffdSRichard Henderson } 1946d6a6cffdSRichard Henderson /* Unless we see a mov, any two-operand operation must use ld_dst. */ 1947d6a6cffdSRichard Henderson op_dst = ld_dst; 1948d6a6cffdSRichard Henderson 1949d6a6cffdSRichard Henderson /* 1950d6a6cffdSRichard Henderson * Expect an optional register move. 1951d6a6cffdSRichard Henderson */ 1952d6a6cffdSRichard Henderson NEXT_INSN; 1953d6a6cffdSRichard Henderson switch (ctx->opcode & 0xf00f) { 1954d6a6cffdSRichard Henderson case 0x6003: /* mov Rm,Rn */ 195502b8e735SPhilippe Mathieu-Daudé /* 195623b5d9faSLichang Zhao * Here we want to recognize ld_dst being saved for later consumption, 195702b8e735SPhilippe Mathieu-Daudé * or for another input register being copied so that ld_dst need not 195802b8e735SPhilippe Mathieu-Daudé * be clobbered during the operation. 195902b8e735SPhilippe Mathieu-Daudé */ 1960d6a6cffdSRichard Henderson op_dst = B11_8; 1961d6a6cffdSRichard Henderson mv_src = B7_4; 1962d6a6cffdSRichard Henderson if (op_dst == ld_dst) { 1963d6a6cffdSRichard Henderson /* Overwriting the load output. */ 1964d6a6cffdSRichard Henderson goto fail; 1965d6a6cffdSRichard Henderson } 1966d6a6cffdSRichard Henderson if (mv_src != ld_dst) { 1967d6a6cffdSRichard Henderson /* Copying a new input; constrain op_src to match the load. */ 1968d6a6cffdSRichard Henderson op_src = ld_dst; 1969d6a6cffdSRichard Henderson } 1970d6a6cffdSRichard Henderson break; 1971d6a6cffdSRichard Henderson 1972d6a6cffdSRichard Henderson default: 1973d6a6cffdSRichard Henderson /* Put back and re-examine as operation. */ 1974d6a6cffdSRichard Henderson --i; 1975d6a6cffdSRichard Henderson } 1976d6a6cffdSRichard Henderson 1977d6a6cffdSRichard Henderson /* 1978d6a6cffdSRichard Henderson * Expect the operation. 1979d6a6cffdSRichard Henderson */ 1980d6a6cffdSRichard Henderson NEXT_INSN; 1981d6a6cffdSRichard Henderson switch (ctx->opcode & 0xf00f) { 1982d6a6cffdSRichard Henderson case 0x300c: /* add Rm,Rn */ 1983d6a6cffdSRichard Henderson op_opc = INDEX_op_add_i32; 1984d6a6cffdSRichard Henderson goto do_reg_op; 1985d6a6cffdSRichard Henderson case 0x2009: /* and Rm,Rn */ 1986d6a6cffdSRichard Henderson op_opc = INDEX_op_and_i32; 1987d6a6cffdSRichard Henderson goto do_reg_op; 1988d6a6cffdSRichard Henderson case 0x200a: /* xor Rm,Rn */ 1989d6a6cffdSRichard Henderson op_opc = INDEX_op_xor_i32; 1990d6a6cffdSRichard Henderson goto do_reg_op; 1991d6a6cffdSRichard Henderson case 0x200b: /* or Rm,Rn */ 1992d6a6cffdSRichard Henderson op_opc = INDEX_op_or_i32; 1993d6a6cffdSRichard Henderson do_reg_op: 1994d6a6cffdSRichard Henderson /* The operation register should be as expected, and the 1995d6a6cffdSRichard Henderson other input cannot depend on the load. */ 1996d6a6cffdSRichard Henderson if (op_dst != B11_8) { 1997d6a6cffdSRichard Henderson goto fail; 1998d6a6cffdSRichard Henderson } 1999d6a6cffdSRichard Henderson if (op_src < 0) { 2000d6a6cffdSRichard Henderson /* Unconstrainted input. */ 2001d6a6cffdSRichard Henderson op_src = B7_4; 2002d6a6cffdSRichard Henderson } else if (op_src == B7_4) { 2003d6a6cffdSRichard Henderson /* Constrained input matched load. All operations are 2004d6a6cffdSRichard Henderson commutative; "swap" them by "moving" the load output 2005d6a6cffdSRichard Henderson to the (implicit) first argument and the move source 2006d6a6cffdSRichard Henderson to the (explicit) second argument. */ 2007d6a6cffdSRichard Henderson op_src = mv_src; 2008d6a6cffdSRichard Henderson } else { 2009d6a6cffdSRichard Henderson goto fail; 2010d6a6cffdSRichard Henderson } 2011d6a6cffdSRichard Henderson op_arg = REG(op_src); 2012d6a6cffdSRichard Henderson break; 2013d6a6cffdSRichard Henderson 2014d6a6cffdSRichard Henderson case 0x6007: /* not Rm,Rn */ 2015d6a6cffdSRichard Henderson if (ld_dst != B7_4 || mv_src >= 0) { 2016d6a6cffdSRichard Henderson goto fail; 2017d6a6cffdSRichard Henderson } 2018d6a6cffdSRichard Henderson op_dst = B11_8; 2019d6a6cffdSRichard Henderson op_opc = INDEX_op_xor_i32; 2020d6a6cffdSRichard Henderson op_arg = tcg_const_i32(-1); 2021d6a6cffdSRichard Henderson break; 2022d6a6cffdSRichard Henderson 2023d6a6cffdSRichard Henderson case 0x7000 ... 0x700f: /* add #imm,Rn */ 2024d6a6cffdSRichard Henderson if (op_dst != B11_8 || mv_src >= 0) { 2025d6a6cffdSRichard Henderson goto fail; 2026d6a6cffdSRichard Henderson } 2027d6a6cffdSRichard Henderson op_opc = INDEX_op_add_i32; 2028d6a6cffdSRichard Henderson op_arg = tcg_const_i32(B7_0s); 2029d6a6cffdSRichard Henderson break; 2030d6a6cffdSRichard Henderson 2031d6a6cffdSRichard Henderson case 0x3000: /* cmp/eq Rm,Rn */ 2032d6a6cffdSRichard Henderson /* Looking for the middle of a compare-and-swap sequence, 2033d6a6cffdSRichard Henderson beginning with the compare. Operands can be either order, 2034d6a6cffdSRichard Henderson but with only one overlapping the load. */ 2035d6a6cffdSRichard Henderson if ((ld_dst == B11_8) + (ld_dst == B7_4) != 1 || mv_src >= 0) { 2036d6a6cffdSRichard Henderson goto fail; 2037d6a6cffdSRichard Henderson } 2038d6a6cffdSRichard Henderson op_opc = INDEX_op_setcond_i32; /* placeholder */ 2039d6a6cffdSRichard Henderson op_src = (ld_dst == B11_8 ? B7_4 : B11_8); 2040d6a6cffdSRichard Henderson op_arg = REG(op_src); 2041d6a6cffdSRichard Henderson 2042d6a6cffdSRichard Henderson NEXT_INSN; 2043d6a6cffdSRichard Henderson switch (ctx->opcode & 0xff00) { 2044d6a6cffdSRichard Henderson case 0x8b00: /* bf label */ 2045d6a6cffdSRichard Henderson case 0x8f00: /* bf/s label */ 2046d6a6cffdSRichard Henderson if (pc + (i + 1 + B7_0s) * 2 != pc_end) { 2047d6a6cffdSRichard Henderson goto fail; 2048d6a6cffdSRichard Henderson } 2049d6a6cffdSRichard Henderson if ((ctx->opcode & 0xff00) == 0x8b00) { /* bf label */ 2050d6a6cffdSRichard Henderson break; 2051d6a6cffdSRichard Henderson } 2052d6a6cffdSRichard Henderson /* We're looking to unconditionally modify Rn with the 2053d6a6cffdSRichard Henderson result of the comparison, within the delay slot of 2054d6a6cffdSRichard Henderson the branch. This is used by older gcc. */ 2055d6a6cffdSRichard Henderson NEXT_INSN; 2056d6a6cffdSRichard Henderson if ((ctx->opcode & 0xf0ff) == 0x0029) { /* movt Rn */ 2057d6a6cffdSRichard Henderson mt_dst = B11_8; 2058d6a6cffdSRichard Henderson } else { 2059d6a6cffdSRichard Henderson goto fail; 2060d6a6cffdSRichard Henderson } 2061d6a6cffdSRichard Henderson break; 2062d6a6cffdSRichard Henderson 2063d6a6cffdSRichard Henderson default: 2064d6a6cffdSRichard Henderson goto fail; 2065d6a6cffdSRichard Henderson } 2066d6a6cffdSRichard Henderson break; 2067d6a6cffdSRichard Henderson 2068d6a6cffdSRichard Henderson case 0x2008: /* tst Rm,Rn */ 2069d6a6cffdSRichard Henderson /* Looking for a compare-and-swap against zero. */ 2070d6a6cffdSRichard Henderson if (ld_dst != B11_8 || ld_dst != B7_4 || mv_src >= 0) { 2071d6a6cffdSRichard Henderson goto fail; 2072d6a6cffdSRichard Henderson } 2073d6a6cffdSRichard Henderson op_opc = INDEX_op_setcond_i32; 2074d6a6cffdSRichard Henderson op_arg = tcg_const_i32(0); 2075d6a6cffdSRichard Henderson 2076d6a6cffdSRichard Henderson NEXT_INSN; 2077d6a6cffdSRichard Henderson if ((ctx->opcode & 0xff00) != 0x8900 /* bt label */ 2078d6a6cffdSRichard Henderson || pc + (i + 1 + B7_0s) * 2 != pc_end) { 2079d6a6cffdSRichard Henderson goto fail; 2080d6a6cffdSRichard Henderson } 2081d6a6cffdSRichard Henderson break; 2082d6a6cffdSRichard Henderson 2083d6a6cffdSRichard Henderson default: 2084d6a6cffdSRichard Henderson /* Put back and re-examine as store. */ 2085d6a6cffdSRichard Henderson --i; 2086d6a6cffdSRichard Henderson } 2087d6a6cffdSRichard Henderson 2088d6a6cffdSRichard Henderson /* 2089d6a6cffdSRichard Henderson * Expect the store. 2090d6a6cffdSRichard Henderson */ 2091d6a6cffdSRichard Henderson /* The store must be the last insn. */ 2092d6a6cffdSRichard Henderson if (i != max_insns - 1) { 2093d6a6cffdSRichard Henderson goto fail; 2094d6a6cffdSRichard Henderson } 2095d6a6cffdSRichard Henderson NEXT_INSN; 2096d6a6cffdSRichard Henderson switch (ctx->opcode & 0xf00f) { 2097d6a6cffdSRichard Henderson case 0x2000: /* mov.b Rm,@Rn */ 2098d6a6cffdSRichard Henderson st_mop = MO_UB; 2099d6a6cffdSRichard Henderson break; 2100d6a6cffdSRichard Henderson case 0x2001: /* mov.w Rm,@Rn */ 2101d6a6cffdSRichard Henderson st_mop = MO_UW; 2102d6a6cffdSRichard Henderson break; 2103d6a6cffdSRichard Henderson case 0x2002: /* mov.l Rm,@Rn */ 2104d6a6cffdSRichard Henderson st_mop = MO_UL; 2105d6a6cffdSRichard Henderson break; 2106d6a6cffdSRichard Henderson default: 2107d6a6cffdSRichard Henderson goto fail; 2108d6a6cffdSRichard Henderson } 2109d6a6cffdSRichard Henderson /* The store must match the load. */ 2110d6a6cffdSRichard Henderson if (ld_adr != B11_8 || st_mop != (ld_mop & MO_SIZE)) { 2111d6a6cffdSRichard Henderson goto fail; 2112d6a6cffdSRichard Henderson } 2113d6a6cffdSRichard Henderson st_src = B7_4; 2114d6a6cffdSRichard Henderson 2115d6a6cffdSRichard Henderson #undef NEXT_INSN 2116d6a6cffdSRichard Henderson 2117d6a6cffdSRichard Henderson /* 2118d6a6cffdSRichard Henderson * Emit the operation. 2119d6a6cffdSRichard Henderson */ 2120d6a6cffdSRichard Henderson switch (op_opc) { 2121d6a6cffdSRichard Henderson case -1: 2122d6a6cffdSRichard Henderson /* No operation found. Look for exchange pattern. */ 2123d6a6cffdSRichard Henderson if (st_src == ld_dst || mv_src >= 0) { 2124d6a6cffdSRichard Henderson goto fail; 2125d6a6cffdSRichard Henderson } 2126d6a6cffdSRichard Henderson tcg_gen_atomic_xchg_i32(REG(ld_dst), REG(ld_adr), REG(st_src), 2127d6a6cffdSRichard Henderson ctx->memidx, ld_mop); 2128d6a6cffdSRichard Henderson break; 2129d6a6cffdSRichard Henderson 2130d6a6cffdSRichard Henderson case INDEX_op_add_i32: 2131d6a6cffdSRichard Henderson if (op_dst != st_src) { 2132d6a6cffdSRichard Henderson goto fail; 2133d6a6cffdSRichard Henderson } 2134d6a6cffdSRichard Henderson if (op_dst == ld_dst && st_mop == MO_UL) { 2135d6a6cffdSRichard Henderson tcg_gen_atomic_add_fetch_i32(REG(ld_dst), REG(ld_adr), 2136d6a6cffdSRichard Henderson op_arg, ctx->memidx, ld_mop); 2137d6a6cffdSRichard Henderson } else { 2138d6a6cffdSRichard Henderson tcg_gen_atomic_fetch_add_i32(REG(ld_dst), REG(ld_adr), 2139d6a6cffdSRichard Henderson op_arg, ctx->memidx, ld_mop); 2140d6a6cffdSRichard Henderson if (op_dst != ld_dst) { 2141d6a6cffdSRichard Henderson /* Note that mop sizes < 4 cannot use add_fetch 2142d6a6cffdSRichard Henderson because it won't carry into the higher bits. */ 2143d6a6cffdSRichard Henderson tcg_gen_add_i32(REG(op_dst), REG(ld_dst), op_arg); 2144d6a6cffdSRichard Henderson } 2145d6a6cffdSRichard Henderson } 2146d6a6cffdSRichard Henderson break; 2147d6a6cffdSRichard Henderson 2148d6a6cffdSRichard Henderson case INDEX_op_and_i32: 2149d6a6cffdSRichard Henderson if (op_dst != st_src) { 2150d6a6cffdSRichard Henderson goto fail; 2151d6a6cffdSRichard Henderson } 2152d6a6cffdSRichard Henderson if (op_dst == ld_dst) { 2153d6a6cffdSRichard Henderson tcg_gen_atomic_and_fetch_i32(REG(ld_dst), REG(ld_adr), 2154d6a6cffdSRichard Henderson op_arg, ctx->memidx, ld_mop); 2155d6a6cffdSRichard Henderson } else { 2156d6a6cffdSRichard Henderson tcg_gen_atomic_fetch_and_i32(REG(ld_dst), REG(ld_adr), 2157d6a6cffdSRichard Henderson op_arg, ctx->memidx, ld_mop); 2158d6a6cffdSRichard Henderson tcg_gen_and_i32(REG(op_dst), REG(ld_dst), op_arg); 2159d6a6cffdSRichard Henderson } 2160d6a6cffdSRichard Henderson break; 2161d6a6cffdSRichard Henderson 2162d6a6cffdSRichard Henderson case INDEX_op_or_i32: 2163d6a6cffdSRichard Henderson if (op_dst != st_src) { 2164d6a6cffdSRichard Henderson goto fail; 2165d6a6cffdSRichard Henderson } 2166d6a6cffdSRichard Henderson if (op_dst == ld_dst) { 2167d6a6cffdSRichard Henderson tcg_gen_atomic_or_fetch_i32(REG(ld_dst), REG(ld_adr), 2168d6a6cffdSRichard Henderson op_arg, ctx->memidx, ld_mop); 2169d6a6cffdSRichard Henderson } else { 2170d6a6cffdSRichard Henderson tcg_gen_atomic_fetch_or_i32(REG(ld_dst), REG(ld_adr), 2171d6a6cffdSRichard Henderson op_arg, ctx->memidx, ld_mop); 2172d6a6cffdSRichard Henderson tcg_gen_or_i32(REG(op_dst), REG(ld_dst), op_arg); 2173d6a6cffdSRichard Henderson } 2174d6a6cffdSRichard Henderson break; 2175d6a6cffdSRichard Henderson 2176d6a6cffdSRichard Henderson case INDEX_op_xor_i32: 2177d6a6cffdSRichard Henderson if (op_dst != st_src) { 2178d6a6cffdSRichard Henderson goto fail; 2179d6a6cffdSRichard Henderson } 2180d6a6cffdSRichard Henderson if (op_dst == ld_dst) { 2181d6a6cffdSRichard Henderson tcg_gen_atomic_xor_fetch_i32(REG(ld_dst), REG(ld_adr), 2182d6a6cffdSRichard Henderson op_arg, ctx->memidx, ld_mop); 2183d6a6cffdSRichard Henderson } else { 2184d6a6cffdSRichard Henderson tcg_gen_atomic_fetch_xor_i32(REG(ld_dst), REG(ld_adr), 2185d6a6cffdSRichard Henderson op_arg, ctx->memidx, ld_mop); 2186d6a6cffdSRichard Henderson tcg_gen_xor_i32(REG(op_dst), REG(ld_dst), op_arg); 2187d6a6cffdSRichard Henderson } 2188d6a6cffdSRichard Henderson break; 2189d6a6cffdSRichard Henderson 2190d6a6cffdSRichard Henderson case INDEX_op_setcond_i32: 2191d6a6cffdSRichard Henderson if (st_src == ld_dst) { 2192d6a6cffdSRichard Henderson goto fail; 2193d6a6cffdSRichard Henderson } 2194d6a6cffdSRichard Henderson tcg_gen_atomic_cmpxchg_i32(REG(ld_dst), REG(ld_adr), op_arg, 2195d6a6cffdSRichard Henderson REG(st_src), ctx->memidx, ld_mop); 2196d6a6cffdSRichard Henderson tcg_gen_setcond_i32(TCG_COND_EQ, cpu_sr_t, REG(ld_dst), op_arg); 2197d6a6cffdSRichard Henderson if (mt_dst >= 0) { 2198d6a6cffdSRichard Henderson tcg_gen_mov_i32(REG(mt_dst), cpu_sr_t); 2199d6a6cffdSRichard Henderson } 2200d6a6cffdSRichard Henderson break; 2201d6a6cffdSRichard Henderson 2202d6a6cffdSRichard Henderson default: 2203d6a6cffdSRichard Henderson g_assert_not_reached(); 2204d6a6cffdSRichard Henderson } 2205d6a6cffdSRichard Henderson 2206d6a6cffdSRichard Henderson /* If op_src is not a valid register, then op_arg was a constant. */ 2207f764718dSRichard Henderson if (op_src < 0 && op_arg) { 2208d6a6cffdSRichard Henderson tcg_temp_free_i32(op_arg); 2209d6a6cffdSRichard Henderson } 2210d6a6cffdSRichard Henderson 2211d6a6cffdSRichard Henderson /* The entire region has been translated. */ 2212d6a6cffdSRichard Henderson ctx->envflags &= ~GUSA_MASK; 22136f1c2af6SRichard Henderson ctx->base.pc_next = pc_end; 2214be0e3d7aSRichard Henderson ctx->base.num_insns += max_insns - 1; 2215be0e3d7aSRichard Henderson return; 2216d6a6cffdSRichard Henderson 2217d6a6cffdSRichard Henderson fail: 22184bfa602bSRichard Henderson qemu_log_mask(LOG_UNIMP, "Unrecognized gUSA sequence %08x-%08x\n", 22194bfa602bSRichard Henderson pc, pc_end); 22204bfa602bSRichard Henderson 22214bfa602bSRichard Henderson /* Restart with the EXCLUSIVE bit set, within a TB run via 22224bfa602bSRichard Henderson cpu_exec_step_atomic holding the exclusive lock. */ 22234bfa602bSRichard Henderson ctx->envflags |= GUSA_EXCLUSIVE; 22244bfa602bSRichard Henderson gen_save_cpu_state(ctx, false); 22254bfa602bSRichard Henderson gen_helper_exclusive(cpu_env); 22266f1c2af6SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 22274bfa602bSRichard Henderson 22284bfa602bSRichard Henderson /* We're not executing an instruction, but we must report one for the 22294bfa602bSRichard Henderson purposes of accounting within the TB. We might as well report the 22306f1c2af6SRichard Henderson entire region consumed via ctx->base.pc_next so that it's immediately 22316f1c2af6SRichard Henderson available in the disassembly dump. */ 22326f1c2af6SRichard Henderson ctx->base.pc_next = pc_end; 2233be0e3d7aSRichard Henderson ctx->base.num_insns += max_insns - 1; 22344bfa602bSRichard Henderson } 22354bfa602bSRichard Henderson #endif 22364bfa602bSRichard Henderson 2237fd1b3d38SEmilio G. Cota static void sh4_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) 2238fcf5ef2aSThomas Huth { 2239fd1b3d38SEmilio G. Cota DisasContext *ctx = container_of(dcbase, DisasContext, base); 22409c489ea6SLluís Vilanova CPUSH4State *env = cs->env_ptr; 2241be0e3d7aSRichard Henderson uint32_t tbflags; 2242fd1b3d38SEmilio G. Cota int bound; 2243fcf5ef2aSThomas Huth 2244be0e3d7aSRichard Henderson ctx->tbflags = tbflags = ctx->base.tb->flags; 2245be0e3d7aSRichard Henderson ctx->envflags = tbflags & TB_FLAG_ENVFLAGS_MASK; 2246be0e3d7aSRichard Henderson ctx->memidx = (tbflags & (1u << SR_MD)) == 0 ? 1 : 0; 2247fcf5ef2aSThomas Huth /* We don't know if the delayed pc came from a dynamic or static branch, 2248fcf5ef2aSThomas Huth so assume it is a dynamic branch. */ 2249fd1b3d38SEmilio G. Cota ctx->delayed_pc = -1; /* use delayed pc from env pointer */ 2250fd1b3d38SEmilio G. Cota ctx->features = env->features; 2251be0e3d7aSRichard Henderson ctx->has_movcal = (tbflags & TB_FLAG_PENDING_MOVCA); 2252be0e3d7aSRichard Henderson ctx->gbank = ((tbflags & (1 << SR_MD)) && 2253be0e3d7aSRichard Henderson (tbflags & (1 << SR_RB))) * 0x10; 2254be0e3d7aSRichard Henderson ctx->fbank = tbflags & FPSCR_FR ? 0x10 : 0; 2255be0e3d7aSRichard Henderson 2256be0e3d7aSRichard Henderson if (tbflags & GUSA_MASK) { 2257be0e3d7aSRichard Henderson uint32_t pc = ctx->base.pc_next; 2258be0e3d7aSRichard Henderson uint32_t pc_end = ctx->base.tb->cs_base; 2259be0e3d7aSRichard Henderson int backup = sextract32(ctx->tbflags, GUSA_SHIFT, 8); 2260be0e3d7aSRichard Henderson int max_insns = (pc_end - pc) / 2; 2261be0e3d7aSRichard Henderson 2262be0e3d7aSRichard Henderson if (pc != pc_end + backup || max_insns < 2) { 2263be0e3d7aSRichard Henderson /* This is a malformed gUSA region. Don't do anything special, 2264be0e3d7aSRichard Henderson since the interpreter is likely to get confused. */ 2265be0e3d7aSRichard Henderson ctx->envflags &= ~GUSA_MASK; 2266be0e3d7aSRichard Henderson } else if (tbflags & GUSA_EXCLUSIVE) { 2267be0e3d7aSRichard Henderson /* Regardless of single-stepping or the end of the page, 2268be0e3d7aSRichard Henderson we must complete execution of the gUSA region while 2269be0e3d7aSRichard Henderson holding the exclusive lock. */ 2270be0e3d7aSRichard Henderson ctx->base.max_insns = max_insns; 2271be0e3d7aSRichard Henderson return; 2272be0e3d7aSRichard Henderson } 2273be0e3d7aSRichard Henderson } 22744448a836SRichard Henderson 22754448a836SRichard Henderson /* Since the ISA is fixed-width, we can bound by the number 22764448a836SRichard Henderson of instructions remaining on the page. */ 2277fd1b3d38SEmilio G. Cota bound = -(ctx->base.pc_next | TARGET_PAGE_MASK) / 2; 2278fd1b3d38SEmilio G. Cota ctx->base.max_insns = MIN(ctx->base.max_insns, bound); 2279fcf5ef2aSThomas Huth } 2280fcf5ef2aSThomas Huth 2281fd1b3d38SEmilio G. Cota static void sh4_tr_tb_start(DisasContextBase *dcbase, CPUState *cs) 2282fd1b3d38SEmilio G. Cota { 2283fd1b3d38SEmilio G. Cota } 22844bfa602bSRichard Henderson 2285fd1b3d38SEmilio G. Cota static void sh4_tr_insn_start(DisasContextBase *dcbase, CPUState *cs) 2286fd1b3d38SEmilio G. Cota { 2287fd1b3d38SEmilio G. Cota DisasContext *ctx = container_of(dcbase, DisasContext, base); 2288fcf5ef2aSThomas Huth 2289fd1b3d38SEmilio G. Cota tcg_gen_insn_start(ctx->base.pc_next, ctx->envflags); 2290fd1b3d38SEmilio G. Cota } 2291fd1b3d38SEmilio G. Cota 2292fd1b3d38SEmilio G. Cota static bool sh4_tr_breakpoint_check(DisasContextBase *dcbase, CPUState *cs, 2293fd1b3d38SEmilio G. Cota const CPUBreakpoint *bp) 2294fd1b3d38SEmilio G. Cota { 2295fd1b3d38SEmilio G. Cota DisasContext *ctx = container_of(dcbase, DisasContext, base); 2296fd1b3d38SEmilio G. Cota 2297fcf5ef2aSThomas Huth /* We have hit a breakpoint - make sure PC is up-to-date */ 2298fd1b3d38SEmilio G. Cota gen_save_cpu_state(ctx, true); 2299fcf5ef2aSThomas Huth gen_helper_debug(cpu_env); 2300fd1b3d38SEmilio G. Cota ctx->base.is_jmp = DISAS_NORETURN; 2301fcf5ef2aSThomas Huth /* The address covered by the breakpoint must be included in 2302fcf5ef2aSThomas Huth [tb->pc, tb->pc + tb->size) in order to for it to be 2303fcf5ef2aSThomas Huth properly cleared -- thus we increment the PC here so that 2304fcf5ef2aSThomas Huth the logic setting tb->size below does the right thing. */ 2305fd1b3d38SEmilio G. Cota ctx->base.pc_next += 2; 2306fd1b3d38SEmilio G. Cota return true; 2307fcf5ef2aSThomas Huth } 2308fcf5ef2aSThomas Huth 2309fd1b3d38SEmilio G. Cota static void sh4_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs) 2310fd1b3d38SEmilio G. Cota { 2311fd1b3d38SEmilio G. Cota CPUSH4State *env = cs->env_ptr; 2312fd1b3d38SEmilio G. Cota DisasContext *ctx = container_of(dcbase, DisasContext, base); 2313fd1b3d38SEmilio G. Cota 2314be0e3d7aSRichard Henderson #ifdef CONFIG_USER_ONLY 2315be0e3d7aSRichard Henderson if (unlikely(ctx->envflags & GUSA_MASK) 2316be0e3d7aSRichard Henderson && !(ctx->envflags & GUSA_EXCLUSIVE)) { 2317be0e3d7aSRichard Henderson /* We're in an gUSA region, and we have not already fallen 2318be0e3d7aSRichard Henderson back on using an exclusive region. Attempt to parse the 2319be0e3d7aSRichard Henderson region into a single supported atomic operation. Failure 2320be0e3d7aSRichard Henderson is handled within the parser by raising an exception to 2321be0e3d7aSRichard Henderson retry using an exclusive region. */ 2322be0e3d7aSRichard Henderson decode_gusa(ctx, env); 2323be0e3d7aSRichard Henderson return; 2324be0e3d7aSRichard Henderson } 2325be0e3d7aSRichard Henderson #endif 2326be0e3d7aSRichard Henderson 2327da94123fSEmilio G. Cota ctx->opcode = translator_lduw(env, ctx->base.pc_next); 2328fd1b3d38SEmilio G. Cota decode_opc(ctx); 2329fd1b3d38SEmilio G. Cota ctx->base.pc_next += 2; 2330fcf5ef2aSThomas Huth } 2331fcf5ef2aSThomas Huth 2332fd1b3d38SEmilio G. Cota static void sh4_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs) 2333fd1b3d38SEmilio G. Cota { 2334fd1b3d38SEmilio G. Cota DisasContext *ctx = container_of(dcbase, DisasContext, base); 23354bfa602bSRichard Henderson 2336fd1b3d38SEmilio G. Cota if (ctx->tbflags & GUSA_EXCLUSIVE) { 23374bfa602bSRichard Henderson /* Ending the region of exclusivity. Clear the bits. */ 2338fd1b3d38SEmilio G. Cota ctx->envflags &= ~GUSA_MASK; 23394bfa602bSRichard Henderson } 23404bfa602bSRichard Henderson 2341fd1b3d38SEmilio G. Cota switch (ctx->base.is_jmp) { 23424834871bSRichard Henderson case DISAS_STOP: 2343fd1b3d38SEmilio G. Cota gen_save_cpu_state(ctx, true); 2344fd1b3d38SEmilio G. Cota if (ctx->base.singlestep_enabled) { 234534cf5678SRichard Henderson gen_helper_debug(cpu_env); 234634cf5678SRichard Henderson } else { 234707ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 234834cf5678SRichard Henderson } 23490fc37a8bSAurelien Jarno break; 23504834871bSRichard Henderson case DISAS_NEXT: 2351fd1b3d38SEmilio G. Cota case DISAS_TOO_MANY: 2352fd1b3d38SEmilio G. Cota gen_save_cpu_state(ctx, false); 2353fd1b3d38SEmilio G. Cota gen_goto_tb(ctx, 0, ctx->base.pc_next); 2354fcf5ef2aSThomas Huth break; 23554834871bSRichard Henderson case DISAS_NORETURN: 2356fcf5ef2aSThomas Huth break; 23574834871bSRichard Henderson default: 23584834871bSRichard Henderson g_assert_not_reached(); 2359fcf5ef2aSThomas Huth } 2360fcf5ef2aSThomas Huth } 2361fd1b3d38SEmilio G. Cota 2362fd1b3d38SEmilio G. Cota static void sh4_tr_disas_log(const DisasContextBase *dcbase, CPUState *cs) 2363fd1b3d38SEmilio G. Cota { 2364fd1b3d38SEmilio G. Cota qemu_log("IN:\n"); /* , lookup_symbol(dcbase->pc_first)); */ 2365fd1b3d38SEmilio G. Cota log_target_disas(cs, dcbase->pc_first, dcbase->tb->size); 2366fd1b3d38SEmilio G. Cota } 2367fd1b3d38SEmilio G. Cota 2368fd1b3d38SEmilio G. Cota static const TranslatorOps sh4_tr_ops = { 2369fd1b3d38SEmilio G. Cota .init_disas_context = sh4_tr_init_disas_context, 2370fd1b3d38SEmilio G. Cota .tb_start = sh4_tr_tb_start, 2371fd1b3d38SEmilio G. Cota .insn_start = sh4_tr_insn_start, 2372fd1b3d38SEmilio G. Cota .breakpoint_check = sh4_tr_breakpoint_check, 2373fd1b3d38SEmilio G. Cota .translate_insn = sh4_tr_translate_insn, 2374fd1b3d38SEmilio G. Cota .tb_stop = sh4_tr_tb_stop, 2375fd1b3d38SEmilio G. Cota .disas_log = sh4_tr_disas_log, 2376fd1b3d38SEmilio G. Cota }; 2377fd1b3d38SEmilio G. Cota 23788b86d6d2SRichard Henderson void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int max_insns) 2379fd1b3d38SEmilio G. Cota { 2380fd1b3d38SEmilio G. Cota DisasContext ctx; 2381fd1b3d38SEmilio G. Cota 23828b86d6d2SRichard Henderson translator_loop(&sh4_tr_ops, &ctx.base, cs, tb, max_insns); 2383fcf5ef2aSThomas Huth } 2384fcf5ef2aSThomas Huth 2385fcf5ef2aSThomas Huth void restore_state_to_opc(CPUSH4State *env, TranslationBlock *tb, 2386fcf5ef2aSThomas Huth target_ulong *data) 2387fcf5ef2aSThomas Huth { 2388fcf5ef2aSThomas Huth env->pc = data[0]; 2389fcf5ef2aSThomas Huth env->flags = data[1]; 2390ac9707eaSAurelien Jarno /* Theoretically delayed_pc should also be restored. In practice the 2391ac9707eaSAurelien Jarno branch instruction is re-executed after exception, so the delayed 2392ac9707eaSAurelien Jarno branch target will be recomputed. */ 2393fcf5ef2aSThomas Huth } 2394