1fcf5ef2aSThomas Huth /* 2fcf5ef2aSThomas Huth * SH4 translation 3fcf5ef2aSThomas Huth * 4fcf5ef2aSThomas Huth * Copyright (c) 2005 Samuel Tardieu 5fcf5ef2aSThomas Huth * 6fcf5ef2aSThomas Huth * This library is free software; you can redistribute it and/or 7fcf5ef2aSThomas Huth * modify it under the terms of the GNU Lesser General Public 8fcf5ef2aSThomas Huth * License as published by the Free Software Foundation; either 96faf2b6cSThomas Huth * version 2.1 of the License, or (at your option) any later version. 10fcf5ef2aSThomas Huth * 11fcf5ef2aSThomas Huth * This library is distributed in the hope that it will be useful, 12fcf5ef2aSThomas Huth * but WITHOUT ANY WARRANTY; without even the implied warranty of 13fcf5ef2aSThomas Huth * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 14fcf5ef2aSThomas Huth * Lesser General Public License for more details. 15fcf5ef2aSThomas Huth * 16fcf5ef2aSThomas Huth * You should have received a copy of the GNU Lesser General Public 17fcf5ef2aSThomas Huth * License along with this library; if not, see <http://www.gnu.org/licenses/>. 18fcf5ef2aSThomas Huth */ 19fcf5ef2aSThomas Huth 20fcf5ef2aSThomas Huth #include "qemu/osdep.h" 21fcf5ef2aSThomas Huth #include "cpu.h" 22fcf5ef2aSThomas Huth #include "disas/disas.h" 23fcf5ef2aSThomas Huth #include "exec/exec-all.h" 24dcb32f1dSPhilippe Mathieu-Daudé #include "tcg/tcg-op.h" 25fcf5ef2aSThomas Huth #include "exec/helper-proto.h" 26fcf5ef2aSThomas Huth #include "exec/helper-gen.h" 274834871bSRichard Henderson #include "exec/translator.h" 28fcf5ef2aSThomas Huth #include "exec/log.h" 2990c84c56SMarkus Armbruster #include "qemu/qemu-print.h" 30fcf5ef2aSThomas Huth 31d53106c9SRichard Henderson #define HELPER_H "helper.h" 32d53106c9SRichard Henderson #include "exec/helper-info.c.inc" 33d53106c9SRichard Henderson #undef HELPER_H 34d53106c9SRichard Henderson 35fcf5ef2aSThomas Huth 36fcf5ef2aSThomas Huth typedef struct DisasContext { 376f1c2af6SRichard Henderson DisasContextBase base; 386f1c2af6SRichard Henderson 39a6215749SAurelien Jarno uint32_t tbflags; /* should stay unmodified during the TB translation */ 40a6215749SAurelien Jarno uint32_t envflags; /* should stay in sync with env->flags using TCG ops */ 41fcf5ef2aSThomas Huth int memidx; 423a3bb8d2SRichard Henderson int gbank; 435c13bad9SRichard Henderson int fbank; 44fcf5ef2aSThomas Huth uint32_t delayed_pc; 45fcf5ef2aSThomas Huth uint32_t features; 466f1c2af6SRichard Henderson 476f1c2af6SRichard Henderson uint16_t opcode; 486f1c2af6SRichard Henderson 496f1c2af6SRichard Henderson bool has_movcal; 50fcf5ef2aSThomas Huth } DisasContext; 51fcf5ef2aSThomas Huth 52fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 53fcf5ef2aSThomas Huth #define IS_USER(ctx) 1 544da06fb3SRichard Henderson #define UNALIGN(C) (ctx->tbflags & TB_FLAG_UNALIGN ? MO_UNALN : MO_ALIGN) 55fcf5ef2aSThomas Huth #else 56a6215749SAurelien Jarno #define IS_USER(ctx) (!(ctx->tbflags & (1u << SR_MD))) 574da06fb3SRichard Henderson #define UNALIGN(C) 0 58fcf5ef2aSThomas Huth #endif 59fcf5ef2aSThomas Huth 606f1c2af6SRichard Henderson /* Target-specific values for ctx->base.is_jmp. */ 614834871bSRichard Henderson /* We want to exit back to the cpu loop for some reason. 624834871bSRichard Henderson Usually this is to recognize interrupts immediately. */ 634834871bSRichard Henderson #define DISAS_STOP DISAS_TARGET_0 64fcf5ef2aSThomas Huth 65fcf5ef2aSThomas Huth /* global register indexes */ 663a3bb8d2SRichard Henderson static TCGv cpu_gregs[32]; 67fcf5ef2aSThomas Huth static TCGv cpu_sr, cpu_sr_m, cpu_sr_q, cpu_sr_t; 68fcf5ef2aSThomas Huth static TCGv cpu_pc, cpu_ssr, cpu_spc, cpu_gbr; 69fcf5ef2aSThomas Huth static TCGv cpu_vbr, cpu_sgr, cpu_dbr, cpu_mach, cpu_macl; 70f85da308SRichard Henderson static TCGv cpu_pr, cpu_fpscr, cpu_fpul; 71f85da308SRichard Henderson static TCGv cpu_lock_addr, cpu_lock_value; 72fcf5ef2aSThomas Huth static TCGv cpu_fregs[32]; 73fcf5ef2aSThomas Huth 74fcf5ef2aSThomas Huth /* internal register indexes */ 7547b9f4d5SAurelien Jarno static TCGv cpu_flags, cpu_delayed_pc, cpu_delayed_cond; 76fcf5ef2aSThomas Huth 77fcf5ef2aSThomas Huth void sh4_translate_init(void) 78fcf5ef2aSThomas Huth { 79fcf5ef2aSThomas Huth int i; 80fcf5ef2aSThomas Huth static const char * const gregnames[24] = { 81fcf5ef2aSThomas Huth "R0_BANK0", "R1_BANK0", "R2_BANK0", "R3_BANK0", 82fcf5ef2aSThomas Huth "R4_BANK0", "R5_BANK0", "R6_BANK0", "R7_BANK0", 83fcf5ef2aSThomas Huth "R8", "R9", "R10", "R11", "R12", "R13", "R14", "R15", 84fcf5ef2aSThomas Huth "R0_BANK1", "R1_BANK1", "R2_BANK1", "R3_BANK1", 85fcf5ef2aSThomas Huth "R4_BANK1", "R5_BANK1", "R6_BANK1", "R7_BANK1" 86fcf5ef2aSThomas Huth }; 87fcf5ef2aSThomas Huth static const char * const fregnames[32] = { 88fcf5ef2aSThomas Huth "FPR0_BANK0", "FPR1_BANK0", "FPR2_BANK0", "FPR3_BANK0", 89fcf5ef2aSThomas Huth "FPR4_BANK0", "FPR5_BANK0", "FPR6_BANK0", "FPR7_BANK0", 90fcf5ef2aSThomas Huth "FPR8_BANK0", "FPR9_BANK0", "FPR10_BANK0", "FPR11_BANK0", 91fcf5ef2aSThomas Huth "FPR12_BANK0", "FPR13_BANK0", "FPR14_BANK0", "FPR15_BANK0", 92fcf5ef2aSThomas Huth "FPR0_BANK1", "FPR1_BANK1", "FPR2_BANK1", "FPR3_BANK1", 93fcf5ef2aSThomas Huth "FPR4_BANK1", "FPR5_BANK1", "FPR6_BANK1", "FPR7_BANK1", 94fcf5ef2aSThomas Huth "FPR8_BANK1", "FPR9_BANK1", "FPR10_BANK1", "FPR11_BANK1", 95fcf5ef2aSThomas Huth "FPR12_BANK1", "FPR13_BANK1", "FPR14_BANK1", "FPR15_BANK1", 96fcf5ef2aSThomas Huth }; 97fcf5ef2aSThomas Huth 983a3bb8d2SRichard Henderson for (i = 0; i < 24; i++) { 99ad75a51eSRichard Henderson cpu_gregs[i] = tcg_global_mem_new_i32(tcg_env, 100fcf5ef2aSThomas Huth offsetof(CPUSH4State, gregs[i]), 101fcf5ef2aSThomas Huth gregnames[i]); 1023a3bb8d2SRichard Henderson } 1033a3bb8d2SRichard Henderson memcpy(cpu_gregs + 24, cpu_gregs + 8, 8 * sizeof(TCGv)); 104fcf5ef2aSThomas Huth 105ad75a51eSRichard Henderson cpu_pc = tcg_global_mem_new_i32(tcg_env, 106fcf5ef2aSThomas Huth offsetof(CPUSH4State, pc), "PC"); 107ad75a51eSRichard Henderson cpu_sr = tcg_global_mem_new_i32(tcg_env, 108fcf5ef2aSThomas Huth offsetof(CPUSH4State, sr), "SR"); 109ad75a51eSRichard Henderson cpu_sr_m = tcg_global_mem_new_i32(tcg_env, 110fcf5ef2aSThomas Huth offsetof(CPUSH4State, sr_m), "SR_M"); 111ad75a51eSRichard Henderson cpu_sr_q = tcg_global_mem_new_i32(tcg_env, 112fcf5ef2aSThomas Huth offsetof(CPUSH4State, sr_q), "SR_Q"); 113ad75a51eSRichard Henderson cpu_sr_t = tcg_global_mem_new_i32(tcg_env, 114fcf5ef2aSThomas Huth offsetof(CPUSH4State, sr_t), "SR_T"); 115ad75a51eSRichard Henderson cpu_ssr = tcg_global_mem_new_i32(tcg_env, 116fcf5ef2aSThomas Huth offsetof(CPUSH4State, ssr), "SSR"); 117ad75a51eSRichard Henderson cpu_spc = tcg_global_mem_new_i32(tcg_env, 118fcf5ef2aSThomas Huth offsetof(CPUSH4State, spc), "SPC"); 119ad75a51eSRichard Henderson cpu_gbr = tcg_global_mem_new_i32(tcg_env, 120fcf5ef2aSThomas Huth offsetof(CPUSH4State, gbr), "GBR"); 121ad75a51eSRichard Henderson cpu_vbr = tcg_global_mem_new_i32(tcg_env, 122fcf5ef2aSThomas Huth offsetof(CPUSH4State, vbr), "VBR"); 123ad75a51eSRichard Henderson cpu_sgr = tcg_global_mem_new_i32(tcg_env, 124fcf5ef2aSThomas Huth offsetof(CPUSH4State, sgr), "SGR"); 125ad75a51eSRichard Henderson cpu_dbr = tcg_global_mem_new_i32(tcg_env, 126fcf5ef2aSThomas Huth offsetof(CPUSH4State, dbr), "DBR"); 127ad75a51eSRichard Henderson cpu_mach = tcg_global_mem_new_i32(tcg_env, 128fcf5ef2aSThomas Huth offsetof(CPUSH4State, mach), "MACH"); 129ad75a51eSRichard Henderson cpu_macl = tcg_global_mem_new_i32(tcg_env, 130fcf5ef2aSThomas Huth offsetof(CPUSH4State, macl), "MACL"); 131ad75a51eSRichard Henderson cpu_pr = tcg_global_mem_new_i32(tcg_env, 132fcf5ef2aSThomas Huth offsetof(CPUSH4State, pr), "PR"); 133ad75a51eSRichard Henderson cpu_fpscr = tcg_global_mem_new_i32(tcg_env, 134fcf5ef2aSThomas Huth offsetof(CPUSH4State, fpscr), "FPSCR"); 135ad75a51eSRichard Henderson cpu_fpul = tcg_global_mem_new_i32(tcg_env, 136fcf5ef2aSThomas Huth offsetof(CPUSH4State, fpul), "FPUL"); 137fcf5ef2aSThomas Huth 138ad75a51eSRichard Henderson cpu_flags = tcg_global_mem_new_i32(tcg_env, 139fcf5ef2aSThomas Huth offsetof(CPUSH4State, flags), "_flags_"); 140ad75a51eSRichard Henderson cpu_delayed_pc = tcg_global_mem_new_i32(tcg_env, 141fcf5ef2aSThomas Huth offsetof(CPUSH4State, delayed_pc), 142fcf5ef2aSThomas Huth "_delayed_pc_"); 143ad75a51eSRichard Henderson cpu_delayed_cond = tcg_global_mem_new_i32(tcg_env, 14447b9f4d5SAurelien Jarno offsetof(CPUSH4State, 14547b9f4d5SAurelien Jarno delayed_cond), 14647b9f4d5SAurelien Jarno "_delayed_cond_"); 147ad75a51eSRichard Henderson cpu_lock_addr = tcg_global_mem_new_i32(tcg_env, 148f85da308SRichard Henderson offsetof(CPUSH4State, lock_addr), 149f85da308SRichard Henderson "_lock_addr_"); 150ad75a51eSRichard Henderson cpu_lock_value = tcg_global_mem_new_i32(tcg_env, 151f85da308SRichard Henderson offsetof(CPUSH4State, lock_value), 152f85da308SRichard Henderson "_lock_value_"); 153fcf5ef2aSThomas Huth 154fcf5ef2aSThomas Huth for (i = 0; i < 32; i++) 155ad75a51eSRichard Henderson cpu_fregs[i] = tcg_global_mem_new_i32(tcg_env, 156fcf5ef2aSThomas Huth offsetof(CPUSH4State, fregs[i]), 157fcf5ef2aSThomas Huth fregnames[i]); 158fcf5ef2aSThomas Huth } 159fcf5ef2aSThomas Huth 16090c84c56SMarkus Armbruster void superh_cpu_dump_state(CPUState *cs, FILE *f, int flags) 161fcf5ef2aSThomas Huth { 162fcf5ef2aSThomas Huth SuperHCPU *cpu = SUPERH_CPU(cs); 163fcf5ef2aSThomas Huth CPUSH4State *env = &cpu->env; 164fcf5ef2aSThomas Huth int i; 16590c84c56SMarkus Armbruster 16690c84c56SMarkus Armbruster qemu_fprintf(f, "pc=0x%08x sr=0x%08x pr=0x%08x fpscr=0x%08x\n", 167fcf5ef2aSThomas Huth env->pc, cpu_read_sr(env), env->pr, env->fpscr); 16890c84c56SMarkus Armbruster qemu_fprintf(f, "spc=0x%08x ssr=0x%08x gbr=0x%08x vbr=0x%08x\n", 169fcf5ef2aSThomas Huth env->spc, env->ssr, env->gbr, env->vbr); 17090c84c56SMarkus Armbruster qemu_fprintf(f, "sgr=0x%08x dbr=0x%08x delayed_pc=0x%08x fpul=0x%08x\n", 171fcf5ef2aSThomas Huth env->sgr, env->dbr, env->delayed_pc, env->fpul); 172fcf5ef2aSThomas Huth for (i = 0; i < 24; i += 4) { 173ad4052f1SIlya Leoshkevich qemu_fprintf(f, "r%d=0x%08x r%d=0x%08x r%d=0x%08x r%d=0x%08x\n", 174fcf5ef2aSThomas Huth i, env->gregs[i], i + 1, env->gregs[i + 1], 175fcf5ef2aSThomas Huth i + 2, env->gregs[i + 2], i + 3, env->gregs[i + 3]); 176fcf5ef2aSThomas Huth } 177ab419fd8SRichard Henderson if (env->flags & TB_FLAG_DELAY_SLOT) { 178ad4052f1SIlya Leoshkevich qemu_fprintf(f, "in delay slot (delayed_pc=0x%08x)\n", 179fcf5ef2aSThomas Huth env->delayed_pc); 180ab419fd8SRichard Henderson } else if (env->flags & TB_FLAG_DELAY_SLOT_COND) { 181ad4052f1SIlya Leoshkevich qemu_fprintf(f, "in conditional delay slot (delayed_pc=0x%08x)\n", 182fcf5ef2aSThomas Huth env->delayed_pc); 183ab419fd8SRichard Henderson } else if (env->flags & TB_FLAG_DELAY_SLOT_RTE) { 18490c84c56SMarkus Armbruster qemu_fprintf(f, "in rte delay slot (delayed_pc=0x%08x)\n", 185be53081aSAurelien Jarno env->delayed_pc); 186fcf5ef2aSThomas Huth } 187fcf5ef2aSThomas Huth } 188fcf5ef2aSThomas Huth 189fcf5ef2aSThomas Huth static void gen_read_sr(TCGv dst) 190fcf5ef2aSThomas Huth { 191fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 192fcf5ef2aSThomas Huth tcg_gen_shli_i32(t0, cpu_sr_q, SR_Q); 193fcf5ef2aSThomas Huth tcg_gen_or_i32(dst, dst, t0); 194fcf5ef2aSThomas Huth tcg_gen_shli_i32(t0, cpu_sr_m, SR_M); 195fcf5ef2aSThomas Huth tcg_gen_or_i32(dst, dst, t0); 196fcf5ef2aSThomas Huth tcg_gen_shli_i32(t0, cpu_sr_t, SR_T); 197fcf5ef2aSThomas Huth tcg_gen_or_i32(dst, cpu_sr, t0); 198fcf5ef2aSThomas Huth } 199fcf5ef2aSThomas Huth 200fcf5ef2aSThomas Huth static void gen_write_sr(TCGv src) 201fcf5ef2aSThomas Huth { 202fcf5ef2aSThomas Huth tcg_gen_andi_i32(cpu_sr, src, 203fcf5ef2aSThomas Huth ~((1u << SR_Q) | (1u << SR_M) | (1u << SR_T))); 204a380f9dbSAurelien Jarno tcg_gen_extract_i32(cpu_sr_q, src, SR_Q, 1); 205a380f9dbSAurelien Jarno tcg_gen_extract_i32(cpu_sr_m, src, SR_M, 1); 206a380f9dbSAurelien Jarno tcg_gen_extract_i32(cpu_sr_t, src, SR_T, 1); 207fcf5ef2aSThomas Huth } 208fcf5ef2aSThomas Huth 209ac9707eaSAurelien Jarno static inline void gen_save_cpu_state(DisasContext *ctx, bool save_pc) 210ac9707eaSAurelien Jarno { 211ac9707eaSAurelien Jarno if (save_pc) { 2126f1c2af6SRichard Henderson tcg_gen_movi_i32(cpu_pc, ctx->base.pc_next); 213ac9707eaSAurelien Jarno } 214ac9707eaSAurelien Jarno if (ctx->delayed_pc != (uint32_t) -1) { 215ac9707eaSAurelien Jarno tcg_gen_movi_i32(cpu_delayed_pc, ctx->delayed_pc); 216ac9707eaSAurelien Jarno } 217e1933d14SRichard Henderson if ((ctx->tbflags & TB_FLAG_ENVFLAGS_MASK) != ctx->envflags) { 218ac9707eaSAurelien Jarno tcg_gen_movi_i32(cpu_flags, ctx->envflags); 219ac9707eaSAurelien Jarno } 220ac9707eaSAurelien Jarno } 221ac9707eaSAurelien Jarno 222ec2eb22eSRichard Henderson static inline bool use_exit_tb(DisasContext *ctx) 223ec2eb22eSRichard Henderson { 224ab419fd8SRichard Henderson return (ctx->tbflags & TB_FLAG_GUSA_EXCLUSIVE) != 0; 225ec2eb22eSRichard Henderson } 226ec2eb22eSRichard Henderson 2273f1e2098SRichard Henderson static bool use_goto_tb(DisasContext *ctx, target_ulong dest) 228fcf5ef2aSThomas Huth { 2293f1e2098SRichard Henderson if (use_exit_tb(ctx)) { 2304bfa602bSRichard Henderson return false; 2314bfa602bSRichard Henderson } 2323f1e2098SRichard Henderson return translator_use_goto_tb(&ctx->base, dest); 233fcf5ef2aSThomas Huth } 234fcf5ef2aSThomas Huth 235fcf5ef2aSThomas Huth static void gen_goto_tb(DisasContext *ctx, int n, target_ulong dest) 236fcf5ef2aSThomas Huth { 237fcf5ef2aSThomas Huth if (use_goto_tb(ctx, dest)) { 238fcf5ef2aSThomas Huth tcg_gen_goto_tb(n); 239fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_pc, dest); 24007ea28b4SRichard Henderson tcg_gen_exit_tb(ctx->base.tb, n); 241fcf5ef2aSThomas Huth } else { 242fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_pc, dest); 24352df5adcSRichard Henderson if (use_exit_tb(ctx)) { 24407ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 245ec2eb22eSRichard Henderson } else { 2467f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr(); 247ec2eb22eSRichard Henderson } 248fcf5ef2aSThomas Huth } 2496f1c2af6SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 250fcf5ef2aSThomas Huth } 251fcf5ef2aSThomas Huth 252fcf5ef2aSThomas Huth static void gen_jump(DisasContext * ctx) 253fcf5ef2aSThomas Huth { 254ec2eb22eSRichard Henderson if (ctx->delayed_pc == -1) { 255fcf5ef2aSThomas Huth /* Target is not statically known, it comes necessarily from a 256fcf5ef2aSThomas Huth delayed jump as immediate jump are conditinal jumps */ 257fcf5ef2aSThomas Huth tcg_gen_mov_i32(cpu_pc, cpu_delayed_pc); 258ac9707eaSAurelien Jarno tcg_gen_discard_i32(cpu_delayed_pc); 25952df5adcSRichard Henderson if (use_exit_tb(ctx)) { 26007ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 261fcf5ef2aSThomas Huth } else { 2627f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr(); 263ec2eb22eSRichard Henderson } 2646f1c2af6SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 265ec2eb22eSRichard Henderson } else { 266fcf5ef2aSThomas Huth gen_goto_tb(ctx, 0, ctx->delayed_pc); 267fcf5ef2aSThomas Huth } 268fcf5ef2aSThomas Huth } 269fcf5ef2aSThomas Huth 270fcf5ef2aSThomas Huth /* Immediate conditional jump (bt or bf) */ 2714bfa602bSRichard Henderson static void gen_conditional_jump(DisasContext *ctx, target_ulong dest, 2724bfa602bSRichard Henderson bool jump_if_true) 273fcf5ef2aSThomas Huth { 274fcf5ef2aSThomas Huth TCGLabel *l1 = gen_new_label(); 2754bfa602bSRichard Henderson TCGCond cond_not_taken = jump_if_true ? TCG_COND_EQ : TCG_COND_NE; 2764bfa602bSRichard Henderson 277ab419fd8SRichard Henderson if (ctx->tbflags & TB_FLAG_GUSA_EXCLUSIVE) { 2784bfa602bSRichard Henderson /* When in an exclusive region, we must continue to the end. 2794bfa602bSRichard Henderson Therefore, exit the region on a taken branch, but otherwise 2804bfa602bSRichard Henderson fall through to the next instruction. */ 2814bfa602bSRichard Henderson tcg_gen_brcondi_i32(cond_not_taken, cpu_sr_t, 0, l1); 282ab419fd8SRichard Henderson tcg_gen_movi_i32(cpu_flags, ctx->envflags & ~TB_FLAG_GUSA_MASK); 2834bfa602bSRichard Henderson /* Note that this won't actually use a goto_tb opcode because we 2844bfa602bSRichard Henderson disallow it in use_goto_tb, but it handles exit + singlestep. */ 2854bfa602bSRichard Henderson gen_goto_tb(ctx, 0, dest); 286fcf5ef2aSThomas Huth gen_set_label(l1); 2875b38d026SLaurent Vivier ctx->base.is_jmp = DISAS_NEXT; 2884bfa602bSRichard Henderson return; 2894bfa602bSRichard Henderson } 2904bfa602bSRichard Henderson 2914bfa602bSRichard Henderson gen_save_cpu_state(ctx, false); 2924bfa602bSRichard Henderson tcg_gen_brcondi_i32(cond_not_taken, cpu_sr_t, 0, l1); 2934bfa602bSRichard Henderson gen_goto_tb(ctx, 0, dest); 2944bfa602bSRichard Henderson gen_set_label(l1); 2956f1c2af6SRichard Henderson gen_goto_tb(ctx, 1, ctx->base.pc_next + 2); 2966f1c2af6SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 297fcf5ef2aSThomas Huth } 298fcf5ef2aSThomas Huth 299fcf5ef2aSThomas Huth /* Delayed conditional jump (bt or bf) */ 300fcf5ef2aSThomas Huth static void gen_delayed_conditional_jump(DisasContext * ctx) 301fcf5ef2aSThomas Huth { 3024bfa602bSRichard Henderson TCGLabel *l1 = gen_new_label(); 3034bfa602bSRichard Henderson TCGv ds = tcg_temp_new(); 304fcf5ef2aSThomas Huth 30547b9f4d5SAurelien Jarno tcg_gen_mov_i32(ds, cpu_delayed_cond); 30647b9f4d5SAurelien Jarno tcg_gen_discard_i32(cpu_delayed_cond); 3074bfa602bSRichard Henderson 308ab419fd8SRichard Henderson if (ctx->tbflags & TB_FLAG_GUSA_EXCLUSIVE) { 3094bfa602bSRichard Henderson /* When in an exclusive region, we must continue to the end. 3104bfa602bSRichard Henderson Therefore, exit the region on a taken branch, but otherwise 3114bfa602bSRichard Henderson fall through to the next instruction. */ 3124bfa602bSRichard Henderson tcg_gen_brcondi_i32(TCG_COND_EQ, ds, 0, l1); 3134bfa602bSRichard Henderson 3144bfa602bSRichard Henderson /* Leave the gUSA region. */ 315ab419fd8SRichard Henderson tcg_gen_movi_i32(cpu_flags, ctx->envflags & ~TB_FLAG_GUSA_MASK); 3164bfa602bSRichard Henderson gen_jump(ctx); 3174bfa602bSRichard Henderson 3184bfa602bSRichard Henderson gen_set_label(l1); 3196f1c2af6SRichard Henderson ctx->base.is_jmp = DISAS_NEXT; 3204bfa602bSRichard Henderson return; 3214bfa602bSRichard Henderson } 3224bfa602bSRichard Henderson 323fcf5ef2aSThomas Huth tcg_gen_brcondi_i32(TCG_COND_NE, ds, 0, l1); 3246f1c2af6SRichard Henderson gen_goto_tb(ctx, 1, ctx->base.pc_next + 2); 325fcf5ef2aSThomas Huth gen_set_label(l1); 326fcf5ef2aSThomas Huth gen_jump(ctx); 327fcf5ef2aSThomas Huth } 328fcf5ef2aSThomas Huth 329e5d8053eSRichard Henderson static inline void gen_load_fpr64(DisasContext *ctx, TCGv_i64 t, int reg) 330fcf5ef2aSThomas Huth { 3311e0b21d8SRichard Henderson /* We have already signaled illegal instruction for odd Dr. */ 3321e0b21d8SRichard Henderson tcg_debug_assert((reg & 1) == 0); 3331e0b21d8SRichard Henderson reg ^= ctx->fbank; 334fcf5ef2aSThomas Huth tcg_gen_concat_i32_i64(t, cpu_fregs[reg + 1], cpu_fregs[reg]); 335fcf5ef2aSThomas Huth } 336fcf5ef2aSThomas Huth 337e5d8053eSRichard Henderson static inline void gen_store_fpr64(DisasContext *ctx, TCGv_i64 t, int reg) 338fcf5ef2aSThomas Huth { 3391e0b21d8SRichard Henderson /* We have already signaled illegal instruction for odd Dr. */ 3401e0b21d8SRichard Henderson tcg_debug_assert((reg & 1) == 0); 3411e0b21d8SRichard Henderson reg ^= ctx->fbank; 34258d2a9aeSAurelien Jarno tcg_gen_extr_i64_i32(cpu_fregs[reg + 1], cpu_fregs[reg], t); 343fcf5ef2aSThomas Huth } 344fcf5ef2aSThomas Huth 345fcf5ef2aSThomas Huth #define B3_0 (ctx->opcode & 0xf) 346fcf5ef2aSThomas Huth #define B6_4 ((ctx->opcode >> 4) & 0x7) 347fcf5ef2aSThomas Huth #define B7_4 ((ctx->opcode >> 4) & 0xf) 348fcf5ef2aSThomas Huth #define B7_0 (ctx->opcode & 0xff) 349fcf5ef2aSThomas Huth #define B7_0s ((int32_t) (int8_t) (ctx->opcode & 0xff)) 350fcf5ef2aSThomas Huth #define B11_0s (ctx->opcode & 0x800 ? 0xfffff000 | (ctx->opcode & 0xfff) : \ 351fcf5ef2aSThomas Huth (ctx->opcode & 0xfff)) 352fcf5ef2aSThomas Huth #define B11_8 ((ctx->opcode >> 8) & 0xf) 353fcf5ef2aSThomas Huth #define B15_12 ((ctx->opcode >> 12) & 0xf) 354fcf5ef2aSThomas Huth 3553a3bb8d2SRichard Henderson #define REG(x) cpu_gregs[(x) ^ ctx->gbank] 3563a3bb8d2SRichard Henderson #define ALTREG(x) cpu_gregs[(x) ^ ctx->gbank ^ 0x10] 3575c13bad9SRichard Henderson #define FREG(x) cpu_fregs[(x) ^ ctx->fbank] 358fcf5ef2aSThomas Huth 359fcf5ef2aSThomas Huth #define XHACK(x) ((((x) & 1 ) << 4) | ((x) & 0xe)) 360fcf5ef2aSThomas Huth 361fcf5ef2aSThomas Huth #define CHECK_NOT_DELAY_SLOT \ 362ab419fd8SRichard Henderson if (ctx->envflags & TB_FLAG_DELAY_SLOT_MASK) { \ 363dec16c6eSRichard Henderson goto do_illegal_slot; \ 364fcf5ef2aSThomas Huth } 365fcf5ef2aSThomas Huth 366fcf5ef2aSThomas Huth #define CHECK_PRIVILEGED \ 367fcf5ef2aSThomas Huth if (IS_USER(ctx)) { \ 3686b98213dSRichard Henderson goto do_illegal; \ 369fcf5ef2aSThomas Huth } 370fcf5ef2aSThomas Huth 371fcf5ef2aSThomas Huth #define CHECK_FPU_ENABLED \ 372a6215749SAurelien Jarno if (ctx->tbflags & (1u << SR_FD)) { \ 373dec4f042SRichard Henderson goto do_fpu_disabled; \ 374fcf5ef2aSThomas Huth } 375fcf5ef2aSThomas Huth 3767e9f7ca8SRichard Henderson #define CHECK_FPSCR_PR_0 \ 3777e9f7ca8SRichard Henderson if (ctx->tbflags & FPSCR_PR) { \ 3787e9f7ca8SRichard Henderson goto do_illegal; \ 3797e9f7ca8SRichard Henderson } 3807e9f7ca8SRichard Henderson 3817e9f7ca8SRichard Henderson #define CHECK_FPSCR_PR_1 \ 3827e9f7ca8SRichard Henderson if (!(ctx->tbflags & FPSCR_PR)) { \ 3837e9f7ca8SRichard Henderson goto do_illegal; \ 3847e9f7ca8SRichard Henderson } 3857e9f7ca8SRichard Henderson 386ccae24d4SRichard Henderson #define CHECK_SH4A \ 387ccae24d4SRichard Henderson if (!(ctx->features & SH_FEATURE_SH4A)) { \ 388ccae24d4SRichard Henderson goto do_illegal; \ 389ccae24d4SRichard Henderson } 390ccae24d4SRichard Henderson 391fcf5ef2aSThomas Huth static void _decode_opc(DisasContext * ctx) 392fcf5ef2aSThomas Huth { 393fcf5ef2aSThomas Huth /* This code tries to make movcal emulation sufficiently 394fcf5ef2aSThomas Huth accurate for Linux purposes. This instruction writes 395fcf5ef2aSThomas Huth memory, and prior to that, always allocates a cache line. 396fcf5ef2aSThomas Huth It is used in two contexts: 397fcf5ef2aSThomas Huth - in memcpy, where data is copied in blocks, the first write 398fcf5ef2aSThomas Huth of to a block uses movca.l for performance. 399fcf5ef2aSThomas Huth - in arch/sh/mm/cache-sh4.c, movcal.l + ocbi combination is used 400fcf5ef2aSThomas Huth to flush the cache. Here, the data written by movcal.l is never 401fcf5ef2aSThomas Huth written to memory, and the data written is just bogus. 402fcf5ef2aSThomas Huth 403fcf5ef2aSThomas Huth To simulate this, we simulate movcal.l, we store the value to memory, 404fcf5ef2aSThomas Huth but we also remember the previous content. If we see ocbi, we check 405fcf5ef2aSThomas Huth if movcal.l for that address was done previously. If so, the write should 406fcf5ef2aSThomas Huth not have hit the memory, so we restore the previous content. 407fcf5ef2aSThomas Huth When we see an instruction that is neither movca.l 408fcf5ef2aSThomas Huth nor ocbi, the previous content is discarded. 409fcf5ef2aSThomas Huth 410fcf5ef2aSThomas Huth To optimize, we only try to flush stores when we're at the start of 411fcf5ef2aSThomas Huth TB, or if we already saw movca.l in this TB and did not flush stores 412fcf5ef2aSThomas Huth yet. */ 413fcf5ef2aSThomas Huth if (ctx->has_movcal) 414fcf5ef2aSThomas Huth { 415fcf5ef2aSThomas Huth int opcode = ctx->opcode & 0xf0ff; 416fcf5ef2aSThomas Huth if (opcode != 0x0093 /* ocbi */ 417fcf5ef2aSThomas Huth && opcode != 0x00c3 /* movca.l */) 418fcf5ef2aSThomas Huth { 419ad75a51eSRichard Henderson gen_helper_discard_movcal_backup(tcg_env); 420fcf5ef2aSThomas Huth ctx->has_movcal = 0; 421fcf5ef2aSThomas Huth } 422fcf5ef2aSThomas Huth } 423fcf5ef2aSThomas Huth 424fcf5ef2aSThomas Huth #if 0 425fcf5ef2aSThomas Huth fprintf(stderr, "Translating opcode 0x%04x\n", ctx->opcode); 426fcf5ef2aSThomas Huth #endif 427fcf5ef2aSThomas Huth 428fcf5ef2aSThomas Huth switch (ctx->opcode) { 429fcf5ef2aSThomas Huth case 0x0019: /* div0u */ 430fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_sr_m, 0); 431fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_sr_q, 0); 432fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_sr_t, 0); 433fcf5ef2aSThomas Huth return; 434fcf5ef2aSThomas Huth case 0x000b: /* rts */ 435fcf5ef2aSThomas Huth CHECK_NOT_DELAY_SLOT 436fcf5ef2aSThomas Huth tcg_gen_mov_i32(cpu_delayed_pc, cpu_pr); 437ab419fd8SRichard Henderson ctx->envflags |= TB_FLAG_DELAY_SLOT; 438fcf5ef2aSThomas Huth ctx->delayed_pc = (uint32_t) - 1; 439fcf5ef2aSThomas Huth return; 440fcf5ef2aSThomas Huth case 0x0028: /* clrmac */ 441fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_mach, 0); 442fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_macl, 0); 443fcf5ef2aSThomas Huth return; 444fcf5ef2aSThomas Huth case 0x0048: /* clrs */ 445fcf5ef2aSThomas Huth tcg_gen_andi_i32(cpu_sr, cpu_sr, ~(1u << SR_S)); 446fcf5ef2aSThomas Huth return; 447fcf5ef2aSThomas Huth case 0x0008: /* clrt */ 448fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_sr_t, 0); 449fcf5ef2aSThomas Huth return; 450fcf5ef2aSThomas Huth case 0x0038: /* ldtlb */ 451fcf5ef2aSThomas Huth CHECK_PRIVILEGED 452ad75a51eSRichard Henderson gen_helper_ldtlb(tcg_env); 453fcf5ef2aSThomas Huth return; 454fcf5ef2aSThomas Huth case 0x002b: /* rte */ 455fcf5ef2aSThomas Huth CHECK_PRIVILEGED 456fcf5ef2aSThomas Huth CHECK_NOT_DELAY_SLOT 457fcf5ef2aSThomas Huth gen_write_sr(cpu_ssr); 458fcf5ef2aSThomas Huth tcg_gen_mov_i32(cpu_delayed_pc, cpu_spc); 459ab419fd8SRichard Henderson ctx->envflags |= TB_FLAG_DELAY_SLOT_RTE; 460fcf5ef2aSThomas Huth ctx->delayed_pc = (uint32_t) - 1; 4616f1c2af6SRichard Henderson ctx->base.is_jmp = DISAS_STOP; 462fcf5ef2aSThomas Huth return; 463fcf5ef2aSThomas Huth case 0x0058: /* sets */ 464fcf5ef2aSThomas Huth tcg_gen_ori_i32(cpu_sr, cpu_sr, (1u << SR_S)); 465fcf5ef2aSThomas Huth return; 466fcf5ef2aSThomas Huth case 0x0018: /* sett */ 467fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_sr_t, 1); 468fcf5ef2aSThomas Huth return; 469fcf5ef2aSThomas Huth case 0xfbfd: /* frchg */ 47061dedf2aSRichard Henderson CHECK_FPSCR_PR_0 471fcf5ef2aSThomas Huth tcg_gen_xori_i32(cpu_fpscr, cpu_fpscr, FPSCR_FR); 4726f1c2af6SRichard Henderson ctx->base.is_jmp = DISAS_STOP; 473fcf5ef2aSThomas Huth return; 474fcf5ef2aSThomas Huth case 0xf3fd: /* fschg */ 47561dedf2aSRichard Henderson CHECK_FPSCR_PR_0 476fcf5ef2aSThomas Huth tcg_gen_xori_i32(cpu_fpscr, cpu_fpscr, FPSCR_SZ); 4776f1c2af6SRichard Henderson ctx->base.is_jmp = DISAS_STOP; 478fcf5ef2aSThomas Huth return; 479907759f9SRichard Henderson case 0xf7fd: /* fpchg */ 480907759f9SRichard Henderson CHECK_SH4A 481907759f9SRichard Henderson tcg_gen_xori_i32(cpu_fpscr, cpu_fpscr, FPSCR_PR); 4826f1c2af6SRichard Henderson ctx->base.is_jmp = DISAS_STOP; 483907759f9SRichard Henderson return; 484fcf5ef2aSThomas Huth case 0x0009: /* nop */ 485fcf5ef2aSThomas Huth return; 486fcf5ef2aSThomas Huth case 0x001b: /* sleep */ 487fcf5ef2aSThomas Huth CHECK_PRIVILEGED 4886f1c2af6SRichard Henderson tcg_gen_movi_i32(cpu_pc, ctx->base.pc_next + 2); 489ad75a51eSRichard Henderson gen_helper_sleep(tcg_env); 490fcf5ef2aSThomas Huth return; 491fcf5ef2aSThomas Huth } 492fcf5ef2aSThomas Huth 493fcf5ef2aSThomas Huth switch (ctx->opcode & 0xf000) { 494fcf5ef2aSThomas Huth case 0x1000: /* mov.l Rm,@(disp,Rn) */ 495fcf5ef2aSThomas Huth { 496fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 497fcf5ef2aSThomas Huth tcg_gen_addi_i32(addr, REG(B11_8), B3_0 * 4); 4984da06fb3SRichard Henderson tcg_gen_qemu_st_i32(REG(B7_4), addr, ctx->memidx, 4994da06fb3SRichard Henderson MO_TEUL | UNALIGN(ctx)); 500fcf5ef2aSThomas Huth } 501fcf5ef2aSThomas Huth return; 502fcf5ef2aSThomas Huth case 0x5000: /* mov.l @(disp,Rm),Rn */ 503fcf5ef2aSThomas Huth { 504fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 505fcf5ef2aSThomas Huth tcg_gen_addi_i32(addr, REG(B7_4), B3_0 * 4); 5064da06fb3SRichard Henderson tcg_gen_qemu_ld_i32(REG(B11_8), addr, ctx->memidx, 5074da06fb3SRichard Henderson MO_TESL | UNALIGN(ctx)); 508fcf5ef2aSThomas Huth } 509fcf5ef2aSThomas Huth return; 510fcf5ef2aSThomas Huth case 0xe000: /* mov #imm,Rn */ 5114bfa602bSRichard Henderson #ifdef CONFIG_USER_ONLY 512ab419fd8SRichard Henderson /* 513ab419fd8SRichard Henderson * Detect the start of a gUSA region (mov #-n, r15). 514ab419fd8SRichard Henderson * If so, update envflags and end the TB. This will allow us 515ab419fd8SRichard Henderson * to see the end of the region (stored in R0) in the next TB. 516ab419fd8SRichard Henderson */ 5176f1c2af6SRichard Henderson if (B11_8 == 15 && B7_0s < 0 && 5186f1c2af6SRichard Henderson (tb_cflags(ctx->base.tb) & CF_PARALLEL)) { 519ab419fd8SRichard Henderson ctx->envflags = 520ab419fd8SRichard Henderson deposit32(ctx->envflags, TB_FLAG_GUSA_SHIFT, 8, B7_0s); 5216f1c2af6SRichard Henderson ctx->base.is_jmp = DISAS_STOP; 5224bfa602bSRichard Henderson } 5234bfa602bSRichard Henderson #endif 524fcf5ef2aSThomas Huth tcg_gen_movi_i32(REG(B11_8), B7_0s); 525fcf5ef2aSThomas Huth return; 526fcf5ef2aSThomas Huth case 0x9000: /* mov.w @(disp,PC),Rn */ 527fcf5ef2aSThomas Huth { 528950b91beSRichard Henderson TCGv addr = tcg_constant_i32(ctx->base.pc_next + 4 + B7_0 * 2); 52903a0d87eSRichard Henderson tcg_gen_qemu_ld_i32(REG(B11_8), addr, ctx->memidx, 53003a0d87eSRichard Henderson MO_TESW | MO_ALIGN); 531fcf5ef2aSThomas Huth } 532fcf5ef2aSThomas Huth return; 533fcf5ef2aSThomas Huth case 0xd000: /* mov.l @(disp,PC),Rn */ 534fcf5ef2aSThomas Huth { 535950b91beSRichard Henderson TCGv addr = tcg_constant_i32((ctx->base.pc_next + 4 + B7_0 * 4) & ~3); 53603a0d87eSRichard Henderson tcg_gen_qemu_ld_i32(REG(B11_8), addr, ctx->memidx, 53703a0d87eSRichard Henderson MO_TESL | MO_ALIGN); 538fcf5ef2aSThomas Huth } 539fcf5ef2aSThomas Huth return; 540fcf5ef2aSThomas Huth case 0x7000: /* add #imm,Rn */ 541fcf5ef2aSThomas Huth tcg_gen_addi_i32(REG(B11_8), REG(B11_8), B7_0s); 542fcf5ef2aSThomas Huth return; 543fcf5ef2aSThomas Huth case 0xa000: /* bra disp */ 544fcf5ef2aSThomas Huth CHECK_NOT_DELAY_SLOT 5456f1c2af6SRichard Henderson ctx->delayed_pc = ctx->base.pc_next + 4 + B11_0s * 2; 546ab419fd8SRichard Henderson ctx->envflags |= TB_FLAG_DELAY_SLOT; 547fcf5ef2aSThomas Huth return; 548fcf5ef2aSThomas Huth case 0xb000: /* bsr disp */ 549fcf5ef2aSThomas Huth CHECK_NOT_DELAY_SLOT 5506f1c2af6SRichard Henderson tcg_gen_movi_i32(cpu_pr, ctx->base.pc_next + 4); 5516f1c2af6SRichard Henderson ctx->delayed_pc = ctx->base.pc_next + 4 + B11_0s * 2; 552ab419fd8SRichard Henderson ctx->envflags |= TB_FLAG_DELAY_SLOT; 553fcf5ef2aSThomas Huth return; 554fcf5ef2aSThomas Huth } 555fcf5ef2aSThomas Huth 556fcf5ef2aSThomas Huth switch (ctx->opcode & 0xf00f) { 557fcf5ef2aSThomas Huth case 0x6003: /* mov Rm,Rn */ 558fcf5ef2aSThomas Huth tcg_gen_mov_i32(REG(B11_8), REG(B7_4)); 559fcf5ef2aSThomas Huth return; 560fcf5ef2aSThomas Huth case 0x2000: /* mov.b Rm,@Rn */ 561fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(REG(B7_4), REG(B11_8), ctx->memidx, MO_UB); 562fcf5ef2aSThomas Huth return; 563fcf5ef2aSThomas Huth case 0x2001: /* mov.w Rm,@Rn */ 5644da06fb3SRichard Henderson tcg_gen_qemu_st_i32(REG(B7_4), REG(B11_8), ctx->memidx, 5654da06fb3SRichard Henderson MO_TEUW | UNALIGN(ctx)); 566fcf5ef2aSThomas Huth return; 567fcf5ef2aSThomas Huth case 0x2002: /* mov.l Rm,@Rn */ 5684da06fb3SRichard Henderson tcg_gen_qemu_st_i32(REG(B7_4), REG(B11_8), ctx->memidx, 5694da06fb3SRichard Henderson MO_TEUL | UNALIGN(ctx)); 570fcf5ef2aSThomas Huth return; 571fcf5ef2aSThomas Huth case 0x6000: /* mov.b @Rm,Rn */ 572fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(REG(B11_8), REG(B7_4), ctx->memidx, MO_SB); 573fcf5ef2aSThomas Huth return; 574fcf5ef2aSThomas Huth case 0x6001: /* mov.w @Rm,Rn */ 5754da06fb3SRichard Henderson tcg_gen_qemu_ld_i32(REG(B11_8), REG(B7_4), ctx->memidx, 5764da06fb3SRichard Henderson MO_TESW | UNALIGN(ctx)); 577fcf5ef2aSThomas Huth return; 578fcf5ef2aSThomas Huth case 0x6002: /* mov.l @Rm,Rn */ 5794da06fb3SRichard Henderson tcg_gen_qemu_ld_i32(REG(B11_8), REG(B7_4), ctx->memidx, 5804da06fb3SRichard Henderson MO_TESL | UNALIGN(ctx)); 581fcf5ef2aSThomas Huth return; 582fcf5ef2aSThomas Huth case 0x2004: /* mov.b Rm,@-Rn */ 583fcf5ef2aSThomas Huth { 584fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 585fcf5ef2aSThomas Huth tcg_gen_subi_i32(addr, REG(B11_8), 1); 586fcf5ef2aSThomas Huth /* might cause re-execution */ 587fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(REG(B7_4), addr, ctx->memidx, MO_UB); 588fcf5ef2aSThomas Huth tcg_gen_mov_i32(REG(B11_8), addr); /* modify register status */ 589fcf5ef2aSThomas Huth } 590fcf5ef2aSThomas Huth return; 591fcf5ef2aSThomas Huth case 0x2005: /* mov.w Rm,@-Rn */ 592fcf5ef2aSThomas Huth { 593fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 594fcf5ef2aSThomas Huth tcg_gen_subi_i32(addr, REG(B11_8), 2); 5954da06fb3SRichard Henderson tcg_gen_qemu_st_i32(REG(B7_4), addr, ctx->memidx, 5964da06fb3SRichard Henderson MO_TEUW | UNALIGN(ctx)); 597fcf5ef2aSThomas Huth tcg_gen_mov_i32(REG(B11_8), addr); 598fcf5ef2aSThomas Huth } 599fcf5ef2aSThomas Huth return; 600fcf5ef2aSThomas Huth case 0x2006: /* mov.l Rm,@-Rn */ 601fcf5ef2aSThomas Huth { 602fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 603fcf5ef2aSThomas Huth tcg_gen_subi_i32(addr, REG(B11_8), 4); 6044da06fb3SRichard Henderson tcg_gen_qemu_st_i32(REG(B7_4), addr, ctx->memidx, 6054da06fb3SRichard Henderson MO_TEUL | UNALIGN(ctx)); 606fcf5ef2aSThomas Huth tcg_gen_mov_i32(REG(B11_8), addr); 607fcf5ef2aSThomas Huth } 608fcf5ef2aSThomas Huth return; 609fcf5ef2aSThomas Huth case 0x6004: /* mov.b @Rm+,Rn */ 610fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(REG(B11_8), REG(B7_4), ctx->memidx, MO_SB); 611fcf5ef2aSThomas Huth if ( B11_8 != B7_4 ) 612fcf5ef2aSThomas Huth tcg_gen_addi_i32(REG(B7_4), REG(B7_4), 1); 613fcf5ef2aSThomas Huth return; 614fcf5ef2aSThomas Huth case 0x6005: /* mov.w @Rm+,Rn */ 6154da06fb3SRichard Henderson tcg_gen_qemu_ld_i32(REG(B11_8), REG(B7_4), ctx->memidx, 6164da06fb3SRichard Henderson MO_TESW | UNALIGN(ctx)); 617fcf5ef2aSThomas Huth if ( B11_8 != B7_4 ) 618fcf5ef2aSThomas Huth tcg_gen_addi_i32(REG(B7_4), REG(B7_4), 2); 619fcf5ef2aSThomas Huth return; 620fcf5ef2aSThomas Huth case 0x6006: /* mov.l @Rm+,Rn */ 6214da06fb3SRichard Henderson tcg_gen_qemu_ld_i32(REG(B11_8), REG(B7_4), ctx->memidx, 6224da06fb3SRichard Henderson MO_TESL | UNALIGN(ctx)); 623fcf5ef2aSThomas Huth if ( B11_8 != B7_4 ) 624fcf5ef2aSThomas Huth tcg_gen_addi_i32(REG(B7_4), REG(B7_4), 4); 625fcf5ef2aSThomas Huth return; 626fcf5ef2aSThomas Huth case 0x0004: /* mov.b Rm,@(R0,Rn) */ 627fcf5ef2aSThomas Huth { 628fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 629fcf5ef2aSThomas Huth tcg_gen_add_i32(addr, REG(B11_8), REG(0)); 630fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(REG(B7_4), addr, ctx->memidx, MO_UB); 631fcf5ef2aSThomas Huth } 632fcf5ef2aSThomas Huth return; 633fcf5ef2aSThomas Huth case 0x0005: /* mov.w Rm,@(R0,Rn) */ 634fcf5ef2aSThomas Huth { 635fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 636fcf5ef2aSThomas Huth tcg_gen_add_i32(addr, REG(B11_8), REG(0)); 6374da06fb3SRichard Henderson tcg_gen_qemu_st_i32(REG(B7_4), addr, ctx->memidx, 6384da06fb3SRichard Henderson MO_TEUW | UNALIGN(ctx)); 639fcf5ef2aSThomas Huth } 640fcf5ef2aSThomas Huth return; 641fcf5ef2aSThomas Huth case 0x0006: /* mov.l Rm,@(R0,Rn) */ 642fcf5ef2aSThomas Huth { 643fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 644fcf5ef2aSThomas Huth tcg_gen_add_i32(addr, REG(B11_8), REG(0)); 6454da06fb3SRichard Henderson tcg_gen_qemu_st_i32(REG(B7_4), addr, ctx->memidx, 6464da06fb3SRichard Henderson MO_TEUL | UNALIGN(ctx)); 647fcf5ef2aSThomas Huth } 648fcf5ef2aSThomas Huth return; 649fcf5ef2aSThomas Huth case 0x000c: /* mov.b @(R0,Rm),Rn */ 650fcf5ef2aSThomas Huth { 651fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 652fcf5ef2aSThomas Huth tcg_gen_add_i32(addr, REG(B7_4), REG(0)); 653fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(REG(B11_8), addr, ctx->memidx, MO_SB); 654fcf5ef2aSThomas Huth } 655fcf5ef2aSThomas Huth return; 656fcf5ef2aSThomas Huth case 0x000d: /* mov.w @(R0,Rm),Rn */ 657fcf5ef2aSThomas Huth { 658fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 659fcf5ef2aSThomas Huth tcg_gen_add_i32(addr, REG(B7_4), REG(0)); 6604da06fb3SRichard Henderson tcg_gen_qemu_ld_i32(REG(B11_8), addr, ctx->memidx, 6614da06fb3SRichard Henderson MO_TESW | UNALIGN(ctx)); 662fcf5ef2aSThomas Huth } 663fcf5ef2aSThomas Huth return; 664fcf5ef2aSThomas Huth case 0x000e: /* mov.l @(R0,Rm),Rn */ 665fcf5ef2aSThomas Huth { 666fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 667fcf5ef2aSThomas Huth tcg_gen_add_i32(addr, REG(B7_4), REG(0)); 6684da06fb3SRichard Henderson tcg_gen_qemu_ld_i32(REG(B11_8), addr, ctx->memidx, 6694da06fb3SRichard Henderson MO_TESL | UNALIGN(ctx)); 670fcf5ef2aSThomas Huth } 671fcf5ef2aSThomas Huth return; 672fcf5ef2aSThomas Huth case 0x6008: /* swap.b Rm,Rn */ 673fcf5ef2aSThomas Huth { 6743c254ab8SLadi Prosek TCGv low = tcg_temp_new(); 675b983a0e1SRichard Henderson tcg_gen_bswap16_i32(low, REG(B7_4), 0); 676fcf5ef2aSThomas Huth tcg_gen_deposit_i32(REG(B11_8), REG(B7_4), low, 0, 16); 677fcf5ef2aSThomas Huth } 678fcf5ef2aSThomas Huth return; 679fcf5ef2aSThomas Huth case 0x6009: /* swap.w Rm,Rn */ 680fcf5ef2aSThomas Huth tcg_gen_rotli_i32(REG(B11_8), REG(B7_4), 16); 681fcf5ef2aSThomas Huth return; 682fcf5ef2aSThomas Huth case 0x200d: /* xtrct Rm,Rn */ 683fcf5ef2aSThomas Huth { 684fcf5ef2aSThomas Huth TCGv high, low; 685fcf5ef2aSThomas Huth high = tcg_temp_new(); 686fcf5ef2aSThomas Huth tcg_gen_shli_i32(high, REG(B7_4), 16); 687fcf5ef2aSThomas Huth low = tcg_temp_new(); 688fcf5ef2aSThomas Huth tcg_gen_shri_i32(low, REG(B11_8), 16); 689fcf5ef2aSThomas Huth tcg_gen_or_i32(REG(B11_8), high, low); 690fcf5ef2aSThomas Huth } 691fcf5ef2aSThomas Huth return; 692fcf5ef2aSThomas Huth case 0x300c: /* add Rm,Rn */ 693fcf5ef2aSThomas Huth tcg_gen_add_i32(REG(B11_8), REG(B11_8), REG(B7_4)); 694fcf5ef2aSThomas Huth return; 695fcf5ef2aSThomas Huth case 0x300e: /* addc Rm,Rn */ 696fcf5ef2aSThomas Huth { 697fcf5ef2aSThomas Huth TCGv t0, t1; 698950b91beSRichard Henderson t0 = tcg_constant_tl(0); 699fcf5ef2aSThomas Huth t1 = tcg_temp_new(); 700fcf5ef2aSThomas Huth tcg_gen_add2_i32(t1, cpu_sr_t, cpu_sr_t, t0, REG(B7_4), t0); 701fcf5ef2aSThomas Huth tcg_gen_add2_i32(REG(B11_8), cpu_sr_t, 702fcf5ef2aSThomas Huth REG(B11_8), t0, t1, cpu_sr_t); 703fcf5ef2aSThomas Huth } 704fcf5ef2aSThomas Huth return; 705fcf5ef2aSThomas Huth case 0x300f: /* addv Rm,Rn */ 706fcf5ef2aSThomas Huth { 707fcf5ef2aSThomas Huth TCGv t0, t1, t2; 708fcf5ef2aSThomas Huth t0 = tcg_temp_new(); 709fcf5ef2aSThomas Huth tcg_gen_add_i32(t0, REG(B7_4), REG(B11_8)); 710fcf5ef2aSThomas Huth t1 = tcg_temp_new(); 711fcf5ef2aSThomas Huth tcg_gen_xor_i32(t1, t0, REG(B11_8)); 712fcf5ef2aSThomas Huth t2 = tcg_temp_new(); 713fcf5ef2aSThomas Huth tcg_gen_xor_i32(t2, REG(B7_4), REG(B11_8)); 714fcf5ef2aSThomas Huth tcg_gen_andc_i32(cpu_sr_t, t1, t2); 715fcf5ef2aSThomas Huth tcg_gen_shri_i32(cpu_sr_t, cpu_sr_t, 31); 716fcf5ef2aSThomas Huth tcg_gen_mov_i32(REG(B7_4), t0); 717fcf5ef2aSThomas Huth } 718fcf5ef2aSThomas Huth return; 719fcf5ef2aSThomas Huth case 0x2009: /* and Rm,Rn */ 720fcf5ef2aSThomas Huth tcg_gen_and_i32(REG(B11_8), REG(B11_8), REG(B7_4)); 721fcf5ef2aSThomas Huth return; 722fcf5ef2aSThomas Huth case 0x3000: /* cmp/eq Rm,Rn */ 723fcf5ef2aSThomas Huth tcg_gen_setcond_i32(TCG_COND_EQ, cpu_sr_t, REG(B11_8), REG(B7_4)); 724fcf5ef2aSThomas Huth return; 725fcf5ef2aSThomas Huth case 0x3003: /* cmp/ge Rm,Rn */ 726fcf5ef2aSThomas Huth tcg_gen_setcond_i32(TCG_COND_GE, cpu_sr_t, REG(B11_8), REG(B7_4)); 727fcf5ef2aSThomas Huth return; 728fcf5ef2aSThomas Huth case 0x3007: /* cmp/gt Rm,Rn */ 729fcf5ef2aSThomas Huth tcg_gen_setcond_i32(TCG_COND_GT, cpu_sr_t, REG(B11_8), REG(B7_4)); 730fcf5ef2aSThomas Huth return; 731fcf5ef2aSThomas Huth case 0x3006: /* cmp/hi Rm,Rn */ 732fcf5ef2aSThomas Huth tcg_gen_setcond_i32(TCG_COND_GTU, cpu_sr_t, REG(B11_8), REG(B7_4)); 733fcf5ef2aSThomas Huth return; 734fcf5ef2aSThomas Huth case 0x3002: /* cmp/hs Rm,Rn */ 735fcf5ef2aSThomas Huth tcg_gen_setcond_i32(TCG_COND_GEU, cpu_sr_t, REG(B11_8), REG(B7_4)); 736fcf5ef2aSThomas Huth return; 737fcf5ef2aSThomas Huth case 0x200c: /* cmp/str Rm,Rn */ 738fcf5ef2aSThomas Huth { 739fcf5ef2aSThomas Huth TCGv cmp1 = tcg_temp_new(); 740fcf5ef2aSThomas Huth TCGv cmp2 = tcg_temp_new(); 741fcf5ef2aSThomas Huth tcg_gen_xor_i32(cmp2, REG(B7_4), REG(B11_8)); 742fcf5ef2aSThomas Huth tcg_gen_subi_i32(cmp1, cmp2, 0x01010101); 743fcf5ef2aSThomas Huth tcg_gen_andc_i32(cmp1, cmp1, cmp2); 744fcf5ef2aSThomas Huth tcg_gen_andi_i32(cmp1, cmp1, 0x80808080); 745fcf5ef2aSThomas Huth tcg_gen_setcondi_i32(TCG_COND_NE, cpu_sr_t, cmp1, 0); 746fcf5ef2aSThomas Huth } 747fcf5ef2aSThomas Huth return; 748fcf5ef2aSThomas Huth case 0x2007: /* div0s Rm,Rn */ 749fcf5ef2aSThomas Huth tcg_gen_shri_i32(cpu_sr_q, REG(B11_8), 31); /* SR_Q */ 750fcf5ef2aSThomas Huth tcg_gen_shri_i32(cpu_sr_m, REG(B7_4), 31); /* SR_M */ 751fcf5ef2aSThomas Huth tcg_gen_xor_i32(cpu_sr_t, cpu_sr_q, cpu_sr_m); /* SR_T */ 752fcf5ef2aSThomas Huth return; 753fcf5ef2aSThomas Huth case 0x3004: /* div1 Rm,Rn */ 754fcf5ef2aSThomas Huth { 755fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 756fcf5ef2aSThomas Huth TCGv t1 = tcg_temp_new(); 757fcf5ef2aSThomas Huth TCGv t2 = tcg_temp_new(); 758950b91beSRichard Henderson TCGv zero = tcg_constant_i32(0); 759fcf5ef2aSThomas Huth 760fcf5ef2aSThomas Huth /* shift left arg1, saving the bit being pushed out and inserting 761fcf5ef2aSThomas Huth T on the right */ 762fcf5ef2aSThomas Huth tcg_gen_shri_i32(t0, REG(B11_8), 31); 763fcf5ef2aSThomas Huth tcg_gen_shli_i32(REG(B11_8), REG(B11_8), 1); 764fcf5ef2aSThomas Huth tcg_gen_or_i32(REG(B11_8), REG(B11_8), cpu_sr_t); 765fcf5ef2aSThomas Huth 766fcf5ef2aSThomas Huth /* Add or subtract arg0 from arg1 depending if Q == M. To avoid 767fcf5ef2aSThomas Huth using 64-bit temps, we compute arg0's high part from q ^ m, so 768fcf5ef2aSThomas Huth that it is 0x00000000 when adding the value or 0xffffffff when 769fcf5ef2aSThomas Huth subtracting it. */ 770fcf5ef2aSThomas Huth tcg_gen_xor_i32(t1, cpu_sr_q, cpu_sr_m); 771fcf5ef2aSThomas Huth tcg_gen_subi_i32(t1, t1, 1); 772fcf5ef2aSThomas Huth tcg_gen_neg_i32(t2, REG(B7_4)); 773fcf5ef2aSThomas Huth tcg_gen_movcond_i32(TCG_COND_EQ, t2, t1, zero, REG(B7_4), t2); 774fcf5ef2aSThomas Huth tcg_gen_add2_i32(REG(B11_8), t1, REG(B11_8), zero, t2, t1); 775fcf5ef2aSThomas Huth 776fcf5ef2aSThomas Huth /* compute T and Q depending on carry */ 777fcf5ef2aSThomas Huth tcg_gen_andi_i32(t1, t1, 1); 778fcf5ef2aSThomas Huth tcg_gen_xor_i32(t1, t1, t0); 779fcf5ef2aSThomas Huth tcg_gen_xori_i32(cpu_sr_t, t1, 1); 780fcf5ef2aSThomas Huth tcg_gen_xor_i32(cpu_sr_q, cpu_sr_m, t1); 781fcf5ef2aSThomas Huth } 782fcf5ef2aSThomas Huth return; 783fcf5ef2aSThomas Huth case 0x300d: /* dmuls.l Rm,Rn */ 784fcf5ef2aSThomas Huth tcg_gen_muls2_i32(cpu_macl, cpu_mach, REG(B7_4), REG(B11_8)); 785fcf5ef2aSThomas Huth return; 786fcf5ef2aSThomas Huth case 0x3005: /* dmulu.l Rm,Rn */ 787fcf5ef2aSThomas Huth tcg_gen_mulu2_i32(cpu_macl, cpu_mach, REG(B7_4), REG(B11_8)); 788fcf5ef2aSThomas Huth return; 789fcf5ef2aSThomas Huth case 0x600e: /* exts.b Rm,Rn */ 790fcf5ef2aSThomas Huth tcg_gen_ext8s_i32(REG(B11_8), REG(B7_4)); 791fcf5ef2aSThomas Huth return; 792fcf5ef2aSThomas Huth case 0x600f: /* exts.w Rm,Rn */ 793fcf5ef2aSThomas Huth tcg_gen_ext16s_i32(REG(B11_8), REG(B7_4)); 794fcf5ef2aSThomas Huth return; 795fcf5ef2aSThomas Huth case 0x600c: /* extu.b Rm,Rn */ 796fcf5ef2aSThomas Huth tcg_gen_ext8u_i32(REG(B11_8), REG(B7_4)); 797fcf5ef2aSThomas Huth return; 798fcf5ef2aSThomas Huth case 0x600d: /* extu.w Rm,Rn */ 799fcf5ef2aSThomas Huth tcg_gen_ext16u_i32(REG(B11_8), REG(B7_4)); 800fcf5ef2aSThomas Huth return; 801fcf5ef2aSThomas Huth case 0x000f: /* mac.l @Rm+,@Rn+ */ 802fcf5ef2aSThomas Huth { 803fcf5ef2aSThomas Huth TCGv arg0, arg1; 804fcf5ef2aSThomas Huth arg0 = tcg_temp_new(); 80503a0d87eSRichard Henderson tcg_gen_qemu_ld_i32(arg0, REG(B7_4), ctx->memidx, 80603a0d87eSRichard Henderson MO_TESL | MO_ALIGN); 807fcf5ef2aSThomas Huth arg1 = tcg_temp_new(); 80803a0d87eSRichard Henderson tcg_gen_qemu_ld_i32(arg1, REG(B11_8), ctx->memidx, 80903a0d87eSRichard Henderson MO_TESL | MO_ALIGN); 810ad75a51eSRichard Henderson gen_helper_macl(tcg_env, arg0, arg1); 811fcf5ef2aSThomas Huth tcg_gen_addi_i32(REG(B7_4), REG(B7_4), 4); 812fcf5ef2aSThomas Huth tcg_gen_addi_i32(REG(B11_8), REG(B11_8), 4); 813fcf5ef2aSThomas Huth } 814fcf5ef2aSThomas Huth return; 815fcf5ef2aSThomas Huth case 0x400f: /* mac.w @Rm+,@Rn+ */ 816fcf5ef2aSThomas Huth { 817fcf5ef2aSThomas Huth TCGv arg0, arg1; 818fcf5ef2aSThomas Huth arg0 = tcg_temp_new(); 81903a0d87eSRichard Henderson tcg_gen_qemu_ld_i32(arg0, REG(B7_4), ctx->memidx, 82003a0d87eSRichard Henderson MO_TESL | MO_ALIGN); 821fcf5ef2aSThomas Huth arg1 = tcg_temp_new(); 82203a0d87eSRichard Henderson tcg_gen_qemu_ld_i32(arg1, REG(B11_8), ctx->memidx, 82303a0d87eSRichard Henderson MO_TESL | MO_ALIGN); 824ad75a51eSRichard Henderson gen_helper_macw(tcg_env, arg0, arg1); 825fcf5ef2aSThomas Huth tcg_gen_addi_i32(REG(B11_8), REG(B11_8), 2); 826fcf5ef2aSThomas Huth tcg_gen_addi_i32(REG(B7_4), REG(B7_4), 2); 827fcf5ef2aSThomas Huth } 828fcf5ef2aSThomas Huth return; 829fcf5ef2aSThomas Huth case 0x0007: /* mul.l Rm,Rn */ 830fcf5ef2aSThomas Huth tcg_gen_mul_i32(cpu_macl, REG(B7_4), REG(B11_8)); 831fcf5ef2aSThomas Huth return; 832fcf5ef2aSThomas Huth case 0x200f: /* muls.w Rm,Rn */ 833fcf5ef2aSThomas Huth { 834fcf5ef2aSThomas Huth TCGv arg0, arg1; 835fcf5ef2aSThomas Huth arg0 = tcg_temp_new(); 836fcf5ef2aSThomas Huth tcg_gen_ext16s_i32(arg0, REG(B7_4)); 837fcf5ef2aSThomas Huth arg1 = tcg_temp_new(); 838fcf5ef2aSThomas Huth tcg_gen_ext16s_i32(arg1, REG(B11_8)); 839fcf5ef2aSThomas Huth tcg_gen_mul_i32(cpu_macl, arg0, arg1); 840fcf5ef2aSThomas Huth } 841fcf5ef2aSThomas Huth return; 842fcf5ef2aSThomas Huth case 0x200e: /* mulu.w Rm,Rn */ 843fcf5ef2aSThomas Huth { 844fcf5ef2aSThomas Huth TCGv arg0, arg1; 845fcf5ef2aSThomas Huth arg0 = tcg_temp_new(); 846fcf5ef2aSThomas Huth tcg_gen_ext16u_i32(arg0, REG(B7_4)); 847fcf5ef2aSThomas Huth arg1 = tcg_temp_new(); 848fcf5ef2aSThomas Huth tcg_gen_ext16u_i32(arg1, REG(B11_8)); 849fcf5ef2aSThomas Huth tcg_gen_mul_i32(cpu_macl, arg0, arg1); 850fcf5ef2aSThomas Huth } 851fcf5ef2aSThomas Huth return; 852fcf5ef2aSThomas Huth case 0x600b: /* neg Rm,Rn */ 853fcf5ef2aSThomas Huth tcg_gen_neg_i32(REG(B11_8), REG(B7_4)); 854fcf5ef2aSThomas Huth return; 855fcf5ef2aSThomas Huth case 0x600a: /* negc Rm,Rn */ 856fcf5ef2aSThomas Huth { 857950b91beSRichard Henderson TCGv t0 = tcg_constant_i32(0); 858fcf5ef2aSThomas Huth tcg_gen_add2_i32(REG(B11_8), cpu_sr_t, 859fcf5ef2aSThomas Huth REG(B7_4), t0, cpu_sr_t, t0); 860fcf5ef2aSThomas Huth tcg_gen_sub2_i32(REG(B11_8), cpu_sr_t, 861fcf5ef2aSThomas Huth t0, t0, REG(B11_8), cpu_sr_t); 862fcf5ef2aSThomas Huth tcg_gen_andi_i32(cpu_sr_t, cpu_sr_t, 1); 863fcf5ef2aSThomas Huth } 864fcf5ef2aSThomas Huth return; 865fcf5ef2aSThomas Huth case 0x6007: /* not Rm,Rn */ 866fcf5ef2aSThomas Huth tcg_gen_not_i32(REG(B11_8), REG(B7_4)); 867fcf5ef2aSThomas Huth return; 868fcf5ef2aSThomas Huth case 0x200b: /* or Rm,Rn */ 869fcf5ef2aSThomas Huth tcg_gen_or_i32(REG(B11_8), REG(B11_8), REG(B7_4)); 870fcf5ef2aSThomas Huth return; 871fcf5ef2aSThomas Huth case 0x400c: /* shad Rm,Rn */ 872fcf5ef2aSThomas Huth { 873fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 874fcf5ef2aSThomas Huth TCGv t1 = tcg_temp_new(); 875fcf5ef2aSThomas Huth TCGv t2 = tcg_temp_new(); 876fcf5ef2aSThomas Huth 877fcf5ef2aSThomas Huth tcg_gen_andi_i32(t0, REG(B7_4), 0x1f); 878fcf5ef2aSThomas Huth 879fcf5ef2aSThomas Huth /* positive case: shift to the left */ 880fcf5ef2aSThomas Huth tcg_gen_shl_i32(t1, REG(B11_8), t0); 881fcf5ef2aSThomas Huth 882fcf5ef2aSThomas Huth /* negative case: shift to the right in two steps to 883fcf5ef2aSThomas Huth correctly handle the -32 case */ 884fcf5ef2aSThomas Huth tcg_gen_xori_i32(t0, t0, 0x1f); 885fcf5ef2aSThomas Huth tcg_gen_sar_i32(t2, REG(B11_8), t0); 886fcf5ef2aSThomas Huth tcg_gen_sari_i32(t2, t2, 1); 887fcf5ef2aSThomas Huth 888fcf5ef2aSThomas Huth /* select between the two cases */ 889fcf5ef2aSThomas Huth tcg_gen_movi_i32(t0, 0); 890fcf5ef2aSThomas Huth tcg_gen_movcond_i32(TCG_COND_GE, REG(B11_8), REG(B7_4), t0, t1, t2); 891fcf5ef2aSThomas Huth } 892fcf5ef2aSThomas Huth return; 893fcf5ef2aSThomas Huth case 0x400d: /* shld Rm,Rn */ 894fcf5ef2aSThomas Huth { 895fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 896fcf5ef2aSThomas Huth TCGv t1 = tcg_temp_new(); 897fcf5ef2aSThomas Huth TCGv t2 = tcg_temp_new(); 898fcf5ef2aSThomas Huth 899fcf5ef2aSThomas Huth tcg_gen_andi_i32(t0, REG(B7_4), 0x1f); 900fcf5ef2aSThomas Huth 901fcf5ef2aSThomas Huth /* positive case: shift to the left */ 902fcf5ef2aSThomas Huth tcg_gen_shl_i32(t1, REG(B11_8), t0); 903fcf5ef2aSThomas Huth 904fcf5ef2aSThomas Huth /* negative case: shift to the right in two steps to 905fcf5ef2aSThomas Huth correctly handle the -32 case */ 906fcf5ef2aSThomas Huth tcg_gen_xori_i32(t0, t0, 0x1f); 907fcf5ef2aSThomas Huth tcg_gen_shr_i32(t2, REG(B11_8), t0); 908fcf5ef2aSThomas Huth tcg_gen_shri_i32(t2, t2, 1); 909fcf5ef2aSThomas Huth 910fcf5ef2aSThomas Huth /* select between the two cases */ 911fcf5ef2aSThomas Huth tcg_gen_movi_i32(t0, 0); 912fcf5ef2aSThomas Huth tcg_gen_movcond_i32(TCG_COND_GE, REG(B11_8), REG(B7_4), t0, t1, t2); 913fcf5ef2aSThomas Huth } 914fcf5ef2aSThomas Huth return; 915fcf5ef2aSThomas Huth case 0x3008: /* sub Rm,Rn */ 916fcf5ef2aSThomas Huth tcg_gen_sub_i32(REG(B11_8), REG(B11_8), REG(B7_4)); 917fcf5ef2aSThomas Huth return; 918fcf5ef2aSThomas Huth case 0x300a: /* subc Rm,Rn */ 919fcf5ef2aSThomas Huth { 920fcf5ef2aSThomas Huth TCGv t0, t1; 921950b91beSRichard Henderson t0 = tcg_constant_tl(0); 922fcf5ef2aSThomas Huth t1 = tcg_temp_new(); 923fcf5ef2aSThomas Huth tcg_gen_add2_i32(t1, cpu_sr_t, cpu_sr_t, t0, REG(B7_4), t0); 924fcf5ef2aSThomas Huth tcg_gen_sub2_i32(REG(B11_8), cpu_sr_t, 925fcf5ef2aSThomas Huth REG(B11_8), t0, t1, cpu_sr_t); 926fcf5ef2aSThomas Huth tcg_gen_andi_i32(cpu_sr_t, cpu_sr_t, 1); 927fcf5ef2aSThomas Huth } 928fcf5ef2aSThomas Huth return; 929fcf5ef2aSThomas Huth case 0x300b: /* subv Rm,Rn */ 930fcf5ef2aSThomas Huth { 931fcf5ef2aSThomas Huth TCGv t0, t1, t2; 932fcf5ef2aSThomas Huth t0 = tcg_temp_new(); 933fcf5ef2aSThomas Huth tcg_gen_sub_i32(t0, REG(B11_8), REG(B7_4)); 934fcf5ef2aSThomas Huth t1 = tcg_temp_new(); 935fcf5ef2aSThomas Huth tcg_gen_xor_i32(t1, t0, REG(B7_4)); 936fcf5ef2aSThomas Huth t2 = tcg_temp_new(); 937fcf5ef2aSThomas Huth tcg_gen_xor_i32(t2, REG(B11_8), REG(B7_4)); 938fcf5ef2aSThomas Huth tcg_gen_and_i32(t1, t1, t2); 939fcf5ef2aSThomas Huth tcg_gen_shri_i32(cpu_sr_t, t1, 31); 940fcf5ef2aSThomas Huth tcg_gen_mov_i32(REG(B11_8), t0); 941fcf5ef2aSThomas Huth } 942fcf5ef2aSThomas Huth return; 943fcf5ef2aSThomas Huth case 0x2008: /* tst Rm,Rn */ 944fcf5ef2aSThomas Huth { 945fcf5ef2aSThomas Huth TCGv val = tcg_temp_new(); 946fcf5ef2aSThomas Huth tcg_gen_and_i32(val, REG(B7_4), REG(B11_8)); 947fcf5ef2aSThomas Huth tcg_gen_setcondi_i32(TCG_COND_EQ, cpu_sr_t, val, 0); 948fcf5ef2aSThomas Huth } 949fcf5ef2aSThomas Huth return; 950fcf5ef2aSThomas Huth case 0x200a: /* xor Rm,Rn */ 951fcf5ef2aSThomas Huth tcg_gen_xor_i32(REG(B11_8), REG(B11_8), REG(B7_4)); 952fcf5ef2aSThomas Huth return; 953fcf5ef2aSThomas Huth case 0xf00c: /* fmov {F,D,X}Rm,{F,D,X}Rn - FPSCR: Nothing */ 954fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 955a6215749SAurelien Jarno if (ctx->tbflags & FPSCR_SZ) { 956bdcb3739SRichard Henderson int xsrc = XHACK(B7_4); 957bdcb3739SRichard Henderson int xdst = XHACK(B11_8); 958bdcb3739SRichard Henderson tcg_gen_mov_i32(FREG(xdst), FREG(xsrc)); 959bdcb3739SRichard Henderson tcg_gen_mov_i32(FREG(xdst + 1), FREG(xsrc + 1)); 960fcf5ef2aSThomas Huth } else { 9617c9f7038SRichard Henderson tcg_gen_mov_i32(FREG(B11_8), FREG(B7_4)); 962fcf5ef2aSThomas Huth } 963fcf5ef2aSThomas Huth return; 964fcf5ef2aSThomas Huth case 0xf00a: /* fmov {F,D,X}Rm,@Rn - FPSCR: Nothing */ 965fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 966a6215749SAurelien Jarno if (ctx->tbflags & FPSCR_SZ) { 9674d57fa50SRichard Henderson TCGv_i64 fp = tcg_temp_new_i64(); 9684d57fa50SRichard Henderson gen_load_fpr64(ctx, fp, XHACK(B7_4)); 96903a0d87eSRichard Henderson tcg_gen_qemu_st_i64(fp, REG(B11_8), ctx->memidx, 97003a0d87eSRichard Henderson MO_TEUQ | MO_ALIGN); 971fcf5ef2aSThomas Huth } else { 97203a0d87eSRichard Henderson tcg_gen_qemu_st_i32(FREG(B7_4), REG(B11_8), ctx->memidx, 97303a0d87eSRichard Henderson MO_TEUL | MO_ALIGN); 974fcf5ef2aSThomas Huth } 975fcf5ef2aSThomas Huth return; 976fcf5ef2aSThomas Huth case 0xf008: /* fmov @Rm,{F,D,X}Rn - FPSCR: Nothing */ 977fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 978a6215749SAurelien Jarno if (ctx->tbflags & FPSCR_SZ) { 9794d57fa50SRichard Henderson TCGv_i64 fp = tcg_temp_new_i64(); 98003a0d87eSRichard Henderson tcg_gen_qemu_ld_i64(fp, REG(B7_4), ctx->memidx, 98103a0d87eSRichard Henderson MO_TEUQ | MO_ALIGN); 9824d57fa50SRichard Henderson gen_store_fpr64(ctx, fp, XHACK(B11_8)); 983fcf5ef2aSThomas Huth } else { 98403a0d87eSRichard Henderson tcg_gen_qemu_ld_i32(FREG(B11_8), REG(B7_4), ctx->memidx, 98503a0d87eSRichard Henderson MO_TEUL | MO_ALIGN); 986fcf5ef2aSThomas Huth } 987fcf5ef2aSThomas Huth return; 988fcf5ef2aSThomas Huth case 0xf009: /* fmov @Rm+,{F,D,X}Rn - FPSCR: Nothing */ 989fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 990a6215749SAurelien Jarno if (ctx->tbflags & FPSCR_SZ) { 9914d57fa50SRichard Henderson TCGv_i64 fp = tcg_temp_new_i64(); 99203a0d87eSRichard Henderson tcg_gen_qemu_ld_i64(fp, REG(B7_4), ctx->memidx, 99303a0d87eSRichard Henderson MO_TEUQ | MO_ALIGN); 9944d57fa50SRichard Henderson gen_store_fpr64(ctx, fp, XHACK(B11_8)); 995fcf5ef2aSThomas Huth tcg_gen_addi_i32(REG(B7_4), REG(B7_4), 8); 996fcf5ef2aSThomas Huth } else { 99703a0d87eSRichard Henderson tcg_gen_qemu_ld_i32(FREG(B11_8), REG(B7_4), ctx->memidx, 99803a0d87eSRichard Henderson MO_TEUL | MO_ALIGN); 999fcf5ef2aSThomas Huth tcg_gen_addi_i32(REG(B7_4), REG(B7_4), 4); 1000fcf5ef2aSThomas Huth } 1001fcf5ef2aSThomas Huth return; 1002fcf5ef2aSThomas Huth case 0xf00b: /* fmov {F,D,X}Rm,@-Rn - FPSCR: Nothing */ 1003fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 10044d57fa50SRichard Henderson { 1005fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new_i32(); 1006a6215749SAurelien Jarno if (ctx->tbflags & FPSCR_SZ) { 10074d57fa50SRichard Henderson TCGv_i64 fp = tcg_temp_new_i64(); 10084d57fa50SRichard Henderson gen_load_fpr64(ctx, fp, XHACK(B7_4)); 10094d57fa50SRichard Henderson tcg_gen_subi_i32(addr, REG(B11_8), 8); 101003a0d87eSRichard Henderson tcg_gen_qemu_st_i64(fp, addr, ctx->memidx, 101103a0d87eSRichard Henderson MO_TEUQ | MO_ALIGN); 1012fcf5ef2aSThomas Huth } else { 10134d57fa50SRichard Henderson tcg_gen_subi_i32(addr, REG(B11_8), 4); 101403a0d87eSRichard Henderson tcg_gen_qemu_st_i32(FREG(B7_4), addr, ctx->memidx, 101503a0d87eSRichard Henderson MO_TEUL | MO_ALIGN); 1016fcf5ef2aSThomas Huth } 1017fcf5ef2aSThomas Huth tcg_gen_mov_i32(REG(B11_8), addr); 10184d57fa50SRichard Henderson } 1019fcf5ef2aSThomas Huth return; 1020fcf5ef2aSThomas Huth case 0xf006: /* fmov @(R0,Rm),{F,D,X}Rm - FPSCR: Nothing */ 1021fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1022fcf5ef2aSThomas Huth { 1023fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new_i32(); 1024fcf5ef2aSThomas Huth tcg_gen_add_i32(addr, REG(B7_4), REG(0)); 1025a6215749SAurelien Jarno if (ctx->tbflags & FPSCR_SZ) { 10264d57fa50SRichard Henderson TCGv_i64 fp = tcg_temp_new_i64(); 102703a0d87eSRichard Henderson tcg_gen_qemu_ld_i64(fp, addr, ctx->memidx, 102803a0d87eSRichard Henderson MO_TEUQ | MO_ALIGN); 10294d57fa50SRichard Henderson gen_store_fpr64(ctx, fp, XHACK(B11_8)); 1030fcf5ef2aSThomas Huth } else { 103103a0d87eSRichard Henderson tcg_gen_qemu_ld_i32(FREG(B11_8), addr, ctx->memidx, 103203a0d87eSRichard Henderson MO_TEUL | MO_ALIGN); 1033fcf5ef2aSThomas Huth } 1034fcf5ef2aSThomas Huth } 1035fcf5ef2aSThomas Huth return; 1036fcf5ef2aSThomas Huth case 0xf007: /* fmov {F,D,X}Rn,@(R0,Rn) - FPSCR: Nothing */ 1037fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1038fcf5ef2aSThomas Huth { 1039fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 1040fcf5ef2aSThomas Huth tcg_gen_add_i32(addr, REG(B11_8), REG(0)); 1041a6215749SAurelien Jarno if (ctx->tbflags & FPSCR_SZ) { 10424d57fa50SRichard Henderson TCGv_i64 fp = tcg_temp_new_i64(); 10434d57fa50SRichard Henderson gen_load_fpr64(ctx, fp, XHACK(B7_4)); 104403a0d87eSRichard Henderson tcg_gen_qemu_st_i64(fp, addr, ctx->memidx, 104503a0d87eSRichard Henderson MO_TEUQ | MO_ALIGN); 1046fcf5ef2aSThomas Huth } else { 104703a0d87eSRichard Henderson tcg_gen_qemu_st_i32(FREG(B7_4), addr, ctx->memidx, 104803a0d87eSRichard Henderson MO_TEUL | MO_ALIGN); 1049fcf5ef2aSThomas Huth } 1050fcf5ef2aSThomas Huth } 1051fcf5ef2aSThomas Huth return; 1052fcf5ef2aSThomas Huth case 0xf000: /* fadd Rm,Rn - FPSCR: R[PR,Enable.O/U/I]/W[Cause,Flag] */ 1053fcf5ef2aSThomas Huth case 0xf001: /* fsub Rm,Rn - FPSCR: R[PR,Enable.O/U/I]/W[Cause,Flag] */ 1054fcf5ef2aSThomas Huth case 0xf002: /* fmul Rm,Rn - FPSCR: R[PR,Enable.O/U/I]/W[Cause,Flag] */ 1055fcf5ef2aSThomas Huth case 0xf003: /* fdiv Rm,Rn - FPSCR: R[PR,Enable.O/U/I]/W[Cause,Flag] */ 1056fcf5ef2aSThomas Huth case 0xf004: /* fcmp/eq Rm,Rn - FPSCR: R[PR,Enable.V]/W[Cause,Flag] */ 1057fcf5ef2aSThomas Huth case 0xf005: /* fcmp/gt Rm,Rn - FPSCR: R[PR,Enable.V]/W[Cause,Flag] */ 1058fcf5ef2aSThomas Huth { 1059fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1060a6215749SAurelien Jarno if (ctx->tbflags & FPSCR_PR) { 1061fcf5ef2aSThomas Huth TCGv_i64 fp0, fp1; 1062fcf5ef2aSThomas Huth 106393dc9c89SRichard Henderson if (ctx->opcode & 0x0110) { 106493dc9c89SRichard Henderson goto do_illegal; 106593dc9c89SRichard Henderson } 1066fcf5ef2aSThomas Huth fp0 = tcg_temp_new_i64(); 1067fcf5ef2aSThomas Huth fp1 = tcg_temp_new_i64(); 10681e0b21d8SRichard Henderson gen_load_fpr64(ctx, fp0, B11_8); 10691e0b21d8SRichard Henderson gen_load_fpr64(ctx, fp1, B7_4); 1070fcf5ef2aSThomas Huth switch (ctx->opcode & 0xf00f) { 1071fcf5ef2aSThomas Huth case 0xf000: /* fadd Rm,Rn */ 1072ad75a51eSRichard Henderson gen_helper_fadd_DT(fp0, tcg_env, fp0, fp1); 1073fcf5ef2aSThomas Huth break; 1074fcf5ef2aSThomas Huth case 0xf001: /* fsub Rm,Rn */ 1075ad75a51eSRichard Henderson gen_helper_fsub_DT(fp0, tcg_env, fp0, fp1); 1076fcf5ef2aSThomas Huth break; 1077fcf5ef2aSThomas Huth case 0xf002: /* fmul Rm,Rn */ 1078ad75a51eSRichard Henderson gen_helper_fmul_DT(fp0, tcg_env, fp0, fp1); 1079fcf5ef2aSThomas Huth break; 1080fcf5ef2aSThomas Huth case 0xf003: /* fdiv Rm,Rn */ 1081ad75a51eSRichard Henderson gen_helper_fdiv_DT(fp0, tcg_env, fp0, fp1); 1082fcf5ef2aSThomas Huth break; 1083fcf5ef2aSThomas Huth case 0xf004: /* fcmp/eq Rm,Rn */ 1084ad75a51eSRichard Henderson gen_helper_fcmp_eq_DT(cpu_sr_t, tcg_env, fp0, fp1); 1085fcf5ef2aSThomas Huth return; 1086fcf5ef2aSThomas Huth case 0xf005: /* fcmp/gt Rm,Rn */ 1087ad75a51eSRichard Henderson gen_helper_fcmp_gt_DT(cpu_sr_t, tcg_env, fp0, fp1); 1088fcf5ef2aSThomas Huth return; 1089fcf5ef2aSThomas Huth } 10901e0b21d8SRichard Henderson gen_store_fpr64(ctx, fp0, B11_8); 1091fcf5ef2aSThomas Huth } else { 1092fcf5ef2aSThomas Huth switch (ctx->opcode & 0xf00f) { 1093fcf5ef2aSThomas Huth case 0xf000: /* fadd Rm,Rn */ 1094ad75a51eSRichard Henderson gen_helper_fadd_FT(FREG(B11_8), tcg_env, 10957c9f7038SRichard Henderson FREG(B11_8), FREG(B7_4)); 1096fcf5ef2aSThomas Huth break; 1097fcf5ef2aSThomas Huth case 0xf001: /* fsub Rm,Rn */ 1098ad75a51eSRichard Henderson gen_helper_fsub_FT(FREG(B11_8), tcg_env, 10997c9f7038SRichard Henderson FREG(B11_8), FREG(B7_4)); 1100fcf5ef2aSThomas Huth break; 1101fcf5ef2aSThomas Huth case 0xf002: /* fmul Rm,Rn */ 1102ad75a51eSRichard Henderson gen_helper_fmul_FT(FREG(B11_8), tcg_env, 11037c9f7038SRichard Henderson FREG(B11_8), FREG(B7_4)); 1104fcf5ef2aSThomas Huth break; 1105fcf5ef2aSThomas Huth case 0xf003: /* fdiv Rm,Rn */ 1106ad75a51eSRichard Henderson gen_helper_fdiv_FT(FREG(B11_8), tcg_env, 11077c9f7038SRichard Henderson FREG(B11_8), FREG(B7_4)); 1108fcf5ef2aSThomas Huth break; 1109fcf5ef2aSThomas Huth case 0xf004: /* fcmp/eq Rm,Rn */ 1110ad75a51eSRichard Henderson gen_helper_fcmp_eq_FT(cpu_sr_t, tcg_env, 11117c9f7038SRichard Henderson FREG(B11_8), FREG(B7_4)); 1112fcf5ef2aSThomas Huth return; 1113fcf5ef2aSThomas Huth case 0xf005: /* fcmp/gt Rm,Rn */ 1114ad75a51eSRichard Henderson gen_helper_fcmp_gt_FT(cpu_sr_t, tcg_env, 11157c9f7038SRichard Henderson FREG(B11_8), FREG(B7_4)); 1116fcf5ef2aSThomas Huth return; 1117fcf5ef2aSThomas Huth } 1118fcf5ef2aSThomas Huth } 1119fcf5ef2aSThomas Huth } 1120fcf5ef2aSThomas Huth return; 1121fcf5ef2aSThomas Huth case 0xf00e: /* fmac FR0,RM,Rn */ 1122fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 11237e9f7ca8SRichard Henderson CHECK_FPSCR_PR_0 1124ad75a51eSRichard Henderson gen_helper_fmac_FT(FREG(B11_8), tcg_env, 11257c9f7038SRichard Henderson FREG(0), FREG(B7_4), FREG(B11_8)); 1126fcf5ef2aSThomas Huth return; 1127fcf5ef2aSThomas Huth } 1128fcf5ef2aSThomas Huth 1129fcf5ef2aSThomas Huth switch (ctx->opcode & 0xff00) { 1130fcf5ef2aSThomas Huth case 0xc900: /* and #imm,R0 */ 1131fcf5ef2aSThomas Huth tcg_gen_andi_i32(REG(0), REG(0), B7_0); 1132fcf5ef2aSThomas Huth return; 1133fcf5ef2aSThomas Huth case 0xcd00: /* and.b #imm,@(R0,GBR) */ 1134fcf5ef2aSThomas Huth { 1135fcf5ef2aSThomas Huth TCGv addr, val; 1136fcf5ef2aSThomas Huth addr = tcg_temp_new(); 1137fcf5ef2aSThomas Huth tcg_gen_add_i32(addr, REG(0), cpu_gbr); 1138fcf5ef2aSThomas Huth val = tcg_temp_new(); 1139fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(val, addr, ctx->memidx, MO_UB); 1140fcf5ef2aSThomas Huth tcg_gen_andi_i32(val, val, B7_0); 1141fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(val, addr, ctx->memidx, MO_UB); 1142fcf5ef2aSThomas Huth } 1143fcf5ef2aSThomas Huth return; 1144fcf5ef2aSThomas Huth case 0x8b00: /* bf label */ 1145fcf5ef2aSThomas Huth CHECK_NOT_DELAY_SLOT 11466f1c2af6SRichard Henderson gen_conditional_jump(ctx, ctx->base.pc_next + 4 + B7_0s * 2, false); 1147fcf5ef2aSThomas Huth return; 1148fcf5ef2aSThomas Huth case 0x8f00: /* bf/s label */ 1149fcf5ef2aSThomas Huth CHECK_NOT_DELAY_SLOT 1150ac9707eaSAurelien Jarno tcg_gen_xori_i32(cpu_delayed_cond, cpu_sr_t, 1); 11516f1c2af6SRichard Henderson ctx->delayed_pc = ctx->base.pc_next + 4 + B7_0s * 2; 1152ab419fd8SRichard Henderson ctx->envflags |= TB_FLAG_DELAY_SLOT_COND; 1153fcf5ef2aSThomas Huth return; 1154fcf5ef2aSThomas Huth case 0x8900: /* bt label */ 1155fcf5ef2aSThomas Huth CHECK_NOT_DELAY_SLOT 11566f1c2af6SRichard Henderson gen_conditional_jump(ctx, ctx->base.pc_next + 4 + B7_0s * 2, true); 1157fcf5ef2aSThomas Huth return; 1158fcf5ef2aSThomas Huth case 0x8d00: /* bt/s label */ 1159fcf5ef2aSThomas Huth CHECK_NOT_DELAY_SLOT 1160ac9707eaSAurelien Jarno tcg_gen_mov_i32(cpu_delayed_cond, cpu_sr_t); 11616f1c2af6SRichard Henderson ctx->delayed_pc = ctx->base.pc_next + 4 + B7_0s * 2; 1162ab419fd8SRichard Henderson ctx->envflags |= TB_FLAG_DELAY_SLOT_COND; 1163fcf5ef2aSThomas Huth return; 1164fcf5ef2aSThomas Huth case 0x8800: /* cmp/eq #imm,R0 */ 1165fcf5ef2aSThomas Huth tcg_gen_setcondi_i32(TCG_COND_EQ, cpu_sr_t, REG(0), B7_0s); 1166fcf5ef2aSThomas Huth return; 1167fcf5ef2aSThomas Huth case 0xc400: /* mov.b @(disp,GBR),R0 */ 1168fcf5ef2aSThomas Huth { 1169fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 1170fcf5ef2aSThomas Huth tcg_gen_addi_i32(addr, cpu_gbr, B7_0); 1171fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(REG(0), addr, ctx->memidx, MO_SB); 1172fcf5ef2aSThomas Huth } 1173fcf5ef2aSThomas Huth return; 1174fcf5ef2aSThomas Huth case 0xc500: /* mov.w @(disp,GBR),R0 */ 1175fcf5ef2aSThomas Huth { 1176fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 1177fcf5ef2aSThomas Huth tcg_gen_addi_i32(addr, cpu_gbr, B7_0 * 2); 117803a0d87eSRichard Henderson tcg_gen_qemu_ld_i32(REG(0), addr, ctx->memidx, MO_TESW | MO_ALIGN); 1179fcf5ef2aSThomas Huth } 1180fcf5ef2aSThomas Huth return; 1181fcf5ef2aSThomas Huth case 0xc600: /* mov.l @(disp,GBR),R0 */ 1182fcf5ef2aSThomas Huth { 1183fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 1184fcf5ef2aSThomas Huth tcg_gen_addi_i32(addr, cpu_gbr, B7_0 * 4); 118503a0d87eSRichard Henderson tcg_gen_qemu_ld_i32(REG(0), addr, ctx->memidx, MO_TESL | MO_ALIGN); 1186fcf5ef2aSThomas Huth } 1187fcf5ef2aSThomas Huth return; 1188fcf5ef2aSThomas Huth case 0xc000: /* mov.b R0,@(disp,GBR) */ 1189fcf5ef2aSThomas Huth { 1190fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 1191fcf5ef2aSThomas Huth tcg_gen_addi_i32(addr, cpu_gbr, B7_0); 1192fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(REG(0), addr, ctx->memidx, MO_UB); 1193fcf5ef2aSThomas Huth } 1194fcf5ef2aSThomas Huth return; 1195fcf5ef2aSThomas Huth case 0xc100: /* mov.w R0,@(disp,GBR) */ 1196fcf5ef2aSThomas Huth { 1197fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 1198fcf5ef2aSThomas Huth tcg_gen_addi_i32(addr, cpu_gbr, B7_0 * 2); 119903a0d87eSRichard Henderson tcg_gen_qemu_st_i32(REG(0), addr, ctx->memidx, MO_TEUW | MO_ALIGN); 1200fcf5ef2aSThomas Huth } 1201fcf5ef2aSThomas Huth return; 1202fcf5ef2aSThomas Huth case 0xc200: /* mov.l R0,@(disp,GBR) */ 1203fcf5ef2aSThomas Huth { 1204fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 1205fcf5ef2aSThomas Huth tcg_gen_addi_i32(addr, cpu_gbr, B7_0 * 4); 120603a0d87eSRichard Henderson tcg_gen_qemu_st_i32(REG(0), addr, ctx->memidx, MO_TEUL | MO_ALIGN); 1207fcf5ef2aSThomas Huth } 1208fcf5ef2aSThomas Huth return; 1209fcf5ef2aSThomas Huth case 0x8000: /* mov.b R0,@(disp,Rn) */ 1210fcf5ef2aSThomas Huth { 1211fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 1212fcf5ef2aSThomas Huth tcg_gen_addi_i32(addr, REG(B7_4), B3_0); 1213fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(REG(0), addr, ctx->memidx, MO_UB); 1214fcf5ef2aSThomas Huth } 1215fcf5ef2aSThomas Huth return; 1216fcf5ef2aSThomas Huth case 0x8100: /* mov.w R0,@(disp,Rn) */ 1217fcf5ef2aSThomas Huth { 1218fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 1219fcf5ef2aSThomas Huth tcg_gen_addi_i32(addr, REG(B7_4), B3_0 * 2); 12204da06fb3SRichard Henderson tcg_gen_qemu_st_i32(REG(0), addr, ctx->memidx, 12214da06fb3SRichard Henderson MO_TEUW | UNALIGN(ctx)); 1222fcf5ef2aSThomas Huth } 1223fcf5ef2aSThomas Huth return; 1224fcf5ef2aSThomas Huth case 0x8400: /* mov.b @(disp,Rn),R0 */ 1225fcf5ef2aSThomas Huth { 1226fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 1227fcf5ef2aSThomas Huth tcg_gen_addi_i32(addr, REG(B7_4), B3_0); 1228fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(REG(0), addr, ctx->memidx, MO_SB); 1229fcf5ef2aSThomas Huth } 1230fcf5ef2aSThomas Huth return; 1231fcf5ef2aSThomas Huth case 0x8500: /* mov.w @(disp,Rn),R0 */ 1232fcf5ef2aSThomas Huth { 1233fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 1234fcf5ef2aSThomas Huth tcg_gen_addi_i32(addr, REG(B7_4), B3_0 * 2); 12354da06fb3SRichard Henderson tcg_gen_qemu_ld_i32(REG(0), addr, ctx->memidx, 12364da06fb3SRichard Henderson MO_TESW | UNALIGN(ctx)); 1237fcf5ef2aSThomas Huth } 1238fcf5ef2aSThomas Huth return; 1239fcf5ef2aSThomas Huth case 0xc700: /* mova @(disp,PC),R0 */ 12406f1c2af6SRichard Henderson tcg_gen_movi_i32(REG(0), ((ctx->base.pc_next & 0xfffffffc) + 12416f1c2af6SRichard Henderson 4 + B7_0 * 4) & ~3); 1242fcf5ef2aSThomas Huth return; 1243fcf5ef2aSThomas Huth case 0xcb00: /* or #imm,R0 */ 1244fcf5ef2aSThomas Huth tcg_gen_ori_i32(REG(0), REG(0), B7_0); 1245fcf5ef2aSThomas Huth return; 1246fcf5ef2aSThomas Huth case 0xcf00: /* or.b #imm,@(R0,GBR) */ 1247fcf5ef2aSThomas Huth { 1248fcf5ef2aSThomas Huth TCGv addr, val; 1249fcf5ef2aSThomas Huth addr = tcg_temp_new(); 1250fcf5ef2aSThomas Huth tcg_gen_add_i32(addr, REG(0), cpu_gbr); 1251fcf5ef2aSThomas Huth val = tcg_temp_new(); 1252fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(val, addr, ctx->memidx, MO_UB); 1253fcf5ef2aSThomas Huth tcg_gen_ori_i32(val, val, B7_0); 1254fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(val, addr, ctx->memidx, MO_UB); 1255fcf5ef2aSThomas Huth } 1256fcf5ef2aSThomas Huth return; 1257fcf5ef2aSThomas Huth case 0xc300: /* trapa #imm */ 1258fcf5ef2aSThomas Huth { 1259fcf5ef2aSThomas Huth TCGv imm; 1260fcf5ef2aSThomas Huth CHECK_NOT_DELAY_SLOT 1261ac9707eaSAurelien Jarno gen_save_cpu_state(ctx, true); 1262950b91beSRichard Henderson imm = tcg_constant_i32(B7_0); 1263ad75a51eSRichard Henderson gen_helper_trapa(tcg_env, imm); 12646f1c2af6SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 1265fcf5ef2aSThomas Huth } 1266fcf5ef2aSThomas Huth return; 1267fcf5ef2aSThomas Huth case 0xc800: /* tst #imm,R0 */ 1268fcf5ef2aSThomas Huth { 1269fcf5ef2aSThomas Huth TCGv val = tcg_temp_new(); 1270fcf5ef2aSThomas Huth tcg_gen_andi_i32(val, REG(0), B7_0); 1271fcf5ef2aSThomas Huth tcg_gen_setcondi_i32(TCG_COND_EQ, cpu_sr_t, val, 0); 1272fcf5ef2aSThomas Huth } 1273fcf5ef2aSThomas Huth return; 1274fcf5ef2aSThomas Huth case 0xcc00: /* tst.b #imm,@(R0,GBR) */ 1275fcf5ef2aSThomas Huth { 1276fcf5ef2aSThomas Huth TCGv val = tcg_temp_new(); 1277fcf5ef2aSThomas Huth tcg_gen_add_i32(val, REG(0), cpu_gbr); 1278fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(val, val, ctx->memidx, MO_UB); 1279fcf5ef2aSThomas Huth tcg_gen_andi_i32(val, val, B7_0); 1280fcf5ef2aSThomas Huth tcg_gen_setcondi_i32(TCG_COND_EQ, cpu_sr_t, val, 0); 1281fcf5ef2aSThomas Huth } 1282fcf5ef2aSThomas Huth return; 1283fcf5ef2aSThomas Huth case 0xca00: /* xor #imm,R0 */ 1284fcf5ef2aSThomas Huth tcg_gen_xori_i32(REG(0), REG(0), B7_0); 1285fcf5ef2aSThomas Huth return; 1286fcf5ef2aSThomas Huth case 0xce00: /* xor.b #imm,@(R0,GBR) */ 1287fcf5ef2aSThomas Huth { 1288fcf5ef2aSThomas Huth TCGv addr, val; 1289fcf5ef2aSThomas Huth addr = tcg_temp_new(); 1290fcf5ef2aSThomas Huth tcg_gen_add_i32(addr, REG(0), cpu_gbr); 1291fcf5ef2aSThomas Huth val = tcg_temp_new(); 1292fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(val, addr, ctx->memidx, MO_UB); 1293fcf5ef2aSThomas Huth tcg_gen_xori_i32(val, val, B7_0); 1294fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(val, addr, ctx->memidx, MO_UB); 1295fcf5ef2aSThomas Huth } 1296fcf5ef2aSThomas Huth return; 1297fcf5ef2aSThomas Huth } 1298fcf5ef2aSThomas Huth 1299fcf5ef2aSThomas Huth switch (ctx->opcode & 0xf08f) { 1300fcf5ef2aSThomas Huth case 0x408e: /* ldc Rm,Rn_BANK */ 1301fcf5ef2aSThomas Huth CHECK_PRIVILEGED 1302fcf5ef2aSThomas Huth tcg_gen_mov_i32(ALTREG(B6_4), REG(B11_8)); 1303fcf5ef2aSThomas Huth return; 1304fcf5ef2aSThomas Huth case 0x4087: /* ldc.l @Rm+,Rn_BANK */ 1305fcf5ef2aSThomas Huth CHECK_PRIVILEGED 130603a0d87eSRichard Henderson tcg_gen_qemu_ld_i32(ALTREG(B6_4), REG(B11_8), ctx->memidx, 130703a0d87eSRichard Henderson MO_TESL | MO_ALIGN); 1308fcf5ef2aSThomas Huth tcg_gen_addi_i32(REG(B11_8), REG(B11_8), 4); 1309fcf5ef2aSThomas Huth return; 1310fcf5ef2aSThomas Huth case 0x0082: /* stc Rm_BANK,Rn */ 1311fcf5ef2aSThomas Huth CHECK_PRIVILEGED 1312fcf5ef2aSThomas Huth tcg_gen_mov_i32(REG(B11_8), ALTREG(B6_4)); 1313fcf5ef2aSThomas Huth return; 1314fcf5ef2aSThomas Huth case 0x4083: /* stc.l Rm_BANK,@-Rn */ 1315fcf5ef2aSThomas Huth CHECK_PRIVILEGED 1316fcf5ef2aSThomas Huth { 1317fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 1318fcf5ef2aSThomas Huth tcg_gen_subi_i32(addr, REG(B11_8), 4); 131903a0d87eSRichard Henderson tcg_gen_qemu_st_i32(ALTREG(B6_4), addr, ctx->memidx, 132003a0d87eSRichard Henderson MO_TEUL | MO_ALIGN); 1321fcf5ef2aSThomas Huth tcg_gen_mov_i32(REG(B11_8), addr); 1322fcf5ef2aSThomas Huth } 1323fcf5ef2aSThomas Huth return; 1324fcf5ef2aSThomas Huth } 1325fcf5ef2aSThomas Huth 1326fcf5ef2aSThomas Huth switch (ctx->opcode & 0xf0ff) { 1327fcf5ef2aSThomas Huth case 0x0023: /* braf Rn */ 1328fcf5ef2aSThomas Huth CHECK_NOT_DELAY_SLOT 13296f1c2af6SRichard Henderson tcg_gen_addi_i32(cpu_delayed_pc, REG(B11_8), ctx->base.pc_next + 4); 1330ab419fd8SRichard Henderson ctx->envflags |= TB_FLAG_DELAY_SLOT; 1331fcf5ef2aSThomas Huth ctx->delayed_pc = (uint32_t) - 1; 1332fcf5ef2aSThomas Huth return; 1333fcf5ef2aSThomas Huth case 0x0003: /* bsrf Rn */ 1334fcf5ef2aSThomas Huth CHECK_NOT_DELAY_SLOT 13356f1c2af6SRichard Henderson tcg_gen_movi_i32(cpu_pr, ctx->base.pc_next + 4); 1336fcf5ef2aSThomas Huth tcg_gen_add_i32(cpu_delayed_pc, REG(B11_8), cpu_pr); 1337ab419fd8SRichard Henderson ctx->envflags |= TB_FLAG_DELAY_SLOT; 1338fcf5ef2aSThomas Huth ctx->delayed_pc = (uint32_t) - 1; 1339fcf5ef2aSThomas Huth return; 1340fcf5ef2aSThomas Huth case 0x4015: /* cmp/pl Rn */ 1341fcf5ef2aSThomas Huth tcg_gen_setcondi_i32(TCG_COND_GT, cpu_sr_t, REG(B11_8), 0); 1342fcf5ef2aSThomas Huth return; 1343fcf5ef2aSThomas Huth case 0x4011: /* cmp/pz Rn */ 1344fcf5ef2aSThomas Huth tcg_gen_setcondi_i32(TCG_COND_GE, cpu_sr_t, REG(B11_8), 0); 1345fcf5ef2aSThomas Huth return; 1346fcf5ef2aSThomas Huth case 0x4010: /* dt Rn */ 1347fcf5ef2aSThomas Huth tcg_gen_subi_i32(REG(B11_8), REG(B11_8), 1); 1348fcf5ef2aSThomas Huth tcg_gen_setcondi_i32(TCG_COND_EQ, cpu_sr_t, REG(B11_8), 0); 1349fcf5ef2aSThomas Huth return; 1350fcf5ef2aSThomas Huth case 0x402b: /* jmp @Rn */ 1351fcf5ef2aSThomas Huth CHECK_NOT_DELAY_SLOT 1352fcf5ef2aSThomas Huth tcg_gen_mov_i32(cpu_delayed_pc, REG(B11_8)); 1353ab419fd8SRichard Henderson ctx->envflags |= TB_FLAG_DELAY_SLOT; 1354fcf5ef2aSThomas Huth ctx->delayed_pc = (uint32_t) - 1; 1355fcf5ef2aSThomas Huth return; 1356fcf5ef2aSThomas Huth case 0x400b: /* jsr @Rn */ 1357fcf5ef2aSThomas Huth CHECK_NOT_DELAY_SLOT 13586f1c2af6SRichard Henderson tcg_gen_movi_i32(cpu_pr, ctx->base.pc_next + 4); 1359fcf5ef2aSThomas Huth tcg_gen_mov_i32(cpu_delayed_pc, REG(B11_8)); 1360ab419fd8SRichard Henderson ctx->envflags |= TB_FLAG_DELAY_SLOT; 1361fcf5ef2aSThomas Huth ctx->delayed_pc = (uint32_t) - 1; 1362fcf5ef2aSThomas Huth return; 1363fcf5ef2aSThomas Huth case 0x400e: /* ldc Rm,SR */ 1364fcf5ef2aSThomas Huth CHECK_PRIVILEGED 1365fcf5ef2aSThomas Huth { 1366fcf5ef2aSThomas Huth TCGv val = tcg_temp_new(); 1367fcf5ef2aSThomas Huth tcg_gen_andi_i32(val, REG(B11_8), 0x700083f3); 1368fcf5ef2aSThomas Huth gen_write_sr(val); 13696f1c2af6SRichard Henderson ctx->base.is_jmp = DISAS_STOP; 1370fcf5ef2aSThomas Huth } 1371fcf5ef2aSThomas Huth return; 1372fcf5ef2aSThomas Huth case 0x4007: /* ldc.l @Rm+,SR */ 1373fcf5ef2aSThomas Huth CHECK_PRIVILEGED 1374fcf5ef2aSThomas Huth { 1375fcf5ef2aSThomas Huth TCGv val = tcg_temp_new(); 137603a0d87eSRichard Henderson tcg_gen_qemu_ld_i32(val, REG(B11_8), ctx->memidx, 137703a0d87eSRichard Henderson MO_TESL | MO_ALIGN); 1378fcf5ef2aSThomas Huth tcg_gen_andi_i32(val, val, 0x700083f3); 1379fcf5ef2aSThomas Huth gen_write_sr(val); 1380fcf5ef2aSThomas Huth tcg_gen_addi_i32(REG(B11_8), REG(B11_8), 4); 13816f1c2af6SRichard Henderson ctx->base.is_jmp = DISAS_STOP; 1382fcf5ef2aSThomas Huth } 1383fcf5ef2aSThomas Huth return; 1384fcf5ef2aSThomas Huth case 0x0002: /* stc SR,Rn */ 1385fcf5ef2aSThomas Huth CHECK_PRIVILEGED 1386fcf5ef2aSThomas Huth gen_read_sr(REG(B11_8)); 1387fcf5ef2aSThomas Huth return; 1388fcf5ef2aSThomas Huth case 0x4003: /* stc SR,@-Rn */ 1389fcf5ef2aSThomas Huth CHECK_PRIVILEGED 1390fcf5ef2aSThomas Huth { 1391fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 1392fcf5ef2aSThomas Huth TCGv val = tcg_temp_new(); 1393fcf5ef2aSThomas Huth tcg_gen_subi_i32(addr, REG(B11_8), 4); 1394fcf5ef2aSThomas Huth gen_read_sr(val); 139503a0d87eSRichard Henderson tcg_gen_qemu_st_i32(val, addr, ctx->memidx, MO_TEUL | MO_ALIGN); 1396fcf5ef2aSThomas Huth tcg_gen_mov_i32(REG(B11_8), addr); 1397fcf5ef2aSThomas Huth } 1398fcf5ef2aSThomas Huth return; 1399fcf5ef2aSThomas Huth #define LD(reg,ldnum,ldpnum,prechk) \ 1400fcf5ef2aSThomas Huth case ldnum: \ 1401fcf5ef2aSThomas Huth prechk \ 1402fcf5ef2aSThomas Huth tcg_gen_mov_i32 (cpu_##reg, REG(B11_8)); \ 1403fcf5ef2aSThomas Huth return; \ 1404fcf5ef2aSThomas Huth case ldpnum: \ 1405fcf5ef2aSThomas Huth prechk \ 140603a0d87eSRichard Henderson tcg_gen_qemu_ld_i32(cpu_##reg, REG(B11_8), ctx->memidx, \ 140703a0d87eSRichard Henderson MO_TESL | MO_ALIGN); \ 1408fcf5ef2aSThomas Huth tcg_gen_addi_i32(REG(B11_8), REG(B11_8), 4); \ 1409fcf5ef2aSThomas Huth return; 1410fcf5ef2aSThomas Huth #define ST(reg,stnum,stpnum,prechk) \ 1411fcf5ef2aSThomas Huth case stnum: \ 1412fcf5ef2aSThomas Huth prechk \ 1413fcf5ef2aSThomas Huth tcg_gen_mov_i32 (REG(B11_8), cpu_##reg); \ 1414fcf5ef2aSThomas Huth return; \ 1415fcf5ef2aSThomas Huth case stpnum: \ 1416fcf5ef2aSThomas Huth prechk \ 1417fcf5ef2aSThomas Huth { \ 1418fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); \ 1419fcf5ef2aSThomas Huth tcg_gen_subi_i32(addr, REG(B11_8), 4); \ 142003a0d87eSRichard Henderson tcg_gen_qemu_st_i32(cpu_##reg, addr, ctx->memidx, \ 142103a0d87eSRichard Henderson MO_TEUL | MO_ALIGN); \ 1422fcf5ef2aSThomas Huth tcg_gen_mov_i32(REG(B11_8), addr); \ 1423fcf5ef2aSThomas Huth } \ 1424fcf5ef2aSThomas Huth return; 1425fcf5ef2aSThomas Huth #define LDST(reg,ldnum,ldpnum,stnum,stpnum,prechk) \ 1426fcf5ef2aSThomas Huth LD(reg,ldnum,ldpnum,prechk) \ 1427fcf5ef2aSThomas Huth ST(reg,stnum,stpnum,prechk) 1428fcf5ef2aSThomas Huth LDST(gbr, 0x401e, 0x4017, 0x0012, 0x4013, {}) 1429fcf5ef2aSThomas Huth LDST(vbr, 0x402e, 0x4027, 0x0022, 0x4023, CHECK_PRIVILEGED) 1430fcf5ef2aSThomas Huth LDST(ssr, 0x403e, 0x4037, 0x0032, 0x4033, CHECK_PRIVILEGED) 1431fcf5ef2aSThomas Huth LDST(spc, 0x404e, 0x4047, 0x0042, 0x4043, CHECK_PRIVILEGED) 1432fcf5ef2aSThomas Huth ST(sgr, 0x003a, 0x4032, CHECK_PRIVILEGED) 1433ccae24d4SRichard Henderson LD(sgr, 0x403a, 0x4036, CHECK_PRIVILEGED CHECK_SH4A) 1434fcf5ef2aSThomas Huth LDST(dbr, 0x40fa, 0x40f6, 0x00fa, 0x40f2, CHECK_PRIVILEGED) 1435fcf5ef2aSThomas Huth LDST(mach, 0x400a, 0x4006, 0x000a, 0x4002, {}) 1436fcf5ef2aSThomas Huth LDST(macl, 0x401a, 0x4016, 0x001a, 0x4012, {}) 1437fcf5ef2aSThomas Huth LDST(pr, 0x402a, 0x4026, 0x002a, 0x4022, {}) 1438fcf5ef2aSThomas Huth LDST(fpul, 0x405a, 0x4056, 0x005a, 0x4052, {CHECK_FPU_ENABLED}) 1439fcf5ef2aSThomas Huth case 0x406a: /* lds Rm,FPSCR */ 1440fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1441ad75a51eSRichard Henderson gen_helper_ld_fpscr(tcg_env, REG(B11_8)); 14426f1c2af6SRichard Henderson ctx->base.is_jmp = DISAS_STOP; 1443fcf5ef2aSThomas Huth return; 1444fcf5ef2aSThomas Huth case 0x4066: /* lds.l @Rm+,FPSCR */ 1445fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1446fcf5ef2aSThomas Huth { 1447fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 144803a0d87eSRichard Henderson tcg_gen_qemu_ld_i32(addr, REG(B11_8), ctx->memidx, 144903a0d87eSRichard Henderson MO_TESL | MO_ALIGN); 1450fcf5ef2aSThomas Huth tcg_gen_addi_i32(REG(B11_8), REG(B11_8), 4); 1451ad75a51eSRichard Henderson gen_helper_ld_fpscr(tcg_env, addr); 14526f1c2af6SRichard Henderson ctx->base.is_jmp = DISAS_STOP; 1453fcf5ef2aSThomas Huth } 1454fcf5ef2aSThomas Huth return; 1455fcf5ef2aSThomas Huth case 0x006a: /* sts FPSCR,Rn */ 1456fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1457fcf5ef2aSThomas Huth tcg_gen_andi_i32(REG(B11_8), cpu_fpscr, 0x003fffff); 1458fcf5ef2aSThomas Huth return; 1459fcf5ef2aSThomas Huth case 0x4062: /* sts FPSCR,@-Rn */ 1460fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1461fcf5ef2aSThomas Huth { 1462fcf5ef2aSThomas Huth TCGv addr, val; 1463fcf5ef2aSThomas Huth val = tcg_temp_new(); 1464fcf5ef2aSThomas Huth tcg_gen_andi_i32(val, cpu_fpscr, 0x003fffff); 1465fcf5ef2aSThomas Huth addr = tcg_temp_new(); 1466fcf5ef2aSThomas Huth tcg_gen_subi_i32(addr, REG(B11_8), 4); 146703a0d87eSRichard Henderson tcg_gen_qemu_st_i32(val, addr, ctx->memidx, MO_TEUL | MO_ALIGN); 1468fcf5ef2aSThomas Huth tcg_gen_mov_i32(REG(B11_8), addr); 1469fcf5ef2aSThomas Huth } 1470fcf5ef2aSThomas Huth return; 1471fcf5ef2aSThomas Huth case 0x00c3: /* movca.l R0,@Rm */ 1472fcf5ef2aSThomas Huth { 1473fcf5ef2aSThomas Huth TCGv val = tcg_temp_new(); 147403a0d87eSRichard Henderson tcg_gen_qemu_ld_i32(val, REG(B11_8), ctx->memidx, 147503a0d87eSRichard Henderson MO_TEUL | MO_ALIGN); 1476ad75a51eSRichard Henderson gen_helper_movcal(tcg_env, REG(B11_8), val); 147703a0d87eSRichard Henderson tcg_gen_qemu_st_i32(REG(0), REG(B11_8), ctx->memidx, 147803a0d87eSRichard Henderson MO_TEUL | MO_ALIGN); 1479fcf5ef2aSThomas Huth } 1480fcf5ef2aSThomas Huth ctx->has_movcal = 1; 1481fcf5ef2aSThomas Huth return; 1482143021b2SAurelien Jarno case 0x40a9: /* movua.l @Rm,R0 */ 1483ccae24d4SRichard Henderson CHECK_SH4A 1484143021b2SAurelien Jarno /* Load non-boundary-aligned data */ 148534257c21SAurelien Jarno tcg_gen_qemu_ld_i32(REG(0), REG(B11_8), ctx->memidx, 148634257c21SAurelien Jarno MO_TEUL | MO_UNALN); 1487fcf5ef2aSThomas Huth return; 1488143021b2SAurelien Jarno case 0x40e9: /* movua.l @Rm+,R0 */ 1489ccae24d4SRichard Henderson CHECK_SH4A 1490143021b2SAurelien Jarno /* Load non-boundary-aligned data */ 149134257c21SAurelien Jarno tcg_gen_qemu_ld_i32(REG(0), REG(B11_8), ctx->memidx, 149234257c21SAurelien Jarno MO_TEUL | MO_UNALN); 1493fcf5ef2aSThomas Huth tcg_gen_addi_i32(REG(B11_8), REG(B11_8), 4); 1494fcf5ef2aSThomas Huth return; 1495fcf5ef2aSThomas Huth case 0x0029: /* movt Rn */ 1496fcf5ef2aSThomas Huth tcg_gen_mov_i32(REG(B11_8), cpu_sr_t); 1497fcf5ef2aSThomas Huth return; 1498fcf5ef2aSThomas Huth case 0x0073: 1499fcf5ef2aSThomas Huth /* MOVCO.L 1500f85da308SRichard Henderson * LDST -> T 1501f85da308SRichard Henderson * If (T == 1) R0 -> (Rn) 1502f85da308SRichard Henderson * 0 -> LDST 1503f85da308SRichard Henderson * 1504f85da308SRichard Henderson * The above description doesn't work in a parallel context. 1505f85da308SRichard Henderson * Since we currently support no smp boards, this implies user-mode. 1506f85da308SRichard Henderson * But we can still support the official mechanism while user-mode 1507f85da308SRichard Henderson * is single-threaded. */ 1508ccae24d4SRichard Henderson CHECK_SH4A 1509ccae24d4SRichard Henderson { 1510f85da308SRichard Henderson TCGLabel *fail = gen_new_label(); 1511f85da308SRichard Henderson TCGLabel *done = gen_new_label(); 1512f85da308SRichard Henderson 15136f1c2af6SRichard Henderson if ((tb_cflags(ctx->base.tb) & CF_PARALLEL)) { 1514f85da308SRichard Henderson TCGv tmp; 1515f85da308SRichard Henderson 1516f85da308SRichard Henderson tcg_gen_brcond_i32(TCG_COND_NE, REG(B11_8), 1517f85da308SRichard Henderson cpu_lock_addr, fail); 1518f85da308SRichard Henderson tmp = tcg_temp_new(); 1519f85da308SRichard Henderson tcg_gen_atomic_cmpxchg_i32(tmp, REG(B11_8), cpu_lock_value, 152003a0d87eSRichard Henderson REG(0), ctx->memidx, 152103a0d87eSRichard Henderson MO_TEUL | MO_ALIGN); 1522f85da308SRichard Henderson tcg_gen_setcond_i32(TCG_COND_EQ, cpu_sr_t, tmp, cpu_lock_value); 1523f85da308SRichard Henderson } else { 1524f85da308SRichard Henderson tcg_gen_brcondi_i32(TCG_COND_EQ, cpu_lock_addr, -1, fail); 152503a0d87eSRichard Henderson tcg_gen_qemu_st_i32(REG(0), REG(B11_8), ctx->memidx, 152603a0d87eSRichard Henderson MO_TEUL | MO_ALIGN); 1527f85da308SRichard Henderson tcg_gen_movi_i32(cpu_sr_t, 1); 1528ccae24d4SRichard Henderson } 1529f85da308SRichard Henderson tcg_gen_br(done); 1530f85da308SRichard Henderson 1531f85da308SRichard Henderson gen_set_label(fail); 1532f85da308SRichard Henderson tcg_gen_movi_i32(cpu_sr_t, 0); 1533f85da308SRichard Henderson 1534f85da308SRichard Henderson gen_set_label(done); 1535f85da308SRichard Henderson tcg_gen_movi_i32(cpu_lock_addr, -1); 1536f85da308SRichard Henderson } 1537f85da308SRichard Henderson return; 1538fcf5ef2aSThomas Huth case 0x0063: 1539fcf5ef2aSThomas Huth /* MOVLI.L @Rm,R0 1540f85da308SRichard Henderson * 1 -> LDST 1541f85da308SRichard Henderson * (Rm) -> R0 1542f85da308SRichard Henderson * When interrupt/exception 1543f85da308SRichard Henderson * occurred 0 -> LDST 1544f85da308SRichard Henderson * 1545f85da308SRichard Henderson * In a parallel context, we must also save the loaded value 1546f85da308SRichard Henderson * for use with the cmpxchg that we'll use with movco.l. */ 1547ccae24d4SRichard Henderson CHECK_SH4A 15486f1c2af6SRichard Henderson if ((tb_cflags(ctx->base.tb) & CF_PARALLEL)) { 1549f85da308SRichard Henderson TCGv tmp = tcg_temp_new(); 1550f85da308SRichard Henderson tcg_gen_mov_i32(tmp, REG(B11_8)); 155103a0d87eSRichard Henderson tcg_gen_qemu_ld_i32(REG(0), REG(B11_8), ctx->memidx, 155203a0d87eSRichard Henderson MO_TESL | MO_ALIGN); 1553f85da308SRichard Henderson tcg_gen_mov_i32(cpu_lock_value, REG(0)); 1554f85da308SRichard Henderson tcg_gen_mov_i32(cpu_lock_addr, tmp); 1555f85da308SRichard Henderson } else { 155603a0d87eSRichard Henderson tcg_gen_qemu_ld_i32(REG(0), REG(B11_8), ctx->memidx, 155703a0d87eSRichard Henderson MO_TESL | MO_ALIGN); 1558f85da308SRichard Henderson tcg_gen_movi_i32(cpu_lock_addr, 0); 1559f85da308SRichard Henderson } 1560fcf5ef2aSThomas Huth return; 1561fcf5ef2aSThomas Huth case 0x0093: /* ocbi @Rn */ 1562fcf5ef2aSThomas Huth { 1563ad75a51eSRichard Henderson gen_helper_ocbi(tcg_env, REG(B11_8)); 1564fcf5ef2aSThomas Huth } 1565fcf5ef2aSThomas Huth return; 1566fcf5ef2aSThomas Huth case 0x00a3: /* ocbp @Rn */ 1567fcf5ef2aSThomas Huth case 0x00b3: /* ocbwb @Rn */ 1568fcf5ef2aSThomas Huth /* These instructions are supposed to do nothing in case of 1569fcf5ef2aSThomas Huth a cache miss. Given that we only partially emulate caches 1570fcf5ef2aSThomas Huth it is safe to simply ignore them. */ 1571fcf5ef2aSThomas Huth return; 1572fcf5ef2aSThomas Huth case 0x0083: /* pref @Rn */ 1573fcf5ef2aSThomas Huth return; 1574fcf5ef2aSThomas Huth case 0x00d3: /* prefi @Rn */ 1575ccae24d4SRichard Henderson CHECK_SH4A 1576fcf5ef2aSThomas Huth return; 1577fcf5ef2aSThomas Huth case 0x00e3: /* icbi @Rn */ 1578ccae24d4SRichard Henderson CHECK_SH4A 1579fcf5ef2aSThomas Huth return; 1580fcf5ef2aSThomas Huth case 0x00ab: /* synco */ 1581ccae24d4SRichard Henderson CHECK_SH4A 1582aa351317SAurelien Jarno tcg_gen_mb(TCG_MO_ALL | TCG_BAR_SC); 1583fcf5ef2aSThomas Huth return; 1584fcf5ef2aSThomas Huth case 0x4024: /* rotcl Rn */ 1585fcf5ef2aSThomas Huth { 1586fcf5ef2aSThomas Huth TCGv tmp = tcg_temp_new(); 1587fcf5ef2aSThomas Huth tcg_gen_mov_i32(tmp, cpu_sr_t); 1588fcf5ef2aSThomas Huth tcg_gen_shri_i32(cpu_sr_t, REG(B11_8), 31); 1589fcf5ef2aSThomas Huth tcg_gen_shli_i32(REG(B11_8), REG(B11_8), 1); 1590fcf5ef2aSThomas Huth tcg_gen_or_i32(REG(B11_8), REG(B11_8), tmp); 1591fcf5ef2aSThomas Huth } 1592fcf5ef2aSThomas Huth return; 1593fcf5ef2aSThomas Huth case 0x4025: /* rotcr Rn */ 1594fcf5ef2aSThomas Huth { 1595fcf5ef2aSThomas Huth TCGv tmp = tcg_temp_new(); 1596fcf5ef2aSThomas Huth tcg_gen_shli_i32(tmp, cpu_sr_t, 31); 1597fcf5ef2aSThomas Huth tcg_gen_andi_i32(cpu_sr_t, REG(B11_8), 1); 1598fcf5ef2aSThomas Huth tcg_gen_shri_i32(REG(B11_8), REG(B11_8), 1); 1599fcf5ef2aSThomas Huth tcg_gen_or_i32(REG(B11_8), REG(B11_8), tmp); 1600fcf5ef2aSThomas Huth } 1601fcf5ef2aSThomas Huth return; 1602fcf5ef2aSThomas Huth case 0x4004: /* rotl Rn */ 1603fcf5ef2aSThomas Huth tcg_gen_rotli_i32(REG(B11_8), REG(B11_8), 1); 1604fcf5ef2aSThomas Huth tcg_gen_andi_i32(cpu_sr_t, REG(B11_8), 0); 1605fcf5ef2aSThomas Huth return; 1606fcf5ef2aSThomas Huth case 0x4005: /* rotr Rn */ 1607fcf5ef2aSThomas Huth tcg_gen_andi_i32(cpu_sr_t, REG(B11_8), 0); 1608fcf5ef2aSThomas Huth tcg_gen_rotri_i32(REG(B11_8), REG(B11_8), 1); 1609fcf5ef2aSThomas Huth return; 1610fcf5ef2aSThomas Huth case 0x4000: /* shll Rn */ 1611fcf5ef2aSThomas Huth case 0x4020: /* shal Rn */ 1612fcf5ef2aSThomas Huth tcg_gen_shri_i32(cpu_sr_t, REG(B11_8), 31); 1613fcf5ef2aSThomas Huth tcg_gen_shli_i32(REG(B11_8), REG(B11_8), 1); 1614fcf5ef2aSThomas Huth return; 1615fcf5ef2aSThomas Huth case 0x4021: /* shar Rn */ 1616fcf5ef2aSThomas Huth tcg_gen_andi_i32(cpu_sr_t, REG(B11_8), 1); 1617fcf5ef2aSThomas Huth tcg_gen_sari_i32(REG(B11_8), REG(B11_8), 1); 1618fcf5ef2aSThomas Huth return; 1619fcf5ef2aSThomas Huth case 0x4001: /* shlr Rn */ 1620fcf5ef2aSThomas Huth tcg_gen_andi_i32(cpu_sr_t, REG(B11_8), 1); 1621fcf5ef2aSThomas Huth tcg_gen_shri_i32(REG(B11_8), REG(B11_8), 1); 1622fcf5ef2aSThomas Huth return; 1623fcf5ef2aSThomas Huth case 0x4008: /* shll2 Rn */ 1624fcf5ef2aSThomas Huth tcg_gen_shli_i32(REG(B11_8), REG(B11_8), 2); 1625fcf5ef2aSThomas Huth return; 1626fcf5ef2aSThomas Huth case 0x4018: /* shll8 Rn */ 1627fcf5ef2aSThomas Huth tcg_gen_shli_i32(REG(B11_8), REG(B11_8), 8); 1628fcf5ef2aSThomas Huth return; 1629fcf5ef2aSThomas Huth case 0x4028: /* shll16 Rn */ 1630fcf5ef2aSThomas Huth tcg_gen_shli_i32(REG(B11_8), REG(B11_8), 16); 1631fcf5ef2aSThomas Huth return; 1632fcf5ef2aSThomas Huth case 0x4009: /* shlr2 Rn */ 1633fcf5ef2aSThomas Huth tcg_gen_shri_i32(REG(B11_8), REG(B11_8), 2); 1634fcf5ef2aSThomas Huth return; 1635fcf5ef2aSThomas Huth case 0x4019: /* shlr8 Rn */ 1636fcf5ef2aSThomas Huth tcg_gen_shri_i32(REG(B11_8), REG(B11_8), 8); 1637fcf5ef2aSThomas Huth return; 1638fcf5ef2aSThomas Huth case 0x4029: /* shlr16 Rn */ 1639fcf5ef2aSThomas Huth tcg_gen_shri_i32(REG(B11_8), REG(B11_8), 16); 1640fcf5ef2aSThomas Huth return; 1641fcf5ef2aSThomas Huth case 0x401b: /* tas.b @Rn */ 1642d3c2b2b3SRichard Henderson tcg_gen_atomic_fetch_or_i32(cpu_sr_t, REG(B11_8), 1643d3c2b2b3SRichard Henderson tcg_constant_i32(0x80), ctx->memidx, MO_UB); 1644d3c2b2b3SRichard Henderson tcg_gen_setcondi_i32(TCG_COND_EQ, cpu_sr_t, cpu_sr_t, 0); 1645fcf5ef2aSThomas Huth return; 1646fcf5ef2aSThomas Huth case 0xf00d: /* fsts FPUL,FRn - FPSCR: Nothing */ 1647fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 16487c9f7038SRichard Henderson tcg_gen_mov_i32(FREG(B11_8), cpu_fpul); 1649fcf5ef2aSThomas Huth return; 1650fcf5ef2aSThomas Huth case 0xf01d: /* flds FRm,FPUL - FPSCR: Nothing */ 1651fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 16527c9f7038SRichard Henderson tcg_gen_mov_i32(cpu_fpul, FREG(B11_8)); 1653fcf5ef2aSThomas Huth return; 1654fcf5ef2aSThomas Huth case 0xf02d: /* float FPUL,FRn/DRn - FPSCR: R[PR,Enable.I]/W[Cause,Flag] */ 1655fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1656a6215749SAurelien Jarno if (ctx->tbflags & FPSCR_PR) { 1657fcf5ef2aSThomas Huth TCGv_i64 fp; 165893dc9c89SRichard Henderson if (ctx->opcode & 0x0100) { 165993dc9c89SRichard Henderson goto do_illegal; 166093dc9c89SRichard Henderson } 1661fcf5ef2aSThomas Huth fp = tcg_temp_new_i64(); 1662ad75a51eSRichard Henderson gen_helper_float_DT(fp, tcg_env, cpu_fpul); 16631e0b21d8SRichard Henderson gen_store_fpr64(ctx, fp, B11_8); 1664fcf5ef2aSThomas Huth } 1665fcf5ef2aSThomas Huth else { 1666ad75a51eSRichard Henderson gen_helper_float_FT(FREG(B11_8), tcg_env, cpu_fpul); 1667fcf5ef2aSThomas Huth } 1668fcf5ef2aSThomas Huth return; 1669fcf5ef2aSThomas Huth case 0xf03d: /* ftrc FRm/DRm,FPUL - FPSCR: R[PR,Enable.V]/W[Cause,Flag] */ 1670fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1671a6215749SAurelien Jarno if (ctx->tbflags & FPSCR_PR) { 1672fcf5ef2aSThomas Huth TCGv_i64 fp; 167393dc9c89SRichard Henderson if (ctx->opcode & 0x0100) { 167493dc9c89SRichard Henderson goto do_illegal; 167593dc9c89SRichard Henderson } 1676fcf5ef2aSThomas Huth fp = tcg_temp_new_i64(); 16771e0b21d8SRichard Henderson gen_load_fpr64(ctx, fp, B11_8); 1678ad75a51eSRichard Henderson gen_helper_ftrc_DT(cpu_fpul, tcg_env, fp); 1679fcf5ef2aSThomas Huth } 1680fcf5ef2aSThomas Huth else { 1681ad75a51eSRichard Henderson gen_helper_ftrc_FT(cpu_fpul, tcg_env, FREG(B11_8)); 1682fcf5ef2aSThomas Huth } 1683fcf5ef2aSThomas Huth return; 1684fcf5ef2aSThomas Huth case 0xf04d: /* fneg FRn/DRn - FPSCR: Nothing */ 1685fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 16867c9f7038SRichard Henderson tcg_gen_xori_i32(FREG(B11_8), FREG(B11_8), 0x80000000); 1687fcf5ef2aSThomas Huth return; 168857f5c1b0SAurelien Jarno case 0xf05d: /* fabs FRn/DRn - FPCSR: Nothing */ 1689fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 16907c9f7038SRichard Henderson tcg_gen_andi_i32(FREG(B11_8), FREG(B11_8), 0x7fffffff); 1691fcf5ef2aSThomas Huth return; 1692fcf5ef2aSThomas Huth case 0xf06d: /* fsqrt FRn */ 1693fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1694a6215749SAurelien Jarno if (ctx->tbflags & FPSCR_PR) { 169593dc9c89SRichard Henderson if (ctx->opcode & 0x0100) { 169693dc9c89SRichard Henderson goto do_illegal; 169793dc9c89SRichard Henderson } 1698fcf5ef2aSThomas Huth TCGv_i64 fp = tcg_temp_new_i64(); 16991e0b21d8SRichard Henderson gen_load_fpr64(ctx, fp, B11_8); 1700ad75a51eSRichard Henderson gen_helper_fsqrt_DT(fp, tcg_env, fp); 17011e0b21d8SRichard Henderson gen_store_fpr64(ctx, fp, B11_8); 1702fcf5ef2aSThomas Huth } else { 1703ad75a51eSRichard Henderson gen_helper_fsqrt_FT(FREG(B11_8), tcg_env, FREG(B11_8)); 1704fcf5ef2aSThomas Huth } 1705fcf5ef2aSThomas Huth return; 1706fcf5ef2aSThomas Huth case 0xf07d: /* fsrra FRn */ 1707fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 170811b7aa23SRichard Henderson CHECK_FPSCR_PR_0 1709ad75a51eSRichard Henderson gen_helper_fsrra_FT(FREG(B11_8), tcg_env, FREG(B11_8)); 1710fcf5ef2aSThomas Huth break; 1711fcf5ef2aSThomas Huth case 0xf08d: /* fldi0 FRn - FPSCR: R[PR] */ 1712fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 17137e9f7ca8SRichard Henderson CHECK_FPSCR_PR_0 17147c9f7038SRichard Henderson tcg_gen_movi_i32(FREG(B11_8), 0); 1715fcf5ef2aSThomas Huth return; 1716fcf5ef2aSThomas Huth case 0xf09d: /* fldi1 FRn - FPSCR: R[PR] */ 1717fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 17187e9f7ca8SRichard Henderson CHECK_FPSCR_PR_0 17197c9f7038SRichard Henderson tcg_gen_movi_i32(FREG(B11_8), 0x3f800000); 1720fcf5ef2aSThomas Huth return; 1721fcf5ef2aSThomas Huth case 0xf0ad: /* fcnvsd FPUL,DRn */ 1722fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1723fcf5ef2aSThomas Huth { 1724fcf5ef2aSThomas Huth TCGv_i64 fp = tcg_temp_new_i64(); 1725ad75a51eSRichard Henderson gen_helper_fcnvsd_FT_DT(fp, tcg_env, cpu_fpul); 17261e0b21d8SRichard Henderson gen_store_fpr64(ctx, fp, B11_8); 1727fcf5ef2aSThomas Huth } 1728fcf5ef2aSThomas Huth return; 1729fcf5ef2aSThomas Huth case 0xf0bd: /* fcnvds DRn,FPUL */ 1730fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1731fcf5ef2aSThomas Huth { 1732fcf5ef2aSThomas Huth TCGv_i64 fp = tcg_temp_new_i64(); 17331e0b21d8SRichard Henderson gen_load_fpr64(ctx, fp, B11_8); 1734ad75a51eSRichard Henderson gen_helper_fcnvds_DT_FT(cpu_fpul, tcg_env, fp); 1735fcf5ef2aSThomas Huth } 1736fcf5ef2aSThomas Huth return; 1737fcf5ef2aSThomas Huth case 0xf0ed: /* fipr FVm,FVn */ 1738fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 17397e9f7ca8SRichard Henderson CHECK_FPSCR_PR_1 17407e9f7ca8SRichard Henderson { 1741950b91beSRichard Henderson TCGv m = tcg_constant_i32((ctx->opcode >> 8) & 3); 1742950b91beSRichard Henderson TCGv n = tcg_constant_i32((ctx->opcode >> 10) & 3); 1743ad75a51eSRichard Henderson gen_helper_fipr(tcg_env, m, n); 1744fcf5ef2aSThomas Huth return; 1745fcf5ef2aSThomas Huth } 1746fcf5ef2aSThomas Huth break; 1747fcf5ef2aSThomas Huth case 0xf0fd: /* ftrv XMTRX,FVn */ 1748fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 17497e9f7ca8SRichard Henderson CHECK_FPSCR_PR_1 17507e9f7ca8SRichard Henderson { 17517e9f7ca8SRichard Henderson if ((ctx->opcode & 0x0300) != 0x0100) { 17527e9f7ca8SRichard Henderson goto do_illegal; 17537e9f7ca8SRichard Henderson } 1754950b91beSRichard Henderson TCGv n = tcg_constant_i32((ctx->opcode >> 10) & 3); 1755ad75a51eSRichard Henderson gen_helper_ftrv(tcg_env, n); 1756fcf5ef2aSThomas Huth return; 1757fcf5ef2aSThomas Huth } 1758fcf5ef2aSThomas Huth break; 1759fcf5ef2aSThomas Huth } 1760fcf5ef2aSThomas Huth #if 0 1761fcf5ef2aSThomas Huth fprintf(stderr, "unknown instruction 0x%04x at pc 0x%08x\n", 17626f1c2af6SRichard Henderson ctx->opcode, ctx->base.pc_next); 1763fcf5ef2aSThomas Huth fflush(stderr); 1764fcf5ef2aSThomas Huth #endif 17656b98213dSRichard Henderson do_illegal: 1766ab419fd8SRichard Henderson if (ctx->envflags & TB_FLAG_DELAY_SLOT_MASK) { 1767dec16c6eSRichard Henderson do_illegal_slot: 1768dec16c6eSRichard Henderson gen_save_cpu_state(ctx, true); 1769ad75a51eSRichard Henderson gen_helper_raise_slot_illegal_instruction(tcg_env); 1770fcf5ef2aSThomas Huth } else { 1771dec16c6eSRichard Henderson gen_save_cpu_state(ctx, true); 1772ad75a51eSRichard Henderson gen_helper_raise_illegal_instruction(tcg_env); 1773fcf5ef2aSThomas Huth } 17746f1c2af6SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 1775dec4f042SRichard Henderson return; 1776dec4f042SRichard Henderson 1777dec4f042SRichard Henderson do_fpu_disabled: 1778dec4f042SRichard Henderson gen_save_cpu_state(ctx, true); 1779ab419fd8SRichard Henderson if (ctx->envflags & TB_FLAG_DELAY_SLOT_MASK) { 1780ad75a51eSRichard Henderson gen_helper_raise_slot_fpu_disable(tcg_env); 1781dec4f042SRichard Henderson } else { 1782ad75a51eSRichard Henderson gen_helper_raise_fpu_disable(tcg_env); 1783dec4f042SRichard Henderson } 17846f1c2af6SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 1785dec4f042SRichard Henderson return; 1786fcf5ef2aSThomas Huth } 1787fcf5ef2aSThomas Huth 1788fcf5ef2aSThomas Huth static void decode_opc(DisasContext * ctx) 1789fcf5ef2aSThomas Huth { 1790a6215749SAurelien Jarno uint32_t old_flags = ctx->envflags; 1791fcf5ef2aSThomas Huth 1792fcf5ef2aSThomas Huth _decode_opc(ctx); 1793fcf5ef2aSThomas Huth 1794ab419fd8SRichard Henderson if (old_flags & TB_FLAG_DELAY_SLOT_MASK) { 1795fcf5ef2aSThomas Huth /* go out of the delay slot */ 1796ab419fd8SRichard Henderson ctx->envflags &= ~TB_FLAG_DELAY_SLOT_MASK; 17974bfa602bSRichard Henderson 17984bfa602bSRichard Henderson /* When in an exclusive region, we must continue to the end 17994bfa602bSRichard Henderson for conditional branches. */ 1800ab419fd8SRichard Henderson if (ctx->tbflags & TB_FLAG_GUSA_EXCLUSIVE 1801ab419fd8SRichard Henderson && old_flags & TB_FLAG_DELAY_SLOT_COND) { 18024bfa602bSRichard Henderson gen_delayed_conditional_jump(ctx); 18034bfa602bSRichard Henderson return; 18044bfa602bSRichard Henderson } 18054bfa602bSRichard Henderson /* Otherwise this is probably an invalid gUSA region. 18064bfa602bSRichard Henderson Drop the GUSA bits so the next TB doesn't see them. */ 1807ab419fd8SRichard Henderson ctx->envflags &= ~TB_FLAG_GUSA_MASK; 18084bfa602bSRichard Henderson 1809ac9707eaSAurelien Jarno tcg_gen_movi_i32(cpu_flags, ctx->envflags); 1810ab419fd8SRichard Henderson if (old_flags & TB_FLAG_DELAY_SLOT_COND) { 1811fcf5ef2aSThomas Huth gen_delayed_conditional_jump(ctx); 1812be53081aSAurelien Jarno } else { 1813fcf5ef2aSThomas Huth gen_jump(ctx); 1814fcf5ef2aSThomas Huth } 18154bfa602bSRichard Henderson } 18164bfa602bSRichard Henderson } 1817fcf5ef2aSThomas Huth 18184bfa602bSRichard Henderson #ifdef CONFIG_USER_ONLY 18194f9ef4eeSRichard Henderson /* 18204f9ef4eeSRichard Henderson * Restart with the EXCLUSIVE bit set, within a TB run via 18214f9ef4eeSRichard Henderson * cpu_exec_step_atomic holding the exclusive lock. 18224f9ef4eeSRichard Henderson */ 18234f9ef4eeSRichard Henderson static void gen_restart_exclusive(DisasContext *ctx) 18244f9ef4eeSRichard Henderson { 18254f9ef4eeSRichard Henderson ctx->envflags |= TB_FLAG_GUSA_EXCLUSIVE; 18264f9ef4eeSRichard Henderson gen_save_cpu_state(ctx, false); 18274f9ef4eeSRichard Henderson gen_helper_exclusive(tcg_env); 18284f9ef4eeSRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 18294f9ef4eeSRichard Henderson } 18304f9ef4eeSRichard Henderson 18314bfa602bSRichard Henderson /* For uniprocessors, SH4 uses optimistic restartable atomic sequences. 18324bfa602bSRichard Henderson Upon an interrupt, a real kernel would simply notice magic values in 18334bfa602bSRichard Henderson the registers and reset the PC to the start of the sequence. 18344bfa602bSRichard Henderson 18354bfa602bSRichard Henderson For QEMU, we cannot do this in quite the same way. Instead, we notice 18364bfa602bSRichard Henderson the normal start of such a sequence (mov #-x,r15). While we can handle 18374bfa602bSRichard Henderson any sequence via cpu_exec_step_atomic, we can recognize the "normal" 18384bfa602bSRichard Henderson sequences and transform them into atomic operations as seen by the host. 18394bfa602bSRichard Henderson */ 1840be0e3d7aSRichard Henderson static void decode_gusa(DisasContext *ctx, CPUSH4State *env) 18414bfa602bSRichard Henderson { 1842d6a6cffdSRichard Henderson uint16_t insns[5]; 1843d6a6cffdSRichard Henderson int ld_adr, ld_dst, ld_mop; 1844d6a6cffdSRichard Henderson int op_dst, op_src, op_opc; 1845d6a6cffdSRichard Henderson int mv_src, mt_dst, st_src, st_mop; 1846d6a6cffdSRichard Henderson TCGv op_arg; 18476f1c2af6SRichard Henderson uint32_t pc = ctx->base.pc_next; 18486f1c2af6SRichard Henderson uint32_t pc_end = ctx->base.tb->cs_base; 18494bfa602bSRichard Henderson int max_insns = (pc_end - pc) / 2; 1850d6a6cffdSRichard Henderson int i; 18514bfa602bSRichard Henderson 1852d6a6cffdSRichard Henderson /* The state machine below will consume only a few insns. 1853d6a6cffdSRichard Henderson If there are more than that in a region, fail now. */ 1854d6a6cffdSRichard Henderson if (max_insns > ARRAY_SIZE(insns)) { 1855d6a6cffdSRichard Henderson goto fail; 1856d6a6cffdSRichard Henderson } 1857d6a6cffdSRichard Henderson 1858d6a6cffdSRichard Henderson /* Read all of the insns for the region. */ 1859d6a6cffdSRichard Henderson for (i = 0; i < max_insns; ++i) { 18604e116893SIlya Leoshkevich insns[i] = translator_lduw(env, &ctx->base, pc + i * 2); 1861d6a6cffdSRichard Henderson } 1862d6a6cffdSRichard Henderson 1863d6a6cffdSRichard Henderson ld_adr = ld_dst = ld_mop = -1; 1864d6a6cffdSRichard Henderson mv_src = -1; 1865d6a6cffdSRichard Henderson op_dst = op_src = op_opc = -1; 1866d6a6cffdSRichard Henderson mt_dst = -1; 1867d6a6cffdSRichard Henderson st_src = st_mop = -1; 1868f764718dSRichard Henderson op_arg = NULL; 1869d6a6cffdSRichard Henderson i = 0; 1870d6a6cffdSRichard Henderson 1871d6a6cffdSRichard Henderson #define NEXT_INSN \ 1872d6a6cffdSRichard Henderson do { if (i >= max_insns) goto fail; ctx->opcode = insns[i++]; } while (0) 1873d6a6cffdSRichard Henderson 1874d6a6cffdSRichard Henderson /* 1875d6a6cffdSRichard Henderson * Expect a load to begin the region. 1876d6a6cffdSRichard Henderson */ 1877d6a6cffdSRichard Henderson NEXT_INSN; 1878d6a6cffdSRichard Henderson switch (ctx->opcode & 0xf00f) { 1879d6a6cffdSRichard Henderson case 0x6000: /* mov.b @Rm,Rn */ 1880d6a6cffdSRichard Henderson ld_mop = MO_SB; 1881d6a6cffdSRichard Henderson break; 1882d6a6cffdSRichard Henderson case 0x6001: /* mov.w @Rm,Rn */ 1883d6a6cffdSRichard Henderson ld_mop = MO_TESW; 1884d6a6cffdSRichard Henderson break; 1885d6a6cffdSRichard Henderson case 0x6002: /* mov.l @Rm,Rn */ 1886d6a6cffdSRichard Henderson ld_mop = MO_TESL; 1887d6a6cffdSRichard Henderson break; 1888d6a6cffdSRichard Henderson default: 1889d6a6cffdSRichard Henderson goto fail; 1890d6a6cffdSRichard Henderson } 1891d6a6cffdSRichard Henderson ld_adr = B7_4; 1892d6a6cffdSRichard Henderson ld_dst = B11_8; 1893d6a6cffdSRichard Henderson if (ld_adr == ld_dst) { 1894d6a6cffdSRichard Henderson goto fail; 1895d6a6cffdSRichard Henderson } 1896d6a6cffdSRichard Henderson /* Unless we see a mov, any two-operand operation must use ld_dst. */ 1897d6a6cffdSRichard Henderson op_dst = ld_dst; 1898d6a6cffdSRichard Henderson 1899d6a6cffdSRichard Henderson /* 1900d6a6cffdSRichard Henderson * Expect an optional register move. 1901d6a6cffdSRichard Henderson */ 1902d6a6cffdSRichard Henderson NEXT_INSN; 1903d6a6cffdSRichard Henderson switch (ctx->opcode & 0xf00f) { 1904d6a6cffdSRichard Henderson case 0x6003: /* mov Rm,Rn */ 190502b8e735SPhilippe Mathieu-Daudé /* 190623b5d9faSLichang Zhao * Here we want to recognize ld_dst being saved for later consumption, 190702b8e735SPhilippe Mathieu-Daudé * or for another input register being copied so that ld_dst need not 190802b8e735SPhilippe Mathieu-Daudé * be clobbered during the operation. 190902b8e735SPhilippe Mathieu-Daudé */ 1910d6a6cffdSRichard Henderson op_dst = B11_8; 1911d6a6cffdSRichard Henderson mv_src = B7_4; 1912d6a6cffdSRichard Henderson if (op_dst == ld_dst) { 1913d6a6cffdSRichard Henderson /* Overwriting the load output. */ 1914d6a6cffdSRichard Henderson goto fail; 1915d6a6cffdSRichard Henderson } 1916d6a6cffdSRichard Henderson if (mv_src != ld_dst) { 1917d6a6cffdSRichard Henderson /* Copying a new input; constrain op_src to match the load. */ 1918d6a6cffdSRichard Henderson op_src = ld_dst; 1919d6a6cffdSRichard Henderson } 1920d6a6cffdSRichard Henderson break; 1921d6a6cffdSRichard Henderson 1922d6a6cffdSRichard Henderson default: 1923d6a6cffdSRichard Henderson /* Put back and re-examine as operation. */ 1924d6a6cffdSRichard Henderson --i; 1925d6a6cffdSRichard Henderson } 1926d6a6cffdSRichard Henderson 1927d6a6cffdSRichard Henderson /* 1928d6a6cffdSRichard Henderson * Expect the operation. 1929d6a6cffdSRichard Henderson */ 1930d6a6cffdSRichard Henderson NEXT_INSN; 1931d6a6cffdSRichard Henderson switch (ctx->opcode & 0xf00f) { 1932d6a6cffdSRichard Henderson case 0x300c: /* add Rm,Rn */ 1933d6a6cffdSRichard Henderson op_opc = INDEX_op_add_i32; 1934d6a6cffdSRichard Henderson goto do_reg_op; 1935d6a6cffdSRichard Henderson case 0x2009: /* and Rm,Rn */ 1936d6a6cffdSRichard Henderson op_opc = INDEX_op_and_i32; 1937d6a6cffdSRichard Henderson goto do_reg_op; 1938d6a6cffdSRichard Henderson case 0x200a: /* xor Rm,Rn */ 1939d6a6cffdSRichard Henderson op_opc = INDEX_op_xor_i32; 1940d6a6cffdSRichard Henderson goto do_reg_op; 1941d6a6cffdSRichard Henderson case 0x200b: /* or Rm,Rn */ 1942d6a6cffdSRichard Henderson op_opc = INDEX_op_or_i32; 1943d6a6cffdSRichard Henderson do_reg_op: 1944d6a6cffdSRichard Henderson /* The operation register should be as expected, and the 1945d6a6cffdSRichard Henderson other input cannot depend on the load. */ 1946d6a6cffdSRichard Henderson if (op_dst != B11_8) { 1947d6a6cffdSRichard Henderson goto fail; 1948d6a6cffdSRichard Henderson } 1949d6a6cffdSRichard Henderson if (op_src < 0) { 1950d6a6cffdSRichard Henderson /* Unconstrainted input. */ 1951d6a6cffdSRichard Henderson op_src = B7_4; 1952d6a6cffdSRichard Henderson } else if (op_src == B7_4) { 1953d6a6cffdSRichard Henderson /* Constrained input matched load. All operations are 1954d6a6cffdSRichard Henderson commutative; "swap" them by "moving" the load output 1955d6a6cffdSRichard Henderson to the (implicit) first argument and the move source 1956d6a6cffdSRichard Henderson to the (explicit) second argument. */ 1957d6a6cffdSRichard Henderson op_src = mv_src; 1958d6a6cffdSRichard Henderson } else { 1959d6a6cffdSRichard Henderson goto fail; 1960d6a6cffdSRichard Henderson } 1961d6a6cffdSRichard Henderson op_arg = REG(op_src); 1962d6a6cffdSRichard Henderson break; 1963d6a6cffdSRichard Henderson 1964d6a6cffdSRichard Henderson case 0x6007: /* not Rm,Rn */ 1965d6a6cffdSRichard Henderson if (ld_dst != B7_4 || mv_src >= 0) { 1966d6a6cffdSRichard Henderson goto fail; 1967d6a6cffdSRichard Henderson } 1968d6a6cffdSRichard Henderson op_dst = B11_8; 1969d6a6cffdSRichard Henderson op_opc = INDEX_op_xor_i32; 1970950b91beSRichard Henderson op_arg = tcg_constant_i32(-1); 1971d6a6cffdSRichard Henderson break; 1972d6a6cffdSRichard Henderson 1973d6a6cffdSRichard Henderson case 0x7000 ... 0x700f: /* add #imm,Rn */ 1974d6a6cffdSRichard Henderson if (op_dst != B11_8 || mv_src >= 0) { 1975d6a6cffdSRichard Henderson goto fail; 1976d6a6cffdSRichard Henderson } 1977d6a6cffdSRichard Henderson op_opc = INDEX_op_add_i32; 1978950b91beSRichard Henderson op_arg = tcg_constant_i32(B7_0s); 1979d6a6cffdSRichard Henderson break; 1980d6a6cffdSRichard Henderson 1981d6a6cffdSRichard Henderson case 0x3000: /* cmp/eq Rm,Rn */ 1982d6a6cffdSRichard Henderson /* Looking for the middle of a compare-and-swap sequence, 1983d6a6cffdSRichard Henderson beginning with the compare. Operands can be either order, 1984d6a6cffdSRichard Henderson but with only one overlapping the load. */ 1985d6a6cffdSRichard Henderson if ((ld_dst == B11_8) + (ld_dst == B7_4) != 1 || mv_src >= 0) { 1986d6a6cffdSRichard Henderson goto fail; 1987d6a6cffdSRichard Henderson } 1988d6a6cffdSRichard Henderson op_opc = INDEX_op_setcond_i32; /* placeholder */ 1989d6a6cffdSRichard Henderson op_src = (ld_dst == B11_8 ? B7_4 : B11_8); 1990d6a6cffdSRichard Henderson op_arg = REG(op_src); 1991d6a6cffdSRichard Henderson 1992d6a6cffdSRichard Henderson NEXT_INSN; 1993d6a6cffdSRichard Henderson switch (ctx->opcode & 0xff00) { 1994d6a6cffdSRichard Henderson case 0x8b00: /* bf label */ 1995d6a6cffdSRichard Henderson case 0x8f00: /* bf/s label */ 1996d6a6cffdSRichard Henderson if (pc + (i + 1 + B7_0s) * 2 != pc_end) { 1997d6a6cffdSRichard Henderson goto fail; 1998d6a6cffdSRichard Henderson } 1999d6a6cffdSRichard Henderson if ((ctx->opcode & 0xff00) == 0x8b00) { /* bf label */ 2000d6a6cffdSRichard Henderson break; 2001d6a6cffdSRichard Henderson } 2002d6a6cffdSRichard Henderson /* We're looking to unconditionally modify Rn with the 2003d6a6cffdSRichard Henderson result of the comparison, within the delay slot of 2004d6a6cffdSRichard Henderson the branch. This is used by older gcc. */ 2005d6a6cffdSRichard Henderson NEXT_INSN; 2006d6a6cffdSRichard Henderson if ((ctx->opcode & 0xf0ff) == 0x0029) { /* movt Rn */ 2007d6a6cffdSRichard Henderson mt_dst = B11_8; 2008d6a6cffdSRichard Henderson } else { 2009d6a6cffdSRichard Henderson goto fail; 2010d6a6cffdSRichard Henderson } 2011d6a6cffdSRichard Henderson break; 2012d6a6cffdSRichard Henderson 2013d6a6cffdSRichard Henderson default: 2014d6a6cffdSRichard Henderson goto fail; 2015d6a6cffdSRichard Henderson } 2016d6a6cffdSRichard Henderson break; 2017d6a6cffdSRichard Henderson 2018d6a6cffdSRichard Henderson case 0x2008: /* tst Rm,Rn */ 2019d6a6cffdSRichard Henderson /* Looking for a compare-and-swap against zero. */ 2020d6a6cffdSRichard Henderson if (ld_dst != B11_8 || ld_dst != B7_4 || mv_src >= 0) { 2021d6a6cffdSRichard Henderson goto fail; 2022d6a6cffdSRichard Henderson } 2023d6a6cffdSRichard Henderson op_opc = INDEX_op_setcond_i32; 2024950b91beSRichard Henderson op_arg = tcg_constant_i32(0); 2025d6a6cffdSRichard Henderson 2026d6a6cffdSRichard Henderson NEXT_INSN; 2027d6a6cffdSRichard Henderson if ((ctx->opcode & 0xff00) != 0x8900 /* bt label */ 2028d6a6cffdSRichard Henderson || pc + (i + 1 + B7_0s) * 2 != pc_end) { 2029d6a6cffdSRichard Henderson goto fail; 2030d6a6cffdSRichard Henderson } 2031d6a6cffdSRichard Henderson break; 2032d6a6cffdSRichard Henderson 2033d6a6cffdSRichard Henderson default: 2034d6a6cffdSRichard Henderson /* Put back and re-examine as store. */ 2035d6a6cffdSRichard Henderson --i; 2036d6a6cffdSRichard Henderson } 2037d6a6cffdSRichard Henderson 2038d6a6cffdSRichard Henderson /* 2039d6a6cffdSRichard Henderson * Expect the store. 2040d6a6cffdSRichard Henderson */ 2041d6a6cffdSRichard Henderson /* The store must be the last insn. */ 2042d6a6cffdSRichard Henderson if (i != max_insns - 1) { 2043d6a6cffdSRichard Henderson goto fail; 2044d6a6cffdSRichard Henderson } 2045d6a6cffdSRichard Henderson NEXT_INSN; 2046d6a6cffdSRichard Henderson switch (ctx->opcode & 0xf00f) { 2047d6a6cffdSRichard Henderson case 0x2000: /* mov.b Rm,@Rn */ 2048d6a6cffdSRichard Henderson st_mop = MO_UB; 2049d6a6cffdSRichard Henderson break; 2050d6a6cffdSRichard Henderson case 0x2001: /* mov.w Rm,@Rn */ 2051d6a6cffdSRichard Henderson st_mop = MO_UW; 2052d6a6cffdSRichard Henderson break; 2053d6a6cffdSRichard Henderson case 0x2002: /* mov.l Rm,@Rn */ 2054d6a6cffdSRichard Henderson st_mop = MO_UL; 2055d6a6cffdSRichard Henderson break; 2056d6a6cffdSRichard Henderson default: 2057d6a6cffdSRichard Henderson goto fail; 2058d6a6cffdSRichard Henderson } 2059d6a6cffdSRichard Henderson /* The store must match the load. */ 2060d6a6cffdSRichard Henderson if (ld_adr != B11_8 || st_mop != (ld_mop & MO_SIZE)) { 2061d6a6cffdSRichard Henderson goto fail; 2062d6a6cffdSRichard Henderson } 2063d6a6cffdSRichard Henderson st_src = B7_4; 2064d6a6cffdSRichard Henderson 2065d6a6cffdSRichard Henderson #undef NEXT_INSN 2066d6a6cffdSRichard Henderson 2067d6a6cffdSRichard Henderson /* 2068d6a6cffdSRichard Henderson * Emit the operation. 2069d6a6cffdSRichard Henderson */ 2070d6a6cffdSRichard Henderson switch (op_opc) { 2071d6a6cffdSRichard Henderson case -1: 2072d6a6cffdSRichard Henderson /* No operation found. Look for exchange pattern. */ 2073d6a6cffdSRichard Henderson if (st_src == ld_dst || mv_src >= 0) { 2074d6a6cffdSRichard Henderson goto fail; 2075d6a6cffdSRichard Henderson } 2076d6a6cffdSRichard Henderson tcg_gen_atomic_xchg_i32(REG(ld_dst), REG(ld_adr), REG(st_src), 2077d6a6cffdSRichard Henderson ctx->memidx, ld_mop); 2078d6a6cffdSRichard Henderson break; 2079d6a6cffdSRichard Henderson 2080d6a6cffdSRichard Henderson case INDEX_op_add_i32: 2081d6a6cffdSRichard Henderson if (op_dst != st_src) { 2082d6a6cffdSRichard Henderson goto fail; 2083d6a6cffdSRichard Henderson } 2084d6a6cffdSRichard Henderson if (op_dst == ld_dst && st_mop == MO_UL) { 2085d6a6cffdSRichard Henderson tcg_gen_atomic_add_fetch_i32(REG(ld_dst), REG(ld_adr), 2086d6a6cffdSRichard Henderson op_arg, ctx->memidx, ld_mop); 2087d6a6cffdSRichard Henderson } else { 2088d6a6cffdSRichard Henderson tcg_gen_atomic_fetch_add_i32(REG(ld_dst), REG(ld_adr), 2089d6a6cffdSRichard Henderson op_arg, ctx->memidx, ld_mop); 2090d6a6cffdSRichard Henderson if (op_dst != ld_dst) { 2091d6a6cffdSRichard Henderson /* Note that mop sizes < 4 cannot use add_fetch 2092d6a6cffdSRichard Henderson because it won't carry into the higher bits. */ 2093d6a6cffdSRichard Henderson tcg_gen_add_i32(REG(op_dst), REG(ld_dst), op_arg); 2094d6a6cffdSRichard Henderson } 2095d6a6cffdSRichard Henderson } 2096d6a6cffdSRichard Henderson break; 2097d6a6cffdSRichard Henderson 2098d6a6cffdSRichard Henderson case INDEX_op_and_i32: 2099d6a6cffdSRichard Henderson if (op_dst != st_src) { 2100d6a6cffdSRichard Henderson goto fail; 2101d6a6cffdSRichard Henderson } 2102d6a6cffdSRichard Henderson if (op_dst == ld_dst) { 2103d6a6cffdSRichard Henderson tcg_gen_atomic_and_fetch_i32(REG(ld_dst), REG(ld_adr), 2104d6a6cffdSRichard Henderson op_arg, ctx->memidx, ld_mop); 2105d6a6cffdSRichard Henderson } else { 2106d6a6cffdSRichard Henderson tcg_gen_atomic_fetch_and_i32(REG(ld_dst), REG(ld_adr), 2107d6a6cffdSRichard Henderson op_arg, ctx->memidx, ld_mop); 2108d6a6cffdSRichard Henderson tcg_gen_and_i32(REG(op_dst), REG(ld_dst), op_arg); 2109d6a6cffdSRichard Henderson } 2110d6a6cffdSRichard Henderson break; 2111d6a6cffdSRichard Henderson 2112d6a6cffdSRichard Henderson case INDEX_op_or_i32: 2113d6a6cffdSRichard Henderson if (op_dst != st_src) { 2114d6a6cffdSRichard Henderson goto fail; 2115d6a6cffdSRichard Henderson } 2116d6a6cffdSRichard Henderson if (op_dst == ld_dst) { 2117d6a6cffdSRichard Henderson tcg_gen_atomic_or_fetch_i32(REG(ld_dst), REG(ld_adr), 2118d6a6cffdSRichard Henderson op_arg, ctx->memidx, ld_mop); 2119d6a6cffdSRichard Henderson } else { 2120d6a6cffdSRichard Henderson tcg_gen_atomic_fetch_or_i32(REG(ld_dst), REG(ld_adr), 2121d6a6cffdSRichard Henderson op_arg, ctx->memidx, ld_mop); 2122d6a6cffdSRichard Henderson tcg_gen_or_i32(REG(op_dst), REG(ld_dst), op_arg); 2123d6a6cffdSRichard Henderson } 2124d6a6cffdSRichard Henderson break; 2125d6a6cffdSRichard Henderson 2126d6a6cffdSRichard Henderson case INDEX_op_xor_i32: 2127d6a6cffdSRichard Henderson if (op_dst != st_src) { 2128d6a6cffdSRichard Henderson goto fail; 2129d6a6cffdSRichard Henderson } 2130d6a6cffdSRichard Henderson if (op_dst == ld_dst) { 2131d6a6cffdSRichard Henderson tcg_gen_atomic_xor_fetch_i32(REG(ld_dst), REG(ld_adr), 2132d6a6cffdSRichard Henderson op_arg, ctx->memidx, ld_mop); 2133d6a6cffdSRichard Henderson } else { 2134d6a6cffdSRichard Henderson tcg_gen_atomic_fetch_xor_i32(REG(ld_dst), REG(ld_adr), 2135d6a6cffdSRichard Henderson op_arg, ctx->memidx, ld_mop); 2136d6a6cffdSRichard Henderson tcg_gen_xor_i32(REG(op_dst), REG(ld_dst), op_arg); 2137d6a6cffdSRichard Henderson } 2138d6a6cffdSRichard Henderson break; 2139d6a6cffdSRichard Henderson 2140d6a6cffdSRichard Henderson case INDEX_op_setcond_i32: 2141d6a6cffdSRichard Henderson if (st_src == ld_dst) { 2142d6a6cffdSRichard Henderson goto fail; 2143d6a6cffdSRichard Henderson } 2144d6a6cffdSRichard Henderson tcg_gen_atomic_cmpxchg_i32(REG(ld_dst), REG(ld_adr), op_arg, 2145d6a6cffdSRichard Henderson REG(st_src), ctx->memidx, ld_mop); 2146d6a6cffdSRichard Henderson tcg_gen_setcond_i32(TCG_COND_EQ, cpu_sr_t, REG(ld_dst), op_arg); 2147d6a6cffdSRichard Henderson if (mt_dst >= 0) { 2148d6a6cffdSRichard Henderson tcg_gen_mov_i32(REG(mt_dst), cpu_sr_t); 2149d6a6cffdSRichard Henderson } 2150d6a6cffdSRichard Henderson break; 2151d6a6cffdSRichard Henderson 2152d6a6cffdSRichard Henderson default: 2153d6a6cffdSRichard Henderson g_assert_not_reached(); 2154d6a6cffdSRichard Henderson } 2155d6a6cffdSRichard Henderson 2156d6a6cffdSRichard Henderson /* The entire region has been translated. */ 2157ab419fd8SRichard Henderson ctx->envflags &= ~TB_FLAG_GUSA_MASK; 2158e03291cdSRichard Henderson goto done; 2159d6a6cffdSRichard Henderson 2160d6a6cffdSRichard Henderson fail: 21614bfa602bSRichard Henderson qemu_log_mask(LOG_UNIMP, "Unrecognized gUSA sequence %08x-%08x\n", 21624bfa602bSRichard Henderson pc, pc_end); 21634bfa602bSRichard Henderson 21644f9ef4eeSRichard Henderson gen_restart_exclusive(ctx); 21654bfa602bSRichard Henderson 21664bfa602bSRichard Henderson /* We're not executing an instruction, but we must report one for the 21674bfa602bSRichard Henderson purposes of accounting within the TB. We might as well report the 21686f1c2af6SRichard Henderson entire region consumed via ctx->base.pc_next so that it's immediately 21696f1c2af6SRichard Henderson available in the disassembly dump. */ 2170e03291cdSRichard Henderson 2171e03291cdSRichard Henderson done: 21726f1c2af6SRichard Henderson ctx->base.pc_next = pc_end; 2173be0e3d7aSRichard Henderson ctx->base.num_insns += max_insns - 1; 2174e03291cdSRichard Henderson 2175e03291cdSRichard Henderson /* 2176e03291cdSRichard Henderson * Emit insn_start to cover each of the insns in the region. 2177e03291cdSRichard Henderson * This matches an assert in tcg.c making sure that we have 2178e03291cdSRichard Henderson * tb->icount * insn_start. 2179e03291cdSRichard Henderson */ 2180e03291cdSRichard Henderson for (i = 1; i < max_insns; ++i) { 2181e03291cdSRichard Henderson tcg_gen_insn_start(pc + i * 2, ctx->envflags); 2182e03291cdSRichard Henderson } 21834bfa602bSRichard Henderson } 21844bfa602bSRichard Henderson #endif 21854bfa602bSRichard Henderson 2186fd1b3d38SEmilio G. Cota static void sh4_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) 2187fcf5ef2aSThomas Huth { 2188fd1b3d38SEmilio G. Cota DisasContext *ctx = container_of(dcbase, DisasContext, base); 2189b77af26eSRichard Henderson CPUSH4State *env = cpu_env(cs); 2190be0e3d7aSRichard Henderson uint32_t tbflags; 2191fd1b3d38SEmilio G. Cota int bound; 2192fcf5ef2aSThomas Huth 2193be0e3d7aSRichard Henderson ctx->tbflags = tbflags = ctx->base.tb->flags; 2194be0e3d7aSRichard Henderson ctx->envflags = tbflags & TB_FLAG_ENVFLAGS_MASK; 2195be0e3d7aSRichard Henderson ctx->memidx = (tbflags & (1u << SR_MD)) == 0 ? 1 : 0; 2196fcf5ef2aSThomas Huth /* We don't know if the delayed pc came from a dynamic or static branch, 2197fcf5ef2aSThomas Huth so assume it is a dynamic branch. */ 2198fd1b3d38SEmilio G. Cota ctx->delayed_pc = -1; /* use delayed pc from env pointer */ 2199fd1b3d38SEmilio G. Cota ctx->features = env->features; 2200be0e3d7aSRichard Henderson ctx->has_movcal = (tbflags & TB_FLAG_PENDING_MOVCA); 2201be0e3d7aSRichard Henderson ctx->gbank = ((tbflags & (1 << SR_MD)) && 2202be0e3d7aSRichard Henderson (tbflags & (1 << SR_RB))) * 0x10; 2203be0e3d7aSRichard Henderson ctx->fbank = tbflags & FPSCR_FR ? 0x10 : 0; 2204be0e3d7aSRichard Henderson 2205ab419fd8SRichard Henderson #ifdef CONFIG_USER_ONLY 2206ab419fd8SRichard Henderson if (tbflags & TB_FLAG_GUSA_MASK) { 2207ab419fd8SRichard Henderson /* In gUSA exclusive region. */ 2208be0e3d7aSRichard Henderson uint32_t pc = ctx->base.pc_next; 2209be0e3d7aSRichard Henderson uint32_t pc_end = ctx->base.tb->cs_base; 2210ab419fd8SRichard Henderson int backup = sextract32(ctx->tbflags, TB_FLAG_GUSA_SHIFT, 8); 2211be0e3d7aSRichard Henderson int max_insns = (pc_end - pc) / 2; 2212be0e3d7aSRichard Henderson 2213be0e3d7aSRichard Henderson if (pc != pc_end + backup || max_insns < 2) { 2214be0e3d7aSRichard Henderson /* This is a malformed gUSA region. Don't do anything special, 2215be0e3d7aSRichard Henderson since the interpreter is likely to get confused. */ 2216ab419fd8SRichard Henderson ctx->envflags &= ~TB_FLAG_GUSA_MASK; 2217ab419fd8SRichard Henderson } else if (tbflags & TB_FLAG_GUSA_EXCLUSIVE) { 2218be0e3d7aSRichard Henderson /* Regardless of single-stepping or the end of the page, 2219be0e3d7aSRichard Henderson we must complete execution of the gUSA region while 2220be0e3d7aSRichard Henderson holding the exclusive lock. */ 2221be0e3d7aSRichard Henderson ctx->base.max_insns = max_insns; 2222be0e3d7aSRichard Henderson return; 2223be0e3d7aSRichard Henderson } 2224be0e3d7aSRichard Henderson } 2225ab419fd8SRichard Henderson #endif 22264448a836SRichard Henderson 22274448a836SRichard Henderson /* Since the ISA is fixed-width, we can bound by the number 22284448a836SRichard Henderson of instructions remaining on the page. */ 2229fd1b3d38SEmilio G. Cota bound = -(ctx->base.pc_next | TARGET_PAGE_MASK) / 2; 2230fd1b3d38SEmilio G. Cota ctx->base.max_insns = MIN(ctx->base.max_insns, bound); 2231fcf5ef2aSThomas Huth } 2232fcf5ef2aSThomas Huth 2233fd1b3d38SEmilio G. Cota static void sh4_tr_tb_start(DisasContextBase *dcbase, CPUState *cs) 2234fd1b3d38SEmilio G. Cota { 2235fd1b3d38SEmilio G. Cota } 22364bfa602bSRichard Henderson 2237fd1b3d38SEmilio G. Cota static void sh4_tr_insn_start(DisasContextBase *dcbase, CPUState *cs) 2238fd1b3d38SEmilio G. Cota { 2239fd1b3d38SEmilio G. Cota DisasContext *ctx = container_of(dcbase, DisasContext, base); 2240fcf5ef2aSThomas Huth 2241fd1b3d38SEmilio G. Cota tcg_gen_insn_start(ctx->base.pc_next, ctx->envflags); 2242fd1b3d38SEmilio G. Cota } 2243fd1b3d38SEmilio G. Cota 2244fd1b3d38SEmilio G. Cota static void sh4_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs) 2245fd1b3d38SEmilio G. Cota { 2246b77af26eSRichard Henderson CPUSH4State *env = cpu_env(cs); 2247fd1b3d38SEmilio G. Cota DisasContext *ctx = container_of(dcbase, DisasContext, base); 2248fd1b3d38SEmilio G. Cota 2249be0e3d7aSRichard Henderson #ifdef CONFIG_USER_ONLY 2250ab419fd8SRichard Henderson if (unlikely(ctx->envflags & TB_FLAG_GUSA_MASK) 2251ab419fd8SRichard Henderson && !(ctx->envflags & TB_FLAG_GUSA_EXCLUSIVE)) { 22524f9ef4eeSRichard Henderson /* 22534f9ef4eeSRichard Henderson * We're in an gUSA region, and we have not already fallen 22544f9ef4eeSRichard Henderson * back on using an exclusive region. Attempt to parse the 22554f9ef4eeSRichard Henderson * region into a single supported atomic operation. Failure 22564f9ef4eeSRichard Henderson * is handled within the parser by raising an exception to 22574f9ef4eeSRichard Henderson * retry using an exclusive region. 22584f9ef4eeSRichard Henderson * 22594f9ef4eeSRichard Henderson * Parsing the region in one block conflicts with plugins, 22604f9ef4eeSRichard Henderson * so always use exclusive mode if plugins enabled. 22614f9ef4eeSRichard Henderson */ 22624f9ef4eeSRichard Henderson if (ctx->base.plugin_enabled) { 22634f9ef4eeSRichard Henderson gen_restart_exclusive(ctx); 22644f9ef4eeSRichard Henderson ctx->base.pc_next += 2; 22654f9ef4eeSRichard Henderson } else { 2266be0e3d7aSRichard Henderson decode_gusa(ctx, env); 22674f9ef4eeSRichard Henderson } 2268be0e3d7aSRichard Henderson return; 2269be0e3d7aSRichard Henderson } 2270be0e3d7aSRichard Henderson #endif 2271be0e3d7aSRichard Henderson 22724e116893SIlya Leoshkevich ctx->opcode = translator_lduw(env, &ctx->base, ctx->base.pc_next); 2273fd1b3d38SEmilio G. Cota decode_opc(ctx); 2274fd1b3d38SEmilio G. Cota ctx->base.pc_next += 2; 2275fcf5ef2aSThomas Huth } 2276fcf5ef2aSThomas Huth 2277fd1b3d38SEmilio G. Cota static void sh4_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs) 2278fd1b3d38SEmilio G. Cota { 2279fd1b3d38SEmilio G. Cota DisasContext *ctx = container_of(dcbase, DisasContext, base); 22804bfa602bSRichard Henderson 2281ab419fd8SRichard Henderson if (ctx->tbflags & TB_FLAG_GUSA_EXCLUSIVE) { 22824bfa602bSRichard Henderson /* Ending the region of exclusivity. Clear the bits. */ 2283ab419fd8SRichard Henderson ctx->envflags &= ~TB_FLAG_GUSA_MASK; 22844bfa602bSRichard Henderson } 22854bfa602bSRichard Henderson 2286fd1b3d38SEmilio G. Cota switch (ctx->base.is_jmp) { 22874834871bSRichard Henderson case DISAS_STOP: 2288fd1b3d38SEmilio G. Cota gen_save_cpu_state(ctx, true); 228907ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 22900fc37a8bSAurelien Jarno break; 22914834871bSRichard Henderson case DISAS_NEXT: 2292fd1b3d38SEmilio G. Cota case DISAS_TOO_MANY: 2293fd1b3d38SEmilio G. Cota gen_save_cpu_state(ctx, false); 2294fd1b3d38SEmilio G. Cota gen_goto_tb(ctx, 0, ctx->base.pc_next); 2295fcf5ef2aSThomas Huth break; 22964834871bSRichard Henderson case DISAS_NORETURN: 2297fcf5ef2aSThomas Huth break; 22984834871bSRichard Henderson default: 22994834871bSRichard Henderson g_assert_not_reached(); 2300fcf5ef2aSThomas Huth } 2301fcf5ef2aSThomas Huth } 2302fd1b3d38SEmilio G. Cota 23038eb806a7SRichard Henderson static void sh4_tr_disas_log(const DisasContextBase *dcbase, 23048eb806a7SRichard Henderson CPUState *cs, FILE *logfile) 2305fd1b3d38SEmilio G. Cota { 23068eb806a7SRichard Henderson fprintf(logfile, "IN: %s\n", lookup_symbol(dcbase->pc_first)); 23078eb806a7SRichard Henderson target_disas(logfile, cs, dcbase->pc_first, dcbase->tb->size); 2308fd1b3d38SEmilio G. Cota } 2309fd1b3d38SEmilio G. Cota 2310fd1b3d38SEmilio G. Cota static const TranslatorOps sh4_tr_ops = { 2311fd1b3d38SEmilio G. Cota .init_disas_context = sh4_tr_init_disas_context, 2312fd1b3d38SEmilio G. Cota .tb_start = sh4_tr_tb_start, 2313fd1b3d38SEmilio G. Cota .insn_start = sh4_tr_insn_start, 2314fd1b3d38SEmilio G. Cota .translate_insn = sh4_tr_translate_insn, 2315fd1b3d38SEmilio G. Cota .tb_stop = sh4_tr_tb_stop, 2316fd1b3d38SEmilio G. Cota .disas_log = sh4_tr_disas_log, 2317fd1b3d38SEmilio G. Cota }; 2318fd1b3d38SEmilio G. Cota 2319597f9b2dSRichard Henderson void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int *max_insns, 2320*32f0c394SAnton Johansson vaddr pc, void *host_pc) 2321fd1b3d38SEmilio G. Cota { 2322fd1b3d38SEmilio G. Cota DisasContext ctx; 2323fd1b3d38SEmilio G. Cota 2324306c8721SRichard Henderson translator_loop(cs, tb, max_insns, pc, host_pc, &sh4_tr_ops, &ctx.base); 2325fcf5ef2aSThomas Huth } 2326