1 /* 2 * S/390 virtual CPU header 3 * 4 * Copyright (c) 2009 Ulrich Hecht 5 * Copyright IBM Corp. 2012, 2018 6 * 7 * This program is free software; you can redistribute it and/or modify 8 * it under the terms of the GNU General Public License as published by 9 * the Free Software Foundation; either version 2 of the License, or 10 * (at your option) any later version. 11 * 12 * This program is distributed in the hope that it will be useful, 13 * but WITHOUT ANY WARRANTY; without even the implied warranty of 14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 15 * General Public License for more details. 16 * 17 * You should have received a copy of the GNU General Public License 18 * along with this program; if not, see <http://www.gnu.org/licenses/>. 19 */ 20 21 #ifndef S390X_CPU_H 22 #define S390X_CPU_H 23 24 #include "qemu-common.h" 25 #include "cpu-qom.h" 26 #include "cpu_models.h" 27 #include "exec/cpu-defs.h" 28 29 #define ELF_MACHINE_UNAME "S390X" 30 31 /* The z/Architecture has a strong memory model with some store-after-load re-ordering */ 32 #define TCG_GUEST_DEFAULT_MO (TCG_MO_ALL & ~TCG_MO_ST_LD) 33 34 #define TARGET_INSN_START_EXTRA_WORDS 1 35 36 #define MMU_MODE0_SUFFIX _primary 37 #define MMU_MODE1_SUFFIX _secondary 38 #define MMU_MODE2_SUFFIX _home 39 #define MMU_MODE3_SUFFIX _real 40 41 #define MMU_USER_IDX 0 42 43 #define S390_MAX_CPUS 248 44 45 typedef struct PSW { 46 uint64_t mask; 47 uint64_t addr; 48 } PSW; 49 50 struct CPUS390XState { 51 uint64_t regs[16]; /* GP registers */ 52 /* 53 * The floating point registers are part of the vector registers. 54 * vregs[0][0] -> vregs[15][0] are 16 floating point registers 55 */ 56 uint64_t vregs[32][2] QEMU_ALIGNED(16); /* vector registers */ 57 uint32_t aregs[16]; /* access registers */ 58 uint8_t riccb[64]; /* runtime instrumentation control */ 59 uint64_t gscb[4]; /* guarded storage control */ 60 uint64_t etoken; /* etoken */ 61 uint64_t etoken_extension; /* etoken extension */ 62 63 /* Fields up to this point are not cleared by initial CPU reset */ 64 struct {} start_initial_reset_fields; 65 66 uint32_t fpc; /* floating-point control register */ 67 uint32_t cc_op; 68 bool bpbc; /* branch prediction blocking */ 69 70 float_status fpu_status; /* passed to softfloat lib */ 71 72 /* The low part of a 128-bit return, or remainder of a divide. */ 73 uint64_t retxl; 74 75 PSW psw; 76 77 S390CrashReason crash_reason; 78 79 uint64_t cc_src; 80 uint64_t cc_dst; 81 uint64_t cc_vr; 82 83 uint64_t ex_value; 84 85 uint64_t __excp_addr; 86 uint64_t psa; 87 88 uint32_t int_pgm_code; 89 uint32_t int_pgm_ilen; 90 91 uint32_t int_svc_code; 92 uint32_t int_svc_ilen; 93 94 uint64_t per_address; 95 uint16_t per_perc_atmid; 96 97 uint64_t cregs[16]; /* control registers */ 98 99 int pending_int; 100 uint16_t external_call_addr; 101 DECLARE_BITMAP(emergency_signals, S390_MAX_CPUS); 102 103 uint64_t ckc; 104 uint64_t cputm; 105 uint32_t todpr; 106 107 uint64_t pfault_token; 108 uint64_t pfault_compare; 109 uint64_t pfault_select; 110 111 uint64_t gbea; 112 uint64_t pp; 113 114 /* Fields up to this point are cleared by a CPU reset */ 115 struct {} end_reset_fields; 116 117 CPU_COMMON 118 119 #if !defined(CONFIG_USER_ONLY) 120 uint32_t core_id; /* PoP "CPU address", same as cpu_index */ 121 uint64_t cpuid; 122 #endif 123 124 QEMUTimer *tod_timer; 125 126 QEMUTimer *cpu_timer; 127 128 /* 129 * The cpu state represents the logical state of a cpu. In contrast to other 130 * architectures, there is a difference between a halt and a stop on s390. 131 * If all cpus are either stopped (including check stop) or in the disabled 132 * wait state, the vm can be shut down. 133 * The acceptable cpu_state values are defined in the CpuInfoS390State 134 * enum. 135 */ 136 uint8_t cpu_state; 137 138 /* currently processed sigp order */ 139 uint8_t sigp_order; 140 141 }; 142 143 static inline uint64_t *get_freg(CPUS390XState *cs, int nr) 144 { 145 return &cs->vregs[nr][0]; 146 } 147 148 /** 149 * S390CPU: 150 * @env: #CPUS390XState. 151 * 152 * An S/390 CPU. 153 */ 154 struct S390CPU { 155 /*< private >*/ 156 CPUState parent_obj; 157 /*< public >*/ 158 159 CPUS390XState env; 160 S390CPUModel *model; 161 /* needed for live migration */ 162 void *irqstate; 163 uint32_t irqstate_saved_size; 164 }; 165 166 static inline S390CPU *s390_env_get_cpu(CPUS390XState *env) 167 { 168 return container_of(env, S390CPU, env); 169 } 170 171 #define ENV_OFFSET offsetof(S390CPU, env) 172 173 #ifndef CONFIG_USER_ONLY 174 extern const struct VMStateDescription vmstate_s390_cpu; 175 #endif 176 177 /* distinguish between 24 bit and 31 bit addressing */ 178 #define HIGH_ORDER_BIT 0x80000000 179 180 /* Interrupt Codes */ 181 /* Program Interrupts */ 182 #define PGM_OPERATION 0x0001 183 #define PGM_PRIVILEGED 0x0002 184 #define PGM_EXECUTE 0x0003 185 #define PGM_PROTECTION 0x0004 186 #define PGM_ADDRESSING 0x0005 187 #define PGM_SPECIFICATION 0x0006 188 #define PGM_DATA 0x0007 189 #define PGM_FIXPT_OVERFLOW 0x0008 190 #define PGM_FIXPT_DIVIDE 0x0009 191 #define PGM_DEC_OVERFLOW 0x000a 192 #define PGM_DEC_DIVIDE 0x000b 193 #define PGM_HFP_EXP_OVERFLOW 0x000c 194 #define PGM_HFP_EXP_UNDERFLOW 0x000d 195 #define PGM_HFP_SIGNIFICANCE 0x000e 196 #define PGM_HFP_DIVIDE 0x000f 197 #define PGM_SEGMENT_TRANS 0x0010 198 #define PGM_PAGE_TRANS 0x0011 199 #define PGM_TRANS_SPEC 0x0012 200 #define PGM_SPECIAL_OP 0x0013 201 #define PGM_OPERAND 0x0015 202 #define PGM_TRACE_TABLE 0x0016 203 #define PGM_VECTOR_PROCESSING 0x001b 204 #define PGM_SPACE_SWITCH 0x001c 205 #define PGM_HFP_SQRT 0x001d 206 #define PGM_PC_TRANS_SPEC 0x001f 207 #define PGM_AFX_TRANS 0x0020 208 #define PGM_ASX_TRANS 0x0021 209 #define PGM_LX_TRANS 0x0022 210 #define PGM_EX_TRANS 0x0023 211 #define PGM_PRIM_AUTH 0x0024 212 #define PGM_SEC_AUTH 0x0025 213 #define PGM_ALET_SPEC 0x0028 214 #define PGM_ALEN_SPEC 0x0029 215 #define PGM_ALE_SEQ 0x002a 216 #define PGM_ASTE_VALID 0x002b 217 #define PGM_ASTE_SEQ 0x002c 218 #define PGM_EXT_AUTH 0x002d 219 #define PGM_STACK_FULL 0x0030 220 #define PGM_STACK_EMPTY 0x0031 221 #define PGM_STACK_SPEC 0x0032 222 #define PGM_STACK_TYPE 0x0033 223 #define PGM_STACK_OP 0x0034 224 #define PGM_ASCE_TYPE 0x0038 225 #define PGM_REG_FIRST_TRANS 0x0039 226 #define PGM_REG_SEC_TRANS 0x003a 227 #define PGM_REG_THIRD_TRANS 0x003b 228 #define PGM_MONITOR 0x0040 229 #define PGM_PER 0x0080 230 #define PGM_CRYPTO 0x0119 231 232 /* External Interrupts */ 233 #define EXT_INTERRUPT_KEY 0x0040 234 #define EXT_CLOCK_COMP 0x1004 235 #define EXT_CPU_TIMER 0x1005 236 #define EXT_MALFUNCTION 0x1200 237 #define EXT_EMERGENCY 0x1201 238 #define EXT_EXTERNAL_CALL 0x1202 239 #define EXT_ETR 0x1406 240 #define EXT_SERVICE 0x2401 241 #define EXT_VIRTIO 0x2603 242 243 /* PSW defines */ 244 #undef PSW_MASK_PER 245 #undef PSW_MASK_UNUSED_2 246 #undef PSW_MASK_UNUSED_3 247 #undef PSW_MASK_DAT 248 #undef PSW_MASK_IO 249 #undef PSW_MASK_EXT 250 #undef PSW_MASK_KEY 251 #undef PSW_SHIFT_KEY 252 #undef PSW_MASK_MCHECK 253 #undef PSW_MASK_WAIT 254 #undef PSW_MASK_PSTATE 255 #undef PSW_MASK_ASC 256 #undef PSW_SHIFT_ASC 257 #undef PSW_MASK_CC 258 #undef PSW_MASK_PM 259 #undef PSW_SHIFT_MASK_PM 260 #undef PSW_MASK_64 261 #undef PSW_MASK_32 262 #undef PSW_MASK_ESA_ADDR 263 264 #define PSW_MASK_PER 0x4000000000000000ULL 265 #define PSW_MASK_UNUSED_2 0x2000000000000000ULL 266 #define PSW_MASK_UNUSED_3 0x1000000000000000ULL 267 #define PSW_MASK_DAT 0x0400000000000000ULL 268 #define PSW_MASK_IO 0x0200000000000000ULL 269 #define PSW_MASK_EXT 0x0100000000000000ULL 270 #define PSW_MASK_KEY 0x00F0000000000000ULL 271 #define PSW_SHIFT_KEY 52 272 #define PSW_MASK_MCHECK 0x0004000000000000ULL 273 #define PSW_MASK_WAIT 0x0002000000000000ULL 274 #define PSW_MASK_PSTATE 0x0001000000000000ULL 275 #define PSW_MASK_ASC 0x0000C00000000000ULL 276 #define PSW_SHIFT_ASC 46 277 #define PSW_MASK_CC 0x0000300000000000ULL 278 #define PSW_MASK_PM 0x00000F0000000000ULL 279 #define PSW_SHIFT_MASK_PM 40 280 #define PSW_MASK_64 0x0000000100000000ULL 281 #define PSW_MASK_32 0x0000000080000000ULL 282 #define PSW_MASK_ESA_ADDR 0x000000007fffffffULL 283 284 #undef PSW_ASC_PRIMARY 285 #undef PSW_ASC_ACCREG 286 #undef PSW_ASC_SECONDARY 287 #undef PSW_ASC_HOME 288 289 #define PSW_ASC_PRIMARY 0x0000000000000000ULL 290 #define PSW_ASC_ACCREG 0x0000400000000000ULL 291 #define PSW_ASC_SECONDARY 0x0000800000000000ULL 292 #define PSW_ASC_HOME 0x0000C00000000000ULL 293 294 /* the address space values shifted */ 295 #define AS_PRIMARY 0 296 #define AS_ACCREG 1 297 #define AS_SECONDARY 2 298 #define AS_HOME 3 299 300 /* tb flags */ 301 302 #define FLAG_MASK_PSW_SHIFT 31 303 #define FLAG_MASK_PER (PSW_MASK_PER >> FLAG_MASK_PSW_SHIFT) 304 #define FLAG_MASK_DAT (PSW_MASK_DAT >> FLAG_MASK_PSW_SHIFT) 305 #define FLAG_MASK_PSTATE (PSW_MASK_PSTATE >> FLAG_MASK_PSW_SHIFT) 306 #define FLAG_MASK_ASC (PSW_MASK_ASC >> FLAG_MASK_PSW_SHIFT) 307 #define FLAG_MASK_64 (PSW_MASK_64 >> FLAG_MASK_PSW_SHIFT) 308 #define FLAG_MASK_32 (PSW_MASK_32 >> FLAG_MASK_PSW_SHIFT) 309 #define FLAG_MASK_PSW (FLAG_MASK_PER | FLAG_MASK_DAT | FLAG_MASK_PSTATE \ 310 | FLAG_MASK_ASC | FLAG_MASK_64 | FLAG_MASK_32) 311 312 /* we'll use some unused PSW positions to store CR flags in tb flags */ 313 #define FLAG_MASK_AFP (PSW_MASK_UNUSED_2 >> FLAG_MASK_PSW_SHIFT) 314 #define FLAG_MASK_VECTOR (PSW_MASK_UNUSED_3 >> FLAG_MASK_PSW_SHIFT) 315 316 /* Control register 0 bits */ 317 #define CR0_LOWPROT 0x0000000010000000ULL 318 #define CR0_SECONDARY 0x0000000004000000ULL 319 #define CR0_EDAT 0x0000000000800000ULL 320 #define CR0_AFP 0x0000000000040000ULL 321 #define CR0_VECTOR 0x0000000000020000ULL 322 #define CR0_EMERGENCY_SIGNAL_SC 0x0000000000004000ULL 323 #define CR0_EXTERNAL_CALL_SC 0x0000000000002000ULL 324 #define CR0_CKC_SC 0x0000000000000800ULL 325 #define CR0_CPU_TIMER_SC 0x0000000000000400ULL 326 #define CR0_SERVICE_SC 0x0000000000000200ULL 327 328 /* Control register 14 bits */ 329 #define CR14_CHANNEL_REPORT_SC 0x0000000010000000ULL 330 331 /* MMU */ 332 #define MMU_PRIMARY_IDX 0 333 #define MMU_SECONDARY_IDX 1 334 #define MMU_HOME_IDX 2 335 #define MMU_REAL_IDX 3 336 337 static inline int cpu_mmu_index(CPUS390XState *env, bool ifetch) 338 { 339 if (!(env->psw.mask & PSW_MASK_DAT)) { 340 return MMU_REAL_IDX; 341 } 342 343 switch (env->psw.mask & PSW_MASK_ASC) { 344 case PSW_ASC_PRIMARY: 345 return MMU_PRIMARY_IDX; 346 case PSW_ASC_SECONDARY: 347 return MMU_SECONDARY_IDX; 348 case PSW_ASC_HOME: 349 return MMU_HOME_IDX; 350 case PSW_ASC_ACCREG: 351 /* Fallthrough: access register mode is not yet supported */ 352 default: 353 abort(); 354 } 355 } 356 357 static inline void cpu_get_tb_cpu_state(CPUS390XState* env, target_ulong *pc, 358 target_ulong *cs_base, uint32_t *flags) 359 { 360 *pc = env->psw.addr; 361 *cs_base = env->ex_value; 362 *flags = (env->psw.mask >> FLAG_MASK_PSW_SHIFT) & FLAG_MASK_PSW; 363 if (env->cregs[0] & CR0_AFP) { 364 *flags |= FLAG_MASK_AFP; 365 } 366 if (env->cregs[0] & CR0_VECTOR) { 367 *flags |= FLAG_MASK_VECTOR; 368 } 369 } 370 371 /* PER bits from control register 9 */ 372 #define PER_CR9_EVENT_BRANCH 0x80000000 373 #define PER_CR9_EVENT_IFETCH 0x40000000 374 #define PER_CR9_EVENT_STORE 0x20000000 375 #define PER_CR9_EVENT_STORE_REAL 0x08000000 376 #define PER_CR9_EVENT_NULLIFICATION 0x01000000 377 #define PER_CR9_CONTROL_BRANCH_ADDRESS 0x00800000 378 #define PER_CR9_CONTROL_ALTERATION 0x00200000 379 380 /* PER bits from the PER CODE/ATMID/AI in lowcore */ 381 #define PER_CODE_EVENT_BRANCH 0x8000 382 #define PER_CODE_EVENT_IFETCH 0x4000 383 #define PER_CODE_EVENT_STORE 0x2000 384 #define PER_CODE_EVENT_STORE_REAL 0x0800 385 #define PER_CODE_EVENT_NULLIFICATION 0x0100 386 387 #define EXCP_EXT 1 /* external interrupt */ 388 #define EXCP_SVC 2 /* supervisor call (syscall) */ 389 #define EXCP_PGM 3 /* program interruption */ 390 #define EXCP_RESTART 4 /* restart interrupt */ 391 #define EXCP_STOP 5 /* stop interrupt */ 392 #define EXCP_IO 7 /* I/O interrupt */ 393 #define EXCP_MCHK 8 /* machine check */ 394 395 #define INTERRUPT_EXT_CPU_TIMER (1 << 3) 396 #define INTERRUPT_EXT_CLOCK_COMPARATOR (1 << 4) 397 #define INTERRUPT_EXTERNAL_CALL (1 << 5) 398 #define INTERRUPT_EMERGENCY_SIGNAL (1 << 6) 399 #define INTERRUPT_RESTART (1 << 7) 400 #define INTERRUPT_STOP (1 << 8) 401 402 /* Program Status Word. */ 403 #define S390_PSWM_REGNUM 0 404 #define S390_PSWA_REGNUM 1 405 /* General Purpose Registers. */ 406 #define S390_R0_REGNUM 2 407 #define S390_R1_REGNUM 3 408 #define S390_R2_REGNUM 4 409 #define S390_R3_REGNUM 5 410 #define S390_R4_REGNUM 6 411 #define S390_R5_REGNUM 7 412 #define S390_R6_REGNUM 8 413 #define S390_R7_REGNUM 9 414 #define S390_R8_REGNUM 10 415 #define S390_R9_REGNUM 11 416 #define S390_R10_REGNUM 12 417 #define S390_R11_REGNUM 13 418 #define S390_R12_REGNUM 14 419 #define S390_R13_REGNUM 15 420 #define S390_R14_REGNUM 16 421 #define S390_R15_REGNUM 17 422 /* Total Core Registers. */ 423 #define S390_NUM_CORE_REGS 18 424 425 static inline void setcc(S390CPU *cpu, uint64_t cc) 426 { 427 CPUS390XState *env = &cpu->env; 428 429 env->psw.mask &= ~(3ull << 44); 430 env->psw.mask |= (cc & 3) << 44; 431 env->cc_op = cc; 432 } 433 434 /* STSI */ 435 #define STSI_R0_FC_MASK 0x00000000f0000000ULL 436 #define STSI_R0_FC_CURRENT 0x0000000000000000ULL 437 #define STSI_R0_FC_LEVEL_1 0x0000000010000000ULL 438 #define STSI_R0_FC_LEVEL_2 0x0000000020000000ULL 439 #define STSI_R0_FC_LEVEL_3 0x0000000030000000ULL 440 #define STSI_R0_RESERVED_MASK 0x000000000fffff00ULL 441 #define STSI_R0_SEL1_MASK 0x00000000000000ffULL 442 #define STSI_R1_RESERVED_MASK 0x00000000ffff0000ULL 443 #define STSI_R1_SEL2_MASK 0x000000000000ffffULL 444 445 /* Basic Machine Configuration */ 446 typedef struct SysIB_111 { 447 uint8_t res1[32]; 448 uint8_t manuf[16]; 449 uint8_t type[4]; 450 uint8_t res2[12]; 451 uint8_t model[16]; 452 uint8_t sequence[16]; 453 uint8_t plant[4]; 454 uint8_t res3[3996]; 455 } SysIB_111; 456 QEMU_BUILD_BUG_ON(sizeof(SysIB_111) != 4096); 457 458 /* Basic Machine CPU */ 459 typedef struct SysIB_121 { 460 uint8_t res1[80]; 461 uint8_t sequence[16]; 462 uint8_t plant[4]; 463 uint8_t res2[2]; 464 uint16_t cpu_addr; 465 uint8_t res3[3992]; 466 } SysIB_121; 467 QEMU_BUILD_BUG_ON(sizeof(SysIB_121) != 4096); 468 469 /* Basic Machine CPUs */ 470 typedef struct SysIB_122 { 471 uint8_t res1[32]; 472 uint32_t capability; 473 uint16_t total_cpus; 474 uint16_t conf_cpus; 475 uint16_t standby_cpus; 476 uint16_t reserved_cpus; 477 uint16_t adjustments[2026]; 478 } SysIB_122; 479 QEMU_BUILD_BUG_ON(sizeof(SysIB_122) != 4096); 480 481 /* LPAR CPU */ 482 typedef struct SysIB_221 { 483 uint8_t res1[80]; 484 uint8_t sequence[16]; 485 uint8_t plant[4]; 486 uint16_t cpu_id; 487 uint16_t cpu_addr; 488 uint8_t res3[3992]; 489 } SysIB_221; 490 QEMU_BUILD_BUG_ON(sizeof(SysIB_221) != 4096); 491 492 /* LPAR CPUs */ 493 typedef struct SysIB_222 { 494 uint8_t res1[32]; 495 uint16_t lpar_num; 496 uint8_t res2; 497 uint8_t lcpuc; 498 uint16_t total_cpus; 499 uint16_t conf_cpus; 500 uint16_t standby_cpus; 501 uint16_t reserved_cpus; 502 uint8_t name[8]; 503 uint32_t caf; 504 uint8_t res3[16]; 505 uint16_t dedicated_cpus; 506 uint16_t shared_cpus; 507 uint8_t res4[4020]; 508 } SysIB_222; 509 QEMU_BUILD_BUG_ON(sizeof(SysIB_222) != 4096); 510 511 /* VM CPUs */ 512 typedef struct SysIB_322 { 513 uint8_t res1[31]; 514 uint8_t count; 515 struct { 516 uint8_t res2[4]; 517 uint16_t total_cpus; 518 uint16_t conf_cpus; 519 uint16_t standby_cpus; 520 uint16_t reserved_cpus; 521 uint8_t name[8]; 522 uint32_t caf; 523 uint8_t cpi[16]; 524 uint8_t res5[3]; 525 uint8_t ext_name_encoding; 526 uint32_t res3; 527 uint8_t uuid[16]; 528 } vm[8]; 529 uint8_t res4[1504]; 530 uint8_t ext_names[8][256]; 531 } SysIB_322; 532 QEMU_BUILD_BUG_ON(sizeof(SysIB_322) != 4096); 533 534 typedef union SysIB { 535 SysIB_111 sysib_111; 536 SysIB_121 sysib_121; 537 SysIB_122 sysib_122; 538 SysIB_221 sysib_221; 539 SysIB_222 sysib_222; 540 SysIB_322 sysib_322; 541 } SysIB; 542 QEMU_BUILD_BUG_ON(sizeof(SysIB) != 4096); 543 544 /* MMU defines */ 545 #define ASCE_ORIGIN (~0xfffULL) /* segment table origin */ 546 #define ASCE_SUBSPACE 0x200 /* subspace group control */ 547 #define ASCE_PRIVATE_SPACE 0x100 /* private space control */ 548 #define ASCE_ALT_EVENT 0x80 /* storage alteration event control */ 549 #define ASCE_SPACE_SWITCH 0x40 /* space switch event */ 550 #define ASCE_REAL_SPACE 0x20 /* real space control */ 551 #define ASCE_TYPE_MASK 0x0c /* asce table type mask */ 552 #define ASCE_TYPE_REGION1 0x0c /* region first table type */ 553 #define ASCE_TYPE_REGION2 0x08 /* region second table type */ 554 #define ASCE_TYPE_REGION3 0x04 /* region third table type */ 555 #define ASCE_TYPE_SEGMENT 0x00 /* segment table type */ 556 #define ASCE_TABLE_LENGTH 0x03 /* region table length */ 557 558 #define REGION_ENTRY_ORIGIN (~0xfffULL) /* region/segment table origin */ 559 #define REGION_ENTRY_RO 0x200 /* region/segment protection bit */ 560 #define REGION_ENTRY_TF 0xc0 /* region/segment table offset */ 561 #define REGION_ENTRY_INV 0x20 /* invalid region table entry */ 562 #define REGION_ENTRY_TYPE_MASK 0x0c /* region/segment table type mask */ 563 #define REGION_ENTRY_TYPE_R1 0x0c /* region first table type */ 564 #define REGION_ENTRY_TYPE_R2 0x08 /* region second table type */ 565 #define REGION_ENTRY_TYPE_R3 0x04 /* region third table type */ 566 #define REGION_ENTRY_LENGTH 0x03 /* region third length */ 567 568 #define SEGMENT_ENTRY_ORIGIN (~0x7ffULL) /* segment table origin */ 569 #define SEGMENT_ENTRY_FC 0x400 /* format control */ 570 #define SEGMENT_ENTRY_RO 0x200 /* page protection bit */ 571 #define SEGMENT_ENTRY_INV 0x20 /* invalid segment table entry */ 572 573 #define VADDR_PX 0xff000 /* page index bits */ 574 575 #define PAGE_RO 0x200 /* HW read-only bit */ 576 #define PAGE_INVALID 0x400 /* HW invalid bit */ 577 #define PAGE_RES0 0x800 /* bit must be zero */ 578 579 #define SK_C (0x1 << 1) 580 #define SK_R (0x1 << 2) 581 #define SK_F (0x1 << 3) 582 #define SK_ACC_MASK (0xf << 4) 583 584 /* SIGP order codes */ 585 #define SIGP_SENSE 0x01 586 #define SIGP_EXTERNAL_CALL 0x02 587 #define SIGP_EMERGENCY 0x03 588 #define SIGP_START 0x04 589 #define SIGP_STOP 0x05 590 #define SIGP_RESTART 0x06 591 #define SIGP_STOP_STORE_STATUS 0x09 592 #define SIGP_INITIAL_CPU_RESET 0x0b 593 #define SIGP_CPU_RESET 0x0c 594 #define SIGP_SET_PREFIX 0x0d 595 #define SIGP_STORE_STATUS_ADDR 0x0e 596 #define SIGP_SET_ARCH 0x12 597 #define SIGP_COND_EMERGENCY 0x13 598 #define SIGP_SENSE_RUNNING 0x15 599 #define SIGP_STORE_ADTL_STATUS 0x17 600 601 /* SIGP condition codes */ 602 #define SIGP_CC_ORDER_CODE_ACCEPTED 0 603 #define SIGP_CC_STATUS_STORED 1 604 #define SIGP_CC_BUSY 2 605 #define SIGP_CC_NOT_OPERATIONAL 3 606 607 /* SIGP status bits */ 608 #define SIGP_STAT_EQUIPMENT_CHECK 0x80000000UL 609 #define SIGP_STAT_NOT_RUNNING 0x00000400UL 610 #define SIGP_STAT_INCORRECT_STATE 0x00000200UL 611 #define SIGP_STAT_INVALID_PARAMETER 0x00000100UL 612 #define SIGP_STAT_EXT_CALL_PENDING 0x00000080UL 613 #define SIGP_STAT_STOPPED 0x00000040UL 614 #define SIGP_STAT_OPERATOR_INTERV 0x00000020UL 615 #define SIGP_STAT_CHECK_STOP 0x00000010UL 616 #define SIGP_STAT_INOPERATIVE 0x00000004UL 617 #define SIGP_STAT_INVALID_ORDER 0x00000002UL 618 #define SIGP_STAT_RECEIVER_CHECK 0x00000001UL 619 620 /* SIGP SET ARCHITECTURE modes */ 621 #define SIGP_MODE_ESA_S390 0 622 #define SIGP_MODE_Z_ARCH_TRANS_ALL_PSW 1 623 #define SIGP_MODE_Z_ARCH_TRANS_CUR_PSW 2 624 625 /* SIGP order code mask corresponding to bit positions 56-63 */ 626 #define SIGP_ORDER_MASK 0x000000ff 627 628 /* machine check interruption code */ 629 630 /* subclasses */ 631 #define MCIC_SC_SD 0x8000000000000000ULL 632 #define MCIC_SC_PD 0x4000000000000000ULL 633 #define MCIC_SC_SR 0x2000000000000000ULL 634 #define MCIC_SC_CD 0x0800000000000000ULL 635 #define MCIC_SC_ED 0x0400000000000000ULL 636 #define MCIC_SC_DG 0x0100000000000000ULL 637 #define MCIC_SC_W 0x0080000000000000ULL 638 #define MCIC_SC_CP 0x0040000000000000ULL 639 #define MCIC_SC_SP 0x0020000000000000ULL 640 #define MCIC_SC_CK 0x0010000000000000ULL 641 642 /* subclass modifiers */ 643 #define MCIC_SCM_B 0x0002000000000000ULL 644 #define MCIC_SCM_DA 0x0000000020000000ULL 645 #define MCIC_SCM_AP 0x0000000000080000ULL 646 647 /* storage errors */ 648 #define MCIC_SE_SE 0x0000800000000000ULL 649 #define MCIC_SE_SC 0x0000400000000000ULL 650 #define MCIC_SE_KE 0x0000200000000000ULL 651 #define MCIC_SE_DS 0x0000100000000000ULL 652 #define MCIC_SE_IE 0x0000000080000000ULL 653 654 /* validity bits */ 655 #define MCIC_VB_WP 0x0000080000000000ULL 656 #define MCIC_VB_MS 0x0000040000000000ULL 657 #define MCIC_VB_PM 0x0000020000000000ULL 658 #define MCIC_VB_IA 0x0000010000000000ULL 659 #define MCIC_VB_FA 0x0000008000000000ULL 660 #define MCIC_VB_VR 0x0000004000000000ULL 661 #define MCIC_VB_EC 0x0000002000000000ULL 662 #define MCIC_VB_FP 0x0000001000000000ULL 663 #define MCIC_VB_GR 0x0000000800000000ULL 664 #define MCIC_VB_CR 0x0000000400000000ULL 665 #define MCIC_VB_ST 0x0000000100000000ULL 666 #define MCIC_VB_AR 0x0000000040000000ULL 667 #define MCIC_VB_GS 0x0000000008000000ULL 668 #define MCIC_VB_PR 0x0000000000200000ULL 669 #define MCIC_VB_FC 0x0000000000100000ULL 670 #define MCIC_VB_CT 0x0000000000020000ULL 671 #define MCIC_VB_CC 0x0000000000010000ULL 672 673 static inline uint64_t s390_build_validity_mcic(void) 674 { 675 uint64_t mcic; 676 677 /* 678 * Indicate all validity bits (no damage) only. Other bits have to be 679 * added by the caller. (storage errors, subclasses and subclass modifiers) 680 */ 681 mcic = MCIC_VB_WP | MCIC_VB_MS | MCIC_VB_PM | MCIC_VB_IA | MCIC_VB_FP | 682 MCIC_VB_GR | MCIC_VB_CR | MCIC_VB_ST | MCIC_VB_AR | MCIC_VB_PR | 683 MCIC_VB_FC | MCIC_VB_CT | MCIC_VB_CC; 684 if (s390_has_feat(S390_FEAT_VECTOR)) { 685 mcic |= MCIC_VB_VR; 686 } 687 if (s390_has_feat(S390_FEAT_GUARDED_STORAGE)) { 688 mcic |= MCIC_VB_GS; 689 } 690 return mcic; 691 } 692 693 static inline void s390_do_cpu_full_reset(CPUState *cs, run_on_cpu_data arg) 694 { 695 cpu_reset(cs); 696 } 697 698 static inline void s390_do_cpu_reset(CPUState *cs, run_on_cpu_data arg) 699 { 700 S390CPUClass *scc = S390_CPU_GET_CLASS(cs); 701 702 scc->cpu_reset(cs); 703 } 704 705 static inline void s390_do_cpu_initial_reset(CPUState *cs, run_on_cpu_data arg) 706 { 707 S390CPUClass *scc = S390_CPU_GET_CLASS(cs); 708 709 scc->initial_cpu_reset(cs); 710 } 711 712 static inline void s390_do_cpu_load_normal(CPUState *cs, run_on_cpu_data arg) 713 { 714 S390CPUClass *scc = S390_CPU_GET_CLASS(cs); 715 716 scc->load_normal(cs); 717 } 718 719 720 /* cpu.c */ 721 void s390_crypto_reset(void); 722 int s390_set_memory_limit(uint64_t new_limit, uint64_t *hw_limit); 723 void s390_set_max_pagesize(uint64_t pagesize, Error **errp); 724 void s390_cmma_reset(void); 725 void s390_enable_css_support(S390CPU *cpu); 726 int s390_assign_subch_ioeventfd(EventNotifier *notifier, uint32_t sch_id, 727 int vq, bool assign); 728 #ifndef CONFIG_USER_ONLY 729 unsigned int s390_cpu_set_state(uint8_t cpu_state, S390CPU *cpu); 730 #else 731 static inline unsigned int s390_cpu_set_state(uint8_t cpu_state, S390CPU *cpu) 732 { 733 return 0; 734 } 735 #endif /* CONFIG_USER_ONLY */ 736 static inline uint8_t s390_cpu_get_state(S390CPU *cpu) 737 { 738 return cpu->env.cpu_state; 739 } 740 741 742 /* cpu_models.c */ 743 void s390_cpu_list(void); 744 #define cpu_list s390_cpu_list 745 void s390_set_qemu_cpu_model(uint16_t type, uint8_t gen, uint8_t ec_ga, 746 const S390FeatInit feat_init); 747 748 749 /* helper.c */ 750 #define S390_CPU_TYPE_SUFFIX "-" TYPE_S390_CPU 751 #define S390_CPU_TYPE_NAME(name) (name S390_CPU_TYPE_SUFFIX) 752 #define CPU_RESOLVING_TYPE TYPE_S390_CPU 753 754 /* you can call this signal handler from your SIGBUS and SIGSEGV 755 signal handlers to inform the virtual CPU of exceptions. non zero 756 is returned if the signal was handled by the virtual CPU. */ 757 int cpu_s390x_signal_handler(int host_signum, void *pinfo, void *puc); 758 #define cpu_signal_handler cpu_s390x_signal_handler 759 760 761 /* interrupt.c */ 762 void s390_crw_mchk(void); 763 void s390_io_interrupt(uint16_t subchannel_id, uint16_t subchannel_nr, 764 uint32_t io_int_parm, uint32_t io_int_word); 765 /* automatically detect the instruction length */ 766 #define ILEN_AUTO 0xff 767 #define RA_IGNORED 0 768 void s390_program_interrupt(CPUS390XState *env, uint32_t code, int ilen, 769 uintptr_t ra); 770 /* service interrupts are floating therefore we must not pass an cpustate */ 771 void s390_sclp_extint(uint32_t parm); 772 773 /* mmu_helper.c */ 774 int s390_cpu_virt_mem_rw(S390CPU *cpu, vaddr laddr, uint8_t ar, void *hostbuf, 775 int len, bool is_write); 776 #define s390_cpu_virt_mem_read(cpu, laddr, ar, dest, len) \ 777 s390_cpu_virt_mem_rw(cpu, laddr, ar, dest, len, false) 778 #define s390_cpu_virt_mem_write(cpu, laddr, ar, dest, len) \ 779 s390_cpu_virt_mem_rw(cpu, laddr, ar, dest, len, true) 780 #define s390_cpu_virt_mem_check_read(cpu, laddr, ar, len) \ 781 s390_cpu_virt_mem_rw(cpu, laddr, ar, NULL, len, false) 782 #define s390_cpu_virt_mem_check_write(cpu, laddr, ar, len) \ 783 s390_cpu_virt_mem_rw(cpu, laddr, ar, NULL, len, true) 784 void s390_cpu_virt_mem_handle_exc(S390CPU *cpu, uintptr_t ra); 785 786 787 /* sigp.c */ 788 int s390_cpu_restart(S390CPU *cpu); 789 void s390_init_sigp(void); 790 791 792 /* outside of target/s390x/ */ 793 S390CPU *s390_cpu_addr2state(uint16_t cpu_addr); 794 795 typedef CPUS390XState CPUArchState; 796 typedef S390CPU ArchCPU; 797 798 #include "exec/cpu-all.h" 799 800 #endif 801