xref: /openbmc/qemu/target/s390x/cpu.h (revision cb4f4bc3535f554daa3266aaa447843949a68193)
1fcf5ef2aSThomas Huth /*
2fcf5ef2aSThomas Huth  * S/390 virtual CPU header
3fcf5ef2aSThomas Huth  *
4fcf5ef2aSThomas Huth  *  Copyright (c) 2009 Ulrich Hecht
5fcf5ef2aSThomas Huth  *
6fcf5ef2aSThomas Huth  * This library is free software; you can redistribute it and/or
7fcf5ef2aSThomas Huth  * modify it under the terms of the GNU Lesser General Public
8fcf5ef2aSThomas Huth  * License as published by the Free Software Foundation; either
9fcf5ef2aSThomas Huth  * version 2 of the License, or (at your option) any later version.
10fcf5ef2aSThomas Huth  *
11fcf5ef2aSThomas Huth  * This library is distributed in the hope that it will be useful,
12fcf5ef2aSThomas Huth  * but WITHOUT ANY WARRANTY; without even the implied warranty of
13fcf5ef2aSThomas Huth  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
14fcf5ef2aSThomas Huth  * Lesser General Public License for more details.
15fcf5ef2aSThomas Huth  *
16fcf5ef2aSThomas Huth  * Contributions after 2012-10-29 are licensed under the terms of the
17fcf5ef2aSThomas Huth  * GNU GPL, version 2 or (at your option) any later version.
18fcf5ef2aSThomas Huth  *
19fcf5ef2aSThomas Huth  * You should have received a copy of the GNU (Lesser) General Public
20fcf5ef2aSThomas Huth  * License along with this library; if not, see <http://www.gnu.org/licenses/>.
21fcf5ef2aSThomas Huth  */
22fcf5ef2aSThomas Huth 
23fcf5ef2aSThomas Huth #ifndef S390X_CPU_H
24fcf5ef2aSThomas Huth #define S390X_CPU_H
25fcf5ef2aSThomas Huth 
26fcf5ef2aSThomas Huth #include "qemu-common.h"
27fcf5ef2aSThomas Huth #include "cpu-qom.h"
28fcf5ef2aSThomas Huth 
29fcf5ef2aSThomas Huth #define TARGET_LONG_BITS 64
30fcf5ef2aSThomas Huth 
31fcf5ef2aSThomas Huth #define ELF_MACHINE_UNAME "S390X"
32fcf5ef2aSThomas Huth 
33fcf5ef2aSThomas Huth #define CPUArchState struct CPUS390XState
34fcf5ef2aSThomas Huth 
35fcf5ef2aSThomas Huth #include "exec/cpu-defs.h"
36fcf5ef2aSThomas Huth #define TARGET_PAGE_BITS 12
37fcf5ef2aSThomas Huth 
38fcf5ef2aSThomas Huth #define TARGET_PHYS_ADDR_SPACE_BITS 64
39fcf5ef2aSThomas Huth #define TARGET_VIRT_ADDR_SPACE_BITS 64
40fcf5ef2aSThomas Huth 
41fcf5ef2aSThomas Huth #include "exec/cpu-all.h"
42fcf5ef2aSThomas Huth 
43fcf5ef2aSThomas Huth #include "fpu/softfloat.h"
44fcf5ef2aSThomas Huth 
45fcf5ef2aSThomas Huth #define NB_MMU_MODES 3
46fcf5ef2aSThomas Huth #define TARGET_INSN_START_EXTRA_WORDS 1
47fcf5ef2aSThomas Huth 
48fcf5ef2aSThomas Huth #define MMU_MODE0_SUFFIX _primary
49fcf5ef2aSThomas Huth #define MMU_MODE1_SUFFIX _secondary
50fcf5ef2aSThomas Huth #define MMU_MODE2_SUFFIX _home
51fcf5ef2aSThomas Huth 
52fcf5ef2aSThomas Huth #define MMU_USER_IDX 0
53fcf5ef2aSThomas Huth 
54fcf5ef2aSThomas Huth #define MAX_EXT_QUEUE 16
55fcf5ef2aSThomas Huth #define MAX_IO_QUEUE 16
56fcf5ef2aSThomas Huth #define MAX_MCHK_QUEUE 16
57fcf5ef2aSThomas Huth 
58fcf5ef2aSThomas Huth #define PSW_MCHK_MASK 0x0004000000000000
59fcf5ef2aSThomas Huth #define PSW_IO_MASK 0x0200000000000000
60fcf5ef2aSThomas Huth 
61fcf5ef2aSThomas Huth typedef struct PSW {
62fcf5ef2aSThomas Huth     uint64_t mask;
63fcf5ef2aSThomas Huth     uint64_t addr;
64fcf5ef2aSThomas Huth } PSW;
65fcf5ef2aSThomas Huth 
66fcf5ef2aSThomas Huth typedef struct ExtQueue {
67fcf5ef2aSThomas Huth     uint32_t code;
68fcf5ef2aSThomas Huth     uint32_t param;
69fcf5ef2aSThomas Huth     uint32_t param64;
70fcf5ef2aSThomas Huth } ExtQueue;
71fcf5ef2aSThomas Huth 
72fcf5ef2aSThomas Huth typedef struct IOIntQueue {
73fcf5ef2aSThomas Huth     uint16_t id;
74fcf5ef2aSThomas Huth     uint16_t nr;
75fcf5ef2aSThomas Huth     uint32_t parm;
76fcf5ef2aSThomas Huth     uint32_t word;
77fcf5ef2aSThomas Huth } IOIntQueue;
78fcf5ef2aSThomas Huth 
79fcf5ef2aSThomas Huth typedef struct MchkQueue {
80fcf5ef2aSThomas Huth     uint16_t type;
81fcf5ef2aSThomas Huth } MchkQueue;
82fcf5ef2aSThomas Huth 
83fcf5ef2aSThomas Huth typedef struct CPUS390XState {
84fcf5ef2aSThomas Huth     uint64_t regs[16];     /* GP registers */
85fcf5ef2aSThomas Huth     /*
86fcf5ef2aSThomas Huth      * The floating point registers are part of the vector registers.
87fcf5ef2aSThomas Huth      * vregs[0][0] -> vregs[15][0] are 16 floating point registers
88fcf5ef2aSThomas Huth      */
89fcf5ef2aSThomas Huth     CPU_DoubleU vregs[32][2];  /* vector registers */
90fcf5ef2aSThomas Huth     uint32_t aregs[16];    /* access registers */
91*cb4f4bc3SChristian Borntraeger     uint8_t riccb[64];     /* runtime instrumentation control */
92*cb4f4bc3SChristian Borntraeger 
93*cb4f4bc3SChristian Borntraeger     /* Fields up to this point are not cleared by initial CPU reset */
94*cb4f4bc3SChristian Borntraeger     struct {} start_initial_reset_fields;
95fcf5ef2aSThomas Huth 
96fcf5ef2aSThomas Huth     uint32_t fpc;          /* floating-point control register */
97fcf5ef2aSThomas Huth     uint32_t cc_op;
98fcf5ef2aSThomas Huth 
99fcf5ef2aSThomas Huth     float_status fpu_status; /* passed to softfloat lib */
100fcf5ef2aSThomas Huth 
101fcf5ef2aSThomas Huth     /* The low part of a 128-bit return, or remainder of a divide.  */
102fcf5ef2aSThomas Huth     uint64_t retxl;
103fcf5ef2aSThomas Huth 
104fcf5ef2aSThomas Huth     PSW psw;
105fcf5ef2aSThomas Huth 
106fcf5ef2aSThomas Huth     uint64_t cc_src;
107fcf5ef2aSThomas Huth     uint64_t cc_dst;
108fcf5ef2aSThomas Huth     uint64_t cc_vr;
109fcf5ef2aSThomas Huth 
110fcf5ef2aSThomas Huth     uint64_t __excp_addr;
111fcf5ef2aSThomas Huth     uint64_t psa;
112fcf5ef2aSThomas Huth 
113fcf5ef2aSThomas Huth     uint32_t int_pgm_code;
114fcf5ef2aSThomas Huth     uint32_t int_pgm_ilen;
115fcf5ef2aSThomas Huth 
116fcf5ef2aSThomas Huth     uint32_t int_svc_code;
117fcf5ef2aSThomas Huth     uint32_t int_svc_ilen;
118fcf5ef2aSThomas Huth 
119fcf5ef2aSThomas Huth     uint64_t per_address;
120fcf5ef2aSThomas Huth     uint16_t per_perc_atmid;
121fcf5ef2aSThomas Huth 
122fcf5ef2aSThomas Huth     uint64_t cregs[16]; /* control registers */
123fcf5ef2aSThomas Huth 
124fcf5ef2aSThomas Huth     ExtQueue ext_queue[MAX_EXT_QUEUE];
125fcf5ef2aSThomas Huth     IOIntQueue io_queue[MAX_IO_QUEUE][8];
126fcf5ef2aSThomas Huth     MchkQueue mchk_queue[MAX_MCHK_QUEUE];
127fcf5ef2aSThomas Huth 
128fcf5ef2aSThomas Huth     int pending_int;
129fcf5ef2aSThomas Huth     int ext_index;
130fcf5ef2aSThomas Huth     int io_index[8];
131fcf5ef2aSThomas Huth     int mchk_index;
132fcf5ef2aSThomas Huth 
133fcf5ef2aSThomas Huth     uint64_t ckc;
134fcf5ef2aSThomas Huth     uint64_t cputm;
135fcf5ef2aSThomas Huth     uint32_t todpr;
136fcf5ef2aSThomas Huth 
137fcf5ef2aSThomas Huth     uint64_t pfault_token;
138fcf5ef2aSThomas Huth     uint64_t pfault_compare;
139fcf5ef2aSThomas Huth     uint64_t pfault_select;
140fcf5ef2aSThomas Huth 
141fcf5ef2aSThomas Huth     uint64_t gbea;
142fcf5ef2aSThomas Huth     uint64_t pp;
143fcf5ef2aSThomas Huth 
1441f5c00cfSAlex Bennée     /* Fields up to this point are cleared by a CPU reset */
1451f5c00cfSAlex Bennée     struct {} end_reset_fields;
146fcf5ef2aSThomas Huth 
1471f5c00cfSAlex Bennée     CPU_COMMON
148fcf5ef2aSThomas Huth 
149fcf5ef2aSThomas Huth     uint32_t cpu_num;
150fcf5ef2aSThomas Huth     uint32_t machine_type;
151fcf5ef2aSThomas Huth 
152fcf5ef2aSThomas Huth     uint64_t tod_offset;
153fcf5ef2aSThomas Huth     uint64_t tod_basetime;
154fcf5ef2aSThomas Huth     QEMUTimer *tod_timer;
155fcf5ef2aSThomas Huth 
156fcf5ef2aSThomas Huth     QEMUTimer *cpu_timer;
157fcf5ef2aSThomas Huth 
158fcf5ef2aSThomas Huth     /*
159fcf5ef2aSThomas Huth      * The cpu state represents the logical state of a cpu. In contrast to other
160fcf5ef2aSThomas Huth      * architectures, there is a difference between a halt and a stop on s390.
161fcf5ef2aSThomas Huth      * If all cpus are either stopped (including check stop) or in the disabled
162fcf5ef2aSThomas Huth      * wait state, the vm can be shut down.
163fcf5ef2aSThomas Huth      */
164fcf5ef2aSThomas Huth #define CPU_STATE_UNINITIALIZED        0x00
165fcf5ef2aSThomas Huth #define CPU_STATE_STOPPED              0x01
166fcf5ef2aSThomas Huth #define CPU_STATE_CHECK_STOP           0x02
167fcf5ef2aSThomas Huth #define CPU_STATE_OPERATING            0x03
168fcf5ef2aSThomas Huth #define CPU_STATE_LOAD                 0x04
169fcf5ef2aSThomas Huth     uint8_t cpu_state;
170fcf5ef2aSThomas Huth 
171fcf5ef2aSThomas Huth     /* currently processed sigp order */
172fcf5ef2aSThomas Huth     uint8_t sigp_order;
173fcf5ef2aSThomas Huth 
174fcf5ef2aSThomas Huth } CPUS390XState;
175fcf5ef2aSThomas Huth 
176fcf5ef2aSThomas Huth static inline CPU_DoubleU *get_freg(CPUS390XState *cs, int nr)
177fcf5ef2aSThomas Huth {
178fcf5ef2aSThomas Huth     return &cs->vregs[nr][0];
179fcf5ef2aSThomas Huth }
180fcf5ef2aSThomas Huth 
181fcf5ef2aSThomas Huth /**
182fcf5ef2aSThomas Huth  * S390CPU:
183fcf5ef2aSThomas Huth  * @env: #CPUS390XState.
184fcf5ef2aSThomas Huth  *
185fcf5ef2aSThomas Huth  * An S/390 CPU.
186fcf5ef2aSThomas Huth  */
187fcf5ef2aSThomas Huth struct S390CPU {
188fcf5ef2aSThomas Huth     /*< private >*/
189fcf5ef2aSThomas Huth     CPUState parent_obj;
190fcf5ef2aSThomas Huth     /*< public >*/
191fcf5ef2aSThomas Huth 
192fcf5ef2aSThomas Huth     CPUS390XState env;
193fcf5ef2aSThomas Huth     int64_t id;
194fcf5ef2aSThomas Huth     S390CPUModel *model;
195fcf5ef2aSThomas Huth     /* needed for live migration */
196fcf5ef2aSThomas Huth     void *irqstate;
197fcf5ef2aSThomas Huth     uint32_t irqstate_saved_size;
198fcf5ef2aSThomas Huth };
199fcf5ef2aSThomas Huth 
200fcf5ef2aSThomas Huth static inline S390CPU *s390_env_get_cpu(CPUS390XState *env)
201fcf5ef2aSThomas Huth {
202fcf5ef2aSThomas Huth     return container_of(env, S390CPU, env);
203fcf5ef2aSThomas Huth }
204fcf5ef2aSThomas Huth 
205fcf5ef2aSThomas Huth #define ENV_GET_CPU(e) CPU(s390_env_get_cpu(e))
206fcf5ef2aSThomas Huth 
207fcf5ef2aSThomas Huth #define ENV_OFFSET offsetof(S390CPU, env)
208fcf5ef2aSThomas Huth 
209fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY
210fcf5ef2aSThomas Huth extern const struct VMStateDescription vmstate_s390_cpu;
211fcf5ef2aSThomas Huth #endif
212fcf5ef2aSThomas Huth 
213fcf5ef2aSThomas Huth void s390_cpu_do_interrupt(CPUState *cpu);
214fcf5ef2aSThomas Huth bool s390_cpu_exec_interrupt(CPUState *cpu, int int_req);
215fcf5ef2aSThomas Huth void s390_cpu_dump_state(CPUState *cpu, FILE *f, fprintf_function cpu_fprintf,
216fcf5ef2aSThomas Huth                          int flags);
217fcf5ef2aSThomas Huth int s390_cpu_write_elf64_note(WriteCoreDumpFunction f, CPUState *cs,
218fcf5ef2aSThomas Huth                               int cpuid, void *opaque);
219fcf5ef2aSThomas Huth 
220fcf5ef2aSThomas Huth hwaddr s390_cpu_get_phys_page_debug(CPUState *cpu, vaddr addr);
221fcf5ef2aSThomas Huth hwaddr s390_cpu_get_phys_addr_debug(CPUState *cpu, vaddr addr);
222fcf5ef2aSThomas Huth int s390_cpu_gdb_read_register(CPUState *cpu, uint8_t *buf, int reg);
223fcf5ef2aSThomas Huth int s390_cpu_gdb_write_register(CPUState *cpu, uint8_t *buf, int reg);
224fcf5ef2aSThomas Huth void s390_cpu_gdb_init(CPUState *cs);
225fcf5ef2aSThomas Huth void s390x_cpu_debug_excp_handler(CPUState *cs);
226fcf5ef2aSThomas Huth 
227fcf5ef2aSThomas Huth #include "sysemu/kvm.h"
228fcf5ef2aSThomas Huth 
229fcf5ef2aSThomas Huth /* distinguish between 24 bit and 31 bit addressing */
230fcf5ef2aSThomas Huth #define HIGH_ORDER_BIT 0x80000000
231fcf5ef2aSThomas Huth 
232fcf5ef2aSThomas Huth /* Interrupt Codes */
233fcf5ef2aSThomas Huth /* Program Interrupts */
234fcf5ef2aSThomas Huth #define PGM_OPERATION                   0x0001
235fcf5ef2aSThomas Huth #define PGM_PRIVILEGED                  0x0002
236fcf5ef2aSThomas Huth #define PGM_EXECUTE                     0x0003
237fcf5ef2aSThomas Huth #define PGM_PROTECTION                  0x0004
238fcf5ef2aSThomas Huth #define PGM_ADDRESSING                  0x0005
239fcf5ef2aSThomas Huth #define PGM_SPECIFICATION               0x0006
240fcf5ef2aSThomas Huth #define PGM_DATA                        0x0007
241fcf5ef2aSThomas Huth #define PGM_FIXPT_OVERFLOW              0x0008
242fcf5ef2aSThomas Huth #define PGM_FIXPT_DIVIDE                0x0009
243fcf5ef2aSThomas Huth #define PGM_DEC_OVERFLOW                0x000a
244fcf5ef2aSThomas Huth #define PGM_DEC_DIVIDE                  0x000b
245fcf5ef2aSThomas Huth #define PGM_HFP_EXP_OVERFLOW            0x000c
246fcf5ef2aSThomas Huth #define PGM_HFP_EXP_UNDERFLOW           0x000d
247fcf5ef2aSThomas Huth #define PGM_HFP_SIGNIFICANCE            0x000e
248fcf5ef2aSThomas Huth #define PGM_HFP_DIVIDE                  0x000f
249fcf5ef2aSThomas Huth #define PGM_SEGMENT_TRANS               0x0010
250fcf5ef2aSThomas Huth #define PGM_PAGE_TRANS                  0x0011
251fcf5ef2aSThomas Huth #define PGM_TRANS_SPEC                  0x0012
252fcf5ef2aSThomas Huth #define PGM_SPECIAL_OP                  0x0013
253fcf5ef2aSThomas Huth #define PGM_OPERAND                     0x0015
254fcf5ef2aSThomas Huth #define PGM_TRACE_TABLE                 0x0016
255fcf5ef2aSThomas Huth #define PGM_SPACE_SWITCH                0x001c
256fcf5ef2aSThomas Huth #define PGM_HFP_SQRT                    0x001d
257fcf5ef2aSThomas Huth #define PGM_PC_TRANS_SPEC               0x001f
258fcf5ef2aSThomas Huth #define PGM_AFX_TRANS                   0x0020
259fcf5ef2aSThomas Huth #define PGM_ASX_TRANS                   0x0021
260fcf5ef2aSThomas Huth #define PGM_LX_TRANS                    0x0022
261fcf5ef2aSThomas Huth #define PGM_EX_TRANS                    0x0023
262fcf5ef2aSThomas Huth #define PGM_PRIM_AUTH                   0x0024
263fcf5ef2aSThomas Huth #define PGM_SEC_AUTH                    0x0025
264fcf5ef2aSThomas Huth #define PGM_ALET_SPEC                   0x0028
265fcf5ef2aSThomas Huth #define PGM_ALEN_SPEC                   0x0029
266fcf5ef2aSThomas Huth #define PGM_ALE_SEQ                     0x002a
267fcf5ef2aSThomas Huth #define PGM_ASTE_VALID                  0x002b
268fcf5ef2aSThomas Huth #define PGM_ASTE_SEQ                    0x002c
269fcf5ef2aSThomas Huth #define PGM_EXT_AUTH                    0x002d
270fcf5ef2aSThomas Huth #define PGM_STACK_FULL                  0x0030
271fcf5ef2aSThomas Huth #define PGM_STACK_EMPTY                 0x0031
272fcf5ef2aSThomas Huth #define PGM_STACK_SPEC                  0x0032
273fcf5ef2aSThomas Huth #define PGM_STACK_TYPE                  0x0033
274fcf5ef2aSThomas Huth #define PGM_STACK_OP                    0x0034
275fcf5ef2aSThomas Huth #define PGM_ASCE_TYPE                   0x0038
276fcf5ef2aSThomas Huth #define PGM_REG_FIRST_TRANS             0x0039
277fcf5ef2aSThomas Huth #define PGM_REG_SEC_TRANS               0x003a
278fcf5ef2aSThomas Huth #define PGM_REG_THIRD_TRANS             0x003b
279fcf5ef2aSThomas Huth #define PGM_MONITOR                     0x0040
280fcf5ef2aSThomas Huth #define PGM_PER                         0x0080
281fcf5ef2aSThomas Huth #define PGM_CRYPTO                      0x0119
282fcf5ef2aSThomas Huth 
283fcf5ef2aSThomas Huth /* External Interrupts */
284fcf5ef2aSThomas Huth #define EXT_INTERRUPT_KEY               0x0040
285fcf5ef2aSThomas Huth #define EXT_CLOCK_COMP                  0x1004
286fcf5ef2aSThomas Huth #define EXT_CPU_TIMER                   0x1005
287fcf5ef2aSThomas Huth #define EXT_MALFUNCTION                 0x1200
288fcf5ef2aSThomas Huth #define EXT_EMERGENCY                   0x1201
289fcf5ef2aSThomas Huth #define EXT_EXTERNAL_CALL               0x1202
290fcf5ef2aSThomas Huth #define EXT_ETR                         0x1406
291fcf5ef2aSThomas Huth #define EXT_SERVICE                     0x2401
292fcf5ef2aSThomas Huth #define EXT_VIRTIO                      0x2603
293fcf5ef2aSThomas Huth 
294fcf5ef2aSThomas Huth /* PSW defines */
295fcf5ef2aSThomas Huth #undef PSW_MASK_PER
296fcf5ef2aSThomas Huth #undef PSW_MASK_DAT
297fcf5ef2aSThomas Huth #undef PSW_MASK_IO
298fcf5ef2aSThomas Huth #undef PSW_MASK_EXT
299fcf5ef2aSThomas Huth #undef PSW_MASK_KEY
300fcf5ef2aSThomas Huth #undef PSW_SHIFT_KEY
301fcf5ef2aSThomas Huth #undef PSW_MASK_MCHECK
302fcf5ef2aSThomas Huth #undef PSW_MASK_WAIT
303fcf5ef2aSThomas Huth #undef PSW_MASK_PSTATE
304fcf5ef2aSThomas Huth #undef PSW_MASK_ASC
305fcf5ef2aSThomas Huth #undef PSW_MASK_CC
306fcf5ef2aSThomas Huth #undef PSW_MASK_PM
307fcf5ef2aSThomas Huth #undef PSW_MASK_64
308fcf5ef2aSThomas Huth #undef PSW_MASK_32
309fcf5ef2aSThomas Huth #undef PSW_MASK_ESA_ADDR
310fcf5ef2aSThomas Huth 
311fcf5ef2aSThomas Huth #define PSW_MASK_PER            0x4000000000000000ULL
312fcf5ef2aSThomas Huth #define PSW_MASK_DAT            0x0400000000000000ULL
313fcf5ef2aSThomas Huth #define PSW_MASK_IO             0x0200000000000000ULL
314fcf5ef2aSThomas Huth #define PSW_MASK_EXT            0x0100000000000000ULL
315fcf5ef2aSThomas Huth #define PSW_MASK_KEY            0x00F0000000000000ULL
316fcf5ef2aSThomas Huth #define PSW_SHIFT_KEY           56
317fcf5ef2aSThomas Huth #define PSW_MASK_MCHECK         0x0004000000000000ULL
318fcf5ef2aSThomas Huth #define PSW_MASK_WAIT           0x0002000000000000ULL
319fcf5ef2aSThomas Huth #define PSW_MASK_PSTATE         0x0001000000000000ULL
320fcf5ef2aSThomas Huth #define PSW_MASK_ASC            0x0000C00000000000ULL
321fcf5ef2aSThomas Huth #define PSW_MASK_CC             0x0000300000000000ULL
322fcf5ef2aSThomas Huth #define PSW_MASK_PM             0x00000F0000000000ULL
323fcf5ef2aSThomas Huth #define PSW_MASK_64             0x0000000100000000ULL
324fcf5ef2aSThomas Huth #define PSW_MASK_32             0x0000000080000000ULL
325fcf5ef2aSThomas Huth #define PSW_MASK_ESA_ADDR       0x000000007fffffffULL
326fcf5ef2aSThomas Huth 
327fcf5ef2aSThomas Huth #undef PSW_ASC_PRIMARY
328fcf5ef2aSThomas Huth #undef PSW_ASC_ACCREG
329fcf5ef2aSThomas Huth #undef PSW_ASC_SECONDARY
330fcf5ef2aSThomas Huth #undef PSW_ASC_HOME
331fcf5ef2aSThomas Huth 
332fcf5ef2aSThomas Huth #define PSW_ASC_PRIMARY         0x0000000000000000ULL
333fcf5ef2aSThomas Huth #define PSW_ASC_ACCREG          0x0000400000000000ULL
334fcf5ef2aSThomas Huth #define PSW_ASC_SECONDARY       0x0000800000000000ULL
335fcf5ef2aSThomas Huth #define PSW_ASC_HOME            0x0000C00000000000ULL
336fcf5ef2aSThomas Huth 
337fcf5ef2aSThomas Huth /* tb flags */
338fcf5ef2aSThomas Huth 
339fcf5ef2aSThomas Huth #define FLAG_MASK_PER           (PSW_MASK_PER    >> 32)
340fcf5ef2aSThomas Huth #define FLAG_MASK_DAT           (PSW_MASK_DAT    >> 32)
341fcf5ef2aSThomas Huth #define FLAG_MASK_IO            (PSW_MASK_IO     >> 32)
342fcf5ef2aSThomas Huth #define FLAG_MASK_EXT           (PSW_MASK_EXT    >> 32)
343fcf5ef2aSThomas Huth #define FLAG_MASK_KEY           (PSW_MASK_KEY    >> 32)
344fcf5ef2aSThomas Huth #define FLAG_MASK_MCHECK        (PSW_MASK_MCHECK >> 32)
345fcf5ef2aSThomas Huth #define FLAG_MASK_WAIT          (PSW_MASK_WAIT   >> 32)
346fcf5ef2aSThomas Huth #define FLAG_MASK_PSTATE        (PSW_MASK_PSTATE >> 32)
347fcf5ef2aSThomas Huth #define FLAG_MASK_ASC           (PSW_MASK_ASC    >> 32)
348fcf5ef2aSThomas Huth #define FLAG_MASK_CC            (PSW_MASK_CC     >> 32)
349fcf5ef2aSThomas Huth #define FLAG_MASK_PM            (PSW_MASK_PM     >> 32)
350fcf5ef2aSThomas Huth #define FLAG_MASK_64            (PSW_MASK_64     >> 32)
351fcf5ef2aSThomas Huth #define FLAG_MASK_32            0x00001000
352fcf5ef2aSThomas Huth 
353fcf5ef2aSThomas Huth /* Control register 0 bits */
354fcf5ef2aSThomas Huth #define CR0_LOWPROT             0x0000000010000000ULL
355fcf5ef2aSThomas Huth #define CR0_EDAT                0x0000000000800000ULL
356fcf5ef2aSThomas Huth 
357fcf5ef2aSThomas Huth /* MMU */
358fcf5ef2aSThomas Huth #define MMU_PRIMARY_IDX         0
359fcf5ef2aSThomas Huth #define MMU_SECONDARY_IDX       1
360fcf5ef2aSThomas Huth #define MMU_HOME_IDX            2
361fcf5ef2aSThomas Huth 
362fcf5ef2aSThomas Huth static inline int cpu_mmu_index (CPUS390XState *env, bool ifetch)
363fcf5ef2aSThomas Huth {
364fcf5ef2aSThomas Huth     switch (env->psw.mask & PSW_MASK_ASC) {
365fcf5ef2aSThomas Huth     case PSW_ASC_PRIMARY:
366fcf5ef2aSThomas Huth         return MMU_PRIMARY_IDX;
367fcf5ef2aSThomas Huth     case PSW_ASC_SECONDARY:
368fcf5ef2aSThomas Huth         return MMU_SECONDARY_IDX;
369fcf5ef2aSThomas Huth     case PSW_ASC_HOME:
370fcf5ef2aSThomas Huth         return MMU_HOME_IDX;
371fcf5ef2aSThomas Huth     case PSW_ASC_ACCREG:
372fcf5ef2aSThomas Huth         /* Fallthrough: access register mode is not yet supported */
373fcf5ef2aSThomas Huth     default:
374fcf5ef2aSThomas Huth         abort();
375fcf5ef2aSThomas Huth     }
376fcf5ef2aSThomas Huth }
377fcf5ef2aSThomas Huth 
378fcf5ef2aSThomas Huth static inline uint64_t cpu_mmu_idx_to_asc(int mmu_idx)
379fcf5ef2aSThomas Huth {
380fcf5ef2aSThomas Huth     switch (mmu_idx) {
381fcf5ef2aSThomas Huth     case MMU_PRIMARY_IDX:
382fcf5ef2aSThomas Huth         return PSW_ASC_PRIMARY;
383fcf5ef2aSThomas Huth     case MMU_SECONDARY_IDX:
384fcf5ef2aSThomas Huth         return PSW_ASC_SECONDARY;
385fcf5ef2aSThomas Huth     case MMU_HOME_IDX:
386fcf5ef2aSThomas Huth         return PSW_ASC_HOME;
387fcf5ef2aSThomas Huth     default:
388fcf5ef2aSThomas Huth         abort();
389fcf5ef2aSThomas Huth     }
390fcf5ef2aSThomas Huth }
391fcf5ef2aSThomas Huth 
392fcf5ef2aSThomas Huth static inline void cpu_get_tb_cpu_state(CPUS390XState* env, target_ulong *pc,
393fcf5ef2aSThomas Huth                                         target_ulong *cs_base, uint32_t *flags)
394fcf5ef2aSThomas Huth {
395fcf5ef2aSThomas Huth     *pc = env->psw.addr;
396fcf5ef2aSThomas Huth     *cs_base = 0;
397fcf5ef2aSThomas Huth     *flags = ((env->psw.mask >> 32) & ~FLAG_MASK_CC) |
398fcf5ef2aSThomas Huth              ((env->psw.mask & PSW_MASK_32) ? FLAG_MASK_32 : 0);
399fcf5ef2aSThomas Huth }
400fcf5ef2aSThomas Huth 
401fcf5ef2aSThomas Huth #define MAX_ILEN 6
402fcf5ef2aSThomas Huth 
403fcf5ef2aSThomas Huth /* While the PoO talks about ILC (a number between 1-3) what is actually
404fcf5ef2aSThomas Huth    stored in LowCore is shifted left one bit (an even between 2-6).  As
405fcf5ef2aSThomas Huth    this is the actual length of the insn and therefore more useful, that
406fcf5ef2aSThomas Huth    is what we want to pass around and manipulate.  To make sure that we
407fcf5ef2aSThomas Huth    have applied this distinction universally, rename the "ILC" to "ILEN".  */
408fcf5ef2aSThomas Huth static inline int get_ilen(uint8_t opc)
409fcf5ef2aSThomas Huth {
410fcf5ef2aSThomas Huth     switch (opc >> 6) {
411fcf5ef2aSThomas Huth     case 0:
412fcf5ef2aSThomas Huth         return 2;
413fcf5ef2aSThomas Huth     case 1:
414fcf5ef2aSThomas Huth     case 2:
415fcf5ef2aSThomas Huth         return 4;
416fcf5ef2aSThomas Huth     default:
417fcf5ef2aSThomas Huth         return 6;
418fcf5ef2aSThomas Huth     }
419fcf5ef2aSThomas Huth }
420fcf5ef2aSThomas Huth 
421fcf5ef2aSThomas Huth /* PER bits from control register 9 */
422fcf5ef2aSThomas Huth #define PER_CR9_EVENT_BRANCH           0x80000000
423fcf5ef2aSThomas Huth #define PER_CR9_EVENT_IFETCH           0x40000000
424fcf5ef2aSThomas Huth #define PER_CR9_EVENT_STORE            0x20000000
425fcf5ef2aSThomas Huth #define PER_CR9_EVENT_STORE_REAL       0x08000000
426fcf5ef2aSThomas Huth #define PER_CR9_EVENT_NULLIFICATION    0x01000000
427fcf5ef2aSThomas Huth #define PER_CR9_CONTROL_BRANCH_ADDRESS 0x00800000
428fcf5ef2aSThomas Huth #define PER_CR9_CONTROL_ALTERATION     0x00200000
429fcf5ef2aSThomas Huth 
430fcf5ef2aSThomas Huth /* PER bits from the PER CODE/ATMID/AI in lowcore */
431fcf5ef2aSThomas Huth #define PER_CODE_EVENT_BRANCH          0x8000
432fcf5ef2aSThomas Huth #define PER_CODE_EVENT_IFETCH          0x4000
433fcf5ef2aSThomas Huth #define PER_CODE_EVENT_STORE           0x2000
434fcf5ef2aSThomas Huth #define PER_CODE_EVENT_STORE_REAL      0x0800
435fcf5ef2aSThomas Huth #define PER_CODE_EVENT_NULLIFICATION   0x0100
436fcf5ef2aSThomas Huth 
437fcf5ef2aSThomas Huth /* Compute the ATMID field that is stored in the per_perc_atmid lowcore
438fcf5ef2aSThomas Huth    entry when a PER exception is triggered.  */
439fcf5ef2aSThomas Huth static inline uint8_t get_per_atmid(CPUS390XState *env)
440fcf5ef2aSThomas Huth {
441fcf5ef2aSThomas Huth     return ((env->psw.mask & PSW_MASK_64) ?      (1 << 7) : 0) |
442fcf5ef2aSThomas Huth            (                                     (1 << 6)    ) |
443fcf5ef2aSThomas Huth            ((env->psw.mask & PSW_MASK_32) ?      (1 << 5) : 0) |
444fcf5ef2aSThomas Huth            ((env->psw.mask & PSW_MASK_DAT)?      (1 << 4) : 0) |
445fcf5ef2aSThomas Huth            ((env->psw.mask & PSW_ASC_SECONDARY)? (1 << 3) : 0) |
446fcf5ef2aSThomas Huth            ((env->psw.mask & PSW_ASC_ACCREG)?    (1 << 2) : 0);
447fcf5ef2aSThomas Huth }
448fcf5ef2aSThomas Huth 
449fcf5ef2aSThomas Huth /* Check if an address is within the PER starting address and the PER
450fcf5ef2aSThomas Huth    ending address.  The address range might loop.  */
451fcf5ef2aSThomas Huth static inline bool get_per_in_range(CPUS390XState *env, uint64_t addr)
452fcf5ef2aSThomas Huth {
453fcf5ef2aSThomas Huth     if (env->cregs[10] <= env->cregs[11]) {
454fcf5ef2aSThomas Huth         return env->cregs[10] <= addr && addr <= env->cregs[11];
455fcf5ef2aSThomas Huth     } else {
456fcf5ef2aSThomas Huth         return env->cregs[10] <= addr || addr <= env->cregs[11];
457fcf5ef2aSThomas Huth     }
458fcf5ef2aSThomas Huth }
459fcf5ef2aSThomas Huth 
460fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY
461fcf5ef2aSThomas Huth /* In several cases of runtime exceptions, we havn't recorded the true
462fcf5ef2aSThomas Huth    instruction length.  Use these codes when raising exceptions in order
463fcf5ef2aSThomas Huth    to re-compute the length by examining the insn in memory.  */
464fcf5ef2aSThomas Huth #define ILEN_LATER       0x20
465fcf5ef2aSThomas Huth #define ILEN_LATER_INC   0x21
466fcf5ef2aSThomas Huth void trigger_pgm_exception(CPUS390XState *env, uint32_t code, uint32_t ilen);
467fcf5ef2aSThomas Huth #endif
468fcf5ef2aSThomas Huth 
469fcf5ef2aSThomas Huth S390CPU *cpu_s390x_init(const char *cpu_model);
470fcf5ef2aSThomas Huth S390CPU *s390x_new_cpu(const char *cpu_model, int64_t id, Error **errp);
471fcf5ef2aSThomas Huth S390CPU *cpu_s390x_create(const char *cpu_model, Error **errp);
472fcf5ef2aSThomas Huth void s390x_translate_init(void);
473fcf5ef2aSThomas Huth 
474fcf5ef2aSThomas Huth /* you can call this signal handler from your SIGBUS and SIGSEGV
475fcf5ef2aSThomas Huth    signal handlers to inform the virtual CPU of exceptions. non zero
476fcf5ef2aSThomas Huth    is returned if the signal was handled by the virtual CPU.  */
477fcf5ef2aSThomas Huth int cpu_s390x_signal_handler(int host_signum, void *pinfo,
478fcf5ef2aSThomas Huth                            void *puc);
479fcf5ef2aSThomas Huth int s390_cpu_handle_mmu_fault(CPUState *cpu, vaddr address, int rw,
480fcf5ef2aSThomas Huth                               int mmu_idx);
481fcf5ef2aSThomas Huth 
482fcf5ef2aSThomas Huth 
483fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY
484fcf5ef2aSThomas Huth void do_restart_interrupt(CPUS390XState *env);
48544977a8fSRichard Henderson void s390x_cpu_do_unaligned_access(CPUState *cs, vaddr addr,
48644977a8fSRichard Henderson                                    MMUAccessType access_type,
48744977a8fSRichard Henderson                                    int mmu_idx, uintptr_t retaddr);
488fcf5ef2aSThomas Huth 
489fcf5ef2aSThomas Huth static inline hwaddr decode_basedisp_s(CPUS390XState *env, uint32_t ipb,
490fcf5ef2aSThomas Huth                                        uint8_t *ar)
491fcf5ef2aSThomas Huth {
492fcf5ef2aSThomas Huth     hwaddr addr = 0;
493fcf5ef2aSThomas Huth     uint8_t reg;
494fcf5ef2aSThomas Huth 
495fcf5ef2aSThomas Huth     reg = ipb >> 28;
496fcf5ef2aSThomas Huth     if (reg > 0) {
497fcf5ef2aSThomas Huth         addr = env->regs[reg];
498fcf5ef2aSThomas Huth     }
499fcf5ef2aSThomas Huth     addr += (ipb >> 16) & 0xfff;
500fcf5ef2aSThomas Huth     if (ar) {
501fcf5ef2aSThomas Huth         *ar = reg;
502fcf5ef2aSThomas Huth     }
503fcf5ef2aSThomas Huth 
504fcf5ef2aSThomas Huth     return addr;
505fcf5ef2aSThomas Huth }
506fcf5ef2aSThomas Huth 
507fcf5ef2aSThomas Huth /* Base/displacement are at the same locations. */
508fcf5ef2aSThomas Huth #define decode_basedisp_rs decode_basedisp_s
509fcf5ef2aSThomas Huth 
510fcf5ef2aSThomas Huth /* helper functions for run_on_cpu() */
511fcf5ef2aSThomas Huth static inline void s390_do_cpu_reset(CPUState *cs, run_on_cpu_data arg)
512fcf5ef2aSThomas Huth {
513fcf5ef2aSThomas Huth     S390CPUClass *scc = S390_CPU_GET_CLASS(cs);
514fcf5ef2aSThomas Huth 
515fcf5ef2aSThomas Huth     scc->cpu_reset(cs);
516fcf5ef2aSThomas Huth }
517fcf5ef2aSThomas Huth static inline void s390_do_cpu_full_reset(CPUState *cs, run_on_cpu_data arg)
518fcf5ef2aSThomas Huth {
519fcf5ef2aSThomas Huth     cpu_reset(cs);
520fcf5ef2aSThomas Huth }
521fcf5ef2aSThomas Huth 
522fcf5ef2aSThomas Huth void s390x_tod_timer(void *opaque);
523fcf5ef2aSThomas Huth void s390x_cpu_timer(void *opaque);
524fcf5ef2aSThomas Huth 
525fcf5ef2aSThomas Huth int s390_virtio_hypercall(CPUS390XState *env);
526fcf5ef2aSThomas Huth 
527fcf5ef2aSThomas Huth #ifdef CONFIG_KVM
528fcf5ef2aSThomas Huth void kvm_s390_service_interrupt(uint32_t parm);
529fcf5ef2aSThomas Huth void kvm_s390_vcpu_interrupt(S390CPU *cpu, struct kvm_s390_irq *irq);
530fcf5ef2aSThomas Huth void kvm_s390_floating_interrupt(struct kvm_s390_irq *irq);
531fcf5ef2aSThomas Huth int kvm_s390_inject_flic(struct kvm_s390_irq *irq);
532fcf5ef2aSThomas Huth void kvm_s390_access_exception(S390CPU *cpu, uint16_t code, uint64_t te_code);
533fcf5ef2aSThomas Huth int kvm_s390_mem_op(S390CPU *cpu, vaddr addr, uint8_t ar, void *hostbuf,
534fcf5ef2aSThomas Huth                     int len, bool is_write);
535fcf5ef2aSThomas Huth int kvm_s390_get_clock(uint8_t *tod_high, uint64_t *tod_clock);
536fcf5ef2aSThomas Huth int kvm_s390_set_clock(uint8_t *tod_high, uint64_t *tod_clock);
537fcf5ef2aSThomas Huth #else
538fcf5ef2aSThomas Huth static inline void kvm_s390_service_interrupt(uint32_t parm)
539fcf5ef2aSThomas Huth {
540fcf5ef2aSThomas Huth }
541fcf5ef2aSThomas Huth static inline int kvm_s390_get_clock(uint8_t *tod_high, uint64_t *tod_low)
542fcf5ef2aSThomas Huth {
543fcf5ef2aSThomas Huth     return -ENOSYS;
544fcf5ef2aSThomas Huth }
545fcf5ef2aSThomas Huth static inline int kvm_s390_set_clock(uint8_t *tod_high, uint64_t *tod_low)
546fcf5ef2aSThomas Huth {
547fcf5ef2aSThomas Huth     return -ENOSYS;
548fcf5ef2aSThomas Huth }
549fcf5ef2aSThomas Huth static inline int kvm_s390_mem_op(S390CPU *cpu, vaddr addr, uint8_t ar,
550fcf5ef2aSThomas Huth                                   void *hostbuf, int len, bool is_write)
551fcf5ef2aSThomas Huth {
552fcf5ef2aSThomas Huth     return -ENOSYS;
553fcf5ef2aSThomas Huth }
554fcf5ef2aSThomas Huth static inline void kvm_s390_access_exception(S390CPU *cpu, uint16_t code,
555fcf5ef2aSThomas Huth                                              uint64_t te_code)
556fcf5ef2aSThomas Huth {
557fcf5ef2aSThomas Huth }
558fcf5ef2aSThomas Huth #endif
559fcf5ef2aSThomas Huth 
560fcf5ef2aSThomas Huth static inline int s390_get_clock(uint8_t *tod_high, uint64_t *tod_low)
561fcf5ef2aSThomas Huth {
562fcf5ef2aSThomas Huth     if (kvm_enabled()) {
563fcf5ef2aSThomas Huth         return kvm_s390_get_clock(tod_high, tod_low);
564fcf5ef2aSThomas Huth     }
565fcf5ef2aSThomas Huth     /* Fixme TCG */
566fcf5ef2aSThomas Huth     *tod_high = 0;
567fcf5ef2aSThomas Huth     *tod_low = 0;
568fcf5ef2aSThomas Huth     return 0;
569fcf5ef2aSThomas Huth }
570fcf5ef2aSThomas Huth 
571fcf5ef2aSThomas Huth static inline int s390_set_clock(uint8_t *tod_high, uint64_t *tod_low)
572fcf5ef2aSThomas Huth {
573fcf5ef2aSThomas Huth     if (kvm_enabled()) {
574fcf5ef2aSThomas Huth         return kvm_s390_set_clock(tod_high, tod_low);
575fcf5ef2aSThomas Huth     }
576fcf5ef2aSThomas Huth     /* Fixme TCG */
577fcf5ef2aSThomas Huth     return 0;
578fcf5ef2aSThomas Huth }
579fcf5ef2aSThomas Huth 
580fcf5ef2aSThomas Huth S390CPU *s390_cpu_addr2state(uint16_t cpu_addr);
581fcf5ef2aSThomas Huth unsigned int s390_cpu_halt(S390CPU *cpu);
582fcf5ef2aSThomas Huth void s390_cpu_unhalt(S390CPU *cpu);
583fcf5ef2aSThomas Huth unsigned int s390_cpu_set_state(uint8_t cpu_state, S390CPU *cpu);
584fcf5ef2aSThomas Huth static inline uint8_t s390_cpu_get_state(S390CPU *cpu)
585fcf5ef2aSThomas Huth {
586fcf5ef2aSThomas Huth     return cpu->env.cpu_state;
587fcf5ef2aSThomas Huth }
588fcf5ef2aSThomas Huth 
589fcf5ef2aSThomas Huth void gtod_save(QEMUFile *f, void *opaque);
590fcf5ef2aSThomas Huth int gtod_load(QEMUFile *f, void *opaque, int version_id);
591fcf5ef2aSThomas Huth 
592fcf5ef2aSThomas Huth void cpu_inject_ext(S390CPU *cpu, uint32_t code, uint32_t param,
593fcf5ef2aSThomas Huth                     uint64_t param64);
594fcf5ef2aSThomas Huth 
595fcf5ef2aSThomas Huth /* ioinst.c */
596fcf5ef2aSThomas Huth void ioinst_handle_xsch(S390CPU *cpu, uint64_t reg1);
597fcf5ef2aSThomas Huth void ioinst_handle_csch(S390CPU *cpu, uint64_t reg1);
598fcf5ef2aSThomas Huth void ioinst_handle_hsch(S390CPU *cpu, uint64_t reg1);
599fcf5ef2aSThomas Huth void ioinst_handle_msch(S390CPU *cpu, uint64_t reg1, uint32_t ipb);
600fcf5ef2aSThomas Huth void ioinst_handle_ssch(S390CPU *cpu, uint64_t reg1, uint32_t ipb);
601fcf5ef2aSThomas Huth void ioinst_handle_stcrw(S390CPU *cpu, uint32_t ipb);
602fcf5ef2aSThomas Huth void ioinst_handle_stsch(S390CPU *cpu, uint64_t reg1, uint32_t ipb);
603fcf5ef2aSThomas Huth int ioinst_handle_tsch(S390CPU *cpu, uint64_t reg1, uint32_t ipb);
604fcf5ef2aSThomas Huth void ioinst_handle_chsc(S390CPU *cpu, uint32_t ipb);
605fcf5ef2aSThomas Huth int ioinst_handle_tpi(S390CPU *cpu, uint32_t ipb);
606fcf5ef2aSThomas Huth void ioinst_handle_schm(S390CPU *cpu, uint64_t reg1, uint64_t reg2,
607fcf5ef2aSThomas Huth                         uint32_t ipb);
608fcf5ef2aSThomas Huth void ioinst_handle_rsch(S390CPU *cpu, uint64_t reg1);
609fcf5ef2aSThomas Huth void ioinst_handle_rchp(S390CPU *cpu, uint64_t reg1);
610fcf5ef2aSThomas Huth void ioinst_handle_sal(S390CPU *cpu, uint64_t reg1);
611fcf5ef2aSThomas Huth 
612fcf5ef2aSThomas Huth /* service interrupts are floating therefore we must not pass an cpustate */
613fcf5ef2aSThomas Huth void s390_sclp_extint(uint32_t parm);
614fcf5ef2aSThomas Huth 
615fcf5ef2aSThomas Huth #else
616fcf5ef2aSThomas Huth static inline unsigned int s390_cpu_halt(S390CPU *cpu)
617fcf5ef2aSThomas Huth {
618fcf5ef2aSThomas Huth     return 0;
619fcf5ef2aSThomas Huth }
620fcf5ef2aSThomas Huth 
621fcf5ef2aSThomas Huth static inline void s390_cpu_unhalt(S390CPU *cpu)
622fcf5ef2aSThomas Huth {
623fcf5ef2aSThomas Huth }
624fcf5ef2aSThomas Huth 
625fcf5ef2aSThomas Huth static inline unsigned int s390_cpu_set_state(uint8_t cpu_state, S390CPU *cpu)
626fcf5ef2aSThomas Huth {
627fcf5ef2aSThomas Huth     return 0;
628fcf5ef2aSThomas Huth }
629fcf5ef2aSThomas Huth #endif
630fcf5ef2aSThomas Huth 
631fcf5ef2aSThomas Huth extern void subsystem_reset(void);
632fcf5ef2aSThomas Huth 
633fcf5ef2aSThomas Huth #define cpu_init(model) CPU(cpu_s390x_init(model))
634fcf5ef2aSThomas Huth #define cpu_signal_handler cpu_s390x_signal_handler
635fcf5ef2aSThomas Huth 
636fcf5ef2aSThomas Huth void s390_cpu_list(FILE *f, fprintf_function cpu_fprintf);
637fcf5ef2aSThomas Huth #define cpu_list s390_cpu_list
638fcf5ef2aSThomas Huth void s390_cpu_model_register_props(Object *obj);
639fcf5ef2aSThomas Huth void s390_cpu_model_class_register_props(ObjectClass *oc);
640fcf5ef2aSThomas Huth void s390_realize_cpu_model(CPUState *cs, Error **errp);
641fcf5ef2aSThomas Huth ObjectClass *s390_cpu_class_by_name(const char *name);
642fcf5ef2aSThomas Huth 
643fcf5ef2aSThomas Huth #define EXCP_EXT 1 /* external interrupt */
644fcf5ef2aSThomas Huth #define EXCP_SVC 2 /* supervisor call (syscall) */
645fcf5ef2aSThomas Huth #define EXCP_PGM 3 /* program interruption */
646fcf5ef2aSThomas Huth #define EXCP_IO  7 /* I/O interrupt */
647fcf5ef2aSThomas Huth #define EXCP_MCHK 8 /* machine check */
648fcf5ef2aSThomas Huth 
649fcf5ef2aSThomas Huth #define INTERRUPT_EXT        (1 << 0)
650fcf5ef2aSThomas Huth #define INTERRUPT_TOD        (1 << 1)
651fcf5ef2aSThomas Huth #define INTERRUPT_CPUTIMER   (1 << 2)
652fcf5ef2aSThomas Huth #define INTERRUPT_IO         (1 << 3)
653fcf5ef2aSThomas Huth #define INTERRUPT_MCHK       (1 << 4)
654fcf5ef2aSThomas Huth 
655fcf5ef2aSThomas Huth /* Program Status Word.  */
656fcf5ef2aSThomas Huth #define S390_PSWM_REGNUM 0
657fcf5ef2aSThomas Huth #define S390_PSWA_REGNUM 1
658fcf5ef2aSThomas Huth /* General Purpose Registers.  */
659fcf5ef2aSThomas Huth #define S390_R0_REGNUM 2
660fcf5ef2aSThomas Huth #define S390_R1_REGNUM 3
661fcf5ef2aSThomas Huth #define S390_R2_REGNUM 4
662fcf5ef2aSThomas Huth #define S390_R3_REGNUM 5
663fcf5ef2aSThomas Huth #define S390_R4_REGNUM 6
664fcf5ef2aSThomas Huth #define S390_R5_REGNUM 7
665fcf5ef2aSThomas Huth #define S390_R6_REGNUM 8
666fcf5ef2aSThomas Huth #define S390_R7_REGNUM 9
667fcf5ef2aSThomas Huth #define S390_R8_REGNUM 10
668fcf5ef2aSThomas Huth #define S390_R9_REGNUM 11
669fcf5ef2aSThomas Huth #define S390_R10_REGNUM 12
670fcf5ef2aSThomas Huth #define S390_R11_REGNUM 13
671fcf5ef2aSThomas Huth #define S390_R12_REGNUM 14
672fcf5ef2aSThomas Huth #define S390_R13_REGNUM 15
673fcf5ef2aSThomas Huth #define S390_R14_REGNUM 16
674fcf5ef2aSThomas Huth #define S390_R15_REGNUM 17
675fcf5ef2aSThomas Huth /* Total Core Registers. */
676fcf5ef2aSThomas Huth #define S390_NUM_CORE_REGS 18
677fcf5ef2aSThomas Huth 
678fcf5ef2aSThomas Huth /* CC optimization */
679fcf5ef2aSThomas Huth 
680fcf5ef2aSThomas Huth /* Instead of computing the condition codes after each x86 instruction,
681fcf5ef2aSThomas Huth  * QEMU just stores the result (called CC_DST), the type of operation
682fcf5ef2aSThomas Huth  * (called CC_OP) and whatever operands are needed (CC_SRC and possibly
683fcf5ef2aSThomas Huth  * CC_VR). When the condition codes are needed, the condition codes can
684fcf5ef2aSThomas Huth  * be calculated using this information. Condition codes are not generated
685fcf5ef2aSThomas Huth  * if they are only needed for conditional branches.
686fcf5ef2aSThomas Huth  */
687fcf5ef2aSThomas Huth enum cc_op {
688fcf5ef2aSThomas Huth     CC_OP_CONST0 = 0,           /* CC is 0 */
689fcf5ef2aSThomas Huth     CC_OP_CONST1,               /* CC is 1 */
690fcf5ef2aSThomas Huth     CC_OP_CONST2,               /* CC is 2 */
691fcf5ef2aSThomas Huth     CC_OP_CONST3,               /* CC is 3 */
692fcf5ef2aSThomas Huth 
693fcf5ef2aSThomas Huth     CC_OP_DYNAMIC,              /* CC calculation defined by env->cc_op */
694fcf5ef2aSThomas Huth     CC_OP_STATIC,               /* CC value is env->cc_op */
695fcf5ef2aSThomas Huth 
696fcf5ef2aSThomas Huth     CC_OP_NZ,                   /* env->cc_dst != 0 */
697fcf5ef2aSThomas Huth     CC_OP_LTGT_32,              /* signed less/greater than (32bit) */
698fcf5ef2aSThomas Huth     CC_OP_LTGT_64,              /* signed less/greater than (64bit) */
699fcf5ef2aSThomas Huth     CC_OP_LTUGTU_32,            /* unsigned less/greater than (32bit) */
700fcf5ef2aSThomas Huth     CC_OP_LTUGTU_64,            /* unsigned less/greater than (64bit) */
701fcf5ef2aSThomas Huth     CC_OP_LTGT0_32,             /* signed less/greater than 0 (32bit) */
702fcf5ef2aSThomas Huth     CC_OP_LTGT0_64,             /* signed less/greater than 0 (64bit) */
703fcf5ef2aSThomas Huth 
704fcf5ef2aSThomas Huth     CC_OP_ADD_64,               /* overflow on add (64bit) */
705fcf5ef2aSThomas Huth     CC_OP_ADDU_64,              /* overflow on unsigned add (64bit) */
706fcf5ef2aSThomas Huth     CC_OP_ADDC_64,              /* overflow on unsigned add-carry (64bit) */
707fcf5ef2aSThomas Huth     CC_OP_SUB_64,               /* overflow on subtraction (64bit) */
708fcf5ef2aSThomas Huth     CC_OP_SUBU_64,              /* overflow on unsigned subtraction (64bit) */
709fcf5ef2aSThomas Huth     CC_OP_SUBB_64,              /* overflow on unsigned sub-borrow (64bit) */
710fcf5ef2aSThomas Huth     CC_OP_ABS_64,               /* sign eval on abs (64bit) */
711fcf5ef2aSThomas Huth     CC_OP_NABS_64,              /* sign eval on nabs (64bit) */
712fcf5ef2aSThomas Huth 
713fcf5ef2aSThomas Huth     CC_OP_ADD_32,               /* overflow on add (32bit) */
714fcf5ef2aSThomas Huth     CC_OP_ADDU_32,              /* overflow on unsigned add (32bit) */
715fcf5ef2aSThomas Huth     CC_OP_ADDC_32,              /* overflow on unsigned add-carry (32bit) */
716fcf5ef2aSThomas Huth     CC_OP_SUB_32,               /* overflow on subtraction (32bit) */
717fcf5ef2aSThomas Huth     CC_OP_SUBU_32,              /* overflow on unsigned subtraction (32bit) */
718fcf5ef2aSThomas Huth     CC_OP_SUBB_32,              /* overflow on unsigned sub-borrow (32bit) */
719fcf5ef2aSThomas Huth     CC_OP_ABS_32,               /* sign eval on abs (64bit) */
720fcf5ef2aSThomas Huth     CC_OP_NABS_32,              /* sign eval on nabs (64bit) */
721fcf5ef2aSThomas Huth 
722fcf5ef2aSThomas Huth     CC_OP_COMP_32,              /* complement */
723fcf5ef2aSThomas Huth     CC_OP_COMP_64,              /* complement */
724fcf5ef2aSThomas Huth 
725fcf5ef2aSThomas Huth     CC_OP_TM_32,                /* test under mask (32bit) */
726fcf5ef2aSThomas Huth     CC_OP_TM_64,                /* test under mask (64bit) */
727fcf5ef2aSThomas Huth 
728fcf5ef2aSThomas Huth     CC_OP_NZ_F32,               /* FP dst != 0 (32bit) */
729fcf5ef2aSThomas Huth     CC_OP_NZ_F64,               /* FP dst != 0 (64bit) */
730fcf5ef2aSThomas Huth     CC_OP_NZ_F128,              /* FP dst != 0 (128bit) */
731fcf5ef2aSThomas Huth 
732fcf5ef2aSThomas Huth     CC_OP_ICM,                  /* insert characters under mask */
733fcf5ef2aSThomas Huth     CC_OP_SLA_32,               /* Calculate shift left signed (32bit) */
734fcf5ef2aSThomas Huth     CC_OP_SLA_64,               /* Calculate shift left signed (64bit) */
735fcf5ef2aSThomas Huth     CC_OP_FLOGR,                /* find leftmost one */
736fcf5ef2aSThomas Huth     CC_OP_MAX
737fcf5ef2aSThomas Huth };
738fcf5ef2aSThomas Huth 
739fcf5ef2aSThomas Huth static const char *cc_names[] = {
740fcf5ef2aSThomas Huth     [CC_OP_CONST0]    = "CC_OP_CONST0",
741fcf5ef2aSThomas Huth     [CC_OP_CONST1]    = "CC_OP_CONST1",
742fcf5ef2aSThomas Huth     [CC_OP_CONST2]    = "CC_OP_CONST2",
743fcf5ef2aSThomas Huth     [CC_OP_CONST3]    = "CC_OP_CONST3",
744fcf5ef2aSThomas Huth     [CC_OP_DYNAMIC]   = "CC_OP_DYNAMIC",
745fcf5ef2aSThomas Huth     [CC_OP_STATIC]    = "CC_OP_STATIC",
746fcf5ef2aSThomas Huth     [CC_OP_NZ]        = "CC_OP_NZ",
747fcf5ef2aSThomas Huth     [CC_OP_LTGT_32]   = "CC_OP_LTGT_32",
748fcf5ef2aSThomas Huth     [CC_OP_LTGT_64]   = "CC_OP_LTGT_64",
749fcf5ef2aSThomas Huth     [CC_OP_LTUGTU_32] = "CC_OP_LTUGTU_32",
750fcf5ef2aSThomas Huth     [CC_OP_LTUGTU_64] = "CC_OP_LTUGTU_64",
751fcf5ef2aSThomas Huth     [CC_OP_LTGT0_32]  = "CC_OP_LTGT0_32",
752fcf5ef2aSThomas Huth     [CC_OP_LTGT0_64]  = "CC_OP_LTGT0_64",
753fcf5ef2aSThomas Huth     [CC_OP_ADD_64]    = "CC_OP_ADD_64",
754fcf5ef2aSThomas Huth     [CC_OP_ADDU_64]   = "CC_OP_ADDU_64",
755fcf5ef2aSThomas Huth     [CC_OP_ADDC_64]   = "CC_OP_ADDC_64",
756fcf5ef2aSThomas Huth     [CC_OP_SUB_64]    = "CC_OP_SUB_64",
757fcf5ef2aSThomas Huth     [CC_OP_SUBU_64]   = "CC_OP_SUBU_64",
758fcf5ef2aSThomas Huth     [CC_OP_SUBB_64]   = "CC_OP_SUBB_64",
759fcf5ef2aSThomas Huth     [CC_OP_ABS_64]    = "CC_OP_ABS_64",
760fcf5ef2aSThomas Huth     [CC_OP_NABS_64]   = "CC_OP_NABS_64",
761fcf5ef2aSThomas Huth     [CC_OP_ADD_32]    = "CC_OP_ADD_32",
762fcf5ef2aSThomas Huth     [CC_OP_ADDU_32]   = "CC_OP_ADDU_32",
763fcf5ef2aSThomas Huth     [CC_OP_ADDC_32]   = "CC_OP_ADDC_32",
764fcf5ef2aSThomas Huth     [CC_OP_SUB_32]    = "CC_OP_SUB_32",
765fcf5ef2aSThomas Huth     [CC_OP_SUBU_32]   = "CC_OP_SUBU_32",
766fcf5ef2aSThomas Huth     [CC_OP_SUBB_32]   = "CC_OP_SUBB_32",
767fcf5ef2aSThomas Huth     [CC_OP_ABS_32]    = "CC_OP_ABS_32",
768fcf5ef2aSThomas Huth     [CC_OP_NABS_32]   = "CC_OP_NABS_32",
769fcf5ef2aSThomas Huth     [CC_OP_COMP_32]   = "CC_OP_COMP_32",
770fcf5ef2aSThomas Huth     [CC_OP_COMP_64]   = "CC_OP_COMP_64",
771fcf5ef2aSThomas Huth     [CC_OP_TM_32]     = "CC_OP_TM_32",
772fcf5ef2aSThomas Huth     [CC_OP_TM_64]     = "CC_OP_TM_64",
773fcf5ef2aSThomas Huth     [CC_OP_NZ_F32]    = "CC_OP_NZ_F32",
774fcf5ef2aSThomas Huth     [CC_OP_NZ_F64]    = "CC_OP_NZ_F64",
775fcf5ef2aSThomas Huth     [CC_OP_NZ_F128]   = "CC_OP_NZ_F128",
776fcf5ef2aSThomas Huth     [CC_OP_ICM]       = "CC_OP_ICM",
777fcf5ef2aSThomas Huth     [CC_OP_SLA_32]    = "CC_OP_SLA_32",
778fcf5ef2aSThomas Huth     [CC_OP_SLA_64]    = "CC_OP_SLA_64",
779fcf5ef2aSThomas Huth     [CC_OP_FLOGR]     = "CC_OP_FLOGR",
780fcf5ef2aSThomas Huth };
781fcf5ef2aSThomas Huth 
782fcf5ef2aSThomas Huth static inline const char *cc_name(int cc_op)
783fcf5ef2aSThomas Huth {
784fcf5ef2aSThomas Huth     return cc_names[cc_op];
785fcf5ef2aSThomas Huth }
786fcf5ef2aSThomas Huth 
787fcf5ef2aSThomas Huth static inline void setcc(S390CPU *cpu, uint64_t cc)
788fcf5ef2aSThomas Huth {
789fcf5ef2aSThomas Huth     CPUS390XState *env = &cpu->env;
790fcf5ef2aSThomas Huth 
791fcf5ef2aSThomas Huth     env->psw.mask &= ~(3ull << 44);
792fcf5ef2aSThomas Huth     env->psw.mask |= (cc & 3) << 44;
793fcf5ef2aSThomas Huth     env->cc_op = cc;
794fcf5ef2aSThomas Huth }
795fcf5ef2aSThomas Huth 
796fcf5ef2aSThomas Huth typedef struct LowCore
797fcf5ef2aSThomas Huth {
798fcf5ef2aSThomas Huth     /* prefix area: defined by architecture */
799fcf5ef2aSThomas Huth     uint32_t        ccw1[2];                  /* 0x000 */
800fcf5ef2aSThomas Huth     uint32_t        ccw2[4];                  /* 0x008 */
801fcf5ef2aSThomas Huth     uint8_t         pad1[0x80-0x18];          /* 0x018 */
802fcf5ef2aSThomas Huth     uint32_t        ext_params;               /* 0x080 */
803fcf5ef2aSThomas Huth     uint16_t        cpu_addr;                 /* 0x084 */
804fcf5ef2aSThomas Huth     uint16_t        ext_int_code;             /* 0x086 */
805fcf5ef2aSThomas Huth     uint16_t        svc_ilen;                 /* 0x088 */
806fcf5ef2aSThomas Huth     uint16_t        svc_code;                 /* 0x08a */
807fcf5ef2aSThomas Huth     uint16_t        pgm_ilen;                 /* 0x08c */
808fcf5ef2aSThomas Huth     uint16_t        pgm_code;                 /* 0x08e */
809fcf5ef2aSThomas Huth     uint32_t        data_exc_code;            /* 0x090 */
810fcf5ef2aSThomas Huth     uint16_t        mon_class_num;            /* 0x094 */
811fcf5ef2aSThomas Huth     uint16_t        per_perc_atmid;           /* 0x096 */
812fcf5ef2aSThomas Huth     uint64_t        per_address;              /* 0x098 */
813fcf5ef2aSThomas Huth     uint8_t         exc_access_id;            /* 0x0a0 */
814fcf5ef2aSThomas Huth     uint8_t         per_access_id;            /* 0x0a1 */
815fcf5ef2aSThomas Huth     uint8_t         op_access_id;             /* 0x0a2 */
816fcf5ef2aSThomas Huth     uint8_t         ar_access_id;             /* 0x0a3 */
817fcf5ef2aSThomas Huth     uint8_t         pad2[0xA8-0xA4];          /* 0x0a4 */
818fcf5ef2aSThomas Huth     uint64_t        trans_exc_code;           /* 0x0a8 */
819fcf5ef2aSThomas Huth     uint64_t        monitor_code;             /* 0x0b0 */
820fcf5ef2aSThomas Huth     uint16_t        subchannel_id;            /* 0x0b8 */
821fcf5ef2aSThomas Huth     uint16_t        subchannel_nr;            /* 0x0ba */
822fcf5ef2aSThomas Huth     uint32_t        io_int_parm;              /* 0x0bc */
823fcf5ef2aSThomas Huth     uint32_t        io_int_word;              /* 0x0c0 */
824fcf5ef2aSThomas Huth     uint8_t         pad3[0xc8-0xc4];          /* 0x0c4 */
825fcf5ef2aSThomas Huth     uint32_t        stfl_fac_list;            /* 0x0c8 */
826fcf5ef2aSThomas Huth     uint8_t         pad4[0xe8-0xcc];          /* 0x0cc */
827fcf5ef2aSThomas Huth     uint32_t        mcck_interruption_code[2]; /* 0x0e8 */
828fcf5ef2aSThomas Huth     uint8_t         pad5[0xf4-0xf0];          /* 0x0f0 */
829fcf5ef2aSThomas Huth     uint32_t        external_damage_code;     /* 0x0f4 */
830fcf5ef2aSThomas Huth     uint64_t        failing_storage_address;  /* 0x0f8 */
831fcf5ef2aSThomas Huth     uint8_t         pad6[0x110-0x100];        /* 0x100 */
832fcf5ef2aSThomas Huth     uint64_t        per_breaking_event_addr;  /* 0x110 */
833fcf5ef2aSThomas Huth     uint8_t         pad7[0x120-0x118];        /* 0x118 */
834fcf5ef2aSThomas Huth     PSW             restart_old_psw;          /* 0x120 */
835fcf5ef2aSThomas Huth     PSW             external_old_psw;         /* 0x130 */
836fcf5ef2aSThomas Huth     PSW             svc_old_psw;              /* 0x140 */
837fcf5ef2aSThomas Huth     PSW             program_old_psw;          /* 0x150 */
838fcf5ef2aSThomas Huth     PSW             mcck_old_psw;             /* 0x160 */
839fcf5ef2aSThomas Huth     PSW             io_old_psw;               /* 0x170 */
840fcf5ef2aSThomas Huth     uint8_t         pad8[0x1a0-0x180];        /* 0x180 */
841fcf5ef2aSThomas Huth     PSW             restart_new_psw;          /* 0x1a0 */
842fcf5ef2aSThomas Huth     PSW             external_new_psw;         /* 0x1b0 */
843fcf5ef2aSThomas Huth     PSW             svc_new_psw;              /* 0x1c0 */
844fcf5ef2aSThomas Huth     PSW             program_new_psw;          /* 0x1d0 */
845fcf5ef2aSThomas Huth     PSW             mcck_new_psw;             /* 0x1e0 */
846fcf5ef2aSThomas Huth     PSW             io_new_psw;               /* 0x1f0 */
847fcf5ef2aSThomas Huth     PSW             return_psw;               /* 0x200 */
848fcf5ef2aSThomas Huth     uint8_t         irb[64];                  /* 0x210 */
849fcf5ef2aSThomas Huth     uint64_t        sync_enter_timer;         /* 0x250 */
850fcf5ef2aSThomas Huth     uint64_t        async_enter_timer;        /* 0x258 */
851fcf5ef2aSThomas Huth     uint64_t        exit_timer;               /* 0x260 */
852fcf5ef2aSThomas Huth     uint64_t        last_update_timer;        /* 0x268 */
853fcf5ef2aSThomas Huth     uint64_t        user_timer;               /* 0x270 */
854fcf5ef2aSThomas Huth     uint64_t        system_timer;             /* 0x278 */
855fcf5ef2aSThomas Huth     uint64_t        last_update_clock;        /* 0x280 */
856fcf5ef2aSThomas Huth     uint64_t        steal_clock;              /* 0x288 */
857fcf5ef2aSThomas Huth     PSW             return_mcck_psw;          /* 0x290 */
858fcf5ef2aSThomas Huth     uint8_t         pad9[0xc00-0x2a0];        /* 0x2a0 */
859fcf5ef2aSThomas Huth     /* System info area */
860fcf5ef2aSThomas Huth     uint64_t        save_area[16];            /* 0xc00 */
861fcf5ef2aSThomas Huth     uint8_t         pad10[0xd40-0xc80];       /* 0xc80 */
862fcf5ef2aSThomas Huth     uint64_t        kernel_stack;             /* 0xd40 */
863fcf5ef2aSThomas Huth     uint64_t        thread_info;              /* 0xd48 */
864fcf5ef2aSThomas Huth     uint64_t        async_stack;              /* 0xd50 */
865fcf5ef2aSThomas Huth     uint64_t        kernel_asce;              /* 0xd58 */
866fcf5ef2aSThomas Huth     uint64_t        user_asce;                /* 0xd60 */
867fcf5ef2aSThomas Huth     uint64_t        panic_stack;              /* 0xd68 */
868fcf5ef2aSThomas Huth     uint64_t        user_exec_asce;           /* 0xd70 */
869fcf5ef2aSThomas Huth     uint8_t         pad11[0xdc0-0xd78];       /* 0xd78 */
870fcf5ef2aSThomas Huth 
871fcf5ef2aSThomas Huth     /* SMP info area: defined by DJB */
872fcf5ef2aSThomas Huth     uint64_t        clock_comparator;         /* 0xdc0 */
873fcf5ef2aSThomas Huth     uint64_t        ext_call_fast;            /* 0xdc8 */
874fcf5ef2aSThomas Huth     uint64_t        percpu_offset;            /* 0xdd0 */
875fcf5ef2aSThomas Huth     uint64_t        current_task;             /* 0xdd8 */
876fcf5ef2aSThomas Huth     uint32_t        softirq_pending;          /* 0xde0 */
877fcf5ef2aSThomas Huth     uint32_t        pad_0x0de4;               /* 0xde4 */
878fcf5ef2aSThomas Huth     uint64_t        int_clock;                /* 0xde8 */
879fcf5ef2aSThomas Huth     uint8_t         pad12[0xe00-0xdf0];       /* 0xdf0 */
880fcf5ef2aSThomas Huth 
881fcf5ef2aSThomas Huth     /* 0xe00 is used as indicator for dump tools */
882fcf5ef2aSThomas Huth     /* whether the kernel died with panic() or not */
883fcf5ef2aSThomas Huth     uint32_t        panic_magic;              /* 0xe00 */
884fcf5ef2aSThomas Huth 
885fcf5ef2aSThomas Huth     uint8_t         pad13[0x11b8-0xe04];      /* 0xe04 */
886fcf5ef2aSThomas Huth 
887fcf5ef2aSThomas Huth     /* 64 bit extparam used for pfault, diag 250 etc  */
888fcf5ef2aSThomas Huth     uint64_t        ext_params2;               /* 0x11B8 */
889fcf5ef2aSThomas Huth 
890fcf5ef2aSThomas Huth     uint8_t         pad14[0x1200-0x11C0];      /* 0x11C0 */
891fcf5ef2aSThomas Huth 
892fcf5ef2aSThomas Huth     /* System info area */
893fcf5ef2aSThomas Huth 
894fcf5ef2aSThomas Huth     uint64_t        floating_pt_save_area[16]; /* 0x1200 */
895fcf5ef2aSThomas Huth     uint64_t        gpregs_save_area[16];      /* 0x1280 */
896fcf5ef2aSThomas Huth     uint32_t        st_status_fixed_logout[4]; /* 0x1300 */
897fcf5ef2aSThomas Huth     uint8_t         pad15[0x1318-0x1310];      /* 0x1310 */
898fcf5ef2aSThomas Huth     uint32_t        prefixreg_save_area;       /* 0x1318 */
899fcf5ef2aSThomas Huth     uint32_t        fpt_creg_save_area;        /* 0x131c */
900fcf5ef2aSThomas Huth     uint8_t         pad16[0x1324-0x1320];      /* 0x1320 */
901fcf5ef2aSThomas Huth     uint32_t        tod_progreg_save_area;     /* 0x1324 */
902fcf5ef2aSThomas Huth     uint32_t        cpu_timer_save_area[2];    /* 0x1328 */
903fcf5ef2aSThomas Huth     uint32_t        clock_comp_save_area[2];   /* 0x1330 */
904fcf5ef2aSThomas Huth     uint8_t         pad17[0x1340-0x1338];      /* 0x1338 */
905fcf5ef2aSThomas Huth     uint32_t        access_regs_save_area[16]; /* 0x1340 */
906fcf5ef2aSThomas Huth     uint64_t        cregs_save_area[16];       /* 0x1380 */
907fcf5ef2aSThomas Huth 
908fcf5ef2aSThomas Huth     /* align to the top of the prefix area */
909fcf5ef2aSThomas Huth 
910fcf5ef2aSThomas Huth     uint8_t         pad18[0x2000-0x1400];      /* 0x1400 */
911fcf5ef2aSThomas Huth } QEMU_PACKED LowCore;
912fcf5ef2aSThomas Huth 
913fcf5ef2aSThomas Huth /* STSI */
914fcf5ef2aSThomas Huth #define STSI_LEVEL_MASK         0x00000000f0000000ULL
915fcf5ef2aSThomas Huth #define STSI_LEVEL_CURRENT      0x0000000000000000ULL
916fcf5ef2aSThomas Huth #define STSI_LEVEL_1            0x0000000010000000ULL
917fcf5ef2aSThomas Huth #define STSI_LEVEL_2            0x0000000020000000ULL
918fcf5ef2aSThomas Huth #define STSI_LEVEL_3            0x0000000030000000ULL
919fcf5ef2aSThomas Huth #define STSI_R0_RESERVED_MASK   0x000000000fffff00ULL
920fcf5ef2aSThomas Huth #define STSI_R0_SEL1_MASK       0x00000000000000ffULL
921fcf5ef2aSThomas Huth #define STSI_R1_RESERVED_MASK   0x00000000ffff0000ULL
922fcf5ef2aSThomas Huth #define STSI_R1_SEL2_MASK       0x000000000000ffffULL
923fcf5ef2aSThomas Huth 
924fcf5ef2aSThomas Huth /* Basic Machine Configuration */
925fcf5ef2aSThomas Huth struct sysib_111 {
926fcf5ef2aSThomas Huth     uint32_t res1[8];
927fcf5ef2aSThomas Huth     uint8_t  manuf[16];
928fcf5ef2aSThomas Huth     uint8_t  type[4];
929fcf5ef2aSThomas Huth     uint8_t  res2[12];
930fcf5ef2aSThomas Huth     uint8_t  model[16];
931fcf5ef2aSThomas Huth     uint8_t  sequence[16];
932fcf5ef2aSThomas Huth     uint8_t  plant[4];
933fcf5ef2aSThomas Huth     uint8_t  res3[156];
934fcf5ef2aSThomas Huth };
935fcf5ef2aSThomas Huth 
936fcf5ef2aSThomas Huth /* Basic Machine CPU */
937fcf5ef2aSThomas Huth struct sysib_121 {
938fcf5ef2aSThomas Huth     uint32_t res1[80];
939fcf5ef2aSThomas Huth     uint8_t  sequence[16];
940fcf5ef2aSThomas Huth     uint8_t  plant[4];
941fcf5ef2aSThomas Huth     uint8_t  res2[2];
942fcf5ef2aSThomas Huth     uint16_t cpu_addr;
943fcf5ef2aSThomas Huth     uint8_t  res3[152];
944fcf5ef2aSThomas Huth };
945fcf5ef2aSThomas Huth 
946fcf5ef2aSThomas Huth /* Basic Machine CPUs */
947fcf5ef2aSThomas Huth struct sysib_122 {
948fcf5ef2aSThomas Huth     uint8_t res1[32];
949fcf5ef2aSThomas Huth     uint32_t capability;
950fcf5ef2aSThomas Huth     uint16_t total_cpus;
951fcf5ef2aSThomas Huth     uint16_t active_cpus;
952fcf5ef2aSThomas Huth     uint16_t standby_cpus;
953fcf5ef2aSThomas Huth     uint16_t reserved_cpus;
954fcf5ef2aSThomas Huth     uint16_t adjustments[2026];
955fcf5ef2aSThomas Huth };
956fcf5ef2aSThomas Huth 
957fcf5ef2aSThomas Huth /* LPAR CPU */
958fcf5ef2aSThomas Huth struct sysib_221 {
959fcf5ef2aSThomas Huth     uint32_t res1[80];
960fcf5ef2aSThomas Huth     uint8_t  sequence[16];
961fcf5ef2aSThomas Huth     uint8_t  plant[4];
962fcf5ef2aSThomas Huth     uint16_t cpu_id;
963fcf5ef2aSThomas Huth     uint16_t cpu_addr;
964fcf5ef2aSThomas Huth     uint8_t  res3[152];
965fcf5ef2aSThomas Huth };
966fcf5ef2aSThomas Huth 
967fcf5ef2aSThomas Huth /* LPAR CPUs */
968fcf5ef2aSThomas Huth struct sysib_222 {
969fcf5ef2aSThomas Huth     uint32_t res1[32];
970fcf5ef2aSThomas Huth     uint16_t lpar_num;
971fcf5ef2aSThomas Huth     uint8_t  res2;
972fcf5ef2aSThomas Huth     uint8_t  lcpuc;
973fcf5ef2aSThomas Huth     uint16_t total_cpus;
974fcf5ef2aSThomas Huth     uint16_t conf_cpus;
975fcf5ef2aSThomas Huth     uint16_t standby_cpus;
976fcf5ef2aSThomas Huth     uint16_t reserved_cpus;
977fcf5ef2aSThomas Huth     uint8_t  name[8];
978fcf5ef2aSThomas Huth     uint32_t caf;
979fcf5ef2aSThomas Huth     uint8_t  res3[16];
980fcf5ef2aSThomas Huth     uint16_t dedicated_cpus;
981fcf5ef2aSThomas Huth     uint16_t shared_cpus;
982fcf5ef2aSThomas Huth     uint8_t  res4[180];
983fcf5ef2aSThomas Huth };
984fcf5ef2aSThomas Huth 
985fcf5ef2aSThomas Huth /* VM CPUs */
986fcf5ef2aSThomas Huth struct sysib_322 {
987fcf5ef2aSThomas Huth     uint8_t  res1[31];
988fcf5ef2aSThomas Huth     uint8_t  count;
989fcf5ef2aSThomas Huth     struct {
990fcf5ef2aSThomas Huth         uint8_t  res2[4];
991fcf5ef2aSThomas Huth         uint16_t total_cpus;
992fcf5ef2aSThomas Huth         uint16_t conf_cpus;
993fcf5ef2aSThomas Huth         uint16_t standby_cpus;
994fcf5ef2aSThomas Huth         uint16_t reserved_cpus;
995fcf5ef2aSThomas Huth         uint8_t  name[8];
996fcf5ef2aSThomas Huth         uint32_t caf;
997fcf5ef2aSThomas Huth         uint8_t  cpi[16];
998fcf5ef2aSThomas Huth         uint8_t res5[3];
999fcf5ef2aSThomas Huth         uint8_t ext_name_encoding;
1000fcf5ef2aSThomas Huth         uint32_t res3;
1001fcf5ef2aSThomas Huth         uint8_t uuid[16];
1002fcf5ef2aSThomas Huth     } vm[8];
1003fcf5ef2aSThomas Huth     uint8_t res4[1504];
1004fcf5ef2aSThomas Huth     uint8_t ext_names[8][256];
1005fcf5ef2aSThomas Huth };
1006fcf5ef2aSThomas Huth 
1007fcf5ef2aSThomas Huth /* MMU defines */
1008fcf5ef2aSThomas Huth #define _ASCE_ORIGIN            ~0xfffULL /* segment table origin             */
1009fcf5ef2aSThomas Huth #define _ASCE_SUBSPACE          0x200     /* subspace group control           */
1010fcf5ef2aSThomas Huth #define _ASCE_PRIVATE_SPACE     0x100     /* private space control            */
1011fcf5ef2aSThomas Huth #define _ASCE_ALT_EVENT         0x80      /* storage alteration event control */
1012fcf5ef2aSThomas Huth #define _ASCE_SPACE_SWITCH      0x40      /* space switch event               */
1013fcf5ef2aSThomas Huth #define _ASCE_REAL_SPACE        0x20      /* real space control               */
1014fcf5ef2aSThomas Huth #define _ASCE_TYPE_MASK         0x0c      /* asce table type mask             */
1015fcf5ef2aSThomas Huth #define _ASCE_TYPE_REGION1      0x0c      /* region first table type          */
1016fcf5ef2aSThomas Huth #define _ASCE_TYPE_REGION2      0x08      /* region second table type         */
1017fcf5ef2aSThomas Huth #define _ASCE_TYPE_REGION3      0x04      /* region third table type          */
1018fcf5ef2aSThomas Huth #define _ASCE_TYPE_SEGMENT      0x00      /* segment table type               */
1019fcf5ef2aSThomas Huth #define _ASCE_TABLE_LENGTH      0x03      /* region table length              */
1020fcf5ef2aSThomas Huth 
1021fcf5ef2aSThomas Huth #define _REGION_ENTRY_ORIGIN    ~0xfffULL /* region/segment table origin      */
1022fcf5ef2aSThomas Huth #define _REGION_ENTRY_RO        0x200     /* region/segment protection bit    */
1023fcf5ef2aSThomas Huth #define _REGION_ENTRY_TF        0xc0      /* region/segment table offset      */
1024fcf5ef2aSThomas Huth #define _REGION_ENTRY_INV       0x20      /* invalid region table entry       */
1025fcf5ef2aSThomas Huth #define _REGION_ENTRY_TYPE_MASK 0x0c      /* region/segment table type mask   */
1026fcf5ef2aSThomas Huth #define _REGION_ENTRY_TYPE_R1   0x0c      /* region first table type          */
1027fcf5ef2aSThomas Huth #define _REGION_ENTRY_TYPE_R2   0x08      /* region second table type         */
1028fcf5ef2aSThomas Huth #define _REGION_ENTRY_TYPE_R3   0x04      /* region third table type          */
1029fcf5ef2aSThomas Huth #define _REGION_ENTRY_LENGTH    0x03      /* region third length              */
1030fcf5ef2aSThomas Huth 
1031fcf5ef2aSThomas Huth #define _SEGMENT_ENTRY_ORIGIN   ~0x7ffULL /* segment table origin             */
1032fcf5ef2aSThomas Huth #define _SEGMENT_ENTRY_FC       0x400     /* format control                   */
1033fcf5ef2aSThomas Huth #define _SEGMENT_ENTRY_RO       0x200     /* page protection bit              */
1034fcf5ef2aSThomas Huth #define _SEGMENT_ENTRY_INV      0x20      /* invalid segment table entry      */
1035fcf5ef2aSThomas Huth 
1036fcf5ef2aSThomas Huth #define _PAGE_RO        0x200            /* HW read-only bit  */
1037fcf5ef2aSThomas Huth #define _PAGE_INVALID   0x400            /* HW invalid bit    */
1038fcf5ef2aSThomas Huth #define _PAGE_RES0      0x800            /* bit must be zero  */
1039fcf5ef2aSThomas Huth 
1040fcf5ef2aSThomas Huth #define SK_C                    (0x1 << 1)
1041fcf5ef2aSThomas Huth #define SK_R                    (0x1 << 2)
1042fcf5ef2aSThomas Huth #define SK_F                    (0x1 << 3)
1043fcf5ef2aSThomas Huth #define SK_ACC_MASK             (0xf << 4)
1044fcf5ef2aSThomas Huth 
1045fcf5ef2aSThomas Huth /* SIGP order codes */
1046fcf5ef2aSThomas Huth #define SIGP_SENSE             0x01
1047fcf5ef2aSThomas Huth #define SIGP_EXTERNAL_CALL     0x02
1048fcf5ef2aSThomas Huth #define SIGP_EMERGENCY         0x03
1049fcf5ef2aSThomas Huth #define SIGP_START             0x04
1050fcf5ef2aSThomas Huth #define SIGP_STOP              0x05
1051fcf5ef2aSThomas Huth #define SIGP_RESTART           0x06
1052fcf5ef2aSThomas Huth #define SIGP_STOP_STORE_STATUS 0x09
1053fcf5ef2aSThomas Huth #define SIGP_INITIAL_CPU_RESET 0x0b
1054fcf5ef2aSThomas Huth #define SIGP_CPU_RESET         0x0c
1055fcf5ef2aSThomas Huth #define SIGP_SET_PREFIX        0x0d
1056fcf5ef2aSThomas Huth #define SIGP_STORE_STATUS_ADDR 0x0e
1057fcf5ef2aSThomas Huth #define SIGP_SET_ARCH          0x12
1058fcf5ef2aSThomas Huth #define SIGP_STORE_ADTL_STATUS 0x17
1059fcf5ef2aSThomas Huth 
1060fcf5ef2aSThomas Huth /* SIGP condition codes */
1061fcf5ef2aSThomas Huth #define SIGP_CC_ORDER_CODE_ACCEPTED 0
1062fcf5ef2aSThomas Huth #define SIGP_CC_STATUS_STORED       1
1063fcf5ef2aSThomas Huth #define SIGP_CC_BUSY                2
1064fcf5ef2aSThomas Huth #define SIGP_CC_NOT_OPERATIONAL     3
1065fcf5ef2aSThomas Huth 
1066fcf5ef2aSThomas Huth /* SIGP status bits */
1067fcf5ef2aSThomas Huth #define SIGP_STAT_EQUIPMENT_CHECK   0x80000000UL
1068fcf5ef2aSThomas Huth #define SIGP_STAT_INCORRECT_STATE   0x00000200UL
1069fcf5ef2aSThomas Huth #define SIGP_STAT_INVALID_PARAMETER 0x00000100UL
1070fcf5ef2aSThomas Huth #define SIGP_STAT_EXT_CALL_PENDING  0x00000080UL
1071fcf5ef2aSThomas Huth #define SIGP_STAT_STOPPED           0x00000040UL
1072fcf5ef2aSThomas Huth #define SIGP_STAT_OPERATOR_INTERV   0x00000020UL
1073fcf5ef2aSThomas Huth #define SIGP_STAT_CHECK_STOP        0x00000010UL
1074fcf5ef2aSThomas Huth #define SIGP_STAT_INOPERATIVE       0x00000004UL
1075fcf5ef2aSThomas Huth #define SIGP_STAT_INVALID_ORDER     0x00000002UL
1076fcf5ef2aSThomas Huth #define SIGP_STAT_RECEIVER_CHECK    0x00000001UL
1077fcf5ef2aSThomas Huth 
1078fcf5ef2aSThomas Huth /* SIGP SET ARCHITECTURE modes */
1079fcf5ef2aSThomas Huth #define SIGP_MODE_ESA_S390 0
1080fcf5ef2aSThomas Huth #define SIGP_MODE_Z_ARCH_TRANS_ALL_PSW 1
1081fcf5ef2aSThomas Huth #define SIGP_MODE_Z_ARCH_TRANS_CUR_PSW 2
1082fcf5ef2aSThomas Huth 
1083a7c1fadfSAurelien Jarno /* SIGP order code mask corresponding to bit positions 56-63 */
1084a7c1fadfSAurelien Jarno #define SIGP_ORDER_MASK 0x000000ff
1085a7c1fadfSAurelien Jarno 
1086fcf5ef2aSThomas Huth void load_psw(CPUS390XState *env, uint64_t mask, uint64_t addr);
1087fcf5ef2aSThomas Huth int mmu_translate(CPUS390XState *env, target_ulong vaddr, int rw, uint64_t asc,
1088fcf5ef2aSThomas Huth                   target_ulong *raddr, int *flags, bool exc);
1089fcf5ef2aSThomas Huth int sclp_service_call(CPUS390XState *env, uint64_t sccb, uint32_t code);
1090fcf5ef2aSThomas Huth uint32_t calc_cc(CPUS390XState *env, uint32_t cc_op, uint64_t src, uint64_t dst,
1091fcf5ef2aSThomas Huth                  uint64_t vr);
1092fcf5ef2aSThomas Huth void s390_cpu_recompute_watchpoints(CPUState *cs);
1093fcf5ef2aSThomas Huth 
1094fcf5ef2aSThomas Huth int s390_cpu_virt_mem_rw(S390CPU *cpu, vaddr laddr, uint8_t ar, void *hostbuf,
1095fcf5ef2aSThomas Huth                          int len, bool is_write);
1096fcf5ef2aSThomas Huth 
1097fcf5ef2aSThomas Huth #define s390_cpu_virt_mem_read(cpu, laddr, ar, dest, len)    \
1098fcf5ef2aSThomas Huth         s390_cpu_virt_mem_rw(cpu, laddr, ar, dest, len, false)
1099fcf5ef2aSThomas Huth #define s390_cpu_virt_mem_write(cpu, laddr, ar, dest, len)       \
1100fcf5ef2aSThomas Huth         s390_cpu_virt_mem_rw(cpu, laddr, ar, dest, len, true)
1101fcf5ef2aSThomas Huth #define s390_cpu_virt_mem_check_write(cpu, laddr, ar, len)   \
1102fcf5ef2aSThomas Huth         s390_cpu_virt_mem_rw(cpu, laddr, ar, NULL, len, true)
1103fcf5ef2aSThomas Huth 
1104fcf5ef2aSThomas Huth /* The value of the TOD clock for 1.1.1970. */
1105fcf5ef2aSThomas Huth #define TOD_UNIX_EPOCH 0x7d91048bca000000ULL
1106fcf5ef2aSThomas Huth 
1107fcf5ef2aSThomas Huth /* Converts ns to s390's clock format */
1108fcf5ef2aSThomas Huth static inline uint64_t time2tod(uint64_t ns) {
1109fcf5ef2aSThomas Huth     return (ns << 9) / 125;
1110fcf5ef2aSThomas Huth }
1111fcf5ef2aSThomas Huth 
1112fcf5ef2aSThomas Huth /* Converts s390's clock format to ns */
1113fcf5ef2aSThomas Huth static inline uint64_t tod2time(uint64_t t) {
1114fcf5ef2aSThomas Huth     return (t * 125) >> 9;
1115fcf5ef2aSThomas Huth }
1116fcf5ef2aSThomas Huth 
1117fcf5ef2aSThomas Huth /* from s390-virtio-ccw */
1118fcf5ef2aSThomas Huth #define MEM_SECTION_SIZE             0x10000000UL
1119fcf5ef2aSThomas Huth #define MAX_AVAIL_SLOTS              32
1120fcf5ef2aSThomas Huth 
1121fcf5ef2aSThomas Huth /* fpu_helper.c */
1122fcf5ef2aSThomas Huth uint32_t set_cc_nz_f32(float32 v);
1123fcf5ef2aSThomas Huth uint32_t set_cc_nz_f64(float64 v);
1124fcf5ef2aSThomas Huth uint32_t set_cc_nz_f128(float128 v);
1125fcf5ef2aSThomas Huth 
1126fcf5ef2aSThomas Huth /* misc_helper.c */
1127fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY
1128fcf5ef2aSThomas Huth int handle_diag_288(CPUS390XState *env, uint64_t r1, uint64_t r3);
1129fcf5ef2aSThomas Huth void handle_diag_308(CPUS390XState *env, uint64_t r1, uint64_t r3);
1130fcf5ef2aSThomas Huth #endif
1131fcf5ef2aSThomas Huth void program_interrupt(CPUS390XState *env, uint32_t code, int ilen);
1132fcf5ef2aSThomas Huth void QEMU_NORETURN runtime_exception(CPUS390XState *env, int excp,
1133fcf5ef2aSThomas Huth                                      uintptr_t retaddr);
1134fcf5ef2aSThomas Huth 
1135fcf5ef2aSThomas Huth #ifdef CONFIG_KVM
1136fcf5ef2aSThomas Huth void kvm_s390_io_interrupt(uint16_t subchannel_id,
1137fcf5ef2aSThomas Huth                            uint16_t subchannel_nr, uint32_t io_int_parm,
1138fcf5ef2aSThomas Huth                            uint32_t io_int_word);
1139fcf5ef2aSThomas Huth void kvm_s390_crw_mchk(void);
1140fcf5ef2aSThomas Huth void kvm_s390_enable_css_support(S390CPU *cpu);
1141fcf5ef2aSThomas Huth int kvm_s390_assign_subch_ioeventfd(EventNotifier *notifier, uint32_t sch,
1142fcf5ef2aSThomas Huth                                     int vq, bool assign);
1143fcf5ef2aSThomas Huth int kvm_s390_cpu_restart(S390CPU *cpu);
1144fcf5ef2aSThomas Huth int kvm_s390_get_memslot_count(KVMState *s);
1145fcf5ef2aSThomas Huth void kvm_s390_cmma_reset(void);
1146fcf5ef2aSThomas Huth int kvm_s390_set_cpu_state(S390CPU *cpu, uint8_t cpu_state);
1147fcf5ef2aSThomas Huth void kvm_s390_reset_vcpu(S390CPU *cpu);
1148fcf5ef2aSThomas Huth int kvm_s390_set_mem_limit(KVMState *s, uint64_t new_limit, uint64_t *hw_limit);
1149fcf5ef2aSThomas Huth void kvm_s390_vcpu_interrupt_pre_save(S390CPU *cpu);
1150fcf5ef2aSThomas Huth int kvm_s390_vcpu_interrupt_post_load(S390CPU *cpu);
1151fcf5ef2aSThomas Huth int kvm_s390_get_ri(void);
1152fcf5ef2aSThomas Huth void kvm_s390_crypto_reset(void);
1153fcf5ef2aSThomas Huth #else
1154fcf5ef2aSThomas Huth static inline void kvm_s390_io_interrupt(uint16_t subchannel_id,
1155fcf5ef2aSThomas Huth                                         uint16_t subchannel_nr,
1156fcf5ef2aSThomas Huth                                         uint32_t io_int_parm,
1157fcf5ef2aSThomas Huth                                         uint32_t io_int_word)
1158fcf5ef2aSThomas Huth {
1159fcf5ef2aSThomas Huth }
1160fcf5ef2aSThomas Huth static inline void kvm_s390_crw_mchk(void)
1161fcf5ef2aSThomas Huth {
1162fcf5ef2aSThomas Huth }
1163fcf5ef2aSThomas Huth static inline void kvm_s390_enable_css_support(S390CPU *cpu)
1164fcf5ef2aSThomas Huth {
1165fcf5ef2aSThomas Huth }
1166fcf5ef2aSThomas Huth static inline int kvm_s390_assign_subch_ioeventfd(EventNotifier *notifier,
1167fcf5ef2aSThomas Huth                                                   uint32_t sch, int vq,
1168fcf5ef2aSThomas Huth                                                   bool assign)
1169fcf5ef2aSThomas Huth {
1170fcf5ef2aSThomas Huth     return -ENOSYS;
1171fcf5ef2aSThomas Huth }
1172fcf5ef2aSThomas Huth static inline int kvm_s390_cpu_restart(S390CPU *cpu)
1173fcf5ef2aSThomas Huth {
1174fcf5ef2aSThomas Huth     return -ENOSYS;
1175fcf5ef2aSThomas Huth }
1176fcf5ef2aSThomas Huth static inline void kvm_s390_cmma_reset(void)
1177fcf5ef2aSThomas Huth {
1178fcf5ef2aSThomas Huth }
1179fcf5ef2aSThomas Huth static inline int kvm_s390_get_memslot_count(KVMState *s)
1180fcf5ef2aSThomas Huth {
1181fcf5ef2aSThomas Huth   return MAX_AVAIL_SLOTS;
1182fcf5ef2aSThomas Huth }
1183fcf5ef2aSThomas Huth static inline int kvm_s390_set_cpu_state(S390CPU *cpu, uint8_t cpu_state)
1184fcf5ef2aSThomas Huth {
1185fcf5ef2aSThomas Huth     return -ENOSYS;
1186fcf5ef2aSThomas Huth }
1187fcf5ef2aSThomas Huth static inline void kvm_s390_reset_vcpu(S390CPU *cpu)
1188fcf5ef2aSThomas Huth {
1189fcf5ef2aSThomas Huth }
1190fcf5ef2aSThomas Huth static inline int kvm_s390_set_mem_limit(KVMState *s, uint64_t new_limit,
1191fcf5ef2aSThomas Huth                                          uint64_t *hw_limit)
1192fcf5ef2aSThomas Huth {
1193fcf5ef2aSThomas Huth     return 0;
1194fcf5ef2aSThomas Huth }
1195fcf5ef2aSThomas Huth static inline void kvm_s390_vcpu_interrupt_pre_save(S390CPU *cpu)
1196fcf5ef2aSThomas Huth {
1197fcf5ef2aSThomas Huth }
1198fcf5ef2aSThomas Huth static inline int kvm_s390_vcpu_interrupt_post_load(S390CPU *cpu)
1199fcf5ef2aSThomas Huth {
1200fcf5ef2aSThomas Huth     return 0;
1201fcf5ef2aSThomas Huth }
1202fcf5ef2aSThomas Huth static inline int kvm_s390_get_ri(void)
1203fcf5ef2aSThomas Huth {
1204fcf5ef2aSThomas Huth     return 0;
1205fcf5ef2aSThomas Huth }
1206fcf5ef2aSThomas Huth static inline void kvm_s390_crypto_reset(void)
1207fcf5ef2aSThomas Huth {
1208fcf5ef2aSThomas Huth }
1209fcf5ef2aSThomas Huth #endif
1210fcf5ef2aSThomas Huth 
1211fcf5ef2aSThomas Huth static inline int s390_set_memory_limit(uint64_t new_limit, uint64_t *hw_limit)
1212fcf5ef2aSThomas Huth {
1213fcf5ef2aSThomas Huth     if (kvm_enabled()) {
1214fcf5ef2aSThomas Huth         return kvm_s390_set_mem_limit(kvm_state, new_limit, hw_limit);
1215fcf5ef2aSThomas Huth     }
1216fcf5ef2aSThomas Huth     return 0;
1217fcf5ef2aSThomas Huth }
1218fcf5ef2aSThomas Huth 
1219fcf5ef2aSThomas Huth static inline void s390_cmma_reset(void)
1220fcf5ef2aSThomas Huth {
1221fcf5ef2aSThomas Huth     if (kvm_enabled()) {
1222fcf5ef2aSThomas Huth         kvm_s390_cmma_reset();
1223fcf5ef2aSThomas Huth     }
1224fcf5ef2aSThomas Huth }
1225fcf5ef2aSThomas Huth 
1226fcf5ef2aSThomas Huth static inline int s390_cpu_restart(S390CPU *cpu)
1227fcf5ef2aSThomas Huth {
1228fcf5ef2aSThomas Huth     if (kvm_enabled()) {
1229fcf5ef2aSThomas Huth         return kvm_s390_cpu_restart(cpu);
1230fcf5ef2aSThomas Huth     }
1231fcf5ef2aSThomas Huth     return -ENOSYS;
1232fcf5ef2aSThomas Huth }
1233fcf5ef2aSThomas Huth 
1234fcf5ef2aSThomas Huth static inline int s390_get_memslot_count(KVMState *s)
1235fcf5ef2aSThomas Huth {
1236fcf5ef2aSThomas Huth     if (kvm_enabled()) {
1237fcf5ef2aSThomas Huth         return kvm_s390_get_memslot_count(s);
1238fcf5ef2aSThomas Huth     } else {
1239fcf5ef2aSThomas Huth         return MAX_AVAIL_SLOTS;
1240fcf5ef2aSThomas Huth     }
1241fcf5ef2aSThomas Huth }
1242fcf5ef2aSThomas Huth 
1243fcf5ef2aSThomas Huth void s390_io_interrupt(uint16_t subchannel_id, uint16_t subchannel_nr,
1244fcf5ef2aSThomas Huth                        uint32_t io_int_parm, uint32_t io_int_word);
1245fcf5ef2aSThomas Huth void s390_crw_mchk(void);
1246fcf5ef2aSThomas Huth 
1247fcf5ef2aSThomas Huth static inline int s390_assign_subch_ioeventfd(EventNotifier *notifier,
1248fcf5ef2aSThomas Huth                                               uint32_t sch_id, int vq,
1249fcf5ef2aSThomas Huth                                               bool assign)
1250fcf5ef2aSThomas Huth {
1251fcf5ef2aSThomas Huth     return kvm_s390_assign_subch_ioeventfd(notifier, sch_id, vq, assign);
1252fcf5ef2aSThomas Huth }
1253fcf5ef2aSThomas Huth 
1254fcf5ef2aSThomas Huth static inline void s390_crypto_reset(void)
1255fcf5ef2aSThomas Huth {
1256fcf5ef2aSThomas Huth     if (kvm_enabled()) {
1257fcf5ef2aSThomas Huth         kvm_s390_crypto_reset();
1258fcf5ef2aSThomas Huth     }
1259fcf5ef2aSThomas Huth }
1260fcf5ef2aSThomas Huth 
1261274250c3SXiao Feng Ren static inline bool s390_get_squash_mcss(void)
1262274250c3SXiao Feng Ren {
1263274250c3SXiao Feng Ren     if (object_property_get_bool(OBJECT(qdev_get_machine()), "s390-squash-mcss",
1264274250c3SXiao Feng Ren                                  NULL)) {
1265274250c3SXiao Feng Ren         return true;
1266274250c3SXiao Feng Ren     }
1267274250c3SXiao Feng Ren 
1268274250c3SXiao Feng Ren     return false;
1269274250c3SXiao Feng Ren }
1270274250c3SXiao Feng Ren 
1271fcf5ef2aSThomas Huth /* machine check interruption code */
1272fcf5ef2aSThomas Huth 
1273fcf5ef2aSThomas Huth /* subclasses */
1274fcf5ef2aSThomas Huth #define MCIC_SC_SD 0x8000000000000000ULL
1275fcf5ef2aSThomas Huth #define MCIC_SC_PD 0x4000000000000000ULL
1276fcf5ef2aSThomas Huth #define MCIC_SC_SR 0x2000000000000000ULL
1277fcf5ef2aSThomas Huth #define MCIC_SC_CD 0x0800000000000000ULL
1278fcf5ef2aSThomas Huth #define MCIC_SC_ED 0x0400000000000000ULL
1279fcf5ef2aSThomas Huth #define MCIC_SC_DG 0x0100000000000000ULL
1280fcf5ef2aSThomas Huth #define MCIC_SC_W  0x0080000000000000ULL
1281fcf5ef2aSThomas Huth #define MCIC_SC_CP 0x0040000000000000ULL
1282fcf5ef2aSThomas Huth #define MCIC_SC_SP 0x0020000000000000ULL
1283fcf5ef2aSThomas Huth #define MCIC_SC_CK 0x0010000000000000ULL
1284fcf5ef2aSThomas Huth 
1285fcf5ef2aSThomas Huth /* subclass modifiers */
1286fcf5ef2aSThomas Huth #define MCIC_SCM_B  0x0002000000000000ULL
1287fcf5ef2aSThomas Huth #define MCIC_SCM_DA 0x0000000020000000ULL
1288fcf5ef2aSThomas Huth #define MCIC_SCM_AP 0x0000000000080000ULL
1289fcf5ef2aSThomas Huth 
1290fcf5ef2aSThomas Huth /* storage errors */
1291fcf5ef2aSThomas Huth #define MCIC_SE_SE 0x0000800000000000ULL
1292fcf5ef2aSThomas Huth #define MCIC_SE_SC 0x0000400000000000ULL
1293fcf5ef2aSThomas Huth #define MCIC_SE_KE 0x0000200000000000ULL
1294fcf5ef2aSThomas Huth #define MCIC_SE_DS 0x0000100000000000ULL
1295fcf5ef2aSThomas Huth #define MCIC_SE_IE 0x0000000080000000ULL
1296fcf5ef2aSThomas Huth 
1297fcf5ef2aSThomas Huth /* validity bits */
1298fcf5ef2aSThomas Huth #define MCIC_VB_WP 0x0000080000000000ULL
1299fcf5ef2aSThomas Huth #define MCIC_VB_MS 0x0000040000000000ULL
1300fcf5ef2aSThomas Huth #define MCIC_VB_PM 0x0000020000000000ULL
1301fcf5ef2aSThomas Huth #define MCIC_VB_IA 0x0000010000000000ULL
1302fcf5ef2aSThomas Huth #define MCIC_VB_FA 0x0000008000000000ULL
1303fcf5ef2aSThomas Huth #define MCIC_VB_VR 0x0000004000000000ULL
1304fcf5ef2aSThomas Huth #define MCIC_VB_EC 0x0000002000000000ULL
1305fcf5ef2aSThomas Huth #define MCIC_VB_FP 0x0000001000000000ULL
1306fcf5ef2aSThomas Huth #define MCIC_VB_GR 0x0000000800000000ULL
1307fcf5ef2aSThomas Huth #define MCIC_VB_CR 0x0000000400000000ULL
1308fcf5ef2aSThomas Huth #define MCIC_VB_ST 0x0000000100000000ULL
1309fcf5ef2aSThomas Huth #define MCIC_VB_AR 0x0000000040000000ULL
1310fcf5ef2aSThomas Huth #define MCIC_VB_PR 0x0000000000200000ULL
1311fcf5ef2aSThomas Huth #define MCIC_VB_FC 0x0000000000100000ULL
1312fcf5ef2aSThomas Huth #define MCIC_VB_CT 0x0000000000020000ULL
1313fcf5ef2aSThomas Huth #define MCIC_VB_CC 0x0000000000010000ULL
1314fcf5ef2aSThomas Huth 
1315fcf5ef2aSThomas Huth #endif
1316