1fcf5ef2aSThomas Huth /* 2fcf5ef2aSThomas Huth * S/390 virtual CPU header 3fcf5ef2aSThomas Huth * 4fcf5ef2aSThomas Huth * Copyright (c) 2009 Ulrich Hecht 527e84d4eSChristian Borntraeger * Copyright IBM Corp. 2012, 2018 6fcf5ef2aSThomas Huth * 7fcf5ef2aSThomas Huth * This library is free software; you can redistribute it and/or 8fcf5ef2aSThomas Huth * modify it under the terms of the GNU Lesser General Public 9fcf5ef2aSThomas Huth * License as published by the Free Software Foundation; either 10fcf5ef2aSThomas Huth * version 2 of the License, or (at your option) any later version. 11fcf5ef2aSThomas Huth * 12fcf5ef2aSThomas Huth * This library is distributed in the hope that it will be useful, 13fcf5ef2aSThomas Huth * but WITHOUT ANY WARRANTY; without even the implied warranty of 14fcf5ef2aSThomas Huth * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 15fcf5ef2aSThomas Huth * Lesser General Public License for more details. 16fcf5ef2aSThomas Huth * 17fcf5ef2aSThomas Huth * Contributions after 2012-10-29 are licensed under the terms of the 18fcf5ef2aSThomas Huth * GNU GPL, version 2 or (at your option) any later version. 19fcf5ef2aSThomas Huth * 20fcf5ef2aSThomas Huth * You should have received a copy of the GNU (Lesser) General Public 21fcf5ef2aSThomas Huth * License along with this library; if not, see <http://www.gnu.org/licenses/>. 22fcf5ef2aSThomas Huth */ 23fcf5ef2aSThomas Huth 24fcf5ef2aSThomas Huth #ifndef S390X_CPU_H 25fcf5ef2aSThomas Huth #define S390X_CPU_H 26fcf5ef2aSThomas Huth 27fcf5ef2aSThomas Huth #include "qemu-common.h" 28fcf5ef2aSThomas Huth #include "cpu-qom.h" 29ef2974ccSDavid Hildenbrand #include "cpu_models.h" 30fcf5ef2aSThomas Huth 31fcf5ef2aSThomas Huth #define TARGET_LONG_BITS 64 32fcf5ef2aSThomas Huth 33fcf5ef2aSThomas Huth #define ELF_MACHINE_UNAME "S390X" 34fcf5ef2aSThomas Huth 35fcf5ef2aSThomas Huth #define CPUArchState struct CPUS390XState 36fcf5ef2aSThomas Huth 37fcf5ef2aSThomas Huth #include "exec/cpu-defs.h" 38fcf5ef2aSThomas Huth #define TARGET_PAGE_BITS 12 39fcf5ef2aSThomas Huth 40fcf5ef2aSThomas Huth #define TARGET_PHYS_ADDR_SPACE_BITS 64 41fcf5ef2aSThomas Huth #define TARGET_VIRT_ADDR_SPACE_BITS 64 42fcf5ef2aSThomas Huth 43fcf5ef2aSThomas Huth #include "exec/cpu-all.h" 44fcf5ef2aSThomas Huth 45fb66944dSDavid Hildenbrand #define NB_MMU_MODES 4 46fcf5ef2aSThomas Huth #define TARGET_INSN_START_EXTRA_WORDS 1 47fcf5ef2aSThomas Huth 48fcf5ef2aSThomas Huth #define MMU_MODE0_SUFFIX _primary 49fcf5ef2aSThomas Huth #define MMU_MODE1_SUFFIX _secondary 50fcf5ef2aSThomas Huth #define MMU_MODE2_SUFFIX _home 51fb66944dSDavid Hildenbrand #define MMU_MODE3_SUFFIX _real 52fcf5ef2aSThomas Huth 53fcf5ef2aSThomas Huth #define MMU_USER_IDX 0 54fcf5ef2aSThomas Huth 55f42dc44aSDavid Hildenbrand #define S390_MAX_CPUS 248 56f42dc44aSDavid Hildenbrand 57fcf5ef2aSThomas Huth typedef struct PSW { 58fcf5ef2aSThomas Huth uint64_t mask; 59fcf5ef2aSThomas Huth uint64_t addr; 60fcf5ef2aSThomas Huth } PSW; 61fcf5ef2aSThomas Huth 62ef2974ccSDavid Hildenbrand struct CPUS390XState { 63fcf5ef2aSThomas Huth uint64_t regs[16]; /* GP registers */ 64fcf5ef2aSThomas Huth /* 65fcf5ef2aSThomas Huth * The floating point registers are part of the vector registers. 66fcf5ef2aSThomas Huth * vregs[0][0] -> vregs[15][0] are 16 floating point registers 67fcf5ef2aSThomas Huth */ 68fcf5ef2aSThomas Huth CPU_DoubleU vregs[32][2]; /* vector registers */ 69fcf5ef2aSThomas Huth uint32_t aregs[16]; /* access registers */ 70cb4f4bc3SChristian Borntraeger uint8_t riccb[64]; /* runtime instrumentation control */ 7162deb62dSFan Zhang uint64_t gscb[4]; /* guarded storage control */ 7227e84d4eSChristian Borntraeger uint64_t etoken; /* etoken */ 7327e84d4eSChristian Borntraeger uint64_t etoken_extension; /* etoken extension */ 74cb4f4bc3SChristian Borntraeger 75cb4f4bc3SChristian Borntraeger /* Fields up to this point are not cleared by initial CPU reset */ 76cb4f4bc3SChristian Borntraeger struct {} start_initial_reset_fields; 77fcf5ef2aSThomas Huth 78fcf5ef2aSThomas Huth uint32_t fpc; /* floating-point control register */ 79fcf5ef2aSThomas Huth uint32_t cc_op; 80b073c875SChristian Borntraeger bool bpbc; /* branch prediction blocking */ 81fcf5ef2aSThomas Huth 82fcf5ef2aSThomas Huth float_status fpu_status; /* passed to softfloat lib */ 83fcf5ef2aSThomas Huth 84fcf5ef2aSThomas Huth /* The low part of a 128-bit return, or remainder of a divide. */ 85fcf5ef2aSThomas Huth uint64_t retxl; 86fcf5ef2aSThomas Huth 87fcf5ef2aSThomas Huth PSW psw; 88fcf5ef2aSThomas Huth 894ada99adSChristian Borntraeger S390CrashReason crash_reason; 904ada99adSChristian Borntraeger 91fcf5ef2aSThomas Huth uint64_t cc_src; 92fcf5ef2aSThomas Huth uint64_t cc_dst; 93fcf5ef2aSThomas Huth uint64_t cc_vr; 94fcf5ef2aSThomas Huth 95303c681aSRichard Henderson uint64_t ex_value; 96303c681aSRichard Henderson 97fcf5ef2aSThomas Huth uint64_t __excp_addr; 98fcf5ef2aSThomas Huth uint64_t psa; 99fcf5ef2aSThomas Huth 100fcf5ef2aSThomas Huth uint32_t int_pgm_code; 101fcf5ef2aSThomas Huth uint32_t int_pgm_ilen; 102fcf5ef2aSThomas Huth 103fcf5ef2aSThomas Huth uint32_t int_svc_code; 104fcf5ef2aSThomas Huth uint32_t int_svc_ilen; 105fcf5ef2aSThomas Huth 106fcf5ef2aSThomas Huth uint64_t per_address; 107fcf5ef2aSThomas Huth uint16_t per_perc_atmid; 108fcf5ef2aSThomas Huth 109fcf5ef2aSThomas Huth uint64_t cregs[16]; /* control registers */ 110fcf5ef2aSThomas Huth 111fcf5ef2aSThomas Huth int pending_int; 11214ca122eSDavid Hildenbrand uint16_t external_call_addr; 11314ca122eSDavid Hildenbrand DECLARE_BITMAP(emergency_signals, S390_MAX_CPUS); 114fcf5ef2aSThomas Huth 115fcf5ef2aSThomas Huth uint64_t ckc; 116fcf5ef2aSThomas Huth uint64_t cputm; 117fcf5ef2aSThomas Huth uint32_t todpr; 118fcf5ef2aSThomas Huth 119fcf5ef2aSThomas Huth uint64_t pfault_token; 120fcf5ef2aSThomas Huth uint64_t pfault_compare; 121fcf5ef2aSThomas Huth uint64_t pfault_select; 122fcf5ef2aSThomas Huth 123fcf5ef2aSThomas Huth uint64_t gbea; 124fcf5ef2aSThomas Huth uint64_t pp; 125fcf5ef2aSThomas Huth 1261f5c00cfSAlex Bennée /* Fields up to this point are cleared by a CPU reset */ 1271f5c00cfSAlex Bennée struct {} end_reset_fields; 128fcf5ef2aSThomas Huth 1291f5c00cfSAlex Bennée CPU_COMMON 130fcf5ef2aSThomas Huth 1311e70ba24SDavid Hildenbrand #if !defined(CONFIG_USER_ONLY) 132ca5c1457SDavid Hildenbrand uint32_t core_id; /* PoP "CPU address", same as cpu_index */ 133076d4d39SDavid Hildenbrand uint64_t cpuid; 1341e70ba24SDavid Hildenbrand #endif 135fcf5ef2aSThomas Huth 136fcf5ef2aSThomas Huth QEMUTimer *tod_timer; 137fcf5ef2aSThomas Huth 138fcf5ef2aSThomas Huth QEMUTimer *cpu_timer; 139fcf5ef2aSThomas Huth 140fcf5ef2aSThomas Huth /* 141fcf5ef2aSThomas Huth * The cpu state represents the logical state of a cpu. In contrast to other 142fcf5ef2aSThomas Huth * architectures, there is a difference between a halt and a stop on s390. 143fcf5ef2aSThomas Huth * If all cpus are either stopped (including check stop) or in the disabled 144fcf5ef2aSThomas Huth * wait state, the vm can be shut down. 1459d0306dfSViktor Mihajlovski * The acceptable cpu_state values are defined in the CpuInfoS390State 1469d0306dfSViktor Mihajlovski * enum. 147fcf5ef2aSThomas Huth */ 148fcf5ef2aSThomas Huth uint8_t cpu_state; 149fcf5ef2aSThomas Huth 150fcf5ef2aSThomas Huth /* currently processed sigp order */ 151fcf5ef2aSThomas Huth uint8_t sigp_order; 152fcf5ef2aSThomas Huth 153ef2974ccSDavid Hildenbrand }; 154fcf5ef2aSThomas Huth 155fcf5ef2aSThomas Huth static inline CPU_DoubleU *get_freg(CPUS390XState *cs, int nr) 156fcf5ef2aSThomas Huth { 157fcf5ef2aSThomas Huth return &cs->vregs[nr][0]; 158fcf5ef2aSThomas Huth } 159fcf5ef2aSThomas Huth 160fcf5ef2aSThomas Huth /** 161fcf5ef2aSThomas Huth * S390CPU: 162fcf5ef2aSThomas Huth * @env: #CPUS390XState. 163fcf5ef2aSThomas Huth * 164fcf5ef2aSThomas Huth * An S/390 CPU. 165fcf5ef2aSThomas Huth */ 166fcf5ef2aSThomas Huth struct S390CPU { 167fcf5ef2aSThomas Huth /*< private >*/ 168fcf5ef2aSThomas Huth CPUState parent_obj; 169fcf5ef2aSThomas Huth /*< public >*/ 170fcf5ef2aSThomas Huth 171fcf5ef2aSThomas Huth CPUS390XState env; 172fcf5ef2aSThomas Huth S390CPUModel *model; 173fcf5ef2aSThomas Huth /* needed for live migration */ 174fcf5ef2aSThomas Huth void *irqstate; 175fcf5ef2aSThomas Huth uint32_t irqstate_saved_size; 176fcf5ef2aSThomas Huth }; 177fcf5ef2aSThomas Huth 178fcf5ef2aSThomas Huth static inline S390CPU *s390_env_get_cpu(CPUS390XState *env) 179fcf5ef2aSThomas Huth { 180fcf5ef2aSThomas Huth return container_of(env, S390CPU, env); 181fcf5ef2aSThomas Huth } 182fcf5ef2aSThomas Huth 183fcf5ef2aSThomas Huth #define ENV_GET_CPU(e) CPU(s390_env_get_cpu(e)) 184fcf5ef2aSThomas Huth 185fcf5ef2aSThomas Huth #define ENV_OFFSET offsetof(S390CPU, env) 186fcf5ef2aSThomas Huth 187fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 188fcf5ef2aSThomas Huth extern const struct VMStateDescription vmstate_s390_cpu; 189fcf5ef2aSThomas Huth #endif 190fcf5ef2aSThomas Huth 191fcf5ef2aSThomas Huth /* distinguish between 24 bit and 31 bit addressing */ 192fcf5ef2aSThomas Huth #define HIGH_ORDER_BIT 0x80000000 193fcf5ef2aSThomas Huth 194fcf5ef2aSThomas Huth /* Interrupt Codes */ 195fcf5ef2aSThomas Huth /* Program Interrupts */ 196fcf5ef2aSThomas Huth #define PGM_OPERATION 0x0001 197fcf5ef2aSThomas Huth #define PGM_PRIVILEGED 0x0002 198fcf5ef2aSThomas Huth #define PGM_EXECUTE 0x0003 199fcf5ef2aSThomas Huth #define PGM_PROTECTION 0x0004 200fcf5ef2aSThomas Huth #define PGM_ADDRESSING 0x0005 201fcf5ef2aSThomas Huth #define PGM_SPECIFICATION 0x0006 202fcf5ef2aSThomas Huth #define PGM_DATA 0x0007 203fcf5ef2aSThomas Huth #define PGM_FIXPT_OVERFLOW 0x0008 204fcf5ef2aSThomas Huth #define PGM_FIXPT_DIVIDE 0x0009 205fcf5ef2aSThomas Huth #define PGM_DEC_OVERFLOW 0x000a 206fcf5ef2aSThomas Huth #define PGM_DEC_DIVIDE 0x000b 207fcf5ef2aSThomas Huth #define PGM_HFP_EXP_OVERFLOW 0x000c 208fcf5ef2aSThomas Huth #define PGM_HFP_EXP_UNDERFLOW 0x000d 209fcf5ef2aSThomas Huth #define PGM_HFP_SIGNIFICANCE 0x000e 210fcf5ef2aSThomas Huth #define PGM_HFP_DIVIDE 0x000f 211fcf5ef2aSThomas Huth #define PGM_SEGMENT_TRANS 0x0010 212fcf5ef2aSThomas Huth #define PGM_PAGE_TRANS 0x0011 213fcf5ef2aSThomas Huth #define PGM_TRANS_SPEC 0x0012 214fcf5ef2aSThomas Huth #define PGM_SPECIAL_OP 0x0013 215fcf5ef2aSThomas Huth #define PGM_OPERAND 0x0015 216fcf5ef2aSThomas Huth #define PGM_TRACE_TABLE 0x0016 217fcf5ef2aSThomas Huth #define PGM_SPACE_SWITCH 0x001c 218fcf5ef2aSThomas Huth #define PGM_HFP_SQRT 0x001d 219fcf5ef2aSThomas Huth #define PGM_PC_TRANS_SPEC 0x001f 220fcf5ef2aSThomas Huth #define PGM_AFX_TRANS 0x0020 221fcf5ef2aSThomas Huth #define PGM_ASX_TRANS 0x0021 222fcf5ef2aSThomas Huth #define PGM_LX_TRANS 0x0022 223fcf5ef2aSThomas Huth #define PGM_EX_TRANS 0x0023 224fcf5ef2aSThomas Huth #define PGM_PRIM_AUTH 0x0024 225fcf5ef2aSThomas Huth #define PGM_SEC_AUTH 0x0025 226fcf5ef2aSThomas Huth #define PGM_ALET_SPEC 0x0028 227fcf5ef2aSThomas Huth #define PGM_ALEN_SPEC 0x0029 228fcf5ef2aSThomas Huth #define PGM_ALE_SEQ 0x002a 229fcf5ef2aSThomas Huth #define PGM_ASTE_VALID 0x002b 230fcf5ef2aSThomas Huth #define PGM_ASTE_SEQ 0x002c 231fcf5ef2aSThomas Huth #define PGM_EXT_AUTH 0x002d 232fcf5ef2aSThomas Huth #define PGM_STACK_FULL 0x0030 233fcf5ef2aSThomas Huth #define PGM_STACK_EMPTY 0x0031 234fcf5ef2aSThomas Huth #define PGM_STACK_SPEC 0x0032 235fcf5ef2aSThomas Huth #define PGM_STACK_TYPE 0x0033 236fcf5ef2aSThomas Huth #define PGM_STACK_OP 0x0034 237fcf5ef2aSThomas Huth #define PGM_ASCE_TYPE 0x0038 238fcf5ef2aSThomas Huth #define PGM_REG_FIRST_TRANS 0x0039 239fcf5ef2aSThomas Huth #define PGM_REG_SEC_TRANS 0x003a 240fcf5ef2aSThomas Huth #define PGM_REG_THIRD_TRANS 0x003b 241fcf5ef2aSThomas Huth #define PGM_MONITOR 0x0040 242fcf5ef2aSThomas Huth #define PGM_PER 0x0080 243fcf5ef2aSThomas Huth #define PGM_CRYPTO 0x0119 244fcf5ef2aSThomas Huth 245fcf5ef2aSThomas Huth /* External Interrupts */ 246fcf5ef2aSThomas Huth #define EXT_INTERRUPT_KEY 0x0040 247fcf5ef2aSThomas Huth #define EXT_CLOCK_COMP 0x1004 248fcf5ef2aSThomas Huth #define EXT_CPU_TIMER 0x1005 249fcf5ef2aSThomas Huth #define EXT_MALFUNCTION 0x1200 250fcf5ef2aSThomas Huth #define EXT_EMERGENCY 0x1201 251fcf5ef2aSThomas Huth #define EXT_EXTERNAL_CALL 0x1202 252fcf5ef2aSThomas Huth #define EXT_ETR 0x1406 253fcf5ef2aSThomas Huth #define EXT_SERVICE 0x2401 254fcf5ef2aSThomas Huth #define EXT_VIRTIO 0x2603 255fcf5ef2aSThomas Huth 256fcf5ef2aSThomas Huth /* PSW defines */ 257fcf5ef2aSThomas Huth #undef PSW_MASK_PER 258fcf5ef2aSThomas Huth #undef PSW_MASK_DAT 259fcf5ef2aSThomas Huth #undef PSW_MASK_IO 260fcf5ef2aSThomas Huth #undef PSW_MASK_EXT 261fcf5ef2aSThomas Huth #undef PSW_MASK_KEY 262fcf5ef2aSThomas Huth #undef PSW_SHIFT_KEY 263fcf5ef2aSThomas Huth #undef PSW_MASK_MCHECK 264fcf5ef2aSThomas Huth #undef PSW_MASK_WAIT 265fcf5ef2aSThomas Huth #undef PSW_MASK_PSTATE 266fcf5ef2aSThomas Huth #undef PSW_MASK_ASC 2673e7e5e0bSDavid Hildenbrand #undef PSW_SHIFT_ASC 268fcf5ef2aSThomas Huth #undef PSW_MASK_CC 269fcf5ef2aSThomas Huth #undef PSW_MASK_PM 2706b257354SDavid Hildenbrand #undef PSW_SHIFT_MASK_PM 271fcf5ef2aSThomas Huth #undef PSW_MASK_64 272fcf5ef2aSThomas Huth #undef PSW_MASK_32 273fcf5ef2aSThomas Huth #undef PSW_MASK_ESA_ADDR 274fcf5ef2aSThomas Huth 275fcf5ef2aSThomas Huth #define PSW_MASK_PER 0x4000000000000000ULL 276fcf5ef2aSThomas Huth #define PSW_MASK_DAT 0x0400000000000000ULL 277fcf5ef2aSThomas Huth #define PSW_MASK_IO 0x0200000000000000ULL 278fcf5ef2aSThomas Huth #define PSW_MASK_EXT 0x0100000000000000ULL 279fcf5ef2aSThomas Huth #define PSW_MASK_KEY 0x00F0000000000000ULL 280c8bd9537SDavid Hildenbrand #define PSW_SHIFT_KEY 52 281fcf5ef2aSThomas Huth #define PSW_MASK_MCHECK 0x0004000000000000ULL 282fcf5ef2aSThomas Huth #define PSW_MASK_WAIT 0x0002000000000000ULL 283fcf5ef2aSThomas Huth #define PSW_MASK_PSTATE 0x0001000000000000ULL 284fcf5ef2aSThomas Huth #define PSW_MASK_ASC 0x0000C00000000000ULL 2853e7e5e0bSDavid Hildenbrand #define PSW_SHIFT_ASC 46 286fcf5ef2aSThomas Huth #define PSW_MASK_CC 0x0000300000000000ULL 287fcf5ef2aSThomas Huth #define PSW_MASK_PM 0x00000F0000000000ULL 2886b257354SDavid Hildenbrand #define PSW_SHIFT_MASK_PM 40 289fcf5ef2aSThomas Huth #define PSW_MASK_64 0x0000000100000000ULL 290fcf5ef2aSThomas Huth #define PSW_MASK_32 0x0000000080000000ULL 291fcf5ef2aSThomas Huth #define PSW_MASK_ESA_ADDR 0x000000007fffffffULL 292fcf5ef2aSThomas Huth 293fcf5ef2aSThomas Huth #undef PSW_ASC_PRIMARY 294fcf5ef2aSThomas Huth #undef PSW_ASC_ACCREG 295fcf5ef2aSThomas Huth #undef PSW_ASC_SECONDARY 296fcf5ef2aSThomas Huth #undef PSW_ASC_HOME 297fcf5ef2aSThomas Huth 298fcf5ef2aSThomas Huth #define PSW_ASC_PRIMARY 0x0000000000000000ULL 299fcf5ef2aSThomas Huth #define PSW_ASC_ACCREG 0x0000400000000000ULL 300fcf5ef2aSThomas Huth #define PSW_ASC_SECONDARY 0x0000800000000000ULL 301fcf5ef2aSThomas Huth #define PSW_ASC_HOME 0x0000C00000000000ULL 302fcf5ef2aSThomas Huth 3033e7e5e0bSDavid Hildenbrand /* the address space values shifted */ 3043e7e5e0bSDavid Hildenbrand #define AS_PRIMARY 0 3053e7e5e0bSDavid Hildenbrand #define AS_ACCREG 1 3063e7e5e0bSDavid Hildenbrand #define AS_SECONDARY 2 3073e7e5e0bSDavid Hildenbrand #define AS_HOME 3 3083e7e5e0bSDavid Hildenbrand 309fcf5ef2aSThomas Huth /* tb flags */ 310fcf5ef2aSThomas Huth 311159fed45SRichard Henderson #define FLAG_MASK_PSW_SHIFT 31 312159fed45SRichard Henderson #define FLAG_MASK_PER (PSW_MASK_PER >> FLAG_MASK_PSW_SHIFT) 313f26852aaSDavid Hildenbrand #define FLAG_MASK_DAT (PSW_MASK_DAT >> FLAG_MASK_PSW_SHIFT) 314159fed45SRichard Henderson #define FLAG_MASK_PSTATE (PSW_MASK_PSTATE >> FLAG_MASK_PSW_SHIFT) 315159fed45SRichard Henderson #define FLAG_MASK_ASC (PSW_MASK_ASC >> FLAG_MASK_PSW_SHIFT) 316159fed45SRichard Henderson #define FLAG_MASK_64 (PSW_MASK_64 >> FLAG_MASK_PSW_SHIFT) 317159fed45SRichard Henderson #define FLAG_MASK_32 (PSW_MASK_32 >> FLAG_MASK_PSW_SHIFT) 318f26852aaSDavid Hildenbrand #define FLAG_MASK_PSW (FLAG_MASK_PER | FLAG_MASK_DAT | FLAG_MASK_PSTATE \ 319159fed45SRichard Henderson | FLAG_MASK_ASC | FLAG_MASK_64 | FLAG_MASK_32) 320fcf5ef2aSThomas Huth 321fcf5ef2aSThomas Huth /* Control register 0 bits */ 322fcf5ef2aSThomas Huth #define CR0_LOWPROT 0x0000000010000000ULL 3233e7e5e0bSDavid Hildenbrand #define CR0_SECONDARY 0x0000000004000000ULL 324fcf5ef2aSThomas Huth #define CR0_EDAT 0x0000000000800000ULL 325*bbf6ea3bSDavid Hildenbrand #define CR0_AFP 0x0000000000040000ULL 3269dec2388SDavid Hildenbrand #define CR0_EMERGENCY_SIGNAL_SC 0x0000000000004000ULL 3279dec2388SDavid Hildenbrand #define CR0_EXTERNAL_CALL_SC 0x0000000000002000ULL 3289dec2388SDavid Hildenbrand #define CR0_CKC_SC 0x0000000000000800ULL 3299dec2388SDavid Hildenbrand #define CR0_CPU_TIMER_SC 0x0000000000000400ULL 3309dec2388SDavid Hildenbrand #define CR0_SERVICE_SC 0x0000000000000200ULL 331fcf5ef2aSThomas Huth 332b700d75eSDavid Hildenbrand /* Control register 14 bits */ 333b700d75eSDavid Hildenbrand #define CR14_CHANNEL_REPORT_SC 0x0000000010000000ULL 334b700d75eSDavid Hildenbrand 335fcf5ef2aSThomas Huth /* MMU */ 336fcf5ef2aSThomas Huth #define MMU_PRIMARY_IDX 0 337fcf5ef2aSThomas Huth #define MMU_SECONDARY_IDX 1 338fcf5ef2aSThomas Huth #define MMU_HOME_IDX 2 339fb66944dSDavid Hildenbrand #define MMU_REAL_IDX 3 340fcf5ef2aSThomas Huth 341fcf5ef2aSThomas Huth static inline int cpu_mmu_index(CPUS390XState *env, bool ifetch) 342fcf5ef2aSThomas Huth { 343f26852aaSDavid Hildenbrand if (!(env->psw.mask & PSW_MASK_DAT)) { 344f26852aaSDavid Hildenbrand return MMU_REAL_IDX; 345f26852aaSDavid Hildenbrand } 346f26852aaSDavid Hildenbrand 347fcf5ef2aSThomas Huth switch (env->psw.mask & PSW_MASK_ASC) { 348fcf5ef2aSThomas Huth case PSW_ASC_PRIMARY: 349fcf5ef2aSThomas Huth return MMU_PRIMARY_IDX; 350fcf5ef2aSThomas Huth case PSW_ASC_SECONDARY: 351fcf5ef2aSThomas Huth return MMU_SECONDARY_IDX; 352fcf5ef2aSThomas Huth case PSW_ASC_HOME: 353fcf5ef2aSThomas Huth return MMU_HOME_IDX; 354fcf5ef2aSThomas Huth case PSW_ASC_ACCREG: 355fcf5ef2aSThomas Huth /* Fallthrough: access register mode is not yet supported */ 356fcf5ef2aSThomas Huth default: 357fcf5ef2aSThomas Huth abort(); 358fcf5ef2aSThomas Huth } 359fcf5ef2aSThomas Huth } 360fcf5ef2aSThomas Huth 361fcf5ef2aSThomas Huth static inline void cpu_get_tb_cpu_state(CPUS390XState* env, target_ulong *pc, 362fcf5ef2aSThomas Huth target_ulong *cs_base, uint32_t *flags) 363fcf5ef2aSThomas Huth { 364fcf5ef2aSThomas Huth *pc = env->psw.addr; 365303c681aSRichard Henderson *cs_base = env->ex_value; 366159fed45SRichard Henderson *flags = (env->psw.mask >> FLAG_MASK_PSW_SHIFT) & FLAG_MASK_PSW; 367fcf5ef2aSThomas Huth } 368fcf5ef2aSThomas Huth 369fcf5ef2aSThomas Huth /* PER bits from control register 9 */ 370fcf5ef2aSThomas Huth #define PER_CR9_EVENT_BRANCH 0x80000000 371fcf5ef2aSThomas Huth #define PER_CR9_EVENT_IFETCH 0x40000000 372fcf5ef2aSThomas Huth #define PER_CR9_EVENT_STORE 0x20000000 373fcf5ef2aSThomas Huth #define PER_CR9_EVENT_STORE_REAL 0x08000000 374fcf5ef2aSThomas Huth #define PER_CR9_EVENT_NULLIFICATION 0x01000000 375fcf5ef2aSThomas Huth #define PER_CR9_CONTROL_BRANCH_ADDRESS 0x00800000 376fcf5ef2aSThomas Huth #define PER_CR9_CONTROL_ALTERATION 0x00200000 377fcf5ef2aSThomas Huth 378fcf5ef2aSThomas Huth /* PER bits from the PER CODE/ATMID/AI in lowcore */ 379fcf5ef2aSThomas Huth #define PER_CODE_EVENT_BRANCH 0x8000 380fcf5ef2aSThomas Huth #define PER_CODE_EVENT_IFETCH 0x4000 381fcf5ef2aSThomas Huth #define PER_CODE_EVENT_STORE 0x2000 382fcf5ef2aSThomas Huth #define PER_CODE_EVENT_STORE_REAL 0x0800 383fcf5ef2aSThomas Huth #define PER_CODE_EVENT_NULLIFICATION 0x0100 384fcf5ef2aSThomas Huth 385fcf5ef2aSThomas Huth #define EXCP_EXT 1 /* external interrupt */ 386fcf5ef2aSThomas Huth #define EXCP_SVC 2 /* supervisor call (syscall) */ 387fcf5ef2aSThomas Huth #define EXCP_PGM 3 /* program interruption */ 388b1ab5f60SDavid Hildenbrand #define EXCP_RESTART 4 /* restart interrupt */ 389b1ab5f60SDavid Hildenbrand #define EXCP_STOP 5 /* stop interrupt */ 390fcf5ef2aSThomas Huth #define EXCP_IO 7 /* I/O interrupt */ 391fcf5ef2aSThomas Huth #define EXCP_MCHK 8 /* machine check */ 392fcf5ef2aSThomas Huth 3936482b0ffSDavid Hildenbrand #define INTERRUPT_EXT_CPU_TIMER (1 << 3) 3946482b0ffSDavid Hildenbrand #define INTERRUPT_EXT_CLOCK_COMPARATOR (1 << 4) 39514ca122eSDavid Hildenbrand #define INTERRUPT_EXTERNAL_CALL (1 << 5) 39614ca122eSDavid Hildenbrand #define INTERRUPT_EMERGENCY_SIGNAL (1 << 6) 397b1ab5f60SDavid Hildenbrand #define INTERRUPT_RESTART (1 << 7) 398b1ab5f60SDavid Hildenbrand #define INTERRUPT_STOP (1 << 8) 399fcf5ef2aSThomas Huth 400fcf5ef2aSThomas Huth /* Program Status Word. */ 401fcf5ef2aSThomas Huth #define S390_PSWM_REGNUM 0 402fcf5ef2aSThomas Huth #define S390_PSWA_REGNUM 1 403fcf5ef2aSThomas Huth /* General Purpose Registers. */ 404fcf5ef2aSThomas Huth #define S390_R0_REGNUM 2 405fcf5ef2aSThomas Huth #define S390_R1_REGNUM 3 406fcf5ef2aSThomas Huth #define S390_R2_REGNUM 4 407fcf5ef2aSThomas Huth #define S390_R3_REGNUM 5 408fcf5ef2aSThomas Huth #define S390_R4_REGNUM 6 409fcf5ef2aSThomas Huth #define S390_R5_REGNUM 7 410fcf5ef2aSThomas Huth #define S390_R6_REGNUM 8 411fcf5ef2aSThomas Huth #define S390_R7_REGNUM 9 412fcf5ef2aSThomas Huth #define S390_R8_REGNUM 10 413fcf5ef2aSThomas Huth #define S390_R9_REGNUM 11 414fcf5ef2aSThomas Huth #define S390_R10_REGNUM 12 415fcf5ef2aSThomas Huth #define S390_R11_REGNUM 13 416fcf5ef2aSThomas Huth #define S390_R12_REGNUM 14 417fcf5ef2aSThomas Huth #define S390_R13_REGNUM 15 418fcf5ef2aSThomas Huth #define S390_R14_REGNUM 16 419fcf5ef2aSThomas Huth #define S390_R15_REGNUM 17 420fcf5ef2aSThomas Huth /* Total Core Registers. */ 421fcf5ef2aSThomas Huth #define S390_NUM_CORE_REGS 18 422fcf5ef2aSThomas Huth 423fcf5ef2aSThomas Huth static inline void setcc(S390CPU *cpu, uint64_t cc) 424fcf5ef2aSThomas Huth { 425fcf5ef2aSThomas Huth CPUS390XState *env = &cpu->env; 426fcf5ef2aSThomas Huth 427fcf5ef2aSThomas Huth env->psw.mask &= ~(3ull << 44); 428fcf5ef2aSThomas Huth env->psw.mask |= (cc & 3) << 44; 429fcf5ef2aSThomas Huth env->cc_op = cc; 430fcf5ef2aSThomas Huth } 431fcf5ef2aSThomas Huth 432fcf5ef2aSThomas Huth /* STSI */ 43379947862SDavid Hildenbrand #define STSI_R0_FC_MASK 0x00000000f0000000ULL 43479947862SDavid Hildenbrand #define STSI_R0_FC_CURRENT 0x0000000000000000ULL 43579947862SDavid Hildenbrand #define STSI_R0_FC_LEVEL_1 0x0000000010000000ULL 43679947862SDavid Hildenbrand #define STSI_R0_FC_LEVEL_2 0x0000000020000000ULL 43779947862SDavid Hildenbrand #define STSI_R0_FC_LEVEL_3 0x0000000030000000ULL 438fcf5ef2aSThomas Huth #define STSI_R0_RESERVED_MASK 0x000000000fffff00ULL 439fcf5ef2aSThomas Huth #define STSI_R0_SEL1_MASK 0x00000000000000ffULL 440fcf5ef2aSThomas Huth #define STSI_R1_RESERVED_MASK 0x00000000ffff0000ULL 441fcf5ef2aSThomas Huth #define STSI_R1_SEL2_MASK 0x000000000000ffffULL 442fcf5ef2aSThomas Huth 443fcf5ef2aSThomas Huth /* Basic Machine Configuration */ 4444d1369efSDavid Hildenbrand typedef struct SysIB_111 { 4454d1369efSDavid Hildenbrand uint8_t res1[32]; 446fcf5ef2aSThomas Huth uint8_t manuf[16]; 447fcf5ef2aSThomas Huth uint8_t type[4]; 448fcf5ef2aSThomas Huth uint8_t res2[12]; 449fcf5ef2aSThomas Huth uint8_t model[16]; 450fcf5ef2aSThomas Huth uint8_t sequence[16]; 451fcf5ef2aSThomas Huth uint8_t plant[4]; 4524d1369efSDavid Hildenbrand uint8_t res3[3996]; 4534d1369efSDavid Hildenbrand } SysIB_111; 4544d1369efSDavid Hildenbrand QEMU_BUILD_BUG_ON(sizeof(SysIB_111) != 4096); 455fcf5ef2aSThomas Huth 456fcf5ef2aSThomas Huth /* Basic Machine CPU */ 4574d1369efSDavid Hildenbrand typedef struct SysIB_121 { 4584d1369efSDavid Hildenbrand uint8_t res1[80]; 459fcf5ef2aSThomas Huth uint8_t sequence[16]; 460fcf5ef2aSThomas Huth uint8_t plant[4]; 461fcf5ef2aSThomas Huth uint8_t res2[2]; 462fcf5ef2aSThomas Huth uint16_t cpu_addr; 4634d1369efSDavid Hildenbrand uint8_t res3[3992]; 4644d1369efSDavid Hildenbrand } SysIB_121; 4654d1369efSDavid Hildenbrand QEMU_BUILD_BUG_ON(sizeof(SysIB_121) != 4096); 466fcf5ef2aSThomas Huth 467fcf5ef2aSThomas Huth /* Basic Machine CPUs */ 4684d1369efSDavid Hildenbrand typedef struct SysIB_122 { 469fcf5ef2aSThomas Huth uint8_t res1[32]; 470fcf5ef2aSThomas Huth uint32_t capability; 471fcf5ef2aSThomas Huth uint16_t total_cpus; 47279947862SDavid Hildenbrand uint16_t conf_cpus; 473fcf5ef2aSThomas Huth uint16_t standby_cpus; 474fcf5ef2aSThomas Huth uint16_t reserved_cpus; 475fcf5ef2aSThomas Huth uint16_t adjustments[2026]; 4764d1369efSDavid Hildenbrand } SysIB_122; 4774d1369efSDavid Hildenbrand QEMU_BUILD_BUG_ON(sizeof(SysIB_122) != 4096); 478fcf5ef2aSThomas Huth 479fcf5ef2aSThomas Huth /* LPAR CPU */ 4804d1369efSDavid Hildenbrand typedef struct SysIB_221 { 4814d1369efSDavid Hildenbrand uint8_t res1[80]; 482fcf5ef2aSThomas Huth uint8_t sequence[16]; 483fcf5ef2aSThomas Huth uint8_t plant[4]; 484fcf5ef2aSThomas Huth uint16_t cpu_id; 485fcf5ef2aSThomas Huth uint16_t cpu_addr; 4864d1369efSDavid Hildenbrand uint8_t res3[3992]; 4874d1369efSDavid Hildenbrand } SysIB_221; 4884d1369efSDavid Hildenbrand QEMU_BUILD_BUG_ON(sizeof(SysIB_221) != 4096); 489fcf5ef2aSThomas Huth 490fcf5ef2aSThomas Huth /* LPAR CPUs */ 4914d1369efSDavid Hildenbrand typedef struct SysIB_222 { 4924d1369efSDavid Hildenbrand uint8_t res1[32]; 493fcf5ef2aSThomas Huth uint16_t lpar_num; 494fcf5ef2aSThomas Huth uint8_t res2; 495fcf5ef2aSThomas Huth uint8_t lcpuc; 496fcf5ef2aSThomas Huth uint16_t total_cpus; 497fcf5ef2aSThomas Huth uint16_t conf_cpus; 498fcf5ef2aSThomas Huth uint16_t standby_cpus; 499fcf5ef2aSThomas Huth uint16_t reserved_cpus; 500fcf5ef2aSThomas Huth uint8_t name[8]; 501fcf5ef2aSThomas Huth uint32_t caf; 502fcf5ef2aSThomas Huth uint8_t res3[16]; 503fcf5ef2aSThomas Huth uint16_t dedicated_cpus; 504fcf5ef2aSThomas Huth uint16_t shared_cpus; 5054d1369efSDavid Hildenbrand uint8_t res4[4020]; 5064d1369efSDavid Hildenbrand } SysIB_222; 5074d1369efSDavid Hildenbrand QEMU_BUILD_BUG_ON(sizeof(SysIB_222) != 4096); 508fcf5ef2aSThomas Huth 509fcf5ef2aSThomas Huth /* VM CPUs */ 5104d1369efSDavid Hildenbrand typedef struct SysIB_322 { 511fcf5ef2aSThomas Huth uint8_t res1[31]; 512fcf5ef2aSThomas Huth uint8_t count; 513fcf5ef2aSThomas Huth struct { 514fcf5ef2aSThomas Huth uint8_t res2[4]; 515fcf5ef2aSThomas Huth uint16_t total_cpus; 516fcf5ef2aSThomas Huth uint16_t conf_cpus; 517fcf5ef2aSThomas Huth uint16_t standby_cpus; 518fcf5ef2aSThomas Huth uint16_t reserved_cpus; 519fcf5ef2aSThomas Huth uint8_t name[8]; 520fcf5ef2aSThomas Huth uint32_t caf; 521fcf5ef2aSThomas Huth uint8_t cpi[16]; 522fcf5ef2aSThomas Huth uint8_t res5[3]; 523fcf5ef2aSThomas Huth uint8_t ext_name_encoding; 524fcf5ef2aSThomas Huth uint32_t res3; 525fcf5ef2aSThomas Huth uint8_t uuid[16]; 526fcf5ef2aSThomas Huth } vm[8]; 527fcf5ef2aSThomas Huth uint8_t res4[1504]; 528fcf5ef2aSThomas Huth uint8_t ext_names[8][256]; 5294d1369efSDavid Hildenbrand } SysIB_322; 5304d1369efSDavid Hildenbrand QEMU_BUILD_BUG_ON(sizeof(SysIB_322) != 4096); 531fcf5ef2aSThomas Huth 53279947862SDavid Hildenbrand typedef union SysIB { 53379947862SDavid Hildenbrand SysIB_111 sysib_111; 53479947862SDavid Hildenbrand SysIB_121 sysib_121; 53579947862SDavid Hildenbrand SysIB_122 sysib_122; 53679947862SDavid Hildenbrand SysIB_221 sysib_221; 53779947862SDavid Hildenbrand SysIB_222 sysib_222; 53879947862SDavid Hildenbrand SysIB_322 sysib_322; 53979947862SDavid Hildenbrand } SysIB; 54079947862SDavid Hildenbrand QEMU_BUILD_BUG_ON(sizeof(SysIB) != 4096); 54179947862SDavid Hildenbrand 542fcf5ef2aSThomas Huth /* MMU defines */ 543adab99beSThomas Huth #define ASCE_ORIGIN (~0xfffULL) /* segment table origin */ 544adab99beSThomas Huth #define ASCE_SUBSPACE 0x200 /* subspace group control */ 545adab99beSThomas Huth #define ASCE_PRIVATE_SPACE 0x100 /* private space control */ 546adab99beSThomas Huth #define ASCE_ALT_EVENT 0x80 /* storage alteration event control */ 547adab99beSThomas Huth #define ASCE_SPACE_SWITCH 0x40 /* space switch event */ 548adab99beSThomas Huth #define ASCE_REAL_SPACE 0x20 /* real space control */ 549adab99beSThomas Huth #define ASCE_TYPE_MASK 0x0c /* asce table type mask */ 550adab99beSThomas Huth #define ASCE_TYPE_REGION1 0x0c /* region first table type */ 551adab99beSThomas Huth #define ASCE_TYPE_REGION2 0x08 /* region second table type */ 552adab99beSThomas Huth #define ASCE_TYPE_REGION3 0x04 /* region third table type */ 553adab99beSThomas Huth #define ASCE_TYPE_SEGMENT 0x00 /* segment table type */ 554adab99beSThomas Huth #define ASCE_TABLE_LENGTH 0x03 /* region table length */ 555fcf5ef2aSThomas Huth 556adab99beSThomas Huth #define REGION_ENTRY_ORIGIN (~0xfffULL) /* region/segment table origin */ 557adab99beSThomas Huth #define REGION_ENTRY_RO 0x200 /* region/segment protection bit */ 558adab99beSThomas Huth #define REGION_ENTRY_TF 0xc0 /* region/segment table offset */ 559adab99beSThomas Huth #define REGION_ENTRY_INV 0x20 /* invalid region table entry */ 560adab99beSThomas Huth #define REGION_ENTRY_TYPE_MASK 0x0c /* region/segment table type mask */ 561adab99beSThomas Huth #define REGION_ENTRY_TYPE_R1 0x0c /* region first table type */ 562adab99beSThomas Huth #define REGION_ENTRY_TYPE_R2 0x08 /* region second table type */ 563adab99beSThomas Huth #define REGION_ENTRY_TYPE_R3 0x04 /* region third table type */ 564adab99beSThomas Huth #define REGION_ENTRY_LENGTH 0x03 /* region third length */ 565fcf5ef2aSThomas Huth 566adab99beSThomas Huth #define SEGMENT_ENTRY_ORIGIN (~0x7ffULL) /* segment table origin */ 567adab99beSThomas Huth #define SEGMENT_ENTRY_FC 0x400 /* format control */ 568adab99beSThomas Huth #define SEGMENT_ENTRY_RO 0x200 /* page protection bit */ 569adab99beSThomas Huth #define SEGMENT_ENTRY_INV 0x20 /* invalid segment table entry */ 570fcf5ef2aSThomas Huth 5718a4719f5SAurelien Jarno #define VADDR_PX 0xff000 /* page index bits */ 5728a4719f5SAurelien Jarno 573adab99beSThomas Huth #define PAGE_RO 0x200 /* HW read-only bit */ 574adab99beSThomas Huth #define PAGE_INVALID 0x400 /* HW invalid bit */ 575adab99beSThomas Huth #define PAGE_RES0 0x800 /* bit must be zero */ 576fcf5ef2aSThomas Huth 577fcf5ef2aSThomas Huth #define SK_C (0x1 << 1) 578fcf5ef2aSThomas Huth #define SK_R (0x1 << 2) 579fcf5ef2aSThomas Huth #define SK_F (0x1 << 3) 580fcf5ef2aSThomas Huth #define SK_ACC_MASK (0xf << 4) 581fcf5ef2aSThomas Huth 582fcf5ef2aSThomas Huth /* SIGP order codes */ 583fcf5ef2aSThomas Huth #define SIGP_SENSE 0x01 584fcf5ef2aSThomas Huth #define SIGP_EXTERNAL_CALL 0x02 585fcf5ef2aSThomas Huth #define SIGP_EMERGENCY 0x03 586fcf5ef2aSThomas Huth #define SIGP_START 0x04 587fcf5ef2aSThomas Huth #define SIGP_STOP 0x05 588fcf5ef2aSThomas Huth #define SIGP_RESTART 0x06 589fcf5ef2aSThomas Huth #define SIGP_STOP_STORE_STATUS 0x09 590fcf5ef2aSThomas Huth #define SIGP_INITIAL_CPU_RESET 0x0b 591fcf5ef2aSThomas Huth #define SIGP_CPU_RESET 0x0c 592fcf5ef2aSThomas Huth #define SIGP_SET_PREFIX 0x0d 593fcf5ef2aSThomas Huth #define SIGP_STORE_STATUS_ADDR 0x0e 594fcf5ef2aSThomas Huth #define SIGP_SET_ARCH 0x12 595a6880d21SDavid Hildenbrand #define SIGP_COND_EMERGENCY 0x13 596d1b468bcSDavid Hildenbrand #define SIGP_SENSE_RUNNING 0x15 597fcf5ef2aSThomas Huth #define SIGP_STORE_ADTL_STATUS 0x17 598fcf5ef2aSThomas Huth 599fcf5ef2aSThomas Huth /* SIGP condition codes */ 600fcf5ef2aSThomas Huth #define SIGP_CC_ORDER_CODE_ACCEPTED 0 601fcf5ef2aSThomas Huth #define SIGP_CC_STATUS_STORED 1 602fcf5ef2aSThomas Huth #define SIGP_CC_BUSY 2 603fcf5ef2aSThomas Huth #define SIGP_CC_NOT_OPERATIONAL 3 604fcf5ef2aSThomas Huth 605fcf5ef2aSThomas Huth /* SIGP status bits */ 606fcf5ef2aSThomas Huth #define SIGP_STAT_EQUIPMENT_CHECK 0x80000000UL 607d1b468bcSDavid Hildenbrand #define SIGP_STAT_NOT_RUNNING 0x00000400UL 608fcf5ef2aSThomas Huth #define SIGP_STAT_INCORRECT_STATE 0x00000200UL 609fcf5ef2aSThomas Huth #define SIGP_STAT_INVALID_PARAMETER 0x00000100UL 610fcf5ef2aSThomas Huth #define SIGP_STAT_EXT_CALL_PENDING 0x00000080UL 611fcf5ef2aSThomas Huth #define SIGP_STAT_STOPPED 0x00000040UL 612fcf5ef2aSThomas Huth #define SIGP_STAT_OPERATOR_INTERV 0x00000020UL 613fcf5ef2aSThomas Huth #define SIGP_STAT_CHECK_STOP 0x00000010UL 614fcf5ef2aSThomas Huth #define SIGP_STAT_INOPERATIVE 0x00000004UL 615fcf5ef2aSThomas Huth #define SIGP_STAT_INVALID_ORDER 0x00000002UL 616fcf5ef2aSThomas Huth #define SIGP_STAT_RECEIVER_CHECK 0x00000001UL 617fcf5ef2aSThomas Huth 618fcf5ef2aSThomas Huth /* SIGP SET ARCHITECTURE modes */ 619fcf5ef2aSThomas Huth #define SIGP_MODE_ESA_S390 0 620fcf5ef2aSThomas Huth #define SIGP_MODE_Z_ARCH_TRANS_ALL_PSW 1 621fcf5ef2aSThomas Huth #define SIGP_MODE_Z_ARCH_TRANS_CUR_PSW 2 622fcf5ef2aSThomas Huth 623a7c1fadfSAurelien Jarno /* SIGP order code mask corresponding to bit positions 56-63 */ 624a7c1fadfSAurelien Jarno #define SIGP_ORDER_MASK 0x000000ff 625a7c1fadfSAurelien Jarno 626fcf5ef2aSThomas Huth /* machine check interruption code */ 627fcf5ef2aSThomas Huth 628fcf5ef2aSThomas Huth /* subclasses */ 629fcf5ef2aSThomas Huth #define MCIC_SC_SD 0x8000000000000000ULL 630fcf5ef2aSThomas Huth #define MCIC_SC_PD 0x4000000000000000ULL 631fcf5ef2aSThomas Huth #define MCIC_SC_SR 0x2000000000000000ULL 632fcf5ef2aSThomas Huth #define MCIC_SC_CD 0x0800000000000000ULL 633fcf5ef2aSThomas Huth #define MCIC_SC_ED 0x0400000000000000ULL 634fcf5ef2aSThomas Huth #define MCIC_SC_DG 0x0100000000000000ULL 635fcf5ef2aSThomas Huth #define MCIC_SC_W 0x0080000000000000ULL 636fcf5ef2aSThomas Huth #define MCIC_SC_CP 0x0040000000000000ULL 637fcf5ef2aSThomas Huth #define MCIC_SC_SP 0x0020000000000000ULL 638fcf5ef2aSThomas Huth #define MCIC_SC_CK 0x0010000000000000ULL 639fcf5ef2aSThomas Huth 640fcf5ef2aSThomas Huth /* subclass modifiers */ 641fcf5ef2aSThomas Huth #define MCIC_SCM_B 0x0002000000000000ULL 642fcf5ef2aSThomas Huth #define MCIC_SCM_DA 0x0000000020000000ULL 643fcf5ef2aSThomas Huth #define MCIC_SCM_AP 0x0000000000080000ULL 644fcf5ef2aSThomas Huth 645fcf5ef2aSThomas Huth /* storage errors */ 646fcf5ef2aSThomas Huth #define MCIC_SE_SE 0x0000800000000000ULL 647fcf5ef2aSThomas Huth #define MCIC_SE_SC 0x0000400000000000ULL 648fcf5ef2aSThomas Huth #define MCIC_SE_KE 0x0000200000000000ULL 649fcf5ef2aSThomas Huth #define MCIC_SE_DS 0x0000100000000000ULL 650fcf5ef2aSThomas Huth #define MCIC_SE_IE 0x0000000080000000ULL 651fcf5ef2aSThomas Huth 652fcf5ef2aSThomas Huth /* validity bits */ 653fcf5ef2aSThomas Huth #define MCIC_VB_WP 0x0000080000000000ULL 654fcf5ef2aSThomas Huth #define MCIC_VB_MS 0x0000040000000000ULL 655fcf5ef2aSThomas Huth #define MCIC_VB_PM 0x0000020000000000ULL 656fcf5ef2aSThomas Huth #define MCIC_VB_IA 0x0000010000000000ULL 657fcf5ef2aSThomas Huth #define MCIC_VB_FA 0x0000008000000000ULL 658fcf5ef2aSThomas Huth #define MCIC_VB_VR 0x0000004000000000ULL 659fcf5ef2aSThomas Huth #define MCIC_VB_EC 0x0000002000000000ULL 660fcf5ef2aSThomas Huth #define MCIC_VB_FP 0x0000001000000000ULL 661fcf5ef2aSThomas Huth #define MCIC_VB_GR 0x0000000800000000ULL 662fcf5ef2aSThomas Huth #define MCIC_VB_CR 0x0000000400000000ULL 663fcf5ef2aSThomas Huth #define MCIC_VB_ST 0x0000000100000000ULL 664fcf5ef2aSThomas Huth #define MCIC_VB_AR 0x0000000040000000ULL 66562deb62dSFan Zhang #define MCIC_VB_GS 0x0000000008000000ULL 666fcf5ef2aSThomas Huth #define MCIC_VB_PR 0x0000000000200000ULL 667fcf5ef2aSThomas Huth #define MCIC_VB_FC 0x0000000000100000ULL 668fcf5ef2aSThomas Huth #define MCIC_VB_CT 0x0000000000020000ULL 669fcf5ef2aSThomas Huth #define MCIC_VB_CC 0x0000000000010000ULL 670fcf5ef2aSThomas Huth 671b700d75eSDavid Hildenbrand static inline uint64_t s390_build_validity_mcic(void) 672b700d75eSDavid Hildenbrand { 673b700d75eSDavid Hildenbrand uint64_t mcic; 674b700d75eSDavid Hildenbrand 675b700d75eSDavid Hildenbrand /* 676b700d75eSDavid Hildenbrand * Indicate all validity bits (no damage) only. Other bits have to be 677b700d75eSDavid Hildenbrand * added by the caller. (storage errors, subclasses and subclass modifiers) 678b700d75eSDavid Hildenbrand */ 679b700d75eSDavid Hildenbrand mcic = MCIC_VB_WP | MCIC_VB_MS | MCIC_VB_PM | MCIC_VB_IA | MCIC_VB_FP | 680b700d75eSDavid Hildenbrand MCIC_VB_GR | MCIC_VB_CR | MCIC_VB_ST | MCIC_VB_AR | MCIC_VB_PR | 681b700d75eSDavid Hildenbrand MCIC_VB_FC | MCIC_VB_CT | MCIC_VB_CC; 682b700d75eSDavid Hildenbrand if (s390_has_feat(S390_FEAT_VECTOR)) { 683b700d75eSDavid Hildenbrand mcic |= MCIC_VB_VR; 684b700d75eSDavid Hildenbrand } 685b700d75eSDavid Hildenbrand if (s390_has_feat(S390_FEAT_GUARDED_STORAGE)) { 686b700d75eSDavid Hildenbrand mcic |= MCIC_VB_GS; 687b700d75eSDavid Hildenbrand } 688b700d75eSDavid Hildenbrand return mcic; 689b700d75eSDavid Hildenbrand } 690b700d75eSDavid Hildenbrand 691a30fb811SDavid Hildenbrand static inline void s390_do_cpu_full_reset(CPUState *cs, run_on_cpu_data arg) 692a30fb811SDavid Hildenbrand { 693a30fb811SDavid Hildenbrand cpu_reset(cs); 694a30fb811SDavid Hildenbrand } 695a30fb811SDavid Hildenbrand 696a30fb811SDavid Hildenbrand static inline void s390_do_cpu_reset(CPUState *cs, run_on_cpu_data arg) 697a30fb811SDavid Hildenbrand { 698a30fb811SDavid Hildenbrand S390CPUClass *scc = S390_CPU_GET_CLASS(cs); 699a30fb811SDavid Hildenbrand 700a30fb811SDavid Hildenbrand scc->cpu_reset(cs); 701a30fb811SDavid Hildenbrand } 702a30fb811SDavid Hildenbrand 703a30fb811SDavid Hildenbrand static inline void s390_do_cpu_initial_reset(CPUState *cs, run_on_cpu_data arg) 704a30fb811SDavid Hildenbrand { 705a30fb811SDavid Hildenbrand S390CPUClass *scc = S390_CPU_GET_CLASS(cs); 706a30fb811SDavid Hildenbrand 707a30fb811SDavid Hildenbrand scc->initial_cpu_reset(cs); 708a30fb811SDavid Hildenbrand } 709a30fb811SDavid Hildenbrand 710a30fb811SDavid Hildenbrand static inline void s390_do_cpu_load_normal(CPUState *cs, run_on_cpu_data arg) 711a30fb811SDavid Hildenbrand { 712a30fb811SDavid Hildenbrand S390CPUClass *scc = S390_CPU_GET_CLASS(cs); 713a30fb811SDavid Hildenbrand 714a30fb811SDavid Hildenbrand scc->load_normal(cs); 715a30fb811SDavid Hildenbrand } 716a30fb811SDavid Hildenbrand 717c862bddbSDavid Hildenbrand 718c862bddbSDavid Hildenbrand /* cpu.c */ 719c862bddbSDavid Hildenbrand void s390_crypto_reset(void); 720c862bddbSDavid Hildenbrand int s390_set_memory_limit(uint64_t new_limit, uint64_t *hw_limit); 721c862bddbSDavid Hildenbrand void s390_cmma_reset(void); 722c862bddbSDavid Hildenbrand void s390_enable_css_support(S390CPU *cpu); 723c862bddbSDavid Hildenbrand int s390_assign_subch_ioeventfd(EventNotifier *notifier, uint32_t sch_id, 724c862bddbSDavid Hildenbrand int vq, bool assign); 725c862bddbSDavid Hildenbrand #ifndef CONFIG_USER_ONLY 726c862bddbSDavid Hildenbrand unsigned int s390_cpu_set_state(uint8_t cpu_state, S390CPU *cpu); 727c862bddbSDavid Hildenbrand #else 728c862bddbSDavid Hildenbrand static inline unsigned int s390_cpu_set_state(uint8_t cpu_state, S390CPU *cpu) 729c862bddbSDavid Hildenbrand { 730c862bddbSDavid Hildenbrand return 0; 731c862bddbSDavid Hildenbrand } 732c862bddbSDavid Hildenbrand #endif /* CONFIG_USER_ONLY */ 733631b5966SDavid Hildenbrand static inline uint8_t s390_cpu_get_state(S390CPU *cpu) 734631b5966SDavid Hildenbrand { 735631b5966SDavid Hildenbrand return cpu->env.cpu_state; 736631b5966SDavid Hildenbrand } 737c862bddbSDavid Hildenbrand 738c862bddbSDavid Hildenbrand 739c862bddbSDavid Hildenbrand /* cpu_models.c */ 740c862bddbSDavid Hildenbrand void s390_cpu_list(FILE *f, fprintf_function cpu_fprintf); 741c862bddbSDavid Hildenbrand #define cpu_list s390_cpu_list 74235b4df64SDavid Hildenbrand void s390_set_qemu_cpu_model(uint16_t type, uint8_t gen, uint8_t ec_ga, 74335b4df64SDavid Hildenbrand const S390FeatInit feat_init); 74435b4df64SDavid Hildenbrand 745c862bddbSDavid Hildenbrand 746c862bddbSDavid Hildenbrand /* helper.c */ 747b6805e12SIgor Mammedov #define S390_CPU_TYPE_SUFFIX "-" TYPE_S390_CPU 748b6805e12SIgor Mammedov #define S390_CPU_TYPE_NAME(name) (name S390_CPU_TYPE_SUFFIX) 7490dacec87SIgor Mammedov #define CPU_RESOLVING_TYPE TYPE_S390_CPU 750b6805e12SIgor Mammedov 751c862bddbSDavid Hildenbrand /* you can call this signal handler from your SIGBUS and SIGSEGV 752c862bddbSDavid Hildenbrand signal handlers to inform the virtual CPU of exceptions. non zero 753c862bddbSDavid Hildenbrand is returned if the signal was handled by the virtual CPU. */ 754c862bddbSDavid Hildenbrand int cpu_s390x_signal_handler(int host_signum, void *pinfo, void *puc); 755c862bddbSDavid Hildenbrand #define cpu_signal_handler cpu_s390x_signal_handler 756c862bddbSDavid Hildenbrand 757c862bddbSDavid Hildenbrand 758c862bddbSDavid Hildenbrand /* interrupt.c */ 759c862bddbSDavid Hildenbrand void s390_crw_mchk(void); 760c862bddbSDavid Hildenbrand void s390_io_interrupt(uint16_t subchannel_id, uint16_t subchannel_nr, 761c862bddbSDavid Hildenbrand uint32_t io_int_parm, uint32_t io_int_word); 762c862bddbSDavid Hildenbrand /* automatically detect the instruction length */ 763c862bddbSDavid Hildenbrand #define ILEN_AUTO 0xff 7641b98fb99SDavid Hildenbrand #define RA_IGNORED 0 7658d2f850aSDavid Hildenbrand void s390_program_interrupt(CPUS390XState *env, uint32_t code, int ilen, 7668d2f850aSDavid Hildenbrand uintptr_t ra); 767c862bddbSDavid Hildenbrand /* service interrupts are floating therefore we must not pass an cpustate */ 768c862bddbSDavid Hildenbrand void s390_sclp_extint(uint32_t parm); 769c862bddbSDavid Hildenbrand 770c862bddbSDavid Hildenbrand /* mmu_helper.c */ 771c862bddbSDavid Hildenbrand int s390_cpu_virt_mem_rw(S390CPU *cpu, vaddr laddr, uint8_t ar, void *hostbuf, 772c862bddbSDavid Hildenbrand int len, bool is_write); 773c862bddbSDavid Hildenbrand #define s390_cpu_virt_mem_read(cpu, laddr, ar, dest, len) \ 774c862bddbSDavid Hildenbrand s390_cpu_virt_mem_rw(cpu, laddr, ar, dest, len, false) 775c862bddbSDavid Hildenbrand #define s390_cpu_virt_mem_write(cpu, laddr, ar, dest, len) \ 776c862bddbSDavid Hildenbrand s390_cpu_virt_mem_rw(cpu, laddr, ar, dest, len, true) 777b5e85329SDavid Hildenbrand #define s390_cpu_virt_mem_check_read(cpu, laddr, ar, len) \ 778b5e85329SDavid Hildenbrand s390_cpu_virt_mem_rw(cpu, laddr, ar, NULL, len, false) 779c862bddbSDavid Hildenbrand #define s390_cpu_virt_mem_check_write(cpu, laddr, ar, len) \ 780c862bddbSDavid Hildenbrand s390_cpu_virt_mem_rw(cpu, laddr, ar, NULL, len, true) 78198ee9bedSDavid Hildenbrand void s390_cpu_virt_mem_handle_exc(S390CPU *cpu, uintptr_t ra); 782c862bddbSDavid Hildenbrand 783c862bddbSDavid Hildenbrand 78474b4c74dSDavid Hildenbrand /* sigp.c */ 78574b4c74dSDavid Hildenbrand int s390_cpu_restart(S390CPU *cpu); 78674b4c74dSDavid Hildenbrand void s390_init_sigp(void); 78774b4c74dSDavid Hildenbrand 78874b4c74dSDavid Hildenbrand 789c862bddbSDavid Hildenbrand /* outside of target/s390x/ */ 790c862bddbSDavid Hildenbrand S390CPU *s390_cpu_addr2state(uint16_t cpu_addr); 791c862bddbSDavid Hildenbrand 792fcf5ef2aSThomas Huth #endif 793