xref: /openbmc/qemu/target/s390x/cpu.h (revision 69242e7e7ea55f2a3f4fa50e367cad849c9cdc36)
1fcf5ef2aSThomas Huth /*
2fcf5ef2aSThomas Huth  * S/390 virtual CPU header
3fcf5ef2aSThomas Huth  *
43fd0e85fSDavid Hildenbrand  * For details on the s390x architecture and used definitions (e.g.,
53fd0e85fSDavid Hildenbrand  * PSW, PER and DAT (Dynamic Address Translation)), please refer to
63fd0e85fSDavid Hildenbrand  * the "z/Architecture Principles of Operations" - a.k.a. PoP.
73fd0e85fSDavid Hildenbrand  *
8fcf5ef2aSThomas Huth  *  Copyright (c) 2009 Ulrich Hecht
927e84d4eSChristian Borntraeger  *  Copyright IBM Corp. 2012, 2018
10fcf5ef2aSThomas Huth  *
1144699e1cSThomas Huth  * This program is free software; you can redistribute it and/or modify
1244699e1cSThomas Huth  * it under the terms of the GNU General Public License as published by
1344699e1cSThomas Huth  * the Free Software Foundation; either version 2 of the License, or
1444699e1cSThomas Huth  * (at your option) any later version.
15fcf5ef2aSThomas Huth  *
1644699e1cSThomas Huth  * This program is distributed in the hope that it will be useful,
17fcf5ef2aSThomas Huth  * but WITHOUT ANY WARRANTY; without even the implied warranty of
18fcf5ef2aSThomas Huth  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
1944699e1cSThomas Huth  * General Public License for more details.
20fcf5ef2aSThomas Huth  *
2144699e1cSThomas Huth  * You should have received a copy of the GNU General Public License
2244699e1cSThomas Huth  * along with this program; if not, see <http://www.gnu.org/licenses/>.
23fcf5ef2aSThomas Huth  */
24fcf5ef2aSThomas Huth 
25fcf5ef2aSThomas Huth #ifndef S390X_CPU_H
26fcf5ef2aSThomas Huth #define S390X_CPU_H
27fcf5ef2aSThomas Huth 
28fcf5ef2aSThomas Huth #include "cpu-qom.h"
29ef2974ccSDavid Hildenbrand #include "cpu_models.h"
3074433bf0SRichard Henderson #include "exec/cpu-defs.h"
31*69242e7eSMarc-André Lureau #include "qemu/cpu-float.h"
32fcf5ef2aSThomas Huth 
33fcf5ef2aSThomas Huth #define ELF_MACHINE_UNAME "S390X"
34fcf5ef2aSThomas Huth 
35843caef2SAlex Bennée /* The z/Architecture has a strong memory model with some store-after-load re-ordering */
36843caef2SAlex Bennée #define TCG_GUEST_DEFAULT_MO      (TCG_MO_ALL & ~TCG_MO_ST_LD)
37843caef2SAlex Bennée 
38c87ff4d1SRichard Henderson #define TARGET_INSN_START_EXTRA_WORDS 2
39fcf5ef2aSThomas Huth 
40fcf5ef2aSThomas Huth #define MMU_USER_IDX 0
41fcf5ef2aSThomas Huth 
42f42dc44aSDavid Hildenbrand #define S390_MAX_CPUS 248
43f42dc44aSDavid Hildenbrand 
44d4c603d7SGerd Hoffmann #ifndef CONFIG_KVM
45d4c603d7SGerd Hoffmann #define S390_ADAPTER_SUPPRESSIBLE 0x01
46d4c603d7SGerd Hoffmann #else
47d4c603d7SGerd Hoffmann #define S390_ADAPTER_SUPPRESSIBLE KVM_S390_ADAPTER_SUPPRESSIBLE
48d4c603d7SGerd Hoffmann #endif
49d4c603d7SGerd Hoffmann 
50fcf5ef2aSThomas Huth typedef struct PSW {
51fcf5ef2aSThomas Huth     uint64_t mask;
52fcf5ef2aSThomas Huth     uint64_t addr;
53fcf5ef2aSThomas Huth } PSW;
54fcf5ef2aSThomas Huth 
551ea4a06aSPhilippe Mathieu-Daudé struct CPUArchState {
56fcf5ef2aSThomas Huth     uint64_t regs[16];     /* GP registers */
57fcf5ef2aSThomas Huth     /*
58fcf5ef2aSThomas Huth      * The floating point registers are part of the vector registers.
59fcf5ef2aSThomas Huth      * vregs[0][0] -> vregs[15][0] are 16 floating point registers
60fcf5ef2aSThomas Huth      */
614f83d7d2SDavid Hildenbrand     uint64_t vregs[32][2] QEMU_ALIGNED(16);  /* vector registers */
62fcf5ef2aSThomas Huth     uint32_t aregs[16];    /* access registers */
6362deb62dSFan Zhang     uint64_t gscb[4];      /* guarded storage control */
6427e84d4eSChristian Borntraeger     uint64_t etoken;       /* etoken */
6527e84d4eSChristian Borntraeger     uint64_t etoken_extension; /* etoken extension */
66cb4f4bc3SChristian Borntraeger 
67c35aff18SCollin Walling     uint64_t diag318_info;
68c35aff18SCollin Walling 
69cb4f4bc3SChristian Borntraeger     /* Fields up to this point are not cleared by initial CPU reset */
70cb4f4bc3SChristian Borntraeger     struct {} start_initial_reset_fields;
71fcf5ef2aSThomas Huth 
72fcf5ef2aSThomas Huth     uint32_t fpc;          /* floating-point control register */
73fcf5ef2aSThomas Huth     uint32_t cc_op;
74b073c875SChristian Borntraeger     bool bpbc;             /* branch prediction blocking */
75fcf5ef2aSThomas Huth 
76fcf5ef2aSThomas Huth     float_status fpu_status; /* passed to softfloat lib */
77fcf5ef2aSThomas Huth 
78fcf5ef2aSThomas Huth     /* The low part of a 128-bit return, or remainder of a divide.  */
79fcf5ef2aSThomas Huth     uint64_t retxl;
80fcf5ef2aSThomas Huth 
81fcf5ef2aSThomas Huth     PSW psw;
82fcf5ef2aSThomas Huth 
834ada99adSChristian Borntraeger     S390CrashReason crash_reason;
844ada99adSChristian Borntraeger 
85fcf5ef2aSThomas Huth     uint64_t cc_src;
86fcf5ef2aSThomas Huth     uint64_t cc_dst;
87fcf5ef2aSThomas Huth     uint64_t cc_vr;
88fcf5ef2aSThomas Huth 
89303c681aSRichard Henderson     uint64_t ex_value;
90303c681aSRichard Henderson 
91fcf5ef2aSThomas Huth     uint64_t __excp_addr;
92fcf5ef2aSThomas Huth     uint64_t psa;
93fcf5ef2aSThomas Huth 
94fcf5ef2aSThomas Huth     uint32_t int_pgm_code;
95fcf5ef2aSThomas Huth     uint32_t int_pgm_ilen;
96fcf5ef2aSThomas Huth 
97fcf5ef2aSThomas Huth     uint32_t int_svc_code;
98fcf5ef2aSThomas Huth     uint32_t int_svc_ilen;
99fcf5ef2aSThomas Huth 
100fcf5ef2aSThomas Huth     uint64_t per_address;
101fcf5ef2aSThomas Huth     uint16_t per_perc_atmid;
102fcf5ef2aSThomas Huth 
103fcf5ef2aSThomas Huth     uint64_t cregs[16]; /* control registers */
104fcf5ef2aSThomas Huth 
105fcf5ef2aSThomas Huth     uint64_t ckc;
106fcf5ef2aSThomas Huth     uint64_t cputm;
107fcf5ef2aSThomas Huth     uint32_t todpr;
108fcf5ef2aSThomas Huth 
109fcf5ef2aSThomas Huth     uint64_t pfault_token;
110fcf5ef2aSThomas Huth     uint64_t pfault_compare;
111fcf5ef2aSThomas Huth     uint64_t pfault_select;
112fcf5ef2aSThomas Huth 
113fcf5ef2aSThomas Huth     uint64_t gbea;
114fcf5ef2aSThomas Huth     uint64_t pp;
115fcf5ef2aSThomas Huth 
116e893baeeSJanosch Frank     /* Fields up to this point are not cleared by normal CPU reset */
117e893baeeSJanosch Frank     struct {} start_normal_reset_fields;
118e893baeeSJanosch Frank     uint8_t riccb[64];     /* runtime instrumentation control */
119e893baeeSJanosch Frank 
120bcf88d56SCornelia Huck     int pending_int;
121bcf88d56SCornelia Huck     uint16_t external_call_addr;
122bcf88d56SCornelia Huck     DECLARE_BITMAP(emergency_signals, S390_MAX_CPUS);
123bcf88d56SCornelia Huck 
124e56552cfSRichard Henderson #if !defined(CONFIG_USER_ONLY)
125e56552cfSRichard Henderson     uint64_t tlb_fill_tec;   /* translation exception code during tlb_fill */
126e56552cfSRichard Henderson     int tlb_fill_exc;        /* exception number seen during tlb_fill */
127e56552cfSRichard Henderson #endif
128e56552cfSRichard Henderson 
1291f5c00cfSAlex Bennée     /* Fields up to this point are cleared by a CPU reset */
1301f5c00cfSAlex Bennée     struct {} end_reset_fields;
131fcf5ef2aSThomas Huth 
1321e70ba24SDavid Hildenbrand #if !defined(CONFIG_USER_ONLY)
133ca5c1457SDavid Hildenbrand     uint32_t core_id; /* PoP "CPU address", same as cpu_index */
134076d4d39SDavid Hildenbrand     uint64_t cpuid;
1351e70ba24SDavid Hildenbrand #endif
136fcf5ef2aSThomas Huth 
137fcf5ef2aSThomas Huth     QEMUTimer *tod_timer;
138fcf5ef2aSThomas Huth 
139fcf5ef2aSThomas Huth     QEMUTimer *cpu_timer;
140fcf5ef2aSThomas Huth 
141fcf5ef2aSThomas Huth     /*
142fcf5ef2aSThomas Huth      * The cpu state represents the logical state of a cpu. In contrast to other
143fcf5ef2aSThomas Huth      * architectures, there is a difference between a halt and a stop on s390.
144fcf5ef2aSThomas Huth      * If all cpus are either stopped (including check stop) or in the disabled
145fcf5ef2aSThomas Huth      * wait state, the vm can be shut down.
1469d0306dfSViktor Mihajlovski      * The acceptable cpu_state values are defined in the CpuInfoS390State
1479d0306dfSViktor Mihajlovski      * enum.
148fcf5ef2aSThomas Huth      */
149fcf5ef2aSThomas Huth     uint8_t cpu_state;
150fcf5ef2aSThomas Huth 
151fcf5ef2aSThomas Huth     /* currently processed sigp order */
152fcf5ef2aSThomas Huth     uint8_t sigp_order;
153fcf5ef2aSThomas Huth 
154ef2974ccSDavid Hildenbrand };
155fcf5ef2aSThomas Huth 
1564f83d7d2SDavid Hildenbrand static inline uint64_t *get_freg(CPUS390XState *cs, int nr)
157fcf5ef2aSThomas Huth {
158fcf5ef2aSThomas Huth     return &cs->vregs[nr][0];
159fcf5ef2aSThomas Huth }
160fcf5ef2aSThomas Huth 
161fcf5ef2aSThomas Huth /**
162fcf5ef2aSThomas Huth  * S390CPU:
163fcf5ef2aSThomas Huth  * @env: #CPUS390XState.
164fcf5ef2aSThomas Huth  *
165fcf5ef2aSThomas Huth  * An S/390 CPU.
166fcf5ef2aSThomas Huth  */
167b36e239eSPhilippe Mathieu-Daudé struct ArchCPU {
168fcf5ef2aSThomas Huth     /*< private >*/
169fcf5ef2aSThomas Huth     CPUState parent_obj;
170fcf5ef2aSThomas Huth     /*< public >*/
171fcf5ef2aSThomas Huth 
1725b146dc7SRichard Henderson     CPUNegativeOffsetState neg;
173fcf5ef2aSThomas Huth     CPUS390XState env;
174fcf5ef2aSThomas Huth     S390CPUModel *model;
175fcf5ef2aSThomas Huth     /* needed for live migration */
176fcf5ef2aSThomas Huth     void *irqstate;
177fcf5ef2aSThomas Huth     uint32_t irqstate_saved_size;
178fcf5ef2aSThomas Huth };
179fcf5ef2aSThomas Huth 
180fcf5ef2aSThomas Huth 
181fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY
1828a9358ccSMarkus Armbruster extern const VMStateDescription vmstate_s390_cpu;
183fcf5ef2aSThomas Huth #endif
184fcf5ef2aSThomas Huth 
185fcf5ef2aSThomas Huth /* distinguish between 24 bit and 31 bit addressing */
186fcf5ef2aSThomas Huth #define HIGH_ORDER_BIT 0x80000000
187fcf5ef2aSThomas Huth 
188fcf5ef2aSThomas Huth /* Interrupt Codes */
189fcf5ef2aSThomas Huth /* Program Interrupts */
190fcf5ef2aSThomas Huth #define PGM_OPERATION                   0x0001
191fcf5ef2aSThomas Huth #define PGM_PRIVILEGED                  0x0002
192fcf5ef2aSThomas Huth #define PGM_EXECUTE                     0x0003
193fcf5ef2aSThomas Huth #define PGM_PROTECTION                  0x0004
194fcf5ef2aSThomas Huth #define PGM_ADDRESSING                  0x0005
195fcf5ef2aSThomas Huth #define PGM_SPECIFICATION               0x0006
196fcf5ef2aSThomas Huth #define PGM_DATA                        0x0007
197fcf5ef2aSThomas Huth #define PGM_FIXPT_OVERFLOW              0x0008
198fcf5ef2aSThomas Huth #define PGM_FIXPT_DIVIDE                0x0009
199fcf5ef2aSThomas Huth #define PGM_DEC_OVERFLOW                0x000a
200fcf5ef2aSThomas Huth #define PGM_DEC_DIVIDE                  0x000b
201fcf5ef2aSThomas Huth #define PGM_HFP_EXP_OVERFLOW            0x000c
202fcf5ef2aSThomas Huth #define PGM_HFP_EXP_UNDERFLOW           0x000d
203fcf5ef2aSThomas Huth #define PGM_HFP_SIGNIFICANCE            0x000e
204fcf5ef2aSThomas Huth #define PGM_HFP_DIVIDE                  0x000f
205fcf5ef2aSThomas Huth #define PGM_SEGMENT_TRANS               0x0010
206fcf5ef2aSThomas Huth #define PGM_PAGE_TRANS                  0x0011
207fcf5ef2aSThomas Huth #define PGM_TRANS_SPEC                  0x0012
208fcf5ef2aSThomas Huth #define PGM_SPECIAL_OP                  0x0013
209fcf5ef2aSThomas Huth #define PGM_OPERAND                     0x0015
210fcf5ef2aSThomas Huth #define PGM_TRACE_TABLE                 0x0016
2119be6fa99SDavid Hildenbrand #define PGM_VECTOR_PROCESSING           0x001b
212fcf5ef2aSThomas Huth #define PGM_SPACE_SWITCH                0x001c
213fcf5ef2aSThomas Huth #define PGM_HFP_SQRT                    0x001d
214fcf5ef2aSThomas Huth #define PGM_PC_TRANS_SPEC               0x001f
215fcf5ef2aSThomas Huth #define PGM_AFX_TRANS                   0x0020
216fcf5ef2aSThomas Huth #define PGM_ASX_TRANS                   0x0021
217fcf5ef2aSThomas Huth #define PGM_LX_TRANS                    0x0022
218fcf5ef2aSThomas Huth #define PGM_EX_TRANS                    0x0023
219fcf5ef2aSThomas Huth #define PGM_PRIM_AUTH                   0x0024
220fcf5ef2aSThomas Huth #define PGM_SEC_AUTH                    0x0025
221fcf5ef2aSThomas Huth #define PGM_ALET_SPEC                   0x0028
222fcf5ef2aSThomas Huth #define PGM_ALEN_SPEC                   0x0029
223fcf5ef2aSThomas Huth #define PGM_ALE_SEQ                     0x002a
224fcf5ef2aSThomas Huth #define PGM_ASTE_VALID                  0x002b
225fcf5ef2aSThomas Huth #define PGM_ASTE_SEQ                    0x002c
226fcf5ef2aSThomas Huth #define PGM_EXT_AUTH                    0x002d
227fcf5ef2aSThomas Huth #define PGM_STACK_FULL                  0x0030
228fcf5ef2aSThomas Huth #define PGM_STACK_EMPTY                 0x0031
229fcf5ef2aSThomas Huth #define PGM_STACK_SPEC                  0x0032
230fcf5ef2aSThomas Huth #define PGM_STACK_TYPE                  0x0033
231fcf5ef2aSThomas Huth #define PGM_STACK_OP                    0x0034
232fcf5ef2aSThomas Huth #define PGM_ASCE_TYPE                   0x0038
233fcf5ef2aSThomas Huth #define PGM_REG_FIRST_TRANS             0x0039
234fcf5ef2aSThomas Huth #define PGM_REG_SEC_TRANS               0x003a
235fcf5ef2aSThomas Huth #define PGM_REG_THIRD_TRANS             0x003b
236fcf5ef2aSThomas Huth #define PGM_MONITOR                     0x0040
237fcf5ef2aSThomas Huth #define PGM_PER                         0x0080
238fcf5ef2aSThomas Huth #define PGM_CRYPTO                      0x0119
239fcf5ef2aSThomas Huth 
240fcf5ef2aSThomas Huth /* External Interrupts */
241fcf5ef2aSThomas Huth #define EXT_INTERRUPT_KEY               0x0040
242fcf5ef2aSThomas Huth #define EXT_CLOCK_COMP                  0x1004
243fcf5ef2aSThomas Huth #define EXT_CPU_TIMER                   0x1005
244fcf5ef2aSThomas Huth #define EXT_MALFUNCTION                 0x1200
245fcf5ef2aSThomas Huth #define EXT_EMERGENCY                   0x1201
246fcf5ef2aSThomas Huth #define EXT_EXTERNAL_CALL               0x1202
247fcf5ef2aSThomas Huth #define EXT_ETR                         0x1406
248fcf5ef2aSThomas Huth #define EXT_SERVICE                     0x2401
249fcf5ef2aSThomas Huth #define EXT_VIRTIO                      0x2603
250fcf5ef2aSThomas Huth 
251fcf5ef2aSThomas Huth /* PSW defines */
252fcf5ef2aSThomas Huth #undef PSW_MASK_PER
25313054739SDavid Hildenbrand #undef PSW_MASK_UNUSED_2
254b971a2fdSDavid Hildenbrand #undef PSW_MASK_UNUSED_3
255fcf5ef2aSThomas Huth #undef PSW_MASK_DAT
256fcf5ef2aSThomas Huth #undef PSW_MASK_IO
257fcf5ef2aSThomas Huth #undef PSW_MASK_EXT
258fcf5ef2aSThomas Huth #undef PSW_MASK_KEY
259fcf5ef2aSThomas Huth #undef PSW_SHIFT_KEY
260fcf5ef2aSThomas Huth #undef PSW_MASK_MCHECK
261fcf5ef2aSThomas Huth #undef PSW_MASK_WAIT
262fcf5ef2aSThomas Huth #undef PSW_MASK_PSTATE
263fcf5ef2aSThomas Huth #undef PSW_MASK_ASC
2643e7e5e0bSDavid Hildenbrand #undef PSW_SHIFT_ASC
265fcf5ef2aSThomas Huth #undef PSW_MASK_CC
266fcf5ef2aSThomas Huth #undef PSW_MASK_PM
267e893baeeSJanosch Frank #undef PSW_MASK_RI
2686b257354SDavid Hildenbrand #undef PSW_SHIFT_MASK_PM
269fcf5ef2aSThomas Huth #undef PSW_MASK_64
270fcf5ef2aSThomas Huth #undef PSW_MASK_32
271fcf5ef2aSThomas Huth #undef PSW_MASK_ESA_ADDR
272fcf5ef2aSThomas Huth 
273fcf5ef2aSThomas Huth #define PSW_MASK_PER            0x4000000000000000ULL
27413054739SDavid Hildenbrand #define PSW_MASK_UNUSED_2       0x2000000000000000ULL
275b971a2fdSDavid Hildenbrand #define PSW_MASK_UNUSED_3       0x1000000000000000ULL
276fcf5ef2aSThomas Huth #define PSW_MASK_DAT            0x0400000000000000ULL
277fcf5ef2aSThomas Huth #define PSW_MASK_IO             0x0200000000000000ULL
278fcf5ef2aSThomas Huth #define PSW_MASK_EXT            0x0100000000000000ULL
279fcf5ef2aSThomas Huth #define PSW_MASK_KEY            0x00F0000000000000ULL
280c8bd9537SDavid Hildenbrand #define PSW_SHIFT_KEY           52
281104130cbSJanosch Frank #define PSW_MASK_SHORTPSW       0x0008000000000000ULL
282fcf5ef2aSThomas Huth #define PSW_MASK_MCHECK         0x0004000000000000ULL
283fcf5ef2aSThomas Huth #define PSW_MASK_WAIT           0x0002000000000000ULL
284fcf5ef2aSThomas Huth #define PSW_MASK_PSTATE         0x0001000000000000ULL
285fcf5ef2aSThomas Huth #define PSW_MASK_ASC            0x0000C00000000000ULL
2863e7e5e0bSDavid Hildenbrand #define PSW_SHIFT_ASC           46
287fcf5ef2aSThomas Huth #define PSW_MASK_CC             0x0000300000000000ULL
288fcf5ef2aSThomas Huth #define PSW_MASK_PM             0x00000F0000000000ULL
2896b257354SDavid Hildenbrand #define PSW_SHIFT_MASK_PM       40
290e893baeeSJanosch Frank #define PSW_MASK_RI             0x0000008000000000ULL
291fcf5ef2aSThomas Huth #define PSW_MASK_64             0x0000000100000000ULL
292fcf5ef2aSThomas Huth #define PSW_MASK_32             0x0000000080000000ULL
293b6c2dbd7SJanosch Frank #define PSW_MASK_SHORT_ADDR     0x000000007fffffffULL
294b6c2dbd7SJanosch Frank #define PSW_MASK_SHORT_CTRL     0xffffffff80000000ULL
295fcf5ef2aSThomas Huth 
296fcf5ef2aSThomas Huth #undef PSW_ASC_PRIMARY
297fcf5ef2aSThomas Huth #undef PSW_ASC_ACCREG
298fcf5ef2aSThomas Huth #undef PSW_ASC_SECONDARY
299fcf5ef2aSThomas Huth #undef PSW_ASC_HOME
300fcf5ef2aSThomas Huth 
301fcf5ef2aSThomas Huth #define PSW_ASC_PRIMARY         0x0000000000000000ULL
302fcf5ef2aSThomas Huth #define PSW_ASC_ACCREG          0x0000400000000000ULL
303fcf5ef2aSThomas Huth #define PSW_ASC_SECONDARY       0x0000800000000000ULL
304fcf5ef2aSThomas Huth #define PSW_ASC_HOME            0x0000C00000000000ULL
305fcf5ef2aSThomas Huth 
3063e7e5e0bSDavid Hildenbrand /* the address space values shifted */
3073e7e5e0bSDavid Hildenbrand #define AS_PRIMARY              0
3083e7e5e0bSDavid Hildenbrand #define AS_ACCREG               1
3093e7e5e0bSDavid Hildenbrand #define AS_SECONDARY            2
3103e7e5e0bSDavid Hildenbrand #define AS_HOME                 3
3113e7e5e0bSDavid Hildenbrand 
312fcf5ef2aSThomas Huth /* tb flags */
313fcf5ef2aSThomas Huth 
314159fed45SRichard Henderson #define FLAG_MASK_PSW_SHIFT     31
315159fed45SRichard Henderson #define FLAG_MASK_PER           (PSW_MASK_PER    >> FLAG_MASK_PSW_SHIFT)
316f26852aaSDavid Hildenbrand #define FLAG_MASK_DAT           (PSW_MASK_DAT    >> FLAG_MASK_PSW_SHIFT)
317159fed45SRichard Henderson #define FLAG_MASK_PSTATE        (PSW_MASK_PSTATE >> FLAG_MASK_PSW_SHIFT)
318159fed45SRichard Henderson #define FLAG_MASK_ASC           (PSW_MASK_ASC    >> FLAG_MASK_PSW_SHIFT)
319159fed45SRichard Henderson #define FLAG_MASK_64            (PSW_MASK_64     >> FLAG_MASK_PSW_SHIFT)
320159fed45SRichard Henderson #define FLAG_MASK_32            (PSW_MASK_32     >> FLAG_MASK_PSW_SHIFT)
321f26852aaSDavid Hildenbrand #define FLAG_MASK_PSW           (FLAG_MASK_PER | FLAG_MASK_DAT | FLAG_MASK_PSTATE \
322159fed45SRichard Henderson                                 | FLAG_MASK_ASC | FLAG_MASK_64 | FLAG_MASK_32)
323fcf5ef2aSThomas Huth 
32413054739SDavid Hildenbrand /* we'll use some unused PSW positions to store CR flags in tb flags */
32513054739SDavid Hildenbrand #define FLAG_MASK_AFP           (PSW_MASK_UNUSED_2 >> FLAG_MASK_PSW_SHIFT)
326b971a2fdSDavid Hildenbrand #define FLAG_MASK_VECTOR        (PSW_MASK_UNUSED_3 >> FLAG_MASK_PSW_SHIFT)
32713054739SDavid Hildenbrand 
328fcf5ef2aSThomas Huth /* Control register 0 bits */
329fcf5ef2aSThomas Huth #define CR0_LOWPROT             0x0000000010000000ULL
3303e7e5e0bSDavid Hildenbrand #define CR0_SECONDARY           0x0000000004000000ULL
331fcf5ef2aSThomas Huth #define CR0_EDAT                0x0000000000800000ULL
332bbf6ea3bSDavid Hildenbrand #define CR0_AFP                 0x0000000000040000ULL
333b971a2fdSDavid Hildenbrand #define CR0_VECTOR              0x0000000000020000ULL
3343a06f981SDavid Hildenbrand #define CR0_IEP                 0x0000000000100000ULL
3359dec2388SDavid Hildenbrand #define CR0_EMERGENCY_SIGNAL_SC 0x0000000000004000ULL
3369dec2388SDavid Hildenbrand #define CR0_EXTERNAL_CALL_SC    0x0000000000002000ULL
3379dec2388SDavid Hildenbrand #define CR0_CKC_SC              0x0000000000000800ULL
3389dec2388SDavid Hildenbrand #define CR0_CPU_TIMER_SC        0x0000000000000400ULL
3399dec2388SDavid Hildenbrand #define CR0_SERVICE_SC          0x0000000000000200ULL
340fcf5ef2aSThomas Huth 
341b700d75eSDavid Hildenbrand /* Control register 14 bits */
342b700d75eSDavid Hildenbrand #define CR14_CHANNEL_REPORT_SC  0x0000000010000000ULL
343b700d75eSDavid Hildenbrand 
344fcf5ef2aSThomas Huth /* MMU */
345fcf5ef2aSThomas Huth #define MMU_PRIMARY_IDX         0
346fcf5ef2aSThomas Huth #define MMU_SECONDARY_IDX       1
347fcf5ef2aSThomas Huth #define MMU_HOME_IDX            2
348fb66944dSDavid Hildenbrand #define MMU_REAL_IDX            3
349fcf5ef2aSThomas Huth 
350fcf5ef2aSThomas Huth static inline int cpu_mmu_index(CPUS390XState *env, bool ifetch)
351fcf5ef2aSThomas Huth {
352817791e8SDavid Hildenbrand #ifdef CONFIG_USER_ONLY
353817791e8SDavid Hildenbrand     return MMU_USER_IDX;
354817791e8SDavid Hildenbrand #else
355f26852aaSDavid Hildenbrand     if (!(env->psw.mask & PSW_MASK_DAT)) {
356f26852aaSDavid Hildenbrand         return MMU_REAL_IDX;
357f26852aaSDavid Hildenbrand     }
358f26852aaSDavid Hildenbrand 
3593096ffd3SDavid Hildenbrand     if (ifetch) {
3603096ffd3SDavid Hildenbrand         if ((env->psw.mask & PSW_MASK_ASC) == PSW_ASC_HOME) {
3613096ffd3SDavid Hildenbrand             return MMU_HOME_IDX;
3623096ffd3SDavid Hildenbrand         }
3633096ffd3SDavid Hildenbrand         return MMU_PRIMARY_IDX;
3643096ffd3SDavid Hildenbrand     }
3653096ffd3SDavid Hildenbrand 
366fcf5ef2aSThomas Huth     switch (env->psw.mask & PSW_MASK_ASC) {
367fcf5ef2aSThomas Huth     case PSW_ASC_PRIMARY:
368fcf5ef2aSThomas Huth         return MMU_PRIMARY_IDX;
369fcf5ef2aSThomas Huth     case PSW_ASC_SECONDARY:
370fcf5ef2aSThomas Huth         return MMU_SECONDARY_IDX;
371fcf5ef2aSThomas Huth     case PSW_ASC_HOME:
372fcf5ef2aSThomas Huth         return MMU_HOME_IDX;
373fcf5ef2aSThomas Huth     case PSW_ASC_ACCREG:
374fcf5ef2aSThomas Huth         /* Fallthrough: access register mode is not yet supported */
375fcf5ef2aSThomas Huth     default:
376fcf5ef2aSThomas Huth         abort();
377fcf5ef2aSThomas Huth     }
378817791e8SDavid Hildenbrand #endif
379fcf5ef2aSThomas Huth }
380fcf5ef2aSThomas Huth 
381fcf5ef2aSThomas Huth static inline void cpu_get_tb_cpu_state(CPUS390XState* env, target_ulong *pc,
382fcf5ef2aSThomas Huth                                         target_ulong *cs_base, uint32_t *flags)
383fcf5ef2aSThomas Huth {
384fcf5ef2aSThomas Huth     *pc = env->psw.addr;
385303c681aSRichard Henderson     *cs_base = env->ex_value;
386159fed45SRichard Henderson     *flags = (env->psw.mask >> FLAG_MASK_PSW_SHIFT) & FLAG_MASK_PSW;
38713054739SDavid Hildenbrand     if (env->cregs[0] & CR0_AFP) {
38813054739SDavid Hildenbrand         *flags |= FLAG_MASK_AFP;
38913054739SDavid Hildenbrand     }
390b971a2fdSDavid Hildenbrand     if (env->cregs[0] & CR0_VECTOR) {
391b971a2fdSDavid Hildenbrand         *flags |= FLAG_MASK_VECTOR;
392b971a2fdSDavid Hildenbrand     }
393fcf5ef2aSThomas Huth }
394fcf5ef2aSThomas Huth 
395fcf5ef2aSThomas Huth /* PER bits from control register 9 */
396fcf5ef2aSThomas Huth #define PER_CR9_EVENT_BRANCH           0x80000000
397fcf5ef2aSThomas Huth #define PER_CR9_EVENT_IFETCH           0x40000000
398fcf5ef2aSThomas Huth #define PER_CR9_EVENT_STORE            0x20000000
399fcf5ef2aSThomas Huth #define PER_CR9_EVENT_STORE_REAL       0x08000000
400fcf5ef2aSThomas Huth #define PER_CR9_EVENT_NULLIFICATION    0x01000000
401fcf5ef2aSThomas Huth #define PER_CR9_CONTROL_BRANCH_ADDRESS 0x00800000
402fcf5ef2aSThomas Huth #define PER_CR9_CONTROL_ALTERATION     0x00200000
403fcf5ef2aSThomas Huth 
404fcf5ef2aSThomas Huth /* PER bits from the PER CODE/ATMID/AI in lowcore */
405fcf5ef2aSThomas Huth #define PER_CODE_EVENT_BRANCH          0x8000
406fcf5ef2aSThomas Huth #define PER_CODE_EVENT_IFETCH          0x4000
407fcf5ef2aSThomas Huth #define PER_CODE_EVENT_STORE           0x2000
408fcf5ef2aSThomas Huth #define PER_CODE_EVENT_STORE_REAL      0x0800
409fcf5ef2aSThomas Huth #define PER_CODE_EVENT_NULLIFICATION   0x0100
410fcf5ef2aSThomas Huth 
411fcf5ef2aSThomas Huth #define EXCP_EXT 1 /* external interrupt */
412fcf5ef2aSThomas Huth #define EXCP_SVC 2 /* supervisor call (syscall) */
413fcf5ef2aSThomas Huth #define EXCP_PGM 3 /* program interruption */
414b1ab5f60SDavid Hildenbrand #define EXCP_RESTART 4 /* restart interrupt */
415b1ab5f60SDavid Hildenbrand #define EXCP_STOP 5 /* stop interrupt */
416fcf5ef2aSThomas Huth #define EXCP_IO  7 /* I/O interrupt */
417fcf5ef2aSThomas Huth #define EXCP_MCHK 8 /* machine check */
418fcf5ef2aSThomas Huth 
4196482b0ffSDavid Hildenbrand #define INTERRUPT_EXT_CPU_TIMER          (1 << 3)
4206482b0ffSDavid Hildenbrand #define INTERRUPT_EXT_CLOCK_COMPARATOR   (1 << 4)
42114ca122eSDavid Hildenbrand #define INTERRUPT_EXTERNAL_CALL          (1 << 5)
42214ca122eSDavid Hildenbrand #define INTERRUPT_EMERGENCY_SIGNAL       (1 << 6)
423b1ab5f60SDavid Hildenbrand #define INTERRUPT_RESTART                (1 << 7)
424b1ab5f60SDavid Hildenbrand #define INTERRUPT_STOP                   (1 << 8)
425fcf5ef2aSThomas Huth 
426fcf5ef2aSThomas Huth /* Program Status Word.  */
427fcf5ef2aSThomas Huth #define S390_PSWM_REGNUM 0
428fcf5ef2aSThomas Huth #define S390_PSWA_REGNUM 1
429fcf5ef2aSThomas Huth /* General Purpose Registers.  */
430fcf5ef2aSThomas Huth #define S390_R0_REGNUM 2
431fcf5ef2aSThomas Huth #define S390_R1_REGNUM 3
432fcf5ef2aSThomas Huth #define S390_R2_REGNUM 4
433fcf5ef2aSThomas Huth #define S390_R3_REGNUM 5
434fcf5ef2aSThomas Huth #define S390_R4_REGNUM 6
435fcf5ef2aSThomas Huth #define S390_R5_REGNUM 7
436fcf5ef2aSThomas Huth #define S390_R6_REGNUM 8
437fcf5ef2aSThomas Huth #define S390_R7_REGNUM 9
438fcf5ef2aSThomas Huth #define S390_R8_REGNUM 10
439fcf5ef2aSThomas Huth #define S390_R9_REGNUM 11
440fcf5ef2aSThomas Huth #define S390_R10_REGNUM 12
441fcf5ef2aSThomas Huth #define S390_R11_REGNUM 13
442fcf5ef2aSThomas Huth #define S390_R12_REGNUM 14
443fcf5ef2aSThomas Huth #define S390_R13_REGNUM 15
444fcf5ef2aSThomas Huth #define S390_R14_REGNUM 16
445fcf5ef2aSThomas Huth #define S390_R15_REGNUM 17
446fcf5ef2aSThomas Huth /* Total Core Registers. */
447fcf5ef2aSThomas Huth #define S390_NUM_CORE_REGS 18
448fcf5ef2aSThomas Huth 
449fcf5ef2aSThomas Huth static inline void setcc(S390CPU *cpu, uint64_t cc)
450fcf5ef2aSThomas Huth {
451fcf5ef2aSThomas Huth     CPUS390XState *env = &cpu->env;
452fcf5ef2aSThomas Huth 
453fcf5ef2aSThomas Huth     env->psw.mask &= ~(3ull << 44);
454fcf5ef2aSThomas Huth     env->psw.mask |= (cc & 3) << 44;
455fcf5ef2aSThomas Huth     env->cc_op = cc;
456fcf5ef2aSThomas Huth }
457fcf5ef2aSThomas Huth 
458fcf5ef2aSThomas Huth /* STSI */
45979947862SDavid Hildenbrand #define STSI_R0_FC_MASK         0x00000000f0000000ULL
46079947862SDavid Hildenbrand #define STSI_R0_FC_CURRENT      0x0000000000000000ULL
46179947862SDavid Hildenbrand #define STSI_R0_FC_LEVEL_1      0x0000000010000000ULL
46279947862SDavid Hildenbrand #define STSI_R0_FC_LEVEL_2      0x0000000020000000ULL
46379947862SDavid Hildenbrand #define STSI_R0_FC_LEVEL_3      0x0000000030000000ULL
464fcf5ef2aSThomas Huth #define STSI_R0_RESERVED_MASK   0x000000000fffff00ULL
465fcf5ef2aSThomas Huth #define STSI_R0_SEL1_MASK       0x00000000000000ffULL
466fcf5ef2aSThomas Huth #define STSI_R1_RESERVED_MASK   0x00000000ffff0000ULL
467fcf5ef2aSThomas Huth #define STSI_R1_SEL2_MASK       0x000000000000ffffULL
468fcf5ef2aSThomas Huth 
469fcf5ef2aSThomas Huth /* Basic Machine Configuration */
4704d1369efSDavid Hildenbrand typedef struct SysIB_111 {
4714d1369efSDavid Hildenbrand     uint8_t  res1[32];
472fcf5ef2aSThomas Huth     uint8_t  manuf[16];
473fcf5ef2aSThomas Huth     uint8_t  type[4];
474fcf5ef2aSThomas Huth     uint8_t  res2[12];
475fcf5ef2aSThomas Huth     uint8_t  model[16];
476fcf5ef2aSThomas Huth     uint8_t  sequence[16];
477fcf5ef2aSThomas Huth     uint8_t  plant[4];
4784d1369efSDavid Hildenbrand     uint8_t  res3[3996];
4794d1369efSDavid Hildenbrand } SysIB_111;
4804d1369efSDavid Hildenbrand QEMU_BUILD_BUG_ON(sizeof(SysIB_111) != 4096);
481fcf5ef2aSThomas Huth 
482fcf5ef2aSThomas Huth /* Basic Machine CPU */
4834d1369efSDavid Hildenbrand typedef struct SysIB_121 {
4844d1369efSDavid Hildenbrand     uint8_t  res1[80];
485fcf5ef2aSThomas Huth     uint8_t  sequence[16];
486fcf5ef2aSThomas Huth     uint8_t  plant[4];
487fcf5ef2aSThomas Huth     uint8_t  res2[2];
488fcf5ef2aSThomas Huth     uint16_t cpu_addr;
4894d1369efSDavid Hildenbrand     uint8_t  res3[3992];
4904d1369efSDavid Hildenbrand } SysIB_121;
4914d1369efSDavid Hildenbrand QEMU_BUILD_BUG_ON(sizeof(SysIB_121) != 4096);
492fcf5ef2aSThomas Huth 
493fcf5ef2aSThomas Huth /* Basic Machine CPUs */
4944d1369efSDavid Hildenbrand typedef struct SysIB_122 {
495fcf5ef2aSThomas Huth     uint8_t res1[32];
496fcf5ef2aSThomas Huth     uint32_t capability;
497fcf5ef2aSThomas Huth     uint16_t total_cpus;
49879947862SDavid Hildenbrand     uint16_t conf_cpus;
499fcf5ef2aSThomas Huth     uint16_t standby_cpus;
500fcf5ef2aSThomas Huth     uint16_t reserved_cpus;
501fcf5ef2aSThomas Huth     uint16_t adjustments[2026];
5024d1369efSDavid Hildenbrand } SysIB_122;
5034d1369efSDavid Hildenbrand QEMU_BUILD_BUG_ON(sizeof(SysIB_122) != 4096);
504fcf5ef2aSThomas Huth 
505fcf5ef2aSThomas Huth /* LPAR CPU */
5064d1369efSDavid Hildenbrand typedef struct SysIB_221 {
5074d1369efSDavid Hildenbrand     uint8_t  res1[80];
508fcf5ef2aSThomas Huth     uint8_t  sequence[16];
509fcf5ef2aSThomas Huth     uint8_t  plant[4];
510fcf5ef2aSThomas Huth     uint16_t cpu_id;
511fcf5ef2aSThomas Huth     uint16_t cpu_addr;
5124d1369efSDavid Hildenbrand     uint8_t  res3[3992];
5134d1369efSDavid Hildenbrand } SysIB_221;
5144d1369efSDavid Hildenbrand QEMU_BUILD_BUG_ON(sizeof(SysIB_221) != 4096);
515fcf5ef2aSThomas Huth 
516fcf5ef2aSThomas Huth /* LPAR CPUs */
5174d1369efSDavid Hildenbrand typedef struct SysIB_222 {
5184d1369efSDavid Hildenbrand     uint8_t  res1[32];
519fcf5ef2aSThomas Huth     uint16_t lpar_num;
520fcf5ef2aSThomas Huth     uint8_t  res2;
521fcf5ef2aSThomas Huth     uint8_t  lcpuc;
522fcf5ef2aSThomas Huth     uint16_t total_cpus;
523fcf5ef2aSThomas Huth     uint16_t conf_cpus;
524fcf5ef2aSThomas Huth     uint16_t standby_cpus;
525fcf5ef2aSThomas Huth     uint16_t reserved_cpus;
526fcf5ef2aSThomas Huth     uint8_t  name[8];
527fcf5ef2aSThomas Huth     uint32_t caf;
528fcf5ef2aSThomas Huth     uint8_t  res3[16];
529fcf5ef2aSThomas Huth     uint16_t dedicated_cpus;
530fcf5ef2aSThomas Huth     uint16_t shared_cpus;
5314d1369efSDavid Hildenbrand     uint8_t  res4[4020];
5324d1369efSDavid Hildenbrand } SysIB_222;
5334d1369efSDavid Hildenbrand QEMU_BUILD_BUG_ON(sizeof(SysIB_222) != 4096);
534fcf5ef2aSThomas Huth 
535fcf5ef2aSThomas Huth /* VM CPUs */
5364d1369efSDavid Hildenbrand typedef struct SysIB_322 {
537fcf5ef2aSThomas Huth     uint8_t  res1[31];
538fcf5ef2aSThomas Huth     uint8_t  count;
539fcf5ef2aSThomas Huth     struct {
540fcf5ef2aSThomas Huth         uint8_t  res2[4];
541fcf5ef2aSThomas Huth         uint16_t total_cpus;
542fcf5ef2aSThomas Huth         uint16_t conf_cpus;
543fcf5ef2aSThomas Huth         uint16_t standby_cpus;
544fcf5ef2aSThomas Huth         uint16_t reserved_cpus;
545fcf5ef2aSThomas Huth         uint8_t  name[8];
546fcf5ef2aSThomas Huth         uint32_t caf;
547fcf5ef2aSThomas Huth         uint8_t  cpi[16];
548fcf5ef2aSThomas Huth         uint8_t res5[3];
549fcf5ef2aSThomas Huth         uint8_t ext_name_encoding;
550fcf5ef2aSThomas Huth         uint32_t res3;
551fcf5ef2aSThomas Huth         uint8_t uuid[16];
552fcf5ef2aSThomas Huth     } vm[8];
553fcf5ef2aSThomas Huth     uint8_t res4[1504];
554fcf5ef2aSThomas Huth     uint8_t ext_names[8][256];
5554d1369efSDavid Hildenbrand } SysIB_322;
5564d1369efSDavid Hildenbrand QEMU_BUILD_BUG_ON(sizeof(SysIB_322) != 4096);
557fcf5ef2aSThomas Huth 
55879947862SDavid Hildenbrand typedef union SysIB {
55979947862SDavid Hildenbrand     SysIB_111 sysib_111;
56079947862SDavid Hildenbrand     SysIB_121 sysib_121;
56179947862SDavid Hildenbrand     SysIB_122 sysib_122;
56279947862SDavid Hildenbrand     SysIB_221 sysib_221;
56379947862SDavid Hildenbrand     SysIB_222 sysib_222;
56479947862SDavid Hildenbrand     SysIB_322 sysib_322;
56579947862SDavid Hildenbrand } SysIB;
56679947862SDavid Hildenbrand QEMU_BUILD_BUG_ON(sizeof(SysIB) != 4096);
56779947862SDavid Hildenbrand 
568fcf5ef2aSThomas Huth /* MMU defines */
569adab99beSThomas Huth #define ASCE_ORIGIN           (~0xfffULL) /* segment table origin             */
570adab99beSThomas Huth #define ASCE_SUBSPACE         0x200       /* subspace group control           */
571adab99beSThomas Huth #define ASCE_PRIVATE_SPACE    0x100       /* private space control            */
572adab99beSThomas Huth #define ASCE_ALT_EVENT        0x80        /* storage alteration event control */
573adab99beSThomas Huth #define ASCE_SPACE_SWITCH     0x40        /* space switch event               */
574adab99beSThomas Huth #define ASCE_REAL_SPACE       0x20        /* real space control               */
575adab99beSThomas Huth #define ASCE_TYPE_MASK        0x0c        /* asce table type mask             */
576adab99beSThomas Huth #define ASCE_TYPE_REGION1     0x0c        /* region first table type          */
577adab99beSThomas Huth #define ASCE_TYPE_REGION2     0x08        /* region second table type         */
578adab99beSThomas Huth #define ASCE_TYPE_REGION3     0x04        /* region third table type          */
579adab99beSThomas Huth #define ASCE_TYPE_SEGMENT     0x00        /* segment table type               */
580adab99beSThomas Huth #define ASCE_TABLE_LENGTH     0x03        /* region table length              */
581fcf5ef2aSThomas Huth 
5823fd0e85fSDavid Hildenbrand #define REGION_ENTRY_ORIGIN         0xfffffffffffff000ULL
5833fd0e85fSDavid Hildenbrand #define REGION_ENTRY_P              0x0000000000000200ULL
5843fd0e85fSDavid Hildenbrand #define REGION_ENTRY_TF             0x00000000000000c0ULL
5853fd0e85fSDavid Hildenbrand #define REGION_ENTRY_I              0x0000000000000020ULL
5863fd0e85fSDavid Hildenbrand #define REGION_ENTRY_TT             0x000000000000000cULL
5873fd0e85fSDavid Hildenbrand #define REGION_ENTRY_TL             0x0000000000000003ULL
588fcf5ef2aSThomas Huth 
5893fd0e85fSDavid Hildenbrand #define REGION_ENTRY_TT_REGION1     0x000000000000000cULL
5903fd0e85fSDavid Hildenbrand #define REGION_ENTRY_TT_REGION2     0x0000000000000008ULL
5913fd0e85fSDavid Hildenbrand #define REGION_ENTRY_TT_REGION3     0x0000000000000004ULL
592fcf5ef2aSThomas Huth 
5933fd0e85fSDavid Hildenbrand #define REGION3_ENTRY_RFAA          0xffffffff80000000ULL
5943fd0e85fSDavid Hildenbrand #define REGION3_ENTRY_AV            0x0000000000010000ULL
5953fd0e85fSDavid Hildenbrand #define REGION3_ENTRY_ACC           0x000000000000f000ULL
5963fd0e85fSDavid Hildenbrand #define REGION3_ENTRY_F             0x0000000000000800ULL
5973fd0e85fSDavid Hildenbrand #define REGION3_ENTRY_FC            0x0000000000000400ULL
5983fd0e85fSDavid Hildenbrand #define REGION3_ENTRY_IEP           0x0000000000000100ULL
5993fd0e85fSDavid Hildenbrand #define REGION3_ENTRY_CR            0x0000000000000010ULL
6008a4719f5SAurelien Jarno 
6013fd0e85fSDavid Hildenbrand #define SEGMENT_ENTRY_ORIGIN        0xfffffffffffff800ULL
6023fd0e85fSDavid Hildenbrand #define SEGMENT_ENTRY_SFAA          0xfffffffffff00000ULL
6033fd0e85fSDavid Hildenbrand #define SEGMENT_ENTRY_AV            0x0000000000010000ULL
6043fd0e85fSDavid Hildenbrand #define SEGMENT_ENTRY_ACC           0x000000000000f000ULL
6053fd0e85fSDavid Hildenbrand #define SEGMENT_ENTRY_F             0x0000000000000800ULL
6063fd0e85fSDavid Hildenbrand #define SEGMENT_ENTRY_FC            0x0000000000000400ULL
6073fd0e85fSDavid Hildenbrand #define SEGMENT_ENTRY_P             0x0000000000000200ULL
6083fd0e85fSDavid Hildenbrand #define SEGMENT_ENTRY_IEP           0x0000000000000100ULL
6093fd0e85fSDavid Hildenbrand #define SEGMENT_ENTRY_I             0x0000000000000020ULL
6103fd0e85fSDavid Hildenbrand #define SEGMENT_ENTRY_CS            0x0000000000000010ULL
6113fd0e85fSDavid Hildenbrand #define SEGMENT_ENTRY_TT            0x000000000000000cULL
6123fd0e85fSDavid Hildenbrand 
6133fd0e85fSDavid Hildenbrand #define SEGMENT_ENTRY_TT_SEGMENT    0x0000000000000000ULL
6143fd0e85fSDavid Hildenbrand 
6153fd0e85fSDavid Hildenbrand #define PAGE_ENTRY_0                0x0000000000000800ULL
6163fd0e85fSDavid Hildenbrand #define PAGE_ENTRY_I                0x0000000000000400ULL
6173fd0e85fSDavid Hildenbrand #define PAGE_ENTRY_P                0x0000000000000200ULL
6183fd0e85fSDavid Hildenbrand #define PAGE_ENTRY_IEP              0x0000000000000100ULL
6193fd0e85fSDavid Hildenbrand 
6203fd0e85fSDavid Hildenbrand #define VADDR_REGION1_TX_MASK       0xffe0000000000000ULL
6213fd0e85fSDavid Hildenbrand #define VADDR_REGION2_TX_MASK       0x001ffc0000000000ULL
6223fd0e85fSDavid Hildenbrand #define VADDR_REGION3_TX_MASK       0x000003ff80000000ULL
6233fd0e85fSDavid Hildenbrand #define VADDR_SEGMENT_TX_MASK       0x000000007ff00000ULL
6243fd0e85fSDavid Hildenbrand #define VADDR_PAGE_TX_MASK          0x00000000000ff000ULL
6253fd0e85fSDavid Hildenbrand 
6263fd0e85fSDavid Hildenbrand #define VADDR_REGION1_TX(vaddr)     (((vaddr) & VADDR_REGION1_TX_MASK) >> 53)
6273fd0e85fSDavid Hildenbrand #define VADDR_REGION2_TX(vaddr)     (((vaddr) & VADDR_REGION2_TX_MASK) >> 42)
6283fd0e85fSDavid Hildenbrand #define VADDR_REGION3_TX(vaddr)     (((vaddr) & VADDR_REGION3_TX_MASK) >> 31)
6293fd0e85fSDavid Hildenbrand #define VADDR_SEGMENT_TX(vaddr)     (((vaddr) & VADDR_SEGMENT_TX_MASK) >> 20)
6303fd0e85fSDavid Hildenbrand #define VADDR_PAGE_TX(vaddr)        (((vaddr) & VADDR_PAGE_TX_MASK) >> 12)
6313fd0e85fSDavid Hildenbrand 
6323fd0e85fSDavid Hildenbrand #define VADDR_REGION1_TL(vaddr)     (((vaddr) & 0xc000000000000000ULL) >> 62)
6333fd0e85fSDavid Hildenbrand #define VADDR_REGION2_TL(vaddr)     (((vaddr) & 0x0018000000000000ULL) >> 51)
6343fd0e85fSDavid Hildenbrand #define VADDR_REGION3_TL(vaddr)     (((vaddr) & 0x0000030000000000ULL) >> 40)
6353fd0e85fSDavid Hildenbrand #define VADDR_SEGMENT_TL(vaddr)     (((vaddr) & 0x0000000060000000ULL) >> 29)
636fcf5ef2aSThomas Huth 
637fcf5ef2aSThomas Huth #define SK_C                    (0x1 << 1)
638fcf5ef2aSThomas Huth #define SK_R                    (0x1 << 2)
639fcf5ef2aSThomas Huth #define SK_F                    (0x1 << 3)
640fcf5ef2aSThomas Huth #define SK_ACC_MASK             (0xf << 4)
641fcf5ef2aSThomas Huth 
642fcf5ef2aSThomas Huth /* SIGP order codes */
643fcf5ef2aSThomas Huth #define SIGP_SENSE             0x01
644fcf5ef2aSThomas Huth #define SIGP_EXTERNAL_CALL     0x02
645fcf5ef2aSThomas Huth #define SIGP_EMERGENCY         0x03
646fcf5ef2aSThomas Huth #define SIGP_START             0x04
647fcf5ef2aSThomas Huth #define SIGP_STOP              0x05
648fcf5ef2aSThomas Huth #define SIGP_RESTART           0x06
649fcf5ef2aSThomas Huth #define SIGP_STOP_STORE_STATUS 0x09
650fcf5ef2aSThomas Huth #define SIGP_INITIAL_CPU_RESET 0x0b
651fcf5ef2aSThomas Huth #define SIGP_CPU_RESET         0x0c
652fcf5ef2aSThomas Huth #define SIGP_SET_PREFIX        0x0d
653fcf5ef2aSThomas Huth #define SIGP_STORE_STATUS_ADDR 0x0e
654fcf5ef2aSThomas Huth #define SIGP_SET_ARCH          0x12
655a6880d21SDavid Hildenbrand #define SIGP_COND_EMERGENCY    0x13
656d1b468bcSDavid Hildenbrand #define SIGP_SENSE_RUNNING     0x15
657fcf5ef2aSThomas Huth #define SIGP_STORE_ADTL_STATUS 0x17
658fcf5ef2aSThomas Huth 
659fcf5ef2aSThomas Huth /* SIGP condition codes */
660fcf5ef2aSThomas Huth #define SIGP_CC_ORDER_CODE_ACCEPTED 0
661fcf5ef2aSThomas Huth #define SIGP_CC_STATUS_STORED       1
662fcf5ef2aSThomas Huth #define SIGP_CC_BUSY                2
663fcf5ef2aSThomas Huth #define SIGP_CC_NOT_OPERATIONAL     3
664fcf5ef2aSThomas Huth 
665fcf5ef2aSThomas Huth /* SIGP status bits */
666fcf5ef2aSThomas Huth #define SIGP_STAT_EQUIPMENT_CHECK   0x80000000UL
667d1b468bcSDavid Hildenbrand #define SIGP_STAT_NOT_RUNNING       0x00000400UL
668fcf5ef2aSThomas Huth #define SIGP_STAT_INCORRECT_STATE   0x00000200UL
669fcf5ef2aSThomas Huth #define SIGP_STAT_INVALID_PARAMETER 0x00000100UL
670fcf5ef2aSThomas Huth #define SIGP_STAT_EXT_CALL_PENDING  0x00000080UL
671fcf5ef2aSThomas Huth #define SIGP_STAT_STOPPED           0x00000040UL
672fcf5ef2aSThomas Huth #define SIGP_STAT_OPERATOR_INTERV   0x00000020UL
673fcf5ef2aSThomas Huth #define SIGP_STAT_CHECK_STOP        0x00000010UL
674fcf5ef2aSThomas Huth #define SIGP_STAT_INOPERATIVE       0x00000004UL
675fcf5ef2aSThomas Huth #define SIGP_STAT_INVALID_ORDER     0x00000002UL
676fcf5ef2aSThomas Huth #define SIGP_STAT_RECEIVER_CHECK    0x00000001UL
677fcf5ef2aSThomas Huth 
678a7c1fadfSAurelien Jarno /* SIGP order code mask corresponding to bit positions 56-63 */
679a7c1fadfSAurelien Jarno #define SIGP_ORDER_MASK 0x000000ff
680a7c1fadfSAurelien Jarno 
681fcf5ef2aSThomas Huth /* machine check interruption code */
682fcf5ef2aSThomas Huth 
683fcf5ef2aSThomas Huth /* subclasses */
684fcf5ef2aSThomas Huth #define MCIC_SC_SD 0x8000000000000000ULL
685fcf5ef2aSThomas Huth #define MCIC_SC_PD 0x4000000000000000ULL
686fcf5ef2aSThomas Huth #define MCIC_SC_SR 0x2000000000000000ULL
687fcf5ef2aSThomas Huth #define MCIC_SC_CD 0x0800000000000000ULL
688fcf5ef2aSThomas Huth #define MCIC_SC_ED 0x0400000000000000ULL
689fcf5ef2aSThomas Huth #define MCIC_SC_DG 0x0100000000000000ULL
690fcf5ef2aSThomas Huth #define MCIC_SC_W  0x0080000000000000ULL
691fcf5ef2aSThomas Huth #define MCIC_SC_CP 0x0040000000000000ULL
692fcf5ef2aSThomas Huth #define MCIC_SC_SP 0x0020000000000000ULL
693fcf5ef2aSThomas Huth #define MCIC_SC_CK 0x0010000000000000ULL
694fcf5ef2aSThomas Huth 
695fcf5ef2aSThomas Huth /* subclass modifiers */
696fcf5ef2aSThomas Huth #define MCIC_SCM_B  0x0002000000000000ULL
697fcf5ef2aSThomas Huth #define MCIC_SCM_DA 0x0000000020000000ULL
698fcf5ef2aSThomas Huth #define MCIC_SCM_AP 0x0000000000080000ULL
699fcf5ef2aSThomas Huth 
700fcf5ef2aSThomas Huth /* storage errors */
701fcf5ef2aSThomas Huth #define MCIC_SE_SE 0x0000800000000000ULL
702fcf5ef2aSThomas Huth #define MCIC_SE_SC 0x0000400000000000ULL
703fcf5ef2aSThomas Huth #define MCIC_SE_KE 0x0000200000000000ULL
704fcf5ef2aSThomas Huth #define MCIC_SE_DS 0x0000100000000000ULL
705fcf5ef2aSThomas Huth #define MCIC_SE_IE 0x0000000080000000ULL
706fcf5ef2aSThomas Huth 
707fcf5ef2aSThomas Huth /* validity bits */
708fcf5ef2aSThomas Huth #define MCIC_VB_WP 0x0000080000000000ULL
709fcf5ef2aSThomas Huth #define MCIC_VB_MS 0x0000040000000000ULL
710fcf5ef2aSThomas Huth #define MCIC_VB_PM 0x0000020000000000ULL
711fcf5ef2aSThomas Huth #define MCIC_VB_IA 0x0000010000000000ULL
712fcf5ef2aSThomas Huth #define MCIC_VB_FA 0x0000008000000000ULL
713fcf5ef2aSThomas Huth #define MCIC_VB_VR 0x0000004000000000ULL
714fcf5ef2aSThomas Huth #define MCIC_VB_EC 0x0000002000000000ULL
715fcf5ef2aSThomas Huth #define MCIC_VB_FP 0x0000001000000000ULL
716fcf5ef2aSThomas Huth #define MCIC_VB_GR 0x0000000800000000ULL
717fcf5ef2aSThomas Huth #define MCIC_VB_CR 0x0000000400000000ULL
718fcf5ef2aSThomas Huth #define MCIC_VB_ST 0x0000000100000000ULL
719fcf5ef2aSThomas Huth #define MCIC_VB_AR 0x0000000040000000ULL
72062deb62dSFan Zhang #define MCIC_VB_GS 0x0000000008000000ULL
721fcf5ef2aSThomas Huth #define MCIC_VB_PR 0x0000000000200000ULL
722fcf5ef2aSThomas Huth #define MCIC_VB_FC 0x0000000000100000ULL
723fcf5ef2aSThomas Huth #define MCIC_VB_CT 0x0000000000020000ULL
724fcf5ef2aSThomas Huth #define MCIC_VB_CC 0x0000000000010000ULL
725fcf5ef2aSThomas Huth 
726b700d75eSDavid Hildenbrand static inline uint64_t s390_build_validity_mcic(void)
727b700d75eSDavid Hildenbrand {
728b700d75eSDavid Hildenbrand     uint64_t mcic;
729b700d75eSDavid Hildenbrand 
730b700d75eSDavid Hildenbrand     /*
731b700d75eSDavid Hildenbrand      * Indicate all validity bits (no damage) only. Other bits have to be
732b700d75eSDavid Hildenbrand      * added by the caller. (storage errors, subclasses and subclass modifiers)
733b700d75eSDavid Hildenbrand      */
734b700d75eSDavid Hildenbrand     mcic = MCIC_VB_WP | MCIC_VB_MS | MCIC_VB_PM | MCIC_VB_IA | MCIC_VB_FP |
735b700d75eSDavid Hildenbrand            MCIC_VB_GR | MCIC_VB_CR | MCIC_VB_ST | MCIC_VB_AR | MCIC_VB_PR |
736b700d75eSDavid Hildenbrand            MCIC_VB_FC | MCIC_VB_CT | MCIC_VB_CC;
737b700d75eSDavid Hildenbrand     if (s390_has_feat(S390_FEAT_VECTOR)) {
738b700d75eSDavid Hildenbrand         mcic |= MCIC_VB_VR;
739b700d75eSDavid Hildenbrand     }
740b700d75eSDavid Hildenbrand     if (s390_has_feat(S390_FEAT_GUARDED_STORAGE)) {
741b700d75eSDavid Hildenbrand         mcic |= MCIC_VB_GS;
742b700d75eSDavid Hildenbrand     }
743b700d75eSDavid Hildenbrand     return mcic;
744b700d75eSDavid Hildenbrand }
745b700d75eSDavid Hildenbrand 
746a30fb811SDavid Hildenbrand static inline void s390_do_cpu_full_reset(CPUState *cs, run_on_cpu_data arg)
747a30fb811SDavid Hildenbrand {
748a30fb811SDavid Hildenbrand     cpu_reset(cs);
749a30fb811SDavid Hildenbrand }
750a30fb811SDavid Hildenbrand 
751a30fb811SDavid Hildenbrand static inline void s390_do_cpu_reset(CPUState *cs, run_on_cpu_data arg)
752a30fb811SDavid Hildenbrand {
753a30fb811SDavid Hildenbrand     S390CPUClass *scc = S390_CPU_GET_CLASS(cs);
754a30fb811SDavid Hildenbrand 
755eac4f827SJanosch Frank     scc->reset(cs, S390_CPU_RESET_NORMAL);
756a30fb811SDavid Hildenbrand }
757a30fb811SDavid Hildenbrand 
758a30fb811SDavid Hildenbrand static inline void s390_do_cpu_initial_reset(CPUState *cs, run_on_cpu_data arg)
759a30fb811SDavid Hildenbrand {
760a30fb811SDavid Hildenbrand     S390CPUClass *scc = S390_CPU_GET_CLASS(cs);
761a30fb811SDavid Hildenbrand 
76281b92223SJanosch Frank     scc->reset(cs, S390_CPU_RESET_INITIAL);
763a30fb811SDavid Hildenbrand }
764a30fb811SDavid Hildenbrand 
765a30fb811SDavid Hildenbrand static inline void s390_do_cpu_load_normal(CPUState *cs, run_on_cpu_data arg)
766a30fb811SDavid Hildenbrand {
767a30fb811SDavid Hildenbrand     S390CPUClass *scc = S390_CPU_GET_CLASS(cs);
768a30fb811SDavid Hildenbrand 
769a30fb811SDavid Hildenbrand     scc->load_normal(cs);
770a30fb811SDavid Hildenbrand }
771a30fb811SDavid Hildenbrand 
772c862bddbSDavid Hildenbrand 
773c862bddbSDavid Hildenbrand /* cpu.c */
774c862bddbSDavid Hildenbrand void s390_crypto_reset(void);
775c862bddbSDavid Hildenbrand int s390_set_memory_limit(uint64_t new_limit, uint64_t *hw_limit);
7769138977bSDavid Hildenbrand void s390_set_max_pagesize(uint64_t pagesize, Error **errp);
777c862bddbSDavid Hildenbrand void s390_cmma_reset(void);
778c862bddbSDavid Hildenbrand void s390_enable_css_support(S390CPU *cpu);
779e2c6cd56SCollin Walling void s390_do_cpu_set_diag318(CPUState *cs, run_on_cpu_data arg);
780c862bddbSDavid Hildenbrand int s390_assign_subch_ioeventfd(EventNotifier *notifier, uint32_t sch_id,
781c862bddbSDavid Hildenbrand                                 int vq, bool assign);
782c862bddbSDavid Hildenbrand #ifndef CONFIG_USER_ONLY
783c862bddbSDavid Hildenbrand unsigned int s390_cpu_set_state(uint8_t cpu_state, S390CPU *cpu);
784c862bddbSDavid Hildenbrand #else
785c862bddbSDavid Hildenbrand static inline unsigned int s390_cpu_set_state(uint8_t cpu_state, S390CPU *cpu)
786c862bddbSDavid Hildenbrand {
787c862bddbSDavid Hildenbrand     return 0;
788c862bddbSDavid Hildenbrand }
789c862bddbSDavid Hildenbrand #endif /* CONFIG_USER_ONLY */
790631b5966SDavid Hildenbrand static inline uint8_t s390_cpu_get_state(S390CPU *cpu)
791631b5966SDavid Hildenbrand {
792631b5966SDavid Hildenbrand     return cpu->env.cpu_state;
793631b5966SDavid Hildenbrand }
794c862bddbSDavid Hildenbrand 
795c862bddbSDavid Hildenbrand 
796c862bddbSDavid Hildenbrand /* cpu_models.c */
7970442428aSMarkus Armbruster void s390_cpu_list(void);
798c862bddbSDavid Hildenbrand #define cpu_list s390_cpu_list
79935b4df64SDavid Hildenbrand void s390_set_qemu_cpu_model(uint16_t type, uint8_t gen, uint8_t ec_ga,
80035b4df64SDavid Hildenbrand                              const S390FeatInit feat_init);
80135b4df64SDavid Hildenbrand 
802c862bddbSDavid Hildenbrand 
803c862bddbSDavid Hildenbrand /* helper.c */
804b6805e12SIgor Mammedov #define S390_CPU_TYPE_SUFFIX "-" TYPE_S390_CPU
805b6805e12SIgor Mammedov #define S390_CPU_TYPE_NAME(name) (name S390_CPU_TYPE_SUFFIX)
8060dacec87SIgor Mammedov #define CPU_RESOLVING_TYPE TYPE_S390_CPU
807b6805e12SIgor Mammedov 
808c862bddbSDavid Hildenbrand /* interrupt.c */
8091b98fb99SDavid Hildenbrand #define RA_IGNORED                  0
81077b703f8SRichard Henderson void s390_program_interrupt(CPUS390XState *env, uint32_t code, uintptr_t ra);
811c862bddbSDavid Hildenbrand /* service interrupts are floating therefore we must not pass an cpustate */
812c862bddbSDavid Hildenbrand void s390_sclp_extint(uint32_t parm);
813c862bddbSDavid Hildenbrand 
814c862bddbSDavid Hildenbrand /* mmu_helper.c */
815c862bddbSDavid Hildenbrand int s390_cpu_virt_mem_rw(S390CPU *cpu, vaddr laddr, uint8_t ar, void *hostbuf,
816c862bddbSDavid Hildenbrand                          int len, bool is_write);
817c862bddbSDavid Hildenbrand #define s390_cpu_virt_mem_read(cpu, laddr, ar, dest, len)    \
818c862bddbSDavid Hildenbrand         s390_cpu_virt_mem_rw(cpu, laddr, ar, dest, len, false)
819c862bddbSDavid Hildenbrand #define s390_cpu_virt_mem_write(cpu, laddr, ar, dest, len)       \
820c862bddbSDavid Hildenbrand         s390_cpu_virt_mem_rw(cpu, laddr, ar, dest, len, true)
821b5e85329SDavid Hildenbrand #define s390_cpu_virt_mem_check_read(cpu, laddr, ar, len)   \
822b5e85329SDavid Hildenbrand         s390_cpu_virt_mem_rw(cpu, laddr, ar, NULL, len, false)
823c862bddbSDavid Hildenbrand #define s390_cpu_virt_mem_check_write(cpu, laddr, ar, len)   \
824c862bddbSDavid Hildenbrand         s390_cpu_virt_mem_rw(cpu, laddr, ar, NULL, len, true)
82598ee9bedSDavid Hildenbrand void s390_cpu_virt_mem_handle_exc(S390CPU *cpu, uintptr_t ra);
8261cca8265SJanosch Frank int s390_cpu_pv_mem_rw(S390CPU *cpu, unsigned int offset, void *hostbuf,
8271cca8265SJanosch Frank                        int len, bool is_write);
8281cca8265SJanosch Frank #define s390_cpu_pv_mem_read(cpu, offset, dest, len)    \
8291cca8265SJanosch Frank         s390_cpu_pv_mem_rw(cpu, offset, dest, len, false)
8301cca8265SJanosch Frank #define s390_cpu_pv_mem_write(cpu, offset, dest, len)       \
8311cca8265SJanosch Frank         s390_cpu_pv_mem_rw(cpu, offset, dest, len, true)
832c862bddbSDavid Hildenbrand 
83374b4c74dSDavid Hildenbrand /* sigp.c */
83474b4c74dSDavid Hildenbrand int s390_cpu_restart(S390CPU *cpu);
83574b4c74dSDavid Hildenbrand void s390_init_sigp(void);
83674b4c74dSDavid Hildenbrand 
837e2b2a864SRichard Henderson /* helper.c */
838e2b2a864SRichard Henderson void s390_cpu_set_psw(CPUS390XState *env, uint64_t mask, uint64_t addr);
839e2b2a864SRichard Henderson uint64_t s390_cpu_get_psw_mask(CPUS390XState *env);
84074b4c74dSDavid Hildenbrand 
841c862bddbSDavid Hildenbrand /* outside of target/s390x/ */
842c862bddbSDavid Hildenbrand S390CPU *s390_cpu_addr2state(uint16_t cpu_addr);
843c862bddbSDavid Hildenbrand 
8444f7c64b3SRichard Henderson #include "exec/cpu-all.h"
8454f7c64b3SRichard Henderson 
846fcf5ef2aSThomas Huth #endif
847