1fcf5ef2aSThomas Huth /* 2fcf5ef2aSThomas Huth * S/390 virtual CPU header 3fcf5ef2aSThomas Huth * 4fcf5ef2aSThomas Huth * Copyright (c) 2009 Ulrich Hecht 5fcf5ef2aSThomas Huth * 6fcf5ef2aSThomas Huth * This library is free software; you can redistribute it and/or 7fcf5ef2aSThomas Huth * modify it under the terms of the GNU Lesser General Public 8fcf5ef2aSThomas Huth * License as published by the Free Software Foundation; either 9fcf5ef2aSThomas Huth * version 2 of the License, or (at your option) any later version. 10fcf5ef2aSThomas Huth * 11fcf5ef2aSThomas Huth * This library is distributed in the hope that it will be useful, 12fcf5ef2aSThomas Huth * but WITHOUT ANY WARRANTY; without even the implied warranty of 13fcf5ef2aSThomas Huth * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 14fcf5ef2aSThomas Huth * Lesser General Public License for more details. 15fcf5ef2aSThomas Huth * 16fcf5ef2aSThomas Huth * Contributions after 2012-10-29 are licensed under the terms of the 17fcf5ef2aSThomas Huth * GNU GPL, version 2 or (at your option) any later version. 18fcf5ef2aSThomas Huth * 19fcf5ef2aSThomas Huth * You should have received a copy of the GNU (Lesser) General Public 20fcf5ef2aSThomas Huth * License along with this library; if not, see <http://www.gnu.org/licenses/>. 21fcf5ef2aSThomas Huth */ 22fcf5ef2aSThomas Huth 23fcf5ef2aSThomas Huth #ifndef S390X_CPU_H 24fcf5ef2aSThomas Huth #define S390X_CPU_H 25fcf5ef2aSThomas Huth 26fcf5ef2aSThomas Huth #include "qemu-common.h" 27fcf5ef2aSThomas Huth #include "cpu-qom.h" 28fcf5ef2aSThomas Huth 29fcf5ef2aSThomas Huth #define TARGET_LONG_BITS 64 30fcf5ef2aSThomas Huth 31fcf5ef2aSThomas Huth #define ELF_MACHINE_UNAME "S390X" 32fcf5ef2aSThomas Huth 33fcf5ef2aSThomas Huth #define CPUArchState struct CPUS390XState 34fcf5ef2aSThomas Huth 35fcf5ef2aSThomas Huth #include "exec/cpu-defs.h" 36fcf5ef2aSThomas Huth #define TARGET_PAGE_BITS 12 37fcf5ef2aSThomas Huth 38fcf5ef2aSThomas Huth #define TARGET_PHYS_ADDR_SPACE_BITS 64 39fcf5ef2aSThomas Huth #define TARGET_VIRT_ADDR_SPACE_BITS 64 40fcf5ef2aSThomas Huth 41fcf5ef2aSThomas Huth #include "exec/cpu-all.h" 42fcf5ef2aSThomas Huth 43fcf5ef2aSThomas Huth #include "fpu/softfloat.h" 44fcf5ef2aSThomas Huth 45fcf5ef2aSThomas Huth #define NB_MMU_MODES 3 46fcf5ef2aSThomas Huth #define TARGET_INSN_START_EXTRA_WORDS 1 47fcf5ef2aSThomas Huth 48fcf5ef2aSThomas Huth #define MMU_MODE0_SUFFIX _primary 49fcf5ef2aSThomas Huth #define MMU_MODE1_SUFFIX _secondary 50fcf5ef2aSThomas Huth #define MMU_MODE2_SUFFIX _home 51fcf5ef2aSThomas Huth 52fcf5ef2aSThomas Huth #define MMU_USER_IDX 0 53fcf5ef2aSThomas Huth 54fcf5ef2aSThomas Huth #define MAX_EXT_QUEUE 16 55fcf5ef2aSThomas Huth #define MAX_IO_QUEUE 16 56fcf5ef2aSThomas Huth #define MAX_MCHK_QUEUE 16 57fcf5ef2aSThomas Huth 58fcf5ef2aSThomas Huth #define PSW_MCHK_MASK 0x0004000000000000 59fcf5ef2aSThomas Huth #define PSW_IO_MASK 0x0200000000000000 60fcf5ef2aSThomas Huth 61fcf5ef2aSThomas Huth typedef struct PSW { 62fcf5ef2aSThomas Huth uint64_t mask; 63fcf5ef2aSThomas Huth uint64_t addr; 64fcf5ef2aSThomas Huth } PSW; 65fcf5ef2aSThomas Huth 66fcf5ef2aSThomas Huth typedef struct ExtQueue { 67fcf5ef2aSThomas Huth uint32_t code; 68fcf5ef2aSThomas Huth uint32_t param; 69fcf5ef2aSThomas Huth uint32_t param64; 70fcf5ef2aSThomas Huth } ExtQueue; 71fcf5ef2aSThomas Huth 72fcf5ef2aSThomas Huth typedef struct IOIntQueue { 73fcf5ef2aSThomas Huth uint16_t id; 74fcf5ef2aSThomas Huth uint16_t nr; 75fcf5ef2aSThomas Huth uint32_t parm; 76fcf5ef2aSThomas Huth uint32_t word; 77fcf5ef2aSThomas Huth } IOIntQueue; 78fcf5ef2aSThomas Huth 79fcf5ef2aSThomas Huth typedef struct MchkQueue { 80fcf5ef2aSThomas Huth uint16_t type; 81fcf5ef2aSThomas Huth } MchkQueue; 82fcf5ef2aSThomas Huth 83fcf5ef2aSThomas Huth typedef struct CPUS390XState { 84fcf5ef2aSThomas Huth uint64_t regs[16]; /* GP registers */ 85fcf5ef2aSThomas Huth /* 86fcf5ef2aSThomas Huth * The floating point registers are part of the vector registers. 87fcf5ef2aSThomas Huth * vregs[0][0] -> vregs[15][0] are 16 floating point registers 88fcf5ef2aSThomas Huth */ 89fcf5ef2aSThomas Huth CPU_DoubleU vregs[32][2]; /* vector registers */ 90fcf5ef2aSThomas Huth uint32_t aregs[16]; /* access registers */ 91cb4f4bc3SChristian Borntraeger uint8_t riccb[64]; /* runtime instrumentation control */ 92*62deb62dSFan Zhang uint64_t gscb[4]; /* guarded storage control */ 93cb4f4bc3SChristian Borntraeger 94cb4f4bc3SChristian Borntraeger /* Fields up to this point are not cleared by initial CPU reset */ 95cb4f4bc3SChristian Borntraeger struct {} start_initial_reset_fields; 96fcf5ef2aSThomas Huth 97fcf5ef2aSThomas Huth uint32_t fpc; /* floating-point control register */ 98fcf5ef2aSThomas Huth uint32_t cc_op; 99fcf5ef2aSThomas Huth 100fcf5ef2aSThomas Huth float_status fpu_status; /* passed to softfloat lib */ 101fcf5ef2aSThomas Huth 102fcf5ef2aSThomas Huth /* The low part of a 128-bit return, or remainder of a divide. */ 103fcf5ef2aSThomas Huth uint64_t retxl; 104fcf5ef2aSThomas Huth 105fcf5ef2aSThomas Huth PSW psw; 106fcf5ef2aSThomas Huth 107fcf5ef2aSThomas Huth uint64_t cc_src; 108fcf5ef2aSThomas Huth uint64_t cc_dst; 109fcf5ef2aSThomas Huth uint64_t cc_vr; 110fcf5ef2aSThomas Huth 111303c681aSRichard Henderson uint64_t ex_value; 112303c681aSRichard Henderson 113fcf5ef2aSThomas Huth uint64_t __excp_addr; 114fcf5ef2aSThomas Huth uint64_t psa; 115fcf5ef2aSThomas Huth 116fcf5ef2aSThomas Huth uint32_t int_pgm_code; 117fcf5ef2aSThomas Huth uint32_t int_pgm_ilen; 118fcf5ef2aSThomas Huth 119fcf5ef2aSThomas Huth uint32_t int_svc_code; 120fcf5ef2aSThomas Huth uint32_t int_svc_ilen; 121fcf5ef2aSThomas Huth 122fcf5ef2aSThomas Huth uint64_t per_address; 123fcf5ef2aSThomas Huth uint16_t per_perc_atmid; 124fcf5ef2aSThomas Huth 125fcf5ef2aSThomas Huth uint64_t cregs[16]; /* control registers */ 126fcf5ef2aSThomas Huth 127fcf5ef2aSThomas Huth ExtQueue ext_queue[MAX_EXT_QUEUE]; 128fcf5ef2aSThomas Huth IOIntQueue io_queue[MAX_IO_QUEUE][8]; 129fcf5ef2aSThomas Huth MchkQueue mchk_queue[MAX_MCHK_QUEUE]; 130fcf5ef2aSThomas Huth 131fcf5ef2aSThomas Huth int pending_int; 132fcf5ef2aSThomas Huth int ext_index; 133fcf5ef2aSThomas Huth int io_index[8]; 134fcf5ef2aSThomas Huth int mchk_index; 135fcf5ef2aSThomas Huth 136fcf5ef2aSThomas Huth uint64_t ckc; 137fcf5ef2aSThomas Huth uint64_t cputm; 138fcf5ef2aSThomas Huth uint32_t todpr; 139fcf5ef2aSThomas Huth 140fcf5ef2aSThomas Huth uint64_t pfault_token; 141fcf5ef2aSThomas Huth uint64_t pfault_compare; 142fcf5ef2aSThomas Huth uint64_t pfault_select; 143fcf5ef2aSThomas Huth 144fcf5ef2aSThomas Huth uint64_t gbea; 145fcf5ef2aSThomas Huth uint64_t pp; 146fcf5ef2aSThomas Huth 1471f5c00cfSAlex Bennée /* Fields up to this point are cleared by a CPU reset */ 1481f5c00cfSAlex Bennée struct {} end_reset_fields; 149fcf5ef2aSThomas Huth 1501f5c00cfSAlex Bennée CPU_COMMON 151fcf5ef2aSThomas Huth 152fcf5ef2aSThomas Huth uint32_t cpu_num; 153076d4d39SDavid Hildenbrand uint64_t cpuid; 154fcf5ef2aSThomas Huth 155fcf5ef2aSThomas Huth uint64_t tod_offset; 156fcf5ef2aSThomas Huth uint64_t tod_basetime; 157fcf5ef2aSThomas Huth QEMUTimer *tod_timer; 158fcf5ef2aSThomas Huth 159fcf5ef2aSThomas Huth QEMUTimer *cpu_timer; 160fcf5ef2aSThomas Huth 161fcf5ef2aSThomas Huth /* 162fcf5ef2aSThomas Huth * The cpu state represents the logical state of a cpu. In contrast to other 163fcf5ef2aSThomas Huth * architectures, there is a difference between a halt and a stop on s390. 164fcf5ef2aSThomas Huth * If all cpus are either stopped (including check stop) or in the disabled 165fcf5ef2aSThomas Huth * wait state, the vm can be shut down. 166fcf5ef2aSThomas Huth */ 167fcf5ef2aSThomas Huth #define CPU_STATE_UNINITIALIZED 0x00 168fcf5ef2aSThomas Huth #define CPU_STATE_STOPPED 0x01 169fcf5ef2aSThomas Huth #define CPU_STATE_CHECK_STOP 0x02 170fcf5ef2aSThomas Huth #define CPU_STATE_OPERATING 0x03 171fcf5ef2aSThomas Huth #define CPU_STATE_LOAD 0x04 172fcf5ef2aSThomas Huth uint8_t cpu_state; 173fcf5ef2aSThomas Huth 174fcf5ef2aSThomas Huth /* currently processed sigp order */ 175fcf5ef2aSThomas Huth uint8_t sigp_order; 176fcf5ef2aSThomas Huth 177fcf5ef2aSThomas Huth } CPUS390XState; 178fcf5ef2aSThomas Huth 179fcf5ef2aSThomas Huth static inline CPU_DoubleU *get_freg(CPUS390XState *cs, int nr) 180fcf5ef2aSThomas Huth { 181fcf5ef2aSThomas Huth return &cs->vregs[nr][0]; 182fcf5ef2aSThomas Huth } 183fcf5ef2aSThomas Huth 184fcf5ef2aSThomas Huth /** 185fcf5ef2aSThomas Huth * S390CPU: 186fcf5ef2aSThomas Huth * @env: #CPUS390XState. 187fcf5ef2aSThomas Huth * 188fcf5ef2aSThomas Huth * An S/390 CPU. 189fcf5ef2aSThomas Huth */ 190fcf5ef2aSThomas Huth struct S390CPU { 191fcf5ef2aSThomas Huth /*< private >*/ 192fcf5ef2aSThomas Huth CPUState parent_obj; 193fcf5ef2aSThomas Huth /*< public >*/ 194fcf5ef2aSThomas Huth 195fcf5ef2aSThomas Huth CPUS390XState env; 196fcf5ef2aSThomas Huth int64_t id; 197fcf5ef2aSThomas Huth S390CPUModel *model; 198fcf5ef2aSThomas Huth /* needed for live migration */ 199fcf5ef2aSThomas Huth void *irqstate; 200fcf5ef2aSThomas Huth uint32_t irqstate_saved_size; 201fcf5ef2aSThomas Huth }; 202fcf5ef2aSThomas Huth 203fcf5ef2aSThomas Huth static inline S390CPU *s390_env_get_cpu(CPUS390XState *env) 204fcf5ef2aSThomas Huth { 205fcf5ef2aSThomas Huth return container_of(env, S390CPU, env); 206fcf5ef2aSThomas Huth } 207fcf5ef2aSThomas Huth 208fcf5ef2aSThomas Huth #define ENV_GET_CPU(e) CPU(s390_env_get_cpu(e)) 209fcf5ef2aSThomas Huth 210fcf5ef2aSThomas Huth #define ENV_OFFSET offsetof(S390CPU, env) 211fcf5ef2aSThomas Huth 212fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 213fcf5ef2aSThomas Huth extern const struct VMStateDescription vmstate_s390_cpu; 214fcf5ef2aSThomas Huth #endif 215fcf5ef2aSThomas Huth 216fcf5ef2aSThomas Huth void s390_cpu_do_interrupt(CPUState *cpu); 217fcf5ef2aSThomas Huth bool s390_cpu_exec_interrupt(CPUState *cpu, int int_req); 218fcf5ef2aSThomas Huth void s390_cpu_dump_state(CPUState *cpu, FILE *f, fprintf_function cpu_fprintf, 219fcf5ef2aSThomas Huth int flags); 220fcf5ef2aSThomas Huth int s390_cpu_write_elf64_note(WriteCoreDumpFunction f, CPUState *cs, 221fcf5ef2aSThomas Huth int cpuid, void *opaque); 222fcf5ef2aSThomas Huth 223fcf5ef2aSThomas Huth hwaddr s390_cpu_get_phys_page_debug(CPUState *cpu, vaddr addr); 224fcf5ef2aSThomas Huth hwaddr s390_cpu_get_phys_addr_debug(CPUState *cpu, vaddr addr); 225fcf5ef2aSThomas Huth int s390_cpu_gdb_read_register(CPUState *cpu, uint8_t *buf, int reg); 226fcf5ef2aSThomas Huth int s390_cpu_gdb_write_register(CPUState *cpu, uint8_t *buf, int reg); 227fcf5ef2aSThomas Huth void s390_cpu_gdb_init(CPUState *cs); 228fcf5ef2aSThomas Huth void s390x_cpu_debug_excp_handler(CPUState *cs); 229fcf5ef2aSThomas Huth 230fcf5ef2aSThomas Huth #include "sysemu/kvm.h" 231fcf5ef2aSThomas Huth 232fcf5ef2aSThomas Huth /* distinguish between 24 bit and 31 bit addressing */ 233fcf5ef2aSThomas Huth #define HIGH_ORDER_BIT 0x80000000 234fcf5ef2aSThomas Huth 235fcf5ef2aSThomas Huth /* Interrupt Codes */ 236fcf5ef2aSThomas Huth /* Program Interrupts */ 237fcf5ef2aSThomas Huth #define PGM_OPERATION 0x0001 238fcf5ef2aSThomas Huth #define PGM_PRIVILEGED 0x0002 239fcf5ef2aSThomas Huth #define PGM_EXECUTE 0x0003 240fcf5ef2aSThomas Huth #define PGM_PROTECTION 0x0004 241fcf5ef2aSThomas Huth #define PGM_ADDRESSING 0x0005 242fcf5ef2aSThomas Huth #define PGM_SPECIFICATION 0x0006 243fcf5ef2aSThomas Huth #define PGM_DATA 0x0007 244fcf5ef2aSThomas Huth #define PGM_FIXPT_OVERFLOW 0x0008 245fcf5ef2aSThomas Huth #define PGM_FIXPT_DIVIDE 0x0009 246fcf5ef2aSThomas Huth #define PGM_DEC_OVERFLOW 0x000a 247fcf5ef2aSThomas Huth #define PGM_DEC_DIVIDE 0x000b 248fcf5ef2aSThomas Huth #define PGM_HFP_EXP_OVERFLOW 0x000c 249fcf5ef2aSThomas Huth #define PGM_HFP_EXP_UNDERFLOW 0x000d 250fcf5ef2aSThomas Huth #define PGM_HFP_SIGNIFICANCE 0x000e 251fcf5ef2aSThomas Huth #define PGM_HFP_DIVIDE 0x000f 252fcf5ef2aSThomas Huth #define PGM_SEGMENT_TRANS 0x0010 253fcf5ef2aSThomas Huth #define PGM_PAGE_TRANS 0x0011 254fcf5ef2aSThomas Huth #define PGM_TRANS_SPEC 0x0012 255fcf5ef2aSThomas Huth #define PGM_SPECIAL_OP 0x0013 256fcf5ef2aSThomas Huth #define PGM_OPERAND 0x0015 257fcf5ef2aSThomas Huth #define PGM_TRACE_TABLE 0x0016 258fcf5ef2aSThomas Huth #define PGM_SPACE_SWITCH 0x001c 259fcf5ef2aSThomas Huth #define PGM_HFP_SQRT 0x001d 260fcf5ef2aSThomas Huth #define PGM_PC_TRANS_SPEC 0x001f 261fcf5ef2aSThomas Huth #define PGM_AFX_TRANS 0x0020 262fcf5ef2aSThomas Huth #define PGM_ASX_TRANS 0x0021 263fcf5ef2aSThomas Huth #define PGM_LX_TRANS 0x0022 264fcf5ef2aSThomas Huth #define PGM_EX_TRANS 0x0023 265fcf5ef2aSThomas Huth #define PGM_PRIM_AUTH 0x0024 266fcf5ef2aSThomas Huth #define PGM_SEC_AUTH 0x0025 267fcf5ef2aSThomas Huth #define PGM_ALET_SPEC 0x0028 268fcf5ef2aSThomas Huth #define PGM_ALEN_SPEC 0x0029 269fcf5ef2aSThomas Huth #define PGM_ALE_SEQ 0x002a 270fcf5ef2aSThomas Huth #define PGM_ASTE_VALID 0x002b 271fcf5ef2aSThomas Huth #define PGM_ASTE_SEQ 0x002c 272fcf5ef2aSThomas Huth #define PGM_EXT_AUTH 0x002d 273fcf5ef2aSThomas Huth #define PGM_STACK_FULL 0x0030 274fcf5ef2aSThomas Huth #define PGM_STACK_EMPTY 0x0031 275fcf5ef2aSThomas Huth #define PGM_STACK_SPEC 0x0032 276fcf5ef2aSThomas Huth #define PGM_STACK_TYPE 0x0033 277fcf5ef2aSThomas Huth #define PGM_STACK_OP 0x0034 278fcf5ef2aSThomas Huth #define PGM_ASCE_TYPE 0x0038 279fcf5ef2aSThomas Huth #define PGM_REG_FIRST_TRANS 0x0039 280fcf5ef2aSThomas Huth #define PGM_REG_SEC_TRANS 0x003a 281fcf5ef2aSThomas Huth #define PGM_REG_THIRD_TRANS 0x003b 282fcf5ef2aSThomas Huth #define PGM_MONITOR 0x0040 283fcf5ef2aSThomas Huth #define PGM_PER 0x0080 284fcf5ef2aSThomas Huth #define PGM_CRYPTO 0x0119 285fcf5ef2aSThomas Huth 286fcf5ef2aSThomas Huth /* External Interrupts */ 287fcf5ef2aSThomas Huth #define EXT_INTERRUPT_KEY 0x0040 288fcf5ef2aSThomas Huth #define EXT_CLOCK_COMP 0x1004 289fcf5ef2aSThomas Huth #define EXT_CPU_TIMER 0x1005 290fcf5ef2aSThomas Huth #define EXT_MALFUNCTION 0x1200 291fcf5ef2aSThomas Huth #define EXT_EMERGENCY 0x1201 292fcf5ef2aSThomas Huth #define EXT_EXTERNAL_CALL 0x1202 293fcf5ef2aSThomas Huth #define EXT_ETR 0x1406 294fcf5ef2aSThomas Huth #define EXT_SERVICE 0x2401 295fcf5ef2aSThomas Huth #define EXT_VIRTIO 0x2603 296fcf5ef2aSThomas Huth 297fcf5ef2aSThomas Huth /* PSW defines */ 298fcf5ef2aSThomas Huth #undef PSW_MASK_PER 299fcf5ef2aSThomas Huth #undef PSW_MASK_DAT 300fcf5ef2aSThomas Huth #undef PSW_MASK_IO 301fcf5ef2aSThomas Huth #undef PSW_MASK_EXT 302fcf5ef2aSThomas Huth #undef PSW_MASK_KEY 303fcf5ef2aSThomas Huth #undef PSW_SHIFT_KEY 304fcf5ef2aSThomas Huth #undef PSW_MASK_MCHECK 305fcf5ef2aSThomas Huth #undef PSW_MASK_WAIT 306fcf5ef2aSThomas Huth #undef PSW_MASK_PSTATE 307fcf5ef2aSThomas Huth #undef PSW_MASK_ASC 3083e7e5e0bSDavid Hildenbrand #undef PSW_SHIFT_ASC 309fcf5ef2aSThomas Huth #undef PSW_MASK_CC 310fcf5ef2aSThomas Huth #undef PSW_MASK_PM 311fcf5ef2aSThomas Huth #undef PSW_MASK_64 312fcf5ef2aSThomas Huth #undef PSW_MASK_32 313fcf5ef2aSThomas Huth #undef PSW_MASK_ESA_ADDR 314fcf5ef2aSThomas Huth 315fcf5ef2aSThomas Huth #define PSW_MASK_PER 0x4000000000000000ULL 316fcf5ef2aSThomas Huth #define PSW_MASK_DAT 0x0400000000000000ULL 317fcf5ef2aSThomas Huth #define PSW_MASK_IO 0x0200000000000000ULL 318fcf5ef2aSThomas Huth #define PSW_MASK_EXT 0x0100000000000000ULL 319fcf5ef2aSThomas Huth #define PSW_MASK_KEY 0x00F0000000000000ULL 320c8bd9537SDavid Hildenbrand #define PSW_SHIFT_KEY 52 321fcf5ef2aSThomas Huth #define PSW_MASK_MCHECK 0x0004000000000000ULL 322fcf5ef2aSThomas Huth #define PSW_MASK_WAIT 0x0002000000000000ULL 323fcf5ef2aSThomas Huth #define PSW_MASK_PSTATE 0x0001000000000000ULL 324fcf5ef2aSThomas Huth #define PSW_MASK_ASC 0x0000C00000000000ULL 3253e7e5e0bSDavid Hildenbrand #define PSW_SHIFT_ASC 46 326fcf5ef2aSThomas Huth #define PSW_MASK_CC 0x0000300000000000ULL 327fcf5ef2aSThomas Huth #define PSW_MASK_PM 0x00000F0000000000ULL 328fcf5ef2aSThomas Huth #define PSW_MASK_64 0x0000000100000000ULL 329fcf5ef2aSThomas Huth #define PSW_MASK_32 0x0000000080000000ULL 330fcf5ef2aSThomas Huth #define PSW_MASK_ESA_ADDR 0x000000007fffffffULL 331fcf5ef2aSThomas Huth 332fcf5ef2aSThomas Huth #undef PSW_ASC_PRIMARY 333fcf5ef2aSThomas Huth #undef PSW_ASC_ACCREG 334fcf5ef2aSThomas Huth #undef PSW_ASC_SECONDARY 335fcf5ef2aSThomas Huth #undef PSW_ASC_HOME 336fcf5ef2aSThomas Huth 337fcf5ef2aSThomas Huth #define PSW_ASC_PRIMARY 0x0000000000000000ULL 338fcf5ef2aSThomas Huth #define PSW_ASC_ACCREG 0x0000400000000000ULL 339fcf5ef2aSThomas Huth #define PSW_ASC_SECONDARY 0x0000800000000000ULL 340fcf5ef2aSThomas Huth #define PSW_ASC_HOME 0x0000C00000000000ULL 341fcf5ef2aSThomas Huth 3423e7e5e0bSDavid Hildenbrand /* the address space values shifted */ 3433e7e5e0bSDavid Hildenbrand #define AS_PRIMARY 0 3443e7e5e0bSDavid Hildenbrand #define AS_ACCREG 1 3453e7e5e0bSDavid Hildenbrand #define AS_SECONDARY 2 3463e7e5e0bSDavid Hildenbrand #define AS_HOME 3 3473e7e5e0bSDavid Hildenbrand 348fcf5ef2aSThomas Huth /* tb flags */ 349fcf5ef2aSThomas Huth 350159fed45SRichard Henderson #define FLAG_MASK_PSW_SHIFT 31 351159fed45SRichard Henderson #define FLAG_MASK_PER (PSW_MASK_PER >> FLAG_MASK_PSW_SHIFT) 352159fed45SRichard Henderson #define FLAG_MASK_PSTATE (PSW_MASK_PSTATE >> FLAG_MASK_PSW_SHIFT) 353159fed45SRichard Henderson #define FLAG_MASK_ASC (PSW_MASK_ASC >> FLAG_MASK_PSW_SHIFT) 354159fed45SRichard Henderson #define FLAG_MASK_64 (PSW_MASK_64 >> FLAG_MASK_PSW_SHIFT) 355159fed45SRichard Henderson #define FLAG_MASK_32 (PSW_MASK_32 >> FLAG_MASK_PSW_SHIFT) 356159fed45SRichard Henderson #define FLAG_MASK_PSW (FLAG_MASK_PER | FLAG_MASK_PSTATE \ 357159fed45SRichard Henderson | FLAG_MASK_ASC | FLAG_MASK_64 | FLAG_MASK_32) 358fcf5ef2aSThomas Huth 359fcf5ef2aSThomas Huth /* Control register 0 bits */ 360fcf5ef2aSThomas Huth #define CR0_LOWPROT 0x0000000010000000ULL 3613e7e5e0bSDavid Hildenbrand #define CR0_SECONDARY 0x0000000004000000ULL 362fcf5ef2aSThomas Huth #define CR0_EDAT 0x0000000000800000ULL 363fcf5ef2aSThomas Huth 364fcf5ef2aSThomas Huth /* MMU */ 365fcf5ef2aSThomas Huth #define MMU_PRIMARY_IDX 0 366fcf5ef2aSThomas Huth #define MMU_SECONDARY_IDX 1 367fcf5ef2aSThomas Huth #define MMU_HOME_IDX 2 368fcf5ef2aSThomas Huth 3693e7e5e0bSDavid Hildenbrand static inline bool psw_key_valid(CPUS390XState *env, uint8_t psw_key) 3703e7e5e0bSDavid Hildenbrand { 3713e7e5e0bSDavid Hildenbrand uint16_t pkm = env->cregs[3] >> 16; 3723e7e5e0bSDavid Hildenbrand 3733e7e5e0bSDavid Hildenbrand if (env->psw.mask & PSW_MASK_PSTATE) { 3743e7e5e0bSDavid Hildenbrand /* PSW key has range 0..15, it is valid if the bit is 1 in the PKM */ 3753e7e5e0bSDavid Hildenbrand return pkm & (0x80 >> psw_key); 3763e7e5e0bSDavid Hildenbrand } 3773e7e5e0bSDavid Hildenbrand return true; 3783e7e5e0bSDavid Hildenbrand } 3793e7e5e0bSDavid Hildenbrand 380fcf5ef2aSThomas Huth static inline int cpu_mmu_index(CPUS390XState *env, bool ifetch) 381fcf5ef2aSThomas Huth { 382fcf5ef2aSThomas Huth switch (env->psw.mask & PSW_MASK_ASC) { 383fcf5ef2aSThomas Huth case PSW_ASC_PRIMARY: 384fcf5ef2aSThomas Huth return MMU_PRIMARY_IDX; 385fcf5ef2aSThomas Huth case PSW_ASC_SECONDARY: 386fcf5ef2aSThomas Huth return MMU_SECONDARY_IDX; 387fcf5ef2aSThomas Huth case PSW_ASC_HOME: 388fcf5ef2aSThomas Huth return MMU_HOME_IDX; 389fcf5ef2aSThomas Huth case PSW_ASC_ACCREG: 390fcf5ef2aSThomas Huth /* Fallthrough: access register mode is not yet supported */ 391fcf5ef2aSThomas Huth default: 392fcf5ef2aSThomas Huth abort(); 393fcf5ef2aSThomas Huth } 394fcf5ef2aSThomas Huth } 395fcf5ef2aSThomas Huth 396fcf5ef2aSThomas Huth static inline uint64_t cpu_mmu_idx_to_asc(int mmu_idx) 397fcf5ef2aSThomas Huth { 398fcf5ef2aSThomas Huth switch (mmu_idx) { 399fcf5ef2aSThomas Huth case MMU_PRIMARY_IDX: 400fcf5ef2aSThomas Huth return PSW_ASC_PRIMARY; 401fcf5ef2aSThomas Huth case MMU_SECONDARY_IDX: 402fcf5ef2aSThomas Huth return PSW_ASC_SECONDARY; 403fcf5ef2aSThomas Huth case MMU_HOME_IDX: 404fcf5ef2aSThomas Huth return PSW_ASC_HOME; 405fcf5ef2aSThomas Huth default: 406fcf5ef2aSThomas Huth abort(); 407fcf5ef2aSThomas Huth } 408fcf5ef2aSThomas Huth } 409fcf5ef2aSThomas Huth 410fcf5ef2aSThomas Huth static inline void cpu_get_tb_cpu_state(CPUS390XState* env, target_ulong *pc, 411fcf5ef2aSThomas Huth target_ulong *cs_base, uint32_t *flags) 412fcf5ef2aSThomas Huth { 413fcf5ef2aSThomas Huth *pc = env->psw.addr; 414303c681aSRichard Henderson *cs_base = env->ex_value; 415159fed45SRichard Henderson *flags = (env->psw.mask >> FLAG_MASK_PSW_SHIFT) & FLAG_MASK_PSW; 416fcf5ef2aSThomas Huth } 417fcf5ef2aSThomas Huth 418fcf5ef2aSThomas Huth #define MAX_ILEN 6 419fcf5ef2aSThomas Huth 420fcf5ef2aSThomas Huth /* While the PoO talks about ILC (a number between 1-3) what is actually 421fcf5ef2aSThomas Huth stored in LowCore is shifted left one bit (an even between 2-6). As 422fcf5ef2aSThomas Huth this is the actual length of the insn and therefore more useful, that 423fcf5ef2aSThomas Huth is what we want to pass around and manipulate. To make sure that we 424fcf5ef2aSThomas Huth have applied this distinction universally, rename the "ILC" to "ILEN". */ 425fcf5ef2aSThomas Huth static inline int get_ilen(uint8_t opc) 426fcf5ef2aSThomas Huth { 427fcf5ef2aSThomas Huth switch (opc >> 6) { 428fcf5ef2aSThomas Huth case 0: 429fcf5ef2aSThomas Huth return 2; 430fcf5ef2aSThomas Huth case 1: 431fcf5ef2aSThomas Huth case 2: 432fcf5ef2aSThomas Huth return 4; 433fcf5ef2aSThomas Huth default: 434fcf5ef2aSThomas Huth return 6; 435fcf5ef2aSThomas Huth } 436fcf5ef2aSThomas Huth } 437fcf5ef2aSThomas Huth 438fcf5ef2aSThomas Huth /* PER bits from control register 9 */ 439fcf5ef2aSThomas Huth #define PER_CR9_EVENT_BRANCH 0x80000000 440fcf5ef2aSThomas Huth #define PER_CR9_EVENT_IFETCH 0x40000000 441fcf5ef2aSThomas Huth #define PER_CR9_EVENT_STORE 0x20000000 442fcf5ef2aSThomas Huth #define PER_CR9_EVENT_STORE_REAL 0x08000000 443fcf5ef2aSThomas Huth #define PER_CR9_EVENT_NULLIFICATION 0x01000000 444fcf5ef2aSThomas Huth #define PER_CR9_CONTROL_BRANCH_ADDRESS 0x00800000 445fcf5ef2aSThomas Huth #define PER_CR9_CONTROL_ALTERATION 0x00200000 446fcf5ef2aSThomas Huth 447fcf5ef2aSThomas Huth /* PER bits from the PER CODE/ATMID/AI in lowcore */ 448fcf5ef2aSThomas Huth #define PER_CODE_EVENT_BRANCH 0x8000 449fcf5ef2aSThomas Huth #define PER_CODE_EVENT_IFETCH 0x4000 450fcf5ef2aSThomas Huth #define PER_CODE_EVENT_STORE 0x2000 451fcf5ef2aSThomas Huth #define PER_CODE_EVENT_STORE_REAL 0x0800 452fcf5ef2aSThomas Huth #define PER_CODE_EVENT_NULLIFICATION 0x0100 453fcf5ef2aSThomas Huth 454fcf5ef2aSThomas Huth /* Compute the ATMID field that is stored in the per_perc_atmid lowcore 455fcf5ef2aSThomas Huth entry when a PER exception is triggered. */ 456fcf5ef2aSThomas Huth static inline uint8_t get_per_atmid(CPUS390XState *env) 457fcf5ef2aSThomas Huth { 458fcf5ef2aSThomas Huth return ((env->psw.mask & PSW_MASK_64) ? (1 << 7) : 0) | 459fcf5ef2aSThomas Huth ( (1 << 6) ) | 460fcf5ef2aSThomas Huth ((env->psw.mask & PSW_MASK_32) ? (1 << 5) : 0) | 461fcf5ef2aSThomas Huth ((env->psw.mask & PSW_MASK_DAT)? (1 << 4) : 0) | 462fcf5ef2aSThomas Huth ((env->psw.mask & PSW_ASC_SECONDARY)? (1 << 3) : 0) | 463fcf5ef2aSThomas Huth ((env->psw.mask & PSW_ASC_ACCREG)? (1 << 2) : 0); 464fcf5ef2aSThomas Huth } 465fcf5ef2aSThomas Huth 466fcf5ef2aSThomas Huth /* Check if an address is within the PER starting address and the PER 467fcf5ef2aSThomas Huth ending address. The address range might loop. */ 468fcf5ef2aSThomas Huth static inline bool get_per_in_range(CPUS390XState *env, uint64_t addr) 469fcf5ef2aSThomas Huth { 470fcf5ef2aSThomas Huth if (env->cregs[10] <= env->cregs[11]) { 471fcf5ef2aSThomas Huth return env->cregs[10] <= addr && addr <= env->cregs[11]; 472fcf5ef2aSThomas Huth } else { 473fcf5ef2aSThomas Huth return env->cregs[10] <= addr || addr <= env->cregs[11]; 474fcf5ef2aSThomas Huth } 475fcf5ef2aSThomas Huth } 476fcf5ef2aSThomas Huth 477fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 478fcf5ef2aSThomas Huth void trigger_pgm_exception(CPUS390XState *env, uint32_t code, uint32_t ilen); 479fcf5ef2aSThomas Huth #endif 480fcf5ef2aSThomas Huth 481fcf5ef2aSThomas Huth S390CPU *cpu_s390x_init(const char *cpu_model); 482fcf5ef2aSThomas Huth S390CPU *s390x_new_cpu(const char *cpu_model, int64_t id, Error **errp); 483fcf5ef2aSThomas Huth S390CPU *cpu_s390x_create(const char *cpu_model, Error **errp); 484fcf5ef2aSThomas Huth void s390x_translate_init(void); 485fcf5ef2aSThomas Huth 486fcf5ef2aSThomas Huth /* you can call this signal handler from your SIGBUS and SIGSEGV 487fcf5ef2aSThomas Huth signal handlers to inform the virtual CPU of exceptions. non zero 488fcf5ef2aSThomas Huth is returned if the signal was handled by the virtual CPU. */ 489fcf5ef2aSThomas Huth int cpu_s390x_signal_handler(int host_signum, void *pinfo, 490fcf5ef2aSThomas Huth void *puc); 491fcf5ef2aSThomas Huth int s390_cpu_handle_mmu_fault(CPUState *cpu, vaddr address, int rw, 492fcf5ef2aSThomas Huth int mmu_idx); 493fcf5ef2aSThomas Huth 494fcf5ef2aSThomas Huth 495fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 496fcf5ef2aSThomas Huth void do_restart_interrupt(CPUS390XState *env); 49744977a8fSRichard Henderson void s390x_cpu_do_unaligned_access(CPUState *cs, vaddr addr, 49844977a8fSRichard Henderson MMUAccessType access_type, 49944977a8fSRichard Henderson int mmu_idx, uintptr_t retaddr); 500fcf5ef2aSThomas Huth 501fcf5ef2aSThomas Huth static inline hwaddr decode_basedisp_s(CPUS390XState *env, uint32_t ipb, 502fcf5ef2aSThomas Huth uint8_t *ar) 503fcf5ef2aSThomas Huth { 504fcf5ef2aSThomas Huth hwaddr addr = 0; 505fcf5ef2aSThomas Huth uint8_t reg; 506fcf5ef2aSThomas Huth 507fcf5ef2aSThomas Huth reg = ipb >> 28; 508fcf5ef2aSThomas Huth if (reg > 0) { 509fcf5ef2aSThomas Huth addr = env->regs[reg]; 510fcf5ef2aSThomas Huth } 511fcf5ef2aSThomas Huth addr += (ipb >> 16) & 0xfff; 512fcf5ef2aSThomas Huth if (ar) { 513fcf5ef2aSThomas Huth *ar = reg; 514fcf5ef2aSThomas Huth } 515fcf5ef2aSThomas Huth 516fcf5ef2aSThomas Huth return addr; 517fcf5ef2aSThomas Huth } 518fcf5ef2aSThomas Huth 519fcf5ef2aSThomas Huth /* Base/displacement are at the same locations. */ 520fcf5ef2aSThomas Huth #define decode_basedisp_rs decode_basedisp_s 521fcf5ef2aSThomas Huth 522fcf5ef2aSThomas Huth /* helper functions for run_on_cpu() */ 523fcf5ef2aSThomas Huth static inline void s390_do_cpu_reset(CPUState *cs, run_on_cpu_data arg) 524fcf5ef2aSThomas Huth { 525fcf5ef2aSThomas Huth S390CPUClass *scc = S390_CPU_GET_CLASS(cs); 526fcf5ef2aSThomas Huth 527fcf5ef2aSThomas Huth scc->cpu_reset(cs); 528fcf5ef2aSThomas Huth } 529fcf5ef2aSThomas Huth static inline void s390_do_cpu_full_reset(CPUState *cs, run_on_cpu_data arg) 530fcf5ef2aSThomas Huth { 531fcf5ef2aSThomas Huth cpu_reset(cs); 532fcf5ef2aSThomas Huth } 533fcf5ef2aSThomas Huth 534fcf5ef2aSThomas Huth void s390x_tod_timer(void *opaque); 535fcf5ef2aSThomas Huth void s390x_cpu_timer(void *opaque); 536fcf5ef2aSThomas Huth 537fcf5ef2aSThomas Huth int s390_virtio_hypercall(CPUS390XState *env); 538fcf5ef2aSThomas Huth 539fcf5ef2aSThomas Huth #ifdef CONFIG_KVM 540fcf5ef2aSThomas Huth void kvm_s390_service_interrupt(uint32_t parm); 541fcf5ef2aSThomas Huth void kvm_s390_vcpu_interrupt(S390CPU *cpu, struct kvm_s390_irq *irq); 542fcf5ef2aSThomas Huth void kvm_s390_floating_interrupt(struct kvm_s390_irq *irq); 543fcf5ef2aSThomas Huth int kvm_s390_inject_flic(struct kvm_s390_irq *irq); 544fcf5ef2aSThomas Huth void kvm_s390_access_exception(S390CPU *cpu, uint16_t code, uint64_t te_code); 545fcf5ef2aSThomas Huth int kvm_s390_mem_op(S390CPU *cpu, vaddr addr, uint8_t ar, void *hostbuf, 546fcf5ef2aSThomas Huth int len, bool is_write); 547fcf5ef2aSThomas Huth int kvm_s390_get_clock(uint8_t *tod_high, uint64_t *tod_clock); 548fcf5ef2aSThomas Huth int kvm_s390_set_clock(uint8_t *tod_high, uint64_t *tod_clock); 549fcf5ef2aSThomas Huth #else 550fcf5ef2aSThomas Huth static inline void kvm_s390_service_interrupt(uint32_t parm) 551fcf5ef2aSThomas Huth { 552fcf5ef2aSThomas Huth } 553fcf5ef2aSThomas Huth static inline int kvm_s390_get_clock(uint8_t *tod_high, uint64_t *tod_low) 554fcf5ef2aSThomas Huth { 555fcf5ef2aSThomas Huth return -ENOSYS; 556fcf5ef2aSThomas Huth } 557fcf5ef2aSThomas Huth static inline int kvm_s390_set_clock(uint8_t *tod_high, uint64_t *tod_low) 558fcf5ef2aSThomas Huth { 559fcf5ef2aSThomas Huth return -ENOSYS; 560fcf5ef2aSThomas Huth } 561fcf5ef2aSThomas Huth static inline int kvm_s390_mem_op(S390CPU *cpu, vaddr addr, uint8_t ar, 562fcf5ef2aSThomas Huth void *hostbuf, int len, bool is_write) 563fcf5ef2aSThomas Huth { 564fcf5ef2aSThomas Huth return -ENOSYS; 565fcf5ef2aSThomas Huth } 566fcf5ef2aSThomas Huth static inline void kvm_s390_access_exception(S390CPU *cpu, uint16_t code, 567fcf5ef2aSThomas Huth uint64_t te_code) 568fcf5ef2aSThomas Huth { 569fcf5ef2aSThomas Huth } 570fcf5ef2aSThomas Huth #endif 571fcf5ef2aSThomas Huth 572fcf5ef2aSThomas Huth static inline int s390_get_clock(uint8_t *tod_high, uint64_t *tod_low) 573fcf5ef2aSThomas Huth { 574fcf5ef2aSThomas Huth if (kvm_enabled()) { 575fcf5ef2aSThomas Huth return kvm_s390_get_clock(tod_high, tod_low); 576fcf5ef2aSThomas Huth } 577fcf5ef2aSThomas Huth /* Fixme TCG */ 578fcf5ef2aSThomas Huth *tod_high = 0; 579fcf5ef2aSThomas Huth *tod_low = 0; 580fcf5ef2aSThomas Huth return 0; 581fcf5ef2aSThomas Huth } 582fcf5ef2aSThomas Huth 583fcf5ef2aSThomas Huth static inline int s390_set_clock(uint8_t *tod_high, uint64_t *tod_low) 584fcf5ef2aSThomas Huth { 585fcf5ef2aSThomas Huth if (kvm_enabled()) { 586fcf5ef2aSThomas Huth return kvm_s390_set_clock(tod_high, tod_low); 587fcf5ef2aSThomas Huth } 588fcf5ef2aSThomas Huth /* Fixme TCG */ 589fcf5ef2aSThomas Huth return 0; 590fcf5ef2aSThomas Huth } 591fcf5ef2aSThomas Huth 592fcf5ef2aSThomas Huth S390CPU *s390_cpu_addr2state(uint16_t cpu_addr); 593fcf5ef2aSThomas Huth unsigned int s390_cpu_halt(S390CPU *cpu); 594fcf5ef2aSThomas Huth void s390_cpu_unhalt(S390CPU *cpu); 595fcf5ef2aSThomas Huth unsigned int s390_cpu_set_state(uint8_t cpu_state, S390CPU *cpu); 596fcf5ef2aSThomas Huth static inline uint8_t s390_cpu_get_state(S390CPU *cpu) 597fcf5ef2aSThomas Huth { 598fcf5ef2aSThomas Huth return cpu->env.cpu_state; 599fcf5ef2aSThomas Huth } 600fcf5ef2aSThomas Huth 601fcf5ef2aSThomas Huth void gtod_save(QEMUFile *f, void *opaque); 602fcf5ef2aSThomas Huth int gtod_load(QEMUFile *f, void *opaque, int version_id); 603fcf5ef2aSThomas Huth 604fcf5ef2aSThomas Huth void cpu_inject_ext(S390CPU *cpu, uint32_t code, uint32_t param, 605fcf5ef2aSThomas Huth uint64_t param64); 606fcf5ef2aSThomas Huth 607fcf5ef2aSThomas Huth /* ioinst.c */ 608fcf5ef2aSThomas Huth void ioinst_handle_xsch(S390CPU *cpu, uint64_t reg1); 609fcf5ef2aSThomas Huth void ioinst_handle_csch(S390CPU *cpu, uint64_t reg1); 610fcf5ef2aSThomas Huth void ioinst_handle_hsch(S390CPU *cpu, uint64_t reg1); 611fcf5ef2aSThomas Huth void ioinst_handle_msch(S390CPU *cpu, uint64_t reg1, uint32_t ipb); 612fcf5ef2aSThomas Huth void ioinst_handle_ssch(S390CPU *cpu, uint64_t reg1, uint32_t ipb); 613fcf5ef2aSThomas Huth void ioinst_handle_stcrw(S390CPU *cpu, uint32_t ipb); 614fcf5ef2aSThomas Huth void ioinst_handle_stsch(S390CPU *cpu, uint64_t reg1, uint32_t ipb); 615fcf5ef2aSThomas Huth int ioinst_handle_tsch(S390CPU *cpu, uint64_t reg1, uint32_t ipb); 616fcf5ef2aSThomas Huth void ioinst_handle_chsc(S390CPU *cpu, uint32_t ipb); 617fcf5ef2aSThomas Huth int ioinst_handle_tpi(S390CPU *cpu, uint32_t ipb); 618fcf5ef2aSThomas Huth void ioinst_handle_schm(S390CPU *cpu, uint64_t reg1, uint64_t reg2, 619fcf5ef2aSThomas Huth uint32_t ipb); 620fcf5ef2aSThomas Huth void ioinst_handle_rsch(S390CPU *cpu, uint64_t reg1); 621fcf5ef2aSThomas Huth void ioinst_handle_rchp(S390CPU *cpu, uint64_t reg1); 622fcf5ef2aSThomas Huth void ioinst_handle_sal(S390CPU *cpu, uint64_t reg1); 623fcf5ef2aSThomas Huth 624fcf5ef2aSThomas Huth /* service interrupts are floating therefore we must not pass an cpustate */ 625fcf5ef2aSThomas Huth void s390_sclp_extint(uint32_t parm); 626fcf5ef2aSThomas Huth 627fcf5ef2aSThomas Huth #else 628fcf5ef2aSThomas Huth static inline unsigned int s390_cpu_halt(S390CPU *cpu) 629fcf5ef2aSThomas Huth { 630fcf5ef2aSThomas Huth return 0; 631fcf5ef2aSThomas Huth } 632fcf5ef2aSThomas Huth 633fcf5ef2aSThomas Huth static inline void s390_cpu_unhalt(S390CPU *cpu) 634fcf5ef2aSThomas Huth { 635fcf5ef2aSThomas Huth } 636fcf5ef2aSThomas Huth 637fcf5ef2aSThomas Huth static inline unsigned int s390_cpu_set_state(uint8_t cpu_state, S390CPU *cpu) 638fcf5ef2aSThomas Huth { 639fcf5ef2aSThomas Huth return 0; 640fcf5ef2aSThomas Huth } 641fcf5ef2aSThomas Huth #endif 642fcf5ef2aSThomas Huth 643fcf5ef2aSThomas Huth extern void subsystem_reset(void); 644fcf5ef2aSThomas Huth 645fcf5ef2aSThomas Huth #define cpu_init(model) CPU(cpu_s390x_init(model)) 646fcf5ef2aSThomas Huth #define cpu_signal_handler cpu_s390x_signal_handler 647fcf5ef2aSThomas Huth 648fcf5ef2aSThomas Huth void s390_cpu_list(FILE *f, fprintf_function cpu_fprintf); 649fcf5ef2aSThomas Huth #define cpu_list s390_cpu_list 650fcf5ef2aSThomas Huth void s390_cpu_model_register_props(Object *obj); 651fcf5ef2aSThomas Huth void s390_cpu_model_class_register_props(ObjectClass *oc); 652fcf5ef2aSThomas Huth void s390_realize_cpu_model(CPUState *cs, Error **errp); 653fcf5ef2aSThomas Huth ObjectClass *s390_cpu_class_by_name(const char *name); 654fcf5ef2aSThomas Huth 655fcf5ef2aSThomas Huth #define EXCP_EXT 1 /* external interrupt */ 656fcf5ef2aSThomas Huth #define EXCP_SVC 2 /* supervisor call (syscall) */ 657fcf5ef2aSThomas Huth #define EXCP_PGM 3 /* program interruption */ 658fcf5ef2aSThomas Huth #define EXCP_IO 7 /* I/O interrupt */ 659fcf5ef2aSThomas Huth #define EXCP_MCHK 8 /* machine check */ 660fcf5ef2aSThomas Huth 661fcf5ef2aSThomas Huth #define INTERRUPT_EXT (1 << 0) 662fcf5ef2aSThomas Huth #define INTERRUPT_TOD (1 << 1) 663fcf5ef2aSThomas Huth #define INTERRUPT_CPUTIMER (1 << 2) 664fcf5ef2aSThomas Huth #define INTERRUPT_IO (1 << 3) 665fcf5ef2aSThomas Huth #define INTERRUPT_MCHK (1 << 4) 666fcf5ef2aSThomas Huth 667fcf5ef2aSThomas Huth /* Program Status Word. */ 668fcf5ef2aSThomas Huth #define S390_PSWM_REGNUM 0 669fcf5ef2aSThomas Huth #define S390_PSWA_REGNUM 1 670fcf5ef2aSThomas Huth /* General Purpose Registers. */ 671fcf5ef2aSThomas Huth #define S390_R0_REGNUM 2 672fcf5ef2aSThomas Huth #define S390_R1_REGNUM 3 673fcf5ef2aSThomas Huth #define S390_R2_REGNUM 4 674fcf5ef2aSThomas Huth #define S390_R3_REGNUM 5 675fcf5ef2aSThomas Huth #define S390_R4_REGNUM 6 676fcf5ef2aSThomas Huth #define S390_R5_REGNUM 7 677fcf5ef2aSThomas Huth #define S390_R6_REGNUM 8 678fcf5ef2aSThomas Huth #define S390_R7_REGNUM 9 679fcf5ef2aSThomas Huth #define S390_R8_REGNUM 10 680fcf5ef2aSThomas Huth #define S390_R9_REGNUM 11 681fcf5ef2aSThomas Huth #define S390_R10_REGNUM 12 682fcf5ef2aSThomas Huth #define S390_R11_REGNUM 13 683fcf5ef2aSThomas Huth #define S390_R12_REGNUM 14 684fcf5ef2aSThomas Huth #define S390_R13_REGNUM 15 685fcf5ef2aSThomas Huth #define S390_R14_REGNUM 16 686fcf5ef2aSThomas Huth #define S390_R15_REGNUM 17 687fcf5ef2aSThomas Huth /* Total Core Registers. */ 688fcf5ef2aSThomas Huth #define S390_NUM_CORE_REGS 18 689fcf5ef2aSThomas Huth 690fcf5ef2aSThomas Huth /* CC optimization */ 691fcf5ef2aSThomas Huth 692fcf5ef2aSThomas Huth /* Instead of computing the condition codes after each x86 instruction, 693fcf5ef2aSThomas Huth * QEMU just stores the result (called CC_DST), the type of operation 694fcf5ef2aSThomas Huth * (called CC_OP) and whatever operands are needed (CC_SRC and possibly 695fcf5ef2aSThomas Huth * CC_VR). When the condition codes are needed, the condition codes can 696fcf5ef2aSThomas Huth * be calculated using this information. Condition codes are not generated 697fcf5ef2aSThomas Huth * if they are only needed for conditional branches. 698fcf5ef2aSThomas Huth */ 699fcf5ef2aSThomas Huth enum cc_op { 700fcf5ef2aSThomas Huth CC_OP_CONST0 = 0, /* CC is 0 */ 701fcf5ef2aSThomas Huth CC_OP_CONST1, /* CC is 1 */ 702fcf5ef2aSThomas Huth CC_OP_CONST2, /* CC is 2 */ 703fcf5ef2aSThomas Huth CC_OP_CONST3, /* CC is 3 */ 704fcf5ef2aSThomas Huth 705fcf5ef2aSThomas Huth CC_OP_DYNAMIC, /* CC calculation defined by env->cc_op */ 706fcf5ef2aSThomas Huth CC_OP_STATIC, /* CC value is env->cc_op */ 707fcf5ef2aSThomas Huth 708fcf5ef2aSThomas Huth CC_OP_NZ, /* env->cc_dst != 0 */ 709fcf5ef2aSThomas Huth CC_OP_LTGT_32, /* signed less/greater than (32bit) */ 710fcf5ef2aSThomas Huth CC_OP_LTGT_64, /* signed less/greater than (64bit) */ 711fcf5ef2aSThomas Huth CC_OP_LTUGTU_32, /* unsigned less/greater than (32bit) */ 712fcf5ef2aSThomas Huth CC_OP_LTUGTU_64, /* unsigned less/greater than (64bit) */ 713fcf5ef2aSThomas Huth CC_OP_LTGT0_32, /* signed less/greater than 0 (32bit) */ 714fcf5ef2aSThomas Huth CC_OP_LTGT0_64, /* signed less/greater than 0 (64bit) */ 715fcf5ef2aSThomas Huth 716fcf5ef2aSThomas Huth CC_OP_ADD_64, /* overflow on add (64bit) */ 717fcf5ef2aSThomas Huth CC_OP_ADDU_64, /* overflow on unsigned add (64bit) */ 718fcf5ef2aSThomas Huth CC_OP_ADDC_64, /* overflow on unsigned add-carry (64bit) */ 719fcf5ef2aSThomas Huth CC_OP_SUB_64, /* overflow on subtraction (64bit) */ 720fcf5ef2aSThomas Huth CC_OP_SUBU_64, /* overflow on unsigned subtraction (64bit) */ 721fcf5ef2aSThomas Huth CC_OP_SUBB_64, /* overflow on unsigned sub-borrow (64bit) */ 722fcf5ef2aSThomas Huth CC_OP_ABS_64, /* sign eval on abs (64bit) */ 723fcf5ef2aSThomas Huth CC_OP_NABS_64, /* sign eval on nabs (64bit) */ 724fcf5ef2aSThomas Huth 725fcf5ef2aSThomas Huth CC_OP_ADD_32, /* overflow on add (32bit) */ 726fcf5ef2aSThomas Huth CC_OP_ADDU_32, /* overflow on unsigned add (32bit) */ 727fcf5ef2aSThomas Huth CC_OP_ADDC_32, /* overflow on unsigned add-carry (32bit) */ 728fcf5ef2aSThomas Huth CC_OP_SUB_32, /* overflow on subtraction (32bit) */ 729fcf5ef2aSThomas Huth CC_OP_SUBU_32, /* overflow on unsigned subtraction (32bit) */ 730fcf5ef2aSThomas Huth CC_OP_SUBB_32, /* overflow on unsigned sub-borrow (32bit) */ 731fcf5ef2aSThomas Huth CC_OP_ABS_32, /* sign eval on abs (64bit) */ 732fcf5ef2aSThomas Huth CC_OP_NABS_32, /* sign eval on nabs (64bit) */ 733fcf5ef2aSThomas Huth 734fcf5ef2aSThomas Huth CC_OP_COMP_32, /* complement */ 735fcf5ef2aSThomas Huth CC_OP_COMP_64, /* complement */ 736fcf5ef2aSThomas Huth 737fcf5ef2aSThomas Huth CC_OP_TM_32, /* test under mask (32bit) */ 738fcf5ef2aSThomas Huth CC_OP_TM_64, /* test under mask (64bit) */ 739fcf5ef2aSThomas Huth 740fcf5ef2aSThomas Huth CC_OP_NZ_F32, /* FP dst != 0 (32bit) */ 741fcf5ef2aSThomas Huth CC_OP_NZ_F64, /* FP dst != 0 (64bit) */ 742fcf5ef2aSThomas Huth CC_OP_NZ_F128, /* FP dst != 0 (128bit) */ 743fcf5ef2aSThomas Huth 744fcf5ef2aSThomas Huth CC_OP_ICM, /* insert characters under mask */ 745fcf5ef2aSThomas Huth CC_OP_SLA_32, /* Calculate shift left signed (32bit) */ 746fcf5ef2aSThomas Huth CC_OP_SLA_64, /* Calculate shift left signed (64bit) */ 747fcf5ef2aSThomas Huth CC_OP_FLOGR, /* find leftmost one */ 748fcf5ef2aSThomas Huth CC_OP_MAX 749fcf5ef2aSThomas Huth }; 750fcf5ef2aSThomas Huth 751fcf5ef2aSThomas Huth static const char *cc_names[] = { 752fcf5ef2aSThomas Huth [CC_OP_CONST0] = "CC_OP_CONST0", 753fcf5ef2aSThomas Huth [CC_OP_CONST1] = "CC_OP_CONST1", 754fcf5ef2aSThomas Huth [CC_OP_CONST2] = "CC_OP_CONST2", 755fcf5ef2aSThomas Huth [CC_OP_CONST3] = "CC_OP_CONST3", 756fcf5ef2aSThomas Huth [CC_OP_DYNAMIC] = "CC_OP_DYNAMIC", 757fcf5ef2aSThomas Huth [CC_OP_STATIC] = "CC_OP_STATIC", 758fcf5ef2aSThomas Huth [CC_OP_NZ] = "CC_OP_NZ", 759fcf5ef2aSThomas Huth [CC_OP_LTGT_32] = "CC_OP_LTGT_32", 760fcf5ef2aSThomas Huth [CC_OP_LTGT_64] = "CC_OP_LTGT_64", 761fcf5ef2aSThomas Huth [CC_OP_LTUGTU_32] = "CC_OP_LTUGTU_32", 762fcf5ef2aSThomas Huth [CC_OP_LTUGTU_64] = "CC_OP_LTUGTU_64", 763fcf5ef2aSThomas Huth [CC_OP_LTGT0_32] = "CC_OP_LTGT0_32", 764fcf5ef2aSThomas Huth [CC_OP_LTGT0_64] = "CC_OP_LTGT0_64", 765fcf5ef2aSThomas Huth [CC_OP_ADD_64] = "CC_OP_ADD_64", 766fcf5ef2aSThomas Huth [CC_OP_ADDU_64] = "CC_OP_ADDU_64", 767fcf5ef2aSThomas Huth [CC_OP_ADDC_64] = "CC_OP_ADDC_64", 768fcf5ef2aSThomas Huth [CC_OP_SUB_64] = "CC_OP_SUB_64", 769fcf5ef2aSThomas Huth [CC_OP_SUBU_64] = "CC_OP_SUBU_64", 770fcf5ef2aSThomas Huth [CC_OP_SUBB_64] = "CC_OP_SUBB_64", 771fcf5ef2aSThomas Huth [CC_OP_ABS_64] = "CC_OP_ABS_64", 772fcf5ef2aSThomas Huth [CC_OP_NABS_64] = "CC_OP_NABS_64", 773fcf5ef2aSThomas Huth [CC_OP_ADD_32] = "CC_OP_ADD_32", 774fcf5ef2aSThomas Huth [CC_OP_ADDU_32] = "CC_OP_ADDU_32", 775fcf5ef2aSThomas Huth [CC_OP_ADDC_32] = "CC_OP_ADDC_32", 776fcf5ef2aSThomas Huth [CC_OP_SUB_32] = "CC_OP_SUB_32", 777fcf5ef2aSThomas Huth [CC_OP_SUBU_32] = "CC_OP_SUBU_32", 778fcf5ef2aSThomas Huth [CC_OP_SUBB_32] = "CC_OP_SUBB_32", 779fcf5ef2aSThomas Huth [CC_OP_ABS_32] = "CC_OP_ABS_32", 780fcf5ef2aSThomas Huth [CC_OP_NABS_32] = "CC_OP_NABS_32", 781fcf5ef2aSThomas Huth [CC_OP_COMP_32] = "CC_OP_COMP_32", 782fcf5ef2aSThomas Huth [CC_OP_COMP_64] = "CC_OP_COMP_64", 783fcf5ef2aSThomas Huth [CC_OP_TM_32] = "CC_OP_TM_32", 784fcf5ef2aSThomas Huth [CC_OP_TM_64] = "CC_OP_TM_64", 785fcf5ef2aSThomas Huth [CC_OP_NZ_F32] = "CC_OP_NZ_F32", 786fcf5ef2aSThomas Huth [CC_OP_NZ_F64] = "CC_OP_NZ_F64", 787fcf5ef2aSThomas Huth [CC_OP_NZ_F128] = "CC_OP_NZ_F128", 788fcf5ef2aSThomas Huth [CC_OP_ICM] = "CC_OP_ICM", 789fcf5ef2aSThomas Huth [CC_OP_SLA_32] = "CC_OP_SLA_32", 790fcf5ef2aSThomas Huth [CC_OP_SLA_64] = "CC_OP_SLA_64", 791fcf5ef2aSThomas Huth [CC_OP_FLOGR] = "CC_OP_FLOGR", 792fcf5ef2aSThomas Huth }; 793fcf5ef2aSThomas Huth 794fcf5ef2aSThomas Huth static inline const char *cc_name(int cc_op) 795fcf5ef2aSThomas Huth { 796fcf5ef2aSThomas Huth return cc_names[cc_op]; 797fcf5ef2aSThomas Huth } 798fcf5ef2aSThomas Huth 799fcf5ef2aSThomas Huth static inline void setcc(S390CPU *cpu, uint64_t cc) 800fcf5ef2aSThomas Huth { 801fcf5ef2aSThomas Huth CPUS390XState *env = &cpu->env; 802fcf5ef2aSThomas Huth 803fcf5ef2aSThomas Huth env->psw.mask &= ~(3ull << 44); 804fcf5ef2aSThomas Huth env->psw.mask |= (cc & 3) << 44; 805fcf5ef2aSThomas Huth env->cc_op = cc; 806fcf5ef2aSThomas Huth } 807fcf5ef2aSThomas Huth 808fcf5ef2aSThomas Huth typedef struct LowCore 809fcf5ef2aSThomas Huth { 810fcf5ef2aSThomas Huth /* prefix area: defined by architecture */ 811fcf5ef2aSThomas Huth uint32_t ccw1[2]; /* 0x000 */ 812fcf5ef2aSThomas Huth uint32_t ccw2[4]; /* 0x008 */ 813fcf5ef2aSThomas Huth uint8_t pad1[0x80-0x18]; /* 0x018 */ 814fcf5ef2aSThomas Huth uint32_t ext_params; /* 0x080 */ 815fcf5ef2aSThomas Huth uint16_t cpu_addr; /* 0x084 */ 816fcf5ef2aSThomas Huth uint16_t ext_int_code; /* 0x086 */ 817fcf5ef2aSThomas Huth uint16_t svc_ilen; /* 0x088 */ 818fcf5ef2aSThomas Huth uint16_t svc_code; /* 0x08a */ 819fcf5ef2aSThomas Huth uint16_t pgm_ilen; /* 0x08c */ 820fcf5ef2aSThomas Huth uint16_t pgm_code; /* 0x08e */ 821fcf5ef2aSThomas Huth uint32_t data_exc_code; /* 0x090 */ 822fcf5ef2aSThomas Huth uint16_t mon_class_num; /* 0x094 */ 823fcf5ef2aSThomas Huth uint16_t per_perc_atmid; /* 0x096 */ 824fcf5ef2aSThomas Huth uint64_t per_address; /* 0x098 */ 825fcf5ef2aSThomas Huth uint8_t exc_access_id; /* 0x0a0 */ 826fcf5ef2aSThomas Huth uint8_t per_access_id; /* 0x0a1 */ 827fcf5ef2aSThomas Huth uint8_t op_access_id; /* 0x0a2 */ 828fcf5ef2aSThomas Huth uint8_t ar_access_id; /* 0x0a3 */ 829fcf5ef2aSThomas Huth uint8_t pad2[0xA8-0xA4]; /* 0x0a4 */ 830fcf5ef2aSThomas Huth uint64_t trans_exc_code; /* 0x0a8 */ 831fcf5ef2aSThomas Huth uint64_t monitor_code; /* 0x0b0 */ 832fcf5ef2aSThomas Huth uint16_t subchannel_id; /* 0x0b8 */ 833fcf5ef2aSThomas Huth uint16_t subchannel_nr; /* 0x0ba */ 834fcf5ef2aSThomas Huth uint32_t io_int_parm; /* 0x0bc */ 835fcf5ef2aSThomas Huth uint32_t io_int_word; /* 0x0c0 */ 836fcf5ef2aSThomas Huth uint8_t pad3[0xc8-0xc4]; /* 0x0c4 */ 837fcf5ef2aSThomas Huth uint32_t stfl_fac_list; /* 0x0c8 */ 838fcf5ef2aSThomas Huth uint8_t pad4[0xe8-0xcc]; /* 0x0cc */ 839fcf5ef2aSThomas Huth uint32_t mcck_interruption_code[2]; /* 0x0e8 */ 840fcf5ef2aSThomas Huth uint8_t pad5[0xf4-0xf0]; /* 0x0f0 */ 841fcf5ef2aSThomas Huth uint32_t external_damage_code; /* 0x0f4 */ 842fcf5ef2aSThomas Huth uint64_t failing_storage_address; /* 0x0f8 */ 843fcf5ef2aSThomas Huth uint8_t pad6[0x110-0x100]; /* 0x100 */ 844fcf5ef2aSThomas Huth uint64_t per_breaking_event_addr; /* 0x110 */ 845fcf5ef2aSThomas Huth uint8_t pad7[0x120-0x118]; /* 0x118 */ 846fcf5ef2aSThomas Huth PSW restart_old_psw; /* 0x120 */ 847fcf5ef2aSThomas Huth PSW external_old_psw; /* 0x130 */ 848fcf5ef2aSThomas Huth PSW svc_old_psw; /* 0x140 */ 849fcf5ef2aSThomas Huth PSW program_old_psw; /* 0x150 */ 850fcf5ef2aSThomas Huth PSW mcck_old_psw; /* 0x160 */ 851fcf5ef2aSThomas Huth PSW io_old_psw; /* 0x170 */ 852fcf5ef2aSThomas Huth uint8_t pad8[0x1a0-0x180]; /* 0x180 */ 853fcf5ef2aSThomas Huth PSW restart_new_psw; /* 0x1a0 */ 854fcf5ef2aSThomas Huth PSW external_new_psw; /* 0x1b0 */ 855fcf5ef2aSThomas Huth PSW svc_new_psw; /* 0x1c0 */ 856fcf5ef2aSThomas Huth PSW program_new_psw; /* 0x1d0 */ 857fcf5ef2aSThomas Huth PSW mcck_new_psw; /* 0x1e0 */ 858fcf5ef2aSThomas Huth PSW io_new_psw; /* 0x1f0 */ 859fcf5ef2aSThomas Huth PSW return_psw; /* 0x200 */ 860fcf5ef2aSThomas Huth uint8_t irb[64]; /* 0x210 */ 861fcf5ef2aSThomas Huth uint64_t sync_enter_timer; /* 0x250 */ 862fcf5ef2aSThomas Huth uint64_t async_enter_timer; /* 0x258 */ 863fcf5ef2aSThomas Huth uint64_t exit_timer; /* 0x260 */ 864fcf5ef2aSThomas Huth uint64_t last_update_timer; /* 0x268 */ 865fcf5ef2aSThomas Huth uint64_t user_timer; /* 0x270 */ 866fcf5ef2aSThomas Huth uint64_t system_timer; /* 0x278 */ 867fcf5ef2aSThomas Huth uint64_t last_update_clock; /* 0x280 */ 868fcf5ef2aSThomas Huth uint64_t steal_clock; /* 0x288 */ 869fcf5ef2aSThomas Huth PSW return_mcck_psw; /* 0x290 */ 870fcf5ef2aSThomas Huth uint8_t pad9[0xc00-0x2a0]; /* 0x2a0 */ 871fcf5ef2aSThomas Huth /* System info area */ 872fcf5ef2aSThomas Huth uint64_t save_area[16]; /* 0xc00 */ 873fcf5ef2aSThomas Huth uint8_t pad10[0xd40-0xc80]; /* 0xc80 */ 874fcf5ef2aSThomas Huth uint64_t kernel_stack; /* 0xd40 */ 875fcf5ef2aSThomas Huth uint64_t thread_info; /* 0xd48 */ 876fcf5ef2aSThomas Huth uint64_t async_stack; /* 0xd50 */ 877fcf5ef2aSThomas Huth uint64_t kernel_asce; /* 0xd58 */ 878fcf5ef2aSThomas Huth uint64_t user_asce; /* 0xd60 */ 879fcf5ef2aSThomas Huth uint64_t panic_stack; /* 0xd68 */ 880fcf5ef2aSThomas Huth uint64_t user_exec_asce; /* 0xd70 */ 881fcf5ef2aSThomas Huth uint8_t pad11[0xdc0-0xd78]; /* 0xd78 */ 882fcf5ef2aSThomas Huth 883fcf5ef2aSThomas Huth /* SMP info area: defined by DJB */ 884fcf5ef2aSThomas Huth uint64_t clock_comparator; /* 0xdc0 */ 885fcf5ef2aSThomas Huth uint64_t ext_call_fast; /* 0xdc8 */ 886fcf5ef2aSThomas Huth uint64_t percpu_offset; /* 0xdd0 */ 887fcf5ef2aSThomas Huth uint64_t current_task; /* 0xdd8 */ 888fcf5ef2aSThomas Huth uint32_t softirq_pending; /* 0xde0 */ 889fcf5ef2aSThomas Huth uint32_t pad_0x0de4; /* 0xde4 */ 890fcf5ef2aSThomas Huth uint64_t int_clock; /* 0xde8 */ 891fcf5ef2aSThomas Huth uint8_t pad12[0xe00-0xdf0]; /* 0xdf0 */ 892fcf5ef2aSThomas Huth 893fcf5ef2aSThomas Huth /* 0xe00 is used as indicator for dump tools */ 894fcf5ef2aSThomas Huth /* whether the kernel died with panic() or not */ 895fcf5ef2aSThomas Huth uint32_t panic_magic; /* 0xe00 */ 896fcf5ef2aSThomas Huth 897fcf5ef2aSThomas Huth uint8_t pad13[0x11b8-0xe04]; /* 0xe04 */ 898fcf5ef2aSThomas Huth 899fcf5ef2aSThomas Huth /* 64 bit extparam used for pfault, diag 250 etc */ 900fcf5ef2aSThomas Huth uint64_t ext_params2; /* 0x11B8 */ 901fcf5ef2aSThomas Huth 902fcf5ef2aSThomas Huth uint8_t pad14[0x1200-0x11C0]; /* 0x11C0 */ 903fcf5ef2aSThomas Huth 904fcf5ef2aSThomas Huth /* System info area */ 905fcf5ef2aSThomas Huth 906fcf5ef2aSThomas Huth uint64_t floating_pt_save_area[16]; /* 0x1200 */ 907fcf5ef2aSThomas Huth uint64_t gpregs_save_area[16]; /* 0x1280 */ 908fcf5ef2aSThomas Huth uint32_t st_status_fixed_logout[4]; /* 0x1300 */ 909fcf5ef2aSThomas Huth uint8_t pad15[0x1318-0x1310]; /* 0x1310 */ 910fcf5ef2aSThomas Huth uint32_t prefixreg_save_area; /* 0x1318 */ 911fcf5ef2aSThomas Huth uint32_t fpt_creg_save_area; /* 0x131c */ 912fcf5ef2aSThomas Huth uint8_t pad16[0x1324-0x1320]; /* 0x1320 */ 913fcf5ef2aSThomas Huth uint32_t tod_progreg_save_area; /* 0x1324 */ 914fcf5ef2aSThomas Huth uint32_t cpu_timer_save_area[2]; /* 0x1328 */ 915fcf5ef2aSThomas Huth uint32_t clock_comp_save_area[2]; /* 0x1330 */ 916fcf5ef2aSThomas Huth uint8_t pad17[0x1340-0x1338]; /* 0x1338 */ 917fcf5ef2aSThomas Huth uint32_t access_regs_save_area[16]; /* 0x1340 */ 918fcf5ef2aSThomas Huth uint64_t cregs_save_area[16]; /* 0x1380 */ 919fcf5ef2aSThomas Huth 920fcf5ef2aSThomas Huth /* align to the top of the prefix area */ 921fcf5ef2aSThomas Huth 922fcf5ef2aSThomas Huth uint8_t pad18[0x2000-0x1400]; /* 0x1400 */ 923fcf5ef2aSThomas Huth } QEMU_PACKED LowCore; 924fcf5ef2aSThomas Huth 925fcf5ef2aSThomas Huth /* STSI */ 926fcf5ef2aSThomas Huth #define STSI_LEVEL_MASK 0x00000000f0000000ULL 927fcf5ef2aSThomas Huth #define STSI_LEVEL_CURRENT 0x0000000000000000ULL 928fcf5ef2aSThomas Huth #define STSI_LEVEL_1 0x0000000010000000ULL 929fcf5ef2aSThomas Huth #define STSI_LEVEL_2 0x0000000020000000ULL 930fcf5ef2aSThomas Huth #define STSI_LEVEL_3 0x0000000030000000ULL 931fcf5ef2aSThomas Huth #define STSI_R0_RESERVED_MASK 0x000000000fffff00ULL 932fcf5ef2aSThomas Huth #define STSI_R0_SEL1_MASK 0x00000000000000ffULL 933fcf5ef2aSThomas Huth #define STSI_R1_RESERVED_MASK 0x00000000ffff0000ULL 934fcf5ef2aSThomas Huth #define STSI_R1_SEL2_MASK 0x000000000000ffffULL 935fcf5ef2aSThomas Huth 936fcf5ef2aSThomas Huth /* Basic Machine Configuration */ 937fcf5ef2aSThomas Huth struct sysib_111 { 938fcf5ef2aSThomas Huth uint32_t res1[8]; 939fcf5ef2aSThomas Huth uint8_t manuf[16]; 940fcf5ef2aSThomas Huth uint8_t type[4]; 941fcf5ef2aSThomas Huth uint8_t res2[12]; 942fcf5ef2aSThomas Huth uint8_t model[16]; 943fcf5ef2aSThomas Huth uint8_t sequence[16]; 944fcf5ef2aSThomas Huth uint8_t plant[4]; 945fcf5ef2aSThomas Huth uint8_t res3[156]; 946fcf5ef2aSThomas Huth }; 947fcf5ef2aSThomas Huth 948fcf5ef2aSThomas Huth /* Basic Machine CPU */ 949fcf5ef2aSThomas Huth struct sysib_121 { 950fcf5ef2aSThomas Huth uint32_t res1[80]; 951fcf5ef2aSThomas Huth uint8_t sequence[16]; 952fcf5ef2aSThomas Huth uint8_t plant[4]; 953fcf5ef2aSThomas Huth uint8_t res2[2]; 954fcf5ef2aSThomas Huth uint16_t cpu_addr; 955fcf5ef2aSThomas Huth uint8_t res3[152]; 956fcf5ef2aSThomas Huth }; 957fcf5ef2aSThomas Huth 958fcf5ef2aSThomas Huth /* Basic Machine CPUs */ 959fcf5ef2aSThomas Huth struct sysib_122 { 960fcf5ef2aSThomas Huth uint8_t res1[32]; 961fcf5ef2aSThomas Huth uint32_t capability; 962fcf5ef2aSThomas Huth uint16_t total_cpus; 963fcf5ef2aSThomas Huth uint16_t active_cpus; 964fcf5ef2aSThomas Huth uint16_t standby_cpus; 965fcf5ef2aSThomas Huth uint16_t reserved_cpus; 966fcf5ef2aSThomas Huth uint16_t adjustments[2026]; 967fcf5ef2aSThomas Huth }; 968fcf5ef2aSThomas Huth 969fcf5ef2aSThomas Huth /* LPAR CPU */ 970fcf5ef2aSThomas Huth struct sysib_221 { 971fcf5ef2aSThomas Huth uint32_t res1[80]; 972fcf5ef2aSThomas Huth uint8_t sequence[16]; 973fcf5ef2aSThomas Huth uint8_t plant[4]; 974fcf5ef2aSThomas Huth uint16_t cpu_id; 975fcf5ef2aSThomas Huth uint16_t cpu_addr; 976fcf5ef2aSThomas Huth uint8_t res3[152]; 977fcf5ef2aSThomas Huth }; 978fcf5ef2aSThomas Huth 979fcf5ef2aSThomas Huth /* LPAR CPUs */ 980fcf5ef2aSThomas Huth struct sysib_222 { 981fcf5ef2aSThomas Huth uint32_t res1[32]; 982fcf5ef2aSThomas Huth uint16_t lpar_num; 983fcf5ef2aSThomas Huth uint8_t res2; 984fcf5ef2aSThomas Huth uint8_t lcpuc; 985fcf5ef2aSThomas Huth uint16_t total_cpus; 986fcf5ef2aSThomas Huth uint16_t conf_cpus; 987fcf5ef2aSThomas Huth uint16_t standby_cpus; 988fcf5ef2aSThomas Huth uint16_t reserved_cpus; 989fcf5ef2aSThomas Huth uint8_t name[8]; 990fcf5ef2aSThomas Huth uint32_t caf; 991fcf5ef2aSThomas Huth uint8_t res3[16]; 992fcf5ef2aSThomas Huth uint16_t dedicated_cpus; 993fcf5ef2aSThomas Huth uint16_t shared_cpus; 994fcf5ef2aSThomas Huth uint8_t res4[180]; 995fcf5ef2aSThomas Huth }; 996fcf5ef2aSThomas Huth 997fcf5ef2aSThomas Huth /* VM CPUs */ 998fcf5ef2aSThomas Huth struct sysib_322 { 999fcf5ef2aSThomas Huth uint8_t res1[31]; 1000fcf5ef2aSThomas Huth uint8_t count; 1001fcf5ef2aSThomas Huth struct { 1002fcf5ef2aSThomas Huth uint8_t res2[4]; 1003fcf5ef2aSThomas Huth uint16_t total_cpus; 1004fcf5ef2aSThomas Huth uint16_t conf_cpus; 1005fcf5ef2aSThomas Huth uint16_t standby_cpus; 1006fcf5ef2aSThomas Huth uint16_t reserved_cpus; 1007fcf5ef2aSThomas Huth uint8_t name[8]; 1008fcf5ef2aSThomas Huth uint32_t caf; 1009fcf5ef2aSThomas Huth uint8_t cpi[16]; 1010fcf5ef2aSThomas Huth uint8_t res5[3]; 1011fcf5ef2aSThomas Huth uint8_t ext_name_encoding; 1012fcf5ef2aSThomas Huth uint32_t res3; 1013fcf5ef2aSThomas Huth uint8_t uuid[16]; 1014fcf5ef2aSThomas Huth } vm[8]; 1015fcf5ef2aSThomas Huth uint8_t res4[1504]; 1016fcf5ef2aSThomas Huth uint8_t ext_names[8][256]; 1017fcf5ef2aSThomas Huth }; 1018fcf5ef2aSThomas Huth 1019fcf5ef2aSThomas Huth /* MMU defines */ 1020fcf5ef2aSThomas Huth #define _ASCE_ORIGIN ~0xfffULL /* segment table origin */ 1021fcf5ef2aSThomas Huth #define _ASCE_SUBSPACE 0x200 /* subspace group control */ 1022fcf5ef2aSThomas Huth #define _ASCE_PRIVATE_SPACE 0x100 /* private space control */ 1023fcf5ef2aSThomas Huth #define _ASCE_ALT_EVENT 0x80 /* storage alteration event control */ 1024fcf5ef2aSThomas Huth #define _ASCE_SPACE_SWITCH 0x40 /* space switch event */ 1025fcf5ef2aSThomas Huth #define _ASCE_REAL_SPACE 0x20 /* real space control */ 1026fcf5ef2aSThomas Huth #define _ASCE_TYPE_MASK 0x0c /* asce table type mask */ 1027fcf5ef2aSThomas Huth #define _ASCE_TYPE_REGION1 0x0c /* region first table type */ 1028fcf5ef2aSThomas Huth #define _ASCE_TYPE_REGION2 0x08 /* region second table type */ 1029fcf5ef2aSThomas Huth #define _ASCE_TYPE_REGION3 0x04 /* region third table type */ 1030fcf5ef2aSThomas Huth #define _ASCE_TYPE_SEGMENT 0x00 /* segment table type */ 1031fcf5ef2aSThomas Huth #define _ASCE_TABLE_LENGTH 0x03 /* region table length */ 1032fcf5ef2aSThomas Huth 1033fcf5ef2aSThomas Huth #define _REGION_ENTRY_ORIGIN ~0xfffULL /* region/segment table origin */ 1034fcf5ef2aSThomas Huth #define _REGION_ENTRY_RO 0x200 /* region/segment protection bit */ 1035fcf5ef2aSThomas Huth #define _REGION_ENTRY_TF 0xc0 /* region/segment table offset */ 1036fcf5ef2aSThomas Huth #define _REGION_ENTRY_INV 0x20 /* invalid region table entry */ 1037fcf5ef2aSThomas Huth #define _REGION_ENTRY_TYPE_MASK 0x0c /* region/segment table type mask */ 1038fcf5ef2aSThomas Huth #define _REGION_ENTRY_TYPE_R1 0x0c /* region first table type */ 1039fcf5ef2aSThomas Huth #define _REGION_ENTRY_TYPE_R2 0x08 /* region second table type */ 1040fcf5ef2aSThomas Huth #define _REGION_ENTRY_TYPE_R3 0x04 /* region third table type */ 1041fcf5ef2aSThomas Huth #define _REGION_ENTRY_LENGTH 0x03 /* region third length */ 1042fcf5ef2aSThomas Huth 1043fcf5ef2aSThomas Huth #define _SEGMENT_ENTRY_ORIGIN ~0x7ffULL /* segment table origin */ 1044fcf5ef2aSThomas Huth #define _SEGMENT_ENTRY_FC 0x400 /* format control */ 1045fcf5ef2aSThomas Huth #define _SEGMENT_ENTRY_RO 0x200 /* page protection bit */ 1046fcf5ef2aSThomas Huth #define _SEGMENT_ENTRY_INV 0x20 /* invalid segment table entry */ 1047fcf5ef2aSThomas Huth 10488a4719f5SAurelien Jarno #define VADDR_PX 0xff000 /* page index bits */ 10498a4719f5SAurelien Jarno 1050fcf5ef2aSThomas Huth #define _PAGE_RO 0x200 /* HW read-only bit */ 1051fcf5ef2aSThomas Huth #define _PAGE_INVALID 0x400 /* HW invalid bit */ 1052fcf5ef2aSThomas Huth #define _PAGE_RES0 0x800 /* bit must be zero */ 1053fcf5ef2aSThomas Huth 1054fcf5ef2aSThomas Huth #define SK_C (0x1 << 1) 1055fcf5ef2aSThomas Huth #define SK_R (0x1 << 2) 1056fcf5ef2aSThomas Huth #define SK_F (0x1 << 3) 1057fcf5ef2aSThomas Huth #define SK_ACC_MASK (0xf << 4) 1058fcf5ef2aSThomas Huth 1059fcf5ef2aSThomas Huth /* SIGP order codes */ 1060fcf5ef2aSThomas Huth #define SIGP_SENSE 0x01 1061fcf5ef2aSThomas Huth #define SIGP_EXTERNAL_CALL 0x02 1062fcf5ef2aSThomas Huth #define SIGP_EMERGENCY 0x03 1063fcf5ef2aSThomas Huth #define SIGP_START 0x04 1064fcf5ef2aSThomas Huth #define SIGP_STOP 0x05 1065fcf5ef2aSThomas Huth #define SIGP_RESTART 0x06 1066fcf5ef2aSThomas Huth #define SIGP_STOP_STORE_STATUS 0x09 1067fcf5ef2aSThomas Huth #define SIGP_INITIAL_CPU_RESET 0x0b 1068fcf5ef2aSThomas Huth #define SIGP_CPU_RESET 0x0c 1069fcf5ef2aSThomas Huth #define SIGP_SET_PREFIX 0x0d 1070fcf5ef2aSThomas Huth #define SIGP_STORE_STATUS_ADDR 0x0e 1071fcf5ef2aSThomas Huth #define SIGP_SET_ARCH 0x12 1072fcf5ef2aSThomas Huth #define SIGP_STORE_ADTL_STATUS 0x17 1073fcf5ef2aSThomas Huth 1074fcf5ef2aSThomas Huth /* SIGP condition codes */ 1075fcf5ef2aSThomas Huth #define SIGP_CC_ORDER_CODE_ACCEPTED 0 1076fcf5ef2aSThomas Huth #define SIGP_CC_STATUS_STORED 1 1077fcf5ef2aSThomas Huth #define SIGP_CC_BUSY 2 1078fcf5ef2aSThomas Huth #define SIGP_CC_NOT_OPERATIONAL 3 1079fcf5ef2aSThomas Huth 1080fcf5ef2aSThomas Huth /* SIGP status bits */ 1081fcf5ef2aSThomas Huth #define SIGP_STAT_EQUIPMENT_CHECK 0x80000000UL 1082fcf5ef2aSThomas Huth #define SIGP_STAT_INCORRECT_STATE 0x00000200UL 1083fcf5ef2aSThomas Huth #define SIGP_STAT_INVALID_PARAMETER 0x00000100UL 1084fcf5ef2aSThomas Huth #define SIGP_STAT_EXT_CALL_PENDING 0x00000080UL 1085fcf5ef2aSThomas Huth #define SIGP_STAT_STOPPED 0x00000040UL 1086fcf5ef2aSThomas Huth #define SIGP_STAT_OPERATOR_INTERV 0x00000020UL 1087fcf5ef2aSThomas Huth #define SIGP_STAT_CHECK_STOP 0x00000010UL 1088fcf5ef2aSThomas Huth #define SIGP_STAT_INOPERATIVE 0x00000004UL 1089fcf5ef2aSThomas Huth #define SIGP_STAT_INVALID_ORDER 0x00000002UL 1090fcf5ef2aSThomas Huth #define SIGP_STAT_RECEIVER_CHECK 0x00000001UL 1091fcf5ef2aSThomas Huth 1092fcf5ef2aSThomas Huth /* SIGP SET ARCHITECTURE modes */ 1093fcf5ef2aSThomas Huth #define SIGP_MODE_ESA_S390 0 1094fcf5ef2aSThomas Huth #define SIGP_MODE_Z_ARCH_TRANS_ALL_PSW 1 1095fcf5ef2aSThomas Huth #define SIGP_MODE_Z_ARCH_TRANS_CUR_PSW 2 1096fcf5ef2aSThomas Huth 1097a7c1fadfSAurelien Jarno /* SIGP order code mask corresponding to bit positions 56-63 */ 1098a7c1fadfSAurelien Jarno #define SIGP_ORDER_MASK 0x000000ff 1099a7c1fadfSAurelien Jarno 1100fcf5ef2aSThomas Huth void load_psw(CPUS390XState *env, uint64_t mask, uint64_t addr); 1101f79f1ca4SThomas Huth target_ulong mmu_real2abs(CPUS390XState *env, target_ulong raddr); 1102fcf5ef2aSThomas Huth int mmu_translate(CPUS390XState *env, target_ulong vaddr, int rw, uint64_t asc, 1103fcf5ef2aSThomas Huth target_ulong *raddr, int *flags, bool exc); 1104fcf5ef2aSThomas Huth int sclp_service_call(CPUS390XState *env, uint64_t sccb, uint32_t code); 1105fcf5ef2aSThomas Huth uint32_t calc_cc(CPUS390XState *env, uint32_t cc_op, uint64_t src, uint64_t dst, 1106fcf5ef2aSThomas Huth uint64_t vr); 1107fcf5ef2aSThomas Huth void s390_cpu_recompute_watchpoints(CPUState *cs); 1108fcf5ef2aSThomas Huth 1109fcf5ef2aSThomas Huth int s390_cpu_virt_mem_rw(S390CPU *cpu, vaddr laddr, uint8_t ar, void *hostbuf, 1110fcf5ef2aSThomas Huth int len, bool is_write); 1111fcf5ef2aSThomas Huth 1112fcf5ef2aSThomas Huth #define s390_cpu_virt_mem_read(cpu, laddr, ar, dest, len) \ 1113fcf5ef2aSThomas Huth s390_cpu_virt_mem_rw(cpu, laddr, ar, dest, len, false) 1114fcf5ef2aSThomas Huth #define s390_cpu_virt_mem_write(cpu, laddr, ar, dest, len) \ 1115fcf5ef2aSThomas Huth s390_cpu_virt_mem_rw(cpu, laddr, ar, dest, len, true) 1116fcf5ef2aSThomas Huth #define s390_cpu_virt_mem_check_write(cpu, laddr, ar, len) \ 1117fcf5ef2aSThomas Huth s390_cpu_virt_mem_rw(cpu, laddr, ar, NULL, len, true) 1118fcf5ef2aSThomas Huth 1119fcf5ef2aSThomas Huth /* The value of the TOD clock for 1.1.1970. */ 1120fcf5ef2aSThomas Huth #define TOD_UNIX_EPOCH 0x7d91048bca000000ULL 1121fcf5ef2aSThomas Huth 1122fcf5ef2aSThomas Huth /* Converts ns to s390's clock format */ 1123fcf5ef2aSThomas Huth static inline uint64_t time2tod(uint64_t ns) { 1124fcf5ef2aSThomas Huth return (ns << 9) / 125; 1125fcf5ef2aSThomas Huth } 1126fcf5ef2aSThomas Huth 1127fcf5ef2aSThomas Huth /* Converts s390's clock format to ns */ 1128fcf5ef2aSThomas Huth static inline uint64_t tod2time(uint64_t t) { 1129fcf5ef2aSThomas Huth return (t * 125) >> 9; 1130fcf5ef2aSThomas Huth } 1131fcf5ef2aSThomas Huth 1132fcf5ef2aSThomas Huth /* from s390-virtio-ccw */ 1133fcf5ef2aSThomas Huth #define MEM_SECTION_SIZE 0x10000000UL 1134fcf5ef2aSThomas Huth #define MAX_AVAIL_SLOTS 32 1135fcf5ef2aSThomas Huth 1136fcf5ef2aSThomas Huth /* fpu_helper.c */ 1137fcf5ef2aSThomas Huth uint32_t set_cc_nz_f32(float32 v); 1138fcf5ef2aSThomas Huth uint32_t set_cc_nz_f64(float64 v); 1139fcf5ef2aSThomas Huth uint32_t set_cc_nz_f128(float128 v); 1140fcf5ef2aSThomas Huth 1141fcf5ef2aSThomas Huth /* misc_helper.c */ 1142fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 1143fcf5ef2aSThomas Huth int handle_diag_288(CPUS390XState *env, uint64_t r1, uint64_t r3); 1144fcf5ef2aSThomas Huth void handle_diag_308(CPUS390XState *env, uint64_t r1, uint64_t r3); 1145fcf5ef2aSThomas Huth #endif 1146becf8217SDavid Hildenbrand /* automatically detect the instruction length */ 1147becf8217SDavid Hildenbrand #define ILEN_AUTO 0xff 1148fcf5ef2aSThomas Huth void program_interrupt(CPUS390XState *env, uint32_t code, int ilen); 1149fcf5ef2aSThomas Huth void QEMU_NORETURN runtime_exception(CPUS390XState *env, int excp, 1150fcf5ef2aSThomas Huth uintptr_t retaddr); 1151fcf5ef2aSThomas Huth 1152fcf5ef2aSThomas Huth #ifdef CONFIG_KVM 1153fcf5ef2aSThomas Huth void kvm_s390_io_interrupt(uint16_t subchannel_id, 1154fcf5ef2aSThomas Huth uint16_t subchannel_nr, uint32_t io_int_parm, 1155fcf5ef2aSThomas Huth uint32_t io_int_word); 1156fcf5ef2aSThomas Huth void kvm_s390_crw_mchk(void); 1157fcf5ef2aSThomas Huth void kvm_s390_enable_css_support(S390CPU *cpu); 1158fcf5ef2aSThomas Huth int kvm_s390_assign_subch_ioeventfd(EventNotifier *notifier, uint32_t sch, 1159fcf5ef2aSThomas Huth int vq, bool assign); 1160fcf5ef2aSThomas Huth int kvm_s390_cpu_restart(S390CPU *cpu); 1161fcf5ef2aSThomas Huth int kvm_s390_get_memslot_count(KVMState *s); 116203f47ee4SJanosch Frank int kvm_s390_cmma_active(void); 1163fcf5ef2aSThomas Huth void kvm_s390_cmma_reset(void); 1164fcf5ef2aSThomas Huth int kvm_s390_set_cpu_state(S390CPU *cpu, uint8_t cpu_state); 1165fcf5ef2aSThomas Huth void kvm_s390_reset_vcpu(S390CPU *cpu); 1166fcf5ef2aSThomas Huth int kvm_s390_set_mem_limit(KVMState *s, uint64_t new_limit, uint64_t *hw_limit); 1167fcf5ef2aSThomas Huth void kvm_s390_vcpu_interrupt_pre_save(S390CPU *cpu); 1168fcf5ef2aSThomas Huth int kvm_s390_vcpu_interrupt_post_load(S390CPU *cpu); 1169fcf5ef2aSThomas Huth int kvm_s390_get_ri(void); 1170*62deb62dSFan Zhang int kvm_s390_get_gs(void); 1171fcf5ef2aSThomas Huth void kvm_s390_crypto_reset(void); 1172fcf5ef2aSThomas Huth #else 1173fcf5ef2aSThomas Huth static inline void kvm_s390_io_interrupt(uint16_t subchannel_id, 1174fcf5ef2aSThomas Huth uint16_t subchannel_nr, 1175fcf5ef2aSThomas Huth uint32_t io_int_parm, 1176fcf5ef2aSThomas Huth uint32_t io_int_word) 1177fcf5ef2aSThomas Huth { 1178fcf5ef2aSThomas Huth } 1179fcf5ef2aSThomas Huth static inline void kvm_s390_crw_mchk(void) 1180fcf5ef2aSThomas Huth { 1181fcf5ef2aSThomas Huth } 1182fcf5ef2aSThomas Huth static inline void kvm_s390_enable_css_support(S390CPU *cpu) 1183fcf5ef2aSThomas Huth { 1184fcf5ef2aSThomas Huth } 1185fcf5ef2aSThomas Huth static inline int kvm_s390_assign_subch_ioeventfd(EventNotifier *notifier, 1186fcf5ef2aSThomas Huth uint32_t sch, int vq, 1187fcf5ef2aSThomas Huth bool assign) 1188fcf5ef2aSThomas Huth { 1189fcf5ef2aSThomas Huth return -ENOSYS; 1190fcf5ef2aSThomas Huth } 1191fcf5ef2aSThomas Huth static inline int kvm_s390_cpu_restart(S390CPU *cpu) 1192fcf5ef2aSThomas Huth { 1193fcf5ef2aSThomas Huth return -ENOSYS; 1194fcf5ef2aSThomas Huth } 1195fcf5ef2aSThomas Huth static inline void kvm_s390_cmma_reset(void) 1196fcf5ef2aSThomas Huth { 1197fcf5ef2aSThomas Huth } 1198fcf5ef2aSThomas Huth static inline int kvm_s390_get_memslot_count(KVMState *s) 1199fcf5ef2aSThomas Huth { 1200fcf5ef2aSThomas Huth return MAX_AVAIL_SLOTS; 1201fcf5ef2aSThomas Huth } 1202fcf5ef2aSThomas Huth static inline int kvm_s390_set_cpu_state(S390CPU *cpu, uint8_t cpu_state) 1203fcf5ef2aSThomas Huth { 1204fcf5ef2aSThomas Huth return -ENOSYS; 1205fcf5ef2aSThomas Huth } 1206fcf5ef2aSThomas Huth static inline void kvm_s390_reset_vcpu(S390CPU *cpu) 1207fcf5ef2aSThomas Huth { 1208fcf5ef2aSThomas Huth } 1209fcf5ef2aSThomas Huth static inline int kvm_s390_set_mem_limit(KVMState *s, uint64_t new_limit, 1210fcf5ef2aSThomas Huth uint64_t *hw_limit) 1211fcf5ef2aSThomas Huth { 1212fcf5ef2aSThomas Huth return 0; 1213fcf5ef2aSThomas Huth } 1214fcf5ef2aSThomas Huth static inline void kvm_s390_vcpu_interrupt_pre_save(S390CPU *cpu) 1215fcf5ef2aSThomas Huth { 1216fcf5ef2aSThomas Huth } 1217fcf5ef2aSThomas Huth static inline int kvm_s390_vcpu_interrupt_post_load(S390CPU *cpu) 1218fcf5ef2aSThomas Huth { 1219fcf5ef2aSThomas Huth return 0; 1220fcf5ef2aSThomas Huth } 1221fcf5ef2aSThomas Huth static inline int kvm_s390_get_ri(void) 1222fcf5ef2aSThomas Huth { 1223fcf5ef2aSThomas Huth return 0; 1224fcf5ef2aSThomas Huth } 1225*62deb62dSFan Zhang static inline int kvm_s390_get_gs(void) 1226*62deb62dSFan Zhang { 1227*62deb62dSFan Zhang return 0; 1228*62deb62dSFan Zhang } 1229fcf5ef2aSThomas Huth static inline void kvm_s390_crypto_reset(void) 1230fcf5ef2aSThomas Huth { 1231fcf5ef2aSThomas Huth } 1232fcf5ef2aSThomas Huth #endif 1233fcf5ef2aSThomas Huth 1234fcf5ef2aSThomas Huth static inline int s390_set_memory_limit(uint64_t new_limit, uint64_t *hw_limit) 1235fcf5ef2aSThomas Huth { 1236fcf5ef2aSThomas Huth if (kvm_enabled()) { 1237fcf5ef2aSThomas Huth return kvm_s390_set_mem_limit(kvm_state, new_limit, hw_limit); 1238fcf5ef2aSThomas Huth } 1239fcf5ef2aSThomas Huth return 0; 1240fcf5ef2aSThomas Huth } 1241fcf5ef2aSThomas Huth 1242fcf5ef2aSThomas Huth static inline void s390_cmma_reset(void) 1243fcf5ef2aSThomas Huth { 1244fcf5ef2aSThomas Huth if (kvm_enabled()) { 1245fcf5ef2aSThomas Huth kvm_s390_cmma_reset(); 1246fcf5ef2aSThomas Huth } 1247fcf5ef2aSThomas Huth } 1248fcf5ef2aSThomas Huth 1249fcf5ef2aSThomas Huth static inline int s390_cpu_restart(S390CPU *cpu) 1250fcf5ef2aSThomas Huth { 1251fcf5ef2aSThomas Huth if (kvm_enabled()) { 1252fcf5ef2aSThomas Huth return kvm_s390_cpu_restart(cpu); 1253fcf5ef2aSThomas Huth } 1254fcf5ef2aSThomas Huth return -ENOSYS; 1255fcf5ef2aSThomas Huth } 1256fcf5ef2aSThomas Huth 1257fcf5ef2aSThomas Huth static inline int s390_get_memslot_count(KVMState *s) 1258fcf5ef2aSThomas Huth { 1259fcf5ef2aSThomas Huth if (kvm_enabled()) { 1260fcf5ef2aSThomas Huth return kvm_s390_get_memslot_count(s); 1261fcf5ef2aSThomas Huth } else { 1262fcf5ef2aSThomas Huth return MAX_AVAIL_SLOTS; 1263fcf5ef2aSThomas Huth } 1264fcf5ef2aSThomas Huth } 1265fcf5ef2aSThomas Huth 1266fcf5ef2aSThomas Huth void s390_io_interrupt(uint16_t subchannel_id, uint16_t subchannel_nr, 1267fcf5ef2aSThomas Huth uint32_t io_int_parm, uint32_t io_int_word); 1268fcf5ef2aSThomas Huth void s390_crw_mchk(void); 1269fcf5ef2aSThomas Huth 1270fcf5ef2aSThomas Huth static inline int s390_assign_subch_ioeventfd(EventNotifier *notifier, 1271fcf5ef2aSThomas Huth uint32_t sch_id, int vq, 1272fcf5ef2aSThomas Huth bool assign) 1273fcf5ef2aSThomas Huth { 1274cda3c19fSQingFeng Hao if (kvm_enabled()) { 1275fcf5ef2aSThomas Huth return kvm_s390_assign_subch_ioeventfd(notifier, sch_id, vq, assign); 1276cda3c19fSQingFeng Hao } else { 1277cda3c19fSQingFeng Hao return 0; 1278cda3c19fSQingFeng Hao } 1279fcf5ef2aSThomas Huth } 1280fcf5ef2aSThomas Huth 1281fcf5ef2aSThomas Huth static inline void s390_crypto_reset(void) 1282fcf5ef2aSThomas Huth { 1283fcf5ef2aSThomas Huth if (kvm_enabled()) { 1284fcf5ef2aSThomas Huth kvm_s390_crypto_reset(); 1285fcf5ef2aSThomas Huth } 1286fcf5ef2aSThomas Huth } 1287fcf5ef2aSThomas Huth 1288274250c3SXiao Feng Ren static inline bool s390_get_squash_mcss(void) 1289274250c3SXiao Feng Ren { 1290274250c3SXiao Feng Ren if (object_property_get_bool(OBJECT(qdev_get_machine()), "s390-squash-mcss", 1291274250c3SXiao Feng Ren NULL)) { 1292274250c3SXiao Feng Ren return true; 1293274250c3SXiao Feng Ren } 1294274250c3SXiao Feng Ren 1295274250c3SXiao Feng Ren return false; 1296274250c3SXiao Feng Ren } 1297274250c3SXiao Feng Ren 1298fcf5ef2aSThomas Huth /* machine check interruption code */ 1299fcf5ef2aSThomas Huth 1300fcf5ef2aSThomas Huth /* subclasses */ 1301fcf5ef2aSThomas Huth #define MCIC_SC_SD 0x8000000000000000ULL 1302fcf5ef2aSThomas Huth #define MCIC_SC_PD 0x4000000000000000ULL 1303fcf5ef2aSThomas Huth #define MCIC_SC_SR 0x2000000000000000ULL 1304fcf5ef2aSThomas Huth #define MCIC_SC_CD 0x0800000000000000ULL 1305fcf5ef2aSThomas Huth #define MCIC_SC_ED 0x0400000000000000ULL 1306fcf5ef2aSThomas Huth #define MCIC_SC_DG 0x0100000000000000ULL 1307fcf5ef2aSThomas Huth #define MCIC_SC_W 0x0080000000000000ULL 1308fcf5ef2aSThomas Huth #define MCIC_SC_CP 0x0040000000000000ULL 1309fcf5ef2aSThomas Huth #define MCIC_SC_SP 0x0020000000000000ULL 1310fcf5ef2aSThomas Huth #define MCIC_SC_CK 0x0010000000000000ULL 1311fcf5ef2aSThomas Huth 1312fcf5ef2aSThomas Huth /* subclass modifiers */ 1313fcf5ef2aSThomas Huth #define MCIC_SCM_B 0x0002000000000000ULL 1314fcf5ef2aSThomas Huth #define MCIC_SCM_DA 0x0000000020000000ULL 1315fcf5ef2aSThomas Huth #define MCIC_SCM_AP 0x0000000000080000ULL 1316fcf5ef2aSThomas Huth 1317fcf5ef2aSThomas Huth /* storage errors */ 1318fcf5ef2aSThomas Huth #define MCIC_SE_SE 0x0000800000000000ULL 1319fcf5ef2aSThomas Huth #define MCIC_SE_SC 0x0000400000000000ULL 1320fcf5ef2aSThomas Huth #define MCIC_SE_KE 0x0000200000000000ULL 1321fcf5ef2aSThomas Huth #define MCIC_SE_DS 0x0000100000000000ULL 1322fcf5ef2aSThomas Huth #define MCIC_SE_IE 0x0000000080000000ULL 1323fcf5ef2aSThomas Huth 1324fcf5ef2aSThomas Huth /* validity bits */ 1325fcf5ef2aSThomas Huth #define MCIC_VB_WP 0x0000080000000000ULL 1326fcf5ef2aSThomas Huth #define MCIC_VB_MS 0x0000040000000000ULL 1327fcf5ef2aSThomas Huth #define MCIC_VB_PM 0x0000020000000000ULL 1328fcf5ef2aSThomas Huth #define MCIC_VB_IA 0x0000010000000000ULL 1329fcf5ef2aSThomas Huth #define MCIC_VB_FA 0x0000008000000000ULL 1330fcf5ef2aSThomas Huth #define MCIC_VB_VR 0x0000004000000000ULL 1331fcf5ef2aSThomas Huth #define MCIC_VB_EC 0x0000002000000000ULL 1332fcf5ef2aSThomas Huth #define MCIC_VB_FP 0x0000001000000000ULL 1333fcf5ef2aSThomas Huth #define MCIC_VB_GR 0x0000000800000000ULL 1334fcf5ef2aSThomas Huth #define MCIC_VB_CR 0x0000000400000000ULL 1335fcf5ef2aSThomas Huth #define MCIC_VB_ST 0x0000000100000000ULL 1336fcf5ef2aSThomas Huth #define MCIC_VB_AR 0x0000000040000000ULL 1337*62deb62dSFan Zhang #define MCIC_VB_GS 0x0000000008000000ULL 1338fcf5ef2aSThomas Huth #define MCIC_VB_PR 0x0000000000200000ULL 1339fcf5ef2aSThomas Huth #define MCIC_VB_FC 0x0000000000100000ULL 1340fcf5ef2aSThomas Huth #define MCIC_VB_CT 0x0000000000020000ULL 1341fcf5ef2aSThomas Huth #define MCIC_VB_CC 0x0000000000010000ULL 1342fcf5ef2aSThomas Huth 1343fcf5ef2aSThomas Huth #endif 1344