1fcf5ef2aSThomas Huth /* 2fcf5ef2aSThomas Huth * S/390 virtual CPU header 3fcf5ef2aSThomas Huth * 4fcf5ef2aSThomas Huth * Copyright (c) 2009 Ulrich Hecht 527e84d4eSChristian Borntraeger * Copyright IBM Corp. 2012, 2018 6fcf5ef2aSThomas Huth * 744699e1cSThomas Huth * This program is free software; you can redistribute it and/or modify 844699e1cSThomas Huth * it under the terms of the GNU General Public License as published by 944699e1cSThomas Huth * the Free Software Foundation; either version 2 of the License, or 1044699e1cSThomas Huth * (at your option) any later version. 11fcf5ef2aSThomas Huth * 1244699e1cSThomas Huth * This program is distributed in the hope that it will be useful, 13fcf5ef2aSThomas Huth * but WITHOUT ANY WARRANTY; without even the implied warranty of 14fcf5ef2aSThomas Huth * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 1544699e1cSThomas Huth * General Public License for more details. 16fcf5ef2aSThomas Huth * 1744699e1cSThomas Huth * You should have received a copy of the GNU General Public License 1844699e1cSThomas Huth * along with this program; if not, see <http://www.gnu.org/licenses/>. 19fcf5ef2aSThomas Huth */ 20fcf5ef2aSThomas Huth 21fcf5ef2aSThomas Huth #ifndef S390X_CPU_H 22fcf5ef2aSThomas Huth #define S390X_CPU_H 23fcf5ef2aSThomas Huth 24fcf5ef2aSThomas Huth #include "qemu-common.h" 25fcf5ef2aSThomas Huth #include "cpu-qom.h" 26ef2974ccSDavid Hildenbrand #include "cpu_models.h" 2774433bf0SRichard Henderson #include "exec/cpu-defs.h" 28fcf5ef2aSThomas Huth 29fcf5ef2aSThomas Huth #define ELF_MACHINE_UNAME "S390X" 30fcf5ef2aSThomas Huth 31843caef2SAlex Bennée /* The z/Architecture has a strong memory model with some store-after-load re-ordering */ 32843caef2SAlex Bennée #define TCG_GUEST_DEFAULT_MO (TCG_MO_ALL & ~TCG_MO_ST_LD) 33843caef2SAlex Bennée 34fcf5ef2aSThomas Huth #define TARGET_INSN_START_EXTRA_WORDS 1 35fcf5ef2aSThomas Huth 36fcf5ef2aSThomas Huth #define MMU_MODE0_SUFFIX _primary 37fcf5ef2aSThomas Huth #define MMU_MODE1_SUFFIX _secondary 38fcf5ef2aSThomas Huth #define MMU_MODE2_SUFFIX _home 39fb66944dSDavid Hildenbrand #define MMU_MODE3_SUFFIX _real 40fcf5ef2aSThomas Huth 41fcf5ef2aSThomas Huth #define MMU_USER_IDX 0 42fcf5ef2aSThomas Huth 43f42dc44aSDavid Hildenbrand #define S390_MAX_CPUS 248 44f42dc44aSDavid Hildenbrand 45fcf5ef2aSThomas Huth typedef struct PSW { 46fcf5ef2aSThomas Huth uint64_t mask; 47fcf5ef2aSThomas Huth uint64_t addr; 48fcf5ef2aSThomas Huth } PSW; 49fcf5ef2aSThomas Huth 50ef2974ccSDavid Hildenbrand struct CPUS390XState { 51fcf5ef2aSThomas Huth uint64_t regs[16]; /* GP registers */ 52fcf5ef2aSThomas Huth /* 53fcf5ef2aSThomas Huth * The floating point registers are part of the vector registers. 54fcf5ef2aSThomas Huth * vregs[0][0] -> vregs[15][0] are 16 floating point registers 55fcf5ef2aSThomas Huth */ 564f83d7d2SDavid Hildenbrand uint64_t vregs[32][2] QEMU_ALIGNED(16); /* vector registers */ 57fcf5ef2aSThomas Huth uint32_t aregs[16]; /* access registers */ 58cb4f4bc3SChristian Borntraeger uint8_t riccb[64]; /* runtime instrumentation control */ 5962deb62dSFan Zhang uint64_t gscb[4]; /* guarded storage control */ 6027e84d4eSChristian Borntraeger uint64_t etoken; /* etoken */ 6127e84d4eSChristian Borntraeger uint64_t etoken_extension; /* etoken extension */ 62cb4f4bc3SChristian Borntraeger 63cb4f4bc3SChristian Borntraeger /* Fields up to this point are not cleared by initial CPU reset */ 64cb4f4bc3SChristian Borntraeger struct {} start_initial_reset_fields; 65fcf5ef2aSThomas Huth 66fcf5ef2aSThomas Huth uint32_t fpc; /* floating-point control register */ 67fcf5ef2aSThomas Huth uint32_t cc_op; 68b073c875SChristian Borntraeger bool bpbc; /* branch prediction blocking */ 69fcf5ef2aSThomas Huth 70fcf5ef2aSThomas Huth float_status fpu_status; /* passed to softfloat lib */ 71fcf5ef2aSThomas Huth 72fcf5ef2aSThomas Huth /* The low part of a 128-bit return, or remainder of a divide. */ 73fcf5ef2aSThomas Huth uint64_t retxl; 74fcf5ef2aSThomas Huth 75fcf5ef2aSThomas Huth PSW psw; 76fcf5ef2aSThomas Huth 774ada99adSChristian Borntraeger S390CrashReason crash_reason; 784ada99adSChristian Borntraeger 79fcf5ef2aSThomas Huth uint64_t cc_src; 80fcf5ef2aSThomas Huth uint64_t cc_dst; 81fcf5ef2aSThomas Huth uint64_t cc_vr; 82fcf5ef2aSThomas Huth 83303c681aSRichard Henderson uint64_t ex_value; 84303c681aSRichard Henderson 85fcf5ef2aSThomas Huth uint64_t __excp_addr; 86fcf5ef2aSThomas Huth uint64_t psa; 87fcf5ef2aSThomas Huth 88fcf5ef2aSThomas Huth uint32_t int_pgm_code; 89fcf5ef2aSThomas Huth uint32_t int_pgm_ilen; 90fcf5ef2aSThomas Huth 91fcf5ef2aSThomas Huth uint32_t int_svc_code; 92fcf5ef2aSThomas Huth uint32_t int_svc_ilen; 93fcf5ef2aSThomas Huth 94fcf5ef2aSThomas Huth uint64_t per_address; 95fcf5ef2aSThomas Huth uint16_t per_perc_atmid; 96fcf5ef2aSThomas Huth 97fcf5ef2aSThomas Huth uint64_t cregs[16]; /* control registers */ 98fcf5ef2aSThomas Huth 99fcf5ef2aSThomas Huth int pending_int; 10014ca122eSDavid Hildenbrand uint16_t external_call_addr; 10114ca122eSDavid Hildenbrand DECLARE_BITMAP(emergency_signals, S390_MAX_CPUS); 102fcf5ef2aSThomas Huth 103fcf5ef2aSThomas Huth uint64_t ckc; 104fcf5ef2aSThomas Huth uint64_t cputm; 105fcf5ef2aSThomas Huth uint32_t todpr; 106fcf5ef2aSThomas Huth 107fcf5ef2aSThomas Huth uint64_t pfault_token; 108fcf5ef2aSThomas Huth uint64_t pfault_compare; 109fcf5ef2aSThomas Huth uint64_t pfault_select; 110fcf5ef2aSThomas Huth 111fcf5ef2aSThomas Huth uint64_t gbea; 112fcf5ef2aSThomas Huth uint64_t pp; 113fcf5ef2aSThomas Huth 1141f5c00cfSAlex Bennée /* Fields up to this point are cleared by a CPU reset */ 1151f5c00cfSAlex Bennée struct {} end_reset_fields; 116fcf5ef2aSThomas Huth 1171f5c00cfSAlex Bennée CPU_COMMON 118fcf5ef2aSThomas Huth 1191e70ba24SDavid Hildenbrand #if !defined(CONFIG_USER_ONLY) 120ca5c1457SDavid Hildenbrand uint32_t core_id; /* PoP "CPU address", same as cpu_index */ 121076d4d39SDavid Hildenbrand uint64_t cpuid; 1221e70ba24SDavid Hildenbrand #endif 123fcf5ef2aSThomas Huth 124fcf5ef2aSThomas Huth QEMUTimer *tod_timer; 125fcf5ef2aSThomas Huth 126fcf5ef2aSThomas Huth QEMUTimer *cpu_timer; 127fcf5ef2aSThomas Huth 128fcf5ef2aSThomas Huth /* 129fcf5ef2aSThomas Huth * The cpu state represents the logical state of a cpu. In contrast to other 130fcf5ef2aSThomas Huth * architectures, there is a difference between a halt and a stop on s390. 131fcf5ef2aSThomas Huth * If all cpus are either stopped (including check stop) or in the disabled 132fcf5ef2aSThomas Huth * wait state, the vm can be shut down. 1339d0306dfSViktor Mihajlovski * The acceptable cpu_state values are defined in the CpuInfoS390State 1349d0306dfSViktor Mihajlovski * enum. 135fcf5ef2aSThomas Huth */ 136fcf5ef2aSThomas Huth uint8_t cpu_state; 137fcf5ef2aSThomas Huth 138fcf5ef2aSThomas Huth /* currently processed sigp order */ 139fcf5ef2aSThomas Huth uint8_t sigp_order; 140fcf5ef2aSThomas Huth 141ef2974ccSDavid Hildenbrand }; 142fcf5ef2aSThomas Huth 1434f83d7d2SDavid Hildenbrand static inline uint64_t *get_freg(CPUS390XState *cs, int nr) 144fcf5ef2aSThomas Huth { 145fcf5ef2aSThomas Huth return &cs->vregs[nr][0]; 146fcf5ef2aSThomas Huth } 147fcf5ef2aSThomas Huth 148fcf5ef2aSThomas Huth /** 149fcf5ef2aSThomas Huth * S390CPU: 150fcf5ef2aSThomas Huth * @env: #CPUS390XState. 151fcf5ef2aSThomas Huth * 152fcf5ef2aSThomas Huth * An S/390 CPU. 153fcf5ef2aSThomas Huth */ 154fcf5ef2aSThomas Huth struct S390CPU { 155fcf5ef2aSThomas Huth /*< private >*/ 156fcf5ef2aSThomas Huth CPUState parent_obj; 157fcf5ef2aSThomas Huth /*< public >*/ 158fcf5ef2aSThomas Huth 159*5b146dc7SRichard Henderson CPUNegativeOffsetState neg; 160fcf5ef2aSThomas Huth CPUS390XState env; 161fcf5ef2aSThomas Huth S390CPUModel *model; 162fcf5ef2aSThomas Huth /* needed for live migration */ 163fcf5ef2aSThomas Huth void *irqstate; 164fcf5ef2aSThomas Huth uint32_t irqstate_saved_size; 165fcf5ef2aSThomas Huth }; 166fcf5ef2aSThomas Huth 167fcf5ef2aSThomas Huth 168fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 169fcf5ef2aSThomas Huth extern const struct VMStateDescription vmstate_s390_cpu; 170fcf5ef2aSThomas Huth #endif 171fcf5ef2aSThomas Huth 172fcf5ef2aSThomas Huth /* distinguish between 24 bit and 31 bit addressing */ 173fcf5ef2aSThomas Huth #define HIGH_ORDER_BIT 0x80000000 174fcf5ef2aSThomas Huth 175fcf5ef2aSThomas Huth /* Interrupt Codes */ 176fcf5ef2aSThomas Huth /* Program Interrupts */ 177fcf5ef2aSThomas Huth #define PGM_OPERATION 0x0001 178fcf5ef2aSThomas Huth #define PGM_PRIVILEGED 0x0002 179fcf5ef2aSThomas Huth #define PGM_EXECUTE 0x0003 180fcf5ef2aSThomas Huth #define PGM_PROTECTION 0x0004 181fcf5ef2aSThomas Huth #define PGM_ADDRESSING 0x0005 182fcf5ef2aSThomas Huth #define PGM_SPECIFICATION 0x0006 183fcf5ef2aSThomas Huth #define PGM_DATA 0x0007 184fcf5ef2aSThomas Huth #define PGM_FIXPT_OVERFLOW 0x0008 185fcf5ef2aSThomas Huth #define PGM_FIXPT_DIVIDE 0x0009 186fcf5ef2aSThomas Huth #define PGM_DEC_OVERFLOW 0x000a 187fcf5ef2aSThomas Huth #define PGM_DEC_DIVIDE 0x000b 188fcf5ef2aSThomas Huth #define PGM_HFP_EXP_OVERFLOW 0x000c 189fcf5ef2aSThomas Huth #define PGM_HFP_EXP_UNDERFLOW 0x000d 190fcf5ef2aSThomas Huth #define PGM_HFP_SIGNIFICANCE 0x000e 191fcf5ef2aSThomas Huth #define PGM_HFP_DIVIDE 0x000f 192fcf5ef2aSThomas Huth #define PGM_SEGMENT_TRANS 0x0010 193fcf5ef2aSThomas Huth #define PGM_PAGE_TRANS 0x0011 194fcf5ef2aSThomas Huth #define PGM_TRANS_SPEC 0x0012 195fcf5ef2aSThomas Huth #define PGM_SPECIAL_OP 0x0013 196fcf5ef2aSThomas Huth #define PGM_OPERAND 0x0015 197fcf5ef2aSThomas Huth #define PGM_TRACE_TABLE 0x0016 1989be6fa99SDavid Hildenbrand #define PGM_VECTOR_PROCESSING 0x001b 199fcf5ef2aSThomas Huth #define PGM_SPACE_SWITCH 0x001c 200fcf5ef2aSThomas Huth #define PGM_HFP_SQRT 0x001d 201fcf5ef2aSThomas Huth #define PGM_PC_TRANS_SPEC 0x001f 202fcf5ef2aSThomas Huth #define PGM_AFX_TRANS 0x0020 203fcf5ef2aSThomas Huth #define PGM_ASX_TRANS 0x0021 204fcf5ef2aSThomas Huth #define PGM_LX_TRANS 0x0022 205fcf5ef2aSThomas Huth #define PGM_EX_TRANS 0x0023 206fcf5ef2aSThomas Huth #define PGM_PRIM_AUTH 0x0024 207fcf5ef2aSThomas Huth #define PGM_SEC_AUTH 0x0025 208fcf5ef2aSThomas Huth #define PGM_ALET_SPEC 0x0028 209fcf5ef2aSThomas Huth #define PGM_ALEN_SPEC 0x0029 210fcf5ef2aSThomas Huth #define PGM_ALE_SEQ 0x002a 211fcf5ef2aSThomas Huth #define PGM_ASTE_VALID 0x002b 212fcf5ef2aSThomas Huth #define PGM_ASTE_SEQ 0x002c 213fcf5ef2aSThomas Huth #define PGM_EXT_AUTH 0x002d 214fcf5ef2aSThomas Huth #define PGM_STACK_FULL 0x0030 215fcf5ef2aSThomas Huth #define PGM_STACK_EMPTY 0x0031 216fcf5ef2aSThomas Huth #define PGM_STACK_SPEC 0x0032 217fcf5ef2aSThomas Huth #define PGM_STACK_TYPE 0x0033 218fcf5ef2aSThomas Huth #define PGM_STACK_OP 0x0034 219fcf5ef2aSThomas Huth #define PGM_ASCE_TYPE 0x0038 220fcf5ef2aSThomas Huth #define PGM_REG_FIRST_TRANS 0x0039 221fcf5ef2aSThomas Huth #define PGM_REG_SEC_TRANS 0x003a 222fcf5ef2aSThomas Huth #define PGM_REG_THIRD_TRANS 0x003b 223fcf5ef2aSThomas Huth #define PGM_MONITOR 0x0040 224fcf5ef2aSThomas Huth #define PGM_PER 0x0080 225fcf5ef2aSThomas Huth #define PGM_CRYPTO 0x0119 226fcf5ef2aSThomas Huth 227fcf5ef2aSThomas Huth /* External Interrupts */ 228fcf5ef2aSThomas Huth #define EXT_INTERRUPT_KEY 0x0040 229fcf5ef2aSThomas Huth #define EXT_CLOCK_COMP 0x1004 230fcf5ef2aSThomas Huth #define EXT_CPU_TIMER 0x1005 231fcf5ef2aSThomas Huth #define EXT_MALFUNCTION 0x1200 232fcf5ef2aSThomas Huth #define EXT_EMERGENCY 0x1201 233fcf5ef2aSThomas Huth #define EXT_EXTERNAL_CALL 0x1202 234fcf5ef2aSThomas Huth #define EXT_ETR 0x1406 235fcf5ef2aSThomas Huth #define EXT_SERVICE 0x2401 236fcf5ef2aSThomas Huth #define EXT_VIRTIO 0x2603 237fcf5ef2aSThomas Huth 238fcf5ef2aSThomas Huth /* PSW defines */ 239fcf5ef2aSThomas Huth #undef PSW_MASK_PER 24013054739SDavid Hildenbrand #undef PSW_MASK_UNUSED_2 241b971a2fdSDavid Hildenbrand #undef PSW_MASK_UNUSED_3 242fcf5ef2aSThomas Huth #undef PSW_MASK_DAT 243fcf5ef2aSThomas Huth #undef PSW_MASK_IO 244fcf5ef2aSThomas Huth #undef PSW_MASK_EXT 245fcf5ef2aSThomas Huth #undef PSW_MASK_KEY 246fcf5ef2aSThomas Huth #undef PSW_SHIFT_KEY 247fcf5ef2aSThomas Huth #undef PSW_MASK_MCHECK 248fcf5ef2aSThomas Huth #undef PSW_MASK_WAIT 249fcf5ef2aSThomas Huth #undef PSW_MASK_PSTATE 250fcf5ef2aSThomas Huth #undef PSW_MASK_ASC 2513e7e5e0bSDavid Hildenbrand #undef PSW_SHIFT_ASC 252fcf5ef2aSThomas Huth #undef PSW_MASK_CC 253fcf5ef2aSThomas Huth #undef PSW_MASK_PM 2546b257354SDavid Hildenbrand #undef PSW_SHIFT_MASK_PM 255fcf5ef2aSThomas Huth #undef PSW_MASK_64 256fcf5ef2aSThomas Huth #undef PSW_MASK_32 257fcf5ef2aSThomas Huth #undef PSW_MASK_ESA_ADDR 258fcf5ef2aSThomas Huth 259fcf5ef2aSThomas Huth #define PSW_MASK_PER 0x4000000000000000ULL 26013054739SDavid Hildenbrand #define PSW_MASK_UNUSED_2 0x2000000000000000ULL 261b971a2fdSDavid Hildenbrand #define PSW_MASK_UNUSED_3 0x1000000000000000ULL 262fcf5ef2aSThomas Huth #define PSW_MASK_DAT 0x0400000000000000ULL 263fcf5ef2aSThomas Huth #define PSW_MASK_IO 0x0200000000000000ULL 264fcf5ef2aSThomas Huth #define PSW_MASK_EXT 0x0100000000000000ULL 265fcf5ef2aSThomas Huth #define PSW_MASK_KEY 0x00F0000000000000ULL 266c8bd9537SDavid Hildenbrand #define PSW_SHIFT_KEY 52 267fcf5ef2aSThomas Huth #define PSW_MASK_MCHECK 0x0004000000000000ULL 268fcf5ef2aSThomas Huth #define PSW_MASK_WAIT 0x0002000000000000ULL 269fcf5ef2aSThomas Huth #define PSW_MASK_PSTATE 0x0001000000000000ULL 270fcf5ef2aSThomas Huth #define PSW_MASK_ASC 0x0000C00000000000ULL 2713e7e5e0bSDavid Hildenbrand #define PSW_SHIFT_ASC 46 272fcf5ef2aSThomas Huth #define PSW_MASK_CC 0x0000300000000000ULL 273fcf5ef2aSThomas Huth #define PSW_MASK_PM 0x00000F0000000000ULL 2746b257354SDavid Hildenbrand #define PSW_SHIFT_MASK_PM 40 275fcf5ef2aSThomas Huth #define PSW_MASK_64 0x0000000100000000ULL 276fcf5ef2aSThomas Huth #define PSW_MASK_32 0x0000000080000000ULL 277fcf5ef2aSThomas Huth #define PSW_MASK_ESA_ADDR 0x000000007fffffffULL 278fcf5ef2aSThomas Huth 279fcf5ef2aSThomas Huth #undef PSW_ASC_PRIMARY 280fcf5ef2aSThomas Huth #undef PSW_ASC_ACCREG 281fcf5ef2aSThomas Huth #undef PSW_ASC_SECONDARY 282fcf5ef2aSThomas Huth #undef PSW_ASC_HOME 283fcf5ef2aSThomas Huth 284fcf5ef2aSThomas Huth #define PSW_ASC_PRIMARY 0x0000000000000000ULL 285fcf5ef2aSThomas Huth #define PSW_ASC_ACCREG 0x0000400000000000ULL 286fcf5ef2aSThomas Huth #define PSW_ASC_SECONDARY 0x0000800000000000ULL 287fcf5ef2aSThomas Huth #define PSW_ASC_HOME 0x0000C00000000000ULL 288fcf5ef2aSThomas Huth 2893e7e5e0bSDavid Hildenbrand /* the address space values shifted */ 2903e7e5e0bSDavid Hildenbrand #define AS_PRIMARY 0 2913e7e5e0bSDavid Hildenbrand #define AS_ACCREG 1 2923e7e5e0bSDavid Hildenbrand #define AS_SECONDARY 2 2933e7e5e0bSDavid Hildenbrand #define AS_HOME 3 2943e7e5e0bSDavid Hildenbrand 295fcf5ef2aSThomas Huth /* tb flags */ 296fcf5ef2aSThomas Huth 297159fed45SRichard Henderson #define FLAG_MASK_PSW_SHIFT 31 298159fed45SRichard Henderson #define FLAG_MASK_PER (PSW_MASK_PER >> FLAG_MASK_PSW_SHIFT) 299f26852aaSDavid Hildenbrand #define FLAG_MASK_DAT (PSW_MASK_DAT >> FLAG_MASK_PSW_SHIFT) 300159fed45SRichard Henderson #define FLAG_MASK_PSTATE (PSW_MASK_PSTATE >> FLAG_MASK_PSW_SHIFT) 301159fed45SRichard Henderson #define FLAG_MASK_ASC (PSW_MASK_ASC >> FLAG_MASK_PSW_SHIFT) 302159fed45SRichard Henderson #define FLAG_MASK_64 (PSW_MASK_64 >> FLAG_MASK_PSW_SHIFT) 303159fed45SRichard Henderson #define FLAG_MASK_32 (PSW_MASK_32 >> FLAG_MASK_PSW_SHIFT) 304f26852aaSDavid Hildenbrand #define FLAG_MASK_PSW (FLAG_MASK_PER | FLAG_MASK_DAT | FLAG_MASK_PSTATE \ 305159fed45SRichard Henderson | FLAG_MASK_ASC | FLAG_MASK_64 | FLAG_MASK_32) 306fcf5ef2aSThomas Huth 30713054739SDavid Hildenbrand /* we'll use some unused PSW positions to store CR flags in tb flags */ 30813054739SDavid Hildenbrand #define FLAG_MASK_AFP (PSW_MASK_UNUSED_2 >> FLAG_MASK_PSW_SHIFT) 309b971a2fdSDavid Hildenbrand #define FLAG_MASK_VECTOR (PSW_MASK_UNUSED_3 >> FLAG_MASK_PSW_SHIFT) 31013054739SDavid Hildenbrand 311fcf5ef2aSThomas Huth /* Control register 0 bits */ 312fcf5ef2aSThomas Huth #define CR0_LOWPROT 0x0000000010000000ULL 3133e7e5e0bSDavid Hildenbrand #define CR0_SECONDARY 0x0000000004000000ULL 314fcf5ef2aSThomas Huth #define CR0_EDAT 0x0000000000800000ULL 315bbf6ea3bSDavid Hildenbrand #define CR0_AFP 0x0000000000040000ULL 316b971a2fdSDavid Hildenbrand #define CR0_VECTOR 0x0000000000020000ULL 3179dec2388SDavid Hildenbrand #define CR0_EMERGENCY_SIGNAL_SC 0x0000000000004000ULL 3189dec2388SDavid Hildenbrand #define CR0_EXTERNAL_CALL_SC 0x0000000000002000ULL 3199dec2388SDavid Hildenbrand #define CR0_CKC_SC 0x0000000000000800ULL 3209dec2388SDavid Hildenbrand #define CR0_CPU_TIMER_SC 0x0000000000000400ULL 3219dec2388SDavid Hildenbrand #define CR0_SERVICE_SC 0x0000000000000200ULL 322fcf5ef2aSThomas Huth 323b700d75eSDavid Hildenbrand /* Control register 14 bits */ 324b700d75eSDavid Hildenbrand #define CR14_CHANNEL_REPORT_SC 0x0000000010000000ULL 325b700d75eSDavid Hildenbrand 326fcf5ef2aSThomas Huth /* MMU */ 327fcf5ef2aSThomas Huth #define MMU_PRIMARY_IDX 0 328fcf5ef2aSThomas Huth #define MMU_SECONDARY_IDX 1 329fcf5ef2aSThomas Huth #define MMU_HOME_IDX 2 330fb66944dSDavid Hildenbrand #define MMU_REAL_IDX 3 331fcf5ef2aSThomas Huth 332fcf5ef2aSThomas Huth static inline int cpu_mmu_index(CPUS390XState *env, bool ifetch) 333fcf5ef2aSThomas Huth { 334f26852aaSDavid Hildenbrand if (!(env->psw.mask & PSW_MASK_DAT)) { 335f26852aaSDavid Hildenbrand return MMU_REAL_IDX; 336f26852aaSDavid Hildenbrand } 337f26852aaSDavid Hildenbrand 338fcf5ef2aSThomas Huth switch (env->psw.mask & PSW_MASK_ASC) { 339fcf5ef2aSThomas Huth case PSW_ASC_PRIMARY: 340fcf5ef2aSThomas Huth return MMU_PRIMARY_IDX; 341fcf5ef2aSThomas Huth case PSW_ASC_SECONDARY: 342fcf5ef2aSThomas Huth return MMU_SECONDARY_IDX; 343fcf5ef2aSThomas Huth case PSW_ASC_HOME: 344fcf5ef2aSThomas Huth return MMU_HOME_IDX; 345fcf5ef2aSThomas Huth case PSW_ASC_ACCREG: 346fcf5ef2aSThomas Huth /* Fallthrough: access register mode is not yet supported */ 347fcf5ef2aSThomas Huth default: 348fcf5ef2aSThomas Huth abort(); 349fcf5ef2aSThomas Huth } 350fcf5ef2aSThomas Huth } 351fcf5ef2aSThomas Huth 352fcf5ef2aSThomas Huth static inline void cpu_get_tb_cpu_state(CPUS390XState* env, target_ulong *pc, 353fcf5ef2aSThomas Huth target_ulong *cs_base, uint32_t *flags) 354fcf5ef2aSThomas Huth { 355fcf5ef2aSThomas Huth *pc = env->psw.addr; 356303c681aSRichard Henderson *cs_base = env->ex_value; 357159fed45SRichard Henderson *flags = (env->psw.mask >> FLAG_MASK_PSW_SHIFT) & FLAG_MASK_PSW; 35813054739SDavid Hildenbrand if (env->cregs[0] & CR0_AFP) { 35913054739SDavid Hildenbrand *flags |= FLAG_MASK_AFP; 36013054739SDavid Hildenbrand } 361b971a2fdSDavid Hildenbrand if (env->cregs[0] & CR0_VECTOR) { 362b971a2fdSDavid Hildenbrand *flags |= FLAG_MASK_VECTOR; 363b971a2fdSDavid Hildenbrand } 364fcf5ef2aSThomas Huth } 365fcf5ef2aSThomas Huth 366fcf5ef2aSThomas Huth /* PER bits from control register 9 */ 367fcf5ef2aSThomas Huth #define PER_CR9_EVENT_BRANCH 0x80000000 368fcf5ef2aSThomas Huth #define PER_CR9_EVENT_IFETCH 0x40000000 369fcf5ef2aSThomas Huth #define PER_CR9_EVENT_STORE 0x20000000 370fcf5ef2aSThomas Huth #define PER_CR9_EVENT_STORE_REAL 0x08000000 371fcf5ef2aSThomas Huth #define PER_CR9_EVENT_NULLIFICATION 0x01000000 372fcf5ef2aSThomas Huth #define PER_CR9_CONTROL_BRANCH_ADDRESS 0x00800000 373fcf5ef2aSThomas Huth #define PER_CR9_CONTROL_ALTERATION 0x00200000 374fcf5ef2aSThomas Huth 375fcf5ef2aSThomas Huth /* PER bits from the PER CODE/ATMID/AI in lowcore */ 376fcf5ef2aSThomas Huth #define PER_CODE_EVENT_BRANCH 0x8000 377fcf5ef2aSThomas Huth #define PER_CODE_EVENT_IFETCH 0x4000 378fcf5ef2aSThomas Huth #define PER_CODE_EVENT_STORE 0x2000 379fcf5ef2aSThomas Huth #define PER_CODE_EVENT_STORE_REAL 0x0800 380fcf5ef2aSThomas Huth #define PER_CODE_EVENT_NULLIFICATION 0x0100 381fcf5ef2aSThomas Huth 382fcf5ef2aSThomas Huth #define EXCP_EXT 1 /* external interrupt */ 383fcf5ef2aSThomas Huth #define EXCP_SVC 2 /* supervisor call (syscall) */ 384fcf5ef2aSThomas Huth #define EXCP_PGM 3 /* program interruption */ 385b1ab5f60SDavid Hildenbrand #define EXCP_RESTART 4 /* restart interrupt */ 386b1ab5f60SDavid Hildenbrand #define EXCP_STOP 5 /* stop interrupt */ 387fcf5ef2aSThomas Huth #define EXCP_IO 7 /* I/O interrupt */ 388fcf5ef2aSThomas Huth #define EXCP_MCHK 8 /* machine check */ 389fcf5ef2aSThomas Huth 3906482b0ffSDavid Hildenbrand #define INTERRUPT_EXT_CPU_TIMER (1 << 3) 3916482b0ffSDavid Hildenbrand #define INTERRUPT_EXT_CLOCK_COMPARATOR (1 << 4) 39214ca122eSDavid Hildenbrand #define INTERRUPT_EXTERNAL_CALL (1 << 5) 39314ca122eSDavid Hildenbrand #define INTERRUPT_EMERGENCY_SIGNAL (1 << 6) 394b1ab5f60SDavid Hildenbrand #define INTERRUPT_RESTART (1 << 7) 395b1ab5f60SDavid Hildenbrand #define INTERRUPT_STOP (1 << 8) 396fcf5ef2aSThomas Huth 397fcf5ef2aSThomas Huth /* Program Status Word. */ 398fcf5ef2aSThomas Huth #define S390_PSWM_REGNUM 0 399fcf5ef2aSThomas Huth #define S390_PSWA_REGNUM 1 400fcf5ef2aSThomas Huth /* General Purpose Registers. */ 401fcf5ef2aSThomas Huth #define S390_R0_REGNUM 2 402fcf5ef2aSThomas Huth #define S390_R1_REGNUM 3 403fcf5ef2aSThomas Huth #define S390_R2_REGNUM 4 404fcf5ef2aSThomas Huth #define S390_R3_REGNUM 5 405fcf5ef2aSThomas Huth #define S390_R4_REGNUM 6 406fcf5ef2aSThomas Huth #define S390_R5_REGNUM 7 407fcf5ef2aSThomas Huth #define S390_R6_REGNUM 8 408fcf5ef2aSThomas Huth #define S390_R7_REGNUM 9 409fcf5ef2aSThomas Huth #define S390_R8_REGNUM 10 410fcf5ef2aSThomas Huth #define S390_R9_REGNUM 11 411fcf5ef2aSThomas Huth #define S390_R10_REGNUM 12 412fcf5ef2aSThomas Huth #define S390_R11_REGNUM 13 413fcf5ef2aSThomas Huth #define S390_R12_REGNUM 14 414fcf5ef2aSThomas Huth #define S390_R13_REGNUM 15 415fcf5ef2aSThomas Huth #define S390_R14_REGNUM 16 416fcf5ef2aSThomas Huth #define S390_R15_REGNUM 17 417fcf5ef2aSThomas Huth /* Total Core Registers. */ 418fcf5ef2aSThomas Huth #define S390_NUM_CORE_REGS 18 419fcf5ef2aSThomas Huth 420fcf5ef2aSThomas Huth static inline void setcc(S390CPU *cpu, uint64_t cc) 421fcf5ef2aSThomas Huth { 422fcf5ef2aSThomas Huth CPUS390XState *env = &cpu->env; 423fcf5ef2aSThomas Huth 424fcf5ef2aSThomas Huth env->psw.mask &= ~(3ull << 44); 425fcf5ef2aSThomas Huth env->psw.mask |= (cc & 3) << 44; 426fcf5ef2aSThomas Huth env->cc_op = cc; 427fcf5ef2aSThomas Huth } 428fcf5ef2aSThomas Huth 429fcf5ef2aSThomas Huth /* STSI */ 43079947862SDavid Hildenbrand #define STSI_R0_FC_MASK 0x00000000f0000000ULL 43179947862SDavid Hildenbrand #define STSI_R0_FC_CURRENT 0x0000000000000000ULL 43279947862SDavid Hildenbrand #define STSI_R0_FC_LEVEL_1 0x0000000010000000ULL 43379947862SDavid Hildenbrand #define STSI_R0_FC_LEVEL_2 0x0000000020000000ULL 43479947862SDavid Hildenbrand #define STSI_R0_FC_LEVEL_3 0x0000000030000000ULL 435fcf5ef2aSThomas Huth #define STSI_R0_RESERVED_MASK 0x000000000fffff00ULL 436fcf5ef2aSThomas Huth #define STSI_R0_SEL1_MASK 0x00000000000000ffULL 437fcf5ef2aSThomas Huth #define STSI_R1_RESERVED_MASK 0x00000000ffff0000ULL 438fcf5ef2aSThomas Huth #define STSI_R1_SEL2_MASK 0x000000000000ffffULL 439fcf5ef2aSThomas Huth 440fcf5ef2aSThomas Huth /* Basic Machine Configuration */ 4414d1369efSDavid Hildenbrand typedef struct SysIB_111 { 4424d1369efSDavid Hildenbrand uint8_t res1[32]; 443fcf5ef2aSThomas Huth uint8_t manuf[16]; 444fcf5ef2aSThomas Huth uint8_t type[4]; 445fcf5ef2aSThomas Huth uint8_t res2[12]; 446fcf5ef2aSThomas Huth uint8_t model[16]; 447fcf5ef2aSThomas Huth uint8_t sequence[16]; 448fcf5ef2aSThomas Huth uint8_t plant[4]; 4494d1369efSDavid Hildenbrand uint8_t res3[3996]; 4504d1369efSDavid Hildenbrand } SysIB_111; 4514d1369efSDavid Hildenbrand QEMU_BUILD_BUG_ON(sizeof(SysIB_111) != 4096); 452fcf5ef2aSThomas Huth 453fcf5ef2aSThomas Huth /* Basic Machine CPU */ 4544d1369efSDavid Hildenbrand typedef struct SysIB_121 { 4554d1369efSDavid Hildenbrand uint8_t res1[80]; 456fcf5ef2aSThomas Huth uint8_t sequence[16]; 457fcf5ef2aSThomas Huth uint8_t plant[4]; 458fcf5ef2aSThomas Huth uint8_t res2[2]; 459fcf5ef2aSThomas Huth uint16_t cpu_addr; 4604d1369efSDavid Hildenbrand uint8_t res3[3992]; 4614d1369efSDavid Hildenbrand } SysIB_121; 4624d1369efSDavid Hildenbrand QEMU_BUILD_BUG_ON(sizeof(SysIB_121) != 4096); 463fcf5ef2aSThomas Huth 464fcf5ef2aSThomas Huth /* Basic Machine CPUs */ 4654d1369efSDavid Hildenbrand typedef struct SysIB_122 { 466fcf5ef2aSThomas Huth uint8_t res1[32]; 467fcf5ef2aSThomas Huth uint32_t capability; 468fcf5ef2aSThomas Huth uint16_t total_cpus; 46979947862SDavid Hildenbrand uint16_t conf_cpus; 470fcf5ef2aSThomas Huth uint16_t standby_cpus; 471fcf5ef2aSThomas Huth uint16_t reserved_cpus; 472fcf5ef2aSThomas Huth uint16_t adjustments[2026]; 4734d1369efSDavid Hildenbrand } SysIB_122; 4744d1369efSDavid Hildenbrand QEMU_BUILD_BUG_ON(sizeof(SysIB_122) != 4096); 475fcf5ef2aSThomas Huth 476fcf5ef2aSThomas Huth /* LPAR CPU */ 4774d1369efSDavid Hildenbrand typedef struct SysIB_221 { 4784d1369efSDavid Hildenbrand uint8_t res1[80]; 479fcf5ef2aSThomas Huth uint8_t sequence[16]; 480fcf5ef2aSThomas Huth uint8_t plant[4]; 481fcf5ef2aSThomas Huth uint16_t cpu_id; 482fcf5ef2aSThomas Huth uint16_t cpu_addr; 4834d1369efSDavid Hildenbrand uint8_t res3[3992]; 4844d1369efSDavid Hildenbrand } SysIB_221; 4854d1369efSDavid Hildenbrand QEMU_BUILD_BUG_ON(sizeof(SysIB_221) != 4096); 486fcf5ef2aSThomas Huth 487fcf5ef2aSThomas Huth /* LPAR CPUs */ 4884d1369efSDavid Hildenbrand typedef struct SysIB_222 { 4894d1369efSDavid Hildenbrand uint8_t res1[32]; 490fcf5ef2aSThomas Huth uint16_t lpar_num; 491fcf5ef2aSThomas Huth uint8_t res2; 492fcf5ef2aSThomas Huth uint8_t lcpuc; 493fcf5ef2aSThomas Huth uint16_t total_cpus; 494fcf5ef2aSThomas Huth uint16_t conf_cpus; 495fcf5ef2aSThomas Huth uint16_t standby_cpus; 496fcf5ef2aSThomas Huth uint16_t reserved_cpus; 497fcf5ef2aSThomas Huth uint8_t name[8]; 498fcf5ef2aSThomas Huth uint32_t caf; 499fcf5ef2aSThomas Huth uint8_t res3[16]; 500fcf5ef2aSThomas Huth uint16_t dedicated_cpus; 501fcf5ef2aSThomas Huth uint16_t shared_cpus; 5024d1369efSDavid Hildenbrand uint8_t res4[4020]; 5034d1369efSDavid Hildenbrand } SysIB_222; 5044d1369efSDavid Hildenbrand QEMU_BUILD_BUG_ON(sizeof(SysIB_222) != 4096); 505fcf5ef2aSThomas Huth 506fcf5ef2aSThomas Huth /* VM CPUs */ 5074d1369efSDavid Hildenbrand typedef struct SysIB_322 { 508fcf5ef2aSThomas Huth uint8_t res1[31]; 509fcf5ef2aSThomas Huth uint8_t count; 510fcf5ef2aSThomas Huth struct { 511fcf5ef2aSThomas Huth uint8_t res2[4]; 512fcf5ef2aSThomas Huth uint16_t total_cpus; 513fcf5ef2aSThomas Huth uint16_t conf_cpus; 514fcf5ef2aSThomas Huth uint16_t standby_cpus; 515fcf5ef2aSThomas Huth uint16_t reserved_cpus; 516fcf5ef2aSThomas Huth uint8_t name[8]; 517fcf5ef2aSThomas Huth uint32_t caf; 518fcf5ef2aSThomas Huth uint8_t cpi[16]; 519fcf5ef2aSThomas Huth uint8_t res5[3]; 520fcf5ef2aSThomas Huth uint8_t ext_name_encoding; 521fcf5ef2aSThomas Huth uint32_t res3; 522fcf5ef2aSThomas Huth uint8_t uuid[16]; 523fcf5ef2aSThomas Huth } vm[8]; 524fcf5ef2aSThomas Huth uint8_t res4[1504]; 525fcf5ef2aSThomas Huth uint8_t ext_names[8][256]; 5264d1369efSDavid Hildenbrand } SysIB_322; 5274d1369efSDavid Hildenbrand QEMU_BUILD_BUG_ON(sizeof(SysIB_322) != 4096); 528fcf5ef2aSThomas Huth 52979947862SDavid Hildenbrand typedef union SysIB { 53079947862SDavid Hildenbrand SysIB_111 sysib_111; 53179947862SDavid Hildenbrand SysIB_121 sysib_121; 53279947862SDavid Hildenbrand SysIB_122 sysib_122; 53379947862SDavid Hildenbrand SysIB_221 sysib_221; 53479947862SDavid Hildenbrand SysIB_222 sysib_222; 53579947862SDavid Hildenbrand SysIB_322 sysib_322; 53679947862SDavid Hildenbrand } SysIB; 53779947862SDavid Hildenbrand QEMU_BUILD_BUG_ON(sizeof(SysIB) != 4096); 53879947862SDavid Hildenbrand 539fcf5ef2aSThomas Huth /* MMU defines */ 540adab99beSThomas Huth #define ASCE_ORIGIN (~0xfffULL) /* segment table origin */ 541adab99beSThomas Huth #define ASCE_SUBSPACE 0x200 /* subspace group control */ 542adab99beSThomas Huth #define ASCE_PRIVATE_SPACE 0x100 /* private space control */ 543adab99beSThomas Huth #define ASCE_ALT_EVENT 0x80 /* storage alteration event control */ 544adab99beSThomas Huth #define ASCE_SPACE_SWITCH 0x40 /* space switch event */ 545adab99beSThomas Huth #define ASCE_REAL_SPACE 0x20 /* real space control */ 546adab99beSThomas Huth #define ASCE_TYPE_MASK 0x0c /* asce table type mask */ 547adab99beSThomas Huth #define ASCE_TYPE_REGION1 0x0c /* region first table type */ 548adab99beSThomas Huth #define ASCE_TYPE_REGION2 0x08 /* region second table type */ 549adab99beSThomas Huth #define ASCE_TYPE_REGION3 0x04 /* region third table type */ 550adab99beSThomas Huth #define ASCE_TYPE_SEGMENT 0x00 /* segment table type */ 551adab99beSThomas Huth #define ASCE_TABLE_LENGTH 0x03 /* region table length */ 552fcf5ef2aSThomas Huth 553adab99beSThomas Huth #define REGION_ENTRY_ORIGIN (~0xfffULL) /* region/segment table origin */ 554adab99beSThomas Huth #define REGION_ENTRY_RO 0x200 /* region/segment protection bit */ 555adab99beSThomas Huth #define REGION_ENTRY_TF 0xc0 /* region/segment table offset */ 556adab99beSThomas Huth #define REGION_ENTRY_INV 0x20 /* invalid region table entry */ 557adab99beSThomas Huth #define REGION_ENTRY_TYPE_MASK 0x0c /* region/segment table type mask */ 558adab99beSThomas Huth #define REGION_ENTRY_TYPE_R1 0x0c /* region first table type */ 559adab99beSThomas Huth #define REGION_ENTRY_TYPE_R2 0x08 /* region second table type */ 560adab99beSThomas Huth #define REGION_ENTRY_TYPE_R3 0x04 /* region third table type */ 561adab99beSThomas Huth #define REGION_ENTRY_LENGTH 0x03 /* region third length */ 562fcf5ef2aSThomas Huth 563adab99beSThomas Huth #define SEGMENT_ENTRY_ORIGIN (~0x7ffULL) /* segment table origin */ 564adab99beSThomas Huth #define SEGMENT_ENTRY_FC 0x400 /* format control */ 565adab99beSThomas Huth #define SEGMENT_ENTRY_RO 0x200 /* page protection bit */ 566adab99beSThomas Huth #define SEGMENT_ENTRY_INV 0x20 /* invalid segment table entry */ 567fcf5ef2aSThomas Huth 5688a4719f5SAurelien Jarno #define VADDR_PX 0xff000 /* page index bits */ 5698a4719f5SAurelien Jarno 570adab99beSThomas Huth #define PAGE_RO 0x200 /* HW read-only bit */ 571adab99beSThomas Huth #define PAGE_INVALID 0x400 /* HW invalid bit */ 572adab99beSThomas Huth #define PAGE_RES0 0x800 /* bit must be zero */ 573fcf5ef2aSThomas Huth 574fcf5ef2aSThomas Huth #define SK_C (0x1 << 1) 575fcf5ef2aSThomas Huth #define SK_R (0x1 << 2) 576fcf5ef2aSThomas Huth #define SK_F (0x1 << 3) 577fcf5ef2aSThomas Huth #define SK_ACC_MASK (0xf << 4) 578fcf5ef2aSThomas Huth 579fcf5ef2aSThomas Huth /* SIGP order codes */ 580fcf5ef2aSThomas Huth #define SIGP_SENSE 0x01 581fcf5ef2aSThomas Huth #define SIGP_EXTERNAL_CALL 0x02 582fcf5ef2aSThomas Huth #define SIGP_EMERGENCY 0x03 583fcf5ef2aSThomas Huth #define SIGP_START 0x04 584fcf5ef2aSThomas Huth #define SIGP_STOP 0x05 585fcf5ef2aSThomas Huth #define SIGP_RESTART 0x06 586fcf5ef2aSThomas Huth #define SIGP_STOP_STORE_STATUS 0x09 587fcf5ef2aSThomas Huth #define SIGP_INITIAL_CPU_RESET 0x0b 588fcf5ef2aSThomas Huth #define SIGP_CPU_RESET 0x0c 589fcf5ef2aSThomas Huth #define SIGP_SET_PREFIX 0x0d 590fcf5ef2aSThomas Huth #define SIGP_STORE_STATUS_ADDR 0x0e 591fcf5ef2aSThomas Huth #define SIGP_SET_ARCH 0x12 592a6880d21SDavid Hildenbrand #define SIGP_COND_EMERGENCY 0x13 593d1b468bcSDavid Hildenbrand #define SIGP_SENSE_RUNNING 0x15 594fcf5ef2aSThomas Huth #define SIGP_STORE_ADTL_STATUS 0x17 595fcf5ef2aSThomas Huth 596fcf5ef2aSThomas Huth /* SIGP condition codes */ 597fcf5ef2aSThomas Huth #define SIGP_CC_ORDER_CODE_ACCEPTED 0 598fcf5ef2aSThomas Huth #define SIGP_CC_STATUS_STORED 1 599fcf5ef2aSThomas Huth #define SIGP_CC_BUSY 2 600fcf5ef2aSThomas Huth #define SIGP_CC_NOT_OPERATIONAL 3 601fcf5ef2aSThomas Huth 602fcf5ef2aSThomas Huth /* SIGP status bits */ 603fcf5ef2aSThomas Huth #define SIGP_STAT_EQUIPMENT_CHECK 0x80000000UL 604d1b468bcSDavid Hildenbrand #define SIGP_STAT_NOT_RUNNING 0x00000400UL 605fcf5ef2aSThomas Huth #define SIGP_STAT_INCORRECT_STATE 0x00000200UL 606fcf5ef2aSThomas Huth #define SIGP_STAT_INVALID_PARAMETER 0x00000100UL 607fcf5ef2aSThomas Huth #define SIGP_STAT_EXT_CALL_PENDING 0x00000080UL 608fcf5ef2aSThomas Huth #define SIGP_STAT_STOPPED 0x00000040UL 609fcf5ef2aSThomas Huth #define SIGP_STAT_OPERATOR_INTERV 0x00000020UL 610fcf5ef2aSThomas Huth #define SIGP_STAT_CHECK_STOP 0x00000010UL 611fcf5ef2aSThomas Huth #define SIGP_STAT_INOPERATIVE 0x00000004UL 612fcf5ef2aSThomas Huth #define SIGP_STAT_INVALID_ORDER 0x00000002UL 613fcf5ef2aSThomas Huth #define SIGP_STAT_RECEIVER_CHECK 0x00000001UL 614fcf5ef2aSThomas Huth 615fcf5ef2aSThomas Huth /* SIGP SET ARCHITECTURE modes */ 616fcf5ef2aSThomas Huth #define SIGP_MODE_ESA_S390 0 617fcf5ef2aSThomas Huth #define SIGP_MODE_Z_ARCH_TRANS_ALL_PSW 1 618fcf5ef2aSThomas Huth #define SIGP_MODE_Z_ARCH_TRANS_CUR_PSW 2 619fcf5ef2aSThomas Huth 620a7c1fadfSAurelien Jarno /* SIGP order code mask corresponding to bit positions 56-63 */ 621a7c1fadfSAurelien Jarno #define SIGP_ORDER_MASK 0x000000ff 622a7c1fadfSAurelien Jarno 623fcf5ef2aSThomas Huth /* machine check interruption code */ 624fcf5ef2aSThomas Huth 625fcf5ef2aSThomas Huth /* subclasses */ 626fcf5ef2aSThomas Huth #define MCIC_SC_SD 0x8000000000000000ULL 627fcf5ef2aSThomas Huth #define MCIC_SC_PD 0x4000000000000000ULL 628fcf5ef2aSThomas Huth #define MCIC_SC_SR 0x2000000000000000ULL 629fcf5ef2aSThomas Huth #define MCIC_SC_CD 0x0800000000000000ULL 630fcf5ef2aSThomas Huth #define MCIC_SC_ED 0x0400000000000000ULL 631fcf5ef2aSThomas Huth #define MCIC_SC_DG 0x0100000000000000ULL 632fcf5ef2aSThomas Huth #define MCIC_SC_W 0x0080000000000000ULL 633fcf5ef2aSThomas Huth #define MCIC_SC_CP 0x0040000000000000ULL 634fcf5ef2aSThomas Huth #define MCIC_SC_SP 0x0020000000000000ULL 635fcf5ef2aSThomas Huth #define MCIC_SC_CK 0x0010000000000000ULL 636fcf5ef2aSThomas Huth 637fcf5ef2aSThomas Huth /* subclass modifiers */ 638fcf5ef2aSThomas Huth #define MCIC_SCM_B 0x0002000000000000ULL 639fcf5ef2aSThomas Huth #define MCIC_SCM_DA 0x0000000020000000ULL 640fcf5ef2aSThomas Huth #define MCIC_SCM_AP 0x0000000000080000ULL 641fcf5ef2aSThomas Huth 642fcf5ef2aSThomas Huth /* storage errors */ 643fcf5ef2aSThomas Huth #define MCIC_SE_SE 0x0000800000000000ULL 644fcf5ef2aSThomas Huth #define MCIC_SE_SC 0x0000400000000000ULL 645fcf5ef2aSThomas Huth #define MCIC_SE_KE 0x0000200000000000ULL 646fcf5ef2aSThomas Huth #define MCIC_SE_DS 0x0000100000000000ULL 647fcf5ef2aSThomas Huth #define MCIC_SE_IE 0x0000000080000000ULL 648fcf5ef2aSThomas Huth 649fcf5ef2aSThomas Huth /* validity bits */ 650fcf5ef2aSThomas Huth #define MCIC_VB_WP 0x0000080000000000ULL 651fcf5ef2aSThomas Huth #define MCIC_VB_MS 0x0000040000000000ULL 652fcf5ef2aSThomas Huth #define MCIC_VB_PM 0x0000020000000000ULL 653fcf5ef2aSThomas Huth #define MCIC_VB_IA 0x0000010000000000ULL 654fcf5ef2aSThomas Huth #define MCIC_VB_FA 0x0000008000000000ULL 655fcf5ef2aSThomas Huth #define MCIC_VB_VR 0x0000004000000000ULL 656fcf5ef2aSThomas Huth #define MCIC_VB_EC 0x0000002000000000ULL 657fcf5ef2aSThomas Huth #define MCIC_VB_FP 0x0000001000000000ULL 658fcf5ef2aSThomas Huth #define MCIC_VB_GR 0x0000000800000000ULL 659fcf5ef2aSThomas Huth #define MCIC_VB_CR 0x0000000400000000ULL 660fcf5ef2aSThomas Huth #define MCIC_VB_ST 0x0000000100000000ULL 661fcf5ef2aSThomas Huth #define MCIC_VB_AR 0x0000000040000000ULL 66262deb62dSFan Zhang #define MCIC_VB_GS 0x0000000008000000ULL 663fcf5ef2aSThomas Huth #define MCIC_VB_PR 0x0000000000200000ULL 664fcf5ef2aSThomas Huth #define MCIC_VB_FC 0x0000000000100000ULL 665fcf5ef2aSThomas Huth #define MCIC_VB_CT 0x0000000000020000ULL 666fcf5ef2aSThomas Huth #define MCIC_VB_CC 0x0000000000010000ULL 667fcf5ef2aSThomas Huth 668b700d75eSDavid Hildenbrand static inline uint64_t s390_build_validity_mcic(void) 669b700d75eSDavid Hildenbrand { 670b700d75eSDavid Hildenbrand uint64_t mcic; 671b700d75eSDavid Hildenbrand 672b700d75eSDavid Hildenbrand /* 673b700d75eSDavid Hildenbrand * Indicate all validity bits (no damage) only. Other bits have to be 674b700d75eSDavid Hildenbrand * added by the caller. (storage errors, subclasses and subclass modifiers) 675b700d75eSDavid Hildenbrand */ 676b700d75eSDavid Hildenbrand mcic = MCIC_VB_WP | MCIC_VB_MS | MCIC_VB_PM | MCIC_VB_IA | MCIC_VB_FP | 677b700d75eSDavid Hildenbrand MCIC_VB_GR | MCIC_VB_CR | MCIC_VB_ST | MCIC_VB_AR | MCIC_VB_PR | 678b700d75eSDavid Hildenbrand MCIC_VB_FC | MCIC_VB_CT | MCIC_VB_CC; 679b700d75eSDavid Hildenbrand if (s390_has_feat(S390_FEAT_VECTOR)) { 680b700d75eSDavid Hildenbrand mcic |= MCIC_VB_VR; 681b700d75eSDavid Hildenbrand } 682b700d75eSDavid Hildenbrand if (s390_has_feat(S390_FEAT_GUARDED_STORAGE)) { 683b700d75eSDavid Hildenbrand mcic |= MCIC_VB_GS; 684b700d75eSDavid Hildenbrand } 685b700d75eSDavid Hildenbrand return mcic; 686b700d75eSDavid Hildenbrand } 687b700d75eSDavid Hildenbrand 688a30fb811SDavid Hildenbrand static inline void s390_do_cpu_full_reset(CPUState *cs, run_on_cpu_data arg) 689a30fb811SDavid Hildenbrand { 690a30fb811SDavid Hildenbrand cpu_reset(cs); 691a30fb811SDavid Hildenbrand } 692a30fb811SDavid Hildenbrand 693a30fb811SDavid Hildenbrand static inline void s390_do_cpu_reset(CPUState *cs, run_on_cpu_data arg) 694a30fb811SDavid Hildenbrand { 695a30fb811SDavid Hildenbrand S390CPUClass *scc = S390_CPU_GET_CLASS(cs); 696a30fb811SDavid Hildenbrand 697a30fb811SDavid Hildenbrand scc->cpu_reset(cs); 698a30fb811SDavid Hildenbrand } 699a30fb811SDavid Hildenbrand 700a30fb811SDavid Hildenbrand static inline void s390_do_cpu_initial_reset(CPUState *cs, run_on_cpu_data arg) 701a30fb811SDavid Hildenbrand { 702a30fb811SDavid Hildenbrand S390CPUClass *scc = S390_CPU_GET_CLASS(cs); 703a30fb811SDavid Hildenbrand 704a30fb811SDavid Hildenbrand scc->initial_cpu_reset(cs); 705a30fb811SDavid Hildenbrand } 706a30fb811SDavid Hildenbrand 707a30fb811SDavid Hildenbrand static inline void s390_do_cpu_load_normal(CPUState *cs, run_on_cpu_data arg) 708a30fb811SDavid Hildenbrand { 709a30fb811SDavid Hildenbrand S390CPUClass *scc = S390_CPU_GET_CLASS(cs); 710a30fb811SDavid Hildenbrand 711a30fb811SDavid Hildenbrand scc->load_normal(cs); 712a30fb811SDavid Hildenbrand } 713a30fb811SDavid Hildenbrand 714c862bddbSDavid Hildenbrand 715c862bddbSDavid Hildenbrand /* cpu.c */ 716c862bddbSDavid Hildenbrand void s390_crypto_reset(void); 717c862bddbSDavid Hildenbrand int s390_set_memory_limit(uint64_t new_limit, uint64_t *hw_limit); 7189138977bSDavid Hildenbrand void s390_set_max_pagesize(uint64_t pagesize, Error **errp); 719c862bddbSDavid Hildenbrand void s390_cmma_reset(void); 720c862bddbSDavid Hildenbrand void s390_enable_css_support(S390CPU *cpu); 721c862bddbSDavid Hildenbrand int s390_assign_subch_ioeventfd(EventNotifier *notifier, uint32_t sch_id, 722c862bddbSDavid Hildenbrand int vq, bool assign); 723c862bddbSDavid Hildenbrand #ifndef CONFIG_USER_ONLY 724c862bddbSDavid Hildenbrand unsigned int s390_cpu_set_state(uint8_t cpu_state, S390CPU *cpu); 725c862bddbSDavid Hildenbrand #else 726c862bddbSDavid Hildenbrand static inline unsigned int s390_cpu_set_state(uint8_t cpu_state, S390CPU *cpu) 727c862bddbSDavid Hildenbrand { 728c862bddbSDavid Hildenbrand return 0; 729c862bddbSDavid Hildenbrand } 730c862bddbSDavid Hildenbrand #endif /* CONFIG_USER_ONLY */ 731631b5966SDavid Hildenbrand static inline uint8_t s390_cpu_get_state(S390CPU *cpu) 732631b5966SDavid Hildenbrand { 733631b5966SDavid Hildenbrand return cpu->env.cpu_state; 734631b5966SDavid Hildenbrand } 735c862bddbSDavid Hildenbrand 736c862bddbSDavid Hildenbrand 737c862bddbSDavid Hildenbrand /* cpu_models.c */ 7380442428aSMarkus Armbruster void s390_cpu_list(void); 739c862bddbSDavid Hildenbrand #define cpu_list s390_cpu_list 74035b4df64SDavid Hildenbrand void s390_set_qemu_cpu_model(uint16_t type, uint8_t gen, uint8_t ec_ga, 74135b4df64SDavid Hildenbrand const S390FeatInit feat_init); 74235b4df64SDavid Hildenbrand 743c862bddbSDavid Hildenbrand 744c862bddbSDavid Hildenbrand /* helper.c */ 745b6805e12SIgor Mammedov #define S390_CPU_TYPE_SUFFIX "-" TYPE_S390_CPU 746b6805e12SIgor Mammedov #define S390_CPU_TYPE_NAME(name) (name S390_CPU_TYPE_SUFFIX) 7470dacec87SIgor Mammedov #define CPU_RESOLVING_TYPE TYPE_S390_CPU 748b6805e12SIgor Mammedov 749c862bddbSDavid Hildenbrand /* you can call this signal handler from your SIGBUS and SIGSEGV 750c862bddbSDavid Hildenbrand signal handlers to inform the virtual CPU of exceptions. non zero 751c862bddbSDavid Hildenbrand is returned if the signal was handled by the virtual CPU. */ 752c862bddbSDavid Hildenbrand int cpu_s390x_signal_handler(int host_signum, void *pinfo, void *puc); 753c862bddbSDavid Hildenbrand #define cpu_signal_handler cpu_s390x_signal_handler 754c862bddbSDavid Hildenbrand 755c862bddbSDavid Hildenbrand 756c862bddbSDavid Hildenbrand /* interrupt.c */ 757c862bddbSDavid Hildenbrand void s390_crw_mchk(void); 758c862bddbSDavid Hildenbrand void s390_io_interrupt(uint16_t subchannel_id, uint16_t subchannel_nr, 759c862bddbSDavid Hildenbrand uint32_t io_int_parm, uint32_t io_int_word); 760c862bddbSDavid Hildenbrand /* automatically detect the instruction length */ 761c862bddbSDavid Hildenbrand #define ILEN_AUTO 0xff 7621b98fb99SDavid Hildenbrand #define RA_IGNORED 0 7638d2f850aSDavid Hildenbrand void s390_program_interrupt(CPUS390XState *env, uint32_t code, int ilen, 7648d2f850aSDavid Hildenbrand uintptr_t ra); 765c862bddbSDavid Hildenbrand /* service interrupts are floating therefore we must not pass an cpustate */ 766c862bddbSDavid Hildenbrand void s390_sclp_extint(uint32_t parm); 767c862bddbSDavid Hildenbrand 768c862bddbSDavid Hildenbrand /* mmu_helper.c */ 769c862bddbSDavid Hildenbrand int s390_cpu_virt_mem_rw(S390CPU *cpu, vaddr laddr, uint8_t ar, void *hostbuf, 770c862bddbSDavid Hildenbrand int len, bool is_write); 771c862bddbSDavid Hildenbrand #define s390_cpu_virt_mem_read(cpu, laddr, ar, dest, len) \ 772c862bddbSDavid Hildenbrand s390_cpu_virt_mem_rw(cpu, laddr, ar, dest, len, false) 773c862bddbSDavid Hildenbrand #define s390_cpu_virt_mem_write(cpu, laddr, ar, dest, len) \ 774c862bddbSDavid Hildenbrand s390_cpu_virt_mem_rw(cpu, laddr, ar, dest, len, true) 775b5e85329SDavid Hildenbrand #define s390_cpu_virt_mem_check_read(cpu, laddr, ar, len) \ 776b5e85329SDavid Hildenbrand s390_cpu_virt_mem_rw(cpu, laddr, ar, NULL, len, false) 777c862bddbSDavid Hildenbrand #define s390_cpu_virt_mem_check_write(cpu, laddr, ar, len) \ 778c862bddbSDavid Hildenbrand s390_cpu_virt_mem_rw(cpu, laddr, ar, NULL, len, true) 77998ee9bedSDavid Hildenbrand void s390_cpu_virt_mem_handle_exc(S390CPU *cpu, uintptr_t ra); 780c862bddbSDavid Hildenbrand 781c862bddbSDavid Hildenbrand 78274b4c74dSDavid Hildenbrand /* sigp.c */ 78374b4c74dSDavid Hildenbrand int s390_cpu_restart(S390CPU *cpu); 78474b4c74dSDavid Hildenbrand void s390_init_sigp(void); 78574b4c74dSDavid Hildenbrand 78674b4c74dSDavid Hildenbrand 787c862bddbSDavid Hildenbrand /* outside of target/s390x/ */ 788c862bddbSDavid Hildenbrand S390CPU *s390_cpu_addr2state(uint16_t cpu_addr); 789c862bddbSDavid Hildenbrand 7904f7c64b3SRichard Henderson typedef CPUS390XState CPUArchState; 7912161a612SRichard Henderson typedef S390CPU ArchCPU; 7924f7c64b3SRichard Henderson 7934f7c64b3SRichard Henderson #include "exec/cpu-all.h" 7944f7c64b3SRichard Henderson 795fcf5ef2aSThomas Huth #endif 796