xref: /openbmc/qemu/target/s390x/cpu.h (revision 4f83d7d2121a8b4cce59c06f7d74c47cdedd79eb)
1fcf5ef2aSThomas Huth /*
2fcf5ef2aSThomas Huth  * S/390 virtual CPU header
3fcf5ef2aSThomas Huth  *
4fcf5ef2aSThomas Huth  *  Copyright (c) 2009 Ulrich Hecht
527e84d4eSChristian Borntraeger  *  Copyright IBM Corp. 2012, 2018
6fcf5ef2aSThomas Huth  *
744699e1cSThomas Huth  * This program is free software; you can redistribute it and/or modify
844699e1cSThomas Huth  * it under the terms of the GNU General Public License as published by
944699e1cSThomas Huth  * the Free Software Foundation; either version 2 of the License, or
1044699e1cSThomas Huth  * (at your option) any later version.
11fcf5ef2aSThomas Huth  *
1244699e1cSThomas Huth  * This program is distributed in the hope that it will be useful,
13fcf5ef2aSThomas Huth  * but WITHOUT ANY WARRANTY; without even the implied warranty of
14fcf5ef2aSThomas Huth  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
1544699e1cSThomas Huth  * General Public License for more details.
16fcf5ef2aSThomas Huth  *
1744699e1cSThomas Huth  * You should have received a copy of the GNU General Public License
1844699e1cSThomas Huth  * along with this program; if not, see <http://www.gnu.org/licenses/>.
19fcf5ef2aSThomas Huth  */
20fcf5ef2aSThomas Huth 
21fcf5ef2aSThomas Huth #ifndef S390X_CPU_H
22fcf5ef2aSThomas Huth #define S390X_CPU_H
23fcf5ef2aSThomas Huth 
24fcf5ef2aSThomas Huth #include "qemu-common.h"
25fcf5ef2aSThomas Huth #include "cpu-qom.h"
26ef2974ccSDavid Hildenbrand #include "cpu_models.h"
27fcf5ef2aSThomas Huth 
28fcf5ef2aSThomas Huth #define TARGET_LONG_BITS 64
29fcf5ef2aSThomas Huth 
30fcf5ef2aSThomas Huth #define ELF_MACHINE_UNAME "S390X"
31fcf5ef2aSThomas Huth 
32fcf5ef2aSThomas Huth #define CPUArchState struct CPUS390XState
33fcf5ef2aSThomas Huth 
34fcf5ef2aSThomas Huth #include "exec/cpu-defs.h"
35843caef2SAlex Bennée 
36843caef2SAlex Bennée /* The z/Architecture has a strong memory model with some store-after-load re-ordering */
37843caef2SAlex Bennée #define TCG_GUEST_DEFAULT_MO      (TCG_MO_ALL & ~TCG_MO_ST_LD)
38843caef2SAlex Bennée 
39fcf5ef2aSThomas Huth #define TARGET_PAGE_BITS 12
40fcf5ef2aSThomas Huth 
41fcf5ef2aSThomas Huth #define TARGET_PHYS_ADDR_SPACE_BITS 64
42fcf5ef2aSThomas Huth #define TARGET_VIRT_ADDR_SPACE_BITS 64
43fcf5ef2aSThomas Huth 
44fcf5ef2aSThomas Huth #include "exec/cpu-all.h"
45fcf5ef2aSThomas Huth 
46fb66944dSDavid Hildenbrand #define NB_MMU_MODES 4
47fcf5ef2aSThomas Huth #define TARGET_INSN_START_EXTRA_WORDS 1
48fcf5ef2aSThomas Huth 
49fcf5ef2aSThomas Huth #define MMU_MODE0_SUFFIX _primary
50fcf5ef2aSThomas Huth #define MMU_MODE1_SUFFIX _secondary
51fcf5ef2aSThomas Huth #define MMU_MODE2_SUFFIX _home
52fb66944dSDavid Hildenbrand #define MMU_MODE3_SUFFIX _real
53fcf5ef2aSThomas Huth 
54fcf5ef2aSThomas Huth #define MMU_USER_IDX 0
55fcf5ef2aSThomas Huth 
56f42dc44aSDavid Hildenbrand #define S390_MAX_CPUS 248
57f42dc44aSDavid Hildenbrand 
58fcf5ef2aSThomas Huth typedef struct PSW {
59fcf5ef2aSThomas Huth     uint64_t mask;
60fcf5ef2aSThomas Huth     uint64_t addr;
61fcf5ef2aSThomas Huth } PSW;
62fcf5ef2aSThomas Huth 
63ef2974ccSDavid Hildenbrand struct CPUS390XState {
64fcf5ef2aSThomas Huth     uint64_t regs[16];     /* GP registers */
65fcf5ef2aSThomas Huth     /*
66fcf5ef2aSThomas Huth      * The floating point registers are part of the vector registers.
67fcf5ef2aSThomas Huth      * vregs[0][0] -> vregs[15][0] are 16 floating point registers
68fcf5ef2aSThomas Huth      */
69*4f83d7d2SDavid Hildenbrand     uint64_t vregs[32][2] QEMU_ALIGNED(16);  /* vector registers */
70fcf5ef2aSThomas Huth     uint32_t aregs[16];    /* access registers */
71cb4f4bc3SChristian Borntraeger     uint8_t riccb[64];     /* runtime instrumentation control */
7262deb62dSFan Zhang     uint64_t gscb[4];      /* guarded storage control */
7327e84d4eSChristian Borntraeger     uint64_t etoken;       /* etoken */
7427e84d4eSChristian Borntraeger     uint64_t etoken_extension; /* etoken extension */
75cb4f4bc3SChristian Borntraeger 
76cb4f4bc3SChristian Borntraeger     /* Fields up to this point are not cleared by initial CPU reset */
77cb4f4bc3SChristian Borntraeger     struct {} start_initial_reset_fields;
78fcf5ef2aSThomas Huth 
79fcf5ef2aSThomas Huth     uint32_t fpc;          /* floating-point control register */
80fcf5ef2aSThomas Huth     uint32_t cc_op;
81b073c875SChristian Borntraeger     bool bpbc;             /* branch prediction blocking */
82fcf5ef2aSThomas Huth 
83fcf5ef2aSThomas Huth     float_status fpu_status; /* passed to softfloat lib */
84fcf5ef2aSThomas Huth 
85fcf5ef2aSThomas Huth     /* The low part of a 128-bit return, or remainder of a divide.  */
86fcf5ef2aSThomas Huth     uint64_t retxl;
87fcf5ef2aSThomas Huth 
88fcf5ef2aSThomas Huth     PSW psw;
89fcf5ef2aSThomas Huth 
904ada99adSChristian Borntraeger     S390CrashReason crash_reason;
914ada99adSChristian Borntraeger 
92fcf5ef2aSThomas Huth     uint64_t cc_src;
93fcf5ef2aSThomas Huth     uint64_t cc_dst;
94fcf5ef2aSThomas Huth     uint64_t cc_vr;
95fcf5ef2aSThomas Huth 
96303c681aSRichard Henderson     uint64_t ex_value;
97303c681aSRichard Henderson 
98fcf5ef2aSThomas Huth     uint64_t __excp_addr;
99fcf5ef2aSThomas Huth     uint64_t psa;
100fcf5ef2aSThomas Huth 
101fcf5ef2aSThomas Huth     uint32_t int_pgm_code;
102fcf5ef2aSThomas Huth     uint32_t int_pgm_ilen;
103fcf5ef2aSThomas Huth 
104fcf5ef2aSThomas Huth     uint32_t int_svc_code;
105fcf5ef2aSThomas Huth     uint32_t int_svc_ilen;
106fcf5ef2aSThomas Huth 
107fcf5ef2aSThomas Huth     uint64_t per_address;
108fcf5ef2aSThomas Huth     uint16_t per_perc_atmid;
109fcf5ef2aSThomas Huth 
110fcf5ef2aSThomas Huth     uint64_t cregs[16]; /* control registers */
111fcf5ef2aSThomas Huth 
112fcf5ef2aSThomas Huth     int pending_int;
11314ca122eSDavid Hildenbrand     uint16_t external_call_addr;
11414ca122eSDavid Hildenbrand     DECLARE_BITMAP(emergency_signals, S390_MAX_CPUS);
115fcf5ef2aSThomas Huth 
116fcf5ef2aSThomas Huth     uint64_t ckc;
117fcf5ef2aSThomas Huth     uint64_t cputm;
118fcf5ef2aSThomas Huth     uint32_t todpr;
119fcf5ef2aSThomas Huth 
120fcf5ef2aSThomas Huth     uint64_t pfault_token;
121fcf5ef2aSThomas Huth     uint64_t pfault_compare;
122fcf5ef2aSThomas Huth     uint64_t pfault_select;
123fcf5ef2aSThomas Huth 
124fcf5ef2aSThomas Huth     uint64_t gbea;
125fcf5ef2aSThomas Huth     uint64_t pp;
126fcf5ef2aSThomas Huth 
1271f5c00cfSAlex Bennée     /* Fields up to this point are cleared by a CPU reset */
1281f5c00cfSAlex Bennée     struct {} end_reset_fields;
129fcf5ef2aSThomas Huth 
1301f5c00cfSAlex Bennée     CPU_COMMON
131fcf5ef2aSThomas Huth 
1321e70ba24SDavid Hildenbrand #if !defined(CONFIG_USER_ONLY)
133ca5c1457SDavid Hildenbrand     uint32_t core_id; /* PoP "CPU address", same as cpu_index */
134076d4d39SDavid Hildenbrand     uint64_t cpuid;
1351e70ba24SDavid Hildenbrand #endif
136fcf5ef2aSThomas Huth 
137fcf5ef2aSThomas Huth     QEMUTimer *tod_timer;
138fcf5ef2aSThomas Huth 
139fcf5ef2aSThomas Huth     QEMUTimer *cpu_timer;
140fcf5ef2aSThomas Huth 
141fcf5ef2aSThomas Huth     /*
142fcf5ef2aSThomas Huth      * The cpu state represents the logical state of a cpu. In contrast to other
143fcf5ef2aSThomas Huth      * architectures, there is a difference between a halt and a stop on s390.
144fcf5ef2aSThomas Huth      * If all cpus are either stopped (including check stop) or in the disabled
145fcf5ef2aSThomas Huth      * wait state, the vm can be shut down.
1469d0306dfSViktor Mihajlovski      * The acceptable cpu_state values are defined in the CpuInfoS390State
1479d0306dfSViktor Mihajlovski      * enum.
148fcf5ef2aSThomas Huth      */
149fcf5ef2aSThomas Huth     uint8_t cpu_state;
150fcf5ef2aSThomas Huth 
151fcf5ef2aSThomas Huth     /* currently processed sigp order */
152fcf5ef2aSThomas Huth     uint8_t sigp_order;
153fcf5ef2aSThomas Huth 
154ef2974ccSDavid Hildenbrand };
155fcf5ef2aSThomas Huth 
156*4f83d7d2SDavid Hildenbrand static inline uint64_t *get_freg(CPUS390XState *cs, int nr)
157fcf5ef2aSThomas Huth {
158fcf5ef2aSThomas Huth     return &cs->vregs[nr][0];
159fcf5ef2aSThomas Huth }
160fcf5ef2aSThomas Huth 
161fcf5ef2aSThomas Huth /**
162fcf5ef2aSThomas Huth  * S390CPU:
163fcf5ef2aSThomas Huth  * @env: #CPUS390XState.
164fcf5ef2aSThomas Huth  *
165fcf5ef2aSThomas Huth  * An S/390 CPU.
166fcf5ef2aSThomas Huth  */
167fcf5ef2aSThomas Huth struct S390CPU {
168fcf5ef2aSThomas Huth     /*< private >*/
169fcf5ef2aSThomas Huth     CPUState parent_obj;
170fcf5ef2aSThomas Huth     /*< public >*/
171fcf5ef2aSThomas Huth 
172fcf5ef2aSThomas Huth     CPUS390XState env;
173fcf5ef2aSThomas Huth     S390CPUModel *model;
174fcf5ef2aSThomas Huth     /* needed for live migration */
175fcf5ef2aSThomas Huth     void *irqstate;
176fcf5ef2aSThomas Huth     uint32_t irqstate_saved_size;
177fcf5ef2aSThomas Huth };
178fcf5ef2aSThomas Huth 
179fcf5ef2aSThomas Huth static inline S390CPU *s390_env_get_cpu(CPUS390XState *env)
180fcf5ef2aSThomas Huth {
181fcf5ef2aSThomas Huth     return container_of(env, S390CPU, env);
182fcf5ef2aSThomas Huth }
183fcf5ef2aSThomas Huth 
184fcf5ef2aSThomas Huth #define ENV_GET_CPU(e) CPU(s390_env_get_cpu(e))
185fcf5ef2aSThomas Huth 
186fcf5ef2aSThomas Huth #define ENV_OFFSET offsetof(S390CPU, env)
187fcf5ef2aSThomas Huth 
188fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY
189fcf5ef2aSThomas Huth extern const struct VMStateDescription vmstate_s390_cpu;
190fcf5ef2aSThomas Huth #endif
191fcf5ef2aSThomas Huth 
192fcf5ef2aSThomas Huth /* distinguish between 24 bit and 31 bit addressing */
193fcf5ef2aSThomas Huth #define HIGH_ORDER_BIT 0x80000000
194fcf5ef2aSThomas Huth 
195fcf5ef2aSThomas Huth /* Interrupt Codes */
196fcf5ef2aSThomas Huth /* Program Interrupts */
197fcf5ef2aSThomas Huth #define PGM_OPERATION                   0x0001
198fcf5ef2aSThomas Huth #define PGM_PRIVILEGED                  0x0002
199fcf5ef2aSThomas Huth #define PGM_EXECUTE                     0x0003
200fcf5ef2aSThomas Huth #define PGM_PROTECTION                  0x0004
201fcf5ef2aSThomas Huth #define PGM_ADDRESSING                  0x0005
202fcf5ef2aSThomas Huth #define PGM_SPECIFICATION               0x0006
203fcf5ef2aSThomas Huth #define PGM_DATA                        0x0007
204fcf5ef2aSThomas Huth #define PGM_FIXPT_OVERFLOW              0x0008
205fcf5ef2aSThomas Huth #define PGM_FIXPT_DIVIDE                0x0009
206fcf5ef2aSThomas Huth #define PGM_DEC_OVERFLOW                0x000a
207fcf5ef2aSThomas Huth #define PGM_DEC_DIVIDE                  0x000b
208fcf5ef2aSThomas Huth #define PGM_HFP_EXP_OVERFLOW            0x000c
209fcf5ef2aSThomas Huth #define PGM_HFP_EXP_UNDERFLOW           0x000d
210fcf5ef2aSThomas Huth #define PGM_HFP_SIGNIFICANCE            0x000e
211fcf5ef2aSThomas Huth #define PGM_HFP_DIVIDE                  0x000f
212fcf5ef2aSThomas Huth #define PGM_SEGMENT_TRANS               0x0010
213fcf5ef2aSThomas Huth #define PGM_PAGE_TRANS                  0x0011
214fcf5ef2aSThomas Huth #define PGM_TRANS_SPEC                  0x0012
215fcf5ef2aSThomas Huth #define PGM_SPECIAL_OP                  0x0013
216fcf5ef2aSThomas Huth #define PGM_OPERAND                     0x0015
217fcf5ef2aSThomas Huth #define PGM_TRACE_TABLE                 0x0016
218fcf5ef2aSThomas Huth #define PGM_SPACE_SWITCH                0x001c
219fcf5ef2aSThomas Huth #define PGM_HFP_SQRT                    0x001d
220fcf5ef2aSThomas Huth #define PGM_PC_TRANS_SPEC               0x001f
221fcf5ef2aSThomas Huth #define PGM_AFX_TRANS                   0x0020
222fcf5ef2aSThomas Huth #define PGM_ASX_TRANS                   0x0021
223fcf5ef2aSThomas Huth #define PGM_LX_TRANS                    0x0022
224fcf5ef2aSThomas Huth #define PGM_EX_TRANS                    0x0023
225fcf5ef2aSThomas Huth #define PGM_PRIM_AUTH                   0x0024
226fcf5ef2aSThomas Huth #define PGM_SEC_AUTH                    0x0025
227fcf5ef2aSThomas Huth #define PGM_ALET_SPEC                   0x0028
228fcf5ef2aSThomas Huth #define PGM_ALEN_SPEC                   0x0029
229fcf5ef2aSThomas Huth #define PGM_ALE_SEQ                     0x002a
230fcf5ef2aSThomas Huth #define PGM_ASTE_VALID                  0x002b
231fcf5ef2aSThomas Huth #define PGM_ASTE_SEQ                    0x002c
232fcf5ef2aSThomas Huth #define PGM_EXT_AUTH                    0x002d
233fcf5ef2aSThomas Huth #define PGM_STACK_FULL                  0x0030
234fcf5ef2aSThomas Huth #define PGM_STACK_EMPTY                 0x0031
235fcf5ef2aSThomas Huth #define PGM_STACK_SPEC                  0x0032
236fcf5ef2aSThomas Huth #define PGM_STACK_TYPE                  0x0033
237fcf5ef2aSThomas Huth #define PGM_STACK_OP                    0x0034
238fcf5ef2aSThomas Huth #define PGM_ASCE_TYPE                   0x0038
239fcf5ef2aSThomas Huth #define PGM_REG_FIRST_TRANS             0x0039
240fcf5ef2aSThomas Huth #define PGM_REG_SEC_TRANS               0x003a
241fcf5ef2aSThomas Huth #define PGM_REG_THIRD_TRANS             0x003b
242fcf5ef2aSThomas Huth #define PGM_MONITOR                     0x0040
243fcf5ef2aSThomas Huth #define PGM_PER                         0x0080
244fcf5ef2aSThomas Huth #define PGM_CRYPTO                      0x0119
245fcf5ef2aSThomas Huth 
246fcf5ef2aSThomas Huth /* External Interrupts */
247fcf5ef2aSThomas Huth #define EXT_INTERRUPT_KEY               0x0040
248fcf5ef2aSThomas Huth #define EXT_CLOCK_COMP                  0x1004
249fcf5ef2aSThomas Huth #define EXT_CPU_TIMER                   0x1005
250fcf5ef2aSThomas Huth #define EXT_MALFUNCTION                 0x1200
251fcf5ef2aSThomas Huth #define EXT_EMERGENCY                   0x1201
252fcf5ef2aSThomas Huth #define EXT_EXTERNAL_CALL               0x1202
253fcf5ef2aSThomas Huth #define EXT_ETR                         0x1406
254fcf5ef2aSThomas Huth #define EXT_SERVICE                     0x2401
255fcf5ef2aSThomas Huth #define EXT_VIRTIO                      0x2603
256fcf5ef2aSThomas Huth 
257fcf5ef2aSThomas Huth /* PSW defines */
258fcf5ef2aSThomas Huth #undef PSW_MASK_PER
25913054739SDavid Hildenbrand #undef PSW_MASK_UNUSED_2
260b971a2fdSDavid Hildenbrand #undef PSW_MASK_UNUSED_3
261fcf5ef2aSThomas Huth #undef PSW_MASK_DAT
262fcf5ef2aSThomas Huth #undef PSW_MASK_IO
263fcf5ef2aSThomas Huth #undef PSW_MASK_EXT
264fcf5ef2aSThomas Huth #undef PSW_MASK_KEY
265fcf5ef2aSThomas Huth #undef PSW_SHIFT_KEY
266fcf5ef2aSThomas Huth #undef PSW_MASK_MCHECK
267fcf5ef2aSThomas Huth #undef PSW_MASK_WAIT
268fcf5ef2aSThomas Huth #undef PSW_MASK_PSTATE
269fcf5ef2aSThomas Huth #undef PSW_MASK_ASC
2703e7e5e0bSDavid Hildenbrand #undef PSW_SHIFT_ASC
271fcf5ef2aSThomas Huth #undef PSW_MASK_CC
272fcf5ef2aSThomas Huth #undef PSW_MASK_PM
2736b257354SDavid Hildenbrand #undef PSW_SHIFT_MASK_PM
274fcf5ef2aSThomas Huth #undef PSW_MASK_64
275fcf5ef2aSThomas Huth #undef PSW_MASK_32
276fcf5ef2aSThomas Huth #undef PSW_MASK_ESA_ADDR
277fcf5ef2aSThomas Huth 
278fcf5ef2aSThomas Huth #define PSW_MASK_PER            0x4000000000000000ULL
27913054739SDavid Hildenbrand #define PSW_MASK_UNUSED_2       0x2000000000000000ULL
280b971a2fdSDavid Hildenbrand #define PSW_MASK_UNUSED_3       0x1000000000000000ULL
281fcf5ef2aSThomas Huth #define PSW_MASK_DAT            0x0400000000000000ULL
282fcf5ef2aSThomas Huth #define PSW_MASK_IO             0x0200000000000000ULL
283fcf5ef2aSThomas Huth #define PSW_MASK_EXT            0x0100000000000000ULL
284fcf5ef2aSThomas Huth #define PSW_MASK_KEY            0x00F0000000000000ULL
285c8bd9537SDavid Hildenbrand #define PSW_SHIFT_KEY           52
286fcf5ef2aSThomas Huth #define PSW_MASK_MCHECK         0x0004000000000000ULL
287fcf5ef2aSThomas Huth #define PSW_MASK_WAIT           0x0002000000000000ULL
288fcf5ef2aSThomas Huth #define PSW_MASK_PSTATE         0x0001000000000000ULL
289fcf5ef2aSThomas Huth #define PSW_MASK_ASC            0x0000C00000000000ULL
2903e7e5e0bSDavid Hildenbrand #define PSW_SHIFT_ASC           46
291fcf5ef2aSThomas Huth #define PSW_MASK_CC             0x0000300000000000ULL
292fcf5ef2aSThomas Huth #define PSW_MASK_PM             0x00000F0000000000ULL
2936b257354SDavid Hildenbrand #define PSW_SHIFT_MASK_PM       40
294fcf5ef2aSThomas Huth #define PSW_MASK_64             0x0000000100000000ULL
295fcf5ef2aSThomas Huth #define PSW_MASK_32             0x0000000080000000ULL
296fcf5ef2aSThomas Huth #define PSW_MASK_ESA_ADDR       0x000000007fffffffULL
297fcf5ef2aSThomas Huth 
298fcf5ef2aSThomas Huth #undef PSW_ASC_PRIMARY
299fcf5ef2aSThomas Huth #undef PSW_ASC_ACCREG
300fcf5ef2aSThomas Huth #undef PSW_ASC_SECONDARY
301fcf5ef2aSThomas Huth #undef PSW_ASC_HOME
302fcf5ef2aSThomas Huth 
303fcf5ef2aSThomas Huth #define PSW_ASC_PRIMARY         0x0000000000000000ULL
304fcf5ef2aSThomas Huth #define PSW_ASC_ACCREG          0x0000400000000000ULL
305fcf5ef2aSThomas Huth #define PSW_ASC_SECONDARY       0x0000800000000000ULL
306fcf5ef2aSThomas Huth #define PSW_ASC_HOME            0x0000C00000000000ULL
307fcf5ef2aSThomas Huth 
3083e7e5e0bSDavid Hildenbrand /* the address space values shifted */
3093e7e5e0bSDavid Hildenbrand #define AS_PRIMARY              0
3103e7e5e0bSDavid Hildenbrand #define AS_ACCREG               1
3113e7e5e0bSDavid Hildenbrand #define AS_SECONDARY            2
3123e7e5e0bSDavid Hildenbrand #define AS_HOME                 3
3133e7e5e0bSDavid Hildenbrand 
314fcf5ef2aSThomas Huth /* tb flags */
315fcf5ef2aSThomas Huth 
316159fed45SRichard Henderson #define FLAG_MASK_PSW_SHIFT     31
317159fed45SRichard Henderson #define FLAG_MASK_PER           (PSW_MASK_PER    >> FLAG_MASK_PSW_SHIFT)
318f26852aaSDavid Hildenbrand #define FLAG_MASK_DAT           (PSW_MASK_DAT    >> FLAG_MASK_PSW_SHIFT)
319159fed45SRichard Henderson #define FLAG_MASK_PSTATE        (PSW_MASK_PSTATE >> FLAG_MASK_PSW_SHIFT)
320159fed45SRichard Henderson #define FLAG_MASK_ASC           (PSW_MASK_ASC    >> FLAG_MASK_PSW_SHIFT)
321159fed45SRichard Henderson #define FLAG_MASK_64            (PSW_MASK_64     >> FLAG_MASK_PSW_SHIFT)
322159fed45SRichard Henderson #define FLAG_MASK_32            (PSW_MASK_32     >> FLAG_MASK_PSW_SHIFT)
323f26852aaSDavid Hildenbrand #define FLAG_MASK_PSW           (FLAG_MASK_PER | FLAG_MASK_DAT | FLAG_MASK_PSTATE \
324159fed45SRichard Henderson                                 | FLAG_MASK_ASC | FLAG_MASK_64 | FLAG_MASK_32)
325fcf5ef2aSThomas Huth 
32613054739SDavid Hildenbrand /* we'll use some unused PSW positions to store CR flags in tb flags */
32713054739SDavid Hildenbrand #define FLAG_MASK_AFP           (PSW_MASK_UNUSED_2 >> FLAG_MASK_PSW_SHIFT)
328b971a2fdSDavid Hildenbrand #define FLAG_MASK_VECTOR        (PSW_MASK_UNUSED_3 >> FLAG_MASK_PSW_SHIFT)
32913054739SDavid Hildenbrand 
330fcf5ef2aSThomas Huth /* Control register 0 bits */
331fcf5ef2aSThomas Huth #define CR0_LOWPROT             0x0000000010000000ULL
3323e7e5e0bSDavid Hildenbrand #define CR0_SECONDARY           0x0000000004000000ULL
333fcf5ef2aSThomas Huth #define CR0_EDAT                0x0000000000800000ULL
334bbf6ea3bSDavid Hildenbrand #define CR0_AFP                 0x0000000000040000ULL
335b971a2fdSDavid Hildenbrand #define CR0_VECTOR              0x0000000000020000ULL
3369dec2388SDavid Hildenbrand #define CR0_EMERGENCY_SIGNAL_SC 0x0000000000004000ULL
3379dec2388SDavid Hildenbrand #define CR0_EXTERNAL_CALL_SC    0x0000000000002000ULL
3389dec2388SDavid Hildenbrand #define CR0_CKC_SC              0x0000000000000800ULL
3399dec2388SDavid Hildenbrand #define CR0_CPU_TIMER_SC        0x0000000000000400ULL
3409dec2388SDavid Hildenbrand #define CR0_SERVICE_SC          0x0000000000000200ULL
341fcf5ef2aSThomas Huth 
342b700d75eSDavid Hildenbrand /* Control register 14 bits */
343b700d75eSDavid Hildenbrand #define CR14_CHANNEL_REPORT_SC  0x0000000010000000ULL
344b700d75eSDavid Hildenbrand 
345fcf5ef2aSThomas Huth /* MMU */
346fcf5ef2aSThomas Huth #define MMU_PRIMARY_IDX         0
347fcf5ef2aSThomas Huth #define MMU_SECONDARY_IDX       1
348fcf5ef2aSThomas Huth #define MMU_HOME_IDX            2
349fb66944dSDavid Hildenbrand #define MMU_REAL_IDX            3
350fcf5ef2aSThomas Huth 
351fcf5ef2aSThomas Huth static inline int cpu_mmu_index(CPUS390XState *env, bool ifetch)
352fcf5ef2aSThomas Huth {
353f26852aaSDavid Hildenbrand     if (!(env->psw.mask & PSW_MASK_DAT)) {
354f26852aaSDavid Hildenbrand         return MMU_REAL_IDX;
355f26852aaSDavid Hildenbrand     }
356f26852aaSDavid Hildenbrand 
357fcf5ef2aSThomas Huth     switch (env->psw.mask & PSW_MASK_ASC) {
358fcf5ef2aSThomas Huth     case PSW_ASC_PRIMARY:
359fcf5ef2aSThomas Huth         return MMU_PRIMARY_IDX;
360fcf5ef2aSThomas Huth     case PSW_ASC_SECONDARY:
361fcf5ef2aSThomas Huth         return MMU_SECONDARY_IDX;
362fcf5ef2aSThomas Huth     case PSW_ASC_HOME:
363fcf5ef2aSThomas Huth         return MMU_HOME_IDX;
364fcf5ef2aSThomas Huth     case PSW_ASC_ACCREG:
365fcf5ef2aSThomas Huth         /* Fallthrough: access register mode is not yet supported */
366fcf5ef2aSThomas Huth     default:
367fcf5ef2aSThomas Huth         abort();
368fcf5ef2aSThomas Huth     }
369fcf5ef2aSThomas Huth }
370fcf5ef2aSThomas Huth 
371fcf5ef2aSThomas Huth static inline void cpu_get_tb_cpu_state(CPUS390XState* env, target_ulong *pc,
372fcf5ef2aSThomas Huth                                         target_ulong *cs_base, uint32_t *flags)
373fcf5ef2aSThomas Huth {
374fcf5ef2aSThomas Huth     *pc = env->psw.addr;
375303c681aSRichard Henderson     *cs_base = env->ex_value;
376159fed45SRichard Henderson     *flags = (env->psw.mask >> FLAG_MASK_PSW_SHIFT) & FLAG_MASK_PSW;
37713054739SDavid Hildenbrand     if (env->cregs[0] & CR0_AFP) {
37813054739SDavid Hildenbrand         *flags |= FLAG_MASK_AFP;
37913054739SDavid Hildenbrand     }
380b971a2fdSDavid Hildenbrand     if (env->cregs[0] & CR0_VECTOR) {
381b971a2fdSDavid Hildenbrand         *flags |= FLAG_MASK_VECTOR;
382b971a2fdSDavid Hildenbrand     }
383fcf5ef2aSThomas Huth }
384fcf5ef2aSThomas Huth 
385fcf5ef2aSThomas Huth /* PER bits from control register 9 */
386fcf5ef2aSThomas Huth #define PER_CR9_EVENT_BRANCH           0x80000000
387fcf5ef2aSThomas Huth #define PER_CR9_EVENT_IFETCH           0x40000000
388fcf5ef2aSThomas Huth #define PER_CR9_EVENT_STORE            0x20000000
389fcf5ef2aSThomas Huth #define PER_CR9_EVENT_STORE_REAL       0x08000000
390fcf5ef2aSThomas Huth #define PER_CR9_EVENT_NULLIFICATION    0x01000000
391fcf5ef2aSThomas Huth #define PER_CR9_CONTROL_BRANCH_ADDRESS 0x00800000
392fcf5ef2aSThomas Huth #define PER_CR9_CONTROL_ALTERATION     0x00200000
393fcf5ef2aSThomas Huth 
394fcf5ef2aSThomas Huth /* PER bits from the PER CODE/ATMID/AI in lowcore */
395fcf5ef2aSThomas Huth #define PER_CODE_EVENT_BRANCH          0x8000
396fcf5ef2aSThomas Huth #define PER_CODE_EVENT_IFETCH          0x4000
397fcf5ef2aSThomas Huth #define PER_CODE_EVENT_STORE           0x2000
398fcf5ef2aSThomas Huth #define PER_CODE_EVENT_STORE_REAL      0x0800
399fcf5ef2aSThomas Huth #define PER_CODE_EVENT_NULLIFICATION   0x0100
400fcf5ef2aSThomas Huth 
401fcf5ef2aSThomas Huth #define EXCP_EXT 1 /* external interrupt */
402fcf5ef2aSThomas Huth #define EXCP_SVC 2 /* supervisor call (syscall) */
403fcf5ef2aSThomas Huth #define EXCP_PGM 3 /* program interruption */
404b1ab5f60SDavid Hildenbrand #define EXCP_RESTART 4 /* restart interrupt */
405b1ab5f60SDavid Hildenbrand #define EXCP_STOP 5 /* stop interrupt */
406fcf5ef2aSThomas Huth #define EXCP_IO  7 /* I/O interrupt */
407fcf5ef2aSThomas Huth #define EXCP_MCHK 8 /* machine check */
408fcf5ef2aSThomas Huth 
4096482b0ffSDavid Hildenbrand #define INTERRUPT_EXT_CPU_TIMER          (1 << 3)
4106482b0ffSDavid Hildenbrand #define INTERRUPT_EXT_CLOCK_COMPARATOR   (1 << 4)
41114ca122eSDavid Hildenbrand #define INTERRUPT_EXTERNAL_CALL          (1 << 5)
41214ca122eSDavid Hildenbrand #define INTERRUPT_EMERGENCY_SIGNAL       (1 << 6)
413b1ab5f60SDavid Hildenbrand #define INTERRUPT_RESTART                (1 << 7)
414b1ab5f60SDavid Hildenbrand #define INTERRUPT_STOP                   (1 << 8)
415fcf5ef2aSThomas Huth 
416fcf5ef2aSThomas Huth /* Program Status Word.  */
417fcf5ef2aSThomas Huth #define S390_PSWM_REGNUM 0
418fcf5ef2aSThomas Huth #define S390_PSWA_REGNUM 1
419fcf5ef2aSThomas Huth /* General Purpose Registers.  */
420fcf5ef2aSThomas Huth #define S390_R0_REGNUM 2
421fcf5ef2aSThomas Huth #define S390_R1_REGNUM 3
422fcf5ef2aSThomas Huth #define S390_R2_REGNUM 4
423fcf5ef2aSThomas Huth #define S390_R3_REGNUM 5
424fcf5ef2aSThomas Huth #define S390_R4_REGNUM 6
425fcf5ef2aSThomas Huth #define S390_R5_REGNUM 7
426fcf5ef2aSThomas Huth #define S390_R6_REGNUM 8
427fcf5ef2aSThomas Huth #define S390_R7_REGNUM 9
428fcf5ef2aSThomas Huth #define S390_R8_REGNUM 10
429fcf5ef2aSThomas Huth #define S390_R9_REGNUM 11
430fcf5ef2aSThomas Huth #define S390_R10_REGNUM 12
431fcf5ef2aSThomas Huth #define S390_R11_REGNUM 13
432fcf5ef2aSThomas Huth #define S390_R12_REGNUM 14
433fcf5ef2aSThomas Huth #define S390_R13_REGNUM 15
434fcf5ef2aSThomas Huth #define S390_R14_REGNUM 16
435fcf5ef2aSThomas Huth #define S390_R15_REGNUM 17
436fcf5ef2aSThomas Huth /* Total Core Registers. */
437fcf5ef2aSThomas Huth #define S390_NUM_CORE_REGS 18
438fcf5ef2aSThomas Huth 
439fcf5ef2aSThomas Huth static inline void setcc(S390CPU *cpu, uint64_t cc)
440fcf5ef2aSThomas Huth {
441fcf5ef2aSThomas Huth     CPUS390XState *env = &cpu->env;
442fcf5ef2aSThomas Huth 
443fcf5ef2aSThomas Huth     env->psw.mask &= ~(3ull << 44);
444fcf5ef2aSThomas Huth     env->psw.mask |= (cc & 3) << 44;
445fcf5ef2aSThomas Huth     env->cc_op = cc;
446fcf5ef2aSThomas Huth }
447fcf5ef2aSThomas Huth 
448fcf5ef2aSThomas Huth /* STSI */
44979947862SDavid Hildenbrand #define STSI_R0_FC_MASK         0x00000000f0000000ULL
45079947862SDavid Hildenbrand #define STSI_R0_FC_CURRENT      0x0000000000000000ULL
45179947862SDavid Hildenbrand #define STSI_R0_FC_LEVEL_1      0x0000000010000000ULL
45279947862SDavid Hildenbrand #define STSI_R0_FC_LEVEL_2      0x0000000020000000ULL
45379947862SDavid Hildenbrand #define STSI_R0_FC_LEVEL_3      0x0000000030000000ULL
454fcf5ef2aSThomas Huth #define STSI_R0_RESERVED_MASK   0x000000000fffff00ULL
455fcf5ef2aSThomas Huth #define STSI_R0_SEL1_MASK       0x00000000000000ffULL
456fcf5ef2aSThomas Huth #define STSI_R1_RESERVED_MASK   0x00000000ffff0000ULL
457fcf5ef2aSThomas Huth #define STSI_R1_SEL2_MASK       0x000000000000ffffULL
458fcf5ef2aSThomas Huth 
459fcf5ef2aSThomas Huth /* Basic Machine Configuration */
4604d1369efSDavid Hildenbrand typedef struct SysIB_111 {
4614d1369efSDavid Hildenbrand     uint8_t  res1[32];
462fcf5ef2aSThomas Huth     uint8_t  manuf[16];
463fcf5ef2aSThomas Huth     uint8_t  type[4];
464fcf5ef2aSThomas Huth     uint8_t  res2[12];
465fcf5ef2aSThomas Huth     uint8_t  model[16];
466fcf5ef2aSThomas Huth     uint8_t  sequence[16];
467fcf5ef2aSThomas Huth     uint8_t  plant[4];
4684d1369efSDavid Hildenbrand     uint8_t  res3[3996];
4694d1369efSDavid Hildenbrand } SysIB_111;
4704d1369efSDavid Hildenbrand QEMU_BUILD_BUG_ON(sizeof(SysIB_111) != 4096);
471fcf5ef2aSThomas Huth 
472fcf5ef2aSThomas Huth /* Basic Machine CPU */
4734d1369efSDavid Hildenbrand typedef struct SysIB_121 {
4744d1369efSDavid Hildenbrand     uint8_t  res1[80];
475fcf5ef2aSThomas Huth     uint8_t  sequence[16];
476fcf5ef2aSThomas Huth     uint8_t  plant[4];
477fcf5ef2aSThomas Huth     uint8_t  res2[2];
478fcf5ef2aSThomas Huth     uint16_t cpu_addr;
4794d1369efSDavid Hildenbrand     uint8_t  res3[3992];
4804d1369efSDavid Hildenbrand } SysIB_121;
4814d1369efSDavid Hildenbrand QEMU_BUILD_BUG_ON(sizeof(SysIB_121) != 4096);
482fcf5ef2aSThomas Huth 
483fcf5ef2aSThomas Huth /* Basic Machine CPUs */
4844d1369efSDavid Hildenbrand typedef struct SysIB_122 {
485fcf5ef2aSThomas Huth     uint8_t res1[32];
486fcf5ef2aSThomas Huth     uint32_t capability;
487fcf5ef2aSThomas Huth     uint16_t total_cpus;
48879947862SDavid Hildenbrand     uint16_t conf_cpus;
489fcf5ef2aSThomas Huth     uint16_t standby_cpus;
490fcf5ef2aSThomas Huth     uint16_t reserved_cpus;
491fcf5ef2aSThomas Huth     uint16_t adjustments[2026];
4924d1369efSDavid Hildenbrand } SysIB_122;
4934d1369efSDavid Hildenbrand QEMU_BUILD_BUG_ON(sizeof(SysIB_122) != 4096);
494fcf5ef2aSThomas Huth 
495fcf5ef2aSThomas Huth /* LPAR CPU */
4964d1369efSDavid Hildenbrand typedef struct SysIB_221 {
4974d1369efSDavid Hildenbrand     uint8_t  res1[80];
498fcf5ef2aSThomas Huth     uint8_t  sequence[16];
499fcf5ef2aSThomas Huth     uint8_t  plant[4];
500fcf5ef2aSThomas Huth     uint16_t cpu_id;
501fcf5ef2aSThomas Huth     uint16_t cpu_addr;
5024d1369efSDavid Hildenbrand     uint8_t  res3[3992];
5034d1369efSDavid Hildenbrand } SysIB_221;
5044d1369efSDavid Hildenbrand QEMU_BUILD_BUG_ON(sizeof(SysIB_221) != 4096);
505fcf5ef2aSThomas Huth 
506fcf5ef2aSThomas Huth /* LPAR CPUs */
5074d1369efSDavid Hildenbrand typedef struct SysIB_222 {
5084d1369efSDavid Hildenbrand     uint8_t  res1[32];
509fcf5ef2aSThomas Huth     uint16_t lpar_num;
510fcf5ef2aSThomas Huth     uint8_t  res2;
511fcf5ef2aSThomas Huth     uint8_t  lcpuc;
512fcf5ef2aSThomas Huth     uint16_t total_cpus;
513fcf5ef2aSThomas Huth     uint16_t conf_cpus;
514fcf5ef2aSThomas Huth     uint16_t standby_cpus;
515fcf5ef2aSThomas Huth     uint16_t reserved_cpus;
516fcf5ef2aSThomas Huth     uint8_t  name[8];
517fcf5ef2aSThomas Huth     uint32_t caf;
518fcf5ef2aSThomas Huth     uint8_t  res3[16];
519fcf5ef2aSThomas Huth     uint16_t dedicated_cpus;
520fcf5ef2aSThomas Huth     uint16_t shared_cpus;
5214d1369efSDavid Hildenbrand     uint8_t  res4[4020];
5224d1369efSDavid Hildenbrand } SysIB_222;
5234d1369efSDavid Hildenbrand QEMU_BUILD_BUG_ON(sizeof(SysIB_222) != 4096);
524fcf5ef2aSThomas Huth 
525fcf5ef2aSThomas Huth /* VM CPUs */
5264d1369efSDavid Hildenbrand typedef struct SysIB_322 {
527fcf5ef2aSThomas Huth     uint8_t  res1[31];
528fcf5ef2aSThomas Huth     uint8_t  count;
529fcf5ef2aSThomas Huth     struct {
530fcf5ef2aSThomas Huth         uint8_t  res2[4];
531fcf5ef2aSThomas Huth         uint16_t total_cpus;
532fcf5ef2aSThomas Huth         uint16_t conf_cpus;
533fcf5ef2aSThomas Huth         uint16_t standby_cpus;
534fcf5ef2aSThomas Huth         uint16_t reserved_cpus;
535fcf5ef2aSThomas Huth         uint8_t  name[8];
536fcf5ef2aSThomas Huth         uint32_t caf;
537fcf5ef2aSThomas Huth         uint8_t  cpi[16];
538fcf5ef2aSThomas Huth         uint8_t res5[3];
539fcf5ef2aSThomas Huth         uint8_t ext_name_encoding;
540fcf5ef2aSThomas Huth         uint32_t res3;
541fcf5ef2aSThomas Huth         uint8_t uuid[16];
542fcf5ef2aSThomas Huth     } vm[8];
543fcf5ef2aSThomas Huth     uint8_t res4[1504];
544fcf5ef2aSThomas Huth     uint8_t ext_names[8][256];
5454d1369efSDavid Hildenbrand } SysIB_322;
5464d1369efSDavid Hildenbrand QEMU_BUILD_BUG_ON(sizeof(SysIB_322) != 4096);
547fcf5ef2aSThomas Huth 
54879947862SDavid Hildenbrand typedef union SysIB {
54979947862SDavid Hildenbrand     SysIB_111 sysib_111;
55079947862SDavid Hildenbrand     SysIB_121 sysib_121;
55179947862SDavid Hildenbrand     SysIB_122 sysib_122;
55279947862SDavid Hildenbrand     SysIB_221 sysib_221;
55379947862SDavid Hildenbrand     SysIB_222 sysib_222;
55479947862SDavid Hildenbrand     SysIB_322 sysib_322;
55579947862SDavid Hildenbrand } SysIB;
55679947862SDavid Hildenbrand QEMU_BUILD_BUG_ON(sizeof(SysIB) != 4096);
55779947862SDavid Hildenbrand 
558fcf5ef2aSThomas Huth /* MMU defines */
559adab99beSThomas Huth #define ASCE_ORIGIN           (~0xfffULL) /* segment table origin             */
560adab99beSThomas Huth #define ASCE_SUBSPACE         0x200       /* subspace group control           */
561adab99beSThomas Huth #define ASCE_PRIVATE_SPACE    0x100       /* private space control            */
562adab99beSThomas Huth #define ASCE_ALT_EVENT        0x80        /* storage alteration event control */
563adab99beSThomas Huth #define ASCE_SPACE_SWITCH     0x40        /* space switch event               */
564adab99beSThomas Huth #define ASCE_REAL_SPACE       0x20        /* real space control               */
565adab99beSThomas Huth #define ASCE_TYPE_MASK        0x0c        /* asce table type mask             */
566adab99beSThomas Huth #define ASCE_TYPE_REGION1     0x0c        /* region first table type          */
567adab99beSThomas Huth #define ASCE_TYPE_REGION2     0x08        /* region second table type         */
568adab99beSThomas Huth #define ASCE_TYPE_REGION3     0x04        /* region third table type          */
569adab99beSThomas Huth #define ASCE_TYPE_SEGMENT     0x00        /* segment table type               */
570adab99beSThomas Huth #define ASCE_TABLE_LENGTH     0x03        /* region table length              */
571fcf5ef2aSThomas Huth 
572adab99beSThomas Huth #define REGION_ENTRY_ORIGIN   (~0xfffULL) /* region/segment table origin    */
573adab99beSThomas Huth #define REGION_ENTRY_RO       0x200       /* region/segment protection bit  */
574adab99beSThomas Huth #define REGION_ENTRY_TF       0xc0        /* region/segment table offset    */
575adab99beSThomas Huth #define REGION_ENTRY_INV      0x20        /* invalid region table entry     */
576adab99beSThomas Huth #define REGION_ENTRY_TYPE_MASK 0x0c       /* region/segment table type mask */
577adab99beSThomas Huth #define REGION_ENTRY_TYPE_R1  0x0c        /* region first table type        */
578adab99beSThomas Huth #define REGION_ENTRY_TYPE_R2  0x08        /* region second table type       */
579adab99beSThomas Huth #define REGION_ENTRY_TYPE_R3  0x04        /* region third table type        */
580adab99beSThomas Huth #define REGION_ENTRY_LENGTH   0x03        /* region third length            */
581fcf5ef2aSThomas Huth 
582adab99beSThomas Huth #define SEGMENT_ENTRY_ORIGIN  (~0x7ffULL) /* segment table origin        */
583adab99beSThomas Huth #define SEGMENT_ENTRY_FC      0x400       /* format control              */
584adab99beSThomas Huth #define SEGMENT_ENTRY_RO      0x200       /* page protection bit         */
585adab99beSThomas Huth #define SEGMENT_ENTRY_INV     0x20        /* invalid segment table entry */
586fcf5ef2aSThomas Huth 
5878a4719f5SAurelien Jarno #define VADDR_PX              0xff000     /* page index bits   */
5888a4719f5SAurelien Jarno 
589adab99beSThomas Huth #define PAGE_RO               0x200       /* HW read-only bit  */
590adab99beSThomas Huth #define PAGE_INVALID          0x400       /* HW invalid bit    */
591adab99beSThomas Huth #define PAGE_RES0             0x800       /* bit must be zero  */
592fcf5ef2aSThomas Huth 
593fcf5ef2aSThomas Huth #define SK_C                    (0x1 << 1)
594fcf5ef2aSThomas Huth #define SK_R                    (0x1 << 2)
595fcf5ef2aSThomas Huth #define SK_F                    (0x1 << 3)
596fcf5ef2aSThomas Huth #define SK_ACC_MASK             (0xf << 4)
597fcf5ef2aSThomas Huth 
598fcf5ef2aSThomas Huth /* SIGP order codes */
599fcf5ef2aSThomas Huth #define SIGP_SENSE             0x01
600fcf5ef2aSThomas Huth #define SIGP_EXTERNAL_CALL     0x02
601fcf5ef2aSThomas Huth #define SIGP_EMERGENCY         0x03
602fcf5ef2aSThomas Huth #define SIGP_START             0x04
603fcf5ef2aSThomas Huth #define SIGP_STOP              0x05
604fcf5ef2aSThomas Huth #define SIGP_RESTART           0x06
605fcf5ef2aSThomas Huth #define SIGP_STOP_STORE_STATUS 0x09
606fcf5ef2aSThomas Huth #define SIGP_INITIAL_CPU_RESET 0x0b
607fcf5ef2aSThomas Huth #define SIGP_CPU_RESET         0x0c
608fcf5ef2aSThomas Huth #define SIGP_SET_PREFIX        0x0d
609fcf5ef2aSThomas Huth #define SIGP_STORE_STATUS_ADDR 0x0e
610fcf5ef2aSThomas Huth #define SIGP_SET_ARCH          0x12
611a6880d21SDavid Hildenbrand #define SIGP_COND_EMERGENCY    0x13
612d1b468bcSDavid Hildenbrand #define SIGP_SENSE_RUNNING     0x15
613fcf5ef2aSThomas Huth #define SIGP_STORE_ADTL_STATUS 0x17
614fcf5ef2aSThomas Huth 
615fcf5ef2aSThomas Huth /* SIGP condition codes */
616fcf5ef2aSThomas Huth #define SIGP_CC_ORDER_CODE_ACCEPTED 0
617fcf5ef2aSThomas Huth #define SIGP_CC_STATUS_STORED       1
618fcf5ef2aSThomas Huth #define SIGP_CC_BUSY                2
619fcf5ef2aSThomas Huth #define SIGP_CC_NOT_OPERATIONAL     3
620fcf5ef2aSThomas Huth 
621fcf5ef2aSThomas Huth /* SIGP status bits */
622fcf5ef2aSThomas Huth #define SIGP_STAT_EQUIPMENT_CHECK   0x80000000UL
623d1b468bcSDavid Hildenbrand #define SIGP_STAT_NOT_RUNNING       0x00000400UL
624fcf5ef2aSThomas Huth #define SIGP_STAT_INCORRECT_STATE   0x00000200UL
625fcf5ef2aSThomas Huth #define SIGP_STAT_INVALID_PARAMETER 0x00000100UL
626fcf5ef2aSThomas Huth #define SIGP_STAT_EXT_CALL_PENDING  0x00000080UL
627fcf5ef2aSThomas Huth #define SIGP_STAT_STOPPED           0x00000040UL
628fcf5ef2aSThomas Huth #define SIGP_STAT_OPERATOR_INTERV   0x00000020UL
629fcf5ef2aSThomas Huth #define SIGP_STAT_CHECK_STOP        0x00000010UL
630fcf5ef2aSThomas Huth #define SIGP_STAT_INOPERATIVE       0x00000004UL
631fcf5ef2aSThomas Huth #define SIGP_STAT_INVALID_ORDER     0x00000002UL
632fcf5ef2aSThomas Huth #define SIGP_STAT_RECEIVER_CHECK    0x00000001UL
633fcf5ef2aSThomas Huth 
634fcf5ef2aSThomas Huth /* SIGP SET ARCHITECTURE modes */
635fcf5ef2aSThomas Huth #define SIGP_MODE_ESA_S390 0
636fcf5ef2aSThomas Huth #define SIGP_MODE_Z_ARCH_TRANS_ALL_PSW 1
637fcf5ef2aSThomas Huth #define SIGP_MODE_Z_ARCH_TRANS_CUR_PSW 2
638fcf5ef2aSThomas Huth 
639a7c1fadfSAurelien Jarno /* SIGP order code mask corresponding to bit positions 56-63 */
640a7c1fadfSAurelien Jarno #define SIGP_ORDER_MASK 0x000000ff
641a7c1fadfSAurelien Jarno 
642fcf5ef2aSThomas Huth /* machine check interruption code */
643fcf5ef2aSThomas Huth 
644fcf5ef2aSThomas Huth /* subclasses */
645fcf5ef2aSThomas Huth #define MCIC_SC_SD 0x8000000000000000ULL
646fcf5ef2aSThomas Huth #define MCIC_SC_PD 0x4000000000000000ULL
647fcf5ef2aSThomas Huth #define MCIC_SC_SR 0x2000000000000000ULL
648fcf5ef2aSThomas Huth #define MCIC_SC_CD 0x0800000000000000ULL
649fcf5ef2aSThomas Huth #define MCIC_SC_ED 0x0400000000000000ULL
650fcf5ef2aSThomas Huth #define MCIC_SC_DG 0x0100000000000000ULL
651fcf5ef2aSThomas Huth #define MCIC_SC_W  0x0080000000000000ULL
652fcf5ef2aSThomas Huth #define MCIC_SC_CP 0x0040000000000000ULL
653fcf5ef2aSThomas Huth #define MCIC_SC_SP 0x0020000000000000ULL
654fcf5ef2aSThomas Huth #define MCIC_SC_CK 0x0010000000000000ULL
655fcf5ef2aSThomas Huth 
656fcf5ef2aSThomas Huth /* subclass modifiers */
657fcf5ef2aSThomas Huth #define MCIC_SCM_B  0x0002000000000000ULL
658fcf5ef2aSThomas Huth #define MCIC_SCM_DA 0x0000000020000000ULL
659fcf5ef2aSThomas Huth #define MCIC_SCM_AP 0x0000000000080000ULL
660fcf5ef2aSThomas Huth 
661fcf5ef2aSThomas Huth /* storage errors */
662fcf5ef2aSThomas Huth #define MCIC_SE_SE 0x0000800000000000ULL
663fcf5ef2aSThomas Huth #define MCIC_SE_SC 0x0000400000000000ULL
664fcf5ef2aSThomas Huth #define MCIC_SE_KE 0x0000200000000000ULL
665fcf5ef2aSThomas Huth #define MCIC_SE_DS 0x0000100000000000ULL
666fcf5ef2aSThomas Huth #define MCIC_SE_IE 0x0000000080000000ULL
667fcf5ef2aSThomas Huth 
668fcf5ef2aSThomas Huth /* validity bits */
669fcf5ef2aSThomas Huth #define MCIC_VB_WP 0x0000080000000000ULL
670fcf5ef2aSThomas Huth #define MCIC_VB_MS 0x0000040000000000ULL
671fcf5ef2aSThomas Huth #define MCIC_VB_PM 0x0000020000000000ULL
672fcf5ef2aSThomas Huth #define MCIC_VB_IA 0x0000010000000000ULL
673fcf5ef2aSThomas Huth #define MCIC_VB_FA 0x0000008000000000ULL
674fcf5ef2aSThomas Huth #define MCIC_VB_VR 0x0000004000000000ULL
675fcf5ef2aSThomas Huth #define MCIC_VB_EC 0x0000002000000000ULL
676fcf5ef2aSThomas Huth #define MCIC_VB_FP 0x0000001000000000ULL
677fcf5ef2aSThomas Huth #define MCIC_VB_GR 0x0000000800000000ULL
678fcf5ef2aSThomas Huth #define MCIC_VB_CR 0x0000000400000000ULL
679fcf5ef2aSThomas Huth #define MCIC_VB_ST 0x0000000100000000ULL
680fcf5ef2aSThomas Huth #define MCIC_VB_AR 0x0000000040000000ULL
68162deb62dSFan Zhang #define MCIC_VB_GS 0x0000000008000000ULL
682fcf5ef2aSThomas Huth #define MCIC_VB_PR 0x0000000000200000ULL
683fcf5ef2aSThomas Huth #define MCIC_VB_FC 0x0000000000100000ULL
684fcf5ef2aSThomas Huth #define MCIC_VB_CT 0x0000000000020000ULL
685fcf5ef2aSThomas Huth #define MCIC_VB_CC 0x0000000000010000ULL
686fcf5ef2aSThomas Huth 
687b700d75eSDavid Hildenbrand static inline uint64_t s390_build_validity_mcic(void)
688b700d75eSDavid Hildenbrand {
689b700d75eSDavid Hildenbrand     uint64_t mcic;
690b700d75eSDavid Hildenbrand 
691b700d75eSDavid Hildenbrand     /*
692b700d75eSDavid Hildenbrand      * Indicate all validity bits (no damage) only. Other bits have to be
693b700d75eSDavid Hildenbrand      * added by the caller. (storage errors, subclasses and subclass modifiers)
694b700d75eSDavid Hildenbrand      */
695b700d75eSDavid Hildenbrand     mcic = MCIC_VB_WP | MCIC_VB_MS | MCIC_VB_PM | MCIC_VB_IA | MCIC_VB_FP |
696b700d75eSDavid Hildenbrand            MCIC_VB_GR | MCIC_VB_CR | MCIC_VB_ST | MCIC_VB_AR | MCIC_VB_PR |
697b700d75eSDavid Hildenbrand            MCIC_VB_FC | MCIC_VB_CT | MCIC_VB_CC;
698b700d75eSDavid Hildenbrand     if (s390_has_feat(S390_FEAT_VECTOR)) {
699b700d75eSDavid Hildenbrand         mcic |= MCIC_VB_VR;
700b700d75eSDavid Hildenbrand     }
701b700d75eSDavid Hildenbrand     if (s390_has_feat(S390_FEAT_GUARDED_STORAGE)) {
702b700d75eSDavid Hildenbrand         mcic |= MCIC_VB_GS;
703b700d75eSDavid Hildenbrand     }
704b700d75eSDavid Hildenbrand     return mcic;
705b700d75eSDavid Hildenbrand }
706b700d75eSDavid Hildenbrand 
707a30fb811SDavid Hildenbrand static inline void s390_do_cpu_full_reset(CPUState *cs, run_on_cpu_data arg)
708a30fb811SDavid Hildenbrand {
709a30fb811SDavid Hildenbrand     cpu_reset(cs);
710a30fb811SDavid Hildenbrand }
711a30fb811SDavid Hildenbrand 
712a30fb811SDavid Hildenbrand static inline void s390_do_cpu_reset(CPUState *cs, run_on_cpu_data arg)
713a30fb811SDavid Hildenbrand {
714a30fb811SDavid Hildenbrand     S390CPUClass *scc = S390_CPU_GET_CLASS(cs);
715a30fb811SDavid Hildenbrand 
716a30fb811SDavid Hildenbrand     scc->cpu_reset(cs);
717a30fb811SDavid Hildenbrand }
718a30fb811SDavid Hildenbrand 
719a30fb811SDavid Hildenbrand static inline void s390_do_cpu_initial_reset(CPUState *cs, run_on_cpu_data arg)
720a30fb811SDavid Hildenbrand {
721a30fb811SDavid Hildenbrand     S390CPUClass *scc = S390_CPU_GET_CLASS(cs);
722a30fb811SDavid Hildenbrand 
723a30fb811SDavid Hildenbrand     scc->initial_cpu_reset(cs);
724a30fb811SDavid Hildenbrand }
725a30fb811SDavid Hildenbrand 
726a30fb811SDavid Hildenbrand static inline void s390_do_cpu_load_normal(CPUState *cs, run_on_cpu_data arg)
727a30fb811SDavid Hildenbrand {
728a30fb811SDavid Hildenbrand     S390CPUClass *scc = S390_CPU_GET_CLASS(cs);
729a30fb811SDavid Hildenbrand 
730a30fb811SDavid Hildenbrand     scc->load_normal(cs);
731a30fb811SDavid Hildenbrand }
732a30fb811SDavid Hildenbrand 
733c862bddbSDavid Hildenbrand 
734c862bddbSDavid Hildenbrand /* cpu.c */
735c862bddbSDavid Hildenbrand void s390_crypto_reset(void);
736c862bddbSDavid Hildenbrand int s390_set_memory_limit(uint64_t new_limit, uint64_t *hw_limit);
7379138977bSDavid Hildenbrand void s390_set_max_pagesize(uint64_t pagesize, Error **errp);
738c862bddbSDavid Hildenbrand void s390_cmma_reset(void);
739c862bddbSDavid Hildenbrand void s390_enable_css_support(S390CPU *cpu);
740c862bddbSDavid Hildenbrand int s390_assign_subch_ioeventfd(EventNotifier *notifier, uint32_t sch_id,
741c862bddbSDavid Hildenbrand                                 int vq, bool assign);
742c862bddbSDavid Hildenbrand #ifndef CONFIG_USER_ONLY
743c862bddbSDavid Hildenbrand unsigned int s390_cpu_set_state(uint8_t cpu_state, S390CPU *cpu);
744c862bddbSDavid Hildenbrand #else
745c862bddbSDavid Hildenbrand static inline unsigned int s390_cpu_set_state(uint8_t cpu_state, S390CPU *cpu)
746c862bddbSDavid Hildenbrand {
747c862bddbSDavid Hildenbrand     return 0;
748c862bddbSDavid Hildenbrand }
749c862bddbSDavid Hildenbrand #endif /* CONFIG_USER_ONLY */
750631b5966SDavid Hildenbrand static inline uint8_t s390_cpu_get_state(S390CPU *cpu)
751631b5966SDavid Hildenbrand {
752631b5966SDavid Hildenbrand     return cpu->env.cpu_state;
753631b5966SDavid Hildenbrand }
754c862bddbSDavid Hildenbrand 
755c862bddbSDavid Hildenbrand 
756c862bddbSDavid Hildenbrand /* cpu_models.c */
7570442428aSMarkus Armbruster void s390_cpu_list(void);
758c862bddbSDavid Hildenbrand #define cpu_list s390_cpu_list
75935b4df64SDavid Hildenbrand void s390_set_qemu_cpu_model(uint16_t type, uint8_t gen, uint8_t ec_ga,
76035b4df64SDavid Hildenbrand                              const S390FeatInit feat_init);
76135b4df64SDavid Hildenbrand 
762c862bddbSDavid Hildenbrand 
763c862bddbSDavid Hildenbrand /* helper.c */
764b6805e12SIgor Mammedov #define S390_CPU_TYPE_SUFFIX "-" TYPE_S390_CPU
765b6805e12SIgor Mammedov #define S390_CPU_TYPE_NAME(name) (name S390_CPU_TYPE_SUFFIX)
7660dacec87SIgor Mammedov #define CPU_RESOLVING_TYPE TYPE_S390_CPU
767b6805e12SIgor Mammedov 
768c862bddbSDavid Hildenbrand /* you can call this signal handler from your SIGBUS and SIGSEGV
769c862bddbSDavid Hildenbrand    signal handlers to inform the virtual CPU of exceptions. non zero
770c862bddbSDavid Hildenbrand    is returned if the signal was handled by the virtual CPU.  */
771c862bddbSDavid Hildenbrand int cpu_s390x_signal_handler(int host_signum, void *pinfo, void *puc);
772c862bddbSDavid Hildenbrand #define cpu_signal_handler cpu_s390x_signal_handler
773c862bddbSDavid Hildenbrand 
774c862bddbSDavid Hildenbrand 
775c862bddbSDavid Hildenbrand /* interrupt.c */
776c862bddbSDavid Hildenbrand void s390_crw_mchk(void);
777c862bddbSDavid Hildenbrand void s390_io_interrupt(uint16_t subchannel_id, uint16_t subchannel_nr,
778c862bddbSDavid Hildenbrand                        uint32_t io_int_parm, uint32_t io_int_word);
779c862bddbSDavid Hildenbrand /* automatically detect the instruction length */
780c862bddbSDavid Hildenbrand #define ILEN_AUTO                   0xff
7811b98fb99SDavid Hildenbrand #define RA_IGNORED                  0
7828d2f850aSDavid Hildenbrand void s390_program_interrupt(CPUS390XState *env, uint32_t code, int ilen,
7838d2f850aSDavid Hildenbrand                             uintptr_t ra);
784c862bddbSDavid Hildenbrand /* service interrupts are floating therefore we must not pass an cpustate */
785c862bddbSDavid Hildenbrand void s390_sclp_extint(uint32_t parm);
786c862bddbSDavid Hildenbrand 
787c862bddbSDavid Hildenbrand /* mmu_helper.c */
788c862bddbSDavid Hildenbrand int s390_cpu_virt_mem_rw(S390CPU *cpu, vaddr laddr, uint8_t ar, void *hostbuf,
789c862bddbSDavid Hildenbrand                          int len, bool is_write);
790c862bddbSDavid Hildenbrand #define s390_cpu_virt_mem_read(cpu, laddr, ar, dest, len)    \
791c862bddbSDavid Hildenbrand         s390_cpu_virt_mem_rw(cpu, laddr, ar, dest, len, false)
792c862bddbSDavid Hildenbrand #define s390_cpu_virt_mem_write(cpu, laddr, ar, dest, len)       \
793c862bddbSDavid Hildenbrand         s390_cpu_virt_mem_rw(cpu, laddr, ar, dest, len, true)
794b5e85329SDavid Hildenbrand #define s390_cpu_virt_mem_check_read(cpu, laddr, ar, len)   \
795b5e85329SDavid Hildenbrand         s390_cpu_virt_mem_rw(cpu, laddr, ar, NULL, len, false)
796c862bddbSDavid Hildenbrand #define s390_cpu_virt_mem_check_write(cpu, laddr, ar, len)   \
797c862bddbSDavid Hildenbrand         s390_cpu_virt_mem_rw(cpu, laddr, ar, NULL, len, true)
79898ee9bedSDavid Hildenbrand void s390_cpu_virt_mem_handle_exc(S390CPU *cpu, uintptr_t ra);
799c862bddbSDavid Hildenbrand 
800c862bddbSDavid Hildenbrand 
80174b4c74dSDavid Hildenbrand /* sigp.c */
80274b4c74dSDavid Hildenbrand int s390_cpu_restart(S390CPU *cpu);
80374b4c74dSDavid Hildenbrand void s390_init_sigp(void);
80474b4c74dSDavid Hildenbrand 
80574b4c74dSDavid Hildenbrand 
806c862bddbSDavid Hildenbrand /* outside of target/s390x/ */
807c862bddbSDavid Hildenbrand S390CPU *s390_cpu_addr2state(uint16_t cpu_addr);
808c862bddbSDavid Hildenbrand 
809fcf5ef2aSThomas Huth #endif
810