1fcf5ef2aSThomas Huth /* 2fcf5ef2aSThomas Huth * S/390 virtual CPU header 3fcf5ef2aSThomas Huth * 4fcf5ef2aSThomas Huth * Copyright (c) 2009 Ulrich Hecht 5fcf5ef2aSThomas Huth * 6fcf5ef2aSThomas Huth * This library is free software; you can redistribute it and/or 7fcf5ef2aSThomas Huth * modify it under the terms of the GNU Lesser General Public 8fcf5ef2aSThomas Huth * License as published by the Free Software Foundation; either 9fcf5ef2aSThomas Huth * version 2 of the License, or (at your option) any later version. 10fcf5ef2aSThomas Huth * 11fcf5ef2aSThomas Huth * This library is distributed in the hope that it will be useful, 12fcf5ef2aSThomas Huth * but WITHOUT ANY WARRANTY; without even the implied warranty of 13fcf5ef2aSThomas Huth * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 14fcf5ef2aSThomas Huth * Lesser General Public License for more details. 15fcf5ef2aSThomas Huth * 16fcf5ef2aSThomas Huth * Contributions after 2012-10-29 are licensed under the terms of the 17fcf5ef2aSThomas Huth * GNU GPL, version 2 or (at your option) any later version. 18fcf5ef2aSThomas Huth * 19fcf5ef2aSThomas Huth * You should have received a copy of the GNU (Lesser) General Public 20fcf5ef2aSThomas Huth * License along with this library; if not, see <http://www.gnu.org/licenses/>. 21fcf5ef2aSThomas Huth */ 22fcf5ef2aSThomas Huth 23fcf5ef2aSThomas Huth #ifndef S390X_CPU_H 24fcf5ef2aSThomas Huth #define S390X_CPU_H 25fcf5ef2aSThomas Huth 26fcf5ef2aSThomas Huth #include "qemu-common.h" 27fcf5ef2aSThomas Huth #include "cpu-qom.h" 28ef2974ccSDavid Hildenbrand #include "cpu_models.h" 29fcf5ef2aSThomas Huth 30fcf5ef2aSThomas Huth #define TARGET_LONG_BITS 64 31fcf5ef2aSThomas Huth 32fcf5ef2aSThomas Huth #define ELF_MACHINE_UNAME "S390X" 33fcf5ef2aSThomas Huth 34fcf5ef2aSThomas Huth #define CPUArchState struct CPUS390XState 35fcf5ef2aSThomas Huth 36fcf5ef2aSThomas Huth #include "exec/cpu-defs.h" 37fcf5ef2aSThomas Huth #define TARGET_PAGE_BITS 12 38fcf5ef2aSThomas Huth 39fcf5ef2aSThomas Huth #define TARGET_PHYS_ADDR_SPACE_BITS 64 40fcf5ef2aSThomas Huth #define TARGET_VIRT_ADDR_SPACE_BITS 64 41fcf5ef2aSThomas Huth 42fcf5ef2aSThomas Huth #include "exec/cpu-all.h" 43fcf5ef2aSThomas Huth 44fcf5ef2aSThomas Huth #include "fpu/softfloat.h" 45fcf5ef2aSThomas Huth 46fb66944dSDavid Hildenbrand #define NB_MMU_MODES 4 47fcf5ef2aSThomas Huth #define TARGET_INSN_START_EXTRA_WORDS 1 48fcf5ef2aSThomas Huth 49fcf5ef2aSThomas Huth #define MMU_MODE0_SUFFIX _primary 50fcf5ef2aSThomas Huth #define MMU_MODE1_SUFFIX _secondary 51fcf5ef2aSThomas Huth #define MMU_MODE2_SUFFIX _home 52fb66944dSDavid Hildenbrand #define MMU_MODE3_SUFFIX _real 53fcf5ef2aSThomas Huth 54fcf5ef2aSThomas Huth #define MMU_USER_IDX 0 55fcf5ef2aSThomas Huth 56f42dc44aSDavid Hildenbrand #define S390_MAX_CPUS 248 57f42dc44aSDavid Hildenbrand 58fcf5ef2aSThomas Huth typedef struct PSW { 59fcf5ef2aSThomas Huth uint64_t mask; 60fcf5ef2aSThomas Huth uint64_t addr; 61fcf5ef2aSThomas Huth } PSW; 62fcf5ef2aSThomas Huth 63ef2974ccSDavid Hildenbrand struct CPUS390XState { 64fcf5ef2aSThomas Huth uint64_t regs[16]; /* GP registers */ 65fcf5ef2aSThomas Huth /* 66fcf5ef2aSThomas Huth * The floating point registers are part of the vector registers. 67fcf5ef2aSThomas Huth * vregs[0][0] -> vregs[15][0] are 16 floating point registers 68fcf5ef2aSThomas Huth */ 69fcf5ef2aSThomas Huth CPU_DoubleU vregs[32][2]; /* vector registers */ 70fcf5ef2aSThomas Huth uint32_t aregs[16]; /* access registers */ 71cb4f4bc3SChristian Borntraeger uint8_t riccb[64]; /* runtime instrumentation control */ 7262deb62dSFan Zhang uint64_t gscb[4]; /* guarded storage control */ 73cb4f4bc3SChristian Borntraeger 74cb4f4bc3SChristian Borntraeger /* Fields up to this point are not cleared by initial CPU reset */ 75cb4f4bc3SChristian Borntraeger struct {} start_initial_reset_fields; 76fcf5ef2aSThomas Huth 77fcf5ef2aSThomas Huth uint32_t fpc; /* floating-point control register */ 78fcf5ef2aSThomas Huth uint32_t cc_op; 79b073c875SChristian Borntraeger bool bpbc; /* branch prediction blocking */ 80fcf5ef2aSThomas Huth 81fcf5ef2aSThomas Huth float_status fpu_status; /* passed to softfloat lib */ 82fcf5ef2aSThomas Huth 83fcf5ef2aSThomas Huth /* The low part of a 128-bit return, or remainder of a divide. */ 84fcf5ef2aSThomas Huth uint64_t retxl; 85fcf5ef2aSThomas Huth 86fcf5ef2aSThomas Huth PSW psw; 87fcf5ef2aSThomas Huth 88fcf5ef2aSThomas Huth uint64_t cc_src; 89fcf5ef2aSThomas Huth uint64_t cc_dst; 90fcf5ef2aSThomas Huth uint64_t cc_vr; 91fcf5ef2aSThomas Huth 92303c681aSRichard Henderson uint64_t ex_value; 93303c681aSRichard Henderson 94fcf5ef2aSThomas Huth uint64_t __excp_addr; 95fcf5ef2aSThomas Huth uint64_t psa; 96fcf5ef2aSThomas Huth 97fcf5ef2aSThomas Huth uint32_t int_pgm_code; 98fcf5ef2aSThomas Huth uint32_t int_pgm_ilen; 99fcf5ef2aSThomas Huth 100fcf5ef2aSThomas Huth uint32_t int_svc_code; 101fcf5ef2aSThomas Huth uint32_t int_svc_ilen; 102fcf5ef2aSThomas Huth 103fcf5ef2aSThomas Huth uint64_t per_address; 104fcf5ef2aSThomas Huth uint16_t per_perc_atmid; 105fcf5ef2aSThomas Huth 106fcf5ef2aSThomas Huth uint64_t cregs[16]; /* control registers */ 107fcf5ef2aSThomas Huth 108fcf5ef2aSThomas Huth int pending_int; 10914ca122eSDavid Hildenbrand uint16_t external_call_addr; 11014ca122eSDavid Hildenbrand DECLARE_BITMAP(emergency_signals, S390_MAX_CPUS); 111fcf5ef2aSThomas Huth 112fcf5ef2aSThomas Huth uint64_t ckc; 113fcf5ef2aSThomas Huth uint64_t cputm; 114fcf5ef2aSThomas Huth uint32_t todpr; 115fcf5ef2aSThomas Huth 116fcf5ef2aSThomas Huth uint64_t pfault_token; 117fcf5ef2aSThomas Huth uint64_t pfault_compare; 118fcf5ef2aSThomas Huth uint64_t pfault_select; 119fcf5ef2aSThomas Huth 120fcf5ef2aSThomas Huth uint64_t gbea; 121fcf5ef2aSThomas Huth uint64_t pp; 122fcf5ef2aSThomas Huth 1231f5c00cfSAlex Bennée /* Fields up to this point are cleared by a CPU reset */ 1241f5c00cfSAlex Bennée struct {} end_reset_fields; 125fcf5ef2aSThomas Huth 1261f5c00cfSAlex Bennée CPU_COMMON 127fcf5ef2aSThomas Huth 1281e70ba24SDavid Hildenbrand #if !defined(CONFIG_USER_ONLY) 129ca5c1457SDavid Hildenbrand uint32_t core_id; /* PoP "CPU address", same as cpu_index */ 130076d4d39SDavid Hildenbrand uint64_t cpuid; 1311e70ba24SDavid Hildenbrand #endif 132fcf5ef2aSThomas Huth 133fcf5ef2aSThomas Huth uint64_t tod_offset; 134fcf5ef2aSThomas Huth uint64_t tod_basetime; 135fcf5ef2aSThomas Huth QEMUTimer *tod_timer; 136fcf5ef2aSThomas Huth 137fcf5ef2aSThomas Huth QEMUTimer *cpu_timer; 138fcf5ef2aSThomas Huth 139fcf5ef2aSThomas Huth /* 140fcf5ef2aSThomas Huth * The cpu state represents the logical state of a cpu. In contrast to other 141fcf5ef2aSThomas Huth * architectures, there is a difference between a halt and a stop on s390. 142fcf5ef2aSThomas Huth * If all cpus are either stopped (including check stop) or in the disabled 143fcf5ef2aSThomas Huth * wait state, the vm can be shut down. 144fcf5ef2aSThomas Huth */ 145fcf5ef2aSThomas Huth #define CPU_STATE_UNINITIALIZED 0x00 146fcf5ef2aSThomas Huth #define CPU_STATE_STOPPED 0x01 147fcf5ef2aSThomas Huth #define CPU_STATE_CHECK_STOP 0x02 148fcf5ef2aSThomas Huth #define CPU_STATE_OPERATING 0x03 149fcf5ef2aSThomas Huth #define CPU_STATE_LOAD 0x04 150fcf5ef2aSThomas Huth uint8_t cpu_state; 151fcf5ef2aSThomas Huth 152fcf5ef2aSThomas Huth /* currently processed sigp order */ 153fcf5ef2aSThomas Huth uint8_t sigp_order; 154fcf5ef2aSThomas Huth 155ef2974ccSDavid Hildenbrand }; 156fcf5ef2aSThomas Huth 157fcf5ef2aSThomas Huth static inline CPU_DoubleU *get_freg(CPUS390XState *cs, int nr) 158fcf5ef2aSThomas Huth { 159fcf5ef2aSThomas Huth return &cs->vregs[nr][0]; 160fcf5ef2aSThomas Huth } 161fcf5ef2aSThomas Huth 162fcf5ef2aSThomas Huth /** 163fcf5ef2aSThomas Huth * S390CPU: 164fcf5ef2aSThomas Huth * @env: #CPUS390XState. 165fcf5ef2aSThomas Huth * 166fcf5ef2aSThomas Huth * An S/390 CPU. 167fcf5ef2aSThomas Huth */ 168fcf5ef2aSThomas Huth struct S390CPU { 169fcf5ef2aSThomas Huth /*< private >*/ 170fcf5ef2aSThomas Huth CPUState parent_obj; 171fcf5ef2aSThomas Huth /*< public >*/ 172fcf5ef2aSThomas Huth 173fcf5ef2aSThomas Huth CPUS390XState env; 174fcf5ef2aSThomas Huth S390CPUModel *model; 175fcf5ef2aSThomas Huth /* needed for live migration */ 176fcf5ef2aSThomas Huth void *irqstate; 177fcf5ef2aSThomas Huth uint32_t irqstate_saved_size; 178fcf5ef2aSThomas Huth }; 179fcf5ef2aSThomas Huth 180fcf5ef2aSThomas Huth static inline S390CPU *s390_env_get_cpu(CPUS390XState *env) 181fcf5ef2aSThomas Huth { 182fcf5ef2aSThomas Huth return container_of(env, S390CPU, env); 183fcf5ef2aSThomas Huth } 184fcf5ef2aSThomas Huth 185fcf5ef2aSThomas Huth #define ENV_GET_CPU(e) CPU(s390_env_get_cpu(e)) 186fcf5ef2aSThomas Huth 187fcf5ef2aSThomas Huth #define ENV_OFFSET offsetof(S390CPU, env) 188fcf5ef2aSThomas Huth 189fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 190fcf5ef2aSThomas Huth extern const struct VMStateDescription vmstate_s390_cpu; 191fcf5ef2aSThomas Huth #endif 192fcf5ef2aSThomas Huth 193fcf5ef2aSThomas Huth /* distinguish between 24 bit and 31 bit addressing */ 194fcf5ef2aSThomas Huth #define HIGH_ORDER_BIT 0x80000000 195fcf5ef2aSThomas Huth 196fcf5ef2aSThomas Huth /* Interrupt Codes */ 197fcf5ef2aSThomas Huth /* Program Interrupts */ 198fcf5ef2aSThomas Huth #define PGM_OPERATION 0x0001 199fcf5ef2aSThomas Huth #define PGM_PRIVILEGED 0x0002 200fcf5ef2aSThomas Huth #define PGM_EXECUTE 0x0003 201fcf5ef2aSThomas Huth #define PGM_PROTECTION 0x0004 202fcf5ef2aSThomas Huth #define PGM_ADDRESSING 0x0005 203fcf5ef2aSThomas Huth #define PGM_SPECIFICATION 0x0006 204fcf5ef2aSThomas Huth #define PGM_DATA 0x0007 205fcf5ef2aSThomas Huth #define PGM_FIXPT_OVERFLOW 0x0008 206fcf5ef2aSThomas Huth #define PGM_FIXPT_DIVIDE 0x0009 207fcf5ef2aSThomas Huth #define PGM_DEC_OVERFLOW 0x000a 208fcf5ef2aSThomas Huth #define PGM_DEC_DIVIDE 0x000b 209fcf5ef2aSThomas Huth #define PGM_HFP_EXP_OVERFLOW 0x000c 210fcf5ef2aSThomas Huth #define PGM_HFP_EXP_UNDERFLOW 0x000d 211fcf5ef2aSThomas Huth #define PGM_HFP_SIGNIFICANCE 0x000e 212fcf5ef2aSThomas Huth #define PGM_HFP_DIVIDE 0x000f 213fcf5ef2aSThomas Huth #define PGM_SEGMENT_TRANS 0x0010 214fcf5ef2aSThomas Huth #define PGM_PAGE_TRANS 0x0011 215fcf5ef2aSThomas Huth #define PGM_TRANS_SPEC 0x0012 216fcf5ef2aSThomas Huth #define PGM_SPECIAL_OP 0x0013 217fcf5ef2aSThomas Huth #define PGM_OPERAND 0x0015 218fcf5ef2aSThomas Huth #define PGM_TRACE_TABLE 0x0016 219fcf5ef2aSThomas Huth #define PGM_SPACE_SWITCH 0x001c 220fcf5ef2aSThomas Huth #define PGM_HFP_SQRT 0x001d 221fcf5ef2aSThomas Huth #define PGM_PC_TRANS_SPEC 0x001f 222fcf5ef2aSThomas Huth #define PGM_AFX_TRANS 0x0020 223fcf5ef2aSThomas Huth #define PGM_ASX_TRANS 0x0021 224fcf5ef2aSThomas Huth #define PGM_LX_TRANS 0x0022 225fcf5ef2aSThomas Huth #define PGM_EX_TRANS 0x0023 226fcf5ef2aSThomas Huth #define PGM_PRIM_AUTH 0x0024 227fcf5ef2aSThomas Huth #define PGM_SEC_AUTH 0x0025 228fcf5ef2aSThomas Huth #define PGM_ALET_SPEC 0x0028 229fcf5ef2aSThomas Huth #define PGM_ALEN_SPEC 0x0029 230fcf5ef2aSThomas Huth #define PGM_ALE_SEQ 0x002a 231fcf5ef2aSThomas Huth #define PGM_ASTE_VALID 0x002b 232fcf5ef2aSThomas Huth #define PGM_ASTE_SEQ 0x002c 233fcf5ef2aSThomas Huth #define PGM_EXT_AUTH 0x002d 234fcf5ef2aSThomas Huth #define PGM_STACK_FULL 0x0030 235fcf5ef2aSThomas Huth #define PGM_STACK_EMPTY 0x0031 236fcf5ef2aSThomas Huth #define PGM_STACK_SPEC 0x0032 237fcf5ef2aSThomas Huth #define PGM_STACK_TYPE 0x0033 238fcf5ef2aSThomas Huth #define PGM_STACK_OP 0x0034 239fcf5ef2aSThomas Huth #define PGM_ASCE_TYPE 0x0038 240fcf5ef2aSThomas Huth #define PGM_REG_FIRST_TRANS 0x0039 241fcf5ef2aSThomas Huth #define PGM_REG_SEC_TRANS 0x003a 242fcf5ef2aSThomas Huth #define PGM_REG_THIRD_TRANS 0x003b 243fcf5ef2aSThomas Huth #define PGM_MONITOR 0x0040 244fcf5ef2aSThomas Huth #define PGM_PER 0x0080 245fcf5ef2aSThomas Huth #define PGM_CRYPTO 0x0119 246fcf5ef2aSThomas Huth 247fcf5ef2aSThomas Huth /* External Interrupts */ 248fcf5ef2aSThomas Huth #define EXT_INTERRUPT_KEY 0x0040 249fcf5ef2aSThomas Huth #define EXT_CLOCK_COMP 0x1004 250fcf5ef2aSThomas Huth #define EXT_CPU_TIMER 0x1005 251fcf5ef2aSThomas Huth #define EXT_MALFUNCTION 0x1200 252fcf5ef2aSThomas Huth #define EXT_EMERGENCY 0x1201 253fcf5ef2aSThomas Huth #define EXT_EXTERNAL_CALL 0x1202 254fcf5ef2aSThomas Huth #define EXT_ETR 0x1406 255fcf5ef2aSThomas Huth #define EXT_SERVICE 0x2401 256fcf5ef2aSThomas Huth #define EXT_VIRTIO 0x2603 257fcf5ef2aSThomas Huth 258fcf5ef2aSThomas Huth /* PSW defines */ 259fcf5ef2aSThomas Huth #undef PSW_MASK_PER 260fcf5ef2aSThomas Huth #undef PSW_MASK_DAT 261fcf5ef2aSThomas Huth #undef PSW_MASK_IO 262fcf5ef2aSThomas Huth #undef PSW_MASK_EXT 263fcf5ef2aSThomas Huth #undef PSW_MASK_KEY 264fcf5ef2aSThomas Huth #undef PSW_SHIFT_KEY 265fcf5ef2aSThomas Huth #undef PSW_MASK_MCHECK 266fcf5ef2aSThomas Huth #undef PSW_MASK_WAIT 267fcf5ef2aSThomas Huth #undef PSW_MASK_PSTATE 268fcf5ef2aSThomas Huth #undef PSW_MASK_ASC 2693e7e5e0bSDavid Hildenbrand #undef PSW_SHIFT_ASC 270fcf5ef2aSThomas Huth #undef PSW_MASK_CC 271fcf5ef2aSThomas Huth #undef PSW_MASK_PM 2726b257354SDavid Hildenbrand #undef PSW_SHIFT_MASK_PM 273fcf5ef2aSThomas Huth #undef PSW_MASK_64 274fcf5ef2aSThomas Huth #undef PSW_MASK_32 275fcf5ef2aSThomas Huth #undef PSW_MASK_ESA_ADDR 276fcf5ef2aSThomas Huth 277fcf5ef2aSThomas Huth #define PSW_MASK_PER 0x4000000000000000ULL 278fcf5ef2aSThomas Huth #define PSW_MASK_DAT 0x0400000000000000ULL 279fcf5ef2aSThomas Huth #define PSW_MASK_IO 0x0200000000000000ULL 280fcf5ef2aSThomas Huth #define PSW_MASK_EXT 0x0100000000000000ULL 281fcf5ef2aSThomas Huth #define PSW_MASK_KEY 0x00F0000000000000ULL 282c8bd9537SDavid Hildenbrand #define PSW_SHIFT_KEY 52 283fcf5ef2aSThomas Huth #define PSW_MASK_MCHECK 0x0004000000000000ULL 284fcf5ef2aSThomas Huth #define PSW_MASK_WAIT 0x0002000000000000ULL 285fcf5ef2aSThomas Huth #define PSW_MASK_PSTATE 0x0001000000000000ULL 286fcf5ef2aSThomas Huth #define PSW_MASK_ASC 0x0000C00000000000ULL 2873e7e5e0bSDavid Hildenbrand #define PSW_SHIFT_ASC 46 288fcf5ef2aSThomas Huth #define PSW_MASK_CC 0x0000300000000000ULL 289fcf5ef2aSThomas Huth #define PSW_MASK_PM 0x00000F0000000000ULL 2906b257354SDavid Hildenbrand #define PSW_SHIFT_MASK_PM 40 291fcf5ef2aSThomas Huth #define PSW_MASK_64 0x0000000100000000ULL 292fcf5ef2aSThomas Huth #define PSW_MASK_32 0x0000000080000000ULL 293fcf5ef2aSThomas Huth #define PSW_MASK_ESA_ADDR 0x000000007fffffffULL 294fcf5ef2aSThomas Huth 295fcf5ef2aSThomas Huth #undef PSW_ASC_PRIMARY 296fcf5ef2aSThomas Huth #undef PSW_ASC_ACCREG 297fcf5ef2aSThomas Huth #undef PSW_ASC_SECONDARY 298fcf5ef2aSThomas Huth #undef PSW_ASC_HOME 299fcf5ef2aSThomas Huth 300fcf5ef2aSThomas Huth #define PSW_ASC_PRIMARY 0x0000000000000000ULL 301fcf5ef2aSThomas Huth #define PSW_ASC_ACCREG 0x0000400000000000ULL 302fcf5ef2aSThomas Huth #define PSW_ASC_SECONDARY 0x0000800000000000ULL 303fcf5ef2aSThomas Huth #define PSW_ASC_HOME 0x0000C00000000000ULL 304fcf5ef2aSThomas Huth 3053e7e5e0bSDavid Hildenbrand /* the address space values shifted */ 3063e7e5e0bSDavid Hildenbrand #define AS_PRIMARY 0 3073e7e5e0bSDavid Hildenbrand #define AS_ACCREG 1 3083e7e5e0bSDavid Hildenbrand #define AS_SECONDARY 2 3093e7e5e0bSDavid Hildenbrand #define AS_HOME 3 3103e7e5e0bSDavid Hildenbrand 311fcf5ef2aSThomas Huth /* tb flags */ 312fcf5ef2aSThomas Huth 313159fed45SRichard Henderson #define FLAG_MASK_PSW_SHIFT 31 314159fed45SRichard Henderson #define FLAG_MASK_PER (PSW_MASK_PER >> FLAG_MASK_PSW_SHIFT) 315159fed45SRichard Henderson #define FLAG_MASK_PSTATE (PSW_MASK_PSTATE >> FLAG_MASK_PSW_SHIFT) 316159fed45SRichard Henderson #define FLAG_MASK_ASC (PSW_MASK_ASC >> FLAG_MASK_PSW_SHIFT) 317159fed45SRichard Henderson #define FLAG_MASK_64 (PSW_MASK_64 >> FLAG_MASK_PSW_SHIFT) 318159fed45SRichard Henderson #define FLAG_MASK_32 (PSW_MASK_32 >> FLAG_MASK_PSW_SHIFT) 319159fed45SRichard Henderson #define FLAG_MASK_PSW (FLAG_MASK_PER | FLAG_MASK_PSTATE \ 320159fed45SRichard Henderson | FLAG_MASK_ASC | FLAG_MASK_64 | FLAG_MASK_32) 321fcf5ef2aSThomas Huth 322fcf5ef2aSThomas Huth /* Control register 0 bits */ 323fcf5ef2aSThomas Huth #define CR0_LOWPROT 0x0000000010000000ULL 3243e7e5e0bSDavid Hildenbrand #define CR0_SECONDARY 0x0000000004000000ULL 325fcf5ef2aSThomas Huth #define CR0_EDAT 0x0000000000800000ULL 3269dec2388SDavid Hildenbrand #define CR0_EMERGENCY_SIGNAL_SC 0x0000000000004000ULL 3279dec2388SDavid Hildenbrand #define CR0_EXTERNAL_CALL_SC 0x0000000000002000ULL 3289dec2388SDavid Hildenbrand #define CR0_CKC_SC 0x0000000000000800ULL 3299dec2388SDavid Hildenbrand #define CR0_CPU_TIMER_SC 0x0000000000000400ULL 3309dec2388SDavid Hildenbrand #define CR0_SERVICE_SC 0x0000000000000200ULL 331fcf5ef2aSThomas Huth 332b700d75eSDavid Hildenbrand /* Control register 14 bits */ 333b700d75eSDavid Hildenbrand #define CR14_CHANNEL_REPORT_SC 0x0000000010000000ULL 334b700d75eSDavid Hildenbrand 335fcf5ef2aSThomas Huth /* MMU */ 336fcf5ef2aSThomas Huth #define MMU_PRIMARY_IDX 0 337fcf5ef2aSThomas Huth #define MMU_SECONDARY_IDX 1 338fcf5ef2aSThomas Huth #define MMU_HOME_IDX 2 339fb66944dSDavid Hildenbrand #define MMU_REAL_IDX 3 340fcf5ef2aSThomas Huth 341fcf5ef2aSThomas Huth static inline int cpu_mmu_index(CPUS390XState *env, bool ifetch) 342fcf5ef2aSThomas Huth { 343fcf5ef2aSThomas Huth switch (env->psw.mask & PSW_MASK_ASC) { 344fcf5ef2aSThomas Huth case PSW_ASC_PRIMARY: 345fcf5ef2aSThomas Huth return MMU_PRIMARY_IDX; 346fcf5ef2aSThomas Huth case PSW_ASC_SECONDARY: 347fcf5ef2aSThomas Huth return MMU_SECONDARY_IDX; 348fcf5ef2aSThomas Huth case PSW_ASC_HOME: 349fcf5ef2aSThomas Huth return MMU_HOME_IDX; 350fcf5ef2aSThomas Huth case PSW_ASC_ACCREG: 351fcf5ef2aSThomas Huth /* Fallthrough: access register mode is not yet supported */ 352fcf5ef2aSThomas Huth default: 353fcf5ef2aSThomas Huth abort(); 354fcf5ef2aSThomas Huth } 355fcf5ef2aSThomas Huth } 356fcf5ef2aSThomas Huth 357fcf5ef2aSThomas Huth static inline void cpu_get_tb_cpu_state(CPUS390XState* env, target_ulong *pc, 358fcf5ef2aSThomas Huth target_ulong *cs_base, uint32_t *flags) 359fcf5ef2aSThomas Huth { 360fcf5ef2aSThomas Huth *pc = env->psw.addr; 361303c681aSRichard Henderson *cs_base = env->ex_value; 362159fed45SRichard Henderson *flags = (env->psw.mask >> FLAG_MASK_PSW_SHIFT) & FLAG_MASK_PSW; 363fcf5ef2aSThomas Huth } 364fcf5ef2aSThomas Huth 365fcf5ef2aSThomas Huth /* PER bits from control register 9 */ 366fcf5ef2aSThomas Huth #define PER_CR9_EVENT_BRANCH 0x80000000 367fcf5ef2aSThomas Huth #define PER_CR9_EVENT_IFETCH 0x40000000 368fcf5ef2aSThomas Huth #define PER_CR9_EVENT_STORE 0x20000000 369fcf5ef2aSThomas Huth #define PER_CR9_EVENT_STORE_REAL 0x08000000 370fcf5ef2aSThomas Huth #define PER_CR9_EVENT_NULLIFICATION 0x01000000 371fcf5ef2aSThomas Huth #define PER_CR9_CONTROL_BRANCH_ADDRESS 0x00800000 372fcf5ef2aSThomas Huth #define PER_CR9_CONTROL_ALTERATION 0x00200000 373fcf5ef2aSThomas Huth 374fcf5ef2aSThomas Huth /* PER bits from the PER CODE/ATMID/AI in lowcore */ 375fcf5ef2aSThomas Huth #define PER_CODE_EVENT_BRANCH 0x8000 376fcf5ef2aSThomas Huth #define PER_CODE_EVENT_IFETCH 0x4000 377fcf5ef2aSThomas Huth #define PER_CODE_EVENT_STORE 0x2000 378fcf5ef2aSThomas Huth #define PER_CODE_EVENT_STORE_REAL 0x0800 379fcf5ef2aSThomas Huth #define PER_CODE_EVENT_NULLIFICATION 0x0100 380fcf5ef2aSThomas Huth 381fcf5ef2aSThomas Huth #define EXCP_EXT 1 /* external interrupt */ 382fcf5ef2aSThomas Huth #define EXCP_SVC 2 /* supervisor call (syscall) */ 383fcf5ef2aSThomas Huth #define EXCP_PGM 3 /* program interruption */ 384b1ab5f60SDavid Hildenbrand #define EXCP_RESTART 4 /* restart interrupt */ 385b1ab5f60SDavid Hildenbrand #define EXCP_STOP 5 /* stop interrupt */ 386fcf5ef2aSThomas Huth #define EXCP_IO 7 /* I/O interrupt */ 387fcf5ef2aSThomas Huth #define EXCP_MCHK 8 /* machine check */ 388fcf5ef2aSThomas Huth 3896482b0ffSDavid Hildenbrand #define INTERRUPT_EXT_CPU_TIMER (1 << 3) 3906482b0ffSDavid Hildenbrand #define INTERRUPT_EXT_CLOCK_COMPARATOR (1 << 4) 39114ca122eSDavid Hildenbrand #define INTERRUPT_EXTERNAL_CALL (1 << 5) 39214ca122eSDavid Hildenbrand #define INTERRUPT_EMERGENCY_SIGNAL (1 << 6) 393b1ab5f60SDavid Hildenbrand #define INTERRUPT_RESTART (1 << 7) 394b1ab5f60SDavid Hildenbrand #define INTERRUPT_STOP (1 << 8) 395fcf5ef2aSThomas Huth 396fcf5ef2aSThomas Huth /* Program Status Word. */ 397fcf5ef2aSThomas Huth #define S390_PSWM_REGNUM 0 398fcf5ef2aSThomas Huth #define S390_PSWA_REGNUM 1 399fcf5ef2aSThomas Huth /* General Purpose Registers. */ 400fcf5ef2aSThomas Huth #define S390_R0_REGNUM 2 401fcf5ef2aSThomas Huth #define S390_R1_REGNUM 3 402fcf5ef2aSThomas Huth #define S390_R2_REGNUM 4 403fcf5ef2aSThomas Huth #define S390_R3_REGNUM 5 404fcf5ef2aSThomas Huth #define S390_R4_REGNUM 6 405fcf5ef2aSThomas Huth #define S390_R5_REGNUM 7 406fcf5ef2aSThomas Huth #define S390_R6_REGNUM 8 407fcf5ef2aSThomas Huth #define S390_R7_REGNUM 9 408fcf5ef2aSThomas Huth #define S390_R8_REGNUM 10 409fcf5ef2aSThomas Huth #define S390_R9_REGNUM 11 410fcf5ef2aSThomas Huth #define S390_R10_REGNUM 12 411fcf5ef2aSThomas Huth #define S390_R11_REGNUM 13 412fcf5ef2aSThomas Huth #define S390_R12_REGNUM 14 413fcf5ef2aSThomas Huth #define S390_R13_REGNUM 15 414fcf5ef2aSThomas Huth #define S390_R14_REGNUM 16 415fcf5ef2aSThomas Huth #define S390_R15_REGNUM 17 416fcf5ef2aSThomas Huth /* Total Core Registers. */ 417fcf5ef2aSThomas Huth #define S390_NUM_CORE_REGS 18 418fcf5ef2aSThomas Huth 419fcf5ef2aSThomas Huth static inline void setcc(S390CPU *cpu, uint64_t cc) 420fcf5ef2aSThomas Huth { 421fcf5ef2aSThomas Huth CPUS390XState *env = &cpu->env; 422fcf5ef2aSThomas Huth 423fcf5ef2aSThomas Huth env->psw.mask &= ~(3ull << 44); 424fcf5ef2aSThomas Huth env->psw.mask |= (cc & 3) << 44; 425fcf5ef2aSThomas Huth env->cc_op = cc; 426fcf5ef2aSThomas Huth } 427fcf5ef2aSThomas Huth 428fcf5ef2aSThomas Huth /* STSI */ 429fcf5ef2aSThomas Huth #define STSI_LEVEL_MASK 0x00000000f0000000ULL 430fcf5ef2aSThomas Huth #define STSI_LEVEL_CURRENT 0x0000000000000000ULL 431fcf5ef2aSThomas Huth #define STSI_LEVEL_1 0x0000000010000000ULL 432fcf5ef2aSThomas Huth #define STSI_LEVEL_2 0x0000000020000000ULL 433fcf5ef2aSThomas Huth #define STSI_LEVEL_3 0x0000000030000000ULL 434fcf5ef2aSThomas Huth #define STSI_R0_RESERVED_MASK 0x000000000fffff00ULL 435fcf5ef2aSThomas Huth #define STSI_R0_SEL1_MASK 0x00000000000000ffULL 436fcf5ef2aSThomas Huth #define STSI_R1_RESERVED_MASK 0x00000000ffff0000ULL 437fcf5ef2aSThomas Huth #define STSI_R1_SEL2_MASK 0x000000000000ffffULL 438fcf5ef2aSThomas Huth 439fcf5ef2aSThomas Huth /* Basic Machine Configuration */ 440*4d1369efSDavid Hildenbrand typedef struct SysIB_111 { 441*4d1369efSDavid Hildenbrand uint8_t res1[32]; 442fcf5ef2aSThomas Huth uint8_t manuf[16]; 443fcf5ef2aSThomas Huth uint8_t type[4]; 444fcf5ef2aSThomas Huth uint8_t res2[12]; 445fcf5ef2aSThomas Huth uint8_t model[16]; 446fcf5ef2aSThomas Huth uint8_t sequence[16]; 447fcf5ef2aSThomas Huth uint8_t plant[4]; 448*4d1369efSDavid Hildenbrand uint8_t res3[3996]; 449*4d1369efSDavid Hildenbrand } SysIB_111; 450*4d1369efSDavid Hildenbrand QEMU_BUILD_BUG_ON(sizeof(SysIB_111) != 4096); 451fcf5ef2aSThomas Huth 452fcf5ef2aSThomas Huth /* Basic Machine CPU */ 453*4d1369efSDavid Hildenbrand typedef struct SysIB_121 { 454*4d1369efSDavid Hildenbrand uint8_t res1[80]; 455fcf5ef2aSThomas Huth uint8_t sequence[16]; 456fcf5ef2aSThomas Huth uint8_t plant[4]; 457fcf5ef2aSThomas Huth uint8_t res2[2]; 458fcf5ef2aSThomas Huth uint16_t cpu_addr; 459*4d1369efSDavid Hildenbrand uint8_t res3[3992]; 460*4d1369efSDavid Hildenbrand } SysIB_121; 461*4d1369efSDavid Hildenbrand QEMU_BUILD_BUG_ON(sizeof(SysIB_121) != 4096); 462fcf5ef2aSThomas Huth 463fcf5ef2aSThomas Huth /* Basic Machine CPUs */ 464*4d1369efSDavid Hildenbrand typedef struct SysIB_122 { 465fcf5ef2aSThomas Huth uint8_t res1[32]; 466fcf5ef2aSThomas Huth uint32_t capability; 467fcf5ef2aSThomas Huth uint16_t total_cpus; 468fcf5ef2aSThomas Huth uint16_t active_cpus; 469fcf5ef2aSThomas Huth uint16_t standby_cpus; 470fcf5ef2aSThomas Huth uint16_t reserved_cpus; 471fcf5ef2aSThomas Huth uint16_t adjustments[2026]; 472*4d1369efSDavid Hildenbrand } SysIB_122; 473*4d1369efSDavid Hildenbrand QEMU_BUILD_BUG_ON(sizeof(SysIB_122) != 4096); 474fcf5ef2aSThomas Huth 475fcf5ef2aSThomas Huth /* LPAR CPU */ 476*4d1369efSDavid Hildenbrand typedef struct SysIB_221 { 477*4d1369efSDavid Hildenbrand uint8_t res1[80]; 478fcf5ef2aSThomas Huth uint8_t sequence[16]; 479fcf5ef2aSThomas Huth uint8_t plant[4]; 480fcf5ef2aSThomas Huth uint16_t cpu_id; 481fcf5ef2aSThomas Huth uint16_t cpu_addr; 482*4d1369efSDavid Hildenbrand uint8_t res3[3992]; 483*4d1369efSDavid Hildenbrand } SysIB_221; 484*4d1369efSDavid Hildenbrand QEMU_BUILD_BUG_ON(sizeof(SysIB_221) != 4096); 485fcf5ef2aSThomas Huth 486fcf5ef2aSThomas Huth /* LPAR CPUs */ 487*4d1369efSDavid Hildenbrand typedef struct SysIB_222 { 488*4d1369efSDavid Hildenbrand uint8_t res1[32]; 489fcf5ef2aSThomas Huth uint16_t lpar_num; 490fcf5ef2aSThomas Huth uint8_t res2; 491fcf5ef2aSThomas Huth uint8_t lcpuc; 492fcf5ef2aSThomas Huth uint16_t total_cpus; 493fcf5ef2aSThomas Huth uint16_t conf_cpus; 494fcf5ef2aSThomas Huth uint16_t standby_cpus; 495fcf5ef2aSThomas Huth uint16_t reserved_cpus; 496fcf5ef2aSThomas Huth uint8_t name[8]; 497fcf5ef2aSThomas Huth uint32_t caf; 498fcf5ef2aSThomas Huth uint8_t res3[16]; 499fcf5ef2aSThomas Huth uint16_t dedicated_cpus; 500fcf5ef2aSThomas Huth uint16_t shared_cpus; 501*4d1369efSDavid Hildenbrand uint8_t res4[4020]; 502*4d1369efSDavid Hildenbrand } SysIB_222; 503*4d1369efSDavid Hildenbrand QEMU_BUILD_BUG_ON(sizeof(SysIB_222) != 4096); 504fcf5ef2aSThomas Huth 505fcf5ef2aSThomas Huth /* VM CPUs */ 506*4d1369efSDavid Hildenbrand typedef struct SysIB_322 { 507fcf5ef2aSThomas Huth uint8_t res1[31]; 508fcf5ef2aSThomas Huth uint8_t count; 509fcf5ef2aSThomas Huth struct { 510fcf5ef2aSThomas Huth uint8_t res2[4]; 511fcf5ef2aSThomas Huth uint16_t total_cpus; 512fcf5ef2aSThomas Huth uint16_t conf_cpus; 513fcf5ef2aSThomas Huth uint16_t standby_cpus; 514fcf5ef2aSThomas Huth uint16_t reserved_cpus; 515fcf5ef2aSThomas Huth uint8_t name[8]; 516fcf5ef2aSThomas Huth uint32_t caf; 517fcf5ef2aSThomas Huth uint8_t cpi[16]; 518fcf5ef2aSThomas Huth uint8_t res5[3]; 519fcf5ef2aSThomas Huth uint8_t ext_name_encoding; 520fcf5ef2aSThomas Huth uint32_t res3; 521fcf5ef2aSThomas Huth uint8_t uuid[16]; 522fcf5ef2aSThomas Huth } vm[8]; 523fcf5ef2aSThomas Huth uint8_t res4[1504]; 524fcf5ef2aSThomas Huth uint8_t ext_names[8][256]; 525*4d1369efSDavid Hildenbrand } SysIB_322; 526*4d1369efSDavid Hildenbrand QEMU_BUILD_BUG_ON(sizeof(SysIB_322) != 4096); 527fcf5ef2aSThomas Huth 528fcf5ef2aSThomas Huth /* MMU defines */ 529fcf5ef2aSThomas Huth #define _ASCE_ORIGIN ~0xfffULL /* segment table origin */ 530fcf5ef2aSThomas Huth #define _ASCE_SUBSPACE 0x200 /* subspace group control */ 531fcf5ef2aSThomas Huth #define _ASCE_PRIVATE_SPACE 0x100 /* private space control */ 532fcf5ef2aSThomas Huth #define _ASCE_ALT_EVENT 0x80 /* storage alteration event control */ 533fcf5ef2aSThomas Huth #define _ASCE_SPACE_SWITCH 0x40 /* space switch event */ 534fcf5ef2aSThomas Huth #define _ASCE_REAL_SPACE 0x20 /* real space control */ 535fcf5ef2aSThomas Huth #define _ASCE_TYPE_MASK 0x0c /* asce table type mask */ 536fcf5ef2aSThomas Huth #define _ASCE_TYPE_REGION1 0x0c /* region first table type */ 537fcf5ef2aSThomas Huth #define _ASCE_TYPE_REGION2 0x08 /* region second table type */ 538fcf5ef2aSThomas Huth #define _ASCE_TYPE_REGION3 0x04 /* region third table type */ 539fcf5ef2aSThomas Huth #define _ASCE_TYPE_SEGMENT 0x00 /* segment table type */ 540fcf5ef2aSThomas Huth #define _ASCE_TABLE_LENGTH 0x03 /* region table length */ 541fcf5ef2aSThomas Huth 542fcf5ef2aSThomas Huth #define _REGION_ENTRY_ORIGIN ~0xfffULL /* region/segment table origin */ 543fcf5ef2aSThomas Huth #define _REGION_ENTRY_RO 0x200 /* region/segment protection bit */ 544fcf5ef2aSThomas Huth #define _REGION_ENTRY_TF 0xc0 /* region/segment table offset */ 545fcf5ef2aSThomas Huth #define _REGION_ENTRY_INV 0x20 /* invalid region table entry */ 546fcf5ef2aSThomas Huth #define _REGION_ENTRY_TYPE_MASK 0x0c /* region/segment table type mask */ 547fcf5ef2aSThomas Huth #define _REGION_ENTRY_TYPE_R1 0x0c /* region first table type */ 548fcf5ef2aSThomas Huth #define _REGION_ENTRY_TYPE_R2 0x08 /* region second table type */ 549fcf5ef2aSThomas Huth #define _REGION_ENTRY_TYPE_R3 0x04 /* region third table type */ 550fcf5ef2aSThomas Huth #define _REGION_ENTRY_LENGTH 0x03 /* region third length */ 551fcf5ef2aSThomas Huth 552fcf5ef2aSThomas Huth #define _SEGMENT_ENTRY_ORIGIN ~0x7ffULL /* segment table origin */ 553fcf5ef2aSThomas Huth #define _SEGMENT_ENTRY_FC 0x400 /* format control */ 554fcf5ef2aSThomas Huth #define _SEGMENT_ENTRY_RO 0x200 /* page protection bit */ 555fcf5ef2aSThomas Huth #define _SEGMENT_ENTRY_INV 0x20 /* invalid segment table entry */ 556fcf5ef2aSThomas Huth 5578a4719f5SAurelien Jarno #define VADDR_PX 0xff000 /* page index bits */ 5588a4719f5SAurelien Jarno 559fcf5ef2aSThomas Huth #define _PAGE_RO 0x200 /* HW read-only bit */ 560fcf5ef2aSThomas Huth #define _PAGE_INVALID 0x400 /* HW invalid bit */ 561fcf5ef2aSThomas Huth #define _PAGE_RES0 0x800 /* bit must be zero */ 562fcf5ef2aSThomas Huth 563fcf5ef2aSThomas Huth #define SK_C (0x1 << 1) 564fcf5ef2aSThomas Huth #define SK_R (0x1 << 2) 565fcf5ef2aSThomas Huth #define SK_F (0x1 << 3) 566fcf5ef2aSThomas Huth #define SK_ACC_MASK (0xf << 4) 567fcf5ef2aSThomas Huth 568fcf5ef2aSThomas Huth /* SIGP order codes */ 569fcf5ef2aSThomas Huth #define SIGP_SENSE 0x01 570fcf5ef2aSThomas Huth #define SIGP_EXTERNAL_CALL 0x02 571fcf5ef2aSThomas Huth #define SIGP_EMERGENCY 0x03 572fcf5ef2aSThomas Huth #define SIGP_START 0x04 573fcf5ef2aSThomas Huth #define SIGP_STOP 0x05 574fcf5ef2aSThomas Huth #define SIGP_RESTART 0x06 575fcf5ef2aSThomas Huth #define SIGP_STOP_STORE_STATUS 0x09 576fcf5ef2aSThomas Huth #define SIGP_INITIAL_CPU_RESET 0x0b 577fcf5ef2aSThomas Huth #define SIGP_CPU_RESET 0x0c 578fcf5ef2aSThomas Huth #define SIGP_SET_PREFIX 0x0d 579fcf5ef2aSThomas Huth #define SIGP_STORE_STATUS_ADDR 0x0e 580fcf5ef2aSThomas Huth #define SIGP_SET_ARCH 0x12 581a6880d21SDavid Hildenbrand #define SIGP_COND_EMERGENCY 0x13 582d1b468bcSDavid Hildenbrand #define SIGP_SENSE_RUNNING 0x15 583fcf5ef2aSThomas Huth #define SIGP_STORE_ADTL_STATUS 0x17 584fcf5ef2aSThomas Huth 585fcf5ef2aSThomas Huth /* SIGP condition codes */ 586fcf5ef2aSThomas Huth #define SIGP_CC_ORDER_CODE_ACCEPTED 0 587fcf5ef2aSThomas Huth #define SIGP_CC_STATUS_STORED 1 588fcf5ef2aSThomas Huth #define SIGP_CC_BUSY 2 589fcf5ef2aSThomas Huth #define SIGP_CC_NOT_OPERATIONAL 3 590fcf5ef2aSThomas Huth 591fcf5ef2aSThomas Huth /* SIGP status bits */ 592fcf5ef2aSThomas Huth #define SIGP_STAT_EQUIPMENT_CHECK 0x80000000UL 593d1b468bcSDavid Hildenbrand #define SIGP_STAT_NOT_RUNNING 0x00000400UL 594fcf5ef2aSThomas Huth #define SIGP_STAT_INCORRECT_STATE 0x00000200UL 595fcf5ef2aSThomas Huth #define SIGP_STAT_INVALID_PARAMETER 0x00000100UL 596fcf5ef2aSThomas Huth #define SIGP_STAT_EXT_CALL_PENDING 0x00000080UL 597fcf5ef2aSThomas Huth #define SIGP_STAT_STOPPED 0x00000040UL 598fcf5ef2aSThomas Huth #define SIGP_STAT_OPERATOR_INTERV 0x00000020UL 599fcf5ef2aSThomas Huth #define SIGP_STAT_CHECK_STOP 0x00000010UL 600fcf5ef2aSThomas Huth #define SIGP_STAT_INOPERATIVE 0x00000004UL 601fcf5ef2aSThomas Huth #define SIGP_STAT_INVALID_ORDER 0x00000002UL 602fcf5ef2aSThomas Huth #define SIGP_STAT_RECEIVER_CHECK 0x00000001UL 603fcf5ef2aSThomas Huth 604fcf5ef2aSThomas Huth /* SIGP SET ARCHITECTURE modes */ 605fcf5ef2aSThomas Huth #define SIGP_MODE_ESA_S390 0 606fcf5ef2aSThomas Huth #define SIGP_MODE_Z_ARCH_TRANS_ALL_PSW 1 607fcf5ef2aSThomas Huth #define SIGP_MODE_Z_ARCH_TRANS_CUR_PSW 2 608fcf5ef2aSThomas Huth 609a7c1fadfSAurelien Jarno /* SIGP order code mask corresponding to bit positions 56-63 */ 610a7c1fadfSAurelien Jarno #define SIGP_ORDER_MASK 0x000000ff 611a7c1fadfSAurelien Jarno 612fcf5ef2aSThomas Huth /* from s390-virtio-ccw */ 613fcf5ef2aSThomas Huth #define MEM_SECTION_SIZE 0x10000000UL 614fcf5ef2aSThomas Huth #define MAX_AVAIL_SLOTS 32 615fcf5ef2aSThomas Huth 616fcf5ef2aSThomas Huth /* machine check interruption code */ 617fcf5ef2aSThomas Huth 618fcf5ef2aSThomas Huth /* subclasses */ 619fcf5ef2aSThomas Huth #define MCIC_SC_SD 0x8000000000000000ULL 620fcf5ef2aSThomas Huth #define MCIC_SC_PD 0x4000000000000000ULL 621fcf5ef2aSThomas Huth #define MCIC_SC_SR 0x2000000000000000ULL 622fcf5ef2aSThomas Huth #define MCIC_SC_CD 0x0800000000000000ULL 623fcf5ef2aSThomas Huth #define MCIC_SC_ED 0x0400000000000000ULL 624fcf5ef2aSThomas Huth #define MCIC_SC_DG 0x0100000000000000ULL 625fcf5ef2aSThomas Huth #define MCIC_SC_W 0x0080000000000000ULL 626fcf5ef2aSThomas Huth #define MCIC_SC_CP 0x0040000000000000ULL 627fcf5ef2aSThomas Huth #define MCIC_SC_SP 0x0020000000000000ULL 628fcf5ef2aSThomas Huth #define MCIC_SC_CK 0x0010000000000000ULL 629fcf5ef2aSThomas Huth 630fcf5ef2aSThomas Huth /* subclass modifiers */ 631fcf5ef2aSThomas Huth #define MCIC_SCM_B 0x0002000000000000ULL 632fcf5ef2aSThomas Huth #define MCIC_SCM_DA 0x0000000020000000ULL 633fcf5ef2aSThomas Huth #define MCIC_SCM_AP 0x0000000000080000ULL 634fcf5ef2aSThomas Huth 635fcf5ef2aSThomas Huth /* storage errors */ 636fcf5ef2aSThomas Huth #define MCIC_SE_SE 0x0000800000000000ULL 637fcf5ef2aSThomas Huth #define MCIC_SE_SC 0x0000400000000000ULL 638fcf5ef2aSThomas Huth #define MCIC_SE_KE 0x0000200000000000ULL 639fcf5ef2aSThomas Huth #define MCIC_SE_DS 0x0000100000000000ULL 640fcf5ef2aSThomas Huth #define MCIC_SE_IE 0x0000000080000000ULL 641fcf5ef2aSThomas Huth 642fcf5ef2aSThomas Huth /* validity bits */ 643fcf5ef2aSThomas Huth #define MCIC_VB_WP 0x0000080000000000ULL 644fcf5ef2aSThomas Huth #define MCIC_VB_MS 0x0000040000000000ULL 645fcf5ef2aSThomas Huth #define MCIC_VB_PM 0x0000020000000000ULL 646fcf5ef2aSThomas Huth #define MCIC_VB_IA 0x0000010000000000ULL 647fcf5ef2aSThomas Huth #define MCIC_VB_FA 0x0000008000000000ULL 648fcf5ef2aSThomas Huth #define MCIC_VB_VR 0x0000004000000000ULL 649fcf5ef2aSThomas Huth #define MCIC_VB_EC 0x0000002000000000ULL 650fcf5ef2aSThomas Huth #define MCIC_VB_FP 0x0000001000000000ULL 651fcf5ef2aSThomas Huth #define MCIC_VB_GR 0x0000000800000000ULL 652fcf5ef2aSThomas Huth #define MCIC_VB_CR 0x0000000400000000ULL 653fcf5ef2aSThomas Huth #define MCIC_VB_ST 0x0000000100000000ULL 654fcf5ef2aSThomas Huth #define MCIC_VB_AR 0x0000000040000000ULL 65562deb62dSFan Zhang #define MCIC_VB_GS 0x0000000008000000ULL 656fcf5ef2aSThomas Huth #define MCIC_VB_PR 0x0000000000200000ULL 657fcf5ef2aSThomas Huth #define MCIC_VB_FC 0x0000000000100000ULL 658fcf5ef2aSThomas Huth #define MCIC_VB_CT 0x0000000000020000ULL 659fcf5ef2aSThomas Huth #define MCIC_VB_CC 0x0000000000010000ULL 660fcf5ef2aSThomas Huth 661b700d75eSDavid Hildenbrand static inline uint64_t s390_build_validity_mcic(void) 662b700d75eSDavid Hildenbrand { 663b700d75eSDavid Hildenbrand uint64_t mcic; 664b700d75eSDavid Hildenbrand 665b700d75eSDavid Hildenbrand /* 666b700d75eSDavid Hildenbrand * Indicate all validity bits (no damage) only. Other bits have to be 667b700d75eSDavid Hildenbrand * added by the caller. (storage errors, subclasses and subclass modifiers) 668b700d75eSDavid Hildenbrand */ 669b700d75eSDavid Hildenbrand mcic = MCIC_VB_WP | MCIC_VB_MS | MCIC_VB_PM | MCIC_VB_IA | MCIC_VB_FP | 670b700d75eSDavid Hildenbrand MCIC_VB_GR | MCIC_VB_CR | MCIC_VB_ST | MCIC_VB_AR | MCIC_VB_PR | 671b700d75eSDavid Hildenbrand MCIC_VB_FC | MCIC_VB_CT | MCIC_VB_CC; 672b700d75eSDavid Hildenbrand if (s390_has_feat(S390_FEAT_VECTOR)) { 673b700d75eSDavid Hildenbrand mcic |= MCIC_VB_VR; 674b700d75eSDavid Hildenbrand } 675b700d75eSDavid Hildenbrand if (s390_has_feat(S390_FEAT_GUARDED_STORAGE)) { 676b700d75eSDavid Hildenbrand mcic |= MCIC_VB_GS; 677b700d75eSDavid Hildenbrand } 678b700d75eSDavid Hildenbrand return mcic; 679b700d75eSDavid Hildenbrand } 680b700d75eSDavid Hildenbrand 681c862bddbSDavid Hildenbrand 682c862bddbSDavid Hildenbrand /* cpu.c */ 683c862bddbSDavid Hildenbrand int s390_get_clock(uint8_t *tod_high, uint64_t *tod_low); 684c862bddbSDavid Hildenbrand int s390_set_clock(uint8_t *tod_high, uint64_t *tod_low); 685c862bddbSDavid Hildenbrand void s390_crypto_reset(void); 686c862bddbSDavid Hildenbrand bool s390_get_squash_mcss(void); 687c862bddbSDavid Hildenbrand int s390_get_memslot_count(void); 688c862bddbSDavid Hildenbrand int s390_set_memory_limit(uint64_t new_limit, uint64_t *hw_limit); 689c862bddbSDavid Hildenbrand void s390_cmma_reset(void); 690c862bddbSDavid Hildenbrand void s390_enable_css_support(S390CPU *cpu); 691c862bddbSDavid Hildenbrand int s390_assign_subch_ioeventfd(EventNotifier *notifier, uint32_t sch_id, 692c862bddbSDavid Hildenbrand int vq, bool assign); 693c862bddbSDavid Hildenbrand #ifndef CONFIG_USER_ONLY 694c862bddbSDavid Hildenbrand unsigned int s390_cpu_set_state(uint8_t cpu_state, S390CPU *cpu); 695c862bddbSDavid Hildenbrand #else 696c862bddbSDavid Hildenbrand static inline unsigned int s390_cpu_set_state(uint8_t cpu_state, S390CPU *cpu) 697c862bddbSDavid Hildenbrand { 698c862bddbSDavid Hildenbrand return 0; 699c862bddbSDavid Hildenbrand } 700c862bddbSDavid Hildenbrand #endif /* CONFIG_USER_ONLY */ 701631b5966SDavid Hildenbrand static inline uint8_t s390_cpu_get_state(S390CPU *cpu) 702631b5966SDavid Hildenbrand { 703631b5966SDavid Hildenbrand return cpu->env.cpu_state; 704631b5966SDavid Hildenbrand } 705c862bddbSDavid Hildenbrand 706c862bddbSDavid Hildenbrand 707c862bddbSDavid Hildenbrand /* cpu_models.c */ 708c862bddbSDavid Hildenbrand void s390_cpu_list(FILE *f, fprintf_function cpu_fprintf); 709c862bddbSDavid Hildenbrand #define cpu_list s390_cpu_list 71035b4df64SDavid Hildenbrand void s390_set_qemu_cpu_model(uint16_t type, uint8_t gen, uint8_t ec_ga, 71135b4df64SDavid Hildenbrand const S390FeatInit feat_init); 71235b4df64SDavid Hildenbrand 713c862bddbSDavid Hildenbrand 714c862bddbSDavid Hildenbrand /* helper.c */ 7156ad76dfdSIgor Mammedov #define cpu_init(cpu_model) cpu_generic_init(TYPE_S390_CPU, cpu_model) 716b6805e12SIgor Mammedov 717b6805e12SIgor Mammedov #define S390_CPU_TYPE_SUFFIX "-" TYPE_S390_CPU 718b6805e12SIgor Mammedov #define S390_CPU_TYPE_NAME(name) (name S390_CPU_TYPE_SUFFIX) 719b6805e12SIgor Mammedov 720c862bddbSDavid Hildenbrand /* you can call this signal handler from your SIGBUS and SIGSEGV 721c862bddbSDavid Hildenbrand signal handlers to inform the virtual CPU of exceptions. non zero 722c862bddbSDavid Hildenbrand is returned if the signal was handled by the virtual CPU. */ 723c862bddbSDavid Hildenbrand int cpu_s390x_signal_handler(int host_signum, void *pinfo, void *puc); 724c862bddbSDavid Hildenbrand #define cpu_signal_handler cpu_s390x_signal_handler 725c862bddbSDavid Hildenbrand 726c862bddbSDavid Hildenbrand 727c862bddbSDavid Hildenbrand /* interrupt.c */ 728c862bddbSDavid Hildenbrand void s390_crw_mchk(void); 729c862bddbSDavid Hildenbrand void s390_io_interrupt(uint16_t subchannel_id, uint16_t subchannel_nr, 730c862bddbSDavid Hildenbrand uint32_t io_int_parm, uint32_t io_int_word); 731c862bddbSDavid Hildenbrand /* automatically detect the instruction length */ 732c862bddbSDavid Hildenbrand #define ILEN_AUTO 0xff 7331b98fb99SDavid Hildenbrand #define RA_IGNORED 0 7348d2f850aSDavid Hildenbrand void s390_program_interrupt(CPUS390XState *env, uint32_t code, int ilen, 7358d2f850aSDavid Hildenbrand uintptr_t ra); 736c862bddbSDavid Hildenbrand /* service interrupts are floating therefore we must not pass an cpustate */ 737c862bddbSDavid Hildenbrand void s390_sclp_extint(uint32_t parm); 738c862bddbSDavid Hildenbrand 739c862bddbSDavid Hildenbrand /* mmu_helper.c */ 740c862bddbSDavid Hildenbrand int s390_cpu_virt_mem_rw(S390CPU *cpu, vaddr laddr, uint8_t ar, void *hostbuf, 741c862bddbSDavid Hildenbrand int len, bool is_write); 742c862bddbSDavid Hildenbrand #define s390_cpu_virt_mem_read(cpu, laddr, ar, dest, len) \ 743c862bddbSDavid Hildenbrand s390_cpu_virt_mem_rw(cpu, laddr, ar, dest, len, false) 744c862bddbSDavid Hildenbrand #define s390_cpu_virt_mem_write(cpu, laddr, ar, dest, len) \ 745c862bddbSDavid Hildenbrand s390_cpu_virt_mem_rw(cpu, laddr, ar, dest, len, true) 746b5e85329SDavid Hildenbrand #define s390_cpu_virt_mem_check_read(cpu, laddr, ar, len) \ 747b5e85329SDavid Hildenbrand s390_cpu_virt_mem_rw(cpu, laddr, ar, NULL, len, false) 748c862bddbSDavid Hildenbrand #define s390_cpu_virt_mem_check_write(cpu, laddr, ar, len) \ 749c862bddbSDavid Hildenbrand s390_cpu_virt_mem_rw(cpu, laddr, ar, NULL, len, true) 75098ee9bedSDavid Hildenbrand void s390_cpu_virt_mem_handle_exc(S390CPU *cpu, uintptr_t ra); 751c862bddbSDavid Hildenbrand 752c862bddbSDavid Hildenbrand 75374b4c74dSDavid Hildenbrand /* sigp.c */ 75474b4c74dSDavid Hildenbrand int s390_cpu_restart(S390CPU *cpu); 75574b4c74dSDavid Hildenbrand void s390_init_sigp(void); 75674b4c74dSDavid Hildenbrand 75774b4c74dSDavid Hildenbrand 758c862bddbSDavid Hildenbrand /* outside of target/s390x/ */ 759c862bddbSDavid Hildenbrand S390CPU *s390_cpu_addr2state(uint16_t cpu_addr); 760c862bddbSDavid Hildenbrand 761fcf5ef2aSThomas Huth #endif 762