xref: /openbmc/qemu/target/s390x/cpu.h (revision 36db37af3499589dace9edbf29e9000182efe808)
1fcf5ef2aSThomas Huth /*
2fcf5ef2aSThomas Huth  * S/390 virtual CPU header
3fcf5ef2aSThomas Huth  *
43fd0e85fSDavid Hildenbrand  * For details on the s390x architecture and used definitions (e.g.,
53fd0e85fSDavid Hildenbrand  * PSW, PER and DAT (Dynamic Address Translation)), please refer to
63fd0e85fSDavid Hildenbrand  * the "z/Architecture Principles of Operations" - a.k.a. PoP.
73fd0e85fSDavid Hildenbrand  *
8fcf5ef2aSThomas Huth  *  Copyright (c) 2009 Ulrich Hecht
927e84d4eSChristian Borntraeger  *  Copyright IBM Corp. 2012, 2018
10fcf5ef2aSThomas Huth  *
1144699e1cSThomas Huth  * This program is free software; you can redistribute it and/or modify
1244699e1cSThomas Huth  * it under the terms of the GNU General Public License as published by
1344699e1cSThomas Huth  * the Free Software Foundation; either version 2 of the License, or
1444699e1cSThomas Huth  * (at your option) any later version.
15fcf5ef2aSThomas Huth  *
1644699e1cSThomas Huth  * This program is distributed in the hope that it will be useful,
17fcf5ef2aSThomas Huth  * but WITHOUT ANY WARRANTY; without even the implied warranty of
18fcf5ef2aSThomas Huth  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
1944699e1cSThomas Huth  * General Public License for more details.
20fcf5ef2aSThomas Huth  *
2144699e1cSThomas Huth  * You should have received a copy of the GNU General Public License
2244699e1cSThomas Huth  * along with this program; if not, see <http://www.gnu.org/licenses/>.
23fcf5ef2aSThomas Huth  */
24fcf5ef2aSThomas Huth 
25fcf5ef2aSThomas Huth #ifndef S390X_CPU_H
26fcf5ef2aSThomas Huth #define S390X_CPU_H
27fcf5ef2aSThomas Huth 
28fcf5ef2aSThomas Huth #include "cpu-qom.h"
29ef2974ccSDavid Hildenbrand #include "cpu_models.h"
3074433bf0SRichard Henderson #include "exec/cpu-defs.h"
3169242e7eSMarc-André Lureau #include "qemu/cpu-float.h"
325de1aff2SPierre Morel #include "qapi/qapi-types-machine-common.h"
33fcf5ef2aSThomas Huth 
34fcf5ef2aSThomas Huth #define ELF_MACHINE_UNAME "S390X"
35fcf5ef2aSThomas Huth 
36c7f41e4fSIlya Leoshkevich #define TARGET_HAS_PRECISE_SMC
37c7f41e4fSIlya Leoshkevich 
38c87ff4d1SRichard Henderson #define TARGET_INSN_START_EXTRA_WORDS 2
39fcf5ef2aSThomas Huth 
40fcf5ef2aSThomas Huth #define MMU_USER_IDX 0
41fcf5ef2aSThomas Huth 
42f42dc44aSDavid Hildenbrand #define S390_MAX_CPUS 248
43f42dc44aSDavid Hildenbrand 
44d4c603d7SGerd Hoffmann #ifndef CONFIG_KVM
45d4c603d7SGerd Hoffmann #define S390_ADAPTER_SUPPRESSIBLE 0x01
46d4c603d7SGerd Hoffmann #else
47d4c603d7SGerd Hoffmann #define S390_ADAPTER_SUPPRESSIBLE KVM_S390_ADAPTER_SUPPRESSIBLE
48d4c603d7SGerd Hoffmann #endif
49d4c603d7SGerd Hoffmann 
50fcf5ef2aSThomas Huth typedef struct PSW {
51fcf5ef2aSThomas Huth     uint64_t mask;
52fcf5ef2aSThomas Huth     uint64_t addr;
53fcf5ef2aSThomas Huth } PSW;
54fcf5ef2aSThomas Huth 
55571568a1SPhilippe Mathieu-Daudé typedef struct CPUArchState {
56fcf5ef2aSThomas Huth     uint64_t regs[16];     /* GP registers */
57fcf5ef2aSThomas Huth     /*
58fcf5ef2aSThomas Huth      * The floating point registers are part of the vector registers.
59fcf5ef2aSThomas Huth      * vregs[0][0] -> vregs[15][0] are 16 floating point registers
60fcf5ef2aSThomas Huth      */
614f83d7d2SDavid Hildenbrand     uint64_t vregs[32][2] QEMU_ALIGNED(16);  /* vector registers */
62fcf5ef2aSThomas Huth     uint32_t aregs[16];    /* access registers */
6362deb62dSFan Zhang     uint64_t gscb[4];      /* guarded storage control */
6427e84d4eSChristian Borntraeger     uint64_t etoken;       /* etoken */
6527e84d4eSChristian Borntraeger     uint64_t etoken_extension; /* etoken extension */
66cb4f4bc3SChristian Borntraeger 
67c35aff18SCollin Walling     uint64_t diag318_info;
68c35aff18SCollin Walling 
69cb4f4bc3SChristian Borntraeger     /* Fields up to this point are not cleared by initial CPU reset */
70cb4f4bc3SChristian Borntraeger     struct {} start_initial_reset_fields;
71fcf5ef2aSThomas Huth 
72fcf5ef2aSThomas Huth     uint32_t fpc;          /* floating-point control register */
73fcf5ef2aSThomas Huth     uint32_t cc_op;
74b073c875SChristian Borntraeger     bool bpbc;             /* branch prediction blocking */
75fcf5ef2aSThomas Huth 
76fcf5ef2aSThomas Huth     float_status fpu_status; /* passed to softfloat lib */
77fcf5ef2aSThomas Huth 
78fcf5ef2aSThomas Huth     PSW psw;
79fcf5ef2aSThomas Huth 
804ada99adSChristian Borntraeger     S390CrashReason crash_reason;
814ada99adSChristian Borntraeger 
82fcf5ef2aSThomas Huth     uint64_t cc_src;
83fcf5ef2aSThomas Huth     uint64_t cc_dst;
84fcf5ef2aSThomas Huth     uint64_t cc_vr;
85fcf5ef2aSThomas Huth 
86303c681aSRichard Henderson     uint64_t ex_value;
87703d03a4SIlya Leoshkevich     uint64_t ex_target;
88303c681aSRichard Henderson 
89fcf5ef2aSThomas Huth     uint64_t __excp_addr;
90fcf5ef2aSThomas Huth     uint64_t psa;
91fcf5ef2aSThomas Huth 
92fcf5ef2aSThomas Huth     uint32_t int_pgm_code;
93fcf5ef2aSThomas Huth     uint32_t int_pgm_ilen;
94fcf5ef2aSThomas Huth 
95fcf5ef2aSThomas Huth     uint32_t int_svc_code;
96fcf5ef2aSThomas Huth     uint32_t int_svc_ilen;
97fcf5ef2aSThomas Huth 
98fcf5ef2aSThomas Huth     uint64_t per_address;
99fcf5ef2aSThomas Huth     uint16_t per_perc_atmid;
100fcf5ef2aSThomas Huth 
101fcf5ef2aSThomas Huth     uint64_t cregs[16]; /* control registers */
102fcf5ef2aSThomas Huth 
103fcf5ef2aSThomas Huth     uint64_t ckc;
104fcf5ef2aSThomas Huth     uint64_t cputm;
105fcf5ef2aSThomas Huth     uint32_t todpr;
106fcf5ef2aSThomas Huth 
107fcf5ef2aSThomas Huth     uint64_t pfault_token;
108fcf5ef2aSThomas Huth     uint64_t pfault_compare;
109fcf5ef2aSThomas Huth     uint64_t pfault_select;
110fcf5ef2aSThomas Huth 
111fcf5ef2aSThomas Huth     uint64_t gbea;
112fcf5ef2aSThomas Huth     uint64_t pp;
113fcf5ef2aSThomas Huth 
114e893baeeSJanosch Frank     /* Fields up to this point are not cleared by normal CPU reset */
115e893baeeSJanosch Frank     struct {} start_normal_reset_fields;
116e893baeeSJanosch Frank     uint8_t riccb[64];     /* runtime instrumentation control */
117e893baeeSJanosch Frank 
118bcf88d56SCornelia Huck     int pending_int;
119bcf88d56SCornelia Huck     uint16_t external_call_addr;
120bcf88d56SCornelia Huck     DECLARE_BITMAP(emergency_signals, S390_MAX_CPUS);
121bcf88d56SCornelia Huck 
122e56552cfSRichard Henderson #if !defined(CONFIG_USER_ONLY)
123e56552cfSRichard Henderson     uint64_t tlb_fill_tec;   /* translation exception code during tlb_fill */
124e56552cfSRichard Henderson     int tlb_fill_exc;        /* exception number seen during tlb_fill */
125e56552cfSRichard Henderson #endif
126e56552cfSRichard Henderson 
1271f5c00cfSAlex Bennée     /* Fields up to this point are cleared by a CPU reset */
1281f5c00cfSAlex Bennée     struct {} end_reset_fields;
129fcf5ef2aSThomas Huth 
1301e70ba24SDavid Hildenbrand #if !defined(CONFIG_USER_ONLY)
131ca5c1457SDavid Hildenbrand     uint32_t core_id; /* PoP "CPU address", same as cpu_index */
1325de1aff2SPierre Morel     int32_t socket_id;
1335de1aff2SPierre Morel     int32_t book_id;
1345de1aff2SPierre Morel     int32_t drawer_id;
1355de1aff2SPierre Morel     bool dedicated;
1365de1aff2SPierre Morel     CpuS390Entitlement entitlement; /* Used only for vertical polarization */
137076d4d39SDavid Hildenbrand     uint64_t cpuid;
1381e70ba24SDavid Hildenbrand #endif
139fcf5ef2aSThomas Huth 
140fcf5ef2aSThomas Huth     QEMUTimer *tod_timer;
141fcf5ef2aSThomas Huth 
142fcf5ef2aSThomas Huth     QEMUTimer *cpu_timer;
143fcf5ef2aSThomas Huth 
144fcf5ef2aSThomas Huth     /*
145fcf5ef2aSThomas Huth      * The cpu state represents the logical state of a cpu. In contrast to other
146fcf5ef2aSThomas Huth      * architectures, there is a difference between a halt and a stop on s390.
147fcf5ef2aSThomas Huth      * If all cpus are either stopped (including check stop) or in the disabled
148fcf5ef2aSThomas Huth      * wait state, the vm can be shut down.
1499d0306dfSViktor Mihajlovski      * The acceptable cpu_state values are defined in the CpuInfoS390State
1509d0306dfSViktor Mihajlovski      * enum.
151fcf5ef2aSThomas Huth      */
152fcf5ef2aSThomas Huth     uint8_t cpu_state;
153fcf5ef2aSThomas Huth 
154fcf5ef2aSThomas Huth     /* currently processed sigp order */
155fcf5ef2aSThomas Huth     uint8_t sigp_order;
156fcf5ef2aSThomas Huth 
157571568a1SPhilippe Mathieu-Daudé } CPUS390XState;
158fcf5ef2aSThomas Huth 
1594f83d7d2SDavid Hildenbrand static inline uint64_t *get_freg(CPUS390XState *cs, int nr)
160fcf5ef2aSThomas Huth {
161fcf5ef2aSThomas Huth     return &cs->vregs[nr][0];
162fcf5ef2aSThomas Huth }
163fcf5ef2aSThomas Huth 
164fcf5ef2aSThomas Huth /**
165fcf5ef2aSThomas Huth  * S390CPU:
166fcf5ef2aSThomas Huth  * @env: #CPUS390XState.
167fcf5ef2aSThomas Huth  *
168fcf5ef2aSThomas Huth  * An S/390 CPU.
169fcf5ef2aSThomas Huth  */
170b36e239eSPhilippe Mathieu-Daudé struct ArchCPU {
171fcf5ef2aSThomas Huth     CPUState parent_obj;
172fcf5ef2aSThomas Huth 
173fcf5ef2aSThomas Huth     CPUS390XState env;
174fcf5ef2aSThomas Huth     S390CPUModel *model;
175fcf5ef2aSThomas Huth     /* needed for live migration */
176fcf5ef2aSThomas Huth     void *irqstate;
177fcf5ef2aSThomas Huth     uint32_t irqstate_saved_size;
178fcf5ef2aSThomas Huth };
179fcf5ef2aSThomas Huth 
1809348028eSPhilippe Mathieu-Daudé typedef enum cpu_reset_type {
1819348028eSPhilippe Mathieu-Daudé     S390_CPU_RESET_NORMAL,
1829348028eSPhilippe Mathieu-Daudé     S390_CPU_RESET_INITIAL,
1839348028eSPhilippe Mathieu-Daudé     S390_CPU_RESET_CLEAR,
1849348028eSPhilippe Mathieu-Daudé } cpu_reset_type;
1859348028eSPhilippe Mathieu-Daudé 
1869348028eSPhilippe Mathieu-Daudé /**
1879348028eSPhilippe Mathieu-Daudé  * S390CPUClass:
1889348028eSPhilippe Mathieu-Daudé  * @parent_realize: The parent class' realize handler.
1899348028eSPhilippe Mathieu-Daudé  * @parent_reset: The parent class' reset handler.
1909348028eSPhilippe Mathieu-Daudé  * @load_normal: Performs a load normal.
1919348028eSPhilippe Mathieu-Daudé  * @cpu_reset: Performs a CPU reset.
1929348028eSPhilippe Mathieu-Daudé  * @initial_cpu_reset: Performs an initial CPU reset.
1939348028eSPhilippe Mathieu-Daudé  *
1949348028eSPhilippe Mathieu-Daudé  * An S/390 CPU model.
1959348028eSPhilippe Mathieu-Daudé  */
1969348028eSPhilippe Mathieu-Daudé struct S390CPUClass {
1979348028eSPhilippe Mathieu-Daudé     CPUClass parent_class;
1989348028eSPhilippe Mathieu-Daudé 
1999348028eSPhilippe Mathieu-Daudé     const S390CPUDef *cpu_def;
2009348028eSPhilippe Mathieu-Daudé     bool kvm_required;
2019348028eSPhilippe Mathieu-Daudé     bool is_static;
2029348028eSPhilippe Mathieu-Daudé     bool is_migration_safe;
2039348028eSPhilippe Mathieu-Daudé     const char *desc;
2049348028eSPhilippe Mathieu-Daudé 
2059348028eSPhilippe Mathieu-Daudé     DeviceRealize parent_realize;
2069348028eSPhilippe Mathieu-Daudé     DeviceReset parent_reset;
2079348028eSPhilippe Mathieu-Daudé     void (*load_normal)(CPUState *cpu);
2089348028eSPhilippe Mathieu-Daudé     void (*reset)(CPUState *cpu, cpu_reset_type type);
2099348028eSPhilippe Mathieu-Daudé };
210fcf5ef2aSThomas Huth 
211fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY
2128a9358ccSMarkus Armbruster extern const VMStateDescription vmstate_s390_cpu;
213fcf5ef2aSThomas Huth #endif
214fcf5ef2aSThomas Huth 
215fcf5ef2aSThomas Huth /* distinguish between 24 bit and 31 bit addressing */
216fcf5ef2aSThomas Huth #define HIGH_ORDER_BIT 0x80000000
217fcf5ef2aSThomas Huth 
218fcf5ef2aSThomas Huth /* Interrupt Codes */
219fcf5ef2aSThomas Huth /* Program Interrupts */
220fcf5ef2aSThomas Huth #define PGM_OPERATION                   0x0001
221fcf5ef2aSThomas Huth #define PGM_PRIVILEGED                  0x0002
222fcf5ef2aSThomas Huth #define PGM_EXECUTE                     0x0003
223fcf5ef2aSThomas Huth #define PGM_PROTECTION                  0x0004
224fcf5ef2aSThomas Huth #define PGM_ADDRESSING                  0x0005
225fcf5ef2aSThomas Huth #define PGM_SPECIFICATION               0x0006
226fcf5ef2aSThomas Huth #define PGM_DATA                        0x0007
227fcf5ef2aSThomas Huth #define PGM_FIXPT_OVERFLOW              0x0008
228fcf5ef2aSThomas Huth #define PGM_FIXPT_DIVIDE                0x0009
229fcf5ef2aSThomas Huth #define PGM_DEC_OVERFLOW                0x000a
230fcf5ef2aSThomas Huth #define PGM_DEC_DIVIDE                  0x000b
231fcf5ef2aSThomas Huth #define PGM_HFP_EXP_OVERFLOW            0x000c
232fcf5ef2aSThomas Huth #define PGM_HFP_EXP_UNDERFLOW           0x000d
233fcf5ef2aSThomas Huth #define PGM_HFP_SIGNIFICANCE            0x000e
234fcf5ef2aSThomas Huth #define PGM_HFP_DIVIDE                  0x000f
235fcf5ef2aSThomas Huth #define PGM_SEGMENT_TRANS               0x0010
236fcf5ef2aSThomas Huth #define PGM_PAGE_TRANS                  0x0011
237fcf5ef2aSThomas Huth #define PGM_TRANS_SPEC                  0x0012
238fcf5ef2aSThomas Huth #define PGM_SPECIAL_OP                  0x0013
239fcf5ef2aSThomas Huth #define PGM_OPERAND                     0x0015
240fcf5ef2aSThomas Huth #define PGM_TRACE_TABLE                 0x0016
2419be6fa99SDavid Hildenbrand #define PGM_VECTOR_PROCESSING           0x001b
242fcf5ef2aSThomas Huth #define PGM_SPACE_SWITCH                0x001c
243fcf5ef2aSThomas Huth #define PGM_HFP_SQRT                    0x001d
244fcf5ef2aSThomas Huth #define PGM_PC_TRANS_SPEC               0x001f
245fcf5ef2aSThomas Huth #define PGM_AFX_TRANS                   0x0020
246fcf5ef2aSThomas Huth #define PGM_ASX_TRANS                   0x0021
247fcf5ef2aSThomas Huth #define PGM_LX_TRANS                    0x0022
248fcf5ef2aSThomas Huth #define PGM_EX_TRANS                    0x0023
249fcf5ef2aSThomas Huth #define PGM_PRIM_AUTH                   0x0024
250fcf5ef2aSThomas Huth #define PGM_SEC_AUTH                    0x0025
251fcf5ef2aSThomas Huth #define PGM_ALET_SPEC                   0x0028
252fcf5ef2aSThomas Huth #define PGM_ALEN_SPEC                   0x0029
253fcf5ef2aSThomas Huth #define PGM_ALE_SEQ                     0x002a
254fcf5ef2aSThomas Huth #define PGM_ASTE_VALID                  0x002b
255fcf5ef2aSThomas Huth #define PGM_ASTE_SEQ                    0x002c
256fcf5ef2aSThomas Huth #define PGM_EXT_AUTH                    0x002d
257fcf5ef2aSThomas Huth #define PGM_STACK_FULL                  0x0030
258fcf5ef2aSThomas Huth #define PGM_STACK_EMPTY                 0x0031
259fcf5ef2aSThomas Huth #define PGM_STACK_SPEC                  0x0032
260fcf5ef2aSThomas Huth #define PGM_STACK_TYPE                  0x0033
261fcf5ef2aSThomas Huth #define PGM_STACK_OP                    0x0034
262fcf5ef2aSThomas Huth #define PGM_ASCE_TYPE                   0x0038
263fcf5ef2aSThomas Huth #define PGM_REG_FIRST_TRANS             0x0039
264fcf5ef2aSThomas Huth #define PGM_REG_SEC_TRANS               0x003a
265fcf5ef2aSThomas Huth #define PGM_REG_THIRD_TRANS             0x003b
266fcf5ef2aSThomas Huth #define PGM_MONITOR                     0x0040
267fcf5ef2aSThomas Huth #define PGM_PER                         0x0080
268fcf5ef2aSThomas Huth #define PGM_CRYPTO                      0x0119
269fcf5ef2aSThomas Huth 
270fcf5ef2aSThomas Huth /* External Interrupts */
271fcf5ef2aSThomas Huth #define EXT_INTERRUPT_KEY               0x0040
272fcf5ef2aSThomas Huth #define EXT_CLOCK_COMP                  0x1004
273fcf5ef2aSThomas Huth #define EXT_CPU_TIMER                   0x1005
274fcf5ef2aSThomas Huth #define EXT_MALFUNCTION                 0x1200
275fcf5ef2aSThomas Huth #define EXT_EMERGENCY                   0x1201
276fcf5ef2aSThomas Huth #define EXT_EXTERNAL_CALL               0x1202
277fcf5ef2aSThomas Huth #define EXT_ETR                         0x1406
278fcf5ef2aSThomas Huth #define EXT_SERVICE                     0x2401
279fcf5ef2aSThomas Huth #define EXT_VIRTIO                      0x2603
280fcf5ef2aSThomas Huth 
281fcf5ef2aSThomas Huth /* PSW defines */
282fcf5ef2aSThomas Huth #undef PSW_MASK_PER
28313054739SDavid Hildenbrand #undef PSW_MASK_UNUSED_2
284b971a2fdSDavid Hildenbrand #undef PSW_MASK_UNUSED_3
285fcf5ef2aSThomas Huth #undef PSW_MASK_DAT
286fcf5ef2aSThomas Huth #undef PSW_MASK_IO
287fcf5ef2aSThomas Huth #undef PSW_MASK_EXT
288fcf5ef2aSThomas Huth #undef PSW_MASK_KEY
289fcf5ef2aSThomas Huth #undef PSW_SHIFT_KEY
290fcf5ef2aSThomas Huth #undef PSW_MASK_MCHECK
291fcf5ef2aSThomas Huth #undef PSW_MASK_WAIT
292fcf5ef2aSThomas Huth #undef PSW_MASK_PSTATE
293fcf5ef2aSThomas Huth #undef PSW_MASK_ASC
2943e7e5e0bSDavid Hildenbrand #undef PSW_SHIFT_ASC
295fcf5ef2aSThomas Huth #undef PSW_MASK_CC
296fcf5ef2aSThomas Huth #undef PSW_MASK_PM
297e893baeeSJanosch Frank #undef PSW_MASK_RI
2986b257354SDavid Hildenbrand #undef PSW_SHIFT_MASK_PM
299fcf5ef2aSThomas Huth #undef PSW_MASK_64
300fcf5ef2aSThomas Huth #undef PSW_MASK_32
301fcf5ef2aSThomas Huth #undef PSW_MASK_ESA_ADDR
302fcf5ef2aSThomas Huth 
303fcf5ef2aSThomas Huth #define PSW_MASK_PER            0x4000000000000000ULL
30413054739SDavid Hildenbrand #define PSW_MASK_UNUSED_2       0x2000000000000000ULL
305b971a2fdSDavid Hildenbrand #define PSW_MASK_UNUSED_3       0x1000000000000000ULL
306fcf5ef2aSThomas Huth #define PSW_MASK_DAT            0x0400000000000000ULL
307fcf5ef2aSThomas Huth #define PSW_MASK_IO             0x0200000000000000ULL
308fcf5ef2aSThomas Huth #define PSW_MASK_EXT            0x0100000000000000ULL
309fcf5ef2aSThomas Huth #define PSW_MASK_KEY            0x00F0000000000000ULL
310c8bd9537SDavid Hildenbrand #define PSW_SHIFT_KEY           52
311104130cbSJanosch Frank #define PSW_MASK_SHORTPSW       0x0008000000000000ULL
312fcf5ef2aSThomas Huth #define PSW_MASK_MCHECK         0x0004000000000000ULL
313fcf5ef2aSThomas Huth #define PSW_MASK_WAIT           0x0002000000000000ULL
314fcf5ef2aSThomas Huth #define PSW_MASK_PSTATE         0x0001000000000000ULL
315fcf5ef2aSThomas Huth #define PSW_MASK_ASC            0x0000C00000000000ULL
3163e7e5e0bSDavid Hildenbrand #define PSW_SHIFT_ASC           46
317fcf5ef2aSThomas Huth #define PSW_MASK_CC             0x0000300000000000ULL
318fcf5ef2aSThomas Huth #define PSW_MASK_PM             0x00000F0000000000ULL
3196b257354SDavid Hildenbrand #define PSW_SHIFT_MASK_PM       40
320e893baeeSJanosch Frank #define PSW_MASK_RI             0x0000008000000000ULL
321fcf5ef2aSThomas Huth #define PSW_MASK_64             0x0000000100000000ULL
322fcf5ef2aSThomas Huth #define PSW_MASK_32             0x0000000080000000ULL
323b6c2dbd7SJanosch Frank #define PSW_MASK_SHORT_ADDR     0x000000007fffffffULL
324b6c2dbd7SJanosch Frank #define PSW_MASK_SHORT_CTRL     0xffffffff80000000ULL
325199c42a6SIlya Leoshkevich #define PSW_MASK_RESERVED       0xb80800fe7fffffffULL
326fcf5ef2aSThomas Huth 
327fcf5ef2aSThomas Huth #undef PSW_ASC_PRIMARY
328fcf5ef2aSThomas Huth #undef PSW_ASC_ACCREG
329fcf5ef2aSThomas Huth #undef PSW_ASC_SECONDARY
330fcf5ef2aSThomas Huth #undef PSW_ASC_HOME
331fcf5ef2aSThomas Huth 
332fcf5ef2aSThomas Huth #define PSW_ASC_PRIMARY         0x0000000000000000ULL
333fcf5ef2aSThomas Huth #define PSW_ASC_ACCREG          0x0000400000000000ULL
334fcf5ef2aSThomas Huth #define PSW_ASC_SECONDARY       0x0000800000000000ULL
335fcf5ef2aSThomas Huth #define PSW_ASC_HOME            0x0000C00000000000ULL
336fcf5ef2aSThomas Huth 
3373e7e5e0bSDavid Hildenbrand /* the address space values shifted */
3383e7e5e0bSDavid Hildenbrand #define AS_PRIMARY              0
3393e7e5e0bSDavid Hildenbrand #define AS_ACCREG               1
3403e7e5e0bSDavid Hildenbrand #define AS_SECONDARY            2
3413e7e5e0bSDavid Hildenbrand #define AS_HOME                 3
3423e7e5e0bSDavid Hildenbrand 
343fcf5ef2aSThomas Huth /* tb flags */
344fcf5ef2aSThomas Huth 
345159fed45SRichard Henderson #define FLAG_MASK_PSW_SHIFT     31
346159fed45SRichard Henderson #define FLAG_MASK_PER           (PSW_MASK_PER    >> FLAG_MASK_PSW_SHIFT)
347f26852aaSDavid Hildenbrand #define FLAG_MASK_DAT           (PSW_MASK_DAT    >> FLAG_MASK_PSW_SHIFT)
348159fed45SRichard Henderson #define FLAG_MASK_PSTATE        (PSW_MASK_PSTATE >> FLAG_MASK_PSW_SHIFT)
349159fed45SRichard Henderson #define FLAG_MASK_ASC           (PSW_MASK_ASC    >> FLAG_MASK_PSW_SHIFT)
350159fed45SRichard Henderson #define FLAG_MASK_64            (PSW_MASK_64     >> FLAG_MASK_PSW_SHIFT)
351159fed45SRichard Henderson #define FLAG_MASK_32            (PSW_MASK_32     >> FLAG_MASK_PSW_SHIFT)
352f26852aaSDavid Hildenbrand #define FLAG_MASK_PSW           (FLAG_MASK_PER | FLAG_MASK_DAT | FLAG_MASK_PSTATE \
353159fed45SRichard Henderson                                 | FLAG_MASK_ASC | FLAG_MASK_64 | FLAG_MASK_32)
354fcf5ef2aSThomas Huth 
35513054739SDavid Hildenbrand /* we'll use some unused PSW positions to store CR flags in tb flags */
35613054739SDavid Hildenbrand #define FLAG_MASK_AFP           (PSW_MASK_UNUSED_2 >> FLAG_MASK_PSW_SHIFT)
357b971a2fdSDavid Hildenbrand #define FLAG_MASK_VECTOR        (PSW_MASK_UNUSED_3 >> FLAG_MASK_PSW_SHIFT)
35813054739SDavid Hildenbrand 
359fcf5ef2aSThomas Huth /* Control register 0 bits */
360fcf5ef2aSThomas Huth #define CR0_LOWPROT             0x0000000010000000ULL
3613e7e5e0bSDavid Hildenbrand #define CR0_SECONDARY           0x0000000004000000ULL
362fcf5ef2aSThomas Huth #define CR0_EDAT                0x0000000000800000ULL
363bbf6ea3bSDavid Hildenbrand #define CR0_AFP                 0x0000000000040000ULL
364b971a2fdSDavid Hildenbrand #define CR0_VECTOR              0x0000000000020000ULL
3653a06f981SDavid Hildenbrand #define CR0_IEP                 0x0000000000100000ULL
3669dec2388SDavid Hildenbrand #define CR0_EMERGENCY_SIGNAL_SC 0x0000000000004000ULL
3679dec2388SDavid Hildenbrand #define CR0_EXTERNAL_CALL_SC    0x0000000000002000ULL
3689dec2388SDavid Hildenbrand #define CR0_CKC_SC              0x0000000000000800ULL
3699dec2388SDavid Hildenbrand #define CR0_CPU_TIMER_SC        0x0000000000000400ULL
3709dec2388SDavid Hildenbrand #define CR0_SERVICE_SC          0x0000000000000200ULL
371fcf5ef2aSThomas Huth 
372b700d75eSDavid Hildenbrand /* Control register 14 bits */
373b700d75eSDavid Hildenbrand #define CR14_CHANNEL_REPORT_SC  0x0000000010000000ULL
374b700d75eSDavid Hildenbrand 
375fcf5ef2aSThomas Huth /* MMU */
376fcf5ef2aSThomas Huth #define MMU_PRIMARY_IDX         0
377fcf5ef2aSThomas Huth #define MMU_SECONDARY_IDX       1
378fcf5ef2aSThomas Huth #define MMU_HOME_IDX            2
379fb66944dSDavid Hildenbrand #define MMU_REAL_IDX            3
380fcf5ef2aSThomas Huth 
38190b7022eSRichard Henderson static inline int s390x_env_mmu_index(CPUS390XState *env, bool ifetch)
382fcf5ef2aSThomas Huth {
383817791e8SDavid Hildenbrand #ifdef CONFIG_USER_ONLY
384817791e8SDavid Hildenbrand     return MMU_USER_IDX;
385817791e8SDavid Hildenbrand #else
386f26852aaSDavid Hildenbrand     if (!(env->psw.mask & PSW_MASK_DAT)) {
387f26852aaSDavid Hildenbrand         return MMU_REAL_IDX;
388f26852aaSDavid Hildenbrand     }
389f26852aaSDavid Hildenbrand 
3903096ffd3SDavid Hildenbrand     if (ifetch) {
3913096ffd3SDavid Hildenbrand         if ((env->psw.mask & PSW_MASK_ASC) == PSW_ASC_HOME) {
3923096ffd3SDavid Hildenbrand             return MMU_HOME_IDX;
3933096ffd3SDavid Hildenbrand         }
3943096ffd3SDavid Hildenbrand         return MMU_PRIMARY_IDX;
3953096ffd3SDavid Hildenbrand     }
3963096ffd3SDavid Hildenbrand 
397fcf5ef2aSThomas Huth     switch (env->psw.mask & PSW_MASK_ASC) {
398fcf5ef2aSThomas Huth     case PSW_ASC_PRIMARY:
399fcf5ef2aSThomas Huth         return MMU_PRIMARY_IDX;
400fcf5ef2aSThomas Huth     case PSW_ASC_SECONDARY:
401fcf5ef2aSThomas Huth         return MMU_SECONDARY_IDX;
402fcf5ef2aSThomas Huth     case PSW_ASC_HOME:
403fcf5ef2aSThomas Huth         return MMU_HOME_IDX;
404fcf5ef2aSThomas Huth     case PSW_ASC_ACCREG:
405fcf5ef2aSThomas Huth         /* Fallthrough: access register mode is not yet supported */
406fcf5ef2aSThomas Huth     default:
407fcf5ef2aSThomas Huth         abort();
408fcf5ef2aSThomas Huth     }
409817791e8SDavid Hildenbrand #endif
410fcf5ef2aSThomas Huth }
411fcf5ef2aSThomas Huth 
4121663e886SPhilippe Mathieu-Daudé #ifdef CONFIG_TCG
4131663e886SPhilippe Mathieu-Daudé 
4141663e886SPhilippe Mathieu-Daudé #include "tcg/tcg_s390x.h"
4151663e886SPhilippe Mathieu-Daudé 
416*36db37afSRichard Henderson void cpu_get_tb_cpu_state(CPUS390XState *env, vaddr *pc,
417*36db37afSRichard Henderson                           uint64_t *cs_base, uint32_t *flags);
418fcf5ef2aSThomas Huth 
4191663e886SPhilippe Mathieu-Daudé #endif /* CONFIG_TCG */
4201663e886SPhilippe Mathieu-Daudé 
421fcf5ef2aSThomas Huth /* PER bits from control register 9 */
422fcf5ef2aSThomas Huth #define PER_CR9_EVENT_BRANCH           0x80000000
423fcf5ef2aSThomas Huth #define PER_CR9_EVENT_IFETCH           0x40000000
424fcf5ef2aSThomas Huth #define PER_CR9_EVENT_STORE            0x20000000
425fcf5ef2aSThomas Huth #define PER_CR9_EVENT_STORE_REAL       0x08000000
426fcf5ef2aSThomas Huth #define PER_CR9_EVENT_NULLIFICATION    0x01000000
427fcf5ef2aSThomas Huth #define PER_CR9_CONTROL_BRANCH_ADDRESS 0x00800000
428fcf5ef2aSThomas Huth #define PER_CR9_CONTROL_ALTERATION     0x00200000
429fcf5ef2aSThomas Huth 
430fcf5ef2aSThomas Huth /* PER bits from the PER CODE/ATMID/AI in lowcore */
431fcf5ef2aSThomas Huth #define PER_CODE_EVENT_BRANCH          0x8000
432fcf5ef2aSThomas Huth #define PER_CODE_EVENT_IFETCH          0x4000
433fcf5ef2aSThomas Huth #define PER_CODE_EVENT_STORE           0x2000
434fcf5ef2aSThomas Huth #define PER_CODE_EVENT_STORE_REAL      0x0800
435fcf5ef2aSThomas Huth #define PER_CODE_EVENT_NULLIFICATION   0x0100
436fcf5ef2aSThomas Huth 
437fcf5ef2aSThomas Huth #define EXCP_EXT 1 /* external interrupt */
438fcf5ef2aSThomas Huth #define EXCP_SVC 2 /* supervisor call (syscall) */
439fcf5ef2aSThomas Huth #define EXCP_PGM 3 /* program interruption */
440b1ab5f60SDavid Hildenbrand #define EXCP_RESTART 4 /* restart interrupt */
441b1ab5f60SDavid Hildenbrand #define EXCP_STOP 5 /* stop interrupt */
442fcf5ef2aSThomas Huth #define EXCP_IO  7 /* I/O interrupt */
443fcf5ef2aSThomas Huth #define EXCP_MCHK 8 /* machine check */
444fcf5ef2aSThomas Huth 
4456482b0ffSDavid Hildenbrand #define INTERRUPT_EXT_CPU_TIMER          (1 << 3)
4466482b0ffSDavid Hildenbrand #define INTERRUPT_EXT_CLOCK_COMPARATOR   (1 << 4)
44714ca122eSDavid Hildenbrand #define INTERRUPT_EXTERNAL_CALL          (1 << 5)
44814ca122eSDavid Hildenbrand #define INTERRUPT_EMERGENCY_SIGNAL       (1 << 6)
449b1ab5f60SDavid Hildenbrand #define INTERRUPT_RESTART                (1 << 7)
450b1ab5f60SDavid Hildenbrand #define INTERRUPT_STOP                   (1 << 8)
451fcf5ef2aSThomas Huth 
452fcf5ef2aSThomas Huth /* Program Status Word.  */
453fcf5ef2aSThomas Huth #define S390_PSWM_REGNUM 0
454fcf5ef2aSThomas Huth #define S390_PSWA_REGNUM 1
455fcf5ef2aSThomas Huth /* General Purpose Registers.  */
456fcf5ef2aSThomas Huth #define S390_R0_REGNUM 2
457fcf5ef2aSThomas Huth #define S390_R1_REGNUM 3
458fcf5ef2aSThomas Huth #define S390_R2_REGNUM 4
459fcf5ef2aSThomas Huth #define S390_R3_REGNUM 5
460fcf5ef2aSThomas Huth #define S390_R4_REGNUM 6
461fcf5ef2aSThomas Huth #define S390_R5_REGNUM 7
462fcf5ef2aSThomas Huth #define S390_R6_REGNUM 8
463fcf5ef2aSThomas Huth #define S390_R7_REGNUM 9
464fcf5ef2aSThomas Huth #define S390_R8_REGNUM 10
465fcf5ef2aSThomas Huth #define S390_R9_REGNUM 11
466fcf5ef2aSThomas Huth #define S390_R10_REGNUM 12
467fcf5ef2aSThomas Huth #define S390_R11_REGNUM 13
468fcf5ef2aSThomas Huth #define S390_R12_REGNUM 14
469fcf5ef2aSThomas Huth #define S390_R13_REGNUM 15
470fcf5ef2aSThomas Huth #define S390_R14_REGNUM 16
471fcf5ef2aSThomas Huth #define S390_R15_REGNUM 17
472fcf5ef2aSThomas Huth 
473fcf5ef2aSThomas Huth static inline void setcc(S390CPU *cpu, uint64_t cc)
474fcf5ef2aSThomas Huth {
475fcf5ef2aSThomas Huth     CPUS390XState *env = &cpu->env;
476fcf5ef2aSThomas Huth 
477fcf5ef2aSThomas Huth     env->psw.mask &= ~(3ull << 44);
478fcf5ef2aSThomas Huth     env->psw.mask |= (cc & 3) << 44;
479fcf5ef2aSThomas Huth     env->cc_op = cc;
480fcf5ef2aSThomas Huth }
481fcf5ef2aSThomas Huth 
482fcf5ef2aSThomas Huth /* STSI */
48379947862SDavid Hildenbrand #define STSI_R0_FC_MASK         0x00000000f0000000ULL
48479947862SDavid Hildenbrand #define STSI_R0_FC_CURRENT      0x0000000000000000ULL
48579947862SDavid Hildenbrand #define STSI_R0_FC_LEVEL_1      0x0000000010000000ULL
48679947862SDavid Hildenbrand #define STSI_R0_FC_LEVEL_2      0x0000000020000000ULL
48779947862SDavid Hildenbrand #define STSI_R0_FC_LEVEL_3      0x0000000030000000ULL
488fcf5ef2aSThomas Huth #define STSI_R0_RESERVED_MASK   0x000000000fffff00ULL
489fcf5ef2aSThomas Huth #define STSI_R0_SEL1_MASK       0x00000000000000ffULL
490fcf5ef2aSThomas Huth #define STSI_R1_RESERVED_MASK   0x00000000ffff0000ULL
491fcf5ef2aSThomas Huth #define STSI_R1_SEL2_MASK       0x000000000000ffffULL
492fcf5ef2aSThomas Huth 
493fcf5ef2aSThomas Huth /* Basic Machine Configuration */
4944d1369efSDavid Hildenbrand typedef struct SysIB_111 {
4954d1369efSDavid Hildenbrand     uint8_t  res1[32];
496fcf5ef2aSThomas Huth     uint8_t  manuf[16];
497fcf5ef2aSThomas Huth     uint8_t  type[4];
498fcf5ef2aSThomas Huth     uint8_t  res2[12];
499fcf5ef2aSThomas Huth     uint8_t  model[16];
500fcf5ef2aSThomas Huth     uint8_t  sequence[16];
501fcf5ef2aSThomas Huth     uint8_t  plant[4];
5024d1369efSDavid Hildenbrand     uint8_t  res3[3996];
5034d1369efSDavid Hildenbrand } SysIB_111;
5044d1369efSDavid Hildenbrand QEMU_BUILD_BUG_ON(sizeof(SysIB_111) != 4096);
505fcf5ef2aSThomas Huth 
506fcf5ef2aSThomas Huth /* Basic Machine CPU */
5074d1369efSDavid Hildenbrand typedef struct SysIB_121 {
5084d1369efSDavid Hildenbrand     uint8_t  res1[80];
509fcf5ef2aSThomas Huth     uint8_t  sequence[16];
510fcf5ef2aSThomas Huth     uint8_t  plant[4];
511fcf5ef2aSThomas Huth     uint8_t  res2[2];
512fcf5ef2aSThomas Huth     uint16_t cpu_addr;
5134d1369efSDavid Hildenbrand     uint8_t  res3[3992];
5144d1369efSDavid Hildenbrand } SysIB_121;
5154d1369efSDavid Hildenbrand QEMU_BUILD_BUG_ON(sizeof(SysIB_121) != 4096);
516fcf5ef2aSThomas Huth 
517fcf5ef2aSThomas Huth /* Basic Machine CPUs */
5184d1369efSDavid Hildenbrand typedef struct SysIB_122 {
519fcf5ef2aSThomas Huth     uint8_t res1[32];
520fcf5ef2aSThomas Huth     uint32_t capability;
521fcf5ef2aSThomas Huth     uint16_t total_cpus;
52279947862SDavid Hildenbrand     uint16_t conf_cpus;
523fcf5ef2aSThomas Huth     uint16_t standby_cpus;
524fcf5ef2aSThomas Huth     uint16_t reserved_cpus;
525fcf5ef2aSThomas Huth     uint16_t adjustments[2026];
5264d1369efSDavid Hildenbrand } SysIB_122;
5274d1369efSDavid Hildenbrand QEMU_BUILD_BUG_ON(sizeof(SysIB_122) != 4096);
528fcf5ef2aSThomas Huth 
529fcf5ef2aSThomas Huth /* LPAR CPU */
5304d1369efSDavid Hildenbrand typedef struct SysIB_221 {
5314d1369efSDavid Hildenbrand     uint8_t  res1[80];
532fcf5ef2aSThomas Huth     uint8_t  sequence[16];
533fcf5ef2aSThomas Huth     uint8_t  plant[4];
534fcf5ef2aSThomas Huth     uint16_t cpu_id;
535fcf5ef2aSThomas Huth     uint16_t cpu_addr;
5364d1369efSDavid Hildenbrand     uint8_t  res3[3992];
5374d1369efSDavid Hildenbrand } SysIB_221;
5384d1369efSDavid Hildenbrand QEMU_BUILD_BUG_ON(sizeof(SysIB_221) != 4096);
539fcf5ef2aSThomas Huth 
540fcf5ef2aSThomas Huth /* LPAR CPUs */
5414d1369efSDavid Hildenbrand typedef struct SysIB_222 {
5424d1369efSDavid Hildenbrand     uint8_t  res1[32];
543fcf5ef2aSThomas Huth     uint16_t lpar_num;
544fcf5ef2aSThomas Huth     uint8_t  res2;
545fcf5ef2aSThomas Huth     uint8_t  lcpuc;
546fcf5ef2aSThomas Huth     uint16_t total_cpus;
547fcf5ef2aSThomas Huth     uint16_t conf_cpus;
548fcf5ef2aSThomas Huth     uint16_t standby_cpus;
549fcf5ef2aSThomas Huth     uint16_t reserved_cpus;
550fcf5ef2aSThomas Huth     uint8_t  name[8];
551fcf5ef2aSThomas Huth     uint32_t caf;
552fcf5ef2aSThomas Huth     uint8_t  res3[16];
553fcf5ef2aSThomas Huth     uint16_t dedicated_cpus;
554fcf5ef2aSThomas Huth     uint16_t shared_cpus;
5554d1369efSDavid Hildenbrand     uint8_t  res4[4020];
5564d1369efSDavid Hildenbrand } SysIB_222;
5574d1369efSDavid Hildenbrand QEMU_BUILD_BUG_ON(sizeof(SysIB_222) != 4096);
558fcf5ef2aSThomas Huth 
559fcf5ef2aSThomas Huth /* VM CPUs */
5604d1369efSDavid Hildenbrand typedef struct SysIB_322 {
561fcf5ef2aSThomas Huth     uint8_t  res1[31];
562fcf5ef2aSThomas Huth     uint8_t  count;
563fcf5ef2aSThomas Huth     struct {
564fcf5ef2aSThomas Huth         uint8_t  res2[4];
565fcf5ef2aSThomas Huth         uint16_t total_cpus;
566fcf5ef2aSThomas Huth         uint16_t conf_cpus;
567fcf5ef2aSThomas Huth         uint16_t standby_cpus;
568fcf5ef2aSThomas Huth         uint16_t reserved_cpus;
569fcf5ef2aSThomas Huth         uint8_t  name[8];
570fcf5ef2aSThomas Huth         uint32_t caf;
571fcf5ef2aSThomas Huth         uint8_t  cpi[16];
572fcf5ef2aSThomas Huth         uint8_t res5[3];
573fcf5ef2aSThomas Huth         uint8_t ext_name_encoding;
574fcf5ef2aSThomas Huth         uint32_t res3;
575fcf5ef2aSThomas Huth         uint8_t uuid[16];
576fcf5ef2aSThomas Huth     } vm[8];
577fcf5ef2aSThomas Huth     uint8_t res4[1504];
578fcf5ef2aSThomas Huth     uint8_t ext_names[8][256];
5794d1369efSDavid Hildenbrand } SysIB_322;
5804d1369efSDavid Hildenbrand QEMU_BUILD_BUG_ON(sizeof(SysIB_322) != 4096);
581fcf5ef2aSThomas Huth 
582f4f54b58SPierre Morel /*
583f4f54b58SPierre Morel  * Topology Magnitude fields (MAG) indicates the maximum number of
584f4f54b58SPierre Morel  * topology list entries (TLE) at the corresponding nesting level.
585f4f54b58SPierre Morel  */
586f4f54b58SPierre Morel #define S390_TOPOLOGY_MAG  6
587f4f54b58SPierre Morel #define S390_TOPOLOGY_MAG6 0
588f4f54b58SPierre Morel #define S390_TOPOLOGY_MAG5 1
589f4f54b58SPierre Morel #define S390_TOPOLOGY_MAG4 2
590f4f54b58SPierre Morel #define S390_TOPOLOGY_MAG3 3
591f4f54b58SPierre Morel #define S390_TOPOLOGY_MAG2 4
592f4f54b58SPierre Morel #define S390_TOPOLOGY_MAG1 5
593f4f54b58SPierre Morel /* Configuration topology */
594f4f54b58SPierre Morel typedef struct SysIB_151x {
595f4f54b58SPierre Morel     uint8_t  reserved0[2];
596f4f54b58SPierre Morel     uint16_t length;
597f4f54b58SPierre Morel     uint8_t  mag[S390_TOPOLOGY_MAG];
598f4f54b58SPierre Morel     uint8_t  reserved1;
599f4f54b58SPierre Morel     uint8_t  mnest;
600f4f54b58SPierre Morel     uint32_t reserved2;
601f4f54b58SPierre Morel     char tle[];
602f4f54b58SPierre Morel } SysIB_151x;
603f4f54b58SPierre Morel QEMU_BUILD_BUG_ON(sizeof(SysIB_151x) != 16);
604f4f54b58SPierre Morel 
60579947862SDavid Hildenbrand typedef union SysIB {
60679947862SDavid Hildenbrand     SysIB_111 sysib_111;
60779947862SDavid Hildenbrand     SysIB_121 sysib_121;
60879947862SDavid Hildenbrand     SysIB_122 sysib_122;
60979947862SDavid Hildenbrand     SysIB_221 sysib_221;
61079947862SDavid Hildenbrand     SysIB_222 sysib_222;
61179947862SDavid Hildenbrand     SysIB_322 sysib_322;
612f4f54b58SPierre Morel     SysIB_151x sysib_151x;
61379947862SDavid Hildenbrand } SysIB;
61479947862SDavid Hildenbrand QEMU_BUILD_BUG_ON(sizeof(SysIB) != 4096);
61579947862SDavid Hildenbrand 
616f4f54b58SPierre Morel /*
617f4f54b58SPierre Morel  * CPU Topology List provided by STSI with fc=15 provides a list
618f4f54b58SPierre Morel  * of two different Topology List Entries (TLE) types to specify
619f4f54b58SPierre Morel  * the topology hierarchy.
620f4f54b58SPierre Morel  *
621f4f54b58SPierre Morel  * - Container Topology List Entry
622f4f54b58SPierre Morel  *   Defines a container to contain other Topology List Entries
623f4f54b58SPierre Morel  *   of any type, nested containers or CPU.
624f4f54b58SPierre Morel  * - CPU Topology List Entry
625f4f54b58SPierre Morel  *   Specifies the CPUs position, type, entitlement and polarization
626f4f54b58SPierre Morel  *   of the CPUs contained in the last container TLE.
627f4f54b58SPierre Morel  *
628f4f54b58SPierre Morel  * There can be theoretically up to five levels of containers, QEMU
629f4f54b58SPierre Morel  * uses only three levels, the drawer's, book's and socket's level.
630f4f54b58SPierre Morel  *
631f4f54b58SPierre Morel  * A container with a nesting level (NL) greater than 1 can only
632f4f54b58SPierre Morel  * contain another container of nesting level NL-1.
633f4f54b58SPierre Morel  *
634f4f54b58SPierre Morel  * A container of nesting level 1 (socket), contains as many CPU TLE
635f4f54b58SPierre Morel  * as needed to describe the position and qualities of all CPUs inside
636f4f54b58SPierre Morel  * the container.
637f4f54b58SPierre Morel  * The qualities of a CPU are polarization, entitlement and type.
638f4f54b58SPierre Morel  *
639f4f54b58SPierre Morel  * The CPU TLE defines the position of the CPUs of identical qualities
640f4f54b58SPierre Morel  * using a 64bits mask which first bit has its offset defined by
641f4f54b58SPierre Morel  * the CPU address origin field of the CPU TLE like in:
642f4f54b58SPierre Morel  * CPU address = origin * 64 + bit position within the mask
643f4f54b58SPierre Morel  */
644f4f54b58SPierre Morel /* Container type Topology List Entry */
645f4f54b58SPierre Morel typedef struct SYSIBContainerListEntry {
646f4f54b58SPierre Morel         uint8_t nl;
647f4f54b58SPierre Morel         uint8_t reserved[6];
648f4f54b58SPierre Morel         uint8_t id;
649f4f54b58SPierre Morel } SYSIBContainerListEntry;
650f4f54b58SPierre Morel QEMU_BUILD_BUG_ON(sizeof(SYSIBContainerListEntry) != 8);
651f4f54b58SPierre Morel 
652f4f54b58SPierre Morel /* CPU type Topology List Entry */
653f4f54b58SPierre Morel typedef struct SysIBCPUListEntry {
654f4f54b58SPierre Morel         uint8_t nl;
655f4f54b58SPierre Morel         uint8_t reserved0[3];
656f4f54b58SPierre Morel #define SYSIB_TLE_POLARITY_MASK 0x03
657f4f54b58SPierre Morel #define SYSIB_TLE_DEDICATED     0x04
658f4f54b58SPierre Morel         uint8_t flags;
659f4f54b58SPierre Morel         uint8_t type;
660f4f54b58SPierre Morel         uint16_t origin;
661f4f54b58SPierre Morel         uint64_t mask;
662f4f54b58SPierre Morel } SysIBCPUListEntry;
663f4f54b58SPierre Morel QEMU_BUILD_BUG_ON(sizeof(SysIBCPUListEntry) != 16);
664f4f54b58SPierre Morel 
665f4f54b58SPierre Morel void insert_stsi_15_1_x(S390CPU *cpu, int sel2, uint64_t addr, uint8_t ar, uintptr_t ra);
6663d6e75f4SPierre Morel void s390_cpu_topology_set_changed(bool changed);
667f4f54b58SPierre Morel 
668fcf5ef2aSThomas Huth /* MMU defines */
669adab99beSThomas Huth #define ASCE_ORIGIN           (~0xfffULL) /* segment table origin             */
670adab99beSThomas Huth #define ASCE_SUBSPACE         0x200       /* subspace group control           */
671adab99beSThomas Huth #define ASCE_PRIVATE_SPACE    0x100       /* private space control            */
672adab99beSThomas Huth #define ASCE_ALT_EVENT        0x80        /* storage alteration event control */
673adab99beSThomas Huth #define ASCE_SPACE_SWITCH     0x40        /* space switch event               */
674adab99beSThomas Huth #define ASCE_REAL_SPACE       0x20        /* real space control               */
675adab99beSThomas Huth #define ASCE_TYPE_MASK        0x0c        /* asce table type mask             */
676adab99beSThomas Huth #define ASCE_TYPE_REGION1     0x0c        /* region first table type          */
677adab99beSThomas Huth #define ASCE_TYPE_REGION2     0x08        /* region second table type         */
678adab99beSThomas Huth #define ASCE_TYPE_REGION3     0x04        /* region third table type          */
679adab99beSThomas Huth #define ASCE_TYPE_SEGMENT     0x00        /* segment table type               */
680adab99beSThomas Huth #define ASCE_TABLE_LENGTH     0x03        /* region table length              */
681fcf5ef2aSThomas Huth 
6823fd0e85fSDavid Hildenbrand #define REGION_ENTRY_ORIGIN         0xfffffffffffff000ULL
6833fd0e85fSDavid Hildenbrand #define REGION_ENTRY_P              0x0000000000000200ULL
6843fd0e85fSDavid Hildenbrand #define REGION_ENTRY_TF             0x00000000000000c0ULL
6853fd0e85fSDavid Hildenbrand #define REGION_ENTRY_I              0x0000000000000020ULL
6863fd0e85fSDavid Hildenbrand #define REGION_ENTRY_TT             0x000000000000000cULL
6873fd0e85fSDavid Hildenbrand #define REGION_ENTRY_TL             0x0000000000000003ULL
688fcf5ef2aSThomas Huth 
6893fd0e85fSDavid Hildenbrand #define REGION_ENTRY_TT_REGION1     0x000000000000000cULL
6903fd0e85fSDavid Hildenbrand #define REGION_ENTRY_TT_REGION2     0x0000000000000008ULL
6913fd0e85fSDavid Hildenbrand #define REGION_ENTRY_TT_REGION3     0x0000000000000004ULL
692fcf5ef2aSThomas Huth 
6933fd0e85fSDavid Hildenbrand #define REGION3_ENTRY_RFAA          0xffffffff80000000ULL
6943fd0e85fSDavid Hildenbrand #define REGION3_ENTRY_AV            0x0000000000010000ULL
6953fd0e85fSDavid Hildenbrand #define REGION3_ENTRY_ACC           0x000000000000f000ULL
6963fd0e85fSDavid Hildenbrand #define REGION3_ENTRY_F             0x0000000000000800ULL
6973fd0e85fSDavid Hildenbrand #define REGION3_ENTRY_FC            0x0000000000000400ULL
6983fd0e85fSDavid Hildenbrand #define REGION3_ENTRY_IEP           0x0000000000000100ULL
6993fd0e85fSDavid Hildenbrand #define REGION3_ENTRY_CR            0x0000000000000010ULL
7008a4719f5SAurelien Jarno 
7013fd0e85fSDavid Hildenbrand #define SEGMENT_ENTRY_ORIGIN        0xfffffffffffff800ULL
7023fd0e85fSDavid Hildenbrand #define SEGMENT_ENTRY_SFAA          0xfffffffffff00000ULL
7033fd0e85fSDavid Hildenbrand #define SEGMENT_ENTRY_AV            0x0000000000010000ULL
7043fd0e85fSDavid Hildenbrand #define SEGMENT_ENTRY_ACC           0x000000000000f000ULL
7053fd0e85fSDavid Hildenbrand #define SEGMENT_ENTRY_F             0x0000000000000800ULL
7063fd0e85fSDavid Hildenbrand #define SEGMENT_ENTRY_FC            0x0000000000000400ULL
7073fd0e85fSDavid Hildenbrand #define SEGMENT_ENTRY_P             0x0000000000000200ULL
7083fd0e85fSDavid Hildenbrand #define SEGMENT_ENTRY_IEP           0x0000000000000100ULL
7093fd0e85fSDavid Hildenbrand #define SEGMENT_ENTRY_I             0x0000000000000020ULL
7103fd0e85fSDavid Hildenbrand #define SEGMENT_ENTRY_CS            0x0000000000000010ULL
7113fd0e85fSDavid Hildenbrand #define SEGMENT_ENTRY_TT            0x000000000000000cULL
7123fd0e85fSDavid Hildenbrand 
7133fd0e85fSDavid Hildenbrand #define SEGMENT_ENTRY_TT_SEGMENT    0x0000000000000000ULL
7143fd0e85fSDavid Hildenbrand 
7153fd0e85fSDavid Hildenbrand #define PAGE_ENTRY_0                0x0000000000000800ULL
7163fd0e85fSDavid Hildenbrand #define PAGE_ENTRY_I                0x0000000000000400ULL
7173fd0e85fSDavid Hildenbrand #define PAGE_ENTRY_P                0x0000000000000200ULL
7183fd0e85fSDavid Hildenbrand #define PAGE_ENTRY_IEP              0x0000000000000100ULL
7193fd0e85fSDavid Hildenbrand 
7203fd0e85fSDavid Hildenbrand #define VADDR_REGION1_TX_MASK       0xffe0000000000000ULL
7213fd0e85fSDavid Hildenbrand #define VADDR_REGION2_TX_MASK       0x001ffc0000000000ULL
7223fd0e85fSDavid Hildenbrand #define VADDR_REGION3_TX_MASK       0x000003ff80000000ULL
7233fd0e85fSDavid Hildenbrand #define VADDR_SEGMENT_TX_MASK       0x000000007ff00000ULL
7243fd0e85fSDavid Hildenbrand #define VADDR_PAGE_TX_MASK          0x00000000000ff000ULL
7253fd0e85fSDavid Hildenbrand 
7263fd0e85fSDavid Hildenbrand #define VADDR_REGION1_TX(vaddr)     (((vaddr) & VADDR_REGION1_TX_MASK) >> 53)
7273fd0e85fSDavid Hildenbrand #define VADDR_REGION2_TX(vaddr)     (((vaddr) & VADDR_REGION2_TX_MASK) >> 42)
7283fd0e85fSDavid Hildenbrand #define VADDR_REGION3_TX(vaddr)     (((vaddr) & VADDR_REGION3_TX_MASK) >> 31)
7293fd0e85fSDavid Hildenbrand #define VADDR_SEGMENT_TX(vaddr)     (((vaddr) & VADDR_SEGMENT_TX_MASK) >> 20)
7303fd0e85fSDavid Hildenbrand #define VADDR_PAGE_TX(vaddr)        (((vaddr) & VADDR_PAGE_TX_MASK) >> 12)
7313fd0e85fSDavid Hildenbrand 
7323fd0e85fSDavid Hildenbrand #define VADDR_REGION1_TL(vaddr)     (((vaddr) & 0xc000000000000000ULL) >> 62)
7333fd0e85fSDavid Hildenbrand #define VADDR_REGION2_TL(vaddr)     (((vaddr) & 0x0018000000000000ULL) >> 51)
7343fd0e85fSDavid Hildenbrand #define VADDR_REGION3_TL(vaddr)     (((vaddr) & 0x0000030000000000ULL) >> 40)
7353fd0e85fSDavid Hildenbrand #define VADDR_SEGMENT_TL(vaddr)     (((vaddr) & 0x0000000060000000ULL) >> 29)
736fcf5ef2aSThomas Huth 
737fcf5ef2aSThomas Huth #define SK_C                    (0x1 << 1)
738fcf5ef2aSThomas Huth #define SK_R                    (0x1 << 2)
739fcf5ef2aSThomas Huth #define SK_F                    (0x1 << 3)
740fcf5ef2aSThomas Huth #define SK_ACC_MASK             (0xf << 4)
741fcf5ef2aSThomas Huth 
742fcf5ef2aSThomas Huth /* SIGP order codes */
743fcf5ef2aSThomas Huth #define SIGP_SENSE             0x01
744fcf5ef2aSThomas Huth #define SIGP_EXTERNAL_CALL     0x02
745fcf5ef2aSThomas Huth #define SIGP_EMERGENCY         0x03
746fcf5ef2aSThomas Huth #define SIGP_START             0x04
747fcf5ef2aSThomas Huth #define SIGP_STOP              0x05
748fcf5ef2aSThomas Huth #define SIGP_RESTART           0x06
749fcf5ef2aSThomas Huth #define SIGP_STOP_STORE_STATUS 0x09
750fcf5ef2aSThomas Huth #define SIGP_INITIAL_CPU_RESET 0x0b
751fcf5ef2aSThomas Huth #define SIGP_CPU_RESET         0x0c
752fcf5ef2aSThomas Huth #define SIGP_SET_PREFIX        0x0d
753fcf5ef2aSThomas Huth #define SIGP_STORE_STATUS_ADDR 0x0e
754fcf5ef2aSThomas Huth #define SIGP_SET_ARCH          0x12
755a6880d21SDavid Hildenbrand #define SIGP_COND_EMERGENCY    0x13
756d1b468bcSDavid Hildenbrand #define SIGP_SENSE_RUNNING     0x15
757fcf5ef2aSThomas Huth #define SIGP_STORE_ADTL_STATUS 0x17
758fcf5ef2aSThomas Huth 
759fcf5ef2aSThomas Huth /* SIGP condition codes */
760fcf5ef2aSThomas Huth #define SIGP_CC_ORDER_CODE_ACCEPTED 0
761fcf5ef2aSThomas Huth #define SIGP_CC_STATUS_STORED       1
762fcf5ef2aSThomas Huth #define SIGP_CC_BUSY                2
763fcf5ef2aSThomas Huth #define SIGP_CC_NOT_OPERATIONAL     3
764fcf5ef2aSThomas Huth 
765fcf5ef2aSThomas Huth /* SIGP status bits */
766fcf5ef2aSThomas Huth #define SIGP_STAT_EQUIPMENT_CHECK   0x80000000UL
767d1b468bcSDavid Hildenbrand #define SIGP_STAT_NOT_RUNNING       0x00000400UL
768fcf5ef2aSThomas Huth #define SIGP_STAT_INCORRECT_STATE   0x00000200UL
769fcf5ef2aSThomas Huth #define SIGP_STAT_INVALID_PARAMETER 0x00000100UL
770fcf5ef2aSThomas Huth #define SIGP_STAT_EXT_CALL_PENDING  0x00000080UL
771fcf5ef2aSThomas Huth #define SIGP_STAT_STOPPED           0x00000040UL
772fcf5ef2aSThomas Huth #define SIGP_STAT_OPERATOR_INTERV   0x00000020UL
773fcf5ef2aSThomas Huth #define SIGP_STAT_CHECK_STOP        0x00000010UL
774fcf5ef2aSThomas Huth #define SIGP_STAT_INOPERATIVE       0x00000004UL
775fcf5ef2aSThomas Huth #define SIGP_STAT_INVALID_ORDER     0x00000002UL
776fcf5ef2aSThomas Huth #define SIGP_STAT_RECEIVER_CHECK    0x00000001UL
777fcf5ef2aSThomas Huth 
778a7c1fadfSAurelien Jarno /* SIGP order code mask corresponding to bit positions 56-63 */
779a7c1fadfSAurelien Jarno #define SIGP_ORDER_MASK 0x000000ff
780a7c1fadfSAurelien Jarno 
781fcf5ef2aSThomas Huth /* machine check interruption code */
782fcf5ef2aSThomas Huth 
783fcf5ef2aSThomas Huth /* subclasses */
784fcf5ef2aSThomas Huth #define MCIC_SC_SD 0x8000000000000000ULL
785fcf5ef2aSThomas Huth #define MCIC_SC_PD 0x4000000000000000ULL
786fcf5ef2aSThomas Huth #define MCIC_SC_SR 0x2000000000000000ULL
787fcf5ef2aSThomas Huth #define MCIC_SC_CD 0x0800000000000000ULL
788fcf5ef2aSThomas Huth #define MCIC_SC_ED 0x0400000000000000ULL
789fcf5ef2aSThomas Huth #define MCIC_SC_DG 0x0100000000000000ULL
790fcf5ef2aSThomas Huth #define MCIC_SC_W  0x0080000000000000ULL
791fcf5ef2aSThomas Huth #define MCIC_SC_CP 0x0040000000000000ULL
792fcf5ef2aSThomas Huth #define MCIC_SC_SP 0x0020000000000000ULL
793fcf5ef2aSThomas Huth #define MCIC_SC_CK 0x0010000000000000ULL
794fcf5ef2aSThomas Huth 
795fcf5ef2aSThomas Huth /* subclass modifiers */
796fcf5ef2aSThomas Huth #define MCIC_SCM_B  0x0002000000000000ULL
797fcf5ef2aSThomas Huth #define MCIC_SCM_DA 0x0000000020000000ULL
798fcf5ef2aSThomas Huth #define MCIC_SCM_AP 0x0000000000080000ULL
799fcf5ef2aSThomas Huth 
800fcf5ef2aSThomas Huth /* storage errors */
801fcf5ef2aSThomas Huth #define MCIC_SE_SE 0x0000800000000000ULL
802fcf5ef2aSThomas Huth #define MCIC_SE_SC 0x0000400000000000ULL
803fcf5ef2aSThomas Huth #define MCIC_SE_KE 0x0000200000000000ULL
804fcf5ef2aSThomas Huth #define MCIC_SE_DS 0x0000100000000000ULL
805fcf5ef2aSThomas Huth #define MCIC_SE_IE 0x0000000080000000ULL
806fcf5ef2aSThomas Huth 
807fcf5ef2aSThomas Huth /* validity bits */
808fcf5ef2aSThomas Huth #define MCIC_VB_WP 0x0000080000000000ULL
809fcf5ef2aSThomas Huth #define MCIC_VB_MS 0x0000040000000000ULL
810fcf5ef2aSThomas Huth #define MCIC_VB_PM 0x0000020000000000ULL
811fcf5ef2aSThomas Huth #define MCIC_VB_IA 0x0000010000000000ULL
812fcf5ef2aSThomas Huth #define MCIC_VB_FA 0x0000008000000000ULL
813fcf5ef2aSThomas Huth #define MCIC_VB_VR 0x0000004000000000ULL
814fcf5ef2aSThomas Huth #define MCIC_VB_EC 0x0000002000000000ULL
815fcf5ef2aSThomas Huth #define MCIC_VB_FP 0x0000001000000000ULL
816fcf5ef2aSThomas Huth #define MCIC_VB_GR 0x0000000800000000ULL
817fcf5ef2aSThomas Huth #define MCIC_VB_CR 0x0000000400000000ULL
818fcf5ef2aSThomas Huth #define MCIC_VB_ST 0x0000000100000000ULL
819fcf5ef2aSThomas Huth #define MCIC_VB_AR 0x0000000040000000ULL
82062deb62dSFan Zhang #define MCIC_VB_GS 0x0000000008000000ULL
821fcf5ef2aSThomas Huth #define MCIC_VB_PR 0x0000000000200000ULL
822fcf5ef2aSThomas Huth #define MCIC_VB_FC 0x0000000000100000ULL
823fcf5ef2aSThomas Huth #define MCIC_VB_CT 0x0000000000020000ULL
824fcf5ef2aSThomas Huth #define MCIC_VB_CC 0x0000000000010000ULL
825fcf5ef2aSThomas Huth 
826b700d75eSDavid Hildenbrand static inline uint64_t s390_build_validity_mcic(void)
827b700d75eSDavid Hildenbrand {
828b700d75eSDavid Hildenbrand     uint64_t mcic;
829b700d75eSDavid Hildenbrand 
830b700d75eSDavid Hildenbrand     /*
831b700d75eSDavid Hildenbrand      * Indicate all validity bits (no damage) only. Other bits have to be
832b700d75eSDavid Hildenbrand      * added by the caller. (storage errors, subclasses and subclass modifiers)
833b700d75eSDavid Hildenbrand      */
834b700d75eSDavid Hildenbrand     mcic = MCIC_VB_WP | MCIC_VB_MS | MCIC_VB_PM | MCIC_VB_IA | MCIC_VB_FP |
835b700d75eSDavid Hildenbrand            MCIC_VB_GR | MCIC_VB_CR | MCIC_VB_ST | MCIC_VB_AR | MCIC_VB_PR |
836b700d75eSDavid Hildenbrand            MCIC_VB_FC | MCIC_VB_CT | MCIC_VB_CC;
837b700d75eSDavid Hildenbrand     if (s390_has_feat(S390_FEAT_VECTOR)) {
838b700d75eSDavid Hildenbrand         mcic |= MCIC_VB_VR;
839b700d75eSDavid Hildenbrand     }
840b700d75eSDavid Hildenbrand     if (s390_has_feat(S390_FEAT_GUARDED_STORAGE)) {
841b700d75eSDavid Hildenbrand         mcic |= MCIC_VB_GS;
842b700d75eSDavid Hildenbrand     }
843b700d75eSDavid Hildenbrand     return mcic;
844b700d75eSDavid Hildenbrand }
845b700d75eSDavid Hildenbrand 
846a30fb811SDavid Hildenbrand static inline void s390_do_cpu_full_reset(CPUState *cs, run_on_cpu_data arg)
847a30fb811SDavid Hildenbrand {
848a30fb811SDavid Hildenbrand     cpu_reset(cs);
849a30fb811SDavid Hildenbrand }
850a30fb811SDavid Hildenbrand 
851a30fb811SDavid Hildenbrand static inline void s390_do_cpu_reset(CPUState *cs, run_on_cpu_data arg)
852a30fb811SDavid Hildenbrand {
853a30fb811SDavid Hildenbrand     S390CPUClass *scc = S390_CPU_GET_CLASS(cs);
854a30fb811SDavid Hildenbrand 
855eac4f827SJanosch Frank     scc->reset(cs, S390_CPU_RESET_NORMAL);
856a30fb811SDavid Hildenbrand }
857a30fb811SDavid Hildenbrand 
858a30fb811SDavid Hildenbrand static inline void s390_do_cpu_initial_reset(CPUState *cs, run_on_cpu_data arg)
859a30fb811SDavid Hildenbrand {
860a30fb811SDavid Hildenbrand     S390CPUClass *scc = S390_CPU_GET_CLASS(cs);
861a30fb811SDavid Hildenbrand 
86281b92223SJanosch Frank     scc->reset(cs, S390_CPU_RESET_INITIAL);
863a30fb811SDavid Hildenbrand }
864a30fb811SDavid Hildenbrand 
865a30fb811SDavid Hildenbrand static inline void s390_do_cpu_load_normal(CPUState *cs, run_on_cpu_data arg)
866a30fb811SDavid Hildenbrand {
867a30fb811SDavid Hildenbrand     S390CPUClass *scc = S390_CPU_GET_CLASS(cs);
868a30fb811SDavid Hildenbrand 
869a30fb811SDavid Hildenbrand     scc->load_normal(cs);
870a30fb811SDavid Hildenbrand }
871a30fb811SDavid Hildenbrand 
872c862bddbSDavid Hildenbrand 
873c862bddbSDavid Hildenbrand /* cpu.c */
874c862bddbSDavid Hildenbrand void s390_crypto_reset(void);
875c862bddbSDavid Hildenbrand int s390_set_memory_limit(uint64_t new_limit, uint64_t *hw_limit);
8769138977bSDavid Hildenbrand void s390_set_max_pagesize(uint64_t pagesize, Error **errp);
877c862bddbSDavid Hildenbrand void s390_cmma_reset(void);
878c862bddbSDavid Hildenbrand void s390_enable_css_support(S390CPU *cpu);
879e2c6cd56SCollin Walling void s390_do_cpu_set_diag318(CPUState *cs, run_on_cpu_data arg);
880c862bddbSDavid Hildenbrand int s390_assign_subch_ioeventfd(EventNotifier *notifier, uint32_t sch_id,
881c862bddbSDavid Hildenbrand                                 int vq, bool assign);
882c862bddbSDavid Hildenbrand #ifndef CONFIG_USER_ONLY
883c862bddbSDavid Hildenbrand unsigned int s390_cpu_set_state(uint8_t cpu_state, S390CPU *cpu);
884c862bddbSDavid Hildenbrand #else
885c862bddbSDavid Hildenbrand static inline unsigned int s390_cpu_set_state(uint8_t cpu_state, S390CPU *cpu)
886c862bddbSDavid Hildenbrand {
887c862bddbSDavid Hildenbrand     return 0;
888c862bddbSDavid Hildenbrand }
889c862bddbSDavid Hildenbrand #endif /* CONFIG_USER_ONLY */
890631b5966SDavid Hildenbrand static inline uint8_t s390_cpu_get_state(S390CPU *cpu)
891631b5966SDavid Hildenbrand {
892631b5966SDavid Hildenbrand     return cpu->env.cpu_state;
893631b5966SDavid Hildenbrand }
894c862bddbSDavid Hildenbrand 
895c862bddbSDavid Hildenbrand 
896c862bddbSDavid Hildenbrand /* cpu_models.c */
8970442428aSMarkus Armbruster void s390_cpu_list(void);
898c862bddbSDavid Hildenbrand #define cpu_list s390_cpu_list
89935b4df64SDavid Hildenbrand void s390_set_qemu_cpu_model(uint16_t type, uint8_t gen, uint8_t ec_ga,
90035b4df64SDavid Hildenbrand                              const S390FeatInit feat_init);
90135b4df64SDavid Hildenbrand 
902c862bddbSDavid Hildenbrand 
903c862bddbSDavid Hildenbrand /* helper.c */
9040dacec87SIgor Mammedov #define CPU_RESOLVING_TYPE TYPE_S390_CPU
905b6805e12SIgor Mammedov 
906c862bddbSDavid Hildenbrand /* interrupt.c */
9071b98fb99SDavid Hildenbrand #define RA_IGNORED                  0
90877b703f8SRichard Henderson void s390_program_interrupt(CPUS390XState *env, uint32_t code, uintptr_t ra);
909c862bddbSDavid Hildenbrand /* service interrupts are floating therefore we must not pass an cpustate */
910c862bddbSDavid Hildenbrand void s390_sclp_extint(uint32_t parm);
911c862bddbSDavid Hildenbrand 
912c862bddbSDavid Hildenbrand /* mmu_helper.c */
913c862bddbSDavid Hildenbrand int s390_cpu_virt_mem_rw(S390CPU *cpu, vaddr laddr, uint8_t ar, void *hostbuf,
914c862bddbSDavid Hildenbrand                          int len, bool is_write);
915c862bddbSDavid Hildenbrand #define s390_cpu_virt_mem_read(cpu, laddr, ar, dest, len)    \
916c862bddbSDavid Hildenbrand         s390_cpu_virt_mem_rw(cpu, laddr, ar, dest, len, false)
917c862bddbSDavid Hildenbrand #define s390_cpu_virt_mem_write(cpu, laddr, ar, dest, len)       \
918c862bddbSDavid Hildenbrand         s390_cpu_virt_mem_rw(cpu, laddr, ar, dest, len, true)
919b5e85329SDavid Hildenbrand #define s390_cpu_virt_mem_check_read(cpu, laddr, ar, len)   \
920b5e85329SDavid Hildenbrand         s390_cpu_virt_mem_rw(cpu, laddr, ar, NULL, len, false)
921c862bddbSDavid Hildenbrand #define s390_cpu_virt_mem_check_write(cpu, laddr, ar, len)   \
922c862bddbSDavid Hildenbrand         s390_cpu_virt_mem_rw(cpu, laddr, ar, NULL, len, true)
92398ee9bedSDavid Hildenbrand void s390_cpu_virt_mem_handle_exc(S390CPU *cpu, uintptr_t ra);
9241cca8265SJanosch Frank int s390_cpu_pv_mem_rw(S390CPU *cpu, unsigned int offset, void *hostbuf,
9251cca8265SJanosch Frank                        int len, bool is_write);
9261cca8265SJanosch Frank #define s390_cpu_pv_mem_read(cpu, offset, dest, len)    \
9271cca8265SJanosch Frank         s390_cpu_pv_mem_rw(cpu, offset, dest, len, false)
9281cca8265SJanosch Frank #define s390_cpu_pv_mem_write(cpu, offset, dest, len)       \
9291cca8265SJanosch Frank         s390_cpu_pv_mem_rw(cpu, offset, dest, len, true)
930c862bddbSDavid Hildenbrand 
93174b4c74dSDavid Hildenbrand /* sigp.c */
93274b4c74dSDavid Hildenbrand int s390_cpu_restart(S390CPU *cpu);
93374b4c74dSDavid Hildenbrand void s390_init_sigp(void);
93474b4c74dSDavid Hildenbrand 
935e2b2a864SRichard Henderson /* helper.c */
936e2b2a864SRichard Henderson void s390_cpu_set_psw(CPUS390XState *env, uint64_t mask, uint64_t addr);
937e2b2a864SRichard Henderson uint64_t s390_cpu_get_psw_mask(CPUS390XState *env);
93874b4c74dSDavid Hildenbrand 
939c862bddbSDavid Hildenbrand /* outside of target/s390x/ */
940c862bddbSDavid Hildenbrand S390CPU *s390_cpu_addr2state(uint16_t cpu_addr);
941c862bddbSDavid Hildenbrand 
9424f7c64b3SRichard Henderson #include "exec/cpu-all.h"
9434f7c64b3SRichard Henderson 
944fcf5ef2aSThomas Huth #endif
945