1fcf5ef2aSThomas Huth /* 2fcf5ef2aSThomas Huth * S/390 virtual CPU header 3fcf5ef2aSThomas Huth * 4fcf5ef2aSThomas Huth * Copyright (c) 2009 Ulrich Hecht 527e84d4eSChristian Borntraeger * Copyright IBM Corp. 2012, 2018 6fcf5ef2aSThomas Huth * 744699e1cSThomas Huth * This program is free software; you can redistribute it and/or modify 844699e1cSThomas Huth * it under the terms of the GNU General Public License as published by 944699e1cSThomas Huth * the Free Software Foundation; either version 2 of the License, or 1044699e1cSThomas Huth * (at your option) any later version. 11fcf5ef2aSThomas Huth * 1244699e1cSThomas Huth * This program is distributed in the hope that it will be useful, 13fcf5ef2aSThomas Huth * but WITHOUT ANY WARRANTY; without even the implied warranty of 14fcf5ef2aSThomas Huth * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 1544699e1cSThomas Huth * General Public License for more details. 16fcf5ef2aSThomas Huth * 1744699e1cSThomas Huth * You should have received a copy of the GNU General Public License 1844699e1cSThomas Huth * along with this program; if not, see <http://www.gnu.org/licenses/>. 19fcf5ef2aSThomas Huth */ 20fcf5ef2aSThomas Huth 21fcf5ef2aSThomas Huth #ifndef S390X_CPU_H 22fcf5ef2aSThomas Huth #define S390X_CPU_H 23fcf5ef2aSThomas Huth 24fcf5ef2aSThomas Huth #include "qemu-common.h" 25fcf5ef2aSThomas Huth #include "cpu-qom.h" 26ef2974ccSDavid Hildenbrand #include "cpu_models.h" 2774433bf0SRichard Henderson #include "exec/cpu-defs.h" 28fcf5ef2aSThomas Huth 29fcf5ef2aSThomas Huth #define ELF_MACHINE_UNAME "S390X" 30fcf5ef2aSThomas Huth 31843caef2SAlex Bennée /* The z/Architecture has a strong memory model with some store-after-load re-ordering */ 32843caef2SAlex Bennée #define TCG_GUEST_DEFAULT_MO (TCG_MO_ALL & ~TCG_MO_ST_LD) 33843caef2SAlex Bennée 34fcf5ef2aSThomas Huth #define TARGET_INSN_START_EXTRA_WORDS 1 35fcf5ef2aSThomas Huth 36fcf5ef2aSThomas Huth #define MMU_MODE0_SUFFIX _primary 37fcf5ef2aSThomas Huth #define MMU_MODE1_SUFFIX _secondary 38fcf5ef2aSThomas Huth #define MMU_MODE2_SUFFIX _home 39fb66944dSDavid Hildenbrand #define MMU_MODE3_SUFFIX _real 40fcf5ef2aSThomas Huth 41fcf5ef2aSThomas Huth #define MMU_USER_IDX 0 42fcf5ef2aSThomas Huth 43f42dc44aSDavid Hildenbrand #define S390_MAX_CPUS 248 44f42dc44aSDavid Hildenbrand 45fcf5ef2aSThomas Huth typedef struct PSW { 46fcf5ef2aSThomas Huth uint64_t mask; 47fcf5ef2aSThomas Huth uint64_t addr; 48fcf5ef2aSThomas Huth } PSW; 49fcf5ef2aSThomas Huth 50ef2974ccSDavid Hildenbrand struct CPUS390XState { 51fcf5ef2aSThomas Huth uint64_t regs[16]; /* GP registers */ 52fcf5ef2aSThomas Huth /* 53fcf5ef2aSThomas Huth * The floating point registers are part of the vector registers. 54fcf5ef2aSThomas Huth * vregs[0][0] -> vregs[15][0] are 16 floating point registers 55fcf5ef2aSThomas Huth */ 564f83d7d2SDavid Hildenbrand uint64_t vregs[32][2] QEMU_ALIGNED(16); /* vector registers */ 57fcf5ef2aSThomas Huth uint32_t aregs[16]; /* access registers */ 58cb4f4bc3SChristian Borntraeger uint8_t riccb[64]; /* runtime instrumentation control */ 5962deb62dSFan Zhang uint64_t gscb[4]; /* guarded storage control */ 6027e84d4eSChristian Borntraeger uint64_t etoken; /* etoken */ 6127e84d4eSChristian Borntraeger uint64_t etoken_extension; /* etoken extension */ 62cb4f4bc3SChristian Borntraeger 63cb4f4bc3SChristian Borntraeger /* Fields up to this point are not cleared by initial CPU reset */ 64cb4f4bc3SChristian Borntraeger struct {} start_initial_reset_fields; 65fcf5ef2aSThomas Huth 66fcf5ef2aSThomas Huth uint32_t fpc; /* floating-point control register */ 67fcf5ef2aSThomas Huth uint32_t cc_op; 68b073c875SChristian Borntraeger bool bpbc; /* branch prediction blocking */ 69fcf5ef2aSThomas Huth 70fcf5ef2aSThomas Huth float_status fpu_status; /* passed to softfloat lib */ 71fcf5ef2aSThomas Huth 72fcf5ef2aSThomas Huth /* The low part of a 128-bit return, or remainder of a divide. */ 73fcf5ef2aSThomas Huth uint64_t retxl; 74fcf5ef2aSThomas Huth 75fcf5ef2aSThomas Huth PSW psw; 76fcf5ef2aSThomas Huth 774ada99adSChristian Borntraeger S390CrashReason crash_reason; 784ada99adSChristian Borntraeger 79fcf5ef2aSThomas Huth uint64_t cc_src; 80fcf5ef2aSThomas Huth uint64_t cc_dst; 81fcf5ef2aSThomas Huth uint64_t cc_vr; 82fcf5ef2aSThomas Huth 83303c681aSRichard Henderson uint64_t ex_value; 84303c681aSRichard Henderson 85fcf5ef2aSThomas Huth uint64_t __excp_addr; 86fcf5ef2aSThomas Huth uint64_t psa; 87fcf5ef2aSThomas Huth 88fcf5ef2aSThomas Huth uint32_t int_pgm_code; 89fcf5ef2aSThomas Huth uint32_t int_pgm_ilen; 90fcf5ef2aSThomas Huth 91fcf5ef2aSThomas Huth uint32_t int_svc_code; 92fcf5ef2aSThomas Huth uint32_t int_svc_ilen; 93fcf5ef2aSThomas Huth 94fcf5ef2aSThomas Huth uint64_t per_address; 95fcf5ef2aSThomas Huth uint16_t per_perc_atmid; 96fcf5ef2aSThomas Huth 97fcf5ef2aSThomas Huth uint64_t cregs[16]; /* control registers */ 98fcf5ef2aSThomas Huth 99fcf5ef2aSThomas Huth int pending_int; 10014ca122eSDavid Hildenbrand uint16_t external_call_addr; 10114ca122eSDavid Hildenbrand DECLARE_BITMAP(emergency_signals, S390_MAX_CPUS); 102fcf5ef2aSThomas Huth 103fcf5ef2aSThomas Huth uint64_t ckc; 104fcf5ef2aSThomas Huth uint64_t cputm; 105fcf5ef2aSThomas Huth uint32_t todpr; 106fcf5ef2aSThomas Huth 107fcf5ef2aSThomas Huth uint64_t pfault_token; 108fcf5ef2aSThomas Huth uint64_t pfault_compare; 109fcf5ef2aSThomas Huth uint64_t pfault_select; 110fcf5ef2aSThomas Huth 111fcf5ef2aSThomas Huth uint64_t gbea; 112fcf5ef2aSThomas Huth uint64_t pp; 113fcf5ef2aSThomas Huth 1141f5c00cfSAlex Bennée /* Fields up to this point are cleared by a CPU reset */ 1151f5c00cfSAlex Bennée struct {} end_reset_fields; 116fcf5ef2aSThomas Huth 1171f5c00cfSAlex Bennée CPU_COMMON 118fcf5ef2aSThomas Huth 1191e70ba24SDavid Hildenbrand #if !defined(CONFIG_USER_ONLY) 120ca5c1457SDavid Hildenbrand uint32_t core_id; /* PoP "CPU address", same as cpu_index */ 121076d4d39SDavid Hildenbrand uint64_t cpuid; 1221e70ba24SDavid Hildenbrand #endif 123fcf5ef2aSThomas Huth 124fcf5ef2aSThomas Huth QEMUTimer *tod_timer; 125fcf5ef2aSThomas Huth 126fcf5ef2aSThomas Huth QEMUTimer *cpu_timer; 127fcf5ef2aSThomas Huth 128fcf5ef2aSThomas Huth /* 129fcf5ef2aSThomas Huth * The cpu state represents the logical state of a cpu. In contrast to other 130fcf5ef2aSThomas Huth * architectures, there is a difference between a halt and a stop on s390. 131fcf5ef2aSThomas Huth * If all cpus are either stopped (including check stop) or in the disabled 132fcf5ef2aSThomas Huth * wait state, the vm can be shut down. 1339d0306dfSViktor Mihajlovski * The acceptable cpu_state values are defined in the CpuInfoS390State 1349d0306dfSViktor Mihajlovski * enum. 135fcf5ef2aSThomas Huth */ 136fcf5ef2aSThomas Huth uint8_t cpu_state; 137fcf5ef2aSThomas Huth 138fcf5ef2aSThomas Huth /* currently processed sigp order */ 139fcf5ef2aSThomas Huth uint8_t sigp_order; 140fcf5ef2aSThomas Huth 141ef2974ccSDavid Hildenbrand }; 142fcf5ef2aSThomas Huth 1434f83d7d2SDavid Hildenbrand static inline uint64_t *get_freg(CPUS390XState *cs, int nr) 144fcf5ef2aSThomas Huth { 145fcf5ef2aSThomas Huth return &cs->vregs[nr][0]; 146fcf5ef2aSThomas Huth } 147fcf5ef2aSThomas Huth 148fcf5ef2aSThomas Huth /** 149fcf5ef2aSThomas Huth * S390CPU: 150fcf5ef2aSThomas Huth * @env: #CPUS390XState. 151fcf5ef2aSThomas Huth * 152fcf5ef2aSThomas Huth * An S/390 CPU. 153fcf5ef2aSThomas Huth */ 154fcf5ef2aSThomas Huth struct S390CPU { 155fcf5ef2aSThomas Huth /*< private >*/ 156fcf5ef2aSThomas Huth CPUState parent_obj; 157fcf5ef2aSThomas Huth /*< public >*/ 158fcf5ef2aSThomas Huth 159fcf5ef2aSThomas Huth CPUS390XState env; 160fcf5ef2aSThomas Huth S390CPUModel *model; 161fcf5ef2aSThomas Huth /* needed for live migration */ 162fcf5ef2aSThomas Huth void *irqstate; 163fcf5ef2aSThomas Huth uint32_t irqstate_saved_size; 164fcf5ef2aSThomas Huth }; 165fcf5ef2aSThomas Huth 166fcf5ef2aSThomas Huth static inline S390CPU *s390_env_get_cpu(CPUS390XState *env) 167fcf5ef2aSThomas Huth { 168fcf5ef2aSThomas Huth return container_of(env, S390CPU, env); 169fcf5ef2aSThomas Huth } 170fcf5ef2aSThomas Huth 171fcf5ef2aSThomas Huth #define ENV_GET_CPU(e) CPU(s390_env_get_cpu(e)) 172fcf5ef2aSThomas Huth 173fcf5ef2aSThomas Huth #define ENV_OFFSET offsetof(S390CPU, env) 174fcf5ef2aSThomas Huth 175fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 176fcf5ef2aSThomas Huth extern const struct VMStateDescription vmstate_s390_cpu; 177fcf5ef2aSThomas Huth #endif 178fcf5ef2aSThomas Huth 179fcf5ef2aSThomas Huth /* distinguish between 24 bit and 31 bit addressing */ 180fcf5ef2aSThomas Huth #define HIGH_ORDER_BIT 0x80000000 181fcf5ef2aSThomas Huth 182fcf5ef2aSThomas Huth /* Interrupt Codes */ 183fcf5ef2aSThomas Huth /* Program Interrupts */ 184fcf5ef2aSThomas Huth #define PGM_OPERATION 0x0001 185fcf5ef2aSThomas Huth #define PGM_PRIVILEGED 0x0002 186fcf5ef2aSThomas Huth #define PGM_EXECUTE 0x0003 187fcf5ef2aSThomas Huth #define PGM_PROTECTION 0x0004 188fcf5ef2aSThomas Huth #define PGM_ADDRESSING 0x0005 189fcf5ef2aSThomas Huth #define PGM_SPECIFICATION 0x0006 190fcf5ef2aSThomas Huth #define PGM_DATA 0x0007 191fcf5ef2aSThomas Huth #define PGM_FIXPT_OVERFLOW 0x0008 192fcf5ef2aSThomas Huth #define PGM_FIXPT_DIVIDE 0x0009 193fcf5ef2aSThomas Huth #define PGM_DEC_OVERFLOW 0x000a 194fcf5ef2aSThomas Huth #define PGM_DEC_DIVIDE 0x000b 195fcf5ef2aSThomas Huth #define PGM_HFP_EXP_OVERFLOW 0x000c 196fcf5ef2aSThomas Huth #define PGM_HFP_EXP_UNDERFLOW 0x000d 197fcf5ef2aSThomas Huth #define PGM_HFP_SIGNIFICANCE 0x000e 198fcf5ef2aSThomas Huth #define PGM_HFP_DIVIDE 0x000f 199fcf5ef2aSThomas Huth #define PGM_SEGMENT_TRANS 0x0010 200fcf5ef2aSThomas Huth #define PGM_PAGE_TRANS 0x0011 201fcf5ef2aSThomas Huth #define PGM_TRANS_SPEC 0x0012 202fcf5ef2aSThomas Huth #define PGM_SPECIAL_OP 0x0013 203fcf5ef2aSThomas Huth #define PGM_OPERAND 0x0015 204fcf5ef2aSThomas Huth #define PGM_TRACE_TABLE 0x0016 2059be6fa99SDavid Hildenbrand #define PGM_VECTOR_PROCESSING 0x001b 206fcf5ef2aSThomas Huth #define PGM_SPACE_SWITCH 0x001c 207fcf5ef2aSThomas Huth #define PGM_HFP_SQRT 0x001d 208fcf5ef2aSThomas Huth #define PGM_PC_TRANS_SPEC 0x001f 209fcf5ef2aSThomas Huth #define PGM_AFX_TRANS 0x0020 210fcf5ef2aSThomas Huth #define PGM_ASX_TRANS 0x0021 211fcf5ef2aSThomas Huth #define PGM_LX_TRANS 0x0022 212fcf5ef2aSThomas Huth #define PGM_EX_TRANS 0x0023 213fcf5ef2aSThomas Huth #define PGM_PRIM_AUTH 0x0024 214fcf5ef2aSThomas Huth #define PGM_SEC_AUTH 0x0025 215fcf5ef2aSThomas Huth #define PGM_ALET_SPEC 0x0028 216fcf5ef2aSThomas Huth #define PGM_ALEN_SPEC 0x0029 217fcf5ef2aSThomas Huth #define PGM_ALE_SEQ 0x002a 218fcf5ef2aSThomas Huth #define PGM_ASTE_VALID 0x002b 219fcf5ef2aSThomas Huth #define PGM_ASTE_SEQ 0x002c 220fcf5ef2aSThomas Huth #define PGM_EXT_AUTH 0x002d 221fcf5ef2aSThomas Huth #define PGM_STACK_FULL 0x0030 222fcf5ef2aSThomas Huth #define PGM_STACK_EMPTY 0x0031 223fcf5ef2aSThomas Huth #define PGM_STACK_SPEC 0x0032 224fcf5ef2aSThomas Huth #define PGM_STACK_TYPE 0x0033 225fcf5ef2aSThomas Huth #define PGM_STACK_OP 0x0034 226fcf5ef2aSThomas Huth #define PGM_ASCE_TYPE 0x0038 227fcf5ef2aSThomas Huth #define PGM_REG_FIRST_TRANS 0x0039 228fcf5ef2aSThomas Huth #define PGM_REG_SEC_TRANS 0x003a 229fcf5ef2aSThomas Huth #define PGM_REG_THIRD_TRANS 0x003b 230fcf5ef2aSThomas Huth #define PGM_MONITOR 0x0040 231fcf5ef2aSThomas Huth #define PGM_PER 0x0080 232fcf5ef2aSThomas Huth #define PGM_CRYPTO 0x0119 233fcf5ef2aSThomas Huth 234fcf5ef2aSThomas Huth /* External Interrupts */ 235fcf5ef2aSThomas Huth #define EXT_INTERRUPT_KEY 0x0040 236fcf5ef2aSThomas Huth #define EXT_CLOCK_COMP 0x1004 237fcf5ef2aSThomas Huth #define EXT_CPU_TIMER 0x1005 238fcf5ef2aSThomas Huth #define EXT_MALFUNCTION 0x1200 239fcf5ef2aSThomas Huth #define EXT_EMERGENCY 0x1201 240fcf5ef2aSThomas Huth #define EXT_EXTERNAL_CALL 0x1202 241fcf5ef2aSThomas Huth #define EXT_ETR 0x1406 242fcf5ef2aSThomas Huth #define EXT_SERVICE 0x2401 243fcf5ef2aSThomas Huth #define EXT_VIRTIO 0x2603 244fcf5ef2aSThomas Huth 245fcf5ef2aSThomas Huth /* PSW defines */ 246fcf5ef2aSThomas Huth #undef PSW_MASK_PER 24713054739SDavid Hildenbrand #undef PSW_MASK_UNUSED_2 248b971a2fdSDavid Hildenbrand #undef PSW_MASK_UNUSED_3 249fcf5ef2aSThomas Huth #undef PSW_MASK_DAT 250fcf5ef2aSThomas Huth #undef PSW_MASK_IO 251fcf5ef2aSThomas Huth #undef PSW_MASK_EXT 252fcf5ef2aSThomas Huth #undef PSW_MASK_KEY 253fcf5ef2aSThomas Huth #undef PSW_SHIFT_KEY 254fcf5ef2aSThomas Huth #undef PSW_MASK_MCHECK 255fcf5ef2aSThomas Huth #undef PSW_MASK_WAIT 256fcf5ef2aSThomas Huth #undef PSW_MASK_PSTATE 257fcf5ef2aSThomas Huth #undef PSW_MASK_ASC 2583e7e5e0bSDavid Hildenbrand #undef PSW_SHIFT_ASC 259fcf5ef2aSThomas Huth #undef PSW_MASK_CC 260fcf5ef2aSThomas Huth #undef PSW_MASK_PM 2616b257354SDavid Hildenbrand #undef PSW_SHIFT_MASK_PM 262fcf5ef2aSThomas Huth #undef PSW_MASK_64 263fcf5ef2aSThomas Huth #undef PSW_MASK_32 264fcf5ef2aSThomas Huth #undef PSW_MASK_ESA_ADDR 265fcf5ef2aSThomas Huth 266fcf5ef2aSThomas Huth #define PSW_MASK_PER 0x4000000000000000ULL 26713054739SDavid Hildenbrand #define PSW_MASK_UNUSED_2 0x2000000000000000ULL 268b971a2fdSDavid Hildenbrand #define PSW_MASK_UNUSED_3 0x1000000000000000ULL 269fcf5ef2aSThomas Huth #define PSW_MASK_DAT 0x0400000000000000ULL 270fcf5ef2aSThomas Huth #define PSW_MASK_IO 0x0200000000000000ULL 271fcf5ef2aSThomas Huth #define PSW_MASK_EXT 0x0100000000000000ULL 272fcf5ef2aSThomas Huth #define PSW_MASK_KEY 0x00F0000000000000ULL 273c8bd9537SDavid Hildenbrand #define PSW_SHIFT_KEY 52 274fcf5ef2aSThomas Huth #define PSW_MASK_MCHECK 0x0004000000000000ULL 275fcf5ef2aSThomas Huth #define PSW_MASK_WAIT 0x0002000000000000ULL 276fcf5ef2aSThomas Huth #define PSW_MASK_PSTATE 0x0001000000000000ULL 277fcf5ef2aSThomas Huth #define PSW_MASK_ASC 0x0000C00000000000ULL 2783e7e5e0bSDavid Hildenbrand #define PSW_SHIFT_ASC 46 279fcf5ef2aSThomas Huth #define PSW_MASK_CC 0x0000300000000000ULL 280fcf5ef2aSThomas Huth #define PSW_MASK_PM 0x00000F0000000000ULL 2816b257354SDavid Hildenbrand #define PSW_SHIFT_MASK_PM 40 282fcf5ef2aSThomas Huth #define PSW_MASK_64 0x0000000100000000ULL 283fcf5ef2aSThomas Huth #define PSW_MASK_32 0x0000000080000000ULL 284fcf5ef2aSThomas Huth #define PSW_MASK_ESA_ADDR 0x000000007fffffffULL 285fcf5ef2aSThomas Huth 286fcf5ef2aSThomas Huth #undef PSW_ASC_PRIMARY 287fcf5ef2aSThomas Huth #undef PSW_ASC_ACCREG 288fcf5ef2aSThomas Huth #undef PSW_ASC_SECONDARY 289fcf5ef2aSThomas Huth #undef PSW_ASC_HOME 290fcf5ef2aSThomas Huth 291fcf5ef2aSThomas Huth #define PSW_ASC_PRIMARY 0x0000000000000000ULL 292fcf5ef2aSThomas Huth #define PSW_ASC_ACCREG 0x0000400000000000ULL 293fcf5ef2aSThomas Huth #define PSW_ASC_SECONDARY 0x0000800000000000ULL 294fcf5ef2aSThomas Huth #define PSW_ASC_HOME 0x0000C00000000000ULL 295fcf5ef2aSThomas Huth 2963e7e5e0bSDavid Hildenbrand /* the address space values shifted */ 2973e7e5e0bSDavid Hildenbrand #define AS_PRIMARY 0 2983e7e5e0bSDavid Hildenbrand #define AS_ACCREG 1 2993e7e5e0bSDavid Hildenbrand #define AS_SECONDARY 2 3003e7e5e0bSDavid Hildenbrand #define AS_HOME 3 3013e7e5e0bSDavid Hildenbrand 302fcf5ef2aSThomas Huth /* tb flags */ 303fcf5ef2aSThomas Huth 304159fed45SRichard Henderson #define FLAG_MASK_PSW_SHIFT 31 305159fed45SRichard Henderson #define FLAG_MASK_PER (PSW_MASK_PER >> FLAG_MASK_PSW_SHIFT) 306f26852aaSDavid Hildenbrand #define FLAG_MASK_DAT (PSW_MASK_DAT >> FLAG_MASK_PSW_SHIFT) 307159fed45SRichard Henderson #define FLAG_MASK_PSTATE (PSW_MASK_PSTATE >> FLAG_MASK_PSW_SHIFT) 308159fed45SRichard Henderson #define FLAG_MASK_ASC (PSW_MASK_ASC >> FLAG_MASK_PSW_SHIFT) 309159fed45SRichard Henderson #define FLAG_MASK_64 (PSW_MASK_64 >> FLAG_MASK_PSW_SHIFT) 310159fed45SRichard Henderson #define FLAG_MASK_32 (PSW_MASK_32 >> FLAG_MASK_PSW_SHIFT) 311f26852aaSDavid Hildenbrand #define FLAG_MASK_PSW (FLAG_MASK_PER | FLAG_MASK_DAT | FLAG_MASK_PSTATE \ 312159fed45SRichard Henderson | FLAG_MASK_ASC | FLAG_MASK_64 | FLAG_MASK_32) 313fcf5ef2aSThomas Huth 31413054739SDavid Hildenbrand /* we'll use some unused PSW positions to store CR flags in tb flags */ 31513054739SDavid Hildenbrand #define FLAG_MASK_AFP (PSW_MASK_UNUSED_2 >> FLAG_MASK_PSW_SHIFT) 316b971a2fdSDavid Hildenbrand #define FLAG_MASK_VECTOR (PSW_MASK_UNUSED_3 >> FLAG_MASK_PSW_SHIFT) 31713054739SDavid Hildenbrand 318fcf5ef2aSThomas Huth /* Control register 0 bits */ 319fcf5ef2aSThomas Huth #define CR0_LOWPROT 0x0000000010000000ULL 3203e7e5e0bSDavid Hildenbrand #define CR0_SECONDARY 0x0000000004000000ULL 321fcf5ef2aSThomas Huth #define CR0_EDAT 0x0000000000800000ULL 322bbf6ea3bSDavid Hildenbrand #define CR0_AFP 0x0000000000040000ULL 323b971a2fdSDavid Hildenbrand #define CR0_VECTOR 0x0000000000020000ULL 3249dec2388SDavid Hildenbrand #define CR0_EMERGENCY_SIGNAL_SC 0x0000000000004000ULL 3259dec2388SDavid Hildenbrand #define CR0_EXTERNAL_CALL_SC 0x0000000000002000ULL 3269dec2388SDavid Hildenbrand #define CR0_CKC_SC 0x0000000000000800ULL 3279dec2388SDavid Hildenbrand #define CR0_CPU_TIMER_SC 0x0000000000000400ULL 3289dec2388SDavid Hildenbrand #define CR0_SERVICE_SC 0x0000000000000200ULL 329fcf5ef2aSThomas Huth 330b700d75eSDavid Hildenbrand /* Control register 14 bits */ 331b700d75eSDavid Hildenbrand #define CR14_CHANNEL_REPORT_SC 0x0000000010000000ULL 332b700d75eSDavid Hildenbrand 333fcf5ef2aSThomas Huth /* MMU */ 334fcf5ef2aSThomas Huth #define MMU_PRIMARY_IDX 0 335fcf5ef2aSThomas Huth #define MMU_SECONDARY_IDX 1 336fcf5ef2aSThomas Huth #define MMU_HOME_IDX 2 337fb66944dSDavid Hildenbrand #define MMU_REAL_IDX 3 338fcf5ef2aSThomas Huth 339fcf5ef2aSThomas Huth static inline int cpu_mmu_index(CPUS390XState *env, bool ifetch) 340fcf5ef2aSThomas Huth { 341f26852aaSDavid Hildenbrand if (!(env->psw.mask & PSW_MASK_DAT)) { 342f26852aaSDavid Hildenbrand return MMU_REAL_IDX; 343f26852aaSDavid Hildenbrand } 344f26852aaSDavid Hildenbrand 345fcf5ef2aSThomas Huth switch (env->psw.mask & PSW_MASK_ASC) { 346fcf5ef2aSThomas Huth case PSW_ASC_PRIMARY: 347fcf5ef2aSThomas Huth return MMU_PRIMARY_IDX; 348fcf5ef2aSThomas Huth case PSW_ASC_SECONDARY: 349fcf5ef2aSThomas Huth return MMU_SECONDARY_IDX; 350fcf5ef2aSThomas Huth case PSW_ASC_HOME: 351fcf5ef2aSThomas Huth return MMU_HOME_IDX; 352fcf5ef2aSThomas Huth case PSW_ASC_ACCREG: 353fcf5ef2aSThomas Huth /* Fallthrough: access register mode is not yet supported */ 354fcf5ef2aSThomas Huth default: 355fcf5ef2aSThomas Huth abort(); 356fcf5ef2aSThomas Huth } 357fcf5ef2aSThomas Huth } 358fcf5ef2aSThomas Huth 359fcf5ef2aSThomas Huth static inline void cpu_get_tb_cpu_state(CPUS390XState* env, target_ulong *pc, 360fcf5ef2aSThomas Huth target_ulong *cs_base, uint32_t *flags) 361fcf5ef2aSThomas Huth { 362fcf5ef2aSThomas Huth *pc = env->psw.addr; 363303c681aSRichard Henderson *cs_base = env->ex_value; 364159fed45SRichard Henderson *flags = (env->psw.mask >> FLAG_MASK_PSW_SHIFT) & FLAG_MASK_PSW; 36513054739SDavid Hildenbrand if (env->cregs[0] & CR0_AFP) { 36613054739SDavid Hildenbrand *flags |= FLAG_MASK_AFP; 36713054739SDavid Hildenbrand } 368b971a2fdSDavid Hildenbrand if (env->cregs[0] & CR0_VECTOR) { 369b971a2fdSDavid Hildenbrand *flags |= FLAG_MASK_VECTOR; 370b971a2fdSDavid Hildenbrand } 371fcf5ef2aSThomas Huth } 372fcf5ef2aSThomas Huth 373fcf5ef2aSThomas Huth /* PER bits from control register 9 */ 374fcf5ef2aSThomas Huth #define PER_CR9_EVENT_BRANCH 0x80000000 375fcf5ef2aSThomas Huth #define PER_CR9_EVENT_IFETCH 0x40000000 376fcf5ef2aSThomas Huth #define PER_CR9_EVENT_STORE 0x20000000 377fcf5ef2aSThomas Huth #define PER_CR9_EVENT_STORE_REAL 0x08000000 378fcf5ef2aSThomas Huth #define PER_CR9_EVENT_NULLIFICATION 0x01000000 379fcf5ef2aSThomas Huth #define PER_CR9_CONTROL_BRANCH_ADDRESS 0x00800000 380fcf5ef2aSThomas Huth #define PER_CR9_CONTROL_ALTERATION 0x00200000 381fcf5ef2aSThomas Huth 382fcf5ef2aSThomas Huth /* PER bits from the PER CODE/ATMID/AI in lowcore */ 383fcf5ef2aSThomas Huth #define PER_CODE_EVENT_BRANCH 0x8000 384fcf5ef2aSThomas Huth #define PER_CODE_EVENT_IFETCH 0x4000 385fcf5ef2aSThomas Huth #define PER_CODE_EVENT_STORE 0x2000 386fcf5ef2aSThomas Huth #define PER_CODE_EVENT_STORE_REAL 0x0800 387fcf5ef2aSThomas Huth #define PER_CODE_EVENT_NULLIFICATION 0x0100 388fcf5ef2aSThomas Huth 389fcf5ef2aSThomas Huth #define EXCP_EXT 1 /* external interrupt */ 390fcf5ef2aSThomas Huth #define EXCP_SVC 2 /* supervisor call (syscall) */ 391fcf5ef2aSThomas Huth #define EXCP_PGM 3 /* program interruption */ 392b1ab5f60SDavid Hildenbrand #define EXCP_RESTART 4 /* restart interrupt */ 393b1ab5f60SDavid Hildenbrand #define EXCP_STOP 5 /* stop interrupt */ 394fcf5ef2aSThomas Huth #define EXCP_IO 7 /* I/O interrupt */ 395fcf5ef2aSThomas Huth #define EXCP_MCHK 8 /* machine check */ 396fcf5ef2aSThomas Huth 3976482b0ffSDavid Hildenbrand #define INTERRUPT_EXT_CPU_TIMER (1 << 3) 3986482b0ffSDavid Hildenbrand #define INTERRUPT_EXT_CLOCK_COMPARATOR (1 << 4) 39914ca122eSDavid Hildenbrand #define INTERRUPT_EXTERNAL_CALL (1 << 5) 40014ca122eSDavid Hildenbrand #define INTERRUPT_EMERGENCY_SIGNAL (1 << 6) 401b1ab5f60SDavid Hildenbrand #define INTERRUPT_RESTART (1 << 7) 402b1ab5f60SDavid Hildenbrand #define INTERRUPT_STOP (1 << 8) 403fcf5ef2aSThomas Huth 404fcf5ef2aSThomas Huth /* Program Status Word. */ 405fcf5ef2aSThomas Huth #define S390_PSWM_REGNUM 0 406fcf5ef2aSThomas Huth #define S390_PSWA_REGNUM 1 407fcf5ef2aSThomas Huth /* General Purpose Registers. */ 408fcf5ef2aSThomas Huth #define S390_R0_REGNUM 2 409fcf5ef2aSThomas Huth #define S390_R1_REGNUM 3 410fcf5ef2aSThomas Huth #define S390_R2_REGNUM 4 411fcf5ef2aSThomas Huth #define S390_R3_REGNUM 5 412fcf5ef2aSThomas Huth #define S390_R4_REGNUM 6 413fcf5ef2aSThomas Huth #define S390_R5_REGNUM 7 414fcf5ef2aSThomas Huth #define S390_R6_REGNUM 8 415fcf5ef2aSThomas Huth #define S390_R7_REGNUM 9 416fcf5ef2aSThomas Huth #define S390_R8_REGNUM 10 417fcf5ef2aSThomas Huth #define S390_R9_REGNUM 11 418fcf5ef2aSThomas Huth #define S390_R10_REGNUM 12 419fcf5ef2aSThomas Huth #define S390_R11_REGNUM 13 420fcf5ef2aSThomas Huth #define S390_R12_REGNUM 14 421fcf5ef2aSThomas Huth #define S390_R13_REGNUM 15 422fcf5ef2aSThomas Huth #define S390_R14_REGNUM 16 423fcf5ef2aSThomas Huth #define S390_R15_REGNUM 17 424fcf5ef2aSThomas Huth /* Total Core Registers. */ 425fcf5ef2aSThomas Huth #define S390_NUM_CORE_REGS 18 426fcf5ef2aSThomas Huth 427fcf5ef2aSThomas Huth static inline void setcc(S390CPU *cpu, uint64_t cc) 428fcf5ef2aSThomas Huth { 429fcf5ef2aSThomas Huth CPUS390XState *env = &cpu->env; 430fcf5ef2aSThomas Huth 431fcf5ef2aSThomas Huth env->psw.mask &= ~(3ull << 44); 432fcf5ef2aSThomas Huth env->psw.mask |= (cc & 3) << 44; 433fcf5ef2aSThomas Huth env->cc_op = cc; 434fcf5ef2aSThomas Huth } 435fcf5ef2aSThomas Huth 436fcf5ef2aSThomas Huth /* STSI */ 43779947862SDavid Hildenbrand #define STSI_R0_FC_MASK 0x00000000f0000000ULL 43879947862SDavid Hildenbrand #define STSI_R0_FC_CURRENT 0x0000000000000000ULL 43979947862SDavid Hildenbrand #define STSI_R0_FC_LEVEL_1 0x0000000010000000ULL 44079947862SDavid Hildenbrand #define STSI_R0_FC_LEVEL_2 0x0000000020000000ULL 44179947862SDavid Hildenbrand #define STSI_R0_FC_LEVEL_3 0x0000000030000000ULL 442fcf5ef2aSThomas Huth #define STSI_R0_RESERVED_MASK 0x000000000fffff00ULL 443fcf5ef2aSThomas Huth #define STSI_R0_SEL1_MASK 0x00000000000000ffULL 444fcf5ef2aSThomas Huth #define STSI_R1_RESERVED_MASK 0x00000000ffff0000ULL 445fcf5ef2aSThomas Huth #define STSI_R1_SEL2_MASK 0x000000000000ffffULL 446fcf5ef2aSThomas Huth 447fcf5ef2aSThomas Huth /* Basic Machine Configuration */ 4484d1369efSDavid Hildenbrand typedef struct SysIB_111 { 4494d1369efSDavid Hildenbrand uint8_t res1[32]; 450fcf5ef2aSThomas Huth uint8_t manuf[16]; 451fcf5ef2aSThomas Huth uint8_t type[4]; 452fcf5ef2aSThomas Huth uint8_t res2[12]; 453fcf5ef2aSThomas Huth uint8_t model[16]; 454fcf5ef2aSThomas Huth uint8_t sequence[16]; 455fcf5ef2aSThomas Huth uint8_t plant[4]; 4564d1369efSDavid Hildenbrand uint8_t res3[3996]; 4574d1369efSDavid Hildenbrand } SysIB_111; 4584d1369efSDavid Hildenbrand QEMU_BUILD_BUG_ON(sizeof(SysIB_111) != 4096); 459fcf5ef2aSThomas Huth 460fcf5ef2aSThomas Huth /* Basic Machine CPU */ 4614d1369efSDavid Hildenbrand typedef struct SysIB_121 { 4624d1369efSDavid Hildenbrand uint8_t res1[80]; 463fcf5ef2aSThomas Huth uint8_t sequence[16]; 464fcf5ef2aSThomas Huth uint8_t plant[4]; 465fcf5ef2aSThomas Huth uint8_t res2[2]; 466fcf5ef2aSThomas Huth uint16_t cpu_addr; 4674d1369efSDavid Hildenbrand uint8_t res3[3992]; 4684d1369efSDavid Hildenbrand } SysIB_121; 4694d1369efSDavid Hildenbrand QEMU_BUILD_BUG_ON(sizeof(SysIB_121) != 4096); 470fcf5ef2aSThomas Huth 471fcf5ef2aSThomas Huth /* Basic Machine CPUs */ 4724d1369efSDavid Hildenbrand typedef struct SysIB_122 { 473fcf5ef2aSThomas Huth uint8_t res1[32]; 474fcf5ef2aSThomas Huth uint32_t capability; 475fcf5ef2aSThomas Huth uint16_t total_cpus; 47679947862SDavid Hildenbrand uint16_t conf_cpus; 477fcf5ef2aSThomas Huth uint16_t standby_cpus; 478fcf5ef2aSThomas Huth uint16_t reserved_cpus; 479fcf5ef2aSThomas Huth uint16_t adjustments[2026]; 4804d1369efSDavid Hildenbrand } SysIB_122; 4814d1369efSDavid Hildenbrand QEMU_BUILD_BUG_ON(sizeof(SysIB_122) != 4096); 482fcf5ef2aSThomas Huth 483fcf5ef2aSThomas Huth /* LPAR CPU */ 4844d1369efSDavid Hildenbrand typedef struct SysIB_221 { 4854d1369efSDavid Hildenbrand uint8_t res1[80]; 486fcf5ef2aSThomas Huth uint8_t sequence[16]; 487fcf5ef2aSThomas Huth uint8_t plant[4]; 488fcf5ef2aSThomas Huth uint16_t cpu_id; 489fcf5ef2aSThomas Huth uint16_t cpu_addr; 4904d1369efSDavid Hildenbrand uint8_t res3[3992]; 4914d1369efSDavid Hildenbrand } SysIB_221; 4924d1369efSDavid Hildenbrand QEMU_BUILD_BUG_ON(sizeof(SysIB_221) != 4096); 493fcf5ef2aSThomas Huth 494fcf5ef2aSThomas Huth /* LPAR CPUs */ 4954d1369efSDavid Hildenbrand typedef struct SysIB_222 { 4964d1369efSDavid Hildenbrand uint8_t res1[32]; 497fcf5ef2aSThomas Huth uint16_t lpar_num; 498fcf5ef2aSThomas Huth uint8_t res2; 499fcf5ef2aSThomas Huth uint8_t lcpuc; 500fcf5ef2aSThomas Huth uint16_t total_cpus; 501fcf5ef2aSThomas Huth uint16_t conf_cpus; 502fcf5ef2aSThomas Huth uint16_t standby_cpus; 503fcf5ef2aSThomas Huth uint16_t reserved_cpus; 504fcf5ef2aSThomas Huth uint8_t name[8]; 505fcf5ef2aSThomas Huth uint32_t caf; 506fcf5ef2aSThomas Huth uint8_t res3[16]; 507fcf5ef2aSThomas Huth uint16_t dedicated_cpus; 508fcf5ef2aSThomas Huth uint16_t shared_cpus; 5094d1369efSDavid Hildenbrand uint8_t res4[4020]; 5104d1369efSDavid Hildenbrand } SysIB_222; 5114d1369efSDavid Hildenbrand QEMU_BUILD_BUG_ON(sizeof(SysIB_222) != 4096); 512fcf5ef2aSThomas Huth 513fcf5ef2aSThomas Huth /* VM CPUs */ 5144d1369efSDavid Hildenbrand typedef struct SysIB_322 { 515fcf5ef2aSThomas Huth uint8_t res1[31]; 516fcf5ef2aSThomas Huth uint8_t count; 517fcf5ef2aSThomas Huth struct { 518fcf5ef2aSThomas Huth uint8_t res2[4]; 519fcf5ef2aSThomas Huth uint16_t total_cpus; 520fcf5ef2aSThomas Huth uint16_t conf_cpus; 521fcf5ef2aSThomas Huth uint16_t standby_cpus; 522fcf5ef2aSThomas Huth uint16_t reserved_cpus; 523fcf5ef2aSThomas Huth uint8_t name[8]; 524fcf5ef2aSThomas Huth uint32_t caf; 525fcf5ef2aSThomas Huth uint8_t cpi[16]; 526fcf5ef2aSThomas Huth uint8_t res5[3]; 527fcf5ef2aSThomas Huth uint8_t ext_name_encoding; 528fcf5ef2aSThomas Huth uint32_t res3; 529fcf5ef2aSThomas Huth uint8_t uuid[16]; 530fcf5ef2aSThomas Huth } vm[8]; 531fcf5ef2aSThomas Huth uint8_t res4[1504]; 532fcf5ef2aSThomas Huth uint8_t ext_names[8][256]; 5334d1369efSDavid Hildenbrand } SysIB_322; 5344d1369efSDavid Hildenbrand QEMU_BUILD_BUG_ON(sizeof(SysIB_322) != 4096); 535fcf5ef2aSThomas Huth 53679947862SDavid Hildenbrand typedef union SysIB { 53779947862SDavid Hildenbrand SysIB_111 sysib_111; 53879947862SDavid Hildenbrand SysIB_121 sysib_121; 53979947862SDavid Hildenbrand SysIB_122 sysib_122; 54079947862SDavid Hildenbrand SysIB_221 sysib_221; 54179947862SDavid Hildenbrand SysIB_222 sysib_222; 54279947862SDavid Hildenbrand SysIB_322 sysib_322; 54379947862SDavid Hildenbrand } SysIB; 54479947862SDavid Hildenbrand QEMU_BUILD_BUG_ON(sizeof(SysIB) != 4096); 54579947862SDavid Hildenbrand 546fcf5ef2aSThomas Huth /* MMU defines */ 547adab99beSThomas Huth #define ASCE_ORIGIN (~0xfffULL) /* segment table origin */ 548adab99beSThomas Huth #define ASCE_SUBSPACE 0x200 /* subspace group control */ 549adab99beSThomas Huth #define ASCE_PRIVATE_SPACE 0x100 /* private space control */ 550adab99beSThomas Huth #define ASCE_ALT_EVENT 0x80 /* storage alteration event control */ 551adab99beSThomas Huth #define ASCE_SPACE_SWITCH 0x40 /* space switch event */ 552adab99beSThomas Huth #define ASCE_REAL_SPACE 0x20 /* real space control */ 553adab99beSThomas Huth #define ASCE_TYPE_MASK 0x0c /* asce table type mask */ 554adab99beSThomas Huth #define ASCE_TYPE_REGION1 0x0c /* region first table type */ 555adab99beSThomas Huth #define ASCE_TYPE_REGION2 0x08 /* region second table type */ 556adab99beSThomas Huth #define ASCE_TYPE_REGION3 0x04 /* region third table type */ 557adab99beSThomas Huth #define ASCE_TYPE_SEGMENT 0x00 /* segment table type */ 558adab99beSThomas Huth #define ASCE_TABLE_LENGTH 0x03 /* region table length */ 559fcf5ef2aSThomas Huth 560adab99beSThomas Huth #define REGION_ENTRY_ORIGIN (~0xfffULL) /* region/segment table origin */ 561adab99beSThomas Huth #define REGION_ENTRY_RO 0x200 /* region/segment protection bit */ 562adab99beSThomas Huth #define REGION_ENTRY_TF 0xc0 /* region/segment table offset */ 563adab99beSThomas Huth #define REGION_ENTRY_INV 0x20 /* invalid region table entry */ 564adab99beSThomas Huth #define REGION_ENTRY_TYPE_MASK 0x0c /* region/segment table type mask */ 565adab99beSThomas Huth #define REGION_ENTRY_TYPE_R1 0x0c /* region first table type */ 566adab99beSThomas Huth #define REGION_ENTRY_TYPE_R2 0x08 /* region second table type */ 567adab99beSThomas Huth #define REGION_ENTRY_TYPE_R3 0x04 /* region third table type */ 568adab99beSThomas Huth #define REGION_ENTRY_LENGTH 0x03 /* region third length */ 569fcf5ef2aSThomas Huth 570adab99beSThomas Huth #define SEGMENT_ENTRY_ORIGIN (~0x7ffULL) /* segment table origin */ 571adab99beSThomas Huth #define SEGMENT_ENTRY_FC 0x400 /* format control */ 572adab99beSThomas Huth #define SEGMENT_ENTRY_RO 0x200 /* page protection bit */ 573adab99beSThomas Huth #define SEGMENT_ENTRY_INV 0x20 /* invalid segment table entry */ 574fcf5ef2aSThomas Huth 5758a4719f5SAurelien Jarno #define VADDR_PX 0xff000 /* page index bits */ 5768a4719f5SAurelien Jarno 577adab99beSThomas Huth #define PAGE_RO 0x200 /* HW read-only bit */ 578adab99beSThomas Huth #define PAGE_INVALID 0x400 /* HW invalid bit */ 579adab99beSThomas Huth #define PAGE_RES0 0x800 /* bit must be zero */ 580fcf5ef2aSThomas Huth 581fcf5ef2aSThomas Huth #define SK_C (0x1 << 1) 582fcf5ef2aSThomas Huth #define SK_R (0x1 << 2) 583fcf5ef2aSThomas Huth #define SK_F (0x1 << 3) 584fcf5ef2aSThomas Huth #define SK_ACC_MASK (0xf << 4) 585fcf5ef2aSThomas Huth 586fcf5ef2aSThomas Huth /* SIGP order codes */ 587fcf5ef2aSThomas Huth #define SIGP_SENSE 0x01 588fcf5ef2aSThomas Huth #define SIGP_EXTERNAL_CALL 0x02 589fcf5ef2aSThomas Huth #define SIGP_EMERGENCY 0x03 590fcf5ef2aSThomas Huth #define SIGP_START 0x04 591fcf5ef2aSThomas Huth #define SIGP_STOP 0x05 592fcf5ef2aSThomas Huth #define SIGP_RESTART 0x06 593fcf5ef2aSThomas Huth #define SIGP_STOP_STORE_STATUS 0x09 594fcf5ef2aSThomas Huth #define SIGP_INITIAL_CPU_RESET 0x0b 595fcf5ef2aSThomas Huth #define SIGP_CPU_RESET 0x0c 596fcf5ef2aSThomas Huth #define SIGP_SET_PREFIX 0x0d 597fcf5ef2aSThomas Huth #define SIGP_STORE_STATUS_ADDR 0x0e 598fcf5ef2aSThomas Huth #define SIGP_SET_ARCH 0x12 599a6880d21SDavid Hildenbrand #define SIGP_COND_EMERGENCY 0x13 600d1b468bcSDavid Hildenbrand #define SIGP_SENSE_RUNNING 0x15 601fcf5ef2aSThomas Huth #define SIGP_STORE_ADTL_STATUS 0x17 602fcf5ef2aSThomas Huth 603fcf5ef2aSThomas Huth /* SIGP condition codes */ 604fcf5ef2aSThomas Huth #define SIGP_CC_ORDER_CODE_ACCEPTED 0 605fcf5ef2aSThomas Huth #define SIGP_CC_STATUS_STORED 1 606fcf5ef2aSThomas Huth #define SIGP_CC_BUSY 2 607fcf5ef2aSThomas Huth #define SIGP_CC_NOT_OPERATIONAL 3 608fcf5ef2aSThomas Huth 609fcf5ef2aSThomas Huth /* SIGP status bits */ 610fcf5ef2aSThomas Huth #define SIGP_STAT_EQUIPMENT_CHECK 0x80000000UL 611d1b468bcSDavid Hildenbrand #define SIGP_STAT_NOT_RUNNING 0x00000400UL 612fcf5ef2aSThomas Huth #define SIGP_STAT_INCORRECT_STATE 0x00000200UL 613fcf5ef2aSThomas Huth #define SIGP_STAT_INVALID_PARAMETER 0x00000100UL 614fcf5ef2aSThomas Huth #define SIGP_STAT_EXT_CALL_PENDING 0x00000080UL 615fcf5ef2aSThomas Huth #define SIGP_STAT_STOPPED 0x00000040UL 616fcf5ef2aSThomas Huth #define SIGP_STAT_OPERATOR_INTERV 0x00000020UL 617fcf5ef2aSThomas Huth #define SIGP_STAT_CHECK_STOP 0x00000010UL 618fcf5ef2aSThomas Huth #define SIGP_STAT_INOPERATIVE 0x00000004UL 619fcf5ef2aSThomas Huth #define SIGP_STAT_INVALID_ORDER 0x00000002UL 620fcf5ef2aSThomas Huth #define SIGP_STAT_RECEIVER_CHECK 0x00000001UL 621fcf5ef2aSThomas Huth 622fcf5ef2aSThomas Huth /* SIGP SET ARCHITECTURE modes */ 623fcf5ef2aSThomas Huth #define SIGP_MODE_ESA_S390 0 624fcf5ef2aSThomas Huth #define SIGP_MODE_Z_ARCH_TRANS_ALL_PSW 1 625fcf5ef2aSThomas Huth #define SIGP_MODE_Z_ARCH_TRANS_CUR_PSW 2 626fcf5ef2aSThomas Huth 627a7c1fadfSAurelien Jarno /* SIGP order code mask corresponding to bit positions 56-63 */ 628a7c1fadfSAurelien Jarno #define SIGP_ORDER_MASK 0x000000ff 629a7c1fadfSAurelien Jarno 630fcf5ef2aSThomas Huth /* machine check interruption code */ 631fcf5ef2aSThomas Huth 632fcf5ef2aSThomas Huth /* subclasses */ 633fcf5ef2aSThomas Huth #define MCIC_SC_SD 0x8000000000000000ULL 634fcf5ef2aSThomas Huth #define MCIC_SC_PD 0x4000000000000000ULL 635fcf5ef2aSThomas Huth #define MCIC_SC_SR 0x2000000000000000ULL 636fcf5ef2aSThomas Huth #define MCIC_SC_CD 0x0800000000000000ULL 637fcf5ef2aSThomas Huth #define MCIC_SC_ED 0x0400000000000000ULL 638fcf5ef2aSThomas Huth #define MCIC_SC_DG 0x0100000000000000ULL 639fcf5ef2aSThomas Huth #define MCIC_SC_W 0x0080000000000000ULL 640fcf5ef2aSThomas Huth #define MCIC_SC_CP 0x0040000000000000ULL 641fcf5ef2aSThomas Huth #define MCIC_SC_SP 0x0020000000000000ULL 642fcf5ef2aSThomas Huth #define MCIC_SC_CK 0x0010000000000000ULL 643fcf5ef2aSThomas Huth 644fcf5ef2aSThomas Huth /* subclass modifiers */ 645fcf5ef2aSThomas Huth #define MCIC_SCM_B 0x0002000000000000ULL 646fcf5ef2aSThomas Huth #define MCIC_SCM_DA 0x0000000020000000ULL 647fcf5ef2aSThomas Huth #define MCIC_SCM_AP 0x0000000000080000ULL 648fcf5ef2aSThomas Huth 649fcf5ef2aSThomas Huth /* storage errors */ 650fcf5ef2aSThomas Huth #define MCIC_SE_SE 0x0000800000000000ULL 651fcf5ef2aSThomas Huth #define MCIC_SE_SC 0x0000400000000000ULL 652fcf5ef2aSThomas Huth #define MCIC_SE_KE 0x0000200000000000ULL 653fcf5ef2aSThomas Huth #define MCIC_SE_DS 0x0000100000000000ULL 654fcf5ef2aSThomas Huth #define MCIC_SE_IE 0x0000000080000000ULL 655fcf5ef2aSThomas Huth 656fcf5ef2aSThomas Huth /* validity bits */ 657fcf5ef2aSThomas Huth #define MCIC_VB_WP 0x0000080000000000ULL 658fcf5ef2aSThomas Huth #define MCIC_VB_MS 0x0000040000000000ULL 659fcf5ef2aSThomas Huth #define MCIC_VB_PM 0x0000020000000000ULL 660fcf5ef2aSThomas Huth #define MCIC_VB_IA 0x0000010000000000ULL 661fcf5ef2aSThomas Huth #define MCIC_VB_FA 0x0000008000000000ULL 662fcf5ef2aSThomas Huth #define MCIC_VB_VR 0x0000004000000000ULL 663fcf5ef2aSThomas Huth #define MCIC_VB_EC 0x0000002000000000ULL 664fcf5ef2aSThomas Huth #define MCIC_VB_FP 0x0000001000000000ULL 665fcf5ef2aSThomas Huth #define MCIC_VB_GR 0x0000000800000000ULL 666fcf5ef2aSThomas Huth #define MCIC_VB_CR 0x0000000400000000ULL 667fcf5ef2aSThomas Huth #define MCIC_VB_ST 0x0000000100000000ULL 668fcf5ef2aSThomas Huth #define MCIC_VB_AR 0x0000000040000000ULL 66962deb62dSFan Zhang #define MCIC_VB_GS 0x0000000008000000ULL 670fcf5ef2aSThomas Huth #define MCIC_VB_PR 0x0000000000200000ULL 671fcf5ef2aSThomas Huth #define MCIC_VB_FC 0x0000000000100000ULL 672fcf5ef2aSThomas Huth #define MCIC_VB_CT 0x0000000000020000ULL 673fcf5ef2aSThomas Huth #define MCIC_VB_CC 0x0000000000010000ULL 674fcf5ef2aSThomas Huth 675b700d75eSDavid Hildenbrand static inline uint64_t s390_build_validity_mcic(void) 676b700d75eSDavid Hildenbrand { 677b700d75eSDavid Hildenbrand uint64_t mcic; 678b700d75eSDavid Hildenbrand 679b700d75eSDavid Hildenbrand /* 680b700d75eSDavid Hildenbrand * Indicate all validity bits (no damage) only. Other bits have to be 681b700d75eSDavid Hildenbrand * added by the caller. (storage errors, subclasses and subclass modifiers) 682b700d75eSDavid Hildenbrand */ 683b700d75eSDavid Hildenbrand mcic = MCIC_VB_WP | MCIC_VB_MS | MCIC_VB_PM | MCIC_VB_IA | MCIC_VB_FP | 684b700d75eSDavid Hildenbrand MCIC_VB_GR | MCIC_VB_CR | MCIC_VB_ST | MCIC_VB_AR | MCIC_VB_PR | 685b700d75eSDavid Hildenbrand MCIC_VB_FC | MCIC_VB_CT | MCIC_VB_CC; 686b700d75eSDavid Hildenbrand if (s390_has_feat(S390_FEAT_VECTOR)) { 687b700d75eSDavid Hildenbrand mcic |= MCIC_VB_VR; 688b700d75eSDavid Hildenbrand } 689b700d75eSDavid Hildenbrand if (s390_has_feat(S390_FEAT_GUARDED_STORAGE)) { 690b700d75eSDavid Hildenbrand mcic |= MCIC_VB_GS; 691b700d75eSDavid Hildenbrand } 692b700d75eSDavid Hildenbrand return mcic; 693b700d75eSDavid Hildenbrand } 694b700d75eSDavid Hildenbrand 695a30fb811SDavid Hildenbrand static inline void s390_do_cpu_full_reset(CPUState *cs, run_on_cpu_data arg) 696a30fb811SDavid Hildenbrand { 697a30fb811SDavid Hildenbrand cpu_reset(cs); 698a30fb811SDavid Hildenbrand } 699a30fb811SDavid Hildenbrand 700a30fb811SDavid Hildenbrand static inline void s390_do_cpu_reset(CPUState *cs, run_on_cpu_data arg) 701a30fb811SDavid Hildenbrand { 702a30fb811SDavid Hildenbrand S390CPUClass *scc = S390_CPU_GET_CLASS(cs); 703a30fb811SDavid Hildenbrand 704a30fb811SDavid Hildenbrand scc->cpu_reset(cs); 705a30fb811SDavid Hildenbrand } 706a30fb811SDavid Hildenbrand 707a30fb811SDavid Hildenbrand static inline void s390_do_cpu_initial_reset(CPUState *cs, run_on_cpu_data arg) 708a30fb811SDavid Hildenbrand { 709a30fb811SDavid Hildenbrand S390CPUClass *scc = S390_CPU_GET_CLASS(cs); 710a30fb811SDavid Hildenbrand 711a30fb811SDavid Hildenbrand scc->initial_cpu_reset(cs); 712a30fb811SDavid Hildenbrand } 713a30fb811SDavid Hildenbrand 714a30fb811SDavid Hildenbrand static inline void s390_do_cpu_load_normal(CPUState *cs, run_on_cpu_data arg) 715a30fb811SDavid Hildenbrand { 716a30fb811SDavid Hildenbrand S390CPUClass *scc = S390_CPU_GET_CLASS(cs); 717a30fb811SDavid Hildenbrand 718a30fb811SDavid Hildenbrand scc->load_normal(cs); 719a30fb811SDavid Hildenbrand } 720a30fb811SDavid Hildenbrand 721c862bddbSDavid Hildenbrand 722c862bddbSDavid Hildenbrand /* cpu.c */ 723c862bddbSDavid Hildenbrand void s390_crypto_reset(void); 724c862bddbSDavid Hildenbrand int s390_set_memory_limit(uint64_t new_limit, uint64_t *hw_limit); 7259138977bSDavid Hildenbrand void s390_set_max_pagesize(uint64_t pagesize, Error **errp); 726c862bddbSDavid Hildenbrand void s390_cmma_reset(void); 727c862bddbSDavid Hildenbrand void s390_enable_css_support(S390CPU *cpu); 728c862bddbSDavid Hildenbrand int s390_assign_subch_ioeventfd(EventNotifier *notifier, uint32_t sch_id, 729c862bddbSDavid Hildenbrand int vq, bool assign); 730c862bddbSDavid Hildenbrand #ifndef CONFIG_USER_ONLY 731c862bddbSDavid Hildenbrand unsigned int s390_cpu_set_state(uint8_t cpu_state, S390CPU *cpu); 732c862bddbSDavid Hildenbrand #else 733c862bddbSDavid Hildenbrand static inline unsigned int s390_cpu_set_state(uint8_t cpu_state, S390CPU *cpu) 734c862bddbSDavid Hildenbrand { 735c862bddbSDavid Hildenbrand return 0; 736c862bddbSDavid Hildenbrand } 737c862bddbSDavid Hildenbrand #endif /* CONFIG_USER_ONLY */ 738631b5966SDavid Hildenbrand static inline uint8_t s390_cpu_get_state(S390CPU *cpu) 739631b5966SDavid Hildenbrand { 740631b5966SDavid Hildenbrand return cpu->env.cpu_state; 741631b5966SDavid Hildenbrand } 742c862bddbSDavid Hildenbrand 743c862bddbSDavid Hildenbrand 744c862bddbSDavid Hildenbrand /* cpu_models.c */ 7450442428aSMarkus Armbruster void s390_cpu_list(void); 746c862bddbSDavid Hildenbrand #define cpu_list s390_cpu_list 74735b4df64SDavid Hildenbrand void s390_set_qemu_cpu_model(uint16_t type, uint8_t gen, uint8_t ec_ga, 74835b4df64SDavid Hildenbrand const S390FeatInit feat_init); 74935b4df64SDavid Hildenbrand 750c862bddbSDavid Hildenbrand 751c862bddbSDavid Hildenbrand /* helper.c */ 752b6805e12SIgor Mammedov #define S390_CPU_TYPE_SUFFIX "-" TYPE_S390_CPU 753b6805e12SIgor Mammedov #define S390_CPU_TYPE_NAME(name) (name S390_CPU_TYPE_SUFFIX) 7540dacec87SIgor Mammedov #define CPU_RESOLVING_TYPE TYPE_S390_CPU 755b6805e12SIgor Mammedov 756c862bddbSDavid Hildenbrand /* you can call this signal handler from your SIGBUS and SIGSEGV 757c862bddbSDavid Hildenbrand signal handlers to inform the virtual CPU of exceptions. non zero 758c862bddbSDavid Hildenbrand is returned if the signal was handled by the virtual CPU. */ 759c862bddbSDavid Hildenbrand int cpu_s390x_signal_handler(int host_signum, void *pinfo, void *puc); 760c862bddbSDavid Hildenbrand #define cpu_signal_handler cpu_s390x_signal_handler 761c862bddbSDavid Hildenbrand 762c862bddbSDavid Hildenbrand 763c862bddbSDavid Hildenbrand /* interrupt.c */ 764c862bddbSDavid Hildenbrand void s390_crw_mchk(void); 765c862bddbSDavid Hildenbrand void s390_io_interrupt(uint16_t subchannel_id, uint16_t subchannel_nr, 766c862bddbSDavid Hildenbrand uint32_t io_int_parm, uint32_t io_int_word); 767c862bddbSDavid Hildenbrand /* automatically detect the instruction length */ 768c862bddbSDavid Hildenbrand #define ILEN_AUTO 0xff 7691b98fb99SDavid Hildenbrand #define RA_IGNORED 0 7708d2f850aSDavid Hildenbrand void s390_program_interrupt(CPUS390XState *env, uint32_t code, int ilen, 7718d2f850aSDavid Hildenbrand uintptr_t ra); 772c862bddbSDavid Hildenbrand /* service interrupts are floating therefore we must not pass an cpustate */ 773c862bddbSDavid Hildenbrand void s390_sclp_extint(uint32_t parm); 774c862bddbSDavid Hildenbrand 775c862bddbSDavid Hildenbrand /* mmu_helper.c */ 776c862bddbSDavid Hildenbrand int s390_cpu_virt_mem_rw(S390CPU *cpu, vaddr laddr, uint8_t ar, void *hostbuf, 777c862bddbSDavid Hildenbrand int len, bool is_write); 778c862bddbSDavid Hildenbrand #define s390_cpu_virt_mem_read(cpu, laddr, ar, dest, len) \ 779c862bddbSDavid Hildenbrand s390_cpu_virt_mem_rw(cpu, laddr, ar, dest, len, false) 780c862bddbSDavid Hildenbrand #define s390_cpu_virt_mem_write(cpu, laddr, ar, dest, len) \ 781c862bddbSDavid Hildenbrand s390_cpu_virt_mem_rw(cpu, laddr, ar, dest, len, true) 782b5e85329SDavid Hildenbrand #define s390_cpu_virt_mem_check_read(cpu, laddr, ar, len) \ 783b5e85329SDavid Hildenbrand s390_cpu_virt_mem_rw(cpu, laddr, ar, NULL, len, false) 784c862bddbSDavid Hildenbrand #define s390_cpu_virt_mem_check_write(cpu, laddr, ar, len) \ 785c862bddbSDavid Hildenbrand s390_cpu_virt_mem_rw(cpu, laddr, ar, NULL, len, true) 78698ee9bedSDavid Hildenbrand void s390_cpu_virt_mem_handle_exc(S390CPU *cpu, uintptr_t ra); 787c862bddbSDavid Hildenbrand 788c862bddbSDavid Hildenbrand 78974b4c74dSDavid Hildenbrand /* sigp.c */ 79074b4c74dSDavid Hildenbrand int s390_cpu_restart(S390CPU *cpu); 79174b4c74dSDavid Hildenbrand void s390_init_sigp(void); 79274b4c74dSDavid Hildenbrand 79374b4c74dSDavid Hildenbrand 794c862bddbSDavid Hildenbrand /* outside of target/s390x/ */ 795c862bddbSDavid Hildenbrand S390CPU *s390_cpu_addr2state(uint16_t cpu_addr); 796c862bddbSDavid Hildenbrand 7974f7c64b3SRichard Henderson typedef CPUS390XState CPUArchState; 798*2161a612SRichard Henderson typedef S390CPU ArchCPU; 7994f7c64b3SRichard Henderson 8004f7c64b3SRichard Henderson #include "exec/cpu-all.h" 8014f7c64b3SRichard Henderson 802fcf5ef2aSThomas Huth #endif 803