xref: /openbmc/qemu/target/ppc/mmu_common.c (revision 9e2d6802b5c7d15d0d82bb7c9370ebd3df7492ac)
15118ebe8SLucas Mateus Castro (alqotel) /*
25118ebe8SLucas Mateus Castro (alqotel)  *  PowerPC MMU, TLB, SLB and BAT emulation helpers for QEMU.
35118ebe8SLucas Mateus Castro (alqotel)  *
45118ebe8SLucas Mateus Castro (alqotel)  *  Copyright (c) 2003-2007 Jocelyn Mayer
55118ebe8SLucas Mateus Castro (alqotel)  *
65118ebe8SLucas Mateus Castro (alqotel)  * This library is free software; you can redistribute it and/or
75118ebe8SLucas Mateus Castro (alqotel)  * modify it under the terms of the GNU Lesser General Public
85118ebe8SLucas Mateus Castro (alqotel)  * License as published by the Free Software Foundation; either
95118ebe8SLucas Mateus Castro (alqotel)  * version 2.1 of the License, or (at your option) any later version.
105118ebe8SLucas Mateus Castro (alqotel)  *
115118ebe8SLucas Mateus Castro (alqotel)  * This library is distributed in the hope that it will be useful,
125118ebe8SLucas Mateus Castro (alqotel)  * but WITHOUT ANY WARRANTY; without even the implied warranty of
135118ebe8SLucas Mateus Castro (alqotel)  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
145118ebe8SLucas Mateus Castro (alqotel)  * Lesser General Public License for more details.
155118ebe8SLucas Mateus Castro (alqotel)  *
165118ebe8SLucas Mateus Castro (alqotel)  * You should have received a copy of the GNU Lesser General Public
175118ebe8SLucas Mateus Castro (alqotel)  * License along with this library; if not, see <http://www.gnu.org/licenses/>.
185118ebe8SLucas Mateus Castro (alqotel)  */
195118ebe8SLucas Mateus Castro (alqotel) 
205118ebe8SLucas Mateus Castro (alqotel) #include "qemu/osdep.h"
215118ebe8SLucas Mateus Castro (alqotel) #include "qemu/units.h"
225118ebe8SLucas Mateus Castro (alqotel) #include "cpu.h"
235118ebe8SLucas Mateus Castro (alqotel) #include "sysemu/kvm.h"
245118ebe8SLucas Mateus Castro (alqotel) #include "kvm_ppc.h"
255118ebe8SLucas Mateus Castro (alqotel) #include "mmu-hash64.h"
265118ebe8SLucas Mateus Castro (alqotel) #include "mmu-hash32.h"
275118ebe8SLucas Mateus Castro (alqotel) #include "exec/exec-all.h"
2874781c08SPhilippe Mathieu-Daudé #include "exec/page-protection.h"
295118ebe8SLucas Mateus Castro (alqotel) #include "exec/log.h"
305118ebe8SLucas Mateus Castro (alqotel) #include "helper_regs.h"
315118ebe8SLucas Mateus Castro (alqotel) #include "qemu/error-report.h"
325118ebe8SLucas Mateus Castro (alqotel) #include "qemu/qemu-print.h"
335118ebe8SLucas Mateus Castro (alqotel) #include "internal.h"
345118ebe8SLucas Mateus Castro (alqotel) #include "mmu-book3s-v3.h"
355118ebe8SLucas Mateus Castro (alqotel) #include "mmu-radix64.h"
36e7baac64SBALATON Zoltan #include "mmu-booke.h"
375118ebe8SLucas Mateus Castro (alqotel) 
385118ebe8SLucas Mateus Castro (alqotel) /* #define DUMP_PAGE_TABLES */
395118ebe8SLucas Mateus Castro (alqotel) 
40306b5320SBALATON Zoltan /* Context used internally during MMU translations */
41306b5320SBALATON Zoltan typedef struct {
42306b5320SBALATON Zoltan     hwaddr raddr;      /* Real address             */
43306b5320SBALATON Zoltan     hwaddr eaddr;      /* Effective address        */
44306b5320SBALATON Zoltan     int prot;          /* Protection bits          */
45306b5320SBALATON Zoltan     hwaddr hash[2];    /* Pagetable hash values    */
46306b5320SBALATON Zoltan     target_ulong ptem; /* Virtual segment ID | API */
47306b5320SBALATON Zoltan     int key;           /* Access key               */
48306b5320SBALATON Zoltan     int nx;            /* Non-execute area         */
49306b5320SBALATON Zoltan } mmu_ctx_t;
50306b5320SBALATON Zoltan 
51d6ae8ec6SLucas Mateus Castro (alqotel) void ppc_store_sdr1(CPUPPCState *env, target_ulong value)
52d6ae8ec6SLucas Mateus Castro (alqotel) {
53d6ae8ec6SLucas Mateus Castro (alqotel)     PowerPCCPU *cpu = env_archcpu(env);
54d6ae8ec6SLucas Mateus Castro (alqotel)     qemu_log_mask(CPU_LOG_MMU, "%s: " TARGET_FMT_lx "\n", __func__, value);
55d6ae8ec6SLucas Mateus Castro (alqotel)     assert(!cpu->env.has_hv_mode || !cpu->vhyp);
56d6ae8ec6SLucas Mateus Castro (alqotel) #if defined(TARGET_PPC64)
57d6ae8ec6SLucas Mateus Castro (alqotel)     if (mmu_is_64bit(env->mmu_model)) {
58d6ae8ec6SLucas Mateus Castro (alqotel)         target_ulong sdr_mask = SDR_64_HTABORG | SDR_64_HTABSIZE;
59d6ae8ec6SLucas Mateus Castro (alqotel)         target_ulong htabsize = value & SDR_64_HTABSIZE;
60d6ae8ec6SLucas Mateus Castro (alqotel) 
61d6ae8ec6SLucas Mateus Castro (alqotel)         if (value & ~sdr_mask) {
62d6ae8ec6SLucas Mateus Castro (alqotel)             qemu_log_mask(LOG_GUEST_ERROR, "Invalid bits 0x"TARGET_FMT_lx
63d6ae8ec6SLucas Mateus Castro (alqotel)                      " set in SDR1", value & ~sdr_mask);
64d6ae8ec6SLucas Mateus Castro (alqotel)             value &= sdr_mask;
65d6ae8ec6SLucas Mateus Castro (alqotel)         }
66d6ae8ec6SLucas Mateus Castro (alqotel)         if (htabsize > 28) {
67d6ae8ec6SLucas Mateus Castro (alqotel)             qemu_log_mask(LOG_GUEST_ERROR, "Invalid HTABSIZE 0x" TARGET_FMT_lx
68d6ae8ec6SLucas Mateus Castro (alqotel)                      " stored in SDR1", htabsize);
69d6ae8ec6SLucas Mateus Castro (alqotel)             return;
70d6ae8ec6SLucas Mateus Castro (alqotel)         }
71d6ae8ec6SLucas Mateus Castro (alqotel)     }
72d6ae8ec6SLucas Mateus Castro (alqotel) #endif /* defined(TARGET_PPC64) */
73d6ae8ec6SLucas Mateus Castro (alqotel)     /* FIXME: Should check for valid HTABMASK values in 32-bit case */
74d6ae8ec6SLucas Mateus Castro (alqotel)     env->spr[SPR_SDR1] = value;
75d6ae8ec6SLucas Mateus Castro (alqotel) }
76d6ae8ec6SLucas Mateus Castro (alqotel) 
775118ebe8SLucas Mateus Castro (alqotel) /*****************************************************************************/
785118ebe8SLucas Mateus Castro (alqotel) /* PowerPC MMU emulation */
795118ebe8SLucas Mateus Castro (alqotel) 
805118ebe8SLucas Mateus Castro (alqotel) int ppc6xx_tlb_getnum(CPUPPCState *env, target_ulong eaddr,
815118ebe8SLucas Mateus Castro (alqotel)                                     int way, int is_code)
825118ebe8SLucas Mateus Castro (alqotel) {
835118ebe8SLucas Mateus Castro (alqotel)     int nr;
845118ebe8SLucas Mateus Castro (alqotel) 
855118ebe8SLucas Mateus Castro (alqotel)     /* Select TLB num in a way from address */
865118ebe8SLucas Mateus Castro (alqotel)     nr = (eaddr >> TARGET_PAGE_BITS) & (env->tlb_per_way - 1);
875118ebe8SLucas Mateus Castro (alqotel)     /* Select TLB way */
885118ebe8SLucas Mateus Castro (alqotel)     nr += env->tlb_per_way * way;
895fd257f5SBALATON Zoltan     /* 6xx has separate TLBs for instructions and data */
905fd257f5SBALATON Zoltan     if (is_code) {
915118ebe8SLucas Mateus Castro (alqotel)         nr += env->nb_tlb;
925118ebe8SLucas Mateus Castro (alqotel)     }
935118ebe8SLucas Mateus Castro (alqotel) 
945118ebe8SLucas Mateus Castro (alqotel)     return nr;
955118ebe8SLucas Mateus Castro (alqotel) }
965118ebe8SLucas Mateus Castro (alqotel) 
975118ebe8SLucas Mateus Castro (alqotel) static int ppc6xx_tlb_pte_check(mmu_ctx_t *ctx, target_ulong pte0,
983208c36aSBALATON Zoltan                                 target_ulong pte1, int pteh,
995118ebe8SLucas Mateus Castro (alqotel)                                 MMUAccessType access_type)
1005118ebe8SLucas Mateus Castro (alqotel) {
1015118ebe8SLucas Mateus Castro (alqotel)     /* Check validity and table match */
102*9e2d6802SBALATON Zoltan     if (!pte_is_valid(pte0) || ((pte0 >> 6) & 1) != pteh ||
103*9e2d6802SBALATON Zoltan         (pte0 & PTE_PTEM_MASK) != ctx->ptem) {
104*9e2d6802SBALATON Zoltan         return -1;
105*9e2d6802SBALATON Zoltan     }
1065118ebe8SLucas Mateus Castro (alqotel)     /* all matches should have equal RPN, WIMG & PP */
107*9e2d6802SBALATON Zoltan     if (ctx->raddr != (hwaddr)-1ULL &&
108*9e2d6802SBALATON Zoltan         (ctx->raddr & PTE_CHECK_MASK) != (pte1 & PTE_CHECK_MASK)) {
1095118ebe8SLucas Mateus Castro (alqotel)         qemu_log_mask(CPU_LOG_MMU, "Bad RPN/WIMG/PP\n");
1105118ebe8SLucas Mateus Castro (alqotel)         return -3;
1115118ebe8SLucas Mateus Castro (alqotel)     }
1125118ebe8SLucas Mateus Castro (alqotel)     /* Keep the matching PTE information */
1135118ebe8SLucas Mateus Castro (alqotel)     ctx->raddr = pte1;
1147ee01cf8SBALATON Zoltan     ctx->prot = ppc_hash32_prot(ctx->key, pte1 & HPTE32_R_PP, ctx->nx);
115cd1038ecSBALATON Zoltan     if (check_prot_access_type(ctx->prot, access_type)) {
1165118ebe8SLucas Mateus Castro (alqotel)         qemu_log_mask(CPU_LOG_MMU, "PTE access granted !\n");
1170e65cea1SBALATON Zoltan         return 0;
1185118ebe8SLucas Mateus Castro (alqotel)     } else {
1195118ebe8SLucas Mateus Castro (alqotel)         qemu_log_mask(CPU_LOG_MMU, "PTE access rejected\n");
1200e65cea1SBALATON Zoltan         return -2;
1215118ebe8SLucas Mateus Castro (alqotel)     }
1225118ebe8SLucas Mateus Castro (alqotel) }
1235118ebe8SLucas Mateus Castro (alqotel) 
1245118ebe8SLucas Mateus Castro (alqotel) static int pte_update_flags(mmu_ctx_t *ctx, target_ulong *pte1p,
1255118ebe8SLucas Mateus Castro (alqotel)                             int ret, MMUAccessType access_type)
1265118ebe8SLucas Mateus Castro (alqotel) {
1275118ebe8SLucas Mateus Castro (alqotel)     int store = 0;
1285118ebe8SLucas Mateus Castro (alqotel) 
1295118ebe8SLucas Mateus Castro (alqotel)     /* Update page flags */
1305118ebe8SLucas Mateus Castro (alqotel)     if (!(*pte1p & 0x00000100)) {
1315118ebe8SLucas Mateus Castro (alqotel)         /* Update accessed flag */
1325118ebe8SLucas Mateus Castro (alqotel)         *pte1p |= 0x00000100;
1335118ebe8SLucas Mateus Castro (alqotel)         store = 1;
1345118ebe8SLucas Mateus Castro (alqotel)     }
1355118ebe8SLucas Mateus Castro (alqotel)     if (!(*pte1p & 0x00000080)) {
1365118ebe8SLucas Mateus Castro (alqotel)         if (access_type == MMU_DATA_STORE && ret == 0) {
1375118ebe8SLucas Mateus Castro (alqotel)             /* Update changed flag */
1385118ebe8SLucas Mateus Castro (alqotel)             *pte1p |= 0x00000080;
1395118ebe8SLucas Mateus Castro (alqotel)             store = 1;
1405118ebe8SLucas Mateus Castro (alqotel)         } else {
1415118ebe8SLucas Mateus Castro (alqotel)             /* Force page fault for first write access */
1425118ebe8SLucas Mateus Castro (alqotel)             ctx->prot &= ~PAGE_WRITE;
1435118ebe8SLucas Mateus Castro (alqotel)         }
1445118ebe8SLucas Mateus Castro (alqotel)     }
1455118ebe8SLucas Mateus Castro (alqotel) 
1465118ebe8SLucas Mateus Castro (alqotel)     return store;
1475118ebe8SLucas Mateus Castro (alqotel) }
1485118ebe8SLucas Mateus Castro (alqotel) 
1495118ebe8SLucas Mateus Castro (alqotel) /* Software driven TLB helpers */
1505118ebe8SLucas Mateus Castro (alqotel) 
1515118ebe8SLucas Mateus Castro (alqotel) static int ppc6xx_tlb_check(CPUPPCState *env, mmu_ctx_t *ctx,
1525118ebe8SLucas Mateus Castro (alqotel)                             target_ulong eaddr, MMUAccessType access_type)
1535118ebe8SLucas Mateus Castro (alqotel) {
1545118ebe8SLucas Mateus Castro (alqotel)     ppc6xx_tlb_t *tlb;
1555118ebe8SLucas Mateus Castro (alqotel)     int nr, best, way;
1565118ebe8SLucas Mateus Castro (alqotel)     int ret;
1575118ebe8SLucas Mateus Castro (alqotel) 
1585118ebe8SLucas Mateus Castro (alqotel)     best = -1;
1595118ebe8SLucas Mateus Castro (alqotel)     ret = -1; /* No TLB found */
1605118ebe8SLucas Mateus Castro (alqotel)     for (way = 0; way < env->nb_ways; way++) {
1615118ebe8SLucas Mateus Castro (alqotel)         nr = ppc6xx_tlb_getnum(env, eaddr, way, access_type == MMU_INST_FETCH);
1625118ebe8SLucas Mateus Castro (alqotel)         tlb = &env->tlb.tlb6[nr];
1635118ebe8SLucas Mateus Castro (alqotel)         /* This test "emulates" the PTE index match for hardware TLBs */
1645118ebe8SLucas Mateus Castro (alqotel)         if ((eaddr & TARGET_PAGE_MASK) != tlb->EPN) {
16556964585SCédric Le Goater             qemu_log_mask(CPU_LOG_MMU, "TLB %d/%d %s [" TARGET_FMT_lx
16656964585SCédric Le Goater                           " " TARGET_FMT_lx "] <> " TARGET_FMT_lx "\n",
16756964585SCédric Le Goater                           nr, env->nb_tlb,
1685118ebe8SLucas Mateus Castro (alqotel)                           pte_is_valid(tlb->pte0) ? "valid" : "inval",
1695118ebe8SLucas Mateus Castro (alqotel)                           tlb->EPN, tlb->EPN + TARGET_PAGE_SIZE, eaddr);
1705118ebe8SLucas Mateus Castro (alqotel)             continue;
1715118ebe8SLucas Mateus Castro (alqotel)         }
17256964585SCédric Le Goater         qemu_log_mask(CPU_LOG_MMU, "TLB %d/%d %s " TARGET_FMT_lx " <> "
17356964585SCédric Le Goater                       TARGET_FMT_lx " " TARGET_FMT_lx " %c %c\n",
17456964585SCédric Le Goater                       nr, env->nb_tlb,
1755118ebe8SLucas Mateus Castro (alqotel)                       pte_is_valid(tlb->pte0) ? "valid" : "inval",
1765118ebe8SLucas Mateus Castro (alqotel)                       tlb->EPN, eaddr, tlb->pte1,
1775118ebe8SLucas Mateus Castro (alqotel)                       access_type == MMU_DATA_STORE ? 'S' : 'L',
1785118ebe8SLucas Mateus Castro (alqotel)                       access_type == MMU_INST_FETCH ? 'I' : 'D');
1795118ebe8SLucas Mateus Castro (alqotel)         switch (ppc6xx_tlb_pte_check(ctx, tlb->pte0, tlb->pte1,
1805118ebe8SLucas Mateus Castro (alqotel)                                      0, access_type)) {
1815118ebe8SLucas Mateus Castro (alqotel)         case -2:
1825118ebe8SLucas Mateus Castro (alqotel)             /* Access violation */
1835118ebe8SLucas Mateus Castro (alqotel)             ret = -2;
1845118ebe8SLucas Mateus Castro (alqotel)             best = nr;
1855118ebe8SLucas Mateus Castro (alqotel)             break;
1860af20f35SBALATON Zoltan         case -1: /* No match */
1870af20f35SBALATON Zoltan         case -3: /* TLB inconsistency */
1885118ebe8SLucas Mateus Castro (alqotel)         default:
1895118ebe8SLucas Mateus Castro (alqotel)             break;
1905118ebe8SLucas Mateus Castro (alqotel)         case 0:
1915118ebe8SLucas Mateus Castro (alqotel)             /* access granted */
1925118ebe8SLucas Mateus Castro (alqotel)             /*
1935118ebe8SLucas Mateus Castro (alqotel)              * XXX: we should go on looping to check all TLBs
1945118ebe8SLucas Mateus Castro (alqotel)              *      consistency but we can speed-up the whole thing as
1955118ebe8SLucas Mateus Castro (alqotel)              *      the result would be undefined if TLBs are not
1965118ebe8SLucas Mateus Castro (alqotel)              *      consistent.
1975118ebe8SLucas Mateus Castro (alqotel)              */
1985118ebe8SLucas Mateus Castro (alqotel)             ret = 0;
1995118ebe8SLucas Mateus Castro (alqotel)             best = nr;
2005118ebe8SLucas Mateus Castro (alqotel)             goto done;
2015118ebe8SLucas Mateus Castro (alqotel)         }
2025118ebe8SLucas Mateus Castro (alqotel)     }
2035118ebe8SLucas Mateus Castro (alqotel)     if (best != -1) {
2045118ebe8SLucas Mateus Castro (alqotel) done:
205883f2c59SPhilippe Mathieu-Daudé         qemu_log_mask(CPU_LOG_MMU, "found TLB at addr " HWADDR_FMT_plx
20656964585SCédric Le Goater                       " prot=%01x ret=%d\n",
2075118ebe8SLucas Mateus Castro (alqotel)                       ctx->raddr & TARGET_PAGE_MASK, ctx->prot, ret);
2085118ebe8SLucas Mateus Castro (alqotel)         /* Update page flags */
2095118ebe8SLucas Mateus Castro (alqotel)         pte_update_flags(ctx, &env->tlb.tlb6[best].pte1, ret, access_type);
2105118ebe8SLucas Mateus Castro (alqotel)     }
2110af20f35SBALATON Zoltan #if defined(DUMP_PAGE_TABLES)
2120af20f35SBALATON Zoltan     if (qemu_loglevel_mask(CPU_LOG_MMU)) {
2130af20f35SBALATON Zoltan         CPUState *cs = env_cpu(env);
2140af20f35SBALATON Zoltan         hwaddr base = ppc_hash32_hpt_base(env_archcpu(env));
2150af20f35SBALATON Zoltan         hwaddr len = ppc_hash32_hpt_mask(env_archcpu(env)) + 0x80;
2160af20f35SBALATON Zoltan         uint32_t a0, a1, a2, a3;
2175118ebe8SLucas Mateus Castro (alqotel) 
2180af20f35SBALATON Zoltan         qemu_log("Page table: " HWADDR_FMT_plx " len " HWADDR_FMT_plx "\n",
2190af20f35SBALATON Zoltan                  base, len);
2200af20f35SBALATON Zoltan         for (hwaddr curaddr = base; curaddr < base + len; curaddr += 16) {
2210af20f35SBALATON Zoltan             a0 = ldl_phys(cs->as, curaddr);
2220af20f35SBALATON Zoltan             a1 = ldl_phys(cs->as, curaddr + 4);
2230af20f35SBALATON Zoltan             a2 = ldl_phys(cs->as, curaddr + 8);
2240af20f35SBALATON Zoltan             a3 = ldl_phys(cs->as, curaddr + 12);
2250af20f35SBALATON Zoltan             if (a0 != 0 || a1 != 0 || a2 != 0 || a3 != 0) {
2260af20f35SBALATON Zoltan                 qemu_log(HWADDR_FMT_plx ": %08x %08x %08x %08x\n",
2270af20f35SBALATON Zoltan                          curaddr, a0, a1, a2, a3);
2280af20f35SBALATON Zoltan             }
2290af20f35SBALATON Zoltan         }
2300af20f35SBALATON Zoltan     }
2310af20f35SBALATON Zoltan #endif
2325118ebe8SLucas Mateus Castro (alqotel)     return ret;
2335118ebe8SLucas Mateus Castro (alqotel) }
2345118ebe8SLucas Mateus Castro (alqotel) 
2355118ebe8SLucas Mateus Castro (alqotel) /* Perform BAT hit & translation */
2365118ebe8SLucas Mateus Castro (alqotel) static inline void bat_size_prot(CPUPPCState *env, target_ulong *blp,
2375118ebe8SLucas Mateus Castro (alqotel)                                  int *validp, int *protp, target_ulong *BATu,
2385118ebe8SLucas Mateus Castro (alqotel)                                  target_ulong *BATl)
2395118ebe8SLucas Mateus Castro (alqotel) {
2405118ebe8SLucas Mateus Castro (alqotel)     target_ulong bl;
2415118ebe8SLucas Mateus Castro (alqotel)     int pp, valid, prot;
2425118ebe8SLucas Mateus Castro (alqotel) 
2435118ebe8SLucas Mateus Castro (alqotel)     bl = (*BATu & 0x00001FFC) << 15;
2445118ebe8SLucas Mateus Castro (alqotel)     valid = 0;
2455118ebe8SLucas Mateus Castro (alqotel)     prot = 0;
246d41ccf6eSVíctor Colombo     if ((!FIELD_EX64(env->msr, MSR, PR) && (*BATu & 0x00000002)) ||
247d41ccf6eSVíctor Colombo         (FIELD_EX64(env->msr, MSR, PR) && (*BATu & 0x00000001))) {
2485118ebe8SLucas Mateus Castro (alqotel)         valid = 1;
2495118ebe8SLucas Mateus Castro (alqotel)         pp = *BATl & 0x00000003;
2505118ebe8SLucas Mateus Castro (alqotel)         if (pp != 0) {
2515118ebe8SLucas Mateus Castro (alqotel)             prot = PAGE_READ | PAGE_EXEC;
2525118ebe8SLucas Mateus Castro (alqotel)             if (pp == 0x2) {
2535118ebe8SLucas Mateus Castro (alqotel)                 prot |= PAGE_WRITE;
2545118ebe8SLucas Mateus Castro (alqotel)             }
2555118ebe8SLucas Mateus Castro (alqotel)         }
2565118ebe8SLucas Mateus Castro (alqotel)     }
2575118ebe8SLucas Mateus Castro (alqotel)     *blp = bl;
2585118ebe8SLucas Mateus Castro (alqotel)     *validp = valid;
2595118ebe8SLucas Mateus Castro (alqotel)     *protp = prot;
2605118ebe8SLucas Mateus Castro (alqotel) }
2615118ebe8SLucas Mateus Castro (alqotel) 
2625118ebe8SLucas Mateus Castro (alqotel) static int get_bat_6xx_tlb(CPUPPCState *env, mmu_ctx_t *ctx,
2635118ebe8SLucas Mateus Castro (alqotel)                            target_ulong virtual, MMUAccessType access_type)
2645118ebe8SLucas Mateus Castro (alqotel) {
2655118ebe8SLucas Mateus Castro (alqotel)     target_ulong *BATlt, *BATut, *BATu, *BATl;
2665118ebe8SLucas Mateus Castro (alqotel)     target_ulong BEPIl, BEPIu, bl;
2675118ebe8SLucas Mateus Castro (alqotel)     int i, valid, prot;
2685118ebe8SLucas Mateus Castro (alqotel)     int ret = -1;
2695118ebe8SLucas Mateus Castro (alqotel)     bool ifetch = access_type == MMU_INST_FETCH;
2705118ebe8SLucas Mateus Castro (alqotel) 
27156964585SCédric Le Goater     qemu_log_mask(CPU_LOG_MMU, "%s: %cBAT v " TARGET_FMT_lx "\n", __func__,
2725118ebe8SLucas Mateus Castro (alqotel)                   ifetch ? 'I' : 'D', virtual);
2735118ebe8SLucas Mateus Castro (alqotel)     if (ifetch) {
2745118ebe8SLucas Mateus Castro (alqotel)         BATlt = env->IBAT[1];
2755118ebe8SLucas Mateus Castro (alqotel)         BATut = env->IBAT[0];
2765118ebe8SLucas Mateus Castro (alqotel)     } else {
2775118ebe8SLucas Mateus Castro (alqotel)         BATlt = env->DBAT[1];
2785118ebe8SLucas Mateus Castro (alqotel)         BATut = env->DBAT[0];
2795118ebe8SLucas Mateus Castro (alqotel)     }
2805118ebe8SLucas Mateus Castro (alqotel)     for (i = 0; i < env->nb_BATs; i++) {
2815118ebe8SLucas Mateus Castro (alqotel)         BATu = &BATut[i];
2825118ebe8SLucas Mateus Castro (alqotel)         BATl = &BATlt[i];
2835118ebe8SLucas Mateus Castro (alqotel)         BEPIu = *BATu & 0xF0000000;
2845118ebe8SLucas Mateus Castro (alqotel)         BEPIl = *BATu & 0x0FFE0000;
2855118ebe8SLucas Mateus Castro (alqotel)         bat_size_prot(env, &bl, &valid, &prot, BATu, BATl);
28656964585SCédric Le Goater         qemu_log_mask(CPU_LOG_MMU, "%s: %cBAT%d v " TARGET_FMT_lx " BATu "
28756964585SCédric Le Goater                       TARGET_FMT_lx " BATl " TARGET_FMT_lx "\n", __func__,
2885118ebe8SLucas Mateus Castro (alqotel)                       ifetch ? 'I' : 'D', i, virtual, *BATu, *BATl);
2895118ebe8SLucas Mateus Castro (alqotel)         if ((virtual & 0xF0000000) == BEPIu &&
2905118ebe8SLucas Mateus Castro (alqotel)             ((virtual & 0x0FFE0000) & ~bl) == BEPIl) {
2915118ebe8SLucas Mateus Castro (alqotel)             /* BAT matches */
2925118ebe8SLucas Mateus Castro (alqotel)             if (valid != 0) {
2935118ebe8SLucas Mateus Castro (alqotel)                 /* Get physical address */
2945118ebe8SLucas Mateus Castro (alqotel)                 ctx->raddr = (*BATl & 0xF0000000) |
2955118ebe8SLucas Mateus Castro (alqotel)                     ((virtual & 0x0FFE0000 & bl) | (*BATl & 0x0FFE0000)) |
2965118ebe8SLucas Mateus Castro (alqotel)                     (virtual & 0x0001F000);
2975118ebe8SLucas Mateus Castro (alqotel)                 /* Compute access rights */
2985118ebe8SLucas Mateus Castro (alqotel)                 ctx->prot = prot;
299cd1038ecSBALATON Zoltan                 if (check_prot_access_type(ctx->prot, access_type)) {
300883f2c59SPhilippe Mathieu-Daudé                     qemu_log_mask(CPU_LOG_MMU, "BAT %d match: r " HWADDR_FMT_plx
30156964585SCédric Le Goater                                   " prot=%c%c\n", i, ctx->raddr,
30256964585SCédric Le Goater                                   ctx->prot & PAGE_READ ? 'R' : '-',
3035118ebe8SLucas Mateus Castro (alqotel)                                   ctx->prot & PAGE_WRITE ? 'W' : '-');
304cd1038ecSBALATON Zoltan                     ret = 0;
305cd1038ecSBALATON Zoltan                 } else {
306cd1038ecSBALATON Zoltan                     ret = -2;
3075118ebe8SLucas Mateus Castro (alqotel)                 }
3085118ebe8SLucas Mateus Castro (alqotel)                 break;
3095118ebe8SLucas Mateus Castro (alqotel)             }
3105118ebe8SLucas Mateus Castro (alqotel)         }
3115118ebe8SLucas Mateus Castro (alqotel)     }
3125118ebe8SLucas Mateus Castro (alqotel)     if (ret < 0) {
3135118ebe8SLucas Mateus Castro (alqotel)         if (qemu_log_enabled()) {
31456964585SCédric Le Goater             qemu_log_mask(CPU_LOG_MMU, "no BAT match for "
31556964585SCédric Le Goater                           TARGET_FMT_lx ":\n", virtual);
3165118ebe8SLucas Mateus Castro (alqotel)             for (i = 0; i < 4; i++) {
3175118ebe8SLucas Mateus Castro (alqotel)                 BATu = &BATut[i];
3185118ebe8SLucas Mateus Castro (alqotel)                 BATl = &BATlt[i];
3195118ebe8SLucas Mateus Castro (alqotel)                 BEPIu = *BATu & 0xF0000000;
3205118ebe8SLucas Mateus Castro (alqotel)                 BEPIl = *BATu & 0x0FFE0000;
3215118ebe8SLucas Mateus Castro (alqotel)                 bl = (*BATu & 0x00001FFC) << 15;
32247bededcSBALATON Zoltan                 qemu_log_mask(CPU_LOG_MMU, "%s: %cBAT%d v " TARGET_FMT_lx
32347bededcSBALATON Zoltan                               " BATu " TARGET_FMT_lx " BATl " TARGET_FMT_lx
32447bededcSBALATON Zoltan                               "\n\t" TARGET_FMT_lx " " TARGET_FMT_lx " "
32547bededcSBALATON Zoltan                               TARGET_FMT_lx "\n", __func__, ifetch ? 'I' : 'D',
32647bededcSBALATON Zoltan                               i, virtual, *BATu, *BATl, BEPIu, BEPIl, bl);
3275118ebe8SLucas Mateus Castro (alqotel)             }
3285118ebe8SLucas Mateus Castro (alqotel)         }
3295118ebe8SLucas Mateus Castro (alqotel)     }
3305118ebe8SLucas Mateus Castro (alqotel)     /* No hit */
3315118ebe8SLucas Mateus Castro (alqotel)     return ret;
3325118ebe8SLucas Mateus Castro (alqotel) }
3335118ebe8SLucas Mateus Castro (alqotel) 
334269d6f00SBALATON Zoltan static int mmu6xx_get_physical_address(CPUPPCState *env, mmu_ctx_t *ctx,
335269d6f00SBALATON Zoltan                                        target_ulong eaddr,
336269d6f00SBALATON Zoltan                                        MMUAccessType access_type, int type)
3375118ebe8SLucas Mateus Castro (alqotel) {
3385118ebe8SLucas Mateus Castro (alqotel)     PowerPCCPU *cpu = env_archcpu(env);
3395118ebe8SLucas Mateus Castro (alqotel)     hwaddr hash;
340269d6f00SBALATON Zoltan     target_ulong vsid, sr, pgidx;
341d41ccf6eSVíctor Colombo     int ds, target_page_bits;
342d41ccf6eSVíctor Colombo     bool pr;
3435118ebe8SLucas Mateus Castro (alqotel) 
344269d6f00SBALATON Zoltan     /* First try to find a BAT entry if there are any */
345269d6f00SBALATON Zoltan     if (env->nb_BATs && get_bat_6xx_tlb(env, ctx, eaddr, access_type) == 0) {
346269d6f00SBALATON Zoltan         return 0;
347269d6f00SBALATON Zoltan     }
348269d6f00SBALATON Zoltan 
349269d6f00SBALATON Zoltan     /* Perform segment based translation when no BATs matched */
350d41ccf6eSVíctor Colombo     pr = FIELD_EX64(env->msr, MSR, PR);
3515118ebe8SLucas Mateus Castro (alqotel)     ctx->eaddr = eaddr;
3525118ebe8SLucas Mateus Castro (alqotel) 
3535118ebe8SLucas Mateus Castro (alqotel)     sr = env->sr[eaddr >> 28];
354d41ccf6eSVíctor Colombo     ctx->key = (((sr & 0x20000000) && pr) ||
355d41ccf6eSVíctor Colombo                 ((sr & 0x40000000) && !pr)) ? 1 : 0;
3565118ebe8SLucas Mateus Castro (alqotel)     ds = sr & 0x80000000 ? 1 : 0;
3575118ebe8SLucas Mateus Castro (alqotel)     ctx->nx = sr & 0x10000000 ? 1 : 0;
3585118ebe8SLucas Mateus Castro (alqotel)     vsid = sr & 0x00FFFFFF;
3595118ebe8SLucas Mateus Castro (alqotel)     target_page_bits = TARGET_PAGE_BITS;
3605118ebe8SLucas Mateus Castro (alqotel)     qemu_log_mask(CPU_LOG_MMU,
3615118ebe8SLucas Mateus Castro (alqotel)                   "Check segment v=" TARGET_FMT_lx " %d " TARGET_FMT_lx
3625118ebe8SLucas Mateus Castro (alqotel)                   " nip=" TARGET_FMT_lx " lr=" TARGET_FMT_lx
3635118ebe8SLucas Mateus Castro (alqotel)                   " ir=%d dr=%d pr=%d %d t=%d\n",
364d41ccf6eSVíctor Colombo                   eaddr, (int)(eaddr >> 28), sr, env->nip, env->lr,
365e4eea6efSVíctor Colombo                   (int)FIELD_EX64(env->msr, MSR, IR),
366e4eea6efSVíctor Colombo                   (int)FIELD_EX64(env->msr, MSR, DR), pr ? 1 : 0,
36756964585SCédric Le Goater                   access_type == MMU_DATA_STORE, type);
3685118ebe8SLucas Mateus Castro (alqotel)     pgidx = (eaddr & ~SEGMENT_MASK_256M) >> target_page_bits;
3695118ebe8SLucas Mateus Castro (alqotel)     hash = vsid ^ pgidx;
3705118ebe8SLucas Mateus Castro (alqotel)     ctx->ptem = (vsid << 7) | (pgidx >> 10);
3715118ebe8SLucas Mateus Castro (alqotel) 
37247bededcSBALATON Zoltan     qemu_log_mask(CPU_LOG_MMU, "pte segment: key=%d ds %d nx %d vsid "
37347bededcSBALATON Zoltan                   TARGET_FMT_lx "\n", ctx->key, ds, ctx->nx, vsid);
3745118ebe8SLucas Mateus Castro (alqotel)     if (!ds) {
3755118ebe8SLucas Mateus Castro (alqotel)         /* Check if instruction fetch is allowed, if needed */
376f1418bdeSBALATON Zoltan         if (type == ACCESS_CODE && ctx->nx) {
377f1418bdeSBALATON Zoltan             qemu_log_mask(CPU_LOG_MMU, "No access allowed\n");
378f1418bdeSBALATON Zoltan             return -3;
379f1418bdeSBALATON Zoltan         }
3805118ebe8SLucas Mateus Castro (alqotel)         /* Page address translation */
381f1418bdeSBALATON Zoltan         qemu_log_mask(CPU_LOG_MMU, "htab_base " HWADDR_FMT_plx " htab_mask "
382f1418bdeSBALATON Zoltan                       HWADDR_FMT_plx " hash " HWADDR_FMT_plx "\n",
3835118ebe8SLucas Mateus Castro (alqotel)                       ppc_hash32_hpt_base(cpu), ppc_hash32_hpt_mask(cpu), hash);
3845118ebe8SLucas Mateus Castro (alqotel)         ctx->hash[0] = hash;
3855118ebe8SLucas Mateus Castro (alqotel)         ctx->hash[1] = ~hash;
3865118ebe8SLucas Mateus Castro (alqotel) 
3875118ebe8SLucas Mateus Castro (alqotel)         /* Initialize real address with an invalid value */
3885118ebe8SLucas Mateus Castro (alqotel)         ctx->raddr = (hwaddr)-1ULL;
3895118ebe8SLucas Mateus Castro (alqotel)         /* Software TLB search */
390f3f66a31SBALATON Zoltan         return ppc6xx_tlb_check(env, ctx, eaddr, access_type);
391f3f66a31SBALATON Zoltan     }
3925118ebe8SLucas Mateus Castro (alqotel) 
393f3f66a31SBALATON Zoltan     /* Direct-store segment : absolutely *BUGGY* for now */
394f3f66a31SBALATON Zoltan     qemu_log_mask(CPU_LOG_MMU, "direct store...\n");
3955118ebe8SLucas Mateus Castro (alqotel)     switch (type) {
3965118ebe8SLucas Mateus Castro (alqotel)     case ACCESS_INT:
3975118ebe8SLucas Mateus Castro (alqotel)         /* Integer load/store : only access allowed */
3985118ebe8SLucas Mateus Castro (alqotel)         break;
3995118ebe8SLucas Mateus Castro (alqotel)     case ACCESS_CODE:
4005118ebe8SLucas Mateus Castro (alqotel)         /* No code fetch is allowed in direct-store areas */
4015118ebe8SLucas Mateus Castro (alqotel)         return -4;
4025118ebe8SLucas Mateus Castro (alqotel)     case ACCESS_FLOAT:
4035118ebe8SLucas Mateus Castro (alqotel)         /* Floating point load/store */
4045118ebe8SLucas Mateus Castro (alqotel)         return -4;
4055118ebe8SLucas Mateus Castro (alqotel)     case ACCESS_RES:
4065118ebe8SLucas Mateus Castro (alqotel)         /* lwarx, ldarx or srwcx. */
4075118ebe8SLucas Mateus Castro (alqotel)         return -4;
4085118ebe8SLucas Mateus Castro (alqotel)     case ACCESS_CACHE:
4095118ebe8SLucas Mateus Castro (alqotel)         /*
4105118ebe8SLucas Mateus Castro (alqotel)          * dcba, dcbt, dcbtst, dcbf, dcbi, dcbst, dcbz, or icbi
4115118ebe8SLucas Mateus Castro (alqotel)          *
4125118ebe8SLucas Mateus Castro (alqotel)          * Should make the instruction do no-op.  As it already do
4135118ebe8SLucas Mateus Castro (alqotel)          * no-op, it's quite easy :-)
4145118ebe8SLucas Mateus Castro (alqotel)          */
4155118ebe8SLucas Mateus Castro (alqotel)         ctx->raddr = eaddr;
4165118ebe8SLucas Mateus Castro (alqotel)         return 0;
4175118ebe8SLucas Mateus Castro (alqotel)     case ACCESS_EXT:
4185118ebe8SLucas Mateus Castro (alqotel)         /* eciwx or ecowx */
4195118ebe8SLucas Mateus Castro (alqotel)         return -4;
4205118ebe8SLucas Mateus Castro (alqotel)     default:
421f3f66a31SBALATON Zoltan         qemu_log_mask(CPU_LOG_MMU, "ERROR: instruction should not need address"
422f3f66a31SBALATON Zoltan                                    " translation\n");
4235118ebe8SLucas Mateus Castro (alqotel)         return -4;
4245118ebe8SLucas Mateus Castro (alqotel)     }
4255118ebe8SLucas Mateus Castro (alqotel)     if ((access_type == MMU_DATA_STORE || ctx->key != 1) &&
4265118ebe8SLucas Mateus Castro (alqotel)         (access_type == MMU_DATA_LOAD || ctx->key != 0)) {
4275118ebe8SLucas Mateus Castro (alqotel)         ctx->raddr = eaddr;
428f3f66a31SBALATON Zoltan         return 2;
4295118ebe8SLucas Mateus Castro (alqotel)     }
430f3f66a31SBALATON Zoltan     return -2;
4315118ebe8SLucas Mateus Castro (alqotel) }
4325118ebe8SLucas Mateus Castro (alqotel) 
4335118ebe8SLucas Mateus Castro (alqotel) static const char *book3e_tsize_to_str[32] = {
4345118ebe8SLucas Mateus Castro (alqotel)     "1K", "2K", "4K", "8K", "16K", "32K", "64K", "128K", "256K", "512K",
4355118ebe8SLucas Mateus Castro (alqotel)     "1M", "2M", "4M", "8M", "16M", "32M", "64M", "128M", "256M", "512M",
4365118ebe8SLucas Mateus Castro (alqotel)     "1G", "2G", "4G", "8G", "16G", "32G", "64G", "128G", "256G", "512G",
4375118ebe8SLucas Mateus Castro (alqotel)     "1T", "2T"
4385118ebe8SLucas Mateus Castro (alqotel) };
4395118ebe8SLucas Mateus Castro (alqotel) 
4405118ebe8SLucas Mateus Castro (alqotel) static void mmubooke_dump_mmu(CPUPPCState *env)
4415118ebe8SLucas Mateus Castro (alqotel) {
4425118ebe8SLucas Mateus Castro (alqotel)     ppcemb_tlb_t *entry;
4435118ebe8SLucas Mateus Castro (alqotel)     int i;
4445118ebe8SLucas Mateus Castro (alqotel) 
44505739977SPhilippe Mathieu-Daudé #ifdef CONFIG_KVM
4465118ebe8SLucas Mateus Castro (alqotel)     if (kvm_enabled() && !env->kvm_sw_tlb) {
4475118ebe8SLucas Mateus Castro (alqotel)         qemu_printf("Cannot access KVM TLB\n");
4485118ebe8SLucas Mateus Castro (alqotel)         return;
4495118ebe8SLucas Mateus Castro (alqotel)     }
45005739977SPhilippe Mathieu-Daudé #endif
4515118ebe8SLucas Mateus Castro (alqotel) 
4525118ebe8SLucas Mateus Castro (alqotel)     qemu_printf("\nTLB:\n");
4535118ebe8SLucas Mateus Castro (alqotel)     qemu_printf("Effective          Physical           Size PID   Prot     "
4545118ebe8SLucas Mateus Castro (alqotel)                 "Attr\n");
4555118ebe8SLucas Mateus Castro (alqotel) 
4565118ebe8SLucas Mateus Castro (alqotel)     entry = &env->tlb.tlbe[0];
4575118ebe8SLucas Mateus Castro (alqotel)     for (i = 0; i < env->nb_tlb; i++, entry++) {
4585118ebe8SLucas Mateus Castro (alqotel)         hwaddr ea, pa;
4595118ebe8SLucas Mateus Castro (alqotel)         target_ulong mask;
4605118ebe8SLucas Mateus Castro (alqotel)         uint64_t size = (uint64_t)entry->size;
4615118ebe8SLucas Mateus Castro (alqotel)         char size_buf[20];
4625118ebe8SLucas Mateus Castro (alqotel) 
4635118ebe8SLucas Mateus Castro (alqotel)         /* Check valid flag */
4645118ebe8SLucas Mateus Castro (alqotel)         if (!(entry->prot & PAGE_VALID)) {
4655118ebe8SLucas Mateus Castro (alqotel)             continue;
4665118ebe8SLucas Mateus Castro (alqotel)         }
4675118ebe8SLucas Mateus Castro (alqotel) 
4685118ebe8SLucas Mateus Castro (alqotel)         mask = ~(entry->size - 1);
4695118ebe8SLucas Mateus Castro (alqotel)         ea = entry->EPN & mask;
4705118ebe8SLucas Mateus Castro (alqotel)         pa = entry->RPN & mask;
4715118ebe8SLucas Mateus Castro (alqotel)         /* Extend the physical address to 36 bits */
4725118ebe8SLucas Mateus Castro (alqotel)         pa |= (hwaddr)(entry->RPN & 0xF) << 32;
4735118ebe8SLucas Mateus Castro (alqotel)         if (size >= 1 * MiB) {
4745118ebe8SLucas Mateus Castro (alqotel)             snprintf(size_buf, sizeof(size_buf), "%3" PRId64 "M", size / MiB);
4755118ebe8SLucas Mateus Castro (alqotel)         } else {
4765118ebe8SLucas Mateus Castro (alqotel)             snprintf(size_buf, sizeof(size_buf), "%3" PRId64 "k", size / KiB);
4775118ebe8SLucas Mateus Castro (alqotel)         }
4785118ebe8SLucas Mateus Castro (alqotel)         qemu_printf("0x%016" PRIx64 " 0x%016" PRIx64 " %s %-5u %08x %08x\n",
4795118ebe8SLucas Mateus Castro (alqotel)                     (uint64_t)ea, (uint64_t)pa, size_buf, (uint32_t)entry->PID,
4805118ebe8SLucas Mateus Castro (alqotel)                     entry->prot, entry->attr);
4815118ebe8SLucas Mateus Castro (alqotel)     }
4825118ebe8SLucas Mateus Castro (alqotel) 
4835118ebe8SLucas Mateus Castro (alqotel) }
4845118ebe8SLucas Mateus Castro (alqotel) 
4855118ebe8SLucas Mateus Castro (alqotel) static void mmubooke206_dump_one_tlb(CPUPPCState *env, int tlbn, int offset,
4865118ebe8SLucas Mateus Castro (alqotel)                                      int tlbsize)
4875118ebe8SLucas Mateus Castro (alqotel) {
4885118ebe8SLucas Mateus Castro (alqotel)     ppcmas_tlb_t *entry;
4895118ebe8SLucas Mateus Castro (alqotel)     int i;
4905118ebe8SLucas Mateus Castro (alqotel) 
4915118ebe8SLucas Mateus Castro (alqotel)     qemu_printf("\nTLB%d:\n", tlbn);
4925118ebe8SLucas Mateus Castro (alqotel)     qemu_printf("Effective          Physical           Size TID   TS SRWX"
4935118ebe8SLucas Mateus Castro (alqotel)                 " URWX WIMGE U0123\n");
4945118ebe8SLucas Mateus Castro (alqotel) 
4955118ebe8SLucas Mateus Castro (alqotel)     entry = &env->tlb.tlbm[offset];
4965118ebe8SLucas Mateus Castro (alqotel)     for (i = 0; i < tlbsize; i++, entry++) {
4975118ebe8SLucas Mateus Castro (alqotel)         hwaddr ea, pa, size;
4985118ebe8SLucas Mateus Castro (alqotel)         int tsize;
4995118ebe8SLucas Mateus Castro (alqotel) 
5005118ebe8SLucas Mateus Castro (alqotel)         if (!(entry->mas1 & MAS1_VALID)) {
5015118ebe8SLucas Mateus Castro (alqotel)             continue;
5025118ebe8SLucas Mateus Castro (alqotel)         }
5035118ebe8SLucas Mateus Castro (alqotel) 
5045118ebe8SLucas Mateus Castro (alqotel)         tsize = (entry->mas1 & MAS1_TSIZE_MASK) >> MAS1_TSIZE_SHIFT;
5055118ebe8SLucas Mateus Castro (alqotel)         size = 1024ULL << tsize;
5065118ebe8SLucas Mateus Castro (alqotel)         ea = entry->mas2 & ~(size - 1);
5075118ebe8SLucas Mateus Castro (alqotel)         pa = entry->mas7_3 & ~(size - 1);
5085118ebe8SLucas Mateus Castro (alqotel) 
5095118ebe8SLucas Mateus Castro (alqotel)         qemu_printf("0x%016" PRIx64 " 0x%016" PRIx64 " %4s %-5u %1u  S%c%c%c"
5105118ebe8SLucas Mateus Castro (alqotel)                     " U%c%c%c %c%c%c%c%c U%c%c%c%c\n",
5115118ebe8SLucas Mateus Castro (alqotel)                     (uint64_t)ea, (uint64_t)pa,
5125118ebe8SLucas Mateus Castro (alqotel)                     book3e_tsize_to_str[tsize],
5135118ebe8SLucas Mateus Castro (alqotel)                     (entry->mas1 & MAS1_TID_MASK) >> MAS1_TID_SHIFT,
5145118ebe8SLucas Mateus Castro (alqotel)                     (entry->mas1 & MAS1_TS) >> MAS1_TS_SHIFT,
5155118ebe8SLucas Mateus Castro (alqotel)                     entry->mas7_3 & MAS3_SR ? 'R' : '-',
5165118ebe8SLucas Mateus Castro (alqotel)                     entry->mas7_3 & MAS3_SW ? 'W' : '-',
5175118ebe8SLucas Mateus Castro (alqotel)                     entry->mas7_3 & MAS3_SX ? 'X' : '-',
5185118ebe8SLucas Mateus Castro (alqotel)                     entry->mas7_3 & MAS3_UR ? 'R' : '-',
5195118ebe8SLucas Mateus Castro (alqotel)                     entry->mas7_3 & MAS3_UW ? 'W' : '-',
5205118ebe8SLucas Mateus Castro (alqotel)                     entry->mas7_3 & MAS3_UX ? 'X' : '-',
5215118ebe8SLucas Mateus Castro (alqotel)                     entry->mas2 & MAS2_W ? 'W' : '-',
5225118ebe8SLucas Mateus Castro (alqotel)                     entry->mas2 & MAS2_I ? 'I' : '-',
5235118ebe8SLucas Mateus Castro (alqotel)                     entry->mas2 & MAS2_M ? 'M' : '-',
5245118ebe8SLucas Mateus Castro (alqotel)                     entry->mas2 & MAS2_G ? 'G' : '-',
5255118ebe8SLucas Mateus Castro (alqotel)                     entry->mas2 & MAS2_E ? 'E' : '-',
5265118ebe8SLucas Mateus Castro (alqotel)                     entry->mas7_3 & MAS3_U0 ? '0' : '-',
5275118ebe8SLucas Mateus Castro (alqotel)                     entry->mas7_3 & MAS3_U1 ? '1' : '-',
5285118ebe8SLucas Mateus Castro (alqotel)                     entry->mas7_3 & MAS3_U2 ? '2' : '-',
5295118ebe8SLucas Mateus Castro (alqotel)                     entry->mas7_3 & MAS3_U3 ? '3' : '-');
5305118ebe8SLucas Mateus Castro (alqotel)     }
5315118ebe8SLucas Mateus Castro (alqotel) }
5325118ebe8SLucas Mateus Castro (alqotel) 
5335118ebe8SLucas Mateus Castro (alqotel) static void mmubooke206_dump_mmu(CPUPPCState *env)
5345118ebe8SLucas Mateus Castro (alqotel) {
5355118ebe8SLucas Mateus Castro (alqotel)     int offset = 0;
5365118ebe8SLucas Mateus Castro (alqotel)     int i;
5375118ebe8SLucas Mateus Castro (alqotel) 
53805739977SPhilippe Mathieu-Daudé #ifdef CONFIG_KVM
5395118ebe8SLucas Mateus Castro (alqotel)     if (kvm_enabled() && !env->kvm_sw_tlb) {
5405118ebe8SLucas Mateus Castro (alqotel)         qemu_printf("Cannot access KVM TLB\n");
5415118ebe8SLucas Mateus Castro (alqotel)         return;
5425118ebe8SLucas Mateus Castro (alqotel)     }
54305739977SPhilippe Mathieu-Daudé #endif
5445118ebe8SLucas Mateus Castro (alqotel) 
5455118ebe8SLucas Mateus Castro (alqotel)     for (i = 0; i < BOOKE206_MAX_TLBN; i++) {
5465118ebe8SLucas Mateus Castro (alqotel)         int size = booke206_tlb_size(env, i);
5475118ebe8SLucas Mateus Castro (alqotel) 
5485118ebe8SLucas Mateus Castro (alqotel)         if (size == 0) {
5495118ebe8SLucas Mateus Castro (alqotel)             continue;
5505118ebe8SLucas Mateus Castro (alqotel)         }
5515118ebe8SLucas Mateus Castro (alqotel) 
5525118ebe8SLucas Mateus Castro (alqotel)         mmubooke206_dump_one_tlb(env, i, offset, size);
5535118ebe8SLucas Mateus Castro (alqotel)         offset += size;
5545118ebe8SLucas Mateus Castro (alqotel)     }
5555118ebe8SLucas Mateus Castro (alqotel) }
5565118ebe8SLucas Mateus Castro (alqotel) 
5575118ebe8SLucas Mateus Castro (alqotel) static void mmu6xx_dump_BATs(CPUPPCState *env, int type)
5585118ebe8SLucas Mateus Castro (alqotel) {
5595118ebe8SLucas Mateus Castro (alqotel)     target_ulong *BATlt, *BATut, *BATu, *BATl;
5605118ebe8SLucas Mateus Castro (alqotel)     target_ulong BEPIl, BEPIu, bl;
5615118ebe8SLucas Mateus Castro (alqotel)     int i;
5625118ebe8SLucas Mateus Castro (alqotel) 
5635118ebe8SLucas Mateus Castro (alqotel)     switch (type) {
5645118ebe8SLucas Mateus Castro (alqotel)     case ACCESS_CODE:
5655118ebe8SLucas Mateus Castro (alqotel)         BATlt = env->IBAT[1];
5665118ebe8SLucas Mateus Castro (alqotel)         BATut = env->IBAT[0];
5675118ebe8SLucas Mateus Castro (alqotel)         break;
5685118ebe8SLucas Mateus Castro (alqotel)     default:
5695118ebe8SLucas Mateus Castro (alqotel)         BATlt = env->DBAT[1];
5705118ebe8SLucas Mateus Castro (alqotel)         BATut = env->DBAT[0];
5715118ebe8SLucas Mateus Castro (alqotel)         break;
5725118ebe8SLucas Mateus Castro (alqotel)     }
5735118ebe8SLucas Mateus Castro (alqotel) 
5745118ebe8SLucas Mateus Castro (alqotel)     for (i = 0; i < env->nb_BATs; i++) {
5755118ebe8SLucas Mateus Castro (alqotel)         BATu = &BATut[i];
5765118ebe8SLucas Mateus Castro (alqotel)         BATl = &BATlt[i];
5775118ebe8SLucas Mateus Castro (alqotel)         BEPIu = *BATu & 0xF0000000;
5785118ebe8SLucas Mateus Castro (alqotel)         BEPIl = *BATu & 0x0FFE0000;
5795118ebe8SLucas Mateus Castro (alqotel)         bl = (*BATu & 0x00001FFC) << 15;
5805118ebe8SLucas Mateus Castro (alqotel)         qemu_printf("%s BAT%d BATu " TARGET_FMT_lx
5815118ebe8SLucas Mateus Castro (alqotel)                     " BATl " TARGET_FMT_lx "\n\t" TARGET_FMT_lx " "
5825118ebe8SLucas Mateus Castro (alqotel)                     TARGET_FMT_lx " " TARGET_FMT_lx "\n",
5835118ebe8SLucas Mateus Castro (alqotel)                     type == ACCESS_CODE ? "code" : "data", i,
5845118ebe8SLucas Mateus Castro (alqotel)                     *BATu, *BATl, BEPIu, BEPIl, bl);
5855118ebe8SLucas Mateus Castro (alqotel)     }
5865118ebe8SLucas Mateus Castro (alqotel) }
5875118ebe8SLucas Mateus Castro (alqotel) 
5885118ebe8SLucas Mateus Castro (alqotel) static void mmu6xx_dump_mmu(CPUPPCState *env)
5895118ebe8SLucas Mateus Castro (alqotel) {
5905118ebe8SLucas Mateus Castro (alqotel)     PowerPCCPU *cpu = env_archcpu(env);
5915118ebe8SLucas Mateus Castro (alqotel)     ppc6xx_tlb_t *tlb;
5925118ebe8SLucas Mateus Castro (alqotel)     target_ulong sr;
5935118ebe8SLucas Mateus Castro (alqotel)     int type, way, entry, i;
5945118ebe8SLucas Mateus Castro (alqotel) 
5955118ebe8SLucas Mateus Castro (alqotel)     qemu_printf("HTAB base = 0x%"HWADDR_PRIx"\n", ppc_hash32_hpt_base(cpu));
5965118ebe8SLucas Mateus Castro (alqotel)     qemu_printf("HTAB mask = 0x%"HWADDR_PRIx"\n", ppc_hash32_hpt_mask(cpu));
5975118ebe8SLucas Mateus Castro (alqotel) 
5985118ebe8SLucas Mateus Castro (alqotel)     qemu_printf("\nSegment registers:\n");
5995118ebe8SLucas Mateus Castro (alqotel)     for (i = 0; i < 32; i++) {
6005118ebe8SLucas Mateus Castro (alqotel)         sr = env->sr[i];
6015118ebe8SLucas Mateus Castro (alqotel)         if (sr & 0x80000000) {
6025118ebe8SLucas Mateus Castro (alqotel)             qemu_printf("%02d T=%d Ks=%d Kp=%d BUID=0x%03x "
6035118ebe8SLucas Mateus Castro (alqotel)                         "CNTLR_SPEC=0x%05x\n", i,
6045118ebe8SLucas Mateus Castro (alqotel)                         sr & 0x80000000 ? 1 : 0, sr & 0x40000000 ? 1 : 0,
6055118ebe8SLucas Mateus Castro (alqotel)                         sr & 0x20000000 ? 1 : 0, (uint32_t)((sr >> 20) & 0x1FF),
6065118ebe8SLucas Mateus Castro (alqotel)                         (uint32_t)(sr & 0xFFFFF));
6075118ebe8SLucas Mateus Castro (alqotel)         } else {
6085118ebe8SLucas Mateus Castro (alqotel)             qemu_printf("%02d T=%d Ks=%d Kp=%d N=%d VSID=0x%06x\n", i,
6095118ebe8SLucas Mateus Castro (alqotel)                         sr & 0x80000000 ? 1 : 0, sr & 0x40000000 ? 1 : 0,
6105118ebe8SLucas Mateus Castro (alqotel)                         sr & 0x20000000 ? 1 : 0, sr & 0x10000000 ? 1 : 0,
6115118ebe8SLucas Mateus Castro (alqotel)                         (uint32_t)(sr & 0x00FFFFFF));
6125118ebe8SLucas Mateus Castro (alqotel)         }
6135118ebe8SLucas Mateus Castro (alqotel)     }
6145118ebe8SLucas Mateus Castro (alqotel) 
6155118ebe8SLucas Mateus Castro (alqotel)     qemu_printf("\nBATs:\n");
6165118ebe8SLucas Mateus Castro (alqotel)     mmu6xx_dump_BATs(env, ACCESS_INT);
6175118ebe8SLucas Mateus Castro (alqotel)     mmu6xx_dump_BATs(env, ACCESS_CODE);
6185118ebe8SLucas Mateus Castro (alqotel) 
6195118ebe8SLucas Mateus Castro (alqotel)     qemu_printf("\nTLBs                       [EPN    EPN + SIZE]\n");
6205118ebe8SLucas Mateus Castro (alqotel)     for (type = 0; type < 2; type++) {
6215118ebe8SLucas Mateus Castro (alqotel)         for (way = 0; way < env->nb_ways; way++) {
6225118ebe8SLucas Mateus Castro (alqotel)             for (entry = env->nb_tlb * type + env->tlb_per_way * way;
6235118ebe8SLucas Mateus Castro (alqotel)                  entry < (env->nb_tlb * type + env->tlb_per_way * (way + 1));
6245118ebe8SLucas Mateus Castro (alqotel)                  entry++) {
6255118ebe8SLucas Mateus Castro (alqotel) 
6265118ebe8SLucas Mateus Castro (alqotel)                 tlb = &env->tlb.tlb6[entry];
6275118ebe8SLucas Mateus Castro (alqotel)                 qemu_printf("%s TLB %02d/%02d way:%d %s ["
6285118ebe8SLucas Mateus Castro (alqotel)                             TARGET_FMT_lx " " TARGET_FMT_lx "]\n",
6295118ebe8SLucas Mateus Castro (alqotel)                             type ? "code" : "data", entry % env->nb_tlb,
6305118ebe8SLucas Mateus Castro (alqotel)                             env->nb_tlb, way,
6315118ebe8SLucas Mateus Castro (alqotel)                             pte_is_valid(tlb->pte0) ? "valid" : "inval",
6325118ebe8SLucas Mateus Castro (alqotel)                             tlb->EPN, tlb->EPN + TARGET_PAGE_SIZE);
6335118ebe8SLucas Mateus Castro (alqotel)             }
6345118ebe8SLucas Mateus Castro (alqotel)         }
6355118ebe8SLucas Mateus Castro (alqotel)     }
6365118ebe8SLucas Mateus Castro (alqotel) }
6375118ebe8SLucas Mateus Castro (alqotel) 
6385118ebe8SLucas Mateus Castro (alqotel) void dump_mmu(CPUPPCState *env)
6395118ebe8SLucas Mateus Castro (alqotel) {
6405118ebe8SLucas Mateus Castro (alqotel)     switch (env->mmu_model) {
6415118ebe8SLucas Mateus Castro (alqotel)     case POWERPC_MMU_BOOKE:
6425118ebe8SLucas Mateus Castro (alqotel)         mmubooke_dump_mmu(env);
6435118ebe8SLucas Mateus Castro (alqotel)         break;
6445118ebe8SLucas Mateus Castro (alqotel)     case POWERPC_MMU_BOOKE206:
6455118ebe8SLucas Mateus Castro (alqotel)         mmubooke206_dump_mmu(env);
6465118ebe8SLucas Mateus Castro (alqotel)         break;
6475118ebe8SLucas Mateus Castro (alqotel)     case POWERPC_MMU_SOFT_6xx:
6485118ebe8SLucas Mateus Castro (alqotel)         mmu6xx_dump_mmu(env);
6495118ebe8SLucas Mateus Castro (alqotel)         break;
6505118ebe8SLucas Mateus Castro (alqotel) #if defined(TARGET_PPC64)
6515118ebe8SLucas Mateus Castro (alqotel)     case POWERPC_MMU_64B:
6525118ebe8SLucas Mateus Castro (alqotel)     case POWERPC_MMU_2_03:
6535118ebe8SLucas Mateus Castro (alqotel)     case POWERPC_MMU_2_06:
6545118ebe8SLucas Mateus Castro (alqotel)     case POWERPC_MMU_2_07:
6555118ebe8SLucas Mateus Castro (alqotel)         dump_slb(env_archcpu(env));
6565118ebe8SLucas Mateus Castro (alqotel)         break;
6575118ebe8SLucas Mateus Castro (alqotel)     case POWERPC_MMU_3_00:
6585118ebe8SLucas Mateus Castro (alqotel)         if (ppc64_v3_radix(env_archcpu(env))) {
6595118ebe8SLucas Mateus Castro (alqotel)             qemu_log_mask(LOG_UNIMP, "%s: the PPC64 MMU is unsupported\n",
6605118ebe8SLucas Mateus Castro (alqotel)                           __func__);
6615118ebe8SLucas Mateus Castro (alqotel)         } else {
6625118ebe8SLucas Mateus Castro (alqotel)             dump_slb(env_archcpu(env));
6635118ebe8SLucas Mateus Castro (alqotel)         }
6645118ebe8SLucas Mateus Castro (alqotel)         break;
6655118ebe8SLucas Mateus Castro (alqotel) #endif
6665118ebe8SLucas Mateus Castro (alqotel)     default:
6675118ebe8SLucas Mateus Castro (alqotel)         qemu_log_mask(LOG_UNIMP, "%s: unimplemented\n", __func__);
6685118ebe8SLucas Mateus Castro (alqotel)     }
6695118ebe8SLucas Mateus Castro (alqotel) }
6705118ebe8SLucas Mateus Castro (alqotel) 
671ba91e5d0SBALATON Zoltan 
672c29f808aSBALATON Zoltan static bool ppc_real_mode_xlate(PowerPCCPU *cpu, vaddr eaddr,
673c29f808aSBALATON Zoltan                                 MMUAccessType access_type,
674c29f808aSBALATON Zoltan                                 hwaddr *raddrp, int *psizep, int *protp)
675c29f808aSBALATON Zoltan {
676c29f808aSBALATON Zoltan     CPUPPCState *env = &cpu->env;
677c29f808aSBALATON Zoltan 
678c29f808aSBALATON Zoltan     if (access_type == MMU_INST_FETCH ? !FIELD_EX64(env->msr, MSR, IR)
679c29f808aSBALATON Zoltan                                       : !FIELD_EX64(env->msr, MSR, DR)) {
680c29f808aSBALATON Zoltan         *raddrp = eaddr;
681c29f808aSBALATON Zoltan         *protp = PAGE_RWX;
682c29f808aSBALATON Zoltan         *psizep = TARGET_PAGE_BITS;
683c29f808aSBALATON Zoltan         return true;
684c29f808aSBALATON Zoltan     } else if (env->mmu_model == POWERPC_MMU_REAL) {
685c29f808aSBALATON Zoltan         cpu_abort(CPU(cpu), "PowerPC in real mode shold not do translation\n");
686c29f808aSBALATON Zoltan     }
687c29f808aSBALATON Zoltan     return false;
688c29f808aSBALATON Zoltan }
689c29f808aSBALATON Zoltan 
69058b01325SBALATON Zoltan static bool ppc_40x_xlate(PowerPCCPU *cpu, vaddr eaddr,
69158b01325SBALATON Zoltan                           MMUAccessType access_type,
69258b01325SBALATON Zoltan                           hwaddr *raddrp, int *psizep, int *protp,
69358b01325SBALATON Zoltan                           int mmu_idx, bool guest_visible)
69458b01325SBALATON Zoltan {
69558b01325SBALATON Zoltan     CPUState *cs = CPU(cpu);
69658b01325SBALATON Zoltan     CPUPPCState *env = &cpu->env;
69758b01325SBALATON Zoltan     int ret;
69858b01325SBALATON Zoltan 
69958b01325SBALATON Zoltan     if (ppc_real_mode_xlate(cpu, eaddr, access_type, raddrp, psizep, protp)) {
70058b01325SBALATON Zoltan         return true;
70158b01325SBALATON Zoltan     }
70258b01325SBALATON Zoltan 
70358b01325SBALATON Zoltan     ret = mmu40x_get_physical_address(env, raddrp, protp, eaddr, access_type);
70458b01325SBALATON Zoltan     if (ret == 0) {
70558b01325SBALATON Zoltan         *psizep = TARGET_PAGE_BITS;
70658b01325SBALATON Zoltan         return true;
70758b01325SBALATON Zoltan     } else if (!guest_visible) {
70858b01325SBALATON Zoltan         return false;
70958b01325SBALATON Zoltan     }
71058b01325SBALATON Zoltan 
71158b01325SBALATON Zoltan     log_cpu_state_mask(CPU_LOG_MMU, cs, 0);
71258b01325SBALATON Zoltan     if (access_type == MMU_INST_FETCH) {
71358b01325SBALATON Zoltan         switch (ret) {
71458b01325SBALATON Zoltan         case -1:
71558b01325SBALATON Zoltan             /* No matches in page tables or TLB */
71658b01325SBALATON Zoltan             cs->exception_index = POWERPC_EXCP_ITLB;
71758b01325SBALATON Zoltan             env->error_code = 0;
71858b01325SBALATON Zoltan             env->spr[SPR_40x_DEAR] = eaddr;
71958b01325SBALATON Zoltan             env->spr[SPR_40x_ESR] = 0x00000000;
72058b01325SBALATON Zoltan             break;
72158b01325SBALATON Zoltan         case -2:
72258b01325SBALATON Zoltan             /* Access rights violation */
72358b01325SBALATON Zoltan             cs->exception_index = POWERPC_EXCP_ISI;
72458b01325SBALATON Zoltan             env->error_code = 0x08000000;
72558b01325SBALATON Zoltan             break;
72658b01325SBALATON Zoltan         default:
72758b01325SBALATON Zoltan             g_assert_not_reached();
72858b01325SBALATON Zoltan         }
72958b01325SBALATON Zoltan     } else {
73058b01325SBALATON Zoltan         switch (ret) {
73158b01325SBALATON Zoltan         case -1:
73258b01325SBALATON Zoltan             /* No matches in page tables or TLB */
73358b01325SBALATON Zoltan             cs->exception_index = POWERPC_EXCP_DTLB;
73458b01325SBALATON Zoltan             env->error_code = 0;
73558b01325SBALATON Zoltan             env->spr[SPR_40x_DEAR] = eaddr;
73658b01325SBALATON Zoltan             if (access_type == MMU_DATA_STORE) {
73758b01325SBALATON Zoltan                 env->spr[SPR_40x_ESR] = 0x00800000;
73858b01325SBALATON Zoltan             } else {
73958b01325SBALATON Zoltan                 env->spr[SPR_40x_ESR] = 0x00000000;
74058b01325SBALATON Zoltan             }
74158b01325SBALATON Zoltan             break;
74258b01325SBALATON Zoltan         case -2:
74358b01325SBALATON Zoltan             /* Access rights violation */
74458b01325SBALATON Zoltan             cs->exception_index = POWERPC_EXCP_DSI;
74558b01325SBALATON Zoltan             env->error_code = 0;
74658b01325SBALATON Zoltan             env->spr[SPR_40x_DEAR] = eaddr;
74758b01325SBALATON Zoltan             if (access_type == MMU_DATA_STORE) {
74858b01325SBALATON Zoltan                 env->spr[SPR_40x_ESR] |= 0x00800000;
74958b01325SBALATON Zoltan             }
75058b01325SBALATON Zoltan             break;
75158b01325SBALATON Zoltan         default:
75258b01325SBALATON Zoltan             g_assert_not_reached();
75358b01325SBALATON Zoltan         }
75458b01325SBALATON Zoltan     }
75558b01325SBALATON Zoltan     return false;
75658b01325SBALATON Zoltan }
75758b01325SBALATON Zoltan 
7586b9ea7f3SBALATON Zoltan static bool ppc_6xx_xlate(PowerPCCPU *cpu, vaddr eaddr,
7595118ebe8SLucas Mateus Castro (alqotel)                           MMUAccessType access_type,
7605118ebe8SLucas Mateus Castro (alqotel)                           hwaddr *raddrp, int *psizep, int *protp,
7615118ebe8SLucas Mateus Castro (alqotel)                           int mmu_idx, bool guest_visible)
7625118ebe8SLucas Mateus Castro (alqotel) {
7635118ebe8SLucas Mateus Castro (alqotel)     CPUState *cs = CPU(cpu);
7645118ebe8SLucas Mateus Castro (alqotel)     CPUPPCState *env = &cpu->env;
7655118ebe8SLucas Mateus Castro (alqotel)     mmu_ctx_t ctx;
7665118ebe8SLucas Mateus Castro (alqotel)     int type;
7675118ebe8SLucas Mateus Castro (alqotel)     int ret;
7685118ebe8SLucas Mateus Castro (alqotel) 
769c29f808aSBALATON Zoltan     if (ppc_real_mode_xlate(cpu, eaddr, access_type, raddrp, psizep, protp)) {
770c29f808aSBALATON Zoltan         return true;
771c29f808aSBALATON Zoltan     }
772c29f808aSBALATON Zoltan 
7735118ebe8SLucas Mateus Castro (alqotel)     if (access_type == MMU_INST_FETCH) {
7745118ebe8SLucas Mateus Castro (alqotel)         /* code access */
7755118ebe8SLucas Mateus Castro (alqotel)         type = ACCESS_CODE;
7765118ebe8SLucas Mateus Castro (alqotel)     } else if (guest_visible) {
7775118ebe8SLucas Mateus Castro (alqotel)         /* data access */
7785118ebe8SLucas Mateus Castro (alqotel)         type = env->access_type;
7795118ebe8SLucas Mateus Castro (alqotel)     } else {
7805118ebe8SLucas Mateus Castro (alqotel)         type = ACCESS_INT;
7815118ebe8SLucas Mateus Castro (alqotel)     }
7825118ebe8SLucas Mateus Castro (alqotel) 
7836b9ea7f3SBALATON Zoltan     ctx.prot = 0;
7846b9ea7f3SBALATON Zoltan     ctx.hash[0] = 0;
7856b9ea7f3SBALATON Zoltan     ctx.hash[1] = 0;
7866b9ea7f3SBALATON Zoltan     ret = mmu6xx_get_physical_address(env, &ctx, eaddr, access_type, type);
7875118ebe8SLucas Mateus Castro (alqotel)     if (ret == 0) {
7885118ebe8SLucas Mateus Castro (alqotel)         *raddrp = ctx.raddr;
7895118ebe8SLucas Mateus Castro (alqotel)         *protp = ctx.prot;
7905118ebe8SLucas Mateus Castro (alqotel)         *psizep = TARGET_PAGE_BITS;
7915118ebe8SLucas Mateus Castro (alqotel)         return true;
7929e9ca54cSBALATON Zoltan     } else if (!guest_visible) {
7939e9ca54cSBALATON Zoltan         return false;
7945118ebe8SLucas Mateus Castro (alqotel)     }
7955118ebe8SLucas Mateus Castro (alqotel) 
79656964585SCédric Le Goater     log_cpu_state_mask(CPU_LOG_MMU, cs, 0);
7975118ebe8SLucas Mateus Castro (alqotel)     if (type == ACCESS_CODE) {
7985118ebe8SLucas Mateus Castro (alqotel)         switch (ret) {
7995118ebe8SLucas Mateus Castro (alqotel)         case -1:
8005118ebe8SLucas Mateus Castro (alqotel)             /* No matches in page tables or TLB */
8015118ebe8SLucas Mateus Castro (alqotel)             cs->exception_index = POWERPC_EXCP_IFTLB;
8025118ebe8SLucas Mateus Castro (alqotel)             env->error_code = 1 << 18;
8035118ebe8SLucas Mateus Castro (alqotel)             env->spr[SPR_IMISS] = eaddr;
8045118ebe8SLucas Mateus Castro (alqotel)             env->spr[SPR_ICMP] = 0x80000000 | ctx.ptem;
8055118ebe8SLucas Mateus Castro (alqotel)             goto tlb_miss;
8065118ebe8SLucas Mateus Castro (alqotel)         case -2:
8075118ebe8SLucas Mateus Castro (alqotel)             /* Access rights violation */
8085118ebe8SLucas Mateus Castro (alqotel)             cs->exception_index = POWERPC_EXCP_ISI;
8095118ebe8SLucas Mateus Castro (alqotel)             env->error_code = 0x08000000;
8105118ebe8SLucas Mateus Castro (alqotel)             break;
8115118ebe8SLucas Mateus Castro (alqotel)         case -3:
8125118ebe8SLucas Mateus Castro (alqotel)             /* No execute protection violation */
8135118ebe8SLucas Mateus Castro (alqotel)             cs->exception_index = POWERPC_EXCP_ISI;
814ba91e5d0SBALATON Zoltan             env->error_code = 0x10000000;
8155118ebe8SLucas Mateus Castro (alqotel)             break;
8165118ebe8SLucas Mateus Castro (alqotel)         case -4:
8175118ebe8SLucas Mateus Castro (alqotel)             /* Direct store exception */
8185118ebe8SLucas Mateus Castro (alqotel)             /* No code fetch is allowed in direct-store areas */
8195118ebe8SLucas Mateus Castro (alqotel)             cs->exception_index = POWERPC_EXCP_ISI;
8205118ebe8SLucas Mateus Castro (alqotel)             env->error_code = 0x10000000;
8215118ebe8SLucas Mateus Castro (alqotel)             break;
8225118ebe8SLucas Mateus Castro (alqotel)         }
8235118ebe8SLucas Mateus Castro (alqotel)     } else {
8245118ebe8SLucas Mateus Castro (alqotel)         switch (ret) {
8255118ebe8SLucas Mateus Castro (alqotel)         case -1:
8265118ebe8SLucas Mateus Castro (alqotel)             /* No matches in page tables or TLB */
8275118ebe8SLucas Mateus Castro (alqotel)             if (access_type == MMU_DATA_STORE) {
8285118ebe8SLucas Mateus Castro (alqotel)                 cs->exception_index = POWERPC_EXCP_DSTLB;
8295118ebe8SLucas Mateus Castro (alqotel)                 env->error_code = 1 << 16;
8305118ebe8SLucas Mateus Castro (alqotel)             } else {
8315118ebe8SLucas Mateus Castro (alqotel)                 cs->exception_index = POWERPC_EXCP_DLTLB;
8325118ebe8SLucas Mateus Castro (alqotel)                 env->error_code = 0;
8335118ebe8SLucas Mateus Castro (alqotel)             }
8345118ebe8SLucas Mateus Castro (alqotel)             env->spr[SPR_DMISS] = eaddr;
8355118ebe8SLucas Mateus Castro (alqotel)             env->spr[SPR_DCMP] = 0x80000000 | ctx.ptem;
8365118ebe8SLucas Mateus Castro (alqotel) tlb_miss:
8375118ebe8SLucas Mateus Castro (alqotel)             env->error_code |= ctx.key << 19;
8385118ebe8SLucas Mateus Castro (alqotel)             env->spr[SPR_HASH1] = ppc_hash32_hpt_base(cpu) +
8395118ebe8SLucas Mateus Castro (alqotel)                                   get_pteg_offset32(cpu, ctx.hash[0]);
8405118ebe8SLucas Mateus Castro (alqotel)             env->spr[SPR_HASH2] = ppc_hash32_hpt_base(cpu) +
8415118ebe8SLucas Mateus Castro (alqotel)                                   get_pteg_offset32(cpu, ctx.hash[1]);
8425118ebe8SLucas Mateus Castro (alqotel)             break;
8435118ebe8SLucas Mateus Castro (alqotel)         case -2:
8445118ebe8SLucas Mateus Castro (alqotel)             /* Access rights violation */
8455118ebe8SLucas Mateus Castro (alqotel)             cs->exception_index = POWERPC_EXCP_DSI;
8465118ebe8SLucas Mateus Castro (alqotel)             env->error_code = 0;
8475118ebe8SLucas Mateus Castro (alqotel)             env->spr[SPR_DAR] = eaddr;
8485118ebe8SLucas Mateus Castro (alqotel)             if (access_type == MMU_DATA_STORE) {
8495118ebe8SLucas Mateus Castro (alqotel)                 env->spr[SPR_DSISR] = 0x0A000000;
8505118ebe8SLucas Mateus Castro (alqotel)             } else {
8515118ebe8SLucas Mateus Castro (alqotel)                 env->spr[SPR_DSISR] = 0x08000000;
8525118ebe8SLucas Mateus Castro (alqotel)             }
8535118ebe8SLucas Mateus Castro (alqotel)             break;
8545118ebe8SLucas Mateus Castro (alqotel)         case -4:
8555118ebe8SLucas Mateus Castro (alqotel)             /* Direct store exception */
8565118ebe8SLucas Mateus Castro (alqotel)             switch (type) {
8575118ebe8SLucas Mateus Castro (alqotel)             case ACCESS_FLOAT:
8585118ebe8SLucas Mateus Castro (alqotel)                 /* Floating point load/store */
8595118ebe8SLucas Mateus Castro (alqotel)                 cs->exception_index = POWERPC_EXCP_ALIGN;
8605118ebe8SLucas Mateus Castro (alqotel)                 env->error_code = POWERPC_EXCP_ALIGN_FP;
8615118ebe8SLucas Mateus Castro (alqotel)                 env->spr[SPR_DAR] = eaddr;
8625118ebe8SLucas Mateus Castro (alqotel)                 break;
8635118ebe8SLucas Mateus Castro (alqotel)             case ACCESS_RES:
8645118ebe8SLucas Mateus Castro (alqotel)                 /* lwarx, ldarx or stwcx. */
8655118ebe8SLucas Mateus Castro (alqotel)                 cs->exception_index = POWERPC_EXCP_DSI;
8665118ebe8SLucas Mateus Castro (alqotel)                 env->error_code = 0;
8675118ebe8SLucas Mateus Castro (alqotel)                 env->spr[SPR_DAR] = eaddr;
8685118ebe8SLucas Mateus Castro (alqotel)                 if (access_type == MMU_DATA_STORE) {
8695118ebe8SLucas Mateus Castro (alqotel)                     env->spr[SPR_DSISR] = 0x06000000;
8705118ebe8SLucas Mateus Castro (alqotel)                 } else {
8715118ebe8SLucas Mateus Castro (alqotel)                     env->spr[SPR_DSISR] = 0x04000000;
8725118ebe8SLucas Mateus Castro (alqotel)                 }
8735118ebe8SLucas Mateus Castro (alqotel)                 break;
8745118ebe8SLucas Mateus Castro (alqotel)             case ACCESS_EXT:
8755118ebe8SLucas Mateus Castro (alqotel)                 /* eciwx or ecowx */
8765118ebe8SLucas Mateus Castro (alqotel)                 cs->exception_index = POWERPC_EXCP_DSI;
8775118ebe8SLucas Mateus Castro (alqotel)                 env->error_code = 0;
8785118ebe8SLucas Mateus Castro (alqotel)                 env->spr[SPR_DAR] = eaddr;
8795118ebe8SLucas Mateus Castro (alqotel)                 if (access_type == MMU_DATA_STORE) {
8805118ebe8SLucas Mateus Castro (alqotel)                     env->spr[SPR_DSISR] = 0x06100000;
8815118ebe8SLucas Mateus Castro (alqotel)                 } else {
8825118ebe8SLucas Mateus Castro (alqotel)                     env->spr[SPR_DSISR] = 0x04100000;
8835118ebe8SLucas Mateus Castro (alqotel)                 }
8845118ebe8SLucas Mateus Castro (alqotel)                 break;
8855118ebe8SLucas Mateus Castro (alqotel)             default:
8865118ebe8SLucas Mateus Castro (alqotel)                 printf("DSI: invalid exception (%d)\n", ret);
8875118ebe8SLucas Mateus Castro (alqotel)                 cs->exception_index = POWERPC_EXCP_PROGRAM;
8889e9ca54cSBALATON Zoltan                 env->error_code = POWERPC_EXCP_INVAL | POWERPC_EXCP_INVAL_INVAL;
8895118ebe8SLucas Mateus Castro (alqotel)                 env->spr[SPR_DAR] = eaddr;
8905118ebe8SLucas Mateus Castro (alqotel)                 break;
8915118ebe8SLucas Mateus Castro (alqotel)             }
8925118ebe8SLucas Mateus Castro (alqotel)             break;
8935118ebe8SLucas Mateus Castro (alqotel)         }
8945118ebe8SLucas Mateus Castro (alqotel)     }
8955118ebe8SLucas Mateus Castro (alqotel)     return false;
8965118ebe8SLucas Mateus Castro (alqotel) }
8975118ebe8SLucas Mateus Castro (alqotel) 
8985118ebe8SLucas Mateus Castro (alqotel) /*****************************************************************************/
8995118ebe8SLucas Mateus Castro (alqotel) 
9005118ebe8SLucas Mateus Castro (alqotel) bool ppc_xlate(PowerPCCPU *cpu, vaddr eaddr, MMUAccessType access_type,
9015118ebe8SLucas Mateus Castro (alqotel)                       hwaddr *raddrp, int *psizep, int *protp,
9025118ebe8SLucas Mateus Castro (alqotel)                       int mmu_idx, bool guest_visible)
9035118ebe8SLucas Mateus Castro (alqotel) {
9045118ebe8SLucas Mateus Castro (alqotel)     switch (cpu->env.mmu_model) {
9055118ebe8SLucas Mateus Castro (alqotel) #if defined(TARGET_PPC64)
9065118ebe8SLucas Mateus Castro (alqotel)     case POWERPC_MMU_3_00:
9075118ebe8SLucas Mateus Castro (alqotel)         if (ppc64_v3_radix(cpu)) {
9085118ebe8SLucas Mateus Castro (alqotel)             return ppc_radix64_xlate(cpu, eaddr, access_type, raddrp,
9095118ebe8SLucas Mateus Castro (alqotel)                                      psizep, protp, mmu_idx, guest_visible);
9105118ebe8SLucas Mateus Castro (alqotel)         }
9115118ebe8SLucas Mateus Castro (alqotel)         /* fall through */
9125118ebe8SLucas Mateus Castro (alqotel)     case POWERPC_MMU_64B:
9135118ebe8SLucas Mateus Castro (alqotel)     case POWERPC_MMU_2_03:
9145118ebe8SLucas Mateus Castro (alqotel)     case POWERPC_MMU_2_06:
9155118ebe8SLucas Mateus Castro (alqotel)     case POWERPC_MMU_2_07:
9165118ebe8SLucas Mateus Castro (alqotel)         return ppc_hash64_xlate(cpu, eaddr, access_type,
9175118ebe8SLucas Mateus Castro (alqotel)                                 raddrp, psizep, protp, mmu_idx, guest_visible);
9185118ebe8SLucas Mateus Castro (alqotel) #endif
9195118ebe8SLucas Mateus Castro (alqotel) 
9205118ebe8SLucas Mateus Castro (alqotel)     case POWERPC_MMU_32B:
9215118ebe8SLucas Mateus Castro (alqotel)         return ppc_hash32_xlate(cpu, eaddr, access_type, raddrp,
9225118ebe8SLucas Mateus Castro (alqotel)                                psizep, protp, mmu_idx, guest_visible);
923ba91e5d0SBALATON Zoltan     case POWERPC_MMU_BOOKE:
924ba91e5d0SBALATON Zoltan     case POWERPC_MMU_BOOKE206:
925ba91e5d0SBALATON Zoltan         return ppc_booke_xlate(cpu, eaddr, access_type, raddrp,
926ba91e5d0SBALATON Zoltan                                psizep, protp, mmu_idx, guest_visible);
92758b01325SBALATON Zoltan     case POWERPC_MMU_SOFT_4xx:
92858b01325SBALATON Zoltan         return ppc_40x_xlate(cpu, eaddr, access_type, raddrp,
92958b01325SBALATON Zoltan                              psizep, protp, mmu_idx, guest_visible);
9306b9ea7f3SBALATON Zoltan     case POWERPC_MMU_SOFT_6xx:
9316b9ea7f3SBALATON Zoltan         return ppc_6xx_xlate(cpu, eaddr, access_type, raddrp,
9326b9ea7f3SBALATON Zoltan                              psizep, protp, mmu_idx, guest_visible);
933c29f808aSBALATON Zoltan     case POWERPC_MMU_REAL:
934c29f808aSBALATON Zoltan         return ppc_real_mode_xlate(cpu, eaddr, access_type, raddrp, psizep,
935c29f808aSBALATON Zoltan                                    protp);
936cfd5c128SBALATON Zoltan     case POWERPC_MMU_MPC8xx:
937cfd5c128SBALATON Zoltan         cpu_abort(env_cpu(&cpu->env), "MPC8xx MMU model is not implemented\n");
9385118ebe8SLucas Mateus Castro (alqotel)     default:
9396b9ea7f3SBALATON Zoltan         cpu_abort(CPU(cpu), "Unknown or invalid MMU model\n");
9405118ebe8SLucas Mateus Castro (alqotel)     }
9415118ebe8SLucas Mateus Castro (alqotel) }
9425118ebe8SLucas Mateus Castro (alqotel) 
9435118ebe8SLucas Mateus Castro (alqotel) hwaddr ppc_cpu_get_phys_page_debug(CPUState *cs, vaddr addr)
9445118ebe8SLucas Mateus Castro (alqotel) {
9455118ebe8SLucas Mateus Castro (alqotel)     PowerPCCPU *cpu = POWERPC_CPU(cs);
9465118ebe8SLucas Mateus Castro (alqotel)     hwaddr raddr;
9475118ebe8SLucas Mateus Castro (alqotel)     int s, p;
9485118ebe8SLucas Mateus Castro (alqotel) 
9495118ebe8SLucas Mateus Castro (alqotel)     /*
9505118ebe8SLucas Mateus Castro (alqotel)      * Some MMUs have separate TLBs for code and data. If we only
9515118ebe8SLucas Mateus Castro (alqotel)      * try an MMU_DATA_LOAD, we may not be able to read instructions
9525118ebe8SLucas Mateus Castro (alqotel)      * mapped by code TLBs, so we also try a MMU_INST_FETCH.
9535118ebe8SLucas Mateus Castro (alqotel)      */
9545118ebe8SLucas Mateus Castro (alqotel)     if (ppc_xlate(cpu, addr, MMU_DATA_LOAD, &raddr, &s, &p,
955fb00f730SRichard Henderson                   ppc_env_mmu_index(&cpu->env, false), false) ||
9565118ebe8SLucas Mateus Castro (alqotel)         ppc_xlate(cpu, addr, MMU_INST_FETCH, &raddr, &s, &p,
957fb00f730SRichard Henderson                   ppc_env_mmu_index(&cpu->env, true), false)) {
9585118ebe8SLucas Mateus Castro (alqotel)         return raddr & TARGET_PAGE_MASK;
9595118ebe8SLucas Mateus Castro (alqotel)     }
9605118ebe8SLucas Mateus Castro (alqotel)     return -1;
9615118ebe8SLucas Mateus Castro (alqotel) }
962