15118ebe8SLucas Mateus Castro (alqotel) /* 25118ebe8SLucas Mateus Castro (alqotel) * PowerPC MMU, TLB, SLB and BAT emulation helpers for QEMU. 35118ebe8SLucas Mateus Castro (alqotel) * 45118ebe8SLucas Mateus Castro (alqotel) * Copyright (c) 2003-2007 Jocelyn Mayer 55118ebe8SLucas Mateus Castro (alqotel) * 65118ebe8SLucas Mateus Castro (alqotel) * This library is free software; you can redistribute it and/or 75118ebe8SLucas Mateus Castro (alqotel) * modify it under the terms of the GNU Lesser General Public 85118ebe8SLucas Mateus Castro (alqotel) * License as published by the Free Software Foundation; either 95118ebe8SLucas Mateus Castro (alqotel) * version 2.1 of the License, or (at your option) any later version. 105118ebe8SLucas Mateus Castro (alqotel) * 115118ebe8SLucas Mateus Castro (alqotel) * This library is distributed in the hope that it will be useful, 125118ebe8SLucas Mateus Castro (alqotel) * but WITHOUT ANY WARRANTY; without even the implied warranty of 135118ebe8SLucas Mateus Castro (alqotel) * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 145118ebe8SLucas Mateus Castro (alqotel) * Lesser General Public License for more details. 155118ebe8SLucas Mateus Castro (alqotel) * 165118ebe8SLucas Mateus Castro (alqotel) * You should have received a copy of the GNU Lesser General Public 175118ebe8SLucas Mateus Castro (alqotel) * License along with this library; if not, see <http://www.gnu.org/licenses/>. 185118ebe8SLucas Mateus Castro (alqotel) */ 195118ebe8SLucas Mateus Castro (alqotel) 205118ebe8SLucas Mateus Castro (alqotel) #include "qemu/osdep.h" 215118ebe8SLucas Mateus Castro (alqotel) #include "qemu/units.h" 225118ebe8SLucas Mateus Castro (alqotel) #include "cpu.h" 235118ebe8SLucas Mateus Castro (alqotel) #include "sysemu/kvm.h" 245118ebe8SLucas Mateus Castro (alqotel) #include "kvm_ppc.h" 255118ebe8SLucas Mateus Castro (alqotel) #include "mmu-hash64.h" 265118ebe8SLucas Mateus Castro (alqotel) #include "mmu-hash32.h" 275118ebe8SLucas Mateus Castro (alqotel) #include "exec/exec-all.h" 2874781c08SPhilippe Mathieu-Daudé #include "exec/page-protection.h" 295118ebe8SLucas Mateus Castro (alqotel) #include "exec/log.h" 305118ebe8SLucas Mateus Castro (alqotel) #include "helper_regs.h" 315118ebe8SLucas Mateus Castro (alqotel) #include "qemu/error-report.h" 325118ebe8SLucas Mateus Castro (alqotel) #include "qemu/qemu-print.h" 335118ebe8SLucas Mateus Castro (alqotel) #include "internal.h" 345118ebe8SLucas Mateus Castro (alqotel) #include "mmu-book3s-v3.h" 355118ebe8SLucas Mateus Castro (alqotel) #include "mmu-radix64.h" 36e7baac64SBALATON Zoltan #include "mmu-booke.h" 375118ebe8SLucas Mateus Castro (alqotel) 385118ebe8SLucas Mateus Castro (alqotel) /* #define DUMP_PAGE_TABLES */ 395118ebe8SLucas Mateus Castro (alqotel) 40306b5320SBALATON Zoltan /* Context used internally during MMU translations */ 41306b5320SBALATON Zoltan typedef struct { 42306b5320SBALATON Zoltan hwaddr raddr; /* Real address */ 43306b5320SBALATON Zoltan hwaddr eaddr; /* Effective address */ 44306b5320SBALATON Zoltan int prot; /* Protection bits */ 45306b5320SBALATON Zoltan hwaddr hash[2]; /* Pagetable hash values */ 46306b5320SBALATON Zoltan target_ulong ptem; /* Virtual segment ID | API */ 47306b5320SBALATON Zoltan int key; /* Access key */ 48306b5320SBALATON Zoltan int nx; /* Non-execute area */ 49306b5320SBALATON Zoltan } mmu_ctx_t; 50306b5320SBALATON Zoltan 51d6ae8ec6SLucas Mateus Castro (alqotel) void ppc_store_sdr1(CPUPPCState *env, target_ulong value) 52d6ae8ec6SLucas Mateus Castro (alqotel) { 53d6ae8ec6SLucas Mateus Castro (alqotel) PowerPCCPU *cpu = env_archcpu(env); 54d6ae8ec6SLucas Mateus Castro (alqotel) qemu_log_mask(CPU_LOG_MMU, "%s: " TARGET_FMT_lx "\n", __func__, value); 55d6ae8ec6SLucas Mateus Castro (alqotel) assert(!cpu->env.has_hv_mode || !cpu->vhyp); 56d6ae8ec6SLucas Mateus Castro (alqotel) #if defined(TARGET_PPC64) 57d6ae8ec6SLucas Mateus Castro (alqotel) if (mmu_is_64bit(env->mmu_model)) { 58d6ae8ec6SLucas Mateus Castro (alqotel) target_ulong sdr_mask = SDR_64_HTABORG | SDR_64_HTABSIZE; 59d6ae8ec6SLucas Mateus Castro (alqotel) target_ulong htabsize = value & SDR_64_HTABSIZE; 60d6ae8ec6SLucas Mateus Castro (alqotel) 61d6ae8ec6SLucas Mateus Castro (alqotel) if (value & ~sdr_mask) { 62d6ae8ec6SLucas Mateus Castro (alqotel) qemu_log_mask(LOG_GUEST_ERROR, "Invalid bits 0x"TARGET_FMT_lx 63d6ae8ec6SLucas Mateus Castro (alqotel) " set in SDR1", value & ~sdr_mask); 64d6ae8ec6SLucas Mateus Castro (alqotel) value &= sdr_mask; 65d6ae8ec6SLucas Mateus Castro (alqotel) } 66d6ae8ec6SLucas Mateus Castro (alqotel) if (htabsize > 28) { 67d6ae8ec6SLucas Mateus Castro (alqotel) qemu_log_mask(LOG_GUEST_ERROR, "Invalid HTABSIZE 0x" TARGET_FMT_lx 68d6ae8ec6SLucas Mateus Castro (alqotel) " stored in SDR1", htabsize); 69d6ae8ec6SLucas Mateus Castro (alqotel) return; 70d6ae8ec6SLucas Mateus Castro (alqotel) } 71d6ae8ec6SLucas Mateus Castro (alqotel) } 72d6ae8ec6SLucas Mateus Castro (alqotel) #endif /* defined(TARGET_PPC64) */ 73d6ae8ec6SLucas Mateus Castro (alqotel) /* FIXME: Should check for valid HTABMASK values in 32-bit case */ 74d6ae8ec6SLucas Mateus Castro (alqotel) env->spr[SPR_SDR1] = value; 75d6ae8ec6SLucas Mateus Castro (alqotel) } 76d6ae8ec6SLucas Mateus Castro (alqotel) 775118ebe8SLucas Mateus Castro (alqotel) /*****************************************************************************/ 785118ebe8SLucas Mateus Castro (alqotel) /* PowerPC MMU emulation */ 795118ebe8SLucas Mateus Castro (alqotel) 805118ebe8SLucas Mateus Castro (alqotel) int ppc6xx_tlb_getnum(CPUPPCState *env, target_ulong eaddr, 815118ebe8SLucas Mateus Castro (alqotel) int way, int is_code) 825118ebe8SLucas Mateus Castro (alqotel) { 835118ebe8SLucas Mateus Castro (alqotel) int nr; 845118ebe8SLucas Mateus Castro (alqotel) 855118ebe8SLucas Mateus Castro (alqotel) /* Select TLB num in a way from address */ 865118ebe8SLucas Mateus Castro (alqotel) nr = (eaddr >> TARGET_PAGE_BITS) & (env->tlb_per_way - 1); 875118ebe8SLucas Mateus Castro (alqotel) /* Select TLB way */ 885118ebe8SLucas Mateus Castro (alqotel) nr += env->tlb_per_way * way; 895fd257f5SBALATON Zoltan /* 6xx has separate TLBs for instructions and data */ 905fd257f5SBALATON Zoltan if (is_code) { 915118ebe8SLucas Mateus Castro (alqotel) nr += env->nb_tlb; 925118ebe8SLucas Mateus Castro (alqotel) } 935118ebe8SLucas Mateus Castro (alqotel) 945118ebe8SLucas Mateus Castro (alqotel) return nr; 955118ebe8SLucas Mateus Castro (alqotel) } 965118ebe8SLucas Mateus Castro (alqotel) 975118ebe8SLucas Mateus Castro (alqotel) static int ppc6xx_tlb_pte_check(mmu_ctx_t *ctx, target_ulong pte0, 98*3208c36aSBALATON Zoltan target_ulong pte1, int pteh, 995118ebe8SLucas Mateus Castro (alqotel) MMUAccessType access_type) 1005118ebe8SLucas Mateus Castro (alqotel) { 101*3208c36aSBALATON Zoltan int ret, pp; 1025118ebe8SLucas Mateus Castro (alqotel) 1035118ebe8SLucas Mateus Castro (alqotel) ret = -1; 1045118ebe8SLucas Mateus Castro (alqotel) /* Check validity and table match */ 105*3208c36aSBALATON Zoltan if (pte_is_valid(pte0) && ((pte0 >> 6) & 1) == pteh) { 1065118ebe8SLucas Mateus Castro (alqotel) /* Check vsid & api */ 1075118ebe8SLucas Mateus Castro (alqotel) pp = pte1 & 0x00000003; 10815465dd8SBALATON Zoltan if ((pte0 & PTE_PTEM_MASK) == ctx->ptem) { 1095118ebe8SLucas Mateus Castro (alqotel) if (ctx->raddr != (hwaddr)-1ULL) { 1105118ebe8SLucas Mateus Castro (alqotel) /* all matches should have equal RPN, WIMG & PP */ 1115a902297SBALATON Zoltan if ((ctx->raddr & PTE_CHECK_MASK) != (pte1 & PTE_CHECK_MASK)) { 1125118ebe8SLucas Mateus Castro (alqotel) qemu_log_mask(CPU_LOG_MMU, "Bad RPN/WIMG/PP\n"); 1135118ebe8SLucas Mateus Castro (alqotel) return -3; 1145118ebe8SLucas Mateus Castro (alqotel) } 1155118ebe8SLucas Mateus Castro (alqotel) } 1165118ebe8SLucas Mateus Castro (alqotel) /* Keep the matching PTE information */ 1175118ebe8SLucas Mateus Castro (alqotel) ctx->raddr = pte1; 118698faf33SBALATON Zoltan ctx->prot = ppc_hash32_prot(ctx->key, pp, ctx->nx); 119cd1038ecSBALATON Zoltan if (check_prot_access_type(ctx->prot, access_type)) { 1205118ebe8SLucas Mateus Castro (alqotel) /* Access granted */ 1215118ebe8SLucas Mateus Castro (alqotel) qemu_log_mask(CPU_LOG_MMU, "PTE access granted !\n"); 122cd1038ecSBALATON Zoltan ret = 0; 1235118ebe8SLucas Mateus Castro (alqotel) } else { 1245118ebe8SLucas Mateus Castro (alqotel) /* Access right violation */ 1255118ebe8SLucas Mateus Castro (alqotel) qemu_log_mask(CPU_LOG_MMU, "PTE access rejected\n"); 126cd1038ecSBALATON Zoltan ret = -2; 1275118ebe8SLucas Mateus Castro (alqotel) } 1285118ebe8SLucas Mateus Castro (alqotel) } 1295118ebe8SLucas Mateus Castro (alqotel) } 1305118ebe8SLucas Mateus Castro (alqotel) 1315118ebe8SLucas Mateus Castro (alqotel) return ret; 1325118ebe8SLucas Mateus Castro (alqotel) } 1335118ebe8SLucas Mateus Castro (alqotel) 1345118ebe8SLucas Mateus Castro (alqotel) static int pte_update_flags(mmu_ctx_t *ctx, target_ulong *pte1p, 1355118ebe8SLucas Mateus Castro (alqotel) int ret, MMUAccessType access_type) 1365118ebe8SLucas Mateus Castro (alqotel) { 1375118ebe8SLucas Mateus Castro (alqotel) int store = 0; 1385118ebe8SLucas Mateus Castro (alqotel) 1395118ebe8SLucas Mateus Castro (alqotel) /* Update page flags */ 1405118ebe8SLucas Mateus Castro (alqotel) if (!(*pte1p & 0x00000100)) { 1415118ebe8SLucas Mateus Castro (alqotel) /* Update accessed flag */ 1425118ebe8SLucas Mateus Castro (alqotel) *pte1p |= 0x00000100; 1435118ebe8SLucas Mateus Castro (alqotel) store = 1; 1445118ebe8SLucas Mateus Castro (alqotel) } 1455118ebe8SLucas Mateus Castro (alqotel) if (!(*pte1p & 0x00000080)) { 1465118ebe8SLucas Mateus Castro (alqotel) if (access_type == MMU_DATA_STORE && ret == 0) { 1475118ebe8SLucas Mateus Castro (alqotel) /* Update changed flag */ 1485118ebe8SLucas Mateus Castro (alqotel) *pte1p |= 0x00000080; 1495118ebe8SLucas Mateus Castro (alqotel) store = 1; 1505118ebe8SLucas Mateus Castro (alqotel) } else { 1515118ebe8SLucas Mateus Castro (alqotel) /* Force page fault for first write access */ 1525118ebe8SLucas Mateus Castro (alqotel) ctx->prot &= ~PAGE_WRITE; 1535118ebe8SLucas Mateus Castro (alqotel) } 1545118ebe8SLucas Mateus Castro (alqotel) } 1555118ebe8SLucas Mateus Castro (alqotel) 1565118ebe8SLucas Mateus Castro (alqotel) return store; 1575118ebe8SLucas Mateus Castro (alqotel) } 1585118ebe8SLucas Mateus Castro (alqotel) 1595118ebe8SLucas Mateus Castro (alqotel) /* Software driven TLB helpers */ 1605118ebe8SLucas Mateus Castro (alqotel) 1615118ebe8SLucas Mateus Castro (alqotel) static int ppc6xx_tlb_check(CPUPPCState *env, mmu_ctx_t *ctx, 1625118ebe8SLucas Mateus Castro (alqotel) target_ulong eaddr, MMUAccessType access_type) 1635118ebe8SLucas Mateus Castro (alqotel) { 1645118ebe8SLucas Mateus Castro (alqotel) ppc6xx_tlb_t *tlb; 1655118ebe8SLucas Mateus Castro (alqotel) int nr, best, way; 1665118ebe8SLucas Mateus Castro (alqotel) int ret; 1675118ebe8SLucas Mateus Castro (alqotel) 1685118ebe8SLucas Mateus Castro (alqotel) best = -1; 1695118ebe8SLucas Mateus Castro (alqotel) ret = -1; /* No TLB found */ 1705118ebe8SLucas Mateus Castro (alqotel) for (way = 0; way < env->nb_ways; way++) { 1715118ebe8SLucas Mateus Castro (alqotel) nr = ppc6xx_tlb_getnum(env, eaddr, way, access_type == MMU_INST_FETCH); 1725118ebe8SLucas Mateus Castro (alqotel) tlb = &env->tlb.tlb6[nr]; 1735118ebe8SLucas Mateus Castro (alqotel) /* This test "emulates" the PTE index match for hardware TLBs */ 1745118ebe8SLucas Mateus Castro (alqotel) if ((eaddr & TARGET_PAGE_MASK) != tlb->EPN) { 17556964585SCédric Le Goater qemu_log_mask(CPU_LOG_MMU, "TLB %d/%d %s [" TARGET_FMT_lx 17656964585SCédric Le Goater " " TARGET_FMT_lx "] <> " TARGET_FMT_lx "\n", 17756964585SCédric Le Goater nr, env->nb_tlb, 1785118ebe8SLucas Mateus Castro (alqotel) pte_is_valid(tlb->pte0) ? "valid" : "inval", 1795118ebe8SLucas Mateus Castro (alqotel) tlb->EPN, tlb->EPN + TARGET_PAGE_SIZE, eaddr); 1805118ebe8SLucas Mateus Castro (alqotel) continue; 1815118ebe8SLucas Mateus Castro (alqotel) } 18256964585SCédric Le Goater qemu_log_mask(CPU_LOG_MMU, "TLB %d/%d %s " TARGET_FMT_lx " <> " 18356964585SCédric Le Goater TARGET_FMT_lx " " TARGET_FMT_lx " %c %c\n", 18456964585SCédric Le Goater nr, env->nb_tlb, 1855118ebe8SLucas Mateus Castro (alqotel) pte_is_valid(tlb->pte0) ? "valid" : "inval", 1865118ebe8SLucas Mateus Castro (alqotel) tlb->EPN, eaddr, tlb->pte1, 1875118ebe8SLucas Mateus Castro (alqotel) access_type == MMU_DATA_STORE ? 'S' : 'L', 1885118ebe8SLucas Mateus Castro (alqotel) access_type == MMU_INST_FETCH ? 'I' : 'D'); 1895118ebe8SLucas Mateus Castro (alqotel) switch (ppc6xx_tlb_pte_check(ctx, tlb->pte0, tlb->pte1, 1905118ebe8SLucas Mateus Castro (alqotel) 0, access_type)) { 1915118ebe8SLucas Mateus Castro (alqotel) case -2: 1925118ebe8SLucas Mateus Castro (alqotel) /* Access violation */ 1935118ebe8SLucas Mateus Castro (alqotel) ret = -2; 1945118ebe8SLucas Mateus Castro (alqotel) best = nr; 1955118ebe8SLucas Mateus Castro (alqotel) break; 1960af20f35SBALATON Zoltan case -1: /* No match */ 1970af20f35SBALATON Zoltan case -3: /* TLB inconsistency */ 1985118ebe8SLucas Mateus Castro (alqotel) default: 1995118ebe8SLucas Mateus Castro (alqotel) break; 2005118ebe8SLucas Mateus Castro (alqotel) case 0: 2015118ebe8SLucas Mateus Castro (alqotel) /* access granted */ 2025118ebe8SLucas Mateus Castro (alqotel) /* 2035118ebe8SLucas Mateus Castro (alqotel) * XXX: we should go on looping to check all TLBs 2045118ebe8SLucas Mateus Castro (alqotel) * consistency but we can speed-up the whole thing as 2055118ebe8SLucas Mateus Castro (alqotel) * the result would be undefined if TLBs are not 2065118ebe8SLucas Mateus Castro (alqotel) * consistent. 2075118ebe8SLucas Mateus Castro (alqotel) */ 2085118ebe8SLucas Mateus Castro (alqotel) ret = 0; 2095118ebe8SLucas Mateus Castro (alqotel) best = nr; 2105118ebe8SLucas Mateus Castro (alqotel) goto done; 2115118ebe8SLucas Mateus Castro (alqotel) } 2125118ebe8SLucas Mateus Castro (alqotel) } 2135118ebe8SLucas Mateus Castro (alqotel) if (best != -1) { 2145118ebe8SLucas Mateus Castro (alqotel) done: 215883f2c59SPhilippe Mathieu-Daudé qemu_log_mask(CPU_LOG_MMU, "found TLB at addr " HWADDR_FMT_plx 21656964585SCédric Le Goater " prot=%01x ret=%d\n", 2175118ebe8SLucas Mateus Castro (alqotel) ctx->raddr & TARGET_PAGE_MASK, ctx->prot, ret); 2185118ebe8SLucas Mateus Castro (alqotel) /* Update page flags */ 2195118ebe8SLucas Mateus Castro (alqotel) pte_update_flags(ctx, &env->tlb.tlb6[best].pte1, ret, access_type); 2205118ebe8SLucas Mateus Castro (alqotel) } 2210af20f35SBALATON Zoltan #if defined(DUMP_PAGE_TABLES) 2220af20f35SBALATON Zoltan if (qemu_loglevel_mask(CPU_LOG_MMU)) { 2230af20f35SBALATON Zoltan CPUState *cs = env_cpu(env); 2240af20f35SBALATON Zoltan hwaddr base = ppc_hash32_hpt_base(env_archcpu(env)); 2250af20f35SBALATON Zoltan hwaddr len = ppc_hash32_hpt_mask(env_archcpu(env)) + 0x80; 2260af20f35SBALATON Zoltan uint32_t a0, a1, a2, a3; 2275118ebe8SLucas Mateus Castro (alqotel) 2280af20f35SBALATON Zoltan qemu_log("Page table: " HWADDR_FMT_plx " len " HWADDR_FMT_plx "\n", 2290af20f35SBALATON Zoltan base, len); 2300af20f35SBALATON Zoltan for (hwaddr curaddr = base; curaddr < base + len; curaddr += 16) { 2310af20f35SBALATON Zoltan a0 = ldl_phys(cs->as, curaddr); 2320af20f35SBALATON Zoltan a1 = ldl_phys(cs->as, curaddr + 4); 2330af20f35SBALATON Zoltan a2 = ldl_phys(cs->as, curaddr + 8); 2340af20f35SBALATON Zoltan a3 = ldl_phys(cs->as, curaddr + 12); 2350af20f35SBALATON Zoltan if (a0 != 0 || a1 != 0 || a2 != 0 || a3 != 0) { 2360af20f35SBALATON Zoltan qemu_log(HWADDR_FMT_plx ": %08x %08x %08x %08x\n", 2370af20f35SBALATON Zoltan curaddr, a0, a1, a2, a3); 2380af20f35SBALATON Zoltan } 2390af20f35SBALATON Zoltan } 2400af20f35SBALATON Zoltan } 2410af20f35SBALATON Zoltan #endif 2425118ebe8SLucas Mateus Castro (alqotel) return ret; 2435118ebe8SLucas Mateus Castro (alqotel) } 2445118ebe8SLucas Mateus Castro (alqotel) 2455118ebe8SLucas Mateus Castro (alqotel) /* Perform BAT hit & translation */ 2465118ebe8SLucas Mateus Castro (alqotel) static inline void bat_size_prot(CPUPPCState *env, target_ulong *blp, 2475118ebe8SLucas Mateus Castro (alqotel) int *validp, int *protp, target_ulong *BATu, 2485118ebe8SLucas Mateus Castro (alqotel) target_ulong *BATl) 2495118ebe8SLucas Mateus Castro (alqotel) { 2505118ebe8SLucas Mateus Castro (alqotel) target_ulong bl; 2515118ebe8SLucas Mateus Castro (alqotel) int pp, valid, prot; 2525118ebe8SLucas Mateus Castro (alqotel) 2535118ebe8SLucas Mateus Castro (alqotel) bl = (*BATu & 0x00001FFC) << 15; 2545118ebe8SLucas Mateus Castro (alqotel) valid = 0; 2555118ebe8SLucas Mateus Castro (alqotel) prot = 0; 256d41ccf6eSVíctor Colombo if ((!FIELD_EX64(env->msr, MSR, PR) && (*BATu & 0x00000002)) || 257d41ccf6eSVíctor Colombo (FIELD_EX64(env->msr, MSR, PR) && (*BATu & 0x00000001))) { 2585118ebe8SLucas Mateus Castro (alqotel) valid = 1; 2595118ebe8SLucas Mateus Castro (alqotel) pp = *BATl & 0x00000003; 2605118ebe8SLucas Mateus Castro (alqotel) if (pp != 0) { 2615118ebe8SLucas Mateus Castro (alqotel) prot = PAGE_READ | PAGE_EXEC; 2625118ebe8SLucas Mateus Castro (alqotel) if (pp == 0x2) { 2635118ebe8SLucas Mateus Castro (alqotel) prot |= PAGE_WRITE; 2645118ebe8SLucas Mateus Castro (alqotel) } 2655118ebe8SLucas Mateus Castro (alqotel) } 2665118ebe8SLucas Mateus Castro (alqotel) } 2675118ebe8SLucas Mateus Castro (alqotel) *blp = bl; 2685118ebe8SLucas Mateus Castro (alqotel) *validp = valid; 2695118ebe8SLucas Mateus Castro (alqotel) *protp = prot; 2705118ebe8SLucas Mateus Castro (alqotel) } 2715118ebe8SLucas Mateus Castro (alqotel) 2725118ebe8SLucas Mateus Castro (alqotel) static int get_bat_6xx_tlb(CPUPPCState *env, mmu_ctx_t *ctx, 2735118ebe8SLucas Mateus Castro (alqotel) target_ulong virtual, MMUAccessType access_type) 2745118ebe8SLucas Mateus Castro (alqotel) { 2755118ebe8SLucas Mateus Castro (alqotel) target_ulong *BATlt, *BATut, *BATu, *BATl; 2765118ebe8SLucas Mateus Castro (alqotel) target_ulong BEPIl, BEPIu, bl; 2775118ebe8SLucas Mateus Castro (alqotel) int i, valid, prot; 2785118ebe8SLucas Mateus Castro (alqotel) int ret = -1; 2795118ebe8SLucas Mateus Castro (alqotel) bool ifetch = access_type == MMU_INST_FETCH; 2805118ebe8SLucas Mateus Castro (alqotel) 28156964585SCédric Le Goater qemu_log_mask(CPU_LOG_MMU, "%s: %cBAT v " TARGET_FMT_lx "\n", __func__, 2825118ebe8SLucas Mateus Castro (alqotel) ifetch ? 'I' : 'D', virtual); 2835118ebe8SLucas Mateus Castro (alqotel) if (ifetch) { 2845118ebe8SLucas Mateus Castro (alqotel) BATlt = env->IBAT[1]; 2855118ebe8SLucas Mateus Castro (alqotel) BATut = env->IBAT[0]; 2865118ebe8SLucas Mateus Castro (alqotel) } else { 2875118ebe8SLucas Mateus Castro (alqotel) BATlt = env->DBAT[1]; 2885118ebe8SLucas Mateus Castro (alqotel) BATut = env->DBAT[0]; 2895118ebe8SLucas Mateus Castro (alqotel) } 2905118ebe8SLucas Mateus Castro (alqotel) for (i = 0; i < env->nb_BATs; i++) { 2915118ebe8SLucas Mateus Castro (alqotel) BATu = &BATut[i]; 2925118ebe8SLucas Mateus Castro (alqotel) BATl = &BATlt[i]; 2935118ebe8SLucas Mateus Castro (alqotel) BEPIu = *BATu & 0xF0000000; 2945118ebe8SLucas Mateus Castro (alqotel) BEPIl = *BATu & 0x0FFE0000; 2955118ebe8SLucas Mateus Castro (alqotel) bat_size_prot(env, &bl, &valid, &prot, BATu, BATl); 29656964585SCédric Le Goater qemu_log_mask(CPU_LOG_MMU, "%s: %cBAT%d v " TARGET_FMT_lx " BATu " 29756964585SCédric Le Goater TARGET_FMT_lx " BATl " TARGET_FMT_lx "\n", __func__, 2985118ebe8SLucas Mateus Castro (alqotel) ifetch ? 'I' : 'D', i, virtual, *BATu, *BATl); 2995118ebe8SLucas Mateus Castro (alqotel) if ((virtual & 0xF0000000) == BEPIu && 3005118ebe8SLucas Mateus Castro (alqotel) ((virtual & 0x0FFE0000) & ~bl) == BEPIl) { 3015118ebe8SLucas Mateus Castro (alqotel) /* BAT matches */ 3025118ebe8SLucas Mateus Castro (alqotel) if (valid != 0) { 3035118ebe8SLucas Mateus Castro (alqotel) /* Get physical address */ 3045118ebe8SLucas Mateus Castro (alqotel) ctx->raddr = (*BATl & 0xF0000000) | 3055118ebe8SLucas Mateus Castro (alqotel) ((virtual & 0x0FFE0000 & bl) | (*BATl & 0x0FFE0000)) | 3065118ebe8SLucas Mateus Castro (alqotel) (virtual & 0x0001F000); 3075118ebe8SLucas Mateus Castro (alqotel) /* Compute access rights */ 3085118ebe8SLucas Mateus Castro (alqotel) ctx->prot = prot; 309cd1038ecSBALATON Zoltan if (check_prot_access_type(ctx->prot, access_type)) { 310883f2c59SPhilippe Mathieu-Daudé qemu_log_mask(CPU_LOG_MMU, "BAT %d match: r " HWADDR_FMT_plx 31156964585SCédric Le Goater " prot=%c%c\n", i, ctx->raddr, 31256964585SCédric Le Goater ctx->prot & PAGE_READ ? 'R' : '-', 3135118ebe8SLucas Mateus Castro (alqotel) ctx->prot & PAGE_WRITE ? 'W' : '-'); 314cd1038ecSBALATON Zoltan ret = 0; 315cd1038ecSBALATON Zoltan } else { 316cd1038ecSBALATON Zoltan ret = -2; 3175118ebe8SLucas Mateus Castro (alqotel) } 3185118ebe8SLucas Mateus Castro (alqotel) break; 3195118ebe8SLucas Mateus Castro (alqotel) } 3205118ebe8SLucas Mateus Castro (alqotel) } 3215118ebe8SLucas Mateus Castro (alqotel) } 3225118ebe8SLucas Mateus Castro (alqotel) if (ret < 0) { 3235118ebe8SLucas Mateus Castro (alqotel) if (qemu_log_enabled()) { 32456964585SCédric Le Goater qemu_log_mask(CPU_LOG_MMU, "no BAT match for " 32556964585SCédric Le Goater TARGET_FMT_lx ":\n", virtual); 3265118ebe8SLucas Mateus Castro (alqotel) for (i = 0; i < 4; i++) { 3275118ebe8SLucas Mateus Castro (alqotel) BATu = &BATut[i]; 3285118ebe8SLucas Mateus Castro (alqotel) BATl = &BATlt[i]; 3295118ebe8SLucas Mateus Castro (alqotel) BEPIu = *BATu & 0xF0000000; 3305118ebe8SLucas Mateus Castro (alqotel) BEPIl = *BATu & 0x0FFE0000; 3315118ebe8SLucas Mateus Castro (alqotel) bl = (*BATu & 0x00001FFC) << 15; 33247bededcSBALATON Zoltan qemu_log_mask(CPU_LOG_MMU, "%s: %cBAT%d v " TARGET_FMT_lx 33347bededcSBALATON Zoltan " BATu " TARGET_FMT_lx " BATl " TARGET_FMT_lx 33447bededcSBALATON Zoltan "\n\t" TARGET_FMT_lx " " TARGET_FMT_lx " " 33547bededcSBALATON Zoltan TARGET_FMT_lx "\n", __func__, ifetch ? 'I' : 'D', 33647bededcSBALATON Zoltan i, virtual, *BATu, *BATl, BEPIu, BEPIl, bl); 3375118ebe8SLucas Mateus Castro (alqotel) } 3385118ebe8SLucas Mateus Castro (alqotel) } 3395118ebe8SLucas Mateus Castro (alqotel) } 3405118ebe8SLucas Mateus Castro (alqotel) /* No hit */ 3415118ebe8SLucas Mateus Castro (alqotel) return ret; 3425118ebe8SLucas Mateus Castro (alqotel) } 3435118ebe8SLucas Mateus Castro (alqotel) 344269d6f00SBALATON Zoltan static int mmu6xx_get_physical_address(CPUPPCState *env, mmu_ctx_t *ctx, 345269d6f00SBALATON Zoltan target_ulong eaddr, 346269d6f00SBALATON Zoltan MMUAccessType access_type, int type) 3475118ebe8SLucas Mateus Castro (alqotel) { 3485118ebe8SLucas Mateus Castro (alqotel) PowerPCCPU *cpu = env_archcpu(env); 3495118ebe8SLucas Mateus Castro (alqotel) hwaddr hash; 350269d6f00SBALATON Zoltan target_ulong vsid, sr, pgidx; 351d41ccf6eSVíctor Colombo int ds, target_page_bits; 352d41ccf6eSVíctor Colombo bool pr; 3535118ebe8SLucas Mateus Castro (alqotel) 354269d6f00SBALATON Zoltan /* First try to find a BAT entry if there are any */ 355269d6f00SBALATON Zoltan if (env->nb_BATs && get_bat_6xx_tlb(env, ctx, eaddr, access_type) == 0) { 356269d6f00SBALATON Zoltan return 0; 357269d6f00SBALATON Zoltan } 358269d6f00SBALATON Zoltan 359269d6f00SBALATON Zoltan /* Perform segment based translation when no BATs matched */ 360d41ccf6eSVíctor Colombo pr = FIELD_EX64(env->msr, MSR, PR); 3615118ebe8SLucas Mateus Castro (alqotel) ctx->eaddr = eaddr; 3625118ebe8SLucas Mateus Castro (alqotel) 3635118ebe8SLucas Mateus Castro (alqotel) sr = env->sr[eaddr >> 28]; 364d41ccf6eSVíctor Colombo ctx->key = (((sr & 0x20000000) && pr) || 365d41ccf6eSVíctor Colombo ((sr & 0x40000000) && !pr)) ? 1 : 0; 3665118ebe8SLucas Mateus Castro (alqotel) ds = sr & 0x80000000 ? 1 : 0; 3675118ebe8SLucas Mateus Castro (alqotel) ctx->nx = sr & 0x10000000 ? 1 : 0; 3685118ebe8SLucas Mateus Castro (alqotel) vsid = sr & 0x00FFFFFF; 3695118ebe8SLucas Mateus Castro (alqotel) target_page_bits = TARGET_PAGE_BITS; 3705118ebe8SLucas Mateus Castro (alqotel) qemu_log_mask(CPU_LOG_MMU, 3715118ebe8SLucas Mateus Castro (alqotel) "Check segment v=" TARGET_FMT_lx " %d " TARGET_FMT_lx 3725118ebe8SLucas Mateus Castro (alqotel) " nip=" TARGET_FMT_lx " lr=" TARGET_FMT_lx 3735118ebe8SLucas Mateus Castro (alqotel) " ir=%d dr=%d pr=%d %d t=%d\n", 374d41ccf6eSVíctor Colombo eaddr, (int)(eaddr >> 28), sr, env->nip, env->lr, 375e4eea6efSVíctor Colombo (int)FIELD_EX64(env->msr, MSR, IR), 376e4eea6efSVíctor Colombo (int)FIELD_EX64(env->msr, MSR, DR), pr ? 1 : 0, 37756964585SCédric Le Goater access_type == MMU_DATA_STORE, type); 3785118ebe8SLucas Mateus Castro (alqotel) pgidx = (eaddr & ~SEGMENT_MASK_256M) >> target_page_bits; 3795118ebe8SLucas Mateus Castro (alqotel) hash = vsid ^ pgidx; 3805118ebe8SLucas Mateus Castro (alqotel) ctx->ptem = (vsid << 7) | (pgidx >> 10); 3815118ebe8SLucas Mateus Castro (alqotel) 38247bededcSBALATON Zoltan qemu_log_mask(CPU_LOG_MMU, "pte segment: key=%d ds %d nx %d vsid " 38347bededcSBALATON Zoltan TARGET_FMT_lx "\n", ctx->key, ds, ctx->nx, vsid); 3845118ebe8SLucas Mateus Castro (alqotel) if (!ds) { 3855118ebe8SLucas Mateus Castro (alqotel) /* Check if instruction fetch is allowed, if needed */ 386f1418bdeSBALATON Zoltan if (type == ACCESS_CODE && ctx->nx) { 387f1418bdeSBALATON Zoltan qemu_log_mask(CPU_LOG_MMU, "No access allowed\n"); 388f1418bdeSBALATON Zoltan return -3; 389f1418bdeSBALATON Zoltan } 3905118ebe8SLucas Mateus Castro (alqotel) /* Page address translation */ 391f1418bdeSBALATON Zoltan qemu_log_mask(CPU_LOG_MMU, "htab_base " HWADDR_FMT_plx " htab_mask " 392f1418bdeSBALATON Zoltan HWADDR_FMT_plx " hash " HWADDR_FMT_plx "\n", 3935118ebe8SLucas Mateus Castro (alqotel) ppc_hash32_hpt_base(cpu), ppc_hash32_hpt_mask(cpu), hash); 3945118ebe8SLucas Mateus Castro (alqotel) ctx->hash[0] = hash; 3955118ebe8SLucas Mateus Castro (alqotel) ctx->hash[1] = ~hash; 3965118ebe8SLucas Mateus Castro (alqotel) 3975118ebe8SLucas Mateus Castro (alqotel) /* Initialize real address with an invalid value */ 3985118ebe8SLucas Mateus Castro (alqotel) ctx->raddr = (hwaddr)-1ULL; 3995118ebe8SLucas Mateus Castro (alqotel) /* Software TLB search */ 400f3f66a31SBALATON Zoltan return ppc6xx_tlb_check(env, ctx, eaddr, access_type); 401f3f66a31SBALATON Zoltan } 4025118ebe8SLucas Mateus Castro (alqotel) 403f3f66a31SBALATON Zoltan /* Direct-store segment : absolutely *BUGGY* for now */ 404f3f66a31SBALATON Zoltan qemu_log_mask(CPU_LOG_MMU, "direct store...\n"); 4055118ebe8SLucas Mateus Castro (alqotel) switch (type) { 4065118ebe8SLucas Mateus Castro (alqotel) case ACCESS_INT: 4075118ebe8SLucas Mateus Castro (alqotel) /* Integer load/store : only access allowed */ 4085118ebe8SLucas Mateus Castro (alqotel) break; 4095118ebe8SLucas Mateus Castro (alqotel) case ACCESS_CODE: 4105118ebe8SLucas Mateus Castro (alqotel) /* No code fetch is allowed in direct-store areas */ 4115118ebe8SLucas Mateus Castro (alqotel) return -4; 4125118ebe8SLucas Mateus Castro (alqotel) case ACCESS_FLOAT: 4135118ebe8SLucas Mateus Castro (alqotel) /* Floating point load/store */ 4145118ebe8SLucas Mateus Castro (alqotel) return -4; 4155118ebe8SLucas Mateus Castro (alqotel) case ACCESS_RES: 4165118ebe8SLucas Mateus Castro (alqotel) /* lwarx, ldarx or srwcx. */ 4175118ebe8SLucas Mateus Castro (alqotel) return -4; 4185118ebe8SLucas Mateus Castro (alqotel) case ACCESS_CACHE: 4195118ebe8SLucas Mateus Castro (alqotel) /* 4205118ebe8SLucas Mateus Castro (alqotel) * dcba, dcbt, dcbtst, dcbf, dcbi, dcbst, dcbz, or icbi 4215118ebe8SLucas Mateus Castro (alqotel) * 4225118ebe8SLucas Mateus Castro (alqotel) * Should make the instruction do no-op. As it already do 4235118ebe8SLucas Mateus Castro (alqotel) * no-op, it's quite easy :-) 4245118ebe8SLucas Mateus Castro (alqotel) */ 4255118ebe8SLucas Mateus Castro (alqotel) ctx->raddr = eaddr; 4265118ebe8SLucas Mateus Castro (alqotel) return 0; 4275118ebe8SLucas Mateus Castro (alqotel) case ACCESS_EXT: 4285118ebe8SLucas Mateus Castro (alqotel) /* eciwx or ecowx */ 4295118ebe8SLucas Mateus Castro (alqotel) return -4; 4305118ebe8SLucas Mateus Castro (alqotel) default: 431f3f66a31SBALATON Zoltan qemu_log_mask(CPU_LOG_MMU, "ERROR: instruction should not need address" 432f3f66a31SBALATON Zoltan " translation\n"); 4335118ebe8SLucas Mateus Castro (alqotel) return -4; 4345118ebe8SLucas Mateus Castro (alqotel) } 4355118ebe8SLucas Mateus Castro (alqotel) if ((access_type == MMU_DATA_STORE || ctx->key != 1) && 4365118ebe8SLucas Mateus Castro (alqotel) (access_type == MMU_DATA_LOAD || ctx->key != 0)) { 4375118ebe8SLucas Mateus Castro (alqotel) ctx->raddr = eaddr; 438f3f66a31SBALATON Zoltan return 2; 4395118ebe8SLucas Mateus Castro (alqotel) } 440f3f66a31SBALATON Zoltan return -2; 4415118ebe8SLucas Mateus Castro (alqotel) } 4425118ebe8SLucas Mateus Castro (alqotel) 4435118ebe8SLucas Mateus Castro (alqotel) static const char *book3e_tsize_to_str[32] = { 4445118ebe8SLucas Mateus Castro (alqotel) "1K", "2K", "4K", "8K", "16K", "32K", "64K", "128K", "256K", "512K", 4455118ebe8SLucas Mateus Castro (alqotel) "1M", "2M", "4M", "8M", "16M", "32M", "64M", "128M", "256M", "512M", 4465118ebe8SLucas Mateus Castro (alqotel) "1G", "2G", "4G", "8G", "16G", "32G", "64G", "128G", "256G", "512G", 4475118ebe8SLucas Mateus Castro (alqotel) "1T", "2T" 4485118ebe8SLucas Mateus Castro (alqotel) }; 4495118ebe8SLucas Mateus Castro (alqotel) 4505118ebe8SLucas Mateus Castro (alqotel) static void mmubooke_dump_mmu(CPUPPCState *env) 4515118ebe8SLucas Mateus Castro (alqotel) { 4525118ebe8SLucas Mateus Castro (alqotel) ppcemb_tlb_t *entry; 4535118ebe8SLucas Mateus Castro (alqotel) int i; 4545118ebe8SLucas Mateus Castro (alqotel) 45505739977SPhilippe Mathieu-Daudé #ifdef CONFIG_KVM 4565118ebe8SLucas Mateus Castro (alqotel) if (kvm_enabled() && !env->kvm_sw_tlb) { 4575118ebe8SLucas Mateus Castro (alqotel) qemu_printf("Cannot access KVM TLB\n"); 4585118ebe8SLucas Mateus Castro (alqotel) return; 4595118ebe8SLucas Mateus Castro (alqotel) } 46005739977SPhilippe Mathieu-Daudé #endif 4615118ebe8SLucas Mateus Castro (alqotel) 4625118ebe8SLucas Mateus Castro (alqotel) qemu_printf("\nTLB:\n"); 4635118ebe8SLucas Mateus Castro (alqotel) qemu_printf("Effective Physical Size PID Prot " 4645118ebe8SLucas Mateus Castro (alqotel) "Attr\n"); 4655118ebe8SLucas Mateus Castro (alqotel) 4665118ebe8SLucas Mateus Castro (alqotel) entry = &env->tlb.tlbe[0]; 4675118ebe8SLucas Mateus Castro (alqotel) for (i = 0; i < env->nb_tlb; i++, entry++) { 4685118ebe8SLucas Mateus Castro (alqotel) hwaddr ea, pa; 4695118ebe8SLucas Mateus Castro (alqotel) target_ulong mask; 4705118ebe8SLucas Mateus Castro (alqotel) uint64_t size = (uint64_t)entry->size; 4715118ebe8SLucas Mateus Castro (alqotel) char size_buf[20]; 4725118ebe8SLucas Mateus Castro (alqotel) 4735118ebe8SLucas Mateus Castro (alqotel) /* Check valid flag */ 4745118ebe8SLucas Mateus Castro (alqotel) if (!(entry->prot & PAGE_VALID)) { 4755118ebe8SLucas Mateus Castro (alqotel) continue; 4765118ebe8SLucas Mateus Castro (alqotel) } 4775118ebe8SLucas Mateus Castro (alqotel) 4785118ebe8SLucas Mateus Castro (alqotel) mask = ~(entry->size - 1); 4795118ebe8SLucas Mateus Castro (alqotel) ea = entry->EPN & mask; 4805118ebe8SLucas Mateus Castro (alqotel) pa = entry->RPN & mask; 4815118ebe8SLucas Mateus Castro (alqotel) /* Extend the physical address to 36 bits */ 4825118ebe8SLucas Mateus Castro (alqotel) pa |= (hwaddr)(entry->RPN & 0xF) << 32; 4835118ebe8SLucas Mateus Castro (alqotel) if (size >= 1 * MiB) { 4845118ebe8SLucas Mateus Castro (alqotel) snprintf(size_buf, sizeof(size_buf), "%3" PRId64 "M", size / MiB); 4855118ebe8SLucas Mateus Castro (alqotel) } else { 4865118ebe8SLucas Mateus Castro (alqotel) snprintf(size_buf, sizeof(size_buf), "%3" PRId64 "k", size / KiB); 4875118ebe8SLucas Mateus Castro (alqotel) } 4885118ebe8SLucas Mateus Castro (alqotel) qemu_printf("0x%016" PRIx64 " 0x%016" PRIx64 " %s %-5u %08x %08x\n", 4895118ebe8SLucas Mateus Castro (alqotel) (uint64_t)ea, (uint64_t)pa, size_buf, (uint32_t)entry->PID, 4905118ebe8SLucas Mateus Castro (alqotel) entry->prot, entry->attr); 4915118ebe8SLucas Mateus Castro (alqotel) } 4925118ebe8SLucas Mateus Castro (alqotel) 4935118ebe8SLucas Mateus Castro (alqotel) } 4945118ebe8SLucas Mateus Castro (alqotel) 4955118ebe8SLucas Mateus Castro (alqotel) static void mmubooke206_dump_one_tlb(CPUPPCState *env, int tlbn, int offset, 4965118ebe8SLucas Mateus Castro (alqotel) int tlbsize) 4975118ebe8SLucas Mateus Castro (alqotel) { 4985118ebe8SLucas Mateus Castro (alqotel) ppcmas_tlb_t *entry; 4995118ebe8SLucas Mateus Castro (alqotel) int i; 5005118ebe8SLucas Mateus Castro (alqotel) 5015118ebe8SLucas Mateus Castro (alqotel) qemu_printf("\nTLB%d:\n", tlbn); 5025118ebe8SLucas Mateus Castro (alqotel) qemu_printf("Effective Physical Size TID TS SRWX" 5035118ebe8SLucas Mateus Castro (alqotel) " URWX WIMGE U0123\n"); 5045118ebe8SLucas Mateus Castro (alqotel) 5055118ebe8SLucas Mateus Castro (alqotel) entry = &env->tlb.tlbm[offset]; 5065118ebe8SLucas Mateus Castro (alqotel) for (i = 0; i < tlbsize; i++, entry++) { 5075118ebe8SLucas Mateus Castro (alqotel) hwaddr ea, pa, size; 5085118ebe8SLucas Mateus Castro (alqotel) int tsize; 5095118ebe8SLucas Mateus Castro (alqotel) 5105118ebe8SLucas Mateus Castro (alqotel) if (!(entry->mas1 & MAS1_VALID)) { 5115118ebe8SLucas Mateus Castro (alqotel) continue; 5125118ebe8SLucas Mateus Castro (alqotel) } 5135118ebe8SLucas Mateus Castro (alqotel) 5145118ebe8SLucas Mateus Castro (alqotel) tsize = (entry->mas1 & MAS1_TSIZE_MASK) >> MAS1_TSIZE_SHIFT; 5155118ebe8SLucas Mateus Castro (alqotel) size = 1024ULL << tsize; 5165118ebe8SLucas Mateus Castro (alqotel) ea = entry->mas2 & ~(size - 1); 5175118ebe8SLucas Mateus Castro (alqotel) pa = entry->mas7_3 & ~(size - 1); 5185118ebe8SLucas Mateus Castro (alqotel) 5195118ebe8SLucas Mateus Castro (alqotel) qemu_printf("0x%016" PRIx64 " 0x%016" PRIx64 " %4s %-5u %1u S%c%c%c" 5205118ebe8SLucas Mateus Castro (alqotel) " U%c%c%c %c%c%c%c%c U%c%c%c%c\n", 5215118ebe8SLucas Mateus Castro (alqotel) (uint64_t)ea, (uint64_t)pa, 5225118ebe8SLucas Mateus Castro (alqotel) book3e_tsize_to_str[tsize], 5235118ebe8SLucas Mateus Castro (alqotel) (entry->mas1 & MAS1_TID_MASK) >> MAS1_TID_SHIFT, 5245118ebe8SLucas Mateus Castro (alqotel) (entry->mas1 & MAS1_TS) >> MAS1_TS_SHIFT, 5255118ebe8SLucas Mateus Castro (alqotel) entry->mas7_3 & MAS3_SR ? 'R' : '-', 5265118ebe8SLucas Mateus Castro (alqotel) entry->mas7_3 & MAS3_SW ? 'W' : '-', 5275118ebe8SLucas Mateus Castro (alqotel) entry->mas7_3 & MAS3_SX ? 'X' : '-', 5285118ebe8SLucas Mateus Castro (alqotel) entry->mas7_3 & MAS3_UR ? 'R' : '-', 5295118ebe8SLucas Mateus Castro (alqotel) entry->mas7_3 & MAS3_UW ? 'W' : '-', 5305118ebe8SLucas Mateus Castro (alqotel) entry->mas7_3 & MAS3_UX ? 'X' : '-', 5315118ebe8SLucas Mateus Castro (alqotel) entry->mas2 & MAS2_W ? 'W' : '-', 5325118ebe8SLucas Mateus Castro (alqotel) entry->mas2 & MAS2_I ? 'I' : '-', 5335118ebe8SLucas Mateus Castro (alqotel) entry->mas2 & MAS2_M ? 'M' : '-', 5345118ebe8SLucas Mateus Castro (alqotel) entry->mas2 & MAS2_G ? 'G' : '-', 5355118ebe8SLucas Mateus Castro (alqotel) entry->mas2 & MAS2_E ? 'E' : '-', 5365118ebe8SLucas Mateus Castro (alqotel) entry->mas7_3 & MAS3_U0 ? '0' : '-', 5375118ebe8SLucas Mateus Castro (alqotel) entry->mas7_3 & MAS3_U1 ? '1' : '-', 5385118ebe8SLucas Mateus Castro (alqotel) entry->mas7_3 & MAS3_U2 ? '2' : '-', 5395118ebe8SLucas Mateus Castro (alqotel) entry->mas7_3 & MAS3_U3 ? '3' : '-'); 5405118ebe8SLucas Mateus Castro (alqotel) } 5415118ebe8SLucas Mateus Castro (alqotel) } 5425118ebe8SLucas Mateus Castro (alqotel) 5435118ebe8SLucas Mateus Castro (alqotel) static void mmubooke206_dump_mmu(CPUPPCState *env) 5445118ebe8SLucas Mateus Castro (alqotel) { 5455118ebe8SLucas Mateus Castro (alqotel) int offset = 0; 5465118ebe8SLucas Mateus Castro (alqotel) int i; 5475118ebe8SLucas Mateus Castro (alqotel) 54805739977SPhilippe Mathieu-Daudé #ifdef CONFIG_KVM 5495118ebe8SLucas Mateus Castro (alqotel) if (kvm_enabled() && !env->kvm_sw_tlb) { 5505118ebe8SLucas Mateus Castro (alqotel) qemu_printf("Cannot access KVM TLB\n"); 5515118ebe8SLucas Mateus Castro (alqotel) return; 5525118ebe8SLucas Mateus Castro (alqotel) } 55305739977SPhilippe Mathieu-Daudé #endif 5545118ebe8SLucas Mateus Castro (alqotel) 5555118ebe8SLucas Mateus Castro (alqotel) for (i = 0; i < BOOKE206_MAX_TLBN; i++) { 5565118ebe8SLucas Mateus Castro (alqotel) int size = booke206_tlb_size(env, i); 5575118ebe8SLucas Mateus Castro (alqotel) 5585118ebe8SLucas Mateus Castro (alqotel) if (size == 0) { 5595118ebe8SLucas Mateus Castro (alqotel) continue; 5605118ebe8SLucas Mateus Castro (alqotel) } 5615118ebe8SLucas Mateus Castro (alqotel) 5625118ebe8SLucas Mateus Castro (alqotel) mmubooke206_dump_one_tlb(env, i, offset, size); 5635118ebe8SLucas Mateus Castro (alqotel) offset += size; 5645118ebe8SLucas Mateus Castro (alqotel) } 5655118ebe8SLucas Mateus Castro (alqotel) } 5665118ebe8SLucas Mateus Castro (alqotel) 5675118ebe8SLucas Mateus Castro (alqotel) static void mmu6xx_dump_BATs(CPUPPCState *env, int type) 5685118ebe8SLucas Mateus Castro (alqotel) { 5695118ebe8SLucas Mateus Castro (alqotel) target_ulong *BATlt, *BATut, *BATu, *BATl; 5705118ebe8SLucas Mateus Castro (alqotel) target_ulong BEPIl, BEPIu, bl; 5715118ebe8SLucas Mateus Castro (alqotel) int i; 5725118ebe8SLucas Mateus Castro (alqotel) 5735118ebe8SLucas Mateus Castro (alqotel) switch (type) { 5745118ebe8SLucas Mateus Castro (alqotel) case ACCESS_CODE: 5755118ebe8SLucas Mateus Castro (alqotel) BATlt = env->IBAT[1]; 5765118ebe8SLucas Mateus Castro (alqotel) BATut = env->IBAT[0]; 5775118ebe8SLucas Mateus Castro (alqotel) break; 5785118ebe8SLucas Mateus Castro (alqotel) default: 5795118ebe8SLucas Mateus Castro (alqotel) BATlt = env->DBAT[1]; 5805118ebe8SLucas Mateus Castro (alqotel) BATut = env->DBAT[0]; 5815118ebe8SLucas Mateus Castro (alqotel) break; 5825118ebe8SLucas Mateus Castro (alqotel) } 5835118ebe8SLucas Mateus Castro (alqotel) 5845118ebe8SLucas Mateus Castro (alqotel) for (i = 0; i < env->nb_BATs; i++) { 5855118ebe8SLucas Mateus Castro (alqotel) BATu = &BATut[i]; 5865118ebe8SLucas Mateus Castro (alqotel) BATl = &BATlt[i]; 5875118ebe8SLucas Mateus Castro (alqotel) BEPIu = *BATu & 0xF0000000; 5885118ebe8SLucas Mateus Castro (alqotel) BEPIl = *BATu & 0x0FFE0000; 5895118ebe8SLucas Mateus Castro (alqotel) bl = (*BATu & 0x00001FFC) << 15; 5905118ebe8SLucas Mateus Castro (alqotel) qemu_printf("%s BAT%d BATu " TARGET_FMT_lx 5915118ebe8SLucas Mateus Castro (alqotel) " BATl " TARGET_FMT_lx "\n\t" TARGET_FMT_lx " " 5925118ebe8SLucas Mateus Castro (alqotel) TARGET_FMT_lx " " TARGET_FMT_lx "\n", 5935118ebe8SLucas Mateus Castro (alqotel) type == ACCESS_CODE ? "code" : "data", i, 5945118ebe8SLucas Mateus Castro (alqotel) *BATu, *BATl, BEPIu, BEPIl, bl); 5955118ebe8SLucas Mateus Castro (alqotel) } 5965118ebe8SLucas Mateus Castro (alqotel) } 5975118ebe8SLucas Mateus Castro (alqotel) 5985118ebe8SLucas Mateus Castro (alqotel) static void mmu6xx_dump_mmu(CPUPPCState *env) 5995118ebe8SLucas Mateus Castro (alqotel) { 6005118ebe8SLucas Mateus Castro (alqotel) PowerPCCPU *cpu = env_archcpu(env); 6015118ebe8SLucas Mateus Castro (alqotel) ppc6xx_tlb_t *tlb; 6025118ebe8SLucas Mateus Castro (alqotel) target_ulong sr; 6035118ebe8SLucas Mateus Castro (alqotel) int type, way, entry, i; 6045118ebe8SLucas Mateus Castro (alqotel) 6055118ebe8SLucas Mateus Castro (alqotel) qemu_printf("HTAB base = 0x%"HWADDR_PRIx"\n", ppc_hash32_hpt_base(cpu)); 6065118ebe8SLucas Mateus Castro (alqotel) qemu_printf("HTAB mask = 0x%"HWADDR_PRIx"\n", ppc_hash32_hpt_mask(cpu)); 6075118ebe8SLucas Mateus Castro (alqotel) 6085118ebe8SLucas Mateus Castro (alqotel) qemu_printf("\nSegment registers:\n"); 6095118ebe8SLucas Mateus Castro (alqotel) for (i = 0; i < 32; i++) { 6105118ebe8SLucas Mateus Castro (alqotel) sr = env->sr[i]; 6115118ebe8SLucas Mateus Castro (alqotel) if (sr & 0x80000000) { 6125118ebe8SLucas Mateus Castro (alqotel) qemu_printf("%02d T=%d Ks=%d Kp=%d BUID=0x%03x " 6135118ebe8SLucas Mateus Castro (alqotel) "CNTLR_SPEC=0x%05x\n", i, 6145118ebe8SLucas Mateus Castro (alqotel) sr & 0x80000000 ? 1 : 0, sr & 0x40000000 ? 1 : 0, 6155118ebe8SLucas Mateus Castro (alqotel) sr & 0x20000000 ? 1 : 0, (uint32_t)((sr >> 20) & 0x1FF), 6165118ebe8SLucas Mateus Castro (alqotel) (uint32_t)(sr & 0xFFFFF)); 6175118ebe8SLucas Mateus Castro (alqotel) } else { 6185118ebe8SLucas Mateus Castro (alqotel) qemu_printf("%02d T=%d Ks=%d Kp=%d N=%d VSID=0x%06x\n", i, 6195118ebe8SLucas Mateus Castro (alqotel) sr & 0x80000000 ? 1 : 0, sr & 0x40000000 ? 1 : 0, 6205118ebe8SLucas Mateus Castro (alqotel) sr & 0x20000000 ? 1 : 0, sr & 0x10000000 ? 1 : 0, 6215118ebe8SLucas Mateus Castro (alqotel) (uint32_t)(sr & 0x00FFFFFF)); 6225118ebe8SLucas Mateus Castro (alqotel) } 6235118ebe8SLucas Mateus Castro (alqotel) } 6245118ebe8SLucas Mateus Castro (alqotel) 6255118ebe8SLucas Mateus Castro (alqotel) qemu_printf("\nBATs:\n"); 6265118ebe8SLucas Mateus Castro (alqotel) mmu6xx_dump_BATs(env, ACCESS_INT); 6275118ebe8SLucas Mateus Castro (alqotel) mmu6xx_dump_BATs(env, ACCESS_CODE); 6285118ebe8SLucas Mateus Castro (alqotel) 6295118ebe8SLucas Mateus Castro (alqotel) qemu_printf("\nTLBs [EPN EPN + SIZE]\n"); 6305118ebe8SLucas Mateus Castro (alqotel) for (type = 0; type < 2; type++) { 6315118ebe8SLucas Mateus Castro (alqotel) for (way = 0; way < env->nb_ways; way++) { 6325118ebe8SLucas Mateus Castro (alqotel) for (entry = env->nb_tlb * type + env->tlb_per_way * way; 6335118ebe8SLucas Mateus Castro (alqotel) entry < (env->nb_tlb * type + env->tlb_per_way * (way + 1)); 6345118ebe8SLucas Mateus Castro (alqotel) entry++) { 6355118ebe8SLucas Mateus Castro (alqotel) 6365118ebe8SLucas Mateus Castro (alqotel) tlb = &env->tlb.tlb6[entry]; 6375118ebe8SLucas Mateus Castro (alqotel) qemu_printf("%s TLB %02d/%02d way:%d %s [" 6385118ebe8SLucas Mateus Castro (alqotel) TARGET_FMT_lx " " TARGET_FMT_lx "]\n", 6395118ebe8SLucas Mateus Castro (alqotel) type ? "code" : "data", entry % env->nb_tlb, 6405118ebe8SLucas Mateus Castro (alqotel) env->nb_tlb, way, 6415118ebe8SLucas Mateus Castro (alqotel) pte_is_valid(tlb->pte0) ? "valid" : "inval", 6425118ebe8SLucas Mateus Castro (alqotel) tlb->EPN, tlb->EPN + TARGET_PAGE_SIZE); 6435118ebe8SLucas Mateus Castro (alqotel) } 6445118ebe8SLucas Mateus Castro (alqotel) } 6455118ebe8SLucas Mateus Castro (alqotel) } 6465118ebe8SLucas Mateus Castro (alqotel) } 6475118ebe8SLucas Mateus Castro (alqotel) 6485118ebe8SLucas Mateus Castro (alqotel) void dump_mmu(CPUPPCState *env) 6495118ebe8SLucas Mateus Castro (alqotel) { 6505118ebe8SLucas Mateus Castro (alqotel) switch (env->mmu_model) { 6515118ebe8SLucas Mateus Castro (alqotel) case POWERPC_MMU_BOOKE: 6525118ebe8SLucas Mateus Castro (alqotel) mmubooke_dump_mmu(env); 6535118ebe8SLucas Mateus Castro (alqotel) break; 6545118ebe8SLucas Mateus Castro (alqotel) case POWERPC_MMU_BOOKE206: 6555118ebe8SLucas Mateus Castro (alqotel) mmubooke206_dump_mmu(env); 6565118ebe8SLucas Mateus Castro (alqotel) break; 6575118ebe8SLucas Mateus Castro (alqotel) case POWERPC_MMU_SOFT_6xx: 6585118ebe8SLucas Mateus Castro (alqotel) mmu6xx_dump_mmu(env); 6595118ebe8SLucas Mateus Castro (alqotel) break; 6605118ebe8SLucas Mateus Castro (alqotel) #if defined(TARGET_PPC64) 6615118ebe8SLucas Mateus Castro (alqotel) case POWERPC_MMU_64B: 6625118ebe8SLucas Mateus Castro (alqotel) case POWERPC_MMU_2_03: 6635118ebe8SLucas Mateus Castro (alqotel) case POWERPC_MMU_2_06: 6645118ebe8SLucas Mateus Castro (alqotel) case POWERPC_MMU_2_07: 6655118ebe8SLucas Mateus Castro (alqotel) dump_slb(env_archcpu(env)); 6665118ebe8SLucas Mateus Castro (alqotel) break; 6675118ebe8SLucas Mateus Castro (alqotel) case POWERPC_MMU_3_00: 6685118ebe8SLucas Mateus Castro (alqotel) if (ppc64_v3_radix(env_archcpu(env))) { 6695118ebe8SLucas Mateus Castro (alqotel) qemu_log_mask(LOG_UNIMP, "%s: the PPC64 MMU is unsupported\n", 6705118ebe8SLucas Mateus Castro (alqotel) __func__); 6715118ebe8SLucas Mateus Castro (alqotel) } else { 6725118ebe8SLucas Mateus Castro (alqotel) dump_slb(env_archcpu(env)); 6735118ebe8SLucas Mateus Castro (alqotel) } 6745118ebe8SLucas Mateus Castro (alqotel) break; 6755118ebe8SLucas Mateus Castro (alqotel) #endif 6765118ebe8SLucas Mateus Castro (alqotel) default: 6775118ebe8SLucas Mateus Castro (alqotel) qemu_log_mask(LOG_UNIMP, "%s: unimplemented\n", __func__); 6785118ebe8SLucas Mateus Castro (alqotel) } 6795118ebe8SLucas Mateus Castro (alqotel) } 6805118ebe8SLucas Mateus Castro (alqotel) 681ba91e5d0SBALATON Zoltan 682c29f808aSBALATON Zoltan static bool ppc_real_mode_xlate(PowerPCCPU *cpu, vaddr eaddr, 683c29f808aSBALATON Zoltan MMUAccessType access_type, 684c29f808aSBALATON Zoltan hwaddr *raddrp, int *psizep, int *protp) 685c29f808aSBALATON Zoltan { 686c29f808aSBALATON Zoltan CPUPPCState *env = &cpu->env; 687c29f808aSBALATON Zoltan 688c29f808aSBALATON Zoltan if (access_type == MMU_INST_FETCH ? !FIELD_EX64(env->msr, MSR, IR) 689c29f808aSBALATON Zoltan : !FIELD_EX64(env->msr, MSR, DR)) { 690c29f808aSBALATON Zoltan *raddrp = eaddr; 691c29f808aSBALATON Zoltan *protp = PAGE_RWX; 692c29f808aSBALATON Zoltan *psizep = TARGET_PAGE_BITS; 693c29f808aSBALATON Zoltan return true; 694c29f808aSBALATON Zoltan } else if (env->mmu_model == POWERPC_MMU_REAL) { 695c29f808aSBALATON Zoltan cpu_abort(CPU(cpu), "PowerPC in real mode shold not do translation\n"); 696c29f808aSBALATON Zoltan } 697c29f808aSBALATON Zoltan return false; 698c29f808aSBALATON Zoltan } 699c29f808aSBALATON Zoltan 70058b01325SBALATON Zoltan static bool ppc_40x_xlate(PowerPCCPU *cpu, vaddr eaddr, 70158b01325SBALATON Zoltan MMUAccessType access_type, 70258b01325SBALATON Zoltan hwaddr *raddrp, int *psizep, int *protp, 70358b01325SBALATON Zoltan int mmu_idx, bool guest_visible) 70458b01325SBALATON Zoltan { 70558b01325SBALATON Zoltan CPUState *cs = CPU(cpu); 70658b01325SBALATON Zoltan CPUPPCState *env = &cpu->env; 70758b01325SBALATON Zoltan int ret; 70858b01325SBALATON Zoltan 70958b01325SBALATON Zoltan if (ppc_real_mode_xlate(cpu, eaddr, access_type, raddrp, psizep, protp)) { 71058b01325SBALATON Zoltan return true; 71158b01325SBALATON Zoltan } 71258b01325SBALATON Zoltan 71358b01325SBALATON Zoltan ret = mmu40x_get_physical_address(env, raddrp, protp, eaddr, access_type); 71458b01325SBALATON Zoltan if (ret == 0) { 71558b01325SBALATON Zoltan *psizep = TARGET_PAGE_BITS; 71658b01325SBALATON Zoltan return true; 71758b01325SBALATON Zoltan } else if (!guest_visible) { 71858b01325SBALATON Zoltan return false; 71958b01325SBALATON Zoltan } 72058b01325SBALATON Zoltan 72158b01325SBALATON Zoltan log_cpu_state_mask(CPU_LOG_MMU, cs, 0); 72258b01325SBALATON Zoltan if (access_type == MMU_INST_FETCH) { 72358b01325SBALATON Zoltan switch (ret) { 72458b01325SBALATON Zoltan case -1: 72558b01325SBALATON Zoltan /* No matches in page tables or TLB */ 72658b01325SBALATON Zoltan cs->exception_index = POWERPC_EXCP_ITLB; 72758b01325SBALATON Zoltan env->error_code = 0; 72858b01325SBALATON Zoltan env->spr[SPR_40x_DEAR] = eaddr; 72958b01325SBALATON Zoltan env->spr[SPR_40x_ESR] = 0x00000000; 73058b01325SBALATON Zoltan break; 73158b01325SBALATON Zoltan case -2: 73258b01325SBALATON Zoltan /* Access rights violation */ 73358b01325SBALATON Zoltan cs->exception_index = POWERPC_EXCP_ISI; 73458b01325SBALATON Zoltan env->error_code = 0x08000000; 73558b01325SBALATON Zoltan break; 73658b01325SBALATON Zoltan default: 73758b01325SBALATON Zoltan g_assert_not_reached(); 73858b01325SBALATON Zoltan } 73958b01325SBALATON Zoltan } else { 74058b01325SBALATON Zoltan switch (ret) { 74158b01325SBALATON Zoltan case -1: 74258b01325SBALATON Zoltan /* No matches in page tables or TLB */ 74358b01325SBALATON Zoltan cs->exception_index = POWERPC_EXCP_DTLB; 74458b01325SBALATON Zoltan env->error_code = 0; 74558b01325SBALATON Zoltan env->spr[SPR_40x_DEAR] = eaddr; 74658b01325SBALATON Zoltan if (access_type == MMU_DATA_STORE) { 74758b01325SBALATON Zoltan env->spr[SPR_40x_ESR] = 0x00800000; 74858b01325SBALATON Zoltan } else { 74958b01325SBALATON Zoltan env->spr[SPR_40x_ESR] = 0x00000000; 75058b01325SBALATON Zoltan } 75158b01325SBALATON Zoltan break; 75258b01325SBALATON Zoltan case -2: 75358b01325SBALATON Zoltan /* Access rights violation */ 75458b01325SBALATON Zoltan cs->exception_index = POWERPC_EXCP_DSI; 75558b01325SBALATON Zoltan env->error_code = 0; 75658b01325SBALATON Zoltan env->spr[SPR_40x_DEAR] = eaddr; 75758b01325SBALATON Zoltan if (access_type == MMU_DATA_STORE) { 75858b01325SBALATON Zoltan env->spr[SPR_40x_ESR] |= 0x00800000; 75958b01325SBALATON Zoltan } 76058b01325SBALATON Zoltan break; 76158b01325SBALATON Zoltan default: 76258b01325SBALATON Zoltan g_assert_not_reached(); 76358b01325SBALATON Zoltan } 76458b01325SBALATON Zoltan } 76558b01325SBALATON Zoltan return false; 76658b01325SBALATON Zoltan } 76758b01325SBALATON Zoltan 7686b9ea7f3SBALATON Zoltan static bool ppc_6xx_xlate(PowerPCCPU *cpu, vaddr eaddr, 7695118ebe8SLucas Mateus Castro (alqotel) MMUAccessType access_type, 7705118ebe8SLucas Mateus Castro (alqotel) hwaddr *raddrp, int *psizep, int *protp, 7715118ebe8SLucas Mateus Castro (alqotel) int mmu_idx, bool guest_visible) 7725118ebe8SLucas Mateus Castro (alqotel) { 7735118ebe8SLucas Mateus Castro (alqotel) CPUState *cs = CPU(cpu); 7745118ebe8SLucas Mateus Castro (alqotel) CPUPPCState *env = &cpu->env; 7755118ebe8SLucas Mateus Castro (alqotel) mmu_ctx_t ctx; 7765118ebe8SLucas Mateus Castro (alqotel) int type; 7775118ebe8SLucas Mateus Castro (alqotel) int ret; 7785118ebe8SLucas Mateus Castro (alqotel) 779c29f808aSBALATON Zoltan if (ppc_real_mode_xlate(cpu, eaddr, access_type, raddrp, psizep, protp)) { 780c29f808aSBALATON Zoltan return true; 781c29f808aSBALATON Zoltan } 782c29f808aSBALATON Zoltan 7835118ebe8SLucas Mateus Castro (alqotel) if (access_type == MMU_INST_FETCH) { 7845118ebe8SLucas Mateus Castro (alqotel) /* code access */ 7855118ebe8SLucas Mateus Castro (alqotel) type = ACCESS_CODE; 7865118ebe8SLucas Mateus Castro (alqotel) } else if (guest_visible) { 7875118ebe8SLucas Mateus Castro (alqotel) /* data access */ 7885118ebe8SLucas Mateus Castro (alqotel) type = env->access_type; 7895118ebe8SLucas Mateus Castro (alqotel) } else { 7905118ebe8SLucas Mateus Castro (alqotel) type = ACCESS_INT; 7915118ebe8SLucas Mateus Castro (alqotel) } 7925118ebe8SLucas Mateus Castro (alqotel) 7936b9ea7f3SBALATON Zoltan ctx.prot = 0; 7946b9ea7f3SBALATON Zoltan ctx.hash[0] = 0; 7956b9ea7f3SBALATON Zoltan ctx.hash[1] = 0; 7966b9ea7f3SBALATON Zoltan ret = mmu6xx_get_physical_address(env, &ctx, eaddr, access_type, type); 7975118ebe8SLucas Mateus Castro (alqotel) if (ret == 0) { 7985118ebe8SLucas Mateus Castro (alqotel) *raddrp = ctx.raddr; 7995118ebe8SLucas Mateus Castro (alqotel) *protp = ctx.prot; 8005118ebe8SLucas Mateus Castro (alqotel) *psizep = TARGET_PAGE_BITS; 8015118ebe8SLucas Mateus Castro (alqotel) return true; 8029e9ca54cSBALATON Zoltan } else if (!guest_visible) { 8039e9ca54cSBALATON Zoltan return false; 8045118ebe8SLucas Mateus Castro (alqotel) } 8055118ebe8SLucas Mateus Castro (alqotel) 80656964585SCédric Le Goater log_cpu_state_mask(CPU_LOG_MMU, cs, 0); 8075118ebe8SLucas Mateus Castro (alqotel) if (type == ACCESS_CODE) { 8085118ebe8SLucas Mateus Castro (alqotel) switch (ret) { 8095118ebe8SLucas Mateus Castro (alqotel) case -1: 8105118ebe8SLucas Mateus Castro (alqotel) /* No matches in page tables or TLB */ 8115118ebe8SLucas Mateus Castro (alqotel) cs->exception_index = POWERPC_EXCP_IFTLB; 8125118ebe8SLucas Mateus Castro (alqotel) env->error_code = 1 << 18; 8135118ebe8SLucas Mateus Castro (alqotel) env->spr[SPR_IMISS] = eaddr; 8145118ebe8SLucas Mateus Castro (alqotel) env->spr[SPR_ICMP] = 0x80000000 | ctx.ptem; 8155118ebe8SLucas Mateus Castro (alqotel) goto tlb_miss; 8165118ebe8SLucas Mateus Castro (alqotel) case -2: 8175118ebe8SLucas Mateus Castro (alqotel) /* Access rights violation */ 8185118ebe8SLucas Mateus Castro (alqotel) cs->exception_index = POWERPC_EXCP_ISI; 8195118ebe8SLucas Mateus Castro (alqotel) env->error_code = 0x08000000; 8205118ebe8SLucas Mateus Castro (alqotel) break; 8215118ebe8SLucas Mateus Castro (alqotel) case -3: 8225118ebe8SLucas Mateus Castro (alqotel) /* No execute protection violation */ 8235118ebe8SLucas Mateus Castro (alqotel) cs->exception_index = POWERPC_EXCP_ISI; 824ba91e5d0SBALATON Zoltan env->error_code = 0x10000000; 8255118ebe8SLucas Mateus Castro (alqotel) break; 8265118ebe8SLucas Mateus Castro (alqotel) case -4: 8275118ebe8SLucas Mateus Castro (alqotel) /* Direct store exception */ 8285118ebe8SLucas Mateus Castro (alqotel) /* No code fetch is allowed in direct-store areas */ 8295118ebe8SLucas Mateus Castro (alqotel) cs->exception_index = POWERPC_EXCP_ISI; 8305118ebe8SLucas Mateus Castro (alqotel) env->error_code = 0x10000000; 8315118ebe8SLucas Mateus Castro (alqotel) break; 8325118ebe8SLucas Mateus Castro (alqotel) } 8335118ebe8SLucas Mateus Castro (alqotel) } else { 8345118ebe8SLucas Mateus Castro (alqotel) switch (ret) { 8355118ebe8SLucas Mateus Castro (alqotel) case -1: 8365118ebe8SLucas Mateus Castro (alqotel) /* No matches in page tables or TLB */ 8375118ebe8SLucas Mateus Castro (alqotel) if (access_type == MMU_DATA_STORE) { 8385118ebe8SLucas Mateus Castro (alqotel) cs->exception_index = POWERPC_EXCP_DSTLB; 8395118ebe8SLucas Mateus Castro (alqotel) env->error_code = 1 << 16; 8405118ebe8SLucas Mateus Castro (alqotel) } else { 8415118ebe8SLucas Mateus Castro (alqotel) cs->exception_index = POWERPC_EXCP_DLTLB; 8425118ebe8SLucas Mateus Castro (alqotel) env->error_code = 0; 8435118ebe8SLucas Mateus Castro (alqotel) } 8445118ebe8SLucas Mateus Castro (alqotel) env->spr[SPR_DMISS] = eaddr; 8455118ebe8SLucas Mateus Castro (alqotel) env->spr[SPR_DCMP] = 0x80000000 | ctx.ptem; 8465118ebe8SLucas Mateus Castro (alqotel) tlb_miss: 8475118ebe8SLucas Mateus Castro (alqotel) env->error_code |= ctx.key << 19; 8485118ebe8SLucas Mateus Castro (alqotel) env->spr[SPR_HASH1] = ppc_hash32_hpt_base(cpu) + 8495118ebe8SLucas Mateus Castro (alqotel) get_pteg_offset32(cpu, ctx.hash[0]); 8505118ebe8SLucas Mateus Castro (alqotel) env->spr[SPR_HASH2] = ppc_hash32_hpt_base(cpu) + 8515118ebe8SLucas Mateus Castro (alqotel) get_pteg_offset32(cpu, ctx.hash[1]); 8525118ebe8SLucas Mateus Castro (alqotel) break; 8535118ebe8SLucas Mateus Castro (alqotel) case -2: 8545118ebe8SLucas Mateus Castro (alqotel) /* Access rights violation */ 8555118ebe8SLucas Mateus Castro (alqotel) cs->exception_index = POWERPC_EXCP_DSI; 8565118ebe8SLucas Mateus Castro (alqotel) env->error_code = 0; 8575118ebe8SLucas Mateus Castro (alqotel) env->spr[SPR_DAR] = eaddr; 8585118ebe8SLucas Mateus Castro (alqotel) if (access_type == MMU_DATA_STORE) { 8595118ebe8SLucas Mateus Castro (alqotel) env->spr[SPR_DSISR] = 0x0A000000; 8605118ebe8SLucas Mateus Castro (alqotel) } else { 8615118ebe8SLucas Mateus Castro (alqotel) env->spr[SPR_DSISR] = 0x08000000; 8625118ebe8SLucas Mateus Castro (alqotel) } 8635118ebe8SLucas Mateus Castro (alqotel) break; 8645118ebe8SLucas Mateus Castro (alqotel) case -4: 8655118ebe8SLucas Mateus Castro (alqotel) /* Direct store exception */ 8665118ebe8SLucas Mateus Castro (alqotel) switch (type) { 8675118ebe8SLucas Mateus Castro (alqotel) case ACCESS_FLOAT: 8685118ebe8SLucas Mateus Castro (alqotel) /* Floating point load/store */ 8695118ebe8SLucas Mateus Castro (alqotel) cs->exception_index = POWERPC_EXCP_ALIGN; 8705118ebe8SLucas Mateus Castro (alqotel) env->error_code = POWERPC_EXCP_ALIGN_FP; 8715118ebe8SLucas Mateus Castro (alqotel) env->spr[SPR_DAR] = eaddr; 8725118ebe8SLucas Mateus Castro (alqotel) break; 8735118ebe8SLucas Mateus Castro (alqotel) case ACCESS_RES: 8745118ebe8SLucas Mateus Castro (alqotel) /* lwarx, ldarx or stwcx. */ 8755118ebe8SLucas Mateus Castro (alqotel) cs->exception_index = POWERPC_EXCP_DSI; 8765118ebe8SLucas Mateus Castro (alqotel) env->error_code = 0; 8775118ebe8SLucas Mateus Castro (alqotel) env->spr[SPR_DAR] = eaddr; 8785118ebe8SLucas Mateus Castro (alqotel) if (access_type == MMU_DATA_STORE) { 8795118ebe8SLucas Mateus Castro (alqotel) env->spr[SPR_DSISR] = 0x06000000; 8805118ebe8SLucas Mateus Castro (alqotel) } else { 8815118ebe8SLucas Mateus Castro (alqotel) env->spr[SPR_DSISR] = 0x04000000; 8825118ebe8SLucas Mateus Castro (alqotel) } 8835118ebe8SLucas Mateus Castro (alqotel) break; 8845118ebe8SLucas Mateus Castro (alqotel) case ACCESS_EXT: 8855118ebe8SLucas Mateus Castro (alqotel) /* eciwx or ecowx */ 8865118ebe8SLucas Mateus Castro (alqotel) cs->exception_index = POWERPC_EXCP_DSI; 8875118ebe8SLucas Mateus Castro (alqotel) env->error_code = 0; 8885118ebe8SLucas Mateus Castro (alqotel) env->spr[SPR_DAR] = eaddr; 8895118ebe8SLucas Mateus Castro (alqotel) if (access_type == MMU_DATA_STORE) { 8905118ebe8SLucas Mateus Castro (alqotel) env->spr[SPR_DSISR] = 0x06100000; 8915118ebe8SLucas Mateus Castro (alqotel) } else { 8925118ebe8SLucas Mateus Castro (alqotel) env->spr[SPR_DSISR] = 0x04100000; 8935118ebe8SLucas Mateus Castro (alqotel) } 8945118ebe8SLucas Mateus Castro (alqotel) break; 8955118ebe8SLucas Mateus Castro (alqotel) default: 8965118ebe8SLucas Mateus Castro (alqotel) printf("DSI: invalid exception (%d)\n", ret); 8975118ebe8SLucas Mateus Castro (alqotel) cs->exception_index = POWERPC_EXCP_PROGRAM; 8989e9ca54cSBALATON Zoltan env->error_code = POWERPC_EXCP_INVAL | POWERPC_EXCP_INVAL_INVAL; 8995118ebe8SLucas Mateus Castro (alqotel) env->spr[SPR_DAR] = eaddr; 9005118ebe8SLucas Mateus Castro (alqotel) break; 9015118ebe8SLucas Mateus Castro (alqotel) } 9025118ebe8SLucas Mateus Castro (alqotel) break; 9035118ebe8SLucas Mateus Castro (alqotel) } 9045118ebe8SLucas Mateus Castro (alqotel) } 9055118ebe8SLucas Mateus Castro (alqotel) return false; 9065118ebe8SLucas Mateus Castro (alqotel) } 9075118ebe8SLucas Mateus Castro (alqotel) 9085118ebe8SLucas Mateus Castro (alqotel) /*****************************************************************************/ 9095118ebe8SLucas Mateus Castro (alqotel) 9105118ebe8SLucas Mateus Castro (alqotel) bool ppc_xlate(PowerPCCPU *cpu, vaddr eaddr, MMUAccessType access_type, 9115118ebe8SLucas Mateus Castro (alqotel) hwaddr *raddrp, int *psizep, int *protp, 9125118ebe8SLucas Mateus Castro (alqotel) int mmu_idx, bool guest_visible) 9135118ebe8SLucas Mateus Castro (alqotel) { 9145118ebe8SLucas Mateus Castro (alqotel) switch (cpu->env.mmu_model) { 9155118ebe8SLucas Mateus Castro (alqotel) #if defined(TARGET_PPC64) 9165118ebe8SLucas Mateus Castro (alqotel) case POWERPC_MMU_3_00: 9175118ebe8SLucas Mateus Castro (alqotel) if (ppc64_v3_radix(cpu)) { 9185118ebe8SLucas Mateus Castro (alqotel) return ppc_radix64_xlate(cpu, eaddr, access_type, raddrp, 9195118ebe8SLucas Mateus Castro (alqotel) psizep, protp, mmu_idx, guest_visible); 9205118ebe8SLucas Mateus Castro (alqotel) } 9215118ebe8SLucas Mateus Castro (alqotel) /* fall through */ 9225118ebe8SLucas Mateus Castro (alqotel) case POWERPC_MMU_64B: 9235118ebe8SLucas Mateus Castro (alqotel) case POWERPC_MMU_2_03: 9245118ebe8SLucas Mateus Castro (alqotel) case POWERPC_MMU_2_06: 9255118ebe8SLucas Mateus Castro (alqotel) case POWERPC_MMU_2_07: 9265118ebe8SLucas Mateus Castro (alqotel) return ppc_hash64_xlate(cpu, eaddr, access_type, 9275118ebe8SLucas Mateus Castro (alqotel) raddrp, psizep, protp, mmu_idx, guest_visible); 9285118ebe8SLucas Mateus Castro (alqotel) #endif 9295118ebe8SLucas Mateus Castro (alqotel) 9305118ebe8SLucas Mateus Castro (alqotel) case POWERPC_MMU_32B: 9315118ebe8SLucas Mateus Castro (alqotel) return ppc_hash32_xlate(cpu, eaddr, access_type, raddrp, 9325118ebe8SLucas Mateus Castro (alqotel) psizep, protp, mmu_idx, guest_visible); 933ba91e5d0SBALATON Zoltan case POWERPC_MMU_BOOKE: 934ba91e5d0SBALATON Zoltan case POWERPC_MMU_BOOKE206: 935ba91e5d0SBALATON Zoltan return ppc_booke_xlate(cpu, eaddr, access_type, raddrp, 936ba91e5d0SBALATON Zoltan psizep, protp, mmu_idx, guest_visible); 93758b01325SBALATON Zoltan case POWERPC_MMU_SOFT_4xx: 93858b01325SBALATON Zoltan return ppc_40x_xlate(cpu, eaddr, access_type, raddrp, 93958b01325SBALATON Zoltan psizep, protp, mmu_idx, guest_visible); 9406b9ea7f3SBALATON Zoltan case POWERPC_MMU_SOFT_6xx: 9416b9ea7f3SBALATON Zoltan return ppc_6xx_xlate(cpu, eaddr, access_type, raddrp, 9426b9ea7f3SBALATON Zoltan psizep, protp, mmu_idx, guest_visible); 943c29f808aSBALATON Zoltan case POWERPC_MMU_REAL: 944c29f808aSBALATON Zoltan return ppc_real_mode_xlate(cpu, eaddr, access_type, raddrp, psizep, 945c29f808aSBALATON Zoltan protp); 946cfd5c128SBALATON Zoltan case POWERPC_MMU_MPC8xx: 947cfd5c128SBALATON Zoltan cpu_abort(env_cpu(&cpu->env), "MPC8xx MMU model is not implemented\n"); 9485118ebe8SLucas Mateus Castro (alqotel) default: 9496b9ea7f3SBALATON Zoltan cpu_abort(CPU(cpu), "Unknown or invalid MMU model\n"); 9505118ebe8SLucas Mateus Castro (alqotel) } 9515118ebe8SLucas Mateus Castro (alqotel) } 9525118ebe8SLucas Mateus Castro (alqotel) 9535118ebe8SLucas Mateus Castro (alqotel) hwaddr ppc_cpu_get_phys_page_debug(CPUState *cs, vaddr addr) 9545118ebe8SLucas Mateus Castro (alqotel) { 9555118ebe8SLucas Mateus Castro (alqotel) PowerPCCPU *cpu = POWERPC_CPU(cs); 9565118ebe8SLucas Mateus Castro (alqotel) hwaddr raddr; 9575118ebe8SLucas Mateus Castro (alqotel) int s, p; 9585118ebe8SLucas Mateus Castro (alqotel) 9595118ebe8SLucas Mateus Castro (alqotel) /* 9605118ebe8SLucas Mateus Castro (alqotel) * Some MMUs have separate TLBs for code and data. If we only 9615118ebe8SLucas Mateus Castro (alqotel) * try an MMU_DATA_LOAD, we may not be able to read instructions 9625118ebe8SLucas Mateus Castro (alqotel) * mapped by code TLBs, so we also try a MMU_INST_FETCH. 9635118ebe8SLucas Mateus Castro (alqotel) */ 9645118ebe8SLucas Mateus Castro (alqotel) if (ppc_xlate(cpu, addr, MMU_DATA_LOAD, &raddr, &s, &p, 965fb00f730SRichard Henderson ppc_env_mmu_index(&cpu->env, false), false) || 9665118ebe8SLucas Mateus Castro (alqotel) ppc_xlate(cpu, addr, MMU_INST_FETCH, &raddr, &s, &p, 967fb00f730SRichard Henderson ppc_env_mmu_index(&cpu->env, true), false)) { 9685118ebe8SLucas Mateus Castro (alqotel) return raddr & TARGET_PAGE_MASK; 9695118ebe8SLucas Mateus Castro (alqotel) } 9705118ebe8SLucas Mateus Castro (alqotel) return -1; 9715118ebe8SLucas Mateus Castro (alqotel) } 972