15118ebe8SLucas Mateus Castro (alqotel) /* 25118ebe8SLucas Mateus Castro (alqotel) * PowerPC MMU, TLB, SLB and BAT emulation helpers for QEMU. 35118ebe8SLucas Mateus Castro (alqotel) * 45118ebe8SLucas Mateus Castro (alqotel) * Copyright (c) 2003-2007 Jocelyn Mayer 55118ebe8SLucas Mateus Castro (alqotel) * 65118ebe8SLucas Mateus Castro (alqotel) * This library is free software; you can redistribute it and/or 75118ebe8SLucas Mateus Castro (alqotel) * modify it under the terms of the GNU Lesser General Public 85118ebe8SLucas Mateus Castro (alqotel) * License as published by the Free Software Foundation; either 95118ebe8SLucas Mateus Castro (alqotel) * version 2.1 of the License, or (at your option) any later version. 105118ebe8SLucas Mateus Castro (alqotel) * 115118ebe8SLucas Mateus Castro (alqotel) * This library is distributed in the hope that it will be useful, 125118ebe8SLucas Mateus Castro (alqotel) * but WITHOUT ANY WARRANTY; without even the implied warranty of 135118ebe8SLucas Mateus Castro (alqotel) * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 145118ebe8SLucas Mateus Castro (alqotel) * Lesser General Public License for more details. 155118ebe8SLucas Mateus Castro (alqotel) * 165118ebe8SLucas Mateus Castro (alqotel) * You should have received a copy of the GNU Lesser General Public 175118ebe8SLucas Mateus Castro (alqotel) * License along with this library; if not, see <http://www.gnu.org/licenses/>. 185118ebe8SLucas Mateus Castro (alqotel) */ 195118ebe8SLucas Mateus Castro (alqotel) 205118ebe8SLucas Mateus Castro (alqotel) #include "qemu/osdep.h" 215118ebe8SLucas Mateus Castro (alqotel) #include "qemu/units.h" 225118ebe8SLucas Mateus Castro (alqotel) #include "cpu.h" 235118ebe8SLucas Mateus Castro (alqotel) #include "sysemu/kvm.h" 245118ebe8SLucas Mateus Castro (alqotel) #include "kvm_ppc.h" 255118ebe8SLucas Mateus Castro (alqotel) #include "mmu-hash64.h" 265118ebe8SLucas Mateus Castro (alqotel) #include "mmu-hash32.h" 275118ebe8SLucas Mateus Castro (alqotel) #include "exec/exec-all.h" 2874781c08SPhilippe Mathieu-Daudé #include "exec/page-protection.h" 295118ebe8SLucas Mateus Castro (alqotel) #include "exec/log.h" 305118ebe8SLucas Mateus Castro (alqotel) #include "helper_regs.h" 315118ebe8SLucas Mateus Castro (alqotel) #include "qemu/error-report.h" 325118ebe8SLucas Mateus Castro (alqotel) #include "qemu/qemu-print.h" 335118ebe8SLucas Mateus Castro (alqotel) #include "internal.h" 345118ebe8SLucas Mateus Castro (alqotel) #include "mmu-book3s-v3.h" 355118ebe8SLucas Mateus Castro (alqotel) #include "mmu-radix64.h" 36e7baac64SBALATON Zoltan #include "mmu-booke.h" 375118ebe8SLucas Mateus Castro (alqotel) 385118ebe8SLucas Mateus Castro (alqotel) /* #define DUMP_PAGE_TABLES */ 395118ebe8SLucas Mateus Castro (alqotel) 40306b5320SBALATON Zoltan /* Context used internally during MMU translations */ 41306b5320SBALATON Zoltan typedef struct { 42306b5320SBALATON Zoltan hwaddr raddr; /* Real address */ 43306b5320SBALATON Zoltan int prot; /* Protection bits */ 44306b5320SBALATON Zoltan target_ulong ptem; /* Virtual segment ID | API */ 45306b5320SBALATON Zoltan int key; /* Access key */ 46306b5320SBALATON Zoltan } mmu_ctx_t; 47306b5320SBALATON Zoltan 48d6ae8ec6SLucas Mateus Castro (alqotel) void ppc_store_sdr1(CPUPPCState *env, target_ulong value) 49d6ae8ec6SLucas Mateus Castro (alqotel) { 50d6ae8ec6SLucas Mateus Castro (alqotel) PowerPCCPU *cpu = env_archcpu(env); 51d6ae8ec6SLucas Mateus Castro (alqotel) qemu_log_mask(CPU_LOG_MMU, "%s: " TARGET_FMT_lx "\n", __func__, value); 52d6ae8ec6SLucas Mateus Castro (alqotel) assert(!cpu->env.has_hv_mode || !cpu->vhyp); 53d6ae8ec6SLucas Mateus Castro (alqotel) #if defined(TARGET_PPC64) 54d6ae8ec6SLucas Mateus Castro (alqotel) if (mmu_is_64bit(env->mmu_model)) { 55d6ae8ec6SLucas Mateus Castro (alqotel) target_ulong sdr_mask = SDR_64_HTABORG | SDR_64_HTABSIZE; 56d6ae8ec6SLucas Mateus Castro (alqotel) target_ulong htabsize = value & SDR_64_HTABSIZE; 57d6ae8ec6SLucas Mateus Castro (alqotel) 58d6ae8ec6SLucas Mateus Castro (alqotel) if (value & ~sdr_mask) { 59d6ae8ec6SLucas Mateus Castro (alqotel) qemu_log_mask(LOG_GUEST_ERROR, "Invalid bits 0x"TARGET_FMT_lx 60d6ae8ec6SLucas Mateus Castro (alqotel) " set in SDR1", value & ~sdr_mask); 61d6ae8ec6SLucas Mateus Castro (alqotel) value &= sdr_mask; 62d6ae8ec6SLucas Mateus Castro (alqotel) } 63d6ae8ec6SLucas Mateus Castro (alqotel) if (htabsize > 28) { 64d6ae8ec6SLucas Mateus Castro (alqotel) qemu_log_mask(LOG_GUEST_ERROR, "Invalid HTABSIZE 0x" TARGET_FMT_lx 65d6ae8ec6SLucas Mateus Castro (alqotel) " stored in SDR1", htabsize); 66d6ae8ec6SLucas Mateus Castro (alqotel) return; 67d6ae8ec6SLucas Mateus Castro (alqotel) } 68d6ae8ec6SLucas Mateus Castro (alqotel) } 69d6ae8ec6SLucas Mateus Castro (alqotel) #endif /* defined(TARGET_PPC64) */ 70d6ae8ec6SLucas Mateus Castro (alqotel) /* FIXME: Should check for valid HTABMASK values in 32-bit case */ 71d6ae8ec6SLucas Mateus Castro (alqotel) env->spr[SPR_SDR1] = value; 72d6ae8ec6SLucas Mateus Castro (alqotel) } 73d6ae8ec6SLucas Mateus Castro (alqotel) 745118ebe8SLucas Mateus Castro (alqotel) /*****************************************************************************/ 755118ebe8SLucas Mateus Castro (alqotel) /* PowerPC MMU emulation */ 765118ebe8SLucas Mateus Castro (alqotel) 775118ebe8SLucas Mateus Castro (alqotel) int ppc6xx_tlb_getnum(CPUPPCState *env, target_ulong eaddr, 785118ebe8SLucas Mateus Castro (alqotel) int way, int is_code) 795118ebe8SLucas Mateus Castro (alqotel) { 805118ebe8SLucas Mateus Castro (alqotel) int nr; 815118ebe8SLucas Mateus Castro (alqotel) 825118ebe8SLucas Mateus Castro (alqotel) /* Select TLB num in a way from address */ 835118ebe8SLucas Mateus Castro (alqotel) nr = (eaddr >> TARGET_PAGE_BITS) & (env->tlb_per_way - 1); 845118ebe8SLucas Mateus Castro (alqotel) /* Select TLB way */ 855118ebe8SLucas Mateus Castro (alqotel) nr += env->tlb_per_way * way; 865fd257f5SBALATON Zoltan /* 6xx has separate TLBs for instructions and data */ 875fd257f5SBALATON Zoltan if (is_code) { 885118ebe8SLucas Mateus Castro (alqotel) nr += env->nb_tlb; 895118ebe8SLucas Mateus Castro (alqotel) } 905118ebe8SLucas Mateus Castro (alqotel) 915118ebe8SLucas Mateus Castro (alqotel) return nr; 925118ebe8SLucas Mateus Castro (alqotel) } 935118ebe8SLucas Mateus Castro (alqotel) 945118ebe8SLucas Mateus Castro (alqotel) /* Software driven TLB helpers */ 955118ebe8SLucas Mateus Castro (alqotel) 96691cf34fSBALATON Zoltan static int ppc6xx_tlb_check(CPUPPCState *env, 97691cf34fSBALATON Zoltan mmu_ctx_t *ctx, target_ulong eaddr, 98691cf34fSBALATON Zoltan MMUAccessType access_type, bool nx) 995118ebe8SLucas Mateus Castro (alqotel) { 1005118ebe8SLucas Mateus Castro (alqotel) ppc6xx_tlb_t *tlb; 101f8e0cc94SBALATON Zoltan target_ulong *pte1p; 102f8e0cc94SBALATON Zoltan int nr, best, way, ret; 1035118ebe8SLucas Mateus Castro (alqotel) 1045118ebe8SLucas Mateus Castro (alqotel) best = -1; 1055118ebe8SLucas Mateus Castro (alqotel) ret = -1; /* No TLB found */ 1065118ebe8SLucas Mateus Castro (alqotel) for (way = 0; way < env->nb_ways; way++) { 1075118ebe8SLucas Mateus Castro (alqotel) nr = ppc6xx_tlb_getnum(env, eaddr, way, access_type == MMU_INST_FETCH); 1085118ebe8SLucas Mateus Castro (alqotel) tlb = &env->tlb.tlb6[nr]; 1095118ebe8SLucas Mateus Castro (alqotel) /* This test "emulates" the PTE index match for hardware TLBs */ 1105118ebe8SLucas Mateus Castro (alqotel) if ((eaddr & TARGET_PAGE_MASK) != tlb->EPN) { 11156964585SCédric Le Goater qemu_log_mask(CPU_LOG_MMU, "TLB %d/%d %s [" TARGET_FMT_lx 11256964585SCédric Le Goater " " TARGET_FMT_lx "] <> " TARGET_FMT_lx "\n", 11356964585SCédric Le Goater nr, env->nb_tlb, 1145118ebe8SLucas Mateus Castro (alqotel) pte_is_valid(tlb->pte0) ? "valid" : "inval", 1155118ebe8SLucas Mateus Castro (alqotel) tlb->EPN, tlb->EPN + TARGET_PAGE_SIZE, eaddr); 1165118ebe8SLucas Mateus Castro (alqotel) continue; 1175118ebe8SLucas Mateus Castro (alqotel) } 11856964585SCédric Le Goater qemu_log_mask(CPU_LOG_MMU, "TLB %d/%d %s " TARGET_FMT_lx " <> " 11956964585SCédric Le Goater TARGET_FMT_lx " " TARGET_FMT_lx " %c %c\n", 12056964585SCédric Le Goater nr, env->nb_tlb, 1215118ebe8SLucas Mateus Castro (alqotel) pte_is_valid(tlb->pte0) ? "valid" : "inval", 1225118ebe8SLucas Mateus Castro (alqotel) tlb->EPN, eaddr, tlb->pte1, 1235118ebe8SLucas Mateus Castro (alqotel) access_type == MMU_DATA_STORE ? 'S' : 'L', 1245118ebe8SLucas Mateus Castro (alqotel) access_type == MMU_INST_FETCH ? 'I' : 'D'); 125*0ce61ffaSBALATON Zoltan /* Check validity and table match */ 126*0ce61ffaSBALATON Zoltan if (!pte_is_valid(tlb->pte0) || ((tlb->pte0 >> 6) & 1) != 0 || 127*0ce61ffaSBALATON Zoltan (tlb->pte0 & PTE_PTEM_MASK) != ctx->ptem) { 128*0ce61ffaSBALATON Zoltan continue; 129*0ce61ffaSBALATON Zoltan } 130*0ce61ffaSBALATON Zoltan /* all matches should have equal RPN, WIMG & PP */ 131*0ce61ffaSBALATON Zoltan if (ctx->raddr != (hwaddr)-1ULL && 132*0ce61ffaSBALATON Zoltan (ctx->raddr & PTE_CHECK_MASK) != (tlb->pte1 & PTE_CHECK_MASK)) { 133*0ce61ffaSBALATON Zoltan qemu_log_mask(CPU_LOG_MMU, "Bad RPN/WIMG/PP\n"); 134*0ce61ffaSBALATON Zoltan /* TLB inconsistency */ 135*0ce61ffaSBALATON Zoltan continue; 136*0ce61ffaSBALATON Zoltan } 137*0ce61ffaSBALATON Zoltan /* Keep the matching PTE information */ 1385118ebe8SLucas Mateus Castro (alqotel) best = nr; 139*0ce61ffaSBALATON Zoltan ctx->raddr = tlb->pte1; 140*0ce61ffaSBALATON Zoltan ctx->prot = ppc_hash32_prot(ctx->key, tlb->pte1 & HPTE32_R_PP, nx); 141*0ce61ffaSBALATON Zoltan if (check_prot_access_type(ctx->prot, access_type)) { 142*0ce61ffaSBALATON Zoltan qemu_log_mask(CPU_LOG_MMU, "PTE access granted !\n"); 1435118ebe8SLucas Mateus Castro (alqotel) ret = 0; 144*0ce61ffaSBALATON Zoltan break; 145*0ce61ffaSBALATON Zoltan } else { 146*0ce61ffaSBALATON Zoltan qemu_log_mask(CPU_LOG_MMU, "PTE access rejected\n"); 147*0ce61ffaSBALATON Zoltan ret = -2; 1485118ebe8SLucas Mateus Castro (alqotel) } 1495118ebe8SLucas Mateus Castro (alqotel) } 1505118ebe8SLucas Mateus Castro (alqotel) if (best != -1) { 151883f2c59SPhilippe Mathieu-Daudé qemu_log_mask(CPU_LOG_MMU, "found TLB at addr " HWADDR_FMT_plx 15256964585SCédric Le Goater " prot=%01x ret=%d\n", 1535118ebe8SLucas Mateus Castro (alqotel) ctx->raddr & TARGET_PAGE_MASK, ctx->prot, ret); 1545118ebe8SLucas Mateus Castro (alqotel) /* Update page flags */ 155f8e0cc94SBALATON Zoltan pte1p = &env->tlb.tlb6[best].pte1; 156f8e0cc94SBALATON Zoltan *pte1p |= 0x00000100; /* Update accessed flag */ 157f8e0cc94SBALATON Zoltan if (!(*pte1p & 0x00000080)) { 158f8e0cc94SBALATON Zoltan if (access_type == MMU_DATA_STORE && ret == 0) { 159f8e0cc94SBALATON Zoltan /* Update changed flag */ 160f8e0cc94SBALATON Zoltan *pte1p |= 0x00000080; 161f8e0cc94SBALATON Zoltan } else { 162f8e0cc94SBALATON Zoltan /* Force page fault for first write access */ 163f8e0cc94SBALATON Zoltan ctx->prot &= ~PAGE_WRITE; 164f8e0cc94SBALATON Zoltan } 165f8e0cc94SBALATON Zoltan } 1665118ebe8SLucas Mateus Castro (alqotel) } 1670af20f35SBALATON Zoltan #if defined(DUMP_PAGE_TABLES) 1680af20f35SBALATON Zoltan if (qemu_loglevel_mask(CPU_LOG_MMU)) { 1690af20f35SBALATON Zoltan CPUState *cs = env_cpu(env); 1700af20f35SBALATON Zoltan hwaddr base = ppc_hash32_hpt_base(env_archcpu(env)); 1710af20f35SBALATON Zoltan hwaddr len = ppc_hash32_hpt_mask(env_archcpu(env)) + 0x80; 1720af20f35SBALATON Zoltan uint32_t a0, a1, a2, a3; 1735118ebe8SLucas Mateus Castro (alqotel) 1740af20f35SBALATON Zoltan qemu_log("Page table: " HWADDR_FMT_plx " len " HWADDR_FMT_plx "\n", 1750af20f35SBALATON Zoltan base, len); 1760af20f35SBALATON Zoltan for (hwaddr curaddr = base; curaddr < base + len; curaddr += 16) { 1770af20f35SBALATON Zoltan a0 = ldl_phys(cs->as, curaddr); 1780af20f35SBALATON Zoltan a1 = ldl_phys(cs->as, curaddr + 4); 1790af20f35SBALATON Zoltan a2 = ldl_phys(cs->as, curaddr + 8); 1800af20f35SBALATON Zoltan a3 = ldl_phys(cs->as, curaddr + 12); 1810af20f35SBALATON Zoltan if (a0 != 0 || a1 != 0 || a2 != 0 || a3 != 0) { 1820af20f35SBALATON Zoltan qemu_log(HWADDR_FMT_plx ": %08x %08x %08x %08x\n", 1830af20f35SBALATON Zoltan curaddr, a0, a1, a2, a3); 1840af20f35SBALATON Zoltan } 1850af20f35SBALATON Zoltan } 1860af20f35SBALATON Zoltan } 1870af20f35SBALATON Zoltan #endif 1885118ebe8SLucas Mateus Castro (alqotel) return ret; 1895118ebe8SLucas Mateus Castro (alqotel) } 1905118ebe8SLucas Mateus Castro (alqotel) 1915118ebe8SLucas Mateus Castro (alqotel) /* Perform BAT hit & translation */ 1925118ebe8SLucas Mateus Castro (alqotel) static inline void bat_size_prot(CPUPPCState *env, target_ulong *blp, 1935118ebe8SLucas Mateus Castro (alqotel) int *validp, int *protp, target_ulong *BATu, 1945118ebe8SLucas Mateus Castro (alqotel) target_ulong *BATl) 1955118ebe8SLucas Mateus Castro (alqotel) { 1965118ebe8SLucas Mateus Castro (alqotel) target_ulong bl; 1975118ebe8SLucas Mateus Castro (alqotel) int pp, valid, prot; 1985118ebe8SLucas Mateus Castro (alqotel) 1995118ebe8SLucas Mateus Castro (alqotel) bl = (*BATu & 0x00001FFC) << 15; 2005118ebe8SLucas Mateus Castro (alqotel) valid = 0; 2015118ebe8SLucas Mateus Castro (alqotel) prot = 0; 202d41ccf6eSVíctor Colombo if ((!FIELD_EX64(env->msr, MSR, PR) && (*BATu & 0x00000002)) || 203d41ccf6eSVíctor Colombo (FIELD_EX64(env->msr, MSR, PR) && (*BATu & 0x00000001))) { 2045118ebe8SLucas Mateus Castro (alqotel) valid = 1; 2055118ebe8SLucas Mateus Castro (alqotel) pp = *BATl & 0x00000003; 2065118ebe8SLucas Mateus Castro (alqotel) if (pp != 0) { 2075118ebe8SLucas Mateus Castro (alqotel) prot = PAGE_READ | PAGE_EXEC; 2085118ebe8SLucas Mateus Castro (alqotel) if (pp == 0x2) { 2095118ebe8SLucas Mateus Castro (alqotel) prot |= PAGE_WRITE; 2105118ebe8SLucas Mateus Castro (alqotel) } 2115118ebe8SLucas Mateus Castro (alqotel) } 2125118ebe8SLucas Mateus Castro (alqotel) } 2135118ebe8SLucas Mateus Castro (alqotel) *blp = bl; 2145118ebe8SLucas Mateus Castro (alqotel) *validp = valid; 2155118ebe8SLucas Mateus Castro (alqotel) *protp = prot; 2165118ebe8SLucas Mateus Castro (alqotel) } 2175118ebe8SLucas Mateus Castro (alqotel) 2185118ebe8SLucas Mateus Castro (alqotel) static int get_bat_6xx_tlb(CPUPPCState *env, mmu_ctx_t *ctx, 2195118ebe8SLucas Mateus Castro (alqotel) target_ulong virtual, MMUAccessType access_type) 2205118ebe8SLucas Mateus Castro (alqotel) { 2215118ebe8SLucas Mateus Castro (alqotel) target_ulong *BATlt, *BATut, *BATu, *BATl; 2225118ebe8SLucas Mateus Castro (alqotel) target_ulong BEPIl, BEPIu, bl; 2235118ebe8SLucas Mateus Castro (alqotel) int i, valid, prot; 2245118ebe8SLucas Mateus Castro (alqotel) int ret = -1; 2255118ebe8SLucas Mateus Castro (alqotel) bool ifetch = access_type == MMU_INST_FETCH; 2265118ebe8SLucas Mateus Castro (alqotel) 22756964585SCédric Le Goater qemu_log_mask(CPU_LOG_MMU, "%s: %cBAT v " TARGET_FMT_lx "\n", __func__, 2285118ebe8SLucas Mateus Castro (alqotel) ifetch ? 'I' : 'D', virtual); 2295118ebe8SLucas Mateus Castro (alqotel) if (ifetch) { 2305118ebe8SLucas Mateus Castro (alqotel) BATlt = env->IBAT[1]; 2315118ebe8SLucas Mateus Castro (alqotel) BATut = env->IBAT[0]; 2325118ebe8SLucas Mateus Castro (alqotel) } else { 2335118ebe8SLucas Mateus Castro (alqotel) BATlt = env->DBAT[1]; 2345118ebe8SLucas Mateus Castro (alqotel) BATut = env->DBAT[0]; 2355118ebe8SLucas Mateus Castro (alqotel) } 2365118ebe8SLucas Mateus Castro (alqotel) for (i = 0; i < env->nb_BATs; i++) { 2375118ebe8SLucas Mateus Castro (alqotel) BATu = &BATut[i]; 2385118ebe8SLucas Mateus Castro (alqotel) BATl = &BATlt[i]; 2395118ebe8SLucas Mateus Castro (alqotel) BEPIu = *BATu & 0xF0000000; 2405118ebe8SLucas Mateus Castro (alqotel) BEPIl = *BATu & 0x0FFE0000; 2415118ebe8SLucas Mateus Castro (alqotel) bat_size_prot(env, &bl, &valid, &prot, BATu, BATl); 24256964585SCédric Le Goater qemu_log_mask(CPU_LOG_MMU, "%s: %cBAT%d v " TARGET_FMT_lx " BATu " 24356964585SCédric Le Goater TARGET_FMT_lx " BATl " TARGET_FMT_lx "\n", __func__, 2445118ebe8SLucas Mateus Castro (alqotel) ifetch ? 'I' : 'D', i, virtual, *BATu, *BATl); 2455118ebe8SLucas Mateus Castro (alqotel) if ((virtual & 0xF0000000) == BEPIu && 2465118ebe8SLucas Mateus Castro (alqotel) ((virtual & 0x0FFE0000) & ~bl) == BEPIl) { 2475118ebe8SLucas Mateus Castro (alqotel) /* BAT matches */ 2485118ebe8SLucas Mateus Castro (alqotel) if (valid != 0) { 2495118ebe8SLucas Mateus Castro (alqotel) /* Get physical address */ 2505118ebe8SLucas Mateus Castro (alqotel) ctx->raddr = (*BATl & 0xF0000000) | 2515118ebe8SLucas Mateus Castro (alqotel) ((virtual & 0x0FFE0000 & bl) | (*BATl & 0x0FFE0000)) | 2525118ebe8SLucas Mateus Castro (alqotel) (virtual & 0x0001F000); 2535118ebe8SLucas Mateus Castro (alqotel) /* Compute access rights */ 2545118ebe8SLucas Mateus Castro (alqotel) ctx->prot = prot; 255cd1038ecSBALATON Zoltan if (check_prot_access_type(ctx->prot, access_type)) { 256883f2c59SPhilippe Mathieu-Daudé qemu_log_mask(CPU_LOG_MMU, "BAT %d match: r " HWADDR_FMT_plx 25756964585SCédric Le Goater " prot=%c%c\n", i, ctx->raddr, 25856964585SCédric Le Goater ctx->prot & PAGE_READ ? 'R' : '-', 2595118ebe8SLucas Mateus Castro (alqotel) ctx->prot & PAGE_WRITE ? 'W' : '-'); 260cd1038ecSBALATON Zoltan ret = 0; 261cd1038ecSBALATON Zoltan } else { 262cd1038ecSBALATON Zoltan ret = -2; 2635118ebe8SLucas Mateus Castro (alqotel) } 2645118ebe8SLucas Mateus Castro (alqotel) break; 2655118ebe8SLucas Mateus Castro (alqotel) } 2665118ebe8SLucas Mateus Castro (alqotel) } 2675118ebe8SLucas Mateus Castro (alqotel) } 2685118ebe8SLucas Mateus Castro (alqotel) if (ret < 0) { 2695118ebe8SLucas Mateus Castro (alqotel) if (qemu_log_enabled()) { 27056964585SCédric Le Goater qemu_log_mask(CPU_LOG_MMU, "no BAT match for " 27156964585SCédric Le Goater TARGET_FMT_lx ":\n", virtual); 2725118ebe8SLucas Mateus Castro (alqotel) for (i = 0; i < 4; i++) { 2735118ebe8SLucas Mateus Castro (alqotel) BATu = &BATut[i]; 2745118ebe8SLucas Mateus Castro (alqotel) BATl = &BATlt[i]; 2755118ebe8SLucas Mateus Castro (alqotel) BEPIu = *BATu & 0xF0000000; 2765118ebe8SLucas Mateus Castro (alqotel) BEPIl = *BATu & 0x0FFE0000; 2775118ebe8SLucas Mateus Castro (alqotel) bl = (*BATu & 0x00001FFC) << 15; 27847bededcSBALATON Zoltan qemu_log_mask(CPU_LOG_MMU, "%s: %cBAT%d v " TARGET_FMT_lx 27947bededcSBALATON Zoltan " BATu " TARGET_FMT_lx " BATl " TARGET_FMT_lx 28047bededcSBALATON Zoltan "\n\t" TARGET_FMT_lx " " TARGET_FMT_lx " " 28147bededcSBALATON Zoltan TARGET_FMT_lx "\n", __func__, ifetch ? 'I' : 'D', 28247bededcSBALATON Zoltan i, virtual, *BATu, *BATl, BEPIu, BEPIl, bl); 2835118ebe8SLucas Mateus Castro (alqotel) } 2845118ebe8SLucas Mateus Castro (alqotel) } 2855118ebe8SLucas Mateus Castro (alqotel) } 2865118ebe8SLucas Mateus Castro (alqotel) /* No hit */ 2875118ebe8SLucas Mateus Castro (alqotel) return ret; 2885118ebe8SLucas Mateus Castro (alqotel) } 2895118ebe8SLucas Mateus Castro (alqotel) 290269d6f00SBALATON Zoltan static int mmu6xx_get_physical_address(CPUPPCState *env, mmu_ctx_t *ctx, 291f6f8838bSBALATON Zoltan target_ulong eaddr, hwaddr *hashp, 292269d6f00SBALATON Zoltan MMUAccessType access_type, int type) 2935118ebe8SLucas Mateus Castro (alqotel) { 2945118ebe8SLucas Mateus Castro (alqotel) PowerPCCPU *cpu = env_archcpu(env); 2955118ebe8SLucas Mateus Castro (alqotel) hwaddr hash; 296269d6f00SBALATON Zoltan target_ulong vsid, sr, pgidx; 297aaf5845bSBALATON Zoltan bool pr, ds, nx; 2985118ebe8SLucas Mateus Castro (alqotel) 299269d6f00SBALATON Zoltan /* First try to find a BAT entry if there are any */ 300269d6f00SBALATON Zoltan if (env->nb_BATs && get_bat_6xx_tlb(env, ctx, eaddr, access_type) == 0) { 301269d6f00SBALATON Zoltan return 0; 302269d6f00SBALATON Zoltan } 303269d6f00SBALATON Zoltan 304269d6f00SBALATON Zoltan /* Perform segment based translation when no BATs matched */ 305d41ccf6eSVíctor Colombo pr = FIELD_EX64(env->msr, MSR, PR); 3065118ebe8SLucas Mateus Castro (alqotel) 3075118ebe8SLucas Mateus Castro (alqotel) sr = env->sr[eaddr >> 28]; 308d41ccf6eSVíctor Colombo ctx->key = (((sr & 0x20000000) && pr) || 309d41ccf6eSVíctor Colombo ((sr & 0x40000000) && !pr)) ? 1 : 0; 310aaf5845bSBALATON Zoltan ds = sr & SR32_T; 311691cf34fSBALATON Zoltan nx = sr & SR32_NX; 312691cf34fSBALATON Zoltan vsid = sr & SR32_VSID; 3135118ebe8SLucas Mateus Castro (alqotel) qemu_log_mask(CPU_LOG_MMU, 3145118ebe8SLucas Mateus Castro (alqotel) "Check segment v=" TARGET_FMT_lx " %d " TARGET_FMT_lx 3155118ebe8SLucas Mateus Castro (alqotel) " nip=" TARGET_FMT_lx " lr=" TARGET_FMT_lx 3165118ebe8SLucas Mateus Castro (alqotel) " ir=%d dr=%d pr=%d %d t=%d\n", 317d41ccf6eSVíctor Colombo eaddr, (int)(eaddr >> 28), sr, env->nip, env->lr, 318e4eea6efSVíctor Colombo (int)FIELD_EX64(env->msr, MSR, IR), 319e4eea6efSVíctor Colombo (int)FIELD_EX64(env->msr, MSR, DR), pr ? 1 : 0, 32056964585SCédric Le Goater access_type == MMU_DATA_STORE, type); 3218abd6d42SBALATON Zoltan pgidx = (eaddr & ~SEGMENT_MASK_256M) >> TARGET_PAGE_BITS; 3225118ebe8SLucas Mateus Castro (alqotel) hash = vsid ^ pgidx; 3235118ebe8SLucas Mateus Castro (alqotel) ctx->ptem = (vsid << 7) | (pgidx >> 10); 3245118ebe8SLucas Mateus Castro (alqotel) 32547bededcSBALATON Zoltan qemu_log_mask(CPU_LOG_MMU, "pte segment: key=%d ds %d nx %d vsid " 326691cf34fSBALATON Zoltan TARGET_FMT_lx "\n", ctx->key, ds, nx, vsid); 3275118ebe8SLucas Mateus Castro (alqotel) if (!ds) { 3285118ebe8SLucas Mateus Castro (alqotel) /* Check if instruction fetch is allowed, if needed */ 329691cf34fSBALATON Zoltan if (type == ACCESS_CODE && nx) { 330f1418bdeSBALATON Zoltan qemu_log_mask(CPU_LOG_MMU, "No access allowed\n"); 331f1418bdeSBALATON Zoltan return -3; 332f1418bdeSBALATON Zoltan } 3335118ebe8SLucas Mateus Castro (alqotel) /* Page address translation */ 334f1418bdeSBALATON Zoltan qemu_log_mask(CPU_LOG_MMU, "htab_base " HWADDR_FMT_plx " htab_mask " 335f1418bdeSBALATON Zoltan HWADDR_FMT_plx " hash " HWADDR_FMT_plx "\n", 3365118ebe8SLucas Mateus Castro (alqotel) ppc_hash32_hpt_base(cpu), ppc_hash32_hpt_mask(cpu), hash); 337f6f8838bSBALATON Zoltan *hashp = hash; 3385118ebe8SLucas Mateus Castro (alqotel) 3395118ebe8SLucas Mateus Castro (alqotel) /* Initialize real address with an invalid value */ 3405118ebe8SLucas Mateus Castro (alqotel) ctx->raddr = (hwaddr)-1ULL; 3415118ebe8SLucas Mateus Castro (alqotel) /* Software TLB search */ 342691cf34fSBALATON Zoltan return ppc6xx_tlb_check(env, ctx, eaddr, access_type, nx); 343f3f66a31SBALATON Zoltan } 3445118ebe8SLucas Mateus Castro (alqotel) 345f3f66a31SBALATON Zoltan /* Direct-store segment : absolutely *BUGGY* for now */ 346f3f66a31SBALATON Zoltan qemu_log_mask(CPU_LOG_MMU, "direct store...\n"); 3475118ebe8SLucas Mateus Castro (alqotel) switch (type) { 3485118ebe8SLucas Mateus Castro (alqotel) case ACCESS_INT: 3495118ebe8SLucas Mateus Castro (alqotel) /* Integer load/store : only access allowed */ 3505118ebe8SLucas Mateus Castro (alqotel) break; 3515118ebe8SLucas Mateus Castro (alqotel) case ACCESS_CACHE: 3525118ebe8SLucas Mateus Castro (alqotel) /* 3535118ebe8SLucas Mateus Castro (alqotel) * dcba, dcbt, dcbtst, dcbf, dcbi, dcbst, dcbz, or icbi 3545118ebe8SLucas Mateus Castro (alqotel) * 3555118ebe8SLucas Mateus Castro (alqotel) * Should make the instruction do no-op. As it already do 3565118ebe8SLucas Mateus Castro (alqotel) * no-op, it's quite easy :-) 3575118ebe8SLucas Mateus Castro (alqotel) */ 3585118ebe8SLucas Mateus Castro (alqotel) ctx->raddr = eaddr; 3595118ebe8SLucas Mateus Castro (alqotel) return 0; 36040df08d2SBALATON Zoltan case ACCESS_CODE: /* No code fetch is allowed in direct-store areas */ 36140df08d2SBALATON Zoltan case ACCESS_FLOAT: /* Floating point load/store */ 36240df08d2SBALATON Zoltan case ACCESS_RES: /* lwarx, ldarx or srwcx. */ 36340df08d2SBALATON Zoltan case ACCESS_EXT: /* eciwx or ecowx */ 3645118ebe8SLucas Mateus Castro (alqotel) return -4; 3655118ebe8SLucas Mateus Castro (alqotel) } 3665118ebe8SLucas Mateus Castro (alqotel) if ((access_type == MMU_DATA_STORE || ctx->key != 1) && 3675118ebe8SLucas Mateus Castro (alqotel) (access_type == MMU_DATA_LOAD || ctx->key != 0)) { 3685118ebe8SLucas Mateus Castro (alqotel) ctx->raddr = eaddr; 369f3f66a31SBALATON Zoltan return 2; 3705118ebe8SLucas Mateus Castro (alqotel) } 371f3f66a31SBALATON Zoltan return -2; 3725118ebe8SLucas Mateus Castro (alqotel) } 3735118ebe8SLucas Mateus Castro (alqotel) 3745118ebe8SLucas Mateus Castro (alqotel) static const char *book3e_tsize_to_str[32] = { 3755118ebe8SLucas Mateus Castro (alqotel) "1K", "2K", "4K", "8K", "16K", "32K", "64K", "128K", "256K", "512K", 3765118ebe8SLucas Mateus Castro (alqotel) "1M", "2M", "4M", "8M", "16M", "32M", "64M", "128M", "256M", "512M", 3775118ebe8SLucas Mateus Castro (alqotel) "1G", "2G", "4G", "8G", "16G", "32G", "64G", "128G", "256G", "512G", 3785118ebe8SLucas Mateus Castro (alqotel) "1T", "2T" 3795118ebe8SLucas Mateus Castro (alqotel) }; 3805118ebe8SLucas Mateus Castro (alqotel) 3815118ebe8SLucas Mateus Castro (alqotel) static void mmubooke_dump_mmu(CPUPPCState *env) 3825118ebe8SLucas Mateus Castro (alqotel) { 3835118ebe8SLucas Mateus Castro (alqotel) ppcemb_tlb_t *entry; 3845118ebe8SLucas Mateus Castro (alqotel) int i; 3855118ebe8SLucas Mateus Castro (alqotel) 38605739977SPhilippe Mathieu-Daudé #ifdef CONFIG_KVM 3875118ebe8SLucas Mateus Castro (alqotel) if (kvm_enabled() && !env->kvm_sw_tlb) { 3885118ebe8SLucas Mateus Castro (alqotel) qemu_printf("Cannot access KVM TLB\n"); 3895118ebe8SLucas Mateus Castro (alqotel) return; 3905118ebe8SLucas Mateus Castro (alqotel) } 39105739977SPhilippe Mathieu-Daudé #endif 3925118ebe8SLucas Mateus Castro (alqotel) 3935118ebe8SLucas Mateus Castro (alqotel) qemu_printf("\nTLB:\n"); 3945118ebe8SLucas Mateus Castro (alqotel) qemu_printf("Effective Physical Size PID Prot " 3955118ebe8SLucas Mateus Castro (alqotel) "Attr\n"); 3965118ebe8SLucas Mateus Castro (alqotel) 3975118ebe8SLucas Mateus Castro (alqotel) entry = &env->tlb.tlbe[0]; 3985118ebe8SLucas Mateus Castro (alqotel) for (i = 0; i < env->nb_tlb; i++, entry++) { 3995118ebe8SLucas Mateus Castro (alqotel) hwaddr ea, pa; 4005118ebe8SLucas Mateus Castro (alqotel) target_ulong mask; 4015118ebe8SLucas Mateus Castro (alqotel) uint64_t size = (uint64_t)entry->size; 4025118ebe8SLucas Mateus Castro (alqotel) char size_buf[20]; 4035118ebe8SLucas Mateus Castro (alqotel) 4045118ebe8SLucas Mateus Castro (alqotel) /* Check valid flag */ 4055118ebe8SLucas Mateus Castro (alqotel) if (!(entry->prot & PAGE_VALID)) { 4065118ebe8SLucas Mateus Castro (alqotel) continue; 4075118ebe8SLucas Mateus Castro (alqotel) } 4085118ebe8SLucas Mateus Castro (alqotel) 4095118ebe8SLucas Mateus Castro (alqotel) mask = ~(entry->size - 1); 4105118ebe8SLucas Mateus Castro (alqotel) ea = entry->EPN & mask; 4115118ebe8SLucas Mateus Castro (alqotel) pa = entry->RPN & mask; 4125118ebe8SLucas Mateus Castro (alqotel) /* Extend the physical address to 36 bits */ 4135118ebe8SLucas Mateus Castro (alqotel) pa |= (hwaddr)(entry->RPN & 0xF) << 32; 4145118ebe8SLucas Mateus Castro (alqotel) if (size >= 1 * MiB) { 4155118ebe8SLucas Mateus Castro (alqotel) snprintf(size_buf, sizeof(size_buf), "%3" PRId64 "M", size / MiB); 4165118ebe8SLucas Mateus Castro (alqotel) } else { 4175118ebe8SLucas Mateus Castro (alqotel) snprintf(size_buf, sizeof(size_buf), "%3" PRId64 "k", size / KiB); 4185118ebe8SLucas Mateus Castro (alqotel) } 4195118ebe8SLucas Mateus Castro (alqotel) qemu_printf("0x%016" PRIx64 " 0x%016" PRIx64 " %s %-5u %08x %08x\n", 4205118ebe8SLucas Mateus Castro (alqotel) (uint64_t)ea, (uint64_t)pa, size_buf, (uint32_t)entry->PID, 4215118ebe8SLucas Mateus Castro (alqotel) entry->prot, entry->attr); 4225118ebe8SLucas Mateus Castro (alqotel) } 4235118ebe8SLucas Mateus Castro (alqotel) 4245118ebe8SLucas Mateus Castro (alqotel) } 4255118ebe8SLucas Mateus Castro (alqotel) 4265118ebe8SLucas Mateus Castro (alqotel) static void mmubooke206_dump_one_tlb(CPUPPCState *env, int tlbn, int offset, 4275118ebe8SLucas Mateus Castro (alqotel) int tlbsize) 4285118ebe8SLucas Mateus Castro (alqotel) { 4295118ebe8SLucas Mateus Castro (alqotel) ppcmas_tlb_t *entry; 4305118ebe8SLucas Mateus Castro (alqotel) int i; 4315118ebe8SLucas Mateus Castro (alqotel) 4325118ebe8SLucas Mateus Castro (alqotel) qemu_printf("\nTLB%d:\n", tlbn); 4335118ebe8SLucas Mateus Castro (alqotel) qemu_printf("Effective Physical Size TID TS SRWX" 4345118ebe8SLucas Mateus Castro (alqotel) " URWX WIMGE U0123\n"); 4355118ebe8SLucas Mateus Castro (alqotel) 4365118ebe8SLucas Mateus Castro (alqotel) entry = &env->tlb.tlbm[offset]; 4375118ebe8SLucas Mateus Castro (alqotel) for (i = 0; i < tlbsize; i++, entry++) { 4385118ebe8SLucas Mateus Castro (alqotel) hwaddr ea, pa, size; 4395118ebe8SLucas Mateus Castro (alqotel) int tsize; 4405118ebe8SLucas Mateus Castro (alqotel) 4415118ebe8SLucas Mateus Castro (alqotel) if (!(entry->mas1 & MAS1_VALID)) { 4425118ebe8SLucas Mateus Castro (alqotel) continue; 4435118ebe8SLucas Mateus Castro (alqotel) } 4445118ebe8SLucas Mateus Castro (alqotel) 4455118ebe8SLucas Mateus Castro (alqotel) tsize = (entry->mas1 & MAS1_TSIZE_MASK) >> MAS1_TSIZE_SHIFT; 4465118ebe8SLucas Mateus Castro (alqotel) size = 1024ULL << tsize; 4475118ebe8SLucas Mateus Castro (alqotel) ea = entry->mas2 & ~(size - 1); 4485118ebe8SLucas Mateus Castro (alqotel) pa = entry->mas7_3 & ~(size - 1); 4495118ebe8SLucas Mateus Castro (alqotel) 4505118ebe8SLucas Mateus Castro (alqotel) qemu_printf("0x%016" PRIx64 " 0x%016" PRIx64 " %4s %-5u %1u S%c%c%c" 4515118ebe8SLucas Mateus Castro (alqotel) " U%c%c%c %c%c%c%c%c U%c%c%c%c\n", 4525118ebe8SLucas Mateus Castro (alqotel) (uint64_t)ea, (uint64_t)pa, 4535118ebe8SLucas Mateus Castro (alqotel) book3e_tsize_to_str[tsize], 4545118ebe8SLucas Mateus Castro (alqotel) (entry->mas1 & MAS1_TID_MASK) >> MAS1_TID_SHIFT, 4555118ebe8SLucas Mateus Castro (alqotel) (entry->mas1 & MAS1_TS) >> MAS1_TS_SHIFT, 4565118ebe8SLucas Mateus Castro (alqotel) entry->mas7_3 & MAS3_SR ? 'R' : '-', 4575118ebe8SLucas Mateus Castro (alqotel) entry->mas7_3 & MAS3_SW ? 'W' : '-', 4585118ebe8SLucas Mateus Castro (alqotel) entry->mas7_3 & MAS3_SX ? 'X' : '-', 4595118ebe8SLucas Mateus Castro (alqotel) entry->mas7_3 & MAS3_UR ? 'R' : '-', 4605118ebe8SLucas Mateus Castro (alqotel) entry->mas7_3 & MAS3_UW ? 'W' : '-', 4615118ebe8SLucas Mateus Castro (alqotel) entry->mas7_3 & MAS3_UX ? 'X' : '-', 4625118ebe8SLucas Mateus Castro (alqotel) entry->mas2 & MAS2_W ? 'W' : '-', 4635118ebe8SLucas Mateus Castro (alqotel) entry->mas2 & MAS2_I ? 'I' : '-', 4645118ebe8SLucas Mateus Castro (alqotel) entry->mas2 & MAS2_M ? 'M' : '-', 4655118ebe8SLucas Mateus Castro (alqotel) entry->mas2 & MAS2_G ? 'G' : '-', 4665118ebe8SLucas Mateus Castro (alqotel) entry->mas2 & MAS2_E ? 'E' : '-', 4675118ebe8SLucas Mateus Castro (alqotel) entry->mas7_3 & MAS3_U0 ? '0' : '-', 4685118ebe8SLucas Mateus Castro (alqotel) entry->mas7_3 & MAS3_U1 ? '1' : '-', 4695118ebe8SLucas Mateus Castro (alqotel) entry->mas7_3 & MAS3_U2 ? '2' : '-', 4705118ebe8SLucas Mateus Castro (alqotel) entry->mas7_3 & MAS3_U3 ? '3' : '-'); 4715118ebe8SLucas Mateus Castro (alqotel) } 4725118ebe8SLucas Mateus Castro (alqotel) } 4735118ebe8SLucas Mateus Castro (alqotel) 4745118ebe8SLucas Mateus Castro (alqotel) static void mmubooke206_dump_mmu(CPUPPCState *env) 4755118ebe8SLucas Mateus Castro (alqotel) { 4765118ebe8SLucas Mateus Castro (alqotel) int offset = 0; 4775118ebe8SLucas Mateus Castro (alqotel) int i; 4785118ebe8SLucas Mateus Castro (alqotel) 47905739977SPhilippe Mathieu-Daudé #ifdef CONFIG_KVM 4805118ebe8SLucas Mateus Castro (alqotel) if (kvm_enabled() && !env->kvm_sw_tlb) { 4815118ebe8SLucas Mateus Castro (alqotel) qemu_printf("Cannot access KVM TLB\n"); 4825118ebe8SLucas Mateus Castro (alqotel) return; 4835118ebe8SLucas Mateus Castro (alqotel) } 48405739977SPhilippe Mathieu-Daudé #endif 4855118ebe8SLucas Mateus Castro (alqotel) 4865118ebe8SLucas Mateus Castro (alqotel) for (i = 0; i < BOOKE206_MAX_TLBN; i++) { 4875118ebe8SLucas Mateus Castro (alqotel) int size = booke206_tlb_size(env, i); 4885118ebe8SLucas Mateus Castro (alqotel) 4895118ebe8SLucas Mateus Castro (alqotel) if (size == 0) { 4905118ebe8SLucas Mateus Castro (alqotel) continue; 4915118ebe8SLucas Mateus Castro (alqotel) } 4925118ebe8SLucas Mateus Castro (alqotel) 4935118ebe8SLucas Mateus Castro (alqotel) mmubooke206_dump_one_tlb(env, i, offset, size); 4945118ebe8SLucas Mateus Castro (alqotel) offset += size; 4955118ebe8SLucas Mateus Castro (alqotel) } 4965118ebe8SLucas Mateus Castro (alqotel) } 4975118ebe8SLucas Mateus Castro (alqotel) 4985118ebe8SLucas Mateus Castro (alqotel) static void mmu6xx_dump_BATs(CPUPPCState *env, int type) 4995118ebe8SLucas Mateus Castro (alqotel) { 5005118ebe8SLucas Mateus Castro (alqotel) target_ulong *BATlt, *BATut, *BATu, *BATl; 5015118ebe8SLucas Mateus Castro (alqotel) target_ulong BEPIl, BEPIu, bl; 5025118ebe8SLucas Mateus Castro (alqotel) int i; 5035118ebe8SLucas Mateus Castro (alqotel) 5045118ebe8SLucas Mateus Castro (alqotel) switch (type) { 5055118ebe8SLucas Mateus Castro (alqotel) case ACCESS_CODE: 5065118ebe8SLucas Mateus Castro (alqotel) BATlt = env->IBAT[1]; 5075118ebe8SLucas Mateus Castro (alqotel) BATut = env->IBAT[0]; 5085118ebe8SLucas Mateus Castro (alqotel) break; 5095118ebe8SLucas Mateus Castro (alqotel) default: 5105118ebe8SLucas Mateus Castro (alqotel) BATlt = env->DBAT[1]; 5115118ebe8SLucas Mateus Castro (alqotel) BATut = env->DBAT[0]; 5125118ebe8SLucas Mateus Castro (alqotel) break; 5135118ebe8SLucas Mateus Castro (alqotel) } 5145118ebe8SLucas Mateus Castro (alqotel) 5155118ebe8SLucas Mateus Castro (alqotel) for (i = 0; i < env->nb_BATs; i++) { 5165118ebe8SLucas Mateus Castro (alqotel) BATu = &BATut[i]; 5175118ebe8SLucas Mateus Castro (alqotel) BATl = &BATlt[i]; 5185118ebe8SLucas Mateus Castro (alqotel) BEPIu = *BATu & 0xF0000000; 5195118ebe8SLucas Mateus Castro (alqotel) BEPIl = *BATu & 0x0FFE0000; 5205118ebe8SLucas Mateus Castro (alqotel) bl = (*BATu & 0x00001FFC) << 15; 5215118ebe8SLucas Mateus Castro (alqotel) qemu_printf("%s BAT%d BATu " TARGET_FMT_lx 5225118ebe8SLucas Mateus Castro (alqotel) " BATl " TARGET_FMT_lx "\n\t" TARGET_FMT_lx " " 5235118ebe8SLucas Mateus Castro (alqotel) TARGET_FMT_lx " " TARGET_FMT_lx "\n", 5245118ebe8SLucas Mateus Castro (alqotel) type == ACCESS_CODE ? "code" : "data", i, 5255118ebe8SLucas Mateus Castro (alqotel) *BATu, *BATl, BEPIu, BEPIl, bl); 5265118ebe8SLucas Mateus Castro (alqotel) } 5275118ebe8SLucas Mateus Castro (alqotel) } 5285118ebe8SLucas Mateus Castro (alqotel) 5295118ebe8SLucas Mateus Castro (alqotel) static void mmu6xx_dump_mmu(CPUPPCState *env) 5305118ebe8SLucas Mateus Castro (alqotel) { 5315118ebe8SLucas Mateus Castro (alqotel) PowerPCCPU *cpu = env_archcpu(env); 5325118ebe8SLucas Mateus Castro (alqotel) ppc6xx_tlb_t *tlb; 5335118ebe8SLucas Mateus Castro (alqotel) target_ulong sr; 5345118ebe8SLucas Mateus Castro (alqotel) int type, way, entry, i; 5355118ebe8SLucas Mateus Castro (alqotel) 5365118ebe8SLucas Mateus Castro (alqotel) qemu_printf("HTAB base = 0x%"HWADDR_PRIx"\n", ppc_hash32_hpt_base(cpu)); 5375118ebe8SLucas Mateus Castro (alqotel) qemu_printf("HTAB mask = 0x%"HWADDR_PRIx"\n", ppc_hash32_hpt_mask(cpu)); 5385118ebe8SLucas Mateus Castro (alqotel) 5395118ebe8SLucas Mateus Castro (alqotel) qemu_printf("\nSegment registers:\n"); 5405118ebe8SLucas Mateus Castro (alqotel) for (i = 0; i < 32; i++) { 5415118ebe8SLucas Mateus Castro (alqotel) sr = env->sr[i]; 5425118ebe8SLucas Mateus Castro (alqotel) if (sr & 0x80000000) { 5435118ebe8SLucas Mateus Castro (alqotel) qemu_printf("%02d T=%d Ks=%d Kp=%d BUID=0x%03x " 5445118ebe8SLucas Mateus Castro (alqotel) "CNTLR_SPEC=0x%05x\n", i, 5455118ebe8SLucas Mateus Castro (alqotel) sr & 0x80000000 ? 1 : 0, sr & 0x40000000 ? 1 : 0, 5465118ebe8SLucas Mateus Castro (alqotel) sr & 0x20000000 ? 1 : 0, (uint32_t)((sr >> 20) & 0x1FF), 5475118ebe8SLucas Mateus Castro (alqotel) (uint32_t)(sr & 0xFFFFF)); 5485118ebe8SLucas Mateus Castro (alqotel) } else { 5495118ebe8SLucas Mateus Castro (alqotel) qemu_printf("%02d T=%d Ks=%d Kp=%d N=%d VSID=0x%06x\n", i, 5505118ebe8SLucas Mateus Castro (alqotel) sr & 0x80000000 ? 1 : 0, sr & 0x40000000 ? 1 : 0, 5515118ebe8SLucas Mateus Castro (alqotel) sr & 0x20000000 ? 1 : 0, sr & 0x10000000 ? 1 : 0, 5525118ebe8SLucas Mateus Castro (alqotel) (uint32_t)(sr & 0x00FFFFFF)); 5535118ebe8SLucas Mateus Castro (alqotel) } 5545118ebe8SLucas Mateus Castro (alqotel) } 5555118ebe8SLucas Mateus Castro (alqotel) 5565118ebe8SLucas Mateus Castro (alqotel) qemu_printf("\nBATs:\n"); 5575118ebe8SLucas Mateus Castro (alqotel) mmu6xx_dump_BATs(env, ACCESS_INT); 5585118ebe8SLucas Mateus Castro (alqotel) mmu6xx_dump_BATs(env, ACCESS_CODE); 5595118ebe8SLucas Mateus Castro (alqotel) 5605118ebe8SLucas Mateus Castro (alqotel) qemu_printf("\nTLBs [EPN EPN + SIZE]\n"); 5615118ebe8SLucas Mateus Castro (alqotel) for (type = 0; type < 2; type++) { 5625118ebe8SLucas Mateus Castro (alqotel) for (way = 0; way < env->nb_ways; way++) { 5635118ebe8SLucas Mateus Castro (alqotel) for (entry = env->nb_tlb * type + env->tlb_per_way * way; 5645118ebe8SLucas Mateus Castro (alqotel) entry < (env->nb_tlb * type + env->tlb_per_way * (way + 1)); 5655118ebe8SLucas Mateus Castro (alqotel) entry++) { 5665118ebe8SLucas Mateus Castro (alqotel) 5675118ebe8SLucas Mateus Castro (alqotel) tlb = &env->tlb.tlb6[entry]; 5685118ebe8SLucas Mateus Castro (alqotel) qemu_printf("%s TLB %02d/%02d way:%d %s [" 5695118ebe8SLucas Mateus Castro (alqotel) TARGET_FMT_lx " " TARGET_FMT_lx "]\n", 5705118ebe8SLucas Mateus Castro (alqotel) type ? "code" : "data", entry % env->nb_tlb, 5715118ebe8SLucas Mateus Castro (alqotel) env->nb_tlb, way, 5725118ebe8SLucas Mateus Castro (alqotel) pte_is_valid(tlb->pte0) ? "valid" : "inval", 5735118ebe8SLucas Mateus Castro (alqotel) tlb->EPN, tlb->EPN + TARGET_PAGE_SIZE); 5745118ebe8SLucas Mateus Castro (alqotel) } 5755118ebe8SLucas Mateus Castro (alqotel) } 5765118ebe8SLucas Mateus Castro (alqotel) } 5775118ebe8SLucas Mateus Castro (alqotel) } 5785118ebe8SLucas Mateus Castro (alqotel) 5795118ebe8SLucas Mateus Castro (alqotel) void dump_mmu(CPUPPCState *env) 5805118ebe8SLucas Mateus Castro (alqotel) { 5815118ebe8SLucas Mateus Castro (alqotel) switch (env->mmu_model) { 5825118ebe8SLucas Mateus Castro (alqotel) case POWERPC_MMU_BOOKE: 5835118ebe8SLucas Mateus Castro (alqotel) mmubooke_dump_mmu(env); 5845118ebe8SLucas Mateus Castro (alqotel) break; 5855118ebe8SLucas Mateus Castro (alqotel) case POWERPC_MMU_BOOKE206: 5865118ebe8SLucas Mateus Castro (alqotel) mmubooke206_dump_mmu(env); 5875118ebe8SLucas Mateus Castro (alqotel) break; 5885118ebe8SLucas Mateus Castro (alqotel) case POWERPC_MMU_SOFT_6xx: 5895118ebe8SLucas Mateus Castro (alqotel) mmu6xx_dump_mmu(env); 5905118ebe8SLucas Mateus Castro (alqotel) break; 5915118ebe8SLucas Mateus Castro (alqotel) #if defined(TARGET_PPC64) 5925118ebe8SLucas Mateus Castro (alqotel) case POWERPC_MMU_64B: 5935118ebe8SLucas Mateus Castro (alqotel) case POWERPC_MMU_2_03: 5945118ebe8SLucas Mateus Castro (alqotel) case POWERPC_MMU_2_06: 5955118ebe8SLucas Mateus Castro (alqotel) case POWERPC_MMU_2_07: 5965118ebe8SLucas Mateus Castro (alqotel) dump_slb(env_archcpu(env)); 5975118ebe8SLucas Mateus Castro (alqotel) break; 5985118ebe8SLucas Mateus Castro (alqotel) case POWERPC_MMU_3_00: 5995118ebe8SLucas Mateus Castro (alqotel) if (ppc64_v3_radix(env_archcpu(env))) { 6005118ebe8SLucas Mateus Castro (alqotel) qemu_log_mask(LOG_UNIMP, "%s: the PPC64 MMU is unsupported\n", 6015118ebe8SLucas Mateus Castro (alqotel) __func__); 6025118ebe8SLucas Mateus Castro (alqotel) } else { 6035118ebe8SLucas Mateus Castro (alqotel) dump_slb(env_archcpu(env)); 6045118ebe8SLucas Mateus Castro (alqotel) } 6055118ebe8SLucas Mateus Castro (alqotel) break; 6065118ebe8SLucas Mateus Castro (alqotel) #endif 6075118ebe8SLucas Mateus Castro (alqotel) default: 6085118ebe8SLucas Mateus Castro (alqotel) qemu_log_mask(LOG_UNIMP, "%s: unimplemented\n", __func__); 6095118ebe8SLucas Mateus Castro (alqotel) } 6105118ebe8SLucas Mateus Castro (alqotel) } 6115118ebe8SLucas Mateus Castro (alqotel) 612ba91e5d0SBALATON Zoltan 613c29f808aSBALATON Zoltan static bool ppc_real_mode_xlate(PowerPCCPU *cpu, vaddr eaddr, 614c29f808aSBALATON Zoltan MMUAccessType access_type, 615c29f808aSBALATON Zoltan hwaddr *raddrp, int *psizep, int *protp) 616c29f808aSBALATON Zoltan { 617c29f808aSBALATON Zoltan CPUPPCState *env = &cpu->env; 618c29f808aSBALATON Zoltan 619c29f808aSBALATON Zoltan if (access_type == MMU_INST_FETCH ? !FIELD_EX64(env->msr, MSR, IR) 620c29f808aSBALATON Zoltan : !FIELD_EX64(env->msr, MSR, DR)) { 621c29f808aSBALATON Zoltan *raddrp = eaddr; 622c29f808aSBALATON Zoltan *protp = PAGE_RWX; 623c29f808aSBALATON Zoltan *psizep = TARGET_PAGE_BITS; 624c29f808aSBALATON Zoltan return true; 625c29f808aSBALATON Zoltan } else if (env->mmu_model == POWERPC_MMU_REAL) { 626c29f808aSBALATON Zoltan cpu_abort(CPU(cpu), "PowerPC in real mode shold not do translation\n"); 627c29f808aSBALATON Zoltan } 628c29f808aSBALATON Zoltan return false; 629c29f808aSBALATON Zoltan } 630c29f808aSBALATON Zoltan 63158b01325SBALATON Zoltan static bool ppc_40x_xlate(PowerPCCPU *cpu, vaddr eaddr, 63258b01325SBALATON Zoltan MMUAccessType access_type, 63358b01325SBALATON Zoltan hwaddr *raddrp, int *psizep, int *protp, 63458b01325SBALATON Zoltan int mmu_idx, bool guest_visible) 63558b01325SBALATON Zoltan { 63658b01325SBALATON Zoltan CPUState *cs = CPU(cpu); 63758b01325SBALATON Zoltan CPUPPCState *env = &cpu->env; 63858b01325SBALATON Zoltan int ret; 63958b01325SBALATON Zoltan 64058b01325SBALATON Zoltan if (ppc_real_mode_xlate(cpu, eaddr, access_type, raddrp, psizep, protp)) { 64158b01325SBALATON Zoltan return true; 64258b01325SBALATON Zoltan } 64358b01325SBALATON Zoltan 64458b01325SBALATON Zoltan ret = mmu40x_get_physical_address(env, raddrp, protp, eaddr, access_type); 64558b01325SBALATON Zoltan if (ret == 0) { 64658b01325SBALATON Zoltan *psizep = TARGET_PAGE_BITS; 64758b01325SBALATON Zoltan return true; 64858b01325SBALATON Zoltan } else if (!guest_visible) { 64958b01325SBALATON Zoltan return false; 65058b01325SBALATON Zoltan } 65158b01325SBALATON Zoltan 65258b01325SBALATON Zoltan log_cpu_state_mask(CPU_LOG_MMU, cs, 0); 65358b01325SBALATON Zoltan if (access_type == MMU_INST_FETCH) { 65458b01325SBALATON Zoltan switch (ret) { 65558b01325SBALATON Zoltan case -1: 65658b01325SBALATON Zoltan /* No matches in page tables or TLB */ 65758b01325SBALATON Zoltan cs->exception_index = POWERPC_EXCP_ITLB; 65858b01325SBALATON Zoltan env->error_code = 0; 65958b01325SBALATON Zoltan env->spr[SPR_40x_DEAR] = eaddr; 66058b01325SBALATON Zoltan env->spr[SPR_40x_ESR] = 0x00000000; 66158b01325SBALATON Zoltan break; 66258b01325SBALATON Zoltan case -2: 66358b01325SBALATON Zoltan /* Access rights violation */ 66458b01325SBALATON Zoltan cs->exception_index = POWERPC_EXCP_ISI; 66558b01325SBALATON Zoltan env->error_code = 0x08000000; 66658b01325SBALATON Zoltan break; 66758b01325SBALATON Zoltan default: 66858b01325SBALATON Zoltan g_assert_not_reached(); 66958b01325SBALATON Zoltan } 67058b01325SBALATON Zoltan } else { 67158b01325SBALATON Zoltan switch (ret) { 67258b01325SBALATON Zoltan case -1: 67358b01325SBALATON Zoltan /* No matches in page tables or TLB */ 67458b01325SBALATON Zoltan cs->exception_index = POWERPC_EXCP_DTLB; 67558b01325SBALATON Zoltan env->error_code = 0; 67658b01325SBALATON Zoltan env->spr[SPR_40x_DEAR] = eaddr; 67758b01325SBALATON Zoltan if (access_type == MMU_DATA_STORE) { 67858b01325SBALATON Zoltan env->spr[SPR_40x_ESR] = 0x00800000; 67958b01325SBALATON Zoltan } else { 68058b01325SBALATON Zoltan env->spr[SPR_40x_ESR] = 0x00000000; 68158b01325SBALATON Zoltan } 68258b01325SBALATON Zoltan break; 68358b01325SBALATON Zoltan case -2: 68458b01325SBALATON Zoltan /* Access rights violation */ 68558b01325SBALATON Zoltan cs->exception_index = POWERPC_EXCP_DSI; 68658b01325SBALATON Zoltan env->error_code = 0; 68758b01325SBALATON Zoltan env->spr[SPR_40x_DEAR] = eaddr; 68858b01325SBALATON Zoltan if (access_type == MMU_DATA_STORE) { 68958b01325SBALATON Zoltan env->spr[SPR_40x_ESR] |= 0x00800000; 69058b01325SBALATON Zoltan } 69158b01325SBALATON Zoltan break; 69258b01325SBALATON Zoltan default: 69358b01325SBALATON Zoltan g_assert_not_reached(); 69458b01325SBALATON Zoltan } 69558b01325SBALATON Zoltan } 69658b01325SBALATON Zoltan return false; 69758b01325SBALATON Zoltan } 69858b01325SBALATON Zoltan 6996b9ea7f3SBALATON Zoltan static bool ppc_6xx_xlate(PowerPCCPU *cpu, vaddr eaddr, 7005118ebe8SLucas Mateus Castro (alqotel) MMUAccessType access_type, 7015118ebe8SLucas Mateus Castro (alqotel) hwaddr *raddrp, int *psizep, int *protp, 7025118ebe8SLucas Mateus Castro (alqotel) int mmu_idx, bool guest_visible) 7035118ebe8SLucas Mateus Castro (alqotel) { 7045118ebe8SLucas Mateus Castro (alqotel) CPUState *cs = CPU(cpu); 7055118ebe8SLucas Mateus Castro (alqotel) CPUPPCState *env = &cpu->env; 7065118ebe8SLucas Mateus Castro (alqotel) mmu_ctx_t ctx; 707f6f8838bSBALATON Zoltan hwaddr hash = 0; /* init to 0 to avoid used uninit warning */ 708f6f8838bSBALATON Zoltan int type, ret; 7095118ebe8SLucas Mateus Castro (alqotel) 710c29f808aSBALATON Zoltan if (ppc_real_mode_xlate(cpu, eaddr, access_type, raddrp, psizep, protp)) { 711c29f808aSBALATON Zoltan return true; 712c29f808aSBALATON Zoltan } 713c29f808aSBALATON Zoltan 7145118ebe8SLucas Mateus Castro (alqotel) if (access_type == MMU_INST_FETCH) { 7155118ebe8SLucas Mateus Castro (alqotel) /* code access */ 7165118ebe8SLucas Mateus Castro (alqotel) type = ACCESS_CODE; 7175118ebe8SLucas Mateus Castro (alqotel) } else if (guest_visible) { 7185118ebe8SLucas Mateus Castro (alqotel) /* data access */ 7195118ebe8SLucas Mateus Castro (alqotel) type = env->access_type; 7205118ebe8SLucas Mateus Castro (alqotel) } else { 7215118ebe8SLucas Mateus Castro (alqotel) type = ACCESS_INT; 7225118ebe8SLucas Mateus Castro (alqotel) } 7235118ebe8SLucas Mateus Castro (alqotel) 7246b9ea7f3SBALATON Zoltan ctx.prot = 0; 725f6f8838bSBALATON Zoltan ret = mmu6xx_get_physical_address(env, &ctx, eaddr, &hash, 726f6f8838bSBALATON Zoltan access_type, type); 7275118ebe8SLucas Mateus Castro (alqotel) if (ret == 0) { 7285118ebe8SLucas Mateus Castro (alqotel) *raddrp = ctx.raddr; 7295118ebe8SLucas Mateus Castro (alqotel) *protp = ctx.prot; 7305118ebe8SLucas Mateus Castro (alqotel) *psizep = TARGET_PAGE_BITS; 7315118ebe8SLucas Mateus Castro (alqotel) return true; 7329e9ca54cSBALATON Zoltan } else if (!guest_visible) { 7339e9ca54cSBALATON Zoltan return false; 7345118ebe8SLucas Mateus Castro (alqotel) } 7355118ebe8SLucas Mateus Castro (alqotel) 73656964585SCédric Le Goater log_cpu_state_mask(CPU_LOG_MMU, cs, 0); 7375118ebe8SLucas Mateus Castro (alqotel) if (type == ACCESS_CODE) { 7385118ebe8SLucas Mateus Castro (alqotel) switch (ret) { 7395118ebe8SLucas Mateus Castro (alqotel) case -1: 7405118ebe8SLucas Mateus Castro (alqotel) /* No matches in page tables or TLB */ 7415118ebe8SLucas Mateus Castro (alqotel) cs->exception_index = POWERPC_EXCP_IFTLB; 7425118ebe8SLucas Mateus Castro (alqotel) env->error_code = 1 << 18; 7435118ebe8SLucas Mateus Castro (alqotel) env->spr[SPR_IMISS] = eaddr; 7445118ebe8SLucas Mateus Castro (alqotel) env->spr[SPR_ICMP] = 0x80000000 | ctx.ptem; 7455118ebe8SLucas Mateus Castro (alqotel) goto tlb_miss; 7465118ebe8SLucas Mateus Castro (alqotel) case -2: 7475118ebe8SLucas Mateus Castro (alqotel) /* Access rights violation */ 7485118ebe8SLucas Mateus Castro (alqotel) cs->exception_index = POWERPC_EXCP_ISI; 7495118ebe8SLucas Mateus Castro (alqotel) env->error_code = 0x08000000; 7505118ebe8SLucas Mateus Castro (alqotel) break; 7515118ebe8SLucas Mateus Castro (alqotel) case -3: 7525118ebe8SLucas Mateus Castro (alqotel) /* No execute protection violation */ 7535118ebe8SLucas Mateus Castro (alqotel) cs->exception_index = POWERPC_EXCP_ISI; 754ba91e5d0SBALATON Zoltan env->error_code = 0x10000000; 7555118ebe8SLucas Mateus Castro (alqotel) break; 7565118ebe8SLucas Mateus Castro (alqotel) case -4: 7575118ebe8SLucas Mateus Castro (alqotel) /* Direct store exception */ 7585118ebe8SLucas Mateus Castro (alqotel) /* No code fetch is allowed in direct-store areas */ 7595118ebe8SLucas Mateus Castro (alqotel) cs->exception_index = POWERPC_EXCP_ISI; 7605118ebe8SLucas Mateus Castro (alqotel) env->error_code = 0x10000000; 7615118ebe8SLucas Mateus Castro (alqotel) break; 7625118ebe8SLucas Mateus Castro (alqotel) } 7635118ebe8SLucas Mateus Castro (alqotel) } else { 7645118ebe8SLucas Mateus Castro (alqotel) switch (ret) { 7655118ebe8SLucas Mateus Castro (alqotel) case -1: 7665118ebe8SLucas Mateus Castro (alqotel) /* No matches in page tables or TLB */ 7675118ebe8SLucas Mateus Castro (alqotel) if (access_type == MMU_DATA_STORE) { 7685118ebe8SLucas Mateus Castro (alqotel) cs->exception_index = POWERPC_EXCP_DSTLB; 7695118ebe8SLucas Mateus Castro (alqotel) env->error_code = 1 << 16; 7705118ebe8SLucas Mateus Castro (alqotel) } else { 7715118ebe8SLucas Mateus Castro (alqotel) cs->exception_index = POWERPC_EXCP_DLTLB; 7725118ebe8SLucas Mateus Castro (alqotel) env->error_code = 0; 7735118ebe8SLucas Mateus Castro (alqotel) } 7745118ebe8SLucas Mateus Castro (alqotel) env->spr[SPR_DMISS] = eaddr; 7755118ebe8SLucas Mateus Castro (alqotel) env->spr[SPR_DCMP] = 0x80000000 | ctx.ptem; 7765118ebe8SLucas Mateus Castro (alqotel) tlb_miss: 7775118ebe8SLucas Mateus Castro (alqotel) env->error_code |= ctx.key << 19; 7785118ebe8SLucas Mateus Castro (alqotel) env->spr[SPR_HASH1] = ppc_hash32_hpt_base(cpu) + 779f6f8838bSBALATON Zoltan get_pteg_offset32(cpu, hash); 7805118ebe8SLucas Mateus Castro (alqotel) env->spr[SPR_HASH2] = ppc_hash32_hpt_base(cpu) + 781f6f8838bSBALATON Zoltan get_pteg_offset32(cpu, ~hash); 7825118ebe8SLucas Mateus Castro (alqotel) break; 7835118ebe8SLucas Mateus Castro (alqotel) case -2: 7845118ebe8SLucas Mateus Castro (alqotel) /* Access rights violation */ 7855118ebe8SLucas Mateus Castro (alqotel) cs->exception_index = POWERPC_EXCP_DSI; 7865118ebe8SLucas Mateus Castro (alqotel) env->error_code = 0; 7875118ebe8SLucas Mateus Castro (alqotel) env->spr[SPR_DAR] = eaddr; 7885118ebe8SLucas Mateus Castro (alqotel) if (access_type == MMU_DATA_STORE) { 7895118ebe8SLucas Mateus Castro (alqotel) env->spr[SPR_DSISR] = 0x0A000000; 7905118ebe8SLucas Mateus Castro (alqotel) } else { 7915118ebe8SLucas Mateus Castro (alqotel) env->spr[SPR_DSISR] = 0x08000000; 7925118ebe8SLucas Mateus Castro (alqotel) } 7935118ebe8SLucas Mateus Castro (alqotel) break; 7945118ebe8SLucas Mateus Castro (alqotel) case -4: 7955118ebe8SLucas Mateus Castro (alqotel) /* Direct store exception */ 7965118ebe8SLucas Mateus Castro (alqotel) switch (type) { 7975118ebe8SLucas Mateus Castro (alqotel) case ACCESS_FLOAT: 7985118ebe8SLucas Mateus Castro (alqotel) /* Floating point load/store */ 7995118ebe8SLucas Mateus Castro (alqotel) cs->exception_index = POWERPC_EXCP_ALIGN; 8005118ebe8SLucas Mateus Castro (alqotel) env->error_code = POWERPC_EXCP_ALIGN_FP; 8015118ebe8SLucas Mateus Castro (alqotel) env->spr[SPR_DAR] = eaddr; 8025118ebe8SLucas Mateus Castro (alqotel) break; 8035118ebe8SLucas Mateus Castro (alqotel) case ACCESS_RES: 8045118ebe8SLucas Mateus Castro (alqotel) /* lwarx, ldarx or stwcx. */ 8055118ebe8SLucas Mateus Castro (alqotel) cs->exception_index = POWERPC_EXCP_DSI; 8065118ebe8SLucas Mateus Castro (alqotel) env->error_code = 0; 8075118ebe8SLucas Mateus Castro (alqotel) env->spr[SPR_DAR] = eaddr; 8085118ebe8SLucas Mateus Castro (alqotel) if (access_type == MMU_DATA_STORE) { 8095118ebe8SLucas Mateus Castro (alqotel) env->spr[SPR_DSISR] = 0x06000000; 8105118ebe8SLucas Mateus Castro (alqotel) } else { 8115118ebe8SLucas Mateus Castro (alqotel) env->spr[SPR_DSISR] = 0x04000000; 8125118ebe8SLucas Mateus Castro (alqotel) } 8135118ebe8SLucas Mateus Castro (alqotel) break; 8145118ebe8SLucas Mateus Castro (alqotel) case ACCESS_EXT: 8155118ebe8SLucas Mateus Castro (alqotel) /* eciwx or ecowx */ 8165118ebe8SLucas Mateus Castro (alqotel) cs->exception_index = POWERPC_EXCP_DSI; 8175118ebe8SLucas Mateus Castro (alqotel) env->error_code = 0; 8185118ebe8SLucas Mateus Castro (alqotel) env->spr[SPR_DAR] = eaddr; 8195118ebe8SLucas Mateus Castro (alqotel) if (access_type == MMU_DATA_STORE) { 8205118ebe8SLucas Mateus Castro (alqotel) env->spr[SPR_DSISR] = 0x06100000; 8215118ebe8SLucas Mateus Castro (alqotel) } else { 8225118ebe8SLucas Mateus Castro (alqotel) env->spr[SPR_DSISR] = 0x04100000; 8235118ebe8SLucas Mateus Castro (alqotel) } 8245118ebe8SLucas Mateus Castro (alqotel) break; 8255118ebe8SLucas Mateus Castro (alqotel) default: 8265118ebe8SLucas Mateus Castro (alqotel) printf("DSI: invalid exception (%d)\n", ret); 8275118ebe8SLucas Mateus Castro (alqotel) cs->exception_index = POWERPC_EXCP_PROGRAM; 8289e9ca54cSBALATON Zoltan env->error_code = POWERPC_EXCP_INVAL | POWERPC_EXCP_INVAL_INVAL; 8295118ebe8SLucas Mateus Castro (alqotel) env->spr[SPR_DAR] = eaddr; 8305118ebe8SLucas Mateus Castro (alqotel) break; 8315118ebe8SLucas Mateus Castro (alqotel) } 8325118ebe8SLucas Mateus Castro (alqotel) break; 8335118ebe8SLucas Mateus Castro (alqotel) } 8345118ebe8SLucas Mateus Castro (alqotel) } 8355118ebe8SLucas Mateus Castro (alqotel) return false; 8365118ebe8SLucas Mateus Castro (alqotel) } 8375118ebe8SLucas Mateus Castro (alqotel) 8385118ebe8SLucas Mateus Castro (alqotel) /*****************************************************************************/ 8395118ebe8SLucas Mateus Castro (alqotel) 8405118ebe8SLucas Mateus Castro (alqotel) bool ppc_xlate(PowerPCCPU *cpu, vaddr eaddr, MMUAccessType access_type, 8415118ebe8SLucas Mateus Castro (alqotel) hwaddr *raddrp, int *psizep, int *protp, 8425118ebe8SLucas Mateus Castro (alqotel) int mmu_idx, bool guest_visible) 8435118ebe8SLucas Mateus Castro (alqotel) { 8445118ebe8SLucas Mateus Castro (alqotel) switch (cpu->env.mmu_model) { 8455118ebe8SLucas Mateus Castro (alqotel) #if defined(TARGET_PPC64) 8465118ebe8SLucas Mateus Castro (alqotel) case POWERPC_MMU_3_00: 8475118ebe8SLucas Mateus Castro (alqotel) if (ppc64_v3_radix(cpu)) { 8485118ebe8SLucas Mateus Castro (alqotel) return ppc_radix64_xlate(cpu, eaddr, access_type, raddrp, 8495118ebe8SLucas Mateus Castro (alqotel) psizep, protp, mmu_idx, guest_visible); 8505118ebe8SLucas Mateus Castro (alqotel) } 8515118ebe8SLucas Mateus Castro (alqotel) /* fall through */ 8525118ebe8SLucas Mateus Castro (alqotel) case POWERPC_MMU_64B: 8535118ebe8SLucas Mateus Castro (alqotel) case POWERPC_MMU_2_03: 8545118ebe8SLucas Mateus Castro (alqotel) case POWERPC_MMU_2_06: 8555118ebe8SLucas Mateus Castro (alqotel) case POWERPC_MMU_2_07: 8565118ebe8SLucas Mateus Castro (alqotel) return ppc_hash64_xlate(cpu, eaddr, access_type, 8575118ebe8SLucas Mateus Castro (alqotel) raddrp, psizep, protp, mmu_idx, guest_visible); 8585118ebe8SLucas Mateus Castro (alqotel) #endif 8595118ebe8SLucas Mateus Castro (alqotel) 8605118ebe8SLucas Mateus Castro (alqotel) case POWERPC_MMU_32B: 8615118ebe8SLucas Mateus Castro (alqotel) return ppc_hash32_xlate(cpu, eaddr, access_type, raddrp, 8625118ebe8SLucas Mateus Castro (alqotel) psizep, protp, mmu_idx, guest_visible); 863ba91e5d0SBALATON Zoltan case POWERPC_MMU_BOOKE: 864ba91e5d0SBALATON Zoltan case POWERPC_MMU_BOOKE206: 865ba91e5d0SBALATON Zoltan return ppc_booke_xlate(cpu, eaddr, access_type, raddrp, 866ba91e5d0SBALATON Zoltan psizep, protp, mmu_idx, guest_visible); 86758b01325SBALATON Zoltan case POWERPC_MMU_SOFT_4xx: 86858b01325SBALATON Zoltan return ppc_40x_xlate(cpu, eaddr, access_type, raddrp, 86958b01325SBALATON Zoltan psizep, protp, mmu_idx, guest_visible); 8706b9ea7f3SBALATON Zoltan case POWERPC_MMU_SOFT_6xx: 8716b9ea7f3SBALATON Zoltan return ppc_6xx_xlate(cpu, eaddr, access_type, raddrp, 8726b9ea7f3SBALATON Zoltan psizep, protp, mmu_idx, guest_visible); 873c29f808aSBALATON Zoltan case POWERPC_MMU_REAL: 874c29f808aSBALATON Zoltan return ppc_real_mode_xlate(cpu, eaddr, access_type, raddrp, psizep, 875c29f808aSBALATON Zoltan protp); 876cfd5c128SBALATON Zoltan case POWERPC_MMU_MPC8xx: 877cfd5c128SBALATON Zoltan cpu_abort(env_cpu(&cpu->env), "MPC8xx MMU model is not implemented\n"); 8785118ebe8SLucas Mateus Castro (alqotel) default: 8796b9ea7f3SBALATON Zoltan cpu_abort(CPU(cpu), "Unknown or invalid MMU model\n"); 8805118ebe8SLucas Mateus Castro (alqotel) } 8815118ebe8SLucas Mateus Castro (alqotel) } 8825118ebe8SLucas Mateus Castro (alqotel) 8835118ebe8SLucas Mateus Castro (alqotel) hwaddr ppc_cpu_get_phys_page_debug(CPUState *cs, vaddr addr) 8845118ebe8SLucas Mateus Castro (alqotel) { 8855118ebe8SLucas Mateus Castro (alqotel) PowerPCCPU *cpu = POWERPC_CPU(cs); 8865118ebe8SLucas Mateus Castro (alqotel) hwaddr raddr; 8875118ebe8SLucas Mateus Castro (alqotel) int s, p; 8885118ebe8SLucas Mateus Castro (alqotel) 8895118ebe8SLucas Mateus Castro (alqotel) /* 8905118ebe8SLucas Mateus Castro (alqotel) * Some MMUs have separate TLBs for code and data. If we only 8915118ebe8SLucas Mateus Castro (alqotel) * try an MMU_DATA_LOAD, we may not be able to read instructions 8925118ebe8SLucas Mateus Castro (alqotel) * mapped by code TLBs, so we also try a MMU_INST_FETCH. 8935118ebe8SLucas Mateus Castro (alqotel) */ 8945118ebe8SLucas Mateus Castro (alqotel) if (ppc_xlate(cpu, addr, MMU_DATA_LOAD, &raddr, &s, &p, 895fb00f730SRichard Henderson ppc_env_mmu_index(&cpu->env, false), false) || 8965118ebe8SLucas Mateus Castro (alqotel) ppc_xlate(cpu, addr, MMU_INST_FETCH, &raddr, &s, &p, 897fb00f730SRichard Henderson ppc_env_mmu_index(&cpu->env, true), false)) { 8985118ebe8SLucas Mateus Castro (alqotel) return raddr & TARGET_PAGE_MASK; 8995118ebe8SLucas Mateus Castro (alqotel) } 9005118ebe8SLucas Mateus Castro (alqotel) return -1; 9015118ebe8SLucas Mateus Castro (alqotel) } 902