xref: /openbmc/qemu/target/ppc/misc_helper.c (revision d81b43279b2658a5136edf862ca672161a6aa85b)
1fcf5ef2aSThomas Huth /*
2fcf5ef2aSThomas Huth  * Miscellaneous PowerPC emulation helpers for QEMU.
3fcf5ef2aSThomas Huth  *
4fcf5ef2aSThomas Huth  *  Copyright (c) 2003-2007 Jocelyn Mayer
5fcf5ef2aSThomas Huth  *
6fcf5ef2aSThomas Huth  * This library is free software; you can redistribute it and/or
7fcf5ef2aSThomas Huth  * modify it under the terms of the GNU Lesser General Public
8fcf5ef2aSThomas Huth  * License as published by the Free Software Foundation; either
9fcf5ef2aSThomas Huth  * version 2 of the License, or (at your option) any later version.
10fcf5ef2aSThomas Huth  *
11fcf5ef2aSThomas Huth  * This library is distributed in the hope that it will be useful,
12fcf5ef2aSThomas Huth  * but WITHOUT ANY WARRANTY; without even the implied warranty of
13fcf5ef2aSThomas Huth  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
14fcf5ef2aSThomas Huth  * Lesser General Public License for more details.
15fcf5ef2aSThomas Huth  *
16fcf5ef2aSThomas Huth  * You should have received a copy of the GNU Lesser General Public
17fcf5ef2aSThomas Huth  * License along with this library; if not, see <http://www.gnu.org/licenses/>.
18fcf5ef2aSThomas Huth  */
19fcf5ef2aSThomas Huth #include "qemu/osdep.h"
20fcf5ef2aSThomas Huth #include "cpu.h"
21fcf5ef2aSThomas Huth #include "exec/exec-all.h"
22fcf5ef2aSThomas Huth #include "exec/helper-proto.h"
236b375544SJoel Stanley #include "qemu/error-report.h"
24fcf5ef2aSThomas Huth 
25fcf5ef2aSThomas Huth #include "helper_regs.h"
26fcf5ef2aSThomas Huth 
27fcf5ef2aSThomas Huth /*****************************************************************************/
28fcf5ef2aSThomas Huth /* SPR accesses */
29fcf5ef2aSThomas Huth void helper_load_dump_spr(CPUPPCState *env, uint32_t sprn)
30fcf5ef2aSThomas Huth {
31fcf5ef2aSThomas Huth     qemu_log("Read SPR %d %03x => " TARGET_FMT_lx "\n", sprn, sprn,
32fcf5ef2aSThomas Huth              env->spr[sprn]);
33fcf5ef2aSThomas Huth }
34fcf5ef2aSThomas Huth 
35fcf5ef2aSThomas Huth void helper_store_dump_spr(CPUPPCState *env, uint32_t sprn)
36fcf5ef2aSThomas Huth {
37fcf5ef2aSThomas Huth     qemu_log("Write SPR %d %03x <= " TARGET_FMT_lx "\n", sprn, sprn,
38fcf5ef2aSThomas Huth              env->spr[sprn]);
39fcf5ef2aSThomas Huth }
40fcf5ef2aSThomas Huth 
41fcf5ef2aSThomas Huth #ifdef TARGET_PPC64
42fcf5ef2aSThomas Huth static void raise_fu_exception(CPUPPCState *env, uint32_t bit,
43fcf5ef2aSThomas Huth                                uint32_t sprn, uint32_t cause,
44fcf5ef2aSThomas Huth                                uintptr_t raddr)
45fcf5ef2aSThomas Huth {
46fcf5ef2aSThomas Huth     qemu_log("Facility SPR %d is unavailable (SPR FSCR:%d)\n", sprn, bit);
47fcf5ef2aSThomas Huth 
48fcf5ef2aSThomas Huth     env->spr[SPR_FSCR] &= ~((target_ulong)FSCR_IC_MASK << FSCR_IC_POS);
49fcf5ef2aSThomas Huth     cause &= FSCR_IC_MASK;
50fcf5ef2aSThomas Huth     env->spr[SPR_FSCR] |= (target_ulong)cause << FSCR_IC_POS;
51fcf5ef2aSThomas Huth 
52fcf5ef2aSThomas Huth     raise_exception_err_ra(env, POWERPC_EXCP_FU, 0, raddr);
53fcf5ef2aSThomas Huth }
54fcf5ef2aSThomas Huth #endif
55fcf5ef2aSThomas Huth 
56fcf5ef2aSThomas Huth void helper_fscr_facility_check(CPUPPCState *env, uint32_t bit,
57fcf5ef2aSThomas Huth                                 uint32_t sprn, uint32_t cause)
58fcf5ef2aSThomas Huth {
59fcf5ef2aSThomas Huth #ifdef TARGET_PPC64
60fcf5ef2aSThomas Huth     if (env->spr[SPR_FSCR] & (1ULL << bit)) {
61fcf5ef2aSThomas Huth         /* Facility is enabled, continue */
62fcf5ef2aSThomas Huth         return;
63fcf5ef2aSThomas Huth     }
64fcf5ef2aSThomas Huth     raise_fu_exception(env, bit, sprn, cause, GETPC());
65fcf5ef2aSThomas Huth #endif
66fcf5ef2aSThomas Huth }
67fcf5ef2aSThomas Huth 
68fcf5ef2aSThomas Huth void helper_msr_facility_check(CPUPPCState *env, uint32_t bit,
69fcf5ef2aSThomas Huth                                uint32_t sprn, uint32_t cause)
70fcf5ef2aSThomas Huth {
71fcf5ef2aSThomas Huth #ifdef TARGET_PPC64
72fcf5ef2aSThomas Huth     if (env->msr & (1ULL << bit)) {
73fcf5ef2aSThomas Huth         /* Facility is enabled, continue */
74fcf5ef2aSThomas Huth         return;
75fcf5ef2aSThomas Huth     }
76fcf5ef2aSThomas Huth     raise_fu_exception(env, bit, sprn, cause, GETPC());
77fcf5ef2aSThomas Huth #endif
78fcf5ef2aSThomas Huth }
79fcf5ef2aSThomas Huth 
80fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY)
81fcf5ef2aSThomas Huth 
82fcf5ef2aSThomas Huth void helper_store_sdr1(CPUPPCState *env, target_ulong val)
83fcf5ef2aSThomas Huth {
84fcf5ef2aSThomas Huth     PowerPCCPU *cpu = ppc_env_get_cpu(env);
85fcf5ef2aSThomas Huth 
86fcf5ef2aSThomas Huth     if (env->spr[SPR_SDR1] != val) {
87fcf5ef2aSThomas Huth         ppc_store_sdr1(env, val);
88d10eb08fSAlex Bennée         tlb_flush(CPU(cpu));
89fcf5ef2aSThomas Huth     }
90fcf5ef2aSThomas Huth }
91fcf5ef2aSThomas Huth 
924a7518e0SCédric Le Goater #if defined(TARGET_PPC64)
934a7518e0SCédric Le Goater void helper_store_ptcr(CPUPPCState *env, target_ulong val)
944a7518e0SCédric Le Goater {
954a7518e0SCédric Le Goater     PowerPCCPU *cpu = ppc_env_get_cpu(env);
964a7518e0SCédric Le Goater 
974a7518e0SCédric Le Goater     if (env->spr[SPR_PTCR] != val) {
984a7518e0SCédric Le Goater         ppc_store_ptcr(env, val);
994a7518e0SCédric Le Goater         tlb_flush(CPU(cpu));
1004a7518e0SCédric Le Goater     }
1014a7518e0SCédric Le Goater }
1026b375544SJoel Stanley 
1036b375544SJoel Stanley void helper_store_pcr(CPUPPCState *env, target_ulong value)
1046b375544SJoel Stanley {
1056b375544SJoel Stanley     PowerPCCPU *cpu = ppc_env_get_cpu(env);
1066b375544SJoel Stanley     PowerPCCPUClass *pcc = POWERPC_CPU_GET_CLASS(cpu);
1076b375544SJoel Stanley 
1086b375544SJoel Stanley     env->spr[SPR_PCR] = value & pcc->pcr_mask;
1096b375544SJoel Stanley }
1104a7518e0SCédric Le Goater #endif /* defined(TARGET_PPC64) */
1114a7518e0SCédric Le Goater 
11231b2b0f8SSuraj Jitindar Singh void helper_store_pidr(CPUPPCState *env, target_ulong val)
11331b2b0f8SSuraj Jitindar Singh {
11431b2b0f8SSuraj Jitindar Singh     PowerPCCPU *cpu = ppc_env_get_cpu(env);
11531b2b0f8SSuraj Jitindar Singh 
11631b2b0f8SSuraj Jitindar Singh     env->spr[SPR_BOOKS_PID] = val;
11731b2b0f8SSuraj Jitindar Singh     tlb_flush(CPU(cpu));
11831b2b0f8SSuraj Jitindar Singh }
11931b2b0f8SSuraj Jitindar Singh 
120c4dae9cdSBenjamin Herrenschmidt void helper_store_lpidr(CPUPPCState *env, target_ulong val)
121c4dae9cdSBenjamin Herrenschmidt {
122c4dae9cdSBenjamin Herrenschmidt     PowerPCCPU *cpu = ppc_env_get_cpu(env);
123c4dae9cdSBenjamin Herrenschmidt 
124c4dae9cdSBenjamin Herrenschmidt     env->spr[SPR_LPIDR] = val;
125c4dae9cdSBenjamin Herrenschmidt 
126c4dae9cdSBenjamin Herrenschmidt     /*
127c4dae9cdSBenjamin Herrenschmidt      * We need to flush the TLB on LPID changes as we only tag HV vs
128c4dae9cdSBenjamin Herrenschmidt      * guest in TCG TLB. Also the quadrants means the HV will
129c4dae9cdSBenjamin Herrenschmidt      * potentially access and cache entries for the current LPID as
130c4dae9cdSBenjamin Herrenschmidt      * well.
131c4dae9cdSBenjamin Herrenschmidt      */
132c4dae9cdSBenjamin Herrenschmidt     tlb_flush(CPU(cpu));
133c4dae9cdSBenjamin Herrenschmidt }
134c4dae9cdSBenjamin Herrenschmidt 
135fcf5ef2aSThomas Huth void helper_store_hid0_601(CPUPPCState *env, target_ulong val)
136fcf5ef2aSThomas Huth {
137fcf5ef2aSThomas Huth     target_ulong hid0;
138fcf5ef2aSThomas Huth 
139fcf5ef2aSThomas Huth     hid0 = env->spr[SPR_HID0];
140fcf5ef2aSThomas Huth     if ((val ^ hid0) & 0x00000008) {
141fcf5ef2aSThomas Huth         /* Change current endianness */
142fcf5ef2aSThomas Huth         env->hflags &= ~(1 << MSR_LE);
143fcf5ef2aSThomas Huth         env->hflags_nmsr &= ~(1 << MSR_LE);
144fcf5ef2aSThomas Huth         env->hflags_nmsr |= (1 << MSR_LE) & (((val >> 3) & 1) << MSR_LE);
145fcf5ef2aSThomas Huth         env->hflags |= env->hflags_nmsr;
146fcf5ef2aSThomas Huth         qemu_log("%s: set endianness to %c => " TARGET_FMT_lx "\n", __func__,
147fcf5ef2aSThomas Huth                  val & 0x8 ? 'l' : 'b', env->hflags);
148fcf5ef2aSThomas Huth     }
149fcf5ef2aSThomas Huth     env->spr[SPR_HID0] = (uint32_t)val;
150fcf5ef2aSThomas Huth }
151fcf5ef2aSThomas Huth 
152fcf5ef2aSThomas Huth void helper_store_403_pbr(CPUPPCState *env, uint32_t num, target_ulong value)
153fcf5ef2aSThomas Huth {
154fcf5ef2aSThomas Huth     PowerPCCPU *cpu = ppc_env_get_cpu(env);
155fcf5ef2aSThomas Huth 
156fcf5ef2aSThomas Huth     if (likely(env->pb[num] != value)) {
157fcf5ef2aSThomas Huth         env->pb[num] = value;
158fcf5ef2aSThomas Huth         /* Should be optimized */
159d10eb08fSAlex Bennée         tlb_flush(CPU(cpu));
160fcf5ef2aSThomas Huth     }
161fcf5ef2aSThomas Huth }
162fcf5ef2aSThomas Huth 
163fcf5ef2aSThomas Huth void helper_store_40x_dbcr0(CPUPPCState *env, target_ulong val)
164fcf5ef2aSThomas Huth {
165fcf5ef2aSThomas Huth     store_40x_dbcr0(env, val);
166fcf5ef2aSThomas Huth }
167fcf5ef2aSThomas Huth 
168fcf5ef2aSThomas Huth void helper_store_40x_sler(CPUPPCState *env, target_ulong val)
169fcf5ef2aSThomas Huth {
170fcf5ef2aSThomas Huth     store_40x_sler(env, val);
171fcf5ef2aSThomas Huth }
172fcf5ef2aSThomas Huth #endif
173fcf5ef2aSThomas Huth /*****************************************************************************/
174fcf5ef2aSThomas Huth /* PowerPC 601 specific instructions (POWER bridge) */
175fcf5ef2aSThomas Huth 
176fcf5ef2aSThomas Huth target_ulong helper_clcs(CPUPPCState *env, uint32_t arg)
177fcf5ef2aSThomas Huth {
178fcf5ef2aSThomas Huth     switch (arg) {
179fcf5ef2aSThomas Huth     case 0x0CUL:
180fcf5ef2aSThomas Huth         /* Instruction cache line size */
181fcf5ef2aSThomas Huth         return env->icache_line_size;
182fcf5ef2aSThomas Huth         break;
183fcf5ef2aSThomas Huth     case 0x0DUL:
184fcf5ef2aSThomas Huth         /* Data cache line size */
185fcf5ef2aSThomas Huth         return env->dcache_line_size;
186fcf5ef2aSThomas Huth         break;
187fcf5ef2aSThomas Huth     case 0x0EUL:
188fcf5ef2aSThomas Huth         /* Minimum cache line size */
189fcf5ef2aSThomas Huth         return (env->icache_line_size < env->dcache_line_size) ?
190fcf5ef2aSThomas Huth             env->icache_line_size : env->dcache_line_size;
191fcf5ef2aSThomas Huth         break;
192fcf5ef2aSThomas Huth     case 0x0FUL:
193fcf5ef2aSThomas Huth         /* Maximum cache line size */
194fcf5ef2aSThomas Huth         return (env->icache_line_size > env->dcache_line_size) ?
195fcf5ef2aSThomas Huth             env->icache_line_size : env->dcache_line_size;
196fcf5ef2aSThomas Huth         break;
197fcf5ef2aSThomas Huth     default:
198fcf5ef2aSThomas Huth         /* Undefined */
199fcf5ef2aSThomas Huth         return 0;
200fcf5ef2aSThomas Huth         break;
201fcf5ef2aSThomas Huth     }
202fcf5ef2aSThomas Huth }
203fcf5ef2aSThomas Huth 
204fcf5ef2aSThomas Huth /*****************************************************************************/
205fcf5ef2aSThomas Huth /* Special registers manipulation */
206fcf5ef2aSThomas Huth 
207fcf5ef2aSThomas Huth /* GDBstub can read and write MSR... */
208fcf5ef2aSThomas Huth void ppc_store_msr(CPUPPCState *env, target_ulong value)
209fcf5ef2aSThomas Huth {
210fcf5ef2aSThomas Huth     hreg_store_msr(env, value, 0);
211fcf5ef2aSThomas Huth }
212fcf5ef2aSThomas Huth 
213*d81b4327SDavid Gibson /*
214*d81b4327SDavid Gibson  * This code is lifted from MacOnLinux. It is called whenever THRM1,2
215*d81b4327SDavid Gibson  * or 3 is read an fixes up the values in such a way that will make
216*d81b4327SDavid Gibson  * MacOS not hang. These registers exist on some 75x and 74xx
217*d81b4327SDavid Gibson  * processors.
218fcf5ef2aSThomas Huth  */
219fcf5ef2aSThomas Huth void helper_fixup_thrm(CPUPPCState *env)
220fcf5ef2aSThomas Huth {
221fcf5ef2aSThomas Huth     target_ulong v, t;
222fcf5ef2aSThomas Huth     int i;
223fcf5ef2aSThomas Huth 
224fcf5ef2aSThomas Huth #define THRM1_TIN       (1 << 31)
225fcf5ef2aSThomas Huth #define THRM1_TIV       (1 << 30)
226fcf5ef2aSThomas Huth #define THRM1_THRES(x)  (((x) & 0x7f) << 23)
227fcf5ef2aSThomas Huth #define THRM1_TID       (1 << 2)
228fcf5ef2aSThomas Huth #define THRM1_TIE       (1 << 1)
229fcf5ef2aSThomas Huth #define THRM1_V         (1 << 0)
230fcf5ef2aSThomas Huth #define THRM3_E         (1 << 0)
231fcf5ef2aSThomas Huth 
232fcf5ef2aSThomas Huth     if (!(env->spr[SPR_THRM3] & THRM3_E)) {
233fcf5ef2aSThomas Huth         return;
234fcf5ef2aSThomas Huth     }
235fcf5ef2aSThomas Huth 
236fcf5ef2aSThomas Huth     /* Note: Thermal interrupts are unimplemented */
237fcf5ef2aSThomas Huth     for (i = SPR_THRM1; i <= SPR_THRM2; i++) {
238fcf5ef2aSThomas Huth         v = env->spr[i];
239fcf5ef2aSThomas Huth         if (!(v & THRM1_V)) {
240fcf5ef2aSThomas Huth             continue;
241fcf5ef2aSThomas Huth         }
242fcf5ef2aSThomas Huth         v |= THRM1_TIV;
243fcf5ef2aSThomas Huth         v &= ~THRM1_TIN;
244fcf5ef2aSThomas Huth         t = v & THRM1_THRES(127);
245fcf5ef2aSThomas Huth         if ((v & THRM1_TID) && t < THRM1_THRES(24)) {
246fcf5ef2aSThomas Huth             v |= THRM1_TIN;
247fcf5ef2aSThomas Huth         }
248fcf5ef2aSThomas Huth         if (!(v & THRM1_TID) && t > THRM1_THRES(24)) {
249fcf5ef2aSThomas Huth             v |= THRM1_TIN;
250fcf5ef2aSThomas Huth         }
251fcf5ef2aSThomas Huth         env->spr[i] = v;
252fcf5ef2aSThomas Huth     }
253fcf5ef2aSThomas Huth }
254