xref: /openbmc/qemu/target/ppc/misc_helper.c (revision 4d2b0ad32a593ac24757b66f64efe2fb84161345)
1fcf5ef2aSThomas Huth /*
2fcf5ef2aSThomas Huth  * Miscellaneous PowerPC emulation helpers for QEMU.
3fcf5ef2aSThomas Huth  *
4fcf5ef2aSThomas Huth  *  Copyright (c) 2003-2007 Jocelyn Mayer
5fcf5ef2aSThomas Huth  *
6fcf5ef2aSThomas Huth  * This library is free software; you can redistribute it and/or
7fcf5ef2aSThomas Huth  * modify it under the terms of the GNU Lesser General Public
8fcf5ef2aSThomas Huth  * License as published by the Free Software Foundation; either
96bd039cdSChetan Pant  * version 2.1 of the License, or (at your option) any later version.
10fcf5ef2aSThomas Huth  *
11fcf5ef2aSThomas Huth  * This library is distributed in the hope that it will be useful,
12fcf5ef2aSThomas Huth  * but WITHOUT ANY WARRANTY; without even the implied warranty of
13fcf5ef2aSThomas Huth  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
14fcf5ef2aSThomas Huth  * Lesser General Public License for more details.
15fcf5ef2aSThomas Huth  *
16fcf5ef2aSThomas Huth  * You should have received a copy of the GNU Lesser General Public
17fcf5ef2aSThomas Huth  * License along with this library; if not, see <http://www.gnu.org/licenses/>.
18fcf5ef2aSThomas Huth  */
19db725815SMarkus Armbruster 
20fcf5ef2aSThomas Huth #include "qemu/osdep.h"
21cd617484SPhilippe Mathieu-Daudé #include "qemu/log.h"
22fcf5ef2aSThomas Huth #include "cpu.h"
23fcf5ef2aSThomas Huth #include "exec/exec-all.h"
24fcf5ef2aSThomas Huth #include "exec/helper-proto.h"
256b375544SJoel Stanley #include "qemu/error-report.h"
26db725815SMarkus Armbruster #include "qemu/main-loop.h"
2722adb61fSBruno Larsen (billionai) #include "mmu-book3s-v3.h"
287b694df6SMatheus Ferst #include "hw/ppc/ppc.h"
29fcf5ef2aSThomas Huth 
30fcf5ef2aSThomas Huth #include "helper_regs.h"
31fcf5ef2aSThomas Huth 
32fcf5ef2aSThomas Huth /*****************************************************************************/
33fcf5ef2aSThomas Huth /* SPR accesses */
34fcf5ef2aSThomas Huth void helper_load_dump_spr(CPUPPCState *env, uint32_t sprn)
35fcf5ef2aSThomas Huth {
36fcf5ef2aSThomas Huth     qemu_log("Read SPR %d %03x => " TARGET_FMT_lx "\n", sprn, sprn,
37fcf5ef2aSThomas Huth              env->spr[sprn]);
38fcf5ef2aSThomas Huth }
39fcf5ef2aSThomas Huth 
40fcf5ef2aSThomas Huth void helper_store_dump_spr(CPUPPCState *env, uint32_t sprn)
41fcf5ef2aSThomas Huth {
42fcf5ef2aSThomas Huth     qemu_log("Write SPR %d %03x <= " TARGET_FMT_lx "\n", sprn, sprn,
43fcf5ef2aSThomas Huth              env->spr[sprn]);
44fcf5ef2aSThomas Huth }
45fcf5ef2aSThomas Huth 
469cdfd1b9SNicholas Piggin void helper_spr_core_write_generic(CPUPPCState *env, uint32_t sprn,
479cdfd1b9SNicholas Piggin                                    target_ulong val)
489cdfd1b9SNicholas Piggin {
499cdfd1b9SNicholas Piggin     CPUState *cs = env_cpu(env);
509cdfd1b9SNicholas Piggin     CPUState *ccs;
519cdfd1b9SNicholas Piggin     uint32_t nr_threads = cs->nr_threads;
529cdfd1b9SNicholas Piggin 
539cdfd1b9SNicholas Piggin     if (nr_threads == 1) {
549cdfd1b9SNicholas Piggin         env->spr[sprn] = val;
559cdfd1b9SNicholas Piggin         return;
569cdfd1b9SNicholas Piggin     }
579cdfd1b9SNicholas Piggin 
589cdfd1b9SNicholas Piggin     THREAD_SIBLING_FOREACH(cs, ccs) {
599cdfd1b9SNicholas Piggin         CPUPPCState *cenv = &POWERPC_CPU(ccs)->env;
609cdfd1b9SNicholas Piggin         cenv->spr[sprn] = val;
619cdfd1b9SNicholas Piggin     }
629cdfd1b9SNicholas Piggin }
639cdfd1b9SNicholas Piggin 
64c5d98a7bSNicholas Piggin void helper_spr_write_CTRL(CPUPPCState *env, uint32_t sprn,
65c5d98a7bSNicholas Piggin                            target_ulong val)
66c5d98a7bSNicholas Piggin {
67c5d98a7bSNicholas Piggin     CPUState *cs = env_cpu(env);
68c5d98a7bSNicholas Piggin     CPUState *ccs;
69c5d98a7bSNicholas Piggin     uint32_t run = val & 1;
70c5d98a7bSNicholas Piggin     uint32_t ts, ts_mask;
71c5d98a7bSNicholas Piggin 
72c5d98a7bSNicholas Piggin     assert(sprn == SPR_CTRL);
73c5d98a7bSNicholas Piggin 
74c5d98a7bSNicholas Piggin     env->spr[sprn] &= ~1U;
75c5d98a7bSNicholas Piggin     env->spr[sprn] |= run;
76c5d98a7bSNicholas Piggin 
77c5d98a7bSNicholas Piggin     ts_mask = ~(1U << (8 + env->spr[SPR_TIR]));
78c5d98a7bSNicholas Piggin     ts = run << (8 + env->spr[SPR_TIR]);
79c5d98a7bSNicholas Piggin 
80c5d98a7bSNicholas Piggin     THREAD_SIBLING_FOREACH(cs, ccs) {
81c5d98a7bSNicholas Piggin         CPUPPCState *cenv = &POWERPC_CPU(ccs)->env;
82c5d98a7bSNicholas Piggin 
83c5d98a7bSNicholas Piggin         cenv->spr[sprn] &= ts_mask;
84c5d98a7bSNicholas Piggin         cenv->spr[sprn] |= ts;
85c5d98a7bSNicholas Piggin     }
86c5d98a7bSNicholas Piggin }
87c5d98a7bSNicholas Piggin 
88c5d98a7bSNicholas Piggin 
89fcf5ef2aSThomas Huth #ifdef TARGET_PPC64
90493028d8SCédric Le Goater static void raise_hv_fu_exception(CPUPPCState *env, uint32_t bit,
91493028d8SCédric Le Goater                                   const char *caller, uint32_t cause,
92493028d8SCédric Le Goater                                   uintptr_t raddr)
93493028d8SCédric Le Goater {
94493028d8SCédric Le Goater     qemu_log_mask(CPU_LOG_INT, "HV Facility %d is unavailable (%s)\n",
95493028d8SCédric Le Goater                   bit, caller);
96493028d8SCédric Le Goater 
97493028d8SCédric Le Goater     env->spr[SPR_HFSCR] &= ~((target_ulong)FSCR_IC_MASK << FSCR_IC_POS);
98493028d8SCédric Le Goater 
99493028d8SCédric Le Goater     raise_exception_err_ra(env, POWERPC_EXCP_HV_FU, cause, raddr);
100493028d8SCédric Le Goater }
101493028d8SCédric Le Goater 
102fcf5ef2aSThomas Huth static void raise_fu_exception(CPUPPCState *env, uint32_t bit,
103fcf5ef2aSThomas Huth                                uint32_t sprn, uint32_t cause,
104fcf5ef2aSThomas Huth                                uintptr_t raddr)
105fcf5ef2aSThomas Huth {
106fcf5ef2aSThomas Huth     qemu_log("Facility SPR %d is unavailable (SPR FSCR:%d)\n", sprn, bit);
107fcf5ef2aSThomas Huth 
108fcf5ef2aSThomas Huth     env->spr[SPR_FSCR] &= ~((target_ulong)FSCR_IC_MASK << FSCR_IC_POS);
109fcf5ef2aSThomas Huth     cause &= FSCR_IC_MASK;
110fcf5ef2aSThomas Huth     env->spr[SPR_FSCR] |= (target_ulong)cause << FSCR_IC_POS;
111fcf5ef2aSThomas Huth 
112fcf5ef2aSThomas Huth     raise_exception_err_ra(env, POWERPC_EXCP_FU, 0, raddr);
113fcf5ef2aSThomas Huth }
114fcf5ef2aSThomas Huth #endif
115fcf5ef2aSThomas Huth 
116493028d8SCédric Le Goater void helper_hfscr_facility_check(CPUPPCState *env, uint32_t bit,
117493028d8SCédric Le Goater                                  const char *caller, uint32_t cause)
118493028d8SCédric Le Goater {
119493028d8SCédric Le Goater #ifdef TARGET_PPC64
1209de754d3SVíctor Colombo     if ((env->msr_mask & MSR_HVB) && !FIELD_EX64(env->msr, MSR, HV) &&
121493028d8SCédric Le Goater                                      !(env->spr[SPR_HFSCR] & (1UL << bit))) {
122493028d8SCédric Le Goater         raise_hv_fu_exception(env, bit, caller, cause, GETPC());
123493028d8SCédric Le Goater     }
124493028d8SCédric Le Goater #endif
125493028d8SCédric Le Goater }
126493028d8SCédric Le Goater 
127fcf5ef2aSThomas Huth void helper_fscr_facility_check(CPUPPCState *env, uint32_t bit,
128fcf5ef2aSThomas Huth                                 uint32_t sprn, uint32_t cause)
129fcf5ef2aSThomas Huth {
130fcf5ef2aSThomas Huth #ifdef TARGET_PPC64
131fcf5ef2aSThomas Huth     if (env->spr[SPR_FSCR] & (1ULL << bit)) {
132fcf5ef2aSThomas Huth         /* Facility is enabled, continue */
133fcf5ef2aSThomas Huth         return;
134fcf5ef2aSThomas Huth     }
135fcf5ef2aSThomas Huth     raise_fu_exception(env, bit, sprn, cause, GETPC());
136fcf5ef2aSThomas Huth #endif
137fcf5ef2aSThomas Huth }
138fcf5ef2aSThomas Huth 
139fcf5ef2aSThomas Huth void helper_msr_facility_check(CPUPPCState *env, uint32_t bit,
140fcf5ef2aSThomas Huth                                uint32_t sprn, uint32_t cause)
141fcf5ef2aSThomas Huth {
142fcf5ef2aSThomas Huth #ifdef TARGET_PPC64
143fcf5ef2aSThomas Huth     if (env->msr & (1ULL << bit)) {
144fcf5ef2aSThomas Huth         /* Facility is enabled, continue */
145fcf5ef2aSThomas Huth         return;
146fcf5ef2aSThomas Huth     }
147fcf5ef2aSThomas Huth     raise_fu_exception(env, bit, sprn, cause, GETPC());
148fcf5ef2aSThomas Huth #endif
149fcf5ef2aSThomas Huth }
150fcf5ef2aSThomas Huth 
151fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY)
152fcf5ef2aSThomas Huth 
1536bfcf1dcSGlenn Miles #ifdef TARGET_PPC64
1546bfcf1dcSGlenn Miles static void helper_mmcr0_facility_check(CPUPPCState *env, uint32_t bit,
1556bfcf1dcSGlenn Miles                                  uint32_t sprn, uint32_t cause)
1566bfcf1dcSGlenn Miles {
1576bfcf1dcSGlenn Miles     if (FIELD_EX64(env->msr, MSR, PR) &&
1586bfcf1dcSGlenn Miles         !(env->spr[SPR_POWER_MMCR0] & (1ULL << bit))) {
1596bfcf1dcSGlenn Miles         raise_fu_exception(env, bit, sprn, cause, GETPC());
1606bfcf1dcSGlenn Miles     }
1616bfcf1dcSGlenn Miles }
1626bfcf1dcSGlenn Miles #endif
1636bfcf1dcSGlenn Miles 
164fcf5ef2aSThomas Huth void helper_store_sdr1(CPUPPCState *env, target_ulong val)
165fcf5ef2aSThomas Huth {
166fcf5ef2aSThomas Huth     if (env->spr[SPR_SDR1] != val) {
167fcf5ef2aSThomas Huth         ppc_store_sdr1(env, val);
168db70b311SRichard Henderson         tlb_flush(env_cpu(env));
169fcf5ef2aSThomas Huth     }
170fcf5ef2aSThomas Huth }
171fcf5ef2aSThomas Huth 
1724a7518e0SCédric Le Goater #if defined(TARGET_PPC64)
1734a7518e0SCédric Le Goater void helper_store_ptcr(CPUPPCState *env, target_ulong val)
1744a7518e0SCédric Le Goater {
1754a7518e0SCédric Le Goater     if (env->spr[SPR_PTCR] != val) {
176*4d2b0ad3SNicholas Piggin         CPUState *cs = env_cpu(env);
17722adb61fSBruno Larsen (billionai)         PowerPCCPU *cpu = env_archcpu(env);
17822adb61fSBruno Larsen (billionai)         target_ulong ptcr_mask = PTCR_PATB | PTCR_PATS;
17922adb61fSBruno Larsen (billionai)         target_ulong patbsize = val & PTCR_PATS;
18022adb61fSBruno Larsen (billionai) 
18122adb61fSBruno Larsen (billionai)         qemu_log_mask(CPU_LOG_MMU, "%s: " TARGET_FMT_lx "\n", __func__, val);
18222adb61fSBruno Larsen (billionai) 
18322adb61fSBruno Larsen (billionai)         assert(!cpu->vhyp);
18422adb61fSBruno Larsen (billionai)         assert(env->mmu_model & POWERPC_MMU_3_00);
18522adb61fSBruno Larsen (billionai) 
18622adb61fSBruno Larsen (billionai)         if (val & ~ptcr_mask) {
18722adb61fSBruno Larsen (billionai)             error_report("Invalid bits 0x"TARGET_FMT_lx" set in PTCR",
18822adb61fSBruno Larsen (billionai)                          val & ~ptcr_mask);
18922adb61fSBruno Larsen (billionai)             val &= ptcr_mask;
19022adb61fSBruno Larsen (billionai)         }
19122adb61fSBruno Larsen (billionai) 
19222adb61fSBruno Larsen (billionai)         if (patbsize > 24) {
19322adb61fSBruno Larsen (billionai)             error_report("Invalid Partition Table size 0x" TARGET_FMT_lx
19422adb61fSBruno Larsen (billionai)                          " stored in PTCR", patbsize);
19522adb61fSBruno Larsen (billionai)             return;
19622adb61fSBruno Larsen (billionai)         }
19722adb61fSBruno Larsen (billionai) 
198*4d2b0ad3SNicholas Piggin         if (cs->nr_threads == 1 || !(env->flags & POWERPC_FLAG_SMT_1LPAR)) {
19922adb61fSBruno Larsen (billionai)             env->spr[SPR_PTCR] = val;
200*4d2b0ad3SNicholas Piggin             tlb_flush(cs);
201*4d2b0ad3SNicholas Piggin         } else {
202*4d2b0ad3SNicholas Piggin             CPUState *ccs;
203*4d2b0ad3SNicholas Piggin 
204*4d2b0ad3SNicholas Piggin             THREAD_SIBLING_FOREACH(cs, ccs) {
205*4d2b0ad3SNicholas Piggin                 PowerPCCPU *ccpu = POWERPC_CPU(ccs);
206*4d2b0ad3SNicholas Piggin                 CPUPPCState *cenv = &ccpu->env;
207*4d2b0ad3SNicholas Piggin                 cenv->spr[SPR_PTCR] = val;
208*4d2b0ad3SNicholas Piggin                 tlb_flush(ccs);
209*4d2b0ad3SNicholas Piggin             }
210*4d2b0ad3SNicholas Piggin         }
2114a7518e0SCédric Le Goater     }
2124a7518e0SCédric Le Goater }
2136b375544SJoel Stanley 
2146b375544SJoel Stanley void helper_store_pcr(CPUPPCState *env, target_ulong value)
2156b375544SJoel Stanley {
216db70b311SRichard Henderson     PowerPCCPU *cpu = env_archcpu(env);
2176b375544SJoel Stanley     PowerPCCPUClass *pcc = POWERPC_CPU_GET_CLASS(cpu);
2186b375544SJoel Stanley 
2196b375544SJoel Stanley     env->spr[SPR_PCR] = value & pcc->pcr_mask;
2206b375544SJoel Stanley }
2215ba7ba1dSCédric Le Goater 
22214192307SNicholas Piggin void helper_store_ciabr(CPUPPCState *env, target_ulong value)
22314192307SNicholas Piggin {
22414192307SNicholas Piggin     ppc_store_ciabr(env, value);
22514192307SNicholas Piggin }
22614192307SNicholas Piggin 
227d5ee641cSNicholas Piggin void helper_store_dawr0(CPUPPCState *env, target_ulong value)
228d5ee641cSNicholas Piggin {
229d5ee641cSNicholas Piggin     ppc_store_dawr0(env, value);
230d5ee641cSNicholas Piggin }
231d5ee641cSNicholas Piggin 
232d5ee641cSNicholas Piggin void helper_store_dawrx0(CPUPPCState *env, target_ulong value)
233d5ee641cSNicholas Piggin {
234d5ee641cSNicholas Piggin     ppc_store_dawrx0(env, value);
235d5ee641cSNicholas Piggin }
236d5ee641cSNicholas Piggin 
2375ba7ba1dSCédric Le Goater /*
2385ba7ba1dSCédric Le Goater  * DPDES register is shared. Each bit reflects the state of the
2395ba7ba1dSCédric Le Goater  * doorbell interrupt of a thread of the same core.
2405ba7ba1dSCédric Le Goater  */
2415ba7ba1dSCédric Le Goater target_ulong helper_load_dpdes(CPUPPCState *env)
2425ba7ba1dSCédric Le Goater {
243d24e80b2SNicholas Piggin     CPUState *cs = env_cpu(env);
244d24e80b2SNicholas Piggin     CPUState *ccs;
245d24e80b2SNicholas Piggin     uint32_t nr_threads = cs->nr_threads;
2465ba7ba1dSCédric Le Goater     target_ulong dpdes = 0;
2475ba7ba1dSCédric Le Goater 
248493028d8SCédric Le Goater     helper_hfscr_facility_check(env, HFSCR_MSGP, "load DPDES", HFSCR_IC_MSGP);
249493028d8SCédric Le Goater 
2503401ea3cSNicholas Piggin     if (!(env->flags & POWERPC_FLAG_SMT_1LPAR)) {
2513401ea3cSNicholas Piggin         nr_threads = 1; /* DPDES behaves as 1-thread in LPAR-per-thread mode */
2523401ea3cSNicholas Piggin     }
2533401ea3cSNicholas Piggin 
254d24e80b2SNicholas Piggin     if (nr_threads == 1) {
255f003109fSMatheus Ferst         if (env->pending_interrupts & PPC_INTERRUPT_DOORBELL) {
2565ba7ba1dSCédric Le Goater             dpdes = 1;
2575ba7ba1dSCédric Le Goater         }
258d24e80b2SNicholas Piggin         return dpdes;
259d24e80b2SNicholas Piggin     }
260d24e80b2SNicholas Piggin 
261195801d7SStefan Hajnoczi     bql_lock();
262d24e80b2SNicholas Piggin     THREAD_SIBLING_FOREACH(cs, ccs) {
263d24e80b2SNicholas Piggin         PowerPCCPU *ccpu = POWERPC_CPU(ccs);
264d24e80b2SNicholas Piggin         CPUPPCState *cenv = &ccpu->env;
265d24e80b2SNicholas Piggin         uint32_t thread_id = ppc_cpu_tir(ccpu);
266d24e80b2SNicholas Piggin 
267d24e80b2SNicholas Piggin         if (cenv->pending_interrupts & PPC_INTERRUPT_DOORBELL) {
268d24e80b2SNicholas Piggin             dpdes |= (0x1 << thread_id);
269d24e80b2SNicholas Piggin         }
270d24e80b2SNicholas Piggin     }
271195801d7SStefan Hajnoczi     bql_unlock();
2725ba7ba1dSCédric Le Goater 
2735ba7ba1dSCédric Le Goater     return dpdes;
2745ba7ba1dSCédric Le Goater }
2755ba7ba1dSCédric Le Goater 
2765ba7ba1dSCédric Le Goater void helper_store_dpdes(CPUPPCState *env, target_ulong val)
2775ba7ba1dSCédric Le Goater {
2785ba7ba1dSCédric Le Goater     PowerPCCPU *cpu = env_archcpu(env);
279d24e80b2SNicholas Piggin     CPUState *cs = env_cpu(env);
280d24e80b2SNicholas Piggin     CPUState *ccs;
281d24e80b2SNicholas Piggin     uint32_t nr_threads = cs->nr_threads;
2825ba7ba1dSCédric Le Goater 
283493028d8SCédric Le Goater     helper_hfscr_facility_check(env, HFSCR_MSGP, "store DPDES", HFSCR_IC_MSGP);
284493028d8SCédric Le Goater 
2853401ea3cSNicholas Piggin     if (!(env->flags & POWERPC_FLAG_SMT_1LPAR)) {
2863401ea3cSNicholas Piggin         nr_threads = 1; /* DPDES behaves as 1-thread in LPAR-per-thread mode */
2873401ea3cSNicholas Piggin     }
2883401ea3cSNicholas Piggin 
289d24e80b2SNicholas Piggin     if (val & ~(nr_threads - 1)) {
2905ba7ba1dSCédric Le Goater         qemu_log_mask(LOG_GUEST_ERROR, "Invalid DPDES register value "
2915ba7ba1dSCédric Le Goater                       TARGET_FMT_lx"\n", val);
292d24e80b2SNicholas Piggin         val &= (nr_threads - 1); /* Ignore the invalid bits */
293d24e80b2SNicholas Piggin     }
294d24e80b2SNicholas Piggin 
295d24e80b2SNicholas Piggin     if (nr_threads == 1) {
296d24e80b2SNicholas Piggin         ppc_set_irq(cpu, PPC_INTERRUPT_DOORBELL, val & 0x1);
2975ba7ba1dSCédric Le Goater         return;
2985ba7ba1dSCédric Le Goater     }
2995ba7ba1dSCédric Le Goater 
300d24e80b2SNicholas Piggin     /* Does iothread need to be locked for walking CPU list? */
301195801d7SStefan Hajnoczi     bql_lock();
302d24e80b2SNicholas Piggin     THREAD_SIBLING_FOREACH(cs, ccs) {
303d24e80b2SNicholas Piggin         PowerPCCPU *ccpu = POWERPC_CPU(ccs);
304d24e80b2SNicholas Piggin         uint32_t thread_id = ppc_cpu_tir(ccpu);
305d24e80b2SNicholas Piggin 
306d24e80b2SNicholas Piggin         ppc_set_irq(cpu, PPC_INTERRUPT_DOORBELL, val & (0x1 << thread_id));
307d24e80b2SNicholas Piggin     }
308195801d7SStefan Hajnoczi     bql_unlock();
3095ba7ba1dSCédric Le Goater }
3104a7518e0SCédric Le Goater #endif /* defined(TARGET_PPC64) */
3114a7518e0SCédric Le Goater 
31231b2b0f8SSuraj Jitindar Singh void helper_store_pidr(CPUPPCState *env, target_ulong val)
31331b2b0f8SSuraj Jitindar Singh {
314fbda88f7SNicholas Piggin     env->spr[SPR_BOOKS_PID] = (uint32_t)val;
315db70b311SRichard Henderson     tlb_flush(env_cpu(env));
31631b2b0f8SSuraj Jitindar Singh }
31731b2b0f8SSuraj Jitindar Singh 
318c4dae9cdSBenjamin Herrenschmidt void helper_store_lpidr(CPUPPCState *env, target_ulong val)
319c4dae9cdSBenjamin Herrenschmidt {
320fbda88f7SNicholas Piggin     env->spr[SPR_LPIDR] = (uint32_t)val;
321c4dae9cdSBenjamin Herrenschmidt 
322c4dae9cdSBenjamin Herrenschmidt     /*
323c4dae9cdSBenjamin Herrenschmidt      * We need to flush the TLB on LPID changes as we only tag HV vs
324c4dae9cdSBenjamin Herrenschmidt      * guest in TCG TLB. Also the quadrants means the HV will
325c4dae9cdSBenjamin Herrenschmidt      * potentially access and cache entries for the current LPID as
326c4dae9cdSBenjamin Herrenschmidt      * well.
327c4dae9cdSBenjamin Herrenschmidt      */
328db70b311SRichard Henderson     tlb_flush(env_cpu(env));
329c4dae9cdSBenjamin Herrenschmidt }
330c4dae9cdSBenjamin Herrenschmidt 
331fcf5ef2aSThomas Huth void helper_store_40x_dbcr0(CPUPPCState *env, target_ulong val)
332fcf5ef2aSThomas Huth {
3337da31f26SRichard Henderson     /* Bits 26 & 27 affect single-stepping. */
3347da31f26SRichard Henderson     hreg_compute_hflags(env);
3357da31f26SRichard Henderson     /* Bits 28 & 29 affect reset or shutdown. */
336fcf5ef2aSThomas Huth     store_40x_dbcr0(env, val);
337fcf5ef2aSThomas Huth }
338fcf5ef2aSThomas Huth 
339fcf5ef2aSThomas Huth void helper_store_40x_sler(CPUPPCState *env, target_ulong val)
340fcf5ef2aSThomas Huth {
341fcf5ef2aSThomas Huth     store_40x_sler(env, val);
342fcf5ef2aSThomas Huth }
343fcf5ef2aSThomas Huth #endif
344fcf5ef2aSThomas Huth 
345fcf5ef2aSThomas Huth /*****************************************************************************/
346fcf5ef2aSThomas Huth /* Special registers manipulation */
347fcf5ef2aSThomas Huth 
348d81b4327SDavid Gibson /*
349d81b4327SDavid Gibson  * This code is lifted from MacOnLinux. It is called whenever THRM1,2
350d81b4327SDavid Gibson  * or 3 is read an fixes up the values in such a way that will make
351d81b4327SDavid Gibson  * MacOS not hang. These registers exist on some 75x and 74xx
352d81b4327SDavid Gibson  * processors.
353fcf5ef2aSThomas Huth  */
354fcf5ef2aSThomas Huth void helper_fixup_thrm(CPUPPCState *env)
355fcf5ef2aSThomas Huth {
356fcf5ef2aSThomas Huth     target_ulong v, t;
357fcf5ef2aSThomas Huth     int i;
358fcf5ef2aSThomas Huth 
359fcf5ef2aSThomas Huth #define THRM1_TIN       (1 << 31)
360fcf5ef2aSThomas Huth #define THRM1_TIV       (1 << 30)
361fcf5ef2aSThomas Huth #define THRM1_THRES(x)  (((x) & 0x7f) << 23)
362fcf5ef2aSThomas Huth #define THRM1_TID       (1 << 2)
363fcf5ef2aSThomas Huth #define THRM1_TIE       (1 << 1)
364fcf5ef2aSThomas Huth #define THRM1_V         (1 << 0)
365fcf5ef2aSThomas Huth #define THRM3_E         (1 << 0)
366fcf5ef2aSThomas Huth 
367fcf5ef2aSThomas Huth     if (!(env->spr[SPR_THRM3] & THRM3_E)) {
368fcf5ef2aSThomas Huth         return;
369fcf5ef2aSThomas Huth     }
370fcf5ef2aSThomas Huth 
371fcf5ef2aSThomas Huth     /* Note: Thermal interrupts are unimplemented */
372fcf5ef2aSThomas Huth     for (i = SPR_THRM1; i <= SPR_THRM2; i++) {
373fcf5ef2aSThomas Huth         v = env->spr[i];
374fcf5ef2aSThomas Huth         if (!(v & THRM1_V)) {
375fcf5ef2aSThomas Huth             continue;
376fcf5ef2aSThomas Huth         }
377fcf5ef2aSThomas Huth         v |= THRM1_TIV;
378fcf5ef2aSThomas Huth         v &= ~THRM1_TIN;
379fcf5ef2aSThomas Huth         t = v & THRM1_THRES(127);
380fcf5ef2aSThomas Huth         if ((v & THRM1_TID) && t < THRM1_THRES(24)) {
381fcf5ef2aSThomas Huth             v |= THRM1_TIN;
382fcf5ef2aSThomas Huth         }
383fcf5ef2aSThomas Huth         if (!(v & THRM1_TID) && t > THRM1_THRES(24)) {
384fcf5ef2aSThomas Huth             v |= THRM1_TIN;
385fcf5ef2aSThomas Huth         }
386fcf5ef2aSThomas Huth         env->spr[i] = v;
387fcf5ef2aSThomas Huth     }
388fcf5ef2aSThomas Huth }
3896bfcf1dcSGlenn Miles 
3906bfcf1dcSGlenn Miles #if !defined(CONFIG_USER_ONLY)
3916bfcf1dcSGlenn Miles #if defined(TARGET_PPC64)
3926bfcf1dcSGlenn Miles void helper_clrbhrb(CPUPPCState *env)
3936bfcf1dcSGlenn Miles {
3946bfcf1dcSGlenn Miles     helper_hfscr_facility_check(env, HFSCR_BHRB, "clrbhrb", FSCR_IC_BHRB);
3956bfcf1dcSGlenn Miles 
3966bfcf1dcSGlenn Miles     helper_mmcr0_facility_check(env, MMCR0_BHRBA_NR, 0, FSCR_IC_BHRB);
3976bfcf1dcSGlenn Miles 
3986bfcf1dcSGlenn Miles     if (env->flags & POWERPC_FLAG_BHRB) {
3996bfcf1dcSGlenn Miles         memset(env->bhrb, 0, sizeof(env->bhrb));
4006bfcf1dcSGlenn Miles     }
4016bfcf1dcSGlenn Miles }
4026bfcf1dcSGlenn Miles 
4036bfcf1dcSGlenn Miles uint64_t helper_mfbhrbe(CPUPPCState *env, uint32_t bhrbe)
4046bfcf1dcSGlenn Miles {
4056bfcf1dcSGlenn Miles     unsigned int index;
4066bfcf1dcSGlenn Miles 
4076bfcf1dcSGlenn Miles     helper_hfscr_facility_check(env, HFSCR_BHRB, "mfbhrbe", FSCR_IC_BHRB);
4086bfcf1dcSGlenn Miles 
4096bfcf1dcSGlenn Miles     helper_mmcr0_facility_check(env, MMCR0_BHRBA_NR, 0, FSCR_IC_BHRB);
4106bfcf1dcSGlenn Miles 
4116bfcf1dcSGlenn Miles     if (!(env->flags & POWERPC_FLAG_BHRB) ||
4126bfcf1dcSGlenn Miles          (bhrbe >= env->bhrb_num_entries) ||
4136bfcf1dcSGlenn Miles          (env->spr[SPR_POWER_MMCR0] & MMCR0_PMAE)) {
4146bfcf1dcSGlenn Miles         return 0;
4156bfcf1dcSGlenn Miles     }
4166bfcf1dcSGlenn Miles 
4176bfcf1dcSGlenn Miles     /*
4186bfcf1dcSGlenn Miles      * Note: bhrb_offset is the byte offset for writing the
4196bfcf1dcSGlenn Miles      * next entry (over the oldest entry), which is why we
4206bfcf1dcSGlenn Miles      * must offset bhrbe by 1 to get to the 0th entry.
4216bfcf1dcSGlenn Miles      */
4226bfcf1dcSGlenn Miles     index = ((env->bhrb_offset / sizeof(uint64_t)) - (bhrbe + 1)) %
4236bfcf1dcSGlenn Miles             env->bhrb_num_entries;
4246bfcf1dcSGlenn Miles     return env->bhrb[index];
4256bfcf1dcSGlenn Miles }
4266bfcf1dcSGlenn Miles #endif
4276bfcf1dcSGlenn Miles #endif
428