1fcf5ef2aSThomas Huth /* 2fcf5ef2aSThomas Huth * Miscellaneous PowerPC emulation helpers for QEMU. 3fcf5ef2aSThomas Huth * 4fcf5ef2aSThomas Huth * Copyright (c) 2003-2007 Jocelyn Mayer 5fcf5ef2aSThomas Huth * 6fcf5ef2aSThomas Huth * This library is free software; you can redistribute it and/or 7fcf5ef2aSThomas Huth * modify it under the terms of the GNU Lesser General Public 8fcf5ef2aSThomas Huth * License as published by the Free Software Foundation; either 9fcf5ef2aSThomas Huth * version 2 of the License, or (at your option) any later version. 10fcf5ef2aSThomas Huth * 11fcf5ef2aSThomas Huth * This library is distributed in the hope that it will be useful, 12fcf5ef2aSThomas Huth * but WITHOUT ANY WARRANTY; without even the implied warranty of 13fcf5ef2aSThomas Huth * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 14fcf5ef2aSThomas Huth * Lesser General Public License for more details. 15fcf5ef2aSThomas Huth * 16fcf5ef2aSThomas Huth * You should have received a copy of the GNU Lesser General Public 17fcf5ef2aSThomas Huth * License along with this library; if not, see <http://www.gnu.org/licenses/>. 18fcf5ef2aSThomas Huth */ 19db725815SMarkus Armbruster 20fcf5ef2aSThomas Huth #include "qemu/osdep.h" 21fcf5ef2aSThomas Huth #include "cpu.h" 22fcf5ef2aSThomas Huth #include "exec/exec-all.h" 23fcf5ef2aSThomas Huth #include "exec/helper-proto.h" 246b375544SJoel Stanley #include "qemu/error-report.h" 25db725815SMarkus Armbruster #include "qemu/main-loop.h" 26fcf5ef2aSThomas Huth 27fcf5ef2aSThomas Huth #include "helper_regs.h" 28fcf5ef2aSThomas Huth 29fcf5ef2aSThomas Huth /*****************************************************************************/ 30fcf5ef2aSThomas Huth /* SPR accesses */ 31fcf5ef2aSThomas Huth void helper_load_dump_spr(CPUPPCState *env, uint32_t sprn) 32fcf5ef2aSThomas Huth { 33fcf5ef2aSThomas Huth qemu_log("Read SPR %d %03x => " TARGET_FMT_lx "\n", sprn, sprn, 34fcf5ef2aSThomas Huth env->spr[sprn]); 35fcf5ef2aSThomas Huth } 36fcf5ef2aSThomas Huth 37fcf5ef2aSThomas Huth void helper_store_dump_spr(CPUPPCState *env, uint32_t sprn) 38fcf5ef2aSThomas Huth { 39fcf5ef2aSThomas Huth qemu_log("Write SPR %d %03x <= " TARGET_FMT_lx "\n", sprn, sprn, 40fcf5ef2aSThomas Huth env->spr[sprn]); 41fcf5ef2aSThomas Huth } 42fcf5ef2aSThomas Huth 43fcf5ef2aSThomas Huth #ifdef TARGET_PPC64 44*493028d8SCédric Le Goater static void raise_hv_fu_exception(CPUPPCState *env, uint32_t bit, 45*493028d8SCédric Le Goater const char *caller, uint32_t cause, 46*493028d8SCédric Le Goater uintptr_t raddr) 47*493028d8SCédric Le Goater { 48*493028d8SCédric Le Goater qemu_log_mask(CPU_LOG_INT, "HV Facility %d is unavailable (%s)\n", 49*493028d8SCédric Le Goater bit, caller); 50*493028d8SCédric Le Goater 51*493028d8SCédric Le Goater env->spr[SPR_HFSCR] &= ~((target_ulong)FSCR_IC_MASK << FSCR_IC_POS); 52*493028d8SCédric Le Goater 53*493028d8SCédric Le Goater raise_exception_err_ra(env, POWERPC_EXCP_HV_FU, cause, raddr); 54*493028d8SCédric Le Goater } 55*493028d8SCédric Le Goater 56fcf5ef2aSThomas Huth static void raise_fu_exception(CPUPPCState *env, uint32_t bit, 57fcf5ef2aSThomas Huth uint32_t sprn, uint32_t cause, 58fcf5ef2aSThomas Huth uintptr_t raddr) 59fcf5ef2aSThomas Huth { 60fcf5ef2aSThomas Huth qemu_log("Facility SPR %d is unavailable (SPR FSCR:%d)\n", sprn, bit); 61fcf5ef2aSThomas Huth 62fcf5ef2aSThomas Huth env->spr[SPR_FSCR] &= ~((target_ulong)FSCR_IC_MASK << FSCR_IC_POS); 63fcf5ef2aSThomas Huth cause &= FSCR_IC_MASK; 64fcf5ef2aSThomas Huth env->spr[SPR_FSCR] |= (target_ulong)cause << FSCR_IC_POS; 65fcf5ef2aSThomas Huth 66fcf5ef2aSThomas Huth raise_exception_err_ra(env, POWERPC_EXCP_FU, 0, raddr); 67fcf5ef2aSThomas Huth } 68fcf5ef2aSThomas Huth #endif 69fcf5ef2aSThomas Huth 70*493028d8SCédric Le Goater void helper_hfscr_facility_check(CPUPPCState *env, uint32_t bit, 71*493028d8SCédric Le Goater const char *caller, uint32_t cause) 72*493028d8SCédric Le Goater { 73*493028d8SCédric Le Goater #ifdef TARGET_PPC64 74*493028d8SCédric Le Goater if ((env->msr_mask & MSR_HVB) && !msr_hv && 75*493028d8SCédric Le Goater !(env->spr[SPR_HFSCR] & (1UL << bit))) { 76*493028d8SCédric Le Goater raise_hv_fu_exception(env, bit, caller, cause, GETPC()); 77*493028d8SCédric Le Goater } 78*493028d8SCédric Le Goater #endif 79*493028d8SCédric Le Goater } 80*493028d8SCédric Le Goater 81fcf5ef2aSThomas Huth void helper_fscr_facility_check(CPUPPCState *env, uint32_t bit, 82fcf5ef2aSThomas Huth uint32_t sprn, uint32_t cause) 83fcf5ef2aSThomas Huth { 84fcf5ef2aSThomas Huth #ifdef TARGET_PPC64 85fcf5ef2aSThomas Huth if (env->spr[SPR_FSCR] & (1ULL << bit)) { 86fcf5ef2aSThomas Huth /* Facility is enabled, continue */ 87fcf5ef2aSThomas Huth return; 88fcf5ef2aSThomas Huth } 89fcf5ef2aSThomas Huth raise_fu_exception(env, bit, sprn, cause, GETPC()); 90fcf5ef2aSThomas Huth #endif 91fcf5ef2aSThomas Huth } 92fcf5ef2aSThomas Huth 93fcf5ef2aSThomas Huth void helper_msr_facility_check(CPUPPCState *env, uint32_t bit, 94fcf5ef2aSThomas Huth uint32_t sprn, uint32_t cause) 95fcf5ef2aSThomas Huth { 96fcf5ef2aSThomas Huth #ifdef TARGET_PPC64 97fcf5ef2aSThomas Huth if (env->msr & (1ULL << bit)) { 98fcf5ef2aSThomas Huth /* Facility is enabled, continue */ 99fcf5ef2aSThomas Huth return; 100fcf5ef2aSThomas Huth } 101fcf5ef2aSThomas Huth raise_fu_exception(env, bit, sprn, cause, GETPC()); 102fcf5ef2aSThomas Huth #endif 103fcf5ef2aSThomas Huth } 104fcf5ef2aSThomas Huth 105fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 106fcf5ef2aSThomas Huth 107fcf5ef2aSThomas Huth void helper_store_sdr1(CPUPPCState *env, target_ulong val) 108fcf5ef2aSThomas Huth { 109fcf5ef2aSThomas Huth if (env->spr[SPR_SDR1] != val) { 110fcf5ef2aSThomas Huth ppc_store_sdr1(env, val); 111db70b311SRichard Henderson tlb_flush(env_cpu(env)); 112fcf5ef2aSThomas Huth } 113fcf5ef2aSThomas Huth } 114fcf5ef2aSThomas Huth 1154a7518e0SCédric Le Goater #if defined(TARGET_PPC64) 1164a7518e0SCédric Le Goater void helper_store_ptcr(CPUPPCState *env, target_ulong val) 1174a7518e0SCédric Le Goater { 1184a7518e0SCédric Le Goater if (env->spr[SPR_PTCR] != val) { 1194a7518e0SCédric Le Goater ppc_store_ptcr(env, val); 120db70b311SRichard Henderson tlb_flush(env_cpu(env)); 1214a7518e0SCédric Le Goater } 1224a7518e0SCédric Le Goater } 1236b375544SJoel Stanley 1246b375544SJoel Stanley void helper_store_pcr(CPUPPCState *env, target_ulong value) 1256b375544SJoel Stanley { 126db70b311SRichard Henderson PowerPCCPU *cpu = env_archcpu(env); 1276b375544SJoel Stanley PowerPCCPUClass *pcc = POWERPC_CPU_GET_CLASS(cpu); 1286b375544SJoel Stanley 1296b375544SJoel Stanley env->spr[SPR_PCR] = value & pcc->pcr_mask; 1306b375544SJoel Stanley } 1315ba7ba1dSCédric Le Goater 1325ba7ba1dSCédric Le Goater /* 1335ba7ba1dSCédric Le Goater * DPDES register is shared. Each bit reflects the state of the 1345ba7ba1dSCédric Le Goater * doorbell interrupt of a thread of the same core. 1355ba7ba1dSCédric Le Goater */ 1365ba7ba1dSCédric Le Goater target_ulong helper_load_dpdes(CPUPPCState *env) 1375ba7ba1dSCédric Le Goater { 1385ba7ba1dSCédric Le Goater target_ulong dpdes = 0; 1395ba7ba1dSCédric Le Goater 140*493028d8SCédric Le Goater helper_hfscr_facility_check(env, HFSCR_MSGP, "load DPDES", HFSCR_IC_MSGP); 141*493028d8SCédric Le Goater 1425ba7ba1dSCédric Le Goater /* TODO: TCG supports only one thread */ 1435ba7ba1dSCédric Le Goater if (env->pending_interrupts & (1 << PPC_INTERRUPT_DOORBELL)) { 1445ba7ba1dSCédric Le Goater dpdes = 1; 1455ba7ba1dSCédric Le Goater } 1465ba7ba1dSCédric Le Goater 1475ba7ba1dSCédric Le Goater return dpdes; 1485ba7ba1dSCédric Le Goater } 1495ba7ba1dSCédric Le Goater 1505ba7ba1dSCédric Le Goater void helper_store_dpdes(CPUPPCState *env, target_ulong val) 1515ba7ba1dSCédric Le Goater { 1525ba7ba1dSCédric Le Goater PowerPCCPU *cpu = env_archcpu(env); 1535ba7ba1dSCédric Le Goater CPUState *cs = CPU(cpu); 1545ba7ba1dSCédric Le Goater 155*493028d8SCédric Le Goater helper_hfscr_facility_check(env, HFSCR_MSGP, "store DPDES", HFSCR_IC_MSGP); 156*493028d8SCédric Le Goater 1575ba7ba1dSCédric Le Goater /* TODO: TCG supports only one thread */ 1585ba7ba1dSCédric Le Goater if (val & ~0x1) { 1595ba7ba1dSCédric Le Goater qemu_log_mask(LOG_GUEST_ERROR, "Invalid DPDES register value " 1605ba7ba1dSCédric Le Goater TARGET_FMT_lx"\n", val); 1615ba7ba1dSCédric Le Goater return; 1625ba7ba1dSCédric Le Goater } 1635ba7ba1dSCédric Le Goater 1645ba7ba1dSCédric Le Goater if (val & 0x1) { 1655ba7ba1dSCédric Le Goater env->pending_interrupts |= 1 << PPC_INTERRUPT_DOORBELL; 1665ba7ba1dSCédric Le Goater cpu_interrupt(cs, CPU_INTERRUPT_HARD); 1675ba7ba1dSCédric Le Goater } else { 1685ba7ba1dSCédric Le Goater env->pending_interrupts &= ~(1 << PPC_INTERRUPT_DOORBELL); 1695ba7ba1dSCédric Le Goater } 1705ba7ba1dSCédric Le Goater } 1714a7518e0SCédric Le Goater #endif /* defined(TARGET_PPC64) */ 1724a7518e0SCédric Le Goater 17331b2b0f8SSuraj Jitindar Singh void helper_store_pidr(CPUPPCState *env, target_ulong val) 17431b2b0f8SSuraj Jitindar Singh { 17531b2b0f8SSuraj Jitindar Singh env->spr[SPR_BOOKS_PID] = val; 176db70b311SRichard Henderson tlb_flush(env_cpu(env)); 17731b2b0f8SSuraj Jitindar Singh } 17831b2b0f8SSuraj Jitindar Singh 179c4dae9cdSBenjamin Herrenschmidt void helper_store_lpidr(CPUPPCState *env, target_ulong val) 180c4dae9cdSBenjamin Herrenschmidt { 181c4dae9cdSBenjamin Herrenschmidt env->spr[SPR_LPIDR] = val; 182c4dae9cdSBenjamin Herrenschmidt 183c4dae9cdSBenjamin Herrenschmidt /* 184c4dae9cdSBenjamin Herrenschmidt * We need to flush the TLB on LPID changes as we only tag HV vs 185c4dae9cdSBenjamin Herrenschmidt * guest in TCG TLB. Also the quadrants means the HV will 186c4dae9cdSBenjamin Herrenschmidt * potentially access and cache entries for the current LPID as 187c4dae9cdSBenjamin Herrenschmidt * well. 188c4dae9cdSBenjamin Herrenschmidt */ 189db70b311SRichard Henderson tlb_flush(env_cpu(env)); 190c4dae9cdSBenjamin Herrenschmidt } 191c4dae9cdSBenjamin Herrenschmidt 192fcf5ef2aSThomas Huth void helper_store_hid0_601(CPUPPCState *env, target_ulong val) 193fcf5ef2aSThomas Huth { 194fcf5ef2aSThomas Huth target_ulong hid0; 195fcf5ef2aSThomas Huth 196fcf5ef2aSThomas Huth hid0 = env->spr[SPR_HID0]; 197fcf5ef2aSThomas Huth if ((val ^ hid0) & 0x00000008) { 198fcf5ef2aSThomas Huth /* Change current endianness */ 199fcf5ef2aSThomas Huth env->hflags &= ~(1 << MSR_LE); 200fcf5ef2aSThomas Huth env->hflags_nmsr &= ~(1 << MSR_LE); 201fcf5ef2aSThomas Huth env->hflags_nmsr |= (1 << MSR_LE) & (((val >> 3) & 1) << MSR_LE); 202fcf5ef2aSThomas Huth env->hflags |= env->hflags_nmsr; 203fcf5ef2aSThomas Huth qemu_log("%s: set endianness to %c => " TARGET_FMT_lx "\n", __func__, 204fcf5ef2aSThomas Huth val & 0x8 ? 'l' : 'b', env->hflags); 205fcf5ef2aSThomas Huth } 206fcf5ef2aSThomas Huth env->spr[SPR_HID0] = (uint32_t)val; 207fcf5ef2aSThomas Huth } 208fcf5ef2aSThomas Huth 209fcf5ef2aSThomas Huth void helper_store_403_pbr(CPUPPCState *env, uint32_t num, target_ulong value) 210fcf5ef2aSThomas Huth { 211fcf5ef2aSThomas Huth if (likely(env->pb[num] != value)) { 212fcf5ef2aSThomas Huth env->pb[num] = value; 213fcf5ef2aSThomas Huth /* Should be optimized */ 214db70b311SRichard Henderson tlb_flush(env_cpu(env)); 215fcf5ef2aSThomas Huth } 216fcf5ef2aSThomas Huth } 217fcf5ef2aSThomas Huth 218fcf5ef2aSThomas Huth void helper_store_40x_dbcr0(CPUPPCState *env, target_ulong val) 219fcf5ef2aSThomas Huth { 220fcf5ef2aSThomas Huth store_40x_dbcr0(env, val); 221fcf5ef2aSThomas Huth } 222fcf5ef2aSThomas Huth 223fcf5ef2aSThomas Huth void helper_store_40x_sler(CPUPPCState *env, target_ulong val) 224fcf5ef2aSThomas Huth { 225fcf5ef2aSThomas Huth store_40x_sler(env, val); 226fcf5ef2aSThomas Huth } 227fcf5ef2aSThomas Huth #endif 228fcf5ef2aSThomas Huth /*****************************************************************************/ 229fcf5ef2aSThomas Huth /* PowerPC 601 specific instructions (POWER bridge) */ 230fcf5ef2aSThomas Huth 231fcf5ef2aSThomas Huth target_ulong helper_clcs(CPUPPCState *env, uint32_t arg) 232fcf5ef2aSThomas Huth { 233fcf5ef2aSThomas Huth switch (arg) { 234fcf5ef2aSThomas Huth case 0x0CUL: 235fcf5ef2aSThomas Huth /* Instruction cache line size */ 236fcf5ef2aSThomas Huth return env->icache_line_size; 237fcf5ef2aSThomas Huth break; 238fcf5ef2aSThomas Huth case 0x0DUL: 239fcf5ef2aSThomas Huth /* Data cache line size */ 240fcf5ef2aSThomas Huth return env->dcache_line_size; 241fcf5ef2aSThomas Huth break; 242fcf5ef2aSThomas Huth case 0x0EUL: 243fcf5ef2aSThomas Huth /* Minimum cache line size */ 244fcf5ef2aSThomas Huth return (env->icache_line_size < env->dcache_line_size) ? 245fcf5ef2aSThomas Huth env->icache_line_size : env->dcache_line_size; 246fcf5ef2aSThomas Huth break; 247fcf5ef2aSThomas Huth case 0x0FUL: 248fcf5ef2aSThomas Huth /* Maximum cache line size */ 249fcf5ef2aSThomas Huth return (env->icache_line_size > env->dcache_line_size) ? 250fcf5ef2aSThomas Huth env->icache_line_size : env->dcache_line_size; 251fcf5ef2aSThomas Huth break; 252fcf5ef2aSThomas Huth default: 253fcf5ef2aSThomas Huth /* Undefined */ 254fcf5ef2aSThomas Huth return 0; 255fcf5ef2aSThomas Huth break; 256fcf5ef2aSThomas Huth } 257fcf5ef2aSThomas Huth } 258fcf5ef2aSThomas Huth 259fcf5ef2aSThomas Huth /*****************************************************************************/ 260fcf5ef2aSThomas Huth /* Special registers manipulation */ 261fcf5ef2aSThomas Huth 262fcf5ef2aSThomas Huth /* GDBstub can read and write MSR... */ 263fcf5ef2aSThomas Huth void ppc_store_msr(CPUPPCState *env, target_ulong value) 264fcf5ef2aSThomas Huth { 265fcf5ef2aSThomas Huth hreg_store_msr(env, value, 0); 266fcf5ef2aSThomas Huth } 267fcf5ef2aSThomas Huth 268d81b4327SDavid Gibson /* 269d81b4327SDavid Gibson * This code is lifted from MacOnLinux. It is called whenever THRM1,2 270d81b4327SDavid Gibson * or 3 is read an fixes up the values in such a way that will make 271d81b4327SDavid Gibson * MacOS not hang. These registers exist on some 75x and 74xx 272d81b4327SDavid Gibson * processors. 273fcf5ef2aSThomas Huth */ 274fcf5ef2aSThomas Huth void helper_fixup_thrm(CPUPPCState *env) 275fcf5ef2aSThomas Huth { 276fcf5ef2aSThomas Huth target_ulong v, t; 277fcf5ef2aSThomas Huth int i; 278fcf5ef2aSThomas Huth 279fcf5ef2aSThomas Huth #define THRM1_TIN (1 << 31) 280fcf5ef2aSThomas Huth #define THRM1_TIV (1 << 30) 281fcf5ef2aSThomas Huth #define THRM1_THRES(x) (((x) & 0x7f) << 23) 282fcf5ef2aSThomas Huth #define THRM1_TID (1 << 2) 283fcf5ef2aSThomas Huth #define THRM1_TIE (1 << 1) 284fcf5ef2aSThomas Huth #define THRM1_V (1 << 0) 285fcf5ef2aSThomas Huth #define THRM3_E (1 << 0) 286fcf5ef2aSThomas Huth 287fcf5ef2aSThomas Huth if (!(env->spr[SPR_THRM3] & THRM3_E)) { 288fcf5ef2aSThomas Huth return; 289fcf5ef2aSThomas Huth } 290fcf5ef2aSThomas Huth 291fcf5ef2aSThomas Huth /* Note: Thermal interrupts are unimplemented */ 292fcf5ef2aSThomas Huth for (i = SPR_THRM1; i <= SPR_THRM2; i++) { 293fcf5ef2aSThomas Huth v = env->spr[i]; 294fcf5ef2aSThomas Huth if (!(v & THRM1_V)) { 295fcf5ef2aSThomas Huth continue; 296fcf5ef2aSThomas Huth } 297fcf5ef2aSThomas Huth v |= THRM1_TIV; 298fcf5ef2aSThomas Huth v &= ~THRM1_TIN; 299fcf5ef2aSThomas Huth t = v & THRM1_THRES(127); 300fcf5ef2aSThomas Huth if ((v & THRM1_TID) && t < THRM1_THRES(24)) { 301fcf5ef2aSThomas Huth v |= THRM1_TIN; 302fcf5ef2aSThomas Huth } 303fcf5ef2aSThomas Huth if (!(v & THRM1_TID) && t > THRM1_THRES(24)) { 304fcf5ef2aSThomas Huth v |= THRM1_TIN; 305fcf5ef2aSThomas Huth } 306fcf5ef2aSThomas Huth env->spr[i] = v; 307fcf5ef2aSThomas Huth } 308fcf5ef2aSThomas Huth } 309