1fcf5ef2aSThomas Huth /* 2fcf5ef2aSThomas Huth * Miscellaneous PowerPC emulation helpers for QEMU. 3fcf5ef2aSThomas Huth * 4fcf5ef2aSThomas Huth * Copyright (c) 2003-2007 Jocelyn Mayer 5fcf5ef2aSThomas Huth * 6fcf5ef2aSThomas Huth * This library is free software; you can redistribute it and/or 7fcf5ef2aSThomas Huth * modify it under the terms of the GNU Lesser General Public 8fcf5ef2aSThomas Huth * License as published by the Free Software Foundation; either 96bd039cdSChetan Pant * version 2.1 of the License, or (at your option) any later version. 10fcf5ef2aSThomas Huth * 11fcf5ef2aSThomas Huth * This library is distributed in the hope that it will be useful, 12fcf5ef2aSThomas Huth * but WITHOUT ANY WARRANTY; without even the implied warranty of 13fcf5ef2aSThomas Huth * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 14fcf5ef2aSThomas Huth * Lesser General Public License for more details. 15fcf5ef2aSThomas Huth * 16fcf5ef2aSThomas Huth * You should have received a copy of the GNU Lesser General Public 17fcf5ef2aSThomas Huth * License along with this library; if not, see <http://www.gnu.org/licenses/>. 18fcf5ef2aSThomas Huth */ 19db725815SMarkus Armbruster 20fcf5ef2aSThomas Huth #include "qemu/osdep.h" 21cd617484SPhilippe Mathieu-Daudé #include "qemu/log.h" 22fcf5ef2aSThomas Huth #include "cpu.h" 23fcf5ef2aSThomas Huth #include "exec/exec-all.h" 24fcf5ef2aSThomas Huth #include "exec/helper-proto.h" 256b375544SJoel Stanley #include "qemu/error-report.h" 26db725815SMarkus Armbruster #include "qemu/main-loop.h" 2722adb61fSBruno Larsen (billionai) #include "mmu-book3s-v3.h" 287b694df6SMatheus Ferst #include "hw/ppc/ppc.h" 29fcf5ef2aSThomas Huth 30fcf5ef2aSThomas Huth #include "helper_regs.h" 31fcf5ef2aSThomas Huth 32fcf5ef2aSThomas Huth /*****************************************************************************/ 33fcf5ef2aSThomas Huth /* SPR accesses */ 34fcf5ef2aSThomas Huth void helper_load_dump_spr(CPUPPCState *env, uint32_t sprn) 35fcf5ef2aSThomas Huth { 36fcf5ef2aSThomas Huth qemu_log("Read SPR %d %03x => " TARGET_FMT_lx "\n", sprn, sprn, 37fcf5ef2aSThomas Huth env->spr[sprn]); 38fcf5ef2aSThomas Huth } 39fcf5ef2aSThomas Huth 40fcf5ef2aSThomas Huth void helper_store_dump_spr(CPUPPCState *env, uint32_t sprn) 41fcf5ef2aSThomas Huth { 42fcf5ef2aSThomas Huth qemu_log("Write SPR %d %03x <= " TARGET_FMT_lx "\n", sprn, sprn, 43fcf5ef2aSThomas Huth env->spr[sprn]); 44fcf5ef2aSThomas Huth } 45fcf5ef2aSThomas Huth 469cdfd1b9SNicholas Piggin void helper_spr_core_write_generic(CPUPPCState *env, uint32_t sprn, 479cdfd1b9SNicholas Piggin target_ulong val) 489cdfd1b9SNicholas Piggin { 499cdfd1b9SNicholas Piggin CPUState *cs = env_cpu(env); 509cdfd1b9SNicholas Piggin CPUState *ccs; 519cdfd1b9SNicholas Piggin uint32_t nr_threads = cs->nr_threads; 529cdfd1b9SNicholas Piggin 539cdfd1b9SNicholas Piggin if (nr_threads == 1) { 549cdfd1b9SNicholas Piggin env->spr[sprn] = val; 559cdfd1b9SNicholas Piggin return; 569cdfd1b9SNicholas Piggin } 579cdfd1b9SNicholas Piggin 589cdfd1b9SNicholas Piggin THREAD_SIBLING_FOREACH(cs, ccs) { 599cdfd1b9SNicholas Piggin CPUPPCState *cenv = &POWERPC_CPU(ccs)->env; 609cdfd1b9SNicholas Piggin cenv->spr[sprn] = val; 619cdfd1b9SNicholas Piggin } 629cdfd1b9SNicholas Piggin } 639cdfd1b9SNicholas Piggin 64c5d98a7bSNicholas Piggin void helper_spr_write_CTRL(CPUPPCState *env, uint32_t sprn, 65c5d98a7bSNicholas Piggin target_ulong val) 66c5d98a7bSNicholas Piggin { 67c5d98a7bSNicholas Piggin CPUState *cs = env_cpu(env); 68c5d98a7bSNicholas Piggin CPUState *ccs; 69c5d98a7bSNicholas Piggin uint32_t run = val & 1; 70c5d98a7bSNicholas Piggin uint32_t ts, ts_mask; 71c5d98a7bSNicholas Piggin 72c5d98a7bSNicholas Piggin assert(sprn == SPR_CTRL); 73c5d98a7bSNicholas Piggin 74c5d98a7bSNicholas Piggin env->spr[sprn] &= ~1U; 75c5d98a7bSNicholas Piggin env->spr[sprn] |= run; 76c5d98a7bSNicholas Piggin 77c5d98a7bSNicholas Piggin ts_mask = ~(1U << (8 + env->spr[SPR_TIR])); 78c5d98a7bSNicholas Piggin ts = run << (8 + env->spr[SPR_TIR]); 79c5d98a7bSNicholas Piggin 80c5d98a7bSNicholas Piggin THREAD_SIBLING_FOREACH(cs, ccs) { 81c5d98a7bSNicholas Piggin CPUPPCState *cenv = &POWERPC_CPU(ccs)->env; 82c5d98a7bSNicholas Piggin 83c5d98a7bSNicholas Piggin cenv->spr[sprn] &= ts_mask; 84c5d98a7bSNicholas Piggin cenv->spr[sprn] |= ts; 85c5d98a7bSNicholas Piggin } 86c5d98a7bSNicholas Piggin } 87c5d98a7bSNicholas Piggin 88c5d98a7bSNicholas Piggin 89fcf5ef2aSThomas Huth #ifdef TARGET_PPC64 90493028d8SCédric Le Goater static void raise_hv_fu_exception(CPUPPCState *env, uint32_t bit, 91493028d8SCédric Le Goater const char *caller, uint32_t cause, 92493028d8SCédric Le Goater uintptr_t raddr) 93493028d8SCédric Le Goater { 94493028d8SCédric Le Goater qemu_log_mask(CPU_LOG_INT, "HV Facility %d is unavailable (%s)\n", 95493028d8SCédric Le Goater bit, caller); 96493028d8SCédric Le Goater 97493028d8SCédric Le Goater env->spr[SPR_HFSCR] &= ~((target_ulong)FSCR_IC_MASK << FSCR_IC_POS); 98493028d8SCédric Le Goater 99493028d8SCédric Le Goater raise_exception_err_ra(env, POWERPC_EXCP_HV_FU, cause, raddr); 100493028d8SCédric Le Goater } 101493028d8SCédric Le Goater 102fcf5ef2aSThomas Huth static void raise_fu_exception(CPUPPCState *env, uint32_t bit, 103fcf5ef2aSThomas Huth uint32_t sprn, uint32_t cause, 104fcf5ef2aSThomas Huth uintptr_t raddr) 105fcf5ef2aSThomas Huth { 106fcf5ef2aSThomas Huth qemu_log("Facility SPR %d is unavailable (SPR FSCR:%d)\n", sprn, bit); 107fcf5ef2aSThomas Huth 108fcf5ef2aSThomas Huth env->spr[SPR_FSCR] &= ~((target_ulong)FSCR_IC_MASK << FSCR_IC_POS); 109fcf5ef2aSThomas Huth cause &= FSCR_IC_MASK; 110fcf5ef2aSThomas Huth env->spr[SPR_FSCR] |= (target_ulong)cause << FSCR_IC_POS; 111fcf5ef2aSThomas Huth 112fcf5ef2aSThomas Huth raise_exception_err_ra(env, POWERPC_EXCP_FU, 0, raddr); 113fcf5ef2aSThomas Huth } 114fcf5ef2aSThomas Huth #endif 115fcf5ef2aSThomas Huth 116493028d8SCédric Le Goater void helper_hfscr_facility_check(CPUPPCState *env, uint32_t bit, 117493028d8SCédric Le Goater const char *caller, uint32_t cause) 118493028d8SCédric Le Goater { 119493028d8SCédric Le Goater #ifdef TARGET_PPC64 1209de754d3SVíctor Colombo if ((env->msr_mask & MSR_HVB) && !FIELD_EX64(env->msr, MSR, HV) && 121493028d8SCédric Le Goater !(env->spr[SPR_HFSCR] & (1UL << bit))) { 122493028d8SCédric Le Goater raise_hv_fu_exception(env, bit, caller, cause, GETPC()); 123493028d8SCédric Le Goater } 124493028d8SCédric Le Goater #endif 125493028d8SCédric Le Goater } 126493028d8SCédric Le Goater 127fcf5ef2aSThomas Huth void helper_fscr_facility_check(CPUPPCState *env, uint32_t bit, 128fcf5ef2aSThomas Huth uint32_t sprn, uint32_t cause) 129fcf5ef2aSThomas Huth { 130fcf5ef2aSThomas Huth #ifdef TARGET_PPC64 131fcf5ef2aSThomas Huth if (env->spr[SPR_FSCR] & (1ULL << bit)) { 132fcf5ef2aSThomas Huth /* Facility is enabled, continue */ 133fcf5ef2aSThomas Huth return; 134fcf5ef2aSThomas Huth } 135fcf5ef2aSThomas Huth raise_fu_exception(env, bit, sprn, cause, GETPC()); 136fcf5ef2aSThomas Huth #endif 137fcf5ef2aSThomas Huth } 138fcf5ef2aSThomas Huth 139fcf5ef2aSThomas Huth void helper_msr_facility_check(CPUPPCState *env, uint32_t bit, 140fcf5ef2aSThomas Huth uint32_t sprn, uint32_t cause) 141fcf5ef2aSThomas Huth { 142fcf5ef2aSThomas Huth #ifdef TARGET_PPC64 143fcf5ef2aSThomas Huth if (env->msr & (1ULL << bit)) { 144fcf5ef2aSThomas Huth /* Facility is enabled, continue */ 145fcf5ef2aSThomas Huth return; 146fcf5ef2aSThomas Huth } 147fcf5ef2aSThomas Huth raise_fu_exception(env, bit, sprn, cause, GETPC()); 148fcf5ef2aSThomas Huth #endif 149fcf5ef2aSThomas Huth } 150fcf5ef2aSThomas Huth 151fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 152fcf5ef2aSThomas Huth 1536bfcf1dcSGlenn Miles #ifdef TARGET_PPC64 1546bfcf1dcSGlenn Miles static void helper_mmcr0_facility_check(CPUPPCState *env, uint32_t bit, 1556bfcf1dcSGlenn Miles uint32_t sprn, uint32_t cause) 1566bfcf1dcSGlenn Miles { 1576bfcf1dcSGlenn Miles if (FIELD_EX64(env->msr, MSR, PR) && 1586bfcf1dcSGlenn Miles !(env->spr[SPR_POWER_MMCR0] & (1ULL << bit))) { 1596bfcf1dcSGlenn Miles raise_fu_exception(env, bit, sprn, cause, GETPC()); 1606bfcf1dcSGlenn Miles } 1616bfcf1dcSGlenn Miles } 1626bfcf1dcSGlenn Miles #endif 1636bfcf1dcSGlenn Miles 164fcf5ef2aSThomas Huth void helper_store_sdr1(CPUPPCState *env, target_ulong val) 165fcf5ef2aSThomas Huth { 166fcf5ef2aSThomas Huth if (env->spr[SPR_SDR1] != val) { 167fcf5ef2aSThomas Huth ppc_store_sdr1(env, val); 168db70b311SRichard Henderson tlb_flush(env_cpu(env)); 169fcf5ef2aSThomas Huth } 170fcf5ef2aSThomas Huth } 171fcf5ef2aSThomas Huth 1724a7518e0SCédric Le Goater #if defined(TARGET_PPC64) 1734a7518e0SCédric Le Goater void helper_store_ptcr(CPUPPCState *env, target_ulong val) 1744a7518e0SCédric Le Goater { 1754a7518e0SCédric Le Goater if (env->spr[SPR_PTCR] != val) { 1764d2b0ad3SNicholas Piggin CPUState *cs = env_cpu(env); 17722adb61fSBruno Larsen (billionai) PowerPCCPU *cpu = env_archcpu(env); 17822adb61fSBruno Larsen (billionai) target_ulong ptcr_mask = PTCR_PATB | PTCR_PATS; 17922adb61fSBruno Larsen (billionai) target_ulong patbsize = val & PTCR_PATS; 18022adb61fSBruno Larsen (billionai) 18122adb61fSBruno Larsen (billionai) qemu_log_mask(CPU_LOG_MMU, "%s: " TARGET_FMT_lx "\n", __func__, val); 18222adb61fSBruno Larsen (billionai) 18322adb61fSBruno Larsen (billionai) assert(!cpu->vhyp); 18422adb61fSBruno Larsen (billionai) assert(env->mmu_model & POWERPC_MMU_3_00); 18522adb61fSBruno Larsen (billionai) 18622adb61fSBruno Larsen (billionai) if (val & ~ptcr_mask) { 18722adb61fSBruno Larsen (billionai) error_report("Invalid bits 0x"TARGET_FMT_lx" set in PTCR", 18822adb61fSBruno Larsen (billionai) val & ~ptcr_mask); 18922adb61fSBruno Larsen (billionai) val &= ptcr_mask; 19022adb61fSBruno Larsen (billionai) } 19122adb61fSBruno Larsen (billionai) 19222adb61fSBruno Larsen (billionai) if (patbsize > 24) { 19322adb61fSBruno Larsen (billionai) error_report("Invalid Partition Table size 0x" TARGET_FMT_lx 19422adb61fSBruno Larsen (billionai) " stored in PTCR", patbsize); 19522adb61fSBruno Larsen (billionai) return; 19622adb61fSBruno Larsen (billionai) } 19722adb61fSBruno Larsen (billionai) 1984d2b0ad3SNicholas Piggin if (cs->nr_threads == 1 || !(env->flags & POWERPC_FLAG_SMT_1LPAR)) { 19922adb61fSBruno Larsen (billionai) env->spr[SPR_PTCR] = val; 2004d2b0ad3SNicholas Piggin tlb_flush(cs); 2014d2b0ad3SNicholas Piggin } else { 2024d2b0ad3SNicholas Piggin CPUState *ccs; 2034d2b0ad3SNicholas Piggin 2044d2b0ad3SNicholas Piggin THREAD_SIBLING_FOREACH(cs, ccs) { 2054d2b0ad3SNicholas Piggin PowerPCCPU *ccpu = POWERPC_CPU(ccs); 2064d2b0ad3SNicholas Piggin CPUPPCState *cenv = &ccpu->env; 2074d2b0ad3SNicholas Piggin cenv->spr[SPR_PTCR] = val; 2084d2b0ad3SNicholas Piggin tlb_flush(ccs); 2094d2b0ad3SNicholas Piggin } 2104d2b0ad3SNicholas Piggin } 2114a7518e0SCédric Le Goater } 2124a7518e0SCédric Le Goater } 2136b375544SJoel Stanley 2146b375544SJoel Stanley void helper_store_pcr(CPUPPCState *env, target_ulong value) 2156b375544SJoel Stanley { 216db70b311SRichard Henderson PowerPCCPU *cpu = env_archcpu(env); 2176b375544SJoel Stanley PowerPCCPUClass *pcc = POWERPC_CPU_GET_CLASS(cpu); 2186b375544SJoel Stanley 2196b375544SJoel Stanley env->spr[SPR_PCR] = value & pcc->pcr_mask; 2206b375544SJoel Stanley } 2215ba7ba1dSCédric Le Goater 22214192307SNicholas Piggin void helper_store_ciabr(CPUPPCState *env, target_ulong value) 22314192307SNicholas Piggin { 22414192307SNicholas Piggin ppc_store_ciabr(env, value); 22514192307SNicholas Piggin } 22614192307SNicholas Piggin 227d5ee641cSNicholas Piggin void helper_store_dawr0(CPUPPCState *env, target_ulong value) 228d5ee641cSNicholas Piggin { 229d5ee641cSNicholas Piggin ppc_store_dawr0(env, value); 230d5ee641cSNicholas Piggin } 231d5ee641cSNicholas Piggin 232d5ee641cSNicholas Piggin void helper_store_dawrx0(CPUPPCState *env, target_ulong value) 233d5ee641cSNicholas Piggin { 234d5ee641cSNicholas Piggin ppc_store_dawrx0(env, value); 235d5ee641cSNicholas Piggin } 236d5ee641cSNicholas Piggin 2375ba7ba1dSCédric Le Goater /* 2385ba7ba1dSCédric Le Goater * DPDES register is shared. Each bit reflects the state of the 2395ba7ba1dSCédric Le Goater * doorbell interrupt of a thread of the same core. 2405ba7ba1dSCédric Le Goater */ 2415ba7ba1dSCédric Le Goater target_ulong helper_load_dpdes(CPUPPCState *env) 2425ba7ba1dSCédric Le Goater { 243d24e80b2SNicholas Piggin CPUState *cs = env_cpu(env); 244d24e80b2SNicholas Piggin CPUState *ccs; 245d24e80b2SNicholas Piggin uint32_t nr_threads = cs->nr_threads; 2465ba7ba1dSCédric Le Goater target_ulong dpdes = 0; 2475ba7ba1dSCédric Le Goater 248493028d8SCédric Le Goater helper_hfscr_facility_check(env, HFSCR_MSGP, "load DPDES", HFSCR_IC_MSGP); 249493028d8SCédric Le Goater 2503401ea3cSNicholas Piggin if (!(env->flags & POWERPC_FLAG_SMT_1LPAR)) { 2513401ea3cSNicholas Piggin nr_threads = 1; /* DPDES behaves as 1-thread in LPAR-per-thread mode */ 2523401ea3cSNicholas Piggin } 2533401ea3cSNicholas Piggin 254d24e80b2SNicholas Piggin if (nr_threads == 1) { 255f003109fSMatheus Ferst if (env->pending_interrupts & PPC_INTERRUPT_DOORBELL) { 2565ba7ba1dSCédric Le Goater dpdes = 1; 2575ba7ba1dSCédric Le Goater } 258d24e80b2SNicholas Piggin return dpdes; 259d24e80b2SNicholas Piggin } 260d24e80b2SNicholas Piggin 261195801d7SStefan Hajnoczi bql_lock(); 262d24e80b2SNicholas Piggin THREAD_SIBLING_FOREACH(cs, ccs) { 263d24e80b2SNicholas Piggin PowerPCCPU *ccpu = POWERPC_CPU(ccs); 264d24e80b2SNicholas Piggin CPUPPCState *cenv = &ccpu->env; 265d24e80b2SNicholas Piggin uint32_t thread_id = ppc_cpu_tir(ccpu); 266d24e80b2SNicholas Piggin 267d24e80b2SNicholas Piggin if (cenv->pending_interrupts & PPC_INTERRUPT_DOORBELL) { 268d24e80b2SNicholas Piggin dpdes |= (0x1 << thread_id); 269d24e80b2SNicholas Piggin } 270d24e80b2SNicholas Piggin } 271195801d7SStefan Hajnoczi bql_unlock(); 2725ba7ba1dSCédric Le Goater 2735ba7ba1dSCédric Le Goater return dpdes; 2745ba7ba1dSCédric Le Goater } 2755ba7ba1dSCédric Le Goater 2765ba7ba1dSCédric Le Goater void helper_store_dpdes(CPUPPCState *env, target_ulong val) 2775ba7ba1dSCédric Le Goater { 2785ba7ba1dSCédric Le Goater PowerPCCPU *cpu = env_archcpu(env); 279d24e80b2SNicholas Piggin CPUState *cs = env_cpu(env); 280d24e80b2SNicholas Piggin CPUState *ccs; 281d24e80b2SNicholas Piggin uint32_t nr_threads = cs->nr_threads; 2825ba7ba1dSCédric Le Goater 283493028d8SCédric Le Goater helper_hfscr_facility_check(env, HFSCR_MSGP, "store DPDES", HFSCR_IC_MSGP); 284493028d8SCédric Le Goater 2853401ea3cSNicholas Piggin if (!(env->flags & POWERPC_FLAG_SMT_1LPAR)) { 2863401ea3cSNicholas Piggin nr_threads = 1; /* DPDES behaves as 1-thread in LPAR-per-thread mode */ 2873401ea3cSNicholas Piggin } 2883401ea3cSNicholas Piggin 289d24e80b2SNicholas Piggin if (val & ~(nr_threads - 1)) { 2905ba7ba1dSCédric Le Goater qemu_log_mask(LOG_GUEST_ERROR, "Invalid DPDES register value " 2915ba7ba1dSCédric Le Goater TARGET_FMT_lx"\n", val); 292d24e80b2SNicholas Piggin val &= (nr_threads - 1); /* Ignore the invalid bits */ 293d24e80b2SNicholas Piggin } 294d24e80b2SNicholas Piggin 295d24e80b2SNicholas Piggin if (nr_threads == 1) { 296d24e80b2SNicholas Piggin ppc_set_irq(cpu, PPC_INTERRUPT_DOORBELL, val & 0x1); 2975ba7ba1dSCédric Le Goater return; 2985ba7ba1dSCédric Le Goater } 2995ba7ba1dSCédric Le Goater 300d24e80b2SNicholas Piggin /* Does iothread need to be locked for walking CPU list? */ 301195801d7SStefan Hajnoczi bql_lock(); 302d24e80b2SNicholas Piggin THREAD_SIBLING_FOREACH(cs, ccs) { 303d24e80b2SNicholas Piggin PowerPCCPU *ccpu = POWERPC_CPU(ccs); 304d24e80b2SNicholas Piggin uint32_t thread_id = ppc_cpu_tir(ccpu); 305d24e80b2SNicholas Piggin 306d24e80b2SNicholas Piggin ppc_set_irq(cpu, PPC_INTERRUPT_DOORBELL, val & (0x1 << thread_id)); 307d24e80b2SNicholas Piggin } 308195801d7SStefan Hajnoczi bql_unlock(); 3095ba7ba1dSCédric Le Goater } 310*2736432fSNicholas Piggin 311*2736432fSNicholas Piggin /* Indirect SCOM (SPRC/SPRD) access to SCRATCH0-7 are implemented. */ 312*2736432fSNicholas Piggin void helper_store_sprc(CPUPPCState *env, target_ulong val) 313*2736432fSNicholas Piggin { 314*2736432fSNicholas Piggin if (val & ~0x3f8ULL) { 315*2736432fSNicholas Piggin qemu_log_mask(LOG_GUEST_ERROR, "Invalid SPRC register value " 316*2736432fSNicholas Piggin TARGET_FMT_lx"\n", val); 317*2736432fSNicholas Piggin return; 318*2736432fSNicholas Piggin } 319*2736432fSNicholas Piggin env->spr[SPR_POWER_SPRC] = val; 320*2736432fSNicholas Piggin } 321*2736432fSNicholas Piggin 322*2736432fSNicholas Piggin target_ulong helper_load_sprd(CPUPPCState *env) 323*2736432fSNicholas Piggin { 324*2736432fSNicholas Piggin target_ulong sprc = env->spr[SPR_POWER_SPRC]; 325*2736432fSNicholas Piggin 326*2736432fSNicholas Piggin switch (sprc & 0x3c0) { 327*2736432fSNicholas Piggin case 0: /* SCRATCH0-7 */ 328*2736432fSNicholas Piggin return env->scratch[(sprc >> 3) & 0x7]; 329*2736432fSNicholas Piggin default: 330*2736432fSNicholas Piggin qemu_log_mask(LOG_UNIMP, "mfSPRD: Unimplemented SPRC:0x" 331*2736432fSNicholas Piggin TARGET_FMT_lx"\n", sprc); 332*2736432fSNicholas Piggin break; 333*2736432fSNicholas Piggin } 334*2736432fSNicholas Piggin return 0; 335*2736432fSNicholas Piggin } 336*2736432fSNicholas Piggin 337*2736432fSNicholas Piggin static void do_store_scratch(CPUPPCState *env, int nr, target_ulong val) 338*2736432fSNicholas Piggin { 339*2736432fSNicholas Piggin CPUState *cs = env_cpu(env); 340*2736432fSNicholas Piggin CPUState *ccs; 341*2736432fSNicholas Piggin uint32_t nr_threads = cs->nr_threads; 342*2736432fSNicholas Piggin 343*2736432fSNicholas Piggin /* 344*2736432fSNicholas Piggin * Log stores to SCRATCH, because some firmware uses these for debugging 345*2736432fSNicholas Piggin * and logging, but they would normally be read by the BMC, which is 346*2736432fSNicholas Piggin * not implemented in QEMU yet. This gives a way to get at the information. 347*2736432fSNicholas Piggin * Could also dump these upon checkstop. 348*2736432fSNicholas Piggin */ 349*2736432fSNicholas Piggin qemu_log("SPRD write 0x" TARGET_FMT_lx " to SCRATCH%d\n", val, nr); 350*2736432fSNicholas Piggin 351*2736432fSNicholas Piggin if (nr_threads == 1) { 352*2736432fSNicholas Piggin env->scratch[nr] = val; 353*2736432fSNicholas Piggin return; 354*2736432fSNicholas Piggin } 355*2736432fSNicholas Piggin 356*2736432fSNicholas Piggin THREAD_SIBLING_FOREACH(cs, ccs) { 357*2736432fSNicholas Piggin CPUPPCState *cenv = &POWERPC_CPU(ccs)->env; 358*2736432fSNicholas Piggin cenv->scratch[nr] = val; 359*2736432fSNicholas Piggin } 360*2736432fSNicholas Piggin } 361*2736432fSNicholas Piggin 362*2736432fSNicholas Piggin void helper_store_sprd(CPUPPCState *env, target_ulong val) 363*2736432fSNicholas Piggin { 364*2736432fSNicholas Piggin target_ulong sprc = env->spr[SPR_POWER_SPRC]; 365*2736432fSNicholas Piggin 366*2736432fSNicholas Piggin switch (sprc & 0x3c0) { 367*2736432fSNicholas Piggin case 0: /* SCRATCH0-7 */ 368*2736432fSNicholas Piggin do_store_scratch(env, (sprc >> 3) & 0x7, val); 369*2736432fSNicholas Piggin break; 370*2736432fSNicholas Piggin default: 371*2736432fSNicholas Piggin qemu_log_mask(LOG_UNIMP, "mfSPRD: Unimplemented SPRC:0x" 372*2736432fSNicholas Piggin TARGET_FMT_lx"\n", sprc); 373*2736432fSNicholas Piggin break; 374*2736432fSNicholas Piggin } 375*2736432fSNicholas Piggin } 3764a7518e0SCédric Le Goater #endif /* defined(TARGET_PPC64) */ 3774a7518e0SCédric Le Goater 37831b2b0f8SSuraj Jitindar Singh void helper_store_pidr(CPUPPCState *env, target_ulong val) 37931b2b0f8SSuraj Jitindar Singh { 380fbda88f7SNicholas Piggin env->spr[SPR_BOOKS_PID] = (uint32_t)val; 381db70b311SRichard Henderson tlb_flush(env_cpu(env)); 38231b2b0f8SSuraj Jitindar Singh } 38331b2b0f8SSuraj Jitindar Singh 384c4dae9cdSBenjamin Herrenschmidt void helper_store_lpidr(CPUPPCState *env, target_ulong val) 385c4dae9cdSBenjamin Herrenschmidt { 386fbda88f7SNicholas Piggin env->spr[SPR_LPIDR] = (uint32_t)val; 387c4dae9cdSBenjamin Herrenschmidt 388c4dae9cdSBenjamin Herrenschmidt /* 389c4dae9cdSBenjamin Herrenschmidt * We need to flush the TLB on LPID changes as we only tag HV vs 390c4dae9cdSBenjamin Herrenschmidt * guest in TCG TLB. Also the quadrants means the HV will 391c4dae9cdSBenjamin Herrenschmidt * potentially access and cache entries for the current LPID as 392c4dae9cdSBenjamin Herrenschmidt * well. 393c4dae9cdSBenjamin Herrenschmidt */ 394db70b311SRichard Henderson tlb_flush(env_cpu(env)); 395c4dae9cdSBenjamin Herrenschmidt } 396c4dae9cdSBenjamin Herrenschmidt 397fcf5ef2aSThomas Huth void helper_store_40x_dbcr0(CPUPPCState *env, target_ulong val) 398fcf5ef2aSThomas Huth { 3997da31f26SRichard Henderson /* Bits 26 & 27 affect single-stepping. */ 4007da31f26SRichard Henderson hreg_compute_hflags(env); 4017da31f26SRichard Henderson /* Bits 28 & 29 affect reset or shutdown. */ 402fcf5ef2aSThomas Huth store_40x_dbcr0(env, val); 403fcf5ef2aSThomas Huth } 404fcf5ef2aSThomas Huth 405fcf5ef2aSThomas Huth void helper_store_40x_sler(CPUPPCState *env, target_ulong val) 406fcf5ef2aSThomas Huth { 407fcf5ef2aSThomas Huth store_40x_sler(env, val); 408fcf5ef2aSThomas Huth } 409fcf5ef2aSThomas Huth #endif 410fcf5ef2aSThomas Huth 411fcf5ef2aSThomas Huth /*****************************************************************************/ 412fcf5ef2aSThomas Huth /* Special registers manipulation */ 413fcf5ef2aSThomas Huth 414d81b4327SDavid Gibson /* 415d81b4327SDavid Gibson * This code is lifted from MacOnLinux. It is called whenever THRM1,2 416d81b4327SDavid Gibson * or 3 is read an fixes up the values in such a way that will make 417d81b4327SDavid Gibson * MacOS not hang. These registers exist on some 75x and 74xx 418d81b4327SDavid Gibson * processors. 419fcf5ef2aSThomas Huth */ 420fcf5ef2aSThomas Huth void helper_fixup_thrm(CPUPPCState *env) 421fcf5ef2aSThomas Huth { 422fcf5ef2aSThomas Huth target_ulong v, t; 423fcf5ef2aSThomas Huth int i; 424fcf5ef2aSThomas Huth 425fcf5ef2aSThomas Huth #define THRM1_TIN (1 << 31) 426fcf5ef2aSThomas Huth #define THRM1_TIV (1 << 30) 427fcf5ef2aSThomas Huth #define THRM1_THRES(x) (((x) & 0x7f) << 23) 428fcf5ef2aSThomas Huth #define THRM1_TID (1 << 2) 429fcf5ef2aSThomas Huth #define THRM1_TIE (1 << 1) 430fcf5ef2aSThomas Huth #define THRM1_V (1 << 0) 431fcf5ef2aSThomas Huth #define THRM3_E (1 << 0) 432fcf5ef2aSThomas Huth 433fcf5ef2aSThomas Huth if (!(env->spr[SPR_THRM3] & THRM3_E)) { 434fcf5ef2aSThomas Huth return; 435fcf5ef2aSThomas Huth } 436fcf5ef2aSThomas Huth 437fcf5ef2aSThomas Huth /* Note: Thermal interrupts are unimplemented */ 438fcf5ef2aSThomas Huth for (i = SPR_THRM1; i <= SPR_THRM2; i++) { 439fcf5ef2aSThomas Huth v = env->spr[i]; 440fcf5ef2aSThomas Huth if (!(v & THRM1_V)) { 441fcf5ef2aSThomas Huth continue; 442fcf5ef2aSThomas Huth } 443fcf5ef2aSThomas Huth v |= THRM1_TIV; 444fcf5ef2aSThomas Huth v &= ~THRM1_TIN; 445fcf5ef2aSThomas Huth t = v & THRM1_THRES(127); 446fcf5ef2aSThomas Huth if ((v & THRM1_TID) && t < THRM1_THRES(24)) { 447fcf5ef2aSThomas Huth v |= THRM1_TIN; 448fcf5ef2aSThomas Huth } 449fcf5ef2aSThomas Huth if (!(v & THRM1_TID) && t > THRM1_THRES(24)) { 450fcf5ef2aSThomas Huth v |= THRM1_TIN; 451fcf5ef2aSThomas Huth } 452fcf5ef2aSThomas Huth env->spr[i] = v; 453fcf5ef2aSThomas Huth } 454fcf5ef2aSThomas Huth } 4556bfcf1dcSGlenn Miles 4566bfcf1dcSGlenn Miles #if !defined(CONFIG_USER_ONLY) 4576bfcf1dcSGlenn Miles #if defined(TARGET_PPC64) 4586bfcf1dcSGlenn Miles void helper_clrbhrb(CPUPPCState *env) 4596bfcf1dcSGlenn Miles { 4606bfcf1dcSGlenn Miles helper_hfscr_facility_check(env, HFSCR_BHRB, "clrbhrb", FSCR_IC_BHRB); 4616bfcf1dcSGlenn Miles 4626bfcf1dcSGlenn Miles helper_mmcr0_facility_check(env, MMCR0_BHRBA_NR, 0, FSCR_IC_BHRB); 4636bfcf1dcSGlenn Miles 4646bfcf1dcSGlenn Miles if (env->flags & POWERPC_FLAG_BHRB) { 4656bfcf1dcSGlenn Miles memset(env->bhrb, 0, sizeof(env->bhrb)); 4666bfcf1dcSGlenn Miles } 4676bfcf1dcSGlenn Miles } 4686bfcf1dcSGlenn Miles 4696bfcf1dcSGlenn Miles uint64_t helper_mfbhrbe(CPUPPCState *env, uint32_t bhrbe) 4706bfcf1dcSGlenn Miles { 4716bfcf1dcSGlenn Miles unsigned int index; 4726bfcf1dcSGlenn Miles 4736bfcf1dcSGlenn Miles helper_hfscr_facility_check(env, HFSCR_BHRB, "mfbhrbe", FSCR_IC_BHRB); 4746bfcf1dcSGlenn Miles 4756bfcf1dcSGlenn Miles helper_mmcr0_facility_check(env, MMCR0_BHRBA_NR, 0, FSCR_IC_BHRB); 4766bfcf1dcSGlenn Miles 4776bfcf1dcSGlenn Miles if (!(env->flags & POWERPC_FLAG_BHRB) || 4786bfcf1dcSGlenn Miles (bhrbe >= env->bhrb_num_entries) || 4796bfcf1dcSGlenn Miles (env->spr[SPR_POWER_MMCR0] & MMCR0_PMAE)) { 4806bfcf1dcSGlenn Miles return 0; 4816bfcf1dcSGlenn Miles } 4826bfcf1dcSGlenn Miles 4836bfcf1dcSGlenn Miles /* 4846bfcf1dcSGlenn Miles * Note: bhrb_offset is the byte offset for writing the 4856bfcf1dcSGlenn Miles * next entry (over the oldest entry), which is why we 4866bfcf1dcSGlenn Miles * must offset bhrbe by 1 to get to the 0th entry. 4876bfcf1dcSGlenn Miles */ 4886bfcf1dcSGlenn Miles index = ((env->bhrb_offset / sizeof(uint64_t)) - (bhrbe + 1)) % 4896bfcf1dcSGlenn Miles env->bhrb_num_entries; 4906bfcf1dcSGlenn Miles return env->bhrb[index]; 4916bfcf1dcSGlenn Miles } 4926bfcf1dcSGlenn Miles #endif 4936bfcf1dcSGlenn Miles #endif 494