18a05fd9aSRichard Henderson /* 28a05fd9aSRichard Henderson * PowerPC emulation special registers manipulation helpers for qemu. 38a05fd9aSRichard Henderson * 48a05fd9aSRichard Henderson * Copyright (c) 2003-2007 Jocelyn Mayer 58a05fd9aSRichard Henderson * 68a05fd9aSRichard Henderson * This library is free software; you can redistribute it and/or 78a05fd9aSRichard Henderson * modify it under the terms of the GNU Lesser General Public 88a05fd9aSRichard Henderson * License as published by the Free Software Foundation; either 98a05fd9aSRichard Henderson * version 2.1 of the License, or (at your option) any later version. 108a05fd9aSRichard Henderson * 118a05fd9aSRichard Henderson * This library is distributed in the hope that it will be useful, 128a05fd9aSRichard Henderson * but WITHOUT ANY WARRANTY; without even the implied warranty of 138a05fd9aSRichard Henderson * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 148a05fd9aSRichard Henderson * Lesser General Public License for more details. 158a05fd9aSRichard Henderson * 168a05fd9aSRichard Henderson * You should have received a copy of the GNU Lesser General Public 178a05fd9aSRichard Henderson * License along with this library; if not, see <http://www.gnu.org/licenses/>. 188a05fd9aSRichard Henderson */ 198a05fd9aSRichard Henderson 208a05fd9aSRichard Henderson #include "qemu/osdep.h" 212df4fe7aSRichard Henderson #include "cpu.h" 228a05fd9aSRichard Henderson #include "qemu/main-loop.h" 238a05fd9aSRichard Henderson #include "exec/exec-all.h" 248a05fd9aSRichard Henderson #include "sysemu/kvm.h" 2503ac0a0cSRichard Henderson #include "sysemu/tcg.h" 268a05fd9aSRichard Henderson #include "helper_regs.h" 2746d396bdSDaniel Henrique Barboza #include "power8-pmu.h" 2865e0446cSFabiano Rosas #include "cpu-models.h" 2965e0446cSFabiano Rosas #include "spr_common.h" 308a05fd9aSRichard Henderson 318a05fd9aSRichard Henderson /* Swap temporary saved registers with GPRs */ 328a05fd9aSRichard Henderson void hreg_swap_gpr_tgpr(CPUPPCState *env) 338a05fd9aSRichard Henderson { 348a05fd9aSRichard Henderson target_ulong tmp; 358a05fd9aSRichard Henderson 368a05fd9aSRichard Henderson tmp = env->gpr[0]; 378a05fd9aSRichard Henderson env->gpr[0] = env->tgpr[0]; 388a05fd9aSRichard Henderson env->tgpr[0] = tmp; 398a05fd9aSRichard Henderson tmp = env->gpr[1]; 408a05fd9aSRichard Henderson env->gpr[1] = env->tgpr[1]; 418a05fd9aSRichard Henderson env->tgpr[1] = tmp; 428a05fd9aSRichard Henderson tmp = env->gpr[2]; 438a05fd9aSRichard Henderson env->gpr[2] = env->tgpr[2]; 448a05fd9aSRichard Henderson env->tgpr[2] = tmp; 458a05fd9aSRichard Henderson tmp = env->gpr[3]; 468a05fd9aSRichard Henderson env->gpr[3] = env->tgpr[3]; 478a05fd9aSRichard Henderson env->tgpr[3] = tmp; 488a05fd9aSRichard Henderson } 498a05fd9aSRichard Henderson 506494d2c1SNicholas Piggin static uint32_t hreg_compute_pmu_hflags_value(CPUPPCState *env) 516494d2c1SNicholas Piggin { 526494d2c1SNicholas Piggin uint32_t hflags = 0; 536494d2c1SNicholas Piggin 546494d2c1SNicholas Piggin #if defined(TARGET_PPC64) 556494d2c1SNicholas Piggin if (env->spr[SPR_POWER_MMCR0] & MMCR0_PMCC0) { 566494d2c1SNicholas Piggin hflags |= 1 << HFLAGS_PMCC0; 576494d2c1SNicholas Piggin } 586494d2c1SNicholas Piggin if (env->spr[SPR_POWER_MMCR0] & MMCR0_PMCC1) { 596494d2c1SNicholas Piggin hflags |= 1 << HFLAGS_PMCC1; 606494d2c1SNicholas Piggin } 616494d2c1SNicholas Piggin if (env->spr[SPR_POWER_MMCR0] & MMCR0_PMCjCE) { 626494d2c1SNicholas Piggin hflags |= 1 << HFLAGS_PMCJCE; 636494d2c1SNicholas Piggin } 646494d2c1SNicholas Piggin 656494d2c1SNicholas Piggin #ifndef CONFIG_USER_ONLY 666494d2c1SNicholas Piggin if (env->pmc_ins_cnt) { 676494d2c1SNicholas Piggin hflags |= 1 << HFLAGS_INSN_CNT; 686494d2c1SNicholas Piggin } 696494d2c1SNicholas Piggin if (env->pmc_ins_cnt & 0x1e) { 706494d2c1SNicholas Piggin hflags |= 1 << HFLAGS_PMC_OTHER; 716494d2c1SNicholas Piggin } 726494d2c1SNicholas Piggin #endif 736494d2c1SNicholas Piggin #endif 746494d2c1SNicholas Piggin 756494d2c1SNicholas Piggin return hflags; 766494d2c1SNicholas Piggin } 776494d2c1SNicholas Piggin 786494d2c1SNicholas Piggin /* Mask of all PMU hflags */ 796494d2c1SNicholas Piggin static uint32_t hreg_compute_pmu_hflags_mask(CPUPPCState *env) 806494d2c1SNicholas Piggin { 816494d2c1SNicholas Piggin uint32_t hflags_mask = 0; 826494d2c1SNicholas Piggin #if defined(TARGET_PPC64) 836494d2c1SNicholas Piggin hflags_mask |= 1 << HFLAGS_PMCC0; 846494d2c1SNicholas Piggin hflags_mask |= 1 << HFLAGS_PMCC1; 856494d2c1SNicholas Piggin hflags_mask |= 1 << HFLAGS_PMCJCE; 866494d2c1SNicholas Piggin hflags_mask |= 1 << HFLAGS_INSN_CNT; 876494d2c1SNicholas Piggin hflags_mask |= 1 << HFLAGS_PMC_OTHER; 886494d2c1SNicholas Piggin #endif 896494d2c1SNicholas Piggin return hflags_mask; 906494d2c1SNicholas Piggin } 916494d2c1SNicholas Piggin 922da8a6bcSRichard Henderson static uint32_t hreg_compute_hflags_value(CPUPPCState *env) 938a05fd9aSRichard Henderson { 942df4fe7aSRichard Henderson target_ulong msr = env->msr; 952df4fe7aSRichard Henderson uint32_t ppc_flags = env->flags; 962df4fe7aSRichard Henderson uint32_t hflags = 0; 972df4fe7aSRichard Henderson uint32_t msr_mask; 988a05fd9aSRichard Henderson 992df4fe7aSRichard Henderson /* Some bits come straight across from MSR. */ 1002df4fe7aSRichard Henderson QEMU_BUILD_BUG_ON(MSR_LE != HFLAGS_LE); 1012df4fe7aSRichard Henderson QEMU_BUILD_BUG_ON(MSR_PR != HFLAGS_PR); 1022df4fe7aSRichard Henderson QEMU_BUILD_BUG_ON(MSR_DR != HFLAGS_DR); 1032df4fe7aSRichard Henderson QEMU_BUILD_BUG_ON(MSR_FP != HFLAGS_FP); 1042df4fe7aSRichard Henderson msr_mask = ((1 << MSR_LE) | (1 << MSR_PR) | 105d764184dSRichard Henderson (1 << MSR_DR) | (1 << MSR_FP)); 10618285046SRichard Henderson 1077da31f26SRichard Henderson if (ppc_flags & POWERPC_FLAG_DE) { 1087da31f26SRichard Henderson target_ulong dbcr0 = env->spr[SPR_BOOKE_DBCR0]; 10967935ecdSVíctor Colombo if ((dbcr0 & DBCR0_ICMP) && FIELD_EX64(env->msr, MSR, DE)) { 1107da31f26SRichard Henderson hflags |= 1 << HFLAGS_SE; 1117da31f26SRichard Henderson } 11267935ecdSVíctor Colombo if ((dbcr0 & DBCR0_BRT) && FIELD_EX64(env->msr, MSR, DE)) { 1137da31f26SRichard Henderson hflags |= 1 << HFLAGS_BE; 1147da31f26SRichard Henderson } 1157da31f26SRichard Henderson } else { 1162df4fe7aSRichard Henderson if (ppc_flags & POWERPC_FLAG_BE) { 1172df4fe7aSRichard Henderson QEMU_BUILD_BUG_ON(MSR_BE != HFLAGS_BE); 1182df4fe7aSRichard Henderson msr_mask |= 1 << MSR_BE; 1192df4fe7aSRichard Henderson } 1202df4fe7aSRichard Henderson if (ppc_flags & POWERPC_FLAG_SE) { 1212df4fe7aSRichard Henderson QEMU_BUILD_BUG_ON(MSR_SE != HFLAGS_SE); 1222df4fe7aSRichard Henderson msr_mask |= 1 << MSR_SE; 1232df4fe7aSRichard Henderson } 1247da31f26SRichard Henderson } 1252df4fe7aSRichard Henderson 1262df4fe7aSRichard Henderson if (msr_is_64bit(env, msr)) { 1272df4fe7aSRichard Henderson hflags |= 1 << HFLAGS_64; 1282df4fe7aSRichard Henderson } 1292df4fe7aSRichard Henderson if ((ppc_flags & POWERPC_FLAG_SPE) && (msr & (1 << MSR_SPE))) { 1302df4fe7aSRichard Henderson hflags |= 1 << HFLAGS_SPE; 1312df4fe7aSRichard Henderson } 1322df4fe7aSRichard Henderson if (ppc_flags & POWERPC_FLAG_VRE) { 1332df4fe7aSRichard Henderson QEMU_BUILD_BUG_ON(MSR_VR != HFLAGS_VR); 1342df4fe7aSRichard Henderson msr_mask |= 1 << MSR_VR; 1352df4fe7aSRichard Henderson } 1360e6bac3eSRichard Henderson if (ppc_flags & POWERPC_FLAG_VSX) { 1370e6bac3eSRichard Henderson QEMU_BUILD_BUG_ON(MSR_VSX != HFLAGS_VSX); 1380e6bac3eSRichard Henderson msr_mask |= 1 << MSR_VSX; 1392df4fe7aSRichard Henderson } 1402df4fe7aSRichard Henderson if ((ppc_flags & POWERPC_FLAG_TM) && (msr & (1ull << MSR_TM))) { 1412df4fe7aSRichard Henderson hflags |= 1 << HFLAGS_TM; 1422df4fe7aSRichard Henderson } 143f03de3b4SRichard Henderson if (env->spr[SPR_LPCR] & LPCR_GTSE) { 144f03de3b4SRichard Henderson hflags |= 1 << HFLAGS_GTSE; 145f03de3b4SRichard Henderson } 1461db3632aSMatheus Ferst if (env->spr[SPR_LPCR] & LPCR_HR) { 1471db3632aSMatheus Ferst hflags |= 1 << HFLAGS_HR; 1481db3632aSMatheus Ferst } 1492df4fe7aSRichard Henderson 1502df4fe7aSRichard Henderson #ifndef CONFIG_USER_ONLY 1512df4fe7aSRichard Henderson if (!env->has_hv_mode || (msr & (1ull << MSR_HV))) { 1522df4fe7aSRichard Henderson hflags |= 1 << HFLAGS_HV; 1532df4fe7aSRichard Henderson } 154d764184dSRichard Henderson 155d764184dSRichard Henderson /* 156d764184dSRichard Henderson * This is our encoding for server processors. The architecture 157d764184dSRichard Henderson * specifies that there is no such thing as userspace with 158d764184dSRichard Henderson * translation off, however it appears that MacOS does it and some 159d764184dSRichard Henderson * 32-bit CPUs support it. Weird... 160d764184dSRichard Henderson * 161d764184dSRichard Henderson * 0 = Guest User space virtual mode 162d764184dSRichard Henderson * 1 = Guest Kernel space virtual mode 163d764184dSRichard Henderson * 2 = Guest User space real mode 164d764184dSRichard Henderson * 3 = Guest Kernel space real mode 165d764184dSRichard Henderson * 4 = HV User space virtual mode 166d764184dSRichard Henderson * 5 = HV Kernel space virtual mode 167d764184dSRichard Henderson * 6 = HV User space real mode 168d764184dSRichard Henderson * 7 = HV Kernel space real mode 169d764184dSRichard Henderson * 170d764184dSRichard Henderson * For BookE, we need 8 MMU modes as follow: 171d764184dSRichard Henderson * 172d764184dSRichard Henderson * 0 = AS 0 HV User space 173d764184dSRichard Henderson * 1 = AS 0 HV Kernel space 174d764184dSRichard Henderson * 2 = AS 1 HV User space 175d764184dSRichard Henderson * 3 = AS 1 HV Kernel space 176d764184dSRichard Henderson * 4 = AS 0 Guest User space 177d764184dSRichard Henderson * 5 = AS 0 Guest Kernel space 178d764184dSRichard Henderson * 6 = AS 1 Guest User space 179d764184dSRichard Henderson * 7 = AS 1 Guest Kernel space 180d764184dSRichard Henderson */ 181d764184dSRichard Henderson unsigned immu_idx, dmmu_idx; 182d764184dSRichard Henderson dmmu_idx = msr & (1 << MSR_PR) ? 0 : 1; 18363f38cc3SCédric Le Goater if (env->mmu_model == POWERPC_MMU_BOOKE || 18463f38cc3SCédric Le Goater env->mmu_model == POWERPC_MMU_BOOKE206) { 185d764184dSRichard Henderson dmmu_idx |= msr & (1 << MSR_GS) ? 4 : 0; 186d764184dSRichard Henderson immu_idx = dmmu_idx; 187d764184dSRichard Henderson immu_idx |= msr & (1 << MSR_IS) ? 2 : 0; 188d764184dSRichard Henderson dmmu_idx |= msr & (1 << MSR_DS) ? 2 : 0; 189d764184dSRichard Henderson } else { 190d764184dSRichard Henderson dmmu_idx |= msr & (1ull << MSR_HV) ? 4 : 0; 191d764184dSRichard Henderson immu_idx = dmmu_idx; 192d764184dSRichard Henderson immu_idx |= msr & (1 << MSR_IR) ? 0 : 2; 193d764184dSRichard Henderson dmmu_idx |= msr & (1 << MSR_DR) ? 0 : 2; 194d764184dSRichard Henderson } 195d764184dSRichard Henderson hflags |= immu_idx << HFLAGS_IMMU_IDX; 196d764184dSRichard Henderson hflags |= dmmu_idx << HFLAGS_DMMU_IDX; 1972df4fe7aSRichard Henderson #endif 1982df4fe7aSRichard Henderson 1996494d2c1SNicholas Piggin hflags |= hreg_compute_pmu_hflags_value(env); 2006494d2c1SNicholas Piggin 2012da8a6bcSRichard Henderson return hflags | (msr & msr_mask); 2028a05fd9aSRichard Henderson } 2038a05fd9aSRichard Henderson 2042da8a6bcSRichard Henderson void hreg_compute_hflags(CPUPPCState *env) 2052da8a6bcSRichard Henderson { 2062da8a6bcSRichard Henderson env->hflags = hreg_compute_hflags_value(env); 2072da8a6bcSRichard Henderson } 2082da8a6bcSRichard Henderson 2096494d2c1SNicholas Piggin /* 2106494d2c1SNicholas Piggin * This can be used as a lighter-weight alternative to hreg_compute_hflags 2116494d2c1SNicholas Piggin * when PMU MMCR0 or pmc_ins_cnt changes. pmc_ins_cnt is changed by 2126494d2c1SNicholas Piggin * pmu_update_summaries. 2136494d2c1SNicholas Piggin */ 2146494d2c1SNicholas Piggin void hreg_update_pmu_hflags(CPUPPCState *env) 2156494d2c1SNicholas Piggin { 2166494d2c1SNicholas Piggin env->hflags &= ~hreg_compute_pmu_hflags_mask(env); 2176494d2c1SNicholas Piggin env->hflags |= hreg_compute_pmu_hflags_value(env); 2186494d2c1SNicholas Piggin } 2196494d2c1SNicholas Piggin 2202da8a6bcSRichard Henderson #ifdef CONFIG_DEBUG_TCG 221bb5de525SAnton Johansson void cpu_get_tb_cpu_state(CPUPPCState *env, vaddr *pc, 222bb5de525SAnton Johansson uint64_t *cs_base, uint32_t *flags) 2232da8a6bcSRichard Henderson { 2242da8a6bcSRichard Henderson uint32_t hflags_current = env->hflags; 2252da8a6bcSRichard Henderson uint32_t hflags_rebuilt; 2262da8a6bcSRichard Henderson 2272da8a6bcSRichard Henderson *pc = env->nip; 2282da8a6bcSRichard Henderson *cs_base = 0; 2292da8a6bcSRichard Henderson *flags = hflags_current; 2302da8a6bcSRichard Henderson 2312da8a6bcSRichard Henderson hflags_rebuilt = hreg_compute_hflags_value(env); 2322da8a6bcSRichard Henderson if (unlikely(hflags_current != hflags_rebuilt)) { 2332da8a6bcSRichard Henderson cpu_abort(env_cpu(env), 2342da8a6bcSRichard Henderson "TCG hflags mismatch (current:0x%08x rebuilt:0x%08x)\n", 2352da8a6bcSRichard Henderson hflags_current, hflags_rebuilt); 2362da8a6bcSRichard Henderson } 2372da8a6bcSRichard Henderson } 2382da8a6bcSRichard Henderson #endif 2392da8a6bcSRichard Henderson 2408a05fd9aSRichard Henderson void cpu_interrupt_exittb(CPUState *cs) 2418a05fd9aSRichard Henderson { 2420c0aac01SDaniel Henrique Barboza /* 2430c0aac01SDaniel Henrique Barboza * We don't need to worry about translation blocks 24403ac0a0cSRichard Henderson * unless running with TCG. 2450c0aac01SDaniel Henrique Barboza */ 24603ac0a0cSRichard Henderson if (tcg_enabled()) { 24732ead8e6SStefan Hajnoczi BQL_LOCK_GUARD(); 2488a05fd9aSRichard Henderson cpu_interrupt(cs, CPU_INTERRUPT_EXITTB); 2498a05fd9aSRichard Henderson } 2508a05fd9aSRichard Henderson } 2518a05fd9aSRichard Henderson 2528a05fd9aSRichard Henderson int hreg_store_msr(CPUPPCState *env, target_ulong value, int alter_hv) 2538a05fd9aSRichard Henderson { 2548a05fd9aSRichard Henderson int excp; 2558a05fd9aSRichard Henderson #if !defined(CONFIG_USER_ONLY) 2568a05fd9aSRichard Henderson CPUState *cs = env_cpu(env); 2578a05fd9aSRichard Henderson #endif 2588a05fd9aSRichard Henderson 2598a05fd9aSRichard Henderson excp = 0; 2608a05fd9aSRichard Henderson value &= env->msr_mask; 2618a05fd9aSRichard Henderson #if !defined(CONFIG_USER_ONLY) 2628a05fd9aSRichard Henderson /* Neither mtmsr nor guest state can alter HV */ 2638a05fd9aSRichard Henderson if (!alter_hv || !(env->msr & MSR_HVB)) { 2648a05fd9aSRichard Henderson value &= ~MSR_HVB; 2658a05fd9aSRichard Henderson value |= env->msr & MSR_HVB; 2668a05fd9aSRichard Henderson } 267e4eea6efSVíctor Colombo if ((value ^ env->msr) & (R_MSR_IR_MASK | R_MSR_DR_MASK)) { 2688a05fd9aSRichard Henderson cpu_interrupt_exittb(cs); 2698a05fd9aSRichard Henderson } 27063f38cc3SCédric Le Goater if ((env->mmu_model == POWERPC_MMU_BOOKE || 27163f38cc3SCédric Le Goater env->mmu_model == POWERPC_MMU_BOOKE206) && 27210b2b373SVíctor Colombo ((value ^ env->msr) & R_MSR_GS_MASK)) { 2738a05fd9aSRichard Henderson cpu_interrupt_exittb(cs); 2748a05fd9aSRichard Henderson } 2758a05fd9aSRichard Henderson if (unlikely((env->flags & POWERPC_FLAG_TGPR) && 2768a05fd9aSRichard Henderson ((value ^ env->msr) & (1 << MSR_TGPR)))) { 2778a05fd9aSRichard Henderson /* Swap temporary saved registers with GPRs */ 2788a05fd9aSRichard Henderson hreg_swap_gpr_tgpr(env); 2798a05fd9aSRichard Henderson } 28050242330SVíctor Colombo if (unlikely((value ^ env->msr) & R_MSR_EP_MASK)) { 28150242330SVíctor Colombo env->excp_prefix = FIELD_EX64(value, MSR, EP) * 0xFFF00000; 2828a05fd9aSRichard Henderson } 2838a05fd9aSRichard Henderson /* 2848a05fd9aSRichard Henderson * If PR=1 then EE, IR and DR must be 1 2858a05fd9aSRichard Henderson * 2868a05fd9aSRichard Henderson * Note: We only enforce this on 64-bit server processors. 2878a05fd9aSRichard Henderson * It appears that: 2888a05fd9aSRichard Henderson * - 32-bit implementations supports PR=1 and EE/DR/IR=0 and MacOS 2898a05fd9aSRichard Henderson * exploits it. 2908a05fd9aSRichard Henderson * - 64-bit embedded implementations do not need any operation to be 2918a05fd9aSRichard Henderson * performed when PR is set. 2928a05fd9aSRichard Henderson */ 2938a05fd9aSRichard Henderson if (is_book3s_arch2x(env) && ((value >> MSR_PR) & 1)) { 2948a05fd9aSRichard Henderson value |= (1 << MSR_EE) | (1 << MSR_DR) | (1 << MSR_IR); 2958a05fd9aSRichard Henderson } 2968a05fd9aSRichard Henderson #endif 2978a05fd9aSRichard Henderson env->msr = value; 2988a05fd9aSRichard Henderson hreg_compute_hflags(env); 2998a05fd9aSRichard Henderson #if !defined(CONFIG_USER_ONLY) 3002fdedcbcSMatheus Ferst ppc_maybe_interrupt(env); 3012fdedcbcSMatheus Ferst 3028e54ad65SVíctor Colombo if (unlikely(FIELD_EX64(env->msr, MSR, POW))) { 3038a05fd9aSRichard Henderson if (!env->pending_interrupts && (*env->check_pow)(env)) { 3048a05fd9aSRichard Henderson cs->halted = 1; 3058a05fd9aSRichard Henderson excp = EXCP_HALTED; 3068a05fd9aSRichard Henderson } 3078a05fd9aSRichard Henderson } 3088a05fd9aSRichard Henderson #endif 3098a05fd9aSRichard Henderson 3108a05fd9aSRichard Henderson return excp; 3118a05fd9aSRichard Henderson } 3128a05fd9aSRichard Henderson 313227776b7SPhilippe Mathieu-Daudé #ifndef CONFIG_USER_ONLY 314c06ba892SLucas Mateus Castro (alqotel) void store_40x_sler(CPUPPCState *env, uint32_t val) 315c06ba892SLucas Mateus Castro (alqotel) { 316c06ba892SLucas Mateus Castro (alqotel) /* XXX: TO BE FIXED */ 317c06ba892SLucas Mateus Castro (alqotel) if (val != 0x00000000) { 318c06ba892SLucas Mateus Castro (alqotel) cpu_abort(env_cpu(env), 319c06ba892SLucas Mateus Castro (alqotel) "Little-endian regions are not supported by now\n"); 320c06ba892SLucas Mateus Castro (alqotel) } 321c06ba892SLucas Mateus Castro (alqotel) env->spr[SPR_405_SLER] = val; 322c06ba892SLucas Mateus Castro (alqotel) } 323c06ba892SLucas Mateus Castro (alqotel) 3248a05fd9aSRichard Henderson void check_tlb_flush(CPUPPCState *env, bool global) 3258a05fd9aSRichard Henderson { 3268a05fd9aSRichard Henderson CPUState *cs = env_cpu(env); 3278a05fd9aSRichard Henderson 3288a05fd9aSRichard Henderson /* Handle global flushes first */ 3298a05fd9aSRichard Henderson if (global && (env->tlb_need_flush & TLB_NEED_GLOBAL_FLUSH)) { 3308a05fd9aSRichard Henderson env->tlb_need_flush &= ~TLB_NEED_GLOBAL_FLUSH; 3318a05fd9aSRichard Henderson env->tlb_need_flush &= ~TLB_NEED_LOCAL_FLUSH; 3324ddc1046SLeandro Lupori tlb_flush_all_cpus(cs); 3338a05fd9aSRichard Henderson return; 3348a05fd9aSRichard Henderson } 3358a05fd9aSRichard Henderson 3368a05fd9aSRichard Henderson /* Then handle local ones */ 3378a05fd9aSRichard Henderson if (env->tlb_need_flush & TLB_NEED_LOCAL_FLUSH) { 3388a05fd9aSRichard Henderson env->tlb_need_flush &= ~TLB_NEED_LOCAL_FLUSH; 3398a05fd9aSRichard Henderson tlb_flush(cs); 3408a05fd9aSRichard Henderson } 3418a05fd9aSRichard Henderson } 342227776b7SPhilippe Mathieu-Daudé #endif /* !CONFIG_USER_ONLY */ 34365e0446cSFabiano Rosas 34465e0446cSFabiano Rosas /** 34565e0446cSFabiano Rosas * _spr_register 34665e0446cSFabiano Rosas * 34765e0446cSFabiano Rosas * Register an SPR with all the callbacks required for tcg, 34865e0446cSFabiano Rosas * and the ID number for KVM. 34965e0446cSFabiano Rosas * 35065e0446cSFabiano Rosas * The reason for the conditional compilation is that the tcg functions 35165e0446cSFabiano Rosas * may be compiled out, and the system kvm header may not be available 35265e0446cSFabiano Rosas * for supplying the ID numbers. This is ugly, but the best we can do. 35365e0446cSFabiano Rosas */ 35465e0446cSFabiano Rosas void _spr_register(CPUPPCState *env, int num, const char *name, 35565e0446cSFabiano Rosas USR_ARG(spr_callback *uea_read) 35665e0446cSFabiano Rosas USR_ARG(spr_callback *uea_write) 35765e0446cSFabiano Rosas SYS_ARG(spr_callback *oea_read) 35865e0446cSFabiano Rosas SYS_ARG(spr_callback *oea_write) 35965e0446cSFabiano Rosas SYS_ARG(spr_callback *hea_read) 36065e0446cSFabiano Rosas SYS_ARG(spr_callback *hea_write) 36165e0446cSFabiano Rosas KVM_ARG(uint64_t one_reg_id) 36265e0446cSFabiano Rosas target_ulong initial_value) 36365e0446cSFabiano Rosas { 36465e0446cSFabiano Rosas ppc_spr_t *spr = &env->spr_cb[num]; 36565e0446cSFabiano Rosas 36665e0446cSFabiano Rosas /* No SPR should be registered twice. */ 36765e0446cSFabiano Rosas assert(spr->name == NULL); 36865e0446cSFabiano Rosas assert(name != NULL); 36965e0446cSFabiano Rosas 37065e0446cSFabiano Rosas spr->name = name; 37165e0446cSFabiano Rosas spr->default_value = initial_value; 37265e0446cSFabiano Rosas env->spr[num] = initial_value; 37365e0446cSFabiano Rosas 37465e0446cSFabiano Rosas #ifdef CONFIG_TCG 37565e0446cSFabiano Rosas spr->uea_read = uea_read; 37665e0446cSFabiano Rosas spr->uea_write = uea_write; 37765e0446cSFabiano Rosas # ifndef CONFIG_USER_ONLY 37865e0446cSFabiano Rosas spr->oea_read = oea_read; 37965e0446cSFabiano Rosas spr->oea_write = oea_write; 38065e0446cSFabiano Rosas spr->hea_read = hea_read; 38165e0446cSFabiano Rosas spr->hea_write = hea_write; 38265e0446cSFabiano Rosas # endif 38365e0446cSFabiano Rosas #endif 38465e0446cSFabiano Rosas #ifdef CONFIG_KVM 38565e0446cSFabiano Rosas spr->one_reg_id = one_reg_id; 38665e0446cSFabiano Rosas #endif 38765e0446cSFabiano Rosas } 38865e0446cSFabiano Rosas 38965e0446cSFabiano Rosas /* Generic PowerPC SPRs */ 39065e0446cSFabiano Rosas void register_generic_sprs(PowerPCCPU *cpu) 39165e0446cSFabiano Rosas { 39265e0446cSFabiano Rosas PowerPCCPUClass *pcc = POWERPC_CPU_GET_CLASS(cpu); 39365e0446cSFabiano Rosas CPUPPCState *env = &cpu->env; 39465e0446cSFabiano Rosas 39565e0446cSFabiano Rosas /* Integer processing */ 39665e0446cSFabiano Rosas spr_register(env, SPR_XER, "XER", 39765e0446cSFabiano Rosas &spr_read_xer, &spr_write_xer, 39865e0446cSFabiano Rosas &spr_read_xer, &spr_write_xer, 39965e0446cSFabiano Rosas 0x00000000); 40065e0446cSFabiano Rosas /* Branch control */ 40165e0446cSFabiano Rosas spr_register(env, SPR_LR, "LR", 40265e0446cSFabiano Rosas &spr_read_lr, &spr_write_lr, 40365e0446cSFabiano Rosas &spr_read_lr, &spr_write_lr, 40465e0446cSFabiano Rosas 0x00000000); 40565e0446cSFabiano Rosas spr_register(env, SPR_CTR, "CTR", 40665e0446cSFabiano Rosas &spr_read_ctr, &spr_write_ctr, 40765e0446cSFabiano Rosas &spr_read_ctr, &spr_write_ctr, 40865e0446cSFabiano Rosas 0x00000000); 40965e0446cSFabiano Rosas /* Interrupt processing */ 41065e0446cSFabiano Rosas spr_register(env, SPR_SRR0, "SRR0", 41165e0446cSFabiano Rosas SPR_NOACCESS, SPR_NOACCESS, 41265e0446cSFabiano Rosas &spr_read_generic, &spr_write_generic, 41365e0446cSFabiano Rosas 0x00000000); 41465e0446cSFabiano Rosas spr_register(env, SPR_SRR1, "SRR1", 41565e0446cSFabiano Rosas SPR_NOACCESS, SPR_NOACCESS, 41665e0446cSFabiano Rosas &spr_read_generic, &spr_write_generic, 41765e0446cSFabiano Rosas 0x00000000); 41865e0446cSFabiano Rosas /* Processor control */ 41965e0446cSFabiano Rosas spr_register(env, SPR_SPRG0, "SPRG0", 42065e0446cSFabiano Rosas SPR_NOACCESS, SPR_NOACCESS, 42165e0446cSFabiano Rosas &spr_read_generic, &spr_write_generic, 42265e0446cSFabiano Rosas 0x00000000); 42365e0446cSFabiano Rosas spr_register(env, SPR_SPRG1, "SPRG1", 42465e0446cSFabiano Rosas SPR_NOACCESS, SPR_NOACCESS, 42565e0446cSFabiano Rosas &spr_read_generic, &spr_write_generic, 42665e0446cSFabiano Rosas 0x00000000); 42765e0446cSFabiano Rosas spr_register(env, SPR_SPRG2, "SPRG2", 42865e0446cSFabiano Rosas SPR_NOACCESS, SPR_NOACCESS, 42965e0446cSFabiano Rosas &spr_read_generic, &spr_write_generic, 43065e0446cSFabiano Rosas 0x00000000); 43165e0446cSFabiano Rosas spr_register(env, SPR_SPRG3, "SPRG3", 43265e0446cSFabiano Rosas SPR_NOACCESS, SPR_NOACCESS, 43365e0446cSFabiano Rosas &spr_read_generic, &spr_write_generic, 43465e0446cSFabiano Rosas 0x00000000); 43565e0446cSFabiano Rosas 43665e0446cSFabiano Rosas spr_register(env, SPR_PVR, "PVR", 43765e0446cSFabiano Rosas /* Linux permits userspace to read PVR */ 43865e0446cSFabiano Rosas #if defined(CONFIG_LINUX_USER) 43965e0446cSFabiano Rosas &spr_read_generic, 44065e0446cSFabiano Rosas #else 44165e0446cSFabiano Rosas SPR_NOACCESS, 44265e0446cSFabiano Rosas #endif 44365e0446cSFabiano Rosas SPR_NOACCESS, 44465e0446cSFabiano Rosas &spr_read_generic, SPR_NOACCESS, 44565e0446cSFabiano Rosas pcc->pvr); 44665e0446cSFabiano Rosas 44765e0446cSFabiano Rosas /* Register SVR if it's defined to anything else than POWERPC_SVR_NONE */ 44865e0446cSFabiano Rosas if (pcc->svr != POWERPC_SVR_NONE) { 44965e0446cSFabiano Rosas if (pcc->svr & POWERPC_SVR_E500) { 45065e0446cSFabiano Rosas spr_register(env, SPR_E500_SVR, "SVR", 45165e0446cSFabiano Rosas SPR_NOACCESS, SPR_NOACCESS, 45265e0446cSFabiano Rosas &spr_read_generic, SPR_NOACCESS, 45365e0446cSFabiano Rosas pcc->svr & ~POWERPC_SVR_E500); 45465e0446cSFabiano Rosas } else { 45565e0446cSFabiano Rosas spr_register(env, SPR_SVR, "SVR", 45665e0446cSFabiano Rosas SPR_NOACCESS, SPR_NOACCESS, 45765e0446cSFabiano Rosas &spr_read_generic, SPR_NOACCESS, 45865e0446cSFabiano Rosas pcc->svr); 45965e0446cSFabiano Rosas } 46065e0446cSFabiano Rosas } 46165e0446cSFabiano Rosas 46265e0446cSFabiano Rosas /* Time base */ 46319e81ce5SNicholas Piggin #if defined(TARGET_PPC64) 46480e28a41SNicholas Piggin spr_register(env, SPR_TBL, "TB", 46519e81ce5SNicholas Piggin #else 46680e28a41SNicholas Piggin spr_register(env, SPR_TBL, "TBL", 46719e81ce5SNicholas Piggin #endif 46865e0446cSFabiano Rosas &spr_read_tbl, SPR_NOACCESS, 46965e0446cSFabiano Rosas &spr_read_tbl, SPR_NOACCESS, 47065e0446cSFabiano Rosas 0x00000000); 47180e28a41SNicholas Piggin spr_register(env, SPR_TBU, "TBU", 47265e0446cSFabiano Rosas &spr_read_tbu, SPR_NOACCESS, 47365e0446cSFabiano Rosas &spr_read_tbu, SPR_NOACCESS, 47465e0446cSFabiano Rosas 0x00000000); 475*f6940474SNicholas Piggin #ifndef CONFIG_USER_ONLY 476*f6940474SNicholas Piggin if (env->has_hv_mode) { 477*f6940474SNicholas Piggin spr_register_hv(env, SPR_WR_TBL, "TBL", 478*f6940474SNicholas Piggin SPR_NOACCESS, SPR_NOACCESS, 479*f6940474SNicholas Piggin SPR_NOACCESS, SPR_NOACCESS, 480*f6940474SNicholas Piggin SPR_NOACCESS, &spr_write_tbl, 48165e0446cSFabiano Rosas 0x00000000); 482*f6940474SNicholas Piggin spr_register_hv(env, SPR_WR_TBU, "TBU", 483*f6940474SNicholas Piggin SPR_NOACCESS, SPR_NOACCESS, 484*f6940474SNicholas Piggin SPR_NOACCESS, SPR_NOACCESS, 485*f6940474SNicholas Piggin SPR_NOACCESS, &spr_write_tbu, 486*f6940474SNicholas Piggin 0x00000000); 487*f6940474SNicholas Piggin } else { 488*f6940474SNicholas Piggin spr_register(env, SPR_WR_TBL, "TBL", 489*f6940474SNicholas Piggin SPR_NOACCESS, SPR_NOACCESS, 490*f6940474SNicholas Piggin SPR_NOACCESS, &spr_write_tbl, 491*f6940474SNicholas Piggin 0x00000000); 492*f6940474SNicholas Piggin spr_register(env, SPR_WR_TBU, "TBU", 493*f6940474SNicholas Piggin SPR_NOACCESS, SPR_NOACCESS, 494*f6940474SNicholas Piggin SPR_NOACCESS, &spr_write_tbu, 495*f6940474SNicholas Piggin 0x00000000); 496*f6940474SNicholas Piggin } 497*f6940474SNicholas Piggin #endif 49865e0446cSFabiano Rosas } 49965e0446cSFabiano Rosas 50065e0446cSFabiano Rosas void register_non_embedded_sprs(CPUPPCState *env) 50165e0446cSFabiano Rosas { 50265e0446cSFabiano Rosas /* Exception processing */ 50365e0446cSFabiano Rosas spr_register_kvm(env, SPR_DSISR, "DSISR", 50465e0446cSFabiano Rosas SPR_NOACCESS, SPR_NOACCESS, 505fbda88f7SNicholas Piggin &spr_read_generic, &spr_write_generic32, 50665e0446cSFabiano Rosas KVM_REG_PPC_DSISR, 0x00000000); 50765e0446cSFabiano Rosas spr_register_kvm(env, SPR_DAR, "DAR", 50865e0446cSFabiano Rosas SPR_NOACCESS, SPR_NOACCESS, 50965e0446cSFabiano Rosas &spr_read_generic, &spr_write_generic, 51065e0446cSFabiano Rosas KVM_REG_PPC_DAR, 0x00000000); 51165e0446cSFabiano Rosas /* Timer */ 512a5116b95SNicholas Piggin spr_register(env, SPR_DECR, "DEC", 51365e0446cSFabiano Rosas SPR_NOACCESS, SPR_NOACCESS, 51465e0446cSFabiano Rosas &spr_read_decr, &spr_write_decr, 51565e0446cSFabiano Rosas 0x00000000); 51665e0446cSFabiano Rosas } 51765e0446cSFabiano Rosas 51865e0446cSFabiano Rosas /* Storage Description Register 1 */ 51965e0446cSFabiano Rosas void register_sdr1_sprs(CPUPPCState *env) 52065e0446cSFabiano Rosas { 52165e0446cSFabiano Rosas #ifndef CONFIG_USER_ONLY 52265e0446cSFabiano Rosas if (env->has_hv_mode) { 52365e0446cSFabiano Rosas /* 52465e0446cSFabiano Rosas * SDR1 is a hypervisor resource on CPUs which have a 52565e0446cSFabiano Rosas * hypervisor mode 52665e0446cSFabiano Rosas */ 52765e0446cSFabiano Rosas spr_register_hv(env, SPR_SDR1, "SDR1", 52865e0446cSFabiano Rosas SPR_NOACCESS, SPR_NOACCESS, 52965e0446cSFabiano Rosas SPR_NOACCESS, SPR_NOACCESS, 53065e0446cSFabiano Rosas &spr_read_generic, &spr_write_sdr1, 53165e0446cSFabiano Rosas 0x00000000); 53265e0446cSFabiano Rosas } else { 53365e0446cSFabiano Rosas spr_register(env, SPR_SDR1, "SDR1", 53465e0446cSFabiano Rosas SPR_NOACCESS, SPR_NOACCESS, 53565e0446cSFabiano Rosas &spr_read_generic, &spr_write_sdr1, 53665e0446cSFabiano Rosas 0x00000000); 53765e0446cSFabiano Rosas } 53865e0446cSFabiano Rosas #endif 53965e0446cSFabiano Rosas } 54065e0446cSFabiano Rosas 54165e0446cSFabiano Rosas /* BATs 0-3 */ 54265e0446cSFabiano Rosas void register_low_BATs(CPUPPCState *env) 54365e0446cSFabiano Rosas { 54465e0446cSFabiano Rosas #if !defined(CONFIG_USER_ONLY) 54565e0446cSFabiano Rosas spr_register(env, SPR_IBAT0U, "IBAT0U", 54665e0446cSFabiano Rosas SPR_NOACCESS, SPR_NOACCESS, 54765e0446cSFabiano Rosas &spr_read_ibat, &spr_write_ibatu, 54865e0446cSFabiano Rosas 0x00000000); 54965e0446cSFabiano Rosas spr_register(env, SPR_IBAT0L, "IBAT0L", 55065e0446cSFabiano Rosas SPR_NOACCESS, SPR_NOACCESS, 55165e0446cSFabiano Rosas &spr_read_ibat, &spr_write_ibatl, 55265e0446cSFabiano Rosas 0x00000000); 55365e0446cSFabiano Rosas spr_register(env, SPR_IBAT1U, "IBAT1U", 55465e0446cSFabiano Rosas SPR_NOACCESS, SPR_NOACCESS, 55565e0446cSFabiano Rosas &spr_read_ibat, &spr_write_ibatu, 55665e0446cSFabiano Rosas 0x00000000); 55765e0446cSFabiano Rosas spr_register(env, SPR_IBAT1L, "IBAT1L", 55865e0446cSFabiano Rosas SPR_NOACCESS, SPR_NOACCESS, 55965e0446cSFabiano Rosas &spr_read_ibat, &spr_write_ibatl, 56065e0446cSFabiano Rosas 0x00000000); 56165e0446cSFabiano Rosas spr_register(env, SPR_IBAT2U, "IBAT2U", 56265e0446cSFabiano Rosas SPR_NOACCESS, SPR_NOACCESS, 56365e0446cSFabiano Rosas &spr_read_ibat, &spr_write_ibatu, 56465e0446cSFabiano Rosas 0x00000000); 56565e0446cSFabiano Rosas spr_register(env, SPR_IBAT2L, "IBAT2L", 56665e0446cSFabiano Rosas SPR_NOACCESS, SPR_NOACCESS, 56765e0446cSFabiano Rosas &spr_read_ibat, &spr_write_ibatl, 56865e0446cSFabiano Rosas 0x00000000); 56965e0446cSFabiano Rosas spr_register(env, SPR_IBAT3U, "IBAT3U", 57065e0446cSFabiano Rosas SPR_NOACCESS, SPR_NOACCESS, 57165e0446cSFabiano Rosas &spr_read_ibat, &spr_write_ibatu, 57265e0446cSFabiano Rosas 0x00000000); 57365e0446cSFabiano Rosas spr_register(env, SPR_IBAT3L, "IBAT3L", 57465e0446cSFabiano Rosas SPR_NOACCESS, SPR_NOACCESS, 57565e0446cSFabiano Rosas &spr_read_ibat, &spr_write_ibatl, 57665e0446cSFabiano Rosas 0x00000000); 57765e0446cSFabiano Rosas spr_register(env, SPR_DBAT0U, "DBAT0U", 57865e0446cSFabiano Rosas SPR_NOACCESS, SPR_NOACCESS, 57965e0446cSFabiano Rosas &spr_read_dbat, &spr_write_dbatu, 58065e0446cSFabiano Rosas 0x00000000); 58165e0446cSFabiano Rosas spr_register(env, SPR_DBAT0L, "DBAT0L", 58265e0446cSFabiano Rosas SPR_NOACCESS, SPR_NOACCESS, 58365e0446cSFabiano Rosas &spr_read_dbat, &spr_write_dbatl, 58465e0446cSFabiano Rosas 0x00000000); 58565e0446cSFabiano Rosas spr_register(env, SPR_DBAT1U, "DBAT1U", 58665e0446cSFabiano Rosas SPR_NOACCESS, SPR_NOACCESS, 58765e0446cSFabiano Rosas &spr_read_dbat, &spr_write_dbatu, 58865e0446cSFabiano Rosas 0x00000000); 58965e0446cSFabiano Rosas spr_register(env, SPR_DBAT1L, "DBAT1L", 59065e0446cSFabiano Rosas SPR_NOACCESS, SPR_NOACCESS, 59165e0446cSFabiano Rosas &spr_read_dbat, &spr_write_dbatl, 59265e0446cSFabiano Rosas 0x00000000); 59365e0446cSFabiano Rosas spr_register(env, SPR_DBAT2U, "DBAT2U", 59465e0446cSFabiano Rosas SPR_NOACCESS, SPR_NOACCESS, 59565e0446cSFabiano Rosas &spr_read_dbat, &spr_write_dbatu, 59665e0446cSFabiano Rosas 0x00000000); 59765e0446cSFabiano Rosas spr_register(env, SPR_DBAT2L, "DBAT2L", 59865e0446cSFabiano Rosas SPR_NOACCESS, SPR_NOACCESS, 59965e0446cSFabiano Rosas &spr_read_dbat, &spr_write_dbatl, 60065e0446cSFabiano Rosas 0x00000000); 60165e0446cSFabiano Rosas spr_register(env, SPR_DBAT3U, "DBAT3U", 60265e0446cSFabiano Rosas SPR_NOACCESS, SPR_NOACCESS, 60365e0446cSFabiano Rosas &spr_read_dbat, &spr_write_dbatu, 60465e0446cSFabiano Rosas 0x00000000); 60565e0446cSFabiano Rosas spr_register(env, SPR_DBAT3L, "DBAT3L", 60665e0446cSFabiano Rosas SPR_NOACCESS, SPR_NOACCESS, 60765e0446cSFabiano Rosas &spr_read_dbat, &spr_write_dbatl, 60865e0446cSFabiano Rosas 0x00000000); 60965e0446cSFabiano Rosas env->nb_BATs += 4; 61065e0446cSFabiano Rosas #endif 61165e0446cSFabiano Rosas } 61265e0446cSFabiano Rosas 61365e0446cSFabiano Rosas /* BATs 4-7 */ 61465e0446cSFabiano Rosas void register_high_BATs(CPUPPCState *env) 61565e0446cSFabiano Rosas { 61665e0446cSFabiano Rosas #if !defined(CONFIG_USER_ONLY) 61765e0446cSFabiano Rosas spr_register(env, SPR_IBAT4U, "IBAT4U", 61865e0446cSFabiano Rosas SPR_NOACCESS, SPR_NOACCESS, 61965e0446cSFabiano Rosas &spr_read_ibat_h, &spr_write_ibatu_h, 62065e0446cSFabiano Rosas 0x00000000); 62165e0446cSFabiano Rosas spr_register(env, SPR_IBAT4L, "IBAT4L", 62265e0446cSFabiano Rosas SPR_NOACCESS, SPR_NOACCESS, 62365e0446cSFabiano Rosas &spr_read_ibat_h, &spr_write_ibatl_h, 62465e0446cSFabiano Rosas 0x00000000); 62565e0446cSFabiano Rosas spr_register(env, SPR_IBAT5U, "IBAT5U", 62665e0446cSFabiano Rosas SPR_NOACCESS, SPR_NOACCESS, 62765e0446cSFabiano Rosas &spr_read_ibat_h, &spr_write_ibatu_h, 62865e0446cSFabiano Rosas 0x00000000); 62965e0446cSFabiano Rosas spr_register(env, SPR_IBAT5L, "IBAT5L", 63065e0446cSFabiano Rosas SPR_NOACCESS, SPR_NOACCESS, 63165e0446cSFabiano Rosas &spr_read_ibat_h, &spr_write_ibatl_h, 63265e0446cSFabiano Rosas 0x00000000); 63365e0446cSFabiano Rosas spr_register(env, SPR_IBAT6U, "IBAT6U", 63465e0446cSFabiano Rosas SPR_NOACCESS, SPR_NOACCESS, 63565e0446cSFabiano Rosas &spr_read_ibat_h, &spr_write_ibatu_h, 63665e0446cSFabiano Rosas 0x00000000); 63765e0446cSFabiano Rosas spr_register(env, SPR_IBAT6L, "IBAT6L", 63865e0446cSFabiano Rosas SPR_NOACCESS, SPR_NOACCESS, 63965e0446cSFabiano Rosas &spr_read_ibat_h, &spr_write_ibatl_h, 64065e0446cSFabiano Rosas 0x00000000); 64165e0446cSFabiano Rosas spr_register(env, SPR_IBAT7U, "IBAT7U", 64265e0446cSFabiano Rosas SPR_NOACCESS, SPR_NOACCESS, 64365e0446cSFabiano Rosas &spr_read_ibat_h, &spr_write_ibatu_h, 64465e0446cSFabiano Rosas 0x00000000); 64565e0446cSFabiano Rosas spr_register(env, SPR_IBAT7L, "IBAT7L", 64665e0446cSFabiano Rosas SPR_NOACCESS, SPR_NOACCESS, 64765e0446cSFabiano Rosas &spr_read_ibat_h, &spr_write_ibatl_h, 64865e0446cSFabiano Rosas 0x00000000); 64965e0446cSFabiano Rosas spr_register(env, SPR_DBAT4U, "DBAT4U", 65065e0446cSFabiano Rosas SPR_NOACCESS, SPR_NOACCESS, 65165e0446cSFabiano Rosas &spr_read_dbat_h, &spr_write_dbatu_h, 65265e0446cSFabiano Rosas 0x00000000); 65365e0446cSFabiano Rosas spr_register(env, SPR_DBAT4L, "DBAT4L", 65465e0446cSFabiano Rosas SPR_NOACCESS, SPR_NOACCESS, 65565e0446cSFabiano Rosas &spr_read_dbat_h, &spr_write_dbatl_h, 65665e0446cSFabiano Rosas 0x00000000); 65765e0446cSFabiano Rosas spr_register(env, SPR_DBAT5U, "DBAT5U", 65865e0446cSFabiano Rosas SPR_NOACCESS, SPR_NOACCESS, 65965e0446cSFabiano Rosas &spr_read_dbat_h, &spr_write_dbatu_h, 66065e0446cSFabiano Rosas 0x00000000); 66165e0446cSFabiano Rosas spr_register(env, SPR_DBAT5L, "DBAT5L", 66265e0446cSFabiano Rosas SPR_NOACCESS, SPR_NOACCESS, 66365e0446cSFabiano Rosas &spr_read_dbat_h, &spr_write_dbatl_h, 66465e0446cSFabiano Rosas 0x00000000); 66565e0446cSFabiano Rosas spr_register(env, SPR_DBAT6U, "DBAT6U", 66665e0446cSFabiano Rosas SPR_NOACCESS, SPR_NOACCESS, 66765e0446cSFabiano Rosas &spr_read_dbat_h, &spr_write_dbatu_h, 66865e0446cSFabiano Rosas 0x00000000); 66965e0446cSFabiano Rosas spr_register(env, SPR_DBAT6L, "DBAT6L", 67065e0446cSFabiano Rosas SPR_NOACCESS, SPR_NOACCESS, 67165e0446cSFabiano Rosas &spr_read_dbat_h, &spr_write_dbatl_h, 67265e0446cSFabiano Rosas 0x00000000); 67365e0446cSFabiano Rosas spr_register(env, SPR_DBAT7U, "DBAT7U", 67465e0446cSFabiano Rosas SPR_NOACCESS, SPR_NOACCESS, 67565e0446cSFabiano Rosas &spr_read_dbat_h, &spr_write_dbatu_h, 67665e0446cSFabiano Rosas 0x00000000); 67765e0446cSFabiano Rosas spr_register(env, SPR_DBAT7L, "DBAT7L", 67865e0446cSFabiano Rosas SPR_NOACCESS, SPR_NOACCESS, 67965e0446cSFabiano Rosas &spr_read_dbat_h, &spr_write_dbatl_h, 68065e0446cSFabiano Rosas 0x00000000); 68165e0446cSFabiano Rosas env->nb_BATs += 4; 68265e0446cSFabiano Rosas #endif 68365e0446cSFabiano Rosas } 68465e0446cSFabiano Rosas 68565e0446cSFabiano Rosas /* Softare table search registers */ 68665e0446cSFabiano Rosas void register_6xx_7xx_soft_tlb(CPUPPCState *env, int nb_tlbs, int nb_ways) 68765e0446cSFabiano Rosas { 68865e0446cSFabiano Rosas #if !defined(CONFIG_USER_ONLY) 68965e0446cSFabiano Rosas env->nb_tlb = nb_tlbs; 69065e0446cSFabiano Rosas env->nb_ways = nb_ways; 69165e0446cSFabiano Rosas env->id_tlbs = 1; 69265e0446cSFabiano Rosas env->tlb_type = TLB_6XX; 69365e0446cSFabiano Rosas spr_register(env, SPR_DMISS, "DMISS", 69465e0446cSFabiano Rosas SPR_NOACCESS, SPR_NOACCESS, 69565e0446cSFabiano Rosas &spr_read_generic, SPR_NOACCESS, 69665e0446cSFabiano Rosas 0x00000000); 69765e0446cSFabiano Rosas spr_register(env, SPR_DCMP, "DCMP", 69865e0446cSFabiano Rosas SPR_NOACCESS, SPR_NOACCESS, 69965e0446cSFabiano Rosas &spr_read_generic, SPR_NOACCESS, 70065e0446cSFabiano Rosas 0x00000000); 70165e0446cSFabiano Rosas spr_register(env, SPR_HASH1, "HASH1", 70265e0446cSFabiano Rosas SPR_NOACCESS, SPR_NOACCESS, 70365e0446cSFabiano Rosas &spr_read_generic, SPR_NOACCESS, 70465e0446cSFabiano Rosas 0x00000000); 70565e0446cSFabiano Rosas spr_register(env, SPR_HASH2, "HASH2", 70665e0446cSFabiano Rosas SPR_NOACCESS, SPR_NOACCESS, 70765e0446cSFabiano Rosas &spr_read_generic, SPR_NOACCESS, 70865e0446cSFabiano Rosas 0x00000000); 70965e0446cSFabiano Rosas spr_register(env, SPR_IMISS, "IMISS", 71065e0446cSFabiano Rosas SPR_NOACCESS, SPR_NOACCESS, 71165e0446cSFabiano Rosas &spr_read_generic, SPR_NOACCESS, 71265e0446cSFabiano Rosas 0x00000000); 71365e0446cSFabiano Rosas spr_register(env, SPR_ICMP, "ICMP", 71465e0446cSFabiano Rosas SPR_NOACCESS, SPR_NOACCESS, 71565e0446cSFabiano Rosas &spr_read_generic, SPR_NOACCESS, 71665e0446cSFabiano Rosas 0x00000000); 71765e0446cSFabiano Rosas spr_register(env, SPR_RPA, "RPA", 71865e0446cSFabiano Rosas SPR_NOACCESS, SPR_NOACCESS, 71965e0446cSFabiano Rosas &spr_read_generic, &spr_write_generic, 72065e0446cSFabiano Rosas 0x00000000); 72165e0446cSFabiano Rosas #endif 72265e0446cSFabiano Rosas } 72365e0446cSFabiano Rosas 72465e0446cSFabiano Rosas void register_thrm_sprs(CPUPPCState *env) 72565e0446cSFabiano Rosas { 72665e0446cSFabiano Rosas /* Thermal management */ 72765e0446cSFabiano Rosas spr_register(env, SPR_THRM1, "THRM1", 72865e0446cSFabiano Rosas SPR_NOACCESS, SPR_NOACCESS, 72965e0446cSFabiano Rosas &spr_read_thrm, &spr_write_generic, 73065e0446cSFabiano Rosas 0x00000000); 73165e0446cSFabiano Rosas 73265e0446cSFabiano Rosas spr_register(env, SPR_THRM2, "THRM2", 73365e0446cSFabiano Rosas SPR_NOACCESS, SPR_NOACCESS, 73465e0446cSFabiano Rosas &spr_read_thrm, &spr_write_generic, 73565e0446cSFabiano Rosas 0x00000000); 73665e0446cSFabiano Rosas 73765e0446cSFabiano Rosas spr_register(env, SPR_THRM3, "THRM3", 73865e0446cSFabiano Rosas SPR_NOACCESS, SPR_NOACCESS, 73965e0446cSFabiano Rosas &spr_read_thrm, &spr_write_generic, 74065e0446cSFabiano Rosas 0x00000000); 74165e0446cSFabiano Rosas } 74265e0446cSFabiano Rosas 74365e0446cSFabiano Rosas void register_usprgh_sprs(CPUPPCState *env) 74465e0446cSFabiano Rosas { 74565e0446cSFabiano Rosas spr_register(env, SPR_USPRG4, "USPRG4", 74665e0446cSFabiano Rosas &spr_read_ureg, SPR_NOACCESS, 74765e0446cSFabiano Rosas &spr_read_ureg, SPR_NOACCESS, 74865e0446cSFabiano Rosas 0x00000000); 74965e0446cSFabiano Rosas spr_register(env, SPR_USPRG5, "USPRG5", 75065e0446cSFabiano Rosas &spr_read_ureg, SPR_NOACCESS, 75165e0446cSFabiano Rosas &spr_read_ureg, SPR_NOACCESS, 75265e0446cSFabiano Rosas 0x00000000); 75365e0446cSFabiano Rosas spr_register(env, SPR_USPRG6, "USPRG6", 75465e0446cSFabiano Rosas &spr_read_ureg, SPR_NOACCESS, 75565e0446cSFabiano Rosas &spr_read_ureg, SPR_NOACCESS, 75665e0446cSFabiano Rosas 0x00000000); 75765e0446cSFabiano Rosas spr_register(env, SPR_USPRG7, "USPRG7", 75865e0446cSFabiano Rosas &spr_read_ureg, SPR_NOACCESS, 75965e0446cSFabiano Rosas &spr_read_ureg, SPR_NOACCESS, 76065e0446cSFabiano Rosas 0x00000000); 76165e0446cSFabiano Rosas } 762