xref: /openbmc/qemu/target/ppc/helper_regs.c (revision 8e54ad65c218a547111c9dfadec792c43b933600)
18a05fd9aSRichard Henderson /*
28a05fd9aSRichard Henderson  *  PowerPC emulation special registers manipulation helpers for qemu.
38a05fd9aSRichard Henderson  *
48a05fd9aSRichard Henderson  *  Copyright (c) 2003-2007 Jocelyn Mayer
58a05fd9aSRichard Henderson  *
68a05fd9aSRichard Henderson  * This library is free software; you can redistribute it and/or
78a05fd9aSRichard Henderson  * modify it under the terms of the GNU Lesser General Public
88a05fd9aSRichard Henderson  * License as published by the Free Software Foundation; either
98a05fd9aSRichard Henderson  * version 2.1 of the License, or (at your option) any later version.
108a05fd9aSRichard Henderson  *
118a05fd9aSRichard Henderson  * This library is distributed in the hope that it will be useful,
128a05fd9aSRichard Henderson  * but WITHOUT ANY WARRANTY; without even the implied warranty of
138a05fd9aSRichard Henderson  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
148a05fd9aSRichard Henderson  * Lesser General Public License for more details.
158a05fd9aSRichard Henderson  *
168a05fd9aSRichard Henderson  * You should have received a copy of the GNU Lesser General Public
178a05fd9aSRichard Henderson  * License along with this library; if not, see <http://www.gnu.org/licenses/>.
188a05fd9aSRichard Henderson  */
198a05fd9aSRichard Henderson 
208a05fd9aSRichard Henderson #include "qemu/osdep.h"
212df4fe7aSRichard Henderson #include "cpu.h"
228a05fd9aSRichard Henderson #include "qemu/main-loop.h"
238a05fd9aSRichard Henderson #include "exec/exec-all.h"
248a05fd9aSRichard Henderson #include "sysemu/kvm.h"
258a05fd9aSRichard Henderson #include "helper_regs.h"
2646d396bdSDaniel Henrique Barboza #include "power8-pmu.h"
2765e0446cSFabiano Rosas #include "cpu-models.h"
2865e0446cSFabiano Rosas #include "spr_common.h"
298a05fd9aSRichard Henderson 
308a05fd9aSRichard Henderson /* Swap temporary saved registers with GPRs */
318a05fd9aSRichard Henderson void hreg_swap_gpr_tgpr(CPUPPCState *env)
328a05fd9aSRichard Henderson {
338a05fd9aSRichard Henderson     target_ulong tmp;
348a05fd9aSRichard Henderson 
358a05fd9aSRichard Henderson     tmp = env->gpr[0];
368a05fd9aSRichard Henderson     env->gpr[0] = env->tgpr[0];
378a05fd9aSRichard Henderson     env->tgpr[0] = tmp;
388a05fd9aSRichard Henderson     tmp = env->gpr[1];
398a05fd9aSRichard Henderson     env->gpr[1] = env->tgpr[1];
408a05fd9aSRichard Henderson     env->tgpr[1] = tmp;
418a05fd9aSRichard Henderson     tmp = env->gpr[2];
428a05fd9aSRichard Henderson     env->gpr[2] = env->tgpr[2];
438a05fd9aSRichard Henderson     env->tgpr[2] = tmp;
448a05fd9aSRichard Henderson     tmp = env->gpr[3];
458a05fd9aSRichard Henderson     env->gpr[3] = env->tgpr[3];
468a05fd9aSRichard Henderson     env->tgpr[3] = tmp;
478a05fd9aSRichard Henderson }
488a05fd9aSRichard Henderson 
492da8a6bcSRichard Henderson static uint32_t hreg_compute_hflags_value(CPUPPCState *env)
508a05fd9aSRichard Henderson {
512df4fe7aSRichard Henderson     target_ulong msr = env->msr;
522df4fe7aSRichard Henderson     uint32_t ppc_flags = env->flags;
532df4fe7aSRichard Henderson     uint32_t hflags = 0;
542df4fe7aSRichard Henderson     uint32_t msr_mask;
558a05fd9aSRichard Henderson 
562df4fe7aSRichard Henderson     /* Some bits come straight across from MSR. */
572df4fe7aSRichard Henderson     QEMU_BUILD_BUG_ON(MSR_LE != HFLAGS_LE);
582df4fe7aSRichard Henderson     QEMU_BUILD_BUG_ON(MSR_PR != HFLAGS_PR);
592df4fe7aSRichard Henderson     QEMU_BUILD_BUG_ON(MSR_DR != HFLAGS_DR);
602df4fe7aSRichard Henderson     QEMU_BUILD_BUG_ON(MSR_FP != HFLAGS_FP);
612df4fe7aSRichard Henderson     msr_mask = ((1 << MSR_LE) | (1 << MSR_PR) |
62d764184dSRichard Henderson                 (1 << MSR_DR) | (1 << MSR_FP));
6318285046SRichard Henderson 
647da31f26SRichard Henderson     if (ppc_flags & POWERPC_FLAG_DE) {
657da31f26SRichard Henderson         target_ulong dbcr0 = env->spr[SPR_BOOKE_DBCR0];
661220ab3eSBin Meng         if ((dbcr0 & DBCR0_ICMP) && msr_de) {
677da31f26SRichard Henderson             hflags |= 1 << HFLAGS_SE;
687da31f26SRichard Henderson         }
691220ab3eSBin Meng         if ((dbcr0 & DBCR0_BRT) && msr_de) {
707da31f26SRichard Henderson             hflags |= 1 << HFLAGS_BE;
717da31f26SRichard Henderson         }
727da31f26SRichard Henderson     } else {
732df4fe7aSRichard Henderson         if (ppc_flags & POWERPC_FLAG_BE) {
742df4fe7aSRichard Henderson             QEMU_BUILD_BUG_ON(MSR_BE != HFLAGS_BE);
752df4fe7aSRichard Henderson             msr_mask |= 1 << MSR_BE;
762df4fe7aSRichard Henderson         }
772df4fe7aSRichard Henderson         if (ppc_flags & POWERPC_FLAG_SE) {
782df4fe7aSRichard Henderson             QEMU_BUILD_BUG_ON(MSR_SE != HFLAGS_SE);
792df4fe7aSRichard Henderson             msr_mask |= 1 << MSR_SE;
802df4fe7aSRichard Henderson         }
817da31f26SRichard Henderson     }
822df4fe7aSRichard Henderson 
832df4fe7aSRichard Henderson     if (msr_is_64bit(env, msr)) {
842df4fe7aSRichard Henderson         hflags |= 1 << HFLAGS_64;
852df4fe7aSRichard Henderson     }
862df4fe7aSRichard Henderson     if ((ppc_flags & POWERPC_FLAG_SPE) && (msr & (1 << MSR_SPE))) {
872df4fe7aSRichard Henderson         hflags |= 1 << HFLAGS_SPE;
882df4fe7aSRichard Henderson     }
892df4fe7aSRichard Henderson     if (ppc_flags & POWERPC_FLAG_VRE) {
902df4fe7aSRichard Henderson         QEMU_BUILD_BUG_ON(MSR_VR != HFLAGS_VR);
912df4fe7aSRichard Henderson         msr_mask |= 1 << MSR_VR;
922df4fe7aSRichard Henderson     }
930e6bac3eSRichard Henderson     if (ppc_flags & POWERPC_FLAG_VSX) {
940e6bac3eSRichard Henderson         QEMU_BUILD_BUG_ON(MSR_VSX != HFLAGS_VSX);
950e6bac3eSRichard Henderson         msr_mask |= 1 << MSR_VSX;
962df4fe7aSRichard Henderson     }
972df4fe7aSRichard Henderson     if ((ppc_flags & POWERPC_FLAG_TM) && (msr & (1ull << MSR_TM))) {
982df4fe7aSRichard Henderson         hflags |= 1 << HFLAGS_TM;
992df4fe7aSRichard Henderson     }
100f03de3b4SRichard Henderson     if (env->spr[SPR_LPCR] & LPCR_GTSE) {
101f03de3b4SRichard Henderson         hflags |= 1 << HFLAGS_GTSE;
102f03de3b4SRichard Henderson     }
1031db3632aSMatheus Ferst     if (env->spr[SPR_LPCR] & LPCR_HR) {
1041db3632aSMatheus Ferst         hflags |= 1 << HFLAGS_HR;
1051db3632aSMatheus Ferst     }
106f7460df2SDaniel Henrique Barboza     if (env->spr[SPR_POWER_MMCR0] & MMCR0_PMCC0) {
107f7460df2SDaniel Henrique Barboza         hflags |= 1 << HFLAGS_PMCC0;
108f7460df2SDaniel Henrique Barboza     }
109f7460df2SDaniel Henrique Barboza     if (env->spr[SPR_POWER_MMCR0] & MMCR0_PMCC1) {
110f7460df2SDaniel Henrique Barboza         hflags |= 1 << HFLAGS_PMCC1;
111f7460df2SDaniel Henrique Barboza     }
1122df4fe7aSRichard Henderson 
1132df4fe7aSRichard Henderson #ifndef CONFIG_USER_ONLY
1142df4fe7aSRichard Henderson     if (!env->has_hv_mode || (msr & (1ull << MSR_HV))) {
1152df4fe7aSRichard Henderson         hflags |= 1 << HFLAGS_HV;
1162df4fe7aSRichard Henderson     }
117d764184dSRichard Henderson 
11846d396bdSDaniel Henrique Barboza #if defined(TARGET_PPC64)
1196e8b9903SRichard Henderson     if (env->pmc_ins_cnt) {
12046d396bdSDaniel Henrique Barboza         hflags |= 1 << HFLAGS_INSN_CNT;
12146d396bdSDaniel Henrique Barboza     }
12246d396bdSDaniel Henrique Barboza #endif
12346d396bdSDaniel Henrique Barboza 
124d764184dSRichard Henderson     /*
125d764184dSRichard Henderson      * This is our encoding for server processors. The architecture
126d764184dSRichard Henderson      * specifies that there is no such thing as userspace with
127d764184dSRichard Henderson      * translation off, however it appears that MacOS does it and some
128d764184dSRichard Henderson      * 32-bit CPUs support it. Weird...
129d764184dSRichard Henderson      *
130d764184dSRichard Henderson      *   0 = Guest User space virtual mode
131d764184dSRichard Henderson      *   1 = Guest Kernel space virtual mode
132d764184dSRichard Henderson      *   2 = Guest User space real mode
133d764184dSRichard Henderson      *   3 = Guest Kernel space real mode
134d764184dSRichard Henderson      *   4 = HV User space virtual mode
135d764184dSRichard Henderson      *   5 = HV Kernel space virtual mode
136d764184dSRichard Henderson      *   6 = HV User space real mode
137d764184dSRichard Henderson      *   7 = HV Kernel space real mode
138d764184dSRichard Henderson      *
139d764184dSRichard Henderson      * For BookE, we need 8 MMU modes as follow:
140d764184dSRichard Henderson      *
141d764184dSRichard Henderson      *  0 = AS 0 HV User space
142d764184dSRichard Henderson      *  1 = AS 0 HV Kernel space
143d764184dSRichard Henderson      *  2 = AS 1 HV User space
144d764184dSRichard Henderson      *  3 = AS 1 HV Kernel space
145d764184dSRichard Henderson      *  4 = AS 0 Guest User space
146d764184dSRichard Henderson      *  5 = AS 0 Guest Kernel space
147d764184dSRichard Henderson      *  6 = AS 1 Guest User space
148d764184dSRichard Henderson      *  7 = AS 1 Guest Kernel space
149d764184dSRichard Henderson      */
150d764184dSRichard Henderson     unsigned immu_idx, dmmu_idx;
151d764184dSRichard Henderson     dmmu_idx = msr & (1 << MSR_PR) ? 0 : 1;
15263f38cc3SCédric Le Goater     if (env->mmu_model == POWERPC_MMU_BOOKE ||
15363f38cc3SCédric Le Goater         env->mmu_model == POWERPC_MMU_BOOKE206) {
154d764184dSRichard Henderson         dmmu_idx |= msr & (1 << MSR_GS) ? 4 : 0;
155d764184dSRichard Henderson         immu_idx = dmmu_idx;
156d764184dSRichard Henderson         immu_idx |= msr & (1 << MSR_IS) ? 2 : 0;
157d764184dSRichard Henderson         dmmu_idx |= msr & (1 << MSR_DS) ? 2 : 0;
158d764184dSRichard Henderson     } else {
159d764184dSRichard Henderson         dmmu_idx |= msr & (1ull << MSR_HV) ? 4 : 0;
160d764184dSRichard Henderson         immu_idx = dmmu_idx;
161d764184dSRichard Henderson         immu_idx |= msr & (1 << MSR_IR) ? 0 : 2;
162d764184dSRichard Henderson         dmmu_idx |= msr & (1 << MSR_DR) ? 0 : 2;
163d764184dSRichard Henderson     }
164d764184dSRichard Henderson     hflags |= immu_idx << HFLAGS_IMMU_IDX;
165d764184dSRichard Henderson     hflags |= dmmu_idx << HFLAGS_DMMU_IDX;
1662df4fe7aSRichard Henderson #endif
1672df4fe7aSRichard Henderson 
1682da8a6bcSRichard Henderson     return hflags | (msr & msr_mask);
1698a05fd9aSRichard Henderson }
1708a05fd9aSRichard Henderson 
1712da8a6bcSRichard Henderson void hreg_compute_hflags(CPUPPCState *env)
1722da8a6bcSRichard Henderson {
1732da8a6bcSRichard Henderson     env->hflags = hreg_compute_hflags_value(env);
1742da8a6bcSRichard Henderson }
1752da8a6bcSRichard Henderson 
1762da8a6bcSRichard Henderson #ifdef CONFIG_DEBUG_TCG
1772da8a6bcSRichard Henderson void cpu_get_tb_cpu_state(CPUPPCState *env, target_ulong *pc,
1782da8a6bcSRichard Henderson                           target_ulong *cs_base, uint32_t *flags)
1792da8a6bcSRichard Henderson {
1802da8a6bcSRichard Henderson     uint32_t hflags_current = env->hflags;
1812da8a6bcSRichard Henderson     uint32_t hflags_rebuilt;
1822da8a6bcSRichard Henderson 
1832da8a6bcSRichard Henderson     *pc = env->nip;
1842da8a6bcSRichard Henderson     *cs_base = 0;
1852da8a6bcSRichard Henderson     *flags = hflags_current;
1862da8a6bcSRichard Henderson 
1872da8a6bcSRichard Henderson     hflags_rebuilt = hreg_compute_hflags_value(env);
1882da8a6bcSRichard Henderson     if (unlikely(hflags_current != hflags_rebuilt)) {
1892da8a6bcSRichard Henderson         cpu_abort(env_cpu(env),
1902da8a6bcSRichard Henderson                   "TCG hflags mismatch (current:0x%08x rebuilt:0x%08x)\n",
1912da8a6bcSRichard Henderson                   hflags_current, hflags_rebuilt);
1922da8a6bcSRichard Henderson     }
1932da8a6bcSRichard Henderson }
1942da8a6bcSRichard Henderson #endif
1952da8a6bcSRichard Henderson 
1968a05fd9aSRichard Henderson void cpu_interrupt_exittb(CPUState *cs)
1978a05fd9aSRichard Henderson {
1980c0aac01SDaniel Henrique Barboza     /*
1990c0aac01SDaniel Henrique Barboza      * We don't need to worry about translation blocks
2000c0aac01SDaniel Henrique Barboza      * when running with KVM.
2010c0aac01SDaniel Henrique Barboza      */
2020c0aac01SDaniel Henrique Barboza     if (kvm_enabled()) {
2038a05fd9aSRichard Henderson         return;
2048a05fd9aSRichard Henderson     }
2058a05fd9aSRichard Henderson 
2068a05fd9aSRichard Henderson     if (!qemu_mutex_iothread_locked()) {
2078a05fd9aSRichard Henderson         qemu_mutex_lock_iothread();
2088a05fd9aSRichard Henderson         cpu_interrupt(cs, CPU_INTERRUPT_EXITTB);
2098a05fd9aSRichard Henderson         qemu_mutex_unlock_iothread();
2108a05fd9aSRichard Henderson     } else {
2118a05fd9aSRichard Henderson         cpu_interrupt(cs, CPU_INTERRUPT_EXITTB);
2128a05fd9aSRichard Henderson     }
2138a05fd9aSRichard Henderson }
2148a05fd9aSRichard Henderson 
2158a05fd9aSRichard Henderson int hreg_store_msr(CPUPPCState *env, target_ulong value, int alter_hv)
2168a05fd9aSRichard Henderson {
2178a05fd9aSRichard Henderson     int excp;
2188a05fd9aSRichard Henderson #if !defined(CONFIG_USER_ONLY)
2198a05fd9aSRichard Henderson     CPUState *cs = env_cpu(env);
2208a05fd9aSRichard Henderson #endif
2218a05fd9aSRichard Henderson 
2228a05fd9aSRichard Henderson     excp = 0;
2238a05fd9aSRichard Henderson     value &= env->msr_mask;
2248a05fd9aSRichard Henderson #if !defined(CONFIG_USER_ONLY)
2258a05fd9aSRichard Henderson     /* Neither mtmsr nor guest state can alter HV */
2268a05fd9aSRichard Henderson     if (!alter_hv || !(env->msr & MSR_HVB)) {
2278a05fd9aSRichard Henderson         value &= ~MSR_HVB;
2288a05fd9aSRichard Henderson         value |= env->msr & MSR_HVB;
2298a05fd9aSRichard Henderson     }
2308a05fd9aSRichard Henderson     if (((value >> MSR_IR) & 1) != msr_ir ||
2318a05fd9aSRichard Henderson         ((value >> MSR_DR) & 1) != msr_dr) {
2328a05fd9aSRichard Henderson         cpu_interrupt_exittb(cs);
2338a05fd9aSRichard Henderson     }
23463f38cc3SCédric Le Goater     if ((env->mmu_model == POWERPC_MMU_BOOKE ||
23563f38cc3SCédric Le Goater          env->mmu_model == POWERPC_MMU_BOOKE206) &&
2368a05fd9aSRichard Henderson         ((value >> MSR_GS) & 1) != msr_gs) {
2378a05fd9aSRichard Henderson         cpu_interrupt_exittb(cs);
2388a05fd9aSRichard Henderson     }
2398a05fd9aSRichard Henderson     if (unlikely((env->flags & POWERPC_FLAG_TGPR) &&
2408a05fd9aSRichard Henderson                  ((value ^ env->msr) & (1 << MSR_TGPR)))) {
2418a05fd9aSRichard Henderson         /* Swap temporary saved registers with GPRs */
2428a05fd9aSRichard Henderson         hreg_swap_gpr_tgpr(env);
2438a05fd9aSRichard Henderson     }
2448a05fd9aSRichard Henderson     if (unlikely((value >> MSR_EP) & 1) != msr_ep) {
2458a05fd9aSRichard Henderson         env->excp_prefix = ((value >> MSR_EP) & 1) * 0xFFF00000;
2468a05fd9aSRichard Henderson     }
2478a05fd9aSRichard Henderson     /*
2488a05fd9aSRichard Henderson      * If PR=1 then EE, IR and DR must be 1
2498a05fd9aSRichard Henderson      *
2508a05fd9aSRichard Henderson      * Note: We only enforce this on 64-bit server processors.
2518a05fd9aSRichard Henderson      * It appears that:
2528a05fd9aSRichard Henderson      * - 32-bit implementations supports PR=1 and EE/DR/IR=0 and MacOS
2538a05fd9aSRichard Henderson      *   exploits it.
2548a05fd9aSRichard Henderson      * - 64-bit embedded implementations do not need any operation to be
2558a05fd9aSRichard Henderson      *   performed when PR is set.
2568a05fd9aSRichard Henderson      */
2578a05fd9aSRichard Henderson     if (is_book3s_arch2x(env) && ((value >> MSR_PR) & 1)) {
2588a05fd9aSRichard Henderson         value |= (1 << MSR_EE) | (1 << MSR_DR) | (1 << MSR_IR);
2598a05fd9aSRichard Henderson     }
2608a05fd9aSRichard Henderson #endif
2618a05fd9aSRichard Henderson     env->msr = value;
2628a05fd9aSRichard Henderson     hreg_compute_hflags(env);
2638a05fd9aSRichard Henderson #if !defined(CONFIG_USER_ONLY)
264*8e54ad65SVíctor Colombo     if (unlikely(FIELD_EX64(env->msr, MSR, POW))) {
2658a05fd9aSRichard Henderson         if (!env->pending_interrupts && (*env->check_pow)(env)) {
2668a05fd9aSRichard Henderson             cs->halted = 1;
2678a05fd9aSRichard Henderson             excp = EXCP_HALTED;
2688a05fd9aSRichard Henderson         }
2698a05fd9aSRichard Henderson     }
2708a05fd9aSRichard Henderson #endif
2718a05fd9aSRichard Henderson 
2728a05fd9aSRichard Henderson     return excp;
2738a05fd9aSRichard Henderson }
2748a05fd9aSRichard Henderson 
275c06ba892SLucas Mateus Castro (alqotel) #ifdef CONFIG_SOFTMMU
276c06ba892SLucas Mateus Castro (alqotel) void store_40x_sler(CPUPPCState *env, uint32_t val)
277c06ba892SLucas Mateus Castro (alqotel) {
278c06ba892SLucas Mateus Castro (alqotel)     /* XXX: TO BE FIXED */
279c06ba892SLucas Mateus Castro (alqotel)     if (val != 0x00000000) {
280c06ba892SLucas Mateus Castro (alqotel)         cpu_abort(env_cpu(env),
281c06ba892SLucas Mateus Castro (alqotel)                   "Little-endian regions are not supported by now\n");
282c06ba892SLucas Mateus Castro (alqotel)     }
283c06ba892SLucas Mateus Castro (alqotel)     env->spr[SPR_405_SLER] = val;
284c06ba892SLucas Mateus Castro (alqotel) }
285c06ba892SLucas Mateus Castro (alqotel) #endif /* CONFIG_SOFTMMU */
286c06ba892SLucas Mateus Castro (alqotel) 
2878a05fd9aSRichard Henderson #ifndef CONFIG_USER_ONLY
2888a05fd9aSRichard Henderson void check_tlb_flush(CPUPPCState *env, bool global)
2898a05fd9aSRichard Henderson {
2908a05fd9aSRichard Henderson     CPUState *cs = env_cpu(env);
2918a05fd9aSRichard Henderson 
2928a05fd9aSRichard Henderson     /* Handle global flushes first */
2938a05fd9aSRichard Henderson     if (global && (env->tlb_need_flush & TLB_NEED_GLOBAL_FLUSH)) {
2948a05fd9aSRichard Henderson         env->tlb_need_flush &= ~TLB_NEED_GLOBAL_FLUSH;
2958a05fd9aSRichard Henderson         env->tlb_need_flush &= ~TLB_NEED_LOCAL_FLUSH;
2968a05fd9aSRichard Henderson         tlb_flush_all_cpus_synced(cs);
2978a05fd9aSRichard Henderson         return;
2988a05fd9aSRichard Henderson     }
2998a05fd9aSRichard Henderson 
3008a05fd9aSRichard Henderson     /* Then handle local ones */
3018a05fd9aSRichard Henderson     if (env->tlb_need_flush & TLB_NEED_LOCAL_FLUSH) {
3028a05fd9aSRichard Henderson         env->tlb_need_flush &= ~TLB_NEED_LOCAL_FLUSH;
3038a05fd9aSRichard Henderson         tlb_flush(cs);
3048a05fd9aSRichard Henderson     }
3058a05fd9aSRichard Henderson }
3068a05fd9aSRichard Henderson #endif
30765e0446cSFabiano Rosas 
30865e0446cSFabiano Rosas /**
30965e0446cSFabiano Rosas  * _spr_register
31065e0446cSFabiano Rosas  *
31165e0446cSFabiano Rosas  * Register an SPR with all the callbacks required for tcg,
31265e0446cSFabiano Rosas  * and the ID number for KVM.
31365e0446cSFabiano Rosas  *
31465e0446cSFabiano Rosas  * The reason for the conditional compilation is that the tcg functions
31565e0446cSFabiano Rosas  * may be compiled out, and the system kvm header may not be available
31665e0446cSFabiano Rosas  * for supplying the ID numbers.  This is ugly, but the best we can do.
31765e0446cSFabiano Rosas  */
31865e0446cSFabiano Rosas void _spr_register(CPUPPCState *env, int num, const char *name,
31965e0446cSFabiano Rosas                    USR_ARG(spr_callback *uea_read)
32065e0446cSFabiano Rosas                    USR_ARG(spr_callback *uea_write)
32165e0446cSFabiano Rosas                    SYS_ARG(spr_callback *oea_read)
32265e0446cSFabiano Rosas                    SYS_ARG(spr_callback *oea_write)
32365e0446cSFabiano Rosas                    SYS_ARG(spr_callback *hea_read)
32465e0446cSFabiano Rosas                    SYS_ARG(spr_callback *hea_write)
32565e0446cSFabiano Rosas                    KVM_ARG(uint64_t one_reg_id)
32665e0446cSFabiano Rosas                    target_ulong initial_value)
32765e0446cSFabiano Rosas {
32865e0446cSFabiano Rosas     ppc_spr_t *spr = &env->spr_cb[num];
32965e0446cSFabiano Rosas 
33065e0446cSFabiano Rosas     /* No SPR should be registered twice. */
33165e0446cSFabiano Rosas     assert(spr->name == NULL);
33265e0446cSFabiano Rosas     assert(name != NULL);
33365e0446cSFabiano Rosas 
33465e0446cSFabiano Rosas     spr->name = name;
33565e0446cSFabiano Rosas     spr->default_value = initial_value;
33665e0446cSFabiano Rosas     env->spr[num] = initial_value;
33765e0446cSFabiano Rosas 
33865e0446cSFabiano Rosas #ifdef CONFIG_TCG
33965e0446cSFabiano Rosas     spr->uea_read = uea_read;
34065e0446cSFabiano Rosas     spr->uea_write = uea_write;
34165e0446cSFabiano Rosas # ifndef CONFIG_USER_ONLY
34265e0446cSFabiano Rosas     spr->oea_read = oea_read;
34365e0446cSFabiano Rosas     spr->oea_write = oea_write;
34465e0446cSFabiano Rosas     spr->hea_read = hea_read;
34565e0446cSFabiano Rosas     spr->hea_write = hea_write;
34665e0446cSFabiano Rosas # endif
34765e0446cSFabiano Rosas #endif
34865e0446cSFabiano Rosas #ifdef CONFIG_KVM
34965e0446cSFabiano Rosas     spr->one_reg_id = one_reg_id;
35065e0446cSFabiano Rosas #endif
35165e0446cSFabiano Rosas }
35265e0446cSFabiano Rosas 
35365e0446cSFabiano Rosas /* Generic PowerPC SPRs */
35465e0446cSFabiano Rosas void register_generic_sprs(PowerPCCPU *cpu)
35565e0446cSFabiano Rosas {
35665e0446cSFabiano Rosas     PowerPCCPUClass *pcc = POWERPC_CPU_GET_CLASS(cpu);
35765e0446cSFabiano Rosas     CPUPPCState *env = &cpu->env;
35865e0446cSFabiano Rosas 
35965e0446cSFabiano Rosas     /* Integer processing */
36065e0446cSFabiano Rosas     spr_register(env, SPR_XER, "XER",
36165e0446cSFabiano Rosas                  &spr_read_xer, &spr_write_xer,
36265e0446cSFabiano Rosas                  &spr_read_xer, &spr_write_xer,
36365e0446cSFabiano Rosas                  0x00000000);
36465e0446cSFabiano Rosas     /* Branch control */
36565e0446cSFabiano Rosas     spr_register(env, SPR_LR, "LR",
36665e0446cSFabiano Rosas                  &spr_read_lr, &spr_write_lr,
36765e0446cSFabiano Rosas                  &spr_read_lr, &spr_write_lr,
36865e0446cSFabiano Rosas                  0x00000000);
36965e0446cSFabiano Rosas     spr_register(env, SPR_CTR, "CTR",
37065e0446cSFabiano Rosas                  &spr_read_ctr, &spr_write_ctr,
37165e0446cSFabiano Rosas                  &spr_read_ctr, &spr_write_ctr,
37265e0446cSFabiano Rosas                  0x00000000);
37365e0446cSFabiano Rosas     /* Interrupt processing */
37465e0446cSFabiano Rosas     spr_register(env, SPR_SRR0, "SRR0",
37565e0446cSFabiano Rosas                  SPR_NOACCESS, SPR_NOACCESS,
37665e0446cSFabiano Rosas                  &spr_read_generic, &spr_write_generic,
37765e0446cSFabiano Rosas                  0x00000000);
37865e0446cSFabiano Rosas     spr_register(env, SPR_SRR1, "SRR1",
37965e0446cSFabiano Rosas                  SPR_NOACCESS, SPR_NOACCESS,
38065e0446cSFabiano Rosas                  &spr_read_generic, &spr_write_generic,
38165e0446cSFabiano Rosas                  0x00000000);
38265e0446cSFabiano Rosas     /* Processor control */
38365e0446cSFabiano Rosas     spr_register(env, SPR_SPRG0, "SPRG0",
38465e0446cSFabiano Rosas                  SPR_NOACCESS, SPR_NOACCESS,
38565e0446cSFabiano Rosas                  &spr_read_generic, &spr_write_generic,
38665e0446cSFabiano Rosas                  0x00000000);
38765e0446cSFabiano Rosas     spr_register(env, SPR_SPRG1, "SPRG1",
38865e0446cSFabiano Rosas                  SPR_NOACCESS, SPR_NOACCESS,
38965e0446cSFabiano Rosas                  &spr_read_generic, &spr_write_generic,
39065e0446cSFabiano Rosas                  0x00000000);
39165e0446cSFabiano Rosas     spr_register(env, SPR_SPRG2, "SPRG2",
39265e0446cSFabiano Rosas                  SPR_NOACCESS, SPR_NOACCESS,
39365e0446cSFabiano Rosas                  &spr_read_generic, &spr_write_generic,
39465e0446cSFabiano Rosas                  0x00000000);
39565e0446cSFabiano Rosas     spr_register(env, SPR_SPRG3, "SPRG3",
39665e0446cSFabiano Rosas                  SPR_NOACCESS, SPR_NOACCESS,
39765e0446cSFabiano Rosas                  &spr_read_generic, &spr_write_generic,
39865e0446cSFabiano Rosas                  0x00000000);
39965e0446cSFabiano Rosas 
40065e0446cSFabiano Rosas     spr_register(env, SPR_PVR, "PVR",
40165e0446cSFabiano Rosas                  /* Linux permits userspace to read PVR */
40265e0446cSFabiano Rosas #if defined(CONFIG_LINUX_USER)
40365e0446cSFabiano Rosas                  &spr_read_generic,
40465e0446cSFabiano Rosas #else
40565e0446cSFabiano Rosas                  SPR_NOACCESS,
40665e0446cSFabiano Rosas #endif
40765e0446cSFabiano Rosas                  SPR_NOACCESS,
40865e0446cSFabiano Rosas                  &spr_read_generic, SPR_NOACCESS,
40965e0446cSFabiano Rosas                  pcc->pvr);
41065e0446cSFabiano Rosas 
41165e0446cSFabiano Rosas     /* Register SVR if it's defined to anything else than POWERPC_SVR_NONE */
41265e0446cSFabiano Rosas     if (pcc->svr != POWERPC_SVR_NONE) {
41365e0446cSFabiano Rosas         if (pcc->svr & POWERPC_SVR_E500) {
41465e0446cSFabiano Rosas             spr_register(env, SPR_E500_SVR, "SVR",
41565e0446cSFabiano Rosas                          SPR_NOACCESS, SPR_NOACCESS,
41665e0446cSFabiano Rosas                          &spr_read_generic, SPR_NOACCESS,
41765e0446cSFabiano Rosas                          pcc->svr & ~POWERPC_SVR_E500);
41865e0446cSFabiano Rosas         } else {
41965e0446cSFabiano Rosas             spr_register(env, SPR_SVR, "SVR",
42065e0446cSFabiano Rosas                          SPR_NOACCESS, SPR_NOACCESS,
42165e0446cSFabiano Rosas                          &spr_read_generic, SPR_NOACCESS,
42265e0446cSFabiano Rosas                          pcc->svr);
42365e0446cSFabiano Rosas         }
42465e0446cSFabiano Rosas     }
42565e0446cSFabiano Rosas 
42665e0446cSFabiano Rosas     /* Time base */
42765e0446cSFabiano Rosas     spr_register(env, SPR_VTBL,  "TBL",
42865e0446cSFabiano Rosas                  &spr_read_tbl, SPR_NOACCESS,
42965e0446cSFabiano Rosas                  &spr_read_tbl, SPR_NOACCESS,
43065e0446cSFabiano Rosas                  0x00000000);
43165e0446cSFabiano Rosas     spr_register(env, SPR_TBL,   "TBL",
43265e0446cSFabiano Rosas                  &spr_read_tbl, SPR_NOACCESS,
43365e0446cSFabiano Rosas                  &spr_read_tbl, &spr_write_tbl,
43465e0446cSFabiano Rosas                  0x00000000);
43565e0446cSFabiano Rosas     spr_register(env, SPR_VTBU,  "TBU",
43665e0446cSFabiano Rosas                  &spr_read_tbu, SPR_NOACCESS,
43765e0446cSFabiano Rosas                  &spr_read_tbu, SPR_NOACCESS,
43865e0446cSFabiano Rosas                  0x00000000);
43965e0446cSFabiano Rosas     spr_register(env, SPR_TBU,   "TBU",
44065e0446cSFabiano Rosas                  &spr_read_tbu, SPR_NOACCESS,
44165e0446cSFabiano Rosas                  &spr_read_tbu, &spr_write_tbu,
44265e0446cSFabiano Rosas                  0x00000000);
44365e0446cSFabiano Rosas }
44465e0446cSFabiano Rosas 
44565e0446cSFabiano Rosas void register_non_embedded_sprs(CPUPPCState *env)
44665e0446cSFabiano Rosas {
44765e0446cSFabiano Rosas     /* Exception processing */
44865e0446cSFabiano Rosas     spr_register_kvm(env, SPR_DSISR, "DSISR",
44965e0446cSFabiano Rosas                      SPR_NOACCESS, SPR_NOACCESS,
45065e0446cSFabiano Rosas                      &spr_read_generic, &spr_write_generic,
45165e0446cSFabiano Rosas                      KVM_REG_PPC_DSISR, 0x00000000);
45265e0446cSFabiano Rosas     spr_register_kvm(env, SPR_DAR, "DAR",
45365e0446cSFabiano Rosas                      SPR_NOACCESS, SPR_NOACCESS,
45465e0446cSFabiano Rosas                      &spr_read_generic, &spr_write_generic,
45565e0446cSFabiano Rosas                      KVM_REG_PPC_DAR, 0x00000000);
45665e0446cSFabiano Rosas     /* Timer */
45765e0446cSFabiano Rosas     spr_register(env, SPR_DECR, "DECR",
45865e0446cSFabiano Rosas                  SPR_NOACCESS, SPR_NOACCESS,
45965e0446cSFabiano Rosas                  &spr_read_decr, &spr_write_decr,
46065e0446cSFabiano Rosas                  0x00000000);
46165e0446cSFabiano Rosas }
46265e0446cSFabiano Rosas 
46365e0446cSFabiano Rosas /* Storage Description Register 1 */
46465e0446cSFabiano Rosas void register_sdr1_sprs(CPUPPCState *env)
46565e0446cSFabiano Rosas {
46665e0446cSFabiano Rosas #ifndef CONFIG_USER_ONLY
46765e0446cSFabiano Rosas     if (env->has_hv_mode) {
46865e0446cSFabiano Rosas         /*
46965e0446cSFabiano Rosas          * SDR1 is a hypervisor resource on CPUs which have a
47065e0446cSFabiano Rosas          * hypervisor mode
47165e0446cSFabiano Rosas          */
47265e0446cSFabiano Rosas         spr_register_hv(env, SPR_SDR1, "SDR1",
47365e0446cSFabiano Rosas                         SPR_NOACCESS, SPR_NOACCESS,
47465e0446cSFabiano Rosas                         SPR_NOACCESS, SPR_NOACCESS,
47565e0446cSFabiano Rosas                         &spr_read_generic, &spr_write_sdr1,
47665e0446cSFabiano Rosas                         0x00000000);
47765e0446cSFabiano Rosas     } else {
47865e0446cSFabiano Rosas         spr_register(env, SPR_SDR1, "SDR1",
47965e0446cSFabiano Rosas                      SPR_NOACCESS, SPR_NOACCESS,
48065e0446cSFabiano Rosas                      &spr_read_generic, &spr_write_sdr1,
48165e0446cSFabiano Rosas                      0x00000000);
48265e0446cSFabiano Rosas     }
48365e0446cSFabiano Rosas #endif
48465e0446cSFabiano Rosas }
48565e0446cSFabiano Rosas 
48665e0446cSFabiano Rosas /* BATs 0-3 */
48765e0446cSFabiano Rosas void register_low_BATs(CPUPPCState *env)
48865e0446cSFabiano Rosas {
48965e0446cSFabiano Rosas #if !defined(CONFIG_USER_ONLY)
49065e0446cSFabiano Rosas     spr_register(env, SPR_IBAT0U, "IBAT0U",
49165e0446cSFabiano Rosas                  SPR_NOACCESS, SPR_NOACCESS,
49265e0446cSFabiano Rosas                  &spr_read_ibat, &spr_write_ibatu,
49365e0446cSFabiano Rosas                  0x00000000);
49465e0446cSFabiano Rosas     spr_register(env, SPR_IBAT0L, "IBAT0L",
49565e0446cSFabiano Rosas                  SPR_NOACCESS, SPR_NOACCESS,
49665e0446cSFabiano Rosas                  &spr_read_ibat, &spr_write_ibatl,
49765e0446cSFabiano Rosas                  0x00000000);
49865e0446cSFabiano Rosas     spr_register(env, SPR_IBAT1U, "IBAT1U",
49965e0446cSFabiano Rosas                  SPR_NOACCESS, SPR_NOACCESS,
50065e0446cSFabiano Rosas                  &spr_read_ibat, &spr_write_ibatu,
50165e0446cSFabiano Rosas                  0x00000000);
50265e0446cSFabiano Rosas     spr_register(env, SPR_IBAT1L, "IBAT1L",
50365e0446cSFabiano Rosas                  SPR_NOACCESS, SPR_NOACCESS,
50465e0446cSFabiano Rosas                  &spr_read_ibat, &spr_write_ibatl,
50565e0446cSFabiano Rosas                  0x00000000);
50665e0446cSFabiano Rosas     spr_register(env, SPR_IBAT2U, "IBAT2U",
50765e0446cSFabiano Rosas                  SPR_NOACCESS, SPR_NOACCESS,
50865e0446cSFabiano Rosas                  &spr_read_ibat, &spr_write_ibatu,
50965e0446cSFabiano Rosas                  0x00000000);
51065e0446cSFabiano Rosas     spr_register(env, SPR_IBAT2L, "IBAT2L",
51165e0446cSFabiano Rosas                  SPR_NOACCESS, SPR_NOACCESS,
51265e0446cSFabiano Rosas                  &spr_read_ibat, &spr_write_ibatl,
51365e0446cSFabiano Rosas                  0x00000000);
51465e0446cSFabiano Rosas     spr_register(env, SPR_IBAT3U, "IBAT3U",
51565e0446cSFabiano Rosas                  SPR_NOACCESS, SPR_NOACCESS,
51665e0446cSFabiano Rosas                  &spr_read_ibat, &spr_write_ibatu,
51765e0446cSFabiano Rosas                  0x00000000);
51865e0446cSFabiano Rosas     spr_register(env, SPR_IBAT3L, "IBAT3L",
51965e0446cSFabiano Rosas                  SPR_NOACCESS, SPR_NOACCESS,
52065e0446cSFabiano Rosas                  &spr_read_ibat, &spr_write_ibatl,
52165e0446cSFabiano Rosas                  0x00000000);
52265e0446cSFabiano Rosas     spr_register(env, SPR_DBAT0U, "DBAT0U",
52365e0446cSFabiano Rosas                  SPR_NOACCESS, SPR_NOACCESS,
52465e0446cSFabiano Rosas                  &spr_read_dbat, &spr_write_dbatu,
52565e0446cSFabiano Rosas                  0x00000000);
52665e0446cSFabiano Rosas     spr_register(env, SPR_DBAT0L, "DBAT0L",
52765e0446cSFabiano Rosas                  SPR_NOACCESS, SPR_NOACCESS,
52865e0446cSFabiano Rosas                  &spr_read_dbat, &spr_write_dbatl,
52965e0446cSFabiano Rosas                  0x00000000);
53065e0446cSFabiano Rosas     spr_register(env, SPR_DBAT1U, "DBAT1U",
53165e0446cSFabiano Rosas                  SPR_NOACCESS, SPR_NOACCESS,
53265e0446cSFabiano Rosas                  &spr_read_dbat, &spr_write_dbatu,
53365e0446cSFabiano Rosas                  0x00000000);
53465e0446cSFabiano Rosas     spr_register(env, SPR_DBAT1L, "DBAT1L",
53565e0446cSFabiano Rosas                  SPR_NOACCESS, SPR_NOACCESS,
53665e0446cSFabiano Rosas                  &spr_read_dbat, &spr_write_dbatl,
53765e0446cSFabiano Rosas                  0x00000000);
53865e0446cSFabiano Rosas     spr_register(env, SPR_DBAT2U, "DBAT2U",
53965e0446cSFabiano Rosas                  SPR_NOACCESS, SPR_NOACCESS,
54065e0446cSFabiano Rosas                  &spr_read_dbat, &spr_write_dbatu,
54165e0446cSFabiano Rosas                  0x00000000);
54265e0446cSFabiano Rosas     spr_register(env, SPR_DBAT2L, "DBAT2L",
54365e0446cSFabiano Rosas                  SPR_NOACCESS, SPR_NOACCESS,
54465e0446cSFabiano Rosas                  &spr_read_dbat, &spr_write_dbatl,
54565e0446cSFabiano Rosas                  0x00000000);
54665e0446cSFabiano Rosas     spr_register(env, SPR_DBAT3U, "DBAT3U",
54765e0446cSFabiano Rosas                  SPR_NOACCESS, SPR_NOACCESS,
54865e0446cSFabiano Rosas                  &spr_read_dbat, &spr_write_dbatu,
54965e0446cSFabiano Rosas                  0x00000000);
55065e0446cSFabiano Rosas     spr_register(env, SPR_DBAT3L, "DBAT3L",
55165e0446cSFabiano Rosas                  SPR_NOACCESS, SPR_NOACCESS,
55265e0446cSFabiano Rosas                  &spr_read_dbat, &spr_write_dbatl,
55365e0446cSFabiano Rosas                  0x00000000);
55465e0446cSFabiano Rosas     env->nb_BATs += 4;
55565e0446cSFabiano Rosas #endif
55665e0446cSFabiano Rosas }
55765e0446cSFabiano Rosas 
55865e0446cSFabiano Rosas /* BATs 4-7 */
55965e0446cSFabiano Rosas void register_high_BATs(CPUPPCState *env)
56065e0446cSFabiano Rosas {
56165e0446cSFabiano Rosas #if !defined(CONFIG_USER_ONLY)
56265e0446cSFabiano Rosas     spr_register(env, SPR_IBAT4U, "IBAT4U",
56365e0446cSFabiano Rosas                  SPR_NOACCESS, SPR_NOACCESS,
56465e0446cSFabiano Rosas                  &spr_read_ibat_h, &spr_write_ibatu_h,
56565e0446cSFabiano Rosas                  0x00000000);
56665e0446cSFabiano Rosas     spr_register(env, SPR_IBAT4L, "IBAT4L",
56765e0446cSFabiano Rosas                  SPR_NOACCESS, SPR_NOACCESS,
56865e0446cSFabiano Rosas                  &spr_read_ibat_h, &spr_write_ibatl_h,
56965e0446cSFabiano Rosas                  0x00000000);
57065e0446cSFabiano Rosas     spr_register(env, SPR_IBAT5U, "IBAT5U",
57165e0446cSFabiano Rosas                  SPR_NOACCESS, SPR_NOACCESS,
57265e0446cSFabiano Rosas                  &spr_read_ibat_h, &spr_write_ibatu_h,
57365e0446cSFabiano Rosas                  0x00000000);
57465e0446cSFabiano Rosas     spr_register(env, SPR_IBAT5L, "IBAT5L",
57565e0446cSFabiano Rosas                  SPR_NOACCESS, SPR_NOACCESS,
57665e0446cSFabiano Rosas                  &spr_read_ibat_h, &spr_write_ibatl_h,
57765e0446cSFabiano Rosas                  0x00000000);
57865e0446cSFabiano Rosas     spr_register(env, SPR_IBAT6U, "IBAT6U",
57965e0446cSFabiano Rosas                  SPR_NOACCESS, SPR_NOACCESS,
58065e0446cSFabiano Rosas                  &spr_read_ibat_h, &spr_write_ibatu_h,
58165e0446cSFabiano Rosas                  0x00000000);
58265e0446cSFabiano Rosas     spr_register(env, SPR_IBAT6L, "IBAT6L",
58365e0446cSFabiano Rosas                  SPR_NOACCESS, SPR_NOACCESS,
58465e0446cSFabiano Rosas                  &spr_read_ibat_h, &spr_write_ibatl_h,
58565e0446cSFabiano Rosas                  0x00000000);
58665e0446cSFabiano Rosas     spr_register(env, SPR_IBAT7U, "IBAT7U",
58765e0446cSFabiano Rosas                  SPR_NOACCESS, SPR_NOACCESS,
58865e0446cSFabiano Rosas                  &spr_read_ibat_h, &spr_write_ibatu_h,
58965e0446cSFabiano Rosas                  0x00000000);
59065e0446cSFabiano Rosas     spr_register(env, SPR_IBAT7L, "IBAT7L",
59165e0446cSFabiano Rosas                  SPR_NOACCESS, SPR_NOACCESS,
59265e0446cSFabiano Rosas                  &spr_read_ibat_h, &spr_write_ibatl_h,
59365e0446cSFabiano Rosas                  0x00000000);
59465e0446cSFabiano Rosas     spr_register(env, SPR_DBAT4U, "DBAT4U",
59565e0446cSFabiano Rosas                  SPR_NOACCESS, SPR_NOACCESS,
59665e0446cSFabiano Rosas                  &spr_read_dbat_h, &spr_write_dbatu_h,
59765e0446cSFabiano Rosas                  0x00000000);
59865e0446cSFabiano Rosas     spr_register(env, SPR_DBAT4L, "DBAT4L",
59965e0446cSFabiano Rosas                  SPR_NOACCESS, SPR_NOACCESS,
60065e0446cSFabiano Rosas                  &spr_read_dbat_h, &spr_write_dbatl_h,
60165e0446cSFabiano Rosas                  0x00000000);
60265e0446cSFabiano Rosas     spr_register(env, SPR_DBAT5U, "DBAT5U",
60365e0446cSFabiano Rosas                  SPR_NOACCESS, SPR_NOACCESS,
60465e0446cSFabiano Rosas                  &spr_read_dbat_h, &spr_write_dbatu_h,
60565e0446cSFabiano Rosas                  0x00000000);
60665e0446cSFabiano Rosas     spr_register(env, SPR_DBAT5L, "DBAT5L",
60765e0446cSFabiano Rosas                  SPR_NOACCESS, SPR_NOACCESS,
60865e0446cSFabiano Rosas                  &spr_read_dbat_h, &spr_write_dbatl_h,
60965e0446cSFabiano Rosas                  0x00000000);
61065e0446cSFabiano Rosas     spr_register(env, SPR_DBAT6U, "DBAT6U",
61165e0446cSFabiano Rosas                  SPR_NOACCESS, SPR_NOACCESS,
61265e0446cSFabiano Rosas                  &spr_read_dbat_h, &spr_write_dbatu_h,
61365e0446cSFabiano Rosas                  0x00000000);
61465e0446cSFabiano Rosas     spr_register(env, SPR_DBAT6L, "DBAT6L",
61565e0446cSFabiano Rosas                  SPR_NOACCESS, SPR_NOACCESS,
61665e0446cSFabiano Rosas                  &spr_read_dbat_h, &spr_write_dbatl_h,
61765e0446cSFabiano Rosas                  0x00000000);
61865e0446cSFabiano Rosas     spr_register(env, SPR_DBAT7U, "DBAT7U",
61965e0446cSFabiano Rosas                  SPR_NOACCESS, SPR_NOACCESS,
62065e0446cSFabiano Rosas                  &spr_read_dbat_h, &spr_write_dbatu_h,
62165e0446cSFabiano Rosas                  0x00000000);
62265e0446cSFabiano Rosas     spr_register(env, SPR_DBAT7L, "DBAT7L",
62365e0446cSFabiano Rosas                  SPR_NOACCESS, SPR_NOACCESS,
62465e0446cSFabiano Rosas                  &spr_read_dbat_h, &spr_write_dbatl_h,
62565e0446cSFabiano Rosas                  0x00000000);
62665e0446cSFabiano Rosas     env->nb_BATs += 4;
62765e0446cSFabiano Rosas #endif
62865e0446cSFabiano Rosas }
62965e0446cSFabiano Rosas 
63065e0446cSFabiano Rosas /* Softare table search registers */
63165e0446cSFabiano Rosas void register_6xx_7xx_soft_tlb(CPUPPCState *env, int nb_tlbs, int nb_ways)
63265e0446cSFabiano Rosas {
63365e0446cSFabiano Rosas #if !defined(CONFIG_USER_ONLY)
63465e0446cSFabiano Rosas     env->nb_tlb = nb_tlbs;
63565e0446cSFabiano Rosas     env->nb_ways = nb_ways;
63665e0446cSFabiano Rosas     env->id_tlbs = 1;
63765e0446cSFabiano Rosas     env->tlb_type = TLB_6XX;
63865e0446cSFabiano Rosas     spr_register(env, SPR_DMISS, "DMISS",
63965e0446cSFabiano Rosas                  SPR_NOACCESS, SPR_NOACCESS,
64065e0446cSFabiano Rosas                  &spr_read_generic, SPR_NOACCESS,
64165e0446cSFabiano Rosas                  0x00000000);
64265e0446cSFabiano Rosas     spr_register(env, SPR_DCMP, "DCMP",
64365e0446cSFabiano Rosas                  SPR_NOACCESS, SPR_NOACCESS,
64465e0446cSFabiano Rosas                  &spr_read_generic, SPR_NOACCESS,
64565e0446cSFabiano Rosas                  0x00000000);
64665e0446cSFabiano Rosas     spr_register(env, SPR_HASH1, "HASH1",
64765e0446cSFabiano Rosas                  SPR_NOACCESS, SPR_NOACCESS,
64865e0446cSFabiano Rosas                  &spr_read_generic, SPR_NOACCESS,
64965e0446cSFabiano Rosas                  0x00000000);
65065e0446cSFabiano Rosas     spr_register(env, SPR_HASH2, "HASH2",
65165e0446cSFabiano Rosas                  SPR_NOACCESS, SPR_NOACCESS,
65265e0446cSFabiano Rosas                  &spr_read_generic, SPR_NOACCESS,
65365e0446cSFabiano Rosas                  0x00000000);
65465e0446cSFabiano Rosas     spr_register(env, SPR_IMISS, "IMISS",
65565e0446cSFabiano Rosas                  SPR_NOACCESS, SPR_NOACCESS,
65665e0446cSFabiano Rosas                  &spr_read_generic, SPR_NOACCESS,
65765e0446cSFabiano Rosas                  0x00000000);
65865e0446cSFabiano Rosas     spr_register(env, SPR_ICMP, "ICMP",
65965e0446cSFabiano Rosas                  SPR_NOACCESS, SPR_NOACCESS,
66065e0446cSFabiano Rosas                  &spr_read_generic, SPR_NOACCESS,
66165e0446cSFabiano Rosas                  0x00000000);
66265e0446cSFabiano Rosas     spr_register(env, SPR_RPA, "RPA",
66365e0446cSFabiano Rosas                  SPR_NOACCESS, SPR_NOACCESS,
66465e0446cSFabiano Rosas                  &spr_read_generic, &spr_write_generic,
66565e0446cSFabiano Rosas                  0x00000000);
66665e0446cSFabiano Rosas #endif
66765e0446cSFabiano Rosas }
66865e0446cSFabiano Rosas 
66965e0446cSFabiano Rosas void register_thrm_sprs(CPUPPCState *env)
67065e0446cSFabiano Rosas {
67165e0446cSFabiano Rosas     /* Thermal management */
67265e0446cSFabiano Rosas     spr_register(env, SPR_THRM1, "THRM1",
67365e0446cSFabiano Rosas                  SPR_NOACCESS, SPR_NOACCESS,
67465e0446cSFabiano Rosas                  &spr_read_thrm, &spr_write_generic,
67565e0446cSFabiano Rosas                  0x00000000);
67665e0446cSFabiano Rosas 
67765e0446cSFabiano Rosas     spr_register(env, SPR_THRM2, "THRM2",
67865e0446cSFabiano Rosas                  SPR_NOACCESS, SPR_NOACCESS,
67965e0446cSFabiano Rosas                  &spr_read_thrm, &spr_write_generic,
68065e0446cSFabiano Rosas                  0x00000000);
68165e0446cSFabiano Rosas 
68265e0446cSFabiano Rosas     spr_register(env, SPR_THRM3, "THRM3",
68365e0446cSFabiano Rosas                  SPR_NOACCESS, SPR_NOACCESS,
68465e0446cSFabiano Rosas                  &spr_read_thrm, &spr_write_generic,
68565e0446cSFabiano Rosas                  0x00000000);
68665e0446cSFabiano Rosas }
68765e0446cSFabiano Rosas 
68865e0446cSFabiano Rosas void register_usprgh_sprs(CPUPPCState *env)
68965e0446cSFabiano Rosas {
69065e0446cSFabiano Rosas     spr_register(env, SPR_USPRG4, "USPRG4",
69165e0446cSFabiano Rosas                  &spr_read_ureg, SPR_NOACCESS,
69265e0446cSFabiano Rosas                  &spr_read_ureg, SPR_NOACCESS,
69365e0446cSFabiano Rosas                  0x00000000);
69465e0446cSFabiano Rosas     spr_register(env, SPR_USPRG5, "USPRG5",
69565e0446cSFabiano Rosas                  &spr_read_ureg, SPR_NOACCESS,
69665e0446cSFabiano Rosas                  &spr_read_ureg, SPR_NOACCESS,
69765e0446cSFabiano Rosas                  0x00000000);
69865e0446cSFabiano Rosas     spr_register(env, SPR_USPRG6, "USPRG6",
69965e0446cSFabiano Rosas                  &spr_read_ureg, SPR_NOACCESS,
70065e0446cSFabiano Rosas                  &spr_read_ureg, SPR_NOACCESS,
70165e0446cSFabiano Rosas                  0x00000000);
70265e0446cSFabiano Rosas     spr_register(env, SPR_USPRG7, "USPRG7",
70365e0446cSFabiano Rosas                  &spr_read_ureg, SPR_NOACCESS,
70465e0446cSFabiano Rosas                  &spr_read_ureg, SPR_NOACCESS,
70565e0446cSFabiano Rosas                  0x00000000);
70665e0446cSFabiano Rosas }
707