xref: /openbmc/qemu/target/ppc/cpu.c (revision a3f5c315396b86468487f303a044b26801015090)
1 /*
2  *  PowerPC CPU routines for qemu.
3  *
4  * Copyright (c) 2017 Nikunj A Dadhania, IBM Corporation.
5  *
6  * This library is free software; you can redistribute it and/or
7  * modify it under the terms of the GNU Lesser General Public
8  * License as published by the Free Software Foundation; either
9  * version 2.1 of the License, or (at your option) any later version.
10  *
11  * This library is distributed in the hope that it will be useful,
12  * but WITHOUT ANY WARRANTY; without even the implied warranty of
13  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
14  * Lesser General Public License for more details.
15  *
16  * You should have received a copy of the GNU Lesser General Public
17  * License along with this library; if not, see <http://www.gnu.org/licenses/>.
18  */
19 
20 #include "qemu/osdep.h"
21 #include "cpu.h"
22 #include "cpu-models.h"
23 #include "cpu-qom.h"
24 #include "exec/log.h"
25 #include "fpu/softfloat-helpers.h"
26 #include "mmu-hash64.h"
27 #include "helper_regs.h"
28 
29 target_ulong cpu_read_xer(CPUPPCState *env)
30 {
31     if (is_isa300(env)) {
32         return env->xer | (env->so << XER_SO) |
33             (env->ov << XER_OV) | (env->ca << XER_CA) |
34             (env->ov32 << XER_OV32) | (env->ca32 << XER_CA32);
35     }
36 
37     return env->xer | (env->so << XER_SO) | (env->ov << XER_OV) |
38         (env->ca << XER_CA);
39 }
40 
41 void cpu_write_xer(CPUPPCState *env, target_ulong xer)
42 {
43     env->so = (xer >> XER_SO) & 1;
44     env->ov = (xer >> XER_OV) & 1;
45     env->ca = (xer >> XER_CA) & 1;
46     /* write all the flags, while reading back check of isa300 */
47     env->ov32 = (xer >> XER_OV32) & 1;
48     env->ca32 = (xer >> XER_CA32) & 1;
49     env->xer = xer & ~((1ul << XER_SO) |
50                        (1ul << XER_OV) | (1ul << XER_CA) |
51                        (1ul << XER_OV32) | (1ul << XER_CA32));
52 }
53 
54 void ppc_store_vscr(CPUPPCState *env, uint32_t vscr)
55 {
56     env->vscr = vscr & ~(1u << VSCR_SAT);
57     /* Which bit we set is completely arbitrary, but clear the rest.  */
58     env->vscr_sat.u64[0] = vscr & (1u << VSCR_SAT);
59     env->vscr_sat.u64[1] = 0;
60     set_flush_to_zero((vscr >> VSCR_NJ) & 1, &env->vec_status);
61 }
62 
63 uint32_t ppc_get_vscr(CPUPPCState *env)
64 {
65     uint32_t sat = (env->vscr_sat.u64[0] | env->vscr_sat.u64[1]) != 0;
66     return env->vscr | (sat << VSCR_SAT);
67 }
68 
69 #ifdef CONFIG_SOFTMMU
70 void ppc_store_sdr1(CPUPPCState *env, target_ulong value)
71 {
72     PowerPCCPU *cpu = env_archcpu(env);
73     qemu_log_mask(CPU_LOG_MMU, "%s: " TARGET_FMT_lx "\n", __func__, value);
74     assert(!cpu->vhyp);
75 #if defined(TARGET_PPC64)
76     if (mmu_is_64bit(env->mmu_model)) {
77         target_ulong sdr_mask = SDR_64_HTABORG | SDR_64_HTABSIZE;
78         target_ulong htabsize = value & SDR_64_HTABSIZE;
79 
80         if (value & ~sdr_mask) {
81             qemu_log_mask(LOG_GUEST_ERROR, "Invalid bits 0x"TARGET_FMT_lx
82                      " set in SDR1", value & ~sdr_mask);
83             value &= sdr_mask;
84         }
85         if (htabsize > 28) {
86             qemu_log_mask(LOG_GUEST_ERROR, "Invalid HTABSIZE 0x" TARGET_FMT_lx
87                      " stored in SDR1", htabsize);
88             return;
89         }
90     }
91 #endif /* defined(TARGET_PPC64) */
92     /* FIXME: Should check for valid HTABMASK values in 32-bit case */
93     env->spr[SPR_SDR1] = value;
94 }
95 #endif /* CONFIG_SOFTMMU */
96 
97 /* GDBstub can read and write MSR... */
98 void ppc_store_msr(CPUPPCState *env, target_ulong value)
99 {
100     hreg_store_msr(env, value, 0);
101 }
102 
103 void ppc_store_lpcr(PowerPCCPU *cpu, target_ulong val)
104 {
105     PowerPCCPUClass *pcc = POWERPC_CPU_GET_CLASS(cpu);
106     CPUPPCState *env = &cpu->env;
107 
108     env->spr[SPR_LPCR] = val & pcc->lpcr_mask;
109     /* The gtse bit affects hflags */
110     hreg_compute_hflags(env);
111 }
112