185d8da3fSPhilippe Mathieu-Daudé /*
285d8da3fSPhilippe Mathieu-Daudé * QEMU MIPS timer support
385d8da3fSPhilippe Mathieu-Daudé *
485d8da3fSPhilippe Mathieu-Daudé * Permission is hereby granted, free of charge, to any person obtaining a copy
585d8da3fSPhilippe Mathieu-Daudé * of this software and associated documentation files (the "Software"), to deal
685d8da3fSPhilippe Mathieu-Daudé * in the Software without restriction, including without limitation the rights
785d8da3fSPhilippe Mathieu-Daudé * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
885d8da3fSPhilippe Mathieu-Daudé * copies of the Software, and to permit persons to whom the Software is
985d8da3fSPhilippe Mathieu-Daudé * furnished to do so, subject to the following conditions:
1085d8da3fSPhilippe Mathieu-Daudé *
1185d8da3fSPhilippe Mathieu-Daudé * The above copyright notice and this permission notice shall be included in
1285d8da3fSPhilippe Mathieu-Daudé * all copies or substantial portions of the Software.
1385d8da3fSPhilippe Mathieu-Daudé *
1485d8da3fSPhilippe Mathieu-Daudé * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
1585d8da3fSPhilippe Mathieu-Daudé * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
1685d8da3fSPhilippe Mathieu-Daudé * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
1785d8da3fSPhilippe Mathieu-Daudé * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
1885d8da3fSPhilippe Mathieu-Daudé * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
1985d8da3fSPhilippe Mathieu-Daudé * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
2085d8da3fSPhilippe Mathieu-Daudé * THE SOFTWARE.
2185d8da3fSPhilippe Mathieu-Daudé */
2285d8da3fSPhilippe Mathieu-Daudé
2385d8da3fSPhilippe Mathieu-Daudé #include "qemu/osdep.h"
2485d8da3fSPhilippe Mathieu-Daudé #include "hw/irq.h"
2585d8da3fSPhilippe Mathieu-Daudé #include "qemu/timer.h"
2685d8da3fSPhilippe Mathieu-Daudé #include "sysemu/kvm.h"
2785d8da3fSPhilippe Mathieu-Daudé #include "internal.h"
2885d8da3fSPhilippe Mathieu-Daudé
2985d8da3fSPhilippe Mathieu-Daudé /* MIPS R4K timer */
cpu_mips_get_count_val(CPUMIPSState * env)30*b263688dSJiaxun Yang static uint32_t cpu_mips_get_count_val(CPUMIPSState *env)
31*b263688dSJiaxun Yang {
32*b263688dSJiaxun Yang int64_t now_ns;
33*b263688dSJiaxun Yang now_ns = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
34*b263688dSJiaxun Yang return env->CP0_Count +
35*b263688dSJiaxun Yang (uint32_t)clock_ns_to_ticks(env->count_clock, now_ns);
36*b263688dSJiaxun Yang }
37*b263688dSJiaxun Yang
cpu_mips_timer_update(CPUMIPSState * env)3885d8da3fSPhilippe Mathieu-Daudé static void cpu_mips_timer_update(CPUMIPSState *env)
3985d8da3fSPhilippe Mathieu-Daudé {
4085d8da3fSPhilippe Mathieu-Daudé uint64_t now_ns, next_ns;
4185d8da3fSPhilippe Mathieu-Daudé uint32_t wait;
4285d8da3fSPhilippe Mathieu-Daudé
4385d8da3fSPhilippe Mathieu-Daudé now_ns = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
44*b263688dSJiaxun Yang wait = env->CP0_Compare - cpu_mips_get_count_val(env);
45*b263688dSJiaxun Yang /* Clamp interval to overflow if virtual time had not progressed */
46*b263688dSJiaxun Yang if (!wait) {
47*b263688dSJiaxun Yang wait = UINT32_MAX;
48*b263688dSJiaxun Yang }
49*b263688dSJiaxun Yang next_ns = now_ns + clock_ticks_to_ns(env->count_clock, wait);
5085d8da3fSPhilippe Mathieu-Daudé timer_mod(env->timer, next_ns);
5185d8da3fSPhilippe Mathieu-Daudé }
5285d8da3fSPhilippe Mathieu-Daudé
5385d8da3fSPhilippe Mathieu-Daudé /* Expire the timer. */
cpu_mips_timer_expire(CPUMIPSState * env)5485d8da3fSPhilippe Mathieu-Daudé static void cpu_mips_timer_expire(CPUMIPSState *env)
5585d8da3fSPhilippe Mathieu-Daudé {
5685d8da3fSPhilippe Mathieu-Daudé cpu_mips_timer_update(env);
5785d8da3fSPhilippe Mathieu-Daudé if (env->insn_flags & ISA_MIPS_R2) {
5885d8da3fSPhilippe Mathieu-Daudé env->CP0_Cause |= 1 << CP0Ca_TI;
5985d8da3fSPhilippe Mathieu-Daudé }
6085d8da3fSPhilippe Mathieu-Daudé qemu_irq_raise(env->irq[(env->CP0_IntCtl >> CP0IntCtl_IPTI) & 0x7]);
6185d8da3fSPhilippe Mathieu-Daudé }
6285d8da3fSPhilippe Mathieu-Daudé
cpu_mips_get_count(CPUMIPSState * env)6385d8da3fSPhilippe Mathieu-Daudé uint32_t cpu_mips_get_count(CPUMIPSState *env)
6485d8da3fSPhilippe Mathieu-Daudé {
6585d8da3fSPhilippe Mathieu-Daudé if (env->CP0_Cause & (1 << CP0Ca_DC)) {
6685d8da3fSPhilippe Mathieu-Daudé return env->CP0_Count;
6785d8da3fSPhilippe Mathieu-Daudé } else {
6885d8da3fSPhilippe Mathieu-Daudé uint64_t now_ns;
6985d8da3fSPhilippe Mathieu-Daudé
7085d8da3fSPhilippe Mathieu-Daudé now_ns = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
7185d8da3fSPhilippe Mathieu-Daudé if (timer_pending(env->timer)
7285d8da3fSPhilippe Mathieu-Daudé && timer_expired(env->timer, now_ns)) {
7385d8da3fSPhilippe Mathieu-Daudé /* The timer has already expired. */
7485d8da3fSPhilippe Mathieu-Daudé cpu_mips_timer_expire(env);
7585d8da3fSPhilippe Mathieu-Daudé }
7685d8da3fSPhilippe Mathieu-Daudé
77*b263688dSJiaxun Yang return cpu_mips_get_count_val(env);
7885d8da3fSPhilippe Mathieu-Daudé }
7985d8da3fSPhilippe Mathieu-Daudé }
8085d8da3fSPhilippe Mathieu-Daudé
cpu_mips_store_count(CPUMIPSState * env,uint32_t count)8185d8da3fSPhilippe Mathieu-Daudé void cpu_mips_store_count(CPUMIPSState *env, uint32_t count)
8285d8da3fSPhilippe Mathieu-Daudé {
8385d8da3fSPhilippe Mathieu-Daudé /*
8485d8da3fSPhilippe Mathieu-Daudé * This gets called from cpu_state_reset(), potentially before timer init.
8585d8da3fSPhilippe Mathieu-Daudé * So env->timer may be NULL, which is also the case with KVM enabled so
8685d8da3fSPhilippe Mathieu-Daudé * treat timer as disabled in that case.
8785d8da3fSPhilippe Mathieu-Daudé */
8885d8da3fSPhilippe Mathieu-Daudé if (env->CP0_Cause & (1 << CP0Ca_DC) || !env->timer) {
8985d8da3fSPhilippe Mathieu-Daudé env->CP0_Count = count;
9085d8da3fSPhilippe Mathieu-Daudé } else {
9185d8da3fSPhilippe Mathieu-Daudé /* Store new count register */
92*b263688dSJiaxun Yang env->CP0_Count = count - (uint32_t)clock_ns_to_ticks(env->count_clock,
93*b263688dSJiaxun Yang qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL));
9485d8da3fSPhilippe Mathieu-Daudé /* Update timer timer */
9585d8da3fSPhilippe Mathieu-Daudé cpu_mips_timer_update(env);
9685d8da3fSPhilippe Mathieu-Daudé }
9785d8da3fSPhilippe Mathieu-Daudé }
9885d8da3fSPhilippe Mathieu-Daudé
cpu_mips_store_compare(CPUMIPSState * env,uint32_t value)9985d8da3fSPhilippe Mathieu-Daudé void cpu_mips_store_compare(CPUMIPSState *env, uint32_t value)
10085d8da3fSPhilippe Mathieu-Daudé {
10185d8da3fSPhilippe Mathieu-Daudé env->CP0_Compare = value;
10285d8da3fSPhilippe Mathieu-Daudé if (!(env->CP0_Cause & (1 << CP0Ca_DC))) {
10385d8da3fSPhilippe Mathieu-Daudé cpu_mips_timer_update(env);
10485d8da3fSPhilippe Mathieu-Daudé }
10585d8da3fSPhilippe Mathieu-Daudé if (env->insn_flags & ISA_MIPS_R2) {
10685d8da3fSPhilippe Mathieu-Daudé env->CP0_Cause &= ~(1 << CP0Ca_TI);
10785d8da3fSPhilippe Mathieu-Daudé }
10885d8da3fSPhilippe Mathieu-Daudé qemu_irq_lower(env->irq[(env->CP0_IntCtl >> CP0IntCtl_IPTI) & 0x7]);
10985d8da3fSPhilippe Mathieu-Daudé }
11085d8da3fSPhilippe Mathieu-Daudé
cpu_mips_start_count(CPUMIPSState * env)11185d8da3fSPhilippe Mathieu-Daudé void cpu_mips_start_count(CPUMIPSState *env)
11285d8da3fSPhilippe Mathieu-Daudé {
11385d8da3fSPhilippe Mathieu-Daudé cpu_mips_store_count(env, env->CP0_Count);
11485d8da3fSPhilippe Mathieu-Daudé }
11585d8da3fSPhilippe Mathieu-Daudé
cpu_mips_stop_count(CPUMIPSState * env)11685d8da3fSPhilippe Mathieu-Daudé void cpu_mips_stop_count(CPUMIPSState *env)
11785d8da3fSPhilippe Mathieu-Daudé {
11885d8da3fSPhilippe Mathieu-Daudé /* Store the current value */
119*b263688dSJiaxun Yang env->CP0_Count += (uint32_t)clock_ns_to_ticks(env->count_clock,
120*b263688dSJiaxun Yang qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL));
12185d8da3fSPhilippe Mathieu-Daudé }
12285d8da3fSPhilippe Mathieu-Daudé
mips_timer_cb(void * opaque)12385d8da3fSPhilippe Mathieu-Daudé static void mips_timer_cb(void *opaque)
12485d8da3fSPhilippe Mathieu-Daudé {
12585d8da3fSPhilippe Mathieu-Daudé CPUMIPSState *env;
12685d8da3fSPhilippe Mathieu-Daudé
12785d8da3fSPhilippe Mathieu-Daudé env = opaque;
12885d8da3fSPhilippe Mathieu-Daudé
12985d8da3fSPhilippe Mathieu-Daudé if (env->CP0_Cause & (1 << CP0Ca_DC)) {
13085d8da3fSPhilippe Mathieu-Daudé return;
13185d8da3fSPhilippe Mathieu-Daudé }
13285d8da3fSPhilippe Mathieu-Daudé
13385d8da3fSPhilippe Mathieu-Daudé cpu_mips_timer_expire(env);
13485d8da3fSPhilippe Mathieu-Daudé }
13585d8da3fSPhilippe Mathieu-Daudé
cpu_mips_clock_init(MIPSCPU * cpu)13685d8da3fSPhilippe Mathieu-Daudé void cpu_mips_clock_init(MIPSCPU *cpu)
13785d8da3fSPhilippe Mathieu-Daudé {
13885d8da3fSPhilippe Mathieu-Daudé CPUMIPSState *env = &cpu->env;
13985d8da3fSPhilippe Mathieu-Daudé
14085d8da3fSPhilippe Mathieu-Daudé /*
14185d8da3fSPhilippe Mathieu-Daudé * If we're in KVM mode, don't create the periodic timer, that is handled in
14285d8da3fSPhilippe Mathieu-Daudé * kernel.
14385d8da3fSPhilippe Mathieu-Daudé */
14485d8da3fSPhilippe Mathieu-Daudé if (!kvm_enabled()) {
14585d8da3fSPhilippe Mathieu-Daudé env->timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, &mips_timer_cb, env);
14685d8da3fSPhilippe Mathieu-Daudé }
14785d8da3fSPhilippe Mathieu-Daudé }
148