17ba0e95bSAleksandar Markovic /*
27ba0e95bSAleksandar Markovic * MIPS internal definitions and helpers
326aa3d9aSPhilippe Mathieu-Daudé *
426aa3d9aSPhilippe Mathieu-Daudé * This work is licensed under the terms of the GNU GPL, version 2 or later.
526aa3d9aSPhilippe Mathieu-Daudé * See the COPYING file in the top-level directory.
626aa3d9aSPhilippe Mathieu-Daudé */
726aa3d9aSPhilippe Mathieu-Daudé
826aa3d9aSPhilippe Mathieu-Daudé #ifndef MIPS_INTERNAL_H
926aa3d9aSPhilippe Mathieu-Daudé #define MIPS_INTERNAL_H
1026aa3d9aSPhilippe Mathieu-Daudé
1134cffe96SPhilippe Mathieu-Daudé #include "exec/memattrs.h"
126fe25ce5SPhilippe Mathieu-Daudé #ifdef CONFIG_TCG
136fe25ce5SPhilippe Mathieu-Daudé #include "tcg/tcg-internal.h"
146fe25ce5SPhilippe Mathieu-Daudé #endif
153cb1a410SPhilippe Mathieu-Daudé #include "cpu.h"
1641da212cSIgor Mammedov
177ba0e95bSAleksandar Markovic /*
187ba0e95bSAleksandar Markovic * MMU types, the first four entries have the same layout as the
197ba0e95bSAleksandar Markovic * CP0C0_MT field.
207ba0e95bSAleksandar Markovic */
2141da212cSIgor Mammedov enum mips_mmu_types {
221ab3a0deSPhilippe Mathieu-Daudé MMU_TYPE_NONE = 0,
231ab3a0deSPhilippe Mathieu-Daudé MMU_TYPE_R4000 = 1, /* Standard TLB */
241ab3a0deSPhilippe Mathieu-Daudé MMU_TYPE_BAT = 2, /* Block Address Translation */
251ab3a0deSPhilippe Mathieu-Daudé MMU_TYPE_FMT = 3, /* Fixed Mapping */
261ab3a0deSPhilippe Mathieu-Daudé MMU_TYPE_DVF = 4, /* Dual VTLB and FTLB */
2741da212cSIgor Mammedov MMU_TYPE_R3000,
2841da212cSIgor Mammedov MMU_TYPE_R6000,
2941da212cSIgor Mammedov MMU_TYPE_R8000
3041da212cSIgor Mammedov };
3141da212cSIgor Mammedov
3241da212cSIgor Mammedov struct mips_def_t {
3341da212cSIgor Mammedov const char *name;
3441da212cSIgor Mammedov int32_t CP0_PRid;
3541da212cSIgor Mammedov int32_t CP0_Config0;
3641da212cSIgor Mammedov int32_t CP0_Config1;
3741da212cSIgor Mammedov int32_t CP0_Config2;
3841da212cSIgor Mammedov int32_t CP0_Config3;
3941da212cSIgor Mammedov int32_t CP0_Config4;
4041da212cSIgor Mammedov int32_t CP0_Config4_rw_bitmask;
4141da212cSIgor Mammedov int32_t CP0_Config5;
4241da212cSIgor Mammedov int32_t CP0_Config5_rw_bitmask;
4341da212cSIgor Mammedov int32_t CP0_Config6;
44af868995SHuacai Chen int32_t CP0_Config6_rw_bitmask;
4541da212cSIgor Mammedov int32_t CP0_Config7;
46af868995SHuacai Chen int32_t CP0_Config7_rw_bitmask;
4741da212cSIgor Mammedov target_ulong CP0_LLAddr_rw_bitmask;
4841da212cSIgor Mammedov int CP0_LLAddr_shift;
4941da212cSIgor Mammedov int32_t SYNCI_Step;
505e0c126aSPhilippe Mathieu-Daudé /*
515e0c126aSPhilippe Mathieu-Daudé * @CCRes: rate at which the coprocessor 0 counter increments
525e0c126aSPhilippe Mathieu-Daudé *
535e0c126aSPhilippe Mathieu-Daudé * The Count register acts as a timer, incrementing at a constant rate,
545e0c126aSPhilippe Mathieu-Daudé * whether or not an instruction is executed, retired, or any forward
555e0c126aSPhilippe Mathieu-Daudé * progress is made through the pipeline. The rate at which the counter
565e0c126aSPhilippe Mathieu-Daudé * increments is implementation dependent, and is a function of the
575e0c126aSPhilippe Mathieu-Daudé * pipeline clock of the processor, not the issue width of the processor.
585e0c126aSPhilippe Mathieu-Daudé */
5941da212cSIgor Mammedov int32_t CCRes;
6041da212cSIgor Mammedov int32_t CP0_Status_rw_bitmask;
6141da212cSIgor Mammedov int32_t CP0_TCStatus_rw_bitmask;
6241da212cSIgor Mammedov int32_t CP0_SRSCtl;
6341da212cSIgor Mammedov int32_t CP1_fcr0;
6441da212cSIgor Mammedov int32_t CP1_fcr31_rw_bitmask;
6541da212cSIgor Mammedov int32_t CP1_fcr31;
6641da212cSIgor Mammedov int32_t MSAIR;
6741da212cSIgor Mammedov int32_t SEGBITS;
6841da212cSIgor Mammedov int32_t PABITS;
6941da212cSIgor Mammedov int32_t CP0_SRSConf0_rw_bitmask;
7041da212cSIgor Mammedov int32_t CP0_SRSConf0;
7141da212cSIgor Mammedov int32_t CP0_SRSConf1_rw_bitmask;
7241da212cSIgor Mammedov int32_t CP0_SRSConf1;
7341da212cSIgor Mammedov int32_t CP0_SRSConf2_rw_bitmask;
7441da212cSIgor Mammedov int32_t CP0_SRSConf2;
7541da212cSIgor Mammedov int32_t CP0_SRSConf3_rw_bitmask;
7641da212cSIgor Mammedov int32_t CP0_SRSConf3;
7741da212cSIgor Mammedov int32_t CP0_SRSConf4_rw_bitmask;
7841da212cSIgor Mammedov int32_t CP0_SRSConf4;
7941da212cSIgor Mammedov int32_t CP0_PageGrain_rw_bitmask;
8041da212cSIgor Mammedov int32_t CP0_PageGrain;
8141da212cSIgor Mammedov target_ulong CP0_EBaseWG_rw_bitmask;
8203afdc28SJiaxun Yang uint32_t lcsr_cpucfg1;
8303afdc28SJiaxun Yang uint32_t lcsr_cpucfg2;
84f9c9cd63SPhilippe Mathieu-Daudé uint64_t insn_flags;
8541da212cSIgor Mammedov enum mips_mmu_types mmu_type;
8641da212cSIgor Mammedov };
8741da212cSIgor Mammedov
8806106772SPhilippe Mathieu-Daudé extern const char regnames[32][3];
89830b87eaSPhilippe Mathieu-Daudé extern const char fregnames[32][4];
90adbf1be3SPhilippe Mathieu-Daudé
9141da212cSIgor Mammedov extern const struct mips_def_t mips_defs[];
9241da212cSIgor Mammedov extern const int mips_defs_number;
9341da212cSIgor Mammedov
94a010bdbeSAlex Bennée int mips_cpu_gdb_read_register(CPUState *cpu, GByteArray *buf, int reg);
9526aa3d9aSPhilippe Mathieu-Daudé int mips_cpu_gdb_write_register(CPUState *cpu, uint8_t *buf, int reg);
9626aa3d9aSPhilippe Mathieu-Daudé
97137f4d87SPhilippe Mathieu-Daudé #define USEG_LIMIT ((target_ulong)(int32_t)0x7FFFFFFFUL)
98137f4d87SPhilippe Mathieu-Daudé #define KSEG0_BASE ((target_ulong)(int32_t)0x80000000UL)
99137f4d87SPhilippe Mathieu-Daudé #define KSEG1_BASE ((target_ulong)(int32_t)0xA0000000UL)
100137f4d87SPhilippe Mathieu-Daudé #define KSEG2_BASE ((target_ulong)(int32_t)0xC0000000UL)
101137f4d87SPhilippe Mathieu-Daudé #define KSEG3_BASE ((target_ulong)(int32_t)0xE0000000UL)
102137f4d87SPhilippe Mathieu-Daudé
10326aa3d9aSPhilippe Mathieu-Daudé #if !defined(CONFIG_USER_ONLY)
10426aa3d9aSPhilippe Mathieu-Daudé
105137f4d87SPhilippe Mathieu-Daudé enum {
106137f4d87SPhilippe Mathieu-Daudé TLBRET_XI = -6,
107137f4d87SPhilippe Mathieu-Daudé TLBRET_RI = -5,
108137f4d87SPhilippe Mathieu-Daudé TLBRET_DIRTY = -4,
109137f4d87SPhilippe Mathieu-Daudé TLBRET_INVALID = -3,
110137f4d87SPhilippe Mathieu-Daudé TLBRET_NOMATCH = -2,
111137f4d87SPhilippe Mathieu-Daudé TLBRET_BADADDR = -1,
112137f4d87SPhilippe Mathieu-Daudé TLBRET_MATCH = 0
113137f4d87SPhilippe Mathieu-Daudé };
114137f4d87SPhilippe Mathieu-Daudé
115137f4d87SPhilippe Mathieu-Daudé int get_physical_address(CPUMIPSState *env, hwaddr *physical,
116137f4d87SPhilippe Mathieu-Daudé int *prot, target_ulong real_address,
117137f4d87SPhilippe Mathieu-Daudé MMUAccessType access_type, int mmu_idx);
118137f4d87SPhilippe Mathieu-Daudé hwaddr mips_cpu_get_phys_page_debug(CPUState *cpu, vaddr addr);
119137f4d87SPhilippe Mathieu-Daudé
12026aa3d9aSPhilippe Mathieu-Daudé typedef struct r4k_tlb_t r4k_tlb_t;
12126aa3d9aSPhilippe Mathieu-Daudé struct r4k_tlb_t {
12226aa3d9aSPhilippe Mathieu-Daudé target_ulong VPN;
12326aa3d9aSPhilippe Mathieu-Daudé uint32_t PageMask;
12426aa3d9aSPhilippe Mathieu-Daudé uint16_t ASID;
12599029be1SYongbok Kim uint32_t MMID;
12626aa3d9aSPhilippe Mathieu-Daudé unsigned int G:1;
12726aa3d9aSPhilippe Mathieu-Daudé unsigned int C0:3;
12826aa3d9aSPhilippe Mathieu-Daudé unsigned int C1:3;
12926aa3d9aSPhilippe Mathieu-Daudé unsigned int V0:1;
13026aa3d9aSPhilippe Mathieu-Daudé unsigned int V1:1;
13126aa3d9aSPhilippe Mathieu-Daudé unsigned int D0:1;
13226aa3d9aSPhilippe Mathieu-Daudé unsigned int D1:1;
13326aa3d9aSPhilippe Mathieu-Daudé unsigned int XI0:1;
13426aa3d9aSPhilippe Mathieu-Daudé unsigned int XI1:1;
13526aa3d9aSPhilippe Mathieu-Daudé unsigned int RI0:1;
13626aa3d9aSPhilippe Mathieu-Daudé unsigned int RI1:1;
13726aa3d9aSPhilippe Mathieu-Daudé unsigned int EHINV:1;
13826aa3d9aSPhilippe Mathieu-Daudé uint64_t PFN[2];
13926aa3d9aSPhilippe Mathieu-Daudé };
14026aa3d9aSPhilippe Mathieu-Daudé
14126aa3d9aSPhilippe Mathieu-Daudé struct CPUMIPSTLBContext {
14226aa3d9aSPhilippe Mathieu-Daudé uint32_t nb_tlb;
14326aa3d9aSPhilippe Mathieu-Daudé uint32_t tlb_in_use;
14436861198SPhilippe Mathieu-Daudé int (*map_address)(CPUMIPSState *env, hwaddr *physical, int *prot,
145edbd4992SPhilippe Mathieu-Daudé target_ulong address, MMUAccessType access_type);
14636861198SPhilippe Mathieu-Daudé void (*helper_tlbwi)(CPUMIPSState *env);
14736861198SPhilippe Mathieu-Daudé void (*helper_tlbwr)(CPUMIPSState *env);
14836861198SPhilippe Mathieu-Daudé void (*helper_tlbp)(CPUMIPSState *env);
14936861198SPhilippe Mathieu-Daudé void (*helper_tlbr)(CPUMIPSState *env);
15036861198SPhilippe Mathieu-Daudé void (*helper_tlbinv)(CPUMIPSState *env);
15136861198SPhilippe Mathieu-Daudé void (*helper_tlbinvf)(CPUMIPSState *env);
15226aa3d9aSPhilippe Mathieu-Daudé union {
15326aa3d9aSPhilippe Mathieu-Daudé struct {
15426aa3d9aSPhilippe Mathieu-Daudé r4k_tlb_t tlb[MIPS_TLB_MAX];
15526aa3d9aSPhilippe Mathieu-Daudé } r4k;
15626aa3d9aSPhilippe Mathieu-Daudé } mmu;
15726aa3d9aSPhilippe Mathieu-Daudé };
15826aa3d9aSPhilippe Mathieu-Daudé
1595679479bSPhilippe Mathieu-Daudé void sync_c0_status(CPUMIPSState *env, CPUMIPSState *cpu, int tc);
1605679479bSPhilippe Mathieu-Daudé void cpu_mips_store_status(CPUMIPSState *env, target_ulong val);
1615679479bSPhilippe Mathieu-Daudé void cpu_mips_store_cause(CPUMIPSState *env, target_ulong val);
1625679479bSPhilippe Mathieu-Daudé
16344e3b050SPhilippe Mathieu-Daudé extern const VMStateDescription vmstate_mips_cpu;
16444e3b050SPhilippe Mathieu-Daudé
16544e3b050SPhilippe Mathieu-Daudé #endif /* !CONFIG_USER_ONLY */
16626aa3d9aSPhilippe Mathieu-Daudé
cpu_mips_hw_interrupts_enabled(CPUMIPSState * env)16726aa3d9aSPhilippe Mathieu-Daudé static inline bool cpu_mips_hw_interrupts_enabled(CPUMIPSState *env)
16826aa3d9aSPhilippe Mathieu-Daudé {
16926aa3d9aSPhilippe Mathieu-Daudé return (env->CP0_Status & (1 << CP0St_IE)) &&
17026aa3d9aSPhilippe Mathieu-Daudé !(env->CP0_Status & (1 << CP0St_EXL)) &&
17126aa3d9aSPhilippe Mathieu-Daudé !(env->CP0_Status & (1 << CP0St_ERL)) &&
17226aa3d9aSPhilippe Mathieu-Daudé !(env->hflags & MIPS_HFLAG_DM) &&
1737ba0e95bSAleksandar Markovic /*
1747ba0e95bSAleksandar Markovic * Note that the TCStatus IXMT field is initialized to zero,
1757ba0e95bSAleksandar Markovic * and only MT capable cores can set it to one. So we don't
1767ba0e95bSAleksandar Markovic * need to check for MT capabilities here.
1777ba0e95bSAleksandar Markovic */
17826aa3d9aSPhilippe Mathieu-Daudé !(env->active_tc.CP0_TCStatus & (1 << CP0TCSt_IXMT));
17926aa3d9aSPhilippe Mathieu-Daudé }
18026aa3d9aSPhilippe Mathieu-Daudé
18126aa3d9aSPhilippe Mathieu-Daudé /* Check if there is pending and not masked out interrupt */
cpu_mips_hw_interrupts_pending(CPUMIPSState * env)18226aa3d9aSPhilippe Mathieu-Daudé static inline bool cpu_mips_hw_interrupts_pending(CPUMIPSState *env)
18326aa3d9aSPhilippe Mathieu-Daudé {
18426aa3d9aSPhilippe Mathieu-Daudé int32_t pending;
18526aa3d9aSPhilippe Mathieu-Daudé int32_t status;
18626aa3d9aSPhilippe Mathieu-Daudé bool r;
18726aa3d9aSPhilippe Mathieu-Daudé
18826aa3d9aSPhilippe Mathieu-Daudé pending = env->CP0_Cause & CP0Ca_IP_mask;
18926aa3d9aSPhilippe Mathieu-Daudé status = env->CP0_Status & CP0Ca_IP_mask;
19026aa3d9aSPhilippe Mathieu-Daudé
19126aa3d9aSPhilippe Mathieu-Daudé if (env->CP0_Config3 & (1 << CP0C3_VEIC)) {
1927ba0e95bSAleksandar Markovic /*
1937ba0e95bSAleksandar Markovic * A MIPS configured with a vectorizing external interrupt controller
1947ba0e95bSAleksandar Markovic * will feed a vector into the Cause pending lines. The core treats
1958cdf8869Szhaolichang * the status lines as a vector level, not as individual masks.
1967ba0e95bSAleksandar Markovic */
19726aa3d9aSPhilippe Mathieu-Daudé r = pending > status;
19826aa3d9aSPhilippe Mathieu-Daudé } else {
1997ba0e95bSAleksandar Markovic /*
2007ba0e95bSAleksandar Markovic * A MIPS configured with compatibility or VInt (Vectored Interrupts)
2017ba0e95bSAleksandar Markovic * treats the pending lines as individual interrupt lines, the status
2027ba0e95bSAleksandar Markovic * lines are individual masks.
2037ba0e95bSAleksandar Markovic */
20426aa3d9aSPhilippe Mathieu-Daudé r = (pending & status) != 0;
20526aa3d9aSPhilippe Mathieu-Daudé }
20626aa3d9aSPhilippe Mathieu-Daudé return r;
20726aa3d9aSPhilippe Mathieu-Daudé }
20826aa3d9aSPhilippe Mathieu-Daudé
20903e4d95cSPhilippe Mathieu-Daudé void msa_reset(CPUMIPSState *env);
21003e4d95cSPhilippe Mathieu-Daudé
21126aa3d9aSPhilippe Mathieu-Daudé /* cp0_timer.c */
21226aa3d9aSPhilippe Mathieu-Daudé uint32_t cpu_mips_get_count(CPUMIPSState *env);
21326aa3d9aSPhilippe Mathieu-Daudé void cpu_mips_store_count(CPUMIPSState *env, uint32_t value);
21426aa3d9aSPhilippe Mathieu-Daudé void cpu_mips_store_compare(CPUMIPSState *env, uint32_t value);
21526aa3d9aSPhilippe Mathieu-Daudé void cpu_mips_start_count(CPUMIPSState *env);
21626aa3d9aSPhilippe Mathieu-Daudé void cpu_mips_stop_count(CPUMIPSState *env);
21726aa3d9aSPhilippe Mathieu-Daudé
mips_env_set_pc(CPUMIPSState * env,target_ulong value)218533fc64fSPhilippe Mathieu-Daudé static inline void mips_env_set_pc(CPUMIPSState *env, target_ulong value)
219533fc64fSPhilippe Mathieu-Daudé {
220533fc64fSPhilippe Mathieu-Daudé env->active_tc.PC = value & ~(target_ulong)1;
221533fc64fSPhilippe Mathieu-Daudé if (value & 1) {
222533fc64fSPhilippe Mathieu-Daudé env->hflags |= MIPS_HFLAG_M16;
223533fc64fSPhilippe Mathieu-Daudé } else {
224533fc64fSPhilippe Mathieu-Daudé env->hflags &= ~(MIPS_HFLAG_M16);
225533fc64fSPhilippe Mathieu-Daudé }
226533fc64fSPhilippe Mathieu-Daudé }
227533fc64fSPhilippe Mathieu-Daudé
mips_env_is_bigendian(CPUMIPSState * env)2285375bc16SPhilippe Mathieu-Daudé static inline bool mips_env_is_bigendian(CPUMIPSState *env)
2295375bc16SPhilippe Mathieu-Daudé {
2305375bc16SPhilippe Mathieu-Daudé return extract32(env->CP0_Config0, CP0C0_BE, 1);
2315375bc16SPhilippe Mathieu-Daudé }
2325375bc16SPhilippe Mathieu-Daudé
mo_endian_env(CPUMIPSState * env)233*3e10be75SPhilippe Mathieu-Daudé static inline MemOp mo_endian_env(CPUMIPSState *env)
234*3e10be75SPhilippe Mathieu-Daudé {
235*3e10be75SPhilippe Mathieu-Daudé return mips_env_is_bigendian(env) ? MO_BE : MO_LE;
236*3e10be75SPhilippe Mathieu-Daudé }
237*3e10be75SPhilippe Mathieu-Daudé
restore_pamask(CPUMIPSState * env)23826aa3d9aSPhilippe Mathieu-Daudé static inline void restore_pamask(CPUMIPSState *env)
23926aa3d9aSPhilippe Mathieu-Daudé {
24026aa3d9aSPhilippe Mathieu-Daudé if (env->hflags & MIPS_HFLAG_ELPA) {
24126aa3d9aSPhilippe Mathieu-Daudé env->PAMask = (1ULL << env->PABITS) - 1;
24226aa3d9aSPhilippe Mathieu-Daudé } else {
24326aa3d9aSPhilippe Mathieu-Daudé env->PAMask = PAMASK_BASE;
24426aa3d9aSPhilippe Mathieu-Daudé }
24526aa3d9aSPhilippe Mathieu-Daudé }
24626aa3d9aSPhilippe Mathieu-Daudé
mips_vpe_active(CPUMIPSState * env)24726aa3d9aSPhilippe Mathieu-Daudé static inline int mips_vpe_active(CPUMIPSState *env)
24826aa3d9aSPhilippe Mathieu-Daudé {
24926aa3d9aSPhilippe Mathieu-Daudé int active = 1;
25026aa3d9aSPhilippe Mathieu-Daudé
25126aa3d9aSPhilippe Mathieu-Daudé /* Check that the VPE is enabled. */
25226aa3d9aSPhilippe Mathieu-Daudé if (!(env->mvp->CP0_MVPControl & (1 << CP0MVPCo_EVP))) {
25326aa3d9aSPhilippe Mathieu-Daudé active = 0;
25426aa3d9aSPhilippe Mathieu-Daudé }
25526aa3d9aSPhilippe Mathieu-Daudé /* Check that the VPE is activated. */
25626aa3d9aSPhilippe Mathieu-Daudé if (!(env->CP0_VPEConf0 & (1 << CP0VPEC0_VPA))) {
25726aa3d9aSPhilippe Mathieu-Daudé active = 0;
25826aa3d9aSPhilippe Mathieu-Daudé }
25926aa3d9aSPhilippe Mathieu-Daudé
2607ba0e95bSAleksandar Markovic /*
2617ba0e95bSAleksandar Markovic * Now verify that there are active thread contexts in the VPE.
2627ba0e95bSAleksandar Markovic *
2637ba0e95bSAleksandar Markovic * This assumes the CPU model will internally reschedule threads
2647ba0e95bSAleksandar Markovic * if the active one goes to sleep. If there are no threads available
2657ba0e95bSAleksandar Markovic * the active one will be in a sleeping state, and we can turn off
2667ba0e95bSAleksandar Markovic * the entire VPE.
2677ba0e95bSAleksandar Markovic */
26826aa3d9aSPhilippe Mathieu-Daudé if (!(env->active_tc.CP0_TCStatus & (1 << CP0TCSt_A))) {
26926aa3d9aSPhilippe Mathieu-Daudé /* TC is not activated. */
27026aa3d9aSPhilippe Mathieu-Daudé active = 0;
27126aa3d9aSPhilippe Mathieu-Daudé }
27226aa3d9aSPhilippe Mathieu-Daudé if (env->active_tc.CP0_TCHalt & 1) {
27326aa3d9aSPhilippe Mathieu-Daudé /* TC is in halt state. */
27426aa3d9aSPhilippe Mathieu-Daudé active = 0;
27526aa3d9aSPhilippe Mathieu-Daudé }
27626aa3d9aSPhilippe Mathieu-Daudé
27726aa3d9aSPhilippe Mathieu-Daudé return active;
27826aa3d9aSPhilippe Mathieu-Daudé }
27926aa3d9aSPhilippe Mathieu-Daudé
mips_vp_active(CPUMIPSState * env)28026aa3d9aSPhilippe Mathieu-Daudé static inline int mips_vp_active(CPUMIPSState *env)
28126aa3d9aSPhilippe Mathieu-Daudé {
28226aa3d9aSPhilippe Mathieu-Daudé CPUState *other_cs = first_cpu;
28326aa3d9aSPhilippe Mathieu-Daudé
28426aa3d9aSPhilippe Mathieu-Daudé /* Check if the VP disabled other VPs (which means the VP is enabled) */
28526aa3d9aSPhilippe Mathieu-Daudé if ((env->CP0_VPControl >> CP0VPCtl_DIS) & 1) {
28626aa3d9aSPhilippe Mathieu-Daudé return 1;
28726aa3d9aSPhilippe Mathieu-Daudé }
28826aa3d9aSPhilippe Mathieu-Daudé
28926aa3d9aSPhilippe Mathieu-Daudé /* Check if the virtual processor is disabled due to a DVP */
29026aa3d9aSPhilippe Mathieu-Daudé CPU_FOREACH(other_cs) {
29126aa3d9aSPhilippe Mathieu-Daudé MIPSCPU *other_cpu = MIPS_CPU(other_cs);
29226aa3d9aSPhilippe Mathieu-Daudé if ((&other_cpu->env != env) &&
29326aa3d9aSPhilippe Mathieu-Daudé ((other_cpu->env.CP0_VPControl >> CP0VPCtl_DIS) & 1)) {
29426aa3d9aSPhilippe Mathieu-Daudé return 0;
29526aa3d9aSPhilippe Mathieu-Daudé }
29626aa3d9aSPhilippe Mathieu-Daudé }
29726aa3d9aSPhilippe Mathieu-Daudé return 1;
29826aa3d9aSPhilippe Mathieu-Daudé }
29926aa3d9aSPhilippe Mathieu-Daudé
compute_hflags(CPUMIPSState * env)30026aa3d9aSPhilippe Mathieu-Daudé static inline void compute_hflags(CPUMIPSState *env)
30126aa3d9aSPhilippe Mathieu-Daudé {
30226aa3d9aSPhilippe Mathieu-Daudé env->hflags &= ~(MIPS_HFLAG_COP1X | MIPS_HFLAG_64 | MIPS_HFLAG_CP0 |
30326aa3d9aSPhilippe Mathieu-Daudé MIPS_HFLAG_F64 | MIPS_HFLAG_FPU | MIPS_HFLAG_KSU |
304908f6be1SStefan Markovic MIPS_HFLAG_AWRAP | MIPS_HFLAG_DSP | MIPS_HFLAG_DSP_R2 |
305908f6be1SStefan Markovic MIPS_HFLAG_DSP_R3 | MIPS_HFLAG_SBRI | MIPS_HFLAG_MSA |
30659e781fbSStefan Markovic MIPS_HFLAG_FRE | MIPS_HFLAG_ELPA | MIPS_HFLAG_ERL);
30726aa3d9aSPhilippe Mathieu-Daudé if (env->CP0_Status & (1 << CP0St_ERL)) {
30826aa3d9aSPhilippe Mathieu-Daudé env->hflags |= MIPS_HFLAG_ERL;
30926aa3d9aSPhilippe Mathieu-Daudé }
31026aa3d9aSPhilippe Mathieu-Daudé if (!(env->CP0_Status & (1 << CP0St_EXL)) &&
31126aa3d9aSPhilippe Mathieu-Daudé !(env->CP0_Status & (1 << CP0St_ERL)) &&
31226aa3d9aSPhilippe Mathieu-Daudé !(env->hflags & MIPS_HFLAG_DM)) {
3137ba0e95bSAleksandar Markovic env->hflags |= (env->CP0_Status >> CP0St_KSU) &
3147ba0e95bSAleksandar Markovic MIPS_HFLAG_KSU;
31526aa3d9aSPhilippe Mathieu-Daudé }
31626aa3d9aSPhilippe Mathieu-Daudé #if defined(TARGET_MIPS64)
31726aa3d9aSPhilippe Mathieu-Daudé if ((env->insn_flags & ISA_MIPS3) &&
31826aa3d9aSPhilippe Mathieu-Daudé (((env->hflags & MIPS_HFLAG_KSU) != MIPS_HFLAG_UM) ||
31926aa3d9aSPhilippe Mathieu-Daudé (env->CP0_Status & (1 << CP0St_PX)) ||
32026aa3d9aSPhilippe Mathieu-Daudé (env->CP0_Status & (1 << CP0St_UX)))) {
32126aa3d9aSPhilippe Mathieu-Daudé env->hflags |= MIPS_HFLAG_64;
32226aa3d9aSPhilippe Mathieu-Daudé }
32326aa3d9aSPhilippe Mathieu-Daudé
32426aa3d9aSPhilippe Mathieu-Daudé if (!(env->insn_flags & ISA_MIPS3)) {
32526aa3d9aSPhilippe Mathieu-Daudé env->hflags |= MIPS_HFLAG_AWRAP;
32626aa3d9aSPhilippe Mathieu-Daudé } else if (((env->hflags & MIPS_HFLAG_KSU) == MIPS_HFLAG_UM) &&
32726aa3d9aSPhilippe Mathieu-Daudé !(env->CP0_Status & (1 << CP0St_UX))) {
32826aa3d9aSPhilippe Mathieu-Daudé env->hflags |= MIPS_HFLAG_AWRAP;
3292e211e0aSPhilippe Mathieu-Daudé } else if (env->insn_flags & ISA_MIPS_R6) {
33026aa3d9aSPhilippe Mathieu-Daudé /* Address wrapping for Supervisor and Kernel is specified in R6 */
33126aa3d9aSPhilippe Mathieu-Daudé if ((((env->hflags & MIPS_HFLAG_KSU) == MIPS_HFLAG_SM) &&
33226aa3d9aSPhilippe Mathieu-Daudé !(env->CP0_Status & (1 << CP0St_SX))) ||
33326aa3d9aSPhilippe Mathieu-Daudé (((env->hflags & MIPS_HFLAG_KSU) == MIPS_HFLAG_KM) &&
33426aa3d9aSPhilippe Mathieu-Daudé !(env->CP0_Status & (1 << CP0St_KX)))) {
33526aa3d9aSPhilippe Mathieu-Daudé env->hflags |= MIPS_HFLAG_AWRAP;
33626aa3d9aSPhilippe Mathieu-Daudé }
33726aa3d9aSPhilippe Mathieu-Daudé }
33826aa3d9aSPhilippe Mathieu-Daudé #endif
33926aa3d9aSPhilippe Mathieu-Daudé if (((env->CP0_Status & (1 << CP0St_CU0)) &&
3402e211e0aSPhilippe Mathieu-Daudé !(env->insn_flags & ISA_MIPS_R6)) ||
34126aa3d9aSPhilippe Mathieu-Daudé !(env->hflags & MIPS_HFLAG_KSU)) {
34226aa3d9aSPhilippe Mathieu-Daudé env->hflags |= MIPS_HFLAG_CP0;
34326aa3d9aSPhilippe Mathieu-Daudé }
34426aa3d9aSPhilippe Mathieu-Daudé if (env->CP0_Status & (1 << CP0St_CU1)) {
34526aa3d9aSPhilippe Mathieu-Daudé env->hflags |= MIPS_HFLAG_FPU;
34626aa3d9aSPhilippe Mathieu-Daudé }
34726aa3d9aSPhilippe Mathieu-Daudé if (env->CP0_Status & (1 << CP0St_FR)) {
34826aa3d9aSPhilippe Mathieu-Daudé env->hflags |= MIPS_HFLAG_F64;
34926aa3d9aSPhilippe Mathieu-Daudé }
35026aa3d9aSPhilippe Mathieu-Daudé if (((env->hflags & MIPS_HFLAG_KSU) != MIPS_HFLAG_KM) &&
35126aa3d9aSPhilippe Mathieu-Daudé (env->CP0_Config5 & (1 << CP0C5_SBRI))) {
35226aa3d9aSPhilippe Mathieu-Daudé env->hflags |= MIPS_HFLAG_SBRI;
35326aa3d9aSPhilippe Mathieu-Daudé }
354908f6be1SStefan Markovic if (env->insn_flags & ASE_DSP_R3) {
355908f6be1SStefan Markovic /*
356908f6be1SStefan Markovic * Our cpu supports DSP R3 ASE, so enable
357908f6be1SStefan Markovic * access to DSP R3 resources.
358908f6be1SStefan Markovic */
35959e781fbSStefan Markovic if (env->CP0_Status & (1 << CP0St_MX)) {
360908f6be1SStefan Markovic env->hflags |= MIPS_HFLAG_DSP | MIPS_HFLAG_DSP_R2 |
361908f6be1SStefan Markovic MIPS_HFLAG_DSP_R3;
36259e781fbSStefan Markovic }
363908f6be1SStefan Markovic } else if (env->insn_flags & ASE_DSP_R2) {
364908f6be1SStefan Markovic /*
365908f6be1SStefan Markovic * Our cpu supports DSP R2 ASE, so enable
366908f6be1SStefan Markovic * access to DSP R2 resources.
367908f6be1SStefan Markovic */
36826aa3d9aSPhilippe Mathieu-Daudé if (env->CP0_Status & (1 << CP0St_MX)) {
369908f6be1SStefan Markovic env->hflags |= MIPS_HFLAG_DSP | MIPS_HFLAG_DSP_R2;
37026aa3d9aSPhilippe Mathieu-Daudé }
37126aa3d9aSPhilippe Mathieu-Daudé
37226aa3d9aSPhilippe Mathieu-Daudé } else if (env->insn_flags & ASE_DSP) {
373908f6be1SStefan Markovic /*
374908f6be1SStefan Markovic * Our cpu supports DSP ASE, so enable
375908f6be1SStefan Markovic * access to DSP resources.
376908f6be1SStefan Markovic */
37726aa3d9aSPhilippe Mathieu-Daudé if (env->CP0_Status & (1 << CP0St_MX)) {
37826aa3d9aSPhilippe Mathieu-Daudé env->hflags |= MIPS_HFLAG_DSP;
37926aa3d9aSPhilippe Mathieu-Daudé }
38026aa3d9aSPhilippe Mathieu-Daudé
38126aa3d9aSPhilippe Mathieu-Daudé }
3827a47bae5SPhilippe Mathieu-Daudé if (env->insn_flags & ISA_MIPS_R2) {
38326aa3d9aSPhilippe Mathieu-Daudé if (env->active_fpu.fcr0 & (1 << FCR0_F64)) {
38426aa3d9aSPhilippe Mathieu-Daudé env->hflags |= MIPS_HFLAG_COP1X;
38526aa3d9aSPhilippe Mathieu-Daudé }
386bbd5e4a2SPhilippe Mathieu-Daudé } else if (env->insn_flags & ISA_MIPS_R1) {
38726aa3d9aSPhilippe Mathieu-Daudé if (env->hflags & MIPS_HFLAG_64) {
38826aa3d9aSPhilippe Mathieu-Daudé env->hflags |= MIPS_HFLAG_COP1X;
38926aa3d9aSPhilippe Mathieu-Daudé }
39026aa3d9aSPhilippe Mathieu-Daudé } else if (env->insn_flags & ISA_MIPS4) {
3917ba0e95bSAleksandar Markovic /*
3927ba0e95bSAleksandar Markovic * All supported MIPS IV CPUs use the XX (CU3) to enable
3937ba0e95bSAleksandar Markovic * and disable the MIPS IV extensions to the MIPS III ISA.
3947ba0e95bSAleksandar Markovic * Some other MIPS IV CPUs ignore the bit, so the check here
3957ba0e95bSAleksandar Markovic * would be too restrictive for them.
3967ba0e95bSAleksandar Markovic */
39726aa3d9aSPhilippe Mathieu-Daudé if (env->CP0_Status & (1U << CP0St_CU3)) {
39826aa3d9aSPhilippe Mathieu-Daudé env->hflags |= MIPS_HFLAG_COP1X;
39926aa3d9aSPhilippe Mathieu-Daudé }
40026aa3d9aSPhilippe Mathieu-Daudé }
401aa314198SPhilippe Mathieu-Daudé if (ase_msa_available(env)) {
40226aa3d9aSPhilippe Mathieu-Daudé if (env->CP0_Config5 & (1 << CP0C5_MSAEn)) {
40326aa3d9aSPhilippe Mathieu-Daudé env->hflags |= MIPS_HFLAG_MSA;
40426aa3d9aSPhilippe Mathieu-Daudé }
40526aa3d9aSPhilippe Mathieu-Daudé }
40626aa3d9aSPhilippe Mathieu-Daudé if (env->active_fpu.fcr0 & (1 << FCR0_FREP)) {
40726aa3d9aSPhilippe Mathieu-Daudé if (env->CP0_Config5 & (1 << CP0C5_FRE)) {
40826aa3d9aSPhilippe Mathieu-Daudé env->hflags |= MIPS_HFLAG_FRE;
40926aa3d9aSPhilippe Mathieu-Daudé }
41026aa3d9aSPhilippe Mathieu-Daudé }
41126aa3d9aSPhilippe Mathieu-Daudé if (env->CP0_Config3 & (1 << CP0C3_LPA)) {
41226aa3d9aSPhilippe Mathieu-Daudé if (env->CP0_PageGrain & (1 << CP0PG_ELPA)) {
41326aa3d9aSPhilippe Mathieu-Daudé env->hflags |= MIPS_HFLAG_ELPA;
41426aa3d9aSPhilippe Mathieu-Daudé }
41526aa3d9aSPhilippe Mathieu-Daudé }
41626aa3d9aSPhilippe Mathieu-Daudé }
41726aa3d9aSPhilippe Mathieu-Daudé
41826aa3d9aSPhilippe Mathieu-Daudé #endif
419