xref: /openbmc/qemu/target/mips/cpu.c (revision f15f7273ea55472d5904c53566c82369d81214c1)
1fcf5ef2aSThomas Huth /*
2fcf5ef2aSThomas Huth  * QEMU MIPS CPU
3fcf5ef2aSThomas Huth  *
4fcf5ef2aSThomas Huth  * Copyright (c) 2012 SUSE LINUX Products GmbH
5fcf5ef2aSThomas Huth  *
6fcf5ef2aSThomas Huth  * This library is free software; you can redistribute it and/or
7fcf5ef2aSThomas Huth  * modify it under the terms of the GNU Lesser General Public
8fcf5ef2aSThomas Huth  * License as published by the Free Software Foundation; either
9fcf5ef2aSThomas Huth  * version 2.1 of the License, or (at your option) any later version.
10fcf5ef2aSThomas Huth  *
11fcf5ef2aSThomas Huth  * This library is distributed in the hope that it will be useful,
12fcf5ef2aSThomas Huth  * but WITHOUT ANY WARRANTY; without even the implied warranty of
13fcf5ef2aSThomas Huth  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
14fcf5ef2aSThomas Huth  * Lesser General Public License for more details.
15fcf5ef2aSThomas Huth  *
16fcf5ef2aSThomas Huth  * You should have received a copy of the GNU Lesser General Public
17fcf5ef2aSThomas Huth  * License along with this library; if not, see
18fcf5ef2aSThomas Huth  * <http://www.gnu.org/licenses/lgpl-2.1.html>
19fcf5ef2aSThomas Huth  */
20fcf5ef2aSThomas Huth 
21fcf5ef2aSThomas Huth #include "qemu/osdep.h"
228a6359f9SPhilippe Mathieu-Daudé #include "qemu/cutils.h"
23c20cf02bSPhilippe Mathieu-Daudé #include "qemu/qemu-print.h"
24cc37d98bSRichard Henderson #include "qemu/error-report.h"
25fcf5ef2aSThomas Huth #include "qapi/error.h"
26fcf5ef2aSThomas Huth #include "cpu.h"
2726aa3d9aSPhilippe Mathieu-Daudé #include "internal.h"
28fcf5ef2aSThomas Huth #include "kvm_mips.h"
290b8fa32fSMarkus Armbruster #include "qemu/module.h"
30fcf5ef2aSThomas Huth #include "sysemu/kvm.h"
318a6359f9SPhilippe Mathieu-Daudé #include "sysemu/qtest.h"
32fcf5ef2aSThomas Huth #include "exec/exec-all.h"
33d0bec217SPhilippe Mathieu-Daudé #include "hw/qdev-properties.h"
34a0713e85SPhilippe Mathieu-Daudé #include "hw/qdev-clock.h"
356b5fe137SPhilippe Mathieu-Daudé #include "semihosting/semihost.h"
3603e4d95cSPhilippe Mathieu-Daudé #include "fpu_helper.h"
37fcf5ef2aSThomas Huth 
3806106772SPhilippe Mathieu-Daudé const char regnames[32][3] = {
39adbf1be3SPhilippe Mathieu-Daudé     "r0", "at", "v0", "v1", "a0", "a1", "a2", "a3",
40adbf1be3SPhilippe Mathieu-Daudé     "t0", "t1", "t2", "t3", "t4", "t5", "t6", "t7",
41adbf1be3SPhilippe Mathieu-Daudé     "s0", "s1", "s2", "s3", "s4", "s5", "s6", "s7",
42adbf1be3SPhilippe Mathieu-Daudé     "t8", "t9", "k0", "k1", "gp", "sp", "s8", "ra",
43adbf1be3SPhilippe Mathieu-Daudé };
44adbf1be3SPhilippe Mathieu-Daudé 
fpu_dump_fpr(fpr_t * fpr,FILE * f,bool is_fpu64)454d169b9cSPhilippe Mathieu-Daudé static void fpu_dump_fpr(fpr_t *fpr, FILE *f, bool is_fpu64)
464d169b9cSPhilippe Mathieu-Daudé {
474d169b9cSPhilippe Mathieu-Daudé     if (is_fpu64) {
484d169b9cSPhilippe Mathieu-Daudé         qemu_fprintf(f, "w:%08x d:%016" PRIx64 " fd:%13g fs:%13g psu: %13g\n",
494d169b9cSPhilippe Mathieu-Daudé                      fpr->w[FP_ENDIAN_IDX], fpr->d,
504d169b9cSPhilippe Mathieu-Daudé                      (double)fpr->fd,
514d169b9cSPhilippe Mathieu-Daudé                      (double)fpr->fs[FP_ENDIAN_IDX],
524d169b9cSPhilippe Mathieu-Daudé                      (double)fpr->fs[!FP_ENDIAN_IDX]);
534d169b9cSPhilippe Mathieu-Daudé     } else {
544d169b9cSPhilippe Mathieu-Daudé         fpr_t tmp;
554d169b9cSPhilippe Mathieu-Daudé 
564d169b9cSPhilippe Mathieu-Daudé         tmp.w[FP_ENDIAN_IDX] = fpr->w[FP_ENDIAN_IDX];
574d169b9cSPhilippe Mathieu-Daudé         tmp.w[!FP_ENDIAN_IDX] = (fpr + 1)->w[FP_ENDIAN_IDX];
584d169b9cSPhilippe Mathieu-Daudé         qemu_fprintf(f, "w:%08x d:%016" PRIx64 " fd:%13g fs:%13g psu:%13g\n",
594d169b9cSPhilippe Mathieu-Daudé                      tmp.w[FP_ENDIAN_IDX], tmp.d,
604d169b9cSPhilippe Mathieu-Daudé                      (double)tmp.fd,
614d169b9cSPhilippe Mathieu-Daudé                      (double)tmp.fs[FP_ENDIAN_IDX],
624d169b9cSPhilippe Mathieu-Daudé                      (double)tmp.fs[!FP_ENDIAN_IDX]);
634d169b9cSPhilippe Mathieu-Daudé     }
644d169b9cSPhilippe Mathieu-Daudé }
654d169b9cSPhilippe Mathieu-Daudé 
fpu_dump_state(CPUMIPSState * env,FILE * f,int flags)664f14ce4bSPhilippe Mathieu-Daudé static void fpu_dump_state(CPUMIPSState *env, FILE *f, int flags)
674f14ce4bSPhilippe Mathieu-Daudé {
684f14ce4bSPhilippe Mathieu-Daudé     int i;
694d169b9cSPhilippe Mathieu-Daudé     bool is_fpu64 = !!(env->hflags & MIPS_HFLAG_F64);
704f14ce4bSPhilippe Mathieu-Daudé 
714f14ce4bSPhilippe Mathieu-Daudé     qemu_fprintf(f,
724f14ce4bSPhilippe Mathieu-Daudé                  "CP1 FCR0 0x%08x  FCR31 0x%08x  SR.FR %d  fp_status 0x%02x\n",
734f14ce4bSPhilippe Mathieu-Daudé                  env->active_fpu.fcr0, env->active_fpu.fcr31, is_fpu64,
744f14ce4bSPhilippe Mathieu-Daudé                  get_float_exception_flags(&env->active_fpu.fp_status));
754f14ce4bSPhilippe Mathieu-Daudé     for (i = 0; i < 32; (is_fpu64) ? i++ : (i += 2)) {
764f14ce4bSPhilippe Mathieu-Daudé         qemu_fprintf(f, "%3s: ", fregnames[i]);
774d169b9cSPhilippe Mathieu-Daudé         fpu_dump_fpr(&env->active_fpu.fpr[i], f, is_fpu64);
784f14ce4bSPhilippe Mathieu-Daudé     }
794f14ce4bSPhilippe Mathieu-Daudé }
804f14ce4bSPhilippe Mathieu-Daudé 
mips_cpu_dump_state(CPUState * cs,FILE * f,int flags)814f14ce4bSPhilippe Mathieu-Daudé static void mips_cpu_dump_state(CPUState *cs, FILE *f, int flags)
824f14ce4bSPhilippe Mathieu-Daudé {
834c44a980SPhilippe Mathieu-Daudé     CPUMIPSState *env = cpu_env(cs);
844f14ce4bSPhilippe Mathieu-Daudé     int i;
854f14ce4bSPhilippe Mathieu-Daudé 
864f14ce4bSPhilippe Mathieu-Daudé     qemu_fprintf(f, "pc=0x" TARGET_FMT_lx " HI=0x" TARGET_FMT_lx
874f14ce4bSPhilippe Mathieu-Daudé                  " LO=0x" TARGET_FMT_lx " ds %04x "
884f14ce4bSPhilippe Mathieu-Daudé                  TARGET_FMT_lx " " TARGET_FMT_ld "\n",
894f14ce4bSPhilippe Mathieu-Daudé                  env->active_tc.PC, env->active_tc.HI[0], env->active_tc.LO[0],
904f14ce4bSPhilippe Mathieu-Daudé                  env->hflags, env->btarget, env->bcond);
914f14ce4bSPhilippe Mathieu-Daudé     for (i = 0; i < 32; i++) {
924f14ce4bSPhilippe Mathieu-Daudé         if ((i & 3) == 0) {
934f14ce4bSPhilippe Mathieu-Daudé             qemu_fprintf(f, "GPR%02d:", i);
944f14ce4bSPhilippe Mathieu-Daudé         }
954f14ce4bSPhilippe Mathieu-Daudé         qemu_fprintf(f, " %s " TARGET_FMT_lx,
964f14ce4bSPhilippe Mathieu-Daudé                      regnames[i], env->active_tc.gpr[i]);
974f14ce4bSPhilippe Mathieu-Daudé         if ((i & 3) == 3) {
984f14ce4bSPhilippe Mathieu-Daudé             qemu_fprintf(f, "\n");
994f14ce4bSPhilippe Mathieu-Daudé         }
1004f14ce4bSPhilippe Mathieu-Daudé     }
1014f14ce4bSPhilippe Mathieu-Daudé 
1024f14ce4bSPhilippe Mathieu-Daudé     qemu_fprintf(f, "CP0 Status  0x%08x Cause   0x%08x EPC    0x"
1034f14ce4bSPhilippe Mathieu-Daudé                  TARGET_FMT_lx "\n",
1044f14ce4bSPhilippe Mathieu-Daudé                  env->CP0_Status, env->CP0_Cause, env->CP0_EPC);
1054f14ce4bSPhilippe Mathieu-Daudé     qemu_fprintf(f, "    Config0 0x%08x Config1 0x%08x LLAddr 0x%016"
1064f14ce4bSPhilippe Mathieu-Daudé                  PRIx64 "\n",
1074f14ce4bSPhilippe Mathieu-Daudé                  env->CP0_Config0, env->CP0_Config1, env->CP0_LLAddr);
1084f14ce4bSPhilippe Mathieu-Daudé     qemu_fprintf(f, "    Config2 0x%08x Config3 0x%08x\n",
1094f14ce4bSPhilippe Mathieu-Daudé                  env->CP0_Config2, env->CP0_Config3);
1104f14ce4bSPhilippe Mathieu-Daudé     qemu_fprintf(f, "    Config4 0x%08x Config5 0x%08x\n",
1114f14ce4bSPhilippe Mathieu-Daudé                  env->CP0_Config4, env->CP0_Config5);
1124f14ce4bSPhilippe Mathieu-Daudé     if ((flags & CPU_DUMP_FPU) && (env->hflags & MIPS_HFLAG_FPU)) {
1134f14ce4bSPhilippe Mathieu-Daudé         fpu_dump_state(env, f, flags);
1144f14ce4bSPhilippe Mathieu-Daudé     }
1154f14ce4bSPhilippe Mathieu-Daudé }
1164f14ce4bSPhilippe Mathieu-Daudé 
cpu_set_exception_base(int vp_index,target_ulong address)117e9927723SPhilippe Mathieu-Daudé void cpu_set_exception_base(int vp_index, target_ulong address)
118e9927723SPhilippe Mathieu-Daudé {
119e9927723SPhilippe Mathieu-Daudé     MIPSCPU *vp = MIPS_CPU(qemu_get_cpu(vp_index));
120e9927723SPhilippe Mathieu-Daudé     vp->env.exception_base = address;
121e9927723SPhilippe Mathieu-Daudé }
122e9927723SPhilippe Mathieu-Daudé 
mips_cpu_set_pc(CPUState * cs,vaddr value)123fcf5ef2aSThomas Huth static void mips_cpu_set_pc(CPUState *cs, vaddr value)
124fcf5ef2aSThomas Huth {
1254c44a980SPhilippe Mathieu-Daudé     mips_env_set_pc(cpu_env(cs), value);
126fcf5ef2aSThomas Huth }
127fcf5ef2aSThomas Huth 
mips_cpu_get_pc(CPUState * cs)128e4fdf9dfSRichard Henderson static vaddr mips_cpu_get_pc(CPUState *cs)
129e4fdf9dfSRichard Henderson {
130e4fdf9dfSRichard Henderson     MIPSCPU *cpu = MIPS_CPU(cs);
131e4fdf9dfSRichard Henderson 
132e4fdf9dfSRichard Henderson     return cpu->env.active_tc.PC;
133e4fdf9dfSRichard Henderson }
134e4fdf9dfSRichard Henderson 
mips_cpu_has_work(CPUState * cs)135fcf5ef2aSThomas Huth static bool mips_cpu_has_work(CPUState *cs)
136fcf5ef2aSThomas Huth {
1374c44a980SPhilippe Mathieu-Daudé     CPUMIPSState *env = cpu_env(cs);
138fcf5ef2aSThomas Huth     bool has_work = false;
139fcf5ef2aSThomas Huth 
140cf02a116SAleksandar Markovic     /*
141cf02a116SAleksandar Markovic      * Prior to MIPS Release 6 it is implementation dependent if non-enabled
142cf02a116SAleksandar Markovic      * interrupts wake-up the CPU, however most of the implementations only
14336b84f85SMarcin Nowakowski      * check for interrupts that can be taken. For pre-release 6 CPUs,
14436b84f85SMarcin Nowakowski      * check for CP0 Config7 'Wait IE ignore' bit.
145cf02a116SAleksandar Markovic      */
146fcf5ef2aSThomas Huth     if ((cs->interrupt_request & CPU_INTERRUPT_HARD) &&
147fcf5ef2aSThomas Huth         cpu_mips_hw_interrupts_pending(env)) {
148fcf5ef2aSThomas Huth         if (cpu_mips_hw_interrupts_enabled(env) ||
14936b84f85SMarcin Nowakowski             (env->CP0_Config7 & (1 << CP0C7_WII)) ||
1502e211e0aSPhilippe Mathieu-Daudé             (env->insn_flags & ISA_MIPS_R6)) {
151fcf5ef2aSThomas Huth             has_work = true;
152fcf5ef2aSThomas Huth         }
153fcf5ef2aSThomas Huth     }
154fcf5ef2aSThomas Huth 
155fcf5ef2aSThomas Huth     /* MIPS-MT has the ability to halt the CPU.  */
15617c2c320SPhilippe Mathieu-Daudé     if (ase_mt_available(env)) {
157cf02a116SAleksandar Markovic         /*
158cf02a116SAleksandar Markovic          * The QEMU model will issue an _WAKE request whenever the CPUs
159cf02a116SAleksandar Markovic          * should be woken up.
160cf02a116SAleksandar Markovic          */
161fcf5ef2aSThomas Huth         if (cs->interrupt_request & CPU_INTERRUPT_WAKE) {
162fcf5ef2aSThomas Huth             has_work = true;
163fcf5ef2aSThomas Huth         }
164fcf5ef2aSThomas Huth 
165fcf5ef2aSThomas Huth         if (!mips_vpe_active(env)) {
166fcf5ef2aSThomas Huth             has_work = false;
167fcf5ef2aSThomas Huth         }
168fcf5ef2aSThomas Huth     }
169fcf5ef2aSThomas Huth     /* MIPS Release 6 has the ability to halt the CPU.  */
170fcf5ef2aSThomas Huth     if (env->CP0_Config5 & (1 << CP0C5_VP)) {
171fcf5ef2aSThomas Huth         if (cs->interrupt_request & CPU_INTERRUPT_WAKE) {
172fcf5ef2aSThomas Huth             has_work = true;
173fcf5ef2aSThomas Huth         }
174fcf5ef2aSThomas Huth         if (!mips_vp_active(env)) {
175fcf5ef2aSThomas Huth             has_work = false;
176fcf5ef2aSThomas Huth         }
177fcf5ef2aSThomas Huth     }
178fcf5ef2aSThomas Huth     return has_work;
179fcf5ef2aSThomas Huth }
180fcf5ef2aSThomas Huth 
mips_cpu_mmu_index(CPUState * cs,bool ifunc)1810efa3dc2SRichard Henderson static int mips_cpu_mmu_index(CPUState *cs, bool ifunc)
1820efa3dc2SRichard Henderson {
1830efa3dc2SRichard Henderson     return mips_env_mmu_index(cpu_env(cs));
1840efa3dc2SRichard Henderson }
1850efa3dc2SRichard Henderson 
1860dc351caSPhilippe Mathieu-Daudé #include "cpu-defs.c.inc"
187c20cf02bSPhilippe Mathieu-Daudé 
mips_cpu_reset_hold(Object * obj,ResetType type)188ad80e367SPeter Maydell static void mips_cpu_reset_hold(Object *obj, ResetType type)
189c20cf02bSPhilippe Mathieu-Daudé {
190c08dfb7aSPeter Maydell     CPUState *cs = CPU(obj);
1919bcd41d4SPhilippe Mathieu-Daudé     MIPSCPU *cpu = MIPS_CPU(cs);
192348802b5SPhilippe Mathieu-Daudé     MIPSCPUClass *mcc = MIPS_CPU_GET_CLASS(obj);
1939bcd41d4SPhilippe Mathieu-Daudé     CPUMIPSState *env = &cpu->env;
1949bcd41d4SPhilippe Mathieu-Daudé 
195c08dfb7aSPeter Maydell     if (mcc->parent_phases.hold) {
196ad80e367SPeter Maydell         mcc->parent_phases.hold(obj, type);
197c08dfb7aSPeter Maydell     }
1989bcd41d4SPhilippe Mathieu-Daudé 
1999bcd41d4SPhilippe Mathieu-Daudé     memset(env, 0, offsetof(CPUMIPSState, end_reset_fields));
200c20cf02bSPhilippe Mathieu-Daudé 
201c20cf02bSPhilippe Mathieu-Daudé     /* Reset registers to their default values */
202c20cf02bSPhilippe Mathieu-Daudé     env->CP0_PRid = env->cpu_model->CP0_PRid;
203d70e5895SPhilippe Mathieu-Daudé     env->CP0_Config0 = deposit32(env->cpu_model->CP0_Config0,
204d70e5895SPhilippe Mathieu-Daudé                                  CP0C0_BE, 1, cpu->is_big_endian);
205c20cf02bSPhilippe Mathieu-Daudé     env->CP0_Config1 = env->cpu_model->CP0_Config1;
206c20cf02bSPhilippe Mathieu-Daudé     env->CP0_Config2 = env->cpu_model->CP0_Config2;
207c20cf02bSPhilippe Mathieu-Daudé     env->CP0_Config3 = env->cpu_model->CP0_Config3;
208c20cf02bSPhilippe Mathieu-Daudé     env->CP0_Config4 = env->cpu_model->CP0_Config4;
209c20cf02bSPhilippe Mathieu-Daudé     env->CP0_Config4_rw_bitmask = env->cpu_model->CP0_Config4_rw_bitmask;
210c20cf02bSPhilippe Mathieu-Daudé     env->CP0_Config5 = env->cpu_model->CP0_Config5;
211c20cf02bSPhilippe Mathieu-Daudé     env->CP0_Config5_rw_bitmask = env->cpu_model->CP0_Config5_rw_bitmask;
212c20cf02bSPhilippe Mathieu-Daudé     env->CP0_Config6 = env->cpu_model->CP0_Config6;
213c20cf02bSPhilippe Mathieu-Daudé     env->CP0_Config6_rw_bitmask = env->cpu_model->CP0_Config6_rw_bitmask;
214c20cf02bSPhilippe Mathieu-Daudé     env->CP0_Config7 = env->cpu_model->CP0_Config7;
215c20cf02bSPhilippe Mathieu-Daudé     env->CP0_Config7_rw_bitmask = env->cpu_model->CP0_Config7_rw_bitmask;
216c20cf02bSPhilippe Mathieu-Daudé     env->CP0_LLAddr_rw_bitmask = env->cpu_model->CP0_LLAddr_rw_bitmask
217c20cf02bSPhilippe Mathieu-Daudé                                  << env->cpu_model->CP0_LLAddr_shift;
218c20cf02bSPhilippe Mathieu-Daudé     env->CP0_LLAddr_shift = env->cpu_model->CP0_LLAddr_shift;
219c20cf02bSPhilippe Mathieu-Daudé     env->SYNCI_Step = env->cpu_model->SYNCI_Step;
220c20cf02bSPhilippe Mathieu-Daudé     env->CCRes = env->cpu_model->CCRes;
221c20cf02bSPhilippe Mathieu-Daudé     env->CP0_Status_rw_bitmask = env->cpu_model->CP0_Status_rw_bitmask;
222c20cf02bSPhilippe Mathieu-Daudé     env->CP0_TCStatus_rw_bitmask = env->cpu_model->CP0_TCStatus_rw_bitmask;
223c20cf02bSPhilippe Mathieu-Daudé     env->CP0_SRSCtl = env->cpu_model->CP0_SRSCtl;
224c20cf02bSPhilippe Mathieu-Daudé     env->current_tc = 0;
225c20cf02bSPhilippe Mathieu-Daudé     env->SEGBITS = env->cpu_model->SEGBITS;
226c20cf02bSPhilippe Mathieu-Daudé     env->SEGMask = (target_ulong)((1ULL << env->cpu_model->SEGBITS) - 1);
227c20cf02bSPhilippe Mathieu-Daudé #if defined(TARGET_MIPS64)
228c20cf02bSPhilippe Mathieu-Daudé     if (env->cpu_model->insn_flags & ISA_MIPS3) {
229c20cf02bSPhilippe Mathieu-Daudé         env->SEGMask |= 3ULL << 62;
230c20cf02bSPhilippe Mathieu-Daudé     }
231c20cf02bSPhilippe Mathieu-Daudé #endif
232c20cf02bSPhilippe Mathieu-Daudé     env->PABITS = env->cpu_model->PABITS;
233c20cf02bSPhilippe Mathieu-Daudé     env->CP0_SRSConf0_rw_bitmask = env->cpu_model->CP0_SRSConf0_rw_bitmask;
234c20cf02bSPhilippe Mathieu-Daudé     env->CP0_SRSConf0 = env->cpu_model->CP0_SRSConf0;
235c20cf02bSPhilippe Mathieu-Daudé     env->CP0_SRSConf1_rw_bitmask = env->cpu_model->CP0_SRSConf1_rw_bitmask;
236c20cf02bSPhilippe Mathieu-Daudé     env->CP0_SRSConf1 = env->cpu_model->CP0_SRSConf1;
237c20cf02bSPhilippe Mathieu-Daudé     env->CP0_SRSConf2_rw_bitmask = env->cpu_model->CP0_SRSConf2_rw_bitmask;
238c20cf02bSPhilippe Mathieu-Daudé     env->CP0_SRSConf2 = env->cpu_model->CP0_SRSConf2;
239c20cf02bSPhilippe Mathieu-Daudé     env->CP0_SRSConf3_rw_bitmask = env->cpu_model->CP0_SRSConf3_rw_bitmask;
240c20cf02bSPhilippe Mathieu-Daudé     env->CP0_SRSConf3 = env->cpu_model->CP0_SRSConf3;
241c20cf02bSPhilippe Mathieu-Daudé     env->CP0_SRSConf4_rw_bitmask = env->cpu_model->CP0_SRSConf4_rw_bitmask;
242c20cf02bSPhilippe Mathieu-Daudé     env->CP0_SRSConf4 = env->cpu_model->CP0_SRSConf4;
243c20cf02bSPhilippe Mathieu-Daudé     env->CP0_PageGrain_rw_bitmask = env->cpu_model->CP0_PageGrain_rw_bitmask;
244c20cf02bSPhilippe Mathieu-Daudé     env->CP0_PageGrain = env->cpu_model->CP0_PageGrain;
245c20cf02bSPhilippe Mathieu-Daudé     env->CP0_EBaseWG_rw_bitmask = env->cpu_model->CP0_EBaseWG_rw_bitmask;
24603afdc28SJiaxun Yang     env->lcsr_cpucfg1 = env->cpu_model->lcsr_cpucfg1;
24703afdc28SJiaxun Yang     env->lcsr_cpucfg2 = env->cpu_model->lcsr_cpucfg2;
248c20cf02bSPhilippe Mathieu-Daudé     env->active_fpu.fcr0 = env->cpu_model->CP1_fcr0;
249c20cf02bSPhilippe Mathieu-Daudé     env->active_fpu.fcr31_rw_bitmask = env->cpu_model->CP1_fcr31_rw_bitmask;
250c20cf02bSPhilippe Mathieu-Daudé     env->active_fpu.fcr31 = env->cpu_model->CP1_fcr31;
251c20cf02bSPhilippe Mathieu-Daudé     env->msair = env->cpu_model->MSAIR;
252c20cf02bSPhilippe Mathieu-Daudé     env->insn_flags = env->cpu_model->insn_flags;
253c20cf02bSPhilippe Mathieu-Daudé 
254c20cf02bSPhilippe Mathieu-Daudé #if defined(CONFIG_USER_ONLY)
255c20cf02bSPhilippe Mathieu-Daudé     env->CP0_Status = (MIPS_HFLAG_UM << CP0St_KSU);
256c20cf02bSPhilippe Mathieu-Daudé # ifdef TARGET_MIPS64
257c20cf02bSPhilippe Mathieu-Daudé     /* Enable 64-bit register mode.  */
258c20cf02bSPhilippe Mathieu-Daudé     env->CP0_Status |= (1 << CP0St_PX);
259c20cf02bSPhilippe Mathieu-Daudé # endif
260c20cf02bSPhilippe Mathieu-Daudé # ifdef TARGET_ABI_MIPSN64
261c20cf02bSPhilippe Mathieu-Daudé     /* Enable 64-bit address mode.  */
262c20cf02bSPhilippe Mathieu-Daudé     env->CP0_Status |= (1 << CP0St_UX);
263c20cf02bSPhilippe Mathieu-Daudé # endif
264c20cf02bSPhilippe Mathieu-Daudé     /*
265c20cf02bSPhilippe Mathieu-Daudé      * Enable access to the CPUNum, SYNCI_Step, CC, and CCRes RDHWR
266c20cf02bSPhilippe Mathieu-Daudé      * hardware registers.
267c20cf02bSPhilippe Mathieu-Daudé      */
268c20cf02bSPhilippe Mathieu-Daudé     env->CP0_HWREna |= 0x0000000F;
269c20cf02bSPhilippe Mathieu-Daudé     if (env->CP0_Config1 & (1 << CP0C1_FP)) {
270c20cf02bSPhilippe Mathieu-Daudé         env->CP0_Status |= (1 << CP0St_CU1);
271c20cf02bSPhilippe Mathieu-Daudé     }
272c20cf02bSPhilippe Mathieu-Daudé     if (env->CP0_Config3 & (1 << CP0C3_DSPP)) {
273c20cf02bSPhilippe Mathieu-Daudé         env->CP0_Status |= (1 << CP0St_MX);
274c20cf02bSPhilippe Mathieu-Daudé     }
275c20cf02bSPhilippe Mathieu-Daudé # if defined(TARGET_MIPS64)
276c20cf02bSPhilippe Mathieu-Daudé     /* For MIPS64, init FR bit to 1 if FPU unit is there and bit is writable. */
277c20cf02bSPhilippe Mathieu-Daudé     if ((env->CP0_Config1 & (1 << CP0C1_FP)) &&
278c20cf02bSPhilippe Mathieu-Daudé         (env->CP0_Status_rw_bitmask & (1 << CP0St_FR))) {
279c20cf02bSPhilippe Mathieu-Daudé         env->CP0_Status |= (1 << CP0St_FR);
280c20cf02bSPhilippe Mathieu-Daudé     }
281c20cf02bSPhilippe Mathieu-Daudé # endif
282c20cf02bSPhilippe Mathieu-Daudé #else /* !CONFIG_USER_ONLY */
283c20cf02bSPhilippe Mathieu-Daudé     if (env->hflags & MIPS_HFLAG_BMASK) {
284c20cf02bSPhilippe Mathieu-Daudé         /*
285c20cf02bSPhilippe Mathieu-Daudé          * If the exception was raised from a delay slot,
286c20cf02bSPhilippe Mathieu-Daudé          * come back to the jump.
287c20cf02bSPhilippe Mathieu-Daudé          */
288c20cf02bSPhilippe Mathieu-Daudé         env->CP0_ErrorEPC = (env->active_tc.PC
289c20cf02bSPhilippe Mathieu-Daudé                              - (env->hflags & MIPS_HFLAG_B16 ? 2 : 4));
290c20cf02bSPhilippe Mathieu-Daudé     } else {
291c20cf02bSPhilippe Mathieu-Daudé         env->CP0_ErrorEPC = env->active_tc.PC;
292c20cf02bSPhilippe Mathieu-Daudé     }
293c20cf02bSPhilippe Mathieu-Daudé     env->active_tc.PC = env->exception_base;
294c20cf02bSPhilippe Mathieu-Daudé     env->CP0_Random = env->tlb->nb_tlb - 1;
295c20cf02bSPhilippe Mathieu-Daudé     env->tlb->tlb_in_use = env->tlb->nb_tlb;
296c20cf02bSPhilippe Mathieu-Daudé     env->CP0_Wired = 0;
297c20cf02bSPhilippe Mathieu-Daudé     env->CP0_GlobalNumber = (cs->cpu_index & 0xFF) << CP0GN_VPId;
298a8448735SPaolo Bonzini     env->CP0_EBase = KSEG0_BASE | (cs->cpu_index & 0x3FF);
299c20cf02bSPhilippe Mathieu-Daudé     if (env->CP0_Config3 & (1 << CP0C3_CMGCR)) {
300c20cf02bSPhilippe Mathieu-Daudé         env->CP0_CMGCRBase = 0x1fbf8000 >> 4;
301c20cf02bSPhilippe Mathieu-Daudé     }
302c20cf02bSPhilippe Mathieu-Daudé     env->CP0_EntryHi_ASID_mask = (env->CP0_Config5 & (1 << CP0C5_MI)) ?
303c20cf02bSPhilippe Mathieu-Daudé             0x0 : (env->CP0_Config4 & (1 << CP0C4_AE)) ? 0x3ff : 0xff;
304c20cf02bSPhilippe Mathieu-Daudé     env->CP0_Status = (1 << CP0St_BEV) | (1 << CP0St_ERL);
3058063db0fSJiaxun Yang     if (env->insn_flags & INSN_LOONGSON2F) {
3068063db0fSJiaxun Yang         /* Loongson-2F has those bits hardcoded to 1 */
3078063db0fSJiaxun Yang         env->CP0_Status |= (1 << CP0St_KX) | (1 << CP0St_SX) |
3088063db0fSJiaxun Yang                             (1 << CP0St_UX);
3098063db0fSJiaxun Yang     }
3108063db0fSJiaxun Yang 
311c20cf02bSPhilippe Mathieu-Daudé     /*
312c20cf02bSPhilippe Mathieu-Daudé      * Vectored interrupts not implemented, timer on int 7,
313c20cf02bSPhilippe Mathieu-Daudé      * no performance counters.
314c20cf02bSPhilippe Mathieu-Daudé      */
315c20cf02bSPhilippe Mathieu-Daudé     env->CP0_IntCtl = 0xe0000000;
316c20cf02bSPhilippe Mathieu-Daudé     {
317c20cf02bSPhilippe Mathieu-Daudé         int i;
318c20cf02bSPhilippe Mathieu-Daudé 
319c20cf02bSPhilippe Mathieu-Daudé         for (i = 0; i < 7; i++) {
320c20cf02bSPhilippe Mathieu-Daudé             env->CP0_WatchLo[i] = 0;
321a6bc80f7SMarcin Nowakowski             env->CP0_WatchHi[i] = 1 << CP0WH_M;
322c20cf02bSPhilippe Mathieu-Daudé         }
323c20cf02bSPhilippe Mathieu-Daudé         env->CP0_WatchLo[7] = 0;
324c20cf02bSPhilippe Mathieu-Daudé         env->CP0_WatchHi[7] = 0;
325c20cf02bSPhilippe Mathieu-Daudé     }
326c20cf02bSPhilippe Mathieu-Daudé     /* Count register increments in debug mode, EJTAG version 1 */
327c20cf02bSPhilippe Mathieu-Daudé     env->CP0_Debug = (1 << CP0DB_CNT) | (0x1 << CP0DB_VER);
328c20cf02bSPhilippe Mathieu-Daudé 
329c20cf02bSPhilippe Mathieu-Daudé     cpu_mips_store_count(env, 1);
330c20cf02bSPhilippe Mathieu-Daudé 
331c20cf02bSPhilippe Mathieu-Daudé     if (ase_mt_available(env)) {
332c20cf02bSPhilippe Mathieu-Daudé         int i;
333c20cf02bSPhilippe Mathieu-Daudé 
334c20cf02bSPhilippe Mathieu-Daudé         /* Only TC0 on VPE 0 starts as active.  */
335c20cf02bSPhilippe Mathieu-Daudé         for (i = 0; i < ARRAY_SIZE(env->tcs); i++) {
336c20cf02bSPhilippe Mathieu-Daudé             env->tcs[i].CP0_TCBind = cs->cpu_index << CP0TCBd_CurVPE;
337c20cf02bSPhilippe Mathieu-Daudé             env->tcs[i].CP0_TCHalt = 1;
338c20cf02bSPhilippe Mathieu-Daudé         }
339c20cf02bSPhilippe Mathieu-Daudé         env->active_tc.CP0_TCHalt = 1;
340c20cf02bSPhilippe Mathieu-Daudé         cs->halted = 1;
341c20cf02bSPhilippe Mathieu-Daudé 
342c20cf02bSPhilippe Mathieu-Daudé         if (cs->cpu_index == 0) {
343c20cf02bSPhilippe Mathieu-Daudé             /* VPE0 starts up enabled.  */
344c20cf02bSPhilippe Mathieu-Daudé             env->mvp->CP0_MVPControl |= (1 << CP0MVPCo_EVP);
345c20cf02bSPhilippe Mathieu-Daudé             env->CP0_VPEConf0 |= (1 << CP0VPEC0_MVP) | (1 << CP0VPEC0_VPA);
346c20cf02bSPhilippe Mathieu-Daudé 
347c20cf02bSPhilippe Mathieu-Daudé             /* TC0 starts up unhalted.  */
348c20cf02bSPhilippe Mathieu-Daudé             cs->halted = 0;
349c20cf02bSPhilippe Mathieu-Daudé             env->active_tc.CP0_TCHalt = 0;
350c20cf02bSPhilippe Mathieu-Daudé             env->tcs[0].CP0_TCHalt = 0;
351c20cf02bSPhilippe Mathieu-Daudé             /* With thread 0 active.  */
352c20cf02bSPhilippe Mathieu-Daudé             env->active_tc.CP0_TCStatus = (1 << CP0TCSt_A);
353c20cf02bSPhilippe Mathieu-Daudé             env->tcs[0].CP0_TCStatus = (1 << CP0TCSt_A);
354c20cf02bSPhilippe Mathieu-Daudé         }
355c20cf02bSPhilippe Mathieu-Daudé     }
356c20cf02bSPhilippe Mathieu-Daudé 
357c20cf02bSPhilippe Mathieu-Daudé     /*
358c20cf02bSPhilippe Mathieu-Daudé      * Configure default legacy segmentation control. We use this regardless of
359c20cf02bSPhilippe Mathieu-Daudé      * whether segmentation control is presented to the guest.
360c20cf02bSPhilippe Mathieu-Daudé      */
361c20cf02bSPhilippe Mathieu-Daudé     /* KSeg3 (seg0 0xE0000000..0xFFFFFFFF) */
362c20cf02bSPhilippe Mathieu-Daudé     env->CP0_SegCtl0 =   (CP0SC_AM_MK << CP0SC_AM);
363c20cf02bSPhilippe Mathieu-Daudé     /* KSeg2 (seg1 0xC0000000..0xDFFFFFFF) */
364c20cf02bSPhilippe Mathieu-Daudé     env->CP0_SegCtl0 |= ((CP0SC_AM_MSK << CP0SC_AM)) << 16;
365c20cf02bSPhilippe Mathieu-Daudé     /* KSeg1 (seg2 0xA0000000..0x9FFFFFFF) */
366c20cf02bSPhilippe Mathieu-Daudé     env->CP0_SegCtl1 =   (0 << CP0SC_PA) | (CP0SC_AM_UK << CP0SC_AM) |
367c20cf02bSPhilippe Mathieu-Daudé                          (2 << CP0SC_C);
368c20cf02bSPhilippe Mathieu-Daudé     /* KSeg0 (seg3 0x80000000..0x9FFFFFFF) */
369c20cf02bSPhilippe Mathieu-Daudé     env->CP0_SegCtl1 |= ((0 << CP0SC_PA) | (CP0SC_AM_UK << CP0SC_AM) |
370c20cf02bSPhilippe Mathieu-Daudé                          (3 << CP0SC_C)) << 16;
371c20cf02bSPhilippe Mathieu-Daudé     /* USeg (seg4 0x40000000..0x7FFFFFFF) */
372c20cf02bSPhilippe Mathieu-Daudé     env->CP0_SegCtl2 =   (2 << CP0SC_PA) | (CP0SC_AM_MUSK << CP0SC_AM) |
373c20cf02bSPhilippe Mathieu-Daudé                          (1 << CP0SC_EU) | (2 << CP0SC_C);
374c20cf02bSPhilippe Mathieu-Daudé     /* USeg (seg5 0x00000000..0x3FFFFFFF) */
375c20cf02bSPhilippe Mathieu-Daudé     env->CP0_SegCtl2 |= ((0 << CP0SC_PA) | (CP0SC_AM_MUSK << CP0SC_AM) |
376c20cf02bSPhilippe Mathieu-Daudé                          (1 << CP0SC_EU) | (2 << CP0SC_C)) << 16;
377c20cf02bSPhilippe Mathieu-Daudé     /* XKPhys (note, SegCtl2.XR = 0, so XAM won't be used) */
378c20cf02bSPhilippe Mathieu-Daudé     env->CP0_SegCtl1 |= (CP0SC_AM_UK << CP0SC1_XAM);
379c20cf02bSPhilippe Mathieu-Daudé #endif /* !CONFIG_USER_ONLY */
3802e211e0aSPhilippe Mathieu-Daudé     if ((env->insn_flags & ISA_MIPS_R6) &&
381c20cf02bSPhilippe Mathieu-Daudé         (env->active_fpu.fcr0 & (1 << FCR0_F64))) {
382c20cf02bSPhilippe Mathieu-Daudé         /* Status.FR = 0 mode in 64-bit FPU not allowed in R6 */
383c20cf02bSPhilippe Mathieu-Daudé         env->CP0_Status |= (1 << CP0St_FR);
384c20cf02bSPhilippe Mathieu-Daudé     }
385c20cf02bSPhilippe Mathieu-Daudé 
3862e211e0aSPhilippe Mathieu-Daudé     if (env->insn_flags & ISA_MIPS_R6) {
387c20cf02bSPhilippe Mathieu-Daudé         /* PTW  =  1 */
388c20cf02bSPhilippe Mathieu-Daudé         env->CP0_PWSize = 0x40;
389c20cf02bSPhilippe Mathieu-Daudé         /* GDI  = 12 */
390c20cf02bSPhilippe Mathieu-Daudé         /* UDI  = 12 */
391c20cf02bSPhilippe Mathieu-Daudé         /* MDI  = 12 */
392c20cf02bSPhilippe Mathieu-Daudé         /* PRI  = 12 */
393c20cf02bSPhilippe Mathieu-Daudé         /* PTEI =  2 */
394c20cf02bSPhilippe Mathieu-Daudé         env->CP0_PWField = 0x0C30C302;
395c20cf02bSPhilippe Mathieu-Daudé     } else {
396c20cf02bSPhilippe Mathieu-Daudé         /* GDI  =  0 */
397c20cf02bSPhilippe Mathieu-Daudé         /* UDI  =  0 */
398c20cf02bSPhilippe Mathieu-Daudé         /* MDI  =  0 */
399c20cf02bSPhilippe Mathieu-Daudé         /* PRI  =  0 */
400c20cf02bSPhilippe Mathieu-Daudé         /* PTEI =  2 */
401c20cf02bSPhilippe Mathieu-Daudé         env->CP0_PWField = 0x02;
402c20cf02bSPhilippe Mathieu-Daudé     }
403c20cf02bSPhilippe Mathieu-Daudé 
404c20cf02bSPhilippe Mathieu-Daudé     if (env->CP0_Config3 & (1 << CP0C3_ISA) & (1 << (CP0C3_ISA + 1))) {
405c20cf02bSPhilippe Mathieu-Daudé         /*  microMIPS on reset when Config3.ISA is 3 */
406c20cf02bSPhilippe Mathieu-Daudé         env->hflags |= MIPS_HFLAG_M16;
407c20cf02bSPhilippe Mathieu-Daudé     }
408c20cf02bSPhilippe Mathieu-Daudé 
409c20cf02bSPhilippe Mathieu-Daudé     msa_reset(env);
410*0c587f13SPeter Maydell     fp_reset(env);
411c20cf02bSPhilippe Mathieu-Daudé 
412c20cf02bSPhilippe Mathieu-Daudé     compute_hflags(env);
413c20cf02bSPhilippe Mathieu-Daudé     restore_pamask(env);
414c20cf02bSPhilippe Mathieu-Daudé     cs->exception_index = EXCP_NONE;
415c20cf02bSPhilippe Mathieu-Daudé 
416c20cf02bSPhilippe Mathieu-Daudé     if (semihosting_get_argc()) {
417c20cf02bSPhilippe Mathieu-Daudé         /* UHI interface can be used to obtain argc and argv */
418c20cf02bSPhilippe Mathieu-Daudé         env->active_tc.gpr[4] = -1;
419c20cf02bSPhilippe Mathieu-Daudé     }
420fcf5ef2aSThomas Huth 
421fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY
422fcf5ef2aSThomas Huth     if (kvm_enabled()) {
423fcf5ef2aSThomas Huth         kvm_mips_reset_vcpu(cpu);
424fcf5ef2aSThomas Huth     }
425fcf5ef2aSThomas Huth #endif
426fcf5ef2aSThomas Huth }
427fcf5ef2aSThomas Huth 
mips_cpu_disas_set_info(CPUState * s,disassemble_info * info)428cf02a116SAleksandar Markovic static void mips_cpu_disas_set_info(CPUState *s, disassemble_info *info)
429cf02a116SAleksandar Markovic {
4304c44a980SPhilippe Mathieu-Daudé     if (!(cpu_env(s)->insn_flags & ISA_NANOMIPS32)) {
431ee3eb3a7SMarc-André Lureau #if TARGET_BIG_ENDIAN
432fcf5ef2aSThomas Huth         info->print_insn = print_insn_big_mips;
433fcf5ef2aSThomas Huth #else
434fcf5ef2aSThomas Huth         info->print_insn = print_insn_little_mips;
435fcf5ef2aSThomas Huth #endif
43689a955e8SAleksandar Markovic     } else {
43789a955e8SAleksandar Markovic         info->print_insn = print_insn_nanomips;
43889a955e8SAleksandar Markovic     }
439fcf5ef2aSThomas Huth }
440fcf5ef2aSThomas Huth 
441d225b512SPhilippe Mathieu-Daudé /*
442d0bec217SPhilippe Mathieu-Daudé  * Since commit 6af0bf9c7c3 this model assumes a CPU clocked at 200MHz.
443d225b512SPhilippe Mathieu-Daudé  */
444d225b512SPhilippe Mathieu-Daudé #define CPU_FREQ_HZ_DEFAULT     200000000
445d225b512SPhilippe Mathieu-Daudé 
mips_cp0_period_set(MIPSCPU * cpu)446d225b512SPhilippe Mathieu-Daudé static void mips_cp0_period_set(MIPSCPU *cpu)
447d225b512SPhilippe Mathieu-Daudé {
448d225b512SPhilippe Mathieu-Daudé     CPUMIPSState *env = &cpu->env;
449d225b512SPhilippe Mathieu-Daudé 
450b263688dSJiaxun Yang     clock_set_mul_div(cpu->count_div, env->cpu_model->CCRes, 1);
451b263688dSJiaxun Yang     clock_set_source(cpu->count_div, cpu->clock);
452b263688dSJiaxun Yang     clock_set_source(env->count_clock, cpu->count_div);
453d225b512SPhilippe Mathieu-Daudé }
454d225b512SPhilippe Mathieu-Daudé 
mips_cpu_realizefn(DeviceState * dev,Error ** errp)455fcf5ef2aSThomas Huth static void mips_cpu_realizefn(DeviceState *dev, Error **errp)
456fcf5ef2aSThomas Huth {
457fcf5ef2aSThomas Huth     CPUState *cs = CPU(dev);
458df4dc102SPhilippe Mathieu-Daudé     MIPSCPU *cpu = MIPS_CPU(dev);
4597b884bf5SPhilippe Mathieu-Daudé     CPUMIPSState *env = &cpu->env;
460fcf5ef2aSThomas Huth     MIPSCPUClass *mcc = MIPS_CPU_GET_CLASS(dev);
461fcf5ef2aSThomas Huth     Error *local_err = NULL;
462fcf5ef2aSThomas Huth 
463a0713e85SPhilippe Mathieu-Daudé     if (!clock_get(cpu->clock)) {
4648a6359f9SPhilippe Mathieu-Daudé #ifndef CONFIG_USER_ONLY
4658a6359f9SPhilippe Mathieu-Daudé         if (!qtest_enabled()) {
4668a6359f9SPhilippe Mathieu-Daudé             g_autofree char *cpu_freq_str = freq_to_str(CPU_FREQ_HZ_DEFAULT);
4678a6359f9SPhilippe Mathieu-Daudé 
4688a6359f9SPhilippe Mathieu-Daudé             warn_report("CPU input clock is not connected to any output clock, "
4698a6359f9SPhilippe Mathieu-Daudé                         "using default frequency of %s.", cpu_freq_str);
4708a6359f9SPhilippe Mathieu-Daudé         }
4718a6359f9SPhilippe Mathieu-Daudé #endif
472a0713e85SPhilippe Mathieu-Daudé         /* Initialize the frequency in case the clock remains unconnected. */
473a0713e85SPhilippe Mathieu-Daudé         clock_set_hz(cpu->clock, CPU_FREQ_HZ_DEFAULT);
474a0713e85SPhilippe Mathieu-Daudé     }
475d225b512SPhilippe Mathieu-Daudé     mips_cp0_period_set(cpu);
476d225b512SPhilippe Mathieu-Daudé 
477fcf5ef2aSThomas Huth     cpu_exec_realizefn(cs, &local_err);
478fcf5ef2aSThomas Huth     if (local_err != NULL) {
479fcf5ef2aSThomas Huth         error_propagate(errp, local_err);
480fcf5ef2aSThomas Huth         return;
481fcf5ef2aSThomas Huth     }
482fcf5ef2aSThomas Huth 
4837b884bf5SPhilippe Mathieu-Daudé     env->exception_base = (int32_t)0xBFC00000;
4847b884bf5SPhilippe Mathieu-Daudé 
485c2842017SPhilippe Mathieu-Daudé #if defined(CONFIG_TCG) && !defined(CONFIG_USER_ONLY)
4867b884bf5SPhilippe Mathieu-Daudé     mmu_init(env, env->cpu_model);
4877b884bf5SPhilippe Mathieu-Daudé #endif
4887b884bf5SPhilippe Mathieu-Daudé     fpu_init(env, env->cpu_model);
4897b884bf5SPhilippe Mathieu-Daudé     mvp_init(env);
490df4dc102SPhilippe Mathieu-Daudé 
491fcf5ef2aSThomas Huth     cpu_reset(cs);
492fcf5ef2aSThomas Huth     qemu_init_vcpu(cs);
493fcf5ef2aSThomas Huth 
494fcf5ef2aSThomas Huth     mcc->parent_realize(dev, errp);
495fcf5ef2aSThomas Huth }
496fcf5ef2aSThomas Huth 
mips_cpu_initfn(Object * obj)497fcf5ef2aSThomas Huth static void mips_cpu_initfn(Object *obj)
498fcf5ef2aSThomas Huth {
499fcf5ef2aSThomas Huth     MIPSCPU *cpu = MIPS_CPU(obj);
500fcf5ef2aSThomas Huth     CPUMIPSState *env = &cpu->env;
50141da212cSIgor Mammedov     MIPSCPUClass *mcc = MIPS_CPU_GET_CLASS(obj);
502fcf5ef2aSThomas Huth 
5035ee0abedSPeter Maydell     cpu->clock = qdev_init_clock_in(DEVICE(obj), "clk-in", NULL, cpu, 0);
504b263688dSJiaxun Yang     cpu->count_div = clock_new(OBJECT(obj), "clk-div-count");
505b263688dSJiaxun Yang     env->count_clock = clock_new(OBJECT(obj), "clk-count");
50641da212cSIgor Mammedov     env->cpu_model = mcc->cpu_def;
50703afdc28SJiaxun Yang #ifndef CONFIG_USER_ONLY
50803afdc28SJiaxun Yang     if (mcc->cpu_def->lcsr_cpucfg2 & (1 << CPUCFG2_LCSRP)) {
50903afdc28SJiaxun Yang         memory_region_init_io(&env->iocsr.mr, OBJECT(cpu), NULL,
51003afdc28SJiaxun Yang                                 env, "iocsr", UINT64_MAX);
51103afdc28SJiaxun Yang         address_space_init(&env->iocsr.as,
51203afdc28SJiaxun Yang                             &env->iocsr.mr, "IOCSR");
51303afdc28SJiaxun Yang     }
51403afdc28SJiaxun Yang #endif
515fcf5ef2aSThomas Huth }
516fcf5ef2aSThomas Huth 
mips_cpu_type_name(const char * cpu_model)51741da212cSIgor Mammedov static char *mips_cpu_type_name(const char *cpu_model)
51841da212cSIgor Mammedov {
519a7519f2bSIgor Mammedov     return g_strdup_printf(MIPS_CPU_TYPE_NAME("%s"), cpu_model);
52041da212cSIgor Mammedov }
52141da212cSIgor Mammedov 
mips_cpu_class_by_name(const char * cpu_model)52241da212cSIgor Mammedov static ObjectClass *mips_cpu_class_by_name(const char *cpu_model)
52341da212cSIgor Mammedov {
52441da212cSIgor Mammedov     ObjectClass *oc;
52541da212cSIgor Mammedov     char *typename;
52641da212cSIgor Mammedov 
52741da212cSIgor Mammedov     typename = mips_cpu_type_name(cpu_model);
52841da212cSIgor Mammedov     oc = object_class_by_name(typename);
52941da212cSIgor Mammedov     g_free(typename);
53041da212cSIgor Mammedov     return oc;
53141da212cSIgor Mammedov }
53241da212cSIgor Mammedov 
5338b80bd28SPhilippe Mathieu-Daudé #ifndef CONFIG_USER_ONLY
5348b80bd28SPhilippe Mathieu-Daudé #include "hw/core/sysemu-cpu-ops.h"
5358b80bd28SPhilippe Mathieu-Daudé 
5368b80bd28SPhilippe Mathieu-Daudé static const struct SysemuCPUOps mips_sysemu_ops = {
53708928c6dSPhilippe Mathieu-Daudé     .get_phys_page_debug = mips_cpu_get_phys_page_debug,
538feece4d0SPhilippe Mathieu-Daudé     .legacy_vmsd = &vmstate_mips_cpu,
5398b80bd28SPhilippe Mathieu-Daudé };
5408b80bd28SPhilippe Mathieu-Daudé #endif
5418b80bd28SPhilippe Mathieu-Daudé 
542d70e5895SPhilippe Mathieu-Daudé static Property mips_cpu_properties[] = {
543d70e5895SPhilippe Mathieu-Daudé     DEFINE_PROP_BOOL("big-endian", MIPSCPU, is_big_endian, TARGET_BIG_ENDIAN),
544d70e5895SPhilippe Mathieu-Daudé     DEFINE_PROP_END_OF_LIST(),
545d70e5895SPhilippe Mathieu-Daudé };
546d70e5895SPhilippe Mathieu-Daudé 
54778271684SClaudio Fontana #ifdef CONFIG_TCG
54878271684SClaudio Fontana #include "hw/core/tcg-cpu-ops.h"
54978271684SClaudio Fontana /*
55078271684SClaudio Fontana  * NB: cannot be const, as some elements are changed for specific
55178271684SClaudio Fontana  * mips hardware (see hw/mips/jazz.c).
55278271684SClaudio Fontana  */
5531764ad70SRichard Henderson static const TCGCPUOps mips_tcg_ops = {
55478271684SClaudio Fontana     .initialize = mips_tcg_init,
55578271684SClaudio Fontana     .synchronize_from_tb = mips_cpu_synchronize_from_tb,
5563766855cSRichard Henderson     .restore_state_to_opc = mips_restore_state_to_opc,
55778271684SClaudio Fontana 
55878271684SClaudio Fontana #if !defined(CONFIG_USER_ONLY)
55952d4899bSRichard Henderson     .tlb_fill = mips_cpu_tlb_fill,
5606eb66e08SPhilippe Mathieu-Daudé     .cpu_exec_interrupt = mips_cpu_exec_interrupt,
5614f7b1ecbSPeter Maydell     .cpu_exec_halt = mips_cpu_has_work,
56278271684SClaudio Fontana     .do_interrupt = mips_cpu_do_interrupt,
56378271684SClaudio Fontana     .do_transaction_failed = mips_cpu_do_transaction_failed,
56478271684SClaudio Fontana     .do_unaligned_access = mips_cpu_do_unaligned_access,
56595ab7c22SRichard Henderson     .io_recompile_replay_branch = mips_io_recompile_replay_branch,
56678271684SClaudio Fontana #endif /* !CONFIG_USER_ONLY */
56778271684SClaudio Fontana };
56878271684SClaudio Fontana #endif /* CONFIG_TCG */
56978271684SClaudio Fontana 
mips_cpu_class_init(ObjectClass * c,void * data)570fcf5ef2aSThomas Huth static void mips_cpu_class_init(ObjectClass *c, void *data)
571fcf5ef2aSThomas Huth {
572fcf5ef2aSThomas Huth     MIPSCPUClass *mcc = MIPS_CPU_CLASS(c);
573fcf5ef2aSThomas Huth     CPUClass *cc = CPU_CLASS(c);
574fcf5ef2aSThomas Huth     DeviceClass *dc = DEVICE_CLASS(c);
575c08dfb7aSPeter Maydell     ResettableClass *rc = RESETTABLE_CLASS(c);
576fcf5ef2aSThomas Huth 
577d70e5895SPhilippe Mathieu-Daudé     device_class_set_props(dc, mips_cpu_properties);
578bf853881SPhilippe Mathieu-Daudé     device_class_set_parent_realize(dc, mips_cpu_realizefn,
579bf853881SPhilippe Mathieu-Daudé                                     &mcc->parent_realize);
580c08dfb7aSPeter Maydell     resettable_class_set_parent_phases(rc, NULL, mips_cpu_reset_hold, NULL,
581c08dfb7aSPeter Maydell                                        &mcc->parent_phases);
582fcf5ef2aSThomas Huth 
58341da212cSIgor Mammedov     cc->class_by_name = mips_cpu_class_by_name;
584fcf5ef2aSThomas Huth     cc->has_work = mips_cpu_has_work;
5850efa3dc2SRichard Henderson     cc->mmu_index = mips_cpu_mmu_index;
586fcf5ef2aSThomas Huth     cc->dump_state = mips_cpu_dump_state;
587fcf5ef2aSThomas Huth     cc->set_pc = mips_cpu_set_pc;
588e4fdf9dfSRichard Henderson     cc->get_pc = mips_cpu_get_pc;
589fcf5ef2aSThomas Huth     cc->gdb_read_register = mips_cpu_gdb_read_register;
590fcf5ef2aSThomas Huth     cc->gdb_write_register = mips_cpu_gdb_write_register;
591931d019fSRichard Henderson #ifndef CONFIG_USER_ONLY
5928b80bd28SPhilippe Mathieu-Daudé     cc->sysemu_ops = &mips_sysemu_ops;
593fcf5ef2aSThomas Huth #endif
594fcf5ef2aSThomas Huth     cc->disas_set_info = mips_cpu_disas_set_info;
595fcf5ef2aSThomas Huth     cc->gdb_num_core_regs = 73;
596fcf5ef2aSThomas Huth     cc->gdb_stop_before_watchpoint = true;
59778271684SClaudio Fontana #ifdef CONFIG_TCG
59878271684SClaudio Fontana     cc->tcg_ops = &mips_tcg_ops;
59978271684SClaudio Fontana #endif /* CONFIG_TCG */
600fcf5ef2aSThomas Huth }
601fcf5ef2aSThomas Huth 
602fcf5ef2aSThomas Huth static const TypeInfo mips_cpu_type_info = {
603fcf5ef2aSThomas Huth     .name = TYPE_MIPS_CPU,
604fcf5ef2aSThomas Huth     .parent = TYPE_CPU,
605fcf5ef2aSThomas Huth     .instance_size = sizeof(MIPSCPU),
606f669c992SRichard Henderson     .instance_align = __alignof(MIPSCPU),
607fcf5ef2aSThomas Huth     .instance_init = mips_cpu_initfn,
60841da212cSIgor Mammedov     .abstract = true,
609fcf5ef2aSThomas Huth     .class_size = sizeof(MIPSCPUClass),
610fcf5ef2aSThomas Huth     .class_init = mips_cpu_class_init,
611fcf5ef2aSThomas Huth };
612fcf5ef2aSThomas Huth 
mips_cpu_cpudef_class_init(ObjectClass * oc,void * data)61341da212cSIgor Mammedov static void mips_cpu_cpudef_class_init(ObjectClass *oc, void *data)
61441da212cSIgor Mammedov {
61541da212cSIgor Mammedov     MIPSCPUClass *mcc = MIPS_CPU_CLASS(oc);
61641da212cSIgor Mammedov     mcc->cpu_def = data;
61741da212cSIgor Mammedov }
61841da212cSIgor Mammedov 
mips_register_cpudef_type(const struct mips_def_t * def)61941da212cSIgor Mammedov static void mips_register_cpudef_type(const struct mips_def_t *def)
62041da212cSIgor Mammedov {
62141da212cSIgor Mammedov     char *typename = mips_cpu_type_name(def->name);
62241da212cSIgor Mammedov     TypeInfo ti = {
62341da212cSIgor Mammedov         .name = typename,
62441da212cSIgor Mammedov         .parent = TYPE_MIPS_CPU,
62541da212cSIgor Mammedov         .class_init = mips_cpu_cpudef_class_init,
62641da212cSIgor Mammedov         .class_data = (void *)def,
62741da212cSIgor Mammedov     };
62841da212cSIgor Mammedov 
62941da212cSIgor Mammedov     type_register(&ti);
63041da212cSIgor Mammedov     g_free(typename);
63141da212cSIgor Mammedov }
63241da212cSIgor Mammedov 
mips_cpu_register_types(void)633fcf5ef2aSThomas Huth static void mips_cpu_register_types(void)
634fcf5ef2aSThomas Huth {
63541da212cSIgor Mammedov     int i;
63641da212cSIgor Mammedov 
637fcf5ef2aSThomas Huth     type_register_static(&mips_cpu_type_info);
63841da212cSIgor Mammedov     for (i = 0; i < mips_defs_number; i++) {
63941da212cSIgor Mammedov         mips_register_cpudef_type(&mips_defs[i]);
64041da212cSIgor Mammedov     }
641fcf5ef2aSThomas Huth }
642fcf5ef2aSThomas Huth 
type_init(mips_cpu_register_types)643fcf5ef2aSThomas Huth type_init(mips_cpu_register_types)
6447aaab96aSPhilippe Mathieu-Daudé 
6457aaab96aSPhilippe Mathieu-Daudé /* Could be used by generic CPU object */
6463e8f019bSPhilippe Mathieu-Daudé MIPSCPU *mips_cpu_create_with_clock(const char *cpu_type, Clock *cpu_refclk,
6473e8f019bSPhilippe Mathieu-Daudé                                     bool is_big_endian)
6487aaab96aSPhilippe Mathieu-Daudé {
6497aaab96aSPhilippe Mathieu-Daudé     DeviceState *cpu;
6507aaab96aSPhilippe Mathieu-Daudé 
6517aaab96aSPhilippe Mathieu-Daudé     cpu = DEVICE(object_new(cpu_type));
6527aaab96aSPhilippe Mathieu-Daudé     qdev_connect_clock_in(cpu, "clk-in", cpu_refclk);
6533e8f019bSPhilippe Mathieu-Daudé     object_property_set_bool(OBJECT(cpu), "big-endian", is_big_endian,
6543e8f019bSPhilippe Mathieu-Daudé                              &error_abort);
6557aaab96aSPhilippe Mathieu-Daudé     qdev_realize(cpu, NULL, &error_abort);
6567aaab96aSPhilippe Mathieu-Daudé 
6577aaab96aSPhilippe Mathieu-Daudé     return MIPS_CPU(cpu);
6587aaab96aSPhilippe Mathieu-Daudé }
659df6adb68SPhilippe Mathieu-Daudé 
cpu_supports_isa(const CPUMIPSState * env,uint64_t isa_mask)660df6adb68SPhilippe Mathieu-Daudé bool cpu_supports_isa(const CPUMIPSState *env, uint64_t isa_mask)
661df6adb68SPhilippe Mathieu-Daudé {
662df6adb68SPhilippe Mathieu-Daudé     return (env->cpu_model->insn_flags & isa_mask) != 0;
663df6adb68SPhilippe Mathieu-Daudé }
664ffa657eeSPhilippe Mathieu-Daudé 
cpu_type_supports_isa(const char * cpu_type,uint64_t isa)665ffa657eeSPhilippe Mathieu-Daudé bool cpu_type_supports_isa(const char *cpu_type, uint64_t isa)
666ffa657eeSPhilippe Mathieu-Daudé {
667ffa657eeSPhilippe Mathieu-Daudé     const MIPSCPUClass *mcc = MIPS_CPU_CLASS(object_class_by_name(cpu_type));
668ffa657eeSPhilippe Mathieu-Daudé     return (mcc->cpu_def->insn_flags & isa) != 0;
669ffa657eeSPhilippe Mathieu-Daudé }
670ffa657eeSPhilippe Mathieu-Daudé 
cpu_type_supports_cps_smp(const char * cpu_type)671ffa657eeSPhilippe Mathieu-Daudé bool cpu_type_supports_cps_smp(const char *cpu_type)
672ffa657eeSPhilippe Mathieu-Daudé {
673ffa657eeSPhilippe Mathieu-Daudé     const MIPSCPUClass *mcc = MIPS_CPU_CLASS(object_class_by_name(cpu_type));
674ffa657eeSPhilippe Mathieu-Daudé     return (mcc->cpu_def->CP0_Config3 & (1 << CP0C3_CMGCR)) != 0;
675ffa657eeSPhilippe Mathieu-Daudé }
676