xref: /openbmc/qemu/target/microblaze/translate.c (revision aa28e6d4c70d16415ad110a173c8af618fbceb96)
1fcf5ef2aSThomas Huth /*
2fcf5ef2aSThomas Huth  *  Xilinx MicroBlaze emulation for qemu: main translation routines.
3fcf5ef2aSThomas Huth  *
4fcf5ef2aSThomas Huth  *  Copyright (c) 2009 Edgar E. Iglesias.
5fcf5ef2aSThomas Huth  *  Copyright (c) 2009-2012 PetaLogix Qld Pty Ltd.
6fcf5ef2aSThomas Huth  *
7fcf5ef2aSThomas Huth  * This library is free software; you can redistribute it and/or
8fcf5ef2aSThomas Huth  * modify it under the terms of the GNU Lesser General Public
9fcf5ef2aSThomas Huth  * License as published by the Free Software Foundation; either
10fcf5ef2aSThomas Huth  * version 2 of the License, or (at your option) any later version.
11fcf5ef2aSThomas Huth  *
12fcf5ef2aSThomas Huth  * This library is distributed in the hope that it will be useful,
13fcf5ef2aSThomas Huth  * but WITHOUT ANY WARRANTY; without even the implied warranty of
14fcf5ef2aSThomas Huth  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
15fcf5ef2aSThomas Huth  * Lesser General Public License for more details.
16fcf5ef2aSThomas Huth  *
17fcf5ef2aSThomas Huth  * You should have received a copy of the GNU Lesser General Public
18fcf5ef2aSThomas Huth  * License along with this library; if not, see <http://www.gnu.org/licenses/>.
19fcf5ef2aSThomas Huth  */
20fcf5ef2aSThomas Huth 
21fcf5ef2aSThomas Huth #include "qemu/osdep.h"
22fcf5ef2aSThomas Huth #include "cpu.h"
23fcf5ef2aSThomas Huth #include "disas/disas.h"
24fcf5ef2aSThomas Huth #include "exec/exec-all.h"
25dcb32f1dSPhilippe Mathieu-Daudé #include "tcg/tcg-op.h"
26fcf5ef2aSThomas Huth #include "exec/helper-proto.h"
27fcf5ef2aSThomas Huth #include "microblaze-decode.h"
28fcf5ef2aSThomas Huth #include "exec/cpu_ldst.h"
29fcf5ef2aSThomas Huth #include "exec/helper-gen.h"
3077fc6f5eSLluís Vilanova #include "exec/translator.h"
3190c84c56SMarkus Armbruster #include "qemu/qemu-print.h"
32fcf5ef2aSThomas Huth 
33fcf5ef2aSThomas Huth #include "trace-tcg.h"
34fcf5ef2aSThomas Huth #include "exec/log.h"
35fcf5ef2aSThomas Huth 
36fcf5ef2aSThomas Huth 
37fcf5ef2aSThomas Huth #define SIM_COMPAT 0
38fcf5ef2aSThomas Huth #define DISAS_GNU 1
39fcf5ef2aSThomas Huth #define DISAS_MB 1
40fcf5ef2aSThomas Huth #if DISAS_MB && !SIM_COMPAT
41fcf5ef2aSThomas Huth #  define LOG_DIS(...) qemu_log_mask(CPU_LOG_TB_IN_ASM, ## __VA_ARGS__)
42fcf5ef2aSThomas Huth #else
43fcf5ef2aSThomas Huth #  define LOG_DIS(...) do { } while (0)
44fcf5ef2aSThomas Huth #endif
45fcf5ef2aSThomas Huth 
46fcf5ef2aSThomas Huth #define D(x)
47fcf5ef2aSThomas Huth 
48fcf5ef2aSThomas Huth #define EXTRACT_FIELD(src, start, end) \
49fcf5ef2aSThomas Huth             (((src) >> start) & ((1 << (end - start + 1)) - 1))
50fcf5ef2aSThomas Huth 
5177fc6f5eSLluís Vilanova /* is_jmp field values */
5277fc6f5eSLluís Vilanova #define DISAS_JUMP    DISAS_TARGET_0 /* only pc was modified dynamically */
5377fc6f5eSLluís Vilanova #define DISAS_UPDATE  DISAS_TARGET_1 /* cpu state was modified dynamically */
5477fc6f5eSLluís Vilanova #define DISAS_TB_JUMP DISAS_TARGET_2 /* only pc was modified statically */
5577fc6f5eSLluís Vilanova 
56cfeea807SEdgar E. Iglesias static TCGv_i32 env_debug;
57cfeea807SEdgar E. Iglesias static TCGv_i32 cpu_R[32];
58*aa28e6d4SRichard Henderson static TCGv_i64 cpu_pc;
59*aa28e6d4SRichard Henderson static TCGv_i64 cpu_msr;
60*aa28e6d4SRichard Henderson static TCGv_i64 cpu_ear;
61*aa28e6d4SRichard Henderson static TCGv_i64 cpu_esr;
62*aa28e6d4SRichard Henderson static TCGv_i64 cpu_fsr;
63*aa28e6d4SRichard Henderson static TCGv_i64 cpu_btr;
64*aa28e6d4SRichard Henderson static TCGv_i64 cpu_edr;
65cfeea807SEdgar E. Iglesias static TCGv_i32 env_imm;
66cfeea807SEdgar E. Iglesias static TCGv_i32 env_btaken;
6743d318b2SEdgar E. Iglesias static TCGv_i64 env_btarget;
68cfeea807SEdgar E. Iglesias static TCGv_i32 env_iflags;
69403322eaSEdgar E. Iglesias static TCGv env_res_addr;
70cfeea807SEdgar E. Iglesias static TCGv_i32 env_res_val;
71fcf5ef2aSThomas Huth 
72fcf5ef2aSThomas Huth #include "exec/gen-icount.h"
73fcf5ef2aSThomas Huth 
74fcf5ef2aSThomas Huth /* This is the state at translation time.  */
75fcf5ef2aSThomas Huth typedef struct DisasContext {
76fcf5ef2aSThomas Huth     MicroBlazeCPU *cpu;
77cfeea807SEdgar E. Iglesias     uint32_t pc;
78fcf5ef2aSThomas Huth 
79fcf5ef2aSThomas Huth     /* Decoder.  */
80fcf5ef2aSThomas Huth     int type_b;
81fcf5ef2aSThomas Huth     uint32_t ir;
82fcf5ef2aSThomas Huth     uint8_t opcode;
83fcf5ef2aSThomas Huth     uint8_t rd, ra, rb;
84fcf5ef2aSThomas Huth     uint16_t imm;
85fcf5ef2aSThomas Huth 
86fcf5ef2aSThomas Huth     unsigned int cpustate_changed;
87fcf5ef2aSThomas Huth     unsigned int delayed_branch;
88fcf5ef2aSThomas Huth     unsigned int tb_flags, synced_flags; /* tb dependent flags.  */
89fcf5ef2aSThomas Huth     unsigned int clear_imm;
90fcf5ef2aSThomas Huth     int is_jmp;
91fcf5ef2aSThomas Huth 
92fcf5ef2aSThomas Huth #define JMP_NOJMP     0
93fcf5ef2aSThomas Huth #define JMP_DIRECT    1
94fcf5ef2aSThomas Huth #define JMP_DIRECT_CC 2
95fcf5ef2aSThomas Huth #define JMP_INDIRECT  3
96fcf5ef2aSThomas Huth     unsigned int jmp;
97fcf5ef2aSThomas Huth     uint32_t jmp_pc;
98fcf5ef2aSThomas Huth 
99fcf5ef2aSThomas Huth     int abort_at_next_insn;
100fcf5ef2aSThomas Huth     struct TranslationBlock *tb;
101fcf5ef2aSThomas Huth     int singlestep_enabled;
102fcf5ef2aSThomas Huth } DisasContext;
103fcf5ef2aSThomas Huth 
104fcf5ef2aSThomas Huth static const char *regnames[] =
105fcf5ef2aSThomas Huth {
106fcf5ef2aSThomas Huth     "r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7",
107fcf5ef2aSThomas Huth     "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15",
108fcf5ef2aSThomas Huth     "r16", "r17", "r18", "r19", "r20", "r21", "r22", "r23",
109fcf5ef2aSThomas Huth     "r24", "r25", "r26", "r27", "r28", "r29", "r30", "r31",
110fcf5ef2aSThomas Huth };
111fcf5ef2aSThomas Huth 
112fcf5ef2aSThomas Huth static inline void t_sync_flags(DisasContext *dc)
113fcf5ef2aSThomas Huth {
114fcf5ef2aSThomas Huth     /* Synch the tb dependent flags between translator and runtime.  */
115fcf5ef2aSThomas Huth     if (dc->tb_flags != dc->synced_flags) {
116cfeea807SEdgar E. Iglesias         tcg_gen_movi_i32(env_iflags, dc->tb_flags);
117fcf5ef2aSThomas Huth         dc->synced_flags = dc->tb_flags;
118fcf5ef2aSThomas Huth     }
119fcf5ef2aSThomas Huth }
120fcf5ef2aSThomas Huth 
121fcf5ef2aSThomas Huth static inline void t_gen_raise_exception(DisasContext *dc, uint32_t index)
122fcf5ef2aSThomas Huth {
123fcf5ef2aSThomas Huth     TCGv_i32 tmp = tcg_const_i32(index);
124fcf5ef2aSThomas Huth 
125fcf5ef2aSThomas Huth     t_sync_flags(dc);
126*aa28e6d4SRichard Henderson     tcg_gen_movi_i64(cpu_pc, dc->pc);
127fcf5ef2aSThomas Huth     gen_helper_raise_exception(cpu_env, tmp);
128fcf5ef2aSThomas Huth     tcg_temp_free_i32(tmp);
129fcf5ef2aSThomas Huth     dc->is_jmp = DISAS_UPDATE;
130fcf5ef2aSThomas Huth }
131fcf5ef2aSThomas Huth 
132fcf5ef2aSThomas Huth static inline bool use_goto_tb(DisasContext *dc, target_ulong dest)
133fcf5ef2aSThomas Huth {
134fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY
135fcf5ef2aSThomas Huth     return (dc->tb->pc & TARGET_PAGE_MASK) == (dest & TARGET_PAGE_MASK);
136fcf5ef2aSThomas Huth #else
137fcf5ef2aSThomas Huth     return true;
138fcf5ef2aSThomas Huth #endif
139fcf5ef2aSThomas Huth }
140fcf5ef2aSThomas Huth 
141fcf5ef2aSThomas Huth static void gen_goto_tb(DisasContext *dc, int n, target_ulong dest)
142fcf5ef2aSThomas Huth {
143fcf5ef2aSThomas Huth     if (use_goto_tb(dc, dest)) {
144fcf5ef2aSThomas Huth         tcg_gen_goto_tb(n);
145*aa28e6d4SRichard Henderson         tcg_gen_movi_i64(cpu_pc, dest);
14607ea28b4SRichard Henderson         tcg_gen_exit_tb(dc->tb, n);
147fcf5ef2aSThomas Huth     } else {
148*aa28e6d4SRichard Henderson         tcg_gen_movi_i64(cpu_pc, dest);
14907ea28b4SRichard Henderson         tcg_gen_exit_tb(NULL, 0);
150fcf5ef2aSThomas Huth     }
151fcf5ef2aSThomas Huth }
152fcf5ef2aSThomas Huth 
153cfeea807SEdgar E. Iglesias static void read_carry(DisasContext *dc, TCGv_i32 d)
154fcf5ef2aSThomas Huth {
155*aa28e6d4SRichard Henderson     tcg_gen_extrl_i64_i32(d, cpu_msr);
1560a22f8cfSEdgar E. Iglesias     tcg_gen_shri_i32(d, d, 31);
157fcf5ef2aSThomas Huth }
158fcf5ef2aSThomas Huth 
159fcf5ef2aSThomas Huth /*
160fcf5ef2aSThomas Huth  * write_carry sets the carry bits in MSR based on bit 0 of v.
161fcf5ef2aSThomas Huth  * v[31:1] are ignored.
162fcf5ef2aSThomas Huth  */
163cfeea807SEdgar E. Iglesias static void write_carry(DisasContext *dc, TCGv_i32 v)
164fcf5ef2aSThomas Huth {
1650a22f8cfSEdgar E. Iglesias     TCGv_i64 t0 = tcg_temp_new_i64();
1660a22f8cfSEdgar E. Iglesias     tcg_gen_extu_i32_i64(t0, v);
1670a22f8cfSEdgar E. Iglesias     /* Deposit bit 0 into MSR_C and the alias MSR_CC.  */
168*aa28e6d4SRichard Henderson     tcg_gen_deposit_i64(cpu_msr, cpu_msr, t0, 2, 1);
169*aa28e6d4SRichard Henderson     tcg_gen_deposit_i64(cpu_msr, cpu_msr, t0, 31, 1);
1700a22f8cfSEdgar E. Iglesias     tcg_temp_free_i64(t0);
171fcf5ef2aSThomas Huth }
172fcf5ef2aSThomas Huth 
173fcf5ef2aSThomas Huth static void write_carryi(DisasContext *dc, bool carry)
174fcf5ef2aSThomas Huth {
175cfeea807SEdgar E. Iglesias     TCGv_i32 t0 = tcg_temp_new_i32();
176cfeea807SEdgar E. Iglesias     tcg_gen_movi_i32(t0, carry);
177fcf5ef2aSThomas Huth     write_carry(dc, t0);
178cfeea807SEdgar E. Iglesias     tcg_temp_free_i32(t0);
179fcf5ef2aSThomas Huth }
180fcf5ef2aSThomas Huth 
181bdfc1e88SEdgar E. Iglesias /*
1829ba8cd45SEdgar E. Iglesias  * Returns true if the insn an illegal operation.
1839ba8cd45SEdgar E. Iglesias  * If exceptions are enabled, an exception is raised.
1849ba8cd45SEdgar E. Iglesias  */
1859ba8cd45SEdgar E. Iglesias static bool trap_illegal(DisasContext *dc, bool cond)
1869ba8cd45SEdgar E. Iglesias {
1879ba8cd45SEdgar E. Iglesias     if (cond && (dc->tb_flags & MSR_EE_FLAG)
1885143fdf3SEdgar E. Iglesias         && dc->cpu->cfg.illegal_opcode_exception) {
189*aa28e6d4SRichard Henderson         tcg_gen_movi_i64(cpu_esr, ESR_EC_ILLEGAL_OP);
1909ba8cd45SEdgar E. Iglesias         t_gen_raise_exception(dc, EXCP_HW_EXCP);
1919ba8cd45SEdgar E. Iglesias     }
1929ba8cd45SEdgar E. Iglesias     return cond;
1939ba8cd45SEdgar E. Iglesias }
1949ba8cd45SEdgar E. Iglesias 
1959ba8cd45SEdgar E. Iglesias /*
196bdfc1e88SEdgar E. Iglesias  * Returns true if the insn is illegal in userspace.
197bdfc1e88SEdgar E. Iglesias  * If exceptions are enabled, an exception is raised.
198bdfc1e88SEdgar E. Iglesias  */
199bdfc1e88SEdgar E. Iglesias static bool trap_userspace(DisasContext *dc, bool cond)
200bdfc1e88SEdgar E. Iglesias {
201bdfc1e88SEdgar E. Iglesias     int mem_index = cpu_mmu_index(&dc->cpu->env, false);
202bdfc1e88SEdgar E. Iglesias     bool cond_user = cond && mem_index == MMU_USER_IDX;
203bdfc1e88SEdgar E. Iglesias 
204bdfc1e88SEdgar E. Iglesias     if (cond_user && (dc->tb_flags & MSR_EE_FLAG)) {
205*aa28e6d4SRichard Henderson         tcg_gen_movi_i64(cpu_esr, ESR_EC_PRIVINSN);
206bdfc1e88SEdgar E. Iglesias         t_gen_raise_exception(dc, EXCP_HW_EXCP);
207bdfc1e88SEdgar E. Iglesias     }
208bdfc1e88SEdgar E. Iglesias     return cond_user;
209bdfc1e88SEdgar E. Iglesias }
210bdfc1e88SEdgar E. Iglesias 
211fcf5ef2aSThomas Huth /* True if ALU operand b is a small immediate that may deserve
212fcf5ef2aSThomas Huth    faster treatment.  */
213fcf5ef2aSThomas Huth static inline int dec_alu_op_b_is_small_imm(DisasContext *dc)
214fcf5ef2aSThomas Huth {
215fcf5ef2aSThomas Huth     /* Immediate insn without the imm prefix ?  */
216fcf5ef2aSThomas Huth     return dc->type_b && !(dc->tb_flags & IMM_FLAG);
217fcf5ef2aSThomas Huth }
218fcf5ef2aSThomas Huth 
219cfeea807SEdgar E. Iglesias static inline TCGv_i32 *dec_alu_op_b(DisasContext *dc)
220fcf5ef2aSThomas Huth {
221fcf5ef2aSThomas Huth     if (dc->type_b) {
222fcf5ef2aSThomas Huth         if (dc->tb_flags & IMM_FLAG)
223cfeea807SEdgar E. Iglesias             tcg_gen_ori_i32(env_imm, env_imm, dc->imm);
224fcf5ef2aSThomas Huth         else
225cfeea807SEdgar E. Iglesias             tcg_gen_movi_i32(env_imm, (int32_t)((int16_t)dc->imm));
226fcf5ef2aSThomas Huth         return &env_imm;
227fcf5ef2aSThomas Huth     } else
228fcf5ef2aSThomas Huth         return &cpu_R[dc->rb];
229fcf5ef2aSThomas Huth }
230fcf5ef2aSThomas Huth 
231fcf5ef2aSThomas Huth static void dec_add(DisasContext *dc)
232fcf5ef2aSThomas Huth {
233fcf5ef2aSThomas Huth     unsigned int k, c;
234cfeea807SEdgar E. Iglesias     TCGv_i32 cf;
235fcf5ef2aSThomas Huth 
236fcf5ef2aSThomas Huth     k = dc->opcode & 4;
237fcf5ef2aSThomas Huth     c = dc->opcode & 2;
238fcf5ef2aSThomas Huth 
239fcf5ef2aSThomas Huth     LOG_DIS("add%s%s%s r%d r%d r%d\n",
240fcf5ef2aSThomas Huth             dc->type_b ? "i" : "", k ? "k" : "", c ? "c" : "",
241fcf5ef2aSThomas Huth             dc->rd, dc->ra, dc->rb);
242fcf5ef2aSThomas Huth 
243fcf5ef2aSThomas Huth     /* Take care of the easy cases first.  */
244fcf5ef2aSThomas Huth     if (k) {
245fcf5ef2aSThomas Huth         /* k - keep carry, no need to update MSR.  */
246fcf5ef2aSThomas Huth         /* If rd == r0, it's a nop.  */
247fcf5ef2aSThomas Huth         if (dc->rd) {
248cfeea807SEdgar E. Iglesias             tcg_gen_add_i32(cpu_R[dc->rd], cpu_R[dc->ra], *(dec_alu_op_b(dc)));
249fcf5ef2aSThomas Huth 
250fcf5ef2aSThomas Huth             if (c) {
251fcf5ef2aSThomas Huth                 /* c - Add carry into the result.  */
252cfeea807SEdgar E. Iglesias                 cf = tcg_temp_new_i32();
253fcf5ef2aSThomas Huth 
254fcf5ef2aSThomas Huth                 read_carry(dc, cf);
255cfeea807SEdgar E. Iglesias                 tcg_gen_add_i32(cpu_R[dc->rd], cpu_R[dc->rd], cf);
256cfeea807SEdgar E. Iglesias                 tcg_temp_free_i32(cf);
257fcf5ef2aSThomas Huth             }
258fcf5ef2aSThomas Huth         }
259fcf5ef2aSThomas Huth         return;
260fcf5ef2aSThomas Huth     }
261fcf5ef2aSThomas Huth 
262fcf5ef2aSThomas Huth     /* From now on, we can assume k is zero.  So we need to update MSR.  */
263fcf5ef2aSThomas Huth     /* Extract carry.  */
264cfeea807SEdgar E. Iglesias     cf = tcg_temp_new_i32();
265fcf5ef2aSThomas Huth     if (c) {
266fcf5ef2aSThomas Huth         read_carry(dc, cf);
267fcf5ef2aSThomas Huth     } else {
268cfeea807SEdgar E. Iglesias         tcg_gen_movi_i32(cf, 0);
269fcf5ef2aSThomas Huth     }
270fcf5ef2aSThomas Huth 
271fcf5ef2aSThomas Huth     if (dc->rd) {
272cfeea807SEdgar E. Iglesias         TCGv_i32 ncf = tcg_temp_new_i32();
273fcf5ef2aSThomas Huth         gen_helper_carry(ncf, cpu_R[dc->ra], *(dec_alu_op_b(dc)), cf);
274cfeea807SEdgar E. Iglesias         tcg_gen_add_i32(cpu_R[dc->rd], cpu_R[dc->ra], *(dec_alu_op_b(dc)));
275cfeea807SEdgar E. Iglesias         tcg_gen_add_i32(cpu_R[dc->rd], cpu_R[dc->rd], cf);
276fcf5ef2aSThomas Huth         write_carry(dc, ncf);
277cfeea807SEdgar E. Iglesias         tcg_temp_free_i32(ncf);
278fcf5ef2aSThomas Huth     } else {
279fcf5ef2aSThomas Huth         gen_helper_carry(cf, cpu_R[dc->ra], *(dec_alu_op_b(dc)), cf);
280fcf5ef2aSThomas Huth         write_carry(dc, cf);
281fcf5ef2aSThomas Huth     }
282cfeea807SEdgar E. Iglesias     tcg_temp_free_i32(cf);
283fcf5ef2aSThomas Huth }
284fcf5ef2aSThomas Huth 
285fcf5ef2aSThomas Huth static void dec_sub(DisasContext *dc)
286fcf5ef2aSThomas Huth {
287fcf5ef2aSThomas Huth     unsigned int u, cmp, k, c;
288cfeea807SEdgar E. Iglesias     TCGv_i32 cf, na;
289fcf5ef2aSThomas Huth 
290fcf5ef2aSThomas Huth     u = dc->imm & 2;
291fcf5ef2aSThomas Huth     k = dc->opcode & 4;
292fcf5ef2aSThomas Huth     c = dc->opcode & 2;
293fcf5ef2aSThomas Huth     cmp = (dc->imm & 1) && (!dc->type_b) && k;
294fcf5ef2aSThomas Huth 
295fcf5ef2aSThomas Huth     if (cmp) {
296fcf5ef2aSThomas Huth         LOG_DIS("cmp%s r%d, r%d ir=%x\n", u ? "u" : "", dc->rd, dc->ra, dc->ir);
297fcf5ef2aSThomas Huth         if (dc->rd) {
298fcf5ef2aSThomas Huth             if (u)
299fcf5ef2aSThomas Huth                 gen_helper_cmpu(cpu_R[dc->rd], cpu_R[dc->ra], cpu_R[dc->rb]);
300fcf5ef2aSThomas Huth             else
301fcf5ef2aSThomas Huth                 gen_helper_cmp(cpu_R[dc->rd], cpu_R[dc->ra], cpu_R[dc->rb]);
302fcf5ef2aSThomas Huth         }
303fcf5ef2aSThomas Huth         return;
304fcf5ef2aSThomas Huth     }
305fcf5ef2aSThomas Huth 
306fcf5ef2aSThomas Huth     LOG_DIS("sub%s%s r%d, r%d r%d\n",
307fcf5ef2aSThomas Huth              k ? "k" : "",  c ? "c" : "", dc->rd, dc->ra, dc->rb);
308fcf5ef2aSThomas Huth 
309fcf5ef2aSThomas Huth     /* Take care of the easy cases first.  */
310fcf5ef2aSThomas Huth     if (k) {
311fcf5ef2aSThomas Huth         /* k - keep carry, no need to update MSR.  */
312fcf5ef2aSThomas Huth         /* If rd == r0, it's a nop.  */
313fcf5ef2aSThomas Huth         if (dc->rd) {
314cfeea807SEdgar E. Iglesias             tcg_gen_sub_i32(cpu_R[dc->rd], *(dec_alu_op_b(dc)), cpu_R[dc->ra]);
315fcf5ef2aSThomas Huth 
316fcf5ef2aSThomas Huth             if (c) {
317fcf5ef2aSThomas Huth                 /* c - Add carry into the result.  */
318cfeea807SEdgar E. Iglesias                 cf = tcg_temp_new_i32();
319fcf5ef2aSThomas Huth 
320fcf5ef2aSThomas Huth                 read_carry(dc, cf);
321cfeea807SEdgar E. Iglesias                 tcg_gen_add_i32(cpu_R[dc->rd], cpu_R[dc->rd], cf);
322cfeea807SEdgar E. Iglesias                 tcg_temp_free_i32(cf);
323fcf5ef2aSThomas Huth             }
324fcf5ef2aSThomas Huth         }
325fcf5ef2aSThomas Huth         return;
326fcf5ef2aSThomas Huth     }
327fcf5ef2aSThomas Huth 
328fcf5ef2aSThomas Huth     /* From now on, we can assume k is zero.  So we need to update MSR.  */
329fcf5ef2aSThomas Huth     /* Extract carry. And complement a into na.  */
330cfeea807SEdgar E. Iglesias     cf = tcg_temp_new_i32();
331cfeea807SEdgar E. Iglesias     na = tcg_temp_new_i32();
332fcf5ef2aSThomas Huth     if (c) {
333fcf5ef2aSThomas Huth         read_carry(dc, cf);
334fcf5ef2aSThomas Huth     } else {
335cfeea807SEdgar E. Iglesias         tcg_gen_movi_i32(cf, 1);
336fcf5ef2aSThomas Huth     }
337fcf5ef2aSThomas Huth 
338fcf5ef2aSThomas Huth     /* d = b + ~a + c. carry defaults to 1.  */
339cfeea807SEdgar E. Iglesias     tcg_gen_not_i32(na, cpu_R[dc->ra]);
340fcf5ef2aSThomas Huth 
341fcf5ef2aSThomas Huth     if (dc->rd) {
342cfeea807SEdgar E. Iglesias         TCGv_i32 ncf = tcg_temp_new_i32();
343fcf5ef2aSThomas Huth         gen_helper_carry(ncf, na, *(dec_alu_op_b(dc)), cf);
344cfeea807SEdgar E. Iglesias         tcg_gen_add_i32(cpu_R[dc->rd], na, *(dec_alu_op_b(dc)));
345cfeea807SEdgar E. Iglesias         tcg_gen_add_i32(cpu_R[dc->rd], cpu_R[dc->rd], cf);
346fcf5ef2aSThomas Huth         write_carry(dc, ncf);
347cfeea807SEdgar E. Iglesias         tcg_temp_free_i32(ncf);
348fcf5ef2aSThomas Huth     } else {
349fcf5ef2aSThomas Huth         gen_helper_carry(cf, na, *(dec_alu_op_b(dc)), cf);
350fcf5ef2aSThomas Huth         write_carry(dc, cf);
351fcf5ef2aSThomas Huth     }
352cfeea807SEdgar E. Iglesias     tcg_temp_free_i32(cf);
353cfeea807SEdgar E. Iglesias     tcg_temp_free_i32(na);
354fcf5ef2aSThomas Huth }
355fcf5ef2aSThomas Huth 
356fcf5ef2aSThomas Huth static void dec_pattern(DisasContext *dc)
357fcf5ef2aSThomas Huth {
358fcf5ef2aSThomas Huth     unsigned int mode;
359fcf5ef2aSThomas Huth 
3609ba8cd45SEdgar E. Iglesias     if (trap_illegal(dc, !dc->cpu->cfg.use_pcmp_instr)) {
3619ba8cd45SEdgar E. Iglesias         return;
362fcf5ef2aSThomas Huth     }
363fcf5ef2aSThomas Huth 
364fcf5ef2aSThomas Huth     mode = dc->opcode & 3;
365fcf5ef2aSThomas Huth     switch (mode) {
366fcf5ef2aSThomas Huth         case 0:
367fcf5ef2aSThomas Huth             /* pcmpbf.  */
368fcf5ef2aSThomas Huth             LOG_DIS("pcmpbf r%d r%d r%d\n", dc->rd, dc->ra, dc->rb);
369fcf5ef2aSThomas Huth             if (dc->rd)
370fcf5ef2aSThomas Huth                 gen_helper_pcmpbf(cpu_R[dc->rd], cpu_R[dc->ra], cpu_R[dc->rb]);
371fcf5ef2aSThomas Huth             break;
372fcf5ef2aSThomas Huth         case 2:
373fcf5ef2aSThomas Huth             LOG_DIS("pcmpeq r%d r%d r%d\n", dc->rd, dc->ra, dc->rb);
374fcf5ef2aSThomas Huth             if (dc->rd) {
375cfeea807SEdgar E. Iglesias                 tcg_gen_setcond_i32(TCG_COND_EQ, cpu_R[dc->rd],
376fcf5ef2aSThomas Huth                                    cpu_R[dc->ra], cpu_R[dc->rb]);
377fcf5ef2aSThomas Huth             }
378fcf5ef2aSThomas Huth             break;
379fcf5ef2aSThomas Huth         case 3:
380fcf5ef2aSThomas Huth             LOG_DIS("pcmpne r%d r%d r%d\n", dc->rd, dc->ra, dc->rb);
381fcf5ef2aSThomas Huth             if (dc->rd) {
382cfeea807SEdgar E. Iglesias                 tcg_gen_setcond_i32(TCG_COND_NE, cpu_R[dc->rd],
383fcf5ef2aSThomas Huth                                    cpu_R[dc->ra], cpu_R[dc->rb]);
384fcf5ef2aSThomas Huth             }
385fcf5ef2aSThomas Huth             break;
386fcf5ef2aSThomas Huth         default:
387fcf5ef2aSThomas Huth             cpu_abort(CPU(dc->cpu),
388fcf5ef2aSThomas Huth                       "unsupported pattern insn opcode=%x\n", dc->opcode);
389fcf5ef2aSThomas Huth             break;
390fcf5ef2aSThomas Huth     }
391fcf5ef2aSThomas Huth }
392fcf5ef2aSThomas Huth 
393fcf5ef2aSThomas Huth static void dec_and(DisasContext *dc)
394fcf5ef2aSThomas Huth {
395fcf5ef2aSThomas Huth     unsigned int not;
396fcf5ef2aSThomas Huth 
397fcf5ef2aSThomas Huth     if (!dc->type_b && (dc->imm & (1 << 10))) {
398fcf5ef2aSThomas Huth         dec_pattern(dc);
399fcf5ef2aSThomas Huth         return;
400fcf5ef2aSThomas Huth     }
401fcf5ef2aSThomas Huth 
402fcf5ef2aSThomas Huth     not = dc->opcode & (1 << 1);
403fcf5ef2aSThomas Huth     LOG_DIS("and%s\n", not ? "n" : "");
404fcf5ef2aSThomas Huth 
405fcf5ef2aSThomas Huth     if (!dc->rd)
406fcf5ef2aSThomas Huth         return;
407fcf5ef2aSThomas Huth 
408fcf5ef2aSThomas Huth     if (not) {
409cfeea807SEdgar E. Iglesias         tcg_gen_andc_i32(cpu_R[dc->rd], cpu_R[dc->ra], *(dec_alu_op_b(dc)));
410fcf5ef2aSThomas Huth     } else
411cfeea807SEdgar E. Iglesias         tcg_gen_and_i32(cpu_R[dc->rd], cpu_R[dc->ra], *(dec_alu_op_b(dc)));
412fcf5ef2aSThomas Huth }
413fcf5ef2aSThomas Huth 
414fcf5ef2aSThomas Huth static void dec_or(DisasContext *dc)
415fcf5ef2aSThomas Huth {
416fcf5ef2aSThomas Huth     if (!dc->type_b && (dc->imm & (1 << 10))) {
417fcf5ef2aSThomas Huth         dec_pattern(dc);
418fcf5ef2aSThomas Huth         return;
419fcf5ef2aSThomas Huth     }
420fcf5ef2aSThomas Huth 
421fcf5ef2aSThomas Huth     LOG_DIS("or r%d r%d r%d imm=%x\n", dc->rd, dc->ra, dc->rb, dc->imm);
422fcf5ef2aSThomas Huth     if (dc->rd)
423cfeea807SEdgar E. Iglesias         tcg_gen_or_i32(cpu_R[dc->rd], cpu_R[dc->ra], *(dec_alu_op_b(dc)));
424fcf5ef2aSThomas Huth }
425fcf5ef2aSThomas Huth 
426fcf5ef2aSThomas Huth static void dec_xor(DisasContext *dc)
427fcf5ef2aSThomas Huth {
428fcf5ef2aSThomas Huth     if (!dc->type_b && (dc->imm & (1 << 10))) {
429fcf5ef2aSThomas Huth         dec_pattern(dc);
430fcf5ef2aSThomas Huth         return;
431fcf5ef2aSThomas Huth     }
432fcf5ef2aSThomas Huth 
433fcf5ef2aSThomas Huth     LOG_DIS("xor r%d\n", dc->rd);
434fcf5ef2aSThomas Huth     if (dc->rd)
435cfeea807SEdgar E. Iglesias         tcg_gen_xor_i32(cpu_R[dc->rd], cpu_R[dc->ra], *(dec_alu_op_b(dc)));
436fcf5ef2aSThomas Huth }
437fcf5ef2aSThomas Huth 
438cfeea807SEdgar E. Iglesias static inline void msr_read(DisasContext *dc, TCGv_i32 d)
439fcf5ef2aSThomas Huth {
440*aa28e6d4SRichard Henderson     tcg_gen_extrl_i64_i32(d, cpu_msr);
441fcf5ef2aSThomas Huth }
442fcf5ef2aSThomas Huth 
443cfeea807SEdgar E. Iglesias static inline void msr_write(DisasContext *dc, TCGv_i32 v)
444fcf5ef2aSThomas Huth {
4450a22f8cfSEdgar E. Iglesias     TCGv_i64 t;
446fcf5ef2aSThomas Huth 
4470a22f8cfSEdgar E. Iglesias     t = tcg_temp_new_i64();
448fcf5ef2aSThomas Huth     dc->cpustate_changed = 1;
449fcf5ef2aSThomas Huth     /* PVR bit is not writable.  */
4500a22f8cfSEdgar E. Iglesias     tcg_gen_extu_i32_i64(t, v);
4510a22f8cfSEdgar E. Iglesias     tcg_gen_andi_i64(t, t, ~MSR_PVR);
452*aa28e6d4SRichard Henderson     tcg_gen_andi_i64(cpu_msr, cpu_msr, MSR_PVR);
453*aa28e6d4SRichard Henderson     tcg_gen_or_i64(cpu_msr, cpu_msr, t);
4540a22f8cfSEdgar E. Iglesias     tcg_temp_free_i64(t);
455fcf5ef2aSThomas Huth }
456fcf5ef2aSThomas Huth 
457fcf5ef2aSThomas Huth static void dec_msr(DisasContext *dc)
458fcf5ef2aSThomas Huth {
459fcf5ef2aSThomas Huth     CPUState *cs = CPU(dc->cpu);
460cfeea807SEdgar E. Iglesias     TCGv_i32 t0, t1;
4612023e9a3SEdgar E. Iglesias     unsigned int sr, rn;
462f0f7e7f7SEdgar E. Iglesias     bool to, clrset, extended = false;
463fcf5ef2aSThomas Huth 
4642023e9a3SEdgar E. Iglesias     sr = extract32(dc->imm, 0, 14);
4652023e9a3SEdgar E. Iglesias     to = extract32(dc->imm, 14, 1);
4662023e9a3SEdgar E. Iglesias     clrset = extract32(dc->imm, 15, 1) == 0;
467fcf5ef2aSThomas Huth     dc->type_b = 1;
4682023e9a3SEdgar E. Iglesias     if (to) {
469fcf5ef2aSThomas Huth         dc->cpustate_changed = 1;
470f0f7e7f7SEdgar E. Iglesias     }
471f0f7e7f7SEdgar E. Iglesias 
472f0f7e7f7SEdgar E. Iglesias     /* Extended MSRs are only available if addr_size > 32.  */
473f0f7e7f7SEdgar E. Iglesias     if (dc->cpu->cfg.addr_size > 32) {
474f0f7e7f7SEdgar E. Iglesias         /* The E-bit is encoded differently for To/From MSR.  */
475f0f7e7f7SEdgar E. Iglesias         static const unsigned int e_bit[] = { 19, 24 };
476f0f7e7f7SEdgar E. Iglesias 
477f0f7e7f7SEdgar E. Iglesias         extended = extract32(dc->imm, e_bit[to], 1);
4782023e9a3SEdgar E. Iglesias     }
479fcf5ef2aSThomas Huth 
480fcf5ef2aSThomas Huth     /* msrclr and msrset.  */
4812023e9a3SEdgar E. Iglesias     if (clrset) {
4822023e9a3SEdgar E. Iglesias         bool clr = extract32(dc->ir, 16, 1);
483fcf5ef2aSThomas Huth 
484fcf5ef2aSThomas Huth         LOG_DIS("msr%s r%d imm=%x\n", clr ? "clr" : "set",
485fcf5ef2aSThomas Huth                 dc->rd, dc->imm);
486fcf5ef2aSThomas Huth 
48756837509SEdgar E. Iglesias         if (!dc->cpu->cfg.use_msr_instr) {
488fcf5ef2aSThomas Huth             /* nop??? */
489fcf5ef2aSThomas Huth             return;
490fcf5ef2aSThomas Huth         }
491fcf5ef2aSThomas Huth 
492bdfc1e88SEdgar E. Iglesias         if (trap_userspace(dc, dc->imm != 4 && dc->imm != 0)) {
493fcf5ef2aSThomas Huth             return;
494fcf5ef2aSThomas Huth         }
495fcf5ef2aSThomas Huth 
496fcf5ef2aSThomas Huth         if (dc->rd)
497fcf5ef2aSThomas Huth             msr_read(dc, cpu_R[dc->rd]);
498fcf5ef2aSThomas Huth 
499cfeea807SEdgar E. Iglesias         t0 = tcg_temp_new_i32();
500cfeea807SEdgar E. Iglesias         t1 = tcg_temp_new_i32();
501fcf5ef2aSThomas Huth         msr_read(dc, t0);
502cfeea807SEdgar E. Iglesias         tcg_gen_mov_i32(t1, *(dec_alu_op_b(dc)));
503fcf5ef2aSThomas Huth 
504fcf5ef2aSThomas Huth         if (clr) {
505cfeea807SEdgar E. Iglesias             tcg_gen_not_i32(t1, t1);
506cfeea807SEdgar E. Iglesias             tcg_gen_and_i32(t0, t0, t1);
507fcf5ef2aSThomas Huth         } else
508cfeea807SEdgar E. Iglesias             tcg_gen_or_i32(t0, t0, t1);
509fcf5ef2aSThomas Huth         msr_write(dc, t0);
510cfeea807SEdgar E. Iglesias         tcg_temp_free_i32(t0);
511cfeea807SEdgar E. Iglesias         tcg_temp_free_i32(t1);
512*aa28e6d4SRichard Henderson         tcg_gen_movi_i64(cpu_pc, dc->pc + 4);
513fcf5ef2aSThomas Huth         dc->is_jmp = DISAS_UPDATE;
514fcf5ef2aSThomas Huth         return;
515fcf5ef2aSThomas Huth     }
516fcf5ef2aSThomas Huth 
517bdfc1e88SEdgar E. Iglesias     if (trap_userspace(dc, to)) {
518fcf5ef2aSThomas Huth         return;
519fcf5ef2aSThomas Huth     }
520fcf5ef2aSThomas Huth 
521fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY)
522fcf5ef2aSThomas Huth     /* Catch read/writes to the mmu block.  */
523fcf5ef2aSThomas Huth     if ((sr & ~0xff) == 0x1000) {
524f0f7e7f7SEdgar E. Iglesias         TCGv_i32 tmp_ext = tcg_const_i32(extended);
52505a9a651SEdgar E. Iglesias         TCGv_i32 tmp_sr;
52605a9a651SEdgar E. Iglesias 
527fcf5ef2aSThomas Huth         sr &= 7;
52805a9a651SEdgar E. Iglesias         tmp_sr = tcg_const_i32(sr);
529fcf5ef2aSThomas Huth         LOG_DIS("m%ss sr%d r%d imm=%x\n", to ? "t" : "f", sr, dc->ra, dc->imm);
53005a9a651SEdgar E. Iglesias         if (to) {
531f0f7e7f7SEdgar E. Iglesias             gen_helper_mmu_write(cpu_env, tmp_ext, tmp_sr, cpu_R[dc->ra]);
53205a9a651SEdgar E. Iglesias         } else {
533f0f7e7f7SEdgar E. Iglesias             gen_helper_mmu_read(cpu_R[dc->rd], cpu_env, tmp_ext, tmp_sr);
53405a9a651SEdgar E. Iglesias         }
53505a9a651SEdgar E. Iglesias         tcg_temp_free_i32(tmp_sr);
536f0f7e7f7SEdgar E. Iglesias         tcg_temp_free_i32(tmp_ext);
537fcf5ef2aSThomas Huth         return;
538fcf5ef2aSThomas Huth     }
539fcf5ef2aSThomas Huth #endif
540fcf5ef2aSThomas Huth 
541fcf5ef2aSThomas Huth     if (to) {
542fcf5ef2aSThomas Huth         LOG_DIS("m%ss sr%x r%d imm=%x\n", to ? "t" : "f", sr, dc->ra, dc->imm);
543fcf5ef2aSThomas Huth         switch (sr) {
544*aa28e6d4SRichard Henderson             case SR_PC:
545fcf5ef2aSThomas Huth                 break;
546*aa28e6d4SRichard Henderson             case SR_MSR:
547fcf5ef2aSThomas Huth                 msr_write(dc, cpu_R[dc->ra]);
548fcf5ef2aSThomas Huth                 break;
549351527b7SEdgar E. Iglesias             case SR_EAR:
550*aa28e6d4SRichard Henderson                 tcg_gen_extu_i32_i64(cpu_ear, cpu_R[dc->ra]);
551*aa28e6d4SRichard Henderson                 break;
552351527b7SEdgar E. Iglesias             case SR_ESR:
553*aa28e6d4SRichard Henderson                 tcg_gen_extu_i32_i64(cpu_esr, cpu_R[dc->ra]);
554*aa28e6d4SRichard Henderson                 break;
555ab6dd380SEdgar E. Iglesias             case SR_FSR:
556*aa28e6d4SRichard Henderson                 tcg_gen_extu_i32_i64(cpu_fsr, cpu_R[dc->ra]);
557*aa28e6d4SRichard Henderson                 break;
558*aa28e6d4SRichard Henderson             case SR_BTR:
559*aa28e6d4SRichard Henderson                 tcg_gen_extu_i32_i64(cpu_btr, cpu_R[dc->ra]);
560*aa28e6d4SRichard Henderson                 break;
561*aa28e6d4SRichard Henderson             case SR_EDR:
562*aa28e6d4SRichard Henderson                 tcg_gen_extu_i32_i64(cpu_edr, cpu_R[dc->ra]);
563fcf5ef2aSThomas Huth                 break;
564fcf5ef2aSThomas Huth             case 0x800:
565cfeea807SEdgar E. Iglesias                 tcg_gen_st_i32(cpu_R[dc->ra],
566cfeea807SEdgar E. Iglesias                                cpu_env, offsetof(CPUMBState, slr));
567fcf5ef2aSThomas Huth                 break;
568fcf5ef2aSThomas Huth             case 0x802:
569cfeea807SEdgar E. Iglesias                 tcg_gen_st_i32(cpu_R[dc->ra],
570cfeea807SEdgar E. Iglesias                                cpu_env, offsetof(CPUMBState, shr));
571fcf5ef2aSThomas Huth                 break;
572fcf5ef2aSThomas Huth             default:
573fcf5ef2aSThomas Huth                 cpu_abort(CPU(dc->cpu), "unknown mts reg %x\n", sr);
574fcf5ef2aSThomas Huth                 break;
575fcf5ef2aSThomas Huth         }
576fcf5ef2aSThomas Huth     } else {
577fcf5ef2aSThomas Huth         LOG_DIS("m%ss r%d sr%x imm=%x\n", to ? "t" : "f", dc->rd, sr, dc->imm);
578fcf5ef2aSThomas Huth 
579fcf5ef2aSThomas Huth         switch (sr) {
580*aa28e6d4SRichard Henderson             case SR_PC:
581cfeea807SEdgar E. Iglesias                 tcg_gen_movi_i32(cpu_R[dc->rd], dc->pc);
582fcf5ef2aSThomas Huth                 break;
583*aa28e6d4SRichard Henderson             case SR_MSR:
584fcf5ef2aSThomas Huth                 msr_read(dc, cpu_R[dc->rd]);
585fcf5ef2aSThomas Huth                 break;
586351527b7SEdgar E. Iglesias             case SR_EAR:
587a1b48e3aSEdgar E. Iglesias                 if (extended) {
588*aa28e6d4SRichard Henderson                     tcg_gen_extrh_i64_i32(cpu_R[dc->rd], cpu_ear);
589*aa28e6d4SRichard Henderson                 } else {
590*aa28e6d4SRichard Henderson                     tcg_gen_extrl_i64_i32(cpu_R[dc->rd], cpu_ear);
591a1b48e3aSEdgar E. Iglesias                 }
592*aa28e6d4SRichard Henderson                 break;
593351527b7SEdgar E. Iglesias             case SR_ESR:
594*aa28e6d4SRichard Henderson                 tcg_gen_extrl_i64_i32(cpu_R[dc->rd], cpu_esr);
595*aa28e6d4SRichard Henderson                 break;
596351527b7SEdgar E. Iglesias             case SR_FSR:
597*aa28e6d4SRichard Henderson                 tcg_gen_extrl_i64_i32(cpu_R[dc->rd], cpu_fsr);
598*aa28e6d4SRichard Henderson                 break;
599351527b7SEdgar E. Iglesias             case SR_BTR:
600*aa28e6d4SRichard Henderson                 tcg_gen_extrl_i64_i32(cpu_R[dc->rd], cpu_btr);
601*aa28e6d4SRichard Henderson                 break;
6027cdae31dSTong Ho             case SR_EDR:
603*aa28e6d4SRichard Henderson                 tcg_gen_extrl_i64_i32(cpu_R[dc->rd], cpu_edr);
604fcf5ef2aSThomas Huth                 break;
605fcf5ef2aSThomas Huth             case 0x800:
606cfeea807SEdgar E. Iglesias                 tcg_gen_ld_i32(cpu_R[dc->rd],
607cfeea807SEdgar E. Iglesias                                cpu_env, offsetof(CPUMBState, slr));
608fcf5ef2aSThomas Huth                 break;
609fcf5ef2aSThomas Huth             case 0x802:
610cfeea807SEdgar E. Iglesias                 tcg_gen_ld_i32(cpu_R[dc->rd],
611cfeea807SEdgar E. Iglesias                                cpu_env, offsetof(CPUMBState, shr));
612fcf5ef2aSThomas Huth                 break;
613351527b7SEdgar E. Iglesias             case 0x2000 ... 0x200c:
614fcf5ef2aSThomas Huth                 rn = sr & 0xf;
615cfeea807SEdgar E. Iglesias                 tcg_gen_ld_i32(cpu_R[dc->rd],
616fcf5ef2aSThomas Huth                               cpu_env, offsetof(CPUMBState, pvr.regs[rn]));
617fcf5ef2aSThomas Huth                 break;
618fcf5ef2aSThomas Huth             default:
619fcf5ef2aSThomas Huth                 cpu_abort(cs, "unknown mfs reg %x\n", sr);
620fcf5ef2aSThomas Huth                 break;
621fcf5ef2aSThomas Huth         }
622fcf5ef2aSThomas Huth     }
623fcf5ef2aSThomas Huth 
624fcf5ef2aSThomas Huth     if (dc->rd == 0) {
625cfeea807SEdgar E. Iglesias         tcg_gen_movi_i32(cpu_R[0], 0);
626fcf5ef2aSThomas Huth     }
627fcf5ef2aSThomas Huth }
628fcf5ef2aSThomas Huth 
629fcf5ef2aSThomas Huth /* Multiplier unit.  */
630fcf5ef2aSThomas Huth static void dec_mul(DisasContext *dc)
631fcf5ef2aSThomas Huth {
632cfeea807SEdgar E. Iglesias     TCGv_i32 tmp;
633fcf5ef2aSThomas Huth     unsigned int subcode;
634fcf5ef2aSThomas Huth 
6359ba8cd45SEdgar E. Iglesias     if (trap_illegal(dc, !dc->cpu->cfg.use_hw_mul)) {
636fcf5ef2aSThomas Huth         return;
637fcf5ef2aSThomas Huth     }
638fcf5ef2aSThomas Huth 
639fcf5ef2aSThomas Huth     subcode = dc->imm & 3;
640fcf5ef2aSThomas Huth 
641fcf5ef2aSThomas Huth     if (dc->type_b) {
642fcf5ef2aSThomas Huth         LOG_DIS("muli r%d r%d %x\n", dc->rd, dc->ra, dc->imm);
643cfeea807SEdgar E. Iglesias         tcg_gen_mul_i32(cpu_R[dc->rd], cpu_R[dc->ra], *(dec_alu_op_b(dc)));
644fcf5ef2aSThomas Huth         return;
645fcf5ef2aSThomas Huth     }
646fcf5ef2aSThomas Huth 
647fcf5ef2aSThomas Huth     /* mulh, mulhsu and mulhu are not available if C_USE_HW_MUL is < 2.  */
6489b964318SEdgar E. Iglesias     if (subcode >= 1 && subcode <= 3 && dc->cpu->cfg.use_hw_mul < 2) {
649fcf5ef2aSThomas Huth         /* nop??? */
650fcf5ef2aSThomas Huth     }
651fcf5ef2aSThomas Huth 
652cfeea807SEdgar E. Iglesias     tmp = tcg_temp_new_i32();
653fcf5ef2aSThomas Huth     switch (subcode) {
654fcf5ef2aSThomas Huth         case 0:
655fcf5ef2aSThomas Huth             LOG_DIS("mul r%d r%d r%d\n", dc->rd, dc->ra, dc->rb);
656cfeea807SEdgar E. Iglesias             tcg_gen_mul_i32(cpu_R[dc->rd], cpu_R[dc->ra], cpu_R[dc->rb]);
657fcf5ef2aSThomas Huth             break;
658fcf5ef2aSThomas Huth         case 1:
659fcf5ef2aSThomas Huth             LOG_DIS("mulh r%d r%d r%d\n", dc->rd, dc->ra, dc->rb);
660cfeea807SEdgar E. Iglesias             tcg_gen_muls2_i32(tmp, cpu_R[dc->rd],
661cfeea807SEdgar E. Iglesias                               cpu_R[dc->ra], cpu_R[dc->rb]);
662fcf5ef2aSThomas Huth             break;
663fcf5ef2aSThomas Huth         case 2:
664fcf5ef2aSThomas Huth             LOG_DIS("mulhsu r%d r%d r%d\n", dc->rd, dc->ra, dc->rb);
665cfeea807SEdgar E. Iglesias             tcg_gen_mulsu2_i32(tmp, cpu_R[dc->rd],
666cfeea807SEdgar E. Iglesias                                cpu_R[dc->ra], cpu_R[dc->rb]);
667fcf5ef2aSThomas Huth             break;
668fcf5ef2aSThomas Huth         case 3:
669fcf5ef2aSThomas Huth             LOG_DIS("mulhu r%d r%d r%d\n", dc->rd, dc->ra, dc->rb);
670cfeea807SEdgar E. Iglesias             tcg_gen_mulu2_i32(tmp, cpu_R[dc->rd], cpu_R[dc->ra], cpu_R[dc->rb]);
671fcf5ef2aSThomas Huth             break;
672fcf5ef2aSThomas Huth         default:
673fcf5ef2aSThomas Huth             cpu_abort(CPU(dc->cpu), "unknown MUL insn %x\n", subcode);
674fcf5ef2aSThomas Huth             break;
675fcf5ef2aSThomas Huth     }
676cfeea807SEdgar E. Iglesias     tcg_temp_free_i32(tmp);
677fcf5ef2aSThomas Huth }
678fcf5ef2aSThomas Huth 
679fcf5ef2aSThomas Huth /* Div unit.  */
680fcf5ef2aSThomas Huth static void dec_div(DisasContext *dc)
681fcf5ef2aSThomas Huth {
682fcf5ef2aSThomas Huth     unsigned int u;
683fcf5ef2aSThomas Huth 
684fcf5ef2aSThomas Huth     u = dc->imm & 2;
685fcf5ef2aSThomas Huth     LOG_DIS("div\n");
686fcf5ef2aSThomas Huth 
6879ba8cd45SEdgar E. Iglesias     if (trap_illegal(dc, !dc->cpu->cfg.use_div)) {
6889ba8cd45SEdgar E. Iglesias         return;
689fcf5ef2aSThomas Huth     }
690fcf5ef2aSThomas Huth 
691fcf5ef2aSThomas Huth     if (u)
692fcf5ef2aSThomas Huth         gen_helper_divu(cpu_R[dc->rd], cpu_env, *(dec_alu_op_b(dc)),
693fcf5ef2aSThomas Huth                         cpu_R[dc->ra]);
694fcf5ef2aSThomas Huth     else
695fcf5ef2aSThomas Huth         gen_helper_divs(cpu_R[dc->rd], cpu_env, *(dec_alu_op_b(dc)),
696fcf5ef2aSThomas Huth                         cpu_R[dc->ra]);
697fcf5ef2aSThomas Huth     if (!dc->rd)
698cfeea807SEdgar E. Iglesias         tcg_gen_movi_i32(cpu_R[dc->rd], 0);
699fcf5ef2aSThomas Huth }
700fcf5ef2aSThomas Huth 
701fcf5ef2aSThomas Huth static void dec_barrel(DisasContext *dc)
702fcf5ef2aSThomas Huth {
703cfeea807SEdgar E. Iglesias     TCGv_i32 t0;
704faa48d74SEdgar E. Iglesias     unsigned int imm_w, imm_s;
705d09b2585SEdgar E. Iglesias     bool s, t, e = false, i = false;
706fcf5ef2aSThomas Huth 
7079ba8cd45SEdgar E. Iglesias     if (trap_illegal(dc, !dc->cpu->cfg.use_barrel)) {
708fcf5ef2aSThomas Huth         return;
709fcf5ef2aSThomas Huth     }
710fcf5ef2aSThomas Huth 
711faa48d74SEdgar E. Iglesias     if (dc->type_b) {
712faa48d74SEdgar E. Iglesias         /* Insert and extract are only available in immediate mode.  */
713d09b2585SEdgar E. Iglesias         i = extract32(dc->imm, 15, 1);
714faa48d74SEdgar E. Iglesias         e = extract32(dc->imm, 14, 1);
715faa48d74SEdgar E. Iglesias     }
716e3e84983SEdgar E. Iglesias     s = extract32(dc->imm, 10, 1);
717e3e84983SEdgar E. Iglesias     t = extract32(dc->imm, 9, 1);
718faa48d74SEdgar E. Iglesias     imm_w = extract32(dc->imm, 6, 5);
719faa48d74SEdgar E. Iglesias     imm_s = extract32(dc->imm, 0, 5);
720fcf5ef2aSThomas Huth 
721faa48d74SEdgar E. Iglesias     LOG_DIS("bs%s%s%s r%d r%d r%d\n",
722faa48d74SEdgar E. Iglesias             e ? "e" : "",
723fcf5ef2aSThomas Huth             s ? "l" : "r", t ? "a" : "l", dc->rd, dc->ra, dc->rb);
724fcf5ef2aSThomas Huth 
725faa48d74SEdgar E. Iglesias     if (e) {
726faa48d74SEdgar E. Iglesias         if (imm_w + imm_s > 32 || imm_w == 0) {
727faa48d74SEdgar E. Iglesias             /* These inputs have an undefined behavior.  */
728faa48d74SEdgar E. Iglesias             qemu_log_mask(LOG_GUEST_ERROR, "bsefi: Bad input w=%d s=%d\n",
729faa48d74SEdgar E. Iglesias                           imm_w, imm_s);
730faa48d74SEdgar E. Iglesias         } else {
731faa48d74SEdgar E. Iglesias             tcg_gen_extract_i32(cpu_R[dc->rd], cpu_R[dc->ra], imm_s, imm_w);
732faa48d74SEdgar E. Iglesias         }
733d09b2585SEdgar E. Iglesias     } else if (i) {
734d09b2585SEdgar E. Iglesias         int width = imm_w - imm_s + 1;
735d09b2585SEdgar E. Iglesias 
736d09b2585SEdgar E. Iglesias         if (imm_w < imm_s) {
737d09b2585SEdgar E. Iglesias             /* These inputs have an undefined behavior.  */
738d09b2585SEdgar E. Iglesias             qemu_log_mask(LOG_GUEST_ERROR, "bsifi: Bad input w=%d s=%d\n",
739d09b2585SEdgar E. Iglesias                           imm_w, imm_s);
740d09b2585SEdgar E. Iglesias         } else {
741d09b2585SEdgar E. Iglesias             tcg_gen_deposit_i32(cpu_R[dc->rd], cpu_R[dc->rd], cpu_R[dc->ra],
742d09b2585SEdgar E. Iglesias                                 imm_s, width);
743d09b2585SEdgar E. Iglesias         }
744faa48d74SEdgar E. Iglesias     } else {
745cfeea807SEdgar E. Iglesias         t0 = tcg_temp_new_i32();
746fcf5ef2aSThomas Huth 
747cfeea807SEdgar E. Iglesias         tcg_gen_mov_i32(t0, *(dec_alu_op_b(dc)));
748cfeea807SEdgar E. Iglesias         tcg_gen_andi_i32(t0, t0, 31);
749fcf5ef2aSThomas Huth 
7502acf6d53SEdgar E. Iglesias         if (s) {
751cfeea807SEdgar E. Iglesias             tcg_gen_shl_i32(cpu_R[dc->rd], cpu_R[dc->ra], t0);
7522acf6d53SEdgar E. Iglesias         } else {
7532acf6d53SEdgar E. Iglesias             if (t) {
754cfeea807SEdgar E. Iglesias                 tcg_gen_sar_i32(cpu_R[dc->rd], cpu_R[dc->ra], t0);
7552acf6d53SEdgar E. Iglesias             } else {
756cfeea807SEdgar E. Iglesias                 tcg_gen_shr_i32(cpu_R[dc->rd], cpu_R[dc->ra], t0);
757fcf5ef2aSThomas Huth             }
758fcf5ef2aSThomas Huth         }
759cfeea807SEdgar E. Iglesias         tcg_temp_free_i32(t0);
7602acf6d53SEdgar E. Iglesias     }
761faa48d74SEdgar E. Iglesias }
762fcf5ef2aSThomas Huth 
763fcf5ef2aSThomas Huth static void dec_bit(DisasContext *dc)
764fcf5ef2aSThomas Huth {
765fcf5ef2aSThomas Huth     CPUState *cs = CPU(dc->cpu);
766cfeea807SEdgar E. Iglesias     TCGv_i32 t0;
767fcf5ef2aSThomas Huth     unsigned int op;
768fcf5ef2aSThomas Huth 
769fcf5ef2aSThomas Huth     op = dc->ir & ((1 << 9) - 1);
770fcf5ef2aSThomas Huth     switch (op) {
771fcf5ef2aSThomas Huth         case 0x21:
772fcf5ef2aSThomas Huth             /* src.  */
773cfeea807SEdgar E. Iglesias             t0 = tcg_temp_new_i32();
774fcf5ef2aSThomas Huth 
775fcf5ef2aSThomas Huth             LOG_DIS("src r%d r%d\n", dc->rd, dc->ra);
776*aa28e6d4SRichard Henderson             tcg_gen_extrl_i64_i32(t0, cpu_msr);
7770a22f8cfSEdgar E. Iglesias             tcg_gen_andi_i32(t0, t0, MSR_CC);
778fcf5ef2aSThomas Huth             write_carry(dc, cpu_R[dc->ra]);
779fcf5ef2aSThomas Huth             if (dc->rd) {
780cfeea807SEdgar E. Iglesias                 tcg_gen_shri_i32(cpu_R[dc->rd], cpu_R[dc->ra], 1);
781cfeea807SEdgar E. Iglesias                 tcg_gen_or_i32(cpu_R[dc->rd], cpu_R[dc->rd], t0);
782fcf5ef2aSThomas Huth             }
783cfeea807SEdgar E. Iglesias             tcg_temp_free_i32(t0);
784fcf5ef2aSThomas Huth             break;
785fcf5ef2aSThomas Huth 
786fcf5ef2aSThomas Huth         case 0x1:
787fcf5ef2aSThomas Huth         case 0x41:
788fcf5ef2aSThomas Huth             /* srl.  */
789fcf5ef2aSThomas Huth             LOG_DIS("srl r%d r%d\n", dc->rd, dc->ra);
790fcf5ef2aSThomas Huth 
791fcf5ef2aSThomas Huth             /* Update carry. Note that write carry only looks at the LSB.  */
792fcf5ef2aSThomas Huth             write_carry(dc, cpu_R[dc->ra]);
793fcf5ef2aSThomas Huth             if (dc->rd) {
794fcf5ef2aSThomas Huth                 if (op == 0x41)
795cfeea807SEdgar E. Iglesias                     tcg_gen_shri_i32(cpu_R[dc->rd], cpu_R[dc->ra], 1);
796fcf5ef2aSThomas Huth                 else
797cfeea807SEdgar E. Iglesias                     tcg_gen_sari_i32(cpu_R[dc->rd], cpu_R[dc->ra], 1);
798fcf5ef2aSThomas Huth             }
799fcf5ef2aSThomas Huth             break;
800fcf5ef2aSThomas Huth         case 0x60:
801fcf5ef2aSThomas Huth             LOG_DIS("ext8s r%d r%d\n", dc->rd, dc->ra);
802fcf5ef2aSThomas Huth             tcg_gen_ext8s_i32(cpu_R[dc->rd], cpu_R[dc->ra]);
803fcf5ef2aSThomas Huth             break;
804fcf5ef2aSThomas Huth         case 0x61:
805fcf5ef2aSThomas Huth             LOG_DIS("ext16s r%d r%d\n", dc->rd, dc->ra);
806fcf5ef2aSThomas Huth             tcg_gen_ext16s_i32(cpu_R[dc->rd], cpu_R[dc->ra]);
807fcf5ef2aSThomas Huth             break;
808fcf5ef2aSThomas Huth         case 0x64:
809fcf5ef2aSThomas Huth         case 0x66:
810fcf5ef2aSThomas Huth         case 0x74:
811fcf5ef2aSThomas Huth         case 0x76:
812fcf5ef2aSThomas Huth             /* wdc.  */
813fcf5ef2aSThomas Huth             LOG_DIS("wdc r%d\n", dc->ra);
814bdfc1e88SEdgar E. Iglesias             trap_userspace(dc, true);
815fcf5ef2aSThomas Huth             break;
816fcf5ef2aSThomas Huth         case 0x68:
817fcf5ef2aSThomas Huth             /* wic.  */
818fcf5ef2aSThomas Huth             LOG_DIS("wic r%d\n", dc->ra);
819bdfc1e88SEdgar E. Iglesias             trap_userspace(dc, true);
820fcf5ef2aSThomas Huth             break;
821fcf5ef2aSThomas Huth         case 0xe0:
8229ba8cd45SEdgar E. Iglesias             if (trap_illegal(dc, !dc->cpu->cfg.use_pcmp_instr)) {
8239ba8cd45SEdgar E. Iglesias                 return;
824fcf5ef2aSThomas Huth             }
8258fc5239eSEdgar E. Iglesias             if (dc->cpu->cfg.use_pcmp_instr) {
8265318420cSRichard Henderson                 tcg_gen_clzi_i32(cpu_R[dc->rd], cpu_R[dc->ra], 32);
827fcf5ef2aSThomas Huth             }
828fcf5ef2aSThomas Huth             break;
829fcf5ef2aSThomas Huth         case 0x1e0:
830fcf5ef2aSThomas Huth             /* swapb */
831fcf5ef2aSThomas Huth             LOG_DIS("swapb r%d r%d\n", dc->rd, dc->ra);
832fcf5ef2aSThomas Huth             tcg_gen_bswap32_i32(cpu_R[dc->rd], cpu_R[dc->ra]);
833fcf5ef2aSThomas Huth             break;
834fcf5ef2aSThomas Huth         case 0x1e2:
835fcf5ef2aSThomas Huth             /*swaph */
836fcf5ef2aSThomas Huth             LOG_DIS("swaph r%d r%d\n", dc->rd, dc->ra);
837fcf5ef2aSThomas Huth             tcg_gen_rotri_i32(cpu_R[dc->rd], cpu_R[dc->ra], 16);
838fcf5ef2aSThomas Huth             break;
839fcf5ef2aSThomas Huth         default:
840fcf5ef2aSThomas Huth             cpu_abort(cs, "unknown bit oc=%x op=%x rd=%d ra=%d rb=%d\n",
841fcf5ef2aSThomas Huth                       dc->pc, op, dc->rd, dc->ra, dc->rb);
842fcf5ef2aSThomas Huth             break;
843fcf5ef2aSThomas Huth     }
844fcf5ef2aSThomas Huth }
845fcf5ef2aSThomas Huth 
846fcf5ef2aSThomas Huth static inline void sync_jmpstate(DisasContext *dc)
847fcf5ef2aSThomas Huth {
848fcf5ef2aSThomas Huth     if (dc->jmp == JMP_DIRECT || dc->jmp == JMP_DIRECT_CC) {
849fcf5ef2aSThomas Huth         if (dc->jmp == JMP_DIRECT) {
850cfeea807SEdgar E. Iglesias             tcg_gen_movi_i32(env_btaken, 1);
851fcf5ef2aSThomas Huth         }
852fcf5ef2aSThomas Huth         dc->jmp = JMP_INDIRECT;
85343d318b2SEdgar E. Iglesias         tcg_gen_movi_i64(env_btarget, dc->jmp_pc);
854fcf5ef2aSThomas Huth     }
855fcf5ef2aSThomas Huth }
856fcf5ef2aSThomas Huth 
857fcf5ef2aSThomas Huth static void dec_imm(DisasContext *dc)
858fcf5ef2aSThomas Huth {
859fcf5ef2aSThomas Huth     LOG_DIS("imm %x\n", dc->imm << 16);
860cfeea807SEdgar E. Iglesias     tcg_gen_movi_i32(env_imm, (dc->imm << 16));
861fcf5ef2aSThomas Huth     dc->tb_flags |= IMM_FLAG;
862fcf5ef2aSThomas Huth     dc->clear_imm = 0;
863fcf5ef2aSThomas Huth }
864fcf5ef2aSThomas Huth 
865d248e1beSEdgar E. Iglesias static inline void compute_ldst_addr(DisasContext *dc, bool ea, TCGv t)
866fcf5ef2aSThomas Huth {
8670e9033c8SEdgar E. Iglesias     bool extimm = dc->tb_flags & IMM_FLAG;
8680e9033c8SEdgar E. Iglesias     /* Should be set to true if r1 is used by loadstores.  */
8690e9033c8SEdgar E. Iglesias     bool stackprot = false;
870403322eaSEdgar E. Iglesias     TCGv_i32 t32;
871fcf5ef2aSThomas Huth 
872fcf5ef2aSThomas Huth     /* All load/stores use ra.  */
873fcf5ef2aSThomas Huth     if (dc->ra == 1 && dc->cpu->cfg.stackprot) {
8740e9033c8SEdgar E. Iglesias         stackprot = true;
875fcf5ef2aSThomas Huth     }
876fcf5ef2aSThomas Huth 
877fcf5ef2aSThomas Huth     /* Treat the common cases first.  */
878fcf5ef2aSThomas Huth     if (!dc->type_b) {
879d248e1beSEdgar E. Iglesias         if (ea) {
880d248e1beSEdgar E. Iglesias             int addr_size = dc->cpu->cfg.addr_size;
881d248e1beSEdgar E. Iglesias 
882d248e1beSEdgar E. Iglesias             if (addr_size == 32) {
883d248e1beSEdgar E. Iglesias                 tcg_gen_extu_i32_tl(t, cpu_R[dc->rb]);
884d248e1beSEdgar E. Iglesias                 return;
885d248e1beSEdgar E. Iglesias             }
886d248e1beSEdgar E. Iglesias 
887d248e1beSEdgar E. Iglesias             tcg_gen_concat_i32_i64(t, cpu_R[dc->rb], cpu_R[dc->ra]);
888d248e1beSEdgar E. Iglesias             if (addr_size < 64) {
889d248e1beSEdgar E. Iglesias                 /* Mask off out of range bits.  */
890d248e1beSEdgar E. Iglesias                 tcg_gen_andi_i64(t, t, MAKE_64BIT_MASK(0, addr_size));
891d248e1beSEdgar E. Iglesias             }
892d248e1beSEdgar E. Iglesias             return;
893d248e1beSEdgar E. Iglesias         }
894d248e1beSEdgar E. Iglesias 
8950dc4af5cSEdgar E. Iglesias         /* If any of the regs is r0, set t to the value of the other reg.  */
896fcf5ef2aSThomas Huth         if (dc->ra == 0) {
897403322eaSEdgar E. Iglesias             tcg_gen_extu_i32_tl(t, cpu_R[dc->rb]);
8980dc4af5cSEdgar E. Iglesias             return;
899fcf5ef2aSThomas Huth         } else if (dc->rb == 0) {
900403322eaSEdgar E. Iglesias             tcg_gen_extu_i32_tl(t, cpu_R[dc->ra]);
9010dc4af5cSEdgar E. Iglesias             return;
902fcf5ef2aSThomas Huth         }
903fcf5ef2aSThomas Huth 
904fcf5ef2aSThomas Huth         if (dc->rb == 1 && dc->cpu->cfg.stackprot) {
9050e9033c8SEdgar E. Iglesias             stackprot = true;
906fcf5ef2aSThomas Huth         }
907fcf5ef2aSThomas Huth 
908403322eaSEdgar E. Iglesias         t32 = tcg_temp_new_i32();
909403322eaSEdgar E. Iglesias         tcg_gen_add_i32(t32, cpu_R[dc->ra], cpu_R[dc->rb]);
910403322eaSEdgar E. Iglesias         tcg_gen_extu_i32_tl(t, t32);
911403322eaSEdgar E. Iglesias         tcg_temp_free_i32(t32);
912fcf5ef2aSThomas Huth 
913fcf5ef2aSThomas Huth         if (stackprot) {
9140a87e691SEdgar E. Iglesias             gen_helper_stackprot(cpu_env, t);
915fcf5ef2aSThomas Huth         }
9160dc4af5cSEdgar E. Iglesias         return;
917fcf5ef2aSThomas Huth     }
918fcf5ef2aSThomas Huth     /* Immediate.  */
919403322eaSEdgar E. Iglesias     t32 = tcg_temp_new_i32();
920fcf5ef2aSThomas Huth     if (!extimm) {
921f7a66e3aSEdgar E. Iglesias         tcg_gen_addi_i32(t32, cpu_R[dc->ra], (int16_t)dc->imm);
922403322eaSEdgar E. Iglesias     } else {
923403322eaSEdgar E. Iglesias         tcg_gen_add_i32(t32, cpu_R[dc->ra], *(dec_alu_op_b(dc)));
924403322eaSEdgar E. Iglesias     }
925403322eaSEdgar E. Iglesias     tcg_gen_extu_i32_tl(t, t32);
926403322eaSEdgar E. Iglesias     tcg_temp_free_i32(t32);
927fcf5ef2aSThomas Huth 
928fcf5ef2aSThomas Huth     if (stackprot) {
9290a87e691SEdgar E. Iglesias         gen_helper_stackprot(cpu_env, t);
930fcf5ef2aSThomas Huth     }
9310dc4af5cSEdgar E. Iglesias     return;
932fcf5ef2aSThomas Huth }
933fcf5ef2aSThomas Huth 
934fcf5ef2aSThomas Huth static void dec_load(DisasContext *dc)
935fcf5ef2aSThomas Huth {
936403322eaSEdgar E. Iglesias     TCGv_i32 v;
937403322eaSEdgar E. Iglesias     TCGv addr;
9388534063aSEdgar E. Iglesias     unsigned int size;
939d248e1beSEdgar E. Iglesias     bool rev = false, ex = false, ea = false;
940d248e1beSEdgar E. Iglesias     int mem_index = cpu_mmu_index(&dc->cpu->env, false);
94114776ab5STony Nguyen     MemOp mop;
942fcf5ef2aSThomas Huth 
943fcf5ef2aSThomas Huth     mop = dc->opcode & 3;
944fcf5ef2aSThomas Huth     size = 1 << mop;
945fcf5ef2aSThomas Huth     if (!dc->type_b) {
946d248e1beSEdgar E. Iglesias         ea = extract32(dc->ir, 7, 1);
9478534063aSEdgar E. Iglesias         rev = extract32(dc->ir, 9, 1);
9488534063aSEdgar E. Iglesias         ex = extract32(dc->ir, 10, 1);
949fcf5ef2aSThomas Huth     }
950fcf5ef2aSThomas Huth     mop |= MO_TE;
951fcf5ef2aSThomas Huth     if (rev) {
952fcf5ef2aSThomas Huth         mop ^= MO_BSWAP;
953fcf5ef2aSThomas Huth     }
954fcf5ef2aSThomas Huth 
9559ba8cd45SEdgar E. Iglesias     if (trap_illegal(dc, size > 4)) {
956fcf5ef2aSThomas Huth         return;
957fcf5ef2aSThomas Huth     }
958fcf5ef2aSThomas Huth 
959d248e1beSEdgar E. Iglesias     if (trap_userspace(dc, ea)) {
960d248e1beSEdgar E. Iglesias         return;
961d248e1beSEdgar E. Iglesias     }
962d248e1beSEdgar E. Iglesias 
963d248e1beSEdgar E. Iglesias     LOG_DIS("l%d%s%s%s%s\n", size, dc->type_b ? "i" : "", rev ? "r" : "",
964d248e1beSEdgar E. Iglesias                                                         ex ? "x" : "",
965d248e1beSEdgar E. Iglesias                                                         ea ? "ea" : "");
966fcf5ef2aSThomas Huth 
967fcf5ef2aSThomas Huth     t_sync_flags(dc);
968403322eaSEdgar E. Iglesias     addr = tcg_temp_new();
969d248e1beSEdgar E. Iglesias     compute_ldst_addr(dc, ea, addr);
970d248e1beSEdgar E. Iglesias     /* Extended addressing bypasses the MMU.  */
971d248e1beSEdgar E. Iglesias     mem_index = ea ? MMU_NOMMU_IDX : mem_index;
972fcf5ef2aSThomas Huth 
973fcf5ef2aSThomas Huth     /*
974fcf5ef2aSThomas Huth      * When doing reverse accesses we need to do two things.
975fcf5ef2aSThomas Huth      *
976fcf5ef2aSThomas Huth      * 1. Reverse the address wrt endianness.
977fcf5ef2aSThomas Huth      * 2. Byteswap the data lanes on the way back into the CPU core.
978fcf5ef2aSThomas Huth      */
979fcf5ef2aSThomas Huth     if (rev && size != 4) {
980fcf5ef2aSThomas Huth         /* Endian reverse the address. t is addr.  */
981fcf5ef2aSThomas Huth         switch (size) {
982fcf5ef2aSThomas Huth             case 1:
983fcf5ef2aSThomas Huth             {
984a6338015SEdgar E. Iglesias                 tcg_gen_xori_tl(addr, addr, 3);
985fcf5ef2aSThomas Huth                 break;
986fcf5ef2aSThomas Huth             }
987fcf5ef2aSThomas Huth 
988fcf5ef2aSThomas Huth             case 2:
989fcf5ef2aSThomas Huth                 /* 00 -> 10
990fcf5ef2aSThomas Huth                    10 -> 00.  */
991403322eaSEdgar E. Iglesias                 tcg_gen_xori_tl(addr, addr, 2);
992fcf5ef2aSThomas Huth                 break;
993fcf5ef2aSThomas Huth             default:
994fcf5ef2aSThomas Huth                 cpu_abort(CPU(dc->cpu), "Invalid reverse size\n");
995fcf5ef2aSThomas Huth                 break;
996fcf5ef2aSThomas Huth         }
997fcf5ef2aSThomas Huth     }
998fcf5ef2aSThomas Huth 
999fcf5ef2aSThomas Huth     /* lwx does not throw unaligned access errors, so force alignment */
1000fcf5ef2aSThomas Huth     if (ex) {
1001403322eaSEdgar E. Iglesias         tcg_gen_andi_tl(addr, addr, ~3);
1002fcf5ef2aSThomas Huth     }
1003fcf5ef2aSThomas Huth 
1004fcf5ef2aSThomas Huth     /* If we get a fault on a dslot, the jmpstate better be in sync.  */
1005fcf5ef2aSThomas Huth     sync_jmpstate(dc);
1006fcf5ef2aSThomas Huth 
1007fcf5ef2aSThomas Huth     /* Verify alignment if needed.  */
1008fcf5ef2aSThomas Huth     /*
1009fcf5ef2aSThomas Huth      * Microblaze gives MMU faults priority over faults due to
1010fcf5ef2aSThomas Huth      * unaligned addresses. That's why we speculatively do the load
1011fcf5ef2aSThomas Huth      * into v. If the load succeeds, we verify alignment of the
1012fcf5ef2aSThomas Huth      * address and if that succeeds we write into the destination reg.
1013fcf5ef2aSThomas Huth      */
1014cfeea807SEdgar E. Iglesias     v = tcg_temp_new_i32();
1015d248e1beSEdgar E. Iglesias     tcg_gen_qemu_ld_i32(v, addr, mem_index, mop);
1016fcf5ef2aSThomas Huth 
10171507e5f6SEdgar E. Iglesias     if (dc->cpu->cfg.unaligned_exceptions && size > 1) {
1018a6338015SEdgar E. Iglesias         TCGv_i32 t0 = tcg_const_i32(0);
1019a6338015SEdgar E. Iglesias         TCGv_i32 treg = tcg_const_i32(dc->rd);
1020a6338015SEdgar E. Iglesias         TCGv_i32 tsize = tcg_const_i32(size - 1);
1021a6338015SEdgar E. Iglesias 
1022*aa28e6d4SRichard Henderson         tcg_gen_movi_i64(cpu_pc, dc->pc);
1023a6338015SEdgar E. Iglesias         gen_helper_memalign(cpu_env, addr, treg, t0, tsize);
1024a6338015SEdgar E. Iglesias 
1025a6338015SEdgar E. Iglesias         tcg_temp_free_i32(t0);
1026a6338015SEdgar E. Iglesias         tcg_temp_free_i32(treg);
1027a6338015SEdgar E. Iglesias         tcg_temp_free_i32(tsize);
1028fcf5ef2aSThomas Huth     }
1029fcf5ef2aSThomas Huth 
1030fcf5ef2aSThomas Huth     if (ex) {
1031403322eaSEdgar E. Iglesias         tcg_gen_mov_tl(env_res_addr, addr);
1032cfeea807SEdgar E. Iglesias         tcg_gen_mov_i32(env_res_val, v);
1033fcf5ef2aSThomas Huth     }
1034fcf5ef2aSThomas Huth     if (dc->rd) {
1035cfeea807SEdgar E. Iglesias         tcg_gen_mov_i32(cpu_R[dc->rd], v);
1036fcf5ef2aSThomas Huth     }
1037cfeea807SEdgar E. Iglesias     tcg_temp_free_i32(v);
1038fcf5ef2aSThomas Huth 
1039fcf5ef2aSThomas Huth     if (ex) { /* lwx */
1040fcf5ef2aSThomas Huth         /* no support for AXI exclusive so always clear C */
1041fcf5ef2aSThomas Huth         write_carryi(dc, 0);
1042fcf5ef2aSThomas Huth     }
1043fcf5ef2aSThomas Huth 
1044403322eaSEdgar E. Iglesias     tcg_temp_free(addr);
1045fcf5ef2aSThomas Huth }
1046fcf5ef2aSThomas Huth 
1047fcf5ef2aSThomas Huth static void dec_store(DisasContext *dc)
1048fcf5ef2aSThomas Huth {
1049403322eaSEdgar E. Iglesias     TCGv addr;
1050fcf5ef2aSThomas Huth     TCGLabel *swx_skip = NULL;
1051b51b3d43SEdgar E. Iglesias     unsigned int size;
1052d248e1beSEdgar E. Iglesias     bool rev = false, ex = false, ea = false;
1053d248e1beSEdgar E. Iglesias     int mem_index = cpu_mmu_index(&dc->cpu->env, false);
105414776ab5STony Nguyen     MemOp mop;
1055fcf5ef2aSThomas Huth 
1056fcf5ef2aSThomas Huth     mop = dc->opcode & 3;
1057fcf5ef2aSThomas Huth     size = 1 << mop;
1058fcf5ef2aSThomas Huth     if (!dc->type_b) {
1059d248e1beSEdgar E. Iglesias         ea = extract32(dc->ir, 7, 1);
1060b51b3d43SEdgar E. Iglesias         rev = extract32(dc->ir, 9, 1);
1061b51b3d43SEdgar E. Iglesias         ex = extract32(dc->ir, 10, 1);
1062fcf5ef2aSThomas Huth     }
1063fcf5ef2aSThomas Huth     mop |= MO_TE;
1064fcf5ef2aSThomas Huth     if (rev) {
1065fcf5ef2aSThomas Huth         mop ^= MO_BSWAP;
1066fcf5ef2aSThomas Huth     }
1067fcf5ef2aSThomas Huth 
10689ba8cd45SEdgar E. Iglesias     if (trap_illegal(dc, size > 4)) {
1069fcf5ef2aSThomas Huth         return;
1070fcf5ef2aSThomas Huth     }
1071fcf5ef2aSThomas Huth 
1072d248e1beSEdgar E. Iglesias     trap_userspace(dc, ea);
1073d248e1beSEdgar E. Iglesias 
1074d248e1beSEdgar E. Iglesias     LOG_DIS("s%d%s%s%s%s\n", size, dc->type_b ? "i" : "", rev ? "r" : "",
1075d248e1beSEdgar E. Iglesias                                                         ex ? "x" : "",
1076d248e1beSEdgar E. Iglesias                                                         ea ? "ea" : "");
1077fcf5ef2aSThomas Huth     t_sync_flags(dc);
1078fcf5ef2aSThomas Huth     /* If we get a fault on a dslot, the jmpstate better be in sync.  */
1079fcf5ef2aSThomas Huth     sync_jmpstate(dc);
10800dc4af5cSEdgar E. Iglesias     /* SWX needs a temp_local.  */
1081403322eaSEdgar E. Iglesias     addr = ex ? tcg_temp_local_new() : tcg_temp_new();
1082d248e1beSEdgar E. Iglesias     compute_ldst_addr(dc, ea, addr);
1083d248e1beSEdgar E. Iglesias     /* Extended addressing bypasses the MMU.  */
1084d248e1beSEdgar E. Iglesias     mem_index = ea ? MMU_NOMMU_IDX : mem_index;
1085fcf5ef2aSThomas Huth 
1086fcf5ef2aSThomas Huth     if (ex) { /* swx */
1087cfeea807SEdgar E. Iglesias         TCGv_i32 tval;
1088fcf5ef2aSThomas Huth 
1089fcf5ef2aSThomas Huth         /* swx does not throw unaligned access errors, so force alignment */
1090403322eaSEdgar E. Iglesias         tcg_gen_andi_tl(addr, addr, ~3);
1091fcf5ef2aSThomas Huth 
1092fcf5ef2aSThomas Huth         write_carryi(dc, 1);
1093fcf5ef2aSThomas Huth         swx_skip = gen_new_label();
1094403322eaSEdgar E. Iglesias         tcg_gen_brcond_tl(TCG_COND_NE, env_res_addr, addr, swx_skip);
1095fcf5ef2aSThomas Huth 
1096071cdc67SEdgar E. Iglesias         /*
1097071cdc67SEdgar E. Iglesias          * Compare the value loaded at lwx with current contents of
1098071cdc67SEdgar E. Iglesias          * the reserved location.
1099071cdc67SEdgar E. Iglesias          */
1100cfeea807SEdgar E. Iglesias         tval = tcg_temp_new_i32();
1101071cdc67SEdgar E. Iglesias 
1102071cdc67SEdgar E. Iglesias         tcg_gen_atomic_cmpxchg_i32(tval, addr, env_res_val,
1103071cdc67SEdgar E. Iglesias                                    cpu_R[dc->rd], mem_index,
1104071cdc67SEdgar E. Iglesias                                    mop);
1105071cdc67SEdgar E. Iglesias 
1106cfeea807SEdgar E. Iglesias         tcg_gen_brcond_i32(TCG_COND_NE, env_res_val, tval, swx_skip);
1107fcf5ef2aSThomas Huth         write_carryi(dc, 0);
1108cfeea807SEdgar E. Iglesias         tcg_temp_free_i32(tval);
1109fcf5ef2aSThomas Huth     }
1110fcf5ef2aSThomas Huth 
1111fcf5ef2aSThomas Huth     if (rev && size != 4) {
1112fcf5ef2aSThomas Huth         /* Endian reverse the address. t is addr.  */
1113fcf5ef2aSThomas Huth         switch (size) {
1114fcf5ef2aSThomas Huth             case 1:
1115fcf5ef2aSThomas Huth             {
1116a6338015SEdgar E. Iglesias                 tcg_gen_xori_tl(addr, addr, 3);
1117fcf5ef2aSThomas Huth                 break;
1118fcf5ef2aSThomas Huth             }
1119fcf5ef2aSThomas Huth 
1120fcf5ef2aSThomas Huth             case 2:
1121fcf5ef2aSThomas Huth                 /* 00 -> 10
1122fcf5ef2aSThomas Huth                    10 -> 00.  */
1123fcf5ef2aSThomas Huth                 /* Force addr into the temp.  */
1124403322eaSEdgar E. Iglesias                 tcg_gen_xori_tl(addr, addr, 2);
1125fcf5ef2aSThomas Huth                 break;
1126fcf5ef2aSThomas Huth             default:
1127fcf5ef2aSThomas Huth                 cpu_abort(CPU(dc->cpu), "Invalid reverse size\n");
1128fcf5ef2aSThomas Huth                 break;
1129fcf5ef2aSThomas Huth         }
1130fcf5ef2aSThomas Huth     }
1131071cdc67SEdgar E. Iglesias 
1132071cdc67SEdgar E. Iglesias     if (!ex) {
1133d248e1beSEdgar E. Iglesias         tcg_gen_qemu_st_i32(cpu_R[dc->rd], addr, mem_index, mop);
1134071cdc67SEdgar E. Iglesias     }
1135fcf5ef2aSThomas Huth 
1136fcf5ef2aSThomas Huth     /* Verify alignment if needed.  */
11371507e5f6SEdgar E. Iglesias     if (dc->cpu->cfg.unaligned_exceptions && size > 1) {
1138a6338015SEdgar E. Iglesias         TCGv_i32 t1 = tcg_const_i32(1);
1139a6338015SEdgar E. Iglesias         TCGv_i32 treg = tcg_const_i32(dc->rd);
1140a6338015SEdgar E. Iglesias         TCGv_i32 tsize = tcg_const_i32(size - 1);
1141a6338015SEdgar E. Iglesias 
1142*aa28e6d4SRichard Henderson         tcg_gen_movi_i64(cpu_pc, dc->pc);
1143fcf5ef2aSThomas Huth         /* FIXME: if the alignment is wrong, we should restore the value
1144fcf5ef2aSThomas Huth          *        in memory. One possible way to achieve this is to probe
1145fcf5ef2aSThomas Huth          *        the MMU prior to the memaccess, thay way we could put
1146fcf5ef2aSThomas Huth          *        the alignment checks in between the probe and the mem
1147fcf5ef2aSThomas Huth          *        access.
1148fcf5ef2aSThomas Huth          */
1149a6338015SEdgar E. Iglesias         gen_helper_memalign(cpu_env, addr, treg, t1, tsize);
1150a6338015SEdgar E. Iglesias 
1151a6338015SEdgar E. Iglesias         tcg_temp_free_i32(t1);
1152a6338015SEdgar E. Iglesias         tcg_temp_free_i32(treg);
1153a6338015SEdgar E. Iglesias         tcg_temp_free_i32(tsize);
1154fcf5ef2aSThomas Huth     }
1155fcf5ef2aSThomas Huth 
1156fcf5ef2aSThomas Huth     if (ex) {
1157fcf5ef2aSThomas Huth         gen_set_label(swx_skip);
1158fcf5ef2aSThomas Huth     }
1159fcf5ef2aSThomas Huth 
1160403322eaSEdgar E. Iglesias     tcg_temp_free(addr);
1161fcf5ef2aSThomas Huth }
1162fcf5ef2aSThomas Huth 
1163fcf5ef2aSThomas Huth static inline void eval_cc(DisasContext *dc, unsigned int cc,
11649e6e1828SEdgar E. Iglesias                            TCGv_i32 d, TCGv_i32 a)
1165fcf5ef2aSThomas Huth {
1166d89b86e9SEdgar E. Iglesias     static const int mb_to_tcg_cc[] = {
1167d89b86e9SEdgar E. Iglesias         [CC_EQ] = TCG_COND_EQ,
1168d89b86e9SEdgar E. Iglesias         [CC_NE] = TCG_COND_NE,
1169d89b86e9SEdgar E. Iglesias         [CC_LT] = TCG_COND_LT,
1170d89b86e9SEdgar E. Iglesias         [CC_LE] = TCG_COND_LE,
1171d89b86e9SEdgar E. Iglesias         [CC_GE] = TCG_COND_GE,
1172d89b86e9SEdgar E. Iglesias         [CC_GT] = TCG_COND_GT,
1173d89b86e9SEdgar E. Iglesias     };
1174d89b86e9SEdgar E. Iglesias 
1175fcf5ef2aSThomas Huth     switch (cc) {
1176fcf5ef2aSThomas Huth     case CC_EQ:
1177fcf5ef2aSThomas Huth     case CC_NE:
1178fcf5ef2aSThomas Huth     case CC_LT:
1179fcf5ef2aSThomas Huth     case CC_LE:
1180fcf5ef2aSThomas Huth     case CC_GE:
1181fcf5ef2aSThomas Huth     case CC_GT:
11829e6e1828SEdgar E. Iglesias         tcg_gen_setcondi_i32(mb_to_tcg_cc[cc], d, a, 0);
1183fcf5ef2aSThomas Huth         break;
1184fcf5ef2aSThomas Huth     default:
1185fcf5ef2aSThomas Huth         cpu_abort(CPU(dc->cpu), "Unknown condition code %x.\n", cc);
1186fcf5ef2aSThomas Huth         break;
1187fcf5ef2aSThomas Huth     }
1188fcf5ef2aSThomas Huth }
1189fcf5ef2aSThomas Huth 
119043d318b2SEdgar E. Iglesias static void eval_cond_jmp(DisasContext *dc, TCGv_i64 pc_true, TCGv_i64 pc_false)
1191fcf5ef2aSThomas Huth {
1192e956caf2SEdgar E. Iglesias     TCGv_i64 tmp_btaken = tcg_temp_new_i64();
1193e956caf2SEdgar E. Iglesias     TCGv_i64 tmp_zero = tcg_const_i64(0);
1194e956caf2SEdgar E. Iglesias 
1195e956caf2SEdgar E. Iglesias     tcg_gen_extu_i32_i64(tmp_btaken, env_btaken);
1196*aa28e6d4SRichard Henderson     tcg_gen_movcond_i64(TCG_COND_NE, cpu_pc,
1197e956caf2SEdgar E. Iglesias                         tmp_btaken, tmp_zero,
1198e956caf2SEdgar E. Iglesias                         pc_true, pc_false);
1199e956caf2SEdgar E. Iglesias 
1200e956caf2SEdgar E. Iglesias     tcg_temp_free_i64(tmp_btaken);
1201e956caf2SEdgar E. Iglesias     tcg_temp_free_i64(tmp_zero);
1202fcf5ef2aSThomas Huth }
1203fcf5ef2aSThomas Huth 
1204f91c60f0SEdgar E. Iglesias static void dec_setup_dslot(DisasContext *dc)
1205f91c60f0SEdgar E. Iglesias {
1206f91c60f0SEdgar E. Iglesias         TCGv_i32 tmp = tcg_const_i32(dc->type_b && (dc->tb_flags & IMM_FLAG));
1207f91c60f0SEdgar E. Iglesias 
1208f91c60f0SEdgar E. Iglesias         dc->delayed_branch = 2;
1209f91c60f0SEdgar E. Iglesias         dc->tb_flags |= D_FLAG;
1210f91c60f0SEdgar E. Iglesias 
1211f91c60f0SEdgar E. Iglesias         tcg_gen_st_i32(tmp, cpu_env, offsetof(CPUMBState, bimm));
1212f91c60f0SEdgar E. Iglesias         tcg_temp_free_i32(tmp);
1213f91c60f0SEdgar E. Iglesias }
1214f91c60f0SEdgar E. Iglesias 
1215fcf5ef2aSThomas Huth static void dec_bcc(DisasContext *dc)
1216fcf5ef2aSThomas Huth {
1217fcf5ef2aSThomas Huth     unsigned int cc;
1218fcf5ef2aSThomas Huth     unsigned int dslot;
1219fcf5ef2aSThomas Huth 
1220fcf5ef2aSThomas Huth     cc = EXTRACT_FIELD(dc->ir, 21, 23);
1221fcf5ef2aSThomas Huth     dslot = dc->ir & (1 << 25);
1222fcf5ef2aSThomas Huth     LOG_DIS("bcc%s r%d %x\n", dslot ? "d" : "", dc->ra, dc->imm);
1223fcf5ef2aSThomas Huth 
1224fcf5ef2aSThomas Huth     dc->delayed_branch = 1;
1225fcf5ef2aSThomas Huth     if (dslot) {
1226f91c60f0SEdgar E. Iglesias         dec_setup_dslot(dc);
1227fcf5ef2aSThomas Huth     }
1228fcf5ef2aSThomas Huth 
1229fcf5ef2aSThomas Huth     if (dec_alu_op_b_is_small_imm(dc)) {
1230fcf5ef2aSThomas Huth         int32_t offset = (int32_t)((int16_t)dc->imm); /* sign-extend.  */
1231fcf5ef2aSThomas Huth 
123243d318b2SEdgar E. Iglesias         tcg_gen_movi_i64(env_btarget, dc->pc + offset);
1233fcf5ef2aSThomas Huth         dc->jmp = JMP_DIRECT_CC;
1234fcf5ef2aSThomas Huth         dc->jmp_pc = dc->pc + offset;
1235fcf5ef2aSThomas Huth     } else {
1236fcf5ef2aSThomas Huth         dc->jmp = JMP_INDIRECT;
123743d318b2SEdgar E. Iglesias         tcg_gen_extu_i32_i64(env_btarget, *(dec_alu_op_b(dc)));
123843d318b2SEdgar E. Iglesias         tcg_gen_addi_i64(env_btarget, env_btarget, dc->pc);
123943d318b2SEdgar E. Iglesias         tcg_gen_andi_i64(env_btarget, env_btarget, UINT32_MAX);
1240fcf5ef2aSThomas Huth     }
12419e6e1828SEdgar E. Iglesias     eval_cc(dc, cc, env_btaken, cpu_R[dc->ra]);
1242fcf5ef2aSThomas Huth }
1243fcf5ef2aSThomas Huth 
1244fcf5ef2aSThomas Huth static void dec_br(DisasContext *dc)
1245fcf5ef2aSThomas Huth {
1246fcf5ef2aSThomas Huth     unsigned int dslot, link, abs, mbar;
1247fcf5ef2aSThomas Huth 
1248fcf5ef2aSThomas Huth     dslot = dc->ir & (1 << 20);
1249fcf5ef2aSThomas Huth     abs = dc->ir & (1 << 19);
1250fcf5ef2aSThomas Huth     link = dc->ir & (1 << 18);
1251fcf5ef2aSThomas Huth 
1252fcf5ef2aSThomas Huth     /* Memory barrier.  */
1253fcf5ef2aSThomas Huth     mbar = (dc->ir >> 16) & 31;
1254fcf5ef2aSThomas Huth     if (mbar == 2 && dc->imm == 4) {
1255badcbf9dSEdgar E. Iglesias         uint16_t mbar_imm = dc->rd;
1256badcbf9dSEdgar E. Iglesias 
12576f3c458bSEdgar E. Iglesias         LOG_DIS("mbar %d\n", mbar_imm);
12586f3c458bSEdgar E. Iglesias 
12593f172744SEdgar E. Iglesias         /* Data access memory barrier.  */
12603f172744SEdgar E. Iglesias         if ((mbar_imm & 2) == 0) {
12613f172744SEdgar E. Iglesias             tcg_gen_mb(TCG_BAR_SC | TCG_MO_ALL);
12623f172744SEdgar E. Iglesias         }
12633f172744SEdgar E. Iglesias 
1264fcf5ef2aSThomas Huth         /* mbar IMM & 16 decodes to sleep.  */
1265badcbf9dSEdgar E. Iglesias         if (mbar_imm & 16) {
1266fcf5ef2aSThomas Huth             TCGv_i32 tmp_hlt = tcg_const_i32(EXCP_HLT);
1267fcf5ef2aSThomas Huth             TCGv_i32 tmp_1 = tcg_const_i32(1);
1268fcf5ef2aSThomas Huth 
1269fcf5ef2aSThomas Huth             LOG_DIS("sleep\n");
1270fcf5ef2aSThomas Huth 
1271b4919e7dSEdgar E. Iglesias             if (trap_userspace(dc, true)) {
1272b4919e7dSEdgar E. Iglesias                 /* Sleep is a privileged instruction.  */
1273b4919e7dSEdgar E. Iglesias                 return;
1274b4919e7dSEdgar E. Iglesias             }
1275b4919e7dSEdgar E. Iglesias 
1276fcf5ef2aSThomas Huth             t_sync_flags(dc);
1277fcf5ef2aSThomas Huth             tcg_gen_st_i32(tmp_1, cpu_env,
1278fcf5ef2aSThomas Huth                            -offsetof(MicroBlazeCPU, env)
1279fcf5ef2aSThomas Huth                            +offsetof(CPUState, halted));
1280*aa28e6d4SRichard Henderson             tcg_gen_movi_i64(cpu_pc, dc->pc + 4);
1281fcf5ef2aSThomas Huth             gen_helper_raise_exception(cpu_env, tmp_hlt);
1282fcf5ef2aSThomas Huth             tcg_temp_free_i32(tmp_hlt);
1283fcf5ef2aSThomas Huth             tcg_temp_free_i32(tmp_1);
1284fcf5ef2aSThomas Huth             return;
1285fcf5ef2aSThomas Huth         }
1286fcf5ef2aSThomas Huth         /* Break the TB.  */
1287fcf5ef2aSThomas Huth         dc->cpustate_changed = 1;
1288fcf5ef2aSThomas Huth         return;
1289fcf5ef2aSThomas Huth     }
1290fcf5ef2aSThomas Huth 
1291fcf5ef2aSThomas Huth     LOG_DIS("br%s%s%s%s imm=%x\n",
1292fcf5ef2aSThomas Huth              abs ? "a" : "", link ? "l" : "",
1293fcf5ef2aSThomas Huth              dc->type_b ? "i" : "", dslot ? "d" : "",
1294fcf5ef2aSThomas Huth              dc->imm);
1295fcf5ef2aSThomas Huth 
1296fcf5ef2aSThomas Huth     dc->delayed_branch = 1;
1297fcf5ef2aSThomas Huth     if (dslot) {
1298f91c60f0SEdgar E. Iglesias         dec_setup_dslot(dc);
1299fcf5ef2aSThomas Huth     }
1300fcf5ef2aSThomas Huth     if (link && dc->rd)
1301cfeea807SEdgar E. Iglesias         tcg_gen_movi_i32(cpu_R[dc->rd], dc->pc);
1302fcf5ef2aSThomas Huth 
1303fcf5ef2aSThomas Huth     dc->jmp = JMP_INDIRECT;
1304fcf5ef2aSThomas Huth     if (abs) {
1305cfeea807SEdgar E. Iglesias         tcg_gen_movi_i32(env_btaken, 1);
130643d318b2SEdgar E. Iglesias         tcg_gen_extu_i32_i64(env_btarget, *(dec_alu_op_b(dc)));
1307fcf5ef2aSThomas Huth         if (link && !dslot) {
1308fcf5ef2aSThomas Huth             if (!(dc->tb_flags & IMM_FLAG) && (dc->imm == 8 || dc->imm == 0x18))
1309fcf5ef2aSThomas Huth                 t_gen_raise_exception(dc, EXCP_BREAK);
1310fcf5ef2aSThomas Huth             if (dc->imm == 0) {
1311bdfc1e88SEdgar E. Iglesias                 if (trap_userspace(dc, true)) {
1312fcf5ef2aSThomas Huth                     return;
1313fcf5ef2aSThomas Huth                 }
1314fcf5ef2aSThomas Huth 
1315fcf5ef2aSThomas Huth                 t_gen_raise_exception(dc, EXCP_DEBUG);
1316fcf5ef2aSThomas Huth             }
1317fcf5ef2aSThomas Huth         }
1318fcf5ef2aSThomas Huth     } else {
1319fcf5ef2aSThomas Huth         if (dec_alu_op_b_is_small_imm(dc)) {
1320fcf5ef2aSThomas Huth             dc->jmp = JMP_DIRECT;
1321fcf5ef2aSThomas Huth             dc->jmp_pc = dc->pc + (int32_t)((int16_t)dc->imm);
1322fcf5ef2aSThomas Huth         } else {
1323cfeea807SEdgar E. Iglesias             tcg_gen_movi_i32(env_btaken, 1);
132443d318b2SEdgar E. Iglesias             tcg_gen_extu_i32_i64(env_btarget, *(dec_alu_op_b(dc)));
132543d318b2SEdgar E. Iglesias             tcg_gen_addi_i64(env_btarget, env_btarget, dc->pc);
132643d318b2SEdgar E. Iglesias             tcg_gen_andi_i64(env_btarget, env_btarget, UINT32_MAX);
1327fcf5ef2aSThomas Huth         }
1328fcf5ef2aSThomas Huth     }
1329fcf5ef2aSThomas Huth }
1330fcf5ef2aSThomas Huth 
1331fcf5ef2aSThomas Huth static inline void do_rti(DisasContext *dc)
1332fcf5ef2aSThomas Huth {
1333cfeea807SEdgar E. Iglesias     TCGv_i32 t0, t1;
1334cfeea807SEdgar E. Iglesias     t0 = tcg_temp_new_i32();
1335cfeea807SEdgar E. Iglesias     t1 = tcg_temp_new_i32();
1336*aa28e6d4SRichard Henderson     tcg_gen_extrl_i64_i32(t1, cpu_msr);
13370a22f8cfSEdgar E. Iglesias     tcg_gen_shri_i32(t0, t1, 1);
13380a22f8cfSEdgar E. Iglesias     tcg_gen_ori_i32(t1, t1, MSR_IE);
1339cfeea807SEdgar E. Iglesias     tcg_gen_andi_i32(t0, t0, (MSR_VM | MSR_UM));
1340fcf5ef2aSThomas Huth 
1341cfeea807SEdgar E. Iglesias     tcg_gen_andi_i32(t1, t1, ~(MSR_VM | MSR_UM));
1342cfeea807SEdgar E. Iglesias     tcg_gen_or_i32(t1, t1, t0);
1343fcf5ef2aSThomas Huth     msr_write(dc, t1);
1344cfeea807SEdgar E. Iglesias     tcg_temp_free_i32(t1);
1345cfeea807SEdgar E. Iglesias     tcg_temp_free_i32(t0);
1346fcf5ef2aSThomas Huth     dc->tb_flags &= ~DRTI_FLAG;
1347fcf5ef2aSThomas Huth }
1348fcf5ef2aSThomas Huth 
1349fcf5ef2aSThomas Huth static inline void do_rtb(DisasContext *dc)
1350fcf5ef2aSThomas Huth {
1351cfeea807SEdgar E. Iglesias     TCGv_i32 t0, t1;
1352cfeea807SEdgar E. Iglesias     t0 = tcg_temp_new_i32();
1353cfeea807SEdgar E. Iglesias     t1 = tcg_temp_new_i32();
1354*aa28e6d4SRichard Henderson     tcg_gen_extrl_i64_i32(t1, cpu_msr);
13550a22f8cfSEdgar E. Iglesias     tcg_gen_andi_i32(t1, t1, ~MSR_BIP);
1356cfeea807SEdgar E. Iglesias     tcg_gen_shri_i32(t0, t1, 1);
1357cfeea807SEdgar E. Iglesias     tcg_gen_andi_i32(t0, t0, (MSR_VM | MSR_UM));
1358fcf5ef2aSThomas Huth 
1359cfeea807SEdgar E. Iglesias     tcg_gen_andi_i32(t1, t1, ~(MSR_VM | MSR_UM));
1360cfeea807SEdgar E. Iglesias     tcg_gen_or_i32(t1, t1, t0);
1361fcf5ef2aSThomas Huth     msr_write(dc, t1);
1362cfeea807SEdgar E. Iglesias     tcg_temp_free_i32(t1);
1363cfeea807SEdgar E. Iglesias     tcg_temp_free_i32(t0);
1364fcf5ef2aSThomas Huth     dc->tb_flags &= ~DRTB_FLAG;
1365fcf5ef2aSThomas Huth }
1366fcf5ef2aSThomas Huth 
1367fcf5ef2aSThomas Huth static inline void do_rte(DisasContext *dc)
1368fcf5ef2aSThomas Huth {
1369cfeea807SEdgar E. Iglesias     TCGv_i32 t0, t1;
1370cfeea807SEdgar E. Iglesias     t0 = tcg_temp_new_i32();
1371cfeea807SEdgar E. Iglesias     t1 = tcg_temp_new_i32();
1372fcf5ef2aSThomas Huth 
1373*aa28e6d4SRichard Henderson     tcg_gen_extrl_i64_i32(t1, cpu_msr);
13740a22f8cfSEdgar E. Iglesias     tcg_gen_ori_i32(t1, t1, MSR_EE);
1375cfeea807SEdgar E. Iglesias     tcg_gen_andi_i32(t1, t1, ~MSR_EIP);
1376cfeea807SEdgar E. Iglesias     tcg_gen_shri_i32(t0, t1, 1);
1377cfeea807SEdgar E. Iglesias     tcg_gen_andi_i32(t0, t0, (MSR_VM | MSR_UM));
1378fcf5ef2aSThomas Huth 
1379cfeea807SEdgar E. Iglesias     tcg_gen_andi_i32(t1, t1, ~(MSR_VM | MSR_UM));
1380cfeea807SEdgar E. Iglesias     tcg_gen_or_i32(t1, t1, t0);
1381fcf5ef2aSThomas Huth     msr_write(dc, t1);
1382cfeea807SEdgar E. Iglesias     tcg_temp_free_i32(t1);
1383cfeea807SEdgar E. Iglesias     tcg_temp_free_i32(t0);
1384fcf5ef2aSThomas Huth     dc->tb_flags &= ~DRTE_FLAG;
1385fcf5ef2aSThomas Huth }
1386fcf5ef2aSThomas Huth 
1387fcf5ef2aSThomas Huth static void dec_rts(DisasContext *dc)
1388fcf5ef2aSThomas Huth {
1389fcf5ef2aSThomas Huth     unsigned int b_bit, i_bit, e_bit;
139043d318b2SEdgar E. Iglesias     TCGv_i64 tmp64;
1391fcf5ef2aSThomas Huth 
1392fcf5ef2aSThomas Huth     i_bit = dc->ir & (1 << 21);
1393fcf5ef2aSThomas Huth     b_bit = dc->ir & (1 << 22);
1394fcf5ef2aSThomas Huth     e_bit = dc->ir & (1 << 23);
1395fcf5ef2aSThomas Huth 
1396bdfc1e88SEdgar E. Iglesias     if (trap_userspace(dc, i_bit || b_bit || e_bit)) {
1397bdfc1e88SEdgar E. Iglesias         return;
1398bdfc1e88SEdgar E. Iglesias     }
1399bdfc1e88SEdgar E. Iglesias 
1400f91c60f0SEdgar E. Iglesias     dec_setup_dslot(dc);
1401fcf5ef2aSThomas Huth 
1402fcf5ef2aSThomas Huth     if (i_bit) {
1403fcf5ef2aSThomas Huth         LOG_DIS("rtid ir=%x\n", dc->ir);
1404fcf5ef2aSThomas Huth         dc->tb_flags |= DRTI_FLAG;
1405fcf5ef2aSThomas Huth     } else if (b_bit) {
1406fcf5ef2aSThomas Huth         LOG_DIS("rtbd ir=%x\n", dc->ir);
1407fcf5ef2aSThomas Huth         dc->tb_flags |= DRTB_FLAG;
1408fcf5ef2aSThomas Huth     } else if (e_bit) {
1409fcf5ef2aSThomas Huth         LOG_DIS("rted ir=%x\n", dc->ir);
1410fcf5ef2aSThomas Huth         dc->tb_flags |= DRTE_FLAG;
1411fcf5ef2aSThomas Huth     } else
1412fcf5ef2aSThomas Huth         LOG_DIS("rts ir=%x\n", dc->ir);
1413fcf5ef2aSThomas Huth 
1414fcf5ef2aSThomas Huth     dc->jmp = JMP_INDIRECT;
1415cfeea807SEdgar E. Iglesias     tcg_gen_movi_i32(env_btaken, 1);
141643d318b2SEdgar E. Iglesias 
141743d318b2SEdgar E. Iglesias     tmp64 = tcg_temp_new_i64();
141843d318b2SEdgar E. Iglesias     tcg_gen_extu_i32_i64(env_btarget, *(dec_alu_op_b(dc)));
141943d318b2SEdgar E. Iglesias     tcg_gen_extu_i32_i64(tmp64, cpu_R[dc->ra]);
142043d318b2SEdgar E. Iglesias     tcg_gen_add_i64(env_btarget, env_btarget, tmp64);
142143d318b2SEdgar E. Iglesias     tcg_gen_andi_i64(env_btarget, env_btarget, UINT32_MAX);
142243d318b2SEdgar E. Iglesias     tcg_temp_free_i64(tmp64);
1423fcf5ef2aSThomas Huth }
1424fcf5ef2aSThomas Huth 
1425fcf5ef2aSThomas Huth static int dec_check_fpuv2(DisasContext *dc)
1426fcf5ef2aSThomas Huth {
1427fcf5ef2aSThomas Huth     if ((dc->cpu->cfg.use_fpu != 2) && (dc->tb_flags & MSR_EE_FLAG)) {
1428*aa28e6d4SRichard Henderson         tcg_gen_movi_i64(cpu_esr, ESR_EC_FPU);
1429fcf5ef2aSThomas Huth         t_gen_raise_exception(dc, EXCP_HW_EXCP);
1430fcf5ef2aSThomas Huth     }
14312016a6a7SJoe Komlodi     return (dc->cpu->cfg.use_fpu == 2) ? PVR2_USE_FPU2_MASK : 0;
1432fcf5ef2aSThomas Huth }
1433fcf5ef2aSThomas Huth 
1434fcf5ef2aSThomas Huth static void dec_fpu(DisasContext *dc)
1435fcf5ef2aSThomas Huth {
1436fcf5ef2aSThomas Huth     unsigned int fpu_insn;
1437fcf5ef2aSThomas Huth 
14389ba8cd45SEdgar E. Iglesias     if (trap_illegal(dc, !dc->cpu->cfg.use_fpu)) {
1439fcf5ef2aSThomas Huth         return;
1440fcf5ef2aSThomas Huth     }
1441fcf5ef2aSThomas Huth 
1442fcf5ef2aSThomas Huth     fpu_insn = (dc->ir >> 7) & 7;
1443fcf5ef2aSThomas Huth 
1444fcf5ef2aSThomas Huth     switch (fpu_insn) {
1445fcf5ef2aSThomas Huth         case 0:
1446fcf5ef2aSThomas Huth             gen_helper_fadd(cpu_R[dc->rd], cpu_env, cpu_R[dc->ra],
1447fcf5ef2aSThomas Huth                             cpu_R[dc->rb]);
1448fcf5ef2aSThomas Huth             break;
1449fcf5ef2aSThomas Huth 
1450fcf5ef2aSThomas Huth         case 1:
1451fcf5ef2aSThomas Huth             gen_helper_frsub(cpu_R[dc->rd], cpu_env, cpu_R[dc->ra],
1452fcf5ef2aSThomas Huth                              cpu_R[dc->rb]);
1453fcf5ef2aSThomas Huth             break;
1454fcf5ef2aSThomas Huth 
1455fcf5ef2aSThomas Huth         case 2:
1456fcf5ef2aSThomas Huth             gen_helper_fmul(cpu_R[dc->rd], cpu_env, cpu_R[dc->ra],
1457fcf5ef2aSThomas Huth                             cpu_R[dc->rb]);
1458fcf5ef2aSThomas Huth             break;
1459fcf5ef2aSThomas Huth 
1460fcf5ef2aSThomas Huth         case 3:
1461fcf5ef2aSThomas Huth             gen_helper_fdiv(cpu_R[dc->rd], cpu_env, cpu_R[dc->ra],
1462fcf5ef2aSThomas Huth                             cpu_R[dc->rb]);
1463fcf5ef2aSThomas Huth             break;
1464fcf5ef2aSThomas Huth 
1465fcf5ef2aSThomas Huth         case 4:
1466fcf5ef2aSThomas Huth             switch ((dc->ir >> 4) & 7) {
1467fcf5ef2aSThomas Huth                 case 0:
1468fcf5ef2aSThomas Huth                     gen_helper_fcmp_un(cpu_R[dc->rd], cpu_env,
1469fcf5ef2aSThomas Huth                                        cpu_R[dc->ra], cpu_R[dc->rb]);
1470fcf5ef2aSThomas Huth                     break;
1471fcf5ef2aSThomas Huth                 case 1:
1472fcf5ef2aSThomas Huth                     gen_helper_fcmp_lt(cpu_R[dc->rd], cpu_env,
1473fcf5ef2aSThomas Huth                                        cpu_R[dc->ra], cpu_R[dc->rb]);
1474fcf5ef2aSThomas Huth                     break;
1475fcf5ef2aSThomas Huth                 case 2:
1476fcf5ef2aSThomas Huth                     gen_helper_fcmp_eq(cpu_R[dc->rd], cpu_env,
1477fcf5ef2aSThomas Huth                                        cpu_R[dc->ra], cpu_R[dc->rb]);
1478fcf5ef2aSThomas Huth                     break;
1479fcf5ef2aSThomas Huth                 case 3:
1480fcf5ef2aSThomas Huth                     gen_helper_fcmp_le(cpu_R[dc->rd], cpu_env,
1481fcf5ef2aSThomas Huth                                        cpu_R[dc->ra], cpu_R[dc->rb]);
1482fcf5ef2aSThomas Huth                     break;
1483fcf5ef2aSThomas Huth                 case 4:
1484fcf5ef2aSThomas Huth                     gen_helper_fcmp_gt(cpu_R[dc->rd], cpu_env,
1485fcf5ef2aSThomas Huth                                        cpu_R[dc->ra], cpu_R[dc->rb]);
1486fcf5ef2aSThomas Huth                     break;
1487fcf5ef2aSThomas Huth                 case 5:
1488fcf5ef2aSThomas Huth                     gen_helper_fcmp_ne(cpu_R[dc->rd], cpu_env,
1489fcf5ef2aSThomas Huth                                        cpu_R[dc->ra], cpu_R[dc->rb]);
1490fcf5ef2aSThomas Huth                     break;
1491fcf5ef2aSThomas Huth                 case 6:
1492fcf5ef2aSThomas Huth                     gen_helper_fcmp_ge(cpu_R[dc->rd], cpu_env,
1493fcf5ef2aSThomas Huth                                        cpu_R[dc->ra], cpu_R[dc->rb]);
1494fcf5ef2aSThomas Huth                     break;
1495fcf5ef2aSThomas Huth                 default:
1496fcf5ef2aSThomas Huth                     qemu_log_mask(LOG_UNIMP,
1497fcf5ef2aSThomas Huth                                   "unimplemented fcmp fpu_insn=%x pc=%x"
1498fcf5ef2aSThomas Huth                                   " opc=%x\n",
1499fcf5ef2aSThomas Huth                                   fpu_insn, dc->pc, dc->opcode);
1500fcf5ef2aSThomas Huth                     dc->abort_at_next_insn = 1;
1501fcf5ef2aSThomas Huth                     break;
1502fcf5ef2aSThomas Huth             }
1503fcf5ef2aSThomas Huth             break;
1504fcf5ef2aSThomas Huth 
1505fcf5ef2aSThomas Huth         case 5:
1506fcf5ef2aSThomas Huth             if (!dec_check_fpuv2(dc)) {
1507fcf5ef2aSThomas Huth                 return;
1508fcf5ef2aSThomas Huth             }
1509fcf5ef2aSThomas Huth             gen_helper_flt(cpu_R[dc->rd], cpu_env, cpu_R[dc->ra]);
1510fcf5ef2aSThomas Huth             break;
1511fcf5ef2aSThomas Huth 
1512fcf5ef2aSThomas Huth         case 6:
1513fcf5ef2aSThomas Huth             if (!dec_check_fpuv2(dc)) {
1514fcf5ef2aSThomas Huth                 return;
1515fcf5ef2aSThomas Huth             }
1516fcf5ef2aSThomas Huth             gen_helper_fint(cpu_R[dc->rd], cpu_env, cpu_R[dc->ra]);
1517fcf5ef2aSThomas Huth             break;
1518fcf5ef2aSThomas Huth 
1519fcf5ef2aSThomas Huth         case 7:
1520fcf5ef2aSThomas Huth             if (!dec_check_fpuv2(dc)) {
1521fcf5ef2aSThomas Huth                 return;
1522fcf5ef2aSThomas Huth             }
1523fcf5ef2aSThomas Huth             gen_helper_fsqrt(cpu_R[dc->rd], cpu_env, cpu_R[dc->ra]);
1524fcf5ef2aSThomas Huth             break;
1525fcf5ef2aSThomas Huth 
1526fcf5ef2aSThomas Huth         default:
1527fcf5ef2aSThomas Huth             qemu_log_mask(LOG_UNIMP, "unimplemented FPU insn fpu_insn=%x pc=%x"
1528fcf5ef2aSThomas Huth                           " opc=%x\n",
1529fcf5ef2aSThomas Huth                           fpu_insn, dc->pc, dc->opcode);
1530fcf5ef2aSThomas Huth             dc->abort_at_next_insn = 1;
1531fcf5ef2aSThomas Huth             break;
1532fcf5ef2aSThomas Huth     }
1533fcf5ef2aSThomas Huth }
1534fcf5ef2aSThomas Huth 
1535fcf5ef2aSThomas Huth static void dec_null(DisasContext *dc)
1536fcf5ef2aSThomas Huth {
15379ba8cd45SEdgar E. Iglesias     if (trap_illegal(dc, true)) {
1538fcf5ef2aSThomas Huth         return;
1539fcf5ef2aSThomas Huth     }
1540fcf5ef2aSThomas Huth     qemu_log_mask(LOG_GUEST_ERROR, "unknown insn pc=%x opc=%x\n", dc->pc, dc->opcode);
1541fcf5ef2aSThomas Huth     dc->abort_at_next_insn = 1;
1542fcf5ef2aSThomas Huth }
1543fcf5ef2aSThomas Huth 
1544fcf5ef2aSThomas Huth /* Insns connected to FSL or AXI stream attached devices.  */
1545fcf5ef2aSThomas Huth static void dec_stream(DisasContext *dc)
1546fcf5ef2aSThomas Huth {
1547fcf5ef2aSThomas Huth     TCGv_i32 t_id, t_ctrl;
1548fcf5ef2aSThomas Huth     int ctrl;
1549fcf5ef2aSThomas Huth 
1550fcf5ef2aSThomas Huth     LOG_DIS("%s%s imm=%x\n", dc->rd ? "get" : "put",
1551fcf5ef2aSThomas Huth             dc->type_b ? "" : "d", dc->imm);
1552fcf5ef2aSThomas Huth 
1553bdfc1e88SEdgar E. Iglesias     if (trap_userspace(dc, true)) {
1554fcf5ef2aSThomas Huth         return;
1555fcf5ef2aSThomas Huth     }
1556fcf5ef2aSThomas Huth 
1557cfeea807SEdgar E. Iglesias     t_id = tcg_temp_new_i32();
1558fcf5ef2aSThomas Huth     if (dc->type_b) {
1559cfeea807SEdgar E. Iglesias         tcg_gen_movi_i32(t_id, dc->imm & 0xf);
1560fcf5ef2aSThomas Huth         ctrl = dc->imm >> 10;
1561fcf5ef2aSThomas Huth     } else {
1562cfeea807SEdgar E. Iglesias         tcg_gen_andi_i32(t_id, cpu_R[dc->rb], 0xf);
1563fcf5ef2aSThomas Huth         ctrl = dc->imm >> 5;
1564fcf5ef2aSThomas Huth     }
1565fcf5ef2aSThomas Huth 
1566cfeea807SEdgar E. Iglesias     t_ctrl = tcg_const_i32(ctrl);
1567fcf5ef2aSThomas Huth 
1568fcf5ef2aSThomas Huth     if (dc->rd == 0) {
1569fcf5ef2aSThomas Huth         gen_helper_put(t_id, t_ctrl, cpu_R[dc->ra]);
1570fcf5ef2aSThomas Huth     } else {
1571fcf5ef2aSThomas Huth         gen_helper_get(cpu_R[dc->rd], t_id, t_ctrl);
1572fcf5ef2aSThomas Huth     }
1573cfeea807SEdgar E. Iglesias     tcg_temp_free_i32(t_id);
1574cfeea807SEdgar E. Iglesias     tcg_temp_free_i32(t_ctrl);
1575fcf5ef2aSThomas Huth }
1576fcf5ef2aSThomas Huth 
1577fcf5ef2aSThomas Huth static struct decoder_info {
1578fcf5ef2aSThomas Huth     struct {
1579fcf5ef2aSThomas Huth         uint32_t bits;
1580fcf5ef2aSThomas Huth         uint32_t mask;
1581fcf5ef2aSThomas Huth     };
1582fcf5ef2aSThomas Huth     void (*dec)(DisasContext *dc);
1583fcf5ef2aSThomas Huth } decinfo[] = {
1584fcf5ef2aSThomas Huth     {DEC_ADD, dec_add},
1585fcf5ef2aSThomas Huth     {DEC_SUB, dec_sub},
1586fcf5ef2aSThomas Huth     {DEC_AND, dec_and},
1587fcf5ef2aSThomas Huth     {DEC_XOR, dec_xor},
1588fcf5ef2aSThomas Huth     {DEC_OR, dec_or},
1589fcf5ef2aSThomas Huth     {DEC_BIT, dec_bit},
1590fcf5ef2aSThomas Huth     {DEC_BARREL, dec_barrel},
1591fcf5ef2aSThomas Huth     {DEC_LD, dec_load},
1592fcf5ef2aSThomas Huth     {DEC_ST, dec_store},
1593fcf5ef2aSThomas Huth     {DEC_IMM, dec_imm},
1594fcf5ef2aSThomas Huth     {DEC_BR, dec_br},
1595fcf5ef2aSThomas Huth     {DEC_BCC, dec_bcc},
1596fcf5ef2aSThomas Huth     {DEC_RTS, dec_rts},
1597fcf5ef2aSThomas Huth     {DEC_FPU, dec_fpu},
1598fcf5ef2aSThomas Huth     {DEC_MUL, dec_mul},
1599fcf5ef2aSThomas Huth     {DEC_DIV, dec_div},
1600fcf5ef2aSThomas Huth     {DEC_MSR, dec_msr},
1601fcf5ef2aSThomas Huth     {DEC_STREAM, dec_stream},
1602fcf5ef2aSThomas Huth     {{0, 0}, dec_null}
1603fcf5ef2aSThomas Huth };
1604fcf5ef2aSThomas Huth 
1605fcf5ef2aSThomas Huth static inline void decode(DisasContext *dc, uint32_t ir)
1606fcf5ef2aSThomas Huth {
1607fcf5ef2aSThomas Huth     int i;
1608fcf5ef2aSThomas Huth 
1609fcf5ef2aSThomas Huth     dc->ir = ir;
1610fcf5ef2aSThomas Huth     LOG_DIS("%8.8x\t", dc->ir);
1611fcf5ef2aSThomas Huth 
1612462c2544SEdgar E. Iglesias     if (ir == 0) {
16131ee1bd28SEdgar E. Iglesias         trap_illegal(dc, dc->cpu->cfg.opcode_0_illegal);
1614462c2544SEdgar E. Iglesias         /* Don't decode nop/zero instructions any further.  */
1615462c2544SEdgar E. Iglesias         return;
1616462c2544SEdgar E. Iglesias     }
1617fcf5ef2aSThomas Huth 
1618fcf5ef2aSThomas Huth     /* bit 2 seems to indicate insn type.  */
1619fcf5ef2aSThomas Huth     dc->type_b = ir & (1 << 29);
1620fcf5ef2aSThomas Huth 
1621fcf5ef2aSThomas Huth     dc->opcode = EXTRACT_FIELD(ir, 26, 31);
1622fcf5ef2aSThomas Huth     dc->rd = EXTRACT_FIELD(ir, 21, 25);
1623fcf5ef2aSThomas Huth     dc->ra = EXTRACT_FIELD(ir, 16, 20);
1624fcf5ef2aSThomas Huth     dc->rb = EXTRACT_FIELD(ir, 11, 15);
1625fcf5ef2aSThomas Huth     dc->imm = EXTRACT_FIELD(ir, 0, 15);
1626fcf5ef2aSThomas Huth 
1627fcf5ef2aSThomas Huth     /* Large switch for all insns.  */
1628fcf5ef2aSThomas Huth     for (i = 0; i < ARRAY_SIZE(decinfo); i++) {
1629fcf5ef2aSThomas Huth         if ((dc->opcode & decinfo[i].mask) == decinfo[i].bits) {
1630fcf5ef2aSThomas Huth             decinfo[i].dec(dc);
1631fcf5ef2aSThomas Huth             break;
1632fcf5ef2aSThomas Huth         }
1633fcf5ef2aSThomas Huth     }
1634fcf5ef2aSThomas Huth }
1635fcf5ef2aSThomas Huth 
1636fcf5ef2aSThomas Huth /* generate intermediate code for basic block 'tb'.  */
16378b86d6d2SRichard Henderson void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int max_insns)
1638fcf5ef2aSThomas Huth {
16399c489ea6SLluís Vilanova     CPUMBState *env = cs->env_ptr;
1640f5c7e93aSRichard Henderson     MicroBlazeCPU *cpu = env_archcpu(env);
1641fcf5ef2aSThomas Huth     uint32_t pc_start;
1642fcf5ef2aSThomas Huth     struct DisasContext ctx;
1643fcf5ef2aSThomas Huth     struct DisasContext *dc = &ctx;
164456371527SEmilio G. Cota     uint32_t page_start, org_flags;
1645cfeea807SEdgar E. Iglesias     uint32_t npc;
1646fcf5ef2aSThomas Huth     int num_insns;
1647fcf5ef2aSThomas Huth 
1648fcf5ef2aSThomas Huth     pc_start = tb->pc;
1649fcf5ef2aSThomas Huth     dc->cpu = cpu;
1650fcf5ef2aSThomas Huth     dc->tb = tb;
1651fcf5ef2aSThomas Huth     org_flags = dc->synced_flags = dc->tb_flags = tb->flags;
1652fcf5ef2aSThomas Huth 
1653fcf5ef2aSThomas Huth     dc->is_jmp = DISAS_NEXT;
1654fcf5ef2aSThomas Huth     dc->jmp = 0;
1655fcf5ef2aSThomas Huth     dc->delayed_branch = !!(dc->tb_flags & D_FLAG);
1656fcf5ef2aSThomas Huth     if (dc->delayed_branch) {
1657fcf5ef2aSThomas Huth         dc->jmp = JMP_INDIRECT;
1658fcf5ef2aSThomas Huth     }
1659fcf5ef2aSThomas Huth     dc->pc = pc_start;
1660fcf5ef2aSThomas Huth     dc->singlestep_enabled = cs->singlestep_enabled;
1661fcf5ef2aSThomas Huth     dc->cpustate_changed = 0;
1662fcf5ef2aSThomas Huth     dc->abort_at_next_insn = 0;
1663fcf5ef2aSThomas Huth 
1664fcf5ef2aSThomas Huth     if (pc_start & 3) {
1665fcf5ef2aSThomas Huth         cpu_abort(cs, "Microblaze: unaligned PC=%x\n", pc_start);
1666fcf5ef2aSThomas Huth     }
1667fcf5ef2aSThomas Huth 
166856371527SEmilio G. Cota     page_start = pc_start & TARGET_PAGE_MASK;
1669fcf5ef2aSThomas Huth     num_insns = 0;
1670fcf5ef2aSThomas Huth 
1671fcf5ef2aSThomas Huth     gen_tb_start(tb);
1672fcf5ef2aSThomas Huth     do
1673fcf5ef2aSThomas Huth     {
1674fcf5ef2aSThomas Huth         tcg_gen_insn_start(dc->pc);
1675fcf5ef2aSThomas Huth         num_insns++;
1676fcf5ef2aSThomas Huth 
1677fcf5ef2aSThomas Huth #if SIM_COMPAT
1678fcf5ef2aSThomas Huth         if (qemu_loglevel_mask(CPU_LOG_TB_IN_ASM)) {
1679*aa28e6d4SRichard Henderson             tcg_gen_movi_i64(cpu_pc, dc->pc);
1680fcf5ef2aSThomas Huth             gen_helper_debug();
1681fcf5ef2aSThomas Huth         }
1682fcf5ef2aSThomas Huth #endif
1683fcf5ef2aSThomas Huth 
1684fcf5ef2aSThomas Huth         if (unlikely(cpu_breakpoint_test(cs, dc->pc, BP_ANY))) {
1685fcf5ef2aSThomas Huth             t_gen_raise_exception(dc, EXCP_DEBUG);
1686fcf5ef2aSThomas Huth             dc->is_jmp = DISAS_UPDATE;
1687fcf5ef2aSThomas Huth             /* The address covered by the breakpoint must be included in
1688fcf5ef2aSThomas Huth                [tb->pc, tb->pc + tb->size) in order to for it to be
1689fcf5ef2aSThomas Huth                properly cleared -- thus we increment the PC here so that
1690fcf5ef2aSThomas Huth                the logic setting tb->size below does the right thing.  */
1691fcf5ef2aSThomas Huth             dc->pc += 4;
1692fcf5ef2aSThomas Huth             break;
1693fcf5ef2aSThomas Huth         }
1694fcf5ef2aSThomas Huth 
1695fcf5ef2aSThomas Huth         /* Pretty disas.  */
1696fcf5ef2aSThomas Huth         LOG_DIS("%8.8x:\t", dc->pc);
1697fcf5ef2aSThomas Huth 
1698c5a49c63SEmilio G. Cota         if (num_insns == max_insns && (tb_cflags(tb) & CF_LAST_IO)) {
1699fcf5ef2aSThomas Huth             gen_io_start();
1700fcf5ef2aSThomas Huth         }
1701fcf5ef2aSThomas Huth 
1702fcf5ef2aSThomas Huth         dc->clear_imm = 1;
1703fcf5ef2aSThomas Huth         decode(dc, cpu_ldl_code(env, dc->pc));
1704fcf5ef2aSThomas Huth         if (dc->clear_imm)
1705fcf5ef2aSThomas Huth             dc->tb_flags &= ~IMM_FLAG;
1706fcf5ef2aSThomas Huth         dc->pc += 4;
1707fcf5ef2aSThomas Huth 
1708fcf5ef2aSThomas Huth         if (dc->delayed_branch) {
1709fcf5ef2aSThomas Huth             dc->delayed_branch--;
1710fcf5ef2aSThomas Huth             if (!dc->delayed_branch) {
1711fcf5ef2aSThomas Huth                 if (dc->tb_flags & DRTI_FLAG)
1712fcf5ef2aSThomas Huth                     do_rti(dc);
1713fcf5ef2aSThomas Huth                  if (dc->tb_flags & DRTB_FLAG)
1714fcf5ef2aSThomas Huth                     do_rtb(dc);
1715fcf5ef2aSThomas Huth                 if (dc->tb_flags & DRTE_FLAG)
1716fcf5ef2aSThomas Huth                     do_rte(dc);
1717fcf5ef2aSThomas Huth                 /* Clear the delay slot flag.  */
1718fcf5ef2aSThomas Huth                 dc->tb_flags &= ~D_FLAG;
1719fcf5ef2aSThomas Huth                 /* If it is a direct jump, try direct chaining.  */
1720fcf5ef2aSThomas Huth                 if (dc->jmp == JMP_INDIRECT) {
1721c49a41b0SEdgar E. Iglesias                     TCGv_i64 tmp_pc = tcg_const_i64(dc->pc);
1722c49a41b0SEdgar E. Iglesias                     eval_cond_jmp(dc, env_btarget, tmp_pc);
1723c49a41b0SEdgar E. Iglesias                     tcg_temp_free_i64(tmp_pc);
1724c49a41b0SEdgar E. Iglesias 
1725fcf5ef2aSThomas Huth                     dc->is_jmp = DISAS_JUMP;
1726fcf5ef2aSThomas Huth                 } else if (dc->jmp == JMP_DIRECT) {
1727fcf5ef2aSThomas Huth                     t_sync_flags(dc);
1728fcf5ef2aSThomas Huth                     gen_goto_tb(dc, 0, dc->jmp_pc);
1729fcf5ef2aSThomas Huth                     dc->is_jmp = DISAS_TB_JUMP;
1730fcf5ef2aSThomas Huth                 } else if (dc->jmp == JMP_DIRECT_CC) {
1731fcf5ef2aSThomas Huth                     TCGLabel *l1 = gen_new_label();
1732fcf5ef2aSThomas Huth                     t_sync_flags(dc);
1733fcf5ef2aSThomas Huth                     /* Conditional jmp.  */
1734cfeea807SEdgar E. Iglesias                     tcg_gen_brcondi_i32(TCG_COND_NE, env_btaken, 0, l1);
1735fcf5ef2aSThomas Huth                     gen_goto_tb(dc, 1, dc->pc);
1736fcf5ef2aSThomas Huth                     gen_set_label(l1);
1737fcf5ef2aSThomas Huth                     gen_goto_tb(dc, 0, dc->jmp_pc);
1738fcf5ef2aSThomas Huth 
1739fcf5ef2aSThomas Huth                     dc->is_jmp = DISAS_TB_JUMP;
1740fcf5ef2aSThomas Huth                 }
1741fcf5ef2aSThomas Huth                 break;
1742fcf5ef2aSThomas Huth             }
1743fcf5ef2aSThomas Huth         }
1744fcf5ef2aSThomas Huth         if (cs->singlestep_enabled) {
1745fcf5ef2aSThomas Huth             break;
1746fcf5ef2aSThomas Huth         }
1747fcf5ef2aSThomas Huth     } while (!dc->is_jmp && !dc->cpustate_changed
1748fcf5ef2aSThomas Huth              && !tcg_op_buf_full()
1749fcf5ef2aSThomas Huth              && !singlestep
175056371527SEmilio G. Cota              && (dc->pc - page_start < TARGET_PAGE_SIZE)
1751fcf5ef2aSThomas Huth              && num_insns < max_insns);
1752fcf5ef2aSThomas Huth 
1753fcf5ef2aSThomas Huth     npc = dc->pc;
1754fcf5ef2aSThomas Huth     if (dc->jmp == JMP_DIRECT || dc->jmp == JMP_DIRECT_CC) {
1755fcf5ef2aSThomas Huth         if (dc->tb_flags & D_FLAG) {
1756fcf5ef2aSThomas Huth             dc->is_jmp = DISAS_UPDATE;
1757*aa28e6d4SRichard Henderson             tcg_gen_movi_i64(cpu_pc, npc);
1758fcf5ef2aSThomas Huth             sync_jmpstate(dc);
1759fcf5ef2aSThomas Huth         } else
1760fcf5ef2aSThomas Huth             npc = dc->jmp_pc;
1761fcf5ef2aSThomas Huth     }
1762fcf5ef2aSThomas Huth 
1763fcf5ef2aSThomas Huth     /* Force an update if the per-tb cpu state has changed.  */
1764fcf5ef2aSThomas Huth     if (dc->is_jmp == DISAS_NEXT
1765fcf5ef2aSThomas Huth         && (dc->cpustate_changed || org_flags != dc->tb_flags)) {
1766fcf5ef2aSThomas Huth         dc->is_jmp = DISAS_UPDATE;
1767*aa28e6d4SRichard Henderson         tcg_gen_movi_i64(cpu_pc, npc);
1768fcf5ef2aSThomas Huth     }
1769fcf5ef2aSThomas Huth     t_sync_flags(dc);
1770fcf5ef2aSThomas Huth 
1771fcf5ef2aSThomas Huth     if (unlikely(cs->singlestep_enabled)) {
1772fcf5ef2aSThomas Huth         TCGv_i32 tmp = tcg_const_i32(EXCP_DEBUG);
1773fcf5ef2aSThomas Huth 
1774fcf5ef2aSThomas Huth         if (dc->is_jmp != DISAS_JUMP) {
1775*aa28e6d4SRichard Henderson             tcg_gen_movi_i64(cpu_pc, npc);
1776fcf5ef2aSThomas Huth         }
1777fcf5ef2aSThomas Huth         gen_helper_raise_exception(cpu_env, tmp);
1778fcf5ef2aSThomas Huth         tcg_temp_free_i32(tmp);
1779fcf5ef2aSThomas Huth     } else {
1780fcf5ef2aSThomas Huth         switch(dc->is_jmp) {
1781fcf5ef2aSThomas Huth             case DISAS_NEXT:
1782fcf5ef2aSThomas Huth                 gen_goto_tb(dc, 1, npc);
1783fcf5ef2aSThomas Huth                 break;
1784fcf5ef2aSThomas Huth             default:
1785fcf5ef2aSThomas Huth             case DISAS_JUMP:
1786fcf5ef2aSThomas Huth             case DISAS_UPDATE:
1787fcf5ef2aSThomas Huth                 /* indicate that the hash table must be used
1788fcf5ef2aSThomas Huth                    to find the next TB */
178907ea28b4SRichard Henderson                 tcg_gen_exit_tb(NULL, 0);
1790fcf5ef2aSThomas Huth                 break;
1791fcf5ef2aSThomas Huth             case DISAS_TB_JUMP:
1792fcf5ef2aSThomas Huth                 /* nothing more to generate */
1793fcf5ef2aSThomas Huth                 break;
1794fcf5ef2aSThomas Huth         }
1795fcf5ef2aSThomas Huth     }
1796fcf5ef2aSThomas Huth     gen_tb_end(tb, num_insns);
1797fcf5ef2aSThomas Huth 
1798fcf5ef2aSThomas Huth     tb->size = dc->pc - pc_start;
1799fcf5ef2aSThomas Huth     tb->icount = num_insns;
1800fcf5ef2aSThomas Huth 
1801fcf5ef2aSThomas Huth #ifdef DEBUG_DISAS
1802fcf5ef2aSThomas Huth #if !SIM_COMPAT
1803fcf5ef2aSThomas Huth     if (qemu_loglevel_mask(CPU_LOG_TB_IN_ASM)
1804fcf5ef2aSThomas Huth         && qemu_log_in_addr_range(pc_start)) {
1805fc59d2d8SRobert Foley         FILE *logfile = qemu_log_lock();
1806fcf5ef2aSThomas Huth         qemu_log("--------------\n");
18071d48474dSRichard Henderson         log_target_disas(cs, pc_start, dc->pc - pc_start);
1808fc59d2d8SRobert Foley         qemu_log_unlock(logfile);
1809fcf5ef2aSThomas Huth     }
1810fcf5ef2aSThomas Huth #endif
1811fcf5ef2aSThomas Huth #endif
1812fcf5ef2aSThomas Huth     assert(!dc->abort_at_next_insn);
1813fcf5ef2aSThomas Huth }
1814fcf5ef2aSThomas Huth 
181590c84c56SMarkus Armbruster void mb_cpu_dump_state(CPUState *cs, FILE *f, int flags)
1816fcf5ef2aSThomas Huth {
1817fcf5ef2aSThomas Huth     MicroBlazeCPU *cpu = MICROBLAZE_CPU(cs);
1818fcf5ef2aSThomas Huth     CPUMBState *env = &cpu->env;
1819fcf5ef2aSThomas Huth     int i;
1820fcf5ef2aSThomas Huth 
182190c84c56SMarkus Armbruster     if (!env) {
1822fcf5ef2aSThomas Huth         return;
182390c84c56SMarkus Armbruster     }
1824fcf5ef2aSThomas Huth 
182590c84c56SMarkus Armbruster     qemu_fprintf(f, "IN: PC=%" PRIx64 " %s\n",
182676e8187dSRichard Henderson                  env->pc, lookup_symbol(env->pc));
182790c84c56SMarkus Armbruster     qemu_fprintf(f, "rmsr=%" PRIx64 " resr=%" PRIx64 " rear=%" PRIx64 " "
18282ead1b18SJoe Komlodi                  "debug=%x imm=%x iflags=%x fsr=%" PRIx64 " "
18292ead1b18SJoe Komlodi                  "rbtr=%" PRIx64 "\n",
183078e9caf2SRichard Henderson                  env->msr, env->esr, env->ear,
18315a8e0136SRichard Henderson                  env->debug, env->imm, env->iflags, env->fsr,
18326fbf78f2SRichard Henderson                  env->btr);
183390c84c56SMarkus Armbruster     qemu_fprintf(f, "btaken=%d btarget=%" PRIx64 " mode=%s(saved=%s) "
183443d318b2SEdgar E. Iglesias                  "eip=%d ie=%d\n",
1835fcf5ef2aSThomas Huth                  env->btaken, env->btarget,
18362e5282caSRichard Henderson                  (env->msr & MSR_UM) ? "user" : "kernel",
18372e5282caSRichard Henderson                  (env->msr & MSR_UMS) ? "user" : "kernel",
18382e5282caSRichard Henderson                  (bool)(env->msr & MSR_EIP),
18392e5282caSRichard Henderson                  (bool)(env->msr & MSR_IE));
18402ead1b18SJoe Komlodi     for (i = 0; i < 12; i++) {
18412ead1b18SJoe Komlodi         qemu_fprintf(f, "rpvr%2.2d=%8.8x ", i, env->pvr.regs[i]);
18422ead1b18SJoe Komlodi         if ((i + 1) % 4 == 0) {
18432ead1b18SJoe Komlodi             qemu_fprintf(f, "\n");
18442ead1b18SJoe Komlodi         }
18452ead1b18SJoe Komlodi     }
1846fcf5ef2aSThomas Huth 
18472ead1b18SJoe Komlodi     /* Registers that aren't modeled are reported as 0 */
18482ead1b18SJoe Komlodi     qemu_fprintf(f, "redr=%" PRIx64 " rpid=0 rzpr=0 rtlbx=0 rtlbsx=0 "
1849af20a93aSRichard Henderson                     "rtlblo=0 rtlbhi=0\n", env->edr);
18502ead1b18SJoe Komlodi     qemu_fprintf(f, "slr=%x shr=%x\n", env->slr, env->shr);
1851fcf5ef2aSThomas Huth     for (i = 0; i < 32; i++) {
185290c84c56SMarkus Armbruster         qemu_fprintf(f, "r%2.2d=%8.8x ", i, env->regs[i]);
1853fcf5ef2aSThomas Huth         if ((i + 1) % 4 == 0)
185490c84c56SMarkus Armbruster             qemu_fprintf(f, "\n");
1855fcf5ef2aSThomas Huth         }
185690c84c56SMarkus Armbruster     qemu_fprintf(f, "\n\n");
1857fcf5ef2aSThomas Huth }
1858fcf5ef2aSThomas Huth 
1859fcf5ef2aSThomas Huth void mb_tcg_init(void)
1860fcf5ef2aSThomas Huth {
1861fcf5ef2aSThomas Huth     int i;
1862fcf5ef2aSThomas Huth 
1863cfeea807SEdgar E. Iglesias     env_debug = tcg_global_mem_new_i32(cpu_env,
1864fcf5ef2aSThomas Huth                     offsetof(CPUMBState, debug),
1865fcf5ef2aSThomas Huth                     "debug0");
1866cfeea807SEdgar E. Iglesias     env_iflags = tcg_global_mem_new_i32(cpu_env,
1867fcf5ef2aSThomas Huth                     offsetof(CPUMBState, iflags),
1868fcf5ef2aSThomas Huth                     "iflags");
1869cfeea807SEdgar E. Iglesias     env_imm = tcg_global_mem_new_i32(cpu_env,
1870fcf5ef2aSThomas Huth                     offsetof(CPUMBState, imm),
1871fcf5ef2aSThomas Huth                     "imm");
187243d318b2SEdgar E. Iglesias     env_btarget = tcg_global_mem_new_i64(cpu_env,
1873fcf5ef2aSThomas Huth                      offsetof(CPUMBState, btarget),
1874fcf5ef2aSThomas Huth                      "btarget");
1875cfeea807SEdgar E. Iglesias     env_btaken = tcg_global_mem_new_i32(cpu_env,
1876fcf5ef2aSThomas Huth                      offsetof(CPUMBState, btaken),
1877fcf5ef2aSThomas Huth                      "btaken");
1878403322eaSEdgar E. Iglesias     env_res_addr = tcg_global_mem_new(cpu_env,
1879fcf5ef2aSThomas Huth                      offsetof(CPUMBState, res_addr),
1880fcf5ef2aSThomas Huth                      "res_addr");
1881cfeea807SEdgar E. Iglesias     env_res_val = tcg_global_mem_new_i32(cpu_env,
1882fcf5ef2aSThomas Huth                      offsetof(CPUMBState, res_val),
1883fcf5ef2aSThomas Huth                      "res_val");
1884fcf5ef2aSThomas Huth     for (i = 0; i < ARRAY_SIZE(cpu_R); i++) {
1885cfeea807SEdgar E. Iglesias         cpu_R[i] = tcg_global_mem_new_i32(cpu_env,
1886fcf5ef2aSThomas Huth                           offsetof(CPUMBState, regs[i]),
1887fcf5ef2aSThomas Huth                           regnames[i]);
1888fcf5ef2aSThomas Huth     }
188976e8187dSRichard Henderson 
1890*aa28e6d4SRichard Henderson     cpu_pc =
189176e8187dSRichard Henderson         tcg_global_mem_new_i64(cpu_env, offsetof(CPUMBState, pc), "rpc");
1892*aa28e6d4SRichard Henderson     cpu_msr =
18932e5282caSRichard Henderson         tcg_global_mem_new_i64(cpu_env, offsetof(CPUMBState, msr), "rmsr");
1894*aa28e6d4SRichard Henderson     cpu_ear =
1895b2e80a3cSRichard Henderson         tcg_global_mem_new_i64(cpu_env, offsetof(CPUMBState, ear), "rear");
1896*aa28e6d4SRichard Henderson     cpu_esr =
189778e9caf2SRichard Henderson         tcg_global_mem_new_i64(cpu_env, offsetof(CPUMBState, esr), "resr");
1898*aa28e6d4SRichard Henderson     cpu_fsr =
18995a8e0136SRichard Henderson         tcg_global_mem_new_i64(cpu_env, offsetof(CPUMBState, fsr), "rfsr");
1900*aa28e6d4SRichard Henderson     cpu_btr =
19016fbf78f2SRichard Henderson         tcg_global_mem_new_i64(cpu_env, offsetof(CPUMBState, btr), "rbtr");
1902*aa28e6d4SRichard Henderson     cpu_edr =
1903af20a93aSRichard Henderson         tcg_global_mem_new_i64(cpu_env, offsetof(CPUMBState, edr), "redr");
1904fcf5ef2aSThomas Huth }
1905fcf5ef2aSThomas Huth 
1906fcf5ef2aSThomas Huth void restore_state_to_opc(CPUMBState *env, TranslationBlock *tb,
1907fcf5ef2aSThomas Huth                           target_ulong *data)
1908fcf5ef2aSThomas Huth {
190976e8187dSRichard Henderson     env->pc = data[0];
1910fcf5ef2aSThomas Huth }
1911