1fcf5ef2aSThomas Huth /* 2fcf5ef2aSThomas Huth * Xilinx MicroBlaze emulation for qemu: main translation routines. 3fcf5ef2aSThomas Huth * 4fcf5ef2aSThomas Huth * Copyright (c) 2009 Edgar E. Iglesias. 5fcf5ef2aSThomas Huth * Copyright (c) 2009-2012 PetaLogix Qld Pty Ltd. 6fcf5ef2aSThomas Huth * 7fcf5ef2aSThomas Huth * This library is free software; you can redistribute it and/or 8fcf5ef2aSThomas Huth * modify it under the terms of the GNU Lesser General Public 9fcf5ef2aSThomas Huth * License as published by the Free Software Foundation; either 10fcf5ef2aSThomas Huth * version 2 of the License, or (at your option) any later version. 11fcf5ef2aSThomas Huth * 12fcf5ef2aSThomas Huth * This library is distributed in the hope that it will be useful, 13fcf5ef2aSThomas Huth * but WITHOUT ANY WARRANTY; without even the implied warranty of 14fcf5ef2aSThomas Huth * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 15fcf5ef2aSThomas Huth * Lesser General Public License for more details. 16fcf5ef2aSThomas Huth * 17fcf5ef2aSThomas Huth * You should have received a copy of the GNU Lesser General Public 18fcf5ef2aSThomas Huth * License along with this library; if not, see <http://www.gnu.org/licenses/>. 19fcf5ef2aSThomas Huth */ 20fcf5ef2aSThomas Huth 21fcf5ef2aSThomas Huth #include "qemu/osdep.h" 22fcf5ef2aSThomas Huth #include "cpu.h" 23fcf5ef2aSThomas Huth #include "disas/disas.h" 24fcf5ef2aSThomas Huth #include "exec/exec-all.h" 25fcf5ef2aSThomas Huth #include "tcg-op.h" 26fcf5ef2aSThomas Huth #include "exec/helper-proto.h" 27fcf5ef2aSThomas Huth #include "microblaze-decode.h" 28fcf5ef2aSThomas Huth #include "exec/cpu_ldst.h" 29fcf5ef2aSThomas Huth #include "exec/helper-gen.h" 3077fc6f5eSLluís Vilanova #include "exec/translator.h" 31fcf5ef2aSThomas Huth 32fcf5ef2aSThomas Huth #include "trace-tcg.h" 33fcf5ef2aSThomas Huth #include "exec/log.h" 34fcf5ef2aSThomas Huth 35fcf5ef2aSThomas Huth 36fcf5ef2aSThomas Huth #define SIM_COMPAT 0 37fcf5ef2aSThomas Huth #define DISAS_GNU 1 38fcf5ef2aSThomas Huth #define DISAS_MB 1 39fcf5ef2aSThomas Huth #if DISAS_MB && !SIM_COMPAT 40fcf5ef2aSThomas Huth # define LOG_DIS(...) qemu_log_mask(CPU_LOG_TB_IN_ASM, ## __VA_ARGS__) 41fcf5ef2aSThomas Huth #else 42fcf5ef2aSThomas Huth # define LOG_DIS(...) do { } while (0) 43fcf5ef2aSThomas Huth #endif 44fcf5ef2aSThomas Huth 45fcf5ef2aSThomas Huth #define D(x) 46fcf5ef2aSThomas Huth 47fcf5ef2aSThomas Huth #define EXTRACT_FIELD(src, start, end) \ 48fcf5ef2aSThomas Huth (((src) >> start) & ((1 << (end - start + 1)) - 1)) 49fcf5ef2aSThomas Huth 5077fc6f5eSLluís Vilanova /* is_jmp field values */ 5177fc6f5eSLluís Vilanova #define DISAS_JUMP DISAS_TARGET_0 /* only pc was modified dynamically */ 5277fc6f5eSLluís Vilanova #define DISAS_UPDATE DISAS_TARGET_1 /* cpu state was modified dynamically */ 5377fc6f5eSLluís Vilanova #define DISAS_TB_JUMP DISAS_TARGET_2 /* only pc was modified statically */ 5477fc6f5eSLluís Vilanova 55cfeea807SEdgar E. Iglesias static TCGv_i32 env_debug; 56cfeea807SEdgar E. Iglesias static TCGv_i32 cpu_R[32]; 570a22f8cfSEdgar E. Iglesias static TCGv_i64 cpu_SR[14]; 58cfeea807SEdgar E. Iglesias static TCGv_i32 env_imm; 59cfeea807SEdgar E. Iglesias static TCGv_i32 env_btaken; 60cfeea807SEdgar E. Iglesias static TCGv_i32 env_btarget; 61cfeea807SEdgar E. Iglesias static TCGv_i32 env_iflags; 62403322eaSEdgar E. Iglesias static TCGv env_res_addr; 63cfeea807SEdgar E. Iglesias static TCGv_i32 env_res_val; 64fcf5ef2aSThomas Huth 65fcf5ef2aSThomas Huth #include "exec/gen-icount.h" 66fcf5ef2aSThomas Huth 67fcf5ef2aSThomas Huth /* This is the state at translation time. */ 68fcf5ef2aSThomas Huth typedef struct DisasContext { 69fcf5ef2aSThomas Huth MicroBlazeCPU *cpu; 70cfeea807SEdgar E. Iglesias uint32_t pc; 71fcf5ef2aSThomas Huth 72fcf5ef2aSThomas Huth /* Decoder. */ 73fcf5ef2aSThomas Huth int type_b; 74fcf5ef2aSThomas Huth uint32_t ir; 75fcf5ef2aSThomas Huth uint8_t opcode; 76fcf5ef2aSThomas Huth uint8_t rd, ra, rb; 77fcf5ef2aSThomas Huth uint16_t imm; 78fcf5ef2aSThomas Huth 79fcf5ef2aSThomas Huth unsigned int cpustate_changed; 80fcf5ef2aSThomas Huth unsigned int delayed_branch; 81fcf5ef2aSThomas Huth unsigned int tb_flags, synced_flags; /* tb dependent flags. */ 82fcf5ef2aSThomas Huth unsigned int clear_imm; 83fcf5ef2aSThomas Huth int is_jmp; 84fcf5ef2aSThomas Huth 85fcf5ef2aSThomas Huth #define JMP_NOJMP 0 86fcf5ef2aSThomas Huth #define JMP_DIRECT 1 87fcf5ef2aSThomas Huth #define JMP_DIRECT_CC 2 88fcf5ef2aSThomas Huth #define JMP_INDIRECT 3 89fcf5ef2aSThomas Huth unsigned int jmp; 90fcf5ef2aSThomas Huth uint32_t jmp_pc; 91fcf5ef2aSThomas Huth 92fcf5ef2aSThomas Huth int abort_at_next_insn; 93fcf5ef2aSThomas Huth int nr_nops; 94fcf5ef2aSThomas Huth struct TranslationBlock *tb; 95fcf5ef2aSThomas Huth int singlestep_enabled; 96fcf5ef2aSThomas Huth } DisasContext; 97fcf5ef2aSThomas Huth 98fcf5ef2aSThomas Huth static const char *regnames[] = 99fcf5ef2aSThomas Huth { 100fcf5ef2aSThomas Huth "r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7", 101fcf5ef2aSThomas Huth "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15", 102fcf5ef2aSThomas Huth "r16", "r17", "r18", "r19", "r20", "r21", "r22", "r23", 103fcf5ef2aSThomas Huth "r24", "r25", "r26", "r27", "r28", "r29", "r30", "r31", 104fcf5ef2aSThomas Huth }; 105fcf5ef2aSThomas Huth 106fcf5ef2aSThomas Huth static const char *special_regnames[] = 107fcf5ef2aSThomas Huth { 1080031eef2SEdgar E. Iglesias "rpc", "rmsr", "sr2", "rear", "sr4", "resr", "sr6", "rfsr", 1090031eef2SEdgar E. Iglesias "sr8", "sr9", "sr10", "rbtr", "sr12", "redr" 110fcf5ef2aSThomas Huth }; 111fcf5ef2aSThomas Huth 112fcf5ef2aSThomas Huth static inline void t_sync_flags(DisasContext *dc) 113fcf5ef2aSThomas Huth { 114fcf5ef2aSThomas Huth /* Synch the tb dependent flags between translator and runtime. */ 115fcf5ef2aSThomas Huth if (dc->tb_flags != dc->synced_flags) { 116cfeea807SEdgar E. Iglesias tcg_gen_movi_i32(env_iflags, dc->tb_flags); 117fcf5ef2aSThomas Huth dc->synced_flags = dc->tb_flags; 118fcf5ef2aSThomas Huth } 119fcf5ef2aSThomas Huth } 120fcf5ef2aSThomas Huth 121fcf5ef2aSThomas Huth static inline void t_gen_raise_exception(DisasContext *dc, uint32_t index) 122fcf5ef2aSThomas Huth { 123fcf5ef2aSThomas Huth TCGv_i32 tmp = tcg_const_i32(index); 124fcf5ef2aSThomas Huth 125fcf5ef2aSThomas Huth t_sync_flags(dc); 1260a22f8cfSEdgar E. Iglesias tcg_gen_movi_i64(cpu_SR[SR_PC], dc->pc); 127fcf5ef2aSThomas Huth gen_helper_raise_exception(cpu_env, tmp); 128fcf5ef2aSThomas Huth tcg_temp_free_i32(tmp); 129fcf5ef2aSThomas Huth dc->is_jmp = DISAS_UPDATE; 130fcf5ef2aSThomas Huth } 131fcf5ef2aSThomas Huth 132fcf5ef2aSThomas Huth static inline bool use_goto_tb(DisasContext *dc, target_ulong dest) 133fcf5ef2aSThomas Huth { 134fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 135fcf5ef2aSThomas Huth return (dc->tb->pc & TARGET_PAGE_MASK) == (dest & TARGET_PAGE_MASK); 136fcf5ef2aSThomas Huth #else 137fcf5ef2aSThomas Huth return true; 138fcf5ef2aSThomas Huth #endif 139fcf5ef2aSThomas Huth } 140fcf5ef2aSThomas Huth 141fcf5ef2aSThomas Huth static void gen_goto_tb(DisasContext *dc, int n, target_ulong dest) 142fcf5ef2aSThomas Huth { 143fcf5ef2aSThomas Huth if (use_goto_tb(dc, dest)) { 144fcf5ef2aSThomas Huth tcg_gen_goto_tb(n); 1450a22f8cfSEdgar E. Iglesias tcg_gen_movi_i64(cpu_SR[SR_PC], dest); 146fcf5ef2aSThomas Huth tcg_gen_exit_tb((uintptr_t)dc->tb + n); 147fcf5ef2aSThomas Huth } else { 1480a22f8cfSEdgar E. Iglesias tcg_gen_movi_i64(cpu_SR[SR_PC], dest); 149fcf5ef2aSThomas Huth tcg_gen_exit_tb(0); 150fcf5ef2aSThomas Huth } 151fcf5ef2aSThomas Huth } 152fcf5ef2aSThomas Huth 153cfeea807SEdgar E. Iglesias static void read_carry(DisasContext *dc, TCGv_i32 d) 154fcf5ef2aSThomas Huth { 1550a22f8cfSEdgar E. Iglesias tcg_gen_extrl_i64_i32(d, cpu_SR[SR_MSR]); 1560a22f8cfSEdgar E. Iglesias tcg_gen_shri_i32(d, d, 31); 157fcf5ef2aSThomas Huth } 158fcf5ef2aSThomas Huth 159fcf5ef2aSThomas Huth /* 160fcf5ef2aSThomas Huth * write_carry sets the carry bits in MSR based on bit 0 of v. 161fcf5ef2aSThomas Huth * v[31:1] are ignored. 162fcf5ef2aSThomas Huth */ 163cfeea807SEdgar E. Iglesias static void write_carry(DisasContext *dc, TCGv_i32 v) 164fcf5ef2aSThomas Huth { 1650a22f8cfSEdgar E. Iglesias TCGv_i64 t0 = tcg_temp_new_i64(); 1660a22f8cfSEdgar E. Iglesias tcg_gen_extu_i32_i64(t0, v); 1670a22f8cfSEdgar E. Iglesias /* Deposit bit 0 into MSR_C and the alias MSR_CC. */ 1680a22f8cfSEdgar E. Iglesias tcg_gen_deposit_i64(cpu_SR[SR_MSR], cpu_SR[SR_MSR], t0, 2, 1); 1690a22f8cfSEdgar E. Iglesias tcg_gen_deposit_i64(cpu_SR[SR_MSR], cpu_SR[SR_MSR], t0, 31, 1); 1700a22f8cfSEdgar E. Iglesias tcg_temp_free_i64(t0); 171fcf5ef2aSThomas Huth } 172fcf5ef2aSThomas Huth 173fcf5ef2aSThomas Huth static void write_carryi(DisasContext *dc, bool carry) 174fcf5ef2aSThomas Huth { 175cfeea807SEdgar E. Iglesias TCGv_i32 t0 = tcg_temp_new_i32(); 176cfeea807SEdgar E. Iglesias tcg_gen_movi_i32(t0, carry); 177fcf5ef2aSThomas Huth write_carry(dc, t0); 178cfeea807SEdgar E. Iglesias tcg_temp_free_i32(t0); 179fcf5ef2aSThomas Huth } 180fcf5ef2aSThomas Huth 181bdfc1e88SEdgar E. Iglesias /* 1829ba8cd45SEdgar E. Iglesias * Returns true if the insn an illegal operation. 1839ba8cd45SEdgar E. Iglesias * If exceptions are enabled, an exception is raised. 1849ba8cd45SEdgar E. Iglesias */ 1859ba8cd45SEdgar E. Iglesias static bool trap_illegal(DisasContext *dc, bool cond) 1869ba8cd45SEdgar E. Iglesias { 1879ba8cd45SEdgar E. Iglesias if (cond && (dc->tb_flags & MSR_EE_FLAG) 1889ba8cd45SEdgar E. Iglesias && (dc->cpu->env.pvr.regs[2] & PVR2_ILL_OPCODE_EXC_MASK)) { 1890a22f8cfSEdgar E. Iglesias tcg_gen_movi_i64(cpu_SR[SR_ESR], ESR_EC_ILLEGAL_OP); 1909ba8cd45SEdgar E. Iglesias t_gen_raise_exception(dc, EXCP_HW_EXCP); 1919ba8cd45SEdgar E. Iglesias } 1929ba8cd45SEdgar E. Iglesias return cond; 1939ba8cd45SEdgar E. Iglesias } 1949ba8cd45SEdgar E. Iglesias 1959ba8cd45SEdgar E. Iglesias /* 196bdfc1e88SEdgar E. Iglesias * Returns true if the insn is illegal in userspace. 197bdfc1e88SEdgar E. Iglesias * If exceptions are enabled, an exception is raised. 198bdfc1e88SEdgar E. Iglesias */ 199bdfc1e88SEdgar E. Iglesias static bool trap_userspace(DisasContext *dc, bool cond) 200bdfc1e88SEdgar E. Iglesias { 201bdfc1e88SEdgar E. Iglesias int mem_index = cpu_mmu_index(&dc->cpu->env, false); 202bdfc1e88SEdgar E. Iglesias bool cond_user = cond && mem_index == MMU_USER_IDX; 203bdfc1e88SEdgar E. Iglesias 204bdfc1e88SEdgar E. Iglesias if (cond_user && (dc->tb_flags & MSR_EE_FLAG)) { 2050a22f8cfSEdgar E. Iglesias tcg_gen_movi_i64(cpu_SR[SR_ESR], ESR_EC_PRIVINSN); 206bdfc1e88SEdgar E. Iglesias t_gen_raise_exception(dc, EXCP_HW_EXCP); 207bdfc1e88SEdgar E. Iglesias } 208bdfc1e88SEdgar E. Iglesias return cond_user; 209bdfc1e88SEdgar E. Iglesias } 210bdfc1e88SEdgar E. Iglesias 211fcf5ef2aSThomas Huth /* True if ALU operand b is a small immediate that may deserve 212fcf5ef2aSThomas Huth faster treatment. */ 213fcf5ef2aSThomas Huth static inline int dec_alu_op_b_is_small_imm(DisasContext *dc) 214fcf5ef2aSThomas Huth { 215fcf5ef2aSThomas Huth /* Immediate insn without the imm prefix ? */ 216fcf5ef2aSThomas Huth return dc->type_b && !(dc->tb_flags & IMM_FLAG); 217fcf5ef2aSThomas Huth } 218fcf5ef2aSThomas Huth 219cfeea807SEdgar E. Iglesias static inline TCGv_i32 *dec_alu_op_b(DisasContext *dc) 220fcf5ef2aSThomas Huth { 221fcf5ef2aSThomas Huth if (dc->type_b) { 222fcf5ef2aSThomas Huth if (dc->tb_flags & IMM_FLAG) 223cfeea807SEdgar E. Iglesias tcg_gen_ori_i32(env_imm, env_imm, dc->imm); 224fcf5ef2aSThomas Huth else 225cfeea807SEdgar E. Iglesias tcg_gen_movi_i32(env_imm, (int32_t)((int16_t)dc->imm)); 226fcf5ef2aSThomas Huth return &env_imm; 227fcf5ef2aSThomas Huth } else 228fcf5ef2aSThomas Huth return &cpu_R[dc->rb]; 229fcf5ef2aSThomas Huth } 230fcf5ef2aSThomas Huth 231fcf5ef2aSThomas Huth static void dec_add(DisasContext *dc) 232fcf5ef2aSThomas Huth { 233fcf5ef2aSThomas Huth unsigned int k, c; 234cfeea807SEdgar E. Iglesias TCGv_i32 cf; 235fcf5ef2aSThomas Huth 236fcf5ef2aSThomas Huth k = dc->opcode & 4; 237fcf5ef2aSThomas Huth c = dc->opcode & 2; 238fcf5ef2aSThomas Huth 239fcf5ef2aSThomas Huth LOG_DIS("add%s%s%s r%d r%d r%d\n", 240fcf5ef2aSThomas Huth dc->type_b ? "i" : "", k ? "k" : "", c ? "c" : "", 241fcf5ef2aSThomas Huth dc->rd, dc->ra, dc->rb); 242fcf5ef2aSThomas Huth 243fcf5ef2aSThomas Huth /* Take care of the easy cases first. */ 244fcf5ef2aSThomas Huth if (k) { 245fcf5ef2aSThomas Huth /* k - keep carry, no need to update MSR. */ 246fcf5ef2aSThomas Huth /* If rd == r0, it's a nop. */ 247fcf5ef2aSThomas Huth if (dc->rd) { 248cfeea807SEdgar E. Iglesias tcg_gen_add_i32(cpu_R[dc->rd], cpu_R[dc->ra], *(dec_alu_op_b(dc))); 249fcf5ef2aSThomas Huth 250fcf5ef2aSThomas Huth if (c) { 251fcf5ef2aSThomas Huth /* c - Add carry into the result. */ 252cfeea807SEdgar E. Iglesias cf = tcg_temp_new_i32(); 253fcf5ef2aSThomas Huth 254fcf5ef2aSThomas Huth read_carry(dc, cf); 255cfeea807SEdgar E. Iglesias tcg_gen_add_i32(cpu_R[dc->rd], cpu_R[dc->rd], cf); 256cfeea807SEdgar E. Iglesias tcg_temp_free_i32(cf); 257fcf5ef2aSThomas Huth } 258fcf5ef2aSThomas Huth } 259fcf5ef2aSThomas Huth return; 260fcf5ef2aSThomas Huth } 261fcf5ef2aSThomas Huth 262fcf5ef2aSThomas Huth /* From now on, we can assume k is zero. So we need to update MSR. */ 263fcf5ef2aSThomas Huth /* Extract carry. */ 264cfeea807SEdgar E. Iglesias cf = tcg_temp_new_i32(); 265fcf5ef2aSThomas Huth if (c) { 266fcf5ef2aSThomas Huth read_carry(dc, cf); 267fcf5ef2aSThomas Huth } else { 268cfeea807SEdgar E. Iglesias tcg_gen_movi_i32(cf, 0); 269fcf5ef2aSThomas Huth } 270fcf5ef2aSThomas Huth 271fcf5ef2aSThomas Huth if (dc->rd) { 272cfeea807SEdgar E. Iglesias TCGv_i32 ncf = tcg_temp_new_i32(); 273fcf5ef2aSThomas Huth gen_helper_carry(ncf, cpu_R[dc->ra], *(dec_alu_op_b(dc)), cf); 274cfeea807SEdgar E. Iglesias tcg_gen_add_i32(cpu_R[dc->rd], cpu_R[dc->ra], *(dec_alu_op_b(dc))); 275cfeea807SEdgar E. Iglesias tcg_gen_add_i32(cpu_R[dc->rd], cpu_R[dc->rd], cf); 276fcf5ef2aSThomas Huth write_carry(dc, ncf); 277cfeea807SEdgar E. Iglesias tcg_temp_free_i32(ncf); 278fcf5ef2aSThomas Huth } else { 279fcf5ef2aSThomas Huth gen_helper_carry(cf, cpu_R[dc->ra], *(dec_alu_op_b(dc)), cf); 280fcf5ef2aSThomas Huth write_carry(dc, cf); 281fcf5ef2aSThomas Huth } 282cfeea807SEdgar E. Iglesias tcg_temp_free_i32(cf); 283fcf5ef2aSThomas Huth } 284fcf5ef2aSThomas Huth 285fcf5ef2aSThomas Huth static void dec_sub(DisasContext *dc) 286fcf5ef2aSThomas Huth { 287fcf5ef2aSThomas Huth unsigned int u, cmp, k, c; 288cfeea807SEdgar E. Iglesias TCGv_i32 cf, na; 289fcf5ef2aSThomas Huth 290fcf5ef2aSThomas Huth u = dc->imm & 2; 291fcf5ef2aSThomas Huth k = dc->opcode & 4; 292fcf5ef2aSThomas Huth c = dc->opcode & 2; 293fcf5ef2aSThomas Huth cmp = (dc->imm & 1) && (!dc->type_b) && k; 294fcf5ef2aSThomas Huth 295fcf5ef2aSThomas Huth if (cmp) { 296fcf5ef2aSThomas Huth LOG_DIS("cmp%s r%d, r%d ir=%x\n", u ? "u" : "", dc->rd, dc->ra, dc->ir); 297fcf5ef2aSThomas Huth if (dc->rd) { 298fcf5ef2aSThomas Huth if (u) 299fcf5ef2aSThomas Huth gen_helper_cmpu(cpu_R[dc->rd], cpu_R[dc->ra], cpu_R[dc->rb]); 300fcf5ef2aSThomas Huth else 301fcf5ef2aSThomas Huth gen_helper_cmp(cpu_R[dc->rd], cpu_R[dc->ra], cpu_R[dc->rb]); 302fcf5ef2aSThomas Huth } 303fcf5ef2aSThomas Huth return; 304fcf5ef2aSThomas Huth } 305fcf5ef2aSThomas Huth 306fcf5ef2aSThomas Huth LOG_DIS("sub%s%s r%d, r%d r%d\n", 307fcf5ef2aSThomas Huth k ? "k" : "", c ? "c" : "", dc->rd, dc->ra, dc->rb); 308fcf5ef2aSThomas Huth 309fcf5ef2aSThomas Huth /* Take care of the easy cases first. */ 310fcf5ef2aSThomas Huth if (k) { 311fcf5ef2aSThomas Huth /* k - keep carry, no need to update MSR. */ 312fcf5ef2aSThomas Huth /* If rd == r0, it's a nop. */ 313fcf5ef2aSThomas Huth if (dc->rd) { 314cfeea807SEdgar E. Iglesias tcg_gen_sub_i32(cpu_R[dc->rd], *(dec_alu_op_b(dc)), cpu_R[dc->ra]); 315fcf5ef2aSThomas Huth 316fcf5ef2aSThomas Huth if (c) { 317fcf5ef2aSThomas Huth /* c - Add carry into the result. */ 318cfeea807SEdgar E. Iglesias cf = tcg_temp_new_i32(); 319fcf5ef2aSThomas Huth 320fcf5ef2aSThomas Huth read_carry(dc, cf); 321cfeea807SEdgar E. Iglesias tcg_gen_add_i32(cpu_R[dc->rd], cpu_R[dc->rd], cf); 322cfeea807SEdgar E. Iglesias tcg_temp_free_i32(cf); 323fcf5ef2aSThomas Huth } 324fcf5ef2aSThomas Huth } 325fcf5ef2aSThomas Huth return; 326fcf5ef2aSThomas Huth } 327fcf5ef2aSThomas Huth 328fcf5ef2aSThomas Huth /* From now on, we can assume k is zero. So we need to update MSR. */ 329fcf5ef2aSThomas Huth /* Extract carry. And complement a into na. */ 330cfeea807SEdgar E. Iglesias cf = tcg_temp_new_i32(); 331cfeea807SEdgar E. Iglesias na = tcg_temp_new_i32(); 332fcf5ef2aSThomas Huth if (c) { 333fcf5ef2aSThomas Huth read_carry(dc, cf); 334fcf5ef2aSThomas Huth } else { 335cfeea807SEdgar E. Iglesias tcg_gen_movi_i32(cf, 1); 336fcf5ef2aSThomas Huth } 337fcf5ef2aSThomas Huth 338fcf5ef2aSThomas Huth /* d = b + ~a + c. carry defaults to 1. */ 339cfeea807SEdgar E. Iglesias tcg_gen_not_i32(na, cpu_R[dc->ra]); 340fcf5ef2aSThomas Huth 341fcf5ef2aSThomas Huth if (dc->rd) { 342cfeea807SEdgar E. Iglesias TCGv_i32 ncf = tcg_temp_new_i32(); 343fcf5ef2aSThomas Huth gen_helper_carry(ncf, na, *(dec_alu_op_b(dc)), cf); 344cfeea807SEdgar E. Iglesias tcg_gen_add_i32(cpu_R[dc->rd], na, *(dec_alu_op_b(dc))); 345cfeea807SEdgar E. Iglesias tcg_gen_add_i32(cpu_R[dc->rd], cpu_R[dc->rd], cf); 346fcf5ef2aSThomas Huth write_carry(dc, ncf); 347cfeea807SEdgar E. Iglesias tcg_temp_free_i32(ncf); 348fcf5ef2aSThomas Huth } else { 349fcf5ef2aSThomas Huth gen_helper_carry(cf, na, *(dec_alu_op_b(dc)), cf); 350fcf5ef2aSThomas Huth write_carry(dc, cf); 351fcf5ef2aSThomas Huth } 352cfeea807SEdgar E. Iglesias tcg_temp_free_i32(cf); 353cfeea807SEdgar E. Iglesias tcg_temp_free_i32(na); 354fcf5ef2aSThomas Huth } 355fcf5ef2aSThomas Huth 356fcf5ef2aSThomas Huth static void dec_pattern(DisasContext *dc) 357fcf5ef2aSThomas Huth { 358fcf5ef2aSThomas Huth unsigned int mode; 359fcf5ef2aSThomas Huth 3609ba8cd45SEdgar E. Iglesias if (trap_illegal(dc, !dc->cpu->cfg.use_pcmp_instr)) { 3619ba8cd45SEdgar E. Iglesias return; 362fcf5ef2aSThomas Huth } 363fcf5ef2aSThomas Huth 364fcf5ef2aSThomas Huth mode = dc->opcode & 3; 365fcf5ef2aSThomas Huth switch (mode) { 366fcf5ef2aSThomas Huth case 0: 367fcf5ef2aSThomas Huth /* pcmpbf. */ 368fcf5ef2aSThomas Huth LOG_DIS("pcmpbf r%d r%d r%d\n", dc->rd, dc->ra, dc->rb); 369fcf5ef2aSThomas Huth if (dc->rd) 370fcf5ef2aSThomas Huth gen_helper_pcmpbf(cpu_R[dc->rd], cpu_R[dc->ra], cpu_R[dc->rb]); 371fcf5ef2aSThomas Huth break; 372fcf5ef2aSThomas Huth case 2: 373fcf5ef2aSThomas Huth LOG_DIS("pcmpeq r%d r%d r%d\n", dc->rd, dc->ra, dc->rb); 374fcf5ef2aSThomas Huth if (dc->rd) { 375cfeea807SEdgar E. Iglesias tcg_gen_setcond_i32(TCG_COND_EQ, cpu_R[dc->rd], 376fcf5ef2aSThomas Huth cpu_R[dc->ra], cpu_R[dc->rb]); 377fcf5ef2aSThomas Huth } 378fcf5ef2aSThomas Huth break; 379fcf5ef2aSThomas Huth case 3: 380fcf5ef2aSThomas Huth LOG_DIS("pcmpne r%d r%d r%d\n", dc->rd, dc->ra, dc->rb); 381fcf5ef2aSThomas Huth if (dc->rd) { 382cfeea807SEdgar E. Iglesias tcg_gen_setcond_i32(TCG_COND_NE, cpu_R[dc->rd], 383fcf5ef2aSThomas Huth cpu_R[dc->ra], cpu_R[dc->rb]); 384fcf5ef2aSThomas Huth } 385fcf5ef2aSThomas Huth break; 386fcf5ef2aSThomas Huth default: 387fcf5ef2aSThomas Huth cpu_abort(CPU(dc->cpu), 388fcf5ef2aSThomas Huth "unsupported pattern insn opcode=%x\n", dc->opcode); 389fcf5ef2aSThomas Huth break; 390fcf5ef2aSThomas Huth } 391fcf5ef2aSThomas Huth } 392fcf5ef2aSThomas Huth 393fcf5ef2aSThomas Huth static void dec_and(DisasContext *dc) 394fcf5ef2aSThomas Huth { 395fcf5ef2aSThomas Huth unsigned int not; 396fcf5ef2aSThomas Huth 397fcf5ef2aSThomas Huth if (!dc->type_b && (dc->imm & (1 << 10))) { 398fcf5ef2aSThomas Huth dec_pattern(dc); 399fcf5ef2aSThomas Huth return; 400fcf5ef2aSThomas Huth } 401fcf5ef2aSThomas Huth 402fcf5ef2aSThomas Huth not = dc->opcode & (1 << 1); 403fcf5ef2aSThomas Huth LOG_DIS("and%s\n", not ? "n" : ""); 404fcf5ef2aSThomas Huth 405fcf5ef2aSThomas Huth if (!dc->rd) 406fcf5ef2aSThomas Huth return; 407fcf5ef2aSThomas Huth 408fcf5ef2aSThomas Huth if (not) { 409cfeea807SEdgar E. Iglesias tcg_gen_andc_i32(cpu_R[dc->rd], cpu_R[dc->ra], *(dec_alu_op_b(dc))); 410fcf5ef2aSThomas Huth } else 411cfeea807SEdgar E. Iglesias tcg_gen_and_i32(cpu_R[dc->rd], cpu_R[dc->ra], *(dec_alu_op_b(dc))); 412fcf5ef2aSThomas Huth } 413fcf5ef2aSThomas Huth 414fcf5ef2aSThomas Huth static void dec_or(DisasContext *dc) 415fcf5ef2aSThomas Huth { 416fcf5ef2aSThomas Huth if (!dc->type_b && (dc->imm & (1 << 10))) { 417fcf5ef2aSThomas Huth dec_pattern(dc); 418fcf5ef2aSThomas Huth return; 419fcf5ef2aSThomas Huth } 420fcf5ef2aSThomas Huth 421fcf5ef2aSThomas Huth LOG_DIS("or r%d r%d r%d imm=%x\n", dc->rd, dc->ra, dc->rb, dc->imm); 422fcf5ef2aSThomas Huth if (dc->rd) 423cfeea807SEdgar E. Iglesias tcg_gen_or_i32(cpu_R[dc->rd], cpu_R[dc->ra], *(dec_alu_op_b(dc))); 424fcf5ef2aSThomas Huth } 425fcf5ef2aSThomas Huth 426fcf5ef2aSThomas Huth static void dec_xor(DisasContext *dc) 427fcf5ef2aSThomas Huth { 428fcf5ef2aSThomas Huth if (!dc->type_b && (dc->imm & (1 << 10))) { 429fcf5ef2aSThomas Huth dec_pattern(dc); 430fcf5ef2aSThomas Huth return; 431fcf5ef2aSThomas Huth } 432fcf5ef2aSThomas Huth 433fcf5ef2aSThomas Huth LOG_DIS("xor r%d\n", dc->rd); 434fcf5ef2aSThomas Huth if (dc->rd) 435cfeea807SEdgar E. Iglesias tcg_gen_xor_i32(cpu_R[dc->rd], cpu_R[dc->ra], *(dec_alu_op_b(dc))); 436fcf5ef2aSThomas Huth } 437fcf5ef2aSThomas Huth 438cfeea807SEdgar E. Iglesias static inline void msr_read(DisasContext *dc, TCGv_i32 d) 439fcf5ef2aSThomas Huth { 4400a22f8cfSEdgar E. Iglesias tcg_gen_extrl_i64_i32(d, cpu_SR[SR_MSR]); 441fcf5ef2aSThomas Huth } 442fcf5ef2aSThomas Huth 443cfeea807SEdgar E. Iglesias static inline void msr_write(DisasContext *dc, TCGv_i32 v) 444fcf5ef2aSThomas Huth { 4450a22f8cfSEdgar E. Iglesias TCGv_i64 t; 446fcf5ef2aSThomas Huth 4470a22f8cfSEdgar E. Iglesias t = tcg_temp_new_i64(); 448fcf5ef2aSThomas Huth dc->cpustate_changed = 1; 449fcf5ef2aSThomas Huth /* PVR bit is not writable. */ 4500a22f8cfSEdgar E. Iglesias tcg_gen_extu_i32_i64(t, v); 4510a22f8cfSEdgar E. Iglesias tcg_gen_andi_i64(t, t, ~MSR_PVR); 4520a22f8cfSEdgar E. Iglesias tcg_gen_andi_i64(cpu_SR[SR_MSR], cpu_SR[SR_MSR], MSR_PVR); 4530a22f8cfSEdgar E. Iglesias tcg_gen_or_i64(cpu_SR[SR_MSR], cpu_SR[SR_MSR], t); 4540a22f8cfSEdgar E. Iglesias tcg_temp_free_i64(t); 455fcf5ef2aSThomas Huth } 456fcf5ef2aSThomas Huth 457fcf5ef2aSThomas Huth static void dec_msr(DisasContext *dc) 458fcf5ef2aSThomas Huth { 459fcf5ef2aSThomas Huth CPUState *cs = CPU(dc->cpu); 460cfeea807SEdgar E. Iglesias TCGv_i32 t0, t1; 4612023e9a3SEdgar E. Iglesias unsigned int sr, rn; 462*a1b48e3aSEdgar E. Iglesias bool to, clrset, extended; 463fcf5ef2aSThomas Huth 4642023e9a3SEdgar E. Iglesias sr = extract32(dc->imm, 0, 14); 4652023e9a3SEdgar E. Iglesias to = extract32(dc->imm, 14, 1); 4662023e9a3SEdgar E. Iglesias clrset = extract32(dc->imm, 15, 1) == 0; 467fcf5ef2aSThomas Huth dc->type_b = 1; 4682023e9a3SEdgar E. Iglesias if (to) { 469fcf5ef2aSThomas Huth dc->cpustate_changed = 1; 470*a1b48e3aSEdgar E. Iglesias extended = extract32(dc->imm, 24, 1); 471*a1b48e3aSEdgar E. Iglesias } else { 472*a1b48e3aSEdgar E. Iglesias extended = extract32(dc->imm, 19, 1); 4732023e9a3SEdgar E. Iglesias } 474fcf5ef2aSThomas Huth 475fcf5ef2aSThomas Huth /* msrclr and msrset. */ 4762023e9a3SEdgar E. Iglesias if (clrset) { 4772023e9a3SEdgar E. Iglesias bool clr = extract32(dc->ir, 16, 1); 478fcf5ef2aSThomas Huth 479fcf5ef2aSThomas Huth LOG_DIS("msr%s r%d imm=%x\n", clr ? "clr" : "set", 480fcf5ef2aSThomas Huth dc->rd, dc->imm); 481fcf5ef2aSThomas Huth 48256837509SEdgar E. Iglesias if (!dc->cpu->cfg.use_msr_instr) { 483fcf5ef2aSThomas Huth /* nop??? */ 484fcf5ef2aSThomas Huth return; 485fcf5ef2aSThomas Huth } 486fcf5ef2aSThomas Huth 487bdfc1e88SEdgar E. Iglesias if (trap_userspace(dc, dc->imm != 4 && dc->imm != 0)) { 488fcf5ef2aSThomas Huth return; 489fcf5ef2aSThomas Huth } 490fcf5ef2aSThomas Huth 491fcf5ef2aSThomas Huth if (dc->rd) 492fcf5ef2aSThomas Huth msr_read(dc, cpu_R[dc->rd]); 493fcf5ef2aSThomas Huth 494cfeea807SEdgar E. Iglesias t0 = tcg_temp_new_i32(); 495cfeea807SEdgar E. Iglesias t1 = tcg_temp_new_i32(); 496fcf5ef2aSThomas Huth msr_read(dc, t0); 497cfeea807SEdgar E. Iglesias tcg_gen_mov_i32(t1, *(dec_alu_op_b(dc))); 498fcf5ef2aSThomas Huth 499fcf5ef2aSThomas Huth if (clr) { 500cfeea807SEdgar E. Iglesias tcg_gen_not_i32(t1, t1); 501cfeea807SEdgar E. Iglesias tcg_gen_and_i32(t0, t0, t1); 502fcf5ef2aSThomas Huth } else 503cfeea807SEdgar E. Iglesias tcg_gen_or_i32(t0, t0, t1); 504fcf5ef2aSThomas Huth msr_write(dc, t0); 505cfeea807SEdgar E. Iglesias tcg_temp_free_i32(t0); 506cfeea807SEdgar E. Iglesias tcg_temp_free_i32(t1); 5070a22f8cfSEdgar E. Iglesias tcg_gen_movi_i64(cpu_SR[SR_PC], dc->pc + 4); 508fcf5ef2aSThomas Huth dc->is_jmp = DISAS_UPDATE; 509fcf5ef2aSThomas Huth return; 510fcf5ef2aSThomas Huth } 511fcf5ef2aSThomas Huth 512bdfc1e88SEdgar E. Iglesias if (trap_userspace(dc, to)) { 513fcf5ef2aSThomas Huth return; 514fcf5ef2aSThomas Huth } 515fcf5ef2aSThomas Huth 516fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 517fcf5ef2aSThomas Huth /* Catch read/writes to the mmu block. */ 518fcf5ef2aSThomas Huth if ((sr & ~0xff) == 0x1000) { 519fcf5ef2aSThomas Huth sr &= 7; 520fcf5ef2aSThomas Huth LOG_DIS("m%ss sr%d r%d imm=%x\n", to ? "t" : "f", sr, dc->ra, dc->imm); 521fcf5ef2aSThomas Huth if (to) 522cfeea807SEdgar E. Iglesias gen_helper_mmu_write(cpu_env, tcg_const_i32(sr), cpu_R[dc->ra]); 523fcf5ef2aSThomas Huth else 524cfeea807SEdgar E. Iglesias gen_helper_mmu_read(cpu_R[dc->rd], cpu_env, tcg_const_i32(sr)); 525fcf5ef2aSThomas Huth return; 526fcf5ef2aSThomas Huth } 527fcf5ef2aSThomas Huth #endif 528fcf5ef2aSThomas Huth 529fcf5ef2aSThomas Huth if (to) { 530fcf5ef2aSThomas Huth LOG_DIS("m%ss sr%x r%d imm=%x\n", to ? "t" : "f", sr, dc->ra, dc->imm); 531fcf5ef2aSThomas Huth switch (sr) { 532fcf5ef2aSThomas Huth case 0: 533fcf5ef2aSThomas Huth break; 534fcf5ef2aSThomas Huth case 1: 535fcf5ef2aSThomas Huth msr_write(dc, cpu_R[dc->ra]); 536fcf5ef2aSThomas Huth break; 537351527b7SEdgar E. Iglesias case SR_EAR: 538351527b7SEdgar E. Iglesias case SR_ESR: 539ab6dd380SEdgar E. Iglesias case SR_FSR: 5400a22f8cfSEdgar E. Iglesias tcg_gen_extu_i32_i64(cpu_SR[sr], cpu_R[dc->ra]); 541fcf5ef2aSThomas Huth break; 542fcf5ef2aSThomas Huth case 0x800: 543cfeea807SEdgar E. Iglesias tcg_gen_st_i32(cpu_R[dc->ra], 544cfeea807SEdgar E. Iglesias cpu_env, offsetof(CPUMBState, slr)); 545fcf5ef2aSThomas Huth break; 546fcf5ef2aSThomas Huth case 0x802: 547cfeea807SEdgar E. Iglesias tcg_gen_st_i32(cpu_R[dc->ra], 548cfeea807SEdgar E. Iglesias cpu_env, offsetof(CPUMBState, shr)); 549fcf5ef2aSThomas Huth break; 550fcf5ef2aSThomas Huth default: 551fcf5ef2aSThomas Huth cpu_abort(CPU(dc->cpu), "unknown mts reg %x\n", sr); 552fcf5ef2aSThomas Huth break; 553fcf5ef2aSThomas Huth } 554fcf5ef2aSThomas Huth } else { 555fcf5ef2aSThomas Huth LOG_DIS("m%ss r%d sr%x imm=%x\n", to ? "t" : "f", dc->rd, sr, dc->imm); 556fcf5ef2aSThomas Huth 557fcf5ef2aSThomas Huth switch (sr) { 558fcf5ef2aSThomas Huth case 0: 559cfeea807SEdgar E. Iglesias tcg_gen_movi_i32(cpu_R[dc->rd], dc->pc); 560fcf5ef2aSThomas Huth break; 561fcf5ef2aSThomas Huth case 1: 562fcf5ef2aSThomas Huth msr_read(dc, cpu_R[dc->rd]); 563fcf5ef2aSThomas Huth break; 564351527b7SEdgar E. Iglesias case SR_EAR: 565*a1b48e3aSEdgar E. Iglesias if (extended) { 566*a1b48e3aSEdgar E. Iglesias tcg_gen_extrh_i64_i32(cpu_R[dc->rd], cpu_SR[sr]); 567*a1b48e3aSEdgar E. Iglesias break; 568*a1b48e3aSEdgar E. Iglesias } 569351527b7SEdgar E. Iglesias case SR_ESR: 570351527b7SEdgar E. Iglesias case SR_FSR: 571351527b7SEdgar E. Iglesias case SR_BTR: 5720a22f8cfSEdgar E. Iglesias tcg_gen_extrl_i64_i32(cpu_R[dc->rd], cpu_SR[sr]); 573fcf5ef2aSThomas Huth break; 574fcf5ef2aSThomas Huth case 0x800: 575cfeea807SEdgar E. Iglesias tcg_gen_ld_i32(cpu_R[dc->rd], 576cfeea807SEdgar E. Iglesias cpu_env, offsetof(CPUMBState, slr)); 577fcf5ef2aSThomas Huth break; 578fcf5ef2aSThomas Huth case 0x802: 579cfeea807SEdgar E. Iglesias tcg_gen_ld_i32(cpu_R[dc->rd], 580cfeea807SEdgar E. Iglesias cpu_env, offsetof(CPUMBState, shr)); 581fcf5ef2aSThomas Huth break; 582351527b7SEdgar E. Iglesias case 0x2000 ... 0x200c: 583fcf5ef2aSThomas Huth rn = sr & 0xf; 584cfeea807SEdgar E. Iglesias tcg_gen_ld_i32(cpu_R[dc->rd], 585fcf5ef2aSThomas Huth cpu_env, offsetof(CPUMBState, pvr.regs[rn])); 586fcf5ef2aSThomas Huth break; 587fcf5ef2aSThomas Huth default: 588fcf5ef2aSThomas Huth cpu_abort(cs, "unknown mfs reg %x\n", sr); 589fcf5ef2aSThomas Huth break; 590fcf5ef2aSThomas Huth } 591fcf5ef2aSThomas Huth } 592fcf5ef2aSThomas Huth 593fcf5ef2aSThomas Huth if (dc->rd == 0) { 594cfeea807SEdgar E. Iglesias tcg_gen_movi_i32(cpu_R[0], 0); 595fcf5ef2aSThomas Huth } 596fcf5ef2aSThomas Huth } 597fcf5ef2aSThomas Huth 598fcf5ef2aSThomas Huth /* Multiplier unit. */ 599fcf5ef2aSThomas Huth static void dec_mul(DisasContext *dc) 600fcf5ef2aSThomas Huth { 601cfeea807SEdgar E. Iglesias TCGv_i32 tmp; 602fcf5ef2aSThomas Huth unsigned int subcode; 603fcf5ef2aSThomas Huth 6049ba8cd45SEdgar E. Iglesias if (trap_illegal(dc, !dc->cpu->cfg.use_hw_mul)) { 605fcf5ef2aSThomas Huth return; 606fcf5ef2aSThomas Huth } 607fcf5ef2aSThomas Huth 608fcf5ef2aSThomas Huth subcode = dc->imm & 3; 609fcf5ef2aSThomas Huth 610fcf5ef2aSThomas Huth if (dc->type_b) { 611fcf5ef2aSThomas Huth LOG_DIS("muli r%d r%d %x\n", dc->rd, dc->ra, dc->imm); 612cfeea807SEdgar E. Iglesias tcg_gen_mul_i32(cpu_R[dc->rd], cpu_R[dc->ra], *(dec_alu_op_b(dc))); 613fcf5ef2aSThomas Huth return; 614fcf5ef2aSThomas Huth } 615fcf5ef2aSThomas Huth 616fcf5ef2aSThomas Huth /* mulh, mulhsu and mulhu are not available if C_USE_HW_MUL is < 2. */ 6179b964318SEdgar E. Iglesias if (subcode >= 1 && subcode <= 3 && dc->cpu->cfg.use_hw_mul < 2) { 618fcf5ef2aSThomas Huth /* nop??? */ 619fcf5ef2aSThomas Huth } 620fcf5ef2aSThomas Huth 621cfeea807SEdgar E. Iglesias tmp = tcg_temp_new_i32(); 622fcf5ef2aSThomas Huth switch (subcode) { 623fcf5ef2aSThomas Huth case 0: 624fcf5ef2aSThomas Huth LOG_DIS("mul r%d r%d r%d\n", dc->rd, dc->ra, dc->rb); 625cfeea807SEdgar E. Iglesias tcg_gen_mul_i32(cpu_R[dc->rd], cpu_R[dc->ra], cpu_R[dc->rb]); 626fcf5ef2aSThomas Huth break; 627fcf5ef2aSThomas Huth case 1: 628fcf5ef2aSThomas Huth LOG_DIS("mulh r%d r%d r%d\n", dc->rd, dc->ra, dc->rb); 629cfeea807SEdgar E. Iglesias tcg_gen_muls2_i32(tmp, cpu_R[dc->rd], 630cfeea807SEdgar E. Iglesias cpu_R[dc->ra], cpu_R[dc->rb]); 631fcf5ef2aSThomas Huth break; 632fcf5ef2aSThomas Huth case 2: 633fcf5ef2aSThomas Huth LOG_DIS("mulhsu r%d r%d r%d\n", dc->rd, dc->ra, dc->rb); 634cfeea807SEdgar E. Iglesias tcg_gen_mulsu2_i32(tmp, cpu_R[dc->rd], 635cfeea807SEdgar E. Iglesias cpu_R[dc->ra], cpu_R[dc->rb]); 636fcf5ef2aSThomas Huth break; 637fcf5ef2aSThomas Huth case 3: 638fcf5ef2aSThomas Huth LOG_DIS("mulhu r%d r%d r%d\n", dc->rd, dc->ra, dc->rb); 639cfeea807SEdgar E. Iglesias tcg_gen_mulu2_i32(tmp, cpu_R[dc->rd], cpu_R[dc->ra], cpu_R[dc->rb]); 640fcf5ef2aSThomas Huth break; 641fcf5ef2aSThomas Huth default: 642fcf5ef2aSThomas Huth cpu_abort(CPU(dc->cpu), "unknown MUL insn %x\n", subcode); 643fcf5ef2aSThomas Huth break; 644fcf5ef2aSThomas Huth } 645cfeea807SEdgar E. Iglesias tcg_temp_free_i32(tmp); 646fcf5ef2aSThomas Huth } 647fcf5ef2aSThomas Huth 648fcf5ef2aSThomas Huth /* Div unit. */ 649fcf5ef2aSThomas Huth static void dec_div(DisasContext *dc) 650fcf5ef2aSThomas Huth { 651fcf5ef2aSThomas Huth unsigned int u; 652fcf5ef2aSThomas Huth 653fcf5ef2aSThomas Huth u = dc->imm & 2; 654fcf5ef2aSThomas Huth LOG_DIS("div\n"); 655fcf5ef2aSThomas Huth 6569ba8cd45SEdgar E. Iglesias if (trap_illegal(dc, !dc->cpu->cfg.use_div)) { 6579ba8cd45SEdgar E. Iglesias return; 658fcf5ef2aSThomas Huth } 659fcf5ef2aSThomas Huth 660fcf5ef2aSThomas Huth if (u) 661fcf5ef2aSThomas Huth gen_helper_divu(cpu_R[dc->rd], cpu_env, *(dec_alu_op_b(dc)), 662fcf5ef2aSThomas Huth cpu_R[dc->ra]); 663fcf5ef2aSThomas Huth else 664fcf5ef2aSThomas Huth gen_helper_divs(cpu_R[dc->rd], cpu_env, *(dec_alu_op_b(dc)), 665fcf5ef2aSThomas Huth cpu_R[dc->ra]); 666fcf5ef2aSThomas Huth if (!dc->rd) 667cfeea807SEdgar E. Iglesias tcg_gen_movi_i32(cpu_R[dc->rd], 0); 668fcf5ef2aSThomas Huth } 669fcf5ef2aSThomas Huth 670fcf5ef2aSThomas Huth static void dec_barrel(DisasContext *dc) 671fcf5ef2aSThomas Huth { 672cfeea807SEdgar E. Iglesias TCGv_i32 t0; 673faa48d74SEdgar E. Iglesias unsigned int imm_w, imm_s; 674d09b2585SEdgar E. Iglesias bool s, t, e = false, i = false; 675fcf5ef2aSThomas Huth 6769ba8cd45SEdgar E. Iglesias if (trap_illegal(dc, !dc->cpu->cfg.use_barrel)) { 677fcf5ef2aSThomas Huth return; 678fcf5ef2aSThomas Huth } 679fcf5ef2aSThomas Huth 680faa48d74SEdgar E. Iglesias if (dc->type_b) { 681faa48d74SEdgar E. Iglesias /* Insert and extract are only available in immediate mode. */ 682d09b2585SEdgar E. Iglesias i = extract32(dc->imm, 15, 1); 683faa48d74SEdgar E. Iglesias e = extract32(dc->imm, 14, 1); 684faa48d74SEdgar E. Iglesias } 685e3e84983SEdgar E. Iglesias s = extract32(dc->imm, 10, 1); 686e3e84983SEdgar E. Iglesias t = extract32(dc->imm, 9, 1); 687faa48d74SEdgar E. Iglesias imm_w = extract32(dc->imm, 6, 5); 688faa48d74SEdgar E. Iglesias imm_s = extract32(dc->imm, 0, 5); 689fcf5ef2aSThomas Huth 690faa48d74SEdgar E. Iglesias LOG_DIS("bs%s%s%s r%d r%d r%d\n", 691faa48d74SEdgar E. Iglesias e ? "e" : "", 692fcf5ef2aSThomas Huth s ? "l" : "r", t ? "a" : "l", dc->rd, dc->ra, dc->rb); 693fcf5ef2aSThomas Huth 694faa48d74SEdgar E. Iglesias if (e) { 695faa48d74SEdgar E. Iglesias if (imm_w + imm_s > 32 || imm_w == 0) { 696faa48d74SEdgar E. Iglesias /* These inputs have an undefined behavior. */ 697faa48d74SEdgar E. Iglesias qemu_log_mask(LOG_GUEST_ERROR, "bsefi: Bad input w=%d s=%d\n", 698faa48d74SEdgar E. Iglesias imm_w, imm_s); 699faa48d74SEdgar E. Iglesias } else { 700faa48d74SEdgar E. Iglesias tcg_gen_extract_i32(cpu_R[dc->rd], cpu_R[dc->ra], imm_s, imm_w); 701faa48d74SEdgar E. Iglesias } 702d09b2585SEdgar E. Iglesias } else if (i) { 703d09b2585SEdgar E. Iglesias int width = imm_w - imm_s + 1; 704d09b2585SEdgar E. Iglesias 705d09b2585SEdgar E. Iglesias if (imm_w < imm_s) { 706d09b2585SEdgar E. Iglesias /* These inputs have an undefined behavior. */ 707d09b2585SEdgar E. Iglesias qemu_log_mask(LOG_GUEST_ERROR, "bsifi: Bad input w=%d s=%d\n", 708d09b2585SEdgar E. Iglesias imm_w, imm_s); 709d09b2585SEdgar E. Iglesias } else { 710d09b2585SEdgar E. Iglesias tcg_gen_deposit_i32(cpu_R[dc->rd], cpu_R[dc->rd], cpu_R[dc->ra], 711d09b2585SEdgar E. Iglesias imm_s, width); 712d09b2585SEdgar E. Iglesias } 713faa48d74SEdgar E. Iglesias } else { 714cfeea807SEdgar E. Iglesias t0 = tcg_temp_new_i32(); 715fcf5ef2aSThomas Huth 716cfeea807SEdgar E. Iglesias tcg_gen_mov_i32(t0, *(dec_alu_op_b(dc))); 717cfeea807SEdgar E. Iglesias tcg_gen_andi_i32(t0, t0, 31); 718fcf5ef2aSThomas Huth 7192acf6d53SEdgar E. Iglesias if (s) { 720cfeea807SEdgar E. Iglesias tcg_gen_shl_i32(cpu_R[dc->rd], cpu_R[dc->ra], t0); 7212acf6d53SEdgar E. Iglesias } else { 7222acf6d53SEdgar E. Iglesias if (t) { 723cfeea807SEdgar E. Iglesias tcg_gen_sar_i32(cpu_R[dc->rd], cpu_R[dc->ra], t0); 7242acf6d53SEdgar E. Iglesias } else { 725cfeea807SEdgar E. Iglesias tcg_gen_shr_i32(cpu_R[dc->rd], cpu_R[dc->ra], t0); 726fcf5ef2aSThomas Huth } 727fcf5ef2aSThomas Huth } 728cfeea807SEdgar E. Iglesias tcg_temp_free_i32(t0); 7292acf6d53SEdgar E. Iglesias } 730faa48d74SEdgar E. Iglesias } 731fcf5ef2aSThomas Huth 732fcf5ef2aSThomas Huth static void dec_bit(DisasContext *dc) 733fcf5ef2aSThomas Huth { 734fcf5ef2aSThomas Huth CPUState *cs = CPU(dc->cpu); 735cfeea807SEdgar E. Iglesias TCGv_i32 t0; 736fcf5ef2aSThomas Huth unsigned int op; 737fcf5ef2aSThomas Huth 738fcf5ef2aSThomas Huth op = dc->ir & ((1 << 9) - 1); 739fcf5ef2aSThomas Huth switch (op) { 740fcf5ef2aSThomas Huth case 0x21: 741fcf5ef2aSThomas Huth /* src. */ 742cfeea807SEdgar E. Iglesias t0 = tcg_temp_new_i32(); 743fcf5ef2aSThomas Huth 744fcf5ef2aSThomas Huth LOG_DIS("src r%d r%d\n", dc->rd, dc->ra); 7450a22f8cfSEdgar E. Iglesias tcg_gen_extrl_i64_i32(t0, cpu_SR[SR_MSR]); 7460a22f8cfSEdgar E. Iglesias tcg_gen_andi_i32(t0, t0, MSR_CC); 747fcf5ef2aSThomas Huth write_carry(dc, cpu_R[dc->ra]); 748fcf5ef2aSThomas Huth if (dc->rd) { 749cfeea807SEdgar E. Iglesias tcg_gen_shri_i32(cpu_R[dc->rd], cpu_R[dc->ra], 1); 750cfeea807SEdgar E. Iglesias tcg_gen_or_i32(cpu_R[dc->rd], cpu_R[dc->rd], t0); 751fcf5ef2aSThomas Huth } 752cfeea807SEdgar E. Iglesias tcg_temp_free_i32(t0); 753fcf5ef2aSThomas Huth break; 754fcf5ef2aSThomas Huth 755fcf5ef2aSThomas Huth case 0x1: 756fcf5ef2aSThomas Huth case 0x41: 757fcf5ef2aSThomas Huth /* srl. */ 758fcf5ef2aSThomas Huth LOG_DIS("srl r%d r%d\n", dc->rd, dc->ra); 759fcf5ef2aSThomas Huth 760fcf5ef2aSThomas Huth /* Update carry. Note that write carry only looks at the LSB. */ 761fcf5ef2aSThomas Huth write_carry(dc, cpu_R[dc->ra]); 762fcf5ef2aSThomas Huth if (dc->rd) { 763fcf5ef2aSThomas Huth if (op == 0x41) 764cfeea807SEdgar E. Iglesias tcg_gen_shri_i32(cpu_R[dc->rd], cpu_R[dc->ra], 1); 765fcf5ef2aSThomas Huth else 766cfeea807SEdgar E. Iglesias tcg_gen_sari_i32(cpu_R[dc->rd], cpu_R[dc->ra], 1); 767fcf5ef2aSThomas Huth } 768fcf5ef2aSThomas Huth break; 769fcf5ef2aSThomas Huth case 0x60: 770fcf5ef2aSThomas Huth LOG_DIS("ext8s r%d r%d\n", dc->rd, dc->ra); 771fcf5ef2aSThomas Huth tcg_gen_ext8s_i32(cpu_R[dc->rd], cpu_R[dc->ra]); 772fcf5ef2aSThomas Huth break; 773fcf5ef2aSThomas Huth case 0x61: 774fcf5ef2aSThomas Huth LOG_DIS("ext16s r%d r%d\n", dc->rd, dc->ra); 775fcf5ef2aSThomas Huth tcg_gen_ext16s_i32(cpu_R[dc->rd], cpu_R[dc->ra]); 776fcf5ef2aSThomas Huth break; 777fcf5ef2aSThomas Huth case 0x64: 778fcf5ef2aSThomas Huth case 0x66: 779fcf5ef2aSThomas Huth case 0x74: 780fcf5ef2aSThomas Huth case 0x76: 781fcf5ef2aSThomas Huth /* wdc. */ 782fcf5ef2aSThomas Huth LOG_DIS("wdc r%d\n", dc->ra); 783bdfc1e88SEdgar E. Iglesias trap_userspace(dc, true); 784fcf5ef2aSThomas Huth break; 785fcf5ef2aSThomas Huth case 0x68: 786fcf5ef2aSThomas Huth /* wic. */ 787fcf5ef2aSThomas Huth LOG_DIS("wic r%d\n", dc->ra); 788bdfc1e88SEdgar E. Iglesias trap_userspace(dc, true); 789fcf5ef2aSThomas Huth break; 790fcf5ef2aSThomas Huth case 0xe0: 7919ba8cd45SEdgar E. Iglesias if (trap_illegal(dc, !dc->cpu->cfg.use_pcmp_instr)) { 7929ba8cd45SEdgar E. Iglesias return; 793fcf5ef2aSThomas Huth } 7948fc5239eSEdgar E. Iglesias if (dc->cpu->cfg.use_pcmp_instr) { 7955318420cSRichard Henderson tcg_gen_clzi_i32(cpu_R[dc->rd], cpu_R[dc->ra], 32); 796fcf5ef2aSThomas Huth } 797fcf5ef2aSThomas Huth break; 798fcf5ef2aSThomas Huth case 0x1e0: 799fcf5ef2aSThomas Huth /* swapb */ 800fcf5ef2aSThomas Huth LOG_DIS("swapb r%d r%d\n", dc->rd, dc->ra); 801fcf5ef2aSThomas Huth tcg_gen_bswap32_i32(cpu_R[dc->rd], cpu_R[dc->ra]); 802fcf5ef2aSThomas Huth break; 803fcf5ef2aSThomas Huth case 0x1e2: 804fcf5ef2aSThomas Huth /*swaph */ 805fcf5ef2aSThomas Huth LOG_DIS("swaph r%d r%d\n", dc->rd, dc->ra); 806fcf5ef2aSThomas Huth tcg_gen_rotri_i32(cpu_R[dc->rd], cpu_R[dc->ra], 16); 807fcf5ef2aSThomas Huth break; 808fcf5ef2aSThomas Huth default: 809fcf5ef2aSThomas Huth cpu_abort(cs, "unknown bit oc=%x op=%x rd=%d ra=%d rb=%d\n", 810fcf5ef2aSThomas Huth dc->pc, op, dc->rd, dc->ra, dc->rb); 811fcf5ef2aSThomas Huth break; 812fcf5ef2aSThomas Huth } 813fcf5ef2aSThomas Huth } 814fcf5ef2aSThomas Huth 815fcf5ef2aSThomas Huth static inline void sync_jmpstate(DisasContext *dc) 816fcf5ef2aSThomas Huth { 817fcf5ef2aSThomas Huth if (dc->jmp == JMP_DIRECT || dc->jmp == JMP_DIRECT_CC) { 818fcf5ef2aSThomas Huth if (dc->jmp == JMP_DIRECT) { 819cfeea807SEdgar E. Iglesias tcg_gen_movi_i32(env_btaken, 1); 820fcf5ef2aSThomas Huth } 821fcf5ef2aSThomas Huth dc->jmp = JMP_INDIRECT; 822cfeea807SEdgar E. Iglesias tcg_gen_movi_i32(env_btarget, dc->jmp_pc); 823fcf5ef2aSThomas Huth } 824fcf5ef2aSThomas Huth } 825fcf5ef2aSThomas Huth 826fcf5ef2aSThomas Huth static void dec_imm(DisasContext *dc) 827fcf5ef2aSThomas Huth { 828fcf5ef2aSThomas Huth LOG_DIS("imm %x\n", dc->imm << 16); 829cfeea807SEdgar E. Iglesias tcg_gen_movi_i32(env_imm, (dc->imm << 16)); 830fcf5ef2aSThomas Huth dc->tb_flags |= IMM_FLAG; 831fcf5ef2aSThomas Huth dc->clear_imm = 0; 832fcf5ef2aSThomas Huth } 833fcf5ef2aSThomas Huth 834d248e1beSEdgar E. Iglesias static inline void compute_ldst_addr(DisasContext *dc, bool ea, TCGv t) 835fcf5ef2aSThomas Huth { 8360e9033c8SEdgar E. Iglesias bool extimm = dc->tb_flags & IMM_FLAG; 8370e9033c8SEdgar E. Iglesias /* Should be set to true if r1 is used by loadstores. */ 8380e9033c8SEdgar E. Iglesias bool stackprot = false; 839403322eaSEdgar E. Iglesias TCGv_i32 t32; 840fcf5ef2aSThomas Huth 841fcf5ef2aSThomas Huth /* All load/stores use ra. */ 842fcf5ef2aSThomas Huth if (dc->ra == 1 && dc->cpu->cfg.stackprot) { 8430e9033c8SEdgar E. Iglesias stackprot = true; 844fcf5ef2aSThomas Huth } 845fcf5ef2aSThomas Huth 846fcf5ef2aSThomas Huth /* Treat the common cases first. */ 847fcf5ef2aSThomas Huth if (!dc->type_b) { 848d248e1beSEdgar E. Iglesias if (ea) { 849d248e1beSEdgar E. Iglesias int addr_size = dc->cpu->cfg.addr_size; 850d248e1beSEdgar E. Iglesias 851d248e1beSEdgar E. Iglesias if (addr_size == 32) { 852d248e1beSEdgar E. Iglesias tcg_gen_extu_i32_tl(t, cpu_R[dc->rb]); 853d248e1beSEdgar E. Iglesias return; 854d248e1beSEdgar E. Iglesias } 855d248e1beSEdgar E. Iglesias 856d248e1beSEdgar E. Iglesias tcg_gen_concat_i32_i64(t, cpu_R[dc->rb], cpu_R[dc->ra]); 857d248e1beSEdgar E. Iglesias if (addr_size < 64) { 858d248e1beSEdgar E. Iglesias /* Mask off out of range bits. */ 859d248e1beSEdgar E. Iglesias tcg_gen_andi_i64(t, t, MAKE_64BIT_MASK(0, addr_size)); 860d248e1beSEdgar E. Iglesias } 861d248e1beSEdgar E. Iglesias return; 862d248e1beSEdgar E. Iglesias } 863d248e1beSEdgar E. Iglesias 8640dc4af5cSEdgar E. Iglesias /* If any of the regs is r0, set t to the value of the other reg. */ 865fcf5ef2aSThomas Huth if (dc->ra == 0) { 866403322eaSEdgar E. Iglesias tcg_gen_extu_i32_tl(t, cpu_R[dc->rb]); 8670dc4af5cSEdgar E. Iglesias return; 868fcf5ef2aSThomas Huth } else if (dc->rb == 0) { 869403322eaSEdgar E. Iglesias tcg_gen_extu_i32_tl(t, cpu_R[dc->ra]); 8700dc4af5cSEdgar E. Iglesias return; 871fcf5ef2aSThomas Huth } 872fcf5ef2aSThomas Huth 873fcf5ef2aSThomas Huth if (dc->rb == 1 && dc->cpu->cfg.stackprot) { 8740e9033c8SEdgar E. Iglesias stackprot = true; 875fcf5ef2aSThomas Huth } 876fcf5ef2aSThomas Huth 877403322eaSEdgar E. Iglesias t32 = tcg_temp_new_i32(); 878403322eaSEdgar E. Iglesias tcg_gen_add_i32(t32, cpu_R[dc->ra], cpu_R[dc->rb]); 879403322eaSEdgar E. Iglesias tcg_gen_extu_i32_tl(t, t32); 880403322eaSEdgar E. Iglesias tcg_temp_free_i32(t32); 881fcf5ef2aSThomas Huth 882fcf5ef2aSThomas Huth if (stackprot) { 8830a87e691SEdgar E. Iglesias gen_helper_stackprot(cpu_env, t); 884fcf5ef2aSThomas Huth } 8850dc4af5cSEdgar E. Iglesias return; 886fcf5ef2aSThomas Huth } 887fcf5ef2aSThomas Huth /* Immediate. */ 888403322eaSEdgar E. Iglesias t32 = tcg_temp_new_i32(); 889fcf5ef2aSThomas Huth if (!extimm) { 890fcf5ef2aSThomas Huth if (dc->imm == 0) { 891403322eaSEdgar E. Iglesias tcg_gen_mov_i32(t32, cpu_R[dc->ra]); 892fcf5ef2aSThomas Huth } else { 893403322eaSEdgar E. Iglesias tcg_gen_movi_i32(t32, (int32_t)((int16_t)dc->imm)); 894403322eaSEdgar E. Iglesias tcg_gen_add_i32(t32, cpu_R[dc->ra], t32); 895fcf5ef2aSThomas Huth } 896403322eaSEdgar E. Iglesias } else { 897403322eaSEdgar E. Iglesias tcg_gen_add_i32(t32, cpu_R[dc->ra], *(dec_alu_op_b(dc))); 898403322eaSEdgar E. Iglesias } 899403322eaSEdgar E. Iglesias tcg_gen_extu_i32_tl(t, t32); 900403322eaSEdgar E. Iglesias tcg_temp_free_i32(t32); 901fcf5ef2aSThomas Huth 902fcf5ef2aSThomas Huth if (stackprot) { 9030a87e691SEdgar E. Iglesias gen_helper_stackprot(cpu_env, t); 904fcf5ef2aSThomas Huth } 9050dc4af5cSEdgar E. Iglesias return; 906fcf5ef2aSThomas Huth } 907fcf5ef2aSThomas Huth 908fcf5ef2aSThomas Huth static void dec_load(DisasContext *dc) 909fcf5ef2aSThomas Huth { 910403322eaSEdgar E. Iglesias TCGv_i32 v; 911403322eaSEdgar E. Iglesias TCGv addr; 9128534063aSEdgar E. Iglesias unsigned int size; 913d248e1beSEdgar E. Iglesias bool rev = false, ex = false, ea = false; 914d248e1beSEdgar E. Iglesias int mem_index = cpu_mmu_index(&dc->cpu->env, false); 915fcf5ef2aSThomas Huth TCGMemOp mop; 916fcf5ef2aSThomas Huth 917fcf5ef2aSThomas Huth mop = dc->opcode & 3; 918fcf5ef2aSThomas Huth size = 1 << mop; 919fcf5ef2aSThomas Huth if (!dc->type_b) { 920d248e1beSEdgar E. Iglesias ea = extract32(dc->ir, 7, 1); 9218534063aSEdgar E. Iglesias rev = extract32(dc->ir, 9, 1); 9228534063aSEdgar E. Iglesias ex = extract32(dc->ir, 10, 1); 923fcf5ef2aSThomas Huth } 924fcf5ef2aSThomas Huth mop |= MO_TE; 925fcf5ef2aSThomas Huth if (rev) { 926fcf5ef2aSThomas Huth mop ^= MO_BSWAP; 927fcf5ef2aSThomas Huth } 928fcf5ef2aSThomas Huth 9299ba8cd45SEdgar E. Iglesias if (trap_illegal(dc, size > 4)) { 930fcf5ef2aSThomas Huth return; 931fcf5ef2aSThomas Huth } 932fcf5ef2aSThomas Huth 933d248e1beSEdgar E. Iglesias if (trap_userspace(dc, ea)) { 934d248e1beSEdgar E. Iglesias return; 935d248e1beSEdgar E. Iglesias } 936d248e1beSEdgar E. Iglesias 937d248e1beSEdgar E. Iglesias LOG_DIS("l%d%s%s%s%s\n", size, dc->type_b ? "i" : "", rev ? "r" : "", 938d248e1beSEdgar E. Iglesias ex ? "x" : "", 939d248e1beSEdgar E. Iglesias ea ? "ea" : ""); 940fcf5ef2aSThomas Huth 941fcf5ef2aSThomas Huth t_sync_flags(dc); 942403322eaSEdgar E. Iglesias addr = tcg_temp_new(); 943d248e1beSEdgar E. Iglesias compute_ldst_addr(dc, ea, addr); 944d248e1beSEdgar E. Iglesias /* Extended addressing bypasses the MMU. */ 945d248e1beSEdgar E. Iglesias mem_index = ea ? MMU_NOMMU_IDX : mem_index; 946fcf5ef2aSThomas Huth 947fcf5ef2aSThomas Huth /* 948fcf5ef2aSThomas Huth * When doing reverse accesses we need to do two things. 949fcf5ef2aSThomas Huth * 950fcf5ef2aSThomas Huth * 1. Reverse the address wrt endianness. 951fcf5ef2aSThomas Huth * 2. Byteswap the data lanes on the way back into the CPU core. 952fcf5ef2aSThomas Huth */ 953fcf5ef2aSThomas Huth if (rev && size != 4) { 954fcf5ef2aSThomas Huth /* Endian reverse the address. t is addr. */ 955fcf5ef2aSThomas Huth switch (size) { 956fcf5ef2aSThomas Huth case 1: 957fcf5ef2aSThomas Huth { 958fcf5ef2aSThomas Huth /* 00 -> 11 959fcf5ef2aSThomas Huth 01 -> 10 960fcf5ef2aSThomas Huth 10 -> 10 961fcf5ef2aSThomas Huth 11 -> 00 */ 962403322eaSEdgar E. Iglesias TCGv low = tcg_temp_new(); 963fcf5ef2aSThomas Huth 964403322eaSEdgar E. Iglesias tcg_gen_andi_tl(low, addr, 3); 965403322eaSEdgar E. Iglesias tcg_gen_sub_tl(low, tcg_const_tl(3), low); 966403322eaSEdgar E. Iglesias tcg_gen_andi_tl(addr, addr, ~3); 967403322eaSEdgar E. Iglesias tcg_gen_or_tl(addr, addr, low); 968403322eaSEdgar E. Iglesias tcg_temp_free(low); 969fcf5ef2aSThomas Huth break; 970fcf5ef2aSThomas Huth } 971fcf5ef2aSThomas Huth 972fcf5ef2aSThomas Huth case 2: 973fcf5ef2aSThomas Huth /* 00 -> 10 974fcf5ef2aSThomas Huth 10 -> 00. */ 975403322eaSEdgar E. Iglesias tcg_gen_xori_tl(addr, addr, 2); 976fcf5ef2aSThomas Huth break; 977fcf5ef2aSThomas Huth default: 978fcf5ef2aSThomas Huth cpu_abort(CPU(dc->cpu), "Invalid reverse size\n"); 979fcf5ef2aSThomas Huth break; 980fcf5ef2aSThomas Huth } 981fcf5ef2aSThomas Huth } 982fcf5ef2aSThomas Huth 983fcf5ef2aSThomas Huth /* lwx does not throw unaligned access errors, so force alignment */ 984fcf5ef2aSThomas Huth if (ex) { 985403322eaSEdgar E. Iglesias tcg_gen_andi_tl(addr, addr, ~3); 986fcf5ef2aSThomas Huth } 987fcf5ef2aSThomas Huth 988fcf5ef2aSThomas Huth /* If we get a fault on a dslot, the jmpstate better be in sync. */ 989fcf5ef2aSThomas Huth sync_jmpstate(dc); 990fcf5ef2aSThomas Huth 991fcf5ef2aSThomas Huth /* Verify alignment if needed. */ 992fcf5ef2aSThomas Huth /* 993fcf5ef2aSThomas Huth * Microblaze gives MMU faults priority over faults due to 994fcf5ef2aSThomas Huth * unaligned addresses. That's why we speculatively do the load 995fcf5ef2aSThomas Huth * into v. If the load succeeds, we verify alignment of the 996fcf5ef2aSThomas Huth * address and if that succeeds we write into the destination reg. 997fcf5ef2aSThomas Huth */ 998cfeea807SEdgar E. Iglesias v = tcg_temp_new_i32(); 999d248e1beSEdgar E. Iglesias tcg_gen_qemu_ld_i32(v, addr, mem_index, mop); 1000fcf5ef2aSThomas Huth 1001fcf5ef2aSThomas Huth if ((dc->cpu->env.pvr.regs[2] & PVR2_UNALIGNED_EXC_MASK) && size > 1) { 10020a22f8cfSEdgar E. Iglesias tcg_gen_movi_i64(cpu_SR[SR_PC], dc->pc); 10030dc4af5cSEdgar E. Iglesias gen_helper_memalign(cpu_env, addr, tcg_const_i32(dc->rd), 1004cfeea807SEdgar E. Iglesias tcg_const_i32(0), tcg_const_i32(size - 1)); 1005fcf5ef2aSThomas Huth } 1006fcf5ef2aSThomas Huth 1007fcf5ef2aSThomas Huth if (ex) { 1008403322eaSEdgar E. Iglesias tcg_gen_mov_tl(env_res_addr, addr); 1009cfeea807SEdgar E. Iglesias tcg_gen_mov_i32(env_res_val, v); 1010fcf5ef2aSThomas Huth } 1011fcf5ef2aSThomas Huth if (dc->rd) { 1012cfeea807SEdgar E. Iglesias tcg_gen_mov_i32(cpu_R[dc->rd], v); 1013fcf5ef2aSThomas Huth } 1014cfeea807SEdgar E. Iglesias tcg_temp_free_i32(v); 1015fcf5ef2aSThomas Huth 1016fcf5ef2aSThomas Huth if (ex) { /* lwx */ 1017fcf5ef2aSThomas Huth /* no support for AXI exclusive so always clear C */ 1018fcf5ef2aSThomas Huth write_carryi(dc, 0); 1019fcf5ef2aSThomas Huth } 1020fcf5ef2aSThomas Huth 1021403322eaSEdgar E. Iglesias tcg_temp_free(addr); 1022fcf5ef2aSThomas Huth } 1023fcf5ef2aSThomas Huth 1024fcf5ef2aSThomas Huth static void dec_store(DisasContext *dc) 1025fcf5ef2aSThomas Huth { 1026403322eaSEdgar E. Iglesias TCGv addr; 1027fcf5ef2aSThomas Huth TCGLabel *swx_skip = NULL; 1028b51b3d43SEdgar E. Iglesias unsigned int size; 1029d248e1beSEdgar E. Iglesias bool rev = false, ex = false, ea = false; 1030d248e1beSEdgar E. Iglesias int mem_index = cpu_mmu_index(&dc->cpu->env, false); 1031fcf5ef2aSThomas Huth TCGMemOp mop; 1032fcf5ef2aSThomas Huth 1033fcf5ef2aSThomas Huth mop = dc->opcode & 3; 1034fcf5ef2aSThomas Huth size = 1 << mop; 1035fcf5ef2aSThomas Huth if (!dc->type_b) { 1036d248e1beSEdgar E. Iglesias ea = extract32(dc->ir, 7, 1); 1037b51b3d43SEdgar E. Iglesias rev = extract32(dc->ir, 9, 1); 1038b51b3d43SEdgar E. Iglesias ex = extract32(dc->ir, 10, 1); 1039fcf5ef2aSThomas Huth } 1040fcf5ef2aSThomas Huth mop |= MO_TE; 1041fcf5ef2aSThomas Huth if (rev) { 1042fcf5ef2aSThomas Huth mop ^= MO_BSWAP; 1043fcf5ef2aSThomas Huth } 1044fcf5ef2aSThomas Huth 10459ba8cd45SEdgar E. Iglesias if (trap_illegal(dc, size > 4)) { 1046fcf5ef2aSThomas Huth return; 1047fcf5ef2aSThomas Huth } 1048fcf5ef2aSThomas Huth 1049d248e1beSEdgar E. Iglesias trap_userspace(dc, ea); 1050d248e1beSEdgar E. Iglesias 1051d248e1beSEdgar E. Iglesias LOG_DIS("s%d%s%s%s%s\n", size, dc->type_b ? "i" : "", rev ? "r" : "", 1052d248e1beSEdgar E. Iglesias ex ? "x" : "", 1053d248e1beSEdgar E. Iglesias ea ? "ea" : ""); 1054fcf5ef2aSThomas Huth t_sync_flags(dc); 1055fcf5ef2aSThomas Huth /* If we get a fault on a dslot, the jmpstate better be in sync. */ 1056fcf5ef2aSThomas Huth sync_jmpstate(dc); 10570dc4af5cSEdgar E. Iglesias /* SWX needs a temp_local. */ 1058403322eaSEdgar E. Iglesias addr = ex ? tcg_temp_local_new() : tcg_temp_new(); 1059d248e1beSEdgar E. Iglesias compute_ldst_addr(dc, ea, addr); 1060d248e1beSEdgar E. Iglesias /* Extended addressing bypasses the MMU. */ 1061d248e1beSEdgar E. Iglesias mem_index = ea ? MMU_NOMMU_IDX : mem_index; 1062fcf5ef2aSThomas Huth 1063fcf5ef2aSThomas Huth if (ex) { /* swx */ 1064cfeea807SEdgar E. Iglesias TCGv_i32 tval; 1065fcf5ef2aSThomas Huth 1066fcf5ef2aSThomas Huth /* swx does not throw unaligned access errors, so force alignment */ 1067403322eaSEdgar E. Iglesias tcg_gen_andi_tl(addr, addr, ~3); 1068fcf5ef2aSThomas Huth 1069fcf5ef2aSThomas Huth write_carryi(dc, 1); 1070fcf5ef2aSThomas Huth swx_skip = gen_new_label(); 1071403322eaSEdgar E. Iglesias tcg_gen_brcond_tl(TCG_COND_NE, env_res_addr, addr, swx_skip); 1072fcf5ef2aSThomas Huth 1073fcf5ef2aSThomas Huth /* Compare the value loaded at lwx with current contents of 1074fcf5ef2aSThomas Huth the reserved location. 1075fcf5ef2aSThomas Huth FIXME: This only works for system emulation where we can expect 1076fcf5ef2aSThomas Huth this compare and the following write to be atomic. For user 1077fcf5ef2aSThomas Huth emulation we need to add atomicity between threads. */ 1078cfeea807SEdgar E. Iglesias tval = tcg_temp_new_i32(); 10790dc4af5cSEdgar E. Iglesias tcg_gen_qemu_ld_i32(tval, addr, cpu_mmu_index(&dc->cpu->env, false), 1080fcf5ef2aSThomas Huth MO_TEUL); 1081cfeea807SEdgar E. Iglesias tcg_gen_brcond_i32(TCG_COND_NE, env_res_val, tval, swx_skip); 1082fcf5ef2aSThomas Huth write_carryi(dc, 0); 1083cfeea807SEdgar E. Iglesias tcg_temp_free_i32(tval); 1084fcf5ef2aSThomas Huth } 1085fcf5ef2aSThomas Huth 1086fcf5ef2aSThomas Huth if (rev && size != 4) { 1087fcf5ef2aSThomas Huth /* Endian reverse the address. t is addr. */ 1088fcf5ef2aSThomas Huth switch (size) { 1089fcf5ef2aSThomas Huth case 1: 1090fcf5ef2aSThomas Huth { 1091fcf5ef2aSThomas Huth /* 00 -> 11 1092fcf5ef2aSThomas Huth 01 -> 10 1093fcf5ef2aSThomas Huth 10 -> 10 1094fcf5ef2aSThomas Huth 11 -> 00 */ 1095403322eaSEdgar E. Iglesias TCGv low = tcg_temp_new(); 1096fcf5ef2aSThomas Huth 1097403322eaSEdgar E. Iglesias tcg_gen_andi_tl(low, addr, 3); 1098403322eaSEdgar E. Iglesias tcg_gen_sub_tl(low, tcg_const_tl(3), low); 1099403322eaSEdgar E. Iglesias tcg_gen_andi_tl(addr, addr, ~3); 1100403322eaSEdgar E. Iglesias tcg_gen_or_tl(addr, addr, low); 1101403322eaSEdgar E. Iglesias tcg_temp_free(low); 1102fcf5ef2aSThomas Huth break; 1103fcf5ef2aSThomas Huth } 1104fcf5ef2aSThomas Huth 1105fcf5ef2aSThomas Huth case 2: 1106fcf5ef2aSThomas Huth /* 00 -> 10 1107fcf5ef2aSThomas Huth 10 -> 00. */ 1108fcf5ef2aSThomas Huth /* Force addr into the temp. */ 1109403322eaSEdgar E. Iglesias tcg_gen_xori_tl(addr, addr, 2); 1110fcf5ef2aSThomas Huth break; 1111fcf5ef2aSThomas Huth default: 1112fcf5ef2aSThomas Huth cpu_abort(CPU(dc->cpu), "Invalid reverse size\n"); 1113fcf5ef2aSThomas Huth break; 1114fcf5ef2aSThomas Huth } 1115fcf5ef2aSThomas Huth } 1116d248e1beSEdgar E. Iglesias tcg_gen_qemu_st_i32(cpu_R[dc->rd], addr, mem_index, mop); 1117fcf5ef2aSThomas Huth 1118fcf5ef2aSThomas Huth /* Verify alignment if needed. */ 1119fcf5ef2aSThomas Huth if ((dc->cpu->env.pvr.regs[2] & PVR2_UNALIGNED_EXC_MASK) && size > 1) { 11200a22f8cfSEdgar E. Iglesias tcg_gen_movi_i64(cpu_SR[SR_PC], dc->pc); 1121fcf5ef2aSThomas Huth /* FIXME: if the alignment is wrong, we should restore the value 1122fcf5ef2aSThomas Huth * in memory. One possible way to achieve this is to probe 1123fcf5ef2aSThomas Huth * the MMU prior to the memaccess, thay way we could put 1124fcf5ef2aSThomas Huth * the alignment checks in between the probe and the mem 1125fcf5ef2aSThomas Huth * access. 1126fcf5ef2aSThomas Huth */ 11270dc4af5cSEdgar E. Iglesias gen_helper_memalign(cpu_env, addr, tcg_const_i32(dc->rd), 1128cfeea807SEdgar E. Iglesias tcg_const_i32(1), tcg_const_i32(size - 1)); 1129fcf5ef2aSThomas Huth } 1130fcf5ef2aSThomas Huth 1131fcf5ef2aSThomas Huth if (ex) { 1132fcf5ef2aSThomas Huth gen_set_label(swx_skip); 1133fcf5ef2aSThomas Huth } 1134fcf5ef2aSThomas Huth 1135403322eaSEdgar E. Iglesias tcg_temp_free(addr); 1136fcf5ef2aSThomas Huth } 1137fcf5ef2aSThomas Huth 1138fcf5ef2aSThomas Huth static inline void eval_cc(DisasContext *dc, unsigned int cc, 1139cfeea807SEdgar E. Iglesias TCGv_i32 d, TCGv_i32 a, TCGv_i32 b) 1140fcf5ef2aSThomas Huth { 1141fcf5ef2aSThomas Huth switch (cc) { 1142fcf5ef2aSThomas Huth case CC_EQ: 1143cfeea807SEdgar E. Iglesias tcg_gen_setcond_i32(TCG_COND_EQ, d, a, b); 1144fcf5ef2aSThomas Huth break; 1145fcf5ef2aSThomas Huth case CC_NE: 1146cfeea807SEdgar E. Iglesias tcg_gen_setcond_i32(TCG_COND_NE, d, a, b); 1147fcf5ef2aSThomas Huth break; 1148fcf5ef2aSThomas Huth case CC_LT: 1149cfeea807SEdgar E. Iglesias tcg_gen_setcond_i32(TCG_COND_LT, d, a, b); 1150fcf5ef2aSThomas Huth break; 1151fcf5ef2aSThomas Huth case CC_LE: 1152cfeea807SEdgar E. Iglesias tcg_gen_setcond_i32(TCG_COND_LE, d, a, b); 1153fcf5ef2aSThomas Huth break; 1154fcf5ef2aSThomas Huth case CC_GE: 1155cfeea807SEdgar E. Iglesias tcg_gen_setcond_i32(TCG_COND_GE, d, a, b); 1156fcf5ef2aSThomas Huth break; 1157fcf5ef2aSThomas Huth case CC_GT: 1158cfeea807SEdgar E. Iglesias tcg_gen_setcond_i32(TCG_COND_GT, d, a, b); 1159fcf5ef2aSThomas Huth break; 1160fcf5ef2aSThomas Huth default: 1161fcf5ef2aSThomas Huth cpu_abort(CPU(dc->cpu), "Unknown condition code %x.\n", cc); 1162fcf5ef2aSThomas Huth break; 1163fcf5ef2aSThomas Huth } 1164fcf5ef2aSThomas Huth } 1165fcf5ef2aSThomas Huth 11660a22f8cfSEdgar E. Iglesias static void eval_cond_jmp(DisasContext *dc, TCGv_i32 pc_true, TCGv_i64 pc_false) 1167fcf5ef2aSThomas Huth { 1168fcf5ef2aSThomas Huth TCGLabel *l1 = gen_new_label(); 1169fcf5ef2aSThomas Huth /* Conditional jmp. */ 11700a22f8cfSEdgar E. Iglesias tcg_gen_mov_i64(cpu_SR[SR_PC], pc_false); 1171cfeea807SEdgar E. Iglesias tcg_gen_brcondi_i32(TCG_COND_EQ, env_btaken, 0, l1); 11720a22f8cfSEdgar E. Iglesias tcg_gen_extu_i32_i64(cpu_SR[SR_PC], pc_true); 1173fcf5ef2aSThomas Huth gen_set_label(l1); 1174fcf5ef2aSThomas Huth } 1175fcf5ef2aSThomas Huth 1176fcf5ef2aSThomas Huth static void dec_bcc(DisasContext *dc) 1177fcf5ef2aSThomas Huth { 1178fcf5ef2aSThomas Huth unsigned int cc; 1179fcf5ef2aSThomas Huth unsigned int dslot; 1180fcf5ef2aSThomas Huth 1181fcf5ef2aSThomas Huth cc = EXTRACT_FIELD(dc->ir, 21, 23); 1182fcf5ef2aSThomas Huth dslot = dc->ir & (1 << 25); 1183fcf5ef2aSThomas Huth LOG_DIS("bcc%s r%d %x\n", dslot ? "d" : "", dc->ra, dc->imm); 1184fcf5ef2aSThomas Huth 1185fcf5ef2aSThomas Huth dc->delayed_branch = 1; 1186fcf5ef2aSThomas Huth if (dslot) { 1187fcf5ef2aSThomas Huth dc->delayed_branch = 2; 1188fcf5ef2aSThomas Huth dc->tb_flags |= D_FLAG; 1189cfeea807SEdgar E. Iglesias tcg_gen_st_i32(tcg_const_i32(dc->type_b && (dc->tb_flags & IMM_FLAG)), 1190fcf5ef2aSThomas Huth cpu_env, offsetof(CPUMBState, bimm)); 1191fcf5ef2aSThomas Huth } 1192fcf5ef2aSThomas Huth 1193fcf5ef2aSThomas Huth if (dec_alu_op_b_is_small_imm(dc)) { 1194fcf5ef2aSThomas Huth int32_t offset = (int32_t)((int16_t)dc->imm); /* sign-extend. */ 1195fcf5ef2aSThomas Huth 1196cfeea807SEdgar E. Iglesias tcg_gen_movi_i32(env_btarget, dc->pc + offset); 1197fcf5ef2aSThomas Huth dc->jmp = JMP_DIRECT_CC; 1198fcf5ef2aSThomas Huth dc->jmp_pc = dc->pc + offset; 1199fcf5ef2aSThomas Huth } else { 1200fcf5ef2aSThomas Huth dc->jmp = JMP_INDIRECT; 1201cfeea807SEdgar E. Iglesias tcg_gen_movi_i32(env_btarget, dc->pc); 1202cfeea807SEdgar E. Iglesias tcg_gen_add_i32(env_btarget, env_btarget, *(dec_alu_op_b(dc))); 1203fcf5ef2aSThomas Huth } 1204cfeea807SEdgar E. Iglesias eval_cc(dc, cc, env_btaken, cpu_R[dc->ra], tcg_const_i32(0)); 1205fcf5ef2aSThomas Huth } 1206fcf5ef2aSThomas Huth 1207fcf5ef2aSThomas Huth static void dec_br(DisasContext *dc) 1208fcf5ef2aSThomas Huth { 1209fcf5ef2aSThomas Huth unsigned int dslot, link, abs, mbar; 1210fcf5ef2aSThomas Huth 1211fcf5ef2aSThomas Huth dslot = dc->ir & (1 << 20); 1212fcf5ef2aSThomas Huth abs = dc->ir & (1 << 19); 1213fcf5ef2aSThomas Huth link = dc->ir & (1 << 18); 1214fcf5ef2aSThomas Huth 1215fcf5ef2aSThomas Huth /* Memory barrier. */ 1216fcf5ef2aSThomas Huth mbar = (dc->ir >> 16) & 31; 1217fcf5ef2aSThomas Huth if (mbar == 2 && dc->imm == 4) { 1218fcf5ef2aSThomas Huth /* mbar IMM & 16 decodes to sleep. */ 1219fcf5ef2aSThomas Huth if (dc->rd & 16) { 1220fcf5ef2aSThomas Huth TCGv_i32 tmp_hlt = tcg_const_i32(EXCP_HLT); 1221fcf5ef2aSThomas Huth TCGv_i32 tmp_1 = tcg_const_i32(1); 1222fcf5ef2aSThomas Huth 1223fcf5ef2aSThomas Huth LOG_DIS("sleep\n"); 1224fcf5ef2aSThomas Huth 1225fcf5ef2aSThomas Huth t_sync_flags(dc); 1226fcf5ef2aSThomas Huth tcg_gen_st_i32(tmp_1, cpu_env, 1227fcf5ef2aSThomas Huth -offsetof(MicroBlazeCPU, env) 1228fcf5ef2aSThomas Huth +offsetof(CPUState, halted)); 12290a22f8cfSEdgar E. Iglesias tcg_gen_movi_i64(cpu_SR[SR_PC], dc->pc + 4); 1230fcf5ef2aSThomas Huth gen_helper_raise_exception(cpu_env, tmp_hlt); 1231fcf5ef2aSThomas Huth tcg_temp_free_i32(tmp_hlt); 1232fcf5ef2aSThomas Huth tcg_temp_free_i32(tmp_1); 1233fcf5ef2aSThomas Huth return; 1234fcf5ef2aSThomas Huth } 1235fcf5ef2aSThomas Huth LOG_DIS("mbar %d\n", dc->rd); 1236fcf5ef2aSThomas Huth /* Break the TB. */ 1237fcf5ef2aSThomas Huth dc->cpustate_changed = 1; 1238fcf5ef2aSThomas Huth return; 1239fcf5ef2aSThomas Huth } 1240fcf5ef2aSThomas Huth 1241fcf5ef2aSThomas Huth LOG_DIS("br%s%s%s%s imm=%x\n", 1242fcf5ef2aSThomas Huth abs ? "a" : "", link ? "l" : "", 1243fcf5ef2aSThomas Huth dc->type_b ? "i" : "", dslot ? "d" : "", 1244fcf5ef2aSThomas Huth dc->imm); 1245fcf5ef2aSThomas Huth 1246fcf5ef2aSThomas Huth dc->delayed_branch = 1; 1247fcf5ef2aSThomas Huth if (dslot) { 1248fcf5ef2aSThomas Huth dc->delayed_branch = 2; 1249fcf5ef2aSThomas Huth dc->tb_flags |= D_FLAG; 1250cfeea807SEdgar E. Iglesias tcg_gen_st_i32(tcg_const_i32(dc->type_b && (dc->tb_flags & IMM_FLAG)), 1251fcf5ef2aSThomas Huth cpu_env, offsetof(CPUMBState, bimm)); 1252fcf5ef2aSThomas Huth } 1253fcf5ef2aSThomas Huth if (link && dc->rd) 1254cfeea807SEdgar E. Iglesias tcg_gen_movi_i32(cpu_R[dc->rd], dc->pc); 1255fcf5ef2aSThomas Huth 1256fcf5ef2aSThomas Huth dc->jmp = JMP_INDIRECT; 1257fcf5ef2aSThomas Huth if (abs) { 1258cfeea807SEdgar E. Iglesias tcg_gen_movi_i32(env_btaken, 1); 1259cfeea807SEdgar E. Iglesias tcg_gen_mov_i32(env_btarget, *(dec_alu_op_b(dc))); 1260fcf5ef2aSThomas Huth if (link && !dslot) { 1261fcf5ef2aSThomas Huth if (!(dc->tb_flags & IMM_FLAG) && (dc->imm == 8 || dc->imm == 0x18)) 1262fcf5ef2aSThomas Huth t_gen_raise_exception(dc, EXCP_BREAK); 1263fcf5ef2aSThomas Huth if (dc->imm == 0) { 1264bdfc1e88SEdgar E. Iglesias if (trap_userspace(dc, true)) { 1265fcf5ef2aSThomas Huth return; 1266fcf5ef2aSThomas Huth } 1267fcf5ef2aSThomas Huth 1268fcf5ef2aSThomas Huth t_gen_raise_exception(dc, EXCP_DEBUG); 1269fcf5ef2aSThomas Huth } 1270fcf5ef2aSThomas Huth } 1271fcf5ef2aSThomas Huth } else { 1272fcf5ef2aSThomas Huth if (dec_alu_op_b_is_small_imm(dc)) { 1273fcf5ef2aSThomas Huth dc->jmp = JMP_DIRECT; 1274fcf5ef2aSThomas Huth dc->jmp_pc = dc->pc + (int32_t)((int16_t)dc->imm); 1275fcf5ef2aSThomas Huth } else { 1276cfeea807SEdgar E. Iglesias tcg_gen_movi_i32(env_btaken, 1); 1277cfeea807SEdgar E. Iglesias tcg_gen_movi_i32(env_btarget, dc->pc); 1278cfeea807SEdgar E. Iglesias tcg_gen_add_i32(env_btarget, env_btarget, *(dec_alu_op_b(dc))); 1279fcf5ef2aSThomas Huth } 1280fcf5ef2aSThomas Huth } 1281fcf5ef2aSThomas Huth } 1282fcf5ef2aSThomas Huth 1283fcf5ef2aSThomas Huth static inline void do_rti(DisasContext *dc) 1284fcf5ef2aSThomas Huth { 1285cfeea807SEdgar E. Iglesias TCGv_i32 t0, t1; 1286cfeea807SEdgar E. Iglesias t0 = tcg_temp_new_i32(); 1287cfeea807SEdgar E. Iglesias t1 = tcg_temp_new_i32(); 12880a22f8cfSEdgar E. Iglesias tcg_gen_extrl_i64_i32(t1, cpu_SR[SR_MSR]); 12890a22f8cfSEdgar E. Iglesias tcg_gen_shri_i32(t0, t1, 1); 12900a22f8cfSEdgar E. Iglesias tcg_gen_ori_i32(t1, t1, MSR_IE); 1291cfeea807SEdgar E. Iglesias tcg_gen_andi_i32(t0, t0, (MSR_VM | MSR_UM)); 1292fcf5ef2aSThomas Huth 1293cfeea807SEdgar E. Iglesias tcg_gen_andi_i32(t1, t1, ~(MSR_VM | MSR_UM)); 1294cfeea807SEdgar E. Iglesias tcg_gen_or_i32(t1, t1, t0); 1295fcf5ef2aSThomas Huth msr_write(dc, t1); 1296cfeea807SEdgar E. Iglesias tcg_temp_free_i32(t1); 1297cfeea807SEdgar E. Iglesias tcg_temp_free_i32(t0); 1298fcf5ef2aSThomas Huth dc->tb_flags &= ~DRTI_FLAG; 1299fcf5ef2aSThomas Huth } 1300fcf5ef2aSThomas Huth 1301fcf5ef2aSThomas Huth static inline void do_rtb(DisasContext *dc) 1302fcf5ef2aSThomas Huth { 1303cfeea807SEdgar E. Iglesias TCGv_i32 t0, t1; 1304cfeea807SEdgar E. Iglesias t0 = tcg_temp_new_i32(); 1305cfeea807SEdgar E. Iglesias t1 = tcg_temp_new_i32(); 13060a22f8cfSEdgar E. Iglesias tcg_gen_extrl_i64_i32(t1, cpu_SR[SR_MSR]); 13070a22f8cfSEdgar E. Iglesias tcg_gen_andi_i32(t1, t1, ~MSR_BIP); 1308cfeea807SEdgar E. Iglesias tcg_gen_shri_i32(t0, t1, 1); 1309cfeea807SEdgar E. Iglesias tcg_gen_andi_i32(t0, t0, (MSR_VM | MSR_UM)); 1310fcf5ef2aSThomas Huth 1311cfeea807SEdgar E. Iglesias tcg_gen_andi_i32(t1, t1, ~(MSR_VM | MSR_UM)); 1312cfeea807SEdgar E. Iglesias tcg_gen_or_i32(t1, t1, t0); 1313fcf5ef2aSThomas Huth msr_write(dc, t1); 1314cfeea807SEdgar E. Iglesias tcg_temp_free_i32(t1); 1315cfeea807SEdgar E. Iglesias tcg_temp_free_i32(t0); 1316fcf5ef2aSThomas Huth dc->tb_flags &= ~DRTB_FLAG; 1317fcf5ef2aSThomas Huth } 1318fcf5ef2aSThomas Huth 1319fcf5ef2aSThomas Huth static inline void do_rte(DisasContext *dc) 1320fcf5ef2aSThomas Huth { 1321cfeea807SEdgar E. Iglesias TCGv_i32 t0, t1; 1322cfeea807SEdgar E. Iglesias t0 = tcg_temp_new_i32(); 1323cfeea807SEdgar E. Iglesias t1 = tcg_temp_new_i32(); 1324fcf5ef2aSThomas Huth 13250a22f8cfSEdgar E. Iglesias tcg_gen_extrl_i64_i32(t1, cpu_SR[SR_MSR]); 13260a22f8cfSEdgar E. Iglesias tcg_gen_ori_i32(t1, t1, MSR_EE); 1327cfeea807SEdgar E. Iglesias tcg_gen_andi_i32(t1, t1, ~MSR_EIP); 1328cfeea807SEdgar E. Iglesias tcg_gen_shri_i32(t0, t1, 1); 1329cfeea807SEdgar E. Iglesias tcg_gen_andi_i32(t0, t0, (MSR_VM | MSR_UM)); 1330fcf5ef2aSThomas Huth 1331cfeea807SEdgar E. Iglesias tcg_gen_andi_i32(t1, t1, ~(MSR_VM | MSR_UM)); 1332cfeea807SEdgar E. Iglesias tcg_gen_or_i32(t1, t1, t0); 1333fcf5ef2aSThomas Huth msr_write(dc, t1); 1334cfeea807SEdgar E. Iglesias tcg_temp_free_i32(t1); 1335cfeea807SEdgar E. Iglesias tcg_temp_free_i32(t0); 1336fcf5ef2aSThomas Huth dc->tb_flags &= ~DRTE_FLAG; 1337fcf5ef2aSThomas Huth } 1338fcf5ef2aSThomas Huth 1339fcf5ef2aSThomas Huth static void dec_rts(DisasContext *dc) 1340fcf5ef2aSThomas Huth { 1341fcf5ef2aSThomas Huth unsigned int b_bit, i_bit, e_bit; 1342fcf5ef2aSThomas Huth 1343fcf5ef2aSThomas Huth i_bit = dc->ir & (1 << 21); 1344fcf5ef2aSThomas Huth b_bit = dc->ir & (1 << 22); 1345fcf5ef2aSThomas Huth e_bit = dc->ir & (1 << 23); 1346fcf5ef2aSThomas Huth 1347bdfc1e88SEdgar E. Iglesias if (trap_userspace(dc, i_bit || b_bit || e_bit)) { 1348bdfc1e88SEdgar E. Iglesias return; 1349bdfc1e88SEdgar E. Iglesias } 1350bdfc1e88SEdgar E. Iglesias 1351fcf5ef2aSThomas Huth dc->delayed_branch = 2; 1352fcf5ef2aSThomas Huth dc->tb_flags |= D_FLAG; 1353cfeea807SEdgar E. Iglesias tcg_gen_st_i32(tcg_const_i32(dc->type_b && (dc->tb_flags & IMM_FLAG)), 1354fcf5ef2aSThomas Huth cpu_env, offsetof(CPUMBState, bimm)); 1355fcf5ef2aSThomas Huth 1356fcf5ef2aSThomas Huth if (i_bit) { 1357fcf5ef2aSThomas Huth LOG_DIS("rtid ir=%x\n", dc->ir); 1358fcf5ef2aSThomas Huth dc->tb_flags |= DRTI_FLAG; 1359fcf5ef2aSThomas Huth } else if (b_bit) { 1360fcf5ef2aSThomas Huth LOG_DIS("rtbd ir=%x\n", dc->ir); 1361fcf5ef2aSThomas Huth dc->tb_flags |= DRTB_FLAG; 1362fcf5ef2aSThomas Huth } else if (e_bit) { 1363fcf5ef2aSThomas Huth LOG_DIS("rted ir=%x\n", dc->ir); 1364fcf5ef2aSThomas Huth dc->tb_flags |= DRTE_FLAG; 1365fcf5ef2aSThomas Huth } else 1366fcf5ef2aSThomas Huth LOG_DIS("rts ir=%x\n", dc->ir); 1367fcf5ef2aSThomas Huth 1368fcf5ef2aSThomas Huth dc->jmp = JMP_INDIRECT; 1369cfeea807SEdgar E. Iglesias tcg_gen_movi_i32(env_btaken, 1); 1370cfeea807SEdgar E. Iglesias tcg_gen_add_i32(env_btarget, cpu_R[dc->ra], *(dec_alu_op_b(dc))); 1371fcf5ef2aSThomas Huth } 1372fcf5ef2aSThomas Huth 1373fcf5ef2aSThomas Huth static int dec_check_fpuv2(DisasContext *dc) 1374fcf5ef2aSThomas Huth { 1375fcf5ef2aSThomas Huth if ((dc->cpu->cfg.use_fpu != 2) && (dc->tb_flags & MSR_EE_FLAG)) { 13760a22f8cfSEdgar E. Iglesias tcg_gen_movi_i64(cpu_SR[SR_ESR], ESR_EC_FPU); 1377fcf5ef2aSThomas Huth t_gen_raise_exception(dc, EXCP_HW_EXCP); 1378fcf5ef2aSThomas Huth } 1379fcf5ef2aSThomas Huth return (dc->cpu->cfg.use_fpu == 2) ? 0 : PVR2_USE_FPU2_MASK; 1380fcf5ef2aSThomas Huth } 1381fcf5ef2aSThomas Huth 1382fcf5ef2aSThomas Huth static void dec_fpu(DisasContext *dc) 1383fcf5ef2aSThomas Huth { 1384fcf5ef2aSThomas Huth unsigned int fpu_insn; 1385fcf5ef2aSThomas Huth 13869ba8cd45SEdgar E. Iglesias if (trap_illegal(dc, !dc->cpu->cfg.use_fpu)) { 1387fcf5ef2aSThomas Huth return; 1388fcf5ef2aSThomas Huth } 1389fcf5ef2aSThomas Huth 1390fcf5ef2aSThomas Huth fpu_insn = (dc->ir >> 7) & 7; 1391fcf5ef2aSThomas Huth 1392fcf5ef2aSThomas Huth switch (fpu_insn) { 1393fcf5ef2aSThomas Huth case 0: 1394fcf5ef2aSThomas Huth gen_helper_fadd(cpu_R[dc->rd], cpu_env, cpu_R[dc->ra], 1395fcf5ef2aSThomas Huth cpu_R[dc->rb]); 1396fcf5ef2aSThomas Huth break; 1397fcf5ef2aSThomas Huth 1398fcf5ef2aSThomas Huth case 1: 1399fcf5ef2aSThomas Huth gen_helper_frsub(cpu_R[dc->rd], cpu_env, cpu_R[dc->ra], 1400fcf5ef2aSThomas Huth cpu_R[dc->rb]); 1401fcf5ef2aSThomas Huth break; 1402fcf5ef2aSThomas Huth 1403fcf5ef2aSThomas Huth case 2: 1404fcf5ef2aSThomas Huth gen_helper_fmul(cpu_R[dc->rd], cpu_env, cpu_R[dc->ra], 1405fcf5ef2aSThomas Huth cpu_R[dc->rb]); 1406fcf5ef2aSThomas Huth break; 1407fcf5ef2aSThomas Huth 1408fcf5ef2aSThomas Huth case 3: 1409fcf5ef2aSThomas Huth gen_helper_fdiv(cpu_R[dc->rd], cpu_env, cpu_R[dc->ra], 1410fcf5ef2aSThomas Huth cpu_R[dc->rb]); 1411fcf5ef2aSThomas Huth break; 1412fcf5ef2aSThomas Huth 1413fcf5ef2aSThomas Huth case 4: 1414fcf5ef2aSThomas Huth switch ((dc->ir >> 4) & 7) { 1415fcf5ef2aSThomas Huth case 0: 1416fcf5ef2aSThomas Huth gen_helper_fcmp_un(cpu_R[dc->rd], cpu_env, 1417fcf5ef2aSThomas Huth cpu_R[dc->ra], cpu_R[dc->rb]); 1418fcf5ef2aSThomas Huth break; 1419fcf5ef2aSThomas Huth case 1: 1420fcf5ef2aSThomas Huth gen_helper_fcmp_lt(cpu_R[dc->rd], cpu_env, 1421fcf5ef2aSThomas Huth cpu_R[dc->ra], cpu_R[dc->rb]); 1422fcf5ef2aSThomas Huth break; 1423fcf5ef2aSThomas Huth case 2: 1424fcf5ef2aSThomas Huth gen_helper_fcmp_eq(cpu_R[dc->rd], cpu_env, 1425fcf5ef2aSThomas Huth cpu_R[dc->ra], cpu_R[dc->rb]); 1426fcf5ef2aSThomas Huth break; 1427fcf5ef2aSThomas Huth case 3: 1428fcf5ef2aSThomas Huth gen_helper_fcmp_le(cpu_R[dc->rd], cpu_env, 1429fcf5ef2aSThomas Huth cpu_R[dc->ra], cpu_R[dc->rb]); 1430fcf5ef2aSThomas Huth break; 1431fcf5ef2aSThomas Huth case 4: 1432fcf5ef2aSThomas Huth gen_helper_fcmp_gt(cpu_R[dc->rd], cpu_env, 1433fcf5ef2aSThomas Huth cpu_R[dc->ra], cpu_R[dc->rb]); 1434fcf5ef2aSThomas Huth break; 1435fcf5ef2aSThomas Huth case 5: 1436fcf5ef2aSThomas Huth gen_helper_fcmp_ne(cpu_R[dc->rd], cpu_env, 1437fcf5ef2aSThomas Huth cpu_R[dc->ra], cpu_R[dc->rb]); 1438fcf5ef2aSThomas Huth break; 1439fcf5ef2aSThomas Huth case 6: 1440fcf5ef2aSThomas Huth gen_helper_fcmp_ge(cpu_R[dc->rd], cpu_env, 1441fcf5ef2aSThomas Huth cpu_R[dc->ra], cpu_R[dc->rb]); 1442fcf5ef2aSThomas Huth break; 1443fcf5ef2aSThomas Huth default: 1444fcf5ef2aSThomas Huth qemu_log_mask(LOG_UNIMP, 1445fcf5ef2aSThomas Huth "unimplemented fcmp fpu_insn=%x pc=%x" 1446fcf5ef2aSThomas Huth " opc=%x\n", 1447fcf5ef2aSThomas Huth fpu_insn, dc->pc, dc->opcode); 1448fcf5ef2aSThomas Huth dc->abort_at_next_insn = 1; 1449fcf5ef2aSThomas Huth break; 1450fcf5ef2aSThomas Huth } 1451fcf5ef2aSThomas Huth break; 1452fcf5ef2aSThomas Huth 1453fcf5ef2aSThomas Huth case 5: 1454fcf5ef2aSThomas Huth if (!dec_check_fpuv2(dc)) { 1455fcf5ef2aSThomas Huth return; 1456fcf5ef2aSThomas Huth } 1457fcf5ef2aSThomas Huth gen_helper_flt(cpu_R[dc->rd], cpu_env, cpu_R[dc->ra]); 1458fcf5ef2aSThomas Huth break; 1459fcf5ef2aSThomas Huth 1460fcf5ef2aSThomas Huth case 6: 1461fcf5ef2aSThomas Huth if (!dec_check_fpuv2(dc)) { 1462fcf5ef2aSThomas Huth return; 1463fcf5ef2aSThomas Huth } 1464fcf5ef2aSThomas Huth gen_helper_fint(cpu_R[dc->rd], cpu_env, cpu_R[dc->ra]); 1465fcf5ef2aSThomas Huth break; 1466fcf5ef2aSThomas Huth 1467fcf5ef2aSThomas Huth case 7: 1468fcf5ef2aSThomas Huth if (!dec_check_fpuv2(dc)) { 1469fcf5ef2aSThomas Huth return; 1470fcf5ef2aSThomas Huth } 1471fcf5ef2aSThomas Huth gen_helper_fsqrt(cpu_R[dc->rd], cpu_env, cpu_R[dc->ra]); 1472fcf5ef2aSThomas Huth break; 1473fcf5ef2aSThomas Huth 1474fcf5ef2aSThomas Huth default: 1475fcf5ef2aSThomas Huth qemu_log_mask(LOG_UNIMP, "unimplemented FPU insn fpu_insn=%x pc=%x" 1476fcf5ef2aSThomas Huth " opc=%x\n", 1477fcf5ef2aSThomas Huth fpu_insn, dc->pc, dc->opcode); 1478fcf5ef2aSThomas Huth dc->abort_at_next_insn = 1; 1479fcf5ef2aSThomas Huth break; 1480fcf5ef2aSThomas Huth } 1481fcf5ef2aSThomas Huth } 1482fcf5ef2aSThomas Huth 1483fcf5ef2aSThomas Huth static void dec_null(DisasContext *dc) 1484fcf5ef2aSThomas Huth { 14859ba8cd45SEdgar E. Iglesias if (trap_illegal(dc, true)) { 1486fcf5ef2aSThomas Huth return; 1487fcf5ef2aSThomas Huth } 1488fcf5ef2aSThomas Huth qemu_log_mask(LOG_GUEST_ERROR, "unknown insn pc=%x opc=%x\n", dc->pc, dc->opcode); 1489fcf5ef2aSThomas Huth dc->abort_at_next_insn = 1; 1490fcf5ef2aSThomas Huth } 1491fcf5ef2aSThomas Huth 1492fcf5ef2aSThomas Huth /* Insns connected to FSL or AXI stream attached devices. */ 1493fcf5ef2aSThomas Huth static void dec_stream(DisasContext *dc) 1494fcf5ef2aSThomas Huth { 1495fcf5ef2aSThomas Huth TCGv_i32 t_id, t_ctrl; 1496fcf5ef2aSThomas Huth int ctrl; 1497fcf5ef2aSThomas Huth 1498fcf5ef2aSThomas Huth LOG_DIS("%s%s imm=%x\n", dc->rd ? "get" : "put", 1499fcf5ef2aSThomas Huth dc->type_b ? "" : "d", dc->imm); 1500fcf5ef2aSThomas Huth 1501bdfc1e88SEdgar E. Iglesias if (trap_userspace(dc, true)) { 1502fcf5ef2aSThomas Huth return; 1503fcf5ef2aSThomas Huth } 1504fcf5ef2aSThomas Huth 1505cfeea807SEdgar E. Iglesias t_id = tcg_temp_new_i32(); 1506fcf5ef2aSThomas Huth if (dc->type_b) { 1507cfeea807SEdgar E. Iglesias tcg_gen_movi_i32(t_id, dc->imm & 0xf); 1508fcf5ef2aSThomas Huth ctrl = dc->imm >> 10; 1509fcf5ef2aSThomas Huth } else { 1510cfeea807SEdgar E. Iglesias tcg_gen_andi_i32(t_id, cpu_R[dc->rb], 0xf); 1511fcf5ef2aSThomas Huth ctrl = dc->imm >> 5; 1512fcf5ef2aSThomas Huth } 1513fcf5ef2aSThomas Huth 1514cfeea807SEdgar E. Iglesias t_ctrl = tcg_const_i32(ctrl); 1515fcf5ef2aSThomas Huth 1516fcf5ef2aSThomas Huth if (dc->rd == 0) { 1517fcf5ef2aSThomas Huth gen_helper_put(t_id, t_ctrl, cpu_R[dc->ra]); 1518fcf5ef2aSThomas Huth } else { 1519fcf5ef2aSThomas Huth gen_helper_get(cpu_R[dc->rd], t_id, t_ctrl); 1520fcf5ef2aSThomas Huth } 1521cfeea807SEdgar E. Iglesias tcg_temp_free_i32(t_id); 1522cfeea807SEdgar E. Iglesias tcg_temp_free_i32(t_ctrl); 1523fcf5ef2aSThomas Huth } 1524fcf5ef2aSThomas Huth 1525fcf5ef2aSThomas Huth static struct decoder_info { 1526fcf5ef2aSThomas Huth struct { 1527fcf5ef2aSThomas Huth uint32_t bits; 1528fcf5ef2aSThomas Huth uint32_t mask; 1529fcf5ef2aSThomas Huth }; 1530fcf5ef2aSThomas Huth void (*dec)(DisasContext *dc); 1531fcf5ef2aSThomas Huth } decinfo[] = { 1532fcf5ef2aSThomas Huth {DEC_ADD, dec_add}, 1533fcf5ef2aSThomas Huth {DEC_SUB, dec_sub}, 1534fcf5ef2aSThomas Huth {DEC_AND, dec_and}, 1535fcf5ef2aSThomas Huth {DEC_XOR, dec_xor}, 1536fcf5ef2aSThomas Huth {DEC_OR, dec_or}, 1537fcf5ef2aSThomas Huth {DEC_BIT, dec_bit}, 1538fcf5ef2aSThomas Huth {DEC_BARREL, dec_barrel}, 1539fcf5ef2aSThomas Huth {DEC_LD, dec_load}, 1540fcf5ef2aSThomas Huth {DEC_ST, dec_store}, 1541fcf5ef2aSThomas Huth {DEC_IMM, dec_imm}, 1542fcf5ef2aSThomas Huth {DEC_BR, dec_br}, 1543fcf5ef2aSThomas Huth {DEC_BCC, dec_bcc}, 1544fcf5ef2aSThomas Huth {DEC_RTS, dec_rts}, 1545fcf5ef2aSThomas Huth {DEC_FPU, dec_fpu}, 1546fcf5ef2aSThomas Huth {DEC_MUL, dec_mul}, 1547fcf5ef2aSThomas Huth {DEC_DIV, dec_div}, 1548fcf5ef2aSThomas Huth {DEC_MSR, dec_msr}, 1549fcf5ef2aSThomas Huth {DEC_STREAM, dec_stream}, 1550fcf5ef2aSThomas Huth {{0, 0}, dec_null} 1551fcf5ef2aSThomas Huth }; 1552fcf5ef2aSThomas Huth 1553fcf5ef2aSThomas Huth static inline void decode(DisasContext *dc, uint32_t ir) 1554fcf5ef2aSThomas Huth { 1555fcf5ef2aSThomas Huth int i; 1556fcf5ef2aSThomas Huth 1557fcf5ef2aSThomas Huth dc->ir = ir; 1558fcf5ef2aSThomas Huth LOG_DIS("%8.8x\t", dc->ir); 1559fcf5ef2aSThomas Huth 1560fcf5ef2aSThomas Huth if (dc->ir) 1561fcf5ef2aSThomas Huth dc->nr_nops = 0; 1562fcf5ef2aSThomas Huth else { 15639ba8cd45SEdgar E. Iglesias trap_illegal(dc, dc->cpu->env.pvr.regs[2] & PVR2_OPCODE_0x0_ILL_MASK); 1564fcf5ef2aSThomas Huth 1565fcf5ef2aSThomas Huth LOG_DIS("nr_nops=%d\t", dc->nr_nops); 1566fcf5ef2aSThomas Huth dc->nr_nops++; 1567fcf5ef2aSThomas Huth if (dc->nr_nops > 4) { 1568fcf5ef2aSThomas Huth cpu_abort(CPU(dc->cpu), "fetching nop sequence\n"); 1569fcf5ef2aSThomas Huth } 1570fcf5ef2aSThomas Huth } 1571fcf5ef2aSThomas Huth /* bit 2 seems to indicate insn type. */ 1572fcf5ef2aSThomas Huth dc->type_b = ir & (1 << 29); 1573fcf5ef2aSThomas Huth 1574fcf5ef2aSThomas Huth dc->opcode = EXTRACT_FIELD(ir, 26, 31); 1575fcf5ef2aSThomas Huth dc->rd = EXTRACT_FIELD(ir, 21, 25); 1576fcf5ef2aSThomas Huth dc->ra = EXTRACT_FIELD(ir, 16, 20); 1577fcf5ef2aSThomas Huth dc->rb = EXTRACT_FIELD(ir, 11, 15); 1578fcf5ef2aSThomas Huth dc->imm = EXTRACT_FIELD(ir, 0, 15); 1579fcf5ef2aSThomas Huth 1580fcf5ef2aSThomas Huth /* Large switch for all insns. */ 1581fcf5ef2aSThomas Huth for (i = 0; i < ARRAY_SIZE(decinfo); i++) { 1582fcf5ef2aSThomas Huth if ((dc->opcode & decinfo[i].mask) == decinfo[i].bits) { 1583fcf5ef2aSThomas Huth decinfo[i].dec(dc); 1584fcf5ef2aSThomas Huth break; 1585fcf5ef2aSThomas Huth } 1586fcf5ef2aSThomas Huth } 1587fcf5ef2aSThomas Huth } 1588fcf5ef2aSThomas Huth 1589fcf5ef2aSThomas Huth /* generate intermediate code for basic block 'tb'. */ 15909c489ea6SLluís Vilanova void gen_intermediate_code(CPUState *cs, struct TranslationBlock *tb) 1591fcf5ef2aSThomas Huth { 15929c489ea6SLluís Vilanova CPUMBState *env = cs->env_ptr; 1593fcf5ef2aSThomas Huth MicroBlazeCPU *cpu = mb_env_get_cpu(env); 1594fcf5ef2aSThomas Huth uint32_t pc_start; 1595fcf5ef2aSThomas Huth struct DisasContext ctx; 1596fcf5ef2aSThomas Huth struct DisasContext *dc = &ctx; 159756371527SEmilio G. Cota uint32_t page_start, org_flags; 1598cfeea807SEdgar E. Iglesias uint32_t npc; 1599fcf5ef2aSThomas Huth int num_insns; 1600fcf5ef2aSThomas Huth int max_insns; 1601fcf5ef2aSThomas Huth 1602fcf5ef2aSThomas Huth pc_start = tb->pc; 1603fcf5ef2aSThomas Huth dc->cpu = cpu; 1604fcf5ef2aSThomas Huth dc->tb = tb; 1605fcf5ef2aSThomas Huth org_flags = dc->synced_flags = dc->tb_flags = tb->flags; 1606fcf5ef2aSThomas Huth 1607fcf5ef2aSThomas Huth dc->is_jmp = DISAS_NEXT; 1608fcf5ef2aSThomas Huth dc->jmp = 0; 1609fcf5ef2aSThomas Huth dc->delayed_branch = !!(dc->tb_flags & D_FLAG); 1610fcf5ef2aSThomas Huth if (dc->delayed_branch) { 1611fcf5ef2aSThomas Huth dc->jmp = JMP_INDIRECT; 1612fcf5ef2aSThomas Huth } 1613fcf5ef2aSThomas Huth dc->pc = pc_start; 1614fcf5ef2aSThomas Huth dc->singlestep_enabled = cs->singlestep_enabled; 1615fcf5ef2aSThomas Huth dc->cpustate_changed = 0; 1616fcf5ef2aSThomas Huth dc->abort_at_next_insn = 0; 1617fcf5ef2aSThomas Huth dc->nr_nops = 0; 1618fcf5ef2aSThomas Huth 1619fcf5ef2aSThomas Huth if (pc_start & 3) { 1620fcf5ef2aSThomas Huth cpu_abort(cs, "Microblaze: unaligned PC=%x\n", pc_start); 1621fcf5ef2aSThomas Huth } 1622fcf5ef2aSThomas Huth 162356371527SEmilio G. Cota page_start = pc_start & TARGET_PAGE_MASK; 1624fcf5ef2aSThomas Huth num_insns = 0; 1625c5a49c63SEmilio G. Cota max_insns = tb_cflags(tb) & CF_COUNT_MASK; 1626fcf5ef2aSThomas Huth if (max_insns == 0) { 1627fcf5ef2aSThomas Huth max_insns = CF_COUNT_MASK; 1628fcf5ef2aSThomas Huth } 1629fcf5ef2aSThomas Huth if (max_insns > TCG_MAX_INSNS) { 1630fcf5ef2aSThomas Huth max_insns = TCG_MAX_INSNS; 1631fcf5ef2aSThomas Huth } 1632fcf5ef2aSThomas Huth 1633fcf5ef2aSThomas Huth gen_tb_start(tb); 1634fcf5ef2aSThomas Huth do 1635fcf5ef2aSThomas Huth { 1636fcf5ef2aSThomas Huth tcg_gen_insn_start(dc->pc); 1637fcf5ef2aSThomas Huth num_insns++; 1638fcf5ef2aSThomas Huth 1639fcf5ef2aSThomas Huth #if SIM_COMPAT 1640fcf5ef2aSThomas Huth if (qemu_loglevel_mask(CPU_LOG_TB_IN_ASM)) { 16410a22f8cfSEdgar E. Iglesias tcg_gen_movi_i64(cpu_SR[SR_PC], dc->pc); 1642fcf5ef2aSThomas Huth gen_helper_debug(); 1643fcf5ef2aSThomas Huth } 1644fcf5ef2aSThomas Huth #endif 1645fcf5ef2aSThomas Huth 1646fcf5ef2aSThomas Huth if (unlikely(cpu_breakpoint_test(cs, dc->pc, BP_ANY))) { 1647fcf5ef2aSThomas Huth t_gen_raise_exception(dc, EXCP_DEBUG); 1648fcf5ef2aSThomas Huth dc->is_jmp = DISAS_UPDATE; 1649fcf5ef2aSThomas Huth /* The address covered by the breakpoint must be included in 1650fcf5ef2aSThomas Huth [tb->pc, tb->pc + tb->size) in order to for it to be 1651fcf5ef2aSThomas Huth properly cleared -- thus we increment the PC here so that 1652fcf5ef2aSThomas Huth the logic setting tb->size below does the right thing. */ 1653fcf5ef2aSThomas Huth dc->pc += 4; 1654fcf5ef2aSThomas Huth break; 1655fcf5ef2aSThomas Huth } 1656fcf5ef2aSThomas Huth 1657fcf5ef2aSThomas Huth /* Pretty disas. */ 1658fcf5ef2aSThomas Huth LOG_DIS("%8.8x:\t", dc->pc); 1659fcf5ef2aSThomas Huth 1660c5a49c63SEmilio G. Cota if (num_insns == max_insns && (tb_cflags(tb) & CF_LAST_IO)) { 1661fcf5ef2aSThomas Huth gen_io_start(); 1662fcf5ef2aSThomas Huth } 1663fcf5ef2aSThomas Huth 1664fcf5ef2aSThomas Huth dc->clear_imm = 1; 1665fcf5ef2aSThomas Huth decode(dc, cpu_ldl_code(env, dc->pc)); 1666fcf5ef2aSThomas Huth if (dc->clear_imm) 1667fcf5ef2aSThomas Huth dc->tb_flags &= ~IMM_FLAG; 1668fcf5ef2aSThomas Huth dc->pc += 4; 1669fcf5ef2aSThomas Huth 1670fcf5ef2aSThomas Huth if (dc->delayed_branch) { 1671fcf5ef2aSThomas Huth dc->delayed_branch--; 1672fcf5ef2aSThomas Huth if (!dc->delayed_branch) { 1673fcf5ef2aSThomas Huth if (dc->tb_flags & DRTI_FLAG) 1674fcf5ef2aSThomas Huth do_rti(dc); 1675fcf5ef2aSThomas Huth if (dc->tb_flags & DRTB_FLAG) 1676fcf5ef2aSThomas Huth do_rtb(dc); 1677fcf5ef2aSThomas Huth if (dc->tb_flags & DRTE_FLAG) 1678fcf5ef2aSThomas Huth do_rte(dc); 1679fcf5ef2aSThomas Huth /* Clear the delay slot flag. */ 1680fcf5ef2aSThomas Huth dc->tb_flags &= ~D_FLAG; 1681fcf5ef2aSThomas Huth /* If it is a direct jump, try direct chaining. */ 1682fcf5ef2aSThomas Huth if (dc->jmp == JMP_INDIRECT) { 16830a22f8cfSEdgar E. Iglesias eval_cond_jmp(dc, env_btarget, tcg_const_i64(dc->pc)); 1684fcf5ef2aSThomas Huth dc->is_jmp = DISAS_JUMP; 1685fcf5ef2aSThomas Huth } else if (dc->jmp == JMP_DIRECT) { 1686fcf5ef2aSThomas Huth t_sync_flags(dc); 1687fcf5ef2aSThomas Huth gen_goto_tb(dc, 0, dc->jmp_pc); 1688fcf5ef2aSThomas Huth dc->is_jmp = DISAS_TB_JUMP; 1689fcf5ef2aSThomas Huth } else if (dc->jmp == JMP_DIRECT_CC) { 1690fcf5ef2aSThomas Huth TCGLabel *l1 = gen_new_label(); 1691fcf5ef2aSThomas Huth t_sync_flags(dc); 1692fcf5ef2aSThomas Huth /* Conditional jmp. */ 1693cfeea807SEdgar E. Iglesias tcg_gen_brcondi_i32(TCG_COND_NE, env_btaken, 0, l1); 1694fcf5ef2aSThomas Huth gen_goto_tb(dc, 1, dc->pc); 1695fcf5ef2aSThomas Huth gen_set_label(l1); 1696fcf5ef2aSThomas Huth gen_goto_tb(dc, 0, dc->jmp_pc); 1697fcf5ef2aSThomas Huth 1698fcf5ef2aSThomas Huth dc->is_jmp = DISAS_TB_JUMP; 1699fcf5ef2aSThomas Huth } 1700fcf5ef2aSThomas Huth break; 1701fcf5ef2aSThomas Huth } 1702fcf5ef2aSThomas Huth } 1703fcf5ef2aSThomas Huth if (cs->singlestep_enabled) { 1704fcf5ef2aSThomas Huth break; 1705fcf5ef2aSThomas Huth } 1706fcf5ef2aSThomas Huth } while (!dc->is_jmp && !dc->cpustate_changed 1707fcf5ef2aSThomas Huth && !tcg_op_buf_full() 1708fcf5ef2aSThomas Huth && !singlestep 170956371527SEmilio G. Cota && (dc->pc - page_start < TARGET_PAGE_SIZE) 1710fcf5ef2aSThomas Huth && num_insns < max_insns); 1711fcf5ef2aSThomas Huth 1712fcf5ef2aSThomas Huth npc = dc->pc; 1713fcf5ef2aSThomas Huth if (dc->jmp == JMP_DIRECT || dc->jmp == JMP_DIRECT_CC) { 1714fcf5ef2aSThomas Huth if (dc->tb_flags & D_FLAG) { 1715fcf5ef2aSThomas Huth dc->is_jmp = DISAS_UPDATE; 17160a22f8cfSEdgar E. Iglesias tcg_gen_movi_i64(cpu_SR[SR_PC], npc); 1717fcf5ef2aSThomas Huth sync_jmpstate(dc); 1718fcf5ef2aSThomas Huth } else 1719fcf5ef2aSThomas Huth npc = dc->jmp_pc; 1720fcf5ef2aSThomas Huth } 1721fcf5ef2aSThomas Huth 1722c5a49c63SEmilio G. Cota if (tb_cflags(tb) & CF_LAST_IO) 1723fcf5ef2aSThomas Huth gen_io_end(); 1724fcf5ef2aSThomas Huth /* Force an update if the per-tb cpu state has changed. */ 1725fcf5ef2aSThomas Huth if (dc->is_jmp == DISAS_NEXT 1726fcf5ef2aSThomas Huth && (dc->cpustate_changed || org_flags != dc->tb_flags)) { 1727fcf5ef2aSThomas Huth dc->is_jmp = DISAS_UPDATE; 17280a22f8cfSEdgar E. Iglesias tcg_gen_movi_i64(cpu_SR[SR_PC], npc); 1729fcf5ef2aSThomas Huth } 1730fcf5ef2aSThomas Huth t_sync_flags(dc); 1731fcf5ef2aSThomas Huth 1732fcf5ef2aSThomas Huth if (unlikely(cs->singlestep_enabled)) { 1733fcf5ef2aSThomas Huth TCGv_i32 tmp = tcg_const_i32(EXCP_DEBUG); 1734fcf5ef2aSThomas Huth 1735fcf5ef2aSThomas Huth if (dc->is_jmp != DISAS_JUMP) { 17360a22f8cfSEdgar E. Iglesias tcg_gen_movi_i64(cpu_SR[SR_PC], npc); 1737fcf5ef2aSThomas Huth } 1738fcf5ef2aSThomas Huth gen_helper_raise_exception(cpu_env, tmp); 1739fcf5ef2aSThomas Huth tcg_temp_free_i32(tmp); 1740fcf5ef2aSThomas Huth } else { 1741fcf5ef2aSThomas Huth switch(dc->is_jmp) { 1742fcf5ef2aSThomas Huth case DISAS_NEXT: 1743fcf5ef2aSThomas Huth gen_goto_tb(dc, 1, npc); 1744fcf5ef2aSThomas Huth break; 1745fcf5ef2aSThomas Huth default: 1746fcf5ef2aSThomas Huth case DISAS_JUMP: 1747fcf5ef2aSThomas Huth case DISAS_UPDATE: 1748fcf5ef2aSThomas Huth /* indicate that the hash table must be used 1749fcf5ef2aSThomas Huth to find the next TB */ 1750fcf5ef2aSThomas Huth tcg_gen_exit_tb(0); 1751fcf5ef2aSThomas Huth break; 1752fcf5ef2aSThomas Huth case DISAS_TB_JUMP: 1753fcf5ef2aSThomas Huth /* nothing more to generate */ 1754fcf5ef2aSThomas Huth break; 1755fcf5ef2aSThomas Huth } 1756fcf5ef2aSThomas Huth } 1757fcf5ef2aSThomas Huth gen_tb_end(tb, num_insns); 1758fcf5ef2aSThomas Huth 1759fcf5ef2aSThomas Huth tb->size = dc->pc - pc_start; 1760fcf5ef2aSThomas Huth tb->icount = num_insns; 1761fcf5ef2aSThomas Huth 1762fcf5ef2aSThomas Huth #ifdef DEBUG_DISAS 1763fcf5ef2aSThomas Huth #if !SIM_COMPAT 1764fcf5ef2aSThomas Huth if (qemu_loglevel_mask(CPU_LOG_TB_IN_ASM) 1765fcf5ef2aSThomas Huth && qemu_log_in_addr_range(pc_start)) { 1766fcf5ef2aSThomas Huth qemu_log_lock(); 1767fcf5ef2aSThomas Huth qemu_log("--------------\n"); 17681d48474dSRichard Henderson log_target_disas(cs, pc_start, dc->pc - pc_start); 1769fcf5ef2aSThomas Huth qemu_log_unlock(); 1770fcf5ef2aSThomas Huth } 1771fcf5ef2aSThomas Huth #endif 1772fcf5ef2aSThomas Huth #endif 1773fcf5ef2aSThomas Huth assert(!dc->abort_at_next_insn); 1774fcf5ef2aSThomas Huth } 1775fcf5ef2aSThomas Huth 1776fcf5ef2aSThomas Huth void mb_cpu_dump_state(CPUState *cs, FILE *f, fprintf_function cpu_fprintf, 1777fcf5ef2aSThomas Huth int flags) 1778fcf5ef2aSThomas Huth { 1779fcf5ef2aSThomas Huth MicroBlazeCPU *cpu = MICROBLAZE_CPU(cs); 1780fcf5ef2aSThomas Huth CPUMBState *env = &cpu->env; 1781fcf5ef2aSThomas Huth int i; 1782fcf5ef2aSThomas Huth 1783fcf5ef2aSThomas Huth if (!env || !f) 1784fcf5ef2aSThomas Huth return; 1785fcf5ef2aSThomas Huth 17860a22f8cfSEdgar E. Iglesias cpu_fprintf(f, "IN: PC=%" PRIx64 " %s\n", 1787fcf5ef2aSThomas Huth env->sregs[SR_PC], lookup_symbol(env->sregs[SR_PC])); 17880a22f8cfSEdgar E. Iglesias cpu_fprintf(f, "rmsr=%" PRIx64 " resr=%" PRIx64 " rear=%" PRIx64 " " 17890a22f8cfSEdgar E. Iglesias "debug=%x imm=%x iflags=%x fsr=%" PRIx64 "\n", 1790fcf5ef2aSThomas Huth env->sregs[SR_MSR], env->sregs[SR_ESR], env->sregs[SR_EAR], 1791fcf5ef2aSThomas Huth env->debug, env->imm, env->iflags, env->sregs[SR_FSR]); 1792fcf5ef2aSThomas Huth cpu_fprintf(f, "btaken=%d btarget=%x mode=%s(saved=%s) eip=%d ie=%d\n", 1793fcf5ef2aSThomas Huth env->btaken, env->btarget, 1794fcf5ef2aSThomas Huth (env->sregs[SR_MSR] & MSR_UM) ? "user" : "kernel", 1795fcf5ef2aSThomas Huth (env->sregs[SR_MSR] & MSR_UMS) ? "user" : "kernel", 17960a22f8cfSEdgar E. Iglesias (bool)(env->sregs[SR_MSR] & MSR_EIP), 17970a22f8cfSEdgar E. Iglesias (bool)(env->sregs[SR_MSR] & MSR_IE)); 1798fcf5ef2aSThomas Huth 1799fcf5ef2aSThomas Huth for (i = 0; i < 32; i++) { 1800fcf5ef2aSThomas Huth cpu_fprintf(f, "r%2.2d=%8.8x ", i, env->regs[i]); 1801fcf5ef2aSThomas Huth if ((i + 1) % 4 == 0) 1802fcf5ef2aSThomas Huth cpu_fprintf(f, "\n"); 1803fcf5ef2aSThomas Huth } 1804fcf5ef2aSThomas Huth cpu_fprintf(f, "\n\n"); 1805fcf5ef2aSThomas Huth } 1806fcf5ef2aSThomas Huth 1807fcf5ef2aSThomas Huth void mb_tcg_init(void) 1808fcf5ef2aSThomas Huth { 1809fcf5ef2aSThomas Huth int i; 1810fcf5ef2aSThomas Huth 1811cfeea807SEdgar E. Iglesias env_debug = tcg_global_mem_new_i32(cpu_env, 1812fcf5ef2aSThomas Huth offsetof(CPUMBState, debug), 1813fcf5ef2aSThomas Huth "debug0"); 1814cfeea807SEdgar E. Iglesias env_iflags = tcg_global_mem_new_i32(cpu_env, 1815fcf5ef2aSThomas Huth offsetof(CPUMBState, iflags), 1816fcf5ef2aSThomas Huth "iflags"); 1817cfeea807SEdgar E. Iglesias env_imm = tcg_global_mem_new_i32(cpu_env, 1818fcf5ef2aSThomas Huth offsetof(CPUMBState, imm), 1819fcf5ef2aSThomas Huth "imm"); 1820cfeea807SEdgar E. Iglesias env_btarget = tcg_global_mem_new_i32(cpu_env, 1821fcf5ef2aSThomas Huth offsetof(CPUMBState, btarget), 1822fcf5ef2aSThomas Huth "btarget"); 1823cfeea807SEdgar E. Iglesias env_btaken = tcg_global_mem_new_i32(cpu_env, 1824fcf5ef2aSThomas Huth offsetof(CPUMBState, btaken), 1825fcf5ef2aSThomas Huth "btaken"); 1826403322eaSEdgar E. Iglesias env_res_addr = tcg_global_mem_new(cpu_env, 1827fcf5ef2aSThomas Huth offsetof(CPUMBState, res_addr), 1828fcf5ef2aSThomas Huth "res_addr"); 1829cfeea807SEdgar E. Iglesias env_res_val = tcg_global_mem_new_i32(cpu_env, 1830fcf5ef2aSThomas Huth offsetof(CPUMBState, res_val), 1831fcf5ef2aSThomas Huth "res_val"); 1832fcf5ef2aSThomas Huth for (i = 0; i < ARRAY_SIZE(cpu_R); i++) { 1833cfeea807SEdgar E. Iglesias cpu_R[i] = tcg_global_mem_new_i32(cpu_env, 1834fcf5ef2aSThomas Huth offsetof(CPUMBState, regs[i]), 1835fcf5ef2aSThomas Huth regnames[i]); 1836fcf5ef2aSThomas Huth } 1837fcf5ef2aSThomas Huth for (i = 0; i < ARRAY_SIZE(cpu_SR); i++) { 18380a22f8cfSEdgar E. Iglesias cpu_SR[i] = tcg_global_mem_new_i64(cpu_env, 1839fcf5ef2aSThomas Huth offsetof(CPUMBState, sregs[i]), 1840fcf5ef2aSThomas Huth special_regnames[i]); 1841fcf5ef2aSThomas Huth } 1842fcf5ef2aSThomas Huth } 1843fcf5ef2aSThomas Huth 1844fcf5ef2aSThomas Huth void restore_state_to_opc(CPUMBState *env, TranslationBlock *tb, 1845fcf5ef2aSThomas Huth target_ulong *data) 1846fcf5ef2aSThomas Huth { 1847fcf5ef2aSThomas Huth env->sregs[SR_PC] = data[0]; 1848fcf5ef2aSThomas Huth } 1849