xref: /openbmc/qemu/target/microblaze/translate.c (revision 9ba8cd452bb48ad63e2878f8ebef4cfb18f46812)
1fcf5ef2aSThomas Huth /*
2fcf5ef2aSThomas Huth  *  Xilinx MicroBlaze emulation for qemu: main translation routines.
3fcf5ef2aSThomas Huth  *
4fcf5ef2aSThomas Huth  *  Copyright (c) 2009 Edgar E. Iglesias.
5fcf5ef2aSThomas Huth  *  Copyright (c) 2009-2012 PetaLogix Qld Pty Ltd.
6fcf5ef2aSThomas Huth  *
7fcf5ef2aSThomas Huth  * This library is free software; you can redistribute it and/or
8fcf5ef2aSThomas Huth  * modify it under the terms of the GNU Lesser General Public
9fcf5ef2aSThomas Huth  * License as published by the Free Software Foundation; either
10fcf5ef2aSThomas Huth  * version 2 of the License, or (at your option) any later version.
11fcf5ef2aSThomas Huth  *
12fcf5ef2aSThomas Huth  * This library is distributed in the hope that it will be useful,
13fcf5ef2aSThomas Huth  * but WITHOUT ANY WARRANTY; without even the implied warranty of
14fcf5ef2aSThomas Huth  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
15fcf5ef2aSThomas Huth  * Lesser General Public License for more details.
16fcf5ef2aSThomas Huth  *
17fcf5ef2aSThomas Huth  * You should have received a copy of the GNU Lesser General Public
18fcf5ef2aSThomas Huth  * License along with this library; if not, see <http://www.gnu.org/licenses/>.
19fcf5ef2aSThomas Huth  */
20fcf5ef2aSThomas Huth 
21fcf5ef2aSThomas Huth #include "qemu/osdep.h"
22fcf5ef2aSThomas Huth #include "cpu.h"
23fcf5ef2aSThomas Huth #include "disas/disas.h"
24fcf5ef2aSThomas Huth #include "exec/exec-all.h"
25fcf5ef2aSThomas Huth #include "tcg-op.h"
26fcf5ef2aSThomas Huth #include "exec/helper-proto.h"
27fcf5ef2aSThomas Huth #include "microblaze-decode.h"
28fcf5ef2aSThomas Huth #include "exec/cpu_ldst.h"
29fcf5ef2aSThomas Huth #include "exec/helper-gen.h"
3077fc6f5eSLluís Vilanova #include "exec/translator.h"
31fcf5ef2aSThomas Huth 
32fcf5ef2aSThomas Huth #include "trace-tcg.h"
33fcf5ef2aSThomas Huth #include "exec/log.h"
34fcf5ef2aSThomas Huth 
35fcf5ef2aSThomas Huth 
36fcf5ef2aSThomas Huth #define SIM_COMPAT 0
37fcf5ef2aSThomas Huth #define DISAS_GNU 1
38fcf5ef2aSThomas Huth #define DISAS_MB 1
39fcf5ef2aSThomas Huth #if DISAS_MB && !SIM_COMPAT
40fcf5ef2aSThomas Huth #  define LOG_DIS(...) qemu_log_mask(CPU_LOG_TB_IN_ASM, ## __VA_ARGS__)
41fcf5ef2aSThomas Huth #else
42fcf5ef2aSThomas Huth #  define LOG_DIS(...) do { } while (0)
43fcf5ef2aSThomas Huth #endif
44fcf5ef2aSThomas Huth 
45fcf5ef2aSThomas Huth #define D(x)
46fcf5ef2aSThomas Huth 
47fcf5ef2aSThomas Huth #define EXTRACT_FIELD(src, start, end) \
48fcf5ef2aSThomas Huth             (((src) >> start) & ((1 << (end - start + 1)) - 1))
49fcf5ef2aSThomas Huth 
5077fc6f5eSLluís Vilanova /* is_jmp field values */
5177fc6f5eSLluís Vilanova #define DISAS_JUMP    DISAS_TARGET_0 /* only pc was modified dynamically */
5277fc6f5eSLluís Vilanova #define DISAS_UPDATE  DISAS_TARGET_1 /* cpu state was modified dynamically */
5377fc6f5eSLluís Vilanova #define DISAS_TB_JUMP DISAS_TARGET_2 /* only pc was modified statically */
5477fc6f5eSLluís Vilanova 
55cfeea807SEdgar E. Iglesias static TCGv_i32 env_debug;
56cfeea807SEdgar E. Iglesias static TCGv_i32 cpu_R[32];
57cfeea807SEdgar E. Iglesias static TCGv_i32 cpu_SR[14];
58cfeea807SEdgar E. Iglesias static TCGv_i32 env_imm;
59cfeea807SEdgar E. Iglesias static TCGv_i32 env_btaken;
60cfeea807SEdgar E. Iglesias static TCGv_i32 env_btarget;
61cfeea807SEdgar E. Iglesias static TCGv_i32 env_iflags;
62403322eaSEdgar E. Iglesias static TCGv env_res_addr;
63cfeea807SEdgar E. Iglesias static TCGv_i32 env_res_val;
64fcf5ef2aSThomas Huth 
65fcf5ef2aSThomas Huth #include "exec/gen-icount.h"
66fcf5ef2aSThomas Huth 
67fcf5ef2aSThomas Huth /* This is the state at translation time.  */
68fcf5ef2aSThomas Huth typedef struct DisasContext {
69fcf5ef2aSThomas Huth     MicroBlazeCPU *cpu;
70cfeea807SEdgar E. Iglesias     uint32_t pc;
71fcf5ef2aSThomas Huth 
72fcf5ef2aSThomas Huth     /* Decoder.  */
73fcf5ef2aSThomas Huth     int type_b;
74fcf5ef2aSThomas Huth     uint32_t ir;
75fcf5ef2aSThomas Huth     uint8_t opcode;
76fcf5ef2aSThomas Huth     uint8_t rd, ra, rb;
77fcf5ef2aSThomas Huth     uint16_t imm;
78fcf5ef2aSThomas Huth 
79fcf5ef2aSThomas Huth     unsigned int cpustate_changed;
80fcf5ef2aSThomas Huth     unsigned int delayed_branch;
81fcf5ef2aSThomas Huth     unsigned int tb_flags, synced_flags; /* tb dependent flags.  */
82fcf5ef2aSThomas Huth     unsigned int clear_imm;
83fcf5ef2aSThomas Huth     int is_jmp;
84fcf5ef2aSThomas Huth 
85fcf5ef2aSThomas Huth #define JMP_NOJMP     0
86fcf5ef2aSThomas Huth #define JMP_DIRECT    1
87fcf5ef2aSThomas Huth #define JMP_DIRECT_CC 2
88fcf5ef2aSThomas Huth #define JMP_INDIRECT  3
89fcf5ef2aSThomas Huth     unsigned int jmp;
90fcf5ef2aSThomas Huth     uint32_t jmp_pc;
91fcf5ef2aSThomas Huth 
92fcf5ef2aSThomas Huth     int abort_at_next_insn;
93fcf5ef2aSThomas Huth     int nr_nops;
94fcf5ef2aSThomas Huth     struct TranslationBlock *tb;
95fcf5ef2aSThomas Huth     int singlestep_enabled;
96fcf5ef2aSThomas Huth } DisasContext;
97fcf5ef2aSThomas Huth 
98fcf5ef2aSThomas Huth static const char *regnames[] =
99fcf5ef2aSThomas Huth {
100fcf5ef2aSThomas Huth     "r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7",
101fcf5ef2aSThomas Huth     "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15",
102fcf5ef2aSThomas Huth     "r16", "r17", "r18", "r19", "r20", "r21", "r22", "r23",
103fcf5ef2aSThomas Huth     "r24", "r25", "r26", "r27", "r28", "r29", "r30", "r31",
104fcf5ef2aSThomas Huth };
105fcf5ef2aSThomas Huth 
106fcf5ef2aSThomas Huth static const char *special_regnames[] =
107fcf5ef2aSThomas Huth {
1080031eef2SEdgar E. Iglesias     "rpc", "rmsr", "sr2", "rear", "sr4", "resr", "sr6", "rfsr",
1090031eef2SEdgar E. Iglesias     "sr8", "sr9", "sr10", "rbtr", "sr12", "redr"
110fcf5ef2aSThomas Huth };
111fcf5ef2aSThomas Huth 
112fcf5ef2aSThomas Huth static inline void t_sync_flags(DisasContext *dc)
113fcf5ef2aSThomas Huth {
114fcf5ef2aSThomas Huth     /* Synch the tb dependent flags between translator and runtime.  */
115fcf5ef2aSThomas Huth     if (dc->tb_flags != dc->synced_flags) {
116cfeea807SEdgar E. Iglesias         tcg_gen_movi_i32(env_iflags, dc->tb_flags);
117fcf5ef2aSThomas Huth         dc->synced_flags = dc->tb_flags;
118fcf5ef2aSThomas Huth     }
119fcf5ef2aSThomas Huth }
120fcf5ef2aSThomas Huth 
121fcf5ef2aSThomas Huth static inline void t_gen_raise_exception(DisasContext *dc, uint32_t index)
122fcf5ef2aSThomas Huth {
123fcf5ef2aSThomas Huth     TCGv_i32 tmp = tcg_const_i32(index);
124fcf5ef2aSThomas Huth 
125fcf5ef2aSThomas Huth     t_sync_flags(dc);
126cfeea807SEdgar E. Iglesias     tcg_gen_movi_i32(cpu_SR[SR_PC], dc->pc);
127fcf5ef2aSThomas Huth     gen_helper_raise_exception(cpu_env, tmp);
128fcf5ef2aSThomas Huth     tcg_temp_free_i32(tmp);
129fcf5ef2aSThomas Huth     dc->is_jmp = DISAS_UPDATE;
130fcf5ef2aSThomas Huth }
131fcf5ef2aSThomas Huth 
132fcf5ef2aSThomas Huth static inline bool use_goto_tb(DisasContext *dc, target_ulong dest)
133fcf5ef2aSThomas Huth {
134fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY
135fcf5ef2aSThomas Huth     return (dc->tb->pc & TARGET_PAGE_MASK) == (dest & TARGET_PAGE_MASK);
136fcf5ef2aSThomas Huth #else
137fcf5ef2aSThomas Huth     return true;
138fcf5ef2aSThomas Huth #endif
139fcf5ef2aSThomas Huth }
140fcf5ef2aSThomas Huth 
141fcf5ef2aSThomas Huth static void gen_goto_tb(DisasContext *dc, int n, target_ulong dest)
142fcf5ef2aSThomas Huth {
143fcf5ef2aSThomas Huth     if (use_goto_tb(dc, dest)) {
144fcf5ef2aSThomas Huth         tcg_gen_goto_tb(n);
145cfeea807SEdgar E. Iglesias         tcg_gen_movi_i32(cpu_SR[SR_PC], dest);
146fcf5ef2aSThomas Huth         tcg_gen_exit_tb((uintptr_t)dc->tb + n);
147fcf5ef2aSThomas Huth     } else {
148cfeea807SEdgar E. Iglesias         tcg_gen_movi_i32(cpu_SR[SR_PC], dest);
149fcf5ef2aSThomas Huth         tcg_gen_exit_tb(0);
150fcf5ef2aSThomas Huth     }
151fcf5ef2aSThomas Huth }
152fcf5ef2aSThomas Huth 
153cfeea807SEdgar E. Iglesias static void read_carry(DisasContext *dc, TCGv_i32 d)
154fcf5ef2aSThomas Huth {
155cfeea807SEdgar E. Iglesias     tcg_gen_shri_i32(d, cpu_SR[SR_MSR], 31);
156fcf5ef2aSThomas Huth }
157fcf5ef2aSThomas Huth 
158fcf5ef2aSThomas Huth /*
159fcf5ef2aSThomas Huth  * write_carry sets the carry bits in MSR based on bit 0 of v.
160fcf5ef2aSThomas Huth  * v[31:1] are ignored.
161fcf5ef2aSThomas Huth  */
162cfeea807SEdgar E. Iglesias static void write_carry(DisasContext *dc, TCGv_i32 v)
163fcf5ef2aSThomas Huth {
164cfeea807SEdgar E. Iglesias     TCGv_i32 t0 = tcg_temp_new_i32();
165cfeea807SEdgar E. Iglesias     tcg_gen_shli_i32(t0, v, 31);
166cfeea807SEdgar E. Iglesias     tcg_gen_sari_i32(t0, t0, 31);
167cfeea807SEdgar E. Iglesias     tcg_gen_andi_i32(t0, t0, (MSR_C | MSR_CC));
168cfeea807SEdgar E. Iglesias     tcg_gen_andi_i32(cpu_SR[SR_MSR], cpu_SR[SR_MSR],
169fcf5ef2aSThomas Huth                     ~(MSR_C | MSR_CC));
170cfeea807SEdgar E. Iglesias     tcg_gen_or_i32(cpu_SR[SR_MSR], cpu_SR[SR_MSR], t0);
171cfeea807SEdgar E. Iglesias     tcg_temp_free_i32(t0);
172fcf5ef2aSThomas Huth }
173fcf5ef2aSThomas Huth 
174fcf5ef2aSThomas Huth static void write_carryi(DisasContext *dc, bool carry)
175fcf5ef2aSThomas Huth {
176cfeea807SEdgar E. Iglesias     TCGv_i32 t0 = tcg_temp_new_i32();
177cfeea807SEdgar E. Iglesias     tcg_gen_movi_i32(t0, carry);
178fcf5ef2aSThomas Huth     write_carry(dc, t0);
179cfeea807SEdgar E. Iglesias     tcg_temp_free_i32(t0);
180fcf5ef2aSThomas Huth }
181fcf5ef2aSThomas Huth 
182bdfc1e88SEdgar E. Iglesias /*
183*9ba8cd45SEdgar E. Iglesias  * Returns true if the insn an illegal operation.
184*9ba8cd45SEdgar E. Iglesias  * If exceptions are enabled, an exception is raised.
185*9ba8cd45SEdgar E. Iglesias  */
186*9ba8cd45SEdgar E. Iglesias static bool trap_illegal(DisasContext *dc, bool cond)
187*9ba8cd45SEdgar E. Iglesias {
188*9ba8cd45SEdgar E. Iglesias     if (cond && (dc->tb_flags & MSR_EE_FLAG)
189*9ba8cd45SEdgar E. Iglesias         && (dc->cpu->env.pvr.regs[2] & PVR2_ILL_OPCODE_EXC_MASK)) {
190*9ba8cd45SEdgar E. Iglesias         tcg_gen_movi_i32(cpu_SR[SR_ESR], ESR_EC_ILLEGAL_OP);
191*9ba8cd45SEdgar E. Iglesias         t_gen_raise_exception(dc, EXCP_HW_EXCP);
192*9ba8cd45SEdgar E. Iglesias     }
193*9ba8cd45SEdgar E. Iglesias     return cond;
194*9ba8cd45SEdgar E. Iglesias }
195*9ba8cd45SEdgar E. Iglesias 
196*9ba8cd45SEdgar E. Iglesias /*
197bdfc1e88SEdgar E. Iglesias  * Returns true if the insn is illegal in userspace.
198bdfc1e88SEdgar E. Iglesias  * If exceptions are enabled, an exception is raised.
199bdfc1e88SEdgar E. Iglesias  */
200bdfc1e88SEdgar E. Iglesias static bool trap_userspace(DisasContext *dc, bool cond)
201bdfc1e88SEdgar E. Iglesias {
202bdfc1e88SEdgar E. Iglesias     int mem_index = cpu_mmu_index(&dc->cpu->env, false);
203bdfc1e88SEdgar E. Iglesias     bool cond_user = cond && mem_index == MMU_USER_IDX;
204bdfc1e88SEdgar E. Iglesias 
205bdfc1e88SEdgar E. Iglesias     if (cond_user && (dc->tb_flags & MSR_EE_FLAG)) {
206bdfc1e88SEdgar E. Iglesias         tcg_gen_movi_i32(cpu_SR[SR_ESR], ESR_EC_PRIVINSN);
207bdfc1e88SEdgar E. Iglesias         t_gen_raise_exception(dc, EXCP_HW_EXCP);
208bdfc1e88SEdgar E. Iglesias     }
209bdfc1e88SEdgar E. Iglesias     return cond_user;
210bdfc1e88SEdgar E. Iglesias }
211bdfc1e88SEdgar E. Iglesias 
212fcf5ef2aSThomas Huth /* True if ALU operand b is a small immediate that may deserve
213fcf5ef2aSThomas Huth    faster treatment.  */
214fcf5ef2aSThomas Huth static inline int dec_alu_op_b_is_small_imm(DisasContext *dc)
215fcf5ef2aSThomas Huth {
216fcf5ef2aSThomas Huth     /* Immediate insn without the imm prefix ?  */
217fcf5ef2aSThomas Huth     return dc->type_b && !(dc->tb_flags & IMM_FLAG);
218fcf5ef2aSThomas Huth }
219fcf5ef2aSThomas Huth 
220cfeea807SEdgar E. Iglesias static inline TCGv_i32 *dec_alu_op_b(DisasContext *dc)
221fcf5ef2aSThomas Huth {
222fcf5ef2aSThomas Huth     if (dc->type_b) {
223fcf5ef2aSThomas Huth         if (dc->tb_flags & IMM_FLAG)
224cfeea807SEdgar E. Iglesias             tcg_gen_ori_i32(env_imm, env_imm, dc->imm);
225fcf5ef2aSThomas Huth         else
226cfeea807SEdgar E. Iglesias             tcg_gen_movi_i32(env_imm, (int32_t)((int16_t)dc->imm));
227fcf5ef2aSThomas Huth         return &env_imm;
228fcf5ef2aSThomas Huth     } else
229fcf5ef2aSThomas Huth         return &cpu_R[dc->rb];
230fcf5ef2aSThomas Huth }
231fcf5ef2aSThomas Huth 
232fcf5ef2aSThomas Huth static void dec_add(DisasContext *dc)
233fcf5ef2aSThomas Huth {
234fcf5ef2aSThomas Huth     unsigned int k, c;
235cfeea807SEdgar E. Iglesias     TCGv_i32 cf;
236fcf5ef2aSThomas Huth 
237fcf5ef2aSThomas Huth     k = dc->opcode & 4;
238fcf5ef2aSThomas Huth     c = dc->opcode & 2;
239fcf5ef2aSThomas Huth 
240fcf5ef2aSThomas Huth     LOG_DIS("add%s%s%s r%d r%d r%d\n",
241fcf5ef2aSThomas Huth             dc->type_b ? "i" : "", k ? "k" : "", c ? "c" : "",
242fcf5ef2aSThomas Huth             dc->rd, dc->ra, dc->rb);
243fcf5ef2aSThomas Huth 
244fcf5ef2aSThomas Huth     /* Take care of the easy cases first.  */
245fcf5ef2aSThomas Huth     if (k) {
246fcf5ef2aSThomas Huth         /* k - keep carry, no need to update MSR.  */
247fcf5ef2aSThomas Huth         /* If rd == r0, it's a nop.  */
248fcf5ef2aSThomas Huth         if (dc->rd) {
249cfeea807SEdgar E. Iglesias             tcg_gen_add_i32(cpu_R[dc->rd], cpu_R[dc->ra], *(dec_alu_op_b(dc)));
250fcf5ef2aSThomas Huth 
251fcf5ef2aSThomas Huth             if (c) {
252fcf5ef2aSThomas Huth                 /* c - Add carry into the result.  */
253cfeea807SEdgar E. Iglesias                 cf = tcg_temp_new_i32();
254fcf5ef2aSThomas Huth 
255fcf5ef2aSThomas Huth                 read_carry(dc, cf);
256cfeea807SEdgar E. Iglesias                 tcg_gen_add_i32(cpu_R[dc->rd], cpu_R[dc->rd], cf);
257cfeea807SEdgar E. Iglesias                 tcg_temp_free_i32(cf);
258fcf5ef2aSThomas Huth             }
259fcf5ef2aSThomas Huth         }
260fcf5ef2aSThomas Huth         return;
261fcf5ef2aSThomas Huth     }
262fcf5ef2aSThomas Huth 
263fcf5ef2aSThomas Huth     /* From now on, we can assume k is zero.  So we need to update MSR.  */
264fcf5ef2aSThomas Huth     /* Extract carry.  */
265cfeea807SEdgar E. Iglesias     cf = tcg_temp_new_i32();
266fcf5ef2aSThomas Huth     if (c) {
267fcf5ef2aSThomas Huth         read_carry(dc, cf);
268fcf5ef2aSThomas Huth     } else {
269cfeea807SEdgar E. Iglesias         tcg_gen_movi_i32(cf, 0);
270fcf5ef2aSThomas Huth     }
271fcf5ef2aSThomas Huth 
272fcf5ef2aSThomas Huth     if (dc->rd) {
273cfeea807SEdgar E. Iglesias         TCGv_i32 ncf = tcg_temp_new_i32();
274fcf5ef2aSThomas Huth         gen_helper_carry(ncf, cpu_R[dc->ra], *(dec_alu_op_b(dc)), cf);
275cfeea807SEdgar E. Iglesias         tcg_gen_add_i32(cpu_R[dc->rd], cpu_R[dc->ra], *(dec_alu_op_b(dc)));
276cfeea807SEdgar E. Iglesias         tcg_gen_add_i32(cpu_R[dc->rd], cpu_R[dc->rd], cf);
277fcf5ef2aSThomas Huth         write_carry(dc, ncf);
278cfeea807SEdgar E. Iglesias         tcg_temp_free_i32(ncf);
279fcf5ef2aSThomas Huth     } else {
280fcf5ef2aSThomas Huth         gen_helper_carry(cf, cpu_R[dc->ra], *(dec_alu_op_b(dc)), cf);
281fcf5ef2aSThomas Huth         write_carry(dc, cf);
282fcf5ef2aSThomas Huth     }
283cfeea807SEdgar E. Iglesias     tcg_temp_free_i32(cf);
284fcf5ef2aSThomas Huth }
285fcf5ef2aSThomas Huth 
286fcf5ef2aSThomas Huth static void dec_sub(DisasContext *dc)
287fcf5ef2aSThomas Huth {
288fcf5ef2aSThomas Huth     unsigned int u, cmp, k, c;
289cfeea807SEdgar E. Iglesias     TCGv_i32 cf, na;
290fcf5ef2aSThomas Huth 
291fcf5ef2aSThomas Huth     u = dc->imm & 2;
292fcf5ef2aSThomas Huth     k = dc->opcode & 4;
293fcf5ef2aSThomas Huth     c = dc->opcode & 2;
294fcf5ef2aSThomas Huth     cmp = (dc->imm & 1) && (!dc->type_b) && k;
295fcf5ef2aSThomas Huth 
296fcf5ef2aSThomas Huth     if (cmp) {
297fcf5ef2aSThomas Huth         LOG_DIS("cmp%s r%d, r%d ir=%x\n", u ? "u" : "", dc->rd, dc->ra, dc->ir);
298fcf5ef2aSThomas Huth         if (dc->rd) {
299fcf5ef2aSThomas Huth             if (u)
300fcf5ef2aSThomas Huth                 gen_helper_cmpu(cpu_R[dc->rd], cpu_R[dc->ra], cpu_R[dc->rb]);
301fcf5ef2aSThomas Huth             else
302fcf5ef2aSThomas Huth                 gen_helper_cmp(cpu_R[dc->rd], cpu_R[dc->ra], cpu_R[dc->rb]);
303fcf5ef2aSThomas Huth         }
304fcf5ef2aSThomas Huth         return;
305fcf5ef2aSThomas Huth     }
306fcf5ef2aSThomas Huth 
307fcf5ef2aSThomas Huth     LOG_DIS("sub%s%s r%d, r%d r%d\n",
308fcf5ef2aSThomas Huth              k ? "k" : "",  c ? "c" : "", dc->rd, dc->ra, dc->rb);
309fcf5ef2aSThomas Huth 
310fcf5ef2aSThomas Huth     /* Take care of the easy cases first.  */
311fcf5ef2aSThomas Huth     if (k) {
312fcf5ef2aSThomas Huth         /* k - keep carry, no need to update MSR.  */
313fcf5ef2aSThomas Huth         /* If rd == r0, it's a nop.  */
314fcf5ef2aSThomas Huth         if (dc->rd) {
315cfeea807SEdgar E. Iglesias             tcg_gen_sub_i32(cpu_R[dc->rd], *(dec_alu_op_b(dc)), cpu_R[dc->ra]);
316fcf5ef2aSThomas Huth 
317fcf5ef2aSThomas Huth             if (c) {
318fcf5ef2aSThomas Huth                 /* c - Add carry into the result.  */
319cfeea807SEdgar E. Iglesias                 cf = tcg_temp_new_i32();
320fcf5ef2aSThomas Huth 
321fcf5ef2aSThomas Huth                 read_carry(dc, cf);
322cfeea807SEdgar E. Iglesias                 tcg_gen_add_i32(cpu_R[dc->rd], cpu_R[dc->rd], cf);
323cfeea807SEdgar E. Iglesias                 tcg_temp_free_i32(cf);
324fcf5ef2aSThomas Huth             }
325fcf5ef2aSThomas Huth         }
326fcf5ef2aSThomas Huth         return;
327fcf5ef2aSThomas Huth     }
328fcf5ef2aSThomas Huth 
329fcf5ef2aSThomas Huth     /* From now on, we can assume k is zero.  So we need to update MSR.  */
330fcf5ef2aSThomas Huth     /* Extract carry. And complement a into na.  */
331cfeea807SEdgar E. Iglesias     cf = tcg_temp_new_i32();
332cfeea807SEdgar E. Iglesias     na = tcg_temp_new_i32();
333fcf5ef2aSThomas Huth     if (c) {
334fcf5ef2aSThomas Huth         read_carry(dc, cf);
335fcf5ef2aSThomas Huth     } else {
336cfeea807SEdgar E. Iglesias         tcg_gen_movi_i32(cf, 1);
337fcf5ef2aSThomas Huth     }
338fcf5ef2aSThomas Huth 
339fcf5ef2aSThomas Huth     /* d = b + ~a + c. carry defaults to 1.  */
340cfeea807SEdgar E. Iglesias     tcg_gen_not_i32(na, cpu_R[dc->ra]);
341fcf5ef2aSThomas Huth 
342fcf5ef2aSThomas Huth     if (dc->rd) {
343cfeea807SEdgar E. Iglesias         TCGv_i32 ncf = tcg_temp_new_i32();
344fcf5ef2aSThomas Huth         gen_helper_carry(ncf, na, *(dec_alu_op_b(dc)), cf);
345cfeea807SEdgar E. Iglesias         tcg_gen_add_i32(cpu_R[dc->rd], na, *(dec_alu_op_b(dc)));
346cfeea807SEdgar E. Iglesias         tcg_gen_add_i32(cpu_R[dc->rd], cpu_R[dc->rd], cf);
347fcf5ef2aSThomas Huth         write_carry(dc, ncf);
348cfeea807SEdgar E. Iglesias         tcg_temp_free_i32(ncf);
349fcf5ef2aSThomas Huth     } else {
350fcf5ef2aSThomas Huth         gen_helper_carry(cf, na, *(dec_alu_op_b(dc)), cf);
351fcf5ef2aSThomas Huth         write_carry(dc, cf);
352fcf5ef2aSThomas Huth     }
353cfeea807SEdgar E. Iglesias     tcg_temp_free_i32(cf);
354cfeea807SEdgar E. Iglesias     tcg_temp_free_i32(na);
355fcf5ef2aSThomas Huth }
356fcf5ef2aSThomas Huth 
357fcf5ef2aSThomas Huth static void dec_pattern(DisasContext *dc)
358fcf5ef2aSThomas Huth {
359fcf5ef2aSThomas Huth     unsigned int mode;
360fcf5ef2aSThomas Huth 
361*9ba8cd45SEdgar E. Iglesias     if (trap_illegal(dc, !dc->cpu->cfg.use_pcmp_instr)) {
362*9ba8cd45SEdgar E. Iglesias         return;
363fcf5ef2aSThomas Huth     }
364fcf5ef2aSThomas Huth 
365fcf5ef2aSThomas Huth     mode = dc->opcode & 3;
366fcf5ef2aSThomas Huth     switch (mode) {
367fcf5ef2aSThomas Huth         case 0:
368fcf5ef2aSThomas Huth             /* pcmpbf.  */
369fcf5ef2aSThomas Huth             LOG_DIS("pcmpbf r%d r%d r%d\n", dc->rd, dc->ra, dc->rb);
370fcf5ef2aSThomas Huth             if (dc->rd)
371fcf5ef2aSThomas Huth                 gen_helper_pcmpbf(cpu_R[dc->rd], cpu_R[dc->ra], cpu_R[dc->rb]);
372fcf5ef2aSThomas Huth             break;
373fcf5ef2aSThomas Huth         case 2:
374fcf5ef2aSThomas Huth             LOG_DIS("pcmpeq r%d r%d r%d\n", dc->rd, dc->ra, dc->rb);
375fcf5ef2aSThomas Huth             if (dc->rd) {
376cfeea807SEdgar E. Iglesias                 tcg_gen_setcond_i32(TCG_COND_EQ, cpu_R[dc->rd],
377fcf5ef2aSThomas Huth                                    cpu_R[dc->ra], cpu_R[dc->rb]);
378fcf5ef2aSThomas Huth             }
379fcf5ef2aSThomas Huth             break;
380fcf5ef2aSThomas Huth         case 3:
381fcf5ef2aSThomas Huth             LOG_DIS("pcmpne r%d r%d r%d\n", dc->rd, dc->ra, dc->rb);
382fcf5ef2aSThomas Huth             if (dc->rd) {
383cfeea807SEdgar E. Iglesias                 tcg_gen_setcond_i32(TCG_COND_NE, cpu_R[dc->rd],
384fcf5ef2aSThomas Huth                                    cpu_R[dc->ra], cpu_R[dc->rb]);
385fcf5ef2aSThomas Huth             }
386fcf5ef2aSThomas Huth             break;
387fcf5ef2aSThomas Huth         default:
388fcf5ef2aSThomas Huth             cpu_abort(CPU(dc->cpu),
389fcf5ef2aSThomas Huth                       "unsupported pattern insn opcode=%x\n", dc->opcode);
390fcf5ef2aSThomas Huth             break;
391fcf5ef2aSThomas Huth     }
392fcf5ef2aSThomas Huth }
393fcf5ef2aSThomas Huth 
394fcf5ef2aSThomas Huth static void dec_and(DisasContext *dc)
395fcf5ef2aSThomas Huth {
396fcf5ef2aSThomas Huth     unsigned int not;
397fcf5ef2aSThomas Huth 
398fcf5ef2aSThomas Huth     if (!dc->type_b && (dc->imm & (1 << 10))) {
399fcf5ef2aSThomas Huth         dec_pattern(dc);
400fcf5ef2aSThomas Huth         return;
401fcf5ef2aSThomas Huth     }
402fcf5ef2aSThomas Huth 
403fcf5ef2aSThomas Huth     not = dc->opcode & (1 << 1);
404fcf5ef2aSThomas Huth     LOG_DIS("and%s\n", not ? "n" : "");
405fcf5ef2aSThomas Huth 
406fcf5ef2aSThomas Huth     if (!dc->rd)
407fcf5ef2aSThomas Huth         return;
408fcf5ef2aSThomas Huth 
409fcf5ef2aSThomas Huth     if (not) {
410cfeea807SEdgar E. Iglesias         tcg_gen_andc_i32(cpu_R[dc->rd], cpu_R[dc->ra], *(dec_alu_op_b(dc)));
411fcf5ef2aSThomas Huth     } else
412cfeea807SEdgar E. Iglesias         tcg_gen_and_i32(cpu_R[dc->rd], cpu_R[dc->ra], *(dec_alu_op_b(dc)));
413fcf5ef2aSThomas Huth }
414fcf5ef2aSThomas Huth 
415fcf5ef2aSThomas Huth static void dec_or(DisasContext *dc)
416fcf5ef2aSThomas Huth {
417fcf5ef2aSThomas Huth     if (!dc->type_b && (dc->imm & (1 << 10))) {
418fcf5ef2aSThomas Huth         dec_pattern(dc);
419fcf5ef2aSThomas Huth         return;
420fcf5ef2aSThomas Huth     }
421fcf5ef2aSThomas Huth 
422fcf5ef2aSThomas Huth     LOG_DIS("or r%d r%d r%d imm=%x\n", dc->rd, dc->ra, dc->rb, dc->imm);
423fcf5ef2aSThomas Huth     if (dc->rd)
424cfeea807SEdgar E. Iglesias         tcg_gen_or_i32(cpu_R[dc->rd], cpu_R[dc->ra], *(dec_alu_op_b(dc)));
425fcf5ef2aSThomas Huth }
426fcf5ef2aSThomas Huth 
427fcf5ef2aSThomas Huth static void dec_xor(DisasContext *dc)
428fcf5ef2aSThomas Huth {
429fcf5ef2aSThomas Huth     if (!dc->type_b && (dc->imm & (1 << 10))) {
430fcf5ef2aSThomas Huth         dec_pattern(dc);
431fcf5ef2aSThomas Huth         return;
432fcf5ef2aSThomas Huth     }
433fcf5ef2aSThomas Huth 
434fcf5ef2aSThomas Huth     LOG_DIS("xor r%d\n", dc->rd);
435fcf5ef2aSThomas Huth     if (dc->rd)
436cfeea807SEdgar E. Iglesias         tcg_gen_xor_i32(cpu_R[dc->rd], cpu_R[dc->ra], *(dec_alu_op_b(dc)));
437fcf5ef2aSThomas Huth }
438fcf5ef2aSThomas Huth 
439cfeea807SEdgar E. Iglesias static inline void msr_read(DisasContext *dc, TCGv_i32 d)
440fcf5ef2aSThomas Huth {
441cfeea807SEdgar E. Iglesias     tcg_gen_mov_i32(d, cpu_SR[SR_MSR]);
442fcf5ef2aSThomas Huth }
443fcf5ef2aSThomas Huth 
444cfeea807SEdgar E. Iglesias static inline void msr_write(DisasContext *dc, TCGv_i32 v)
445fcf5ef2aSThomas Huth {
446cfeea807SEdgar E. Iglesias     TCGv_i32 t;
447fcf5ef2aSThomas Huth 
448cfeea807SEdgar E. Iglesias     t = tcg_temp_new_i32();
449fcf5ef2aSThomas Huth     dc->cpustate_changed = 1;
450fcf5ef2aSThomas Huth     /* PVR bit is not writable.  */
451cfeea807SEdgar E. Iglesias     tcg_gen_andi_i32(t, v, ~MSR_PVR);
452cfeea807SEdgar E. Iglesias     tcg_gen_andi_i32(cpu_SR[SR_MSR], cpu_SR[SR_MSR], MSR_PVR);
453cfeea807SEdgar E. Iglesias     tcg_gen_or_i32(cpu_SR[SR_MSR], cpu_SR[SR_MSR], t);
454fcf5ef2aSThomas Huth     tcg_temp_free(t);
455fcf5ef2aSThomas Huth }
456fcf5ef2aSThomas Huth 
457fcf5ef2aSThomas Huth static void dec_msr(DisasContext *dc)
458fcf5ef2aSThomas Huth {
459fcf5ef2aSThomas Huth     CPUState *cs = CPU(dc->cpu);
460cfeea807SEdgar E. Iglesias     TCGv_i32 t0, t1;
461fcf5ef2aSThomas Huth     unsigned int sr, to, rn;
462fcf5ef2aSThomas Huth 
463fcf5ef2aSThomas Huth     sr = dc->imm & ((1 << 14) - 1);
464fcf5ef2aSThomas Huth     to = dc->imm & (1 << 14);
465fcf5ef2aSThomas Huth     dc->type_b = 1;
466fcf5ef2aSThomas Huth     if (to)
467fcf5ef2aSThomas Huth         dc->cpustate_changed = 1;
468fcf5ef2aSThomas Huth 
469fcf5ef2aSThomas Huth     /* msrclr and msrset.  */
470fcf5ef2aSThomas Huth     if (!(dc->imm & (1 << 15))) {
471fcf5ef2aSThomas Huth         unsigned int clr = dc->ir & (1 << 16);
472fcf5ef2aSThomas Huth 
473fcf5ef2aSThomas Huth         LOG_DIS("msr%s r%d imm=%x\n", clr ? "clr" : "set",
474fcf5ef2aSThomas Huth                 dc->rd, dc->imm);
475fcf5ef2aSThomas Huth 
47656837509SEdgar E. Iglesias         if (!dc->cpu->cfg.use_msr_instr) {
477fcf5ef2aSThomas Huth             /* nop??? */
478fcf5ef2aSThomas Huth             return;
479fcf5ef2aSThomas Huth         }
480fcf5ef2aSThomas Huth 
481bdfc1e88SEdgar E. Iglesias         if (trap_userspace(dc, dc->imm != 4 && dc->imm != 0)) {
482fcf5ef2aSThomas Huth             return;
483fcf5ef2aSThomas Huth         }
484fcf5ef2aSThomas Huth 
485fcf5ef2aSThomas Huth         if (dc->rd)
486fcf5ef2aSThomas Huth             msr_read(dc, cpu_R[dc->rd]);
487fcf5ef2aSThomas Huth 
488cfeea807SEdgar E. Iglesias         t0 = tcg_temp_new_i32();
489cfeea807SEdgar E. Iglesias         t1 = tcg_temp_new_i32();
490fcf5ef2aSThomas Huth         msr_read(dc, t0);
491cfeea807SEdgar E. Iglesias         tcg_gen_mov_i32(t1, *(dec_alu_op_b(dc)));
492fcf5ef2aSThomas Huth 
493fcf5ef2aSThomas Huth         if (clr) {
494cfeea807SEdgar E. Iglesias             tcg_gen_not_i32(t1, t1);
495cfeea807SEdgar E. Iglesias             tcg_gen_and_i32(t0, t0, t1);
496fcf5ef2aSThomas Huth         } else
497cfeea807SEdgar E. Iglesias             tcg_gen_or_i32(t0, t0, t1);
498fcf5ef2aSThomas Huth         msr_write(dc, t0);
499cfeea807SEdgar E. Iglesias         tcg_temp_free_i32(t0);
500cfeea807SEdgar E. Iglesias         tcg_temp_free_i32(t1);
501cfeea807SEdgar E. Iglesias         tcg_gen_movi_i32(cpu_SR[SR_PC], dc->pc + 4);
502fcf5ef2aSThomas Huth         dc->is_jmp = DISAS_UPDATE;
503fcf5ef2aSThomas Huth         return;
504fcf5ef2aSThomas Huth     }
505fcf5ef2aSThomas Huth 
506bdfc1e88SEdgar E. Iglesias     if (trap_userspace(dc, to)) {
507fcf5ef2aSThomas Huth         return;
508fcf5ef2aSThomas Huth     }
509fcf5ef2aSThomas Huth 
510fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY)
511fcf5ef2aSThomas Huth     /* Catch read/writes to the mmu block.  */
512fcf5ef2aSThomas Huth     if ((sr & ~0xff) == 0x1000) {
513fcf5ef2aSThomas Huth         sr &= 7;
514fcf5ef2aSThomas Huth         LOG_DIS("m%ss sr%d r%d imm=%x\n", to ? "t" : "f", sr, dc->ra, dc->imm);
515fcf5ef2aSThomas Huth         if (to)
516cfeea807SEdgar E. Iglesias             gen_helper_mmu_write(cpu_env, tcg_const_i32(sr), cpu_R[dc->ra]);
517fcf5ef2aSThomas Huth         else
518cfeea807SEdgar E. Iglesias             gen_helper_mmu_read(cpu_R[dc->rd], cpu_env, tcg_const_i32(sr));
519fcf5ef2aSThomas Huth         return;
520fcf5ef2aSThomas Huth     }
521fcf5ef2aSThomas Huth #endif
522fcf5ef2aSThomas Huth 
523fcf5ef2aSThomas Huth     if (to) {
524fcf5ef2aSThomas Huth         LOG_DIS("m%ss sr%x r%d imm=%x\n", to ? "t" : "f", sr, dc->ra, dc->imm);
525fcf5ef2aSThomas Huth         switch (sr) {
526fcf5ef2aSThomas Huth             case 0:
527fcf5ef2aSThomas Huth                 break;
528fcf5ef2aSThomas Huth             case 1:
529fcf5ef2aSThomas Huth                 msr_write(dc, cpu_R[dc->ra]);
530fcf5ef2aSThomas Huth                 break;
531fcf5ef2aSThomas Huth             case 0x3:
532cfeea807SEdgar E. Iglesias                 tcg_gen_mov_i32(cpu_SR[SR_EAR], cpu_R[dc->ra]);
533fcf5ef2aSThomas Huth                 break;
534fcf5ef2aSThomas Huth             case 0x5:
535cfeea807SEdgar E. Iglesias                 tcg_gen_mov_i32(cpu_SR[SR_ESR], cpu_R[dc->ra]);
536fcf5ef2aSThomas Huth                 break;
537fcf5ef2aSThomas Huth             case 0x7:
538cfeea807SEdgar E. Iglesias                 tcg_gen_andi_i32(cpu_SR[SR_FSR], cpu_R[dc->ra], 31);
539fcf5ef2aSThomas Huth                 break;
540fcf5ef2aSThomas Huth             case 0x800:
541cfeea807SEdgar E. Iglesias                 tcg_gen_st_i32(cpu_R[dc->ra],
542cfeea807SEdgar E. Iglesias                                cpu_env, offsetof(CPUMBState, slr));
543fcf5ef2aSThomas Huth                 break;
544fcf5ef2aSThomas Huth             case 0x802:
545cfeea807SEdgar E. Iglesias                 tcg_gen_st_i32(cpu_R[dc->ra],
546cfeea807SEdgar E. Iglesias                                cpu_env, offsetof(CPUMBState, shr));
547fcf5ef2aSThomas Huth                 break;
548fcf5ef2aSThomas Huth             default:
549fcf5ef2aSThomas Huth                 cpu_abort(CPU(dc->cpu), "unknown mts reg %x\n", sr);
550fcf5ef2aSThomas Huth                 break;
551fcf5ef2aSThomas Huth         }
552fcf5ef2aSThomas Huth     } else {
553fcf5ef2aSThomas Huth         LOG_DIS("m%ss r%d sr%x imm=%x\n", to ? "t" : "f", dc->rd, sr, dc->imm);
554fcf5ef2aSThomas Huth 
555fcf5ef2aSThomas Huth         switch (sr) {
556fcf5ef2aSThomas Huth             case 0:
557cfeea807SEdgar E. Iglesias                 tcg_gen_movi_i32(cpu_R[dc->rd], dc->pc);
558fcf5ef2aSThomas Huth                 break;
559fcf5ef2aSThomas Huth             case 1:
560fcf5ef2aSThomas Huth                 msr_read(dc, cpu_R[dc->rd]);
561fcf5ef2aSThomas Huth                 break;
562fcf5ef2aSThomas Huth             case 0x3:
563cfeea807SEdgar E. Iglesias                 tcg_gen_mov_i32(cpu_R[dc->rd], cpu_SR[SR_EAR]);
564fcf5ef2aSThomas Huth                 break;
565fcf5ef2aSThomas Huth             case 0x5:
566cfeea807SEdgar E. Iglesias                 tcg_gen_mov_i32(cpu_R[dc->rd], cpu_SR[SR_ESR]);
567fcf5ef2aSThomas Huth                 break;
568fcf5ef2aSThomas Huth              case 0x7:
569cfeea807SEdgar E. Iglesias                 tcg_gen_mov_i32(cpu_R[dc->rd], cpu_SR[SR_FSR]);
570fcf5ef2aSThomas Huth                 break;
571fcf5ef2aSThomas Huth             case 0xb:
572cfeea807SEdgar E. Iglesias                 tcg_gen_mov_i32(cpu_R[dc->rd], cpu_SR[SR_BTR]);
573fcf5ef2aSThomas Huth                 break;
574fcf5ef2aSThomas Huth             case 0x800:
575cfeea807SEdgar E. Iglesias                 tcg_gen_ld_i32(cpu_R[dc->rd],
576cfeea807SEdgar E. Iglesias                                cpu_env, offsetof(CPUMBState, slr));
577fcf5ef2aSThomas Huth                 break;
578fcf5ef2aSThomas Huth             case 0x802:
579cfeea807SEdgar E. Iglesias                 tcg_gen_ld_i32(cpu_R[dc->rd],
580cfeea807SEdgar E. Iglesias                                cpu_env, offsetof(CPUMBState, shr));
581fcf5ef2aSThomas Huth                 break;
582fcf5ef2aSThomas Huth             case 0x2000:
583fcf5ef2aSThomas Huth             case 0x2001:
584fcf5ef2aSThomas Huth             case 0x2002:
585fcf5ef2aSThomas Huth             case 0x2003:
586fcf5ef2aSThomas Huth             case 0x2004:
587fcf5ef2aSThomas Huth             case 0x2005:
588fcf5ef2aSThomas Huth             case 0x2006:
589fcf5ef2aSThomas Huth             case 0x2007:
590fcf5ef2aSThomas Huth             case 0x2008:
591fcf5ef2aSThomas Huth             case 0x2009:
592fcf5ef2aSThomas Huth             case 0x200a:
593fcf5ef2aSThomas Huth             case 0x200b:
594fcf5ef2aSThomas Huth             case 0x200c:
595fcf5ef2aSThomas Huth                 rn = sr & 0xf;
596cfeea807SEdgar E. Iglesias                 tcg_gen_ld_i32(cpu_R[dc->rd],
597fcf5ef2aSThomas Huth                               cpu_env, offsetof(CPUMBState, pvr.regs[rn]));
598fcf5ef2aSThomas Huth                 break;
599fcf5ef2aSThomas Huth             default:
600fcf5ef2aSThomas Huth                 cpu_abort(cs, "unknown mfs reg %x\n", sr);
601fcf5ef2aSThomas Huth                 break;
602fcf5ef2aSThomas Huth         }
603fcf5ef2aSThomas Huth     }
604fcf5ef2aSThomas Huth 
605fcf5ef2aSThomas Huth     if (dc->rd == 0) {
606cfeea807SEdgar E. Iglesias         tcg_gen_movi_i32(cpu_R[0], 0);
607fcf5ef2aSThomas Huth     }
608fcf5ef2aSThomas Huth }
609fcf5ef2aSThomas Huth 
610fcf5ef2aSThomas Huth /* Multiplier unit.  */
611fcf5ef2aSThomas Huth static void dec_mul(DisasContext *dc)
612fcf5ef2aSThomas Huth {
613cfeea807SEdgar E. Iglesias     TCGv_i32 tmp;
614fcf5ef2aSThomas Huth     unsigned int subcode;
615fcf5ef2aSThomas Huth 
616*9ba8cd45SEdgar E. Iglesias     if (trap_illegal(dc, !dc->cpu->cfg.use_hw_mul)) {
617fcf5ef2aSThomas Huth         return;
618fcf5ef2aSThomas Huth     }
619fcf5ef2aSThomas Huth 
620fcf5ef2aSThomas Huth     subcode = dc->imm & 3;
621fcf5ef2aSThomas Huth 
622fcf5ef2aSThomas Huth     if (dc->type_b) {
623fcf5ef2aSThomas Huth         LOG_DIS("muli r%d r%d %x\n", dc->rd, dc->ra, dc->imm);
624cfeea807SEdgar E. Iglesias         tcg_gen_mul_i32(cpu_R[dc->rd], cpu_R[dc->ra], *(dec_alu_op_b(dc)));
625fcf5ef2aSThomas Huth         return;
626fcf5ef2aSThomas Huth     }
627fcf5ef2aSThomas Huth 
628fcf5ef2aSThomas Huth     /* mulh, mulhsu and mulhu are not available if C_USE_HW_MUL is < 2.  */
6299b964318SEdgar E. Iglesias     if (subcode >= 1 && subcode <= 3 && dc->cpu->cfg.use_hw_mul < 2) {
630fcf5ef2aSThomas Huth         /* nop??? */
631fcf5ef2aSThomas Huth     }
632fcf5ef2aSThomas Huth 
633cfeea807SEdgar E. Iglesias     tmp = tcg_temp_new_i32();
634fcf5ef2aSThomas Huth     switch (subcode) {
635fcf5ef2aSThomas Huth         case 0:
636fcf5ef2aSThomas Huth             LOG_DIS("mul r%d r%d r%d\n", dc->rd, dc->ra, dc->rb);
637cfeea807SEdgar E. Iglesias             tcg_gen_mul_i32(cpu_R[dc->rd], cpu_R[dc->ra], cpu_R[dc->rb]);
638fcf5ef2aSThomas Huth             break;
639fcf5ef2aSThomas Huth         case 1:
640fcf5ef2aSThomas Huth             LOG_DIS("mulh r%d r%d r%d\n", dc->rd, dc->ra, dc->rb);
641cfeea807SEdgar E. Iglesias             tcg_gen_muls2_i32(tmp, cpu_R[dc->rd],
642cfeea807SEdgar E. Iglesias                               cpu_R[dc->ra], cpu_R[dc->rb]);
643fcf5ef2aSThomas Huth             break;
644fcf5ef2aSThomas Huth         case 2:
645fcf5ef2aSThomas Huth             LOG_DIS("mulhsu r%d r%d r%d\n", dc->rd, dc->ra, dc->rb);
646cfeea807SEdgar E. Iglesias             tcg_gen_mulsu2_i32(tmp, cpu_R[dc->rd],
647cfeea807SEdgar E. Iglesias                                cpu_R[dc->ra], cpu_R[dc->rb]);
648fcf5ef2aSThomas Huth             break;
649fcf5ef2aSThomas Huth         case 3:
650fcf5ef2aSThomas Huth             LOG_DIS("mulhu r%d r%d r%d\n", dc->rd, dc->ra, dc->rb);
651cfeea807SEdgar E. Iglesias             tcg_gen_mulu2_i32(tmp, cpu_R[dc->rd], cpu_R[dc->ra], cpu_R[dc->rb]);
652fcf5ef2aSThomas Huth             break;
653fcf5ef2aSThomas Huth         default:
654fcf5ef2aSThomas Huth             cpu_abort(CPU(dc->cpu), "unknown MUL insn %x\n", subcode);
655fcf5ef2aSThomas Huth             break;
656fcf5ef2aSThomas Huth     }
657cfeea807SEdgar E. Iglesias     tcg_temp_free_i32(tmp);
658fcf5ef2aSThomas Huth }
659fcf5ef2aSThomas Huth 
660fcf5ef2aSThomas Huth /* Div unit.  */
661fcf5ef2aSThomas Huth static void dec_div(DisasContext *dc)
662fcf5ef2aSThomas Huth {
663fcf5ef2aSThomas Huth     unsigned int u;
664fcf5ef2aSThomas Huth 
665fcf5ef2aSThomas Huth     u = dc->imm & 2;
666fcf5ef2aSThomas Huth     LOG_DIS("div\n");
667fcf5ef2aSThomas Huth 
668*9ba8cd45SEdgar E. Iglesias     if (trap_illegal(dc, !dc->cpu->cfg.use_div)) {
669*9ba8cd45SEdgar E. Iglesias         return;
670fcf5ef2aSThomas Huth     }
671fcf5ef2aSThomas Huth 
672fcf5ef2aSThomas Huth     if (u)
673fcf5ef2aSThomas Huth         gen_helper_divu(cpu_R[dc->rd], cpu_env, *(dec_alu_op_b(dc)),
674fcf5ef2aSThomas Huth                         cpu_R[dc->ra]);
675fcf5ef2aSThomas Huth     else
676fcf5ef2aSThomas Huth         gen_helper_divs(cpu_R[dc->rd], cpu_env, *(dec_alu_op_b(dc)),
677fcf5ef2aSThomas Huth                         cpu_R[dc->ra]);
678fcf5ef2aSThomas Huth     if (!dc->rd)
679cfeea807SEdgar E. Iglesias         tcg_gen_movi_i32(cpu_R[dc->rd], 0);
680fcf5ef2aSThomas Huth }
681fcf5ef2aSThomas Huth 
682fcf5ef2aSThomas Huth static void dec_barrel(DisasContext *dc)
683fcf5ef2aSThomas Huth {
684cfeea807SEdgar E. Iglesias     TCGv_i32 t0;
685faa48d74SEdgar E. Iglesias     unsigned int imm_w, imm_s;
686d09b2585SEdgar E. Iglesias     bool s, t, e = false, i = false;
687fcf5ef2aSThomas Huth 
688*9ba8cd45SEdgar E. Iglesias     if (trap_illegal(dc, !dc->cpu->cfg.use_barrel)) {
689fcf5ef2aSThomas Huth         return;
690fcf5ef2aSThomas Huth     }
691fcf5ef2aSThomas Huth 
692faa48d74SEdgar E. Iglesias     if (dc->type_b) {
693faa48d74SEdgar E. Iglesias         /* Insert and extract are only available in immediate mode.  */
694d09b2585SEdgar E. Iglesias         i = extract32(dc->imm, 15, 1);
695faa48d74SEdgar E. Iglesias         e = extract32(dc->imm, 14, 1);
696faa48d74SEdgar E. Iglesias     }
697e3e84983SEdgar E. Iglesias     s = extract32(dc->imm, 10, 1);
698e3e84983SEdgar E. Iglesias     t = extract32(dc->imm, 9, 1);
699faa48d74SEdgar E. Iglesias     imm_w = extract32(dc->imm, 6, 5);
700faa48d74SEdgar E. Iglesias     imm_s = extract32(dc->imm, 0, 5);
701fcf5ef2aSThomas Huth 
702faa48d74SEdgar E. Iglesias     LOG_DIS("bs%s%s%s r%d r%d r%d\n",
703faa48d74SEdgar E. Iglesias             e ? "e" : "",
704fcf5ef2aSThomas Huth             s ? "l" : "r", t ? "a" : "l", dc->rd, dc->ra, dc->rb);
705fcf5ef2aSThomas Huth 
706faa48d74SEdgar E. Iglesias     if (e) {
707faa48d74SEdgar E. Iglesias         if (imm_w + imm_s > 32 || imm_w == 0) {
708faa48d74SEdgar E. Iglesias             /* These inputs have an undefined behavior.  */
709faa48d74SEdgar E. Iglesias             qemu_log_mask(LOG_GUEST_ERROR, "bsefi: Bad input w=%d s=%d\n",
710faa48d74SEdgar E. Iglesias                           imm_w, imm_s);
711faa48d74SEdgar E. Iglesias         } else {
712faa48d74SEdgar E. Iglesias             tcg_gen_extract_i32(cpu_R[dc->rd], cpu_R[dc->ra], imm_s, imm_w);
713faa48d74SEdgar E. Iglesias         }
714d09b2585SEdgar E. Iglesias     } else if (i) {
715d09b2585SEdgar E. Iglesias         int width = imm_w - imm_s + 1;
716d09b2585SEdgar E. Iglesias 
717d09b2585SEdgar E. Iglesias         if (imm_w < imm_s) {
718d09b2585SEdgar E. Iglesias             /* These inputs have an undefined behavior.  */
719d09b2585SEdgar E. Iglesias             qemu_log_mask(LOG_GUEST_ERROR, "bsifi: Bad input w=%d s=%d\n",
720d09b2585SEdgar E. Iglesias                           imm_w, imm_s);
721d09b2585SEdgar E. Iglesias         } else {
722d09b2585SEdgar E. Iglesias             tcg_gen_deposit_i32(cpu_R[dc->rd], cpu_R[dc->rd], cpu_R[dc->ra],
723d09b2585SEdgar E. Iglesias                                 imm_s, width);
724d09b2585SEdgar E. Iglesias         }
725faa48d74SEdgar E. Iglesias     } else {
726cfeea807SEdgar E. Iglesias         t0 = tcg_temp_new_i32();
727fcf5ef2aSThomas Huth 
728cfeea807SEdgar E. Iglesias         tcg_gen_mov_i32(t0, *(dec_alu_op_b(dc)));
729cfeea807SEdgar E. Iglesias         tcg_gen_andi_i32(t0, t0, 31);
730fcf5ef2aSThomas Huth 
7312acf6d53SEdgar E. Iglesias         if (s) {
732cfeea807SEdgar E. Iglesias             tcg_gen_shl_i32(cpu_R[dc->rd], cpu_R[dc->ra], t0);
7332acf6d53SEdgar E. Iglesias         } else {
7342acf6d53SEdgar E. Iglesias             if (t) {
735cfeea807SEdgar E. Iglesias                 tcg_gen_sar_i32(cpu_R[dc->rd], cpu_R[dc->ra], t0);
7362acf6d53SEdgar E. Iglesias             } else {
737cfeea807SEdgar E. Iglesias                 tcg_gen_shr_i32(cpu_R[dc->rd], cpu_R[dc->ra], t0);
738fcf5ef2aSThomas Huth             }
739fcf5ef2aSThomas Huth         }
740cfeea807SEdgar E. Iglesias         tcg_temp_free_i32(t0);
7412acf6d53SEdgar E. Iglesias     }
742faa48d74SEdgar E. Iglesias }
743fcf5ef2aSThomas Huth 
744fcf5ef2aSThomas Huth static void dec_bit(DisasContext *dc)
745fcf5ef2aSThomas Huth {
746fcf5ef2aSThomas Huth     CPUState *cs = CPU(dc->cpu);
747cfeea807SEdgar E. Iglesias     TCGv_i32 t0;
748fcf5ef2aSThomas Huth     unsigned int op;
749fcf5ef2aSThomas Huth 
750fcf5ef2aSThomas Huth     op = dc->ir & ((1 << 9) - 1);
751fcf5ef2aSThomas Huth     switch (op) {
752fcf5ef2aSThomas Huth         case 0x21:
753fcf5ef2aSThomas Huth             /* src.  */
754cfeea807SEdgar E. Iglesias             t0 = tcg_temp_new_i32();
755fcf5ef2aSThomas Huth 
756fcf5ef2aSThomas Huth             LOG_DIS("src r%d r%d\n", dc->rd, dc->ra);
757cfeea807SEdgar E. Iglesias             tcg_gen_andi_i32(t0, cpu_SR[SR_MSR], MSR_CC);
758fcf5ef2aSThomas Huth             write_carry(dc, cpu_R[dc->ra]);
759fcf5ef2aSThomas Huth             if (dc->rd) {
760cfeea807SEdgar E. Iglesias                 tcg_gen_shri_i32(cpu_R[dc->rd], cpu_R[dc->ra], 1);
761cfeea807SEdgar E. Iglesias                 tcg_gen_or_i32(cpu_R[dc->rd], cpu_R[dc->rd], t0);
762fcf5ef2aSThomas Huth             }
763cfeea807SEdgar E. Iglesias             tcg_temp_free_i32(t0);
764fcf5ef2aSThomas Huth             break;
765fcf5ef2aSThomas Huth 
766fcf5ef2aSThomas Huth         case 0x1:
767fcf5ef2aSThomas Huth         case 0x41:
768fcf5ef2aSThomas Huth             /* srl.  */
769fcf5ef2aSThomas Huth             LOG_DIS("srl r%d r%d\n", dc->rd, dc->ra);
770fcf5ef2aSThomas Huth 
771fcf5ef2aSThomas Huth             /* Update carry. Note that write carry only looks at the LSB.  */
772fcf5ef2aSThomas Huth             write_carry(dc, cpu_R[dc->ra]);
773fcf5ef2aSThomas Huth             if (dc->rd) {
774fcf5ef2aSThomas Huth                 if (op == 0x41)
775cfeea807SEdgar E. Iglesias                     tcg_gen_shri_i32(cpu_R[dc->rd], cpu_R[dc->ra], 1);
776fcf5ef2aSThomas Huth                 else
777cfeea807SEdgar E. Iglesias                     tcg_gen_sari_i32(cpu_R[dc->rd], cpu_R[dc->ra], 1);
778fcf5ef2aSThomas Huth             }
779fcf5ef2aSThomas Huth             break;
780fcf5ef2aSThomas Huth         case 0x60:
781fcf5ef2aSThomas Huth             LOG_DIS("ext8s r%d r%d\n", dc->rd, dc->ra);
782fcf5ef2aSThomas Huth             tcg_gen_ext8s_i32(cpu_R[dc->rd], cpu_R[dc->ra]);
783fcf5ef2aSThomas Huth             break;
784fcf5ef2aSThomas Huth         case 0x61:
785fcf5ef2aSThomas Huth             LOG_DIS("ext16s r%d r%d\n", dc->rd, dc->ra);
786fcf5ef2aSThomas Huth             tcg_gen_ext16s_i32(cpu_R[dc->rd], cpu_R[dc->ra]);
787fcf5ef2aSThomas Huth             break;
788fcf5ef2aSThomas Huth         case 0x64:
789fcf5ef2aSThomas Huth         case 0x66:
790fcf5ef2aSThomas Huth         case 0x74:
791fcf5ef2aSThomas Huth         case 0x76:
792fcf5ef2aSThomas Huth             /* wdc.  */
793fcf5ef2aSThomas Huth             LOG_DIS("wdc r%d\n", dc->ra);
794bdfc1e88SEdgar E. Iglesias             trap_userspace(dc, true);
795fcf5ef2aSThomas Huth             break;
796fcf5ef2aSThomas Huth         case 0x68:
797fcf5ef2aSThomas Huth             /* wic.  */
798fcf5ef2aSThomas Huth             LOG_DIS("wic r%d\n", dc->ra);
799bdfc1e88SEdgar E. Iglesias             trap_userspace(dc, true);
800fcf5ef2aSThomas Huth             break;
801fcf5ef2aSThomas Huth         case 0xe0:
802*9ba8cd45SEdgar E. Iglesias             if (trap_illegal(dc, !dc->cpu->cfg.use_pcmp_instr)) {
803*9ba8cd45SEdgar E. Iglesias                 return;
804fcf5ef2aSThomas Huth             }
8058fc5239eSEdgar E. Iglesias             if (dc->cpu->cfg.use_pcmp_instr) {
8065318420cSRichard Henderson                 tcg_gen_clzi_i32(cpu_R[dc->rd], cpu_R[dc->ra], 32);
807fcf5ef2aSThomas Huth             }
808fcf5ef2aSThomas Huth             break;
809fcf5ef2aSThomas Huth         case 0x1e0:
810fcf5ef2aSThomas Huth             /* swapb */
811fcf5ef2aSThomas Huth             LOG_DIS("swapb r%d r%d\n", dc->rd, dc->ra);
812fcf5ef2aSThomas Huth             tcg_gen_bswap32_i32(cpu_R[dc->rd], cpu_R[dc->ra]);
813fcf5ef2aSThomas Huth             break;
814fcf5ef2aSThomas Huth         case 0x1e2:
815fcf5ef2aSThomas Huth             /*swaph */
816fcf5ef2aSThomas Huth             LOG_DIS("swaph r%d r%d\n", dc->rd, dc->ra);
817fcf5ef2aSThomas Huth             tcg_gen_rotri_i32(cpu_R[dc->rd], cpu_R[dc->ra], 16);
818fcf5ef2aSThomas Huth             break;
819fcf5ef2aSThomas Huth         default:
820fcf5ef2aSThomas Huth             cpu_abort(cs, "unknown bit oc=%x op=%x rd=%d ra=%d rb=%d\n",
821fcf5ef2aSThomas Huth                       dc->pc, op, dc->rd, dc->ra, dc->rb);
822fcf5ef2aSThomas Huth             break;
823fcf5ef2aSThomas Huth     }
824fcf5ef2aSThomas Huth }
825fcf5ef2aSThomas Huth 
826fcf5ef2aSThomas Huth static inline void sync_jmpstate(DisasContext *dc)
827fcf5ef2aSThomas Huth {
828fcf5ef2aSThomas Huth     if (dc->jmp == JMP_DIRECT || dc->jmp == JMP_DIRECT_CC) {
829fcf5ef2aSThomas Huth         if (dc->jmp == JMP_DIRECT) {
830cfeea807SEdgar E. Iglesias             tcg_gen_movi_i32(env_btaken, 1);
831fcf5ef2aSThomas Huth         }
832fcf5ef2aSThomas Huth         dc->jmp = JMP_INDIRECT;
833cfeea807SEdgar E. Iglesias         tcg_gen_movi_i32(env_btarget, dc->jmp_pc);
834fcf5ef2aSThomas Huth     }
835fcf5ef2aSThomas Huth }
836fcf5ef2aSThomas Huth 
837fcf5ef2aSThomas Huth static void dec_imm(DisasContext *dc)
838fcf5ef2aSThomas Huth {
839fcf5ef2aSThomas Huth     LOG_DIS("imm %x\n", dc->imm << 16);
840cfeea807SEdgar E. Iglesias     tcg_gen_movi_i32(env_imm, (dc->imm << 16));
841fcf5ef2aSThomas Huth     dc->tb_flags |= IMM_FLAG;
842fcf5ef2aSThomas Huth     dc->clear_imm = 0;
843fcf5ef2aSThomas Huth }
844fcf5ef2aSThomas Huth 
845403322eaSEdgar E. Iglesias static inline void compute_ldst_addr(DisasContext *dc, TCGv t)
846fcf5ef2aSThomas Huth {
8470e9033c8SEdgar E. Iglesias     bool extimm = dc->tb_flags & IMM_FLAG;
8480e9033c8SEdgar E. Iglesias     /* Should be set to true if r1 is used by loadstores.  */
8490e9033c8SEdgar E. Iglesias     bool stackprot = false;
850403322eaSEdgar E. Iglesias     TCGv_i32 t32;
851fcf5ef2aSThomas Huth 
852fcf5ef2aSThomas Huth     /* All load/stores use ra.  */
853fcf5ef2aSThomas Huth     if (dc->ra == 1 && dc->cpu->cfg.stackprot) {
8540e9033c8SEdgar E. Iglesias         stackprot = true;
855fcf5ef2aSThomas Huth     }
856fcf5ef2aSThomas Huth 
857fcf5ef2aSThomas Huth     /* Treat the common cases first.  */
858fcf5ef2aSThomas Huth     if (!dc->type_b) {
8590dc4af5cSEdgar E. Iglesias         /* If any of the regs is r0, set t to the value of the other reg.  */
860fcf5ef2aSThomas Huth         if (dc->ra == 0) {
861403322eaSEdgar E. Iglesias             tcg_gen_extu_i32_tl(t, cpu_R[dc->rb]);
8620dc4af5cSEdgar E. Iglesias             return;
863fcf5ef2aSThomas Huth         } else if (dc->rb == 0) {
864403322eaSEdgar E. Iglesias             tcg_gen_extu_i32_tl(t, cpu_R[dc->ra]);
8650dc4af5cSEdgar E. Iglesias             return;
866fcf5ef2aSThomas Huth         }
867fcf5ef2aSThomas Huth 
868fcf5ef2aSThomas Huth         if (dc->rb == 1 && dc->cpu->cfg.stackprot) {
8690e9033c8SEdgar E. Iglesias             stackprot = true;
870fcf5ef2aSThomas Huth         }
871fcf5ef2aSThomas Huth 
872403322eaSEdgar E. Iglesias         t32 = tcg_temp_new_i32();
873403322eaSEdgar E. Iglesias         tcg_gen_add_i32(t32, cpu_R[dc->ra], cpu_R[dc->rb]);
874403322eaSEdgar E. Iglesias         tcg_gen_extu_i32_tl(t, t32);
875403322eaSEdgar E. Iglesias         tcg_temp_free_i32(t32);
876fcf5ef2aSThomas Huth 
877fcf5ef2aSThomas Huth         if (stackprot) {
8780a87e691SEdgar E. Iglesias             gen_helper_stackprot(cpu_env, t);
879fcf5ef2aSThomas Huth         }
8800dc4af5cSEdgar E. Iglesias         return;
881fcf5ef2aSThomas Huth     }
882fcf5ef2aSThomas Huth     /* Immediate.  */
883403322eaSEdgar E. Iglesias     t32 = tcg_temp_new_i32();
884fcf5ef2aSThomas Huth     if (!extimm) {
885fcf5ef2aSThomas Huth         if (dc->imm == 0) {
886403322eaSEdgar E. Iglesias             tcg_gen_mov_i32(t32, cpu_R[dc->ra]);
887fcf5ef2aSThomas Huth         } else {
888403322eaSEdgar E. Iglesias             tcg_gen_movi_i32(t32, (int32_t)((int16_t)dc->imm));
889403322eaSEdgar E. Iglesias             tcg_gen_add_i32(t32, cpu_R[dc->ra], t32);
890fcf5ef2aSThomas Huth         }
891403322eaSEdgar E. Iglesias     } else {
892403322eaSEdgar E. Iglesias         tcg_gen_add_i32(t32, cpu_R[dc->ra], *(dec_alu_op_b(dc)));
893403322eaSEdgar E. Iglesias     }
894403322eaSEdgar E. Iglesias     tcg_gen_extu_i32_tl(t, t32);
895403322eaSEdgar E. Iglesias     tcg_temp_free_i32(t32);
896fcf5ef2aSThomas Huth 
897fcf5ef2aSThomas Huth     if (stackprot) {
8980a87e691SEdgar E. Iglesias         gen_helper_stackprot(cpu_env, t);
899fcf5ef2aSThomas Huth     }
9000dc4af5cSEdgar E. Iglesias     return;
901fcf5ef2aSThomas Huth }
902fcf5ef2aSThomas Huth 
903fcf5ef2aSThomas Huth static void dec_load(DisasContext *dc)
904fcf5ef2aSThomas Huth {
905403322eaSEdgar E. Iglesias     TCGv_i32 v;
906403322eaSEdgar E. Iglesias     TCGv addr;
9078534063aSEdgar E. Iglesias     unsigned int size;
9088534063aSEdgar E. Iglesias     bool rev = false, ex = false;
909fcf5ef2aSThomas Huth     TCGMemOp mop;
910fcf5ef2aSThomas Huth 
911fcf5ef2aSThomas Huth     mop = dc->opcode & 3;
912fcf5ef2aSThomas Huth     size = 1 << mop;
913fcf5ef2aSThomas Huth     if (!dc->type_b) {
9148534063aSEdgar E. Iglesias         rev = extract32(dc->ir, 9, 1);
9158534063aSEdgar E. Iglesias         ex = extract32(dc->ir, 10, 1);
916fcf5ef2aSThomas Huth     }
917fcf5ef2aSThomas Huth     mop |= MO_TE;
918fcf5ef2aSThomas Huth     if (rev) {
919fcf5ef2aSThomas Huth         mop ^= MO_BSWAP;
920fcf5ef2aSThomas Huth     }
921fcf5ef2aSThomas Huth 
922*9ba8cd45SEdgar E. Iglesias     if (trap_illegal(dc, size > 4)) {
923fcf5ef2aSThomas Huth         return;
924fcf5ef2aSThomas Huth     }
925fcf5ef2aSThomas Huth 
926fcf5ef2aSThomas Huth     LOG_DIS("l%d%s%s%s\n", size, dc->type_b ? "i" : "", rev ? "r" : "",
927fcf5ef2aSThomas Huth                                                         ex ? "x" : "");
928fcf5ef2aSThomas Huth 
929fcf5ef2aSThomas Huth     t_sync_flags(dc);
930403322eaSEdgar E. Iglesias     addr = tcg_temp_new();
9310a87e691SEdgar E. Iglesias     compute_ldst_addr(dc, addr);
932fcf5ef2aSThomas Huth 
933fcf5ef2aSThomas Huth     /*
934fcf5ef2aSThomas Huth      * When doing reverse accesses we need to do two things.
935fcf5ef2aSThomas Huth      *
936fcf5ef2aSThomas Huth      * 1. Reverse the address wrt endianness.
937fcf5ef2aSThomas Huth      * 2. Byteswap the data lanes on the way back into the CPU core.
938fcf5ef2aSThomas Huth      */
939fcf5ef2aSThomas Huth     if (rev && size != 4) {
940fcf5ef2aSThomas Huth         /* Endian reverse the address. t is addr.  */
941fcf5ef2aSThomas Huth         switch (size) {
942fcf5ef2aSThomas Huth             case 1:
943fcf5ef2aSThomas Huth             {
944fcf5ef2aSThomas Huth                 /* 00 -> 11
945fcf5ef2aSThomas Huth                    01 -> 10
946fcf5ef2aSThomas Huth                    10 -> 10
947fcf5ef2aSThomas Huth                    11 -> 00 */
948403322eaSEdgar E. Iglesias                 TCGv low = tcg_temp_new();
949fcf5ef2aSThomas Huth 
950403322eaSEdgar E. Iglesias                 tcg_gen_andi_tl(low, addr, 3);
951403322eaSEdgar E. Iglesias                 tcg_gen_sub_tl(low, tcg_const_tl(3), low);
952403322eaSEdgar E. Iglesias                 tcg_gen_andi_tl(addr, addr, ~3);
953403322eaSEdgar E. Iglesias                 tcg_gen_or_tl(addr, addr, low);
954403322eaSEdgar E. Iglesias                 tcg_temp_free(low);
955fcf5ef2aSThomas Huth                 break;
956fcf5ef2aSThomas Huth             }
957fcf5ef2aSThomas Huth 
958fcf5ef2aSThomas Huth             case 2:
959fcf5ef2aSThomas Huth                 /* 00 -> 10
960fcf5ef2aSThomas Huth                    10 -> 00.  */
961403322eaSEdgar E. Iglesias                 tcg_gen_xori_tl(addr, addr, 2);
962fcf5ef2aSThomas Huth                 break;
963fcf5ef2aSThomas Huth             default:
964fcf5ef2aSThomas Huth                 cpu_abort(CPU(dc->cpu), "Invalid reverse size\n");
965fcf5ef2aSThomas Huth                 break;
966fcf5ef2aSThomas Huth         }
967fcf5ef2aSThomas Huth     }
968fcf5ef2aSThomas Huth 
969fcf5ef2aSThomas Huth     /* lwx does not throw unaligned access errors, so force alignment */
970fcf5ef2aSThomas Huth     if (ex) {
971403322eaSEdgar E. Iglesias         tcg_gen_andi_tl(addr, addr, ~3);
972fcf5ef2aSThomas Huth     }
973fcf5ef2aSThomas Huth 
974fcf5ef2aSThomas Huth     /* If we get a fault on a dslot, the jmpstate better be in sync.  */
975fcf5ef2aSThomas Huth     sync_jmpstate(dc);
976fcf5ef2aSThomas Huth 
977fcf5ef2aSThomas Huth     /* Verify alignment if needed.  */
978fcf5ef2aSThomas Huth     /*
979fcf5ef2aSThomas Huth      * Microblaze gives MMU faults priority over faults due to
980fcf5ef2aSThomas Huth      * unaligned addresses. That's why we speculatively do the load
981fcf5ef2aSThomas Huth      * into v. If the load succeeds, we verify alignment of the
982fcf5ef2aSThomas Huth      * address and if that succeeds we write into the destination reg.
983fcf5ef2aSThomas Huth      */
984cfeea807SEdgar E. Iglesias     v = tcg_temp_new_i32();
9850dc4af5cSEdgar E. Iglesias     tcg_gen_qemu_ld_i32(v, addr, cpu_mmu_index(&dc->cpu->env, false), mop);
986fcf5ef2aSThomas Huth 
987fcf5ef2aSThomas Huth     if ((dc->cpu->env.pvr.regs[2] & PVR2_UNALIGNED_EXC_MASK) && size > 1) {
988cfeea807SEdgar E. Iglesias         tcg_gen_movi_i32(cpu_SR[SR_PC], dc->pc);
9890dc4af5cSEdgar E. Iglesias         gen_helper_memalign(cpu_env, addr, tcg_const_i32(dc->rd),
990cfeea807SEdgar E. Iglesias                             tcg_const_i32(0), tcg_const_i32(size - 1));
991fcf5ef2aSThomas Huth     }
992fcf5ef2aSThomas Huth 
993fcf5ef2aSThomas Huth     if (ex) {
994403322eaSEdgar E. Iglesias         tcg_gen_mov_tl(env_res_addr, addr);
995cfeea807SEdgar E. Iglesias         tcg_gen_mov_i32(env_res_val, v);
996fcf5ef2aSThomas Huth     }
997fcf5ef2aSThomas Huth     if (dc->rd) {
998cfeea807SEdgar E. Iglesias         tcg_gen_mov_i32(cpu_R[dc->rd], v);
999fcf5ef2aSThomas Huth     }
1000cfeea807SEdgar E. Iglesias     tcg_temp_free_i32(v);
1001fcf5ef2aSThomas Huth 
1002fcf5ef2aSThomas Huth     if (ex) { /* lwx */
1003fcf5ef2aSThomas Huth         /* no support for AXI exclusive so always clear C */
1004fcf5ef2aSThomas Huth         write_carryi(dc, 0);
1005fcf5ef2aSThomas Huth     }
1006fcf5ef2aSThomas Huth 
1007403322eaSEdgar E. Iglesias     tcg_temp_free(addr);
1008fcf5ef2aSThomas Huth }
1009fcf5ef2aSThomas Huth 
1010fcf5ef2aSThomas Huth static void dec_store(DisasContext *dc)
1011fcf5ef2aSThomas Huth {
1012403322eaSEdgar E. Iglesias     TCGv addr;
1013fcf5ef2aSThomas Huth     TCGLabel *swx_skip = NULL;
1014b51b3d43SEdgar E. Iglesias     unsigned int size;
1015b51b3d43SEdgar E. Iglesias     bool rev = false, ex = false;
1016fcf5ef2aSThomas Huth     TCGMemOp mop;
1017fcf5ef2aSThomas Huth 
1018fcf5ef2aSThomas Huth     mop = dc->opcode & 3;
1019fcf5ef2aSThomas Huth     size = 1 << mop;
1020fcf5ef2aSThomas Huth     if (!dc->type_b) {
1021b51b3d43SEdgar E. Iglesias         rev = extract32(dc->ir, 9, 1);
1022b51b3d43SEdgar E. Iglesias         ex = extract32(dc->ir, 10, 1);
1023fcf5ef2aSThomas Huth     }
1024fcf5ef2aSThomas Huth     mop |= MO_TE;
1025fcf5ef2aSThomas Huth     if (rev) {
1026fcf5ef2aSThomas Huth         mop ^= MO_BSWAP;
1027fcf5ef2aSThomas Huth     }
1028fcf5ef2aSThomas Huth 
1029*9ba8cd45SEdgar E. Iglesias     if (trap_illegal(dc, size > 4)) {
1030fcf5ef2aSThomas Huth         return;
1031fcf5ef2aSThomas Huth     }
1032fcf5ef2aSThomas Huth 
1033fcf5ef2aSThomas Huth     LOG_DIS("s%d%s%s%s\n", size, dc->type_b ? "i" : "", rev ? "r" : "",
1034fcf5ef2aSThomas Huth                                                         ex ? "x" : "");
1035fcf5ef2aSThomas Huth     t_sync_flags(dc);
1036fcf5ef2aSThomas Huth     /* If we get a fault on a dslot, the jmpstate better be in sync.  */
1037fcf5ef2aSThomas Huth     sync_jmpstate(dc);
10380dc4af5cSEdgar E. Iglesias     /* SWX needs a temp_local.  */
1039403322eaSEdgar E. Iglesias     addr = ex ? tcg_temp_local_new() : tcg_temp_new();
10400a87e691SEdgar E. Iglesias     compute_ldst_addr(dc, addr);
1041fcf5ef2aSThomas Huth 
1042fcf5ef2aSThomas Huth     if (ex) { /* swx */
1043cfeea807SEdgar E. Iglesias         TCGv_i32 tval;
1044fcf5ef2aSThomas Huth 
1045fcf5ef2aSThomas Huth         /* swx does not throw unaligned access errors, so force alignment */
1046403322eaSEdgar E. Iglesias         tcg_gen_andi_tl(addr, addr, ~3);
1047fcf5ef2aSThomas Huth 
1048fcf5ef2aSThomas Huth         write_carryi(dc, 1);
1049fcf5ef2aSThomas Huth         swx_skip = gen_new_label();
1050403322eaSEdgar E. Iglesias         tcg_gen_brcond_tl(TCG_COND_NE, env_res_addr, addr, swx_skip);
1051fcf5ef2aSThomas Huth 
1052fcf5ef2aSThomas Huth         /* Compare the value loaded at lwx with current contents of
1053fcf5ef2aSThomas Huth            the reserved location.
1054fcf5ef2aSThomas Huth            FIXME: This only works for system emulation where we can expect
1055fcf5ef2aSThomas Huth            this compare and the following write to be atomic. For user
1056fcf5ef2aSThomas Huth            emulation we need to add atomicity between threads.  */
1057cfeea807SEdgar E. Iglesias         tval = tcg_temp_new_i32();
10580dc4af5cSEdgar E. Iglesias         tcg_gen_qemu_ld_i32(tval, addr, cpu_mmu_index(&dc->cpu->env, false),
1059fcf5ef2aSThomas Huth                             MO_TEUL);
1060cfeea807SEdgar E. Iglesias         tcg_gen_brcond_i32(TCG_COND_NE, env_res_val, tval, swx_skip);
1061fcf5ef2aSThomas Huth         write_carryi(dc, 0);
1062cfeea807SEdgar E. Iglesias         tcg_temp_free_i32(tval);
1063fcf5ef2aSThomas Huth     }
1064fcf5ef2aSThomas Huth 
1065fcf5ef2aSThomas Huth     if (rev && size != 4) {
1066fcf5ef2aSThomas Huth         /* Endian reverse the address. t is addr.  */
1067fcf5ef2aSThomas Huth         switch (size) {
1068fcf5ef2aSThomas Huth             case 1:
1069fcf5ef2aSThomas Huth             {
1070fcf5ef2aSThomas Huth                 /* 00 -> 11
1071fcf5ef2aSThomas Huth                    01 -> 10
1072fcf5ef2aSThomas Huth                    10 -> 10
1073fcf5ef2aSThomas Huth                    11 -> 00 */
1074403322eaSEdgar E. Iglesias                 TCGv low = tcg_temp_new();
1075fcf5ef2aSThomas Huth 
1076403322eaSEdgar E. Iglesias                 tcg_gen_andi_tl(low, addr, 3);
1077403322eaSEdgar E. Iglesias                 tcg_gen_sub_tl(low, tcg_const_tl(3), low);
1078403322eaSEdgar E. Iglesias                 tcg_gen_andi_tl(addr, addr, ~3);
1079403322eaSEdgar E. Iglesias                 tcg_gen_or_tl(addr, addr, low);
1080403322eaSEdgar E. Iglesias                 tcg_temp_free(low);
1081fcf5ef2aSThomas Huth                 break;
1082fcf5ef2aSThomas Huth             }
1083fcf5ef2aSThomas Huth 
1084fcf5ef2aSThomas Huth             case 2:
1085fcf5ef2aSThomas Huth                 /* 00 -> 10
1086fcf5ef2aSThomas Huth                    10 -> 00.  */
1087fcf5ef2aSThomas Huth                 /* Force addr into the temp.  */
1088403322eaSEdgar E. Iglesias                 tcg_gen_xori_tl(addr, addr, 2);
1089fcf5ef2aSThomas Huth                 break;
1090fcf5ef2aSThomas Huth             default:
1091fcf5ef2aSThomas Huth                 cpu_abort(CPU(dc->cpu), "Invalid reverse size\n");
1092fcf5ef2aSThomas Huth                 break;
1093fcf5ef2aSThomas Huth         }
1094fcf5ef2aSThomas Huth     }
10950dc4af5cSEdgar E. Iglesias     tcg_gen_qemu_st_i32(cpu_R[dc->rd], addr,
1096cfeea807SEdgar E. Iglesias                         cpu_mmu_index(&dc->cpu->env, false), mop);
1097fcf5ef2aSThomas Huth 
1098fcf5ef2aSThomas Huth     /* Verify alignment if needed.  */
1099fcf5ef2aSThomas Huth     if ((dc->cpu->env.pvr.regs[2] & PVR2_UNALIGNED_EXC_MASK) && size > 1) {
1100cfeea807SEdgar E. Iglesias         tcg_gen_movi_i32(cpu_SR[SR_PC], dc->pc);
1101fcf5ef2aSThomas Huth         /* FIXME: if the alignment is wrong, we should restore the value
1102fcf5ef2aSThomas Huth          *        in memory. One possible way to achieve this is to probe
1103fcf5ef2aSThomas Huth          *        the MMU prior to the memaccess, thay way we could put
1104fcf5ef2aSThomas Huth          *        the alignment checks in between the probe and the mem
1105fcf5ef2aSThomas Huth          *        access.
1106fcf5ef2aSThomas Huth          */
11070dc4af5cSEdgar E. Iglesias         gen_helper_memalign(cpu_env, addr, tcg_const_i32(dc->rd),
1108cfeea807SEdgar E. Iglesias                             tcg_const_i32(1), tcg_const_i32(size - 1));
1109fcf5ef2aSThomas Huth     }
1110fcf5ef2aSThomas Huth 
1111fcf5ef2aSThomas Huth     if (ex) {
1112fcf5ef2aSThomas Huth         gen_set_label(swx_skip);
1113fcf5ef2aSThomas Huth     }
1114fcf5ef2aSThomas Huth 
1115403322eaSEdgar E. Iglesias     tcg_temp_free(addr);
1116fcf5ef2aSThomas Huth }
1117fcf5ef2aSThomas Huth 
1118fcf5ef2aSThomas Huth static inline void eval_cc(DisasContext *dc, unsigned int cc,
1119cfeea807SEdgar E. Iglesias                            TCGv_i32 d, TCGv_i32 a, TCGv_i32 b)
1120fcf5ef2aSThomas Huth {
1121fcf5ef2aSThomas Huth     switch (cc) {
1122fcf5ef2aSThomas Huth         case CC_EQ:
1123cfeea807SEdgar E. Iglesias             tcg_gen_setcond_i32(TCG_COND_EQ, d, a, b);
1124fcf5ef2aSThomas Huth             break;
1125fcf5ef2aSThomas Huth         case CC_NE:
1126cfeea807SEdgar E. Iglesias             tcg_gen_setcond_i32(TCG_COND_NE, d, a, b);
1127fcf5ef2aSThomas Huth             break;
1128fcf5ef2aSThomas Huth         case CC_LT:
1129cfeea807SEdgar E. Iglesias             tcg_gen_setcond_i32(TCG_COND_LT, d, a, b);
1130fcf5ef2aSThomas Huth             break;
1131fcf5ef2aSThomas Huth         case CC_LE:
1132cfeea807SEdgar E. Iglesias             tcg_gen_setcond_i32(TCG_COND_LE, d, a, b);
1133fcf5ef2aSThomas Huth             break;
1134fcf5ef2aSThomas Huth         case CC_GE:
1135cfeea807SEdgar E. Iglesias             tcg_gen_setcond_i32(TCG_COND_GE, d, a, b);
1136fcf5ef2aSThomas Huth             break;
1137fcf5ef2aSThomas Huth         case CC_GT:
1138cfeea807SEdgar E. Iglesias             tcg_gen_setcond_i32(TCG_COND_GT, d, a, b);
1139fcf5ef2aSThomas Huth             break;
1140fcf5ef2aSThomas Huth         default:
1141fcf5ef2aSThomas Huth             cpu_abort(CPU(dc->cpu), "Unknown condition code %x.\n", cc);
1142fcf5ef2aSThomas Huth             break;
1143fcf5ef2aSThomas Huth     }
1144fcf5ef2aSThomas Huth }
1145fcf5ef2aSThomas Huth 
1146cfeea807SEdgar E. Iglesias static void eval_cond_jmp(DisasContext *dc, TCGv_i32 pc_true, TCGv_i32 pc_false)
1147fcf5ef2aSThomas Huth {
1148fcf5ef2aSThomas Huth     TCGLabel *l1 = gen_new_label();
1149fcf5ef2aSThomas Huth     /* Conditional jmp.  */
1150cfeea807SEdgar E. Iglesias     tcg_gen_mov_i32(cpu_SR[SR_PC], pc_false);
1151cfeea807SEdgar E. Iglesias     tcg_gen_brcondi_i32(TCG_COND_EQ, env_btaken, 0, l1);
1152cfeea807SEdgar E. Iglesias     tcg_gen_mov_i32(cpu_SR[SR_PC], pc_true);
1153fcf5ef2aSThomas Huth     gen_set_label(l1);
1154fcf5ef2aSThomas Huth }
1155fcf5ef2aSThomas Huth 
1156fcf5ef2aSThomas Huth static void dec_bcc(DisasContext *dc)
1157fcf5ef2aSThomas Huth {
1158fcf5ef2aSThomas Huth     unsigned int cc;
1159fcf5ef2aSThomas Huth     unsigned int dslot;
1160fcf5ef2aSThomas Huth 
1161fcf5ef2aSThomas Huth     cc = EXTRACT_FIELD(dc->ir, 21, 23);
1162fcf5ef2aSThomas Huth     dslot = dc->ir & (1 << 25);
1163fcf5ef2aSThomas Huth     LOG_DIS("bcc%s r%d %x\n", dslot ? "d" : "", dc->ra, dc->imm);
1164fcf5ef2aSThomas Huth 
1165fcf5ef2aSThomas Huth     dc->delayed_branch = 1;
1166fcf5ef2aSThomas Huth     if (dslot) {
1167fcf5ef2aSThomas Huth         dc->delayed_branch = 2;
1168fcf5ef2aSThomas Huth         dc->tb_flags |= D_FLAG;
1169cfeea807SEdgar E. Iglesias         tcg_gen_st_i32(tcg_const_i32(dc->type_b && (dc->tb_flags & IMM_FLAG)),
1170fcf5ef2aSThomas Huth                       cpu_env, offsetof(CPUMBState, bimm));
1171fcf5ef2aSThomas Huth     }
1172fcf5ef2aSThomas Huth 
1173fcf5ef2aSThomas Huth     if (dec_alu_op_b_is_small_imm(dc)) {
1174fcf5ef2aSThomas Huth         int32_t offset = (int32_t)((int16_t)dc->imm); /* sign-extend.  */
1175fcf5ef2aSThomas Huth 
1176cfeea807SEdgar E. Iglesias         tcg_gen_movi_i32(env_btarget, dc->pc + offset);
1177fcf5ef2aSThomas Huth         dc->jmp = JMP_DIRECT_CC;
1178fcf5ef2aSThomas Huth         dc->jmp_pc = dc->pc + offset;
1179fcf5ef2aSThomas Huth     } else {
1180fcf5ef2aSThomas Huth         dc->jmp = JMP_INDIRECT;
1181cfeea807SEdgar E. Iglesias         tcg_gen_movi_i32(env_btarget, dc->pc);
1182cfeea807SEdgar E. Iglesias         tcg_gen_add_i32(env_btarget, env_btarget, *(dec_alu_op_b(dc)));
1183fcf5ef2aSThomas Huth     }
1184cfeea807SEdgar E. Iglesias     eval_cc(dc, cc, env_btaken, cpu_R[dc->ra], tcg_const_i32(0));
1185fcf5ef2aSThomas Huth }
1186fcf5ef2aSThomas Huth 
1187fcf5ef2aSThomas Huth static void dec_br(DisasContext *dc)
1188fcf5ef2aSThomas Huth {
1189fcf5ef2aSThomas Huth     unsigned int dslot, link, abs, mbar;
1190fcf5ef2aSThomas Huth 
1191fcf5ef2aSThomas Huth     dslot = dc->ir & (1 << 20);
1192fcf5ef2aSThomas Huth     abs = dc->ir & (1 << 19);
1193fcf5ef2aSThomas Huth     link = dc->ir & (1 << 18);
1194fcf5ef2aSThomas Huth 
1195fcf5ef2aSThomas Huth     /* Memory barrier.  */
1196fcf5ef2aSThomas Huth     mbar = (dc->ir >> 16) & 31;
1197fcf5ef2aSThomas Huth     if (mbar == 2 && dc->imm == 4) {
1198fcf5ef2aSThomas Huth         /* mbar IMM & 16 decodes to sleep.  */
1199fcf5ef2aSThomas Huth         if (dc->rd & 16) {
1200fcf5ef2aSThomas Huth             TCGv_i32 tmp_hlt = tcg_const_i32(EXCP_HLT);
1201fcf5ef2aSThomas Huth             TCGv_i32 tmp_1 = tcg_const_i32(1);
1202fcf5ef2aSThomas Huth 
1203fcf5ef2aSThomas Huth             LOG_DIS("sleep\n");
1204fcf5ef2aSThomas Huth 
1205fcf5ef2aSThomas Huth             t_sync_flags(dc);
1206fcf5ef2aSThomas Huth             tcg_gen_st_i32(tmp_1, cpu_env,
1207fcf5ef2aSThomas Huth                            -offsetof(MicroBlazeCPU, env)
1208fcf5ef2aSThomas Huth                            +offsetof(CPUState, halted));
1209cfeea807SEdgar E. Iglesias             tcg_gen_movi_i32(cpu_SR[SR_PC], dc->pc + 4);
1210fcf5ef2aSThomas Huth             gen_helper_raise_exception(cpu_env, tmp_hlt);
1211fcf5ef2aSThomas Huth             tcg_temp_free_i32(tmp_hlt);
1212fcf5ef2aSThomas Huth             tcg_temp_free_i32(tmp_1);
1213fcf5ef2aSThomas Huth             return;
1214fcf5ef2aSThomas Huth         }
1215fcf5ef2aSThomas Huth         LOG_DIS("mbar %d\n", dc->rd);
1216fcf5ef2aSThomas Huth         /* Break the TB.  */
1217fcf5ef2aSThomas Huth         dc->cpustate_changed = 1;
1218fcf5ef2aSThomas Huth         return;
1219fcf5ef2aSThomas Huth     }
1220fcf5ef2aSThomas Huth 
1221fcf5ef2aSThomas Huth     LOG_DIS("br%s%s%s%s imm=%x\n",
1222fcf5ef2aSThomas Huth              abs ? "a" : "", link ? "l" : "",
1223fcf5ef2aSThomas Huth              dc->type_b ? "i" : "", dslot ? "d" : "",
1224fcf5ef2aSThomas Huth              dc->imm);
1225fcf5ef2aSThomas Huth 
1226fcf5ef2aSThomas Huth     dc->delayed_branch = 1;
1227fcf5ef2aSThomas Huth     if (dslot) {
1228fcf5ef2aSThomas Huth         dc->delayed_branch = 2;
1229fcf5ef2aSThomas Huth         dc->tb_flags |= D_FLAG;
1230cfeea807SEdgar E. Iglesias         tcg_gen_st_i32(tcg_const_i32(dc->type_b && (dc->tb_flags & IMM_FLAG)),
1231fcf5ef2aSThomas Huth                       cpu_env, offsetof(CPUMBState, bimm));
1232fcf5ef2aSThomas Huth     }
1233fcf5ef2aSThomas Huth     if (link && dc->rd)
1234cfeea807SEdgar E. Iglesias         tcg_gen_movi_i32(cpu_R[dc->rd], dc->pc);
1235fcf5ef2aSThomas Huth 
1236fcf5ef2aSThomas Huth     dc->jmp = JMP_INDIRECT;
1237fcf5ef2aSThomas Huth     if (abs) {
1238cfeea807SEdgar E. Iglesias         tcg_gen_movi_i32(env_btaken, 1);
1239cfeea807SEdgar E. Iglesias         tcg_gen_mov_i32(env_btarget, *(dec_alu_op_b(dc)));
1240fcf5ef2aSThomas Huth         if (link && !dslot) {
1241fcf5ef2aSThomas Huth             if (!(dc->tb_flags & IMM_FLAG) && (dc->imm == 8 || dc->imm == 0x18))
1242fcf5ef2aSThomas Huth                 t_gen_raise_exception(dc, EXCP_BREAK);
1243fcf5ef2aSThomas Huth             if (dc->imm == 0) {
1244bdfc1e88SEdgar E. Iglesias                 if (trap_userspace(dc, true)) {
1245fcf5ef2aSThomas Huth                     return;
1246fcf5ef2aSThomas Huth                 }
1247fcf5ef2aSThomas Huth 
1248fcf5ef2aSThomas Huth                 t_gen_raise_exception(dc, EXCP_DEBUG);
1249fcf5ef2aSThomas Huth             }
1250fcf5ef2aSThomas Huth         }
1251fcf5ef2aSThomas Huth     } else {
1252fcf5ef2aSThomas Huth         if (dec_alu_op_b_is_small_imm(dc)) {
1253fcf5ef2aSThomas Huth             dc->jmp = JMP_DIRECT;
1254fcf5ef2aSThomas Huth             dc->jmp_pc = dc->pc + (int32_t)((int16_t)dc->imm);
1255fcf5ef2aSThomas Huth         } else {
1256cfeea807SEdgar E. Iglesias             tcg_gen_movi_i32(env_btaken, 1);
1257cfeea807SEdgar E. Iglesias             tcg_gen_movi_i32(env_btarget, dc->pc);
1258cfeea807SEdgar E. Iglesias             tcg_gen_add_i32(env_btarget, env_btarget, *(dec_alu_op_b(dc)));
1259fcf5ef2aSThomas Huth         }
1260fcf5ef2aSThomas Huth     }
1261fcf5ef2aSThomas Huth }
1262fcf5ef2aSThomas Huth 
1263fcf5ef2aSThomas Huth static inline void do_rti(DisasContext *dc)
1264fcf5ef2aSThomas Huth {
1265cfeea807SEdgar E. Iglesias     TCGv_i32 t0, t1;
1266cfeea807SEdgar E. Iglesias     t0 = tcg_temp_new_i32();
1267cfeea807SEdgar E. Iglesias     t1 = tcg_temp_new_i32();
1268cfeea807SEdgar E. Iglesias     tcg_gen_shri_i32(t0, cpu_SR[SR_MSR], 1);
1269cfeea807SEdgar E. Iglesias     tcg_gen_ori_i32(t1, cpu_SR[SR_MSR], MSR_IE);
1270cfeea807SEdgar E. Iglesias     tcg_gen_andi_i32(t0, t0, (MSR_VM | MSR_UM));
1271fcf5ef2aSThomas Huth 
1272cfeea807SEdgar E. Iglesias     tcg_gen_andi_i32(t1, t1, ~(MSR_VM | MSR_UM));
1273cfeea807SEdgar E. Iglesias     tcg_gen_or_i32(t1, t1, t0);
1274fcf5ef2aSThomas Huth     msr_write(dc, t1);
1275cfeea807SEdgar E. Iglesias     tcg_temp_free_i32(t1);
1276cfeea807SEdgar E. Iglesias     tcg_temp_free_i32(t0);
1277fcf5ef2aSThomas Huth     dc->tb_flags &= ~DRTI_FLAG;
1278fcf5ef2aSThomas Huth }
1279fcf5ef2aSThomas Huth 
1280fcf5ef2aSThomas Huth static inline void do_rtb(DisasContext *dc)
1281fcf5ef2aSThomas Huth {
1282cfeea807SEdgar E. Iglesias     TCGv_i32 t0, t1;
1283cfeea807SEdgar E. Iglesias     t0 = tcg_temp_new_i32();
1284cfeea807SEdgar E. Iglesias     t1 = tcg_temp_new_i32();
1285cfeea807SEdgar E. Iglesias     tcg_gen_andi_i32(t1, cpu_SR[SR_MSR], ~MSR_BIP);
1286cfeea807SEdgar E. Iglesias     tcg_gen_shri_i32(t0, t1, 1);
1287cfeea807SEdgar E. Iglesias     tcg_gen_andi_i32(t0, t0, (MSR_VM | MSR_UM));
1288fcf5ef2aSThomas Huth 
1289cfeea807SEdgar E. Iglesias     tcg_gen_andi_i32(t1, t1, ~(MSR_VM | MSR_UM));
1290cfeea807SEdgar E. Iglesias     tcg_gen_or_i32(t1, t1, t0);
1291fcf5ef2aSThomas Huth     msr_write(dc, t1);
1292cfeea807SEdgar E. Iglesias     tcg_temp_free_i32(t1);
1293cfeea807SEdgar E. Iglesias     tcg_temp_free_i32(t0);
1294fcf5ef2aSThomas Huth     dc->tb_flags &= ~DRTB_FLAG;
1295fcf5ef2aSThomas Huth }
1296fcf5ef2aSThomas Huth 
1297fcf5ef2aSThomas Huth static inline void do_rte(DisasContext *dc)
1298fcf5ef2aSThomas Huth {
1299cfeea807SEdgar E. Iglesias     TCGv_i32 t0, t1;
1300cfeea807SEdgar E. Iglesias     t0 = tcg_temp_new_i32();
1301cfeea807SEdgar E. Iglesias     t1 = tcg_temp_new_i32();
1302fcf5ef2aSThomas Huth 
1303cfeea807SEdgar E. Iglesias     tcg_gen_ori_i32(t1, cpu_SR[SR_MSR], MSR_EE);
1304cfeea807SEdgar E. Iglesias     tcg_gen_andi_i32(t1, t1, ~MSR_EIP);
1305cfeea807SEdgar E. Iglesias     tcg_gen_shri_i32(t0, t1, 1);
1306cfeea807SEdgar E. Iglesias     tcg_gen_andi_i32(t0, t0, (MSR_VM | MSR_UM));
1307fcf5ef2aSThomas Huth 
1308cfeea807SEdgar E. Iglesias     tcg_gen_andi_i32(t1, t1, ~(MSR_VM | MSR_UM));
1309cfeea807SEdgar E. Iglesias     tcg_gen_or_i32(t1, t1, t0);
1310fcf5ef2aSThomas Huth     msr_write(dc, t1);
1311cfeea807SEdgar E. Iglesias     tcg_temp_free_i32(t1);
1312cfeea807SEdgar E. Iglesias     tcg_temp_free_i32(t0);
1313fcf5ef2aSThomas Huth     dc->tb_flags &= ~DRTE_FLAG;
1314fcf5ef2aSThomas Huth }
1315fcf5ef2aSThomas Huth 
1316fcf5ef2aSThomas Huth static void dec_rts(DisasContext *dc)
1317fcf5ef2aSThomas Huth {
1318fcf5ef2aSThomas Huth     unsigned int b_bit, i_bit, e_bit;
1319fcf5ef2aSThomas Huth 
1320fcf5ef2aSThomas Huth     i_bit = dc->ir & (1 << 21);
1321fcf5ef2aSThomas Huth     b_bit = dc->ir & (1 << 22);
1322fcf5ef2aSThomas Huth     e_bit = dc->ir & (1 << 23);
1323fcf5ef2aSThomas Huth 
1324bdfc1e88SEdgar E. Iglesias     if (trap_userspace(dc, i_bit || b_bit || e_bit)) {
1325bdfc1e88SEdgar E. Iglesias         return;
1326bdfc1e88SEdgar E. Iglesias     }
1327bdfc1e88SEdgar E. Iglesias 
1328fcf5ef2aSThomas Huth     dc->delayed_branch = 2;
1329fcf5ef2aSThomas Huth     dc->tb_flags |= D_FLAG;
1330cfeea807SEdgar E. Iglesias     tcg_gen_st_i32(tcg_const_i32(dc->type_b && (dc->tb_flags & IMM_FLAG)),
1331fcf5ef2aSThomas Huth                   cpu_env, offsetof(CPUMBState, bimm));
1332fcf5ef2aSThomas Huth 
1333fcf5ef2aSThomas Huth     if (i_bit) {
1334fcf5ef2aSThomas Huth         LOG_DIS("rtid ir=%x\n", dc->ir);
1335fcf5ef2aSThomas Huth         dc->tb_flags |= DRTI_FLAG;
1336fcf5ef2aSThomas Huth     } else if (b_bit) {
1337fcf5ef2aSThomas Huth         LOG_DIS("rtbd ir=%x\n", dc->ir);
1338fcf5ef2aSThomas Huth         dc->tb_flags |= DRTB_FLAG;
1339fcf5ef2aSThomas Huth     } else if (e_bit) {
1340fcf5ef2aSThomas Huth         LOG_DIS("rted ir=%x\n", dc->ir);
1341fcf5ef2aSThomas Huth         dc->tb_flags |= DRTE_FLAG;
1342fcf5ef2aSThomas Huth     } else
1343fcf5ef2aSThomas Huth         LOG_DIS("rts ir=%x\n", dc->ir);
1344fcf5ef2aSThomas Huth 
1345fcf5ef2aSThomas Huth     dc->jmp = JMP_INDIRECT;
1346cfeea807SEdgar E. Iglesias     tcg_gen_movi_i32(env_btaken, 1);
1347cfeea807SEdgar E. Iglesias     tcg_gen_add_i32(env_btarget, cpu_R[dc->ra], *(dec_alu_op_b(dc)));
1348fcf5ef2aSThomas Huth }
1349fcf5ef2aSThomas Huth 
1350fcf5ef2aSThomas Huth static int dec_check_fpuv2(DisasContext *dc)
1351fcf5ef2aSThomas Huth {
1352fcf5ef2aSThomas Huth     if ((dc->cpu->cfg.use_fpu != 2) && (dc->tb_flags & MSR_EE_FLAG)) {
1353cfeea807SEdgar E. Iglesias         tcg_gen_movi_i32(cpu_SR[SR_ESR], ESR_EC_FPU);
1354fcf5ef2aSThomas Huth         t_gen_raise_exception(dc, EXCP_HW_EXCP);
1355fcf5ef2aSThomas Huth     }
1356fcf5ef2aSThomas Huth     return (dc->cpu->cfg.use_fpu == 2) ? 0 : PVR2_USE_FPU2_MASK;
1357fcf5ef2aSThomas Huth }
1358fcf5ef2aSThomas Huth 
1359fcf5ef2aSThomas Huth static void dec_fpu(DisasContext *dc)
1360fcf5ef2aSThomas Huth {
1361fcf5ef2aSThomas Huth     unsigned int fpu_insn;
1362fcf5ef2aSThomas Huth 
1363*9ba8cd45SEdgar E. Iglesias     if (trap_illegal(dc, !dc->cpu->cfg.use_fpu)) {
1364fcf5ef2aSThomas Huth         return;
1365fcf5ef2aSThomas Huth     }
1366fcf5ef2aSThomas Huth 
1367fcf5ef2aSThomas Huth     fpu_insn = (dc->ir >> 7) & 7;
1368fcf5ef2aSThomas Huth 
1369fcf5ef2aSThomas Huth     switch (fpu_insn) {
1370fcf5ef2aSThomas Huth         case 0:
1371fcf5ef2aSThomas Huth             gen_helper_fadd(cpu_R[dc->rd], cpu_env, cpu_R[dc->ra],
1372fcf5ef2aSThomas Huth                             cpu_R[dc->rb]);
1373fcf5ef2aSThomas Huth             break;
1374fcf5ef2aSThomas Huth 
1375fcf5ef2aSThomas Huth         case 1:
1376fcf5ef2aSThomas Huth             gen_helper_frsub(cpu_R[dc->rd], cpu_env, cpu_R[dc->ra],
1377fcf5ef2aSThomas Huth                              cpu_R[dc->rb]);
1378fcf5ef2aSThomas Huth             break;
1379fcf5ef2aSThomas Huth 
1380fcf5ef2aSThomas Huth         case 2:
1381fcf5ef2aSThomas Huth             gen_helper_fmul(cpu_R[dc->rd], cpu_env, cpu_R[dc->ra],
1382fcf5ef2aSThomas Huth                             cpu_R[dc->rb]);
1383fcf5ef2aSThomas Huth             break;
1384fcf5ef2aSThomas Huth 
1385fcf5ef2aSThomas Huth         case 3:
1386fcf5ef2aSThomas Huth             gen_helper_fdiv(cpu_R[dc->rd], cpu_env, cpu_R[dc->ra],
1387fcf5ef2aSThomas Huth                             cpu_R[dc->rb]);
1388fcf5ef2aSThomas Huth             break;
1389fcf5ef2aSThomas Huth 
1390fcf5ef2aSThomas Huth         case 4:
1391fcf5ef2aSThomas Huth             switch ((dc->ir >> 4) & 7) {
1392fcf5ef2aSThomas Huth                 case 0:
1393fcf5ef2aSThomas Huth                     gen_helper_fcmp_un(cpu_R[dc->rd], cpu_env,
1394fcf5ef2aSThomas Huth                                        cpu_R[dc->ra], cpu_R[dc->rb]);
1395fcf5ef2aSThomas Huth                     break;
1396fcf5ef2aSThomas Huth                 case 1:
1397fcf5ef2aSThomas Huth                     gen_helper_fcmp_lt(cpu_R[dc->rd], cpu_env,
1398fcf5ef2aSThomas Huth                                        cpu_R[dc->ra], cpu_R[dc->rb]);
1399fcf5ef2aSThomas Huth                     break;
1400fcf5ef2aSThomas Huth                 case 2:
1401fcf5ef2aSThomas Huth                     gen_helper_fcmp_eq(cpu_R[dc->rd], cpu_env,
1402fcf5ef2aSThomas Huth                                        cpu_R[dc->ra], cpu_R[dc->rb]);
1403fcf5ef2aSThomas Huth                     break;
1404fcf5ef2aSThomas Huth                 case 3:
1405fcf5ef2aSThomas Huth                     gen_helper_fcmp_le(cpu_R[dc->rd], cpu_env,
1406fcf5ef2aSThomas Huth                                        cpu_R[dc->ra], cpu_R[dc->rb]);
1407fcf5ef2aSThomas Huth                     break;
1408fcf5ef2aSThomas Huth                 case 4:
1409fcf5ef2aSThomas Huth                     gen_helper_fcmp_gt(cpu_R[dc->rd], cpu_env,
1410fcf5ef2aSThomas Huth                                        cpu_R[dc->ra], cpu_R[dc->rb]);
1411fcf5ef2aSThomas Huth                     break;
1412fcf5ef2aSThomas Huth                 case 5:
1413fcf5ef2aSThomas Huth                     gen_helper_fcmp_ne(cpu_R[dc->rd], cpu_env,
1414fcf5ef2aSThomas Huth                                        cpu_R[dc->ra], cpu_R[dc->rb]);
1415fcf5ef2aSThomas Huth                     break;
1416fcf5ef2aSThomas Huth                 case 6:
1417fcf5ef2aSThomas Huth                     gen_helper_fcmp_ge(cpu_R[dc->rd], cpu_env,
1418fcf5ef2aSThomas Huth                                        cpu_R[dc->ra], cpu_R[dc->rb]);
1419fcf5ef2aSThomas Huth                     break;
1420fcf5ef2aSThomas Huth                 default:
1421fcf5ef2aSThomas Huth                     qemu_log_mask(LOG_UNIMP,
1422fcf5ef2aSThomas Huth                                   "unimplemented fcmp fpu_insn=%x pc=%x"
1423fcf5ef2aSThomas Huth                                   " opc=%x\n",
1424fcf5ef2aSThomas Huth                                   fpu_insn, dc->pc, dc->opcode);
1425fcf5ef2aSThomas Huth                     dc->abort_at_next_insn = 1;
1426fcf5ef2aSThomas Huth                     break;
1427fcf5ef2aSThomas Huth             }
1428fcf5ef2aSThomas Huth             break;
1429fcf5ef2aSThomas Huth 
1430fcf5ef2aSThomas Huth         case 5:
1431fcf5ef2aSThomas Huth             if (!dec_check_fpuv2(dc)) {
1432fcf5ef2aSThomas Huth                 return;
1433fcf5ef2aSThomas Huth             }
1434fcf5ef2aSThomas Huth             gen_helper_flt(cpu_R[dc->rd], cpu_env, cpu_R[dc->ra]);
1435fcf5ef2aSThomas Huth             break;
1436fcf5ef2aSThomas Huth 
1437fcf5ef2aSThomas Huth         case 6:
1438fcf5ef2aSThomas Huth             if (!dec_check_fpuv2(dc)) {
1439fcf5ef2aSThomas Huth                 return;
1440fcf5ef2aSThomas Huth             }
1441fcf5ef2aSThomas Huth             gen_helper_fint(cpu_R[dc->rd], cpu_env, cpu_R[dc->ra]);
1442fcf5ef2aSThomas Huth             break;
1443fcf5ef2aSThomas Huth 
1444fcf5ef2aSThomas Huth         case 7:
1445fcf5ef2aSThomas Huth             if (!dec_check_fpuv2(dc)) {
1446fcf5ef2aSThomas Huth                 return;
1447fcf5ef2aSThomas Huth             }
1448fcf5ef2aSThomas Huth             gen_helper_fsqrt(cpu_R[dc->rd], cpu_env, cpu_R[dc->ra]);
1449fcf5ef2aSThomas Huth             break;
1450fcf5ef2aSThomas Huth 
1451fcf5ef2aSThomas Huth         default:
1452fcf5ef2aSThomas Huth             qemu_log_mask(LOG_UNIMP, "unimplemented FPU insn fpu_insn=%x pc=%x"
1453fcf5ef2aSThomas Huth                           " opc=%x\n",
1454fcf5ef2aSThomas Huth                           fpu_insn, dc->pc, dc->opcode);
1455fcf5ef2aSThomas Huth             dc->abort_at_next_insn = 1;
1456fcf5ef2aSThomas Huth             break;
1457fcf5ef2aSThomas Huth     }
1458fcf5ef2aSThomas Huth }
1459fcf5ef2aSThomas Huth 
1460fcf5ef2aSThomas Huth static void dec_null(DisasContext *dc)
1461fcf5ef2aSThomas Huth {
1462*9ba8cd45SEdgar E. Iglesias     if (trap_illegal(dc, true)) {
1463fcf5ef2aSThomas Huth         return;
1464fcf5ef2aSThomas Huth     }
1465fcf5ef2aSThomas Huth     qemu_log_mask(LOG_GUEST_ERROR, "unknown insn pc=%x opc=%x\n", dc->pc, dc->opcode);
1466fcf5ef2aSThomas Huth     dc->abort_at_next_insn = 1;
1467fcf5ef2aSThomas Huth }
1468fcf5ef2aSThomas Huth 
1469fcf5ef2aSThomas Huth /* Insns connected to FSL or AXI stream attached devices.  */
1470fcf5ef2aSThomas Huth static void dec_stream(DisasContext *dc)
1471fcf5ef2aSThomas Huth {
1472fcf5ef2aSThomas Huth     TCGv_i32 t_id, t_ctrl;
1473fcf5ef2aSThomas Huth     int ctrl;
1474fcf5ef2aSThomas Huth 
1475fcf5ef2aSThomas Huth     LOG_DIS("%s%s imm=%x\n", dc->rd ? "get" : "put",
1476fcf5ef2aSThomas Huth             dc->type_b ? "" : "d", dc->imm);
1477fcf5ef2aSThomas Huth 
1478bdfc1e88SEdgar E. Iglesias     if (trap_userspace(dc, true)) {
1479fcf5ef2aSThomas Huth         return;
1480fcf5ef2aSThomas Huth     }
1481fcf5ef2aSThomas Huth 
1482cfeea807SEdgar E. Iglesias     t_id = tcg_temp_new_i32();
1483fcf5ef2aSThomas Huth     if (dc->type_b) {
1484cfeea807SEdgar E. Iglesias         tcg_gen_movi_i32(t_id, dc->imm & 0xf);
1485fcf5ef2aSThomas Huth         ctrl = dc->imm >> 10;
1486fcf5ef2aSThomas Huth     } else {
1487cfeea807SEdgar E. Iglesias         tcg_gen_andi_i32(t_id, cpu_R[dc->rb], 0xf);
1488fcf5ef2aSThomas Huth         ctrl = dc->imm >> 5;
1489fcf5ef2aSThomas Huth     }
1490fcf5ef2aSThomas Huth 
1491cfeea807SEdgar E. Iglesias     t_ctrl = tcg_const_i32(ctrl);
1492fcf5ef2aSThomas Huth 
1493fcf5ef2aSThomas Huth     if (dc->rd == 0) {
1494fcf5ef2aSThomas Huth         gen_helper_put(t_id, t_ctrl, cpu_R[dc->ra]);
1495fcf5ef2aSThomas Huth     } else {
1496fcf5ef2aSThomas Huth         gen_helper_get(cpu_R[dc->rd], t_id, t_ctrl);
1497fcf5ef2aSThomas Huth     }
1498cfeea807SEdgar E. Iglesias     tcg_temp_free_i32(t_id);
1499cfeea807SEdgar E. Iglesias     tcg_temp_free_i32(t_ctrl);
1500fcf5ef2aSThomas Huth }
1501fcf5ef2aSThomas Huth 
1502fcf5ef2aSThomas Huth static struct decoder_info {
1503fcf5ef2aSThomas Huth     struct {
1504fcf5ef2aSThomas Huth         uint32_t bits;
1505fcf5ef2aSThomas Huth         uint32_t mask;
1506fcf5ef2aSThomas Huth     };
1507fcf5ef2aSThomas Huth     void (*dec)(DisasContext *dc);
1508fcf5ef2aSThomas Huth } decinfo[] = {
1509fcf5ef2aSThomas Huth     {DEC_ADD, dec_add},
1510fcf5ef2aSThomas Huth     {DEC_SUB, dec_sub},
1511fcf5ef2aSThomas Huth     {DEC_AND, dec_and},
1512fcf5ef2aSThomas Huth     {DEC_XOR, dec_xor},
1513fcf5ef2aSThomas Huth     {DEC_OR, dec_or},
1514fcf5ef2aSThomas Huth     {DEC_BIT, dec_bit},
1515fcf5ef2aSThomas Huth     {DEC_BARREL, dec_barrel},
1516fcf5ef2aSThomas Huth     {DEC_LD, dec_load},
1517fcf5ef2aSThomas Huth     {DEC_ST, dec_store},
1518fcf5ef2aSThomas Huth     {DEC_IMM, dec_imm},
1519fcf5ef2aSThomas Huth     {DEC_BR, dec_br},
1520fcf5ef2aSThomas Huth     {DEC_BCC, dec_bcc},
1521fcf5ef2aSThomas Huth     {DEC_RTS, dec_rts},
1522fcf5ef2aSThomas Huth     {DEC_FPU, dec_fpu},
1523fcf5ef2aSThomas Huth     {DEC_MUL, dec_mul},
1524fcf5ef2aSThomas Huth     {DEC_DIV, dec_div},
1525fcf5ef2aSThomas Huth     {DEC_MSR, dec_msr},
1526fcf5ef2aSThomas Huth     {DEC_STREAM, dec_stream},
1527fcf5ef2aSThomas Huth     {{0, 0}, dec_null}
1528fcf5ef2aSThomas Huth };
1529fcf5ef2aSThomas Huth 
1530fcf5ef2aSThomas Huth static inline void decode(DisasContext *dc, uint32_t ir)
1531fcf5ef2aSThomas Huth {
1532fcf5ef2aSThomas Huth     int i;
1533fcf5ef2aSThomas Huth 
1534fcf5ef2aSThomas Huth     dc->ir = ir;
1535fcf5ef2aSThomas Huth     LOG_DIS("%8.8x\t", dc->ir);
1536fcf5ef2aSThomas Huth 
1537fcf5ef2aSThomas Huth     if (dc->ir)
1538fcf5ef2aSThomas Huth         dc->nr_nops = 0;
1539fcf5ef2aSThomas Huth     else {
1540*9ba8cd45SEdgar E. Iglesias         trap_illegal(dc, dc->cpu->env.pvr.regs[2] & PVR2_OPCODE_0x0_ILL_MASK);
1541fcf5ef2aSThomas Huth 
1542fcf5ef2aSThomas Huth         LOG_DIS("nr_nops=%d\t", dc->nr_nops);
1543fcf5ef2aSThomas Huth         dc->nr_nops++;
1544fcf5ef2aSThomas Huth         if (dc->nr_nops > 4) {
1545fcf5ef2aSThomas Huth             cpu_abort(CPU(dc->cpu), "fetching nop sequence\n");
1546fcf5ef2aSThomas Huth         }
1547fcf5ef2aSThomas Huth     }
1548fcf5ef2aSThomas Huth     /* bit 2 seems to indicate insn type.  */
1549fcf5ef2aSThomas Huth     dc->type_b = ir & (1 << 29);
1550fcf5ef2aSThomas Huth 
1551fcf5ef2aSThomas Huth     dc->opcode = EXTRACT_FIELD(ir, 26, 31);
1552fcf5ef2aSThomas Huth     dc->rd = EXTRACT_FIELD(ir, 21, 25);
1553fcf5ef2aSThomas Huth     dc->ra = EXTRACT_FIELD(ir, 16, 20);
1554fcf5ef2aSThomas Huth     dc->rb = EXTRACT_FIELD(ir, 11, 15);
1555fcf5ef2aSThomas Huth     dc->imm = EXTRACT_FIELD(ir, 0, 15);
1556fcf5ef2aSThomas Huth 
1557fcf5ef2aSThomas Huth     /* Large switch for all insns.  */
1558fcf5ef2aSThomas Huth     for (i = 0; i < ARRAY_SIZE(decinfo); i++) {
1559fcf5ef2aSThomas Huth         if ((dc->opcode & decinfo[i].mask) == decinfo[i].bits) {
1560fcf5ef2aSThomas Huth             decinfo[i].dec(dc);
1561fcf5ef2aSThomas Huth             break;
1562fcf5ef2aSThomas Huth         }
1563fcf5ef2aSThomas Huth     }
1564fcf5ef2aSThomas Huth }
1565fcf5ef2aSThomas Huth 
1566fcf5ef2aSThomas Huth /* generate intermediate code for basic block 'tb'.  */
15679c489ea6SLluís Vilanova void gen_intermediate_code(CPUState *cs, struct TranslationBlock *tb)
1568fcf5ef2aSThomas Huth {
15699c489ea6SLluís Vilanova     CPUMBState *env = cs->env_ptr;
1570fcf5ef2aSThomas Huth     MicroBlazeCPU *cpu = mb_env_get_cpu(env);
1571fcf5ef2aSThomas Huth     uint32_t pc_start;
1572fcf5ef2aSThomas Huth     struct DisasContext ctx;
1573fcf5ef2aSThomas Huth     struct DisasContext *dc = &ctx;
157456371527SEmilio G. Cota     uint32_t page_start, org_flags;
1575cfeea807SEdgar E. Iglesias     uint32_t npc;
1576fcf5ef2aSThomas Huth     int num_insns;
1577fcf5ef2aSThomas Huth     int max_insns;
1578fcf5ef2aSThomas Huth 
1579fcf5ef2aSThomas Huth     pc_start = tb->pc;
1580fcf5ef2aSThomas Huth     dc->cpu = cpu;
1581fcf5ef2aSThomas Huth     dc->tb = tb;
1582fcf5ef2aSThomas Huth     org_flags = dc->synced_flags = dc->tb_flags = tb->flags;
1583fcf5ef2aSThomas Huth 
1584fcf5ef2aSThomas Huth     dc->is_jmp = DISAS_NEXT;
1585fcf5ef2aSThomas Huth     dc->jmp = 0;
1586fcf5ef2aSThomas Huth     dc->delayed_branch = !!(dc->tb_flags & D_FLAG);
1587fcf5ef2aSThomas Huth     if (dc->delayed_branch) {
1588fcf5ef2aSThomas Huth         dc->jmp = JMP_INDIRECT;
1589fcf5ef2aSThomas Huth     }
1590fcf5ef2aSThomas Huth     dc->pc = pc_start;
1591fcf5ef2aSThomas Huth     dc->singlestep_enabled = cs->singlestep_enabled;
1592fcf5ef2aSThomas Huth     dc->cpustate_changed = 0;
1593fcf5ef2aSThomas Huth     dc->abort_at_next_insn = 0;
1594fcf5ef2aSThomas Huth     dc->nr_nops = 0;
1595fcf5ef2aSThomas Huth 
1596fcf5ef2aSThomas Huth     if (pc_start & 3) {
1597fcf5ef2aSThomas Huth         cpu_abort(cs, "Microblaze: unaligned PC=%x\n", pc_start);
1598fcf5ef2aSThomas Huth     }
1599fcf5ef2aSThomas Huth 
160056371527SEmilio G. Cota     page_start = pc_start & TARGET_PAGE_MASK;
1601fcf5ef2aSThomas Huth     num_insns = 0;
1602c5a49c63SEmilio G. Cota     max_insns = tb_cflags(tb) & CF_COUNT_MASK;
1603fcf5ef2aSThomas Huth     if (max_insns == 0) {
1604fcf5ef2aSThomas Huth         max_insns = CF_COUNT_MASK;
1605fcf5ef2aSThomas Huth     }
1606fcf5ef2aSThomas Huth     if (max_insns > TCG_MAX_INSNS) {
1607fcf5ef2aSThomas Huth         max_insns = TCG_MAX_INSNS;
1608fcf5ef2aSThomas Huth     }
1609fcf5ef2aSThomas Huth 
1610fcf5ef2aSThomas Huth     gen_tb_start(tb);
1611fcf5ef2aSThomas Huth     do
1612fcf5ef2aSThomas Huth     {
1613fcf5ef2aSThomas Huth         tcg_gen_insn_start(dc->pc);
1614fcf5ef2aSThomas Huth         num_insns++;
1615fcf5ef2aSThomas Huth 
1616fcf5ef2aSThomas Huth #if SIM_COMPAT
1617fcf5ef2aSThomas Huth         if (qemu_loglevel_mask(CPU_LOG_TB_IN_ASM)) {
1618cfeea807SEdgar E. Iglesias             tcg_gen_movi_i32(cpu_SR[SR_PC], dc->pc);
1619fcf5ef2aSThomas Huth             gen_helper_debug();
1620fcf5ef2aSThomas Huth         }
1621fcf5ef2aSThomas Huth #endif
1622fcf5ef2aSThomas Huth 
1623fcf5ef2aSThomas Huth         if (unlikely(cpu_breakpoint_test(cs, dc->pc, BP_ANY))) {
1624fcf5ef2aSThomas Huth             t_gen_raise_exception(dc, EXCP_DEBUG);
1625fcf5ef2aSThomas Huth             dc->is_jmp = DISAS_UPDATE;
1626fcf5ef2aSThomas Huth             /* The address covered by the breakpoint must be included in
1627fcf5ef2aSThomas Huth                [tb->pc, tb->pc + tb->size) in order to for it to be
1628fcf5ef2aSThomas Huth                properly cleared -- thus we increment the PC here so that
1629fcf5ef2aSThomas Huth                the logic setting tb->size below does the right thing.  */
1630fcf5ef2aSThomas Huth             dc->pc += 4;
1631fcf5ef2aSThomas Huth             break;
1632fcf5ef2aSThomas Huth         }
1633fcf5ef2aSThomas Huth 
1634fcf5ef2aSThomas Huth         /* Pretty disas.  */
1635fcf5ef2aSThomas Huth         LOG_DIS("%8.8x:\t", dc->pc);
1636fcf5ef2aSThomas Huth 
1637c5a49c63SEmilio G. Cota         if (num_insns == max_insns && (tb_cflags(tb) & CF_LAST_IO)) {
1638fcf5ef2aSThomas Huth             gen_io_start();
1639fcf5ef2aSThomas Huth         }
1640fcf5ef2aSThomas Huth 
1641fcf5ef2aSThomas Huth         dc->clear_imm = 1;
1642fcf5ef2aSThomas Huth         decode(dc, cpu_ldl_code(env, dc->pc));
1643fcf5ef2aSThomas Huth         if (dc->clear_imm)
1644fcf5ef2aSThomas Huth             dc->tb_flags &= ~IMM_FLAG;
1645fcf5ef2aSThomas Huth         dc->pc += 4;
1646fcf5ef2aSThomas Huth 
1647fcf5ef2aSThomas Huth         if (dc->delayed_branch) {
1648fcf5ef2aSThomas Huth             dc->delayed_branch--;
1649fcf5ef2aSThomas Huth             if (!dc->delayed_branch) {
1650fcf5ef2aSThomas Huth                 if (dc->tb_flags & DRTI_FLAG)
1651fcf5ef2aSThomas Huth                     do_rti(dc);
1652fcf5ef2aSThomas Huth                  if (dc->tb_flags & DRTB_FLAG)
1653fcf5ef2aSThomas Huth                     do_rtb(dc);
1654fcf5ef2aSThomas Huth                 if (dc->tb_flags & DRTE_FLAG)
1655fcf5ef2aSThomas Huth                     do_rte(dc);
1656fcf5ef2aSThomas Huth                 /* Clear the delay slot flag.  */
1657fcf5ef2aSThomas Huth                 dc->tb_flags &= ~D_FLAG;
1658fcf5ef2aSThomas Huth                 /* If it is a direct jump, try direct chaining.  */
1659fcf5ef2aSThomas Huth                 if (dc->jmp == JMP_INDIRECT) {
1660cfeea807SEdgar E. Iglesias                     eval_cond_jmp(dc, env_btarget, tcg_const_i32(dc->pc));
1661fcf5ef2aSThomas Huth                     dc->is_jmp = DISAS_JUMP;
1662fcf5ef2aSThomas Huth                 } else if (dc->jmp == JMP_DIRECT) {
1663fcf5ef2aSThomas Huth                     t_sync_flags(dc);
1664fcf5ef2aSThomas Huth                     gen_goto_tb(dc, 0, dc->jmp_pc);
1665fcf5ef2aSThomas Huth                     dc->is_jmp = DISAS_TB_JUMP;
1666fcf5ef2aSThomas Huth                 } else if (dc->jmp == JMP_DIRECT_CC) {
1667fcf5ef2aSThomas Huth                     TCGLabel *l1 = gen_new_label();
1668fcf5ef2aSThomas Huth                     t_sync_flags(dc);
1669fcf5ef2aSThomas Huth                     /* Conditional jmp.  */
1670cfeea807SEdgar E. Iglesias                     tcg_gen_brcondi_i32(TCG_COND_NE, env_btaken, 0, l1);
1671fcf5ef2aSThomas Huth                     gen_goto_tb(dc, 1, dc->pc);
1672fcf5ef2aSThomas Huth                     gen_set_label(l1);
1673fcf5ef2aSThomas Huth                     gen_goto_tb(dc, 0, dc->jmp_pc);
1674fcf5ef2aSThomas Huth 
1675fcf5ef2aSThomas Huth                     dc->is_jmp = DISAS_TB_JUMP;
1676fcf5ef2aSThomas Huth                 }
1677fcf5ef2aSThomas Huth                 break;
1678fcf5ef2aSThomas Huth             }
1679fcf5ef2aSThomas Huth         }
1680fcf5ef2aSThomas Huth         if (cs->singlestep_enabled) {
1681fcf5ef2aSThomas Huth             break;
1682fcf5ef2aSThomas Huth         }
1683fcf5ef2aSThomas Huth     } while (!dc->is_jmp && !dc->cpustate_changed
1684fcf5ef2aSThomas Huth              && !tcg_op_buf_full()
1685fcf5ef2aSThomas Huth              && !singlestep
168656371527SEmilio G. Cota              && (dc->pc - page_start < TARGET_PAGE_SIZE)
1687fcf5ef2aSThomas Huth              && num_insns < max_insns);
1688fcf5ef2aSThomas Huth 
1689fcf5ef2aSThomas Huth     npc = dc->pc;
1690fcf5ef2aSThomas Huth     if (dc->jmp == JMP_DIRECT || dc->jmp == JMP_DIRECT_CC) {
1691fcf5ef2aSThomas Huth         if (dc->tb_flags & D_FLAG) {
1692fcf5ef2aSThomas Huth             dc->is_jmp = DISAS_UPDATE;
1693cfeea807SEdgar E. Iglesias             tcg_gen_movi_i32(cpu_SR[SR_PC], npc);
1694fcf5ef2aSThomas Huth             sync_jmpstate(dc);
1695fcf5ef2aSThomas Huth         } else
1696fcf5ef2aSThomas Huth             npc = dc->jmp_pc;
1697fcf5ef2aSThomas Huth     }
1698fcf5ef2aSThomas Huth 
1699c5a49c63SEmilio G. Cota     if (tb_cflags(tb) & CF_LAST_IO)
1700fcf5ef2aSThomas Huth         gen_io_end();
1701fcf5ef2aSThomas Huth     /* Force an update if the per-tb cpu state has changed.  */
1702fcf5ef2aSThomas Huth     if (dc->is_jmp == DISAS_NEXT
1703fcf5ef2aSThomas Huth         && (dc->cpustate_changed || org_flags != dc->tb_flags)) {
1704fcf5ef2aSThomas Huth         dc->is_jmp = DISAS_UPDATE;
1705cfeea807SEdgar E. Iglesias         tcg_gen_movi_i32(cpu_SR[SR_PC], npc);
1706fcf5ef2aSThomas Huth     }
1707fcf5ef2aSThomas Huth     t_sync_flags(dc);
1708fcf5ef2aSThomas Huth 
1709fcf5ef2aSThomas Huth     if (unlikely(cs->singlestep_enabled)) {
1710fcf5ef2aSThomas Huth         TCGv_i32 tmp = tcg_const_i32(EXCP_DEBUG);
1711fcf5ef2aSThomas Huth 
1712fcf5ef2aSThomas Huth         if (dc->is_jmp != DISAS_JUMP) {
1713cfeea807SEdgar E. Iglesias             tcg_gen_movi_i32(cpu_SR[SR_PC], npc);
1714fcf5ef2aSThomas Huth         }
1715fcf5ef2aSThomas Huth         gen_helper_raise_exception(cpu_env, tmp);
1716fcf5ef2aSThomas Huth         tcg_temp_free_i32(tmp);
1717fcf5ef2aSThomas Huth     } else {
1718fcf5ef2aSThomas Huth         switch(dc->is_jmp) {
1719fcf5ef2aSThomas Huth             case DISAS_NEXT:
1720fcf5ef2aSThomas Huth                 gen_goto_tb(dc, 1, npc);
1721fcf5ef2aSThomas Huth                 break;
1722fcf5ef2aSThomas Huth             default:
1723fcf5ef2aSThomas Huth             case DISAS_JUMP:
1724fcf5ef2aSThomas Huth             case DISAS_UPDATE:
1725fcf5ef2aSThomas Huth                 /* indicate that the hash table must be used
1726fcf5ef2aSThomas Huth                    to find the next TB */
1727fcf5ef2aSThomas Huth                 tcg_gen_exit_tb(0);
1728fcf5ef2aSThomas Huth                 break;
1729fcf5ef2aSThomas Huth             case DISAS_TB_JUMP:
1730fcf5ef2aSThomas Huth                 /* nothing more to generate */
1731fcf5ef2aSThomas Huth                 break;
1732fcf5ef2aSThomas Huth         }
1733fcf5ef2aSThomas Huth     }
1734fcf5ef2aSThomas Huth     gen_tb_end(tb, num_insns);
1735fcf5ef2aSThomas Huth 
1736fcf5ef2aSThomas Huth     tb->size = dc->pc - pc_start;
1737fcf5ef2aSThomas Huth     tb->icount = num_insns;
1738fcf5ef2aSThomas Huth 
1739fcf5ef2aSThomas Huth #ifdef DEBUG_DISAS
1740fcf5ef2aSThomas Huth #if !SIM_COMPAT
1741fcf5ef2aSThomas Huth     if (qemu_loglevel_mask(CPU_LOG_TB_IN_ASM)
1742fcf5ef2aSThomas Huth         && qemu_log_in_addr_range(pc_start)) {
1743fcf5ef2aSThomas Huth         qemu_log_lock();
1744fcf5ef2aSThomas Huth         qemu_log("--------------\n");
17451d48474dSRichard Henderson         log_target_disas(cs, pc_start, dc->pc - pc_start);
1746fcf5ef2aSThomas Huth         qemu_log_unlock();
1747fcf5ef2aSThomas Huth     }
1748fcf5ef2aSThomas Huth #endif
1749fcf5ef2aSThomas Huth #endif
1750fcf5ef2aSThomas Huth     assert(!dc->abort_at_next_insn);
1751fcf5ef2aSThomas Huth }
1752fcf5ef2aSThomas Huth 
1753fcf5ef2aSThomas Huth void mb_cpu_dump_state(CPUState *cs, FILE *f, fprintf_function cpu_fprintf,
1754fcf5ef2aSThomas Huth                        int flags)
1755fcf5ef2aSThomas Huth {
1756fcf5ef2aSThomas Huth     MicroBlazeCPU *cpu = MICROBLAZE_CPU(cs);
1757fcf5ef2aSThomas Huth     CPUMBState *env = &cpu->env;
1758fcf5ef2aSThomas Huth     int i;
1759fcf5ef2aSThomas Huth 
1760fcf5ef2aSThomas Huth     if (!env || !f)
1761fcf5ef2aSThomas Huth         return;
1762fcf5ef2aSThomas Huth 
1763fcf5ef2aSThomas Huth     cpu_fprintf(f, "IN: PC=%x %s\n",
1764fcf5ef2aSThomas Huth                 env->sregs[SR_PC], lookup_symbol(env->sregs[SR_PC]));
1765fcf5ef2aSThomas Huth     cpu_fprintf(f, "rmsr=%x resr=%x rear=%x debug=%x imm=%x iflags=%x fsr=%x\n",
1766fcf5ef2aSThomas Huth              env->sregs[SR_MSR], env->sregs[SR_ESR], env->sregs[SR_EAR],
1767fcf5ef2aSThomas Huth              env->debug, env->imm, env->iflags, env->sregs[SR_FSR]);
1768fcf5ef2aSThomas Huth     cpu_fprintf(f, "btaken=%d btarget=%x mode=%s(saved=%s) eip=%d ie=%d\n",
1769fcf5ef2aSThomas Huth              env->btaken, env->btarget,
1770fcf5ef2aSThomas Huth              (env->sregs[SR_MSR] & MSR_UM) ? "user" : "kernel",
1771fcf5ef2aSThomas Huth              (env->sregs[SR_MSR] & MSR_UMS) ? "user" : "kernel",
1772fcf5ef2aSThomas Huth              (env->sregs[SR_MSR] & MSR_EIP),
1773fcf5ef2aSThomas Huth              (env->sregs[SR_MSR] & MSR_IE));
1774fcf5ef2aSThomas Huth 
1775fcf5ef2aSThomas Huth     for (i = 0; i < 32; i++) {
1776fcf5ef2aSThomas Huth         cpu_fprintf(f, "r%2.2d=%8.8x ", i, env->regs[i]);
1777fcf5ef2aSThomas Huth         if ((i + 1) % 4 == 0)
1778fcf5ef2aSThomas Huth             cpu_fprintf(f, "\n");
1779fcf5ef2aSThomas Huth         }
1780fcf5ef2aSThomas Huth     cpu_fprintf(f, "\n\n");
1781fcf5ef2aSThomas Huth }
1782fcf5ef2aSThomas Huth 
1783fcf5ef2aSThomas Huth void mb_tcg_init(void)
1784fcf5ef2aSThomas Huth {
1785fcf5ef2aSThomas Huth     int i;
1786fcf5ef2aSThomas Huth 
1787cfeea807SEdgar E. Iglesias     env_debug = tcg_global_mem_new_i32(cpu_env,
1788fcf5ef2aSThomas Huth                     offsetof(CPUMBState, debug),
1789fcf5ef2aSThomas Huth                     "debug0");
1790cfeea807SEdgar E. Iglesias     env_iflags = tcg_global_mem_new_i32(cpu_env,
1791fcf5ef2aSThomas Huth                     offsetof(CPUMBState, iflags),
1792fcf5ef2aSThomas Huth                     "iflags");
1793cfeea807SEdgar E. Iglesias     env_imm = tcg_global_mem_new_i32(cpu_env,
1794fcf5ef2aSThomas Huth                     offsetof(CPUMBState, imm),
1795fcf5ef2aSThomas Huth                     "imm");
1796cfeea807SEdgar E. Iglesias     env_btarget = tcg_global_mem_new_i32(cpu_env,
1797fcf5ef2aSThomas Huth                      offsetof(CPUMBState, btarget),
1798fcf5ef2aSThomas Huth                      "btarget");
1799cfeea807SEdgar E. Iglesias     env_btaken = tcg_global_mem_new_i32(cpu_env,
1800fcf5ef2aSThomas Huth                      offsetof(CPUMBState, btaken),
1801fcf5ef2aSThomas Huth                      "btaken");
1802403322eaSEdgar E. Iglesias     env_res_addr = tcg_global_mem_new(cpu_env,
1803fcf5ef2aSThomas Huth                      offsetof(CPUMBState, res_addr),
1804fcf5ef2aSThomas Huth                      "res_addr");
1805cfeea807SEdgar E. Iglesias     env_res_val = tcg_global_mem_new_i32(cpu_env,
1806fcf5ef2aSThomas Huth                      offsetof(CPUMBState, res_val),
1807fcf5ef2aSThomas Huth                      "res_val");
1808fcf5ef2aSThomas Huth     for (i = 0; i < ARRAY_SIZE(cpu_R); i++) {
1809cfeea807SEdgar E. Iglesias         cpu_R[i] = tcg_global_mem_new_i32(cpu_env,
1810fcf5ef2aSThomas Huth                           offsetof(CPUMBState, regs[i]),
1811fcf5ef2aSThomas Huth                           regnames[i]);
1812fcf5ef2aSThomas Huth     }
1813fcf5ef2aSThomas Huth     for (i = 0; i < ARRAY_SIZE(cpu_SR); i++) {
1814cfeea807SEdgar E. Iglesias         cpu_SR[i] = tcg_global_mem_new_i32(cpu_env,
1815fcf5ef2aSThomas Huth                           offsetof(CPUMBState, sregs[i]),
1816fcf5ef2aSThomas Huth                           special_regnames[i]);
1817fcf5ef2aSThomas Huth     }
1818fcf5ef2aSThomas Huth }
1819fcf5ef2aSThomas Huth 
1820fcf5ef2aSThomas Huth void restore_state_to_opc(CPUMBState *env, TranslationBlock *tb,
1821fcf5ef2aSThomas Huth                           target_ulong *data)
1822fcf5ef2aSThomas Huth {
1823fcf5ef2aSThomas Huth     env->sregs[SR_PC] = data[0];
1824fcf5ef2aSThomas Huth }
1825