1fcf5ef2aSThomas Huth /* 2fcf5ef2aSThomas Huth * Xilinx MicroBlaze emulation for qemu: main translation routines. 3fcf5ef2aSThomas Huth * 4fcf5ef2aSThomas Huth * Copyright (c) 2009 Edgar E. Iglesias. 5fcf5ef2aSThomas Huth * Copyright (c) 2009-2012 PetaLogix Qld Pty Ltd. 6fcf5ef2aSThomas Huth * 7fcf5ef2aSThomas Huth * This library is free software; you can redistribute it and/or 8fcf5ef2aSThomas Huth * modify it under the terms of the GNU Lesser General Public 9fcf5ef2aSThomas Huth * License as published by the Free Software Foundation; either 10fcf5ef2aSThomas Huth * version 2 of the License, or (at your option) any later version. 11fcf5ef2aSThomas Huth * 12fcf5ef2aSThomas Huth * This library is distributed in the hope that it will be useful, 13fcf5ef2aSThomas Huth * but WITHOUT ANY WARRANTY; without even the implied warranty of 14fcf5ef2aSThomas Huth * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 15fcf5ef2aSThomas Huth * Lesser General Public License for more details. 16fcf5ef2aSThomas Huth * 17fcf5ef2aSThomas Huth * You should have received a copy of the GNU Lesser General Public 18fcf5ef2aSThomas Huth * License along with this library; if not, see <http://www.gnu.org/licenses/>. 19fcf5ef2aSThomas Huth */ 20fcf5ef2aSThomas Huth 21fcf5ef2aSThomas Huth #include "qemu/osdep.h" 22fcf5ef2aSThomas Huth #include "cpu.h" 23fcf5ef2aSThomas Huth #include "disas/disas.h" 24fcf5ef2aSThomas Huth #include "exec/exec-all.h" 25dcb32f1dSPhilippe Mathieu-Daudé #include "tcg/tcg-op.h" 26fcf5ef2aSThomas Huth #include "exec/helper-proto.h" 27fcf5ef2aSThomas Huth #include "microblaze-decode.h" 28fcf5ef2aSThomas Huth #include "exec/cpu_ldst.h" 29fcf5ef2aSThomas Huth #include "exec/helper-gen.h" 3077fc6f5eSLluís Vilanova #include "exec/translator.h" 3190c84c56SMarkus Armbruster #include "qemu/qemu-print.h" 32fcf5ef2aSThomas Huth 33fcf5ef2aSThomas Huth #include "trace-tcg.h" 34fcf5ef2aSThomas Huth #include "exec/log.h" 35fcf5ef2aSThomas Huth 36fcf5ef2aSThomas Huth 37fcf5ef2aSThomas Huth #define SIM_COMPAT 0 38fcf5ef2aSThomas Huth #define DISAS_GNU 1 39fcf5ef2aSThomas Huth #define DISAS_MB 1 40fcf5ef2aSThomas Huth #if DISAS_MB && !SIM_COMPAT 41fcf5ef2aSThomas Huth # define LOG_DIS(...) qemu_log_mask(CPU_LOG_TB_IN_ASM, ## __VA_ARGS__) 42fcf5ef2aSThomas Huth #else 43fcf5ef2aSThomas Huth # define LOG_DIS(...) do { } while (0) 44fcf5ef2aSThomas Huth #endif 45fcf5ef2aSThomas Huth 46fcf5ef2aSThomas Huth #define D(x) 47fcf5ef2aSThomas Huth 48fcf5ef2aSThomas Huth #define EXTRACT_FIELD(src, start, end) \ 49fcf5ef2aSThomas Huth (((src) >> start) & ((1 << (end - start + 1)) - 1)) 50fcf5ef2aSThomas Huth 5177fc6f5eSLluís Vilanova /* is_jmp field values */ 5277fc6f5eSLluís Vilanova #define DISAS_JUMP DISAS_TARGET_0 /* only pc was modified dynamically */ 5377fc6f5eSLluís Vilanova #define DISAS_UPDATE DISAS_TARGET_1 /* cpu state was modified dynamically */ 5477fc6f5eSLluís Vilanova #define DISAS_TB_JUMP DISAS_TARGET_2 /* only pc was modified statically */ 5577fc6f5eSLluís Vilanova 56cfeea807SEdgar E. Iglesias static TCGv_i32 env_debug; 57cfeea807SEdgar E. Iglesias static TCGv_i32 cpu_R[32]; 580f96e96bSRichard Henderson static TCGv_i32 cpu_pc; 593e0e16aeSRichard Henderson static TCGv_i32 cpu_msr; 60aa28e6d4SRichard Henderson static TCGv_i64 cpu_ear; 61*6efd5599SRichard Henderson static TCGv_i32 cpu_esr; 62aa28e6d4SRichard Henderson static TCGv_i64 cpu_fsr; 63aa28e6d4SRichard Henderson static TCGv_i64 cpu_btr; 64aa28e6d4SRichard Henderson static TCGv_i64 cpu_edr; 65cfeea807SEdgar E. Iglesias static TCGv_i32 env_imm; 66cfeea807SEdgar E. Iglesias static TCGv_i32 env_btaken; 670f96e96bSRichard Henderson static TCGv_i32 cpu_btarget; 68cfeea807SEdgar E. Iglesias static TCGv_i32 env_iflags; 69403322eaSEdgar E. Iglesias static TCGv env_res_addr; 70cfeea807SEdgar E. Iglesias static TCGv_i32 env_res_val; 71fcf5ef2aSThomas Huth 72fcf5ef2aSThomas Huth #include "exec/gen-icount.h" 73fcf5ef2aSThomas Huth 74fcf5ef2aSThomas Huth /* This is the state at translation time. */ 75fcf5ef2aSThomas Huth typedef struct DisasContext { 76fcf5ef2aSThomas Huth MicroBlazeCPU *cpu; 77cfeea807SEdgar E. Iglesias uint32_t pc; 78fcf5ef2aSThomas Huth 79fcf5ef2aSThomas Huth /* Decoder. */ 80fcf5ef2aSThomas Huth int type_b; 81fcf5ef2aSThomas Huth uint32_t ir; 82fcf5ef2aSThomas Huth uint8_t opcode; 83fcf5ef2aSThomas Huth uint8_t rd, ra, rb; 84fcf5ef2aSThomas Huth uint16_t imm; 85fcf5ef2aSThomas Huth 86fcf5ef2aSThomas Huth unsigned int cpustate_changed; 87fcf5ef2aSThomas Huth unsigned int delayed_branch; 88fcf5ef2aSThomas Huth unsigned int tb_flags, synced_flags; /* tb dependent flags. */ 89fcf5ef2aSThomas Huth unsigned int clear_imm; 90fcf5ef2aSThomas Huth int is_jmp; 91fcf5ef2aSThomas Huth 92fcf5ef2aSThomas Huth #define JMP_NOJMP 0 93fcf5ef2aSThomas Huth #define JMP_DIRECT 1 94fcf5ef2aSThomas Huth #define JMP_DIRECT_CC 2 95fcf5ef2aSThomas Huth #define JMP_INDIRECT 3 96fcf5ef2aSThomas Huth unsigned int jmp; 97fcf5ef2aSThomas Huth uint32_t jmp_pc; 98fcf5ef2aSThomas Huth 99fcf5ef2aSThomas Huth int abort_at_next_insn; 100fcf5ef2aSThomas Huth struct TranslationBlock *tb; 101fcf5ef2aSThomas Huth int singlestep_enabled; 102fcf5ef2aSThomas Huth } DisasContext; 103fcf5ef2aSThomas Huth 104fcf5ef2aSThomas Huth static const char *regnames[] = 105fcf5ef2aSThomas Huth { 106fcf5ef2aSThomas Huth "r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7", 107fcf5ef2aSThomas Huth "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15", 108fcf5ef2aSThomas Huth "r16", "r17", "r18", "r19", "r20", "r21", "r22", "r23", 109fcf5ef2aSThomas Huth "r24", "r25", "r26", "r27", "r28", "r29", "r30", "r31", 110fcf5ef2aSThomas Huth }; 111fcf5ef2aSThomas Huth 112fcf5ef2aSThomas Huth static inline void t_sync_flags(DisasContext *dc) 113fcf5ef2aSThomas Huth { 114fcf5ef2aSThomas Huth /* Synch the tb dependent flags between translator and runtime. */ 115fcf5ef2aSThomas Huth if (dc->tb_flags != dc->synced_flags) { 116cfeea807SEdgar E. Iglesias tcg_gen_movi_i32(env_iflags, dc->tb_flags); 117fcf5ef2aSThomas Huth dc->synced_flags = dc->tb_flags; 118fcf5ef2aSThomas Huth } 119fcf5ef2aSThomas Huth } 120fcf5ef2aSThomas Huth 121fcf5ef2aSThomas Huth static inline void t_gen_raise_exception(DisasContext *dc, uint32_t index) 122fcf5ef2aSThomas Huth { 123fcf5ef2aSThomas Huth TCGv_i32 tmp = tcg_const_i32(index); 124fcf5ef2aSThomas Huth 125fcf5ef2aSThomas Huth t_sync_flags(dc); 1260f96e96bSRichard Henderson tcg_gen_movi_i32(cpu_pc, dc->pc); 127fcf5ef2aSThomas Huth gen_helper_raise_exception(cpu_env, tmp); 128fcf5ef2aSThomas Huth tcg_temp_free_i32(tmp); 129fcf5ef2aSThomas Huth dc->is_jmp = DISAS_UPDATE; 130fcf5ef2aSThomas Huth } 131fcf5ef2aSThomas Huth 132fcf5ef2aSThomas Huth static inline bool use_goto_tb(DisasContext *dc, target_ulong dest) 133fcf5ef2aSThomas Huth { 134fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 135fcf5ef2aSThomas Huth return (dc->tb->pc & TARGET_PAGE_MASK) == (dest & TARGET_PAGE_MASK); 136fcf5ef2aSThomas Huth #else 137fcf5ef2aSThomas Huth return true; 138fcf5ef2aSThomas Huth #endif 139fcf5ef2aSThomas Huth } 140fcf5ef2aSThomas Huth 141fcf5ef2aSThomas Huth static void gen_goto_tb(DisasContext *dc, int n, target_ulong dest) 142fcf5ef2aSThomas Huth { 143fcf5ef2aSThomas Huth if (use_goto_tb(dc, dest)) { 144fcf5ef2aSThomas Huth tcg_gen_goto_tb(n); 1450f96e96bSRichard Henderson tcg_gen_movi_i32(cpu_pc, dest); 14607ea28b4SRichard Henderson tcg_gen_exit_tb(dc->tb, n); 147fcf5ef2aSThomas Huth } else { 1480f96e96bSRichard Henderson tcg_gen_movi_i32(cpu_pc, dest); 14907ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 150fcf5ef2aSThomas Huth } 151fcf5ef2aSThomas Huth } 152fcf5ef2aSThomas Huth 153cfeea807SEdgar E. Iglesias static void read_carry(DisasContext *dc, TCGv_i32 d) 154fcf5ef2aSThomas Huth { 1553e0e16aeSRichard Henderson tcg_gen_shri_i32(d, cpu_msr, 31); 156fcf5ef2aSThomas Huth } 157fcf5ef2aSThomas Huth 158fcf5ef2aSThomas Huth /* 159fcf5ef2aSThomas Huth * write_carry sets the carry bits in MSR based on bit 0 of v. 160fcf5ef2aSThomas Huth * v[31:1] are ignored. 161fcf5ef2aSThomas Huth */ 162cfeea807SEdgar E. Iglesias static void write_carry(DisasContext *dc, TCGv_i32 v) 163fcf5ef2aSThomas Huth { 1640a22f8cfSEdgar E. Iglesias /* Deposit bit 0 into MSR_C and the alias MSR_CC. */ 1653e0e16aeSRichard Henderson tcg_gen_deposit_i32(cpu_msr, cpu_msr, v, 2, 1); 1663e0e16aeSRichard Henderson tcg_gen_deposit_i32(cpu_msr, cpu_msr, v, 31, 1); 167fcf5ef2aSThomas Huth } 168fcf5ef2aSThomas Huth 169fcf5ef2aSThomas Huth static void write_carryi(DisasContext *dc, bool carry) 170fcf5ef2aSThomas Huth { 171cfeea807SEdgar E. Iglesias TCGv_i32 t0 = tcg_temp_new_i32(); 172cfeea807SEdgar E. Iglesias tcg_gen_movi_i32(t0, carry); 173fcf5ef2aSThomas Huth write_carry(dc, t0); 174cfeea807SEdgar E. Iglesias tcg_temp_free_i32(t0); 175fcf5ef2aSThomas Huth } 176fcf5ef2aSThomas Huth 177bdfc1e88SEdgar E. Iglesias /* 1789ba8cd45SEdgar E. Iglesias * Returns true if the insn an illegal operation. 1799ba8cd45SEdgar E. Iglesias * If exceptions are enabled, an exception is raised. 1809ba8cd45SEdgar E. Iglesias */ 1819ba8cd45SEdgar E. Iglesias static bool trap_illegal(DisasContext *dc, bool cond) 1829ba8cd45SEdgar E. Iglesias { 1839ba8cd45SEdgar E. Iglesias if (cond && (dc->tb_flags & MSR_EE_FLAG) 1845143fdf3SEdgar E. Iglesias && dc->cpu->cfg.illegal_opcode_exception) { 185*6efd5599SRichard Henderson tcg_gen_movi_i32(cpu_esr, ESR_EC_ILLEGAL_OP); 1869ba8cd45SEdgar E. Iglesias t_gen_raise_exception(dc, EXCP_HW_EXCP); 1879ba8cd45SEdgar E. Iglesias } 1889ba8cd45SEdgar E. Iglesias return cond; 1899ba8cd45SEdgar E. Iglesias } 1909ba8cd45SEdgar E. Iglesias 1919ba8cd45SEdgar E. Iglesias /* 192bdfc1e88SEdgar E. Iglesias * Returns true if the insn is illegal in userspace. 193bdfc1e88SEdgar E. Iglesias * If exceptions are enabled, an exception is raised. 194bdfc1e88SEdgar E. Iglesias */ 195bdfc1e88SEdgar E. Iglesias static bool trap_userspace(DisasContext *dc, bool cond) 196bdfc1e88SEdgar E. Iglesias { 197bdfc1e88SEdgar E. Iglesias int mem_index = cpu_mmu_index(&dc->cpu->env, false); 198bdfc1e88SEdgar E. Iglesias bool cond_user = cond && mem_index == MMU_USER_IDX; 199bdfc1e88SEdgar E. Iglesias 200bdfc1e88SEdgar E. Iglesias if (cond_user && (dc->tb_flags & MSR_EE_FLAG)) { 201*6efd5599SRichard Henderson tcg_gen_movi_i32(cpu_esr, ESR_EC_PRIVINSN); 202bdfc1e88SEdgar E. Iglesias t_gen_raise_exception(dc, EXCP_HW_EXCP); 203bdfc1e88SEdgar E. Iglesias } 204bdfc1e88SEdgar E. Iglesias return cond_user; 205bdfc1e88SEdgar E. Iglesias } 206bdfc1e88SEdgar E. Iglesias 207fcf5ef2aSThomas Huth /* True if ALU operand b is a small immediate that may deserve 208fcf5ef2aSThomas Huth faster treatment. */ 209fcf5ef2aSThomas Huth static inline int dec_alu_op_b_is_small_imm(DisasContext *dc) 210fcf5ef2aSThomas Huth { 211fcf5ef2aSThomas Huth /* Immediate insn without the imm prefix ? */ 212fcf5ef2aSThomas Huth return dc->type_b && !(dc->tb_flags & IMM_FLAG); 213fcf5ef2aSThomas Huth } 214fcf5ef2aSThomas Huth 215cfeea807SEdgar E. Iglesias static inline TCGv_i32 *dec_alu_op_b(DisasContext *dc) 216fcf5ef2aSThomas Huth { 217fcf5ef2aSThomas Huth if (dc->type_b) { 218fcf5ef2aSThomas Huth if (dc->tb_flags & IMM_FLAG) 219cfeea807SEdgar E. Iglesias tcg_gen_ori_i32(env_imm, env_imm, dc->imm); 220fcf5ef2aSThomas Huth else 221cfeea807SEdgar E. Iglesias tcg_gen_movi_i32(env_imm, (int32_t)((int16_t)dc->imm)); 222fcf5ef2aSThomas Huth return &env_imm; 223fcf5ef2aSThomas Huth } else 224fcf5ef2aSThomas Huth return &cpu_R[dc->rb]; 225fcf5ef2aSThomas Huth } 226fcf5ef2aSThomas Huth 227fcf5ef2aSThomas Huth static void dec_add(DisasContext *dc) 228fcf5ef2aSThomas Huth { 229fcf5ef2aSThomas Huth unsigned int k, c; 230cfeea807SEdgar E. Iglesias TCGv_i32 cf; 231fcf5ef2aSThomas Huth 232fcf5ef2aSThomas Huth k = dc->opcode & 4; 233fcf5ef2aSThomas Huth c = dc->opcode & 2; 234fcf5ef2aSThomas Huth 235fcf5ef2aSThomas Huth LOG_DIS("add%s%s%s r%d r%d r%d\n", 236fcf5ef2aSThomas Huth dc->type_b ? "i" : "", k ? "k" : "", c ? "c" : "", 237fcf5ef2aSThomas Huth dc->rd, dc->ra, dc->rb); 238fcf5ef2aSThomas Huth 239fcf5ef2aSThomas Huth /* Take care of the easy cases first. */ 240fcf5ef2aSThomas Huth if (k) { 241fcf5ef2aSThomas Huth /* k - keep carry, no need to update MSR. */ 242fcf5ef2aSThomas Huth /* If rd == r0, it's a nop. */ 243fcf5ef2aSThomas Huth if (dc->rd) { 244cfeea807SEdgar E. Iglesias tcg_gen_add_i32(cpu_R[dc->rd], cpu_R[dc->ra], *(dec_alu_op_b(dc))); 245fcf5ef2aSThomas Huth 246fcf5ef2aSThomas Huth if (c) { 247fcf5ef2aSThomas Huth /* c - Add carry into the result. */ 248cfeea807SEdgar E. Iglesias cf = tcg_temp_new_i32(); 249fcf5ef2aSThomas Huth 250fcf5ef2aSThomas Huth read_carry(dc, cf); 251cfeea807SEdgar E. Iglesias tcg_gen_add_i32(cpu_R[dc->rd], cpu_R[dc->rd], cf); 252cfeea807SEdgar E. Iglesias tcg_temp_free_i32(cf); 253fcf5ef2aSThomas Huth } 254fcf5ef2aSThomas Huth } 255fcf5ef2aSThomas Huth return; 256fcf5ef2aSThomas Huth } 257fcf5ef2aSThomas Huth 258fcf5ef2aSThomas Huth /* From now on, we can assume k is zero. So we need to update MSR. */ 259fcf5ef2aSThomas Huth /* Extract carry. */ 260cfeea807SEdgar E. Iglesias cf = tcg_temp_new_i32(); 261fcf5ef2aSThomas Huth if (c) { 262fcf5ef2aSThomas Huth read_carry(dc, cf); 263fcf5ef2aSThomas Huth } else { 264cfeea807SEdgar E. Iglesias tcg_gen_movi_i32(cf, 0); 265fcf5ef2aSThomas Huth } 266fcf5ef2aSThomas Huth 267fcf5ef2aSThomas Huth if (dc->rd) { 268cfeea807SEdgar E. Iglesias TCGv_i32 ncf = tcg_temp_new_i32(); 269fcf5ef2aSThomas Huth gen_helper_carry(ncf, cpu_R[dc->ra], *(dec_alu_op_b(dc)), cf); 270cfeea807SEdgar E. Iglesias tcg_gen_add_i32(cpu_R[dc->rd], cpu_R[dc->ra], *(dec_alu_op_b(dc))); 271cfeea807SEdgar E. Iglesias tcg_gen_add_i32(cpu_R[dc->rd], cpu_R[dc->rd], cf); 272fcf5ef2aSThomas Huth write_carry(dc, ncf); 273cfeea807SEdgar E. Iglesias tcg_temp_free_i32(ncf); 274fcf5ef2aSThomas Huth } else { 275fcf5ef2aSThomas Huth gen_helper_carry(cf, cpu_R[dc->ra], *(dec_alu_op_b(dc)), cf); 276fcf5ef2aSThomas Huth write_carry(dc, cf); 277fcf5ef2aSThomas Huth } 278cfeea807SEdgar E. Iglesias tcg_temp_free_i32(cf); 279fcf5ef2aSThomas Huth } 280fcf5ef2aSThomas Huth 281fcf5ef2aSThomas Huth static void dec_sub(DisasContext *dc) 282fcf5ef2aSThomas Huth { 283fcf5ef2aSThomas Huth unsigned int u, cmp, k, c; 284cfeea807SEdgar E. Iglesias TCGv_i32 cf, na; 285fcf5ef2aSThomas Huth 286fcf5ef2aSThomas Huth u = dc->imm & 2; 287fcf5ef2aSThomas Huth k = dc->opcode & 4; 288fcf5ef2aSThomas Huth c = dc->opcode & 2; 289fcf5ef2aSThomas Huth cmp = (dc->imm & 1) && (!dc->type_b) && k; 290fcf5ef2aSThomas Huth 291fcf5ef2aSThomas Huth if (cmp) { 292fcf5ef2aSThomas Huth LOG_DIS("cmp%s r%d, r%d ir=%x\n", u ? "u" : "", dc->rd, dc->ra, dc->ir); 293fcf5ef2aSThomas Huth if (dc->rd) { 294fcf5ef2aSThomas Huth if (u) 295fcf5ef2aSThomas Huth gen_helper_cmpu(cpu_R[dc->rd], cpu_R[dc->ra], cpu_R[dc->rb]); 296fcf5ef2aSThomas Huth else 297fcf5ef2aSThomas Huth gen_helper_cmp(cpu_R[dc->rd], cpu_R[dc->ra], cpu_R[dc->rb]); 298fcf5ef2aSThomas Huth } 299fcf5ef2aSThomas Huth return; 300fcf5ef2aSThomas Huth } 301fcf5ef2aSThomas Huth 302fcf5ef2aSThomas Huth LOG_DIS("sub%s%s r%d, r%d r%d\n", 303fcf5ef2aSThomas Huth k ? "k" : "", c ? "c" : "", dc->rd, dc->ra, dc->rb); 304fcf5ef2aSThomas Huth 305fcf5ef2aSThomas Huth /* Take care of the easy cases first. */ 306fcf5ef2aSThomas Huth if (k) { 307fcf5ef2aSThomas Huth /* k - keep carry, no need to update MSR. */ 308fcf5ef2aSThomas Huth /* If rd == r0, it's a nop. */ 309fcf5ef2aSThomas Huth if (dc->rd) { 310cfeea807SEdgar E. Iglesias tcg_gen_sub_i32(cpu_R[dc->rd], *(dec_alu_op_b(dc)), cpu_R[dc->ra]); 311fcf5ef2aSThomas Huth 312fcf5ef2aSThomas Huth if (c) { 313fcf5ef2aSThomas Huth /* c - Add carry into the result. */ 314cfeea807SEdgar E. Iglesias cf = tcg_temp_new_i32(); 315fcf5ef2aSThomas Huth 316fcf5ef2aSThomas Huth read_carry(dc, cf); 317cfeea807SEdgar E. Iglesias tcg_gen_add_i32(cpu_R[dc->rd], cpu_R[dc->rd], cf); 318cfeea807SEdgar E. Iglesias tcg_temp_free_i32(cf); 319fcf5ef2aSThomas Huth } 320fcf5ef2aSThomas Huth } 321fcf5ef2aSThomas Huth return; 322fcf5ef2aSThomas Huth } 323fcf5ef2aSThomas Huth 324fcf5ef2aSThomas Huth /* From now on, we can assume k is zero. So we need to update MSR. */ 325fcf5ef2aSThomas Huth /* Extract carry. And complement a into na. */ 326cfeea807SEdgar E. Iglesias cf = tcg_temp_new_i32(); 327cfeea807SEdgar E. Iglesias na = tcg_temp_new_i32(); 328fcf5ef2aSThomas Huth if (c) { 329fcf5ef2aSThomas Huth read_carry(dc, cf); 330fcf5ef2aSThomas Huth } else { 331cfeea807SEdgar E. Iglesias tcg_gen_movi_i32(cf, 1); 332fcf5ef2aSThomas Huth } 333fcf5ef2aSThomas Huth 334fcf5ef2aSThomas Huth /* d = b + ~a + c. carry defaults to 1. */ 335cfeea807SEdgar E. Iglesias tcg_gen_not_i32(na, cpu_R[dc->ra]); 336fcf5ef2aSThomas Huth 337fcf5ef2aSThomas Huth if (dc->rd) { 338cfeea807SEdgar E. Iglesias TCGv_i32 ncf = tcg_temp_new_i32(); 339fcf5ef2aSThomas Huth gen_helper_carry(ncf, na, *(dec_alu_op_b(dc)), cf); 340cfeea807SEdgar E. Iglesias tcg_gen_add_i32(cpu_R[dc->rd], na, *(dec_alu_op_b(dc))); 341cfeea807SEdgar E. Iglesias tcg_gen_add_i32(cpu_R[dc->rd], cpu_R[dc->rd], cf); 342fcf5ef2aSThomas Huth write_carry(dc, ncf); 343cfeea807SEdgar E. Iglesias tcg_temp_free_i32(ncf); 344fcf5ef2aSThomas Huth } else { 345fcf5ef2aSThomas Huth gen_helper_carry(cf, na, *(dec_alu_op_b(dc)), cf); 346fcf5ef2aSThomas Huth write_carry(dc, cf); 347fcf5ef2aSThomas Huth } 348cfeea807SEdgar E. Iglesias tcg_temp_free_i32(cf); 349cfeea807SEdgar E. Iglesias tcg_temp_free_i32(na); 350fcf5ef2aSThomas Huth } 351fcf5ef2aSThomas Huth 352fcf5ef2aSThomas Huth static void dec_pattern(DisasContext *dc) 353fcf5ef2aSThomas Huth { 354fcf5ef2aSThomas Huth unsigned int mode; 355fcf5ef2aSThomas Huth 3569ba8cd45SEdgar E. Iglesias if (trap_illegal(dc, !dc->cpu->cfg.use_pcmp_instr)) { 3579ba8cd45SEdgar E. Iglesias return; 358fcf5ef2aSThomas Huth } 359fcf5ef2aSThomas Huth 360fcf5ef2aSThomas Huth mode = dc->opcode & 3; 361fcf5ef2aSThomas Huth switch (mode) { 362fcf5ef2aSThomas Huth case 0: 363fcf5ef2aSThomas Huth /* pcmpbf. */ 364fcf5ef2aSThomas Huth LOG_DIS("pcmpbf r%d r%d r%d\n", dc->rd, dc->ra, dc->rb); 365fcf5ef2aSThomas Huth if (dc->rd) 366fcf5ef2aSThomas Huth gen_helper_pcmpbf(cpu_R[dc->rd], cpu_R[dc->ra], cpu_R[dc->rb]); 367fcf5ef2aSThomas Huth break; 368fcf5ef2aSThomas Huth case 2: 369fcf5ef2aSThomas Huth LOG_DIS("pcmpeq r%d r%d r%d\n", dc->rd, dc->ra, dc->rb); 370fcf5ef2aSThomas Huth if (dc->rd) { 371cfeea807SEdgar E. Iglesias tcg_gen_setcond_i32(TCG_COND_EQ, cpu_R[dc->rd], 372fcf5ef2aSThomas Huth cpu_R[dc->ra], cpu_R[dc->rb]); 373fcf5ef2aSThomas Huth } 374fcf5ef2aSThomas Huth break; 375fcf5ef2aSThomas Huth case 3: 376fcf5ef2aSThomas Huth LOG_DIS("pcmpne r%d r%d r%d\n", dc->rd, dc->ra, dc->rb); 377fcf5ef2aSThomas Huth if (dc->rd) { 378cfeea807SEdgar E. Iglesias tcg_gen_setcond_i32(TCG_COND_NE, cpu_R[dc->rd], 379fcf5ef2aSThomas Huth cpu_R[dc->ra], cpu_R[dc->rb]); 380fcf5ef2aSThomas Huth } 381fcf5ef2aSThomas Huth break; 382fcf5ef2aSThomas Huth default: 383fcf5ef2aSThomas Huth cpu_abort(CPU(dc->cpu), 384fcf5ef2aSThomas Huth "unsupported pattern insn opcode=%x\n", dc->opcode); 385fcf5ef2aSThomas Huth break; 386fcf5ef2aSThomas Huth } 387fcf5ef2aSThomas Huth } 388fcf5ef2aSThomas Huth 389fcf5ef2aSThomas Huth static void dec_and(DisasContext *dc) 390fcf5ef2aSThomas Huth { 391fcf5ef2aSThomas Huth unsigned int not; 392fcf5ef2aSThomas Huth 393fcf5ef2aSThomas Huth if (!dc->type_b && (dc->imm & (1 << 10))) { 394fcf5ef2aSThomas Huth dec_pattern(dc); 395fcf5ef2aSThomas Huth return; 396fcf5ef2aSThomas Huth } 397fcf5ef2aSThomas Huth 398fcf5ef2aSThomas Huth not = dc->opcode & (1 << 1); 399fcf5ef2aSThomas Huth LOG_DIS("and%s\n", not ? "n" : ""); 400fcf5ef2aSThomas Huth 401fcf5ef2aSThomas Huth if (!dc->rd) 402fcf5ef2aSThomas Huth return; 403fcf5ef2aSThomas Huth 404fcf5ef2aSThomas Huth if (not) { 405cfeea807SEdgar E. Iglesias tcg_gen_andc_i32(cpu_R[dc->rd], cpu_R[dc->ra], *(dec_alu_op_b(dc))); 406fcf5ef2aSThomas Huth } else 407cfeea807SEdgar E. Iglesias tcg_gen_and_i32(cpu_R[dc->rd], cpu_R[dc->ra], *(dec_alu_op_b(dc))); 408fcf5ef2aSThomas Huth } 409fcf5ef2aSThomas Huth 410fcf5ef2aSThomas Huth static void dec_or(DisasContext *dc) 411fcf5ef2aSThomas Huth { 412fcf5ef2aSThomas Huth if (!dc->type_b && (dc->imm & (1 << 10))) { 413fcf5ef2aSThomas Huth dec_pattern(dc); 414fcf5ef2aSThomas Huth return; 415fcf5ef2aSThomas Huth } 416fcf5ef2aSThomas Huth 417fcf5ef2aSThomas Huth LOG_DIS("or r%d r%d r%d imm=%x\n", dc->rd, dc->ra, dc->rb, dc->imm); 418fcf5ef2aSThomas Huth if (dc->rd) 419cfeea807SEdgar E. Iglesias tcg_gen_or_i32(cpu_R[dc->rd], cpu_R[dc->ra], *(dec_alu_op_b(dc))); 420fcf5ef2aSThomas Huth } 421fcf5ef2aSThomas Huth 422fcf5ef2aSThomas Huth static void dec_xor(DisasContext *dc) 423fcf5ef2aSThomas Huth { 424fcf5ef2aSThomas Huth if (!dc->type_b && (dc->imm & (1 << 10))) { 425fcf5ef2aSThomas Huth dec_pattern(dc); 426fcf5ef2aSThomas Huth return; 427fcf5ef2aSThomas Huth } 428fcf5ef2aSThomas Huth 429fcf5ef2aSThomas Huth LOG_DIS("xor r%d\n", dc->rd); 430fcf5ef2aSThomas Huth if (dc->rd) 431cfeea807SEdgar E. Iglesias tcg_gen_xor_i32(cpu_R[dc->rd], cpu_R[dc->ra], *(dec_alu_op_b(dc))); 432fcf5ef2aSThomas Huth } 433fcf5ef2aSThomas Huth 434cfeea807SEdgar E. Iglesias static inline void msr_read(DisasContext *dc, TCGv_i32 d) 435fcf5ef2aSThomas Huth { 4363e0e16aeSRichard Henderson tcg_gen_mov_i32(d, cpu_msr); 437fcf5ef2aSThomas Huth } 438fcf5ef2aSThomas Huth 439cfeea807SEdgar E. Iglesias static inline void msr_write(DisasContext *dc, TCGv_i32 v) 440fcf5ef2aSThomas Huth { 441fcf5ef2aSThomas Huth dc->cpustate_changed = 1; 4423e0e16aeSRichard Henderson /* PVR bit is not writable, and is never set. */ 4433e0e16aeSRichard Henderson tcg_gen_andi_i32(cpu_msr, v, ~MSR_PVR); 444fcf5ef2aSThomas Huth } 445fcf5ef2aSThomas Huth 446fcf5ef2aSThomas Huth static void dec_msr(DisasContext *dc) 447fcf5ef2aSThomas Huth { 448fcf5ef2aSThomas Huth CPUState *cs = CPU(dc->cpu); 449cfeea807SEdgar E. Iglesias TCGv_i32 t0, t1; 4502023e9a3SEdgar E. Iglesias unsigned int sr, rn; 451f0f7e7f7SEdgar E. Iglesias bool to, clrset, extended = false; 452fcf5ef2aSThomas Huth 4532023e9a3SEdgar E. Iglesias sr = extract32(dc->imm, 0, 14); 4542023e9a3SEdgar E. Iglesias to = extract32(dc->imm, 14, 1); 4552023e9a3SEdgar E. Iglesias clrset = extract32(dc->imm, 15, 1) == 0; 456fcf5ef2aSThomas Huth dc->type_b = 1; 4572023e9a3SEdgar E. Iglesias if (to) { 458fcf5ef2aSThomas Huth dc->cpustate_changed = 1; 459f0f7e7f7SEdgar E. Iglesias } 460f0f7e7f7SEdgar E. Iglesias 461f0f7e7f7SEdgar E. Iglesias /* Extended MSRs are only available if addr_size > 32. */ 462f0f7e7f7SEdgar E. Iglesias if (dc->cpu->cfg.addr_size > 32) { 463f0f7e7f7SEdgar E. Iglesias /* The E-bit is encoded differently for To/From MSR. */ 464f0f7e7f7SEdgar E. Iglesias static const unsigned int e_bit[] = { 19, 24 }; 465f0f7e7f7SEdgar E. Iglesias 466f0f7e7f7SEdgar E. Iglesias extended = extract32(dc->imm, e_bit[to], 1); 4672023e9a3SEdgar E. Iglesias } 468fcf5ef2aSThomas Huth 469fcf5ef2aSThomas Huth /* msrclr and msrset. */ 4702023e9a3SEdgar E. Iglesias if (clrset) { 4712023e9a3SEdgar E. Iglesias bool clr = extract32(dc->ir, 16, 1); 472fcf5ef2aSThomas Huth 473fcf5ef2aSThomas Huth LOG_DIS("msr%s r%d imm=%x\n", clr ? "clr" : "set", 474fcf5ef2aSThomas Huth dc->rd, dc->imm); 475fcf5ef2aSThomas Huth 47656837509SEdgar E. Iglesias if (!dc->cpu->cfg.use_msr_instr) { 477fcf5ef2aSThomas Huth /* nop??? */ 478fcf5ef2aSThomas Huth return; 479fcf5ef2aSThomas Huth } 480fcf5ef2aSThomas Huth 481bdfc1e88SEdgar E. Iglesias if (trap_userspace(dc, dc->imm != 4 && dc->imm != 0)) { 482fcf5ef2aSThomas Huth return; 483fcf5ef2aSThomas Huth } 484fcf5ef2aSThomas Huth 485fcf5ef2aSThomas Huth if (dc->rd) 486fcf5ef2aSThomas Huth msr_read(dc, cpu_R[dc->rd]); 487fcf5ef2aSThomas Huth 488cfeea807SEdgar E. Iglesias t0 = tcg_temp_new_i32(); 489cfeea807SEdgar E. Iglesias t1 = tcg_temp_new_i32(); 490fcf5ef2aSThomas Huth msr_read(dc, t0); 491cfeea807SEdgar E. Iglesias tcg_gen_mov_i32(t1, *(dec_alu_op_b(dc))); 492fcf5ef2aSThomas Huth 493fcf5ef2aSThomas Huth if (clr) { 494cfeea807SEdgar E. Iglesias tcg_gen_not_i32(t1, t1); 495cfeea807SEdgar E. Iglesias tcg_gen_and_i32(t0, t0, t1); 496fcf5ef2aSThomas Huth } else 497cfeea807SEdgar E. Iglesias tcg_gen_or_i32(t0, t0, t1); 498fcf5ef2aSThomas Huth msr_write(dc, t0); 499cfeea807SEdgar E. Iglesias tcg_temp_free_i32(t0); 500cfeea807SEdgar E. Iglesias tcg_temp_free_i32(t1); 5010f96e96bSRichard Henderson tcg_gen_movi_i32(cpu_pc, dc->pc + 4); 502fcf5ef2aSThomas Huth dc->is_jmp = DISAS_UPDATE; 503fcf5ef2aSThomas Huth return; 504fcf5ef2aSThomas Huth } 505fcf5ef2aSThomas Huth 506bdfc1e88SEdgar E. Iglesias if (trap_userspace(dc, to)) { 507fcf5ef2aSThomas Huth return; 508fcf5ef2aSThomas Huth } 509fcf5ef2aSThomas Huth 510fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 511fcf5ef2aSThomas Huth /* Catch read/writes to the mmu block. */ 512fcf5ef2aSThomas Huth if ((sr & ~0xff) == 0x1000) { 513f0f7e7f7SEdgar E. Iglesias TCGv_i32 tmp_ext = tcg_const_i32(extended); 51405a9a651SEdgar E. Iglesias TCGv_i32 tmp_sr; 51505a9a651SEdgar E. Iglesias 516fcf5ef2aSThomas Huth sr &= 7; 51705a9a651SEdgar E. Iglesias tmp_sr = tcg_const_i32(sr); 518fcf5ef2aSThomas Huth LOG_DIS("m%ss sr%d r%d imm=%x\n", to ? "t" : "f", sr, dc->ra, dc->imm); 51905a9a651SEdgar E. Iglesias if (to) { 520f0f7e7f7SEdgar E. Iglesias gen_helper_mmu_write(cpu_env, tmp_ext, tmp_sr, cpu_R[dc->ra]); 52105a9a651SEdgar E. Iglesias } else { 522f0f7e7f7SEdgar E. Iglesias gen_helper_mmu_read(cpu_R[dc->rd], cpu_env, tmp_ext, tmp_sr); 52305a9a651SEdgar E. Iglesias } 52405a9a651SEdgar E. Iglesias tcg_temp_free_i32(tmp_sr); 525f0f7e7f7SEdgar E. Iglesias tcg_temp_free_i32(tmp_ext); 526fcf5ef2aSThomas Huth return; 527fcf5ef2aSThomas Huth } 528fcf5ef2aSThomas Huth #endif 529fcf5ef2aSThomas Huth 530fcf5ef2aSThomas Huth if (to) { 531fcf5ef2aSThomas Huth LOG_DIS("m%ss sr%x r%d imm=%x\n", to ? "t" : "f", sr, dc->ra, dc->imm); 532fcf5ef2aSThomas Huth switch (sr) { 533aa28e6d4SRichard Henderson case SR_PC: 534fcf5ef2aSThomas Huth break; 535aa28e6d4SRichard Henderson case SR_MSR: 536fcf5ef2aSThomas Huth msr_write(dc, cpu_R[dc->ra]); 537fcf5ef2aSThomas Huth break; 538351527b7SEdgar E. Iglesias case SR_EAR: 539aa28e6d4SRichard Henderson tcg_gen_extu_i32_i64(cpu_ear, cpu_R[dc->ra]); 540aa28e6d4SRichard Henderson break; 541351527b7SEdgar E. Iglesias case SR_ESR: 542*6efd5599SRichard Henderson tcg_gen_mov_i32(cpu_esr, cpu_R[dc->ra]); 543aa28e6d4SRichard Henderson break; 544ab6dd380SEdgar E. Iglesias case SR_FSR: 545aa28e6d4SRichard Henderson tcg_gen_extu_i32_i64(cpu_fsr, cpu_R[dc->ra]); 546aa28e6d4SRichard Henderson break; 547aa28e6d4SRichard Henderson case SR_BTR: 548aa28e6d4SRichard Henderson tcg_gen_extu_i32_i64(cpu_btr, cpu_R[dc->ra]); 549aa28e6d4SRichard Henderson break; 550aa28e6d4SRichard Henderson case SR_EDR: 551aa28e6d4SRichard Henderson tcg_gen_extu_i32_i64(cpu_edr, cpu_R[dc->ra]); 552fcf5ef2aSThomas Huth break; 553fcf5ef2aSThomas Huth case 0x800: 554cfeea807SEdgar E. Iglesias tcg_gen_st_i32(cpu_R[dc->ra], 555cfeea807SEdgar E. Iglesias cpu_env, offsetof(CPUMBState, slr)); 556fcf5ef2aSThomas Huth break; 557fcf5ef2aSThomas Huth case 0x802: 558cfeea807SEdgar E. Iglesias tcg_gen_st_i32(cpu_R[dc->ra], 559cfeea807SEdgar E. Iglesias cpu_env, offsetof(CPUMBState, shr)); 560fcf5ef2aSThomas Huth break; 561fcf5ef2aSThomas Huth default: 562fcf5ef2aSThomas Huth cpu_abort(CPU(dc->cpu), "unknown mts reg %x\n", sr); 563fcf5ef2aSThomas Huth break; 564fcf5ef2aSThomas Huth } 565fcf5ef2aSThomas Huth } else { 566fcf5ef2aSThomas Huth LOG_DIS("m%ss r%d sr%x imm=%x\n", to ? "t" : "f", dc->rd, sr, dc->imm); 567fcf5ef2aSThomas Huth 568fcf5ef2aSThomas Huth switch (sr) { 569aa28e6d4SRichard Henderson case SR_PC: 570cfeea807SEdgar E. Iglesias tcg_gen_movi_i32(cpu_R[dc->rd], dc->pc); 571fcf5ef2aSThomas Huth break; 572aa28e6d4SRichard Henderson case SR_MSR: 573fcf5ef2aSThomas Huth msr_read(dc, cpu_R[dc->rd]); 574fcf5ef2aSThomas Huth break; 575351527b7SEdgar E. Iglesias case SR_EAR: 576a1b48e3aSEdgar E. Iglesias if (extended) { 577aa28e6d4SRichard Henderson tcg_gen_extrh_i64_i32(cpu_R[dc->rd], cpu_ear); 578aa28e6d4SRichard Henderson } else { 579aa28e6d4SRichard Henderson tcg_gen_extrl_i64_i32(cpu_R[dc->rd], cpu_ear); 580a1b48e3aSEdgar E. Iglesias } 581aa28e6d4SRichard Henderson break; 582351527b7SEdgar E. Iglesias case SR_ESR: 583*6efd5599SRichard Henderson tcg_gen_mov_i32(cpu_R[dc->rd], cpu_esr); 584aa28e6d4SRichard Henderson break; 585351527b7SEdgar E. Iglesias case SR_FSR: 586aa28e6d4SRichard Henderson tcg_gen_extrl_i64_i32(cpu_R[dc->rd], cpu_fsr); 587aa28e6d4SRichard Henderson break; 588351527b7SEdgar E. Iglesias case SR_BTR: 589aa28e6d4SRichard Henderson tcg_gen_extrl_i64_i32(cpu_R[dc->rd], cpu_btr); 590aa28e6d4SRichard Henderson break; 5917cdae31dSTong Ho case SR_EDR: 592aa28e6d4SRichard Henderson tcg_gen_extrl_i64_i32(cpu_R[dc->rd], cpu_edr); 593fcf5ef2aSThomas Huth break; 594fcf5ef2aSThomas Huth case 0x800: 595cfeea807SEdgar E. Iglesias tcg_gen_ld_i32(cpu_R[dc->rd], 596cfeea807SEdgar E. Iglesias cpu_env, offsetof(CPUMBState, slr)); 597fcf5ef2aSThomas Huth break; 598fcf5ef2aSThomas Huth case 0x802: 599cfeea807SEdgar E. Iglesias tcg_gen_ld_i32(cpu_R[dc->rd], 600cfeea807SEdgar E. Iglesias cpu_env, offsetof(CPUMBState, shr)); 601fcf5ef2aSThomas Huth break; 602351527b7SEdgar E. Iglesias case 0x2000 ... 0x200c: 603fcf5ef2aSThomas Huth rn = sr & 0xf; 604cfeea807SEdgar E. Iglesias tcg_gen_ld_i32(cpu_R[dc->rd], 605fcf5ef2aSThomas Huth cpu_env, offsetof(CPUMBState, pvr.regs[rn])); 606fcf5ef2aSThomas Huth break; 607fcf5ef2aSThomas Huth default: 608fcf5ef2aSThomas Huth cpu_abort(cs, "unknown mfs reg %x\n", sr); 609fcf5ef2aSThomas Huth break; 610fcf5ef2aSThomas Huth } 611fcf5ef2aSThomas Huth } 612fcf5ef2aSThomas Huth 613fcf5ef2aSThomas Huth if (dc->rd == 0) { 614cfeea807SEdgar E. Iglesias tcg_gen_movi_i32(cpu_R[0], 0); 615fcf5ef2aSThomas Huth } 616fcf5ef2aSThomas Huth } 617fcf5ef2aSThomas Huth 618fcf5ef2aSThomas Huth /* Multiplier unit. */ 619fcf5ef2aSThomas Huth static void dec_mul(DisasContext *dc) 620fcf5ef2aSThomas Huth { 621cfeea807SEdgar E. Iglesias TCGv_i32 tmp; 622fcf5ef2aSThomas Huth unsigned int subcode; 623fcf5ef2aSThomas Huth 6249ba8cd45SEdgar E. Iglesias if (trap_illegal(dc, !dc->cpu->cfg.use_hw_mul)) { 625fcf5ef2aSThomas Huth return; 626fcf5ef2aSThomas Huth } 627fcf5ef2aSThomas Huth 628fcf5ef2aSThomas Huth subcode = dc->imm & 3; 629fcf5ef2aSThomas Huth 630fcf5ef2aSThomas Huth if (dc->type_b) { 631fcf5ef2aSThomas Huth LOG_DIS("muli r%d r%d %x\n", dc->rd, dc->ra, dc->imm); 632cfeea807SEdgar E. Iglesias tcg_gen_mul_i32(cpu_R[dc->rd], cpu_R[dc->ra], *(dec_alu_op_b(dc))); 633fcf5ef2aSThomas Huth return; 634fcf5ef2aSThomas Huth } 635fcf5ef2aSThomas Huth 636fcf5ef2aSThomas Huth /* mulh, mulhsu and mulhu are not available if C_USE_HW_MUL is < 2. */ 6379b964318SEdgar E. Iglesias if (subcode >= 1 && subcode <= 3 && dc->cpu->cfg.use_hw_mul < 2) { 638fcf5ef2aSThomas Huth /* nop??? */ 639fcf5ef2aSThomas Huth } 640fcf5ef2aSThomas Huth 641cfeea807SEdgar E. Iglesias tmp = tcg_temp_new_i32(); 642fcf5ef2aSThomas Huth switch (subcode) { 643fcf5ef2aSThomas Huth case 0: 644fcf5ef2aSThomas Huth LOG_DIS("mul r%d r%d r%d\n", dc->rd, dc->ra, dc->rb); 645cfeea807SEdgar E. Iglesias tcg_gen_mul_i32(cpu_R[dc->rd], cpu_R[dc->ra], cpu_R[dc->rb]); 646fcf5ef2aSThomas Huth break; 647fcf5ef2aSThomas Huth case 1: 648fcf5ef2aSThomas Huth LOG_DIS("mulh r%d r%d r%d\n", dc->rd, dc->ra, dc->rb); 649cfeea807SEdgar E. Iglesias tcg_gen_muls2_i32(tmp, cpu_R[dc->rd], 650cfeea807SEdgar E. Iglesias cpu_R[dc->ra], cpu_R[dc->rb]); 651fcf5ef2aSThomas Huth break; 652fcf5ef2aSThomas Huth case 2: 653fcf5ef2aSThomas Huth LOG_DIS("mulhsu r%d r%d r%d\n", dc->rd, dc->ra, dc->rb); 654cfeea807SEdgar E. Iglesias tcg_gen_mulsu2_i32(tmp, cpu_R[dc->rd], 655cfeea807SEdgar E. Iglesias cpu_R[dc->ra], cpu_R[dc->rb]); 656fcf5ef2aSThomas Huth break; 657fcf5ef2aSThomas Huth case 3: 658fcf5ef2aSThomas Huth LOG_DIS("mulhu r%d r%d r%d\n", dc->rd, dc->ra, dc->rb); 659cfeea807SEdgar E. Iglesias tcg_gen_mulu2_i32(tmp, cpu_R[dc->rd], cpu_R[dc->ra], cpu_R[dc->rb]); 660fcf5ef2aSThomas Huth break; 661fcf5ef2aSThomas Huth default: 662fcf5ef2aSThomas Huth cpu_abort(CPU(dc->cpu), "unknown MUL insn %x\n", subcode); 663fcf5ef2aSThomas Huth break; 664fcf5ef2aSThomas Huth } 665cfeea807SEdgar E. Iglesias tcg_temp_free_i32(tmp); 666fcf5ef2aSThomas Huth } 667fcf5ef2aSThomas Huth 668fcf5ef2aSThomas Huth /* Div unit. */ 669fcf5ef2aSThomas Huth static void dec_div(DisasContext *dc) 670fcf5ef2aSThomas Huth { 671fcf5ef2aSThomas Huth unsigned int u; 672fcf5ef2aSThomas Huth 673fcf5ef2aSThomas Huth u = dc->imm & 2; 674fcf5ef2aSThomas Huth LOG_DIS("div\n"); 675fcf5ef2aSThomas Huth 6769ba8cd45SEdgar E. Iglesias if (trap_illegal(dc, !dc->cpu->cfg.use_div)) { 6779ba8cd45SEdgar E. Iglesias return; 678fcf5ef2aSThomas Huth } 679fcf5ef2aSThomas Huth 680fcf5ef2aSThomas Huth if (u) 681fcf5ef2aSThomas Huth gen_helper_divu(cpu_R[dc->rd], cpu_env, *(dec_alu_op_b(dc)), 682fcf5ef2aSThomas Huth cpu_R[dc->ra]); 683fcf5ef2aSThomas Huth else 684fcf5ef2aSThomas Huth gen_helper_divs(cpu_R[dc->rd], cpu_env, *(dec_alu_op_b(dc)), 685fcf5ef2aSThomas Huth cpu_R[dc->ra]); 686fcf5ef2aSThomas Huth if (!dc->rd) 687cfeea807SEdgar E. Iglesias tcg_gen_movi_i32(cpu_R[dc->rd], 0); 688fcf5ef2aSThomas Huth } 689fcf5ef2aSThomas Huth 690fcf5ef2aSThomas Huth static void dec_barrel(DisasContext *dc) 691fcf5ef2aSThomas Huth { 692cfeea807SEdgar E. Iglesias TCGv_i32 t0; 693faa48d74SEdgar E. Iglesias unsigned int imm_w, imm_s; 694d09b2585SEdgar E. Iglesias bool s, t, e = false, i = false; 695fcf5ef2aSThomas Huth 6969ba8cd45SEdgar E. Iglesias if (trap_illegal(dc, !dc->cpu->cfg.use_barrel)) { 697fcf5ef2aSThomas Huth return; 698fcf5ef2aSThomas Huth } 699fcf5ef2aSThomas Huth 700faa48d74SEdgar E. Iglesias if (dc->type_b) { 701faa48d74SEdgar E. Iglesias /* Insert and extract are only available in immediate mode. */ 702d09b2585SEdgar E. Iglesias i = extract32(dc->imm, 15, 1); 703faa48d74SEdgar E. Iglesias e = extract32(dc->imm, 14, 1); 704faa48d74SEdgar E. Iglesias } 705e3e84983SEdgar E. Iglesias s = extract32(dc->imm, 10, 1); 706e3e84983SEdgar E. Iglesias t = extract32(dc->imm, 9, 1); 707faa48d74SEdgar E. Iglesias imm_w = extract32(dc->imm, 6, 5); 708faa48d74SEdgar E. Iglesias imm_s = extract32(dc->imm, 0, 5); 709fcf5ef2aSThomas Huth 710faa48d74SEdgar E. Iglesias LOG_DIS("bs%s%s%s r%d r%d r%d\n", 711faa48d74SEdgar E. Iglesias e ? "e" : "", 712fcf5ef2aSThomas Huth s ? "l" : "r", t ? "a" : "l", dc->rd, dc->ra, dc->rb); 713fcf5ef2aSThomas Huth 714faa48d74SEdgar E. Iglesias if (e) { 715faa48d74SEdgar E. Iglesias if (imm_w + imm_s > 32 || imm_w == 0) { 716faa48d74SEdgar E. Iglesias /* These inputs have an undefined behavior. */ 717faa48d74SEdgar E. Iglesias qemu_log_mask(LOG_GUEST_ERROR, "bsefi: Bad input w=%d s=%d\n", 718faa48d74SEdgar E. Iglesias imm_w, imm_s); 719faa48d74SEdgar E. Iglesias } else { 720faa48d74SEdgar E. Iglesias tcg_gen_extract_i32(cpu_R[dc->rd], cpu_R[dc->ra], imm_s, imm_w); 721faa48d74SEdgar E. Iglesias } 722d09b2585SEdgar E. Iglesias } else if (i) { 723d09b2585SEdgar E. Iglesias int width = imm_w - imm_s + 1; 724d09b2585SEdgar E. Iglesias 725d09b2585SEdgar E. Iglesias if (imm_w < imm_s) { 726d09b2585SEdgar E. Iglesias /* These inputs have an undefined behavior. */ 727d09b2585SEdgar E. Iglesias qemu_log_mask(LOG_GUEST_ERROR, "bsifi: Bad input w=%d s=%d\n", 728d09b2585SEdgar E. Iglesias imm_w, imm_s); 729d09b2585SEdgar E. Iglesias } else { 730d09b2585SEdgar E. Iglesias tcg_gen_deposit_i32(cpu_R[dc->rd], cpu_R[dc->rd], cpu_R[dc->ra], 731d09b2585SEdgar E. Iglesias imm_s, width); 732d09b2585SEdgar E. Iglesias } 733faa48d74SEdgar E. Iglesias } else { 734cfeea807SEdgar E. Iglesias t0 = tcg_temp_new_i32(); 735fcf5ef2aSThomas Huth 736cfeea807SEdgar E. Iglesias tcg_gen_mov_i32(t0, *(dec_alu_op_b(dc))); 737cfeea807SEdgar E. Iglesias tcg_gen_andi_i32(t0, t0, 31); 738fcf5ef2aSThomas Huth 7392acf6d53SEdgar E. Iglesias if (s) { 740cfeea807SEdgar E. Iglesias tcg_gen_shl_i32(cpu_R[dc->rd], cpu_R[dc->ra], t0); 7412acf6d53SEdgar E. Iglesias } else { 7422acf6d53SEdgar E. Iglesias if (t) { 743cfeea807SEdgar E. Iglesias tcg_gen_sar_i32(cpu_R[dc->rd], cpu_R[dc->ra], t0); 7442acf6d53SEdgar E. Iglesias } else { 745cfeea807SEdgar E. Iglesias tcg_gen_shr_i32(cpu_R[dc->rd], cpu_R[dc->ra], t0); 746fcf5ef2aSThomas Huth } 747fcf5ef2aSThomas Huth } 748cfeea807SEdgar E. Iglesias tcg_temp_free_i32(t0); 7492acf6d53SEdgar E. Iglesias } 750faa48d74SEdgar E. Iglesias } 751fcf5ef2aSThomas Huth 752fcf5ef2aSThomas Huth static void dec_bit(DisasContext *dc) 753fcf5ef2aSThomas Huth { 754fcf5ef2aSThomas Huth CPUState *cs = CPU(dc->cpu); 755cfeea807SEdgar E. Iglesias TCGv_i32 t0; 756fcf5ef2aSThomas Huth unsigned int op; 757fcf5ef2aSThomas Huth 758fcf5ef2aSThomas Huth op = dc->ir & ((1 << 9) - 1); 759fcf5ef2aSThomas Huth switch (op) { 760fcf5ef2aSThomas Huth case 0x21: 761fcf5ef2aSThomas Huth /* src. */ 762cfeea807SEdgar E. Iglesias t0 = tcg_temp_new_i32(); 763fcf5ef2aSThomas Huth 764fcf5ef2aSThomas Huth LOG_DIS("src r%d r%d\n", dc->rd, dc->ra); 7653e0e16aeSRichard Henderson tcg_gen_andi_i32(t0, cpu_msr, MSR_CC); 766fcf5ef2aSThomas Huth write_carry(dc, cpu_R[dc->ra]); 767fcf5ef2aSThomas Huth if (dc->rd) { 768cfeea807SEdgar E. Iglesias tcg_gen_shri_i32(cpu_R[dc->rd], cpu_R[dc->ra], 1); 769cfeea807SEdgar E. Iglesias tcg_gen_or_i32(cpu_R[dc->rd], cpu_R[dc->rd], t0); 770fcf5ef2aSThomas Huth } 771cfeea807SEdgar E. Iglesias tcg_temp_free_i32(t0); 772fcf5ef2aSThomas Huth break; 773fcf5ef2aSThomas Huth 774fcf5ef2aSThomas Huth case 0x1: 775fcf5ef2aSThomas Huth case 0x41: 776fcf5ef2aSThomas Huth /* srl. */ 777fcf5ef2aSThomas Huth LOG_DIS("srl r%d r%d\n", dc->rd, dc->ra); 778fcf5ef2aSThomas Huth 779fcf5ef2aSThomas Huth /* Update carry. Note that write carry only looks at the LSB. */ 780fcf5ef2aSThomas Huth write_carry(dc, cpu_R[dc->ra]); 781fcf5ef2aSThomas Huth if (dc->rd) { 782fcf5ef2aSThomas Huth if (op == 0x41) 783cfeea807SEdgar E. Iglesias tcg_gen_shri_i32(cpu_R[dc->rd], cpu_R[dc->ra], 1); 784fcf5ef2aSThomas Huth else 785cfeea807SEdgar E. Iglesias tcg_gen_sari_i32(cpu_R[dc->rd], cpu_R[dc->ra], 1); 786fcf5ef2aSThomas Huth } 787fcf5ef2aSThomas Huth break; 788fcf5ef2aSThomas Huth case 0x60: 789fcf5ef2aSThomas Huth LOG_DIS("ext8s r%d r%d\n", dc->rd, dc->ra); 790fcf5ef2aSThomas Huth tcg_gen_ext8s_i32(cpu_R[dc->rd], cpu_R[dc->ra]); 791fcf5ef2aSThomas Huth break; 792fcf5ef2aSThomas Huth case 0x61: 793fcf5ef2aSThomas Huth LOG_DIS("ext16s r%d r%d\n", dc->rd, dc->ra); 794fcf5ef2aSThomas Huth tcg_gen_ext16s_i32(cpu_R[dc->rd], cpu_R[dc->ra]); 795fcf5ef2aSThomas Huth break; 796fcf5ef2aSThomas Huth case 0x64: 797fcf5ef2aSThomas Huth case 0x66: 798fcf5ef2aSThomas Huth case 0x74: 799fcf5ef2aSThomas Huth case 0x76: 800fcf5ef2aSThomas Huth /* wdc. */ 801fcf5ef2aSThomas Huth LOG_DIS("wdc r%d\n", dc->ra); 802bdfc1e88SEdgar E. Iglesias trap_userspace(dc, true); 803fcf5ef2aSThomas Huth break; 804fcf5ef2aSThomas Huth case 0x68: 805fcf5ef2aSThomas Huth /* wic. */ 806fcf5ef2aSThomas Huth LOG_DIS("wic r%d\n", dc->ra); 807bdfc1e88SEdgar E. Iglesias trap_userspace(dc, true); 808fcf5ef2aSThomas Huth break; 809fcf5ef2aSThomas Huth case 0xe0: 8109ba8cd45SEdgar E. Iglesias if (trap_illegal(dc, !dc->cpu->cfg.use_pcmp_instr)) { 8119ba8cd45SEdgar E. Iglesias return; 812fcf5ef2aSThomas Huth } 8138fc5239eSEdgar E. Iglesias if (dc->cpu->cfg.use_pcmp_instr) { 8145318420cSRichard Henderson tcg_gen_clzi_i32(cpu_R[dc->rd], cpu_R[dc->ra], 32); 815fcf5ef2aSThomas Huth } 816fcf5ef2aSThomas Huth break; 817fcf5ef2aSThomas Huth case 0x1e0: 818fcf5ef2aSThomas Huth /* swapb */ 819fcf5ef2aSThomas Huth LOG_DIS("swapb r%d r%d\n", dc->rd, dc->ra); 820fcf5ef2aSThomas Huth tcg_gen_bswap32_i32(cpu_R[dc->rd], cpu_R[dc->ra]); 821fcf5ef2aSThomas Huth break; 822fcf5ef2aSThomas Huth case 0x1e2: 823fcf5ef2aSThomas Huth /*swaph */ 824fcf5ef2aSThomas Huth LOG_DIS("swaph r%d r%d\n", dc->rd, dc->ra); 825fcf5ef2aSThomas Huth tcg_gen_rotri_i32(cpu_R[dc->rd], cpu_R[dc->ra], 16); 826fcf5ef2aSThomas Huth break; 827fcf5ef2aSThomas Huth default: 828fcf5ef2aSThomas Huth cpu_abort(cs, "unknown bit oc=%x op=%x rd=%d ra=%d rb=%d\n", 829fcf5ef2aSThomas Huth dc->pc, op, dc->rd, dc->ra, dc->rb); 830fcf5ef2aSThomas Huth break; 831fcf5ef2aSThomas Huth } 832fcf5ef2aSThomas Huth } 833fcf5ef2aSThomas Huth 834fcf5ef2aSThomas Huth static inline void sync_jmpstate(DisasContext *dc) 835fcf5ef2aSThomas Huth { 836fcf5ef2aSThomas Huth if (dc->jmp == JMP_DIRECT || dc->jmp == JMP_DIRECT_CC) { 837fcf5ef2aSThomas Huth if (dc->jmp == JMP_DIRECT) { 838cfeea807SEdgar E. Iglesias tcg_gen_movi_i32(env_btaken, 1); 839fcf5ef2aSThomas Huth } 840fcf5ef2aSThomas Huth dc->jmp = JMP_INDIRECT; 8410f96e96bSRichard Henderson tcg_gen_movi_i32(cpu_btarget, dc->jmp_pc); 842fcf5ef2aSThomas Huth } 843fcf5ef2aSThomas Huth } 844fcf5ef2aSThomas Huth 845fcf5ef2aSThomas Huth static void dec_imm(DisasContext *dc) 846fcf5ef2aSThomas Huth { 847fcf5ef2aSThomas Huth LOG_DIS("imm %x\n", dc->imm << 16); 848cfeea807SEdgar E. Iglesias tcg_gen_movi_i32(env_imm, (dc->imm << 16)); 849fcf5ef2aSThomas Huth dc->tb_flags |= IMM_FLAG; 850fcf5ef2aSThomas Huth dc->clear_imm = 0; 851fcf5ef2aSThomas Huth } 852fcf5ef2aSThomas Huth 853d248e1beSEdgar E. Iglesias static inline void compute_ldst_addr(DisasContext *dc, bool ea, TCGv t) 854fcf5ef2aSThomas Huth { 8550e9033c8SEdgar E. Iglesias bool extimm = dc->tb_flags & IMM_FLAG; 8560e9033c8SEdgar E. Iglesias /* Should be set to true if r1 is used by loadstores. */ 8570e9033c8SEdgar E. Iglesias bool stackprot = false; 858403322eaSEdgar E. Iglesias TCGv_i32 t32; 859fcf5ef2aSThomas Huth 860fcf5ef2aSThomas Huth /* All load/stores use ra. */ 861fcf5ef2aSThomas Huth if (dc->ra == 1 && dc->cpu->cfg.stackprot) { 8620e9033c8SEdgar E. Iglesias stackprot = true; 863fcf5ef2aSThomas Huth } 864fcf5ef2aSThomas Huth 865fcf5ef2aSThomas Huth /* Treat the common cases first. */ 866fcf5ef2aSThomas Huth if (!dc->type_b) { 867d248e1beSEdgar E. Iglesias if (ea) { 868d248e1beSEdgar E. Iglesias int addr_size = dc->cpu->cfg.addr_size; 869d248e1beSEdgar E. Iglesias 870d248e1beSEdgar E. Iglesias if (addr_size == 32) { 871d248e1beSEdgar E. Iglesias tcg_gen_extu_i32_tl(t, cpu_R[dc->rb]); 872d248e1beSEdgar E. Iglesias return; 873d248e1beSEdgar E. Iglesias } 874d248e1beSEdgar E. Iglesias 875d248e1beSEdgar E. Iglesias tcg_gen_concat_i32_i64(t, cpu_R[dc->rb], cpu_R[dc->ra]); 876d248e1beSEdgar E. Iglesias if (addr_size < 64) { 877d248e1beSEdgar E. Iglesias /* Mask off out of range bits. */ 878d248e1beSEdgar E. Iglesias tcg_gen_andi_i64(t, t, MAKE_64BIT_MASK(0, addr_size)); 879d248e1beSEdgar E. Iglesias } 880d248e1beSEdgar E. Iglesias return; 881d248e1beSEdgar E. Iglesias } 882d248e1beSEdgar E. Iglesias 8830dc4af5cSEdgar E. Iglesias /* If any of the regs is r0, set t to the value of the other reg. */ 884fcf5ef2aSThomas Huth if (dc->ra == 0) { 885403322eaSEdgar E. Iglesias tcg_gen_extu_i32_tl(t, cpu_R[dc->rb]); 8860dc4af5cSEdgar E. Iglesias return; 887fcf5ef2aSThomas Huth } else if (dc->rb == 0) { 888403322eaSEdgar E. Iglesias tcg_gen_extu_i32_tl(t, cpu_R[dc->ra]); 8890dc4af5cSEdgar E. Iglesias return; 890fcf5ef2aSThomas Huth } 891fcf5ef2aSThomas Huth 892fcf5ef2aSThomas Huth if (dc->rb == 1 && dc->cpu->cfg.stackprot) { 8930e9033c8SEdgar E. Iglesias stackprot = true; 894fcf5ef2aSThomas Huth } 895fcf5ef2aSThomas Huth 896403322eaSEdgar E. Iglesias t32 = tcg_temp_new_i32(); 897403322eaSEdgar E. Iglesias tcg_gen_add_i32(t32, cpu_R[dc->ra], cpu_R[dc->rb]); 898403322eaSEdgar E. Iglesias tcg_gen_extu_i32_tl(t, t32); 899403322eaSEdgar E. Iglesias tcg_temp_free_i32(t32); 900fcf5ef2aSThomas Huth 901fcf5ef2aSThomas Huth if (stackprot) { 9020a87e691SEdgar E. Iglesias gen_helper_stackprot(cpu_env, t); 903fcf5ef2aSThomas Huth } 9040dc4af5cSEdgar E. Iglesias return; 905fcf5ef2aSThomas Huth } 906fcf5ef2aSThomas Huth /* Immediate. */ 907403322eaSEdgar E. Iglesias t32 = tcg_temp_new_i32(); 908fcf5ef2aSThomas Huth if (!extimm) { 909f7a66e3aSEdgar E. Iglesias tcg_gen_addi_i32(t32, cpu_R[dc->ra], (int16_t)dc->imm); 910403322eaSEdgar E. Iglesias } else { 911403322eaSEdgar E. Iglesias tcg_gen_add_i32(t32, cpu_R[dc->ra], *(dec_alu_op_b(dc))); 912403322eaSEdgar E. Iglesias } 913403322eaSEdgar E. Iglesias tcg_gen_extu_i32_tl(t, t32); 914403322eaSEdgar E. Iglesias tcg_temp_free_i32(t32); 915fcf5ef2aSThomas Huth 916fcf5ef2aSThomas Huth if (stackprot) { 9170a87e691SEdgar E. Iglesias gen_helper_stackprot(cpu_env, t); 918fcf5ef2aSThomas Huth } 9190dc4af5cSEdgar E. Iglesias return; 920fcf5ef2aSThomas Huth } 921fcf5ef2aSThomas Huth 922fcf5ef2aSThomas Huth static void dec_load(DisasContext *dc) 923fcf5ef2aSThomas Huth { 924403322eaSEdgar E. Iglesias TCGv_i32 v; 925403322eaSEdgar E. Iglesias TCGv addr; 9268534063aSEdgar E. Iglesias unsigned int size; 927d248e1beSEdgar E. Iglesias bool rev = false, ex = false, ea = false; 928d248e1beSEdgar E. Iglesias int mem_index = cpu_mmu_index(&dc->cpu->env, false); 92914776ab5STony Nguyen MemOp mop; 930fcf5ef2aSThomas Huth 931fcf5ef2aSThomas Huth mop = dc->opcode & 3; 932fcf5ef2aSThomas Huth size = 1 << mop; 933fcf5ef2aSThomas Huth if (!dc->type_b) { 934d248e1beSEdgar E. Iglesias ea = extract32(dc->ir, 7, 1); 9358534063aSEdgar E. Iglesias rev = extract32(dc->ir, 9, 1); 9368534063aSEdgar E. Iglesias ex = extract32(dc->ir, 10, 1); 937fcf5ef2aSThomas Huth } 938fcf5ef2aSThomas Huth mop |= MO_TE; 939fcf5ef2aSThomas Huth if (rev) { 940fcf5ef2aSThomas Huth mop ^= MO_BSWAP; 941fcf5ef2aSThomas Huth } 942fcf5ef2aSThomas Huth 9439ba8cd45SEdgar E. Iglesias if (trap_illegal(dc, size > 4)) { 944fcf5ef2aSThomas Huth return; 945fcf5ef2aSThomas Huth } 946fcf5ef2aSThomas Huth 947d248e1beSEdgar E. Iglesias if (trap_userspace(dc, ea)) { 948d248e1beSEdgar E. Iglesias return; 949d248e1beSEdgar E. Iglesias } 950d248e1beSEdgar E. Iglesias 951d248e1beSEdgar E. Iglesias LOG_DIS("l%d%s%s%s%s\n", size, dc->type_b ? "i" : "", rev ? "r" : "", 952d248e1beSEdgar E. Iglesias ex ? "x" : "", 953d248e1beSEdgar E. Iglesias ea ? "ea" : ""); 954fcf5ef2aSThomas Huth 955fcf5ef2aSThomas Huth t_sync_flags(dc); 956403322eaSEdgar E. Iglesias addr = tcg_temp_new(); 957d248e1beSEdgar E. Iglesias compute_ldst_addr(dc, ea, addr); 958d248e1beSEdgar E. Iglesias /* Extended addressing bypasses the MMU. */ 959d248e1beSEdgar E. Iglesias mem_index = ea ? MMU_NOMMU_IDX : mem_index; 960fcf5ef2aSThomas Huth 961fcf5ef2aSThomas Huth /* 962fcf5ef2aSThomas Huth * When doing reverse accesses we need to do two things. 963fcf5ef2aSThomas Huth * 964fcf5ef2aSThomas Huth * 1. Reverse the address wrt endianness. 965fcf5ef2aSThomas Huth * 2. Byteswap the data lanes on the way back into the CPU core. 966fcf5ef2aSThomas Huth */ 967fcf5ef2aSThomas Huth if (rev && size != 4) { 968fcf5ef2aSThomas Huth /* Endian reverse the address. t is addr. */ 969fcf5ef2aSThomas Huth switch (size) { 970fcf5ef2aSThomas Huth case 1: 971fcf5ef2aSThomas Huth { 972a6338015SEdgar E. Iglesias tcg_gen_xori_tl(addr, addr, 3); 973fcf5ef2aSThomas Huth break; 974fcf5ef2aSThomas Huth } 975fcf5ef2aSThomas Huth 976fcf5ef2aSThomas Huth case 2: 977fcf5ef2aSThomas Huth /* 00 -> 10 978fcf5ef2aSThomas Huth 10 -> 00. */ 979403322eaSEdgar E. Iglesias tcg_gen_xori_tl(addr, addr, 2); 980fcf5ef2aSThomas Huth break; 981fcf5ef2aSThomas Huth default: 982fcf5ef2aSThomas Huth cpu_abort(CPU(dc->cpu), "Invalid reverse size\n"); 983fcf5ef2aSThomas Huth break; 984fcf5ef2aSThomas Huth } 985fcf5ef2aSThomas Huth } 986fcf5ef2aSThomas Huth 987fcf5ef2aSThomas Huth /* lwx does not throw unaligned access errors, so force alignment */ 988fcf5ef2aSThomas Huth if (ex) { 989403322eaSEdgar E. Iglesias tcg_gen_andi_tl(addr, addr, ~3); 990fcf5ef2aSThomas Huth } 991fcf5ef2aSThomas Huth 992fcf5ef2aSThomas Huth /* If we get a fault on a dslot, the jmpstate better be in sync. */ 993fcf5ef2aSThomas Huth sync_jmpstate(dc); 994fcf5ef2aSThomas Huth 995fcf5ef2aSThomas Huth /* Verify alignment if needed. */ 996fcf5ef2aSThomas Huth /* 997fcf5ef2aSThomas Huth * Microblaze gives MMU faults priority over faults due to 998fcf5ef2aSThomas Huth * unaligned addresses. That's why we speculatively do the load 999fcf5ef2aSThomas Huth * into v. If the load succeeds, we verify alignment of the 1000fcf5ef2aSThomas Huth * address and if that succeeds we write into the destination reg. 1001fcf5ef2aSThomas Huth */ 1002cfeea807SEdgar E. Iglesias v = tcg_temp_new_i32(); 1003d248e1beSEdgar E. Iglesias tcg_gen_qemu_ld_i32(v, addr, mem_index, mop); 1004fcf5ef2aSThomas Huth 10051507e5f6SEdgar E. Iglesias if (dc->cpu->cfg.unaligned_exceptions && size > 1) { 1006a6338015SEdgar E. Iglesias TCGv_i32 t0 = tcg_const_i32(0); 1007a6338015SEdgar E. Iglesias TCGv_i32 treg = tcg_const_i32(dc->rd); 1008a6338015SEdgar E. Iglesias TCGv_i32 tsize = tcg_const_i32(size - 1); 1009a6338015SEdgar E. Iglesias 10100f96e96bSRichard Henderson tcg_gen_movi_i32(cpu_pc, dc->pc); 1011a6338015SEdgar E. Iglesias gen_helper_memalign(cpu_env, addr, treg, t0, tsize); 1012a6338015SEdgar E. Iglesias 1013a6338015SEdgar E. Iglesias tcg_temp_free_i32(t0); 1014a6338015SEdgar E. Iglesias tcg_temp_free_i32(treg); 1015a6338015SEdgar E. Iglesias tcg_temp_free_i32(tsize); 1016fcf5ef2aSThomas Huth } 1017fcf5ef2aSThomas Huth 1018fcf5ef2aSThomas Huth if (ex) { 1019403322eaSEdgar E. Iglesias tcg_gen_mov_tl(env_res_addr, addr); 1020cfeea807SEdgar E. Iglesias tcg_gen_mov_i32(env_res_val, v); 1021fcf5ef2aSThomas Huth } 1022fcf5ef2aSThomas Huth if (dc->rd) { 1023cfeea807SEdgar E. Iglesias tcg_gen_mov_i32(cpu_R[dc->rd], v); 1024fcf5ef2aSThomas Huth } 1025cfeea807SEdgar E. Iglesias tcg_temp_free_i32(v); 1026fcf5ef2aSThomas Huth 1027fcf5ef2aSThomas Huth if (ex) { /* lwx */ 1028fcf5ef2aSThomas Huth /* no support for AXI exclusive so always clear C */ 1029fcf5ef2aSThomas Huth write_carryi(dc, 0); 1030fcf5ef2aSThomas Huth } 1031fcf5ef2aSThomas Huth 1032403322eaSEdgar E. Iglesias tcg_temp_free(addr); 1033fcf5ef2aSThomas Huth } 1034fcf5ef2aSThomas Huth 1035fcf5ef2aSThomas Huth static void dec_store(DisasContext *dc) 1036fcf5ef2aSThomas Huth { 1037403322eaSEdgar E. Iglesias TCGv addr; 1038fcf5ef2aSThomas Huth TCGLabel *swx_skip = NULL; 1039b51b3d43SEdgar E. Iglesias unsigned int size; 1040d248e1beSEdgar E. Iglesias bool rev = false, ex = false, ea = false; 1041d248e1beSEdgar E. Iglesias int mem_index = cpu_mmu_index(&dc->cpu->env, false); 104214776ab5STony Nguyen MemOp mop; 1043fcf5ef2aSThomas Huth 1044fcf5ef2aSThomas Huth mop = dc->opcode & 3; 1045fcf5ef2aSThomas Huth size = 1 << mop; 1046fcf5ef2aSThomas Huth if (!dc->type_b) { 1047d248e1beSEdgar E. Iglesias ea = extract32(dc->ir, 7, 1); 1048b51b3d43SEdgar E. Iglesias rev = extract32(dc->ir, 9, 1); 1049b51b3d43SEdgar E. Iglesias ex = extract32(dc->ir, 10, 1); 1050fcf5ef2aSThomas Huth } 1051fcf5ef2aSThomas Huth mop |= MO_TE; 1052fcf5ef2aSThomas Huth if (rev) { 1053fcf5ef2aSThomas Huth mop ^= MO_BSWAP; 1054fcf5ef2aSThomas Huth } 1055fcf5ef2aSThomas Huth 10569ba8cd45SEdgar E. Iglesias if (trap_illegal(dc, size > 4)) { 1057fcf5ef2aSThomas Huth return; 1058fcf5ef2aSThomas Huth } 1059fcf5ef2aSThomas Huth 1060d248e1beSEdgar E. Iglesias trap_userspace(dc, ea); 1061d248e1beSEdgar E. Iglesias 1062d248e1beSEdgar E. Iglesias LOG_DIS("s%d%s%s%s%s\n", size, dc->type_b ? "i" : "", rev ? "r" : "", 1063d248e1beSEdgar E. Iglesias ex ? "x" : "", 1064d248e1beSEdgar E. Iglesias ea ? "ea" : ""); 1065fcf5ef2aSThomas Huth t_sync_flags(dc); 1066fcf5ef2aSThomas Huth /* If we get a fault on a dslot, the jmpstate better be in sync. */ 1067fcf5ef2aSThomas Huth sync_jmpstate(dc); 10680dc4af5cSEdgar E. Iglesias /* SWX needs a temp_local. */ 1069403322eaSEdgar E. Iglesias addr = ex ? tcg_temp_local_new() : tcg_temp_new(); 1070d248e1beSEdgar E. Iglesias compute_ldst_addr(dc, ea, addr); 1071d248e1beSEdgar E. Iglesias /* Extended addressing bypasses the MMU. */ 1072d248e1beSEdgar E. Iglesias mem_index = ea ? MMU_NOMMU_IDX : mem_index; 1073fcf5ef2aSThomas Huth 1074fcf5ef2aSThomas Huth if (ex) { /* swx */ 1075cfeea807SEdgar E. Iglesias TCGv_i32 tval; 1076fcf5ef2aSThomas Huth 1077fcf5ef2aSThomas Huth /* swx does not throw unaligned access errors, so force alignment */ 1078403322eaSEdgar E. Iglesias tcg_gen_andi_tl(addr, addr, ~3); 1079fcf5ef2aSThomas Huth 1080fcf5ef2aSThomas Huth write_carryi(dc, 1); 1081fcf5ef2aSThomas Huth swx_skip = gen_new_label(); 1082403322eaSEdgar E. Iglesias tcg_gen_brcond_tl(TCG_COND_NE, env_res_addr, addr, swx_skip); 1083fcf5ef2aSThomas Huth 1084071cdc67SEdgar E. Iglesias /* 1085071cdc67SEdgar E. Iglesias * Compare the value loaded at lwx with current contents of 1086071cdc67SEdgar E. Iglesias * the reserved location. 1087071cdc67SEdgar E. Iglesias */ 1088cfeea807SEdgar E. Iglesias tval = tcg_temp_new_i32(); 1089071cdc67SEdgar E. Iglesias 1090071cdc67SEdgar E. Iglesias tcg_gen_atomic_cmpxchg_i32(tval, addr, env_res_val, 1091071cdc67SEdgar E. Iglesias cpu_R[dc->rd], mem_index, 1092071cdc67SEdgar E. Iglesias mop); 1093071cdc67SEdgar E. Iglesias 1094cfeea807SEdgar E. Iglesias tcg_gen_brcond_i32(TCG_COND_NE, env_res_val, tval, swx_skip); 1095fcf5ef2aSThomas Huth write_carryi(dc, 0); 1096cfeea807SEdgar E. Iglesias tcg_temp_free_i32(tval); 1097fcf5ef2aSThomas Huth } 1098fcf5ef2aSThomas Huth 1099fcf5ef2aSThomas Huth if (rev && size != 4) { 1100fcf5ef2aSThomas Huth /* Endian reverse the address. t is addr. */ 1101fcf5ef2aSThomas Huth switch (size) { 1102fcf5ef2aSThomas Huth case 1: 1103fcf5ef2aSThomas Huth { 1104a6338015SEdgar E. Iglesias tcg_gen_xori_tl(addr, addr, 3); 1105fcf5ef2aSThomas Huth break; 1106fcf5ef2aSThomas Huth } 1107fcf5ef2aSThomas Huth 1108fcf5ef2aSThomas Huth case 2: 1109fcf5ef2aSThomas Huth /* 00 -> 10 1110fcf5ef2aSThomas Huth 10 -> 00. */ 1111fcf5ef2aSThomas Huth /* Force addr into the temp. */ 1112403322eaSEdgar E. Iglesias tcg_gen_xori_tl(addr, addr, 2); 1113fcf5ef2aSThomas Huth break; 1114fcf5ef2aSThomas Huth default: 1115fcf5ef2aSThomas Huth cpu_abort(CPU(dc->cpu), "Invalid reverse size\n"); 1116fcf5ef2aSThomas Huth break; 1117fcf5ef2aSThomas Huth } 1118fcf5ef2aSThomas Huth } 1119071cdc67SEdgar E. Iglesias 1120071cdc67SEdgar E. Iglesias if (!ex) { 1121d248e1beSEdgar E. Iglesias tcg_gen_qemu_st_i32(cpu_R[dc->rd], addr, mem_index, mop); 1122071cdc67SEdgar E. Iglesias } 1123fcf5ef2aSThomas Huth 1124fcf5ef2aSThomas Huth /* Verify alignment if needed. */ 11251507e5f6SEdgar E. Iglesias if (dc->cpu->cfg.unaligned_exceptions && size > 1) { 1126a6338015SEdgar E. Iglesias TCGv_i32 t1 = tcg_const_i32(1); 1127a6338015SEdgar E. Iglesias TCGv_i32 treg = tcg_const_i32(dc->rd); 1128a6338015SEdgar E. Iglesias TCGv_i32 tsize = tcg_const_i32(size - 1); 1129a6338015SEdgar E. Iglesias 11300f96e96bSRichard Henderson tcg_gen_movi_i32(cpu_pc, dc->pc); 1131fcf5ef2aSThomas Huth /* FIXME: if the alignment is wrong, we should restore the value 1132fcf5ef2aSThomas Huth * in memory. One possible way to achieve this is to probe 1133fcf5ef2aSThomas Huth * the MMU prior to the memaccess, thay way we could put 1134fcf5ef2aSThomas Huth * the alignment checks in between the probe and the mem 1135fcf5ef2aSThomas Huth * access. 1136fcf5ef2aSThomas Huth */ 1137a6338015SEdgar E. Iglesias gen_helper_memalign(cpu_env, addr, treg, t1, tsize); 1138a6338015SEdgar E. Iglesias 1139a6338015SEdgar E. Iglesias tcg_temp_free_i32(t1); 1140a6338015SEdgar E. Iglesias tcg_temp_free_i32(treg); 1141a6338015SEdgar E. Iglesias tcg_temp_free_i32(tsize); 1142fcf5ef2aSThomas Huth } 1143fcf5ef2aSThomas Huth 1144fcf5ef2aSThomas Huth if (ex) { 1145fcf5ef2aSThomas Huth gen_set_label(swx_skip); 1146fcf5ef2aSThomas Huth } 1147fcf5ef2aSThomas Huth 1148403322eaSEdgar E. Iglesias tcg_temp_free(addr); 1149fcf5ef2aSThomas Huth } 1150fcf5ef2aSThomas Huth 1151fcf5ef2aSThomas Huth static inline void eval_cc(DisasContext *dc, unsigned int cc, 11529e6e1828SEdgar E. Iglesias TCGv_i32 d, TCGv_i32 a) 1153fcf5ef2aSThomas Huth { 1154d89b86e9SEdgar E. Iglesias static const int mb_to_tcg_cc[] = { 1155d89b86e9SEdgar E. Iglesias [CC_EQ] = TCG_COND_EQ, 1156d89b86e9SEdgar E. Iglesias [CC_NE] = TCG_COND_NE, 1157d89b86e9SEdgar E. Iglesias [CC_LT] = TCG_COND_LT, 1158d89b86e9SEdgar E. Iglesias [CC_LE] = TCG_COND_LE, 1159d89b86e9SEdgar E. Iglesias [CC_GE] = TCG_COND_GE, 1160d89b86e9SEdgar E. Iglesias [CC_GT] = TCG_COND_GT, 1161d89b86e9SEdgar E. Iglesias }; 1162d89b86e9SEdgar E. Iglesias 1163fcf5ef2aSThomas Huth switch (cc) { 1164fcf5ef2aSThomas Huth case CC_EQ: 1165fcf5ef2aSThomas Huth case CC_NE: 1166fcf5ef2aSThomas Huth case CC_LT: 1167fcf5ef2aSThomas Huth case CC_LE: 1168fcf5ef2aSThomas Huth case CC_GE: 1169fcf5ef2aSThomas Huth case CC_GT: 11709e6e1828SEdgar E. Iglesias tcg_gen_setcondi_i32(mb_to_tcg_cc[cc], d, a, 0); 1171fcf5ef2aSThomas Huth break; 1172fcf5ef2aSThomas Huth default: 1173fcf5ef2aSThomas Huth cpu_abort(CPU(dc->cpu), "Unknown condition code %x.\n", cc); 1174fcf5ef2aSThomas Huth break; 1175fcf5ef2aSThomas Huth } 1176fcf5ef2aSThomas Huth } 1177fcf5ef2aSThomas Huth 11780f96e96bSRichard Henderson static void eval_cond_jmp(DisasContext *dc, TCGv_i32 pc_true, TCGv_i32 pc_false) 1179fcf5ef2aSThomas Huth { 11800f96e96bSRichard Henderson TCGv_i32 zero = tcg_const_i32(0); 1181e956caf2SEdgar E. Iglesias 11820f96e96bSRichard Henderson tcg_gen_movcond_i32(TCG_COND_NE, cpu_pc, 11830f96e96bSRichard Henderson env_btaken, zero, 1184e956caf2SEdgar E. Iglesias pc_true, pc_false); 1185e956caf2SEdgar E. Iglesias 11860f96e96bSRichard Henderson tcg_temp_free_i32(zero); 1187fcf5ef2aSThomas Huth } 1188fcf5ef2aSThomas Huth 1189f91c60f0SEdgar E. Iglesias static void dec_setup_dslot(DisasContext *dc) 1190f91c60f0SEdgar E. Iglesias { 1191f91c60f0SEdgar E. Iglesias TCGv_i32 tmp = tcg_const_i32(dc->type_b && (dc->tb_flags & IMM_FLAG)); 1192f91c60f0SEdgar E. Iglesias 1193f91c60f0SEdgar E. Iglesias dc->delayed_branch = 2; 1194f91c60f0SEdgar E. Iglesias dc->tb_flags |= D_FLAG; 1195f91c60f0SEdgar E. Iglesias 1196f91c60f0SEdgar E. Iglesias tcg_gen_st_i32(tmp, cpu_env, offsetof(CPUMBState, bimm)); 1197f91c60f0SEdgar E. Iglesias tcg_temp_free_i32(tmp); 1198f91c60f0SEdgar E. Iglesias } 1199f91c60f0SEdgar E. Iglesias 1200fcf5ef2aSThomas Huth static void dec_bcc(DisasContext *dc) 1201fcf5ef2aSThomas Huth { 1202fcf5ef2aSThomas Huth unsigned int cc; 1203fcf5ef2aSThomas Huth unsigned int dslot; 1204fcf5ef2aSThomas Huth 1205fcf5ef2aSThomas Huth cc = EXTRACT_FIELD(dc->ir, 21, 23); 1206fcf5ef2aSThomas Huth dslot = dc->ir & (1 << 25); 1207fcf5ef2aSThomas Huth LOG_DIS("bcc%s r%d %x\n", dslot ? "d" : "", dc->ra, dc->imm); 1208fcf5ef2aSThomas Huth 1209fcf5ef2aSThomas Huth dc->delayed_branch = 1; 1210fcf5ef2aSThomas Huth if (dslot) { 1211f91c60f0SEdgar E. Iglesias dec_setup_dslot(dc); 1212fcf5ef2aSThomas Huth } 1213fcf5ef2aSThomas Huth 1214fcf5ef2aSThomas Huth if (dec_alu_op_b_is_small_imm(dc)) { 1215fcf5ef2aSThomas Huth int32_t offset = (int32_t)((int16_t)dc->imm); /* sign-extend. */ 1216fcf5ef2aSThomas Huth 12170f96e96bSRichard Henderson tcg_gen_movi_i32(cpu_btarget, dc->pc + offset); 1218fcf5ef2aSThomas Huth dc->jmp = JMP_DIRECT_CC; 1219fcf5ef2aSThomas Huth dc->jmp_pc = dc->pc + offset; 1220fcf5ef2aSThomas Huth } else { 1221fcf5ef2aSThomas Huth dc->jmp = JMP_INDIRECT; 12220f96e96bSRichard Henderson tcg_gen_addi_i32(cpu_btarget, *dec_alu_op_b(dc), dc->pc); 1223fcf5ef2aSThomas Huth } 12249e6e1828SEdgar E. Iglesias eval_cc(dc, cc, env_btaken, cpu_R[dc->ra]); 1225fcf5ef2aSThomas Huth } 1226fcf5ef2aSThomas Huth 1227fcf5ef2aSThomas Huth static void dec_br(DisasContext *dc) 1228fcf5ef2aSThomas Huth { 1229fcf5ef2aSThomas Huth unsigned int dslot, link, abs, mbar; 1230fcf5ef2aSThomas Huth 1231fcf5ef2aSThomas Huth dslot = dc->ir & (1 << 20); 1232fcf5ef2aSThomas Huth abs = dc->ir & (1 << 19); 1233fcf5ef2aSThomas Huth link = dc->ir & (1 << 18); 1234fcf5ef2aSThomas Huth 1235fcf5ef2aSThomas Huth /* Memory barrier. */ 1236fcf5ef2aSThomas Huth mbar = (dc->ir >> 16) & 31; 1237fcf5ef2aSThomas Huth if (mbar == 2 && dc->imm == 4) { 1238badcbf9dSEdgar E. Iglesias uint16_t mbar_imm = dc->rd; 1239badcbf9dSEdgar E. Iglesias 12406f3c458bSEdgar E. Iglesias LOG_DIS("mbar %d\n", mbar_imm); 12416f3c458bSEdgar E. Iglesias 12423f172744SEdgar E. Iglesias /* Data access memory barrier. */ 12433f172744SEdgar E. Iglesias if ((mbar_imm & 2) == 0) { 12443f172744SEdgar E. Iglesias tcg_gen_mb(TCG_BAR_SC | TCG_MO_ALL); 12453f172744SEdgar E. Iglesias } 12463f172744SEdgar E. Iglesias 1247fcf5ef2aSThomas Huth /* mbar IMM & 16 decodes to sleep. */ 1248badcbf9dSEdgar E. Iglesias if (mbar_imm & 16) { 1249fcf5ef2aSThomas Huth TCGv_i32 tmp_hlt = tcg_const_i32(EXCP_HLT); 1250fcf5ef2aSThomas Huth TCGv_i32 tmp_1 = tcg_const_i32(1); 1251fcf5ef2aSThomas Huth 1252fcf5ef2aSThomas Huth LOG_DIS("sleep\n"); 1253fcf5ef2aSThomas Huth 1254b4919e7dSEdgar E. Iglesias if (trap_userspace(dc, true)) { 1255b4919e7dSEdgar E. Iglesias /* Sleep is a privileged instruction. */ 1256b4919e7dSEdgar E. Iglesias return; 1257b4919e7dSEdgar E. Iglesias } 1258b4919e7dSEdgar E. Iglesias 1259fcf5ef2aSThomas Huth t_sync_flags(dc); 1260fcf5ef2aSThomas Huth tcg_gen_st_i32(tmp_1, cpu_env, 1261fcf5ef2aSThomas Huth -offsetof(MicroBlazeCPU, env) 1262fcf5ef2aSThomas Huth +offsetof(CPUState, halted)); 12630f96e96bSRichard Henderson tcg_gen_movi_i32(cpu_pc, dc->pc + 4); 1264fcf5ef2aSThomas Huth gen_helper_raise_exception(cpu_env, tmp_hlt); 1265fcf5ef2aSThomas Huth tcg_temp_free_i32(tmp_hlt); 1266fcf5ef2aSThomas Huth tcg_temp_free_i32(tmp_1); 1267fcf5ef2aSThomas Huth return; 1268fcf5ef2aSThomas Huth } 1269fcf5ef2aSThomas Huth /* Break the TB. */ 1270fcf5ef2aSThomas Huth dc->cpustate_changed = 1; 1271fcf5ef2aSThomas Huth return; 1272fcf5ef2aSThomas Huth } 1273fcf5ef2aSThomas Huth 1274fcf5ef2aSThomas Huth LOG_DIS("br%s%s%s%s imm=%x\n", 1275fcf5ef2aSThomas Huth abs ? "a" : "", link ? "l" : "", 1276fcf5ef2aSThomas Huth dc->type_b ? "i" : "", dslot ? "d" : "", 1277fcf5ef2aSThomas Huth dc->imm); 1278fcf5ef2aSThomas Huth 1279fcf5ef2aSThomas Huth dc->delayed_branch = 1; 1280fcf5ef2aSThomas Huth if (dslot) { 1281f91c60f0SEdgar E. Iglesias dec_setup_dslot(dc); 1282fcf5ef2aSThomas Huth } 1283fcf5ef2aSThomas Huth if (link && dc->rd) 1284cfeea807SEdgar E. Iglesias tcg_gen_movi_i32(cpu_R[dc->rd], dc->pc); 1285fcf5ef2aSThomas Huth 1286fcf5ef2aSThomas Huth dc->jmp = JMP_INDIRECT; 1287fcf5ef2aSThomas Huth if (abs) { 1288cfeea807SEdgar E. Iglesias tcg_gen_movi_i32(env_btaken, 1); 12890f96e96bSRichard Henderson tcg_gen_mov_i32(cpu_btarget, *(dec_alu_op_b(dc))); 1290fcf5ef2aSThomas Huth if (link && !dslot) { 1291fcf5ef2aSThomas Huth if (!(dc->tb_flags & IMM_FLAG) && (dc->imm == 8 || dc->imm == 0x18)) 1292fcf5ef2aSThomas Huth t_gen_raise_exception(dc, EXCP_BREAK); 1293fcf5ef2aSThomas Huth if (dc->imm == 0) { 1294bdfc1e88SEdgar E. Iglesias if (trap_userspace(dc, true)) { 1295fcf5ef2aSThomas Huth return; 1296fcf5ef2aSThomas Huth } 1297fcf5ef2aSThomas Huth 1298fcf5ef2aSThomas Huth t_gen_raise_exception(dc, EXCP_DEBUG); 1299fcf5ef2aSThomas Huth } 1300fcf5ef2aSThomas Huth } 1301fcf5ef2aSThomas Huth } else { 1302fcf5ef2aSThomas Huth if (dec_alu_op_b_is_small_imm(dc)) { 1303fcf5ef2aSThomas Huth dc->jmp = JMP_DIRECT; 1304fcf5ef2aSThomas Huth dc->jmp_pc = dc->pc + (int32_t)((int16_t)dc->imm); 1305fcf5ef2aSThomas Huth } else { 1306cfeea807SEdgar E. Iglesias tcg_gen_movi_i32(env_btaken, 1); 13070f96e96bSRichard Henderson tcg_gen_addi_i32(cpu_btarget, *dec_alu_op_b(dc), dc->pc); 1308fcf5ef2aSThomas Huth } 1309fcf5ef2aSThomas Huth } 1310fcf5ef2aSThomas Huth } 1311fcf5ef2aSThomas Huth 1312fcf5ef2aSThomas Huth static inline void do_rti(DisasContext *dc) 1313fcf5ef2aSThomas Huth { 1314cfeea807SEdgar E. Iglesias TCGv_i32 t0, t1; 1315cfeea807SEdgar E. Iglesias t0 = tcg_temp_new_i32(); 1316cfeea807SEdgar E. Iglesias t1 = tcg_temp_new_i32(); 13173e0e16aeSRichard Henderson tcg_gen_mov_i32(t1, cpu_msr); 13180a22f8cfSEdgar E. Iglesias tcg_gen_shri_i32(t0, t1, 1); 13190a22f8cfSEdgar E. Iglesias tcg_gen_ori_i32(t1, t1, MSR_IE); 1320cfeea807SEdgar E. Iglesias tcg_gen_andi_i32(t0, t0, (MSR_VM | MSR_UM)); 1321fcf5ef2aSThomas Huth 1322cfeea807SEdgar E. Iglesias tcg_gen_andi_i32(t1, t1, ~(MSR_VM | MSR_UM)); 1323cfeea807SEdgar E. Iglesias tcg_gen_or_i32(t1, t1, t0); 1324fcf5ef2aSThomas Huth msr_write(dc, t1); 1325cfeea807SEdgar E. Iglesias tcg_temp_free_i32(t1); 1326cfeea807SEdgar E. Iglesias tcg_temp_free_i32(t0); 1327fcf5ef2aSThomas Huth dc->tb_flags &= ~DRTI_FLAG; 1328fcf5ef2aSThomas Huth } 1329fcf5ef2aSThomas Huth 1330fcf5ef2aSThomas Huth static inline void do_rtb(DisasContext *dc) 1331fcf5ef2aSThomas Huth { 1332cfeea807SEdgar E. Iglesias TCGv_i32 t0, t1; 1333cfeea807SEdgar E. Iglesias t0 = tcg_temp_new_i32(); 1334cfeea807SEdgar E. Iglesias t1 = tcg_temp_new_i32(); 13353e0e16aeSRichard Henderson tcg_gen_mov_i32(t1, cpu_msr); 13360a22f8cfSEdgar E. Iglesias tcg_gen_andi_i32(t1, t1, ~MSR_BIP); 1337cfeea807SEdgar E. Iglesias tcg_gen_shri_i32(t0, t1, 1); 1338cfeea807SEdgar E. Iglesias tcg_gen_andi_i32(t0, t0, (MSR_VM | MSR_UM)); 1339fcf5ef2aSThomas Huth 1340cfeea807SEdgar E. Iglesias tcg_gen_andi_i32(t1, t1, ~(MSR_VM | MSR_UM)); 1341cfeea807SEdgar E. Iglesias tcg_gen_or_i32(t1, t1, t0); 1342fcf5ef2aSThomas Huth msr_write(dc, t1); 1343cfeea807SEdgar E. Iglesias tcg_temp_free_i32(t1); 1344cfeea807SEdgar E. Iglesias tcg_temp_free_i32(t0); 1345fcf5ef2aSThomas Huth dc->tb_flags &= ~DRTB_FLAG; 1346fcf5ef2aSThomas Huth } 1347fcf5ef2aSThomas Huth 1348fcf5ef2aSThomas Huth static inline void do_rte(DisasContext *dc) 1349fcf5ef2aSThomas Huth { 1350cfeea807SEdgar E. Iglesias TCGv_i32 t0, t1; 1351cfeea807SEdgar E. Iglesias t0 = tcg_temp_new_i32(); 1352cfeea807SEdgar E. Iglesias t1 = tcg_temp_new_i32(); 1353fcf5ef2aSThomas Huth 13543e0e16aeSRichard Henderson tcg_gen_mov_i32(t1, cpu_msr); 13550a22f8cfSEdgar E. Iglesias tcg_gen_ori_i32(t1, t1, MSR_EE); 1356cfeea807SEdgar E. Iglesias tcg_gen_andi_i32(t1, t1, ~MSR_EIP); 1357cfeea807SEdgar E. Iglesias tcg_gen_shri_i32(t0, t1, 1); 1358cfeea807SEdgar E. Iglesias tcg_gen_andi_i32(t0, t0, (MSR_VM | MSR_UM)); 1359fcf5ef2aSThomas Huth 1360cfeea807SEdgar E. Iglesias tcg_gen_andi_i32(t1, t1, ~(MSR_VM | MSR_UM)); 1361cfeea807SEdgar E. Iglesias tcg_gen_or_i32(t1, t1, t0); 1362fcf5ef2aSThomas Huth msr_write(dc, t1); 1363cfeea807SEdgar E. Iglesias tcg_temp_free_i32(t1); 1364cfeea807SEdgar E. Iglesias tcg_temp_free_i32(t0); 1365fcf5ef2aSThomas Huth dc->tb_flags &= ~DRTE_FLAG; 1366fcf5ef2aSThomas Huth } 1367fcf5ef2aSThomas Huth 1368fcf5ef2aSThomas Huth static void dec_rts(DisasContext *dc) 1369fcf5ef2aSThomas Huth { 1370fcf5ef2aSThomas Huth unsigned int b_bit, i_bit, e_bit; 1371fcf5ef2aSThomas Huth 1372fcf5ef2aSThomas Huth i_bit = dc->ir & (1 << 21); 1373fcf5ef2aSThomas Huth b_bit = dc->ir & (1 << 22); 1374fcf5ef2aSThomas Huth e_bit = dc->ir & (1 << 23); 1375fcf5ef2aSThomas Huth 1376bdfc1e88SEdgar E. Iglesias if (trap_userspace(dc, i_bit || b_bit || e_bit)) { 1377bdfc1e88SEdgar E. Iglesias return; 1378bdfc1e88SEdgar E. Iglesias } 1379bdfc1e88SEdgar E. Iglesias 1380f91c60f0SEdgar E. Iglesias dec_setup_dslot(dc); 1381fcf5ef2aSThomas Huth 1382fcf5ef2aSThomas Huth if (i_bit) { 1383fcf5ef2aSThomas Huth LOG_DIS("rtid ir=%x\n", dc->ir); 1384fcf5ef2aSThomas Huth dc->tb_flags |= DRTI_FLAG; 1385fcf5ef2aSThomas Huth } else if (b_bit) { 1386fcf5ef2aSThomas Huth LOG_DIS("rtbd ir=%x\n", dc->ir); 1387fcf5ef2aSThomas Huth dc->tb_flags |= DRTB_FLAG; 1388fcf5ef2aSThomas Huth } else if (e_bit) { 1389fcf5ef2aSThomas Huth LOG_DIS("rted ir=%x\n", dc->ir); 1390fcf5ef2aSThomas Huth dc->tb_flags |= DRTE_FLAG; 1391fcf5ef2aSThomas Huth } else 1392fcf5ef2aSThomas Huth LOG_DIS("rts ir=%x\n", dc->ir); 1393fcf5ef2aSThomas Huth 1394fcf5ef2aSThomas Huth dc->jmp = JMP_INDIRECT; 1395cfeea807SEdgar E. Iglesias tcg_gen_movi_i32(env_btaken, 1); 13960f96e96bSRichard Henderson tcg_gen_add_i32(cpu_btarget, cpu_R[dc->ra], *dec_alu_op_b(dc)); 1397fcf5ef2aSThomas Huth } 1398fcf5ef2aSThomas Huth 1399fcf5ef2aSThomas Huth static int dec_check_fpuv2(DisasContext *dc) 1400fcf5ef2aSThomas Huth { 1401fcf5ef2aSThomas Huth if ((dc->cpu->cfg.use_fpu != 2) && (dc->tb_flags & MSR_EE_FLAG)) { 1402*6efd5599SRichard Henderson tcg_gen_movi_i32(cpu_esr, ESR_EC_FPU); 1403fcf5ef2aSThomas Huth t_gen_raise_exception(dc, EXCP_HW_EXCP); 1404fcf5ef2aSThomas Huth } 14052016a6a7SJoe Komlodi return (dc->cpu->cfg.use_fpu == 2) ? PVR2_USE_FPU2_MASK : 0; 1406fcf5ef2aSThomas Huth } 1407fcf5ef2aSThomas Huth 1408fcf5ef2aSThomas Huth static void dec_fpu(DisasContext *dc) 1409fcf5ef2aSThomas Huth { 1410fcf5ef2aSThomas Huth unsigned int fpu_insn; 1411fcf5ef2aSThomas Huth 14129ba8cd45SEdgar E. Iglesias if (trap_illegal(dc, !dc->cpu->cfg.use_fpu)) { 1413fcf5ef2aSThomas Huth return; 1414fcf5ef2aSThomas Huth } 1415fcf5ef2aSThomas Huth 1416fcf5ef2aSThomas Huth fpu_insn = (dc->ir >> 7) & 7; 1417fcf5ef2aSThomas Huth 1418fcf5ef2aSThomas Huth switch (fpu_insn) { 1419fcf5ef2aSThomas Huth case 0: 1420fcf5ef2aSThomas Huth gen_helper_fadd(cpu_R[dc->rd], cpu_env, cpu_R[dc->ra], 1421fcf5ef2aSThomas Huth cpu_R[dc->rb]); 1422fcf5ef2aSThomas Huth break; 1423fcf5ef2aSThomas Huth 1424fcf5ef2aSThomas Huth case 1: 1425fcf5ef2aSThomas Huth gen_helper_frsub(cpu_R[dc->rd], cpu_env, cpu_R[dc->ra], 1426fcf5ef2aSThomas Huth cpu_R[dc->rb]); 1427fcf5ef2aSThomas Huth break; 1428fcf5ef2aSThomas Huth 1429fcf5ef2aSThomas Huth case 2: 1430fcf5ef2aSThomas Huth gen_helper_fmul(cpu_R[dc->rd], cpu_env, cpu_R[dc->ra], 1431fcf5ef2aSThomas Huth cpu_R[dc->rb]); 1432fcf5ef2aSThomas Huth break; 1433fcf5ef2aSThomas Huth 1434fcf5ef2aSThomas Huth case 3: 1435fcf5ef2aSThomas Huth gen_helper_fdiv(cpu_R[dc->rd], cpu_env, cpu_R[dc->ra], 1436fcf5ef2aSThomas Huth cpu_R[dc->rb]); 1437fcf5ef2aSThomas Huth break; 1438fcf5ef2aSThomas Huth 1439fcf5ef2aSThomas Huth case 4: 1440fcf5ef2aSThomas Huth switch ((dc->ir >> 4) & 7) { 1441fcf5ef2aSThomas Huth case 0: 1442fcf5ef2aSThomas Huth gen_helper_fcmp_un(cpu_R[dc->rd], cpu_env, 1443fcf5ef2aSThomas Huth cpu_R[dc->ra], cpu_R[dc->rb]); 1444fcf5ef2aSThomas Huth break; 1445fcf5ef2aSThomas Huth case 1: 1446fcf5ef2aSThomas Huth gen_helper_fcmp_lt(cpu_R[dc->rd], cpu_env, 1447fcf5ef2aSThomas Huth cpu_R[dc->ra], cpu_R[dc->rb]); 1448fcf5ef2aSThomas Huth break; 1449fcf5ef2aSThomas Huth case 2: 1450fcf5ef2aSThomas Huth gen_helper_fcmp_eq(cpu_R[dc->rd], cpu_env, 1451fcf5ef2aSThomas Huth cpu_R[dc->ra], cpu_R[dc->rb]); 1452fcf5ef2aSThomas Huth break; 1453fcf5ef2aSThomas Huth case 3: 1454fcf5ef2aSThomas Huth gen_helper_fcmp_le(cpu_R[dc->rd], cpu_env, 1455fcf5ef2aSThomas Huth cpu_R[dc->ra], cpu_R[dc->rb]); 1456fcf5ef2aSThomas Huth break; 1457fcf5ef2aSThomas Huth case 4: 1458fcf5ef2aSThomas Huth gen_helper_fcmp_gt(cpu_R[dc->rd], cpu_env, 1459fcf5ef2aSThomas Huth cpu_R[dc->ra], cpu_R[dc->rb]); 1460fcf5ef2aSThomas Huth break; 1461fcf5ef2aSThomas Huth case 5: 1462fcf5ef2aSThomas Huth gen_helper_fcmp_ne(cpu_R[dc->rd], cpu_env, 1463fcf5ef2aSThomas Huth cpu_R[dc->ra], cpu_R[dc->rb]); 1464fcf5ef2aSThomas Huth break; 1465fcf5ef2aSThomas Huth case 6: 1466fcf5ef2aSThomas Huth gen_helper_fcmp_ge(cpu_R[dc->rd], cpu_env, 1467fcf5ef2aSThomas Huth cpu_R[dc->ra], cpu_R[dc->rb]); 1468fcf5ef2aSThomas Huth break; 1469fcf5ef2aSThomas Huth default: 1470fcf5ef2aSThomas Huth qemu_log_mask(LOG_UNIMP, 1471fcf5ef2aSThomas Huth "unimplemented fcmp fpu_insn=%x pc=%x" 1472fcf5ef2aSThomas Huth " opc=%x\n", 1473fcf5ef2aSThomas Huth fpu_insn, dc->pc, dc->opcode); 1474fcf5ef2aSThomas Huth dc->abort_at_next_insn = 1; 1475fcf5ef2aSThomas Huth break; 1476fcf5ef2aSThomas Huth } 1477fcf5ef2aSThomas Huth break; 1478fcf5ef2aSThomas Huth 1479fcf5ef2aSThomas Huth case 5: 1480fcf5ef2aSThomas Huth if (!dec_check_fpuv2(dc)) { 1481fcf5ef2aSThomas Huth return; 1482fcf5ef2aSThomas Huth } 1483fcf5ef2aSThomas Huth gen_helper_flt(cpu_R[dc->rd], cpu_env, cpu_R[dc->ra]); 1484fcf5ef2aSThomas Huth break; 1485fcf5ef2aSThomas Huth 1486fcf5ef2aSThomas Huth case 6: 1487fcf5ef2aSThomas Huth if (!dec_check_fpuv2(dc)) { 1488fcf5ef2aSThomas Huth return; 1489fcf5ef2aSThomas Huth } 1490fcf5ef2aSThomas Huth gen_helper_fint(cpu_R[dc->rd], cpu_env, cpu_R[dc->ra]); 1491fcf5ef2aSThomas Huth break; 1492fcf5ef2aSThomas Huth 1493fcf5ef2aSThomas Huth case 7: 1494fcf5ef2aSThomas Huth if (!dec_check_fpuv2(dc)) { 1495fcf5ef2aSThomas Huth return; 1496fcf5ef2aSThomas Huth } 1497fcf5ef2aSThomas Huth gen_helper_fsqrt(cpu_R[dc->rd], cpu_env, cpu_R[dc->ra]); 1498fcf5ef2aSThomas Huth break; 1499fcf5ef2aSThomas Huth 1500fcf5ef2aSThomas Huth default: 1501fcf5ef2aSThomas Huth qemu_log_mask(LOG_UNIMP, "unimplemented FPU insn fpu_insn=%x pc=%x" 1502fcf5ef2aSThomas Huth " opc=%x\n", 1503fcf5ef2aSThomas Huth fpu_insn, dc->pc, dc->opcode); 1504fcf5ef2aSThomas Huth dc->abort_at_next_insn = 1; 1505fcf5ef2aSThomas Huth break; 1506fcf5ef2aSThomas Huth } 1507fcf5ef2aSThomas Huth } 1508fcf5ef2aSThomas Huth 1509fcf5ef2aSThomas Huth static void dec_null(DisasContext *dc) 1510fcf5ef2aSThomas Huth { 15119ba8cd45SEdgar E. Iglesias if (trap_illegal(dc, true)) { 1512fcf5ef2aSThomas Huth return; 1513fcf5ef2aSThomas Huth } 1514fcf5ef2aSThomas Huth qemu_log_mask(LOG_GUEST_ERROR, "unknown insn pc=%x opc=%x\n", dc->pc, dc->opcode); 1515fcf5ef2aSThomas Huth dc->abort_at_next_insn = 1; 1516fcf5ef2aSThomas Huth } 1517fcf5ef2aSThomas Huth 1518fcf5ef2aSThomas Huth /* Insns connected to FSL or AXI stream attached devices. */ 1519fcf5ef2aSThomas Huth static void dec_stream(DisasContext *dc) 1520fcf5ef2aSThomas Huth { 1521fcf5ef2aSThomas Huth TCGv_i32 t_id, t_ctrl; 1522fcf5ef2aSThomas Huth int ctrl; 1523fcf5ef2aSThomas Huth 1524fcf5ef2aSThomas Huth LOG_DIS("%s%s imm=%x\n", dc->rd ? "get" : "put", 1525fcf5ef2aSThomas Huth dc->type_b ? "" : "d", dc->imm); 1526fcf5ef2aSThomas Huth 1527bdfc1e88SEdgar E. Iglesias if (trap_userspace(dc, true)) { 1528fcf5ef2aSThomas Huth return; 1529fcf5ef2aSThomas Huth } 1530fcf5ef2aSThomas Huth 1531cfeea807SEdgar E. Iglesias t_id = tcg_temp_new_i32(); 1532fcf5ef2aSThomas Huth if (dc->type_b) { 1533cfeea807SEdgar E. Iglesias tcg_gen_movi_i32(t_id, dc->imm & 0xf); 1534fcf5ef2aSThomas Huth ctrl = dc->imm >> 10; 1535fcf5ef2aSThomas Huth } else { 1536cfeea807SEdgar E. Iglesias tcg_gen_andi_i32(t_id, cpu_R[dc->rb], 0xf); 1537fcf5ef2aSThomas Huth ctrl = dc->imm >> 5; 1538fcf5ef2aSThomas Huth } 1539fcf5ef2aSThomas Huth 1540cfeea807SEdgar E. Iglesias t_ctrl = tcg_const_i32(ctrl); 1541fcf5ef2aSThomas Huth 1542fcf5ef2aSThomas Huth if (dc->rd == 0) { 1543fcf5ef2aSThomas Huth gen_helper_put(t_id, t_ctrl, cpu_R[dc->ra]); 1544fcf5ef2aSThomas Huth } else { 1545fcf5ef2aSThomas Huth gen_helper_get(cpu_R[dc->rd], t_id, t_ctrl); 1546fcf5ef2aSThomas Huth } 1547cfeea807SEdgar E. Iglesias tcg_temp_free_i32(t_id); 1548cfeea807SEdgar E. Iglesias tcg_temp_free_i32(t_ctrl); 1549fcf5ef2aSThomas Huth } 1550fcf5ef2aSThomas Huth 1551fcf5ef2aSThomas Huth static struct decoder_info { 1552fcf5ef2aSThomas Huth struct { 1553fcf5ef2aSThomas Huth uint32_t bits; 1554fcf5ef2aSThomas Huth uint32_t mask; 1555fcf5ef2aSThomas Huth }; 1556fcf5ef2aSThomas Huth void (*dec)(DisasContext *dc); 1557fcf5ef2aSThomas Huth } decinfo[] = { 1558fcf5ef2aSThomas Huth {DEC_ADD, dec_add}, 1559fcf5ef2aSThomas Huth {DEC_SUB, dec_sub}, 1560fcf5ef2aSThomas Huth {DEC_AND, dec_and}, 1561fcf5ef2aSThomas Huth {DEC_XOR, dec_xor}, 1562fcf5ef2aSThomas Huth {DEC_OR, dec_or}, 1563fcf5ef2aSThomas Huth {DEC_BIT, dec_bit}, 1564fcf5ef2aSThomas Huth {DEC_BARREL, dec_barrel}, 1565fcf5ef2aSThomas Huth {DEC_LD, dec_load}, 1566fcf5ef2aSThomas Huth {DEC_ST, dec_store}, 1567fcf5ef2aSThomas Huth {DEC_IMM, dec_imm}, 1568fcf5ef2aSThomas Huth {DEC_BR, dec_br}, 1569fcf5ef2aSThomas Huth {DEC_BCC, dec_bcc}, 1570fcf5ef2aSThomas Huth {DEC_RTS, dec_rts}, 1571fcf5ef2aSThomas Huth {DEC_FPU, dec_fpu}, 1572fcf5ef2aSThomas Huth {DEC_MUL, dec_mul}, 1573fcf5ef2aSThomas Huth {DEC_DIV, dec_div}, 1574fcf5ef2aSThomas Huth {DEC_MSR, dec_msr}, 1575fcf5ef2aSThomas Huth {DEC_STREAM, dec_stream}, 1576fcf5ef2aSThomas Huth {{0, 0}, dec_null} 1577fcf5ef2aSThomas Huth }; 1578fcf5ef2aSThomas Huth 1579fcf5ef2aSThomas Huth static inline void decode(DisasContext *dc, uint32_t ir) 1580fcf5ef2aSThomas Huth { 1581fcf5ef2aSThomas Huth int i; 1582fcf5ef2aSThomas Huth 1583fcf5ef2aSThomas Huth dc->ir = ir; 1584fcf5ef2aSThomas Huth LOG_DIS("%8.8x\t", dc->ir); 1585fcf5ef2aSThomas Huth 1586462c2544SEdgar E. Iglesias if (ir == 0) { 15871ee1bd28SEdgar E. Iglesias trap_illegal(dc, dc->cpu->cfg.opcode_0_illegal); 1588462c2544SEdgar E. Iglesias /* Don't decode nop/zero instructions any further. */ 1589462c2544SEdgar E. Iglesias return; 1590462c2544SEdgar E. Iglesias } 1591fcf5ef2aSThomas Huth 1592fcf5ef2aSThomas Huth /* bit 2 seems to indicate insn type. */ 1593fcf5ef2aSThomas Huth dc->type_b = ir & (1 << 29); 1594fcf5ef2aSThomas Huth 1595fcf5ef2aSThomas Huth dc->opcode = EXTRACT_FIELD(ir, 26, 31); 1596fcf5ef2aSThomas Huth dc->rd = EXTRACT_FIELD(ir, 21, 25); 1597fcf5ef2aSThomas Huth dc->ra = EXTRACT_FIELD(ir, 16, 20); 1598fcf5ef2aSThomas Huth dc->rb = EXTRACT_FIELD(ir, 11, 15); 1599fcf5ef2aSThomas Huth dc->imm = EXTRACT_FIELD(ir, 0, 15); 1600fcf5ef2aSThomas Huth 1601fcf5ef2aSThomas Huth /* Large switch for all insns. */ 1602fcf5ef2aSThomas Huth for (i = 0; i < ARRAY_SIZE(decinfo); i++) { 1603fcf5ef2aSThomas Huth if ((dc->opcode & decinfo[i].mask) == decinfo[i].bits) { 1604fcf5ef2aSThomas Huth decinfo[i].dec(dc); 1605fcf5ef2aSThomas Huth break; 1606fcf5ef2aSThomas Huth } 1607fcf5ef2aSThomas Huth } 1608fcf5ef2aSThomas Huth } 1609fcf5ef2aSThomas Huth 1610fcf5ef2aSThomas Huth /* generate intermediate code for basic block 'tb'. */ 16118b86d6d2SRichard Henderson void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int max_insns) 1612fcf5ef2aSThomas Huth { 16139c489ea6SLluís Vilanova CPUMBState *env = cs->env_ptr; 1614f5c7e93aSRichard Henderson MicroBlazeCPU *cpu = env_archcpu(env); 1615fcf5ef2aSThomas Huth uint32_t pc_start; 1616fcf5ef2aSThomas Huth struct DisasContext ctx; 1617fcf5ef2aSThomas Huth struct DisasContext *dc = &ctx; 161856371527SEmilio G. Cota uint32_t page_start, org_flags; 1619cfeea807SEdgar E. Iglesias uint32_t npc; 1620fcf5ef2aSThomas Huth int num_insns; 1621fcf5ef2aSThomas Huth 1622fcf5ef2aSThomas Huth pc_start = tb->pc; 1623fcf5ef2aSThomas Huth dc->cpu = cpu; 1624fcf5ef2aSThomas Huth dc->tb = tb; 1625fcf5ef2aSThomas Huth org_flags = dc->synced_flags = dc->tb_flags = tb->flags; 1626fcf5ef2aSThomas Huth 1627fcf5ef2aSThomas Huth dc->is_jmp = DISAS_NEXT; 1628fcf5ef2aSThomas Huth dc->jmp = 0; 1629fcf5ef2aSThomas Huth dc->delayed_branch = !!(dc->tb_flags & D_FLAG); 1630fcf5ef2aSThomas Huth if (dc->delayed_branch) { 1631fcf5ef2aSThomas Huth dc->jmp = JMP_INDIRECT; 1632fcf5ef2aSThomas Huth } 1633fcf5ef2aSThomas Huth dc->pc = pc_start; 1634fcf5ef2aSThomas Huth dc->singlestep_enabled = cs->singlestep_enabled; 1635fcf5ef2aSThomas Huth dc->cpustate_changed = 0; 1636fcf5ef2aSThomas Huth dc->abort_at_next_insn = 0; 1637fcf5ef2aSThomas Huth 1638fcf5ef2aSThomas Huth if (pc_start & 3) { 1639fcf5ef2aSThomas Huth cpu_abort(cs, "Microblaze: unaligned PC=%x\n", pc_start); 1640fcf5ef2aSThomas Huth } 1641fcf5ef2aSThomas Huth 164256371527SEmilio G. Cota page_start = pc_start & TARGET_PAGE_MASK; 1643fcf5ef2aSThomas Huth num_insns = 0; 1644fcf5ef2aSThomas Huth 1645fcf5ef2aSThomas Huth gen_tb_start(tb); 1646fcf5ef2aSThomas Huth do 1647fcf5ef2aSThomas Huth { 1648fcf5ef2aSThomas Huth tcg_gen_insn_start(dc->pc); 1649fcf5ef2aSThomas Huth num_insns++; 1650fcf5ef2aSThomas Huth 1651fcf5ef2aSThomas Huth #if SIM_COMPAT 1652fcf5ef2aSThomas Huth if (qemu_loglevel_mask(CPU_LOG_TB_IN_ASM)) { 16530f96e96bSRichard Henderson tcg_gen_movi_i32(cpu_pc, dc->pc); 1654fcf5ef2aSThomas Huth gen_helper_debug(); 1655fcf5ef2aSThomas Huth } 1656fcf5ef2aSThomas Huth #endif 1657fcf5ef2aSThomas Huth 1658fcf5ef2aSThomas Huth if (unlikely(cpu_breakpoint_test(cs, dc->pc, BP_ANY))) { 1659fcf5ef2aSThomas Huth t_gen_raise_exception(dc, EXCP_DEBUG); 1660fcf5ef2aSThomas Huth dc->is_jmp = DISAS_UPDATE; 1661fcf5ef2aSThomas Huth /* The address covered by the breakpoint must be included in 1662fcf5ef2aSThomas Huth [tb->pc, tb->pc + tb->size) in order to for it to be 1663fcf5ef2aSThomas Huth properly cleared -- thus we increment the PC here so that 1664fcf5ef2aSThomas Huth the logic setting tb->size below does the right thing. */ 1665fcf5ef2aSThomas Huth dc->pc += 4; 1666fcf5ef2aSThomas Huth break; 1667fcf5ef2aSThomas Huth } 1668fcf5ef2aSThomas Huth 1669fcf5ef2aSThomas Huth /* Pretty disas. */ 1670fcf5ef2aSThomas Huth LOG_DIS("%8.8x:\t", dc->pc); 1671fcf5ef2aSThomas Huth 1672c5a49c63SEmilio G. Cota if (num_insns == max_insns && (tb_cflags(tb) & CF_LAST_IO)) { 1673fcf5ef2aSThomas Huth gen_io_start(); 1674fcf5ef2aSThomas Huth } 1675fcf5ef2aSThomas Huth 1676fcf5ef2aSThomas Huth dc->clear_imm = 1; 1677fcf5ef2aSThomas Huth decode(dc, cpu_ldl_code(env, dc->pc)); 1678fcf5ef2aSThomas Huth if (dc->clear_imm) 1679fcf5ef2aSThomas Huth dc->tb_flags &= ~IMM_FLAG; 1680fcf5ef2aSThomas Huth dc->pc += 4; 1681fcf5ef2aSThomas Huth 1682fcf5ef2aSThomas Huth if (dc->delayed_branch) { 1683fcf5ef2aSThomas Huth dc->delayed_branch--; 1684fcf5ef2aSThomas Huth if (!dc->delayed_branch) { 1685fcf5ef2aSThomas Huth if (dc->tb_flags & DRTI_FLAG) 1686fcf5ef2aSThomas Huth do_rti(dc); 1687fcf5ef2aSThomas Huth if (dc->tb_flags & DRTB_FLAG) 1688fcf5ef2aSThomas Huth do_rtb(dc); 1689fcf5ef2aSThomas Huth if (dc->tb_flags & DRTE_FLAG) 1690fcf5ef2aSThomas Huth do_rte(dc); 1691fcf5ef2aSThomas Huth /* Clear the delay slot flag. */ 1692fcf5ef2aSThomas Huth dc->tb_flags &= ~D_FLAG; 1693fcf5ef2aSThomas Huth /* If it is a direct jump, try direct chaining. */ 1694fcf5ef2aSThomas Huth if (dc->jmp == JMP_INDIRECT) { 16950f96e96bSRichard Henderson TCGv_i32 tmp_pc = tcg_const_i32(dc->pc); 16960f96e96bSRichard Henderson eval_cond_jmp(dc, cpu_btarget, tmp_pc); 16970f96e96bSRichard Henderson tcg_temp_free_i32(tmp_pc); 1698fcf5ef2aSThomas Huth dc->is_jmp = DISAS_JUMP; 1699fcf5ef2aSThomas Huth } else if (dc->jmp == JMP_DIRECT) { 1700fcf5ef2aSThomas Huth t_sync_flags(dc); 1701fcf5ef2aSThomas Huth gen_goto_tb(dc, 0, dc->jmp_pc); 1702fcf5ef2aSThomas Huth dc->is_jmp = DISAS_TB_JUMP; 1703fcf5ef2aSThomas Huth } else if (dc->jmp == JMP_DIRECT_CC) { 1704fcf5ef2aSThomas Huth TCGLabel *l1 = gen_new_label(); 1705fcf5ef2aSThomas Huth t_sync_flags(dc); 1706fcf5ef2aSThomas Huth /* Conditional jmp. */ 1707cfeea807SEdgar E. Iglesias tcg_gen_brcondi_i32(TCG_COND_NE, env_btaken, 0, l1); 1708fcf5ef2aSThomas Huth gen_goto_tb(dc, 1, dc->pc); 1709fcf5ef2aSThomas Huth gen_set_label(l1); 1710fcf5ef2aSThomas Huth gen_goto_tb(dc, 0, dc->jmp_pc); 1711fcf5ef2aSThomas Huth 1712fcf5ef2aSThomas Huth dc->is_jmp = DISAS_TB_JUMP; 1713fcf5ef2aSThomas Huth } 1714fcf5ef2aSThomas Huth break; 1715fcf5ef2aSThomas Huth } 1716fcf5ef2aSThomas Huth } 1717fcf5ef2aSThomas Huth if (cs->singlestep_enabled) { 1718fcf5ef2aSThomas Huth break; 1719fcf5ef2aSThomas Huth } 1720fcf5ef2aSThomas Huth } while (!dc->is_jmp && !dc->cpustate_changed 1721fcf5ef2aSThomas Huth && !tcg_op_buf_full() 1722fcf5ef2aSThomas Huth && !singlestep 172356371527SEmilio G. Cota && (dc->pc - page_start < TARGET_PAGE_SIZE) 1724fcf5ef2aSThomas Huth && num_insns < max_insns); 1725fcf5ef2aSThomas Huth 1726fcf5ef2aSThomas Huth npc = dc->pc; 1727fcf5ef2aSThomas Huth if (dc->jmp == JMP_DIRECT || dc->jmp == JMP_DIRECT_CC) { 1728fcf5ef2aSThomas Huth if (dc->tb_flags & D_FLAG) { 1729fcf5ef2aSThomas Huth dc->is_jmp = DISAS_UPDATE; 17300f96e96bSRichard Henderson tcg_gen_movi_i32(cpu_pc, npc); 1731fcf5ef2aSThomas Huth sync_jmpstate(dc); 1732fcf5ef2aSThomas Huth } else 1733fcf5ef2aSThomas Huth npc = dc->jmp_pc; 1734fcf5ef2aSThomas Huth } 1735fcf5ef2aSThomas Huth 1736fcf5ef2aSThomas Huth /* Force an update if the per-tb cpu state has changed. */ 1737fcf5ef2aSThomas Huth if (dc->is_jmp == DISAS_NEXT 1738fcf5ef2aSThomas Huth && (dc->cpustate_changed || org_flags != dc->tb_flags)) { 1739fcf5ef2aSThomas Huth dc->is_jmp = DISAS_UPDATE; 17400f96e96bSRichard Henderson tcg_gen_movi_i32(cpu_pc, npc); 1741fcf5ef2aSThomas Huth } 1742fcf5ef2aSThomas Huth t_sync_flags(dc); 1743fcf5ef2aSThomas Huth 1744fcf5ef2aSThomas Huth if (unlikely(cs->singlestep_enabled)) { 1745fcf5ef2aSThomas Huth TCGv_i32 tmp = tcg_const_i32(EXCP_DEBUG); 1746fcf5ef2aSThomas Huth 1747fcf5ef2aSThomas Huth if (dc->is_jmp != DISAS_JUMP) { 17480f96e96bSRichard Henderson tcg_gen_movi_i32(cpu_pc, npc); 1749fcf5ef2aSThomas Huth } 1750fcf5ef2aSThomas Huth gen_helper_raise_exception(cpu_env, tmp); 1751fcf5ef2aSThomas Huth tcg_temp_free_i32(tmp); 1752fcf5ef2aSThomas Huth } else { 1753fcf5ef2aSThomas Huth switch(dc->is_jmp) { 1754fcf5ef2aSThomas Huth case DISAS_NEXT: 1755fcf5ef2aSThomas Huth gen_goto_tb(dc, 1, npc); 1756fcf5ef2aSThomas Huth break; 1757fcf5ef2aSThomas Huth default: 1758fcf5ef2aSThomas Huth case DISAS_JUMP: 1759fcf5ef2aSThomas Huth case DISAS_UPDATE: 1760fcf5ef2aSThomas Huth /* indicate that the hash table must be used 1761fcf5ef2aSThomas Huth to find the next TB */ 176207ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 1763fcf5ef2aSThomas Huth break; 1764fcf5ef2aSThomas Huth case DISAS_TB_JUMP: 1765fcf5ef2aSThomas Huth /* nothing more to generate */ 1766fcf5ef2aSThomas Huth break; 1767fcf5ef2aSThomas Huth } 1768fcf5ef2aSThomas Huth } 1769fcf5ef2aSThomas Huth gen_tb_end(tb, num_insns); 1770fcf5ef2aSThomas Huth 1771fcf5ef2aSThomas Huth tb->size = dc->pc - pc_start; 1772fcf5ef2aSThomas Huth tb->icount = num_insns; 1773fcf5ef2aSThomas Huth 1774fcf5ef2aSThomas Huth #ifdef DEBUG_DISAS 1775fcf5ef2aSThomas Huth #if !SIM_COMPAT 1776fcf5ef2aSThomas Huth if (qemu_loglevel_mask(CPU_LOG_TB_IN_ASM) 1777fcf5ef2aSThomas Huth && qemu_log_in_addr_range(pc_start)) { 1778fc59d2d8SRobert Foley FILE *logfile = qemu_log_lock(); 1779fcf5ef2aSThomas Huth qemu_log("--------------\n"); 17801d48474dSRichard Henderson log_target_disas(cs, pc_start, dc->pc - pc_start); 1781fc59d2d8SRobert Foley qemu_log_unlock(logfile); 1782fcf5ef2aSThomas Huth } 1783fcf5ef2aSThomas Huth #endif 1784fcf5ef2aSThomas Huth #endif 1785fcf5ef2aSThomas Huth assert(!dc->abort_at_next_insn); 1786fcf5ef2aSThomas Huth } 1787fcf5ef2aSThomas Huth 178890c84c56SMarkus Armbruster void mb_cpu_dump_state(CPUState *cs, FILE *f, int flags) 1789fcf5ef2aSThomas Huth { 1790fcf5ef2aSThomas Huth MicroBlazeCPU *cpu = MICROBLAZE_CPU(cs); 1791fcf5ef2aSThomas Huth CPUMBState *env = &cpu->env; 1792fcf5ef2aSThomas Huth int i; 1793fcf5ef2aSThomas Huth 179490c84c56SMarkus Armbruster if (!env) { 1795fcf5ef2aSThomas Huth return; 179690c84c56SMarkus Armbruster } 1797fcf5ef2aSThomas Huth 17980f96e96bSRichard Henderson qemu_fprintf(f, "IN: PC=%x %s\n", 179976e8187dSRichard Henderson env->pc, lookup_symbol(env->pc)); 1800*6efd5599SRichard Henderson qemu_fprintf(f, "rmsr=%x resr=%x rear=%" PRIx64 " " 18012ead1b18SJoe Komlodi "debug=%x imm=%x iflags=%x fsr=%" PRIx64 " " 18022ead1b18SJoe Komlodi "rbtr=%" PRIx64 "\n", 180378e9caf2SRichard Henderson env->msr, env->esr, env->ear, 18045a8e0136SRichard Henderson env->debug, env->imm, env->iflags, env->fsr, 18056fbf78f2SRichard Henderson env->btr); 18060f96e96bSRichard Henderson qemu_fprintf(f, "btaken=%d btarget=%x mode=%s(saved=%s) eip=%d ie=%d\n", 1807fcf5ef2aSThomas Huth env->btaken, env->btarget, 18082e5282caSRichard Henderson (env->msr & MSR_UM) ? "user" : "kernel", 18092e5282caSRichard Henderson (env->msr & MSR_UMS) ? "user" : "kernel", 18102e5282caSRichard Henderson (bool)(env->msr & MSR_EIP), 18112e5282caSRichard Henderson (bool)(env->msr & MSR_IE)); 18122ead1b18SJoe Komlodi for (i = 0; i < 12; i++) { 18132ead1b18SJoe Komlodi qemu_fprintf(f, "rpvr%2.2d=%8.8x ", i, env->pvr.regs[i]); 18142ead1b18SJoe Komlodi if ((i + 1) % 4 == 0) { 18152ead1b18SJoe Komlodi qemu_fprintf(f, "\n"); 18162ead1b18SJoe Komlodi } 18172ead1b18SJoe Komlodi } 1818fcf5ef2aSThomas Huth 18192ead1b18SJoe Komlodi /* Registers that aren't modeled are reported as 0 */ 18202ead1b18SJoe Komlodi qemu_fprintf(f, "redr=%" PRIx64 " rpid=0 rzpr=0 rtlbx=0 rtlbsx=0 " 1821af20a93aSRichard Henderson "rtlblo=0 rtlbhi=0\n", env->edr); 18222ead1b18SJoe Komlodi qemu_fprintf(f, "slr=%x shr=%x\n", env->slr, env->shr); 1823fcf5ef2aSThomas Huth for (i = 0; i < 32; i++) { 182490c84c56SMarkus Armbruster qemu_fprintf(f, "r%2.2d=%8.8x ", i, env->regs[i]); 1825fcf5ef2aSThomas Huth if ((i + 1) % 4 == 0) 182690c84c56SMarkus Armbruster qemu_fprintf(f, "\n"); 1827fcf5ef2aSThomas Huth } 182890c84c56SMarkus Armbruster qemu_fprintf(f, "\n\n"); 1829fcf5ef2aSThomas Huth } 1830fcf5ef2aSThomas Huth 1831fcf5ef2aSThomas Huth void mb_tcg_init(void) 1832fcf5ef2aSThomas Huth { 1833fcf5ef2aSThomas Huth int i; 1834fcf5ef2aSThomas Huth 1835cfeea807SEdgar E. Iglesias env_debug = tcg_global_mem_new_i32(cpu_env, 1836fcf5ef2aSThomas Huth offsetof(CPUMBState, debug), 1837fcf5ef2aSThomas Huth "debug0"); 1838cfeea807SEdgar E. Iglesias env_iflags = tcg_global_mem_new_i32(cpu_env, 1839fcf5ef2aSThomas Huth offsetof(CPUMBState, iflags), 1840fcf5ef2aSThomas Huth "iflags"); 1841cfeea807SEdgar E. Iglesias env_imm = tcg_global_mem_new_i32(cpu_env, 1842fcf5ef2aSThomas Huth offsetof(CPUMBState, imm), 1843fcf5ef2aSThomas Huth "imm"); 18440f96e96bSRichard Henderson cpu_btarget = tcg_global_mem_new_i32(cpu_env, 1845fcf5ef2aSThomas Huth offsetof(CPUMBState, btarget), 1846fcf5ef2aSThomas Huth "btarget"); 1847cfeea807SEdgar E. Iglesias env_btaken = tcg_global_mem_new_i32(cpu_env, 1848fcf5ef2aSThomas Huth offsetof(CPUMBState, btaken), 1849fcf5ef2aSThomas Huth "btaken"); 1850403322eaSEdgar E. Iglesias env_res_addr = tcg_global_mem_new(cpu_env, 1851fcf5ef2aSThomas Huth offsetof(CPUMBState, res_addr), 1852fcf5ef2aSThomas Huth "res_addr"); 1853cfeea807SEdgar E. Iglesias env_res_val = tcg_global_mem_new_i32(cpu_env, 1854fcf5ef2aSThomas Huth offsetof(CPUMBState, res_val), 1855fcf5ef2aSThomas Huth "res_val"); 1856fcf5ef2aSThomas Huth for (i = 0; i < ARRAY_SIZE(cpu_R); i++) { 1857cfeea807SEdgar E. Iglesias cpu_R[i] = tcg_global_mem_new_i32(cpu_env, 1858fcf5ef2aSThomas Huth offsetof(CPUMBState, regs[i]), 1859fcf5ef2aSThomas Huth regnames[i]); 1860fcf5ef2aSThomas Huth } 186176e8187dSRichard Henderson 1862aa28e6d4SRichard Henderson cpu_pc = 18630f96e96bSRichard Henderson tcg_global_mem_new_i32(cpu_env, offsetof(CPUMBState, pc), "rpc"); 1864aa28e6d4SRichard Henderson cpu_msr = 18653e0e16aeSRichard Henderson tcg_global_mem_new_i32(cpu_env, offsetof(CPUMBState, msr), "rmsr"); 1866aa28e6d4SRichard Henderson cpu_ear = 1867b2e80a3cSRichard Henderson tcg_global_mem_new_i64(cpu_env, offsetof(CPUMBState, ear), "rear"); 1868aa28e6d4SRichard Henderson cpu_esr = 1869*6efd5599SRichard Henderson tcg_global_mem_new_i32(cpu_env, offsetof(CPUMBState, esr), "resr"); 1870aa28e6d4SRichard Henderson cpu_fsr = 18715a8e0136SRichard Henderson tcg_global_mem_new_i64(cpu_env, offsetof(CPUMBState, fsr), "rfsr"); 1872aa28e6d4SRichard Henderson cpu_btr = 18736fbf78f2SRichard Henderson tcg_global_mem_new_i64(cpu_env, offsetof(CPUMBState, btr), "rbtr"); 1874aa28e6d4SRichard Henderson cpu_edr = 1875af20a93aSRichard Henderson tcg_global_mem_new_i64(cpu_env, offsetof(CPUMBState, edr), "redr"); 1876fcf5ef2aSThomas Huth } 1877fcf5ef2aSThomas Huth 1878fcf5ef2aSThomas Huth void restore_state_to_opc(CPUMBState *env, TranslationBlock *tb, 1879fcf5ef2aSThomas Huth target_ulong *data) 1880fcf5ef2aSThomas Huth { 188176e8187dSRichard Henderson env->pc = data[0]; 1882fcf5ef2aSThomas Huth } 1883