xref: /openbmc/qemu/target/i386/tcg/system/smm_helper.c (revision 65cb7129f4160c7e07a0da107f888ec73ae96776)
1*32cad1ffSPhilippe Mathieu-Daudé /*
2*32cad1ffSPhilippe Mathieu-Daudé  *  x86 SMM helpers (system-only)
3*32cad1ffSPhilippe Mathieu-Daudé  *
4*32cad1ffSPhilippe Mathieu-Daudé  *  Copyright (c) 2003 Fabrice Bellard
5*32cad1ffSPhilippe Mathieu-Daudé  *
6*32cad1ffSPhilippe Mathieu-Daudé  * This library is free software; you can redistribute it and/or
7*32cad1ffSPhilippe Mathieu-Daudé  * modify it under the terms of the GNU Lesser General Public
8*32cad1ffSPhilippe Mathieu-Daudé  * License as published by the Free Software Foundation; either
9*32cad1ffSPhilippe Mathieu-Daudé  * version 2.1 of the License, or (at your option) any later version.
10*32cad1ffSPhilippe Mathieu-Daudé  *
11*32cad1ffSPhilippe Mathieu-Daudé  * This library is distributed in the hope that it will be useful,
12*32cad1ffSPhilippe Mathieu-Daudé  * but WITHOUT ANY WARRANTY; without even the implied warranty of
13*32cad1ffSPhilippe Mathieu-Daudé  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
14*32cad1ffSPhilippe Mathieu-Daudé  * Lesser General Public License for more details.
15*32cad1ffSPhilippe Mathieu-Daudé  *
16*32cad1ffSPhilippe Mathieu-Daudé  * You should have received a copy of the GNU Lesser General Public
17*32cad1ffSPhilippe Mathieu-Daudé  * License along with this library; if not, see <http://www.gnu.org/licenses/>.
18*32cad1ffSPhilippe Mathieu-Daudé  */
19*32cad1ffSPhilippe Mathieu-Daudé 
20*32cad1ffSPhilippe Mathieu-Daudé #include "qemu/osdep.h"
21*32cad1ffSPhilippe Mathieu-Daudé #include "cpu.h"
22*32cad1ffSPhilippe Mathieu-Daudé #include "exec/helper-proto.h"
23*32cad1ffSPhilippe Mathieu-Daudé #include "exec/log.h"
24*32cad1ffSPhilippe Mathieu-Daudé #include "tcg/helper-tcg.h"
25*32cad1ffSPhilippe Mathieu-Daudé 
26*32cad1ffSPhilippe Mathieu-Daudé 
27*32cad1ffSPhilippe Mathieu-Daudé /* SMM support */
28*32cad1ffSPhilippe Mathieu-Daudé 
29*32cad1ffSPhilippe Mathieu-Daudé #ifdef TARGET_X86_64
30*32cad1ffSPhilippe Mathieu-Daudé #define SMM_REVISION_ID 0x00020064
31*32cad1ffSPhilippe Mathieu-Daudé #else
32*32cad1ffSPhilippe Mathieu-Daudé #define SMM_REVISION_ID 0x00020000
33*32cad1ffSPhilippe Mathieu-Daudé #endif
34*32cad1ffSPhilippe Mathieu-Daudé 
do_smm_enter(X86CPU * cpu)35*32cad1ffSPhilippe Mathieu-Daudé void do_smm_enter(X86CPU *cpu)
36*32cad1ffSPhilippe Mathieu-Daudé {
37*32cad1ffSPhilippe Mathieu-Daudé     CPUX86State *env = &cpu->env;
38*32cad1ffSPhilippe Mathieu-Daudé     CPUState *cs = CPU(cpu);
39*32cad1ffSPhilippe Mathieu-Daudé     target_ulong sm_state;
40*32cad1ffSPhilippe Mathieu-Daudé     SegmentCache *dt;
41*32cad1ffSPhilippe Mathieu-Daudé     int i, offset;
42*32cad1ffSPhilippe Mathieu-Daudé 
43*32cad1ffSPhilippe Mathieu-Daudé     qemu_log_mask(CPU_LOG_INT, "SMM: enter\n");
44*32cad1ffSPhilippe Mathieu-Daudé     log_cpu_state_mask(CPU_LOG_INT, CPU(cpu), CPU_DUMP_CCOP);
45*32cad1ffSPhilippe Mathieu-Daudé 
46*32cad1ffSPhilippe Mathieu-Daudé     env->msr_smi_count++;
47*32cad1ffSPhilippe Mathieu-Daudé     env->hflags |= HF_SMM_MASK;
48*32cad1ffSPhilippe Mathieu-Daudé     if (env->hflags2 & HF2_NMI_MASK) {
49*32cad1ffSPhilippe Mathieu-Daudé         env->hflags2 |= HF2_SMM_INSIDE_NMI_MASK;
50*32cad1ffSPhilippe Mathieu-Daudé     } else {
51*32cad1ffSPhilippe Mathieu-Daudé         env->hflags2 |= HF2_NMI_MASK;
52*32cad1ffSPhilippe Mathieu-Daudé     }
53*32cad1ffSPhilippe Mathieu-Daudé 
54*32cad1ffSPhilippe Mathieu-Daudé     sm_state = env->smbase + 0x8000;
55*32cad1ffSPhilippe Mathieu-Daudé 
56*32cad1ffSPhilippe Mathieu-Daudé #ifdef TARGET_X86_64
57*32cad1ffSPhilippe Mathieu-Daudé     for (i = 0; i < 6; i++) {
58*32cad1ffSPhilippe Mathieu-Daudé         dt = &env->segs[i];
59*32cad1ffSPhilippe Mathieu-Daudé         offset = 0x7e00 + i * 16;
60*32cad1ffSPhilippe Mathieu-Daudé         x86_stw_phys(cs, sm_state + offset, dt->selector);
61*32cad1ffSPhilippe Mathieu-Daudé         x86_stw_phys(cs, sm_state + offset + 2, (dt->flags >> 8) & 0xf0ff);
62*32cad1ffSPhilippe Mathieu-Daudé         x86_stl_phys(cs, sm_state + offset + 4, dt->limit);
63*32cad1ffSPhilippe Mathieu-Daudé         x86_stq_phys(cs, sm_state + offset + 8, dt->base);
64*32cad1ffSPhilippe Mathieu-Daudé     }
65*32cad1ffSPhilippe Mathieu-Daudé 
66*32cad1ffSPhilippe Mathieu-Daudé     x86_stq_phys(cs, sm_state + 0x7e68, env->gdt.base);
67*32cad1ffSPhilippe Mathieu-Daudé     x86_stl_phys(cs, sm_state + 0x7e64, env->gdt.limit);
68*32cad1ffSPhilippe Mathieu-Daudé 
69*32cad1ffSPhilippe Mathieu-Daudé     x86_stw_phys(cs, sm_state + 0x7e70, env->ldt.selector);
70*32cad1ffSPhilippe Mathieu-Daudé     x86_stq_phys(cs, sm_state + 0x7e78, env->ldt.base);
71*32cad1ffSPhilippe Mathieu-Daudé     x86_stl_phys(cs, sm_state + 0x7e74, env->ldt.limit);
72*32cad1ffSPhilippe Mathieu-Daudé     x86_stw_phys(cs, sm_state + 0x7e72, (env->ldt.flags >> 8) & 0xf0ff);
73*32cad1ffSPhilippe Mathieu-Daudé 
74*32cad1ffSPhilippe Mathieu-Daudé     x86_stq_phys(cs, sm_state + 0x7e88, env->idt.base);
75*32cad1ffSPhilippe Mathieu-Daudé     x86_stl_phys(cs, sm_state + 0x7e84, env->idt.limit);
76*32cad1ffSPhilippe Mathieu-Daudé 
77*32cad1ffSPhilippe Mathieu-Daudé     x86_stw_phys(cs, sm_state + 0x7e90, env->tr.selector);
78*32cad1ffSPhilippe Mathieu-Daudé     x86_stq_phys(cs, sm_state + 0x7e98, env->tr.base);
79*32cad1ffSPhilippe Mathieu-Daudé     x86_stl_phys(cs, sm_state + 0x7e94, env->tr.limit);
80*32cad1ffSPhilippe Mathieu-Daudé     x86_stw_phys(cs, sm_state + 0x7e92, (env->tr.flags >> 8) & 0xf0ff);
81*32cad1ffSPhilippe Mathieu-Daudé 
82*32cad1ffSPhilippe Mathieu-Daudé     /* ??? Vol 1, 16.5.6 Intel MPX and SMM says that IA32_BNDCFGS
83*32cad1ffSPhilippe Mathieu-Daudé        is saved at offset 7ED0.  Vol 3, 34.4.1.1, Table 32-2, has
84*32cad1ffSPhilippe Mathieu-Daudé        7EA0-7ED7 as "reserved".  What's this, and what's really
85*32cad1ffSPhilippe Mathieu-Daudé        supposed to happen?  */
86*32cad1ffSPhilippe Mathieu-Daudé     x86_stq_phys(cs, sm_state + 0x7ed0, env->efer);
87*32cad1ffSPhilippe Mathieu-Daudé 
88*32cad1ffSPhilippe Mathieu-Daudé     x86_stq_phys(cs, sm_state + 0x7ff8, env->regs[R_EAX]);
89*32cad1ffSPhilippe Mathieu-Daudé     x86_stq_phys(cs, sm_state + 0x7ff0, env->regs[R_ECX]);
90*32cad1ffSPhilippe Mathieu-Daudé     x86_stq_phys(cs, sm_state + 0x7fe8, env->regs[R_EDX]);
91*32cad1ffSPhilippe Mathieu-Daudé     x86_stq_phys(cs, sm_state + 0x7fe0, env->regs[R_EBX]);
92*32cad1ffSPhilippe Mathieu-Daudé     x86_stq_phys(cs, sm_state + 0x7fd8, env->regs[R_ESP]);
93*32cad1ffSPhilippe Mathieu-Daudé     x86_stq_phys(cs, sm_state + 0x7fd0, env->regs[R_EBP]);
94*32cad1ffSPhilippe Mathieu-Daudé     x86_stq_phys(cs, sm_state + 0x7fc8, env->regs[R_ESI]);
95*32cad1ffSPhilippe Mathieu-Daudé     x86_stq_phys(cs, sm_state + 0x7fc0, env->regs[R_EDI]);
96*32cad1ffSPhilippe Mathieu-Daudé     for (i = 8; i < 16; i++) {
97*32cad1ffSPhilippe Mathieu-Daudé         x86_stq_phys(cs, sm_state + 0x7ff8 - i * 8, env->regs[i]);
98*32cad1ffSPhilippe Mathieu-Daudé     }
99*32cad1ffSPhilippe Mathieu-Daudé     x86_stq_phys(cs, sm_state + 0x7f78, env->eip);
100*32cad1ffSPhilippe Mathieu-Daudé     x86_stl_phys(cs, sm_state + 0x7f70, cpu_compute_eflags(env));
101*32cad1ffSPhilippe Mathieu-Daudé     x86_stl_phys(cs, sm_state + 0x7f68, env->dr[6]);
102*32cad1ffSPhilippe Mathieu-Daudé     x86_stl_phys(cs, sm_state + 0x7f60, env->dr[7]);
103*32cad1ffSPhilippe Mathieu-Daudé 
104*32cad1ffSPhilippe Mathieu-Daudé     x86_stl_phys(cs, sm_state + 0x7f48, env->cr[4]);
105*32cad1ffSPhilippe Mathieu-Daudé     x86_stq_phys(cs, sm_state + 0x7f50, env->cr[3]);
106*32cad1ffSPhilippe Mathieu-Daudé     x86_stl_phys(cs, sm_state + 0x7f58, env->cr[0]);
107*32cad1ffSPhilippe Mathieu-Daudé 
108*32cad1ffSPhilippe Mathieu-Daudé     x86_stl_phys(cs, sm_state + 0x7efc, SMM_REVISION_ID);
109*32cad1ffSPhilippe Mathieu-Daudé     x86_stl_phys(cs, sm_state + 0x7f00, env->smbase);
110*32cad1ffSPhilippe Mathieu-Daudé #else
111*32cad1ffSPhilippe Mathieu-Daudé     x86_stl_phys(cs, sm_state + 0x7ffc, env->cr[0]);
112*32cad1ffSPhilippe Mathieu-Daudé     x86_stl_phys(cs, sm_state + 0x7ff8, env->cr[3]);
113*32cad1ffSPhilippe Mathieu-Daudé     x86_stl_phys(cs, sm_state + 0x7ff4, cpu_compute_eflags(env));
114*32cad1ffSPhilippe Mathieu-Daudé     x86_stl_phys(cs, sm_state + 0x7ff0, env->eip);
115*32cad1ffSPhilippe Mathieu-Daudé     x86_stl_phys(cs, sm_state + 0x7fec, env->regs[R_EDI]);
116*32cad1ffSPhilippe Mathieu-Daudé     x86_stl_phys(cs, sm_state + 0x7fe8, env->regs[R_ESI]);
117*32cad1ffSPhilippe Mathieu-Daudé     x86_stl_phys(cs, sm_state + 0x7fe4, env->regs[R_EBP]);
118*32cad1ffSPhilippe Mathieu-Daudé     x86_stl_phys(cs, sm_state + 0x7fe0, env->regs[R_ESP]);
119*32cad1ffSPhilippe Mathieu-Daudé     x86_stl_phys(cs, sm_state + 0x7fdc, env->regs[R_EBX]);
120*32cad1ffSPhilippe Mathieu-Daudé     x86_stl_phys(cs, sm_state + 0x7fd8, env->regs[R_EDX]);
121*32cad1ffSPhilippe Mathieu-Daudé     x86_stl_phys(cs, sm_state + 0x7fd4, env->regs[R_ECX]);
122*32cad1ffSPhilippe Mathieu-Daudé     x86_stl_phys(cs, sm_state + 0x7fd0, env->regs[R_EAX]);
123*32cad1ffSPhilippe Mathieu-Daudé     x86_stl_phys(cs, sm_state + 0x7fcc, env->dr[6]);
124*32cad1ffSPhilippe Mathieu-Daudé     x86_stl_phys(cs, sm_state + 0x7fc8, env->dr[7]);
125*32cad1ffSPhilippe Mathieu-Daudé 
126*32cad1ffSPhilippe Mathieu-Daudé     x86_stl_phys(cs, sm_state + 0x7fc4, env->tr.selector);
127*32cad1ffSPhilippe Mathieu-Daudé     x86_stl_phys(cs, sm_state + 0x7f64, env->tr.base);
128*32cad1ffSPhilippe Mathieu-Daudé     x86_stl_phys(cs, sm_state + 0x7f60, env->tr.limit);
129*32cad1ffSPhilippe Mathieu-Daudé     x86_stl_phys(cs, sm_state + 0x7f5c, (env->tr.flags >> 8) & 0xf0ff);
130*32cad1ffSPhilippe Mathieu-Daudé 
131*32cad1ffSPhilippe Mathieu-Daudé     x86_stl_phys(cs, sm_state + 0x7fc0, env->ldt.selector);
132*32cad1ffSPhilippe Mathieu-Daudé     x86_stl_phys(cs, sm_state + 0x7f80, env->ldt.base);
133*32cad1ffSPhilippe Mathieu-Daudé     x86_stl_phys(cs, sm_state + 0x7f7c, env->ldt.limit);
134*32cad1ffSPhilippe Mathieu-Daudé     x86_stl_phys(cs, sm_state + 0x7f78, (env->ldt.flags >> 8) & 0xf0ff);
135*32cad1ffSPhilippe Mathieu-Daudé 
136*32cad1ffSPhilippe Mathieu-Daudé     x86_stl_phys(cs, sm_state + 0x7f74, env->gdt.base);
137*32cad1ffSPhilippe Mathieu-Daudé     x86_stl_phys(cs, sm_state + 0x7f70, env->gdt.limit);
138*32cad1ffSPhilippe Mathieu-Daudé 
139*32cad1ffSPhilippe Mathieu-Daudé     x86_stl_phys(cs, sm_state + 0x7f58, env->idt.base);
140*32cad1ffSPhilippe Mathieu-Daudé     x86_stl_phys(cs, sm_state + 0x7f54, env->idt.limit);
141*32cad1ffSPhilippe Mathieu-Daudé 
142*32cad1ffSPhilippe Mathieu-Daudé     for (i = 0; i < 6; i++) {
143*32cad1ffSPhilippe Mathieu-Daudé         dt = &env->segs[i];
144*32cad1ffSPhilippe Mathieu-Daudé         if (i < 3) {
145*32cad1ffSPhilippe Mathieu-Daudé             offset = 0x7f84 + i * 12;
146*32cad1ffSPhilippe Mathieu-Daudé         } else {
147*32cad1ffSPhilippe Mathieu-Daudé             offset = 0x7f2c + (i - 3) * 12;
148*32cad1ffSPhilippe Mathieu-Daudé         }
149*32cad1ffSPhilippe Mathieu-Daudé         x86_stl_phys(cs, sm_state + 0x7fa8 + i * 4, dt->selector);
150*32cad1ffSPhilippe Mathieu-Daudé         x86_stl_phys(cs, sm_state + offset + 8, dt->base);
151*32cad1ffSPhilippe Mathieu-Daudé         x86_stl_phys(cs, sm_state + offset + 4, dt->limit);
152*32cad1ffSPhilippe Mathieu-Daudé         x86_stl_phys(cs, sm_state + offset, (dt->flags >> 8) & 0xf0ff);
153*32cad1ffSPhilippe Mathieu-Daudé     }
154*32cad1ffSPhilippe Mathieu-Daudé     x86_stl_phys(cs, sm_state + 0x7f14, env->cr[4]);
155*32cad1ffSPhilippe Mathieu-Daudé 
156*32cad1ffSPhilippe Mathieu-Daudé     x86_stl_phys(cs, sm_state + 0x7efc, SMM_REVISION_ID);
157*32cad1ffSPhilippe Mathieu-Daudé     x86_stl_phys(cs, sm_state + 0x7ef8, env->smbase);
158*32cad1ffSPhilippe Mathieu-Daudé #endif
159*32cad1ffSPhilippe Mathieu-Daudé     /* init SMM cpu state */
160*32cad1ffSPhilippe Mathieu-Daudé 
161*32cad1ffSPhilippe Mathieu-Daudé #ifdef TARGET_X86_64
162*32cad1ffSPhilippe Mathieu-Daudé     cpu_load_efer(env, 0);
163*32cad1ffSPhilippe Mathieu-Daudé #endif
164*32cad1ffSPhilippe Mathieu-Daudé     cpu_load_eflags(env, 0, ~(CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C |
165*32cad1ffSPhilippe Mathieu-Daudé                               DF_MASK));
166*32cad1ffSPhilippe Mathieu-Daudé     env->eip = 0x00008000;
167*32cad1ffSPhilippe Mathieu-Daudé     cpu_x86_update_cr0(env,
168*32cad1ffSPhilippe Mathieu-Daudé                        env->cr[0] & ~(CR0_PE_MASK | CR0_EM_MASK | CR0_TS_MASK |
169*32cad1ffSPhilippe Mathieu-Daudé                                       CR0_PG_MASK));
170*32cad1ffSPhilippe Mathieu-Daudé     cpu_x86_update_cr4(env, 0);
171*32cad1ffSPhilippe Mathieu-Daudé     env->dr[7] = 0x00000400;
172*32cad1ffSPhilippe Mathieu-Daudé 
173*32cad1ffSPhilippe Mathieu-Daudé     cpu_x86_load_seg_cache(env, R_CS, (env->smbase >> 4) & 0xffff, env->smbase,
174*32cad1ffSPhilippe Mathieu-Daudé                            0xffffffff,
175*32cad1ffSPhilippe Mathieu-Daudé                            DESC_P_MASK | DESC_S_MASK | DESC_W_MASK |
176*32cad1ffSPhilippe Mathieu-Daudé                            DESC_G_MASK | DESC_A_MASK);
177*32cad1ffSPhilippe Mathieu-Daudé     cpu_x86_load_seg_cache(env, R_DS, 0, 0, 0xffffffff,
178*32cad1ffSPhilippe Mathieu-Daudé                            DESC_P_MASK | DESC_S_MASK | DESC_W_MASK |
179*32cad1ffSPhilippe Mathieu-Daudé                            DESC_G_MASK | DESC_A_MASK);
180*32cad1ffSPhilippe Mathieu-Daudé     cpu_x86_load_seg_cache(env, R_ES, 0, 0, 0xffffffff,
181*32cad1ffSPhilippe Mathieu-Daudé                            DESC_P_MASK | DESC_S_MASK | DESC_W_MASK |
182*32cad1ffSPhilippe Mathieu-Daudé                            DESC_G_MASK | DESC_A_MASK);
183*32cad1ffSPhilippe Mathieu-Daudé     cpu_x86_load_seg_cache(env, R_SS, 0, 0, 0xffffffff,
184*32cad1ffSPhilippe Mathieu-Daudé                            DESC_P_MASK | DESC_S_MASK | DESC_W_MASK |
185*32cad1ffSPhilippe Mathieu-Daudé                            DESC_G_MASK | DESC_A_MASK);
186*32cad1ffSPhilippe Mathieu-Daudé     cpu_x86_load_seg_cache(env, R_FS, 0, 0, 0xffffffff,
187*32cad1ffSPhilippe Mathieu-Daudé                            DESC_P_MASK | DESC_S_MASK | DESC_W_MASK |
188*32cad1ffSPhilippe Mathieu-Daudé                            DESC_G_MASK | DESC_A_MASK);
189*32cad1ffSPhilippe Mathieu-Daudé     cpu_x86_load_seg_cache(env, R_GS, 0, 0, 0xffffffff,
190*32cad1ffSPhilippe Mathieu-Daudé                            DESC_P_MASK | DESC_S_MASK | DESC_W_MASK |
191*32cad1ffSPhilippe Mathieu-Daudé                            DESC_G_MASK | DESC_A_MASK);
192*32cad1ffSPhilippe Mathieu-Daudé }
193*32cad1ffSPhilippe Mathieu-Daudé 
helper_rsm(CPUX86State * env)194*32cad1ffSPhilippe Mathieu-Daudé void helper_rsm(CPUX86State *env)
195*32cad1ffSPhilippe Mathieu-Daudé {
196*32cad1ffSPhilippe Mathieu-Daudé     X86CPU *cpu = env_archcpu(env);
197*32cad1ffSPhilippe Mathieu-Daudé     CPUState *cs = env_cpu(env);
198*32cad1ffSPhilippe Mathieu-Daudé     target_ulong sm_state;
199*32cad1ffSPhilippe Mathieu-Daudé     int i, offset;
200*32cad1ffSPhilippe Mathieu-Daudé     uint32_t val;
201*32cad1ffSPhilippe Mathieu-Daudé 
202*32cad1ffSPhilippe Mathieu-Daudé     sm_state = env->smbase + 0x8000;
203*32cad1ffSPhilippe Mathieu-Daudé #ifdef TARGET_X86_64
204*32cad1ffSPhilippe Mathieu-Daudé     cpu_load_efer(env, x86_ldq_phys(cs, sm_state + 0x7ed0));
205*32cad1ffSPhilippe Mathieu-Daudé 
206*32cad1ffSPhilippe Mathieu-Daudé     env->gdt.base = x86_ldq_phys(cs, sm_state + 0x7e68);
207*32cad1ffSPhilippe Mathieu-Daudé     env->gdt.limit = x86_ldl_phys(cs, sm_state + 0x7e64);
208*32cad1ffSPhilippe Mathieu-Daudé 
209*32cad1ffSPhilippe Mathieu-Daudé     env->ldt.selector = x86_lduw_phys(cs, sm_state + 0x7e70);
210*32cad1ffSPhilippe Mathieu-Daudé     env->ldt.base = x86_ldq_phys(cs, sm_state + 0x7e78);
211*32cad1ffSPhilippe Mathieu-Daudé     env->ldt.limit = x86_ldl_phys(cs, sm_state + 0x7e74);
212*32cad1ffSPhilippe Mathieu-Daudé     env->ldt.flags = (x86_lduw_phys(cs, sm_state + 0x7e72) & 0xf0ff) << 8;
213*32cad1ffSPhilippe Mathieu-Daudé 
214*32cad1ffSPhilippe Mathieu-Daudé     env->idt.base = x86_ldq_phys(cs, sm_state + 0x7e88);
215*32cad1ffSPhilippe Mathieu-Daudé     env->idt.limit = x86_ldl_phys(cs, sm_state + 0x7e84);
216*32cad1ffSPhilippe Mathieu-Daudé 
217*32cad1ffSPhilippe Mathieu-Daudé     env->tr.selector = x86_lduw_phys(cs, sm_state + 0x7e90);
218*32cad1ffSPhilippe Mathieu-Daudé     env->tr.base = x86_ldq_phys(cs, sm_state + 0x7e98);
219*32cad1ffSPhilippe Mathieu-Daudé     env->tr.limit = x86_ldl_phys(cs, sm_state + 0x7e94);
220*32cad1ffSPhilippe Mathieu-Daudé     env->tr.flags = (x86_lduw_phys(cs, sm_state + 0x7e92) & 0xf0ff) << 8;
221*32cad1ffSPhilippe Mathieu-Daudé 
222*32cad1ffSPhilippe Mathieu-Daudé     env->regs[R_EAX] = x86_ldq_phys(cs, sm_state + 0x7ff8);
223*32cad1ffSPhilippe Mathieu-Daudé     env->regs[R_ECX] = x86_ldq_phys(cs, sm_state + 0x7ff0);
224*32cad1ffSPhilippe Mathieu-Daudé     env->regs[R_EDX] = x86_ldq_phys(cs, sm_state + 0x7fe8);
225*32cad1ffSPhilippe Mathieu-Daudé     env->regs[R_EBX] = x86_ldq_phys(cs, sm_state + 0x7fe0);
226*32cad1ffSPhilippe Mathieu-Daudé     env->regs[R_ESP] = x86_ldq_phys(cs, sm_state + 0x7fd8);
227*32cad1ffSPhilippe Mathieu-Daudé     env->regs[R_EBP] = x86_ldq_phys(cs, sm_state + 0x7fd0);
228*32cad1ffSPhilippe Mathieu-Daudé     env->regs[R_ESI] = x86_ldq_phys(cs, sm_state + 0x7fc8);
229*32cad1ffSPhilippe Mathieu-Daudé     env->regs[R_EDI] = x86_ldq_phys(cs, sm_state + 0x7fc0);
230*32cad1ffSPhilippe Mathieu-Daudé     for (i = 8; i < 16; i++) {
231*32cad1ffSPhilippe Mathieu-Daudé         env->regs[i] = x86_ldq_phys(cs, sm_state + 0x7ff8 - i * 8);
232*32cad1ffSPhilippe Mathieu-Daudé     }
233*32cad1ffSPhilippe Mathieu-Daudé     env->eip = x86_ldq_phys(cs, sm_state + 0x7f78);
234*32cad1ffSPhilippe Mathieu-Daudé     cpu_load_eflags(env, x86_ldl_phys(cs, sm_state + 0x7f70),
235*32cad1ffSPhilippe Mathieu-Daudé                     ~(CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C | DF_MASK));
236*32cad1ffSPhilippe Mathieu-Daudé     env->dr[6] = x86_ldl_phys(cs, sm_state + 0x7f68);
237*32cad1ffSPhilippe Mathieu-Daudé     env->dr[7] = x86_ldl_phys(cs, sm_state + 0x7f60);
238*32cad1ffSPhilippe Mathieu-Daudé 
239*32cad1ffSPhilippe Mathieu-Daudé     cpu_x86_update_cr4(env, x86_ldl_phys(cs, sm_state + 0x7f48));
240*32cad1ffSPhilippe Mathieu-Daudé     cpu_x86_update_cr3(env, x86_ldq_phys(cs, sm_state + 0x7f50));
241*32cad1ffSPhilippe Mathieu-Daudé     cpu_x86_update_cr0(env, x86_ldl_phys(cs, sm_state + 0x7f58));
242*32cad1ffSPhilippe Mathieu-Daudé 
243*32cad1ffSPhilippe Mathieu-Daudé     for (i = 0; i < 6; i++) {
244*32cad1ffSPhilippe Mathieu-Daudé         offset = 0x7e00 + i * 16;
245*32cad1ffSPhilippe Mathieu-Daudé         cpu_x86_load_seg_cache(env, i,
246*32cad1ffSPhilippe Mathieu-Daudé                                x86_lduw_phys(cs, sm_state + offset),
247*32cad1ffSPhilippe Mathieu-Daudé                                x86_ldq_phys(cs, sm_state + offset + 8),
248*32cad1ffSPhilippe Mathieu-Daudé                                x86_ldl_phys(cs, sm_state + offset + 4),
249*32cad1ffSPhilippe Mathieu-Daudé                                (x86_lduw_phys(cs, sm_state + offset + 2) &
250*32cad1ffSPhilippe Mathieu-Daudé                                 0xf0ff) << 8);
251*32cad1ffSPhilippe Mathieu-Daudé     }
252*32cad1ffSPhilippe Mathieu-Daudé 
253*32cad1ffSPhilippe Mathieu-Daudé     val = x86_ldl_phys(cs, sm_state + 0x7efc); /* revision ID */
254*32cad1ffSPhilippe Mathieu-Daudé     if (val & 0x20000) {
255*32cad1ffSPhilippe Mathieu-Daudé         env->smbase = x86_ldl_phys(cs, sm_state + 0x7f00);
256*32cad1ffSPhilippe Mathieu-Daudé     }
257*32cad1ffSPhilippe Mathieu-Daudé #else
258*32cad1ffSPhilippe Mathieu-Daudé     cpu_x86_update_cr0(env, x86_ldl_phys(cs, sm_state + 0x7ffc));
259*32cad1ffSPhilippe Mathieu-Daudé     cpu_x86_update_cr3(env, x86_ldl_phys(cs, sm_state + 0x7ff8));
260*32cad1ffSPhilippe Mathieu-Daudé     cpu_load_eflags(env, x86_ldl_phys(cs, sm_state + 0x7ff4),
261*32cad1ffSPhilippe Mathieu-Daudé                     ~(CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C | DF_MASK));
262*32cad1ffSPhilippe Mathieu-Daudé     env->eip = x86_ldl_phys(cs, sm_state + 0x7ff0);
263*32cad1ffSPhilippe Mathieu-Daudé     env->regs[R_EDI] = x86_ldl_phys(cs, sm_state + 0x7fec);
264*32cad1ffSPhilippe Mathieu-Daudé     env->regs[R_ESI] = x86_ldl_phys(cs, sm_state + 0x7fe8);
265*32cad1ffSPhilippe Mathieu-Daudé     env->regs[R_EBP] = x86_ldl_phys(cs, sm_state + 0x7fe4);
266*32cad1ffSPhilippe Mathieu-Daudé     env->regs[R_ESP] = x86_ldl_phys(cs, sm_state + 0x7fe0);
267*32cad1ffSPhilippe Mathieu-Daudé     env->regs[R_EBX] = x86_ldl_phys(cs, sm_state + 0x7fdc);
268*32cad1ffSPhilippe Mathieu-Daudé     env->regs[R_EDX] = x86_ldl_phys(cs, sm_state + 0x7fd8);
269*32cad1ffSPhilippe Mathieu-Daudé     env->regs[R_ECX] = x86_ldl_phys(cs, sm_state + 0x7fd4);
270*32cad1ffSPhilippe Mathieu-Daudé     env->regs[R_EAX] = x86_ldl_phys(cs, sm_state + 0x7fd0);
271*32cad1ffSPhilippe Mathieu-Daudé     env->dr[6] = x86_ldl_phys(cs, sm_state + 0x7fcc);
272*32cad1ffSPhilippe Mathieu-Daudé     env->dr[7] = x86_ldl_phys(cs, sm_state + 0x7fc8);
273*32cad1ffSPhilippe Mathieu-Daudé 
274*32cad1ffSPhilippe Mathieu-Daudé     env->tr.selector = x86_ldl_phys(cs, sm_state + 0x7fc4) & 0xffff;
275*32cad1ffSPhilippe Mathieu-Daudé     env->tr.base = x86_ldl_phys(cs, sm_state + 0x7f64);
276*32cad1ffSPhilippe Mathieu-Daudé     env->tr.limit = x86_ldl_phys(cs, sm_state + 0x7f60);
277*32cad1ffSPhilippe Mathieu-Daudé     env->tr.flags = (x86_ldl_phys(cs, sm_state + 0x7f5c) & 0xf0ff) << 8;
278*32cad1ffSPhilippe Mathieu-Daudé 
279*32cad1ffSPhilippe Mathieu-Daudé     env->ldt.selector = x86_ldl_phys(cs, sm_state + 0x7fc0) & 0xffff;
280*32cad1ffSPhilippe Mathieu-Daudé     env->ldt.base = x86_ldl_phys(cs, sm_state + 0x7f80);
281*32cad1ffSPhilippe Mathieu-Daudé     env->ldt.limit = x86_ldl_phys(cs, sm_state + 0x7f7c);
282*32cad1ffSPhilippe Mathieu-Daudé     env->ldt.flags = (x86_ldl_phys(cs, sm_state + 0x7f78) & 0xf0ff) << 8;
283*32cad1ffSPhilippe Mathieu-Daudé 
284*32cad1ffSPhilippe Mathieu-Daudé     env->gdt.base = x86_ldl_phys(cs, sm_state + 0x7f74);
285*32cad1ffSPhilippe Mathieu-Daudé     env->gdt.limit = x86_ldl_phys(cs, sm_state + 0x7f70);
286*32cad1ffSPhilippe Mathieu-Daudé 
287*32cad1ffSPhilippe Mathieu-Daudé     env->idt.base = x86_ldl_phys(cs, sm_state + 0x7f58);
288*32cad1ffSPhilippe Mathieu-Daudé     env->idt.limit = x86_ldl_phys(cs, sm_state + 0x7f54);
289*32cad1ffSPhilippe Mathieu-Daudé 
290*32cad1ffSPhilippe Mathieu-Daudé     for (i = 0; i < 6; i++) {
291*32cad1ffSPhilippe Mathieu-Daudé         if (i < 3) {
292*32cad1ffSPhilippe Mathieu-Daudé             offset = 0x7f84 + i * 12;
293*32cad1ffSPhilippe Mathieu-Daudé         } else {
294*32cad1ffSPhilippe Mathieu-Daudé             offset = 0x7f2c + (i - 3) * 12;
295*32cad1ffSPhilippe Mathieu-Daudé         }
296*32cad1ffSPhilippe Mathieu-Daudé         cpu_x86_load_seg_cache(env, i,
297*32cad1ffSPhilippe Mathieu-Daudé                                x86_ldl_phys(cs,
298*32cad1ffSPhilippe Mathieu-Daudé                                         sm_state + 0x7fa8 + i * 4) & 0xffff,
299*32cad1ffSPhilippe Mathieu-Daudé                                x86_ldl_phys(cs, sm_state + offset + 8),
300*32cad1ffSPhilippe Mathieu-Daudé                                x86_ldl_phys(cs, sm_state + offset + 4),
301*32cad1ffSPhilippe Mathieu-Daudé                                (x86_ldl_phys(cs,
302*32cad1ffSPhilippe Mathieu-Daudé                                          sm_state + offset) & 0xf0ff) << 8);
303*32cad1ffSPhilippe Mathieu-Daudé     }
304*32cad1ffSPhilippe Mathieu-Daudé     cpu_x86_update_cr4(env, x86_ldl_phys(cs, sm_state + 0x7f14));
305*32cad1ffSPhilippe Mathieu-Daudé 
306*32cad1ffSPhilippe Mathieu-Daudé     val = x86_ldl_phys(cs, sm_state + 0x7efc); /* revision ID */
307*32cad1ffSPhilippe Mathieu-Daudé     if (val & 0x20000) {
308*32cad1ffSPhilippe Mathieu-Daudé         env->smbase = x86_ldl_phys(cs, sm_state + 0x7ef8);
309*32cad1ffSPhilippe Mathieu-Daudé     }
310*32cad1ffSPhilippe Mathieu-Daudé #endif
311*32cad1ffSPhilippe Mathieu-Daudé     if ((env->hflags2 & HF2_SMM_INSIDE_NMI_MASK) == 0) {
312*32cad1ffSPhilippe Mathieu-Daudé         env->hflags2 &= ~HF2_NMI_MASK;
313*32cad1ffSPhilippe Mathieu-Daudé     }
314*32cad1ffSPhilippe Mathieu-Daudé     env->hflags2 &= ~HF2_SMM_INSIDE_NMI_MASK;
315*32cad1ffSPhilippe Mathieu-Daudé     env->hflags &= ~HF_SMM_MASK;
316*32cad1ffSPhilippe Mathieu-Daudé 
317*32cad1ffSPhilippe Mathieu-Daudé     qemu_log_mask(CPU_LOG_INT, "SMM: after RSM\n");
318*32cad1ffSPhilippe Mathieu-Daudé     log_cpu_state_mask(CPU_LOG_INT, CPU(cpu), CPU_DUMP_CCOP);
319*32cad1ffSPhilippe Mathieu-Daudé }
320