xref: /openbmc/qemu/target/i386/tcg/sysemu/excp_helper.c (revision b1661801c184119a10ad6cbc3b80330fc22e7b2c)
1e7f2670fSClaudio Fontana /*
2e7f2670fSClaudio Fontana  *  x86 exception helpers - sysemu code
3e7f2670fSClaudio Fontana  *
4e7f2670fSClaudio Fontana  *  Copyright (c) 2003 Fabrice Bellard
5e7f2670fSClaudio Fontana  *
6e7f2670fSClaudio Fontana  * This library is free software; you can redistribute it and/or
7e7f2670fSClaudio Fontana  * modify it under the terms of the GNU Lesser General Public
8e7f2670fSClaudio Fontana  * License as published by the Free Software Foundation; either
9e7f2670fSClaudio Fontana  * version 2.1 of the License, or (at your option) any later version.
10e7f2670fSClaudio Fontana  *
11e7f2670fSClaudio Fontana  * This library is distributed in the hope that it will be useful,
12e7f2670fSClaudio Fontana  * but WITHOUT ANY WARRANTY; without even the implied warranty of
13e7f2670fSClaudio Fontana  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
14e7f2670fSClaudio Fontana  * Lesser General Public License for more details.
15e7f2670fSClaudio Fontana  *
16e7f2670fSClaudio Fontana  * You should have received a copy of the GNU Lesser General Public
17e7f2670fSClaudio Fontana  * License along with this library; if not, see <http://www.gnu.org/licenses/>.
18e7f2670fSClaudio Fontana  */
19e7f2670fSClaudio Fontana 
20e7f2670fSClaudio Fontana #include "qemu/osdep.h"
21e7f2670fSClaudio Fontana #include "cpu.h"
2209b07f28SPhilippe Mathieu-Daudé #include "exec/cpu_ldst.h"
23b28b366dSPhilippe Mathieu-Daudé #include "exec/exec-all.h"
24e7f2670fSClaudio Fontana #include "tcg/helper-tcg.h"
25e7f2670fSClaudio Fontana 
263563362dSRichard Henderson typedef struct TranslateParams {
273563362dSRichard Henderson     target_ulong addr;
283563362dSRichard Henderson     target_ulong cr3;
293563362dSRichard Henderson     int pg_mode;
303563362dSRichard Henderson     int mmu_idx;
314a1e9d4dSRichard Henderson     int ptw_idx;
323563362dSRichard Henderson     MMUAccessType access_type;
333563362dSRichard Henderson } TranslateParams;
343563362dSRichard Henderson 
353563362dSRichard Henderson typedef struct TranslateResult {
363563362dSRichard Henderson     hwaddr paddr;
373563362dSRichard Henderson     int prot;
383563362dSRichard Henderson     int page_size;
393563362dSRichard Henderson } TranslateResult;
403563362dSRichard Henderson 
419bbcf372SRichard Henderson typedef enum TranslateFaultStage2 {
429bbcf372SRichard Henderson     S2_NONE,
439bbcf372SRichard Henderson     S2_GPA,
449bbcf372SRichard Henderson     S2_GPT,
459bbcf372SRichard Henderson } TranslateFaultStage2;
469bbcf372SRichard Henderson 
473563362dSRichard Henderson typedef struct TranslateFault {
483563362dSRichard Henderson     int exception_index;
493563362dSRichard Henderson     int error_code;
503563362dSRichard Henderson     target_ulong cr2;
519bbcf372SRichard Henderson     TranslateFaultStage2 stage2;
523563362dSRichard Henderson } TranslateFault;
53661ff487SPaolo Bonzini 
544a1e9d4dSRichard Henderson typedef struct PTETranslate {
554a1e9d4dSRichard Henderson     CPUX86State *env;
564a1e9d4dSRichard Henderson     TranslateFault *err;
574a1e9d4dSRichard Henderson     int ptw_idx;
584a1e9d4dSRichard Henderson     void *haddr;
594a1e9d4dSRichard Henderson     hwaddr gaddr;
604a1e9d4dSRichard Henderson } PTETranslate;
614a1e9d4dSRichard Henderson 
624a1e9d4dSRichard Henderson static bool ptw_translate(PTETranslate *inout, hwaddr addr)
634a1e9d4dSRichard Henderson {
644a1e9d4dSRichard Henderson     CPUTLBEntryFull *full;
654a1e9d4dSRichard Henderson     int flags;
664a1e9d4dSRichard Henderson 
674a1e9d4dSRichard Henderson     inout->gaddr = addr;
68d507e6c5SRichard Henderson     flags = probe_access_full(inout->env, addr, 0, MMU_DATA_STORE,
694a1e9d4dSRichard Henderson                               inout->ptw_idx, true, &inout->haddr, &full, 0);
704a1e9d4dSRichard Henderson 
714a1e9d4dSRichard Henderson     if (unlikely(flags & TLB_INVALID_MASK)) {
724a1e9d4dSRichard Henderson         TranslateFault *err = inout->err;
734a1e9d4dSRichard Henderson 
744a1e9d4dSRichard Henderson         assert(inout->ptw_idx == MMU_NESTED_IDX);
758218c048SRichard Henderson         *err = (TranslateFault){
768218c048SRichard Henderson             .error_code = inout->env->error_code,
778218c048SRichard Henderson             .cr2 = addr,
788218c048SRichard Henderson             .stage2 = S2_GPT,
798218c048SRichard Henderson         };
804a1e9d4dSRichard Henderson         return false;
814a1e9d4dSRichard Henderson     }
824a1e9d4dSRichard Henderson     return true;
834a1e9d4dSRichard Henderson }
844a1e9d4dSRichard Henderson 
854a1e9d4dSRichard Henderson static inline uint32_t ptw_ldl(const PTETranslate *in)
864a1e9d4dSRichard Henderson {
874a1e9d4dSRichard Henderson     if (likely(in->haddr)) {
884a1e9d4dSRichard Henderson         return ldl_p(in->haddr);
894a1e9d4dSRichard Henderson     }
904a1e9d4dSRichard Henderson     return cpu_ldl_mmuidx_ra(in->env, in->gaddr, in->ptw_idx, 0);
914a1e9d4dSRichard Henderson }
924a1e9d4dSRichard Henderson 
934a1e9d4dSRichard Henderson static inline uint64_t ptw_ldq(const PTETranslate *in)
944a1e9d4dSRichard Henderson {
954a1e9d4dSRichard Henderson     if (likely(in->haddr)) {
964a1e9d4dSRichard Henderson         return ldq_p(in->haddr);
974a1e9d4dSRichard Henderson     }
984a1e9d4dSRichard Henderson     return cpu_ldq_mmuidx_ra(in->env, in->gaddr, in->ptw_idx, 0);
994a1e9d4dSRichard Henderson }
1004a1e9d4dSRichard Henderson 
1014a1e9d4dSRichard Henderson /*
1024a1e9d4dSRichard Henderson  * Note that we can use a 32-bit cmpxchg for all page table entries,
1034a1e9d4dSRichard Henderson  * even 64-bit ones, because PG_PRESENT_MASK, PG_ACCESSED_MASK and
1044a1e9d4dSRichard Henderson  * PG_DIRTY_MASK are all in the low 32 bits.
1054a1e9d4dSRichard Henderson  */
1064a1e9d4dSRichard Henderson static bool ptw_setl_slow(const PTETranslate *in, uint32_t old, uint32_t new)
1074a1e9d4dSRichard Henderson {
1084a1e9d4dSRichard Henderson     uint32_t cmp;
1094a1e9d4dSRichard Henderson 
1104a1e9d4dSRichard Henderson     /* Does x86 really perform a rmw cycle on mmio for ptw? */
1114a1e9d4dSRichard Henderson     start_exclusive();
1124a1e9d4dSRichard Henderson     cmp = cpu_ldl_mmuidx_ra(in->env, in->gaddr, in->ptw_idx, 0);
1134a1e9d4dSRichard Henderson     if (cmp == old) {
1144a1e9d4dSRichard Henderson         cpu_stl_mmuidx_ra(in->env, in->gaddr, new, in->ptw_idx, 0);
1154a1e9d4dSRichard Henderson     }
1164a1e9d4dSRichard Henderson     end_exclusive();
1174a1e9d4dSRichard Henderson     return cmp == old;
1184a1e9d4dSRichard Henderson }
1194a1e9d4dSRichard Henderson 
1204a1e9d4dSRichard Henderson static inline bool ptw_setl(const PTETranslate *in, uint32_t old, uint32_t set)
1214a1e9d4dSRichard Henderson {
1224a1e9d4dSRichard Henderson     if (set & ~old) {
1234a1e9d4dSRichard Henderson         uint32_t new = old | set;
1244a1e9d4dSRichard Henderson         if (likely(in->haddr)) {
1254a1e9d4dSRichard Henderson             old = cpu_to_le32(old);
1264a1e9d4dSRichard Henderson             new = cpu_to_le32(new);
1274a1e9d4dSRichard Henderson             return qatomic_cmpxchg((uint32_t *)in->haddr, old, new) == old;
1284a1e9d4dSRichard Henderson         }
1294a1e9d4dSRichard Henderson         return ptw_setl_slow(in, old, new);
1304a1e9d4dSRichard Henderson     }
1314a1e9d4dSRichard Henderson     return true;
1324a1e9d4dSRichard Henderson }
13333ce155cSPaolo Bonzini 
1343563362dSRichard Henderson static bool mmu_translate(CPUX86State *env, const TranslateParams *in,
1353563362dSRichard Henderson                           TranslateResult *out, TranslateFault *err)
136e7f2670fSClaudio Fontana {
1373563362dSRichard Henderson     const int32_t a20_mask = x86_get_a20_mask(env);
1383563362dSRichard Henderson     const target_ulong addr = in->addr;
1393563362dSRichard Henderson     const int pg_mode = in->pg_mode;
1405f97afe2SPaolo Bonzini     const bool is_user = is_mmu_index_user(in->mmu_idx);
1413563362dSRichard Henderson     const MMUAccessType access_type = in->access_type;
1424a1e9d4dSRichard Henderson     uint64_t ptep, pte, rsvd_mask;
1434a1e9d4dSRichard Henderson     PTETranslate pte_trans = {
1444a1e9d4dSRichard Henderson         .env = env,
1454a1e9d4dSRichard Henderson         .err = err,
1464a1e9d4dSRichard Henderson         .ptw_idx = in->ptw_idx,
1474a1e9d4dSRichard Henderson     };
1488629e77bSRichard Henderson     hwaddr pte_addr, paddr;
149e7f2670fSClaudio Fontana     uint32_t pkr;
1503563362dSRichard Henderson     int page_size;
151987b63f2SPeter Maydell     int error_code;
152e7f2670fSClaudio Fontana 
1534a1e9d4dSRichard Henderson  restart_all:
1544a1e9d4dSRichard Henderson     rsvd_mask = ~MAKE_64BIT_MASK(0, env_archcpu(env)->phys_bits);
1554a1e9d4dSRichard Henderson     rsvd_mask &= PG_ADDRESS_MASK;
15631dd35ebSPaolo Bonzini     if (!(pg_mode & PG_MODE_NXE)) {
157e7f2670fSClaudio Fontana         rsvd_mask |= PG_NX_MASK;
158e7f2670fSClaudio Fontana     }
159e7f2670fSClaudio Fontana 
16031dd35ebSPaolo Bonzini     if (pg_mode & PG_MODE_PAE) {
161e7f2670fSClaudio Fontana #ifdef TARGET_X86_64
16293eae358SPaolo Bonzini         if (pg_mode & PG_MODE_LMA) {
16311b4e971SRichard Henderson             if (pg_mode & PG_MODE_LA57) {
16411b4e971SRichard Henderson                 /*
16511b4e971SRichard Henderson                  * Page table level 5
16611b4e971SRichard Henderson                  */
16711b4e971SRichard Henderson                 pte_addr = ((in->cr3 & ~0xfff) +
168e7f2670fSClaudio Fontana                             (((addr >> 48) & 0x1ff) << 3)) & a20_mask;
1694a1e9d4dSRichard Henderson                 if (!ptw_translate(&pte_trans, pte_addr)) {
1704a1e9d4dSRichard Henderson                     return false;
1714a1e9d4dSRichard Henderson                 }
1724a1e9d4dSRichard Henderson             restart_5:
1734a1e9d4dSRichard Henderson                 pte = ptw_ldq(&pte_trans);
17411b4e971SRichard Henderson                 if (!(pte & PG_PRESENT_MASK)) {
175e7f2670fSClaudio Fontana                     goto do_fault;
176e7f2670fSClaudio Fontana                 }
17711b4e971SRichard Henderson                 if (pte & (rsvd_mask | PG_PSE_MASK)) {
178e7f2670fSClaudio Fontana                     goto do_fault_rsvd;
179e7f2670fSClaudio Fontana                 }
1804a1e9d4dSRichard Henderson                 if (!ptw_setl(&pte_trans, pte, PG_ACCESSED_MASK)) {
1814a1e9d4dSRichard Henderson                     goto restart_5;
182e7f2670fSClaudio Fontana                 }
18311b4e971SRichard Henderson                 ptep = pte ^ PG_NX_MASK;
184e7f2670fSClaudio Fontana             } else {
18511b4e971SRichard Henderson                 pte = in->cr3;
186e7f2670fSClaudio Fontana                 ptep = PG_NX_MASK | PG_USER_MASK | PG_RW_MASK;
187e7f2670fSClaudio Fontana             }
188e7f2670fSClaudio Fontana 
18911b4e971SRichard Henderson             /*
19011b4e971SRichard Henderson              * Page table level 4
19111b4e971SRichard Henderson              */
19211b4e971SRichard Henderson             pte_addr = ((pte & PG_ADDRESS_MASK) +
193e7f2670fSClaudio Fontana                         (((addr >> 39) & 0x1ff) << 3)) & a20_mask;
1944a1e9d4dSRichard Henderson             if (!ptw_translate(&pte_trans, pte_addr)) {
1954a1e9d4dSRichard Henderson                 return false;
1964a1e9d4dSRichard Henderson             }
1974a1e9d4dSRichard Henderson         restart_4:
1984a1e9d4dSRichard Henderson             pte = ptw_ldq(&pte_trans);
19911b4e971SRichard Henderson             if (!(pte & PG_PRESENT_MASK)) {
200e7f2670fSClaudio Fontana                 goto do_fault;
201e7f2670fSClaudio Fontana             }
20211b4e971SRichard Henderson             if (pte & (rsvd_mask | PG_PSE_MASK)) {
203e7f2670fSClaudio Fontana                 goto do_fault_rsvd;
204e7f2670fSClaudio Fontana             }
2054a1e9d4dSRichard Henderson             if (!ptw_setl(&pte_trans, pte, PG_ACCESSED_MASK)) {
2064a1e9d4dSRichard Henderson                 goto restart_4;
207e7f2670fSClaudio Fontana             }
20811b4e971SRichard Henderson             ptep &= pte ^ PG_NX_MASK;
20911b4e971SRichard Henderson 
21011b4e971SRichard Henderson             /*
21111b4e971SRichard Henderson              * Page table level 3
21211b4e971SRichard Henderson              */
21311b4e971SRichard Henderson             pte_addr = ((pte & PG_ADDRESS_MASK) +
21411b4e971SRichard Henderson                         (((addr >> 30) & 0x1ff) << 3)) & a20_mask;
2154a1e9d4dSRichard Henderson             if (!ptw_translate(&pte_trans, pte_addr)) {
2164a1e9d4dSRichard Henderson                 return false;
2174a1e9d4dSRichard Henderson             }
2184a1e9d4dSRichard Henderson         restart_3_lma:
2194a1e9d4dSRichard Henderson             pte = ptw_ldq(&pte_trans);
22011b4e971SRichard Henderson             if (!(pte & PG_PRESENT_MASK)) {
221e7f2670fSClaudio Fontana                 goto do_fault;
222e7f2670fSClaudio Fontana             }
22311b4e971SRichard Henderson             if (pte & rsvd_mask) {
224e7f2670fSClaudio Fontana                 goto do_fault_rsvd;
225e7f2670fSClaudio Fontana             }
2264a1e9d4dSRichard Henderson             if (!ptw_setl(&pte_trans, pte, PG_ACCESSED_MASK)) {
2274a1e9d4dSRichard Henderson                 goto restart_3_lma;
228e7f2670fSClaudio Fontana             }
2294a1e9d4dSRichard Henderson             ptep &= pte ^ PG_NX_MASK;
23011b4e971SRichard Henderson             if (pte & PG_PSE_MASK) {
231e7f2670fSClaudio Fontana                 /* 1 GB page */
2323563362dSRichard Henderson                 page_size = 1024 * 1024 * 1024;
233e7f2670fSClaudio Fontana                 goto do_check_protect;
234e7f2670fSClaudio Fontana             }
235e7f2670fSClaudio Fontana         } else
236e7f2670fSClaudio Fontana #endif
237e7f2670fSClaudio Fontana         {
23811b4e971SRichard Henderson             /*
23911b4e971SRichard Henderson              * Page table level 3
24011b4e971SRichard Henderson              */
24168fb78d7SPaolo Bonzini             pte_addr = ((in->cr3 & 0xffffffe0ULL) + ((addr >> 27) & 0x18)) & a20_mask;
2424a1e9d4dSRichard Henderson             if (!ptw_translate(&pte_trans, pte_addr)) {
2434a1e9d4dSRichard Henderson                 return false;
2444a1e9d4dSRichard Henderson             }
2454a1e9d4dSRichard Henderson             rsvd_mask |= PG_HI_USER_MASK;
2464a1e9d4dSRichard Henderson         restart_3_nolma:
2474a1e9d4dSRichard Henderson             pte = ptw_ldq(&pte_trans);
24811b4e971SRichard Henderson             if (!(pte & PG_PRESENT_MASK)) {
249e7f2670fSClaudio Fontana                 goto do_fault;
250e7f2670fSClaudio Fontana             }
25111b4e971SRichard Henderson             if (pte & (rsvd_mask | PG_NX_MASK)) {
252e7f2670fSClaudio Fontana                 goto do_fault_rsvd;
253e7f2670fSClaudio Fontana             }
2544a1e9d4dSRichard Henderson             if (!ptw_setl(&pte_trans, pte, PG_ACCESSED_MASK)) {
2554a1e9d4dSRichard Henderson                 goto restart_3_nolma;
2564a1e9d4dSRichard Henderson             }
257e7f2670fSClaudio Fontana             ptep = PG_NX_MASK | PG_USER_MASK | PG_RW_MASK;
258e7f2670fSClaudio Fontana         }
259e7f2670fSClaudio Fontana 
26011b4e971SRichard Henderson         /*
26111b4e971SRichard Henderson          * Page table level 2
26211b4e971SRichard Henderson          */
26311b4e971SRichard Henderson         pte_addr = ((pte & PG_ADDRESS_MASK) +
26411b4e971SRichard Henderson                     (((addr >> 21) & 0x1ff) << 3)) & a20_mask;
2654a1e9d4dSRichard Henderson         if (!ptw_translate(&pte_trans, pte_addr)) {
2664a1e9d4dSRichard Henderson             return false;
2674a1e9d4dSRichard Henderson         }
2684a1e9d4dSRichard Henderson     restart_2_pae:
2694a1e9d4dSRichard Henderson         pte = ptw_ldq(&pte_trans);
27011b4e971SRichard Henderson         if (!(pte & PG_PRESENT_MASK)) {
271e7f2670fSClaudio Fontana             goto do_fault;
272e7f2670fSClaudio Fontana         }
27311b4e971SRichard Henderson         if (pte & rsvd_mask) {
274e7f2670fSClaudio Fontana             goto do_fault_rsvd;
275e7f2670fSClaudio Fontana         }
27611b4e971SRichard Henderson         if (pte & PG_PSE_MASK) {
277e7f2670fSClaudio Fontana             /* 2 MB page */
2783563362dSRichard Henderson             page_size = 2048 * 1024;
2794a1e9d4dSRichard Henderson             ptep &= pte ^ PG_NX_MASK;
280e7f2670fSClaudio Fontana             goto do_check_protect;
281e7f2670fSClaudio Fontana         }
2824a1e9d4dSRichard Henderson         if (!ptw_setl(&pte_trans, pte, PG_ACCESSED_MASK)) {
2834a1e9d4dSRichard Henderson             goto restart_2_pae;
284e7f2670fSClaudio Fontana         }
2854a1e9d4dSRichard Henderson         ptep &= pte ^ PG_NX_MASK;
28611b4e971SRichard Henderson 
28711b4e971SRichard Henderson         /*
28811b4e971SRichard Henderson          * Page table level 1
28911b4e971SRichard Henderson          */
29011b4e971SRichard Henderson         pte_addr = ((pte & PG_ADDRESS_MASK) +
29111b4e971SRichard Henderson                     (((addr >> 12) & 0x1ff) << 3)) & a20_mask;
2924a1e9d4dSRichard Henderson         if (!ptw_translate(&pte_trans, pte_addr)) {
2934a1e9d4dSRichard Henderson             return false;
2944a1e9d4dSRichard Henderson         }
2954a1e9d4dSRichard Henderson         pte = ptw_ldq(&pte_trans);
296e7f2670fSClaudio Fontana         if (!(pte & PG_PRESENT_MASK)) {
297e7f2670fSClaudio Fontana             goto do_fault;
298e7f2670fSClaudio Fontana         }
299e7f2670fSClaudio Fontana         if (pte & rsvd_mask) {
300e7f2670fSClaudio Fontana             goto do_fault_rsvd;
301e7f2670fSClaudio Fontana         }
302e7f2670fSClaudio Fontana         /* combine pde and pte nx, user and rw protections */
303e7f2670fSClaudio Fontana         ptep &= pte ^ PG_NX_MASK;
3043563362dSRichard Henderson         page_size = 4096;
305e7f2670fSClaudio Fontana     } else {
30611b4e971SRichard Henderson         /*
30711b4e971SRichard Henderson          * Page table level 2
30811b4e971SRichard Henderson          */
30968fb78d7SPaolo Bonzini         pte_addr = ((in->cr3 & 0xfffff000ULL) + ((addr >> 20) & 0xffc)) & a20_mask;
3104a1e9d4dSRichard Henderson         if (!ptw_translate(&pte_trans, pte_addr)) {
3114a1e9d4dSRichard Henderson             return false;
3124a1e9d4dSRichard Henderson         }
3134a1e9d4dSRichard Henderson     restart_2_nopae:
3144a1e9d4dSRichard Henderson         pte = ptw_ldl(&pte_trans);
31511b4e971SRichard Henderson         if (!(pte & PG_PRESENT_MASK)) {
316e7f2670fSClaudio Fontana             goto do_fault;
317e7f2670fSClaudio Fontana         }
31811b4e971SRichard Henderson         ptep = pte | PG_NX_MASK;
319e7f2670fSClaudio Fontana 
320e7f2670fSClaudio Fontana         /* if PSE bit is set, then we use a 4MB page */
32111b4e971SRichard Henderson         if ((pte & PG_PSE_MASK) && (pg_mode & PG_MODE_PSE)) {
3223563362dSRichard Henderson             page_size = 4096 * 1024;
32311b4e971SRichard Henderson             /*
32411b4e971SRichard Henderson              * Bits 20-13 provide bits 39-32 of the address, bit 21 is reserved.
325e7f2670fSClaudio Fontana              * Leave bits 20-13 in place for setting accessed/dirty bits below.
326e7f2670fSClaudio Fontana              */
32711b4e971SRichard Henderson             pte = (uint32_t)pte | ((pte & 0x1fe000LL) << (32 - 13));
328e7f2670fSClaudio Fontana             rsvd_mask = 0x200000;
329e7f2670fSClaudio Fontana             goto do_check_protect_pse36;
330e7f2670fSClaudio Fontana         }
3314a1e9d4dSRichard Henderson         if (!ptw_setl(&pte_trans, pte, PG_ACCESSED_MASK)) {
3324a1e9d4dSRichard Henderson             goto restart_2_nopae;
333e7f2670fSClaudio Fontana         }
334e7f2670fSClaudio Fontana 
33511b4e971SRichard Henderson         /*
33611b4e971SRichard Henderson          * Page table level 1
33711b4e971SRichard Henderson          */
33811b4e971SRichard Henderson         pte_addr = ((pte & ~0xfffu) + ((addr >> 10) & 0xffc)) & a20_mask;
3394a1e9d4dSRichard Henderson         if (!ptw_translate(&pte_trans, pte_addr)) {
3404a1e9d4dSRichard Henderson             return false;
3414a1e9d4dSRichard Henderson         }
3424a1e9d4dSRichard Henderson         pte = ptw_ldl(&pte_trans);
343e7f2670fSClaudio Fontana         if (!(pte & PG_PRESENT_MASK)) {
344e7f2670fSClaudio Fontana             goto do_fault;
345e7f2670fSClaudio Fontana         }
346e7f2670fSClaudio Fontana         /* combine pde and pte user and rw protections */
347e7f2670fSClaudio Fontana         ptep &= pte | PG_NX_MASK;
3483563362dSRichard Henderson         page_size = 4096;
349e7f2670fSClaudio Fontana         rsvd_mask = 0;
350e7f2670fSClaudio Fontana     }
351e7f2670fSClaudio Fontana 
352e7f2670fSClaudio Fontana do_check_protect:
3533563362dSRichard Henderson     rsvd_mask |= (page_size - 1) & PG_ADDRESS_MASK & ~PG_PSE_PAT_MASK;
354e7f2670fSClaudio Fontana do_check_protect_pse36:
355e7f2670fSClaudio Fontana     if (pte & rsvd_mask) {
356e7f2670fSClaudio Fontana         goto do_fault_rsvd;
357e7f2670fSClaudio Fontana     }
358e7f2670fSClaudio Fontana     ptep ^= PG_NX_MASK;
359e7f2670fSClaudio Fontana 
360e7f2670fSClaudio Fontana     /* can the page can be put in the TLB?  prot will tell us */
361e7f2670fSClaudio Fontana     if (is_user && !(ptep & PG_USER_MASK)) {
362e7f2670fSClaudio Fontana         goto do_fault_protect;
363e7f2670fSClaudio Fontana     }
364e7f2670fSClaudio Fontana 
3653563362dSRichard Henderson     int prot = 0;
3665f97afe2SPaolo Bonzini     if (!is_mmu_index_smap(in->mmu_idx) || !(ptep & PG_USER_MASK)) {
3673563362dSRichard Henderson         prot |= PAGE_READ;
36831dd35ebSPaolo Bonzini         if ((ptep & PG_RW_MASK) || !(is_user || (pg_mode & PG_MODE_WP))) {
3693563362dSRichard Henderson             prot |= PAGE_WRITE;
370e7f2670fSClaudio Fontana         }
371e7f2670fSClaudio Fontana     }
372e7f2670fSClaudio Fontana     if (!(ptep & PG_NX_MASK) &&
3733563362dSRichard Henderson         (is_user ||
37431dd35ebSPaolo Bonzini          !((pg_mode & PG_MODE_SMEP) && (ptep & PG_USER_MASK)))) {
3753563362dSRichard Henderson         prot |= PAGE_EXEC;
376e7f2670fSClaudio Fontana     }
377e7f2670fSClaudio Fontana 
378991ec976SPaolo Bonzini     if (ptep & PG_USER_MASK) {
37931dd35ebSPaolo Bonzini         pkr = pg_mode & PG_MODE_PKE ? env->pkru : 0;
380e7f2670fSClaudio Fontana     } else {
38131dd35ebSPaolo Bonzini         pkr = pg_mode & PG_MODE_PKS ? env->pkrs : 0;
382e7f2670fSClaudio Fontana     }
383e7f2670fSClaudio Fontana     if (pkr) {
384e7f2670fSClaudio Fontana         uint32_t pk = (pte & PG_PKRU_MASK) >> PG_PKRU_BIT;
385e7f2670fSClaudio Fontana         uint32_t pkr_ad = (pkr >> pk * 2) & 1;
386e7f2670fSClaudio Fontana         uint32_t pkr_wd = (pkr >> pk * 2) & 2;
387e7f2670fSClaudio Fontana         uint32_t pkr_prot = PAGE_READ | PAGE_WRITE | PAGE_EXEC;
388e7f2670fSClaudio Fontana 
389e7f2670fSClaudio Fontana         if (pkr_ad) {
390e7f2670fSClaudio Fontana             pkr_prot &= ~(PAGE_READ | PAGE_WRITE);
39131dd35ebSPaolo Bonzini         } else if (pkr_wd && (is_user || (pg_mode & PG_MODE_WP))) {
392e7f2670fSClaudio Fontana             pkr_prot &= ~PAGE_WRITE;
393e7f2670fSClaudio Fontana         }
394487d1133SRichard Henderson         if ((pkr_prot & (1 << access_type)) == 0) {
3953563362dSRichard Henderson             goto do_fault_pk_protect;
396e7f2670fSClaudio Fontana         }
3973563362dSRichard Henderson         prot &= pkr_prot;
398e7f2670fSClaudio Fontana     }
399e7f2670fSClaudio Fontana 
4003563362dSRichard Henderson     if ((prot & (1 << access_type)) == 0) {
401e7f2670fSClaudio Fontana         goto do_fault_protect;
402e7f2670fSClaudio Fontana     }
403e7f2670fSClaudio Fontana 
404e7f2670fSClaudio Fontana     /* yes, it can! */
4053563362dSRichard Henderson     {
4063563362dSRichard Henderson         uint32_t set = PG_ACCESSED_MASK;
4073563362dSRichard Henderson         if (access_type == MMU_DATA_STORE) {
4083563362dSRichard Henderson             set |= PG_DIRTY_MASK;
4094a1e9d4dSRichard Henderson         } else if (!(pte & PG_DIRTY_MASK)) {
4104a1e9d4dSRichard Henderson             /*
4114a1e9d4dSRichard Henderson              * Only set write access if already dirty...
4124a1e9d4dSRichard Henderson              * otherwise wait for dirty access.
4134a1e9d4dSRichard Henderson              */
4143563362dSRichard Henderson             prot &= ~PAGE_WRITE;
415e7f2670fSClaudio Fontana         }
4164a1e9d4dSRichard Henderson         if (!ptw_setl(&pte_trans, pte, set)) {
4174a1e9d4dSRichard Henderson             /*
4184a1e9d4dSRichard Henderson              * We can arrive here from any of 3 levels and 2 formats.
4194a1e9d4dSRichard Henderson              * The only safe thing is to restart the entire lookup.
4204a1e9d4dSRichard Henderson              */
4214a1e9d4dSRichard Henderson             goto restart_all;
4224a1e9d4dSRichard Henderson         }
4234a1e9d4dSRichard Henderson     }
424e7f2670fSClaudio Fontana 
425e7f2670fSClaudio Fontana     /* align to page_size */
4268629e77bSRichard Henderson     paddr = (pte & a20_mask & PG_ADDRESS_MASK & ~(page_size - 1))
4273563362dSRichard Henderson           | (addr & (page_size - 1));
4289bbcf372SRichard Henderson 
4294a1e9d4dSRichard Henderson     if (in->ptw_idx == MMU_NESTED_IDX) {
4308629e77bSRichard Henderson         CPUTLBEntryFull *full;
4318629e77bSRichard Henderson         int flags, nested_page_size;
4329bbcf372SRichard Henderson 
433d507e6c5SRichard Henderson         flags = probe_access_full(env, paddr, 0, access_type,
4348629e77bSRichard Henderson                                   MMU_NESTED_IDX, true,
4358629e77bSRichard Henderson                                   &pte_trans.haddr, &full, 0);
4368629e77bSRichard Henderson         if (unlikely(flags & TLB_INVALID_MASK)) {
4378218c048SRichard Henderson             *err = (TranslateFault){
4388218c048SRichard Henderson                 .error_code = env->error_code,
4398218c048SRichard Henderson                 .cr2 = paddr,
4408218c048SRichard Henderson                 .stage2 = S2_GPA,
4418218c048SRichard Henderson             };
4429bbcf372SRichard Henderson             return false;
4439bbcf372SRichard Henderson         }
4449bbcf372SRichard Henderson 
4459bbcf372SRichard Henderson         /* Merge stage1 & stage2 protection bits. */
4468629e77bSRichard Henderson         prot &= full->prot;
4479bbcf372SRichard Henderson 
4489bbcf372SRichard Henderson         /* Re-verify resulting protection. */
4499bbcf372SRichard Henderson         if ((prot & (1 << access_type)) == 0) {
4509bbcf372SRichard Henderson             goto do_fault_protect;
4519bbcf372SRichard Henderson         }
4528629e77bSRichard Henderson 
4538629e77bSRichard Henderson         /* Merge stage1 & stage2 addresses to final physical address. */
4548629e77bSRichard Henderson         nested_page_size = 1 << full->lg_page_size;
4558629e77bSRichard Henderson         paddr = (full->phys_addr & ~(nested_page_size - 1))
4568629e77bSRichard Henderson               | (paddr & (nested_page_size - 1));
4578629e77bSRichard Henderson 
4588629e77bSRichard Henderson         /*
4598629e77bSRichard Henderson          * Use the larger of stage1 & stage2 page sizes, so that
4608629e77bSRichard Henderson          * invalidation works.
4618629e77bSRichard Henderson          */
4628629e77bSRichard Henderson         if (nested_page_size > page_size) {
4638629e77bSRichard Henderson             page_size = nested_page_size;
4648629e77bSRichard Henderson         }
4659bbcf372SRichard Henderson     }
4669bbcf372SRichard Henderson 
4678629e77bSRichard Henderson     out->paddr = paddr;
4689bbcf372SRichard Henderson     out->prot = prot;
4699bbcf372SRichard Henderson     out->page_size = page_size;
4703563362dSRichard Henderson     return true;
471e7f2670fSClaudio Fontana 
472e7f2670fSClaudio Fontana  do_fault_rsvd:
4733563362dSRichard Henderson     error_code = PG_ERROR_RSVD_MASK;
4743563362dSRichard Henderson     goto do_fault_cont;
475e7f2670fSClaudio Fontana  do_fault_protect:
4763563362dSRichard Henderson     error_code = PG_ERROR_P_MASK;
4773563362dSRichard Henderson     goto do_fault_cont;
4783563362dSRichard Henderson  do_fault_pk_protect:
4793563362dSRichard Henderson     assert(access_type != MMU_INST_FETCH);
4803563362dSRichard Henderson     error_code = PG_ERROR_PK_MASK | PG_ERROR_P_MASK;
4813563362dSRichard Henderson     goto do_fault_cont;
482e7f2670fSClaudio Fontana  do_fault:
4833563362dSRichard Henderson     error_code = 0;
4843563362dSRichard Henderson  do_fault_cont:
4853563362dSRichard Henderson     if (is_user) {
486e7f2670fSClaudio Fontana         error_code |= PG_ERROR_U_MASK;
4873563362dSRichard Henderson     }
4883563362dSRichard Henderson     switch (access_type) {
4893563362dSRichard Henderson     case MMU_DATA_LOAD:
4903563362dSRichard Henderson         break;
4913563362dSRichard Henderson     case MMU_DATA_STORE:
4923563362dSRichard Henderson         error_code |= PG_ERROR_W_MASK;
4933563362dSRichard Henderson         break;
4943563362dSRichard Henderson     case MMU_INST_FETCH:
4953563362dSRichard Henderson         if (pg_mode & (PG_MODE_NXE | PG_MODE_SMEP)) {
496e7f2670fSClaudio Fontana             error_code |= PG_ERROR_I_D_MASK;
4973563362dSRichard Henderson         }
4983563362dSRichard Henderson         break;
4993563362dSRichard Henderson     }
5008218c048SRichard Henderson     *err = (TranslateFault){
5018218c048SRichard Henderson         .exception_index = EXCP0E_PAGE,
5028218c048SRichard Henderson         .error_code = error_code,
5038218c048SRichard Henderson         .cr2 = addr,
5048218c048SRichard Henderson     };
5053563362dSRichard Henderson     return false;
506661ff487SPaolo Bonzini }
507661ff487SPaolo Bonzini 
5089bbcf372SRichard Henderson static G_NORETURN void raise_stage2(CPUX86State *env, TranslateFault *err,
5099bbcf372SRichard Henderson                                     uintptr_t retaddr)
5109bbcf372SRichard Henderson {
5119bbcf372SRichard Henderson     uint64_t exit_info_1 = err->error_code;
5129bbcf372SRichard Henderson 
5139bbcf372SRichard Henderson     switch (err->stage2) {
5149bbcf372SRichard Henderson     case S2_GPT:
5159bbcf372SRichard Henderson         exit_info_1 |= SVM_NPTEXIT_GPT;
5169bbcf372SRichard Henderson         break;
5179bbcf372SRichard Henderson     case S2_GPA:
5189bbcf372SRichard Henderson         exit_info_1 |= SVM_NPTEXIT_GPA;
5199bbcf372SRichard Henderson         break;
5209bbcf372SRichard Henderson     default:
5219bbcf372SRichard Henderson         g_assert_not_reached();
5229bbcf372SRichard Henderson     }
5239bbcf372SRichard Henderson 
5249bbcf372SRichard Henderson     x86_stq_phys(env_cpu(env),
5259bbcf372SRichard Henderson                  env->vm_vmcb + offsetof(struct vmcb, control.exit_info_2),
5269bbcf372SRichard Henderson                  err->cr2);
5279bbcf372SRichard Henderson     cpu_vmexit(env, SVM_EXIT_NPF, exit_info_1, retaddr);
5289bbcf372SRichard Henderson }
5299bbcf372SRichard Henderson 
5303563362dSRichard Henderson static bool get_physical_address(CPUX86State *env, vaddr addr,
5313563362dSRichard Henderson                                  MMUAccessType access_type, int mmu_idx,
5323563362dSRichard Henderson                                  TranslateResult *out, TranslateFault *err)
533661ff487SPaolo Bonzini {
53498281984SRichard Henderson     TranslateParams in;
53598281984SRichard Henderson     bool use_stage2 = env->hflags2 & HF2_NPT_MASK;
5363563362dSRichard Henderson 
53798281984SRichard Henderson     in.addr = addr;
53898281984SRichard Henderson     in.access_type = access_type;
53998281984SRichard Henderson 
54098281984SRichard Henderson     switch (mmu_idx) {
54198281984SRichard Henderson     case MMU_PHYS_IDX:
54298281984SRichard Henderson         break;
54398281984SRichard Henderson 
54498281984SRichard Henderson     case MMU_NESTED_IDX:
54598281984SRichard Henderson         if (likely(use_stage2)) {
54698281984SRichard Henderson             in.cr3 = env->nested_cr3;
54798281984SRichard Henderson             in.pg_mode = env->nested_pg_mode;
54890f64153SPaolo Bonzini             in.mmu_idx =
54990f64153SPaolo Bonzini                 env->nested_pg_mode & PG_MODE_LMA ? MMU_USER64_IDX : MMU_USER32_IDX;
5504a1e9d4dSRichard Henderson             in.ptw_idx = MMU_PHYS_IDX;
55198281984SRichard Henderson 
55298281984SRichard Henderson             if (!mmu_translate(env, &in, out, err)) {
55398281984SRichard Henderson                 err->stage2 = S2_GPA;
55498281984SRichard Henderson                 return false;
555661ff487SPaolo Bonzini             }
5563563362dSRichard Henderson             return true;
55798281984SRichard Henderson         }
55898281984SRichard Henderson         break;
559b04dc92eSPaolo Bonzini 
56098281984SRichard Henderson     default:
561*b1661801SPaolo Bonzini         if (is_mmu_index_32(mmu_idx)) {
562*b1661801SPaolo Bonzini             addr = (uint32_t)addr;
563*b1661801SPaolo Bonzini         }
564*b1661801SPaolo Bonzini 
56503a60ae9SRichard Henderson         if (likely(env->cr[0] & CR0_PG_MASK)) {
56698281984SRichard Henderson             in.cr3 = env->cr[3];
56798281984SRichard Henderson             in.mmu_idx = mmu_idx;
5684a1e9d4dSRichard Henderson             in.ptw_idx = use_stage2 ? MMU_NESTED_IDX : MMU_PHYS_IDX;
56998281984SRichard Henderson             in.pg_mode = get_pg_mode(env);
57098281984SRichard Henderson 
5713563362dSRichard Henderson             if (in.pg_mode & PG_MODE_LMA) {
572b04dc92eSPaolo Bonzini                 /* test virtual address sign extension */
5733563362dSRichard Henderson                 int shift = in.pg_mode & PG_MODE_LA57 ? 56 : 47;
5743563362dSRichard Henderson                 int64_t sext = (int64_t)addr >> shift;
575b04dc92eSPaolo Bonzini                 if (sext != 0 && sext != -1) {
5768218c048SRichard Henderson                     *err = (TranslateFault){
5778218c048SRichard Henderson                         .exception_index = EXCP0D_GPF,
5788218c048SRichard Henderson                         .cr2 = addr,
5798218c048SRichard Henderson                     };
5803563362dSRichard Henderson                     return false;
581b04dc92eSPaolo Bonzini                 }
582b04dc92eSPaolo Bonzini             }
5833563362dSRichard Henderson             return mmu_translate(env, &in, out, err);
584e7f2670fSClaudio Fontana         }
58598281984SRichard Henderson         break;
58698281984SRichard Henderson     }
58798281984SRichard Henderson 
588*b1661801SPaolo Bonzini     /* No translation needed. */
58998281984SRichard Henderson     out->paddr = addr & x86_get_a20_mask(env);
59098281984SRichard Henderson     out->prot = PAGE_READ | PAGE_WRITE | PAGE_EXEC;
59198281984SRichard Henderson     out->page_size = TARGET_PAGE_SIZE;
59298281984SRichard Henderson     return true;
593661ff487SPaolo Bonzini }
594e7f2670fSClaudio Fontana 
595e7f2670fSClaudio Fontana bool x86_cpu_tlb_fill(CPUState *cs, vaddr addr, int size,
596e7f2670fSClaudio Fontana                       MMUAccessType access_type, int mmu_idx,
597e7f2670fSClaudio Fontana                       bool probe, uintptr_t retaddr)
598e7f2670fSClaudio Fontana {
599b77af26eSRichard Henderson     CPUX86State *env = cpu_env(cs);
6003563362dSRichard Henderson     TranslateResult out;
6013563362dSRichard Henderson     TranslateFault err;
602e7f2670fSClaudio Fontana 
6033563362dSRichard Henderson     if (get_physical_address(env, addr, access_type, mmu_idx, &out, &err)) {
6043563362dSRichard Henderson         /*
6053563362dSRichard Henderson          * Even if 4MB pages, we map only one 4KB page in the cache to
6063563362dSRichard Henderson          * avoid filling it too fast.
6073563362dSRichard Henderson          */
6083563362dSRichard Henderson         assert(out.prot & (1 << access_type));
6093563362dSRichard Henderson         tlb_set_page_with_attrs(cs, addr & TARGET_PAGE_MASK,
6103563362dSRichard Henderson                                 out.paddr & TARGET_PAGE_MASK,
6113563362dSRichard Henderson                                 cpu_get_mem_attrs(env),
6123563362dSRichard Henderson                                 out.prot, mmu_idx, out.page_size);
6133563362dSRichard Henderson         return true;
6143563362dSRichard Henderson     }
6153563362dSRichard Henderson 
6169bbcf372SRichard Henderson     if (probe) {
6174a1e9d4dSRichard Henderson         /* This will be used if recursing for stage2 translation. */
6184a1e9d4dSRichard Henderson         env->error_code = err.error_code;
6199bbcf372SRichard Henderson         return false;
6209bbcf372SRichard Henderson     }
6219bbcf372SRichard Henderson 
6229bbcf372SRichard Henderson     if (err.stage2 != S2_NONE) {
6239bbcf372SRichard Henderson         raise_stage2(env, &err, retaddr);
6249bbcf372SRichard Henderson     }
6253563362dSRichard Henderson 
6263563362dSRichard Henderson     if (env->intercept_exceptions & (1 << err.exception_index)) {
6273563362dSRichard Henderson         /* cr2 is not modified in case of exceptions */
6283563362dSRichard Henderson         x86_stq_phys(cs, env->vm_vmcb +
6293563362dSRichard Henderson                      offsetof(struct vmcb, control.exit_info_2),
6303563362dSRichard Henderson                      err.cr2);
6313563362dSRichard Henderson     } else {
6323563362dSRichard Henderson         env->cr[2] = err.cr2;
633e7f2670fSClaudio Fontana     }
6343563362dSRichard Henderson     raise_exception_err_ra(env, err.exception_index, err.error_code, retaddr);
635e7f2670fSClaudio Fontana }
636958e1dd1SPaolo Bonzini 
637958e1dd1SPaolo Bonzini G_NORETURN void x86_cpu_do_unaligned_access(CPUState *cs, vaddr vaddr,
638958e1dd1SPaolo Bonzini                                             MMUAccessType access_type,
639958e1dd1SPaolo Bonzini                                             int mmu_idx, uintptr_t retaddr)
640958e1dd1SPaolo Bonzini {
641958e1dd1SPaolo Bonzini     X86CPU *cpu = X86_CPU(cs);
642958e1dd1SPaolo Bonzini     handle_unaligned_access(&cpu->env, vaddr, access_type, retaddr);
643958e1dd1SPaolo Bonzini }
644