1e7f2670fSClaudio Fontana /* 2e7f2670fSClaudio Fontana * x86 exception helpers - sysemu code 3e7f2670fSClaudio Fontana * 4e7f2670fSClaudio Fontana * Copyright (c) 2003 Fabrice Bellard 5e7f2670fSClaudio Fontana * 6e7f2670fSClaudio Fontana * This library is free software; you can redistribute it and/or 7e7f2670fSClaudio Fontana * modify it under the terms of the GNU Lesser General Public 8e7f2670fSClaudio Fontana * License as published by the Free Software Foundation; either 9e7f2670fSClaudio Fontana * version 2.1 of the License, or (at your option) any later version. 10e7f2670fSClaudio Fontana * 11e7f2670fSClaudio Fontana * This library is distributed in the hope that it will be useful, 12e7f2670fSClaudio Fontana * but WITHOUT ANY WARRANTY; without even the implied warranty of 13e7f2670fSClaudio Fontana * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 14e7f2670fSClaudio Fontana * Lesser General Public License for more details. 15e7f2670fSClaudio Fontana * 16e7f2670fSClaudio Fontana * You should have received a copy of the GNU Lesser General Public 17e7f2670fSClaudio Fontana * License along with this library; if not, see <http://www.gnu.org/licenses/>. 18e7f2670fSClaudio Fontana */ 19e7f2670fSClaudio Fontana 20e7f2670fSClaudio Fontana #include "qemu/osdep.h" 21e7f2670fSClaudio Fontana #include "cpu.h" 2209b07f28SPhilippe Mathieu-Daudé #include "exec/cpu_ldst.h" 23b28b366dSPhilippe Mathieu-Daudé #include "exec/exec-all.h" 24e7f2670fSClaudio Fontana #include "tcg/helper-tcg.h" 25e7f2670fSClaudio Fontana 263563362dSRichard Henderson typedef struct TranslateParams { 273563362dSRichard Henderson target_ulong addr; 283563362dSRichard Henderson target_ulong cr3; 293563362dSRichard Henderson int pg_mode; 303563362dSRichard Henderson int mmu_idx; 314a1e9d4dSRichard Henderson int ptw_idx; 323563362dSRichard Henderson MMUAccessType access_type; 333563362dSRichard Henderson } TranslateParams; 343563362dSRichard Henderson 353563362dSRichard Henderson typedef struct TranslateResult { 363563362dSRichard Henderson hwaddr paddr; 373563362dSRichard Henderson int prot; 383563362dSRichard Henderson int page_size; 393563362dSRichard Henderson } TranslateResult; 403563362dSRichard Henderson 419bbcf372SRichard Henderson typedef enum TranslateFaultStage2 { 429bbcf372SRichard Henderson S2_NONE, 439bbcf372SRichard Henderson S2_GPA, 449bbcf372SRichard Henderson S2_GPT, 459bbcf372SRichard Henderson } TranslateFaultStage2; 469bbcf372SRichard Henderson 473563362dSRichard Henderson typedef struct TranslateFault { 483563362dSRichard Henderson int exception_index; 493563362dSRichard Henderson int error_code; 503563362dSRichard Henderson target_ulong cr2; 519bbcf372SRichard Henderson TranslateFaultStage2 stage2; 523563362dSRichard Henderson } TranslateFault; 53661ff487SPaolo Bonzini 544a1e9d4dSRichard Henderson typedef struct PTETranslate { 554a1e9d4dSRichard Henderson CPUX86State *env; 564a1e9d4dSRichard Henderson TranslateFault *err; 574a1e9d4dSRichard Henderson int ptw_idx; 584a1e9d4dSRichard Henderson void *haddr; 594a1e9d4dSRichard Henderson hwaddr gaddr; 604a1e9d4dSRichard Henderson } PTETranslate; 614a1e9d4dSRichard Henderson 62*9dab7bbbSGregory Price static bool ptw_translate(PTETranslate *inout, hwaddr addr, uint64_t ra) 634a1e9d4dSRichard Henderson { 644a1e9d4dSRichard Henderson CPUTLBEntryFull *full; 654a1e9d4dSRichard Henderson int flags; 664a1e9d4dSRichard Henderson 674a1e9d4dSRichard Henderson inout->gaddr = addr; 68d507e6c5SRichard Henderson flags = probe_access_full(inout->env, addr, 0, MMU_DATA_STORE, 69*9dab7bbbSGregory Price inout->ptw_idx, true, &inout->haddr, &full, ra); 704a1e9d4dSRichard Henderson 714a1e9d4dSRichard Henderson if (unlikely(flags & TLB_INVALID_MASK)) { 724a1e9d4dSRichard Henderson TranslateFault *err = inout->err; 734a1e9d4dSRichard Henderson 744a1e9d4dSRichard Henderson assert(inout->ptw_idx == MMU_NESTED_IDX); 758218c048SRichard Henderson *err = (TranslateFault){ 768218c048SRichard Henderson .error_code = inout->env->error_code, 778218c048SRichard Henderson .cr2 = addr, 788218c048SRichard Henderson .stage2 = S2_GPT, 798218c048SRichard Henderson }; 804a1e9d4dSRichard Henderson return false; 814a1e9d4dSRichard Henderson } 824a1e9d4dSRichard Henderson return true; 834a1e9d4dSRichard Henderson } 844a1e9d4dSRichard Henderson 85*9dab7bbbSGregory Price static inline uint32_t ptw_ldl(const PTETranslate *in, uint64_t ra) 864a1e9d4dSRichard Henderson { 874a1e9d4dSRichard Henderson if (likely(in->haddr)) { 884a1e9d4dSRichard Henderson return ldl_p(in->haddr); 894a1e9d4dSRichard Henderson } 90*9dab7bbbSGregory Price return cpu_ldl_mmuidx_ra(in->env, in->gaddr, in->ptw_idx, ra); 914a1e9d4dSRichard Henderson } 924a1e9d4dSRichard Henderson 93*9dab7bbbSGregory Price static inline uint64_t ptw_ldq(const PTETranslate *in, uint64_t ra) 944a1e9d4dSRichard Henderson { 954a1e9d4dSRichard Henderson if (likely(in->haddr)) { 964a1e9d4dSRichard Henderson return ldq_p(in->haddr); 974a1e9d4dSRichard Henderson } 98*9dab7bbbSGregory Price return cpu_ldq_mmuidx_ra(in->env, in->gaddr, in->ptw_idx, ra); 994a1e9d4dSRichard Henderson } 1004a1e9d4dSRichard Henderson 1014a1e9d4dSRichard Henderson /* 1024a1e9d4dSRichard Henderson * Note that we can use a 32-bit cmpxchg for all page table entries, 1034a1e9d4dSRichard Henderson * even 64-bit ones, because PG_PRESENT_MASK, PG_ACCESSED_MASK and 1044a1e9d4dSRichard Henderson * PG_DIRTY_MASK are all in the low 32 bits. 1054a1e9d4dSRichard Henderson */ 1064a1e9d4dSRichard Henderson static bool ptw_setl_slow(const PTETranslate *in, uint32_t old, uint32_t new) 1074a1e9d4dSRichard Henderson { 1084a1e9d4dSRichard Henderson uint32_t cmp; 1094a1e9d4dSRichard Henderson 1104a1e9d4dSRichard Henderson /* Does x86 really perform a rmw cycle on mmio for ptw? */ 1114a1e9d4dSRichard Henderson start_exclusive(); 1124a1e9d4dSRichard Henderson cmp = cpu_ldl_mmuidx_ra(in->env, in->gaddr, in->ptw_idx, 0); 1134a1e9d4dSRichard Henderson if (cmp == old) { 1144a1e9d4dSRichard Henderson cpu_stl_mmuidx_ra(in->env, in->gaddr, new, in->ptw_idx, 0); 1154a1e9d4dSRichard Henderson } 1164a1e9d4dSRichard Henderson end_exclusive(); 1174a1e9d4dSRichard Henderson return cmp == old; 1184a1e9d4dSRichard Henderson } 1194a1e9d4dSRichard Henderson 1204a1e9d4dSRichard Henderson static inline bool ptw_setl(const PTETranslate *in, uint32_t old, uint32_t set) 1214a1e9d4dSRichard Henderson { 1224a1e9d4dSRichard Henderson if (set & ~old) { 1234a1e9d4dSRichard Henderson uint32_t new = old | set; 1244a1e9d4dSRichard Henderson if (likely(in->haddr)) { 1254a1e9d4dSRichard Henderson old = cpu_to_le32(old); 1264a1e9d4dSRichard Henderson new = cpu_to_le32(new); 1274a1e9d4dSRichard Henderson return qatomic_cmpxchg((uint32_t *)in->haddr, old, new) == old; 1284a1e9d4dSRichard Henderson } 1294a1e9d4dSRichard Henderson return ptw_setl_slow(in, old, new); 1304a1e9d4dSRichard Henderson } 1314a1e9d4dSRichard Henderson return true; 1324a1e9d4dSRichard Henderson } 13333ce155cSPaolo Bonzini 1343563362dSRichard Henderson static bool mmu_translate(CPUX86State *env, const TranslateParams *in, 135*9dab7bbbSGregory Price TranslateResult *out, TranslateFault *err, 136*9dab7bbbSGregory Price uint64_t ra) 137e7f2670fSClaudio Fontana { 1383563362dSRichard Henderson const target_ulong addr = in->addr; 1393563362dSRichard Henderson const int pg_mode = in->pg_mode; 1405f97afe2SPaolo Bonzini const bool is_user = is_mmu_index_user(in->mmu_idx); 1413563362dSRichard Henderson const MMUAccessType access_type = in->access_type; 1424a1e9d4dSRichard Henderson uint64_t ptep, pte, rsvd_mask; 1434a1e9d4dSRichard Henderson PTETranslate pte_trans = { 1444a1e9d4dSRichard Henderson .env = env, 1454a1e9d4dSRichard Henderson .err = err, 1464a1e9d4dSRichard Henderson .ptw_idx = in->ptw_idx, 1474a1e9d4dSRichard Henderson }; 1488629e77bSRichard Henderson hwaddr pte_addr, paddr; 149e7f2670fSClaudio Fontana uint32_t pkr; 1503563362dSRichard Henderson int page_size; 151987b63f2SPeter Maydell int error_code; 152e7f2670fSClaudio Fontana 1534a1e9d4dSRichard Henderson restart_all: 1544a1e9d4dSRichard Henderson rsvd_mask = ~MAKE_64BIT_MASK(0, env_archcpu(env)->phys_bits); 1554a1e9d4dSRichard Henderson rsvd_mask &= PG_ADDRESS_MASK; 15631dd35ebSPaolo Bonzini if (!(pg_mode & PG_MODE_NXE)) { 157e7f2670fSClaudio Fontana rsvd_mask |= PG_NX_MASK; 158e7f2670fSClaudio Fontana } 159e7f2670fSClaudio Fontana 16031dd35ebSPaolo Bonzini if (pg_mode & PG_MODE_PAE) { 161e7f2670fSClaudio Fontana #ifdef TARGET_X86_64 16293eae358SPaolo Bonzini if (pg_mode & PG_MODE_LMA) { 16311b4e971SRichard Henderson if (pg_mode & PG_MODE_LA57) { 16411b4e971SRichard Henderson /* 16511b4e971SRichard Henderson * Page table level 5 16611b4e971SRichard Henderson */ 167a28fe7dcSPaolo Bonzini pte_addr = (in->cr3 & ~0xfff) + (((addr >> 48) & 0x1ff) << 3); 168*9dab7bbbSGregory Price if (!ptw_translate(&pte_trans, pte_addr, ra)) { 1694a1e9d4dSRichard Henderson return false; 1704a1e9d4dSRichard Henderson } 1714a1e9d4dSRichard Henderson restart_5: 172*9dab7bbbSGregory Price pte = ptw_ldq(&pte_trans, ra); 17311b4e971SRichard Henderson if (!(pte & PG_PRESENT_MASK)) { 174e7f2670fSClaudio Fontana goto do_fault; 175e7f2670fSClaudio Fontana } 17611b4e971SRichard Henderson if (pte & (rsvd_mask | PG_PSE_MASK)) { 177e7f2670fSClaudio Fontana goto do_fault_rsvd; 178e7f2670fSClaudio Fontana } 1794a1e9d4dSRichard Henderson if (!ptw_setl(&pte_trans, pte, PG_ACCESSED_MASK)) { 1804a1e9d4dSRichard Henderson goto restart_5; 181e7f2670fSClaudio Fontana } 18211b4e971SRichard Henderson ptep = pte ^ PG_NX_MASK; 183e7f2670fSClaudio Fontana } else { 18411b4e971SRichard Henderson pte = in->cr3; 185e7f2670fSClaudio Fontana ptep = PG_NX_MASK | PG_USER_MASK | PG_RW_MASK; 186e7f2670fSClaudio Fontana } 187e7f2670fSClaudio Fontana 18811b4e971SRichard Henderson /* 18911b4e971SRichard Henderson * Page table level 4 19011b4e971SRichard Henderson */ 191a28fe7dcSPaolo Bonzini pte_addr = (pte & PG_ADDRESS_MASK) + (((addr >> 39) & 0x1ff) << 3); 192*9dab7bbbSGregory Price if (!ptw_translate(&pte_trans, pte_addr, ra)) { 1934a1e9d4dSRichard Henderson return false; 1944a1e9d4dSRichard Henderson } 1954a1e9d4dSRichard Henderson restart_4: 196*9dab7bbbSGregory Price pte = ptw_ldq(&pte_trans, ra); 19711b4e971SRichard Henderson if (!(pte & PG_PRESENT_MASK)) { 198e7f2670fSClaudio Fontana goto do_fault; 199e7f2670fSClaudio Fontana } 20011b4e971SRichard Henderson if (pte & (rsvd_mask | PG_PSE_MASK)) { 201e7f2670fSClaudio Fontana goto do_fault_rsvd; 202e7f2670fSClaudio Fontana } 2034a1e9d4dSRichard Henderson if (!ptw_setl(&pte_trans, pte, PG_ACCESSED_MASK)) { 2044a1e9d4dSRichard Henderson goto restart_4; 205e7f2670fSClaudio Fontana } 20611b4e971SRichard Henderson ptep &= pte ^ PG_NX_MASK; 20711b4e971SRichard Henderson 20811b4e971SRichard Henderson /* 20911b4e971SRichard Henderson * Page table level 3 21011b4e971SRichard Henderson */ 211a28fe7dcSPaolo Bonzini pte_addr = (pte & PG_ADDRESS_MASK) + (((addr >> 30) & 0x1ff) << 3); 212*9dab7bbbSGregory Price if (!ptw_translate(&pte_trans, pte_addr, ra)) { 2134a1e9d4dSRichard Henderson return false; 2144a1e9d4dSRichard Henderson } 2154a1e9d4dSRichard Henderson restart_3_lma: 216*9dab7bbbSGregory Price pte = ptw_ldq(&pte_trans, ra); 21711b4e971SRichard Henderson if (!(pte & PG_PRESENT_MASK)) { 218e7f2670fSClaudio Fontana goto do_fault; 219e7f2670fSClaudio Fontana } 22011b4e971SRichard Henderson if (pte & rsvd_mask) { 221e7f2670fSClaudio Fontana goto do_fault_rsvd; 222e7f2670fSClaudio Fontana } 2234a1e9d4dSRichard Henderson if (!ptw_setl(&pte_trans, pte, PG_ACCESSED_MASK)) { 2244a1e9d4dSRichard Henderson goto restart_3_lma; 225e7f2670fSClaudio Fontana } 2264a1e9d4dSRichard Henderson ptep &= pte ^ PG_NX_MASK; 22711b4e971SRichard Henderson if (pte & PG_PSE_MASK) { 228e7f2670fSClaudio Fontana /* 1 GB page */ 2293563362dSRichard Henderson page_size = 1024 * 1024 * 1024; 230e7f2670fSClaudio Fontana goto do_check_protect; 231e7f2670fSClaudio Fontana } 232e7f2670fSClaudio Fontana } else 233e7f2670fSClaudio Fontana #endif 234e7f2670fSClaudio Fontana { 23511b4e971SRichard Henderson /* 23611b4e971SRichard Henderson * Page table level 3 23711b4e971SRichard Henderson */ 238a28fe7dcSPaolo Bonzini pte_addr = (in->cr3 & 0xffffffe0ULL) + ((addr >> 27) & 0x18); 239*9dab7bbbSGregory Price if (!ptw_translate(&pte_trans, pte_addr, ra)) { 2404a1e9d4dSRichard Henderson return false; 2414a1e9d4dSRichard Henderson } 2424a1e9d4dSRichard Henderson rsvd_mask |= PG_HI_USER_MASK; 2434a1e9d4dSRichard Henderson restart_3_nolma: 244*9dab7bbbSGregory Price pte = ptw_ldq(&pte_trans, ra); 24511b4e971SRichard Henderson if (!(pte & PG_PRESENT_MASK)) { 246e7f2670fSClaudio Fontana goto do_fault; 247e7f2670fSClaudio Fontana } 24811b4e971SRichard Henderson if (pte & (rsvd_mask | PG_NX_MASK)) { 249e7f2670fSClaudio Fontana goto do_fault_rsvd; 250e7f2670fSClaudio Fontana } 2514a1e9d4dSRichard Henderson if (!ptw_setl(&pte_trans, pte, PG_ACCESSED_MASK)) { 2524a1e9d4dSRichard Henderson goto restart_3_nolma; 2534a1e9d4dSRichard Henderson } 254e7f2670fSClaudio Fontana ptep = PG_NX_MASK | PG_USER_MASK | PG_RW_MASK; 255e7f2670fSClaudio Fontana } 256e7f2670fSClaudio Fontana 25711b4e971SRichard Henderson /* 25811b4e971SRichard Henderson * Page table level 2 25911b4e971SRichard Henderson */ 260a28fe7dcSPaolo Bonzini pte_addr = (pte & PG_ADDRESS_MASK) + (((addr >> 21) & 0x1ff) << 3); 261*9dab7bbbSGregory Price if (!ptw_translate(&pte_trans, pte_addr, ra)) { 2624a1e9d4dSRichard Henderson return false; 2634a1e9d4dSRichard Henderson } 2644a1e9d4dSRichard Henderson restart_2_pae: 265*9dab7bbbSGregory Price pte = ptw_ldq(&pte_trans, ra); 26611b4e971SRichard Henderson if (!(pte & PG_PRESENT_MASK)) { 267e7f2670fSClaudio Fontana goto do_fault; 268e7f2670fSClaudio Fontana } 26911b4e971SRichard Henderson if (pte & rsvd_mask) { 270e7f2670fSClaudio Fontana goto do_fault_rsvd; 271e7f2670fSClaudio Fontana } 27211b4e971SRichard Henderson if (pte & PG_PSE_MASK) { 273e7f2670fSClaudio Fontana /* 2 MB page */ 2743563362dSRichard Henderson page_size = 2048 * 1024; 2754a1e9d4dSRichard Henderson ptep &= pte ^ PG_NX_MASK; 276e7f2670fSClaudio Fontana goto do_check_protect; 277e7f2670fSClaudio Fontana } 2784a1e9d4dSRichard Henderson if (!ptw_setl(&pte_trans, pte, PG_ACCESSED_MASK)) { 2794a1e9d4dSRichard Henderson goto restart_2_pae; 280e7f2670fSClaudio Fontana } 2814a1e9d4dSRichard Henderson ptep &= pte ^ PG_NX_MASK; 28211b4e971SRichard Henderson 28311b4e971SRichard Henderson /* 28411b4e971SRichard Henderson * Page table level 1 28511b4e971SRichard Henderson */ 286a28fe7dcSPaolo Bonzini pte_addr = (pte & PG_ADDRESS_MASK) + (((addr >> 12) & 0x1ff) << 3); 287*9dab7bbbSGregory Price if (!ptw_translate(&pte_trans, pte_addr, ra)) { 2884a1e9d4dSRichard Henderson return false; 2894a1e9d4dSRichard Henderson } 290*9dab7bbbSGregory Price pte = ptw_ldq(&pte_trans, ra); 291e7f2670fSClaudio Fontana if (!(pte & PG_PRESENT_MASK)) { 292e7f2670fSClaudio Fontana goto do_fault; 293e7f2670fSClaudio Fontana } 294e7f2670fSClaudio Fontana if (pte & rsvd_mask) { 295e7f2670fSClaudio Fontana goto do_fault_rsvd; 296e7f2670fSClaudio Fontana } 297e7f2670fSClaudio Fontana /* combine pde and pte nx, user and rw protections */ 298e7f2670fSClaudio Fontana ptep &= pte ^ PG_NX_MASK; 2993563362dSRichard Henderson page_size = 4096; 300e7f2670fSClaudio Fontana } else { 30111b4e971SRichard Henderson /* 30211b4e971SRichard Henderson * Page table level 2 30311b4e971SRichard Henderson */ 304a28fe7dcSPaolo Bonzini pte_addr = (in->cr3 & 0xfffff000ULL) + ((addr >> 20) & 0xffc); 305*9dab7bbbSGregory Price if (!ptw_translate(&pte_trans, pte_addr, ra)) { 3064a1e9d4dSRichard Henderson return false; 3074a1e9d4dSRichard Henderson } 3084a1e9d4dSRichard Henderson restart_2_nopae: 309*9dab7bbbSGregory Price pte = ptw_ldl(&pte_trans, ra); 31011b4e971SRichard Henderson if (!(pte & PG_PRESENT_MASK)) { 311e7f2670fSClaudio Fontana goto do_fault; 312e7f2670fSClaudio Fontana } 31311b4e971SRichard Henderson ptep = pte | PG_NX_MASK; 314e7f2670fSClaudio Fontana 315e7f2670fSClaudio Fontana /* if PSE bit is set, then we use a 4MB page */ 31611b4e971SRichard Henderson if ((pte & PG_PSE_MASK) && (pg_mode & PG_MODE_PSE)) { 3173563362dSRichard Henderson page_size = 4096 * 1024; 31811b4e971SRichard Henderson /* 31911b4e971SRichard Henderson * Bits 20-13 provide bits 39-32 of the address, bit 21 is reserved. 320e7f2670fSClaudio Fontana * Leave bits 20-13 in place for setting accessed/dirty bits below. 321e7f2670fSClaudio Fontana */ 32211b4e971SRichard Henderson pte = (uint32_t)pte | ((pte & 0x1fe000LL) << (32 - 13)); 323e7f2670fSClaudio Fontana rsvd_mask = 0x200000; 324e7f2670fSClaudio Fontana goto do_check_protect_pse36; 325e7f2670fSClaudio Fontana } 3264a1e9d4dSRichard Henderson if (!ptw_setl(&pte_trans, pte, PG_ACCESSED_MASK)) { 3274a1e9d4dSRichard Henderson goto restart_2_nopae; 328e7f2670fSClaudio Fontana } 329e7f2670fSClaudio Fontana 33011b4e971SRichard Henderson /* 33111b4e971SRichard Henderson * Page table level 1 33211b4e971SRichard Henderson */ 333a28fe7dcSPaolo Bonzini pte_addr = (pte & ~0xfffu) + ((addr >> 10) & 0xffc); 334*9dab7bbbSGregory Price if (!ptw_translate(&pte_trans, pte_addr, ra)) { 3354a1e9d4dSRichard Henderson return false; 3364a1e9d4dSRichard Henderson } 337*9dab7bbbSGregory Price pte = ptw_ldl(&pte_trans, ra); 338e7f2670fSClaudio Fontana if (!(pte & PG_PRESENT_MASK)) { 339e7f2670fSClaudio Fontana goto do_fault; 340e7f2670fSClaudio Fontana } 341e7f2670fSClaudio Fontana /* combine pde and pte user and rw protections */ 342e7f2670fSClaudio Fontana ptep &= pte | PG_NX_MASK; 3433563362dSRichard Henderson page_size = 4096; 344e7f2670fSClaudio Fontana rsvd_mask = 0; 345e7f2670fSClaudio Fontana } 346e7f2670fSClaudio Fontana 347e7f2670fSClaudio Fontana do_check_protect: 3483563362dSRichard Henderson rsvd_mask |= (page_size - 1) & PG_ADDRESS_MASK & ~PG_PSE_PAT_MASK; 349e7f2670fSClaudio Fontana do_check_protect_pse36: 350e7f2670fSClaudio Fontana if (pte & rsvd_mask) { 351e7f2670fSClaudio Fontana goto do_fault_rsvd; 352e7f2670fSClaudio Fontana } 353e7f2670fSClaudio Fontana ptep ^= PG_NX_MASK; 354e7f2670fSClaudio Fontana 355e7f2670fSClaudio Fontana /* can the page can be put in the TLB? prot will tell us */ 356e7f2670fSClaudio Fontana if (is_user && !(ptep & PG_USER_MASK)) { 357e7f2670fSClaudio Fontana goto do_fault_protect; 358e7f2670fSClaudio Fontana } 359e7f2670fSClaudio Fontana 3603563362dSRichard Henderson int prot = 0; 3615f97afe2SPaolo Bonzini if (!is_mmu_index_smap(in->mmu_idx) || !(ptep & PG_USER_MASK)) { 3623563362dSRichard Henderson prot |= PAGE_READ; 36331dd35ebSPaolo Bonzini if ((ptep & PG_RW_MASK) || !(is_user || (pg_mode & PG_MODE_WP))) { 3643563362dSRichard Henderson prot |= PAGE_WRITE; 365e7f2670fSClaudio Fontana } 366e7f2670fSClaudio Fontana } 367e7f2670fSClaudio Fontana if (!(ptep & PG_NX_MASK) && 3683563362dSRichard Henderson (is_user || 36931dd35ebSPaolo Bonzini !((pg_mode & PG_MODE_SMEP) && (ptep & PG_USER_MASK)))) { 3703563362dSRichard Henderson prot |= PAGE_EXEC; 371e7f2670fSClaudio Fontana } 372e7f2670fSClaudio Fontana 373991ec976SPaolo Bonzini if (ptep & PG_USER_MASK) { 37431dd35ebSPaolo Bonzini pkr = pg_mode & PG_MODE_PKE ? env->pkru : 0; 375e7f2670fSClaudio Fontana } else { 37631dd35ebSPaolo Bonzini pkr = pg_mode & PG_MODE_PKS ? env->pkrs : 0; 377e7f2670fSClaudio Fontana } 378e7f2670fSClaudio Fontana if (pkr) { 379e7f2670fSClaudio Fontana uint32_t pk = (pte & PG_PKRU_MASK) >> PG_PKRU_BIT; 380e7f2670fSClaudio Fontana uint32_t pkr_ad = (pkr >> pk * 2) & 1; 381e7f2670fSClaudio Fontana uint32_t pkr_wd = (pkr >> pk * 2) & 2; 382e7f2670fSClaudio Fontana uint32_t pkr_prot = PAGE_READ | PAGE_WRITE | PAGE_EXEC; 383e7f2670fSClaudio Fontana 384e7f2670fSClaudio Fontana if (pkr_ad) { 385e7f2670fSClaudio Fontana pkr_prot &= ~(PAGE_READ | PAGE_WRITE); 38631dd35ebSPaolo Bonzini } else if (pkr_wd && (is_user || (pg_mode & PG_MODE_WP))) { 387e7f2670fSClaudio Fontana pkr_prot &= ~PAGE_WRITE; 388e7f2670fSClaudio Fontana } 389487d1133SRichard Henderson if ((pkr_prot & (1 << access_type)) == 0) { 3903563362dSRichard Henderson goto do_fault_pk_protect; 391e7f2670fSClaudio Fontana } 3923563362dSRichard Henderson prot &= pkr_prot; 393e7f2670fSClaudio Fontana } 394e7f2670fSClaudio Fontana 3953563362dSRichard Henderson if ((prot & (1 << access_type)) == 0) { 396e7f2670fSClaudio Fontana goto do_fault_protect; 397e7f2670fSClaudio Fontana } 398e7f2670fSClaudio Fontana 399e7f2670fSClaudio Fontana /* yes, it can! */ 4003563362dSRichard Henderson { 4013563362dSRichard Henderson uint32_t set = PG_ACCESSED_MASK; 4023563362dSRichard Henderson if (access_type == MMU_DATA_STORE) { 4033563362dSRichard Henderson set |= PG_DIRTY_MASK; 4044a1e9d4dSRichard Henderson } else if (!(pte & PG_DIRTY_MASK)) { 4054a1e9d4dSRichard Henderson /* 4064a1e9d4dSRichard Henderson * Only set write access if already dirty... 4074a1e9d4dSRichard Henderson * otherwise wait for dirty access. 4084a1e9d4dSRichard Henderson */ 4093563362dSRichard Henderson prot &= ~PAGE_WRITE; 410e7f2670fSClaudio Fontana } 4114a1e9d4dSRichard Henderson if (!ptw_setl(&pte_trans, pte, set)) { 4124a1e9d4dSRichard Henderson /* 4134a1e9d4dSRichard Henderson * We can arrive here from any of 3 levels and 2 formats. 4144a1e9d4dSRichard Henderson * The only safe thing is to restart the entire lookup. 4154a1e9d4dSRichard Henderson */ 4164a1e9d4dSRichard Henderson goto restart_all; 4174a1e9d4dSRichard Henderson } 4184a1e9d4dSRichard Henderson } 419e7f2670fSClaudio Fontana 420b5a9de32SPaolo Bonzini /* merge offset within page */ 421b5a9de32SPaolo Bonzini paddr = (pte & PG_ADDRESS_MASK & ~(page_size - 1)) | (addr & (page_size - 1)); 4229bbcf372SRichard Henderson 423b5a9de32SPaolo Bonzini /* 424b5a9de32SPaolo Bonzini * Note that NPT is walked (for both paging structures and final guest 425b5a9de32SPaolo Bonzini * addresses) using the address with the A20 bit set. 426b5a9de32SPaolo Bonzini */ 4274a1e9d4dSRichard Henderson if (in->ptw_idx == MMU_NESTED_IDX) { 4288629e77bSRichard Henderson CPUTLBEntryFull *full; 4298629e77bSRichard Henderson int flags, nested_page_size; 4309bbcf372SRichard Henderson 431d507e6c5SRichard Henderson flags = probe_access_full(env, paddr, 0, access_type, 4328629e77bSRichard Henderson MMU_NESTED_IDX, true, 4338629e77bSRichard Henderson &pte_trans.haddr, &full, 0); 4348629e77bSRichard Henderson if (unlikely(flags & TLB_INVALID_MASK)) { 4358218c048SRichard Henderson *err = (TranslateFault){ 4368218c048SRichard Henderson .error_code = env->error_code, 4378218c048SRichard Henderson .cr2 = paddr, 4388218c048SRichard Henderson .stage2 = S2_GPA, 4398218c048SRichard Henderson }; 4409bbcf372SRichard Henderson return false; 4419bbcf372SRichard Henderson } 4429bbcf372SRichard Henderson 4439bbcf372SRichard Henderson /* Merge stage1 & stage2 protection bits. */ 4448629e77bSRichard Henderson prot &= full->prot; 4459bbcf372SRichard Henderson 4469bbcf372SRichard Henderson /* Re-verify resulting protection. */ 4479bbcf372SRichard Henderson if ((prot & (1 << access_type)) == 0) { 4489bbcf372SRichard Henderson goto do_fault_protect; 4499bbcf372SRichard Henderson } 4508629e77bSRichard Henderson 4518629e77bSRichard Henderson /* Merge stage1 & stage2 addresses to final physical address. */ 4528629e77bSRichard Henderson nested_page_size = 1 << full->lg_page_size; 4538629e77bSRichard Henderson paddr = (full->phys_addr & ~(nested_page_size - 1)) 4548629e77bSRichard Henderson | (paddr & (nested_page_size - 1)); 4558629e77bSRichard Henderson 4568629e77bSRichard Henderson /* 4578629e77bSRichard Henderson * Use the larger of stage1 & stage2 page sizes, so that 4588629e77bSRichard Henderson * invalidation works. 4598629e77bSRichard Henderson */ 4608629e77bSRichard Henderson if (nested_page_size > page_size) { 4618629e77bSRichard Henderson page_size = nested_page_size; 4628629e77bSRichard Henderson } 4639bbcf372SRichard Henderson } 4649bbcf372SRichard Henderson 465b5a9de32SPaolo Bonzini out->paddr = paddr & x86_get_a20_mask(env); 4669bbcf372SRichard Henderson out->prot = prot; 4679bbcf372SRichard Henderson out->page_size = page_size; 4683563362dSRichard Henderson return true; 469e7f2670fSClaudio Fontana 470e7f2670fSClaudio Fontana do_fault_rsvd: 4713563362dSRichard Henderson error_code = PG_ERROR_RSVD_MASK; 4723563362dSRichard Henderson goto do_fault_cont; 473e7f2670fSClaudio Fontana do_fault_protect: 4743563362dSRichard Henderson error_code = PG_ERROR_P_MASK; 4753563362dSRichard Henderson goto do_fault_cont; 4763563362dSRichard Henderson do_fault_pk_protect: 4773563362dSRichard Henderson assert(access_type != MMU_INST_FETCH); 4783563362dSRichard Henderson error_code = PG_ERROR_PK_MASK | PG_ERROR_P_MASK; 4793563362dSRichard Henderson goto do_fault_cont; 480e7f2670fSClaudio Fontana do_fault: 4813563362dSRichard Henderson error_code = 0; 4823563362dSRichard Henderson do_fault_cont: 4833563362dSRichard Henderson if (is_user) { 484e7f2670fSClaudio Fontana error_code |= PG_ERROR_U_MASK; 4853563362dSRichard Henderson } 4863563362dSRichard Henderson switch (access_type) { 4873563362dSRichard Henderson case MMU_DATA_LOAD: 4883563362dSRichard Henderson break; 4893563362dSRichard Henderson case MMU_DATA_STORE: 4903563362dSRichard Henderson error_code |= PG_ERROR_W_MASK; 4913563362dSRichard Henderson break; 4923563362dSRichard Henderson case MMU_INST_FETCH: 4933563362dSRichard Henderson if (pg_mode & (PG_MODE_NXE | PG_MODE_SMEP)) { 494e7f2670fSClaudio Fontana error_code |= PG_ERROR_I_D_MASK; 4953563362dSRichard Henderson } 4963563362dSRichard Henderson break; 4973563362dSRichard Henderson } 4988218c048SRichard Henderson *err = (TranslateFault){ 4998218c048SRichard Henderson .exception_index = EXCP0E_PAGE, 5008218c048SRichard Henderson .error_code = error_code, 5018218c048SRichard Henderson .cr2 = addr, 5028218c048SRichard Henderson }; 5033563362dSRichard Henderson return false; 504661ff487SPaolo Bonzini } 505661ff487SPaolo Bonzini 5069bbcf372SRichard Henderson static G_NORETURN void raise_stage2(CPUX86State *env, TranslateFault *err, 5079bbcf372SRichard Henderson uintptr_t retaddr) 5089bbcf372SRichard Henderson { 5099bbcf372SRichard Henderson uint64_t exit_info_1 = err->error_code; 5109bbcf372SRichard Henderson 5119bbcf372SRichard Henderson switch (err->stage2) { 5129bbcf372SRichard Henderson case S2_GPT: 5139bbcf372SRichard Henderson exit_info_1 |= SVM_NPTEXIT_GPT; 5149bbcf372SRichard Henderson break; 5159bbcf372SRichard Henderson case S2_GPA: 5169bbcf372SRichard Henderson exit_info_1 |= SVM_NPTEXIT_GPA; 5179bbcf372SRichard Henderson break; 5189bbcf372SRichard Henderson default: 5199bbcf372SRichard Henderson g_assert_not_reached(); 5209bbcf372SRichard Henderson } 5219bbcf372SRichard Henderson 5229bbcf372SRichard Henderson x86_stq_phys(env_cpu(env), 5239bbcf372SRichard Henderson env->vm_vmcb + offsetof(struct vmcb, control.exit_info_2), 5249bbcf372SRichard Henderson err->cr2); 5259bbcf372SRichard Henderson cpu_vmexit(env, SVM_EXIT_NPF, exit_info_1, retaddr); 5269bbcf372SRichard Henderson } 5279bbcf372SRichard Henderson 5283563362dSRichard Henderson static bool get_physical_address(CPUX86State *env, vaddr addr, 5293563362dSRichard Henderson MMUAccessType access_type, int mmu_idx, 530*9dab7bbbSGregory Price TranslateResult *out, TranslateFault *err, 531*9dab7bbbSGregory Price uint64_t ra) 532661ff487SPaolo Bonzini { 53398281984SRichard Henderson TranslateParams in; 53498281984SRichard Henderson bool use_stage2 = env->hflags2 & HF2_NPT_MASK; 5353563362dSRichard Henderson 53698281984SRichard Henderson in.addr = addr; 53798281984SRichard Henderson in.access_type = access_type; 53898281984SRichard Henderson 53998281984SRichard Henderson switch (mmu_idx) { 54098281984SRichard Henderson case MMU_PHYS_IDX: 54198281984SRichard Henderson break; 54298281984SRichard Henderson 54398281984SRichard Henderson case MMU_NESTED_IDX: 54498281984SRichard Henderson if (likely(use_stage2)) { 54598281984SRichard Henderson in.cr3 = env->nested_cr3; 54698281984SRichard Henderson in.pg_mode = env->nested_pg_mode; 54790f64153SPaolo Bonzini in.mmu_idx = 54890f64153SPaolo Bonzini env->nested_pg_mode & PG_MODE_LMA ? MMU_USER64_IDX : MMU_USER32_IDX; 5494a1e9d4dSRichard Henderson in.ptw_idx = MMU_PHYS_IDX; 55098281984SRichard Henderson 551*9dab7bbbSGregory Price if (!mmu_translate(env, &in, out, err, ra)) { 55298281984SRichard Henderson err->stage2 = S2_GPA; 55398281984SRichard Henderson return false; 554661ff487SPaolo Bonzini } 5553563362dSRichard Henderson return true; 55698281984SRichard Henderson } 55798281984SRichard Henderson break; 558b04dc92eSPaolo Bonzini 55998281984SRichard Henderson default: 560b1661801SPaolo Bonzini if (is_mmu_index_32(mmu_idx)) { 561b1661801SPaolo Bonzini addr = (uint32_t)addr; 562b1661801SPaolo Bonzini } 563b1661801SPaolo Bonzini 56403a60ae9SRichard Henderson if (likely(env->cr[0] & CR0_PG_MASK)) { 56598281984SRichard Henderson in.cr3 = env->cr[3]; 56698281984SRichard Henderson in.mmu_idx = mmu_idx; 5674a1e9d4dSRichard Henderson in.ptw_idx = use_stage2 ? MMU_NESTED_IDX : MMU_PHYS_IDX; 56898281984SRichard Henderson in.pg_mode = get_pg_mode(env); 56998281984SRichard Henderson 5703563362dSRichard Henderson if (in.pg_mode & PG_MODE_LMA) { 571b04dc92eSPaolo Bonzini /* test virtual address sign extension */ 5723563362dSRichard Henderson int shift = in.pg_mode & PG_MODE_LA57 ? 56 : 47; 5733563362dSRichard Henderson int64_t sext = (int64_t)addr >> shift; 574b04dc92eSPaolo Bonzini if (sext != 0 && sext != -1) { 5758218c048SRichard Henderson *err = (TranslateFault){ 5768218c048SRichard Henderson .exception_index = EXCP0D_GPF, 5778218c048SRichard Henderson .cr2 = addr, 5788218c048SRichard Henderson }; 5793563362dSRichard Henderson return false; 580b04dc92eSPaolo Bonzini } 581b04dc92eSPaolo Bonzini } 582*9dab7bbbSGregory Price return mmu_translate(env, &in, out, err, ra); 583e7f2670fSClaudio Fontana } 58498281984SRichard Henderson break; 58598281984SRichard Henderson } 58698281984SRichard Henderson 587b1661801SPaolo Bonzini /* No translation needed. */ 58898281984SRichard Henderson out->paddr = addr & x86_get_a20_mask(env); 58998281984SRichard Henderson out->prot = PAGE_READ | PAGE_WRITE | PAGE_EXEC; 59098281984SRichard Henderson out->page_size = TARGET_PAGE_SIZE; 59198281984SRichard Henderson return true; 592661ff487SPaolo Bonzini } 593e7f2670fSClaudio Fontana 594e7f2670fSClaudio Fontana bool x86_cpu_tlb_fill(CPUState *cs, vaddr addr, int size, 595e7f2670fSClaudio Fontana MMUAccessType access_type, int mmu_idx, 596e7f2670fSClaudio Fontana bool probe, uintptr_t retaddr) 597e7f2670fSClaudio Fontana { 598b77af26eSRichard Henderson CPUX86State *env = cpu_env(cs); 5993563362dSRichard Henderson TranslateResult out; 6003563362dSRichard Henderson TranslateFault err; 601e7f2670fSClaudio Fontana 602*9dab7bbbSGregory Price if (get_physical_address(env, addr, access_type, mmu_idx, &out, &err, 603*9dab7bbbSGregory Price retaddr)) { 6043563362dSRichard Henderson /* 6053563362dSRichard Henderson * Even if 4MB pages, we map only one 4KB page in the cache to 6063563362dSRichard Henderson * avoid filling it too fast. 6073563362dSRichard Henderson */ 6083563362dSRichard Henderson assert(out.prot & (1 << access_type)); 6093563362dSRichard Henderson tlb_set_page_with_attrs(cs, addr & TARGET_PAGE_MASK, 6103563362dSRichard Henderson out.paddr & TARGET_PAGE_MASK, 6113563362dSRichard Henderson cpu_get_mem_attrs(env), 6123563362dSRichard Henderson out.prot, mmu_idx, out.page_size); 6133563362dSRichard Henderson return true; 6143563362dSRichard Henderson } 6153563362dSRichard Henderson 6169bbcf372SRichard Henderson if (probe) { 6174a1e9d4dSRichard Henderson /* This will be used if recursing for stage2 translation. */ 6184a1e9d4dSRichard Henderson env->error_code = err.error_code; 6199bbcf372SRichard Henderson return false; 6209bbcf372SRichard Henderson } 6219bbcf372SRichard Henderson 6229bbcf372SRichard Henderson if (err.stage2 != S2_NONE) { 6239bbcf372SRichard Henderson raise_stage2(env, &err, retaddr); 6249bbcf372SRichard Henderson } 6253563362dSRichard Henderson 6263563362dSRichard Henderson if (env->intercept_exceptions & (1 << err.exception_index)) { 6273563362dSRichard Henderson /* cr2 is not modified in case of exceptions */ 6283563362dSRichard Henderson x86_stq_phys(cs, env->vm_vmcb + 6293563362dSRichard Henderson offsetof(struct vmcb, control.exit_info_2), 6303563362dSRichard Henderson err.cr2); 6313563362dSRichard Henderson } else { 6323563362dSRichard Henderson env->cr[2] = err.cr2; 633e7f2670fSClaudio Fontana } 6343563362dSRichard Henderson raise_exception_err_ra(env, err.exception_index, err.error_code, retaddr); 635e7f2670fSClaudio Fontana } 636958e1dd1SPaolo Bonzini 637958e1dd1SPaolo Bonzini G_NORETURN void x86_cpu_do_unaligned_access(CPUState *cs, vaddr vaddr, 638958e1dd1SPaolo Bonzini MMUAccessType access_type, 639958e1dd1SPaolo Bonzini int mmu_idx, uintptr_t retaddr) 640958e1dd1SPaolo Bonzini { 641958e1dd1SPaolo Bonzini X86CPU *cpu = X86_CPU(cs); 642958e1dd1SPaolo Bonzini handle_unaligned_access(&cpu->env, vaddr, access_type, retaddr); 643958e1dd1SPaolo Bonzini } 644