1e7f2670fSClaudio Fontana /* 2e7f2670fSClaudio Fontana * x86 exception helpers - sysemu code 3e7f2670fSClaudio Fontana * 4e7f2670fSClaudio Fontana * Copyright (c) 2003 Fabrice Bellard 5e7f2670fSClaudio Fontana * 6e7f2670fSClaudio Fontana * This library is free software; you can redistribute it and/or 7e7f2670fSClaudio Fontana * modify it under the terms of the GNU Lesser General Public 8e7f2670fSClaudio Fontana * License as published by the Free Software Foundation; either 9e7f2670fSClaudio Fontana * version 2.1 of the License, or (at your option) any later version. 10e7f2670fSClaudio Fontana * 11e7f2670fSClaudio Fontana * This library is distributed in the hope that it will be useful, 12e7f2670fSClaudio Fontana * but WITHOUT ANY WARRANTY; without even the implied warranty of 13e7f2670fSClaudio Fontana * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 14e7f2670fSClaudio Fontana * Lesser General Public License for more details. 15e7f2670fSClaudio Fontana * 16e7f2670fSClaudio Fontana * You should have received a copy of the GNU Lesser General Public 17e7f2670fSClaudio Fontana * License along with this library; if not, see <http://www.gnu.org/licenses/>. 18e7f2670fSClaudio Fontana */ 19e7f2670fSClaudio Fontana 20e7f2670fSClaudio Fontana #include "qemu/osdep.h" 21e7f2670fSClaudio Fontana #include "cpu.h" 22b28b366dSPhilippe Mathieu-Daudé #include "exec/exec-all.h" 23e7f2670fSClaudio Fontana #include "tcg/helper-tcg.h" 24e7f2670fSClaudio Fontana 25616a89eaSPaolo Bonzini int get_pg_mode(CPUX86State *env) 26616a89eaSPaolo Bonzini { 27616a89eaSPaolo Bonzini int pg_mode = 0; 28*991ec976SPaolo Bonzini if (!(env->cr[0] & CR0_PG_MASK)) { 29*991ec976SPaolo Bonzini return 0; 30*991ec976SPaolo Bonzini } 3131dd35ebSPaolo Bonzini if (env->cr[0] & CR0_WP_MASK) { 3231dd35ebSPaolo Bonzini pg_mode |= PG_MODE_WP; 3331dd35ebSPaolo Bonzini } 34616a89eaSPaolo Bonzini if (env->cr[4] & CR4_PAE_MASK) { 35616a89eaSPaolo Bonzini pg_mode |= PG_MODE_PAE; 36*991ec976SPaolo Bonzini if (env->efer & MSR_EFER_NXE) { 37*991ec976SPaolo Bonzini pg_mode |= PG_MODE_NXE; 38*991ec976SPaolo Bonzini } 39616a89eaSPaolo Bonzini } 40616a89eaSPaolo Bonzini if (env->cr[4] & CR4_PSE_MASK) { 41616a89eaSPaolo Bonzini pg_mode |= PG_MODE_PSE; 42616a89eaSPaolo Bonzini } 43*991ec976SPaolo Bonzini if (env->cr[4] & CR4_SMEP_MASK) { 44*991ec976SPaolo Bonzini pg_mode |= PG_MODE_SMEP; 45*991ec976SPaolo Bonzini } 46*991ec976SPaolo Bonzini if (env->hflags & HF_LMA_MASK) { 47*991ec976SPaolo Bonzini pg_mode |= PG_MODE_LMA; 4831dd35ebSPaolo Bonzini if (env->cr[4] & CR4_PKE_MASK) { 4931dd35ebSPaolo Bonzini pg_mode |= PG_MODE_PKE; 5031dd35ebSPaolo Bonzini } 5131dd35ebSPaolo Bonzini if (env->cr[4] & CR4_PKS_MASK) { 5231dd35ebSPaolo Bonzini pg_mode |= PG_MODE_PKS; 5331dd35ebSPaolo Bonzini } 5431dd35ebSPaolo Bonzini if (env->cr[4] & CR4_LA57_MASK) { 5531dd35ebSPaolo Bonzini pg_mode |= PG_MODE_LA57; 5631dd35ebSPaolo Bonzini } 57616a89eaSPaolo Bonzini } 58616a89eaSPaolo Bonzini return pg_mode; 59616a89eaSPaolo Bonzini } 60616a89eaSPaolo Bonzini 61661ff487SPaolo Bonzini #define PG_ERROR_OK (-1) 62661ff487SPaolo Bonzini 6333ce155cSPaolo Bonzini typedef hwaddr (*MMUTranslateFunc)(CPUState *cs, hwaddr gphys, MMUAccessType access_type, 6433ce155cSPaolo Bonzini int *prot); 6533ce155cSPaolo Bonzini 6633ce155cSPaolo Bonzini #define GET_HPHYS(cs, gpa, access_type, prot) \ 6733ce155cSPaolo Bonzini (get_hphys_func ? get_hphys_func(cs, gpa, access_type, prot) : gpa) 6833ce155cSPaolo Bonzini 6968746930SPaolo Bonzini static int mmu_translate(CPUState *cs, hwaddr addr, MMUTranslateFunc get_hphys_func, 7031dd35ebSPaolo Bonzini uint64_t cr3, int is_write1, int mmu_idx, int pg_mode, 7168746930SPaolo Bonzini hwaddr *xlat, int *page_size, int *prot) 72e7f2670fSClaudio Fontana { 73e7f2670fSClaudio Fontana X86CPU *cpu = X86_CPU(cs); 74e7f2670fSClaudio Fontana CPUX86State *env = &cpu->env; 75e7f2670fSClaudio Fontana uint64_t ptep, pte; 76e7f2670fSClaudio Fontana int32_t a20_mask; 77e7f2670fSClaudio Fontana target_ulong pde_addr, pte_addr; 78e7f2670fSClaudio Fontana int error_code = 0; 79661ff487SPaolo Bonzini int is_dirty, is_write, is_user; 80e7f2670fSClaudio Fontana uint64_t rsvd_mask = PG_ADDRESS_MASK & ~MAKE_64BIT_MASK(0, cpu->phys_bits); 81e7f2670fSClaudio Fontana uint32_t page_offset; 82e7f2670fSClaudio Fontana uint32_t pkr; 83e7f2670fSClaudio Fontana 84661ff487SPaolo Bonzini is_user = (mmu_idx == MMU_USER_IDX); 85e7f2670fSClaudio Fontana is_write = is_write1 & 1; 86e7f2670fSClaudio Fontana a20_mask = x86_get_a20_mask(env); 87e7f2670fSClaudio Fontana 8831dd35ebSPaolo Bonzini if (!(pg_mode & PG_MODE_NXE)) { 89e7f2670fSClaudio Fontana rsvd_mask |= PG_NX_MASK; 90e7f2670fSClaudio Fontana } 91e7f2670fSClaudio Fontana 9231dd35ebSPaolo Bonzini if (pg_mode & PG_MODE_PAE) { 93e7f2670fSClaudio Fontana uint64_t pde, pdpe; 94e7f2670fSClaudio Fontana target_ulong pdpe_addr; 95e7f2670fSClaudio Fontana 96e7f2670fSClaudio Fontana #ifdef TARGET_X86_64 9793eae358SPaolo Bonzini if (pg_mode & PG_MODE_LMA) { 9831dd35ebSPaolo Bonzini bool la57 = pg_mode & PG_MODE_LA57; 99e7f2670fSClaudio Fontana uint64_t pml5e_addr, pml5e; 100e7f2670fSClaudio Fontana uint64_t pml4e_addr, pml4e; 101e7f2670fSClaudio Fontana 102e7f2670fSClaudio Fontana if (la57) { 103cd906d31SPaolo Bonzini pml5e_addr = ((cr3 & ~0xfff) + 104e7f2670fSClaudio Fontana (((addr >> 48) & 0x1ff) << 3)) & a20_mask; 10533ce155cSPaolo Bonzini pml5e_addr = GET_HPHYS(cs, pml5e_addr, MMU_DATA_STORE, NULL); 106e7f2670fSClaudio Fontana pml5e = x86_ldq_phys(cs, pml5e_addr); 107e7f2670fSClaudio Fontana if (!(pml5e & PG_PRESENT_MASK)) { 108e7f2670fSClaudio Fontana goto do_fault; 109e7f2670fSClaudio Fontana } 110e7f2670fSClaudio Fontana if (pml5e & (rsvd_mask | PG_PSE_MASK)) { 111e7f2670fSClaudio Fontana goto do_fault_rsvd; 112e7f2670fSClaudio Fontana } 113e7f2670fSClaudio Fontana if (!(pml5e & PG_ACCESSED_MASK)) { 114e7f2670fSClaudio Fontana pml5e |= PG_ACCESSED_MASK; 115e7f2670fSClaudio Fontana x86_stl_phys_notdirty(cs, pml5e_addr, pml5e); 116e7f2670fSClaudio Fontana } 117e7f2670fSClaudio Fontana ptep = pml5e ^ PG_NX_MASK; 118e7f2670fSClaudio Fontana } else { 119cd906d31SPaolo Bonzini pml5e = cr3; 120e7f2670fSClaudio Fontana ptep = PG_NX_MASK | PG_USER_MASK | PG_RW_MASK; 121e7f2670fSClaudio Fontana } 122e7f2670fSClaudio Fontana 123e7f2670fSClaudio Fontana pml4e_addr = ((pml5e & PG_ADDRESS_MASK) + 124e7f2670fSClaudio Fontana (((addr >> 39) & 0x1ff) << 3)) & a20_mask; 12533ce155cSPaolo Bonzini pml4e_addr = GET_HPHYS(cs, pml4e_addr, MMU_DATA_STORE, NULL); 126e7f2670fSClaudio Fontana pml4e = x86_ldq_phys(cs, pml4e_addr); 127e7f2670fSClaudio Fontana if (!(pml4e & PG_PRESENT_MASK)) { 128e7f2670fSClaudio Fontana goto do_fault; 129e7f2670fSClaudio Fontana } 130e7f2670fSClaudio Fontana if (pml4e & (rsvd_mask | PG_PSE_MASK)) { 131e7f2670fSClaudio Fontana goto do_fault_rsvd; 132e7f2670fSClaudio Fontana } 133e7f2670fSClaudio Fontana if (!(pml4e & PG_ACCESSED_MASK)) { 134e7f2670fSClaudio Fontana pml4e |= PG_ACCESSED_MASK; 135e7f2670fSClaudio Fontana x86_stl_phys_notdirty(cs, pml4e_addr, pml4e); 136e7f2670fSClaudio Fontana } 137e7f2670fSClaudio Fontana ptep &= pml4e ^ PG_NX_MASK; 138e7f2670fSClaudio Fontana pdpe_addr = ((pml4e & PG_ADDRESS_MASK) + (((addr >> 30) & 0x1ff) << 3)) & 139e7f2670fSClaudio Fontana a20_mask; 14033ce155cSPaolo Bonzini pdpe_addr = GET_HPHYS(cs, pdpe_addr, MMU_DATA_STORE, NULL); 141e7f2670fSClaudio Fontana pdpe = x86_ldq_phys(cs, pdpe_addr); 142e7f2670fSClaudio Fontana if (!(pdpe & PG_PRESENT_MASK)) { 143e7f2670fSClaudio Fontana goto do_fault; 144e7f2670fSClaudio Fontana } 145e7f2670fSClaudio Fontana if (pdpe & rsvd_mask) { 146e7f2670fSClaudio Fontana goto do_fault_rsvd; 147e7f2670fSClaudio Fontana } 148e7f2670fSClaudio Fontana ptep &= pdpe ^ PG_NX_MASK; 149e7f2670fSClaudio Fontana if (!(pdpe & PG_ACCESSED_MASK)) { 150e7f2670fSClaudio Fontana pdpe |= PG_ACCESSED_MASK; 151e7f2670fSClaudio Fontana x86_stl_phys_notdirty(cs, pdpe_addr, pdpe); 152e7f2670fSClaudio Fontana } 153e7f2670fSClaudio Fontana if (pdpe & PG_PSE_MASK) { 154e7f2670fSClaudio Fontana /* 1 GB page */ 155661ff487SPaolo Bonzini *page_size = 1024 * 1024 * 1024; 156e7f2670fSClaudio Fontana pte_addr = pdpe_addr; 157e7f2670fSClaudio Fontana pte = pdpe; 158e7f2670fSClaudio Fontana goto do_check_protect; 159e7f2670fSClaudio Fontana } 160e7f2670fSClaudio Fontana } else 161e7f2670fSClaudio Fontana #endif 162e7f2670fSClaudio Fontana { 163e7f2670fSClaudio Fontana /* XXX: load them when cr3 is loaded ? */ 164cd906d31SPaolo Bonzini pdpe_addr = ((cr3 & ~0x1f) + ((addr >> 27) & 0x18)) & 165e7f2670fSClaudio Fontana a20_mask; 16633ce155cSPaolo Bonzini pdpe_addr = GET_HPHYS(cs, pdpe_addr, MMU_DATA_STORE, NULL); 167e7f2670fSClaudio Fontana pdpe = x86_ldq_phys(cs, pdpe_addr); 168e7f2670fSClaudio Fontana if (!(pdpe & PG_PRESENT_MASK)) { 169e7f2670fSClaudio Fontana goto do_fault; 170e7f2670fSClaudio Fontana } 171e7f2670fSClaudio Fontana rsvd_mask |= PG_HI_USER_MASK; 172e7f2670fSClaudio Fontana if (pdpe & (rsvd_mask | PG_NX_MASK)) { 173e7f2670fSClaudio Fontana goto do_fault_rsvd; 174e7f2670fSClaudio Fontana } 175e7f2670fSClaudio Fontana ptep = PG_NX_MASK | PG_USER_MASK | PG_RW_MASK; 176e7f2670fSClaudio Fontana } 177e7f2670fSClaudio Fontana 178e7f2670fSClaudio Fontana pde_addr = ((pdpe & PG_ADDRESS_MASK) + (((addr >> 21) & 0x1ff) << 3)) & 179e7f2670fSClaudio Fontana a20_mask; 18033ce155cSPaolo Bonzini pde_addr = GET_HPHYS(cs, pde_addr, MMU_DATA_STORE, NULL); 181e7f2670fSClaudio Fontana pde = x86_ldq_phys(cs, pde_addr); 182e7f2670fSClaudio Fontana if (!(pde & PG_PRESENT_MASK)) { 183e7f2670fSClaudio Fontana goto do_fault; 184e7f2670fSClaudio Fontana } 185e7f2670fSClaudio Fontana if (pde & rsvd_mask) { 186e7f2670fSClaudio Fontana goto do_fault_rsvd; 187e7f2670fSClaudio Fontana } 188e7f2670fSClaudio Fontana ptep &= pde ^ PG_NX_MASK; 189e7f2670fSClaudio Fontana if (pde & PG_PSE_MASK) { 190e7f2670fSClaudio Fontana /* 2 MB page */ 191661ff487SPaolo Bonzini *page_size = 2048 * 1024; 192e7f2670fSClaudio Fontana pte_addr = pde_addr; 193e7f2670fSClaudio Fontana pte = pde; 194e7f2670fSClaudio Fontana goto do_check_protect; 195e7f2670fSClaudio Fontana } 196e7f2670fSClaudio Fontana /* 4 KB page */ 197e7f2670fSClaudio Fontana if (!(pde & PG_ACCESSED_MASK)) { 198e7f2670fSClaudio Fontana pde |= PG_ACCESSED_MASK; 199e7f2670fSClaudio Fontana x86_stl_phys_notdirty(cs, pde_addr, pde); 200e7f2670fSClaudio Fontana } 201e7f2670fSClaudio Fontana pte_addr = ((pde & PG_ADDRESS_MASK) + (((addr >> 12) & 0x1ff) << 3)) & 202e7f2670fSClaudio Fontana a20_mask; 20333ce155cSPaolo Bonzini pte_addr = GET_HPHYS(cs, pte_addr, MMU_DATA_STORE, NULL); 204e7f2670fSClaudio Fontana pte = x86_ldq_phys(cs, pte_addr); 205e7f2670fSClaudio Fontana if (!(pte & PG_PRESENT_MASK)) { 206e7f2670fSClaudio Fontana goto do_fault; 207e7f2670fSClaudio Fontana } 208e7f2670fSClaudio Fontana if (pte & rsvd_mask) { 209e7f2670fSClaudio Fontana goto do_fault_rsvd; 210e7f2670fSClaudio Fontana } 211e7f2670fSClaudio Fontana /* combine pde and pte nx, user and rw protections */ 212e7f2670fSClaudio Fontana ptep &= pte ^ PG_NX_MASK; 213661ff487SPaolo Bonzini *page_size = 4096; 214e7f2670fSClaudio Fontana } else { 215e7f2670fSClaudio Fontana uint32_t pde; 216e7f2670fSClaudio Fontana 217e7f2670fSClaudio Fontana /* page directory entry */ 218cd906d31SPaolo Bonzini pde_addr = ((cr3 & ~0xfff) + ((addr >> 20) & 0xffc)) & 219e7f2670fSClaudio Fontana a20_mask; 22033ce155cSPaolo Bonzini pde_addr = GET_HPHYS(cs, pde_addr, MMU_DATA_STORE, NULL); 221e7f2670fSClaudio Fontana pde = x86_ldl_phys(cs, pde_addr); 222e7f2670fSClaudio Fontana if (!(pde & PG_PRESENT_MASK)) { 223e7f2670fSClaudio Fontana goto do_fault; 224e7f2670fSClaudio Fontana } 225e7f2670fSClaudio Fontana ptep = pde | PG_NX_MASK; 226e7f2670fSClaudio Fontana 227e7f2670fSClaudio Fontana /* if PSE bit is set, then we use a 4MB page */ 22831dd35ebSPaolo Bonzini if ((pde & PG_PSE_MASK) && (pg_mode & PG_MODE_PSE)) { 229661ff487SPaolo Bonzini *page_size = 4096 * 1024; 230e7f2670fSClaudio Fontana pte_addr = pde_addr; 231e7f2670fSClaudio Fontana 232e7f2670fSClaudio Fontana /* Bits 20-13 provide bits 39-32 of the address, bit 21 is reserved. 233e7f2670fSClaudio Fontana * Leave bits 20-13 in place for setting accessed/dirty bits below. 234e7f2670fSClaudio Fontana */ 235e7f2670fSClaudio Fontana pte = pde | ((pde & 0x1fe000LL) << (32 - 13)); 236e7f2670fSClaudio Fontana rsvd_mask = 0x200000; 237e7f2670fSClaudio Fontana goto do_check_protect_pse36; 238e7f2670fSClaudio Fontana } 239e7f2670fSClaudio Fontana 240e7f2670fSClaudio Fontana if (!(pde & PG_ACCESSED_MASK)) { 241e7f2670fSClaudio Fontana pde |= PG_ACCESSED_MASK; 242e7f2670fSClaudio Fontana x86_stl_phys_notdirty(cs, pde_addr, pde); 243e7f2670fSClaudio Fontana } 244e7f2670fSClaudio Fontana 245e7f2670fSClaudio Fontana /* page directory entry */ 246e7f2670fSClaudio Fontana pte_addr = ((pde & ~0xfff) + ((addr >> 10) & 0xffc)) & 247e7f2670fSClaudio Fontana a20_mask; 24833ce155cSPaolo Bonzini pte_addr = GET_HPHYS(cs, pte_addr, MMU_DATA_STORE, NULL); 249e7f2670fSClaudio Fontana pte = x86_ldl_phys(cs, pte_addr); 250e7f2670fSClaudio Fontana if (!(pte & PG_PRESENT_MASK)) { 251e7f2670fSClaudio Fontana goto do_fault; 252e7f2670fSClaudio Fontana } 253e7f2670fSClaudio Fontana /* combine pde and pte user and rw protections */ 254e7f2670fSClaudio Fontana ptep &= pte | PG_NX_MASK; 255661ff487SPaolo Bonzini *page_size = 4096; 256e7f2670fSClaudio Fontana rsvd_mask = 0; 257e7f2670fSClaudio Fontana } 258e7f2670fSClaudio Fontana 259e7f2670fSClaudio Fontana do_check_protect: 260661ff487SPaolo Bonzini rsvd_mask |= (*page_size - 1) & PG_ADDRESS_MASK & ~PG_PSE_PAT_MASK; 261e7f2670fSClaudio Fontana do_check_protect_pse36: 262e7f2670fSClaudio Fontana if (pte & rsvd_mask) { 263e7f2670fSClaudio Fontana goto do_fault_rsvd; 264e7f2670fSClaudio Fontana } 265e7f2670fSClaudio Fontana ptep ^= PG_NX_MASK; 266e7f2670fSClaudio Fontana 267e7f2670fSClaudio Fontana /* can the page can be put in the TLB? prot will tell us */ 268e7f2670fSClaudio Fontana if (is_user && !(ptep & PG_USER_MASK)) { 269e7f2670fSClaudio Fontana goto do_fault_protect; 270e7f2670fSClaudio Fontana } 271e7f2670fSClaudio Fontana 272661ff487SPaolo Bonzini *prot = 0; 273e7f2670fSClaudio Fontana if (mmu_idx != MMU_KSMAP_IDX || !(ptep & PG_USER_MASK)) { 274661ff487SPaolo Bonzini *prot |= PAGE_READ; 27531dd35ebSPaolo Bonzini if ((ptep & PG_RW_MASK) || !(is_user || (pg_mode & PG_MODE_WP))) { 276661ff487SPaolo Bonzini *prot |= PAGE_WRITE; 277e7f2670fSClaudio Fontana } 278e7f2670fSClaudio Fontana } 279e7f2670fSClaudio Fontana if (!(ptep & PG_NX_MASK) && 280e7f2670fSClaudio Fontana (mmu_idx == MMU_USER_IDX || 28131dd35ebSPaolo Bonzini !((pg_mode & PG_MODE_SMEP) && (ptep & PG_USER_MASK)))) { 282661ff487SPaolo Bonzini *prot |= PAGE_EXEC; 283e7f2670fSClaudio Fontana } 284e7f2670fSClaudio Fontana 285*991ec976SPaolo Bonzini if (ptep & PG_USER_MASK) { 28631dd35ebSPaolo Bonzini pkr = pg_mode & PG_MODE_PKE ? env->pkru : 0; 287e7f2670fSClaudio Fontana } else { 28831dd35ebSPaolo Bonzini pkr = pg_mode & PG_MODE_PKS ? env->pkrs : 0; 289e7f2670fSClaudio Fontana } 290e7f2670fSClaudio Fontana if (pkr) { 291e7f2670fSClaudio Fontana uint32_t pk = (pte & PG_PKRU_MASK) >> PG_PKRU_BIT; 292e7f2670fSClaudio Fontana uint32_t pkr_ad = (pkr >> pk * 2) & 1; 293e7f2670fSClaudio Fontana uint32_t pkr_wd = (pkr >> pk * 2) & 2; 294e7f2670fSClaudio Fontana uint32_t pkr_prot = PAGE_READ | PAGE_WRITE | PAGE_EXEC; 295e7f2670fSClaudio Fontana 296e7f2670fSClaudio Fontana if (pkr_ad) { 297e7f2670fSClaudio Fontana pkr_prot &= ~(PAGE_READ | PAGE_WRITE); 29831dd35ebSPaolo Bonzini } else if (pkr_wd && (is_user || (pg_mode & PG_MODE_WP))) { 299e7f2670fSClaudio Fontana pkr_prot &= ~PAGE_WRITE; 300e7f2670fSClaudio Fontana } 301e7f2670fSClaudio Fontana 302661ff487SPaolo Bonzini *prot &= pkr_prot; 303e7f2670fSClaudio Fontana if ((pkr_prot & (1 << is_write1)) == 0) { 304e7f2670fSClaudio Fontana assert(is_write1 != 2); 305e7f2670fSClaudio Fontana error_code |= PG_ERROR_PK_MASK; 306e7f2670fSClaudio Fontana goto do_fault_protect; 307e7f2670fSClaudio Fontana } 308e7f2670fSClaudio Fontana } 309e7f2670fSClaudio Fontana 310661ff487SPaolo Bonzini if ((*prot & (1 << is_write1)) == 0) { 311e7f2670fSClaudio Fontana goto do_fault_protect; 312e7f2670fSClaudio Fontana } 313e7f2670fSClaudio Fontana 314e7f2670fSClaudio Fontana /* yes, it can! */ 315e7f2670fSClaudio Fontana is_dirty = is_write && !(pte & PG_DIRTY_MASK); 316e7f2670fSClaudio Fontana if (!(pte & PG_ACCESSED_MASK) || is_dirty) { 317e7f2670fSClaudio Fontana pte |= PG_ACCESSED_MASK; 318e7f2670fSClaudio Fontana if (is_dirty) { 319e7f2670fSClaudio Fontana pte |= PG_DIRTY_MASK; 320e7f2670fSClaudio Fontana } 321e7f2670fSClaudio Fontana x86_stl_phys_notdirty(cs, pte_addr, pte); 322e7f2670fSClaudio Fontana } 323e7f2670fSClaudio Fontana 324e7f2670fSClaudio Fontana if (!(pte & PG_DIRTY_MASK)) { 325e7f2670fSClaudio Fontana /* only set write access if already dirty... otherwise wait 326e7f2670fSClaudio Fontana for dirty access */ 327e7f2670fSClaudio Fontana assert(!is_write); 328661ff487SPaolo Bonzini *prot &= ~PAGE_WRITE; 329e7f2670fSClaudio Fontana } 330e7f2670fSClaudio Fontana 331e7f2670fSClaudio Fontana pte = pte & a20_mask; 332e7f2670fSClaudio Fontana 333e7f2670fSClaudio Fontana /* align to page_size */ 334661ff487SPaolo Bonzini pte &= PG_ADDRESS_MASK & ~(*page_size - 1); 335661ff487SPaolo Bonzini page_offset = addr & (*page_size - 1); 33633ce155cSPaolo Bonzini *xlat = GET_HPHYS(cs, pte + page_offset, is_write1, prot); 337661ff487SPaolo Bonzini return PG_ERROR_OK; 338e7f2670fSClaudio Fontana 339e7f2670fSClaudio Fontana do_fault_rsvd: 340e7f2670fSClaudio Fontana error_code |= PG_ERROR_RSVD_MASK; 341e7f2670fSClaudio Fontana do_fault_protect: 342e7f2670fSClaudio Fontana error_code |= PG_ERROR_P_MASK; 343e7f2670fSClaudio Fontana do_fault: 344e7f2670fSClaudio Fontana error_code |= (is_write << PG_ERROR_W_BIT); 345e7f2670fSClaudio Fontana if (is_user) 346e7f2670fSClaudio Fontana error_code |= PG_ERROR_U_MASK; 347e7f2670fSClaudio Fontana if (is_write1 == 2 && 348*991ec976SPaolo Bonzini ((pg_mode & PG_MODE_NXE) || (pg_mode & PG_MODE_SMEP))) 349e7f2670fSClaudio Fontana error_code |= PG_ERROR_I_D_MASK; 350661ff487SPaolo Bonzini return error_code; 351661ff487SPaolo Bonzini } 352661ff487SPaolo Bonzini 35352fb8ad3SLara Lazier hwaddr get_hphys(CPUState *cs, hwaddr gphys, MMUAccessType access_type, 35468746930SPaolo Bonzini int *prot) 35568746930SPaolo Bonzini { 35668746930SPaolo Bonzini CPUX86State *env = &X86_CPU(cs)->env; 35768746930SPaolo Bonzini uint64_t exit_info_1; 35868746930SPaolo Bonzini int page_size; 35968746930SPaolo Bonzini int next_prot; 36068746930SPaolo Bonzini hwaddr hphys; 36168746930SPaolo Bonzini 36268746930SPaolo Bonzini if (likely(!(env->hflags2 & HF2_NPT_MASK))) { 36368746930SPaolo Bonzini return gphys; 36468746930SPaolo Bonzini } 36568746930SPaolo Bonzini 36668746930SPaolo Bonzini exit_info_1 = mmu_translate(cs, gphys, NULL, env->nested_cr3, 36768746930SPaolo Bonzini access_type, MMU_USER_IDX, env->nested_pg_mode, 36868746930SPaolo Bonzini &hphys, &page_size, &next_prot); 36968746930SPaolo Bonzini if (exit_info_1 == PG_ERROR_OK) { 37068746930SPaolo Bonzini if (prot) { 37168746930SPaolo Bonzini *prot &= next_prot; 37268746930SPaolo Bonzini } 37368746930SPaolo Bonzini return hphys; 37468746930SPaolo Bonzini } 37568746930SPaolo Bonzini 37668746930SPaolo Bonzini x86_stq_phys(cs, env->vm_vmcb + offsetof(struct vmcb, control.exit_info_2), 37768746930SPaolo Bonzini gphys); 37868746930SPaolo Bonzini if (prot) { 37968746930SPaolo Bonzini exit_info_1 |= SVM_NPTEXIT_GPA; 38068746930SPaolo Bonzini } else { /* page table access */ 38168746930SPaolo Bonzini exit_info_1 |= SVM_NPTEXIT_GPT; 38268746930SPaolo Bonzini } 38368746930SPaolo Bonzini cpu_vmexit(env, SVM_EXIT_NPF, exit_info_1, env->retaddr); 38468746930SPaolo Bonzini } 38568746930SPaolo Bonzini 386661ff487SPaolo Bonzini /* return value: 387661ff487SPaolo Bonzini * -1 = cannot handle fault 388661ff487SPaolo Bonzini * 0 = nothing more to do 389661ff487SPaolo Bonzini * 1 = generate PF fault 390661ff487SPaolo Bonzini */ 391661ff487SPaolo Bonzini static int handle_mmu_fault(CPUState *cs, vaddr addr, int size, 392661ff487SPaolo Bonzini int is_write1, int mmu_idx) 393661ff487SPaolo Bonzini { 394661ff487SPaolo Bonzini X86CPU *cpu = X86_CPU(cs); 395661ff487SPaolo Bonzini CPUX86State *env = &cpu->env; 396661ff487SPaolo Bonzini int error_code = PG_ERROR_OK; 39731dd35ebSPaolo Bonzini int pg_mode, prot, page_size; 398661ff487SPaolo Bonzini hwaddr paddr; 39968746930SPaolo Bonzini hwaddr vaddr; 400661ff487SPaolo Bonzini 401661ff487SPaolo Bonzini #if defined(DEBUG_MMU) 402661ff487SPaolo Bonzini printf("MMU fault: addr=%" VADDR_PRIx " w=%d mmu=%d eip=" TARGET_FMT_lx "\n", 403661ff487SPaolo Bonzini addr, is_write1, mmu_idx, env->eip); 404661ff487SPaolo Bonzini #endif 405661ff487SPaolo Bonzini 406661ff487SPaolo Bonzini if (!(env->cr[0] & CR0_PG_MASK)) { 407661ff487SPaolo Bonzini paddr = addr; 408661ff487SPaolo Bonzini #ifdef TARGET_X86_64 409661ff487SPaolo Bonzini if (!(env->hflags & HF_LMA_MASK)) { 410661ff487SPaolo Bonzini /* Without long mode we can only address 32bits in real mode */ 411661ff487SPaolo Bonzini paddr = (uint32_t)paddr; 412661ff487SPaolo Bonzini } 413661ff487SPaolo Bonzini #endif 414661ff487SPaolo Bonzini prot = PAGE_READ | PAGE_WRITE | PAGE_EXEC; 415661ff487SPaolo Bonzini page_size = 4096; 416661ff487SPaolo Bonzini } else { 41731dd35ebSPaolo Bonzini pg_mode = get_pg_mode(env); 418b04dc92eSPaolo Bonzini if (pg_mode & PG_MODE_LMA) { 419b04dc92eSPaolo Bonzini int32_t sext; 420b04dc92eSPaolo Bonzini 421b04dc92eSPaolo Bonzini /* test virtual address sign extension */ 422b04dc92eSPaolo Bonzini sext = (int64_t)addr >> (pg_mode & PG_MODE_LA57 ? 56 : 47); 423b04dc92eSPaolo Bonzini if (sext != 0 && sext != -1) { 424b04dc92eSPaolo Bonzini env->error_code = 0; 425b04dc92eSPaolo Bonzini cs->exception_index = EXCP0D_GPF; 426b04dc92eSPaolo Bonzini return 1; 427b04dc92eSPaolo Bonzini } 428b04dc92eSPaolo Bonzini } 429b04dc92eSPaolo Bonzini 43033ce155cSPaolo Bonzini error_code = mmu_translate(cs, addr, get_hphys, env->cr[3], is_write1, 43131dd35ebSPaolo Bonzini mmu_idx, pg_mode, 432661ff487SPaolo Bonzini &paddr, &page_size, &prot); 433661ff487SPaolo Bonzini } 434661ff487SPaolo Bonzini 435661ff487SPaolo Bonzini if (error_code == PG_ERROR_OK) { 436661ff487SPaolo Bonzini /* Even if 4MB pages, we map only one 4KB page in the cache to 437661ff487SPaolo Bonzini avoid filling it too fast */ 438661ff487SPaolo Bonzini vaddr = addr & TARGET_PAGE_MASK; 439661ff487SPaolo Bonzini paddr &= TARGET_PAGE_MASK; 440661ff487SPaolo Bonzini 441661ff487SPaolo Bonzini assert(prot & (1 << is_write1)); 442661ff487SPaolo Bonzini tlb_set_page_with_attrs(cs, vaddr, paddr, cpu_get_mem_attrs(env), 443661ff487SPaolo Bonzini prot, mmu_idx, page_size); 444661ff487SPaolo Bonzini return 0; 445661ff487SPaolo Bonzini } else { 446e7f2670fSClaudio Fontana if (env->intercept_exceptions & (1 << EXCP0E_PAGE)) { 447e7f2670fSClaudio Fontana /* cr2 is not modified in case of exceptions */ 448e7f2670fSClaudio Fontana x86_stq_phys(cs, 449e7f2670fSClaudio Fontana env->vm_vmcb + offsetof(struct vmcb, control.exit_info_2), 450e7f2670fSClaudio Fontana addr); 451e7f2670fSClaudio Fontana } else { 452e7f2670fSClaudio Fontana env->cr[2] = addr; 453e7f2670fSClaudio Fontana } 454e7f2670fSClaudio Fontana env->error_code = error_code; 455e7f2670fSClaudio Fontana cs->exception_index = EXCP0E_PAGE; 456e7f2670fSClaudio Fontana return 1; 457e7f2670fSClaudio Fontana } 458661ff487SPaolo Bonzini } 459e7f2670fSClaudio Fontana 460e7f2670fSClaudio Fontana bool x86_cpu_tlb_fill(CPUState *cs, vaddr addr, int size, 461e7f2670fSClaudio Fontana MMUAccessType access_type, int mmu_idx, 462e7f2670fSClaudio Fontana bool probe, uintptr_t retaddr) 463e7f2670fSClaudio Fontana { 464e7f2670fSClaudio Fontana X86CPU *cpu = X86_CPU(cs); 465e7f2670fSClaudio Fontana CPUX86State *env = &cpu->env; 466e7f2670fSClaudio Fontana 467e7f2670fSClaudio Fontana env->retaddr = retaddr; 468e7f2670fSClaudio Fontana if (handle_mmu_fault(cs, addr, size, access_type, mmu_idx)) { 469e7f2670fSClaudio Fontana /* FIXME: On error in get_hphys we have already jumped out. */ 470e7f2670fSClaudio Fontana g_assert(!probe); 471e7f2670fSClaudio Fontana raise_exception_err_ra(env, cs->exception_index, 472e7f2670fSClaudio Fontana env->error_code, retaddr); 473e7f2670fSClaudio Fontana } 474e7f2670fSClaudio Fontana return true; 475e7f2670fSClaudio Fontana } 476