xref: /openbmc/qemu/target/i386/tcg/sysemu/excp_helper.c (revision 958e1dd1300f37f18b2161dfb4eb806fc8c19b44)
1e7f2670fSClaudio Fontana /*
2e7f2670fSClaudio Fontana  *  x86 exception helpers - sysemu code
3e7f2670fSClaudio Fontana  *
4e7f2670fSClaudio Fontana  *  Copyright (c) 2003 Fabrice Bellard
5e7f2670fSClaudio Fontana  *
6e7f2670fSClaudio Fontana  * This library is free software; you can redistribute it and/or
7e7f2670fSClaudio Fontana  * modify it under the terms of the GNU Lesser General Public
8e7f2670fSClaudio Fontana  * License as published by the Free Software Foundation; either
9e7f2670fSClaudio Fontana  * version 2.1 of the License, or (at your option) any later version.
10e7f2670fSClaudio Fontana  *
11e7f2670fSClaudio Fontana  * This library is distributed in the hope that it will be useful,
12e7f2670fSClaudio Fontana  * but WITHOUT ANY WARRANTY; without even the implied warranty of
13e7f2670fSClaudio Fontana  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
14e7f2670fSClaudio Fontana  * Lesser General Public License for more details.
15e7f2670fSClaudio Fontana  *
16e7f2670fSClaudio Fontana  * You should have received a copy of the GNU Lesser General Public
17e7f2670fSClaudio Fontana  * License along with this library; if not, see <http://www.gnu.org/licenses/>.
18e7f2670fSClaudio Fontana  */
19e7f2670fSClaudio Fontana 
20e7f2670fSClaudio Fontana #include "qemu/osdep.h"
21e7f2670fSClaudio Fontana #include "cpu.h"
22b28b366dSPhilippe Mathieu-Daudé #include "exec/exec-all.h"
23e7f2670fSClaudio Fontana #include "tcg/helper-tcg.h"
24e7f2670fSClaudio Fontana 
25661ff487SPaolo Bonzini #define PG_ERROR_OK (-1)
26661ff487SPaolo Bonzini 
2733ce155cSPaolo Bonzini typedef hwaddr (*MMUTranslateFunc)(CPUState *cs, hwaddr gphys, MMUAccessType access_type,
2833ce155cSPaolo Bonzini 				int *prot);
2933ce155cSPaolo Bonzini 
3033ce155cSPaolo Bonzini #define GET_HPHYS(cs, gpa, access_type, prot)  \
3133ce155cSPaolo Bonzini 	(get_hphys_func ? get_hphys_func(cs, gpa, access_type, prot) : gpa)
3233ce155cSPaolo Bonzini 
3368746930SPaolo Bonzini static int mmu_translate(CPUState *cs, hwaddr addr, MMUTranslateFunc get_hphys_func,
3431dd35ebSPaolo Bonzini                          uint64_t cr3, int is_write1, int mmu_idx, int pg_mode,
3568746930SPaolo Bonzini                          hwaddr *xlat, int *page_size, int *prot)
36e7f2670fSClaudio Fontana {
37e7f2670fSClaudio Fontana     X86CPU *cpu = X86_CPU(cs);
38e7f2670fSClaudio Fontana     CPUX86State *env = &cpu->env;
39e7f2670fSClaudio Fontana     uint64_t ptep, pte;
40e7f2670fSClaudio Fontana     int32_t a20_mask;
41e7f2670fSClaudio Fontana     target_ulong pde_addr, pte_addr;
42e7f2670fSClaudio Fontana     int error_code = 0;
43661ff487SPaolo Bonzini     int is_dirty, is_write, is_user;
44e7f2670fSClaudio Fontana     uint64_t rsvd_mask = PG_ADDRESS_MASK & ~MAKE_64BIT_MASK(0, cpu->phys_bits);
45e7f2670fSClaudio Fontana     uint32_t page_offset;
46e7f2670fSClaudio Fontana     uint32_t pkr;
47e7f2670fSClaudio Fontana 
48661ff487SPaolo Bonzini     is_user = (mmu_idx == MMU_USER_IDX);
49e7f2670fSClaudio Fontana     is_write = is_write1 & 1;
50e7f2670fSClaudio Fontana     a20_mask = x86_get_a20_mask(env);
51e7f2670fSClaudio Fontana 
5231dd35ebSPaolo Bonzini     if (!(pg_mode & PG_MODE_NXE)) {
53e7f2670fSClaudio Fontana         rsvd_mask |= PG_NX_MASK;
54e7f2670fSClaudio Fontana     }
55e7f2670fSClaudio Fontana 
5631dd35ebSPaolo Bonzini     if (pg_mode & PG_MODE_PAE) {
57e7f2670fSClaudio Fontana         uint64_t pde, pdpe;
58e7f2670fSClaudio Fontana         target_ulong pdpe_addr;
59e7f2670fSClaudio Fontana 
60e7f2670fSClaudio Fontana #ifdef TARGET_X86_64
6193eae358SPaolo Bonzini         if (pg_mode & PG_MODE_LMA) {
6231dd35ebSPaolo Bonzini             bool la57 = pg_mode & PG_MODE_LA57;
63e7f2670fSClaudio Fontana             uint64_t pml5e_addr, pml5e;
64e7f2670fSClaudio Fontana             uint64_t pml4e_addr, pml4e;
65e7f2670fSClaudio Fontana 
66e7f2670fSClaudio Fontana             if (la57) {
67cd906d31SPaolo Bonzini                 pml5e_addr = ((cr3 & ~0xfff) +
68e7f2670fSClaudio Fontana                         (((addr >> 48) & 0x1ff) << 3)) & a20_mask;
6933ce155cSPaolo Bonzini                 pml5e_addr = GET_HPHYS(cs, pml5e_addr, MMU_DATA_STORE, NULL);
70e7f2670fSClaudio Fontana                 pml5e = x86_ldq_phys(cs, pml5e_addr);
71e7f2670fSClaudio Fontana                 if (!(pml5e & PG_PRESENT_MASK)) {
72e7f2670fSClaudio Fontana                     goto do_fault;
73e7f2670fSClaudio Fontana                 }
74e7f2670fSClaudio Fontana                 if (pml5e & (rsvd_mask | PG_PSE_MASK)) {
75e7f2670fSClaudio Fontana                     goto do_fault_rsvd;
76e7f2670fSClaudio Fontana                 }
77e7f2670fSClaudio Fontana                 if (!(pml5e & PG_ACCESSED_MASK)) {
78e7f2670fSClaudio Fontana                     pml5e |= PG_ACCESSED_MASK;
79e7f2670fSClaudio Fontana                     x86_stl_phys_notdirty(cs, pml5e_addr, pml5e);
80e7f2670fSClaudio Fontana                 }
81e7f2670fSClaudio Fontana                 ptep = pml5e ^ PG_NX_MASK;
82e7f2670fSClaudio Fontana             } else {
83cd906d31SPaolo Bonzini                 pml5e = cr3;
84e7f2670fSClaudio Fontana                 ptep = PG_NX_MASK | PG_USER_MASK | PG_RW_MASK;
85e7f2670fSClaudio Fontana             }
86e7f2670fSClaudio Fontana 
87e7f2670fSClaudio Fontana             pml4e_addr = ((pml5e & PG_ADDRESS_MASK) +
88e7f2670fSClaudio Fontana                     (((addr >> 39) & 0x1ff) << 3)) & a20_mask;
8933ce155cSPaolo Bonzini             pml4e_addr = GET_HPHYS(cs, pml4e_addr, MMU_DATA_STORE, NULL);
90e7f2670fSClaudio Fontana             pml4e = x86_ldq_phys(cs, pml4e_addr);
91e7f2670fSClaudio Fontana             if (!(pml4e & PG_PRESENT_MASK)) {
92e7f2670fSClaudio Fontana                 goto do_fault;
93e7f2670fSClaudio Fontana             }
94e7f2670fSClaudio Fontana             if (pml4e & (rsvd_mask | PG_PSE_MASK)) {
95e7f2670fSClaudio Fontana                 goto do_fault_rsvd;
96e7f2670fSClaudio Fontana             }
97e7f2670fSClaudio Fontana             if (!(pml4e & PG_ACCESSED_MASK)) {
98e7f2670fSClaudio Fontana                 pml4e |= PG_ACCESSED_MASK;
99e7f2670fSClaudio Fontana                 x86_stl_phys_notdirty(cs, pml4e_addr, pml4e);
100e7f2670fSClaudio Fontana             }
101e7f2670fSClaudio Fontana             ptep &= pml4e ^ PG_NX_MASK;
102e7f2670fSClaudio Fontana             pdpe_addr = ((pml4e & PG_ADDRESS_MASK) + (((addr >> 30) & 0x1ff) << 3)) &
103e7f2670fSClaudio Fontana                 a20_mask;
10433ce155cSPaolo Bonzini             pdpe_addr = GET_HPHYS(cs, pdpe_addr, MMU_DATA_STORE, NULL);
105e7f2670fSClaudio Fontana             pdpe = x86_ldq_phys(cs, pdpe_addr);
106e7f2670fSClaudio Fontana             if (!(pdpe & PG_PRESENT_MASK)) {
107e7f2670fSClaudio Fontana                 goto do_fault;
108e7f2670fSClaudio Fontana             }
109e7f2670fSClaudio Fontana             if (pdpe & rsvd_mask) {
110e7f2670fSClaudio Fontana                 goto do_fault_rsvd;
111e7f2670fSClaudio Fontana             }
112e7f2670fSClaudio Fontana             ptep &= pdpe ^ PG_NX_MASK;
113e7f2670fSClaudio Fontana             if (!(pdpe & PG_ACCESSED_MASK)) {
114e7f2670fSClaudio Fontana                 pdpe |= PG_ACCESSED_MASK;
115e7f2670fSClaudio Fontana                 x86_stl_phys_notdirty(cs, pdpe_addr, pdpe);
116e7f2670fSClaudio Fontana             }
117e7f2670fSClaudio Fontana             if (pdpe & PG_PSE_MASK) {
118e7f2670fSClaudio Fontana                 /* 1 GB page */
119661ff487SPaolo Bonzini                 *page_size = 1024 * 1024 * 1024;
120e7f2670fSClaudio Fontana                 pte_addr = pdpe_addr;
121e7f2670fSClaudio Fontana                 pte = pdpe;
122e7f2670fSClaudio Fontana                 goto do_check_protect;
123e7f2670fSClaudio Fontana             }
124e7f2670fSClaudio Fontana         } else
125e7f2670fSClaudio Fontana #endif
126e7f2670fSClaudio Fontana         {
127e7f2670fSClaudio Fontana             /* XXX: load them when cr3 is loaded ? */
128cd906d31SPaolo Bonzini             pdpe_addr = ((cr3 & ~0x1f) + ((addr >> 27) & 0x18)) &
129e7f2670fSClaudio Fontana                 a20_mask;
13033ce155cSPaolo Bonzini             pdpe_addr = GET_HPHYS(cs, pdpe_addr, MMU_DATA_STORE, NULL);
131e7f2670fSClaudio Fontana             pdpe = x86_ldq_phys(cs, pdpe_addr);
132e7f2670fSClaudio Fontana             if (!(pdpe & PG_PRESENT_MASK)) {
133e7f2670fSClaudio Fontana                 goto do_fault;
134e7f2670fSClaudio Fontana             }
135e7f2670fSClaudio Fontana             rsvd_mask |= PG_HI_USER_MASK;
136e7f2670fSClaudio Fontana             if (pdpe & (rsvd_mask | PG_NX_MASK)) {
137e7f2670fSClaudio Fontana                 goto do_fault_rsvd;
138e7f2670fSClaudio Fontana             }
139e7f2670fSClaudio Fontana             ptep = PG_NX_MASK | PG_USER_MASK | PG_RW_MASK;
140e7f2670fSClaudio Fontana         }
141e7f2670fSClaudio Fontana 
142e7f2670fSClaudio Fontana         pde_addr = ((pdpe & PG_ADDRESS_MASK) + (((addr >> 21) & 0x1ff) << 3)) &
143e7f2670fSClaudio Fontana             a20_mask;
14433ce155cSPaolo Bonzini         pde_addr = GET_HPHYS(cs, pde_addr, MMU_DATA_STORE, NULL);
145e7f2670fSClaudio Fontana         pde = x86_ldq_phys(cs, pde_addr);
146e7f2670fSClaudio Fontana         if (!(pde & PG_PRESENT_MASK)) {
147e7f2670fSClaudio Fontana             goto do_fault;
148e7f2670fSClaudio Fontana         }
149e7f2670fSClaudio Fontana         if (pde & rsvd_mask) {
150e7f2670fSClaudio Fontana             goto do_fault_rsvd;
151e7f2670fSClaudio Fontana         }
152e7f2670fSClaudio Fontana         ptep &= pde ^ PG_NX_MASK;
153e7f2670fSClaudio Fontana         if (pde & PG_PSE_MASK) {
154e7f2670fSClaudio Fontana             /* 2 MB page */
155661ff487SPaolo Bonzini             *page_size = 2048 * 1024;
156e7f2670fSClaudio Fontana             pte_addr = pde_addr;
157e7f2670fSClaudio Fontana             pte = pde;
158e7f2670fSClaudio Fontana             goto do_check_protect;
159e7f2670fSClaudio Fontana         }
160e7f2670fSClaudio Fontana         /* 4 KB page */
161e7f2670fSClaudio Fontana         if (!(pde & PG_ACCESSED_MASK)) {
162e7f2670fSClaudio Fontana             pde |= PG_ACCESSED_MASK;
163e7f2670fSClaudio Fontana             x86_stl_phys_notdirty(cs, pde_addr, pde);
164e7f2670fSClaudio Fontana         }
165e7f2670fSClaudio Fontana         pte_addr = ((pde & PG_ADDRESS_MASK) + (((addr >> 12) & 0x1ff) << 3)) &
166e7f2670fSClaudio Fontana             a20_mask;
16733ce155cSPaolo Bonzini         pte_addr = GET_HPHYS(cs, pte_addr, MMU_DATA_STORE, NULL);
168e7f2670fSClaudio Fontana         pte = x86_ldq_phys(cs, pte_addr);
169e7f2670fSClaudio Fontana         if (!(pte & PG_PRESENT_MASK)) {
170e7f2670fSClaudio Fontana             goto do_fault;
171e7f2670fSClaudio Fontana         }
172e7f2670fSClaudio Fontana         if (pte & rsvd_mask) {
173e7f2670fSClaudio Fontana             goto do_fault_rsvd;
174e7f2670fSClaudio Fontana         }
175e7f2670fSClaudio Fontana         /* combine pde and pte nx, user and rw protections */
176e7f2670fSClaudio Fontana         ptep &= pte ^ PG_NX_MASK;
177661ff487SPaolo Bonzini         *page_size = 4096;
178e7f2670fSClaudio Fontana     } else {
179e7f2670fSClaudio Fontana         uint32_t pde;
180e7f2670fSClaudio Fontana 
181e7f2670fSClaudio Fontana         /* page directory entry */
182cd906d31SPaolo Bonzini         pde_addr = ((cr3 & ~0xfff) + ((addr >> 20) & 0xffc)) &
183e7f2670fSClaudio Fontana             a20_mask;
18433ce155cSPaolo Bonzini         pde_addr = GET_HPHYS(cs, pde_addr, MMU_DATA_STORE, NULL);
185e7f2670fSClaudio Fontana         pde = x86_ldl_phys(cs, pde_addr);
186e7f2670fSClaudio Fontana         if (!(pde & PG_PRESENT_MASK)) {
187e7f2670fSClaudio Fontana             goto do_fault;
188e7f2670fSClaudio Fontana         }
189e7f2670fSClaudio Fontana         ptep = pde | PG_NX_MASK;
190e7f2670fSClaudio Fontana 
191e7f2670fSClaudio Fontana         /* if PSE bit is set, then we use a 4MB page */
19231dd35ebSPaolo Bonzini         if ((pde & PG_PSE_MASK) && (pg_mode & PG_MODE_PSE)) {
193661ff487SPaolo Bonzini             *page_size = 4096 * 1024;
194e7f2670fSClaudio Fontana             pte_addr = pde_addr;
195e7f2670fSClaudio Fontana 
196e7f2670fSClaudio Fontana             /* Bits 20-13 provide bits 39-32 of the address, bit 21 is reserved.
197e7f2670fSClaudio Fontana              * Leave bits 20-13 in place for setting accessed/dirty bits below.
198e7f2670fSClaudio Fontana              */
199e7f2670fSClaudio Fontana             pte = pde | ((pde & 0x1fe000LL) << (32 - 13));
200e7f2670fSClaudio Fontana             rsvd_mask = 0x200000;
201e7f2670fSClaudio Fontana             goto do_check_protect_pse36;
202e7f2670fSClaudio Fontana         }
203e7f2670fSClaudio Fontana 
204e7f2670fSClaudio Fontana         if (!(pde & PG_ACCESSED_MASK)) {
205e7f2670fSClaudio Fontana             pde |= PG_ACCESSED_MASK;
206e7f2670fSClaudio Fontana             x86_stl_phys_notdirty(cs, pde_addr, pde);
207e7f2670fSClaudio Fontana         }
208e7f2670fSClaudio Fontana 
209e7f2670fSClaudio Fontana         /* page directory entry */
210e7f2670fSClaudio Fontana         pte_addr = ((pde & ~0xfff) + ((addr >> 10) & 0xffc)) &
211e7f2670fSClaudio Fontana             a20_mask;
21233ce155cSPaolo Bonzini         pte_addr = GET_HPHYS(cs, pte_addr, MMU_DATA_STORE, NULL);
213e7f2670fSClaudio Fontana         pte = x86_ldl_phys(cs, pte_addr);
214e7f2670fSClaudio Fontana         if (!(pte & PG_PRESENT_MASK)) {
215e7f2670fSClaudio Fontana             goto do_fault;
216e7f2670fSClaudio Fontana         }
217e7f2670fSClaudio Fontana         /* combine pde and pte user and rw protections */
218e7f2670fSClaudio Fontana         ptep &= pte | PG_NX_MASK;
219661ff487SPaolo Bonzini         *page_size = 4096;
220e7f2670fSClaudio Fontana         rsvd_mask = 0;
221e7f2670fSClaudio Fontana     }
222e7f2670fSClaudio Fontana 
223e7f2670fSClaudio Fontana do_check_protect:
224661ff487SPaolo Bonzini     rsvd_mask |= (*page_size - 1) & PG_ADDRESS_MASK & ~PG_PSE_PAT_MASK;
225e7f2670fSClaudio Fontana do_check_protect_pse36:
226e7f2670fSClaudio Fontana     if (pte & rsvd_mask) {
227e7f2670fSClaudio Fontana         goto do_fault_rsvd;
228e7f2670fSClaudio Fontana     }
229e7f2670fSClaudio Fontana     ptep ^= PG_NX_MASK;
230e7f2670fSClaudio Fontana 
231e7f2670fSClaudio Fontana     /* can the page can be put in the TLB?  prot will tell us */
232e7f2670fSClaudio Fontana     if (is_user && !(ptep & PG_USER_MASK)) {
233e7f2670fSClaudio Fontana         goto do_fault_protect;
234e7f2670fSClaudio Fontana     }
235e7f2670fSClaudio Fontana 
236661ff487SPaolo Bonzini     *prot = 0;
237e7f2670fSClaudio Fontana     if (mmu_idx != MMU_KSMAP_IDX || !(ptep & PG_USER_MASK)) {
238661ff487SPaolo Bonzini         *prot |= PAGE_READ;
23931dd35ebSPaolo Bonzini         if ((ptep & PG_RW_MASK) || !(is_user || (pg_mode & PG_MODE_WP))) {
240661ff487SPaolo Bonzini             *prot |= PAGE_WRITE;
241e7f2670fSClaudio Fontana         }
242e7f2670fSClaudio Fontana     }
243e7f2670fSClaudio Fontana     if (!(ptep & PG_NX_MASK) &&
244e7f2670fSClaudio Fontana         (mmu_idx == MMU_USER_IDX ||
24531dd35ebSPaolo Bonzini          !((pg_mode & PG_MODE_SMEP) && (ptep & PG_USER_MASK)))) {
246661ff487SPaolo Bonzini         *prot |= PAGE_EXEC;
247e7f2670fSClaudio Fontana     }
248e7f2670fSClaudio Fontana 
249991ec976SPaolo Bonzini     if (ptep & PG_USER_MASK) {
25031dd35ebSPaolo Bonzini         pkr = pg_mode & PG_MODE_PKE ? env->pkru : 0;
251e7f2670fSClaudio Fontana     } else {
25231dd35ebSPaolo Bonzini         pkr = pg_mode & PG_MODE_PKS ? env->pkrs : 0;
253e7f2670fSClaudio Fontana     }
254e7f2670fSClaudio Fontana     if (pkr) {
255e7f2670fSClaudio Fontana         uint32_t pk = (pte & PG_PKRU_MASK) >> PG_PKRU_BIT;
256e7f2670fSClaudio Fontana         uint32_t pkr_ad = (pkr >> pk * 2) & 1;
257e7f2670fSClaudio Fontana         uint32_t pkr_wd = (pkr >> pk * 2) & 2;
258e7f2670fSClaudio Fontana         uint32_t pkr_prot = PAGE_READ | PAGE_WRITE | PAGE_EXEC;
259e7f2670fSClaudio Fontana 
260e7f2670fSClaudio Fontana         if (pkr_ad) {
261e7f2670fSClaudio Fontana             pkr_prot &= ~(PAGE_READ | PAGE_WRITE);
26231dd35ebSPaolo Bonzini         } else if (pkr_wd && (is_user || (pg_mode & PG_MODE_WP))) {
263e7f2670fSClaudio Fontana             pkr_prot &= ~PAGE_WRITE;
264e7f2670fSClaudio Fontana         }
265e7f2670fSClaudio Fontana 
266661ff487SPaolo Bonzini         *prot &= pkr_prot;
267e7f2670fSClaudio Fontana         if ((pkr_prot & (1 << is_write1)) == 0) {
268e7f2670fSClaudio Fontana             assert(is_write1 != 2);
269e7f2670fSClaudio Fontana             error_code |= PG_ERROR_PK_MASK;
270e7f2670fSClaudio Fontana             goto do_fault_protect;
271e7f2670fSClaudio Fontana         }
272e7f2670fSClaudio Fontana     }
273e7f2670fSClaudio Fontana 
274661ff487SPaolo Bonzini     if ((*prot & (1 << is_write1)) == 0) {
275e7f2670fSClaudio Fontana         goto do_fault_protect;
276e7f2670fSClaudio Fontana     }
277e7f2670fSClaudio Fontana 
278e7f2670fSClaudio Fontana     /* yes, it can! */
279e7f2670fSClaudio Fontana     is_dirty = is_write && !(pte & PG_DIRTY_MASK);
280e7f2670fSClaudio Fontana     if (!(pte & PG_ACCESSED_MASK) || is_dirty) {
281e7f2670fSClaudio Fontana         pte |= PG_ACCESSED_MASK;
282e7f2670fSClaudio Fontana         if (is_dirty) {
283e7f2670fSClaudio Fontana             pte |= PG_DIRTY_MASK;
284e7f2670fSClaudio Fontana         }
285e7f2670fSClaudio Fontana         x86_stl_phys_notdirty(cs, pte_addr, pte);
286e7f2670fSClaudio Fontana     }
287e7f2670fSClaudio Fontana 
288e7f2670fSClaudio Fontana     if (!(pte & PG_DIRTY_MASK)) {
289e7f2670fSClaudio Fontana         /* only set write access if already dirty... otherwise wait
290e7f2670fSClaudio Fontana            for dirty access */
291e7f2670fSClaudio Fontana         assert(!is_write);
292661ff487SPaolo Bonzini         *prot &= ~PAGE_WRITE;
293e7f2670fSClaudio Fontana     }
294e7f2670fSClaudio Fontana 
295e7f2670fSClaudio Fontana     pte = pte & a20_mask;
296e7f2670fSClaudio Fontana 
297e7f2670fSClaudio Fontana     /* align to page_size */
298661ff487SPaolo Bonzini     pte &= PG_ADDRESS_MASK & ~(*page_size - 1);
299661ff487SPaolo Bonzini     page_offset = addr & (*page_size - 1);
30033ce155cSPaolo Bonzini     *xlat = GET_HPHYS(cs, pte + page_offset, is_write1, prot);
301661ff487SPaolo Bonzini     return PG_ERROR_OK;
302e7f2670fSClaudio Fontana 
303e7f2670fSClaudio Fontana  do_fault_rsvd:
304e7f2670fSClaudio Fontana     error_code |= PG_ERROR_RSVD_MASK;
305e7f2670fSClaudio Fontana  do_fault_protect:
306e7f2670fSClaudio Fontana     error_code |= PG_ERROR_P_MASK;
307e7f2670fSClaudio Fontana  do_fault:
308e7f2670fSClaudio Fontana     error_code |= (is_write << PG_ERROR_W_BIT);
309e7f2670fSClaudio Fontana     if (is_user)
310e7f2670fSClaudio Fontana         error_code |= PG_ERROR_U_MASK;
311e7f2670fSClaudio Fontana     if (is_write1 == 2 &&
312991ec976SPaolo Bonzini         ((pg_mode & PG_MODE_NXE) || (pg_mode & PG_MODE_SMEP)))
313e7f2670fSClaudio Fontana         error_code |= PG_ERROR_I_D_MASK;
314661ff487SPaolo Bonzini     return error_code;
315661ff487SPaolo Bonzini }
316661ff487SPaolo Bonzini 
31752fb8ad3SLara Lazier hwaddr get_hphys(CPUState *cs, hwaddr gphys, MMUAccessType access_type,
31868746930SPaolo Bonzini                         int *prot)
31968746930SPaolo Bonzini {
32068746930SPaolo Bonzini     CPUX86State *env = &X86_CPU(cs)->env;
32168746930SPaolo Bonzini     uint64_t exit_info_1;
32268746930SPaolo Bonzini     int page_size;
32368746930SPaolo Bonzini     int next_prot;
32468746930SPaolo Bonzini     hwaddr hphys;
32568746930SPaolo Bonzini 
32668746930SPaolo Bonzini     if (likely(!(env->hflags2 & HF2_NPT_MASK))) {
32768746930SPaolo Bonzini         return gphys;
32868746930SPaolo Bonzini     }
32968746930SPaolo Bonzini 
33068746930SPaolo Bonzini     exit_info_1 = mmu_translate(cs, gphys, NULL, env->nested_cr3,
33168746930SPaolo Bonzini                                access_type, MMU_USER_IDX, env->nested_pg_mode,
33268746930SPaolo Bonzini                                &hphys, &page_size, &next_prot);
33368746930SPaolo Bonzini     if (exit_info_1 == PG_ERROR_OK) {
33468746930SPaolo Bonzini         if (prot) {
33568746930SPaolo Bonzini             *prot &= next_prot;
33668746930SPaolo Bonzini         }
33768746930SPaolo Bonzini         return hphys;
33868746930SPaolo Bonzini     }
33968746930SPaolo Bonzini 
34068746930SPaolo Bonzini     x86_stq_phys(cs, env->vm_vmcb + offsetof(struct vmcb, control.exit_info_2),
34168746930SPaolo Bonzini                  gphys);
34268746930SPaolo Bonzini     if (prot) {
34368746930SPaolo Bonzini         exit_info_1 |= SVM_NPTEXIT_GPA;
34468746930SPaolo Bonzini     } else { /* page table access */
34568746930SPaolo Bonzini         exit_info_1 |= SVM_NPTEXIT_GPT;
34668746930SPaolo Bonzini     }
34768746930SPaolo Bonzini     cpu_vmexit(env, SVM_EXIT_NPF, exit_info_1, env->retaddr);
34868746930SPaolo Bonzini }
34968746930SPaolo Bonzini 
350661ff487SPaolo Bonzini /* return value:
351661ff487SPaolo Bonzini  * -1 = cannot handle fault
352661ff487SPaolo Bonzini  * 0  = nothing more to do
353661ff487SPaolo Bonzini  * 1  = generate PF fault
354661ff487SPaolo Bonzini  */
355661ff487SPaolo Bonzini static int handle_mmu_fault(CPUState *cs, vaddr addr, int size,
356661ff487SPaolo Bonzini                             int is_write1, int mmu_idx)
357661ff487SPaolo Bonzini {
358661ff487SPaolo Bonzini     X86CPU *cpu = X86_CPU(cs);
359661ff487SPaolo Bonzini     CPUX86State *env = &cpu->env;
360661ff487SPaolo Bonzini     int error_code = PG_ERROR_OK;
36131dd35ebSPaolo Bonzini     int pg_mode, prot, page_size;
3629f9dcb96SStephen Michael Jothen     int32_t a20_mask;
363661ff487SPaolo Bonzini     hwaddr paddr;
36468746930SPaolo Bonzini     hwaddr vaddr;
365661ff487SPaolo Bonzini 
366661ff487SPaolo Bonzini #if defined(DEBUG_MMU)
367661ff487SPaolo Bonzini     printf("MMU fault: addr=%" VADDR_PRIx " w=%d mmu=%d eip=" TARGET_FMT_lx "\n",
368661ff487SPaolo Bonzini            addr, is_write1, mmu_idx, env->eip);
369661ff487SPaolo Bonzini #endif
370661ff487SPaolo Bonzini 
371661ff487SPaolo Bonzini     if (!(env->cr[0] & CR0_PG_MASK)) {
3729f9dcb96SStephen Michael Jothen         a20_mask = x86_get_a20_mask(env);
3739f9dcb96SStephen Michael Jothen         paddr = addr & a20_mask;
374661ff487SPaolo Bonzini #ifdef TARGET_X86_64
375661ff487SPaolo Bonzini         if (!(env->hflags & HF_LMA_MASK)) {
376661ff487SPaolo Bonzini             /* Without long mode we can only address 32bits in real mode */
377661ff487SPaolo Bonzini             paddr = (uint32_t)paddr;
378661ff487SPaolo Bonzini         }
379661ff487SPaolo Bonzini #endif
380661ff487SPaolo Bonzini         prot = PAGE_READ | PAGE_WRITE | PAGE_EXEC;
381661ff487SPaolo Bonzini         page_size = 4096;
382661ff487SPaolo Bonzini     } else {
38331dd35ebSPaolo Bonzini         pg_mode = get_pg_mode(env);
384b04dc92eSPaolo Bonzini         if (pg_mode & PG_MODE_LMA) {
385b04dc92eSPaolo Bonzini             int32_t sext;
386b04dc92eSPaolo Bonzini 
387b04dc92eSPaolo Bonzini             /* test virtual address sign extension */
388b04dc92eSPaolo Bonzini             sext = (int64_t)addr >> (pg_mode & PG_MODE_LA57 ? 56 : 47);
389b04dc92eSPaolo Bonzini             if (sext != 0 && sext != -1) {
390b04dc92eSPaolo Bonzini                 env->error_code = 0;
391b04dc92eSPaolo Bonzini                 cs->exception_index = EXCP0D_GPF;
392b04dc92eSPaolo Bonzini                 return 1;
393b04dc92eSPaolo Bonzini             }
394b04dc92eSPaolo Bonzini         }
395b04dc92eSPaolo Bonzini 
39633ce155cSPaolo Bonzini         error_code = mmu_translate(cs, addr, get_hphys, env->cr[3], is_write1,
39731dd35ebSPaolo Bonzini                                    mmu_idx, pg_mode,
398661ff487SPaolo Bonzini                                    &paddr, &page_size, &prot);
399661ff487SPaolo Bonzini     }
400661ff487SPaolo Bonzini 
401661ff487SPaolo Bonzini     if (error_code == PG_ERROR_OK) {
402661ff487SPaolo Bonzini         /* Even if 4MB pages, we map only one 4KB page in the cache to
403661ff487SPaolo Bonzini            avoid filling it too fast */
404661ff487SPaolo Bonzini         vaddr = addr & TARGET_PAGE_MASK;
405661ff487SPaolo Bonzini         paddr &= TARGET_PAGE_MASK;
406661ff487SPaolo Bonzini 
407661ff487SPaolo Bonzini         assert(prot & (1 << is_write1));
408661ff487SPaolo Bonzini         tlb_set_page_with_attrs(cs, vaddr, paddr, cpu_get_mem_attrs(env),
409661ff487SPaolo Bonzini                                 prot, mmu_idx, page_size);
410661ff487SPaolo Bonzini         return 0;
411661ff487SPaolo Bonzini     } else {
412e7f2670fSClaudio Fontana         if (env->intercept_exceptions & (1 << EXCP0E_PAGE)) {
413e7f2670fSClaudio Fontana             /* cr2 is not modified in case of exceptions */
414e7f2670fSClaudio Fontana             x86_stq_phys(cs,
415e7f2670fSClaudio Fontana                      env->vm_vmcb + offsetof(struct vmcb, control.exit_info_2),
416e7f2670fSClaudio Fontana                      addr);
417e7f2670fSClaudio Fontana         } else {
418e7f2670fSClaudio Fontana             env->cr[2] = addr;
419e7f2670fSClaudio Fontana         }
420e7f2670fSClaudio Fontana         env->error_code = error_code;
421e7f2670fSClaudio Fontana         cs->exception_index = EXCP0E_PAGE;
422e7f2670fSClaudio Fontana         return 1;
423e7f2670fSClaudio Fontana     }
424661ff487SPaolo Bonzini }
425e7f2670fSClaudio Fontana 
426e7f2670fSClaudio Fontana bool x86_cpu_tlb_fill(CPUState *cs, vaddr addr, int size,
427e7f2670fSClaudio Fontana                       MMUAccessType access_type, int mmu_idx,
428e7f2670fSClaudio Fontana                       bool probe, uintptr_t retaddr)
429e7f2670fSClaudio Fontana {
430e7f2670fSClaudio Fontana     X86CPU *cpu = X86_CPU(cs);
431e7f2670fSClaudio Fontana     CPUX86State *env = &cpu->env;
432e7f2670fSClaudio Fontana 
433e7f2670fSClaudio Fontana     env->retaddr = retaddr;
434e7f2670fSClaudio Fontana     if (handle_mmu_fault(cs, addr, size, access_type, mmu_idx)) {
435e7f2670fSClaudio Fontana         /* FIXME: On error in get_hphys we have already jumped out.  */
436e7f2670fSClaudio Fontana         g_assert(!probe);
437e7f2670fSClaudio Fontana         raise_exception_err_ra(env, cs->exception_index,
438e7f2670fSClaudio Fontana                                env->error_code, retaddr);
439e7f2670fSClaudio Fontana     }
440e7f2670fSClaudio Fontana     return true;
441e7f2670fSClaudio Fontana }
442*958e1dd1SPaolo Bonzini 
443*958e1dd1SPaolo Bonzini G_NORETURN void x86_cpu_do_unaligned_access(CPUState *cs, vaddr vaddr,
444*958e1dd1SPaolo Bonzini                                             MMUAccessType access_type,
445*958e1dd1SPaolo Bonzini                                             int mmu_idx, uintptr_t retaddr)
446*958e1dd1SPaolo Bonzini {
447*958e1dd1SPaolo Bonzini     X86CPU *cpu = X86_CPU(cs);
448*958e1dd1SPaolo Bonzini     handle_unaligned_access(&cpu->env, vaddr, access_type, retaddr);
449*958e1dd1SPaolo Bonzini }
450