1e7f2670fSClaudio Fontana /* 2e7f2670fSClaudio Fontana * x86 exception helpers - sysemu code 3e7f2670fSClaudio Fontana * 4e7f2670fSClaudio Fontana * Copyright (c) 2003 Fabrice Bellard 5e7f2670fSClaudio Fontana * 6e7f2670fSClaudio Fontana * This library is free software; you can redistribute it and/or 7e7f2670fSClaudio Fontana * modify it under the terms of the GNU Lesser General Public 8e7f2670fSClaudio Fontana * License as published by the Free Software Foundation; either 9e7f2670fSClaudio Fontana * version 2.1 of the License, or (at your option) any later version. 10e7f2670fSClaudio Fontana * 11e7f2670fSClaudio Fontana * This library is distributed in the hope that it will be useful, 12e7f2670fSClaudio Fontana * but WITHOUT ANY WARRANTY; without even the implied warranty of 13e7f2670fSClaudio Fontana * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 14e7f2670fSClaudio Fontana * Lesser General Public License for more details. 15e7f2670fSClaudio Fontana * 16e7f2670fSClaudio Fontana * You should have received a copy of the GNU Lesser General Public 17e7f2670fSClaudio Fontana * License along with this library; if not, see <http://www.gnu.org/licenses/>. 18e7f2670fSClaudio Fontana */ 19e7f2670fSClaudio Fontana 20e7f2670fSClaudio Fontana #include "qemu/osdep.h" 21e7f2670fSClaudio Fontana #include "cpu.h" 22e7f2670fSClaudio Fontana #include "tcg/helper-tcg.h" 23e7f2670fSClaudio Fontana 24616a89eaSPaolo Bonzini int get_pg_mode(CPUX86State *env) 25616a89eaSPaolo Bonzini { 26616a89eaSPaolo Bonzini int pg_mode = 0; 2731dd35ebSPaolo Bonzini if (env->cr[0] & CR0_WP_MASK) { 2831dd35ebSPaolo Bonzini pg_mode |= PG_MODE_WP; 2931dd35ebSPaolo Bonzini } 30616a89eaSPaolo Bonzini if (env->cr[4] & CR4_PAE_MASK) { 31616a89eaSPaolo Bonzini pg_mode |= PG_MODE_PAE; 32616a89eaSPaolo Bonzini } 33616a89eaSPaolo Bonzini if (env->cr[4] & CR4_PSE_MASK) { 34616a89eaSPaolo Bonzini pg_mode |= PG_MODE_PSE; 35616a89eaSPaolo Bonzini } 3631dd35ebSPaolo Bonzini if (env->cr[4] & CR4_PKE_MASK) { 3731dd35ebSPaolo Bonzini pg_mode |= PG_MODE_PKE; 3831dd35ebSPaolo Bonzini } 3931dd35ebSPaolo Bonzini if (env->cr[4] & CR4_PKS_MASK) { 4031dd35ebSPaolo Bonzini pg_mode |= PG_MODE_PKS; 4131dd35ebSPaolo Bonzini } 4231dd35ebSPaolo Bonzini if (env->cr[4] & CR4_SMEP_MASK) { 4331dd35ebSPaolo Bonzini pg_mode |= PG_MODE_SMEP; 4431dd35ebSPaolo Bonzini } 4531dd35ebSPaolo Bonzini if (env->cr[4] & CR4_LA57_MASK) { 4631dd35ebSPaolo Bonzini pg_mode |= PG_MODE_LA57; 4731dd35ebSPaolo Bonzini } 48616a89eaSPaolo Bonzini if (env->hflags & HF_LMA_MASK) { 49616a89eaSPaolo Bonzini pg_mode |= PG_MODE_LMA; 50616a89eaSPaolo Bonzini } 51616a89eaSPaolo Bonzini if (env->efer & MSR_EFER_NXE) { 52616a89eaSPaolo Bonzini pg_mode |= PG_MODE_NXE; 53616a89eaSPaolo Bonzini } 54616a89eaSPaolo Bonzini return pg_mode; 55616a89eaSPaolo Bonzini } 56616a89eaSPaolo Bonzini 57661ff487SPaolo Bonzini #define PG_ERROR_OK (-1) 58661ff487SPaolo Bonzini 5933ce155cSPaolo Bonzini typedef hwaddr (*MMUTranslateFunc)(CPUState *cs, hwaddr gphys, MMUAccessType access_type, 6033ce155cSPaolo Bonzini int *prot); 6133ce155cSPaolo Bonzini 6233ce155cSPaolo Bonzini #define GET_HPHYS(cs, gpa, access_type, prot) \ 6333ce155cSPaolo Bonzini (get_hphys_func ? get_hphys_func(cs, gpa, access_type, prot) : gpa) 6433ce155cSPaolo Bonzini 6568746930SPaolo Bonzini static int mmu_translate(CPUState *cs, hwaddr addr, MMUTranslateFunc get_hphys_func, 6631dd35ebSPaolo Bonzini uint64_t cr3, int is_write1, int mmu_idx, int pg_mode, 6768746930SPaolo Bonzini hwaddr *xlat, int *page_size, int *prot) 68e7f2670fSClaudio Fontana { 69e7f2670fSClaudio Fontana X86CPU *cpu = X86_CPU(cs); 70e7f2670fSClaudio Fontana CPUX86State *env = &cpu->env; 71e7f2670fSClaudio Fontana uint64_t ptep, pte; 72e7f2670fSClaudio Fontana int32_t a20_mask; 73e7f2670fSClaudio Fontana target_ulong pde_addr, pte_addr; 74e7f2670fSClaudio Fontana int error_code = 0; 75661ff487SPaolo Bonzini int is_dirty, is_write, is_user; 76e7f2670fSClaudio Fontana uint64_t rsvd_mask = PG_ADDRESS_MASK & ~MAKE_64BIT_MASK(0, cpu->phys_bits); 77e7f2670fSClaudio Fontana uint32_t page_offset; 78e7f2670fSClaudio Fontana uint32_t pkr; 79e7f2670fSClaudio Fontana 80661ff487SPaolo Bonzini is_user = (mmu_idx == MMU_USER_IDX); 81e7f2670fSClaudio Fontana is_write = is_write1 & 1; 82e7f2670fSClaudio Fontana a20_mask = x86_get_a20_mask(env); 83e7f2670fSClaudio Fontana 8431dd35ebSPaolo Bonzini if (!(pg_mode & PG_MODE_NXE)) { 85e7f2670fSClaudio Fontana rsvd_mask |= PG_NX_MASK; 86e7f2670fSClaudio Fontana } 87e7f2670fSClaudio Fontana 8831dd35ebSPaolo Bonzini if (pg_mode & PG_MODE_PAE) { 89e7f2670fSClaudio Fontana uint64_t pde, pdpe; 90e7f2670fSClaudio Fontana target_ulong pdpe_addr; 91e7f2670fSClaudio Fontana 92e7f2670fSClaudio Fontana #ifdef TARGET_X86_64 93*93eae358SPaolo Bonzini if (pg_mode & PG_MODE_LMA) { 9431dd35ebSPaolo Bonzini bool la57 = pg_mode & PG_MODE_LA57; 95e7f2670fSClaudio Fontana uint64_t pml5e_addr, pml5e; 96e7f2670fSClaudio Fontana uint64_t pml4e_addr, pml4e; 97e7f2670fSClaudio Fontana int32_t sext; 98e7f2670fSClaudio Fontana 99e7f2670fSClaudio Fontana /* test virtual address sign extension */ 100e7f2670fSClaudio Fontana sext = la57 ? (int64_t)addr >> 56 : (int64_t)addr >> 47; 10133ce155cSPaolo Bonzini if (get_hphys_func && sext != 0 && sext != -1) { 102e7f2670fSClaudio Fontana env->error_code = 0; 103e7f2670fSClaudio Fontana cs->exception_index = EXCP0D_GPF; 104e7f2670fSClaudio Fontana return 1; 105e7f2670fSClaudio Fontana } 106e7f2670fSClaudio Fontana 107e7f2670fSClaudio Fontana if (la57) { 108cd906d31SPaolo Bonzini pml5e_addr = ((cr3 & ~0xfff) + 109e7f2670fSClaudio Fontana (((addr >> 48) & 0x1ff) << 3)) & a20_mask; 11033ce155cSPaolo Bonzini pml5e_addr = GET_HPHYS(cs, pml5e_addr, MMU_DATA_STORE, NULL); 111e7f2670fSClaudio Fontana pml5e = x86_ldq_phys(cs, pml5e_addr); 112e7f2670fSClaudio Fontana if (!(pml5e & PG_PRESENT_MASK)) { 113e7f2670fSClaudio Fontana goto do_fault; 114e7f2670fSClaudio Fontana } 115e7f2670fSClaudio Fontana if (pml5e & (rsvd_mask | PG_PSE_MASK)) { 116e7f2670fSClaudio Fontana goto do_fault_rsvd; 117e7f2670fSClaudio Fontana } 118e7f2670fSClaudio Fontana if (!(pml5e & PG_ACCESSED_MASK)) { 119e7f2670fSClaudio Fontana pml5e |= PG_ACCESSED_MASK; 120e7f2670fSClaudio Fontana x86_stl_phys_notdirty(cs, pml5e_addr, pml5e); 121e7f2670fSClaudio Fontana } 122e7f2670fSClaudio Fontana ptep = pml5e ^ PG_NX_MASK; 123e7f2670fSClaudio Fontana } else { 124cd906d31SPaolo Bonzini pml5e = cr3; 125e7f2670fSClaudio Fontana ptep = PG_NX_MASK | PG_USER_MASK | PG_RW_MASK; 126e7f2670fSClaudio Fontana } 127e7f2670fSClaudio Fontana 128e7f2670fSClaudio Fontana pml4e_addr = ((pml5e & PG_ADDRESS_MASK) + 129e7f2670fSClaudio Fontana (((addr >> 39) & 0x1ff) << 3)) & a20_mask; 13033ce155cSPaolo Bonzini pml4e_addr = GET_HPHYS(cs, pml4e_addr, MMU_DATA_STORE, NULL); 131e7f2670fSClaudio Fontana pml4e = x86_ldq_phys(cs, pml4e_addr); 132e7f2670fSClaudio Fontana if (!(pml4e & PG_PRESENT_MASK)) { 133e7f2670fSClaudio Fontana goto do_fault; 134e7f2670fSClaudio Fontana } 135e7f2670fSClaudio Fontana if (pml4e & (rsvd_mask | PG_PSE_MASK)) { 136e7f2670fSClaudio Fontana goto do_fault_rsvd; 137e7f2670fSClaudio Fontana } 138e7f2670fSClaudio Fontana if (!(pml4e & PG_ACCESSED_MASK)) { 139e7f2670fSClaudio Fontana pml4e |= PG_ACCESSED_MASK; 140e7f2670fSClaudio Fontana x86_stl_phys_notdirty(cs, pml4e_addr, pml4e); 141e7f2670fSClaudio Fontana } 142e7f2670fSClaudio Fontana ptep &= pml4e ^ PG_NX_MASK; 143e7f2670fSClaudio Fontana pdpe_addr = ((pml4e & PG_ADDRESS_MASK) + (((addr >> 30) & 0x1ff) << 3)) & 144e7f2670fSClaudio Fontana a20_mask; 14533ce155cSPaolo Bonzini pdpe_addr = GET_HPHYS(cs, pdpe_addr, MMU_DATA_STORE, NULL); 146e7f2670fSClaudio Fontana pdpe = x86_ldq_phys(cs, pdpe_addr); 147e7f2670fSClaudio Fontana if (!(pdpe & PG_PRESENT_MASK)) { 148e7f2670fSClaudio Fontana goto do_fault; 149e7f2670fSClaudio Fontana } 150e7f2670fSClaudio Fontana if (pdpe & rsvd_mask) { 151e7f2670fSClaudio Fontana goto do_fault_rsvd; 152e7f2670fSClaudio Fontana } 153e7f2670fSClaudio Fontana ptep &= pdpe ^ PG_NX_MASK; 154e7f2670fSClaudio Fontana if (!(pdpe & PG_ACCESSED_MASK)) { 155e7f2670fSClaudio Fontana pdpe |= PG_ACCESSED_MASK; 156e7f2670fSClaudio Fontana x86_stl_phys_notdirty(cs, pdpe_addr, pdpe); 157e7f2670fSClaudio Fontana } 158e7f2670fSClaudio Fontana if (pdpe & PG_PSE_MASK) { 159e7f2670fSClaudio Fontana /* 1 GB page */ 160661ff487SPaolo Bonzini *page_size = 1024 * 1024 * 1024; 161e7f2670fSClaudio Fontana pte_addr = pdpe_addr; 162e7f2670fSClaudio Fontana pte = pdpe; 163e7f2670fSClaudio Fontana goto do_check_protect; 164e7f2670fSClaudio Fontana } 165e7f2670fSClaudio Fontana } else 166e7f2670fSClaudio Fontana #endif 167e7f2670fSClaudio Fontana { 168e7f2670fSClaudio Fontana /* XXX: load them when cr3 is loaded ? */ 169cd906d31SPaolo Bonzini pdpe_addr = ((cr3 & ~0x1f) + ((addr >> 27) & 0x18)) & 170e7f2670fSClaudio Fontana a20_mask; 17133ce155cSPaolo Bonzini pdpe_addr = GET_HPHYS(cs, pdpe_addr, MMU_DATA_STORE, NULL); 172e7f2670fSClaudio Fontana pdpe = x86_ldq_phys(cs, pdpe_addr); 173e7f2670fSClaudio Fontana if (!(pdpe & PG_PRESENT_MASK)) { 174e7f2670fSClaudio Fontana goto do_fault; 175e7f2670fSClaudio Fontana } 176e7f2670fSClaudio Fontana rsvd_mask |= PG_HI_USER_MASK; 177e7f2670fSClaudio Fontana if (pdpe & (rsvd_mask | PG_NX_MASK)) { 178e7f2670fSClaudio Fontana goto do_fault_rsvd; 179e7f2670fSClaudio Fontana } 180e7f2670fSClaudio Fontana ptep = PG_NX_MASK | PG_USER_MASK | PG_RW_MASK; 181e7f2670fSClaudio Fontana } 182e7f2670fSClaudio Fontana 183e7f2670fSClaudio Fontana pde_addr = ((pdpe & PG_ADDRESS_MASK) + (((addr >> 21) & 0x1ff) << 3)) & 184e7f2670fSClaudio Fontana a20_mask; 18533ce155cSPaolo Bonzini pde_addr = GET_HPHYS(cs, pde_addr, MMU_DATA_STORE, NULL); 186e7f2670fSClaudio Fontana pde = x86_ldq_phys(cs, pde_addr); 187e7f2670fSClaudio Fontana if (!(pde & PG_PRESENT_MASK)) { 188e7f2670fSClaudio Fontana goto do_fault; 189e7f2670fSClaudio Fontana } 190e7f2670fSClaudio Fontana if (pde & rsvd_mask) { 191e7f2670fSClaudio Fontana goto do_fault_rsvd; 192e7f2670fSClaudio Fontana } 193e7f2670fSClaudio Fontana ptep &= pde ^ PG_NX_MASK; 194e7f2670fSClaudio Fontana if (pde & PG_PSE_MASK) { 195e7f2670fSClaudio Fontana /* 2 MB page */ 196661ff487SPaolo Bonzini *page_size = 2048 * 1024; 197e7f2670fSClaudio Fontana pte_addr = pde_addr; 198e7f2670fSClaudio Fontana pte = pde; 199e7f2670fSClaudio Fontana goto do_check_protect; 200e7f2670fSClaudio Fontana } 201e7f2670fSClaudio Fontana /* 4 KB page */ 202e7f2670fSClaudio Fontana if (!(pde & PG_ACCESSED_MASK)) { 203e7f2670fSClaudio Fontana pde |= PG_ACCESSED_MASK; 204e7f2670fSClaudio Fontana x86_stl_phys_notdirty(cs, pde_addr, pde); 205e7f2670fSClaudio Fontana } 206e7f2670fSClaudio Fontana pte_addr = ((pde & PG_ADDRESS_MASK) + (((addr >> 12) & 0x1ff) << 3)) & 207e7f2670fSClaudio Fontana a20_mask; 20833ce155cSPaolo Bonzini pte_addr = GET_HPHYS(cs, pte_addr, MMU_DATA_STORE, NULL); 209e7f2670fSClaudio Fontana pte = x86_ldq_phys(cs, pte_addr); 210e7f2670fSClaudio Fontana if (!(pte & PG_PRESENT_MASK)) { 211e7f2670fSClaudio Fontana goto do_fault; 212e7f2670fSClaudio Fontana } 213e7f2670fSClaudio Fontana if (pte & rsvd_mask) { 214e7f2670fSClaudio Fontana goto do_fault_rsvd; 215e7f2670fSClaudio Fontana } 216e7f2670fSClaudio Fontana /* combine pde and pte nx, user and rw protections */ 217e7f2670fSClaudio Fontana ptep &= pte ^ PG_NX_MASK; 218661ff487SPaolo Bonzini *page_size = 4096; 219e7f2670fSClaudio Fontana } else { 220e7f2670fSClaudio Fontana uint32_t pde; 221e7f2670fSClaudio Fontana 222e7f2670fSClaudio Fontana /* page directory entry */ 223cd906d31SPaolo Bonzini pde_addr = ((cr3 & ~0xfff) + ((addr >> 20) & 0xffc)) & 224e7f2670fSClaudio Fontana a20_mask; 22533ce155cSPaolo Bonzini pde_addr = GET_HPHYS(cs, pde_addr, MMU_DATA_STORE, NULL); 226e7f2670fSClaudio Fontana pde = x86_ldl_phys(cs, pde_addr); 227e7f2670fSClaudio Fontana if (!(pde & PG_PRESENT_MASK)) { 228e7f2670fSClaudio Fontana goto do_fault; 229e7f2670fSClaudio Fontana } 230e7f2670fSClaudio Fontana ptep = pde | PG_NX_MASK; 231e7f2670fSClaudio Fontana 232e7f2670fSClaudio Fontana /* if PSE bit is set, then we use a 4MB page */ 23331dd35ebSPaolo Bonzini if ((pde & PG_PSE_MASK) && (pg_mode & PG_MODE_PSE)) { 234661ff487SPaolo Bonzini *page_size = 4096 * 1024; 235e7f2670fSClaudio Fontana pte_addr = pde_addr; 236e7f2670fSClaudio Fontana 237e7f2670fSClaudio Fontana /* Bits 20-13 provide bits 39-32 of the address, bit 21 is reserved. 238e7f2670fSClaudio Fontana * Leave bits 20-13 in place for setting accessed/dirty bits below. 239e7f2670fSClaudio Fontana */ 240e7f2670fSClaudio Fontana pte = pde | ((pde & 0x1fe000LL) << (32 - 13)); 241e7f2670fSClaudio Fontana rsvd_mask = 0x200000; 242e7f2670fSClaudio Fontana goto do_check_protect_pse36; 243e7f2670fSClaudio Fontana } 244e7f2670fSClaudio Fontana 245e7f2670fSClaudio Fontana if (!(pde & PG_ACCESSED_MASK)) { 246e7f2670fSClaudio Fontana pde |= PG_ACCESSED_MASK; 247e7f2670fSClaudio Fontana x86_stl_phys_notdirty(cs, pde_addr, pde); 248e7f2670fSClaudio Fontana } 249e7f2670fSClaudio Fontana 250e7f2670fSClaudio Fontana /* page directory entry */ 251e7f2670fSClaudio Fontana pte_addr = ((pde & ~0xfff) + ((addr >> 10) & 0xffc)) & 252e7f2670fSClaudio Fontana a20_mask; 25333ce155cSPaolo Bonzini pte_addr = GET_HPHYS(cs, pte_addr, MMU_DATA_STORE, NULL); 254e7f2670fSClaudio Fontana pte = x86_ldl_phys(cs, pte_addr); 255e7f2670fSClaudio Fontana if (!(pte & PG_PRESENT_MASK)) { 256e7f2670fSClaudio Fontana goto do_fault; 257e7f2670fSClaudio Fontana } 258e7f2670fSClaudio Fontana /* combine pde and pte user and rw protections */ 259e7f2670fSClaudio Fontana ptep &= pte | PG_NX_MASK; 260661ff487SPaolo Bonzini *page_size = 4096; 261e7f2670fSClaudio Fontana rsvd_mask = 0; 262e7f2670fSClaudio Fontana } 263e7f2670fSClaudio Fontana 264e7f2670fSClaudio Fontana do_check_protect: 265661ff487SPaolo Bonzini rsvd_mask |= (*page_size - 1) & PG_ADDRESS_MASK & ~PG_PSE_PAT_MASK; 266e7f2670fSClaudio Fontana do_check_protect_pse36: 267e7f2670fSClaudio Fontana if (pte & rsvd_mask) { 268e7f2670fSClaudio Fontana goto do_fault_rsvd; 269e7f2670fSClaudio Fontana } 270e7f2670fSClaudio Fontana ptep ^= PG_NX_MASK; 271e7f2670fSClaudio Fontana 272e7f2670fSClaudio Fontana /* can the page can be put in the TLB? prot will tell us */ 273e7f2670fSClaudio Fontana if (is_user && !(ptep & PG_USER_MASK)) { 274e7f2670fSClaudio Fontana goto do_fault_protect; 275e7f2670fSClaudio Fontana } 276e7f2670fSClaudio Fontana 277661ff487SPaolo Bonzini *prot = 0; 278e7f2670fSClaudio Fontana if (mmu_idx != MMU_KSMAP_IDX || !(ptep & PG_USER_MASK)) { 279661ff487SPaolo Bonzini *prot |= PAGE_READ; 28031dd35ebSPaolo Bonzini if ((ptep & PG_RW_MASK) || !(is_user || (pg_mode & PG_MODE_WP))) { 281661ff487SPaolo Bonzini *prot |= PAGE_WRITE; 282e7f2670fSClaudio Fontana } 283e7f2670fSClaudio Fontana } 284e7f2670fSClaudio Fontana if (!(ptep & PG_NX_MASK) && 285e7f2670fSClaudio Fontana (mmu_idx == MMU_USER_IDX || 28631dd35ebSPaolo Bonzini !((pg_mode & PG_MODE_SMEP) && (ptep & PG_USER_MASK)))) { 287661ff487SPaolo Bonzini *prot |= PAGE_EXEC; 288e7f2670fSClaudio Fontana } 289e7f2670fSClaudio Fontana 290*93eae358SPaolo Bonzini if (!(pg_mode & PG_MODE_LMA)) { 291e7f2670fSClaudio Fontana pkr = 0; 292e7f2670fSClaudio Fontana } else if (ptep & PG_USER_MASK) { 29331dd35ebSPaolo Bonzini pkr = pg_mode & PG_MODE_PKE ? env->pkru : 0; 294e7f2670fSClaudio Fontana } else { 29531dd35ebSPaolo Bonzini pkr = pg_mode & PG_MODE_PKS ? env->pkrs : 0; 296e7f2670fSClaudio Fontana } 297e7f2670fSClaudio Fontana if (pkr) { 298e7f2670fSClaudio Fontana uint32_t pk = (pte & PG_PKRU_MASK) >> PG_PKRU_BIT; 299e7f2670fSClaudio Fontana uint32_t pkr_ad = (pkr >> pk * 2) & 1; 300e7f2670fSClaudio Fontana uint32_t pkr_wd = (pkr >> pk * 2) & 2; 301e7f2670fSClaudio Fontana uint32_t pkr_prot = PAGE_READ | PAGE_WRITE | PAGE_EXEC; 302e7f2670fSClaudio Fontana 303e7f2670fSClaudio Fontana if (pkr_ad) { 304e7f2670fSClaudio Fontana pkr_prot &= ~(PAGE_READ | PAGE_WRITE); 30531dd35ebSPaolo Bonzini } else if (pkr_wd && (is_user || (pg_mode & PG_MODE_WP))) { 306e7f2670fSClaudio Fontana pkr_prot &= ~PAGE_WRITE; 307e7f2670fSClaudio Fontana } 308e7f2670fSClaudio Fontana 309661ff487SPaolo Bonzini *prot &= pkr_prot; 310e7f2670fSClaudio Fontana if ((pkr_prot & (1 << is_write1)) == 0) { 311e7f2670fSClaudio Fontana assert(is_write1 != 2); 312e7f2670fSClaudio Fontana error_code |= PG_ERROR_PK_MASK; 313e7f2670fSClaudio Fontana goto do_fault_protect; 314e7f2670fSClaudio Fontana } 315e7f2670fSClaudio Fontana } 316e7f2670fSClaudio Fontana 317661ff487SPaolo Bonzini if ((*prot & (1 << is_write1)) == 0) { 318e7f2670fSClaudio Fontana goto do_fault_protect; 319e7f2670fSClaudio Fontana } 320e7f2670fSClaudio Fontana 321e7f2670fSClaudio Fontana /* yes, it can! */ 322e7f2670fSClaudio Fontana is_dirty = is_write && !(pte & PG_DIRTY_MASK); 323e7f2670fSClaudio Fontana if (!(pte & PG_ACCESSED_MASK) || is_dirty) { 324e7f2670fSClaudio Fontana pte |= PG_ACCESSED_MASK; 325e7f2670fSClaudio Fontana if (is_dirty) { 326e7f2670fSClaudio Fontana pte |= PG_DIRTY_MASK; 327e7f2670fSClaudio Fontana } 328e7f2670fSClaudio Fontana x86_stl_phys_notdirty(cs, pte_addr, pte); 329e7f2670fSClaudio Fontana } 330e7f2670fSClaudio Fontana 331e7f2670fSClaudio Fontana if (!(pte & PG_DIRTY_MASK)) { 332e7f2670fSClaudio Fontana /* only set write access if already dirty... otherwise wait 333e7f2670fSClaudio Fontana for dirty access */ 334e7f2670fSClaudio Fontana assert(!is_write); 335661ff487SPaolo Bonzini *prot &= ~PAGE_WRITE; 336e7f2670fSClaudio Fontana } 337e7f2670fSClaudio Fontana 338e7f2670fSClaudio Fontana pte = pte & a20_mask; 339e7f2670fSClaudio Fontana 340e7f2670fSClaudio Fontana /* align to page_size */ 341661ff487SPaolo Bonzini pte &= PG_ADDRESS_MASK & ~(*page_size - 1); 342661ff487SPaolo Bonzini page_offset = addr & (*page_size - 1); 34333ce155cSPaolo Bonzini *xlat = GET_HPHYS(cs, pte + page_offset, is_write1, prot); 344661ff487SPaolo Bonzini return PG_ERROR_OK; 345e7f2670fSClaudio Fontana 346e7f2670fSClaudio Fontana do_fault_rsvd: 347e7f2670fSClaudio Fontana error_code |= PG_ERROR_RSVD_MASK; 348e7f2670fSClaudio Fontana do_fault_protect: 349e7f2670fSClaudio Fontana error_code |= PG_ERROR_P_MASK; 350e7f2670fSClaudio Fontana do_fault: 351e7f2670fSClaudio Fontana error_code |= (is_write << PG_ERROR_W_BIT); 352e7f2670fSClaudio Fontana if (is_user) 353e7f2670fSClaudio Fontana error_code |= PG_ERROR_U_MASK; 354e7f2670fSClaudio Fontana if (is_write1 == 2 && 35531dd35ebSPaolo Bonzini (((pg_mode & PG_MODE_NXE) && (pg_mode & PG_MODE_PAE)) || 35631dd35ebSPaolo Bonzini (pg_mode & PG_MODE_SMEP))) 357e7f2670fSClaudio Fontana error_code |= PG_ERROR_I_D_MASK; 358661ff487SPaolo Bonzini return error_code; 359661ff487SPaolo Bonzini } 360661ff487SPaolo Bonzini 36152fb8ad3SLara Lazier hwaddr get_hphys(CPUState *cs, hwaddr gphys, MMUAccessType access_type, 36268746930SPaolo Bonzini int *prot) 36368746930SPaolo Bonzini { 36468746930SPaolo Bonzini CPUX86State *env = &X86_CPU(cs)->env; 36568746930SPaolo Bonzini uint64_t exit_info_1; 36668746930SPaolo Bonzini int page_size; 36768746930SPaolo Bonzini int next_prot; 36868746930SPaolo Bonzini hwaddr hphys; 36968746930SPaolo Bonzini 37068746930SPaolo Bonzini if (likely(!(env->hflags2 & HF2_NPT_MASK))) { 37168746930SPaolo Bonzini return gphys; 37268746930SPaolo Bonzini } 37368746930SPaolo Bonzini 37468746930SPaolo Bonzini exit_info_1 = mmu_translate(cs, gphys, NULL, env->nested_cr3, 37568746930SPaolo Bonzini access_type, MMU_USER_IDX, env->nested_pg_mode, 37668746930SPaolo Bonzini &hphys, &page_size, &next_prot); 37768746930SPaolo Bonzini if (exit_info_1 == PG_ERROR_OK) { 37868746930SPaolo Bonzini if (prot) { 37968746930SPaolo Bonzini *prot &= next_prot; 38068746930SPaolo Bonzini } 38168746930SPaolo Bonzini return hphys; 38268746930SPaolo Bonzini } 38368746930SPaolo Bonzini 38468746930SPaolo Bonzini x86_stq_phys(cs, env->vm_vmcb + offsetof(struct vmcb, control.exit_info_2), 38568746930SPaolo Bonzini gphys); 38668746930SPaolo Bonzini if (prot) { 38768746930SPaolo Bonzini exit_info_1 |= SVM_NPTEXIT_GPA; 38868746930SPaolo Bonzini } else { /* page table access */ 38968746930SPaolo Bonzini exit_info_1 |= SVM_NPTEXIT_GPT; 39068746930SPaolo Bonzini } 39168746930SPaolo Bonzini cpu_vmexit(env, SVM_EXIT_NPF, exit_info_1, env->retaddr); 39268746930SPaolo Bonzini } 39368746930SPaolo Bonzini 394661ff487SPaolo Bonzini /* return value: 395661ff487SPaolo Bonzini * -1 = cannot handle fault 396661ff487SPaolo Bonzini * 0 = nothing more to do 397661ff487SPaolo Bonzini * 1 = generate PF fault 398661ff487SPaolo Bonzini */ 399661ff487SPaolo Bonzini static int handle_mmu_fault(CPUState *cs, vaddr addr, int size, 400661ff487SPaolo Bonzini int is_write1, int mmu_idx) 401661ff487SPaolo Bonzini { 402661ff487SPaolo Bonzini X86CPU *cpu = X86_CPU(cs); 403661ff487SPaolo Bonzini CPUX86State *env = &cpu->env; 404661ff487SPaolo Bonzini int error_code = PG_ERROR_OK; 40531dd35ebSPaolo Bonzini int pg_mode, prot, page_size; 406661ff487SPaolo Bonzini hwaddr paddr; 40768746930SPaolo Bonzini hwaddr vaddr; 408661ff487SPaolo Bonzini 409661ff487SPaolo Bonzini #if defined(DEBUG_MMU) 410661ff487SPaolo Bonzini printf("MMU fault: addr=%" VADDR_PRIx " w=%d mmu=%d eip=" TARGET_FMT_lx "\n", 411661ff487SPaolo Bonzini addr, is_write1, mmu_idx, env->eip); 412661ff487SPaolo Bonzini #endif 413661ff487SPaolo Bonzini 414661ff487SPaolo Bonzini if (!(env->cr[0] & CR0_PG_MASK)) { 415661ff487SPaolo Bonzini paddr = addr; 416661ff487SPaolo Bonzini #ifdef TARGET_X86_64 417661ff487SPaolo Bonzini if (!(env->hflags & HF_LMA_MASK)) { 418661ff487SPaolo Bonzini /* Without long mode we can only address 32bits in real mode */ 419661ff487SPaolo Bonzini paddr = (uint32_t)paddr; 420661ff487SPaolo Bonzini } 421661ff487SPaolo Bonzini #endif 422661ff487SPaolo Bonzini prot = PAGE_READ | PAGE_WRITE | PAGE_EXEC; 423661ff487SPaolo Bonzini page_size = 4096; 424661ff487SPaolo Bonzini } else { 42531dd35ebSPaolo Bonzini pg_mode = get_pg_mode(env); 42633ce155cSPaolo Bonzini error_code = mmu_translate(cs, addr, get_hphys, env->cr[3], is_write1, 42731dd35ebSPaolo Bonzini mmu_idx, pg_mode, 428661ff487SPaolo Bonzini &paddr, &page_size, &prot); 429661ff487SPaolo Bonzini } 430661ff487SPaolo Bonzini 431661ff487SPaolo Bonzini if (error_code == PG_ERROR_OK) { 432661ff487SPaolo Bonzini /* Even if 4MB pages, we map only one 4KB page in the cache to 433661ff487SPaolo Bonzini avoid filling it too fast */ 434661ff487SPaolo Bonzini vaddr = addr & TARGET_PAGE_MASK; 435661ff487SPaolo Bonzini paddr &= TARGET_PAGE_MASK; 436661ff487SPaolo Bonzini 437661ff487SPaolo Bonzini assert(prot & (1 << is_write1)); 438661ff487SPaolo Bonzini tlb_set_page_with_attrs(cs, vaddr, paddr, cpu_get_mem_attrs(env), 439661ff487SPaolo Bonzini prot, mmu_idx, page_size); 440661ff487SPaolo Bonzini return 0; 441661ff487SPaolo Bonzini } else { 442e7f2670fSClaudio Fontana if (env->intercept_exceptions & (1 << EXCP0E_PAGE)) { 443e7f2670fSClaudio Fontana /* cr2 is not modified in case of exceptions */ 444e7f2670fSClaudio Fontana x86_stq_phys(cs, 445e7f2670fSClaudio Fontana env->vm_vmcb + offsetof(struct vmcb, control.exit_info_2), 446e7f2670fSClaudio Fontana addr); 447e7f2670fSClaudio Fontana } else { 448e7f2670fSClaudio Fontana env->cr[2] = addr; 449e7f2670fSClaudio Fontana } 450e7f2670fSClaudio Fontana env->error_code = error_code; 451e7f2670fSClaudio Fontana cs->exception_index = EXCP0E_PAGE; 452e7f2670fSClaudio Fontana return 1; 453e7f2670fSClaudio Fontana } 454661ff487SPaolo Bonzini } 455e7f2670fSClaudio Fontana 456e7f2670fSClaudio Fontana bool x86_cpu_tlb_fill(CPUState *cs, vaddr addr, int size, 457e7f2670fSClaudio Fontana MMUAccessType access_type, int mmu_idx, 458e7f2670fSClaudio Fontana bool probe, uintptr_t retaddr) 459e7f2670fSClaudio Fontana { 460e7f2670fSClaudio Fontana X86CPU *cpu = X86_CPU(cs); 461e7f2670fSClaudio Fontana CPUX86State *env = &cpu->env; 462e7f2670fSClaudio Fontana 463e7f2670fSClaudio Fontana env->retaddr = retaddr; 464e7f2670fSClaudio Fontana if (handle_mmu_fault(cs, addr, size, access_type, mmu_idx)) { 465e7f2670fSClaudio Fontana /* FIXME: On error in get_hphys we have already jumped out. */ 466e7f2670fSClaudio Fontana g_assert(!probe); 467e7f2670fSClaudio Fontana raise_exception_err_ra(env, cs->exception_index, 468e7f2670fSClaudio Fontana env->error_code, retaddr); 469e7f2670fSClaudio Fontana } 470e7f2670fSClaudio Fontana return true; 471e7f2670fSClaudio Fontana } 472