1e7f2670fSClaudio Fontana /* 2e7f2670fSClaudio Fontana * x86 exception helpers - sysemu code 3e7f2670fSClaudio Fontana * 4e7f2670fSClaudio Fontana * Copyright (c) 2003 Fabrice Bellard 5e7f2670fSClaudio Fontana * 6e7f2670fSClaudio Fontana * This library is free software; you can redistribute it and/or 7e7f2670fSClaudio Fontana * modify it under the terms of the GNU Lesser General Public 8e7f2670fSClaudio Fontana * License as published by the Free Software Foundation; either 9e7f2670fSClaudio Fontana * version 2.1 of the License, or (at your option) any later version. 10e7f2670fSClaudio Fontana * 11e7f2670fSClaudio Fontana * This library is distributed in the hope that it will be useful, 12e7f2670fSClaudio Fontana * but WITHOUT ANY WARRANTY; without even the implied warranty of 13e7f2670fSClaudio Fontana * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 14e7f2670fSClaudio Fontana * Lesser General Public License for more details. 15e7f2670fSClaudio Fontana * 16e7f2670fSClaudio Fontana * You should have received a copy of the GNU Lesser General Public 17e7f2670fSClaudio Fontana * License along with this library; if not, see <http://www.gnu.org/licenses/>. 18e7f2670fSClaudio Fontana */ 19e7f2670fSClaudio Fontana 20e7f2670fSClaudio Fontana #include "qemu/osdep.h" 21e7f2670fSClaudio Fontana #include "cpu.h" 22b28b366dSPhilippe Mathieu-Daudé #include "exec/exec-all.h" 23e7f2670fSClaudio Fontana #include "tcg/helper-tcg.h" 24e7f2670fSClaudio Fontana 253563362dSRichard Henderson typedef struct TranslateParams { 263563362dSRichard Henderson target_ulong addr; 273563362dSRichard Henderson target_ulong cr3; 283563362dSRichard Henderson int pg_mode; 293563362dSRichard Henderson int mmu_idx; 304a1e9d4dSRichard Henderson int ptw_idx; 313563362dSRichard Henderson MMUAccessType access_type; 323563362dSRichard Henderson } TranslateParams; 333563362dSRichard Henderson 343563362dSRichard Henderson typedef struct TranslateResult { 353563362dSRichard Henderson hwaddr paddr; 363563362dSRichard Henderson int prot; 373563362dSRichard Henderson int page_size; 383563362dSRichard Henderson } TranslateResult; 393563362dSRichard Henderson 409bbcf372SRichard Henderson typedef enum TranslateFaultStage2 { 419bbcf372SRichard Henderson S2_NONE, 429bbcf372SRichard Henderson S2_GPA, 439bbcf372SRichard Henderson S2_GPT, 449bbcf372SRichard Henderson } TranslateFaultStage2; 459bbcf372SRichard Henderson 463563362dSRichard Henderson typedef struct TranslateFault { 473563362dSRichard Henderson int exception_index; 483563362dSRichard Henderson int error_code; 493563362dSRichard Henderson target_ulong cr2; 509bbcf372SRichard Henderson TranslateFaultStage2 stage2; 513563362dSRichard Henderson } TranslateFault; 52661ff487SPaolo Bonzini 534a1e9d4dSRichard Henderson typedef struct PTETranslate { 544a1e9d4dSRichard Henderson CPUX86State *env; 554a1e9d4dSRichard Henderson TranslateFault *err; 564a1e9d4dSRichard Henderson int ptw_idx; 574a1e9d4dSRichard Henderson void *haddr; 584a1e9d4dSRichard Henderson hwaddr gaddr; 594a1e9d4dSRichard Henderson } PTETranslate; 604a1e9d4dSRichard Henderson 614a1e9d4dSRichard Henderson static bool ptw_translate(PTETranslate *inout, hwaddr addr) 624a1e9d4dSRichard Henderson { 634a1e9d4dSRichard Henderson CPUTLBEntryFull *full; 644a1e9d4dSRichard Henderson int flags; 654a1e9d4dSRichard Henderson 664a1e9d4dSRichard Henderson inout->gaddr = addr; 674a1e9d4dSRichard Henderson flags = probe_access_full(inout->env, addr, MMU_DATA_STORE, 684a1e9d4dSRichard Henderson inout->ptw_idx, true, &inout->haddr, &full, 0); 694a1e9d4dSRichard Henderson 704a1e9d4dSRichard Henderson if (unlikely(flags & TLB_INVALID_MASK)) { 714a1e9d4dSRichard Henderson TranslateFault *err = inout->err; 724a1e9d4dSRichard Henderson 734a1e9d4dSRichard Henderson assert(inout->ptw_idx == MMU_NESTED_IDX); 74*8218c048SRichard Henderson *err = (TranslateFault){ 75*8218c048SRichard Henderson .error_code = inout->env->error_code, 76*8218c048SRichard Henderson .cr2 = addr, 77*8218c048SRichard Henderson .stage2 = S2_GPT, 78*8218c048SRichard Henderson }; 794a1e9d4dSRichard Henderson return false; 804a1e9d4dSRichard Henderson } 814a1e9d4dSRichard Henderson return true; 824a1e9d4dSRichard Henderson } 834a1e9d4dSRichard Henderson 844a1e9d4dSRichard Henderson static inline uint32_t ptw_ldl(const PTETranslate *in) 854a1e9d4dSRichard Henderson { 864a1e9d4dSRichard Henderson if (likely(in->haddr)) { 874a1e9d4dSRichard Henderson return ldl_p(in->haddr); 884a1e9d4dSRichard Henderson } 894a1e9d4dSRichard Henderson return cpu_ldl_mmuidx_ra(in->env, in->gaddr, in->ptw_idx, 0); 904a1e9d4dSRichard Henderson } 914a1e9d4dSRichard Henderson 924a1e9d4dSRichard Henderson static inline uint64_t ptw_ldq(const PTETranslate *in) 934a1e9d4dSRichard Henderson { 944a1e9d4dSRichard Henderson if (likely(in->haddr)) { 954a1e9d4dSRichard Henderson return ldq_p(in->haddr); 964a1e9d4dSRichard Henderson } 974a1e9d4dSRichard Henderson return cpu_ldq_mmuidx_ra(in->env, in->gaddr, in->ptw_idx, 0); 984a1e9d4dSRichard Henderson } 994a1e9d4dSRichard Henderson 1004a1e9d4dSRichard Henderson /* 1014a1e9d4dSRichard Henderson * Note that we can use a 32-bit cmpxchg for all page table entries, 1024a1e9d4dSRichard Henderson * even 64-bit ones, because PG_PRESENT_MASK, PG_ACCESSED_MASK and 1034a1e9d4dSRichard Henderson * PG_DIRTY_MASK are all in the low 32 bits. 1044a1e9d4dSRichard Henderson */ 1054a1e9d4dSRichard Henderson static bool ptw_setl_slow(const PTETranslate *in, uint32_t old, uint32_t new) 1064a1e9d4dSRichard Henderson { 1074a1e9d4dSRichard Henderson uint32_t cmp; 1084a1e9d4dSRichard Henderson 1094a1e9d4dSRichard Henderson /* Does x86 really perform a rmw cycle on mmio for ptw? */ 1104a1e9d4dSRichard Henderson start_exclusive(); 1114a1e9d4dSRichard Henderson cmp = cpu_ldl_mmuidx_ra(in->env, in->gaddr, in->ptw_idx, 0); 1124a1e9d4dSRichard Henderson if (cmp == old) { 1134a1e9d4dSRichard Henderson cpu_stl_mmuidx_ra(in->env, in->gaddr, new, in->ptw_idx, 0); 1144a1e9d4dSRichard Henderson } 1154a1e9d4dSRichard Henderson end_exclusive(); 1164a1e9d4dSRichard Henderson return cmp == old; 1174a1e9d4dSRichard Henderson } 1184a1e9d4dSRichard Henderson 1194a1e9d4dSRichard Henderson static inline bool ptw_setl(const PTETranslate *in, uint32_t old, uint32_t set) 1204a1e9d4dSRichard Henderson { 1214a1e9d4dSRichard Henderson if (set & ~old) { 1224a1e9d4dSRichard Henderson uint32_t new = old | set; 1234a1e9d4dSRichard Henderson if (likely(in->haddr)) { 1244a1e9d4dSRichard Henderson old = cpu_to_le32(old); 1254a1e9d4dSRichard Henderson new = cpu_to_le32(new); 1264a1e9d4dSRichard Henderson return qatomic_cmpxchg((uint32_t *)in->haddr, old, new) == old; 1274a1e9d4dSRichard Henderson } 1284a1e9d4dSRichard Henderson return ptw_setl_slow(in, old, new); 1294a1e9d4dSRichard Henderson } 1304a1e9d4dSRichard Henderson return true; 1314a1e9d4dSRichard Henderson } 13233ce155cSPaolo Bonzini 1333563362dSRichard Henderson static bool mmu_translate(CPUX86State *env, const TranslateParams *in, 1343563362dSRichard Henderson TranslateResult *out, TranslateFault *err) 135e7f2670fSClaudio Fontana { 1363563362dSRichard Henderson const int32_t a20_mask = x86_get_a20_mask(env); 1373563362dSRichard Henderson const target_ulong addr = in->addr; 1383563362dSRichard Henderson const int pg_mode = in->pg_mode; 1393563362dSRichard Henderson const bool is_user = (in->mmu_idx == MMU_USER_IDX); 1403563362dSRichard Henderson const MMUAccessType access_type = in->access_type; 1414a1e9d4dSRichard Henderson uint64_t ptep, pte, rsvd_mask; 1424a1e9d4dSRichard Henderson PTETranslate pte_trans = { 1434a1e9d4dSRichard Henderson .env = env, 1444a1e9d4dSRichard Henderson .err = err, 1454a1e9d4dSRichard Henderson .ptw_idx = in->ptw_idx, 1464a1e9d4dSRichard Henderson }; 1478629e77bSRichard Henderson hwaddr pte_addr, paddr; 148e7f2670fSClaudio Fontana uint32_t pkr; 1493563362dSRichard Henderson int page_size; 150e7f2670fSClaudio Fontana 1514a1e9d4dSRichard Henderson restart_all: 1524a1e9d4dSRichard Henderson rsvd_mask = ~MAKE_64BIT_MASK(0, env_archcpu(env)->phys_bits); 1534a1e9d4dSRichard Henderson rsvd_mask &= PG_ADDRESS_MASK; 15431dd35ebSPaolo Bonzini if (!(pg_mode & PG_MODE_NXE)) { 155e7f2670fSClaudio Fontana rsvd_mask |= PG_NX_MASK; 156e7f2670fSClaudio Fontana } 157e7f2670fSClaudio Fontana 15831dd35ebSPaolo Bonzini if (pg_mode & PG_MODE_PAE) { 159e7f2670fSClaudio Fontana #ifdef TARGET_X86_64 16093eae358SPaolo Bonzini if (pg_mode & PG_MODE_LMA) { 16111b4e971SRichard Henderson if (pg_mode & PG_MODE_LA57) { 16211b4e971SRichard Henderson /* 16311b4e971SRichard Henderson * Page table level 5 16411b4e971SRichard Henderson */ 16511b4e971SRichard Henderson pte_addr = ((in->cr3 & ~0xfff) + 166e7f2670fSClaudio Fontana (((addr >> 48) & 0x1ff) << 3)) & a20_mask; 1674a1e9d4dSRichard Henderson if (!ptw_translate(&pte_trans, pte_addr)) { 1684a1e9d4dSRichard Henderson return false; 1694a1e9d4dSRichard Henderson } 1704a1e9d4dSRichard Henderson restart_5: 1714a1e9d4dSRichard Henderson pte = ptw_ldq(&pte_trans); 17211b4e971SRichard Henderson if (!(pte & PG_PRESENT_MASK)) { 173e7f2670fSClaudio Fontana goto do_fault; 174e7f2670fSClaudio Fontana } 17511b4e971SRichard Henderson if (pte & (rsvd_mask | PG_PSE_MASK)) { 176e7f2670fSClaudio Fontana goto do_fault_rsvd; 177e7f2670fSClaudio Fontana } 1784a1e9d4dSRichard Henderson if (!ptw_setl(&pte_trans, pte, PG_ACCESSED_MASK)) { 1794a1e9d4dSRichard Henderson goto restart_5; 180e7f2670fSClaudio Fontana } 18111b4e971SRichard Henderson ptep = pte ^ PG_NX_MASK; 182e7f2670fSClaudio Fontana } else { 18311b4e971SRichard Henderson pte = in->cr3; 184e7f2670fSClaudio Fontana ptep = PG_NX_MASK | PG_USER_MASK | PG_RW_MASK; 185e7f2670fSClaudio Fontana } 186e7f2670fSClaudio Fontana 18711b4e971SRichard Henderson /* 18811b4e971SRichard Henderson * Page table level 4 18911b4e971SRichard Henderson */ 19011b4e971SRichard Henderson pte_addr = ((pte & PG_ADDRESS_MASK) + 191e7f2670fSClaudio Fontana (((addr >> 39) & 0x1ff) << 3)) & a20_mask; 1924a1e9d4dSRichard Henderson if (!ptw_translate(&pte_trans, pte_addr)) { 1934a1e9d4dSRichard Henderson return false; 1944a1e9d4dSRichard Henderson } 1954a1e9d4dSRichard Henderson restart_4: 1964a1e9d4dSRichard Henderson pte = ptw_ldq(&pte_trans); 19711b4e971SRichard Henderson if (!(pte & PG_PRESENT_MASK)) { 198e7f2670fSClaudio Fontana goto do_fault; 199e7f2670fSClaudio Fontana } 20011b4e971SRichard Henderson if (pte & (rsvd_mask | PG_PSE_MASK)) { 201e7f2670fSClaudio Fontana goto do_fault_rsvd; 202e7f2670fSClaudio Fontana } 2034a1e9d4dSRichard Henderson if (!ptw_setl(&pte_trans, pte, PG_ACCESSED_MASK)) { 2044a1e9d4dSRichard Henderson goto restart_4; 205e7f2670fSClaudio Fontana } 20611b4e971SRichard Henderson ptep &= pte ^ PG_NX_MASK; 20711b4e971SRichard Henderson 20811b4e971SRichard Henderson /* 20911b4e971SRichard Henderson * Page table level 3 21011b4e971SRichard Henderson */ 21111b4e971SRichard Henderson pte_addr = ((pte & PG_ADDRESS_MASK) + 21211b4e971SRichard Henderson (((addr >> 30) & 0x1ff) << 3)) & a20_mask; 2134a1e9d4dSRichard Henderson if (!ptw_translate(&pte_trans, pte_addr)) { 2144a1e9d4dSRichard Henderson return false; 2154a1e9d4dSRichard Henderson } 2164a1e9d4dSRichard Henderson restart_3_lma: 2174a1e9d4dSRichard Henderson pte = ptw_ldq(&pte_trans); 21811b4e971SRichard Henderson if (!(pte & PG_PRESENT_MASK)) { 219e7f2670fSClaudio Fontana goto do_fault; 220e7f2670fSClaudio Fontana } 22111b4e971SRichard Henderson if (pte & rsvd_mask) { 222e7f2670fSClaudio Fontana goto do_fault_rsvd; 223e7f2670fSClaudio Fontana } 2244a1e9d4dSRichard Henderson if (!ptw_setl(&pte_trans, pte, PG_ACCESSED_MASK)) { 2254a1e9d4dSRichard Henderson goto restart_3_lma; 226e7f2670fSClaudio Fontana } 2274a1e9d4dSRichard Henderson ptep &= pte ^ PG_NX_MASK; 22811b4e971SRichard Henderson if (pte & PG_PSE_MASK) { 229e7f2670fSClaudio Fontana /* 1 GB page */ 2303563362dSRichard Henderson page_size = 1024 * 1024 * 1024; 231e7f2670fSClaudio Fontana goto do_check_protect; 232e7f2670fSClaudio Fontana } 233e7f2670fSClaudio Fontana } else 234e7f2670fSClaudio Fontana #endif 235e7f2670fSClaudio Fontana { 23611b4e971SRichard Henderson /* 23711b4e971SRichard Henderson * Page table level 3 23811b4e971SRichard Henderson */ 23911b4e971SRichard Henderson pte_addr = ((in->cr3 & ~0x1f) + ((addr >> 27) & 0x18)) & a20_mask; 2404a1e9d4dSRichard Henderson if (!ptw_translate(&pte_trans, pte_addr)) { 2414a1e9d4dSRichard Henderson return false; 2424a1e9d4dSRichard Henderson } 2434a1e9d4dSRichard Henderson rsvd_mask |= PG_HI_USER_MASK; 2444a1e9d4dSRichard Henderson restart_3_nolma: 2454a1e9d4dSRichard Henderson pte = ptw_ldq(&pte_trans); 24611b4e971SRichard Henderson if (!(pte & PG_PRESENT_MASK)) { 247e7f2670fSClaudio Fontana goto do_fault; 248e7f2670fSClaudio Fontana } 24911b4e971SRichard Henderson if (pte & (rsvd_mask | PG_NX_MASK)) { 250e7f2670fSClaudio Fontana goto do_fault_rsvd; 251e7f2670fSClaudio Fontana } 2524a1e9d4dSRichard Henderson if (!ptw_setl(&pte_trans, pte, PG_ACCESSED_MASK)) { 2534a1e9d4dSRichard Henderson goto restart_3_nolma; 2544a1e9d4dSRichard Henderson } 255e7f2670fSClaudio Fontana ptep = PG_NX_MASK | PG_USER_MASK | PG_RW_MASK; 256e7f2670fSClaudio Fontana } 257e7f2670fSClaudio Fontana 25811b4e971SRichard Henderson /* 25911b4e971SRichard Henderson * Page table level 2 26011b4e971SRichard Henderson */ 26111b4e971SRichard Henderson pte_addr = ((pte & PG_ADDRESS_MASK) + 26211b4e971SRichard Henderson (((addr >> 21) & 0x1ff) << 3)) & a20_mask; 2634a1e9d4dSRichard Henderson if (!ptw_translate(&pte_trans, pte_addr)) { 2644a1e9d4dSRichard Henderson return false; 2654a1e9d4dSRichard Henderson } 2664a1e9d4dSRichard Henderson restart_2_pae: 2674a1e9d4dSRichard Henderson pte = ptw_ldq(&pte_trans); 26811b4e971SRichard Henderson if (!(pte & PG_PRESENT_MASK)) { 269e7f2670fSClaudio Fontana goto do_fault; 270e7f2670fSClaudio Fontana } 27111b4e971SRichard Henderson if (pte & rsvd_mask) { 272e7f2670fSClaudio Fontana goto do_fault_rsvd; 273e7f2670fSClaudio Fontana } 27411b4e971SRichard Henderson if (pte & PG_PSE_MASK) { 275e7f2670fSClaudio Fontana /* 2 MB page */ 2763563362dSRichard Henderson page_size = 2048 * 1024; 2774a1e9d4dSRichard Henderson ptep &= pte ^ PG_NX_MASK; 278e7f2670fSClaudio Fontana goto do_check_protect; 279e7f2670fSClaudio Fontana } 2804a1e9d4dSRichard Henderson if (!ptw_setl(&pte_trans, pte, PG_ACCESSED_MASK)) { 2814a1e9d4dSRichard Henderson goto restart_2_pae; 282e7f2670fSClaudio Fontana } 2834a1e9d4dSRichard Henderson ptep &= pte ^ PG_NX_MASK; 28411b4e971SRichard Henderson 28511b4e971SRichard Henderson /* 28611b4e971SRichard Henderson * Page table level 1 28711b4e971SRichard Henderson */ 28811b4e971SRichard Henderson pte_addr = ((pte & PG_ADDRESS_MASK) + 28911b4e971SRichard Henderson (((addr >> 12) & 0x1ff) << 3)) & a20_mask; 2904a1e9d4dSRichard Henderson if (!ptw_translate(&pte_trans, pte_addr)) { 2914a1e9d4dSRichard Henderson return false; 2924a1e9d4dSRichard Henderson } 2934a1e9d4dSRichard Henderson pte = ptw_ldq(&pte_trans); 294e7f2670fSClaudio Fontana if (!(pte & PG_PRESENT_MASK)) { 295e7f2670fSClaudio Fontana goto do_fault; 296e7f2670fSClaudio Fontana } 297e7f2670fSClaudio Fontana if (pte & rsvd_mask) { 298e7f2670fSClaudio Fontana goto do_fault_rsvd; 299e7f2670fSClaudio Fontana } 300e7f2670fSClaudio Fontana /* combine pde and pte nx, user and rw protections */ 301e7f2670fSClaudio Fontana ptep &= pte ^ PG_NX_MASK; 3023563362dSRichard Henderson page_size = 4096; 303e7f2670fSClaudio Fontana } else { 30411b4e971SRichard Henderson /* 30511b4e971SRichard Henderson * Page table level 2 30611b4e971SRichard Henderson */ 30711b4e971SRichard Henderson pte_addr = ((in->cr3 & ~0xfff) + ((addr >> 20) & 0xffc)) & a20_mask; 3084a1e9d4dSRichard Henderson if (!ptw_translate(&pte_trans, pte_addr)) { 3094a1e9d4dSRichard Henderson return false; 3104a1e9d4dSRichard Henderson } 3114a1e9d4dSRichard Henderson restart_2_nopae: 3124a1e9d4dSRichard Henderson pte = ptw_ldl(&pte_trans); 31311b4e971SRichard Henderson if (!(pte & PG_PRESENT_MASK)) { 314e7f2670fSClaudio Fontana goto do_fault; 315e7f2670fSClaudio Fontana } 31611b4e971SRichard Henderson ptep = pte | PG_NX_MASK; 317e7f2670fSClaudio Fontana 318e7f2670fSClaudio Fontana /* if PSE bit is set, then we use a 4MB page */ 31911b4e971SRichard Henderson if ((pte & PG_PSE_MASK) && (pg_mode & PG_MODE_PSE)) { 3203563362dSRichard Henderson page_size = 4096 * 1024; 32111b4e971SRichard Henderson /* 32211b4e971SRichard Henderson * Bits 20-13 provide bits 39-32 of the address, bit 21 is reserved. 323e7f2670fSClaudio Fontana * Leave bits 20-13 in place for setting accessed/dirty bits below. 324e7f2670fSClaudio Fontana */ 32511b4e971SRichard Henderson pte = (uint32_t)pte | ((pte & 0x1fe000LL) << (32 - 13)); 326e7f2670fSClaudio Fontana rsvd_mask = 0x200000; 327e7f2670fSClaudio Fontana goto do_check_protect_pse36; 328e7f2670fSClaudio Fontana } 3294a1e9d4dSRichard Henderson if (!ptw_setl(&pte_trans, pte, PG_ACCESSED_MASK)) { 3304a1e9d4dSRichard Henderson goto restart_2_nopae; 331e7f2670fSClaudio Fontana } 332e7f2670fSClaudio Fontana 33311b4e971SRichard Henderson /* 33411b4e971SRichard Henderson * Page table level 1 33511b4e971SRichard Henderson */ 33611b4e971SRichard Henderson pte_addr = ((pte & ~0xfffu) + ((addr >> 10) & 0xffc)) & a20_mask; 3374a1e9d4dSRichard Henderson if (!ptw_translate(&pte_trans, pte_addr)) { 3384a1e9d4dSRichard Henderson return false; 3394a1e9d4dSRichard Henderson } 3404a1e9d4dSRichard Henderson pte = ptw_ldl(&pte_trans); 341e7f2670fSClaudio Fontana if (!(pte & PG_PRESENT_MASK)) { 342e7f2670fSClaudio Fontana goto do_fault; 343e7f2670fSClaudio Fontana } 344e7f2670fSClaudio Fontana /* combine pde and pte user and rw protections */ 345e7f2670fSClaudio Fontana ptep &= pte | PG_NX_MASK; 3463563362dSRichard Henderson page_size = 4096; 347e7f2670fSClaudio Fontana rsvd_mask = 0; 348e7f2670fSClaudio Fontana } 349e7f2670fSClaudio Fontana 350e7f2670fSClaudio Fontana do_check_protect: 3513563362dSRichard Henderson rsvd_mask |= (page_size - 1) & PG_ADDRESS_MASK & ~PG_PSE_PAT_MASK; 352e7f2670fSClaudio Fontana do_check_protect_pse36: 353e7f2670fSClaudio Fontana if (pte & rsvd_mask) { 354e7f2670fSClaudio Fontana goto do_fault_rsvd; 355e7f2670fSClaudio Fontana } 356e7f2670fSClaudio Fontana ptep ^= PG_NX_MASK; 357e7f2670fSClaudio Fontana 358e7f2670fSClaudio Fontana /* can the page can be put in the TLB? prot will tell us */ 359e7f2670fSClaudio Fontana if (is_user && !(ptep & PG_USER_MASK)) { 360e7f2670fSClaudio Fontana goto do_fault_protect; 361e7f2670fSClaudio Fontana } 362e7f2670fSClaudio Fontana 3633563362dSRichard Henderson int prot = 0; 3643563362dSRichard Henderson if (in->mmu_idx != MMU_KSMAP_IDX || !(ptep & PG_USER_MASK)) { 3653563362dSRichard Henderson prot |= PAGE_READ; 36631dd35ebSPaolo Bonzini if ((ptep & PG_RW_MASK) || !(is_user || (pg_mode & PG_MODE_WP))) { 3673563362dSRichard Henderson prot |= PAGE_WRITE; 368e7f2670fSClaudio Fontana } 369e7f2670fSClaudio Fontana } 370e7f2670fSClaudio Fontana if (!(ptep & PG_NX_MASK) && 3713563362dSRichard Henderson (is_user || 37231dd35ebSPaolo Bonzini !((pg_mode & PG_MODE_SMEP) && (ptep & PG_USER_MASK)))) { 3733563362dSRichard Henderson prot |= PAGE_EXEC; 374e7f2670fSClaudio Fontana } 375e7f2670fSClaudio Fontana 376991ec976SPaolo Bonzini if (ptep & PG_USER_MASK) { 37731dd35ebSPaolo Bonzini pkr = pg_mode & PG_MODE_PKE ? env->pkru : 0; 378e7f2670fSClaudio Fontana } else { 37931dd35ebSPaolo Bonzini pkr = pg_mode & PG_MODE_PKS ? env->pkrs : 0; 380e7f2670fSClaudio Fontana } 381e7f2670fSClaudio Fontana if (pkr) { 382e7f2670fSClaudio Fontana uint32_t pk = (pte & PG_PKRU_MASK) >> PG_PKRU_BIT; 383e7f2670fSClaudio Fontana uint32_t pkr_ad = (pkr >> pk * 2) & 1; 384e7f2670fSClaudio Fontana uint32_t pkr_wd = (pkr >> pk * 2) & 2; 385e7f2670fSClaudio Fontana uint32_t pkr_prot = PAGE_READ | PAGE_WRITE | PAGE_EXEC; 386e7f2670fSClaudio Fontana 387e7f2670fSClaudio Fontana if (pkr_ad) { 388e7f2670fSClaudio Fontana pkr_prot &= ~(PAGE_READ | PAGE_WRITE); 38931dd35ebSPaolo Bonzini } else if (pkr_wd && (is_user || (pg_mode & PG_MODE_WP))) { 390e7f2670fSClaudio Fontana pkr_prot &= ~PAGE_WRITE; 391e7f2670fSClaudio Fontana } 392487d1133SRichard Henderson if ((pkr_prot & (1 << access_type)) == 0) { 3933563362dSRichard Henderson goto do_fault_pk_protect; 394e7f2670fSClaudio Fontana } 3953563362dSRichard Henderson prot &= pkr_prot; 396e7f2670fSClaudio Fontana } 397e7f2670fSClaudio Fontana 3983563362dSRichard Henderson if ((prot & (1 << access_type)) == 0) { 399e7f2670fSClaudio Fontana goto do_fault_protect; 400e7f2670fSClaudio Fontana } 401e7f2670fSClaudio Fontana 402e7f2670fSClaudio Fontana /* yes, it can! */ 4033563362dSRichard Henderson { 4043563362dSRichard Henderson uint32_t set = PG_ACCESSED_MASK; 4053563362dSRichard Henderson if (access_type == MMU_DATA_STORE) { 4063563362dSRichard Henderson set |= PG_DIRTY_MASK; 4074a1e9d4dSRichard Henderson } else if (!(pte & PG_DIRTY_MASK)) { 4084a1e9d4dSRichard Henderson /* 4094a1e9d4dSRichard Henderson * Only set write access if already dirty... 4104a1e9d4dSRichard Henderson * otherwise wait for dirty access. 4114a1e9d4dSRichard Henderson */ 4123563362dSRichard Henderson prot &= ~PAGE_WRITE; 413e7f2670fSClaudio Fontana } 4144a1e9d4dSRichard Henderson if (!ptw_setl(&pte_trans, pte, set)) { 4154a1e9d4dSRichard Henderson /* 4164a1e9d4dSRichard Henderson * We can arrive here from any of 3 levels and 2 formats. 4174a1e9d4dSRichard Henderson * The only safe thing is to restart the entire lookup. 4184a1e9d4dSRichard Henderson */ 4194a1e9d4dSRichard Henderson goto restart_all; 4204a1e9d4dSRichard Henderson } 4214a1e9d4dSRichard Henderson } 422e7f2670fSClaudio Fontana 423e7f2670fSClaudio Fontana /* align to page_size */ 4248629e77bSRichard Henderson paddr = (pte & a20_mask & PG_ADDRESS_MASK & ~(page_size - 1)) 4253563362dSRichard Henderson | (addr & (page_size - 1)); 4269bbcf372SRichard Henderson 4274a1e9d4dSRichard Henderson if (in->ptw_idx == MMU_NESTED_IDX) { 4288629e77bSRichard Henderson CPUTLBEntryFull *full; 4298629e77bSRichard Henderson int flags, nested_page_size; 4309bbcf372SRichard Henderson 4318629e77bSRichard Henderson flags = probe_access_full(env, paddr, access_type, 4328629e77bSRichard Henderson MMU_NESTED_IDX, true, 4338629e77bSRichard Henderson &pte_trans.haddr, &full, 0); 4348629e77bSRichard Henderson if (unlikely(flags & TLB_INVALID_MASK)) { 435*8218c048SRichard Henderson *err = (TranslateFault){ 436*8218c048SRichard Henderson .error_code = env->error_code, 437*8218c048SRichard Henderson .cr2 = paddr, 438*8218c048SRichard Henderson .stage2 = S2_GPA, 439*8218c048SRichard Henderson }; 4409bbcf372SRichard Henderson return false; 4419bbcf372SRichard Henderson } 4429bbcf372SRichard Henderson 4439bbcf372SRichard Henderson /* Merge stage1 & stage2 protection bits. */ 4448629e77bSRichard Henderson prot &= full->prot; 4459bbcf372SRichard Henderson 4469bbcf372SRichard Henderson /* Re-verify resulting protection. */ 4479bbcf372SRichard Henderson if ((prot & (1 << access_type)) == 0) { 4489bbcf372SRichard Henderson goto do_fault_protect; 4499bbcf372SRichard Henderson } 4508629e77bSRichard Henderson 4518629e77bSRichard Henderson /* Merge stage1 & stage2 addresses to final physical address. */ 4528629e77bSRichard Henderson nested_page_size = 1 << full->lg_page_size; 4538629e77bSRichard Henderson paddr = (full->phys_addr & ~(nested_page_size - 1)) 4548629e77bSRichard Henderson | (paddr & (nested_page_size - 1)); 4558629e77bSRichard Henderson 4568629e77bSRichard Henderson /* 4578629e77bSRichard Henderson * Use the larger of stage1 & stage2 page sizes, so that 4588629e77bSRichard Henderson * invalidation works. 4598629e77bSRichard Henderson */ 4608629e77bSRichard Henderson if (nested_page_size > page_size) { 4618629e77bSRichard Henderson page_size = nested_page_size; 4628629e77bSRichard Henderson } 4639bbcf372SRichard Henderson } 4649bbcf372SRichard Henderson 4658629e77bSRichard Henderson out->paddr = paddr; 4669bbcf372SRichard Henderson out->prot = prot; 4679bbcf372SRichard Henderson out->page_size = page_size; 4683563362dSRichard Henderson return true; 469e7f2670fSClaudio Fontana 4703563362dSRichard Henderson int error_code; 471e7f2670fSClaudio Fontana do_fault_rsvd: 4723563362dSRichard Henderson error_code = PG_ERROR_RSVD_MASK; 4733563362dSRichard Henderson goto do_fault_cont; 474e7f2670fSClaudio Fontana do_fault_protect: 4753563362dSRichard Henderson error_code = PG_ERROR_P_MASK; 4763563362dSRichard Henderson goto do_fault_cont; 4773563362dSRichard Henderson do_fault_pk_protect: 4783563362dSRichard Henderson assert(access_type != MMU_INST_FETCH); 4793563362dSRichard Henderson error_code = PG_ERROR_PK_MASK | PG_ERROR_P_MASK; 4803563362dSRichard Henderson goto do_fault_cont; 481e7f2670fSClaudio Fontana do_fault: 4823563362dSRichard Henderson error_code = 0; 4833563362dSRichard Henderson do_fault_cont: 4843563362dSRichard Henderson if (is_user) { 485e7f2670fSClaudio Fontana error_code |= PG_ERROR_U_MASK; 4863563362dSRichard Henderson } 4873563362dSRichard Henderson switch (access_type) { 4883563362dSRichard Henderson case MMU_DATA_LOAD: 4893563362dSRichard Henderson break; 4903563362dSRichard Henderson case MMU_DATA_STORE: 4913563362dSRichard Henderson error_code |= PG_ERROR_W_MASK; 4923563362dSRichard Henderson break; 4933563362dSRichard Henderson case MMU_INST_FETCH: 4943563362dSRichard Henderson if (pg_mode & (PG_MODE_NXE | PG_MODE_SMEP)) { 495e7f2670fSClaudio Fontana error_code |= PG_ERROR_I_D_MASK; 4963563362dSRichard Henderson } 4973563362dSRichard Henderson break; 4983563362dSRichard Henderson } 499*8218c048SRichard Henderson *err = (TranslateFault){ 500*8218c048SRichard Henderson .exception_index = EXCP0E_PAGE, 501*8218c048SRichard Henderson .error_code = error_code, 502*8218c048SRichard Henderson .cr2 = addr, 503*8218c048SRichard Henderson }; 5043563362dSRichard Henderson return false; 505661ff487SPaolo Bonzini } 506661ff487SPaolo Bonzini 5079bbcf372SRichard Henderson static G_NORETURN void raise_stage2(CPUX86State *env, TranslateFault *err, 5089bbcf372SRichard Henderson uintptr_t retaddr) 5099bbcf372SRichard Henderson { 5109bbcf372SRichard Henderson uint64_t exit_info_1 = err->error_code; 5119bbcf372SRichard Henderson 5129bbcf372SRichard Henderson switch (err->stage2) { 5139bbcf372SRichard Henderson case S2_GPT: 5149bbcf372SRichard Henderson exit_info_1 |= SVM_NPTEXIT_GPT; 5159bbcf372SRichard Henderson break; 5169bbcf372SRichard Henderson case S2_GPA: 5179bbcf372SRichard Henderson exit_info_1 |= SVM_NPTEXIT_GPA; 5189bbcf372SRichard Henderson break; 5199bbcf372SRichard Henderson default: 5209bbcf372SRichard Henderson g_assert_not_reached(); 5219bbcf372SRichard Henderson } 5229bbcf372SRichard Henderson 5239bbcf372SRichard Henderson x86_stq_phys(env_cpu(env), 5249bbcf372SRichard Henderson env->vm_vmcb + offsetof(struct vmcb, control.exit_info_2), 5259bbcf372SRichard Henderson err->cr2); 5269bbcf372SRichard Henderson cpu_vmexit(env, SVM_EXIT_NPF, exit_info_1, retaddr); 5279bbcf372SRichard Henderson } 5289bbcf372SRichard Henderson 5293563362dSRichard Henderson static bool get_physical_address(CPUX86State *env, vaddr addr, 5303563362dSRichard Henderson MMUAccessType access_type, int mmu_idx, 5313563362dSRichard Henderson TranslateResult *out, TranslateFault *err) 532661ff487SPaolo Bonzini { 53398281984SRichard Henderson TranslateParams in; 53498281984SRichard Henderson bool use_stage2 = env->hflags2 & HF2_NPT_MASK; 5353563362dSRichard Henderson 53698281984SRichard Henderson in.addr = addr; 53798281984SRichard Henderson in.access_type = access_type; 53898281984SRichard Henderson 53998281984SRichard Henderson switch (mmu_idx) { 54098281984SRichard Henderson case MMU_PHYS_IDX: 54198281984SRichard Henderson break; 54298281984SRichard Henderson 54398281984SRichard Henderson case MMU_NESTED_IDX: 54498281984SRichard Henderson if (likely(use_stage2)) { 54598281984SRichard Henderson in.cr3 = env->nested_cr3; 54698281984SRichard Henderson in.pg_mode = env->nested_pg_mode; 54798281984SRichard Henderson in.mmu_idx = MMU_USER_IDX; 5484a1e9d4dSRichard Henderson in.ptw_idx = MMU_PHYS_IDX; 54998281984SRichard Henderson 55098281984SRichard Henderson if (!mmu_translate(env, &in, out, err)) { 55198281984SRichard Henderson err->stage2 = S2_GPA; 55298281984SRichard Henderson return false; 553661ff487SPaolo Bonzini } 5543563362dSRichard Henderson return true; 55598281984SRichard Henderson } 55698281984SRichard Henderson break; 557b04dc92eSPaolo Bonzini 55898281984SRichard Henderson default: 55903a60ae9SRichard Henderson if (likely(env->cr[0] & CR0_PG_MASK)) { 56098281984SRichard Henderson in.cr3 = env->cr[3]; 56198281984SRichard Henderson in.mmu_idx = mmu_idx; 5624a1e9d4dSRichard Henderson in.ptw_idx = use_stage2 ? MMU_NESTED_IDX : MMU_PHYS_IDX; 56398281984SRichard Henderson in.pg_mode = get_pg_mode(env); 56498281984SRichard Henderson 5653563362dSRichard Henderson if (in.pg_mode & PG_MODE_LMA) { 566b04dc92eSPaolo Bonzini /* test virtual address sign extension */ 5673563362dSRichard Henderson int shift = in.pg_mode & PG_MODE_LA57 ? 56 : 47; 5683563362dSRichard Henderson int64_t sext = (int64_t)addr >> shift; 569b04dc92eSPaolo Bonzini if (sext != 0 && sext != -1) { 570*8218c048SRichard Henderson *err = (TranslateFault){ 571*8218c048SRichard Henderson .exception_index = EXCP0D_GPF, 572*8218c048SRichard Henderson .cr2 = addr, 573*8218c048SRichard Henderson }; 5743563362dSRichard Henderson return false; 575b04dc92eSPaolo Bonzini } 576b04dc92eSPaolo Bonzini } 5773563362dSRichard Henderson return mmu_translate(env, &in, out, err); 578e7f2670fSClaudio Fontana } 57998281984SRichard Henderson break; 58098281984SRichard Henderson } 58198281984SRichard Henderson 58298281984SRichard Henderson /* Translation disabled. */ 58398281984SRichard Henderson out->paddr = addr & x86_get_a20_mask(env); 58498281984SRichard Henderson #ifdef TARGET_X86_64 58598281984SRichard Henderson if (!(env->hflags & HF_LMA_MASK)) { 58698281984SRichard Henderson /* Without long mode we can only address 32bits in real mode */ 58798281984SRichard Henderson out->paddr = (uint32_t)out->paddr; 58898281984SRichard Henderson } 58998281984SRichard Henderson #endif 59098281984SRichard Henderson out->prot = PAGE_READ | PAGE_WRITE | PAGE_EXEC; 59198281984SRichard Henderson out->page_size = TARGET_PAGE_SIZE; 59298281984SRichard Henderson return true; 593661ff487SPaolo Bonzini } 594e7f2670fSClaudio Fontana 595e7f2670fSClaudio Fontana bool x86_cpu_tlb_fill(CPUState *cs, vaddr addr, int size, 596e7f2670fSClaudio Fontana MMUAccessType access_type, int mmu_idx, 597e7f2670fSClaudio Fontana bool probe, uintptr_t retaddr) 598e7f2670fSClaudio Fontana { 5993563362dSRichard Henderson CPUX86State *env = cs->env_ptr; 6003563362dSRichard Henderson TranslateResult out; 6013563362dSRichard Henderson TranslateFault err; 602e7f2670fSClaudio Fontana 6033563362dSRichard Henderson if (get_physical_address(env, addr, access_type, mmu_idx, &out, &err)) { 6043563362dSRichard Henderson /* 6053563362dSRichard Henderson * Even if 4MB pages, we map only one 4KB page in the cache to 6063563362dSRichard Henderson * avoid filling it too fast. 6073563362dSRichard Henderson */ 6083563362dSRichard Henderson assert(out.prot & (1 << access_type)); 6093563362dSRichard Henderson tlb_set_page_with_attrs(cs, addr & TARGET_PAGE_MASK, 6103563362dSRichard Henderson out.paddr & TARGET_PAGE_MASK, 6113563362dSRichard Henderson cpu_get_mem_attrs(env), 6123563362dSRichard Henderson out.prot, mmu_idx, out.page_size); 6133563362dSRichard Henderson return true; 6143563362dSRichard Henderson } 6153563362dSRichard Henderson 6169bbcf372SRichard Henderson if (probe) { 6174a1e9d4dSRichard Henderson /* This will be used if recursing for stage2 translation. */ 6184a1e9d4dSRichard Henderson env->error_code = err.error_code; 6199bbcf372SRichard Henderson return false; 6209bbcf372SRichard Henderson } 6219bbcf372SRichard Henderson 6229bbcf372SRichard Henderson if (err.stage2 != S2_NONE) { 6239bbcf372SRichard Henderson raise_stage2(env, &err, retaddr); 6249bbcf372SRichard Henderson } 6253563362dSRichard Henderson 6263563362dSRichard Henderson if (env->intercept_exceptions & (1 << err.exception_index)) { 6273563362dSRichard Henderson /* cr2 is not modified in case of exceptions */ 6283563362dSRichard Henderson x86_stq_phys(cs, env->vm_vmcb + 6293563362dSRichard Henderson offsetof(struct vmcb, control.exit_info_2), 6303563362dSRichard Henderson err.cr2); 6313563362dSRichard Henderson } else { 6323563362dSRichard Henderson env->cr[2] = err.cr2; 633e7f2670fSClaudio Fontana } 6343563362dSRichard Henderson raise_exception_err_ra(env, err.exception_index, err.error_code, retaddr); 635e7f2670fSClaudio Fontana } 636958e1dd1SPaolo Bonzini 637958e1dd1SPaolo Bonzini G_NORETURN void x86_cpu_do_unaligned_access(CPUState *cs, vaddr vaddr, 638958e1dd1SPaolo Bonzini MMUAccessType access_type, 639958e1dd1SPaolo Bonzini int mmu_idx, uintptr_t retaddr) 640958e1dd1SPaolo Bonzini { 641958e1dd1SPaolo Bonzini X86CPU *cpu = X86_CPU(cs); 642958e1dd1SPaolo Bonzini handle_unaligned_access(&cpu->env, vaddr, access_type, retaddr); 643958e1dd1SPaolo Bonzini } 644