1e7f2670fSClaudio Fontana /* 2e7f2670fSClaudio Fontana * x86 exception helpers - sysemu code 3e7f2670fSClaudio Fontana * 4e7f2670fSClaudio Fontana * Copyright (c) 2003 Fabrice Bellard 5e7f2670fSClaudio Fontana * 6e7f2670fSClaudio Fontana * This library is free software; you can redistribute it and/or 7e7f2670fSClaudio Fontana * modify it under the terms of the GNU Lesser General Public 8e7f2670fSClaudio Fontana * License as published by the Free Software Foundation; either 9e7f2670fSClaudio Fontana * version 2.1 of the License, or (at your option) any later version. 10e7f2670fSClaudio Fontana * 11e7f2670fSClaudio Fontana * This library is distributed in the hope that it will be useful, 12e7f2670fSClaudio Fontana * but WITHOUT ANY WARRANTY; without even the implied warranty of 13e7f2670fSClaudio Fontana * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 14e7f2670fSClaudio Fontana * Lesser General Public License for more details. 15e7f2670fSClaudio Fontana * 16e7f2670fSClaudio Fontana * You should have received a copy of the GNU Lesser General Public 17e7f2670fSClaudio Fontana * License along with this library; if not, see <http://www.gnu.org/licenses/>. 18e7f2670fSClaudio Fontana */ 19e7f2670fSClaudio Fontana 20e7f2670fSClaudio Fontana #include "qemu/osdep.h" 21e7f2670fSClaudio Fontana #include "cpu.h" 22e7f2670fSClaudio Fontana #include "tcg/helper-tcg.h" 23e7f2670fSClaudio Fontana 24e7f2670fSClaudio Fontana static hwaddr get_hphys(CPUState *cs, hwaddr gphys, MMUAccessType access_type, 25e7f2670fSClaudio Fontana int *prot) 26e7f2670fSClaudio Fontana { 27e7f2670fSClaudio Fontana X86CPU *cpu = X86_CPU(cs); 28e7f2670fSClaudio Fontana CPUX86State *env = &cpu->env; 29e7f2670fSClaudio Fontana uint64_t rsvd_mask = PG_ADDRESS_MASK & ~MAKE_64BIT_MASK(0, cpu->phys_bits); 30e7f2670fSClaudio Fontana uint64_t ptep, pte; 31e7f2670fSClaudio Fontana uint64_t exit_info_1 = 0; 32e7f2670fSClaudio Fontana target_ulong pde_addr, pte_addr; 33e7f2670fSClaudio Fontana uint32_t page_offset; 34e7f2670fSClaudio Fontana int page_size; 35e7f2670fSClaudio Fontana 36e7f2670fSClaudio Fontana if (likely(!(env->hflags2 & HF2_NPT_MASK))) { 37e7f2670fSClaudio Fontana return gphys; 38e7f2670fSClaudio Fontana } 39e7f2670fSClaudio Fontana 40e7f2670fSClaudio Fontana if (!(env->nested_pg_mode & SVM_NPT_NXE)) { 41e7f2670fSClaudio Fontana rsvd_mask |= PG_NX_MASK; 42e7f2670fSClaudio Fontana } 43e7f2670fSClaudio Fontana 44e7f2670fSClaudio Fontana if (env->nested_pg_mode & SVM_NPT_PAE) { 45e7f2670fSClaudio Fontana uint64_t pde, pdpe; 46e7f2670fSClaudio Fontana target_ulong pdpe_addr; 47e7f2670fSClaudio Fontana 48e7f2670fSClaudio Fontana #ifdef TARGET_X86_64 49e7f2670fSClaudio Fontana if (env->nested_pg_mode & SVM_NPT_LMA) { 50e7f2670fSClaudio Fontana uint64_t pml5e; 51e7f2670fSClaudio Fontana uint64_t pml4e_addr, pml4e; 52e7f2670fSClaudio Fontana 53e7f2670fSClaudio Fontana pml5e = env->nested_cr3; 54e7f2670fSClaudio Fontana ptep = PG_NX_MASK | PG_USER_MASK | PG_RW_MASK; 55e7f2670fSClaudio Fontana 56e7f2670fSClaudio Fontana pml4e_addr = (pml5e & PG_ADDRESS_MASK) + 57e7f2670fSClaudio Fontana (((gphys >> 39) & 0x1ff) << 3); 58e7f2670fSClaudio Fontana pml4e = x86_ldq_phys(cs, pml4e_addr); 59e7f2670fSClaudio Fontana if (!(pml4e & PG_PRESENT_MASK)) { 60e7f2670fSClaudio Fontana goto do_fault; 61e7f2670fSClaudio Fontana } 62e7f2670fSClaudio Fontana if (pml4e & (rsvd_mask | PG_PSE_MASK)) { 63e7f2670fSClaudio Fontana goto do_fault_rsvd; 64e7f2670fSClaudio Fontana } 65e7f2670fSClaudio Fontana if (!(pml4e & PG_ACCESSED_MASK)) { 66e7f2670fSClaudio Fontana pml4e |= PG_ACCESSED_MASK; 67e7f2670fSClaudio Fontana x86_stl_phys_notdirty(cs, pml4e_addr, pml4e); 68e7f2670fSClaudio Fontana } 69e7f2670fSClaudio Fontana ptep &= pml4e ^ PG_NX_MASK; 70e7f2670fSClaudio Fontana pdpe_addr = (pml4e & PG_ADDRESS_MASK) + 71e7f2670fSClaudio Fontana (((gphys >> 30) & 0x1ff) << 3); 72e7f2670fSClaudio Fontana pdpe = x86_ldq_phys(cs, pdpe_addr); 73e7f2670fSClaudio Fontana if (!(pdpe & PG_PRESENT_MASK)) { 74e7f2670fSClaudio Fontana goto do_fault; 75e7f2670fSClaudio Fontana } 76e7f2670fSClaudio Fontana if (pdpe & rsvd_mask) { 77e7f2670fSClaudio Fontana goto do_fault_rsvd; 78e7f2670fSClaudio Fontana } 79e7f2670fSClaudio Fontana ptep &= pdpe ^ PG_NX_MASK; 80e7f2670fSClaudio Fontana if (!(pdpe & PG_ACCESSED_MASK)) { 81e7f2670fSClaudio Fontana pdpe |= PG_ACCESSED_MASK; 82e7f2670fSClaudio Fontana x86_stl_phys_notdirty(cs, pdpe_addr, pdpe); 83e7f2670fSClaudio Fontana } 84e7f2670fSClaudio Fontana if (pdpe & PG_PSE_MASK) { 85e7f2670fSClaudio Fontana /* 1 GB page */ 86e7f2670fSClaudio Fontana page_size = 1024 * 1024 * 1024; 87e7f2670fSClaudio Fontana pte_addr = pdpe_addr; 88e7f2670fSClaudio Fontana pte = pdpe; 89e7f2670fSClaudio Fontana goto do_check_protect; 90e7f2670fSClaudio Fontana } 91e7f2670fSClaudio Fontana } else 92e7f2670fSClaudio Fontana #endif 93e7f2670fSClaudio Fontana { 94e7f2670fSClaudio Fontana pdpe_addr = (env->nested_cr3 & ~0x1f) + ((gphys >> 27) & 0x18); 95e7f2670fSClaudio Fontana pdpe = x86_ldq_phys(cs, pdpe_addr); 96e7f2670fSClaudio Fontana if (!(pdpe & PG_PRESENT_MASK)) { 97e7f2670fSClaudio Fontana goto do_fault; 98e7f2670fSClaudio Fontana } 99e7f2670fSClaudio Fontana rsvd_mask |= PG_HI_USER_MASK; 100e7f2670fSClaudio Fontana if (pdpe & (rsvd_mask | PG_NX_MASK)) { 101e7f2670fSClaudio Fontana goto do_fault_rsvd; 102e7f2670fSClaudio Fontana } 103e7f2670fSClaudio Fontana ptep = PG_NX_MASK | PG_USER_MASK | PG_RW_MASK; 104e7f2670fSClaudio Fontana } 105e7f2670fSClaudio Fontana 106e7f2670fSClaudio Fontana pde_addr = (pdpe & PG_ADDRESS_MASK) + (((gphys >> 21) & 0x1ff) << 3); 107e7f2670fSClaudio Fontana pde = x86_ldq_phys(cs, pde_addr); 108e7f2670fSClaudio Fontana if (!(pde & PG_PRESENT_MASK)) { 109e7f2670fSClaudio Fontana goto do_fault; 110e7f2670fSClaudio Fontana } 111e7f2670fSClaudio Fontana if (pde & rsvd_mask) { 112e7f2670fSClaudio Fontana goto do_fault_rsvd; 113e7f2670fSClaudio Fontana } 114e7f2670fSClaudio Fontana ptep &= pde ^ PG_NX_MASK; 115e7f2670fSClaudio Fontana if (pde & PG_PSE_MASK) { 116e7f2670fSClaudio Fontana /* 2 MB page */ 117e7f2670fSClaudio Fontana page_size = 2048 * 1024; 118e7f2670fSClaudio Fontana pte_addr = pde_addr; 119e7f2670fSClaudio Fontana pte = pde; 120e7f2670fSClaudio Fontana goto do_check_protect; 121e7f2670fSClaudio Fontana } 122e7f2670fSClaudio Fontana /* 4 KB page */ 123e7f2670fSClaudio Fontana if (!(pde & PG_ACCESSED_MASK)) { 124e7f2670fSClaudio Fontana pde |= PG_ACCESSED_MASK; 125e7f2670fSClaudio Fontana x86_stl_phys_notdirty(cs, pde_addr, pde); 126e7f2670fSClaudio Fontana } 127e7f2670fSClaudio Fontana pte_addr = (pde & PG_ADDRESS_MASK) + (((gphys >> 12) & 0x1ff) << 3); 128e7f2670fSClaudio Fontana pte = x86_ldq_phys(cs, pte_addr); 129e7f2670fSClaudio Fontana if (!(pte & PG_PRESENT_MASK)) { 130e7f2670fSClaudio Fontana goto do_fault; 131e7f2670fSClaudio Fontana } 132e7f2670fSClaudio Fontana if (pte & rsvd_mask) { 133e7f2670fSClaudio Fontana goto do_fault_rsvd; 134e7f2670fSClaudio Fontana } 135e7f2670fSClaudio Fontana /* combine pde and pte nx, user and rw protections */ 136e7f2670fSClaudio Fontana ptep &= pte ^ PG_NX_MASK; 137e7f2670fSClaudio Fontana page_size = 4096; 138e7f2670fSClaudio Fontana } else { 139e7f2670fSClaudio Fontana uint32_t pde; 140e7f2670fSClaudio Fontana 141e7f2670fSClaudio Fontana /* page directory entry */ 142e7f2670fSClaudio Fontana pde_addr = (env->nested_cr3 & ~0xfff) + ((gphys >> 20) & 0xffc); 143e7f2670fSClaudio Fontana pde = x86_ldl_phys(cs, pde_addr); 144e7f2670fSClaudio Fontana if (!(pde & PG_PRESENT_MASK)) { 145e7f2670fSClaudio Fontana goto do_fault; 146e7f2670fSClaudio Fontana } 147e7f2670fSClaudio Fontana ptep = pde | PG_NX_MASK; 148e7f2670fSClaudio Fontana 149e7f2670fSClaudio Fontana /* if host cr4 PSE bit is set, then we use a 4MB page */ 150e7f2670fSClaudio Fontana if ((pde & PG_PSE_MASK) && (env->nested_pg_mode & SVM_NPT_PSE)) { 151e7f2670fSClaudio Fontana page_size = 4096 * 1024; 152e7f2670fSClaudio Fontana pte_addr = pde_addr; 153e7f2670fSClaudio Fontana 154e7f2670fSClaudio Fontana /* Bits 20-13 provide bits 39-32 of the address, bit 21 is reserved. 155e7f2670fSClaudio Fontana * Leave bits 20-13 in place for setting accessed/dirty bits below. 156e7f2670fSClaudio Fontana */ 157e7f2670fSClaudio Fontana pte = pde | ((pde & 0x1fe000LL) << (32 - 13)); 158e7f2670fSClaudio Fontana rsvd_mask = 0x200000; 159e7f2670fSClaudio Fontana goto do_check_protect_pse36; 160e7f2670fSClaudio Fontana } 161e7f2670fSClaudio Fontana 162e7f2670fSClaudio Fontana if (!(pde & PG_ACCESSED_MASK)) { 163e7f2670fSClaudio Fontana pde |= PG_ACCESSED_MASK; 164e7f2670fSClaudio Fontana x86_stl_phys_notdirty(cs, pde_addr, pde); 165e7f2670fSClaudio Fontana } 166e7f2670fSClaudio Fontana 167e7f2670fSClaudio Fontana /* page directory entry */ 168e7f2670fSClaudio Fontana pte_addr = (pde & ~0xfff) + ((gphys >> 10) & 0xffc); 169e7f2670fSClaudio Fontana pte = x86_ldl_phys(cs, pte_addr); 170e7f2670fSClaudio Fontana if (!(pte & PG_PRESENT_MASK)) { 171e7f2670fSClaudio Fontana goto do_fault; 172e7f2670fSClaudio Fontana } 173e7f2670fSClaudio Fontana /* combine pde and pte user and rw protections */ 174e7f2670fSClaudio Fontana ptep &= pte | PG_NX_MASK; 175e7f2670fSClaudio Fontana page_size = 4096; 176e7f2670fSClaudio Fontana rsvd_mask = 0; 177e7f2670fSClaudio Fontana } 178e7f2670fSClaudio Fontana 179e7f2670fSClaudio Fontana do_check_protect: 180e7f2670fSClaudio Fontana rsvd_mask |= (page_size - 1) & PG_ADDRESS_MASK & ~PG_PSE_PAT_MASK; 181e7f2670fSClaudio Fontana do_check_protect_pse36: 182e7f2670fSClaudio Fontana if (pte & rsvd_mask) { 183e7f2670fSClaudio Fontana goto do_fault_rsvd; 184e7f2670fSClaudio Fontana } 185e7f2670fSClaudio Fontana ptep ^= PG_NX_MASK; 186e7f2670fSClaudio Fontana 187e7f2670fSClaudio Fontana if (!(ptep & PG_USER_MASK)) { 188e7f2670fSClaudio Fontana goto do_fault_protect; 189e7f2670fSClaudio Fontana } 190e7f2670fSClaudio Fontana if (ptep & PG_NX_MASK) { 191e7f2670fSClaudio Fontana if (access_type == MMU_INST_FETCH) { 192e7f2670fSClaudio Fontana goto do_fault_protect; 193e7f2670fSClaudio Fontana } 194e7f2670fSClaudio Fontana *prot &= ~PAGE_EXEC; 195e7f2670fSClaudio Fontana } 196e7f2670fSClaudio Fontana if (!(ptep & PG_RW_MASK)) { 197e7f2670fSClaudio Fontana if (access_type == MMU_DATA_STORE) { 198e7f2670fSClaudio Fontana goto do_fault_protect; 199e7f2670fSClaudio Fontana } 200e7f2670fSClaudio Fontana *prot &= ~PAGE_WRITE; 201e7f2670fSClaudio Fontana } 202e7f2670fSClaudio Fontana 203e7f2670fSClaudio Fontana pte &= PG_ADDRESS_MASK & ~(page_size - 1); 204e7f2670fSClaudio Fontana page_offset = gphys & (page_size - 1); 205e7f2670fSClaudio Fontana return pte + page_offset; 206e7f2670fSClaudio Fontana 207e7f2670fSClaudio Fontana do_fault_rsvd: 208*6ed6b0d3SPaolo Bonzini exit_info_1 |= PG_ERROR_RSVD_MASK; 209e7f2670fSClaudio Fontana do_fault_protect: 210*6ed6b0d3SPaolo Bonzini exit_info_1 |= PG_ERROR_P_MASK; 211e7f2670fSClaudio Fontana do_fault: 212e7f2670fSClaudio Fontana x86_stq_phys(cs, env->vm_vmcb + offsetof(struct vmcb, control.exit_info_2), 213e7f2670fSClaudio Fontana gphys); 214*6ed6b0d3SPaolo Bonzini exit_info_1 |= PG_ERROR_U_MASK; 215e7f2670fSClaudio Fontana if (access_type == MMU_DATA_STORE) { 216*6ed6b0d3SPaolo Bonzini exit_info_1 |= PG_ERROR_W_MASK; 217e7f2670fSClaudio Fontana } else if (access_type == MMU_INST_FETCH) { 218*6ed6b0d3SPaolo Bonzini exit_info_1 |= PG_ERROR_I_D_MASK; 219e7f2670fSClaudio Fontana } 220e7f2670fSClaudio Fontana if (prot) { 221e7f2670fSClaudio Fontana exit_info_1 |= SVM_NPTEXIT_GPA; 222e7f2670fSClaudio Fontana } else { /* page table access */ 223e7f2670fSClaudio Fontana exit_info_1 |= SVM_NPTEXIT_GPT; 224e7f2670fSClaudio Fontana } 225e7f2670fSClaudio Fontana cpu_vmexit(env, SVM_EXIT_NPF, exit_info_1, env->retaddr); 226e7f2670fSClaudio Fontana } 227e7f2670fSClaudio Fontana 228e7f2670fSClaudio Fontana /* return value: 229e7f2670fSClaudio Fontana * -1 = cannot handle fault 230e7f2670fSClaudio Fontana * 0 = nothing more to do 231e7f2670fSClaudio Fontana * 1 = generate PF fault 232e7f2670fSClaudio Fontana */ 233e7f2670fSClaudio Fontana static int handle_mmu_fault(CPUState *cs, vaddr addr, int size, 234e7f2670fSClaudio Fontana int is_write1, int mmu_idx) 235e7f2670fSClaudio Fontana { 236e7f2670fSClaudio Fontana X86CPU *cpu = X86_CPU(cs); 237e7f2670fSClaudio Fontana CPUX86State *env = &cpu->env; 238e7f2670fSClaudio Fontana uint64_t ptep, pte; 239e7f2670fSClaudio Fontana int32_t a20_mask; 240e7f2670fSClaudio Fontana target_ulong pde_addr, pte_addr; 241e7f2670fSClaudio Fontana int error_code = 0; 242e7f2670fSClaudio Fontana int is_dirty, prot, page_size, is_write, is_user; 243e7f2670fSClaudio Fontana hwaddr paddr; 244e7f2670fSClaudio Fontana uint64_t rsvd_mask = PG_ADDRESS_MASK & ~MAKE_64BIT_MASK(0, cpu->phys_bits); 245e7f2670fSClaudio Fontana uint32_t page_offset; 246e7f2670fSClaudio Fontana target_ulong vaddr; 247e7f2670fSClaudio Fontana uint32_t pkr; 248e7f2670fSClaudio Fontana 249e7f2670fSClaudio Fontana is_user = mmu_idx == MMU_USER_IDX; 250e7f2670fSClaudio Fontana #if defined(DEBUG_MMU) 251e7f2670fSClaudio Fontana printf("MMU fault: addr=%" VADDR_PRIx " w=%d u=%d eip=" TARGET_FMT_lx "\n", 252e7f2670fSClaudio Fontana addr, is_write1, is_user, env->eip); 253e7f2670fSClaudio Fontana #endif 254e7f2670fSClaudio Fontana is_write = is_write1 & 1; 255e7f2670fSClaudio Fontana 256e7f2670fSClaudio Fontana a20_mask = x86_get_a20_mask(env); 257e7f2670fSClaudio Fontana if (!(env->cr[0] & CR0_PG_MASK)) { 258e7f2670fSClaudio Fontana pte = addr; 259e7f2670fSClaudio Fontana #ifdef TARGET_X86_64 260e7f2670fSClaudio Fontana if (!(env->hflags & HF_LMA_MASK)) { 261e7f2670fSClaudio Fontana /* Without long mode we can only address 32bits in real mode */ 262e7f2670fSClaudio Fontana pte = (uint32_t)pte; 263e7f2670fSClaudio Fontana } 264e7f2670fSClaudio Fontana #endif 265e7f2670fSClaudio Fontana prot = PAGE_READ | PAGE_WRITE | PAGE_EXEC; 266e7f2670fSClaudio Fontana page_size = 4096; 267e7f2670fSClaudio Fontana goto do_mapping; 268e7f2670fSClaudio Fontana } 269e7f2670fSClaudio Fontana 270e7f2670fSClaudio Fontana if (!(env->efer & MSR_EFER_NXE)) { 271e7f2670fSClaudio Fontana rsvd_mask |= PG_NX_MASK; 272e7f2670fSClaudio Fontana } 273e7f2670fSClaudio Fontana 274e7f2670fSClaudio Fontana if (env->cr[4] & CR4_PAE_MASK) { 275e7f2670fSClaudio Fontana uint64_t pde, pdpe; 276e7f2670fSClaudio Fontana target_ulong pdpe_addr; 277e7f2670fSClaudio Fontana 278e7f2670fSClaudio Fontana #ifdef TARGET_X86_64 279e7f2670fSClaudio Fontana if (env->hflags & HF_LMA_MASK) { 280e7f2670fSClaudio Fontana bool la57 = env->cr[4] & CR4_LA57_MASK; 281e7f2670fSClaudio Fontana uint64_t pml5e_addr, pml5e; 282e7f2670fSClaudio Fontana uint64_t pml4e_addr, pml4e; 283e7f2670fSClaudio Fontana int32_t sext; 284e7f2670fSClaudio Fontana 285e7f2670fSClaudio Fontana /* test virtual address sign extension */ 286e7f2670fSClaudio Fontana sext = la57 ? (int64_t)addr >> 56 : (int64_t)addr >> 47; 287e7f2670fSClaudio Fontana if (sext != 0 && sext != -1) { 288e7f2670fSClaudio Fontana env->error_code = 0; 289e7f2670fSClaudio Fontana cs->exception_index = EXCP0D_GPF; 290e7f2670fSClaudio Fontana return 1; 291e7f2670fSClaudio Fontana } 292e7f2670fSClaudio Fontana 293e7f2670fSClaudio Fontana if (la57) { 294e7f2670fSClaudio Fontana pml5e_addr = ((env->cr[3] & ~0xfff) + 295e7f2670fSClaudio Fontana (((addr >> 48) & 0x1ff) << 3)) & a20_mask; 296e7f2670fSClaudio Fontana pml5e_addr = get_hphys(cs, pml5e_addr, MMU_DATA_STORE, NULL); 297e7f2670fSClaudio Fontana pml5e = x86_ldq_phys(cs, pml5e_addr); 298e7f2670fSClaudio Fontana if (!(pml5e & PG_PRESENT_MASK)) { 299e7f2670fSClaudio Fontana goto do_fault; 300e7f2670fSClaudio Fontana } 301e7f2670fSClaudio Fontana if (pml5e & (rsvd_mask | PG_PSE_MASK)) { 302e7f2670fSClaudio Fontana goto do_fault_rsvd; 303e7f2670fSClaudio Fontana } 304e7f2670fSClaudio Fontana if (!(pml5e & PG_ACCESSED_MASK)) { 305e7f2670fSClaudio Fontana pml5e |= PG_ACCESSED_MASK; 306e7f2670fSClaudio Fontana x86_stl_phys_notdirty(cs, pml5e_addr, pml5e); 307e7f2670fSClaudio Fontana } 308e7f2670fSClaudio Fontana ptep = pml5e ^ PG_NX_MASK; 309e7f2670fSClaudio Fontana } else { 310e7f2670fSClaudio Fontana pml5e = env->cr[3]; 311e7f2670fSClaudio Fontana ptep = PG_NX_MASK | PG_USER_MASK | PG_RW_MASK; 312e7f2670fSClaudio Fontana } 313e7f2670fSClaudio Fontana 314e7f2670fSClaudio Fontana pml4e_addr = ((pml5e & PG_ADDRESS_MASK) + 315e7f2670fSClaudio Fontana (((addr >> 39) & 0x1ff) << 3)) & a20_mask; 316e7f2670fSClaudio Fontana pml4e_addr = get_hphys(cs, pml4e_addr, MMU_DATA_STORE, false); 317e7f2670fSClaudio Fontana pml4e = x86_ldq_phys(cs, pml4e_addr); 318e7f2670fSClaudio Fontana if (!(pml4e & PG_PRESENT_MASK)) { 319e7f2670fSClaudio Fontana goto do_fault; 320e7f2670fSClaudio Fontana } 321e7f2670fSClaudio Fontana if (pml4e & (rsvd_mask | PG_PSE_MASK)) { 322e7f2670fSClaudio Fontana goto do_fault_rsvd; 323e7f2670fSClaudio Fontana } 324e7f2670fSClaudio Fontana if (!(pml4e & PG_ACCESSED_MASK)) { 325e7f2670fSClaudio Fontana pml4e |= PG_ACCESSED_MASK; 326e7f2670fSClaudio Fontana x86_stl_phys_notdirty(cs, pml4e_addr, pml4e); 327e7f2670fSClaudio Fontana } 328e7f2670fSClaudio Fontana ptep &= pml4e ^ PG_NX_MASK; 329e7f2670fSClaudio Fontana pdpe_addr = ((pml4e & PG_ADDRESS_MASK) + (((addr >> 30) & 0x1ff) << 3)) & 330e7f2670fSClaudio Fontana a20_mask; 331e7f2670fSClaudio Fontana pdpe_addr = get_hphys(cs, pdpe_addr, MMU_DATA_STORE, NULL); 332e7f2670fSClaudio Fontana pdpe = x86_ldq_phys(cs, pdpe_addr); 333e7f2670fSClaudio Fontana if (!(pdpe & PG_PRESENT_MASK)) { 334e7f2670fSClaudio Fontana goto do_fault; 335e7f2670fSClaudio Fontana } 336e7f2670fSClaudio Fontana if (pdpe & rsvd_mask) { 337e7f2670fSClaudio Fontana goto do_fault_rsvd; 338e7f2670fSClaudio Fontana } 339e7f2670fSClaudio Fontana ptep &= pdpe ^ PG_NX_MASK; 340e7f2670fSClaudio Fontana if (!(pdpe & PG_ACCESSED_MASK)) { 341e7f2670fSClaudio Fontana pdpe |= PG_ACCESSED_MASK; 342e7f2670fSClaudio Fontana x86_stl_phys_notdirty(cs, pdpe_addr, pdpe); 343e7f2670fSClaudio Fontana } 344e7f2670fSClaudio Fontana if (pdpe & PG_PSE_MASK) { 345e7f2670fSClaudio Fontana /* 1 GB page */ 346e7f2670fSClaudio Fontana page_size = 1024 * 1024 * 1024; 347e7f2670fSClaudio Fontana pte_addr = pdpe_addr; 348e7f2670fSClaudio Fontana pte = pdpe; 349e7f2670fSClaudio Fontana goto do_check_protect; 350e7f2670fSClaudio Fontana } 351e7f2670fSClaudio Fontana } else 352e7f2670fSClaudio Fontana #endif 353e7f2670fSClaudio Fontana { 354e7f2670fSClaudio Fontana /* XXX: load them when cr3 is loaded ? */ 355e7f2670fSClaudio Fontana pdpe_addr = ((env->cr[3] & ~0x1f) + ((addr >> 27) & 0x18)) & 356e7f2670fSClaudio Fontana a20_mask; 357e7f2670fSClaudio Fontana pdpe_addr = get_hphys(cs, pdpe_addr, MMU_DATA_STORE, false); 358e7f2670fSClaudio Fontana pdpe = x86_ldq_phys(cs, pdpe_addr); 359e7f2670fSClaudio Fontana if (!(pdpe & PG_PRESENT_MASK)) { 360e7f2670fSClaudio Fontana goto do_fault; 361e7f2670fSClaudio Fontana } 362e7f2670fSClaudio Fontana rsvd_mask |= PG_HI_USER_MASK; 363e7f2670fSClaudio Fontana if (pdpe & (rsvd_mask | PG_NX_MASK)) { 364e7f2670fSClaudio Fontana goto do_fault_rsvd; 365e7f2670fSClaudio Fontana } 366e7f2670fSClaudio Fontana ptep = PG_NX_MASK | PG_USER_MASK | PG_RW_MASK; 367e7f2670fSClaudio Fontana } 368e7f2670fSClaudio Fontana 369e7f2670fSClaudio Fontana pde_addr = ((pdpe & PG_ADDRESS_MASK) + (((addr >> 21) & 0x1ff) << 3)) & 370e7f2670fSClaudio Fontana a20_mask; 371e7f2670fSClaudio Fontana pde_addr = get_hphys(cs, pde_addr, MMU_DATA_STORE, NULL); 372e7f2670fSClaudio Fontana pde = x86_ldq_phys(cs, pde_addr); 373e7f2670fSClaudio Fontana if (!(pde & PG_PRESENT_MASK)) { 374e7f2670fSClaudio Fontana goto do_fault; 375e7f2670fSClaudio Fontana } 376e7f2670fSClaudio Fontana if (pde & rsvd_mask) { 377e7f2670fSClaudio Fontana goto do_fault_rsvd; 378e7f2670fSClaudio Fontana } 379e7f2670fSClaudio Fontana ptep &= pde ^ PG_NX_MASK; 380e7f2670fSClaudio Fontana if (pde & PG_PSE_MASK) { 381e7f2670fSClaudio Fontana /* 2 MB page */ 382e7f2670fSClaudio Fontana page_size = 2048 * 1024; 383e7f2670fSClaudio Fontana pte_addr = pde_addr; 384e7f2670fSClaudio Fontana pte = pde; 385e7f2670fSClaudio Fontana goto do_check_protect; 386e7f2670fSClaudio Fontana } 387e7f2670fSClaudio Fontana /* 4 KB page */ 388e7f2670fSClaudio Fontana if (!(pde & PG_ACCESSED_MASK)) { 389e7f2670fSClaudio Fontana pde |= PG_ACCESSED_MASK; 390e7f2670fSClaudio Fontana x86_stl_phys_notdirty(cs, pde_addr, pde); 391e7f2670fSClaudio Fontana } 392e7f2670fSClaudio Fontana pte_addr = ((pde & PG_ADDRESS_MASK) + (((addr >> 12) & 0x1ff) << 3)) & 393e7f2670fSClaudio Fontana a20_mask; 394e7f2670fSClaudio Fontana pte_addr = get_hphys(cs, pte_addr, MMU_DATA_STORE, NULL); 395e7f2670fSClaudio Fontana pte = x86_ldq_phys(cs, pte_addr); 396e7f2670fSClaudio Fontana if (!(pte & PG_PRESENT_MASK)) { 397e7f2670fSClaudio Fontana goto do_fault; 398e7f2670fSClaudio Fontana } 399e7f2670fSClaudio Fontana if (pte & rsvd_mask) { 400e7f2670fSClaudio Fontana goto do_fault_rsvd; 401e7f2670fSClaudio Fontana } 402e7f2670fSClaudio Fontana /* combine pde and pte nx, user and rw protections */ 403e7f2670fSClaudio Fontana ptep &= pte ^ PG_NX_MASK; 404e7f2670fSClaudio Fontana page_size = 4096; 405e7f2670fSClaudio Fontana } else { 406e7f2670fSClaudio Fontana uint32_t pde; 407e7f2670fSClaudio Fontana 408e7f2670fSClaudio Fontana /* page directory entry */ 409e7f2670fSClaudio Fontana pde_addr = ((env->cr[3] & ~0xfff) + ((addr >> 20) & 0xffc)) & 410e7f2670fSClaudio Fontana a20_mask; 411e7f2670fSClaudio Fontana pde_addr = get_hphys(cs, pde_addr, MMU_DATA_STORE, NULL); 412e7f2670fSClaudio Fontana pde = x86_ldl_phys(cs, pde_addr); 413e7f2670fSClaudio Fontana if (!(pde & PG_PRESENT_MASK)) { 414e7f2670fSClaudio Fontana goto do_fault; 415e7f2670fSClaudio Fontana } 416e7f2670fSClaudio Fontana ptep = pde | PG_NX_MASK; 417e7f2670fSClaudio Fontana 418e7f2670fSClaudio Fontana /* if PSE bit is set, then we use a 4MB page */ 419e7f2670fSClaudio Fontana if ((pde & PG_PSE_MASK) && (env->cr[4] & CR4_PSE_MASK)) { 420e7f2670fSClaudio Fontana page_size = 4096 * 1024; 421e7f2670fSClaudio Fontana pte_addr = pde_addr; 422e7f2670fSClaudio Fontana 423e7f2670fSClaudio Fontana /* Bits 20-13 provide bits 39-32 of the address, bit 21 is reserved. 424e7f2670fSClaudio Fontana * Leave bits 20-13 in place for setting accessed/dirty bits below. 425e7f2670fSClaudio Fontana */ 426e7f2670fSClaudio Fontana pte = pde | ((pde & 0x1fe000LL) << (32 - 13)); 427e7f2670fSClaudio Fontana rsvd_mask = 0x200000; 428e7f2670fSClaudio Fontana goto do_check_protect_pse36; 429e7f2670fSClaudio Fontana } 430e7f2670fSClaudio Fontana 431e7f2670fSClaudio Fontana if (!(pde & PG_ACCESSED_MASK)) { 432e7f2670fSClaudio Fontana pde |= PG_ACCESSED_MASK; 433e7f2670fSClaudio Fontana x86_stl_phys_notdirty(cs, pde_addr, pde); 434e7f2670fSClaudio Fontana } 435e7f2670fSClaudio Fontana 436e7f2670fSClaudio Fontana /* page directory entry */ 437e7f2670fSClaudio Fontana pte_addr = ((pde & ~0xfff) + ((addr >> 10) & 0xffc)) & 438e7f2670fSClaudio Fontana a20_mask; 439e7f2670fSClaudio Fontana pte_addr = get_hphys(cs, pte_addr, MMU_DATA_STORE, NULL); 440e7f2670fSClaudio Fontana pte = x86_ldl_phys(cs, pte_addr); 441e7f2670fSClaudio Fontana if (!(pte & PG_PRESENT_MASK)) { 442e7f2670fSClaudio Fontana goto do_fault; 443e7f2670fSClaudio Fontana } 444e7f2670fSClaudio Fontana /* combine pde and pte user and rw protections */ 445e7f2670fSClaudio Fontana ptep &= pte | PG_NX_MASK; 446e7f2670fSClaudio Fontana page_size = 4096; 447e7f2670fSClaudio Fontana rsvd_mask = 0; 448e7f2670fSClaudio Fontana } 449e7f2670fSClaudio Fontana 450e7f2670fSClaudio Fontana do_check_protect: 451e7f2670fSClaudio Fontana rsvd_mask |= (page_size - 1) & PG_ADDRESS_MASK & ~PG_PSE_PAT_MASK; 452e7f2670fSClaudio Fontana do_check_protect_pse36: 453e7f2670fSClaudio Fontana if (pte & rsvd_mask) { 454e7f2670fSClaudio Fontana goto do_fault_rsvd; 455e7f2670fSClaudio Fontana } 456e7f2670fSClaudio Fontana ptep ^= PG_NX_MASK; 457e7f2670fSClaudio Fontana 458e7f2670fSClaudio Fontana /* can the page can be put in the TLB? prot will tell us */ 459e7f2670fSClaudio Fontana if (is_user && !(ptep & PG_USER_MASK)) { 460e7f2670fSClaudio Fontana goto do_fault_protect; 461e7f2670fSClaudio Fontana } 462e7f2670fSClaudio Fontana 463e7f2670fSClaudio Fontana prot = 0; 464e7f2670fSClaudio Fontana if (mmu_idx != MMU_KSMAP_IDX || !(ptep & PG_USER_MASK)) { 465e7f2670fSClaudio Fontana prot |= PAGE_READ; 466e7f2670fSClaudio Fontana if ((ptep & PG_RW_MASK) || (!is_user && !(env->cr[0] & CR0_WP_MASK))) { 467e7f2670fSClaudio Fontana prot |= PAGE_WRITE; 468e7f2670fSClaudio Fontana } 469e7f2670fSClaudio Fontana } 470e7f2670fSClaudio Fontana if (!(ptep & PG_NX_MASK) && 471e7f2670fSClaudio Fontana (mmu_idx == MMU_USER_IDX || 472e7f2670fSClaudio Fontana !((env->cr[4] & CR4_SMEP_MASK) && (ptep & PG_USER_MASK)))) { 473e7f2670fSClaudio Fontana prot |= PAGE_EXEC; 474e7f2670fSClaudio Fontana } 475e7f2670fSClaudio Fontana 476e7f2670fSClaudio Fontana if (!(env->hflags & HF_LMA_MASK)) { 477e7f2670fSClaudio Fontana pkr = 0; 478e7f2670fSClaudio Fontana } else if (ptep & PG_USER_MASK) { 479e7f2670fSClaudio Fontana pkr = env->cr[4] & CR4_PKE_MASK ? env->pkru : 0; 480e7f2670fSClaudio Fontana } else { 481e7f2670fSClaudio Fontana pkr = env->cr[4] & CR4_PKS_MASK ? env->pkrs : 0; 482e7f2670fSClaudio Fontana } 483e7f2670fSClaudio Fontana if (pkr) { 484e7f2670fSClaudio Fontana uint32_t pk = (pte & PG_PKRU_MASK) >> PG_PKRU_BIT; 485e7f2670fSClaudio Fontana uint32_t pkr_ad = (pkr >> pk * 2) & 1; 486e7f2670fSClaudio Fontana uint32_t pkr_wd = (pkr >> pk * 2) & 2; 487e7f2670fSClaudio Fontana uint32_t pkr_prot = PAGE_READ | PAGE_WRITE | PAGE_EXEC; 488e7f2670fSClaudio Fontana 489e7f2670fSClaudio Fontana if (pkr_ad) { 490e7f2670fSClaudio Fontana pkr_prot &= ~(PAGE_READ | PAGE_WRITE); 491e7f2670fSClaudio Fontana } else if (pkr_wd && (is_user || env->cr[0] & CR0_WP_MASK)) { 492e7f2670fSClaudio Fontana pkr_prot &= ~PAGE_WRITE; 493e7f2670fSClaudio Fontana } 494e7f2670fSClaudio Fontana 495e7f2670fSClaudio Fontana prot &= pkr_prot; 496e7f2670fSClaudio Fontana if ((pkr_prot & (1 << is_write1)) == 0) { 497e7f2670fSClaudio Fontana assert(is_write1 != 2); 498e7f2670fSClaudio Fontana error_code |= PG_ERROR_PK_MASK; 499e7f2670fSClaudio Fontana goto do_fault_protect; 500e7f2670fSClaudio Fontana } 501e7f2670fSClaudio Fontana } 502e7f2670fSClaudio Fontana 503e7f2670fSClaudio Fontana if ((prot & (1 << is_write1)) == 0) { 504e7f2670fSClaudio Fontana goto do_fault_protect; 505e7f2670fSClaudio Fontana } 506e7f2670fSClaudio Fontana 507e7f2670fSClaudio Fontana /* yes, it can! */ 508e7f2670fSClaudio Fontana is_dirty = is_write && !(pte & PG_DIRTY_MASK); 509e7f2670fSClaudio Fontana if (!(pte & PG_ACCESSED_MASK) || is_dirty) { 510e7f2670fSClaudio Fontana pte |= PG_ACCESSED_MASK; 511e7f2670fSClaudio Fontana if (is_dirty) { 512e7f2670fSClaudio Fontana pte |= PG_DIRTY_MASK; 513e7f2670fSClaudio Fontana } 514e7f2670fSClaudio Fontana x86_stl_phys_notdirty(cs, pte_addr, pte); 515e7f2670fSClaudio Fontana } 516e7f2670fSClaudio Fontana 517e7f2670fSClaudio Fontana if (!(pte & PG_DIRTY_MASK)) { 518e7f2670fSClaudio Fontana /* only set write access if already dirty... otherwise wait 519e7f2670fSClaudio Fontana for dirty access */ 520e7f2670fSClaudio Fontana assert(!is_write); 521e7f2670fSClaudio Fontana prot &= ~PAGE_WRITE; 522e7f2670fSClaudio Fontana } 523e7f2670fSClaudio Fontana 524e7f2670fSClaudio Fontana do_mapping: 525e7f2670fSClaudio Fontana pte = pte & a20_mask; 526e7f2670fSClaudio Fontana 527e7f2670fSClaudio Fontana /* align to page_size */ 528e7f2670fSClaudio Fontana pte &= PG_ADDRESS_MASK & ~(page_size - 1); 529e7f2670fSClaudio Fontana page_offset = addr & (page_size - 1); 530e7f2670fSClaudio Fontana paddr = get_hphys(cs, pte + page_offset, is_write1, &prot); 531e7f2670fSClaudio Fontana 532e7f2670fSClaudio Fontana /* Even if 4MB pages, we map only one 4KB page in the cache to 533e7f2670fSClaudio Fontana avoid filling it too fast */ 534e7f2670fSClaudio Fontana vaddr = addr & TARGET_PAGE_MASK; 535e7f2670fSClaudio Fontana paddr &= TARGET_PAGE_MASK; 536e7f2670fSClaudio Fontana 537e7f2670fSClaudio Fontana assert(prot & (1 << is_write1)); 538e7f2670fSClaudio Fontana tlb_set_page_with_attrs(cs, vaddr, paddr, cpu_get_mem_attrs(env), 539e7f2670fSClaudio Fontana prot, mmu_idx, page_size); 540e7f2670fSClaudio Fontana return 0; 541e7f2670fSClaudio Fontana do_fault_rsvd: 542e7f2670fSClaudio Fontana error_code |= PG_ERROR_RSVD_MASK; 543e7f2670fSClaudio Fontana do_fault_protect: 544e7f2670fSClaudio Fontana error_code |= PG_ERROR_P_MASK; 545e7f2670fSClaudio Fontana do_fault: 546e7f2670fSClaudio Fontana error_code |= (is_write << PG_ERROR_W_BIT); 547e7f2670fSClaudio Fontana if (is_user) 548e7f2670fSClaudio Fontana error_code |= PG_ERROR_U_MASK; 549e7f2670fSClaudio Fontana if (is_write1 == 2 && 550e7f2670fSClaudio Fontana (((env->efer & MSR_EFER_NXE) && 551e7f2670fSClaudio Fontana (env->cr[4] & CR4_PAE_MASK)) || 552e7f2670fSClaudio Fontana (env->cr[4] & CR4_SMEP_MASK))) 553e7f2670fSClaudio Fontana error_code |= PG_ERROR_I_D_MASK; 554e7f2670fSClaudio Fontana if (env->intercept_exceptions & (1 << EXCP0E_PAGE)) { 555e7f2670fSClaudio Fontana /* cr2 is not modified in case of exceptions */ 556e7f2670fSClaudio Fontana x86_stq_phys(cs, 557e7f2670fSClaudio Fontana env->vm_vmcb + offsetof(struct vmcb, control.exit_info_2), 558e7f2670fSClaudio Fontana addr); 559e7f2670fSClaudio Fontana } else { 560e7f2670fSClaudio Fontana env->cr[2] = addr; 561e7f2670fSClaudio Fontana } 562e7f2670fSClaudio Fontana env->error_code = error_code; 563e7f2670fSClaudio Fontana cs->exception_index = EXCP0E_PAGE; 564e7f2670fSClaudio Fontana return 1; 565e7f2670fSClaudio Fontana } 566e7f2670fSClaudio Fontana 567e7f2670fSClaudio Fontana bool x86_cpu_tlb_fill(CPUState *cs, vaddr addr, int size, 568e7f2670fSClaudio Fontana MMUAccessType access_type, int mmu_idx, 569e7f2670fSClaudio Fontana bool probe, uintptr_t retaddr) 570e7f2670fSClaudio Fontana { 571e7f2670fSClaudio Fontana X86CPU *cpu = X86_CPU(cs); 572e7f2670fSClaudio Fontana CPUX86State *env = &cpu->env; 573e7f2670fSClaudio Fontana 574e7f2670fSClaudio Fontana env->retaddr = retaddr; 575e7f2670fSClaudio Fontana if (handle_mmu_fault(cs, addr, size, access_type, mmu_idx)) { 576e7f2670fSClaudio Fontana /* FIXME: On error in get_hphys we have already jumped out. */ 577e7f2670fSClaudio Fontana g_assert(!probe); 578e7f2670fSClaudio Fontana raise_exception_err_ra(env, cs->exception_index, 579e7f2670fSClaudio Fontana env->error_code, retaddr); 580e7f2670fSClaudio Fontana } 581e7f2670fSClaudio Fontana return true; 582e7f2670fSClaudio Fontana } 583