1fcf5ef2aSThomas Huth /* 2fcf5ef2aSThomas Huth * i386 virtual CPU header 3fcf5ef2aSThomas Huth * 4fcf5ef2aSThomas Huth * Copyright (c) 2003 Fabrice Bellard 5fcf5ef2aSThomas Huth * 6fcf5ef2aSThomas Huth * This library is free software; you can redistribute it and/or 7fcf5ef2aSThomas Huth * modify it under the terms of the GNU Lesser General Public 8fcf5ef2aSThomas Huth * License as published by the Free Software Foundation; either 9fcf5ef2aSThomas Huth * version 2 of the License, or (at your option) any later version. 10fcf5ef2aSThomas Huth * 11fcf5ef2aSThomas Huth * This library is distributed in the hope that it will be useful, 12fcf5ef2aSThomas Huth * but WITHOUT ANY WARRANTY; without even the implied warranty of 13fcf5ef2aSThomas Huth * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 14fcf5ef2aSThomas Huth * Lesser General Public License for more details. 15fcf5ef2aSThomas Huth * 16fcf5ef2aSThomas Huth * You should have received a copy of the GNU Lesser General Public 17fcf5ef2aSThomas Huth * License along with this library; if not, see <http://www.gnu.org/licenses/>. 18fcf5ef2aSThomas Huth */ 19fcf5ef2aSThomas Huth 20fcf5ef2aSThomas Huth #ifndef I386_CPU_H 21fcf5ef2aSThomas Huth #define I386_CPU_H 22fcf5ef2aSThomas Huth 23fcf5ef2aSThomas Huth #include "qemu-common.h" 24fcf5ef2aSThomas Huth #include "cpu-qom.h" 255e953812SRoman Kagan #include "hyperv-proto.h" 26fcf5ef2aSThomas Huth 27fcf5ef2aSThomas Huth #ifdef TARGET_X86_64 28fcf5ef2aSThomas Huth #define TARGET_LONG_BITS 64 29fcf5ef2aSThomas Huth #else 30fcf5ef2aSThomas Huth #define TARGET_LONG_BITS 32 31fcf5ef2aSThomas Huth #endif 32fcf5ef2aSThomas Huth 33c97d6d2cSSergio Andres Gomez Del Real #include "exec/cpu-defs.h" 34c97d6d2cSSergio Andres Gomez Del Real 3572c1701fSAlex Bennée /* The x86 has a strong memory model with some store-after-load re-ordering */ 3672c1701fSAlex Bennée #define TCG_GUEST_DEFAULT_MO (TCG_MO_ALL & ~TCG_MO_ST_LD) 3772c1701fSAlex Bennée 38fcf5ef2aSThomas Huth /* Maximum instruction code size */ 39fcf5ef2aSThomas Huth #define TARGET_MAX_INSN_SIZE 16 40fcf5ef2aSThomas Huth 41fcf5ef2aSThomas Huth /* support for self modifying code even if the modified instruction is 42fcf5ef2aSThomas Huth close to the modifying instruction */ 43fcf5ef2aSThomas Huth #define TARGET_HAS_PRECISE_SMC 44fcf5ef2aSThomas Huth 45fcf5ef2aSThomas Huth #ifdef TARGET_X86_64 46fcf5ef2aSThomas Huth #define I386_ELF_MACHINE EM_X86_64 47fcf5ef2aSThomas Huth #define ELF_MACHINE_UNAME "x86_64" 48fcf5ef2aSThomas Huth #else 49fcf5ef2aSThomas Huth #define I386_ELF_MACHINE EM_386 50fcf5ef2aSThomas Huth #define ELF_MACHINE_UNAME "i686" 51fcf5ef2aSThomas Huth #endif 52fcf5ef2aSThomas Huth 53fcf5ef2aSThomas Huth #define CPUArchState struct CPUX86State 54fcf5ef2aSThomas Huth 5579c664f6SYang Zhong #ifdef CONFIG_TCG 56fcf5ef2aSThomas Huth #include "fpu/softfloat.h" 5779c664f6SYang Zhong #endif 58fcf5ef2aSThomas Huth 59*6701d81dSPaolo Bonzini enum { 60*6701d81dSPaolo Bonzini R_EAX = 0, 61*6701d81dSPaolo Bonzini R_ECX = 1, 62*6701d81dSPaolo Bonzini R_EDX = 2, 63*6701d81dSPaolo Bonzini R_EBX = 3, 64*6701d81dSPaolo Bonzini R_ESP = 4, 65*6701d81dSPaolo Bonzini R_EBP = 5, 66*6701d81dSPaolo Bonzini R_ESI = 6, 67*6701d81dSPaolo Bonzini R_EDI = 7, 68*6701d81dSPaolo Bonzini R_R8 = 8, 69*6701d81dSPaolo Bonzini R_R9 = 9, 70*6701d81dSPaolo Bonzini R_R10 = 10, 71*6701d81dSPaolo Bonzini R_R11 = 11, 72*6701d81dSPaolo Bonzini R_R12 = 12, 73*6701d81dSPaolo Bonzini R_R13 = 13, 74*6701d81dSPaolo Bonzini R_R14 = 14, 75*6701d81dSPaolo Bonzini R_R15 = 15, 76fcf5ef2aSThomas Huth 77*6701d81dSPaolo Bonzini R_AL = 0, 78*6701d81dSPaolo Bonzini R_CL = 1, 79*6701d81dSPaolo Bonzini R_DL = 2, 80*6701d81dSPaolo Bonzini R_BL = 3, 81*6701d81dSPaolo Bonzini R_AH = 4, 82*6701d81dSPaolo Bonzini R_CH = 5, 83*6701d81dSPaolo Bonzini R_DH = 6, 84*6701d81dSPaolo Bonzini R_BH = 7, 85*6701d81dSPaolo Bonzini }; 86fcf5ef2aSThomas Huth 87*6701d81dSPaolo Bonzini typedef enum X86Seg { 88*6701d81dSPaolo Bonzini R_ES = 0, 89*6701d81dSPaolo Bonzini R_CS = 1, 90*6701d81dSPaolo Bonzini R_SS = 2, 91*6701d81dSPaolo Bonzini R_DS = 3, 92*6701d81dSPaolo Bonzini R_FS = 4, 93*6701d81dSPaolo Bonzini R_GS = 5, 94*6701d81dSPaolo Bonzini R_LDTR = 6, 95*6701d81dSPaolo Bonzini R_TR = 7, 96*6701d81dSPaolo Bonzini } X86Seg; 97fcf5ef2aSThomas Huth 98fcf5ef2aSThomas Huth /* segment descriptor fields */ 99c97d6d2cSSergio Andres Gomez Del Real #define DESC_G_SHIFT 23 100c97d6d2cSSergio Andres Gomez Del Real #define DESC_G_MASK (1 << DESC_G_SHIFT) 101fcf5ef2aSThomas Huth #define DESC_B_SHIFT 22 102fcf5ef2aSThomas Huth #define DESC_B_MASK (1 << DESC_B_SHIFT) 103fcf5ef2aSThomas Huth #define DESC_L_SHIFT 21 /* x86_64 only : 64 bit code segment */ 104fcf5ef2aSThomas Huth #define DESC_L_MASK (1 << DESC_L_SHIFT) 105c97d6d2cSSergio Andres Gomez Del Real #define DESC_AVL_SHIFT 20 106c97d6d2cSSergio Andres Gomez Del Real #define DESC_AVL_MASK (1 << DESC_AVL_SHIFT) 107c97d6d2cSSergio Andres Gomez Del Real #define DESC_P_SHIFT 15 108c97d6d2cSSergio Andres Gomez Del Real #define DESC_P_MASK (1 << DESC_P_SHIFT) 109fcf5ef2aSThomas Huth #define DESC_DPL_SHIFT 13 110fcf5ef2aSThomas Huth #define DESC_DPL_MASK (3 << DESC_DPL_SHIFT) 111c97d6d2cSSergio Andres Gomez Del Real #define DESC_S_SHIFT 12 112c97d6d2cSSergio Andres Gomez Del Real #define DESC_S_MASK (1 << DESC_S_SHIFT) 113fcf5ef2aSThomas Huth #define DESC_TYPE_SHIFT 8 114fcf5ef2aSThomas Huth #define DESC_TYPE_MASK (15 << DESC_TYPE_SHIFT) 115fcf5ef2aSThomas Huth #define DESC_A_MASK (1 << 8) 116fcf5ef2aSThomas Huth 117fcf5ef2aSThomas Huth #define DESC_CS_MASK (1 << 11) /* 1=code segment 0=data segment */ 118fcf5ef2aSThomas Huth #define DESC_C_MASK (1 << 10) /* code: conforming */ 119fcf5ef2aSThomas Huth #define DESC_R_MASK (1 << 9) /* code: readable */ 120fcf5ef2aSThomas Huth 121fcf5ef2aSThomas Huth #define DESC_E_MASK (1 << 10) /* data: expansion direction */ 122fcf5ef2aSThomas Huth #define DESC_W_MASK (1 << 9) /* data: writable */ 123fcf5ef2aSThomas Huth 124fcf5ef2aSThomas Huth #define DESC_TSS_BUSY_MASK (1 << 9) 125fcf5ef2aSThomas Huth 126fcf5ef2aSThomas Huth /* eflags masks */ 127fcf5ef2aSThomas Huth #define CC_C 0x0001 128fcf5ef2aSThomas Huth #define CC_P 0x0004 129fcf5ef2aSThomas Huth #define CC_A 0x0010 130fcf5ef2aSThomas Huth #define CC_Z 0x0040 131fcf5ef2aSThomas Huth #define CC_S 0x0080 132fcf5ef2aSThomas Huth #define CC_O 0x0800 133fcf5ef2aSThomas Huth 134fcf5ef2aSThomas Huth #define TF_SHIFT 8 135fcf5ef2aSThomas Huth #define IOPL_SHIFT 12 136fcf5ef2aSThomas Huth #define VM_SHIFT 17 137fcf5ef2aSThomas Huth 138fcf5ef2aSThomas Huth #define TF_MASK 0x00000100 139fcf5ef2aSThomas Huth #define IF_MASK 0x00000200 140fcf5ef2aSThomas Huth #define DF_MASK 0x00000400 141fcf5ef2aSThomas Huth #define IOPL_MASK 0x00003000 142fcf5ef2aSThomas Huth #define NT_MASK 0x00004000 143fcf5ef2aSThomas Huth #define RF_MASK 0x00010000 144fcf5ef2aSThomas Huth #define VM_MASK 0x00020000 145fcf5ef2aSThomas Huth #define AC_MASK 0x00040000 146fcf5ef2aSThomas Huth #define VIF_MASK 0x00080000 147fcf5ef2aSThomas Huth #define VIP_MASK 0x00100000 148fcf5ef2aSThomas Huth #define ID_MASK 0x00200000 149fcf5ef2aSThomas Huth 150fcf5ef2aSThomas Huth /* hidden flags - used internally by qemu to represent additional cpu 151fcf5ef2aSThomas Huth states. Only the INHIBIT_IRQ, SMM and SVMI are not redundant. We 152fcf5ef2aSThomas Huth avoid using the IOPL_MASK, TF_MASK, VM_MASK and AC_MASK bit 153fcf5ef2aSThomas Huth positions to ease oring with eflags. */ 154fcf5ef2aSThomas Huth /* current cpl */ 155fcf5ef2aSThomas Huth #define HF_CPL_SHIFT 0 156fcf5ef2aSThomas Huth /* true if hardware interrupts must be disabled for next instruction */ 157fcf5ef2aSThomas Huth #define HF_INHIBIT_IRQ_SHIFT 3 158fcf5ef2aSThomas Huth /* 16 or 32 segments */ 159fcf5ef2aSThomas Huth #define HF_CS32_SHIFT 4 160fcf5ef2aSThomas Huth #define HF_SS32_SHIFT 5 161fcf5ef2aSThomas Huth /* zero base for DS, ES and SS : can be '0' only in 32 bit CS segment */ 162fcf5ef2aSThomas Huth #define HF_ADDSEG_SHIFT 6 163fcf5ef2aSThomas Huth /* copy of CR0.PE (protected mode) */ 164fcf5ef2aSThomas Huth #define HF_PE_SHIFT 7 165fcf5ef2aSThomas Huth #define HF_TF_SHIFT 8 /* must be same as eflags */ 166fcf5ef2aSThomas Huth #define HF_MP_SHIFT 9 /* the order must be MP, EM, TS */ 167fcf5ef2aSThomas Huth #define HF_EM_SHIFT 10 168fcf5ef2aSThomas Huth #define HF_TS_SHIFT 11 169fcf5ef2aSThomas Huth #define HF_IOPL_SHIFT 12 /* must be same as eflags */ 170fcf5ef2aSThomas Huth #define HF_LMA_SHIFT 14 /* only used on x86_64: long mode active */ 171fcf5ef2aSThomas Huth #define HF_CS64_SHIFT 15 /* only used on x86_64: 64 bit code segment */ 172fcf5ef2aSThomas Huth #define HF_RF_SHIFT 16 /* must be same as eflags */ 173fcf5ef2aSThomas Huth #define HF_VM_SHIFT 17 /* must be same as eflags */ 174fcf5ef2aSThomas Huth #define HF_AC_SHIFT 18 /* must be same as eflags */ 175fcf5ef2aSThomas Huth #define HF_SMM_SHIFT 19 /* CPU in SMM mode */ 176fcf5ef2aSThomas Huth #define HF_SVME_SHIFT 20 /* SVME enabled (copy of EFER.SVME) */ 177fcf5ef2aSThomas Huth #define HF_SVMI_SHIFT 21 /* SVM intercepts are active */ 178fcf5ef2aSThomas Huth #define HF_OSFXSR_SHIFT 22 /* CR4.OSFXSR */ 179fcf5ef2aSThomas Huth #define HF_SMAP_SHIFT 23 /* CR4.SMAP */ 180fcf5ef2aSThomas Huth #define HF_IOBPT_SHIFT 24 /* an io breakpoint enabled */ 181fcf5ef2aSThomas Huth #define HF_MPX_EN_SHIFT 25 /* MPX Enabled (CR4+XCR0+BNDCFGx) */ 182fcf5ef2aSThomas Huth #define HF_MPX_IU_SHIFT 26 /* BND registers in-use */ 183fcf5ef2aSThomas Huth 184fcf5ef2aSThomas Huth #define HF_CPL_MASK (3 << HF_CPL_SHIFT) 185fcf5ef2aSThomas Huth #define HF_INHIBIT_IRQ_MASK (1 << HF_INHIBIT_IRQ_SHIFT) 186fcf5ef2aSThomas Huth #define HF_CS32_MASK (1 << HF_CS32_SHIFT) 187fcf5ef2aSThomas Huth #define HF_SS32_MASK (1 << HF_SS32_SHIFT) 188fcf5ef2aSThomas Huth #define HF_ADDSEG_MASK (1 << HF_ADDSEG_SHIFT) 189fcf5ef2aSThomas Huth #define HF_PE_MASK (1 << HF_PE_SHIFT) 190fcf5ef2aSThomas Huth #define HF_TF_MASK (1 << HF_TF_SHIFT) 191fcf5ef2aSThomas Huth #define HF_MP_MASK (1 << HF_MP_SHIFT) 192fcf5ef2aSThomas Huth #define HF_EM_MASK (1 << HF_EM_SHIFT) 193fcf5ef2aSThomas Huth #define HF_TS_MASK (1 << HF_TS_SHIFT) 194fcf5ef2aSThomas Huth #define HF_IOPL_MASK (3 << HF_IOPL_SHIFT) 195fcf5ef2aSThomas Huth #define HF_LMA_MASK (1 << HF_LMA_SHIFT) 196fcf5ef2aSThomas Huth #define HF_CS64_MASK (1 << HF_CS64_SHIFT) 197fcf5ef2aSThomas Huth #define HF_RF_MASK (1 << HF_RF_SHIFT) 198fcf5ef2aSThomas Huth #define HF_VM_MASK (1 << HF_VM_SHIFT) 199fcf5ef2aSThomas Huth #define HF_AC_MASK (1 << HF_AC_SHIFT) 200fcf5ef2aSThomas Huth #define HF_SMM_MASK (1 << HF_SMM_SHIFT) 201fcf5ef2aSThomas Huth #define HF_SVME_MASK (1 << HF_SVME_SHIFT) 202fcf5ef2aSThomas Huth #define HF_SVMI_MASK (1 << HF_SVMI_SHIFT) 203fcf5ef2aSThomas Huth #define HF_OSFXSR_MASK (1 << HF_OSFXSR_SHIFT) 204fcf5ef2aSThomas Huth #define HF_SMAP_MASK (1 << HF_SMAP_SHIFT) 205fcf5ef2aSThomas Huth #define HF_IOBPT_MASK (1 << HF_IOBPT_SHIFT) 206fcf5ef2aSThomas Huth #define HF_MPX_EN_MASK (1 << HF_MPX_EN_SHIFT) 207fcf5ef2aSThomas Huth #define HF_MPX_IU_MASK (1 << HF_MPX_IU_SHIFT) 208fcf5ef2aSThomas Huth 209fcf5ef2aSThomas Huth /* hflags2 */ 210fcf5ef2aSThomas Huth 211fcf5ef2aSThomas Huth #define HF2_GIF_SHIFT 0 /* if set CPU takes interrupts */ 212fcf5ef2aSThomas Huth #define HF2_HIF_SHIFT 1 /* value of IF_MASK when entering SVM */ 213fcf5ef2aSThomas Huth #define HF2_NMI_SHIFT 2 /* CPU serving NMI */ 214fcf5ef2aSThomas Huth #define HF2_VINTR_SHIFT 3 /* value of V_INTR_MASKING bit */ 215fcf5ef2aSThomas Huth #define HF2_SMM_INSIDE_NMI_SHIFT 4 /* CPU serving SMI nested inside NMI */ 216fcf5ef2aSThomas Huth #define HF2_MPX_PR_SHIFT 5 /* BNDCFGx.BNDPRESERVE */ 217fcf5ef2aSThomas Huth 218fcf5ef2aSThomas Huth #define HF2_GIF_MASK (1 << HF2_GIF_SHIFT) 219fcf5ef2aSThomas Huth #define HF2_HIF_MASK (1 << HF2_HIF_SHIFT) 220fcf5ef2aSThomas Huth #define HF2_NMI_MASK (1 << HF2_NMI_SHIFT) 221fcf5ef2aSThomas Huth #define HF2_VINTR_MASK (1 << HF2_VINTR_SHIFT) 222fcf5ef2aSThomas Huth #define HF2_SMM_INSIDE_NMI_MASK (1 << HF2_SMM_INSIDE_NMI_SHIFT) 223fcf5ef2aSThomas Huth #define HF2_MPX_PR_MASK (1 << HF2_MPX_PR_SHIFT) 224fcf5ef2aSThomas Huth 225fcf5ef2aSThomas Huth #define CR0_PE_SHIFT 0 226fcf5ef2aSThomas Huth #define CR0_MP_SHIFT 1 227fcf5ef2aSThomas Huth 228fcf5ef2aSThomas Huth #define CR0_PE_MASK (1U << 0) 229fcf5ef2aSThomas Huth #define CR0_MP_MASK (1U << 1) 230fcf5ef2aSThomas Huth #define CR0_EM_MASK (1U << 2) 231fcf5ef2aSThomas Huth #define CR0_TS_MASK (1U << 3) 232fcf5ef2aSThomas Huth #define CR0_ET_MASK (1U << 4) 233fcf5ef2aSThomas Huth #define CR0_NE_MASK (1U << 5) 234fcf5ef2aSThomas Huth #define CR0_WP_MASK (1U << 16) 235fcf5ef2aSThomas Huth #define CR0_AM_MASK (1U << 18) 236fcf5ef2aSThomas Huth #define CR0_PG_MASK (1U << 31) 237fcf5ef2aSThomas Huth 238fcf5ef2aSThomas Huth #define CR4_VME_MASK (1U << 0) 239fcf5ef2aSThomas Huth #define CR4_PVI_MASK (1U << 1) 240fcf5ef2aSThomas Huth #define CR4_TSD_MASK (1U << 2) 241fcf5ef2aSThomas Huth #define CR4_DE_MASK (1U << 3) 242fcf5ef2aSThomas Huth #define CR4_PSE_MASK (1U << 4) 243fcf5ef2aSThomas Huth #define CR4_PAE_MASK (1U << 5) 244fcf5ef2aSThomas Huth #define CR4_MCE_MASK (1U << 6) 245fcf5ef2aSThomas Huth #define CR4_PGE_MASK (1U << 7) 246fcf5ef2aSThomas Huth #define CR4_PCE_MASK (1U << 8) 247fcf5ef2aSThomas Huth #define CR4_OSFXSR_SHIFT 9 248fcf5ef2aSThomas Huth #define CR4_OSFXSR_MASK (1U << CR4_OSFXSR_SHIFT) 249fcf5ef2aSThomas Huth #define CR4_OSXMMEXCPT_MASK (1U << 10) 2506c7c3c21SKirill A. Shutemov #define CR4_LA57_MASK (1U << 12) 251fcf5ef2aSThomas Huth #define CR4_VMXE_MASK (1U << 13) 252fcf5ef2aSThomas Huth #define CR4_SMXE_MASK (1U << 14) 253fcf5ef2aSThomas Huth #define CR4_FSGSBASE_MASK (1U << 16) 254fcf5ef2aSThomas Huth #define CR4_PCIDE_MASK (1U << 17) 255fcf5ef2aSThomas Huth #define CR4_OSXSAVE_MASK (1U << 18) 256fcf5ef2aSThomas Huth #define CR4_SMEP_MASK (1U << 20) 257fcf5ef2aSThomas Huth #define CR4_SMAP_MASK (1U << 21) 258fcf5ef2aSThomas Huth #define CR4_PKE_MASK (1U << 22) 259fcf5ef2aSThomas Huth 260fcf5ef2aSThomas Huth #define DR6_BD (1 << 13) 261fcf5ef2aSThomas Huth #define DR6_BS (1 << 14) 262fcf5ef2aSThomas Huth #define DR6_BT (1 << 15) 263fcf5ef2aSThomas Huth #define DR6_FIXED_1 0xffff0ff0 264fcf5ef2aSThomas Huth 265fcf5ef2aSThomas Huth #define DR7_GD (1 << 13) 266fcf5ef2aSThomas Huth #define DR7_TYPE_SHIFT 16 267fcf5ef2aSThomas Huth #define DR7_LEN_SHIFT 18 268fcf5ef2aSThomas Huth #define DR7_FIXED_1 0x00000400 269fcf5ef2aSThomas Huth #define DR7_GLOBAL_BP_MASK 0xaa 270fcf5ef2aSThomas Huth #define DR7_LOCAL_BP_MASK 0x55 271fcf5ef2aSThomas Huth #define DR7_MAX_BP 4 272fcf5ef2aSThomas Huth #define DR7_TYPE_BP_INST 0x0 273fcf5ef2aSThomas Huth #define DR7_TYPE_DATA_WR 0x1 274fcf5ef2aSThomas Huth #define DR7_TYPE_IO_RW 0x2 275fcf5ef2aSThomas Huth #define DR7_TYPE_DATA_RW 0x3 276fcf5ef2aSThomas Huth 277fcf5ef2aSThomas Huth #define PG_PRESENT_BIT 0 278fcf5ef2aSThomas Huth #define PG_RW_BIT 1 279fcf5ef2aSThomas Huth #define PG_USER_BIT 2 280fcf5ef2aSThomas Huth #define PG_PWT_BIT 3 281fcf5ef2aSThomas Huth #define PG_PCD_BIT 4 282fcf5ef2aSThomas Huth #define PG_ACCESSED_BIT 5 283fcf5ef2aSThomas Huth #define PG_DIRTY_BIT 6 284fcf5ef2aSThomas Huth #define PG_PSE_BIT 7 285fcf5ef2aSThomas Huth #define PG_GLOBAL_BIT 8 286fcf5ef2aSThomas Huth #define PG_PSE_PAT_BIT 12 287fcf5ef2aSThomas Huth #define PG_PKRU_BIT 59 288fcf5ef2aSThomas Huth #define PG_NX_BIT 63 289fcf5ef2aSThomas Huth 290fcf5ef2aSThomas Huth #define PG_PRESENT_MASK (1 << PG_PRESENT_BIT) 291fcf5ef2aSThomas Huth #define PG_RW_MASK (1 << PG_RW_BIT) 292fcf5ef2aSThomas Huth #define PG_USER_MASK (1 << PG_USER_BIT) 293fcf5ef2aSThomas Huth #define PG_PWT_MASK (1 << PG_PWT_BIT) 294fcf5ef2aSThomas Huth #define PG_PCD_MASK (1 << PG_PCD_BIT) 295fcf5ef2aSThomas Huth #define PG_ACCESSED_MASK (1 << PG_ACCESSED_BIT) 296fcf5ef2aSThomas Huth #define PG_DIRTY_MASK (1 << PG_DIRTY_BIT) 297fcf5ef2aSThomas Huth #define PG_PSE_MASK (1 << PG_PSE_BIT) 298fcf5ef2aSThomas Huth #define PG_GLOBAL_MASK (1 << PG_GLOBAL_BIT) 299fcf5ef2aSThomas Huth #define PG_PSE_PAT_MASK (1 << PG_PSE_PAT_BIT) 300fcf5ef2aSThomas Huth #define PG_ADDRESS_MASK 0x000ffffffffff000LL 301fcf5ef2aSThomas Huth #define PG_HI_RSVD_MASK (PG_ADDRESS_MASK & ~PHYS_ADDR_MASK) 302fcf5ef2aSThomas Huth #define PG_HI_USER_MASK 0x7ff0000000000000LL 303fcf5ef2aSThomas Huth #define PG_PKRU_MASK (15ULL << PG_PKRU_BIT) 304fcf5ef2aSThomas Huth #define PG_NX_MASK (1ULL << PG_NX_BIT) 305fcf5ef2aSThomas Huth 306fcf5ef2aSThomas Huth #define PG_ERROR_W_BIT 1 307fcf5ef2aSThomas Huth 308fcf5ef2aSThomas Huth #define PG_ERROR_P_MASK 0x01 309fcf5ef2aSThomas Huth #define PG_ERROR_W_MASK (1 << PG_ERROR_W_BIT) 310fcf5ef2aSThomas Huth #define PG_ERROR_U_MASK 0x04 311fcf5ef2aSThomas Huth #define PG_ERROR_RSVD_MASK 0x08 312fcf5ef2aSThomas Huth #define PG_ERROR_I_D_MASK 0x10 313fcf5ef2aSThomas Huth #define PG_ERROR_PK_MASK 0x20 314fcf5ef2aSThomas Huth 315fcf5ef2aSThomas Huth #define MCG_CTL_P (1ULL<<8) /* MCG_CAP register available */ 316fcf5ef2aSThomas Huth #define MCG_SER_P (1ULL<<24) /* MCA recovery/new status bits */ 317fcf5ef2aSThomas Huth #define MCG_LMCE_P (1ULL<<27) /* Local Machine Check Supported */ 318fcf5ef2aSThomas Huth 319fcf5ef2aSThomas Huth #define MCE_CAP_DEF (MCG_CTL_P|MCG_SER_P) 320fcf5ef2aSThomas Huth #define MCE_BANKS_DEF 10 321fcf5ef2aSThomas Huth 322fcf5ef2aSThomas Huth #define MCG_CAP_BANKS_MASK 0xff 323fcf5ef2aSThomas Huth 324fcf5ef2aSThomas Huth #define MCG_STATUS_RIPV (1ULL<<0) /* restart ip valid */ 325fcf5ef2aSThomas Huth #define MCG_STATUS_EIPV (1ULL<<1) /* ip points to correct instruction */ 326fcf5ef2aSThomas Huth #define MCG_STATUS_MCIP (1ULL<<2) /* machine check in progress */ 327fcf5ef2aSThomas Huth #define MCG_STATUS_LMCE (1ULL<<3) /* Local MCE signaled */ 328fcf5ef2aSThomas Huth 329fcf5ef2aSThomas Huth #define MCG_EXT_CTL_LMCE_EN (1ULL<<0) /* Local MCE enabled */ 330fcf5ef2aSThomas Huth 331fcf5ef2aSThomas Huth #define MCI_STATUS_VAL (1ULL<<63) /* valid error */ 332fcf5ef2aSThomas Huth #define MCI_STATUS_OVER (1ULL<<62) /* previous errors lost */ 333fcf5ef2aSThomas Huth #define MCI_STATUS_UC (1ULL<<61) /* uncorrected error */ 334fcf5ef2aSThomas Huth #define MCI_STATUS_EN (1ULL<<60) /* error enabled */ 335fcf5ef2aSThomas Huth #define MCI_STATUS_MISCV (1ULL<<59) /* misc error reg. valid */ 336fcf5ef2aSThomas Huth #define MCI_STATUS_ADDRV (1ULL<<58) /* addr reg. valid */ 337fcf5ef2aSThomas Huth #define MCI_STATUS_PCC (1ULL<<57) /* processor context corrupt */ 338fcf5ef2aSThomas Huth #define MCI_STATUS_S (1ULL<<56) /* Signaled machine check */ 339fcf5ef2aSThomas Huth #define MCI_STATUS_AR (1ULL<<55) /* Action required */ 340fcf5ef2aSThomas Huth 341fcf5ef2aSThomas Huth /* MISC register defines */ 342fcf5ef2aSThomas Huth #define MCM_ADDR_SEGOFF 0 /* segment offset */ 343fcf5ef2aSThomas Huth #define MCM_ADDR_LINEAR 1 /* linear address */ 344fcf5ef2aSThomas Huth #define MCM_ADDR_PHYS 2 /* physical address */ 345fcf5ef2aSThomas Huth #define MCM_ADDR_MEM 3 /* memory address */ 346fcf5ef2aSThomas Huth #define MCM_ADDR_GENERIC 7 /* generic */ 347fcf5ef2aSThomas Huth 348fcf5ef2aSThomas Huth #define MSR_IA32_TSC 0x10 349fcf5ef2aSThomas Huth #define MSR_IA32_APICBASE 0x1b 350fcf5ef2aSThomas Huth #define MSR_IA32_APICBASE_BSP (1<<8) 351fcf5ef2aSThomas Huth #define MSR_IA32_APICBASE_ENABLE (1<<11) 352fcf5ef2aSThomas Huth #define MSR_IA32_APICBASE_EXTD (1 << 10) 353fcf5ef2aSThomas Huth #define MSR_IA32_APICBASE_BASE (0xfffffU<<12) 354fcf5ef2aSThomas Huth #define MSR_IA32_FEATURE_CONTROL 0x0000003a 355fcf5ef2aSThomas Huth #define MSR_TSC_ADJUST 0x0000003b 356fcf5ef2aSThomas Huth #define MSR_IA32_TSCDEADLINE 0x6e0 357fcf5ef2aSThomas Huth 358fcf5ef2aSThomas Huth #define FEATURE_CONTROL_LOCKED (1<<0) 359fcf5ef2aSThomas Huth #define FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX (1<<2) 360fcf5ef2aSThomas Huth #define FEATURE_CONTROL_LMCE (1<<20) 361fcf5ef2aSThomas Huth 362fcf5ef2aSThomas Huth #define MSR_P6_PERFCTR0 0xc1 363fcf5ef2aSThomas Huth 364fcf5ef2aSThomas Huth #define MSR_IA32_SMBASE 0x9e 365fcf5ef2aSThomas Huth #define MSR_MTRRcap 0xfe 366fcf5ef2aSThomas Huth #define MSR_MTRRcap_VCNT 8 367fcf5ef2aSThomas Huth #define MSR_MTRRcap_FIXRANGE_SUPPORT (1 << 8) 368fcf5ef2aSThomas Huth #define MSR_MTRRcap_WC_SUPPORTED (1 << 10) 369fcf5ef2aSThomas Huth 370fcf5ef2aSThomas Huth #define MSR_IA32_SYSENTER_CS 0x174 371fcf5ef2aSThomas Huth #define MSR_IA32_SYSENTER_ESP 0x175 372fcf5ef2aSThomas Huth #define MSR_IA32_SYSENTER_EIP 0x176 373fcf5ef2aSThomas Huth 374fcf5ef2aSThomas Huth #define MSR_MCG_CAP 0x179 375fcf5ef2aSThomas Huth #define MSR_MCG_STATUS 0x17a 376fcf5ef2aSThomas Huth #define MSR_MCG_CTL 0x17b 377fcf5ef2aSThomas Huth #define MSR_MCG_EXT_CTL 0x4d0 378fcf5ef2aSThomas Huth 379fcf5ef2aSThomas Huth #define MSR_P6_EVNTSEL0 0x186 380fcf5ef2aSThomas Huth 381fcf5ef2aSThomas Huth #define MSR_IA32_PERF_STATUS 0x198 382fcf5ef2aSThomas Huth 383fcf5ef2aSThomas Huth #define MSR_IA32_MISC_ENABLE 0x1a0 384fcf5ef2aSThomas Huth /* Indicates good rep/movs microcode on some processors: */ 385fcf5ef2aSThomas Huth #define MSR_IA32_MISC_ENABLE_DEFAULT 1 386fcf5ef2aSThomas Huth 387fcf5ef2aSThomas Huth #define MSR_MTRRphysBase(reg) (0x200 + 2 * (reg)) 388fcf5ef2aSThomas Huth #define MSR_MTRRphysMask(reg) (0x200 + 2 * (reg) + 1) 389fcf5ef2aSThomas Huth 390fcf5ef2aSThomas Huth #define MSR_MTRRphysIndex(addr) ((((addr) & ~1u) - 0x200) / 2) 391fcf5ef2aSThomas Huth 392fcf5ef2aSThomas Huth #define MSR_MTRRfix64K_00000 0x250 393fcf5ef2aSThomas Huth #define MSR_MTRRfix16K_80000 0x258 394fcf5ef2aSThomas Huth #define MSR_MTRRfix16K_A0000 0x259 395fcf5ef2aSThomas Huth #define MSR_MTRRfix4K_C0000 0x268 396fcf5ef2aSThomas Huth #define MSR_MTRRfix4K_C8000 0x269 397fcf5ef2aSThomas Huth #define MSR_MTRRfix4K_D0000 0x26a 398fcf5ef2aSThomas Huth #define MSR_MTRRfix4K_D8000 0x26b 399fcf5ef2aSThomas Huth #define MSR_MTRRfix4K_E0000 0x26c 400fcf5ef2aSThomas Huth #define MSR_MTRRfix4K_E8000 0x26d 401fcf5ef2aSThomas Huth #define MSR_MTRRfix4K_F0000 0x26e 402fcf5ef2aSThomas Huth #define MSR_MTRRfix4K_F8000 0x26f 403fcf5ef2aSThomas Huth 404fcf5ef2aSThomas Huth #define MSR_PAT 0x277 405fcf5ef2aSThomas Huth 406fcf5ef2aSThomas Huth #define MSR_MTRRdefType 0x2ff 407fcf5ef2aSThomas Huth 408fcf5ef2aSThomas Huth #define MSR_CORE_PERF_FIXED_CTR0 0x309 409fcf5ef2aSThomas Huth #define MSR_CORE_PERF_FIXED_CTR1 0x30a 410fcf5ef2aSThomas Huth #define MSR_CORE_PERF_FIXED_CTR2 0x30b 411fcf5ef2aSThomas Huth #define MSR_CORE_PERF_FIXED_CTR_CTRL 0x38d 412fcf5ef2aSThomas Huth #define MSR_CORE_PERF_GLOBAL_STATUS 0x38e 413fcf5ef2aSThomas Huth #define MSR_CORE_PERF_GLOBAL_CTRL 0x38f 414fcf5ef2aSThomas Huth #define MSR_CORE_PERF_GLOBAL_OVF_CTRL 0x390 415fcf5ef2aSThomas Huth 416fcf5ef2aSThomas Huth #define MSR_MC0_CTL 0x400 417fcf5ef2aSThomas Huth #define MSR_MC0_STATUS 0x401 418fcf5ef2aSThomas Huth #define MSR_MC0_ADDR 0x402 419fcf5ef2aSThomas Huth #define MSR_MC0_MISC 0x403 420fcf5ef2aSThomas Huth 421fcf5ef2aSThomas Huth #define MSR_EFER 0xc0000080 422fcf5ef2aSThomas Huth 423fcf5ef2aSThomas Huth #define MSR_EFER_SCE (1 << 0) 424fcf5ef2aSThomas Huth #define MSR_EFER_LME (1 << 8) 425fcf5ef2aSThomas Huth #define MSR_EFER_LMA (1 << 10) 426fcf5ef2aSThomas Huth #define MSR_EFER_NXE (1 << 11) 427fcf5ef2aSThomas Huth #define MSR_EFER_SVME (1 << 12) 428fcf5ef2aSThomas Huth #define MSR_EFER_FFXSR (1 << 14) 429fcf5ef2aSThomas Huth 430fcf5ef2aSThomas Huth #define MSR_STAR 0xc0000081 431fcf5ef2aSThomas Huth #define MSR_LSTAR 0xc0000082 432fcf5ef2aSThomas Huth #define MSR_CSTAR 0xc0000083 433fcf5ef2aSThomas Huth #define MSR_FMASK 0xc0000084 434fcf5ef2aSThomas Huth #define MSR_FSBASE 0xc0000100 435fcf5ef2aSThomas Huth #define MSR_GSBASE 0xc0000101 436fcf5ef2aSThomas Huth #define MSR_KERNELGSBASE 0xc0000102 437fcf5ef2aSThomas Huth #define MSR_TSC_AUX 0xc0000103 438fcf5ef2aSThomas Huth 439fcf5ef2aSThomas Huth #define MSR_VM_HSAVE_PA 0xc0010117 440fcf5ef2aSThomas Huth 441fcf5ef2aSThomas Huth #define MSR_IA32_BNDCFGS 0x00000d90 442fcf5ef2aSThomas Huth #define MSR_IA32_XSS 0x00000da0 443fcf5ef2aSThomas Huth 444fcf5ef2aSThomas Huth #define XSTATE_FP_BIT 0 445fcf5ef2aSThomas Huth #define XSTATE_SSE_BIT 1 446fcf5ef2aSThomas Huth #define XSTATE_YMM_BIT 2 447fcf5ef2aSThomas Huth #define XSTATE_BNDREGS_BIT 3 448fcf5ef2aSThomas Huth #define XSTATE_BNDCSR_BIT 4 449fcf5ef2aSThomas Huth #define XSTATE_OPMASK_BIT 5 450fcf5ef2aSThomas Huth #define XSTATE_ZMM_Hi256_BIT 6 451fcf5ef2aSThomas Huth #define XSTATE_Hi16_ZMM_BIT 7 452fcf5ef2aSThomas Huth #define XSTATE_PKRU_BIT 9 453fcf5ef2aSThomas Huth 454fcf5ef2aSThomas Huth #define XSTATE_FP_MASK (1ULL << XSTATE_FP_BIT) 455fcf5ef2aSThomas Huth #define XSTATE_SSE_MASK (1ULL << XSTATE_SSE_BIT) 456fcf5ef2aSThomas Huth #define XSTATE_YMM_MASK (1ULL << XSTATE_YMM_BIT) 457fcf5ef2aSThomas Huth #define XSTATE_BNDREGS_MASK (1ULL << XSTATE_BNDREGS_BIT) 458fcf5ef2aSThomas Huth #define XSTATE_BNDCSR_MASK (1ULL << XSTATE_BNDCSR_BIT) 459fcf5ef2aSThomas Huth #define XSTATE_OPMASK_MASK (1ULL << XSTATE_OPMASK_BIT) 460fcf5ef2aSThomas Huth #define XSTATE_ZMM_Hi256_MASK (1ULL << XSTATE_ZMM_Hi256_BIT) 461fcf5ef2aSThomas Huth #define XSTATE_Hi16_ZMM_MASK (1ULL << XSTATE_Hi16_ZMM_BIT) 462fcf5ef2aSThomas Huth #define XSTATE_PKRU_MASK (1ULL << XSTATE_PKRU_BIT) 463fcf5ef2aSThomas Huth 464fcf5ef2aSThomas Huth /* CPUID feature words */ 465fcf5ef2aSThomas Huth typedef enum FeatureWord { 466fcf5ef2aSThomas Huth FEAT_1_EDX, /* CPUID[1].EDX */ 467fcf5ef2aSThomas Huth FEAT_1_ECX, /* CPUID[1].ECX */ 468fcf5ef2aSThomas Huth FEAT_7_0_EBX, /* CPUID[EAX=7,ECX=0].EBX */ 469fcf5ef2aSThomas Huth FEAT_7_0_ECX, /* CPUID[EAX=7,ECX=0].ECX */ 470fcf5ef2aSThomas Huth FEAT_7_0_EDX, /* CPUID[EAX=7,ECX=0].EDX */ 471fcf5ef2aSThomas Huth FEAT_8000_0001_EDX, /* CPUID[8000_0001].EDX */ 472fcf5ef2aSThomas Huth FEAT_8000_0001_ECX, /* CPUID[8000_0001].ECX */ 473fcf5ef2aSThomas Huth FEAT_8000_0007_EDX, /* CPUID[8000_0007].EDX */ 474fcf5ef2aSThomas Huth FEAT_C000_0001_EDX, /* CPUID[C000_0001].EDX */ 475fcf5ef2aSThomas Huth FEAT_KVM, /* CPUID[4000_0001].EAX (KVM_CPUID_FEATURES) */ 476fcf5ef2aSThomas Huth FEAT_HYPERV_EAX, /* CPUID[4000_0003].EAX */ 477fcf5ef2aSThomas Huth FEAT_HYPERV_EBX, /* CPUID[4000_0003].EBX */ 478fcf5ef2aSThomas Huth FEAT_HYPERV_EDX, /* CPUID[4000_0003].EDX */ 479fcf5ef2aSThomas Huth FEAT_SVM, /* CPUID[8000_000A].EDX */ 480fcf5ef2aSThomas Huth FEAT_XSAVE, /* CPUID[EAX=0xd,ECX=1].EAX */ 481fcf5ef2aSThomas Huth FEAT_6_EAX, /* CPUID[6].EAX */ 482fcf5ef2aSThomas Huth FEAT_XSAVE_COMP_LO, /* CPUID[EAX=0xd,ECX=0].EAX */ 483fcf5ef2aSThomas Huth FEAT_XSAVE_COMP_HI, /* CPUID[EAX=0xd,ECX=0].EDX */ 484fcf5ef2aSThomas Huth FEATURE_WORDS, 485fcf5ef2aSThomas Huth } FeatureWord; 486fcf5ef2aSThomas Huth 487fcf5ef2aSThomas Huth typedef uint32_t FeatureWordArray[FEATURE_WORDS]; 488fcf5ef2aSThomas Huth 489fcf5ef2aSThomas Huth /* cpuid_features bits */ 490fcf5ef2aSThomas Huth #define CPUID_FP87 (1U << 0) 491fcf5ef2aSThomas Huth #define CPUID_VME (1U << 1) 492fcf5ef2aSThomas Huth #define CPUID_DE (1U << 2) 493fcf5ef2aSThomas Huth #define CPUID_PSE (1U << 3) 494fcf5ef2aSThomas Huth #define CPUID_TSC (1U << 4) 495fcf5ef2aSThomas Huth #define CPUID_MSR (1U << 5) 496fcf5ef2aSThomas Huth #define CPUID_PAE (1U << 6) 497fcf5ef2aSThomas Huth #define CPUID_MCE (1U << 7) 498fcf5ef2aSThomas Huth #define CPUID_CX8 (1U << 8) 499fcf5ef2aSThomas Huth #define CPUID_APIC (1U << 9) 500fcf5ef2aSThomas Huth #define CPUID_SEP (1U << 11) /* sysenter/sysexit */ 501fcf5ef2aSThomas Huth #define CPUID_MTRR (1U << 12) 502fcf5ef2aSThomas Huth #define CPUID_PGE (1U << 13) 503fcf5ef2aSThomas Huth #define CPUID_MCA (1U << 14) 504fcf5ef2aSThomas Huth #define CPUID_CMOV (1U << 15) 505fcf5ef2aSThomas Huth #define CPUID_PAT (1U << 16) 506fcf5ef2aSThomas Huth #define CPUID_PSE36 (1U << 17) 507fcf5ef2aSThomas Huth #define CPUID_PN (1U << 18) 508fcf5ef2aSThomas Huth #define CPUID_CLFLUSH (1U << 19) 509fcf5ef2aSThomas Huth #define CPUID_DTS (1U << 21) 510fcf5ef2aSThomas Huth #define CPUID_ACPI (1U << 22) 511fcf5ef2aSThomas Huth #define CPUID_MMX (1U << 23) 512fcf5ef2aSThomas Huth #define CPUID_FXSR (1U << 24) 513fcf5ef2aSThomas Huth #define CPUID_SSE (1U << 25) 514fcf5ef2aSThomas Huth #define CPUID_SSE2 (1U << 26) 515fcf5ef2aSThomas Huth #define CPUID_SS (1U << 27) 516fcf5ef2aSThomas Huth #define CPUID_HT (1U << 28) 517fcf5ef2aSThomas Huth #define CPUID_TM (1U << 29) 518fcf5ef2aSThomas Huth #define CPUID_IA64 (1U << 30) 519fcf5ef2aSThomas Huth #define CPUID_PBE (1U << 31) 520fcf5ef2aSThomas Huth 521fcf5ef2aSThomas Huth #define CPUID_EXT_SSE3 (1U << 0) 522fcf5ef2aSThomas Huth #define CPUID_EXT_PCLMULQDQ (1U << 1) 523fcf5ef2aSThomas Huth #define CPUID_EXT_DTES64 (1U << 2) 524fcf5ef2aSThomas Huth #define CPUID_EXT_MONITOR (1U << 3) 525fcf5ef2aSThomas Huth #define CPUID_EXT_DSCPL (1U << 4) 526fcf5ef2aSThomas Huth #define CPUID_EXT_VMX (1U << 5) 527fcf5ef2aSThomas Huth #define CPUID_EXT_SMX (1U << 6) 528fcf5ef2aSThomas Huth #define CPUID_EXT_EST (1U << 7) 529fcf5ef2aSThomas Huth #define CPUID_EXT_TM2 (1U << 8) 530fcf5ef2aSThomas Huth #define CPUID_EXT_SSSE3 (1U << 9) 531fcf5ef2aSThomas Huth #define CPUID_EXT_CID (1U << 10) 532fcf5ef2aSThomas Huth #define CPUID_EXT_FMA (1U << 12) 533fcf5ef2aSThomas Huth #define CPUID_EXT_CX16 (1U << 13) 534fcf5ef2aSThomas Huth #define CPUID_EXT_XTPR (1U << 14) 535fcf5ef2aSThomas Huth #define CPUID_EXT_PDCM (1U << 15) 536fcf5ef2aSThomas Huth #define CPUID_EXT_PCID (1U << 17) 537fcf5ef2aSThomas Huth #define CPUID_EXT_DCA (1U << 18) 538fcf5ef2aSThomas Huth #define CPUID_EXT_SSE41 (1U << 19) 539fcf5ef2aSThomas Huth #define CPUID_EXT_SSE42 (1U << 20) 540fcf5ef2aSThomas Huth #define CPUID_EXT_X2APIC (1U << 21) 541fcf5ef2aSThomas Huth #define CPUID_EXT_MOVBE (1U << 22) 542fcf5ef2aSThomas Huth #define CPUID_EXT_POPCNT (1U << 23) 543fcf5ef2aSThomas Huth #define CPUID_EXT_TSC_DEADLINE_TIMER (1U << 24) 544fcf5ef2aSThomas Huth #define CPUID_EXT_AES (1U << 25) 545fcf5ef2aSThomas Huth #define CPUID_EXT_XSAVE (1U << 26) 546fcf5ef2aSThomas Huth #define CPUID_EXT_OSXSAVE (1U << 27) 547fcf5ef2aSThomas Huth #define CPUID_EXT_AVX (1U << 28) 548fcf5ef2aSThomas Huth #define CPUID_EXT_F16C (1U << 29) 549fcf5ef2aSThomas Huth #define CPUID_EXT_RDRAND (1U << 30) 550fcf5ef2aSThomas Huth #define CPUID_EXT_HYPERVISOR (1U << 31) 551fcf5ef2aSThomas Huth 552fcf5ef2aSThomas Huth #define CPUID_EXT2_FPU (1U << 0) 553fcf5ef2aSThomas Huth #define CPUID_EXT2_VME (1U << 1) 554fcf5ef2aSThomas Huth #define CPUID_EXT2_DE (1U << 2) 555fcf5ef2aSThomas Huth #define CPUID_EXT2_PSE (1U << 3) 556fcf5ef2aSThomas Huth #define CPUID_EXT2_TSC (1U << 4) 557fcf5ef2aSThomas Huth #define CPUID_EXT2_MSR (1U << 5) 558fcf5ef2aSThomas Huth #define CPUID_EXT2_PAE (1U << 6) 559fcf5ef2aSThomas Huth #define CPUID_EXT2_MCE (1U << 7) 560fcf5ef2aSThomas Huth #define CPUID_EXT2_CX8 (1U << 8) 561fcf5ef2aSThomas Huth #define CPUID_EXT2_APIC (1U << 9) 562fcf5ef2aSThomas Huth #define CPUID_EXT2_SYSCALL (1U << 11) 563fcf5ef2aSThomas Huth #define CPUID_EXT2_MTRR (1U << 12) 564fcf5ef2aSThomas Huth #define CPUID_EXT2_PGE (1U << 13) 565fcf5ef2aSThomas Huth #define CPUID_EXT2_MCA (1U << 14) 566fcf5ef2aSThomas Huth #define CPUID_EXT2_CMOV (1U << 15) 567fcf5ef2aSThomas Huth #define CPUID_EXT2_PAT (1U << 16) 568fcf5ef2aSThomas Huth #define CPUID_EXT2_PSE36 (1U << 17) 569fcf5ef2aSThomas Huth #define CPUID_EXT2_MP (1U << 19) 570fcf5ef2aSThomas Huth #define CPUID_EXT2_NX (1U << 20) 571fcf5ef2aSThomas Huth #define CPUID_EXT2_MMXEXT (1U << 22) 572fcf5ef2aSThomas Huth #define CPUID_EXT2_MMX (1U << 23) 573fcf5ef2aSThomas Huth #define CPUID_EXT2_FXSR (1U << 24) 574fcf5ef2aSThomas Huth #define CPUID_EXT2_FFXSR (1U << 25) 575fcf5ef2aSThomas Huth #define CPUID_EXT2_PDPE1GB (1U << 26) 576fcf5ef2aSThomas Huth #define CPUID_EXT2_RDTSCP (1U << 27) 577fcf5ef2aSThomas Huth #define CPUID_EXT2_LM (1U << 29) 578fcf5ef2aSThomas Huth #define CPUID_EXT2_3DNOWEXT (1U << 30) 579fcf5ef2aSThomas Huth #define CPUID_EXT2_3DNOW (1U << 31) 580fcf5ef2aSThomas Huth 581fcf5ef2aSThomas Huth /* CPUID[8000_0001].EDX bits that are aliase of CPUID[1].EDX bits on AMD CPUs */ 582fcf5ef2aSThomas Huth #define CPUID_EXT2_AMD_ALIASES (CPUID_EXT2_FPU | CPUID_EXT2_VME | \ 583fcf5ef2aSThomas Huth CPUID_EXT2_DE | CPUID_EXT2_PSE | \ 584fcf5ef2aSThomas Huth CPUID_EXT2_TSC | CPUID_EXT2_MSR | \ 585fcf5ef2aSThomas Huth CPUID_EXT2_PAE | CPUID_EXT2_MCE | \ 586fcf5ef2aSThomas Huth CPUID_EXT2_CX8 | CPUID_EXT2_APIC | \ 587fcf5ef2aSThomas Huth CPUID_EXT2_MTRR | CPUID_EXT2_PGE | \ 588fcf5ef2aSThomas Huth CPUID_EXT2_MCA | CPUID_EXT2_CMOV | \ 589fcf5ef2aSThomas Huth CPUID_EXT2_PAT | CPUID_EXT2_PSE36 | \ 590fcf5ef2aSThomas Huth CPUID_EXT2_MMX | CPUID_EXT2_FXSR) 591fcf5ef2aSThomas Huth 592fcf5ef2aSThomas Huth #define CPUID_EXT3_LAHF_LM (1U << 0) 593fcf5ef2aSThomas Huth #define CPUID_EXT3_CMP_LEG (1U << 1) 594fcf5ef2aSThomas Huth #define CPUID_EXT3_SVM (1U << 2) 595fcf5ef2aSThomas Huth #define CPUID_EXT3_EXTAPIC (1U << 3) 596fcf5ef2aSThomas Huth #define CPUID_EXT3_CR8LEG (1U << 4) 597fcf5ef2aSThomas Huth #define CPUID_EXT3_ABM (1U << 5) 598fcf5ef2aSThomas Huth #define CPUID_EXT3_SSE4A (1U << 6) 599fcf5ef2aSThomas Huth #define CPUID_EXT3_MISALIGNSSE (1U << 7) 600fcf5ef2aSThomas Huth #define CPUID_EXT3_3DNOWPREFETCH (1U << 8) 601fcf5ef2aSThomas Huth #define CPUID_EXT3_OSVW (1U << 9) 602fcf5ef2aSThomas Huth #define CPUID_EXT3_IBS (1U << 10) 603fcf5ef2aSThomas Huth #define CPUID_EXT3_XOP (1U << 11) 604fcf5ef2aSThomas Huth #define CPUID_EXT3_SKINIT (1U << 12) 605fcf5ef2aSThomas Huth #define CPUID_EXT3_WDT (1U << 13) 606fcf5ef2aSThomas Huth #define CPUID_EXT3_LWP (1U << 15) 607fcf5ef2aSThomas Huth #define CPUID_EXT3_FMA4 (1U << 16) 608fcf5ef2aSThomas Huth #define CPUID_EXT3_TCE (1U << 17) 609fcf5ef2aSThomas Huth #define CPUID_EXT3_NODEID (1U << 19) 610fcf5ef2aSThomas Huth #define CPUID_EXT3_TBM (1U << 21) 611fcf5ef2aSThomas Huth #define CPUID_EXT3_TOPOEXT (1U << 22) 612fcf5ef2aSThomas Huth #define CPUID_EXT3_PERFCORE (1U << 23) 613fcf5ef2aSThomas Huth #define CPUID_EXT3_PERFNB (1U << 24) 614fcf5ef2aSThomas Huth 615fcf5ef2aSThomas Huth #define CPUID_SVM_NPT (1U << 0) 616fcf5ef2aSThomas Huth #define CPUID_SVM_LBRV (1U << 1) 617fcf5ef2aSThomas Huth #define CPUID_SVM_SVMLOCK (1U << 2) 618fcf5ef2aSThomas Huth #define CPUID_SVM_NRIPSAVE (1U << 3) 619fcf5ef2aSThomas Huth #define CPUID_SVM_TSCSCALE (1U << 4) 620fcf5ef2aSThomas Huth #define CPUID_SVM_VMCBCLEAN (1U << 5) 621fcf5ef2aSThomas Huth #define CPUID_SVM_FLUSHASID (1U << 6) 622fcf5ef2aSThomas Huth #define CPUID_SVM_DECODEASSIST (1U << 7) 623fcf5ef2aSThomas Huth #define CPUID_SVM_PAUSEFILTER (1U << 10) 624fcf5ef2aSThomas Huth #define CPUID_SVM_PFTHRESHOLD (1U << 12) 625fcf5ef2aSThomas Huth 626fcf5ef2aSThomas Huth #define CPUID_7_0_EBX_FSGSBASE (1U << 0) 627fcf5ef2aSThomas Huth #define CPUID_7_0_EBX_BMI1 (1U << 3) 628fcf5ef2aSThomas Huth #define CPUID_7_0_EBX_HLE (1U << 4) 629fcf5ef2aSThomas Huth #define CPUID_7_0_EBX_AVX2 (1U << 5) 630fcf5ef2aSThomas Huth #define CPUID_7_0_EBX_SMEP (1U << 7) 631fcf5ef2aSThomas Huth #define CPUID_7_0_EBX_BMI2 (1U << 8) 632fcf5ef2aSThomas Huth #define CPUID_7_0_EBX_ERMS (1U << 9) 633fcf5ef2aSThomas Huth #define CPUID_7_0_EBX_INVPCID (1U << 10) 634fcf5ef2aSThomas Huth #define CPUID_7_0_EBX_RTM (1U << 11) 635fcf5ef2aSThomas Huth #define CPUID_7_0_EBX_MPX (1U << 14) 636fcf5ef2aSThomas Huth #define CPUID_7_0_EBX_AVX512F (1U << 16) /* AVX-512 Foundation */ 637fcf5ef2aSThomas Huth #define CPUID_7_0_EBX_AVX512DQ (1U << 17) /* AVX-512 Doubleword & Quadword Instrs */ 638fcf5ef2aSThomas Huth #define CPUID_7_0_EBX_RDSEED (1U << 18) 639fcf5ef2aSThomas Huth #define CPUID_7_0_EBX_ADX (1U << 19) 640fcf5ef2aSThomas Huth #define CPUID_7_0_EBX_SMAP (1U << 20) 641fcf5ef2aSThomas Huth #define CPUID_7_0_EBX_AVX512IFMA (1U << 21) /* AVX-512 Integer Fused Multiply Add */ 642fcf5ef2aSThomas Huth #define CPUID_7_0_EBX_PCOMMIT (1U << 22) /* Persistent Commit */ 643fcf5ef2aSThomas Huth #define CPUID_7_0_EBX_CLFLUSHOPT (1U << 23) /* Flush a Cache Line Optimized */ 644fcf5ef2aSThomas Huth #define CPUID_7_0_EBX_CLWB (1U << 24) /* Cache Line Write Back */ 645fcf5ef2aSThomas Huth #define CPUID_7_0_EBX_AVX512PF (1U << 26) /* AVX-512 Prefetch */ 646fcf5ef2aSThomas Huth #define CPUID_7_0_EBX_AVX512ER (1U << 27) /* AVX-512 Exponential and Reciprocal */ 647fcf5ef2aSThomas Huth #define CPUID_7_0_EBX_AVX512CD (1U << 28) /* AVX-512 Conflict Detection */ 648638cbd45SYi Sun #define CPUID_7_0_EBX_SHA_NI (1U << 29) /* SHA1/SHA256 Instruction Extensions */ 649fcf5ef2aSThomas Huth #define CPUID_7_0_EBX_AVX512BW (1U << 30) /* AVX-512 Byte and Word Instructions */ 650fcf5ef2aSThomas Huth #define CPUID_7_0_EBX_AVX512VL (1U << 31) /* AVX-512 Vector Length Extensions */ 651fcf5ef2aSThomas Huth 652c97d6d2cSSergio Andres Gomez Del Real #define CPUID_7_0_ECX_AVX512BMI (1U << 1) 653fcf5ef2aSThomas Huth #define CPUID_7_0_ECX_VBMI (1U << 1) /* AVX-512 Vector Byte Manipulation Instrs */ 654fcf5ef2aSThomas Huth #define CPUID_7_0_ECX_UMIP (1U << 2) 655fcf5ef2aSThomas Huth #define CPUID_7_0_ECX_PKU (1U << 3) 656fcf5ef2aSThomas Huth #define CPUID_7_0_ECX_OSPKE (1U << 4) 657aff9e6e4SYang Zhong #define CPUID_7_0_ECX_VBMI2 (1U << 6) /* Additional VBMI Instrs */ 658aff9e6e4SYang Zhong #define CPUID_7_0_ECX_GFNI (1U << 8) 659aff9e6e4SYang Zhong #define CPUID_7_0_ECX_VAES (1U << 9) 660aff9e6e4SYang Zhong #define CPUID_7_0_ECX_VPCLMULQDQ (1U << 10) 661aff9e6e4SYang Zhong #define CPUID_7_0_ECX_AVX512VNNI (1U << 11) 662aff9e6e4SYang Zhong #define CPUID_7_0_ECX_AVX512BITALG (1U << 12) 663f7754377SHe Chen #define CPUID_7_0_ECX_AVX512_VPOPCNTDQ (1U << 14) /* POPCNT for vectors of DW/QW */ 6646c7c3c21SKirill A. Shutemov #define CPUID_7_0_ECX_LA57 (1U << 16) 665fcf5ef2aSThomas Huth #define CPUID_7_0_ECX_RDPID (1U << 22) 666fcf5ef2aSThomas Huth 667fcf5ef2aSThomas Huth #define CPUID_7_0_EDX_AVX512_4VNNIW (1U << 2) /* AVX512 Neural Network Instructions */ 668fcf5ef2aSThomas Huth #define CPUID_7_0_EDX_AVX512_4FMAPS (1U << 3) /* AVX512 Multiply Accumulation Single Precision */ 669fcf5ef2aSThomas Huth 670fcf5ef2aSThomas Huth #define CPUID_XSAVE_XSAVEOPT (1U << 0) 671fcf5ef2aSThomas Huth #define CPUID_XSAVE_XSAVEC (1U << 1) 672fcf5ef2aSThomas Huth #define CPUID_XSAVE_XGETBV1 (1U << 2) 673fcf5ef2aSThomas Huth #define CPUID_XSAVE_XSAVES (1U << 3) 674fcf5ef2aSThomas Huth 675fcf5ef2aSThomas Huth #define CPUID_6_EAX_ARAT (1U << 2) 676fcf5ef2aSThomas Huth 677fcf5ef2aSThomas Huth /* CPUID[0x80000007].EDX flags: */ 678fcf5ef2aSThomas Huth #define CPUID_APM_INVTSC (1U << 8) 679fcf5ef2aSThomas Huth 680fcf5ef2aSThomas Huth #define CPUID_VENDOR_SZ 12 681fcf5ef2aSThomas Huth 682fcf5ef2aSThomas Huth #define CPUID_VENDOR_INTEL_1 0x756e6547 /* "Genu" */ 683fcf5ef2aSThomas Huth #define CPUID_VENDOR_INTEL_2 0x49656e69 /* "ineI" */ 684fcf5ef2aSThomas Huth #define CPUID_VENDOR_INTEL_3 0x6c65746e /* "ntel" */ 685fcf5ef2aSThomas Huth #define CPUID_VENDOR_INTEL "GenuineIntel" 686fcf5ef2aSThomas Huth 687fcf5ef2aSThomas Huth #define CPUID_VENDOR_AMD_1 0x68747541 /* "Auth" */ 688fcf5ef2aSThomas Huth #define CPUID_VENDOR_AMD_2 0x69746e65 /* "enti" */ 689fcf5ef2aSThomas Huth #define CPUID_VENDOR_AMD_3 0x444d4163 /* "cAMD" */ 690fcf5ef2aSThomas Huth #define CPUID_VENDOR_AMD "AuthenticAMD" 691fcf5ef2aSThomas Huth 692fcf5ef2aSThomas Huth #define CPUID_VENDOR_VIA "CentaurHauls" 693fcf5ef2aSThomas Huth 694fcf5ef2aSThomas Huth #define CPUID_MWAIT_IBE (1U << 1) /* Interrupts can exit capability */ 695fcf5ef2aSThomas Huth #define CPUID_MWAIT_EMX (1U << 0) /* enumeration supported */ 696fcf5ef2aSThomas Huth 697fcf5ef2aSThomas Huth /* CPUID[0xB].ECX level types */ 698fcf5ef2aSThomas Huth #define CPUID_TOPOLOGY_LEVEL_INVALID (0U << 8) 699fcf5ef2aSThomas Huth #define CPUID_TOPOLOGY_LEVEL_SMT (1U << 8) 700fcf5ef2aSThomas Huth #define CPUID_TOPOLOGY_LEVEL_CORE (2U << 8) 701fcf5ef2aSThomas Huth 702fcf5ef2aSThomas Huth #ifndef HYPERV_SPINLOCK_NEVER_RETRY 703fcf5ef2aSThomas Huth #define HYPERV_SPINLOCK_NEVER_RETRY 0xFFFFFFFF 704fcf5ef2aSThomas Huth #endif 705fcf5ef2aSThomas Huth 706fcf5ef2aSThomas Huth #define EXCP00_DIVZ 0 707fcf5ef2aSThomas Huth #define EXCP01_DB 1 708fcf5ef2aSThomas Huth #define EXCP02_NMI 2 709fcf5ef2aSThomas Huth #define EXCP03_INT3 3 710fcf5ef2aSThomas Huth #define EXCP04_INTO 4 711fcf5ef2aSThomas Huth #define EXCP05_BOUND 5 712fcf5ef2aSThomas Huth #define EXCP06_ILLOP 6 713fcf5ef2aSThomas Huth #define EXCP07_PREX 7 714fcf5ef2aSThomas Huth #define EXCP08_DBLE 8 715fcf5ef2aSThomas Huth #define EXCP09_XERR 9 716fcf5ef2aSThomas Huth #define EXCP0A_TSS 10 717fcf5ef2aSThomas Huth #define EXCP0B_NOSEG 11 718fcf5ef2aSThomas Huth #define EXCP0C_STACK 12 719fcf5ef2aSThomas Huth #define EXCP0D_GPF 13 720fcf5ef2aSThomas Huth #define EXCP0E_PAGE 14 721fcf5ef2aSThomas Huth #define EXCP10_COPR 16 722fcf5ef2aSThomas Huth #define EXCP11_ALGN 17 723fcf5ef2aSThomas Huth #define EXCP12_MCHK 18 724fcf5ef2aSThomas Huth 725fcf5ef2aSThomas Huth #define EXCP_SYSCALL 0x100 /* only happens in user only emulation 726fcf5ef2aSThomas Huth for syscall instruction */ 72710cde894SPaolo Bonzini #define EXCP_VMEXIT 0x100 728fcf5ef2aSThomas Huth 729fcf5ef2aSThomas Huth /* i386-specific interrupt pending bits. */ 730fcf5ef2aSThomas Huth #define CPU_INTERRUPT_POLL CPU_INTERRUPT_TGT_EXT_1 731fcf5ef2aSThomas Huth #define CPU_INTERRUPT_SMI CPU_INTERRUPT_TGT_EXT_2 732fcf5ef2aSThomas Huth #define CPU_INTERRUPT_NMI CPU_INTERRUPT_TGT_EXT_3 733fcf5ef2aSThomas Huth #define CPU_INTERRUPT_MCE CPU_INTERRUPT_TGT_EXT_4 734fcf5ef2aSThomas Huth #define CPU_INTERRUPT_VIRQ CPU_INTERRUPT_TGT_INT_0 735fcf5ef2aSThomas Huth #define CPU_INTERRUPT_SIPI CPU_INTERRUPT_TGT_INT_1 736fcf5ef2aSThomas Huth #define CPU_INTERRUPT_TPR CPU_INTERRUPT_TGT_INT_2 737fcf5ef2aSThomas Huth 738fcf5ef2aSThomas Huth /* Use a clearer name for this. */ 739fcf5ef2aSThomas Huth #define CPU_INTERRUPT_INIT CPU_INTERRUPT_RESET 740fcf5ef2aSThomas Huth 741fcf5ef2aSThomas Huth /* Instead of computing the condition codes after each x86 instruction, 742fcf5ef2aSThomas Huth * QEMU just stores one operand (called CC_SRC), the result 743fcf5ef2aSThomas Huth * (called CC_DST) and the type of operation (called CC_OP). When the 744fcf5ef2aSThomas Huth * condition codes are needed, the condition codes can be calculated 745fcf5ef2aSThomas Huth * using this information. Condition codes are not generated if they 746fcf5ef2aSThomas Huth * are only needed for conditional branches. 747fcf5ef2aSThomas Huth */ 748fcf5ef2aSThomas Huth typedef enum { 749fcf5ef2aSThomas Huth CC_OP_DYNAMIC, /* must use dynamic code to get cc_op */ 750fcf5ef2aSThomas Huth CC_OP_EFLAGS, /* all cc are explicitly computed, CC_SRC = flags */ 751fcf5ef2aSThomas Huth 752fcf5ef2aSThomas Huth CC_OP_MULB, /* modify all flags, C, O = (CC_SRC != 0) */ 753fcf5ef2aSThomas Huth CC_OP_MULW, 754fcf5ef2aSThomas Huth CC_OP_MULL, 755fcf5ef2aSThomas Huth CC_OP_MULQ, 756fcf5ef2aSThomas Huth 757fcf5ef2aSThomas Huth CC_OP_ADDB, /* modify all flags, CC_DST = res, CC_SRC = src1 */ 758fcf5ef2aSThomas Huth CC_OP_ADDW, 759fcf5ef2aSThomas Huth CC_OP_ADDL, 760fcf5ef2aSThomas Huth CC_OP_ADDQ, 761fcf5ef2aSThomas Huth 762fcf5ef2aSThomas Huth CC_OP_ADCB, /* modify all flags, CC_DST = res, CC_SRC = src1 */ 763fcf5ef2aSThomas Huth CC_OP_ADCW, 764fcf5ef2aSThomas Huth CC_OP_ADCL, 765fcf5ef2aSThomas Huth CC_OP_ADCQ, 766fcf5ef2aSThomas Huth 767fcf5ef2aSThomas Huth CC_OP_SUBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */ 768fcf5ef2aSThomas Huth CC_OP_SUBW, 769fcf5ef2aSThomas Huth CC_OP_SUBL, 770fcf5ef2aSThomas Huth CC_OP_SUBQ, 771fcf5ef2aSThomas Huth 772fcf5ef2aSThomas Huth CC_OP_SBBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */ 773fcf5ef2aSThomas Huth CC_OP_SBBW, 774fcf5ef2aSThomas Huth CC_OP_SBBL, 775fcf5ef2aSThomas Huth CC_OP_SBBQ, 776fcf5ef2aSThomas Huth 777fcf5ef2aSThomas Huth CC_OP_LOGICB, /* modify all flags, CC_DST = res */ 778fcf5ef2aSThomas Huth CC_OP_LOGICW, 779fcf5ef2aSThomas Huth CC_OP_LOGICL, 780fcf5ef2aSThomas Huth CC_OP_LOGICQ, 781fcf5ef2aSThomas Huth 782fcf5ef2aSThomas Huth CC_OP_INCB, /* modify all flags except, CC_DST = res, CC_SRC = C */ 783fcf5ef2aSThomas Huth CC_OP_INCW, 784fcf5ef2aSThomas Huth CC_OP_INCL, 785fcf5ef2aSThomas Huth CC_OP_INCQ, 786fcf5ef2aSThomas Huth 787fcf5ef2aSThomas Huth CC_OP_DECB, /* modify all flags except, CC_DST = res, CC_SRC = C */ 788fcf5ef2aSThomas Huth CC_OP_DECW, 789fcf5ef2aSThomas Huth CC_OP_DECL, 790fcf5ef2aSThomas Huth CC_OP_DECQ, 791fcf5ef2aSThomas Huth 792fcf5ef2aSThomas Huth CC_OP_SHLB, /* modify all flags, CC_DST = res, CC_SRC.msb = C */ 793fcf5ef2aSThomas Huth CC_OP_SHLW, 794fcf5ef2aSThomas Huth CC_OP_SHLL, 795fcf5ef2aSThomas Huth CC_OP_SHLQ, 796fcf5ef2aSThomas Huth 797fcf5ef2aSThomas Huth CC_OP_SARB, /* modify all flags, CC_DST = res, CC_SRC.lsb = C */ 798fcf5ef2aSThomas Huth CC_OP_SARW, 799fcf5ef2aSThomas Huth CC_OP_SARL, 800fcf5ef2aSThomas Huth CC_OP_SARQ, 801fcf5ef2aSThomas Huth 802fcf5ef2aSThomas Huth CC_OP_BMILGB, /* Z,S via CC_DST, C = SRC==0; O=0; P,A undefined */ 803fcf5ef2aSThomas Huth CC_OP_BMILGW, 804fcf5ef2aSThomas Huth CC_OP_BMILGL, 805fcf5ef2aSThomas Huth CC_OP_BMILGQ, 806fcf5ef2aSThomas Huth 807fcf5ef2aSThomas Huth CC_OP_ADCX, /* CC_DST = C, CC_SRC = rest. */ 808fcf5ef2aSThomas Huth CC_OP_ADOX, /* CC_DST = O, CC_SRC = rest. */ 809fcf5ef2aSThomas Huth CC_OP_ADCOX, /* CC_DST = C, CC_SRC2 = O, CC_SRC = rest. */ 810fcf5ef2aSThomas Huth 811fcf5ef2aSThomas Huth CC_OP_CLR, /* Z set, all other flags clear. */ 8124885c3c4SRichard Henderson CC_OP_POPCNT, /* Z via CC_SRC, all other flags clear. */ 813fcf5ef2aSThomas Huth 814fcf5ef2aSThomas Huth CC_OP_NB, 815fcf5ef2aSThomas Huth } CCOp; 816fcf5ef2aSThomas Huth 817fcf5ef2aSThomas Huth typedef struct SegmentCache { 818fcf5ef2aSThomas Huth uint32_t selector; 819fcf5ef2aSThomas Huth target_ulong base; 820fcf5ef2aSThomas Huth uint32_t limit; 821fcf5ef2aSThomas Huth uint32_t flags; 822fcf5ef2aSThomas Huth } SegmentCache; 823fcf5ef2aSThomas Huth 824fcf5ef2aSThomas Huth #define MMREG_UNION(n, bits) \ 825fcf5ef2aSThomas Huth union n { \ 826fcf5ef2aSThomas Huth uint8_t _b_##n[(bits)/8]; \ 827fcf5ef2aSThomas Huth uint16_t _w_##n[(bits)/16]; \ 828fcf5ef2aSThomas Huth uint32_t _l_##n[(bits)/32]; \ 829fcf5ef2aSThomas Huth uint64_t _q_##n[(bits)/64]; \ 830fcf5ef2aSThomas Huth float32 _s_##n[(bits)/32]; \ 831fcf5ef2aSThomas Huth float64 _d_##n[(bits)/64]; \ 832fcf5ef2aSThomas Huth } 833fcf5ef2aSThomas Huth 834c97d6d2cSSergio Andres Gomez Del Real typedef union { 835c97d6d2cSSergio Andres Gomez Del Real uint8_t _b[16]; 836c97d6d2cSSergio Andres Gomez Del Real uint16_t _w[8]; 837c97d6d2cSSergio Andres Gomez Del Real uint32_t _l[4]; 838c97d6d2cSSergio Andres Gomez Del Real uint64_t _q[2]; 839c97d6d2cSSergio Andres Gomez Del Real } XMMReg; 840c97d6d2cSSergio Andres Gomez Del Real 841c97d6d2cSSergio Andres Gomez Del Real typedef union { 842c97d6d2cSSergio Andres Gomez Del Real uint8_t _b[32]; 843c97d6d2cSSergio Andres Gomez Del Real uint16_t _w[16]; 844c97d6d2cSSergio Andres Gomez Del Real uint32_t _l[8]; 845c97d6d2cSSergio Andres Gomez Del Real uint64_t _q[4]; 846c97d6d2cSSergio Andres Gomez Del Real } YMMReg; 847c97d6d2cSSergio Andres Gomez Del Real 848fcf5ef2aSThomas Huth typedef MMREG_UNION(ZMMReg, 512) ZMMReg; 849fcf5ef2aSThomas Huth typedef MMREG_UNION(MMXReg, 64) MMXReg; 850fcf5ef2aSThomas Huth 851fcf5ef2aSThomas Huth typedef struct BNDReg { 852fcf5ef2aSThomas Huth uint64_t lb; 853fcf5ef2aSThomas Huth uint64_t ub; 854fcf5ef2aSThomas Huth } BNDReg; 855fcf5ef2aSThomas Huth 856fcf5ef2aSThomas Huth typedef struct BNDCSReg { 857fcf5ef2aSThomas Huth uint64_t cfgu; 858fcf5ef2aSThomas Huth uint64_t sts; 859fcf5ef2aSThomas Huth } BNDCSReg; 860fcf5ef2aSThomas Huth 861fcf5ef2aSThomas Huth #define BNDCFG_ENABLE 1ULL 862fcf5ef2aSThomas Huth #define BNDCFG_BNDPRESERVE 2ULL 863fcf5ef2aSThomas Huth #define BNDCFG_BDIR_MASK TARGET_PAGE_MASK 864fcf5ef2aSThomas Huth 865fcf5ef2aSThomas Huth #ifdef HOST_WORDS_BIGENDIAN 866fcf5ef2aSThomas Huth #define ZMM_B(n) _b_ZMMReg[63 - (n)] 867fcf5ef2aSThomas Huth #define ZMM_W(n) _w_ZMMReg[31 - (n)] 868fcf5ef2aSThomas Huth #define ZMM_L(n) _l_ZMMReg[15 - (n)] 869fcf5ef2aSThomas Huth #define ZMM_S(n) _s_ZMMReg[15 - (n)] 870fcf5ef2aSThomas Huth #define ZMM_Q(n) _q_ZMMReg[7 - (n)] 871fcf5ef2aSThomas Huth #define ZMM_D(n) _d_ZMMReg[7 - (n)] 872fcf5ef2aSThomas Huth 873fcf5ef2aSThomas Huth #define MMX_B(n) _b_MMXReg[7 - (n)] 874fcf5ef2aSThomas Huth #define MMX_W(n) _w_MMXReg[3 - (n)] 875fcf5ef2aSThomas Huth #define MMX_L(n) _l_MMXReg[1 - (n)] 876fcf5ef2aSThomas Huth #define MMX_S(n) _s_MMXReg[1 - (n)] 877fcf5ef2aSThomas Huth #else 878fcf5ef2aSThomas Huth #define ZMM_B(n) _b_ZMMReg[n] 879fcf5ef2aSThomas Huth #define ZMM_W(n) _w_ZMMReg[n] 880fcf5ef2aSThomas Huth #define ZMM_L(n) _l_ZMMReg[n] 881fcf5ef2aSThomas Huth #define ZMM_S(n) _s_ZMMReg[n] 882fcf5ef2aSThomas Huth #define ZMM_Q(n) _q_ZMMReg[n] 883fcf5ef2aSThomas Huth #define ZMM_D(n) _d_ZMMReg[n] 884fcf5ef2aSThomas Huth 885fcf5ef2aSThomas Huth #define MMX_B(n) _b_MMXReg[n] 886fcf5ef2aSThomas Huth #define MMX_W(n) _w_MMXReg[n] 887fcf5ef2aSThomas Huth #define MMX_L(n) _l_MMXReg[n] 888fcf5ef2aSThomas Huth #define MMX_S(n) _s_MMXReg[n] 889fcf5ef2aSThomas Huth #endif 890fcf5ef2aSThomas Huth #define MMX_Q(n) _q_MMXReg[n] 891fcf5ef2aSThomas Huth 892fcf5ef2aSThomas Huth typedef union { 893fcf5ef2aSThomas Huth floatx80 d __attribute__((aligned(16))); 894fcf5ef2aSThomas Huth MMXReg mmx; 895fcf5ef2aSThomas Huth } FPReg; 896fcf5ef2aSThomas Huth 897fcf5ef2aSThomas Huth typedef struct { 898fcf5ef2aSThomas Huth uint64_t base; 899fcf5ef2aSThomas Huth uint64_t mask; 900fcf5ef2aSThomas Huth } MTRRVar; 901fcf5ef2aSThomas Huth 902fcf5ef2aSThomas Huth #define CPU_NB_REGS64 16 903fcf5ef2aSThomas Huth #define CPU_NB_REGS32 8 904fcf5ef2aSThomas Huth 905fcf5ef2aSThomas Huth #ifdef TARGET_X86_64 906fcf5ef2aSThomas Huth #define CPU_NB_REGS CPU_NB_REGS64 907fcf5ef2aSThomas Huth #else 908fcf5ef2aSThomas Huth #define CPU_NB_REGS CPU_NB_REGS32 909fcf5ef2aSThomas Huth #endif 910fcf5ef2aSThomas Huth 911fcf5ef2aSThomas Huth #define MAX_FIXED_COUNTERS 3 912fcf5ef2aSThomas Huth #define MAX_GP_COUNTERS (MSR_IA32_PERF_STATUS - MSR_P6_EVNTSEL0) 913fcf5ef2aSThomas Huth 914fcf5ef2aSThomas Huth #define NB_MMU_MODES 3 915fcf5ef2aSThomas Huth #define TARGET_INSN_START_EXTRA_WORDS 1 916fcf5ef2aSThomas Huth 917fcf5ef2aSThomas Huth #define NB_OPMASK_REGS 8 918fcf5ef2aSThomas Huth 919fcf5ef2aSThomas Huth /* CPU can't have 0xFFFFFFFF APIC ID, use that value to distinguish 920fcf5ef2aSThomas Huth * that APIC ID hasn't been set yet 921fcf5ef2aSThomas Huth */ 922fcf5ef2aSThomas Huth #define UNASSIGNED_APIC_ID 0xFFFFFFFF 923fcf5ef2aSThomas Huth 924fcf5ef2aSThomas Huth typedef union X86LegacyXSaveArea { 925fcf5ef2aSThomas Huth struct { 926fcf5ef2aSThomas Huth uint16_t fcw; 927fcf5ef2aSThomas Huth uint16_t fsw; 928fcf5ef2aSThomas Huth uint8_t ftw; 929fcf5ef2aSThomas Huth uint8_t reserved; 930fcf5ef2aSThomas Huth uint16_t fpop; 931fcf5ef2aSThomas Huth uint64_t fpip; 932fcf5ef2aSThomas Huth uint64_t fpdp; 933fcf5ef2aSThomas Huth uint32_t mxcsr; 934fcf5ef2aSThomas Huth uint32_t mxcsr_mask; 935fcf5ef2aSThomas Huth FPReg fpregs[8]; 936fcf5ef2aSThomas Huth uint8_t xmm_regs[16][16]; 937fcf5ef2aSThomas Huth }; 938fcf5ef2aSThomas Huth uint8_t data[512]; 939fcf5ef2aSThomas Huth } X86LegacyXSaveArea; 940fcf5ef2aSThomas Huth 941fcf5ef2aSThomas Huth typedef struct X86XSaveHeader { 942fcf5ef2aSThomas Huth uint64_t xstate_bv; 943fcf5ef2aSThomas Huth uint64_t xcomp_bv; 944fcf5ef2aSThomas Huth uint64_t reserve0; 945fcf5ef2aSThomas Huth uint8_t reserved[40]; 946fcf5ef2aSThomas Huth } X86XSaveHeader; 947fcf5ef2aSThomas Huth 948fcf5ef2aSThomas Huth /* Ext. save area 2: AVX State */ 949fcf5ef2aSThomas Huth typedef struct XSaveAVX { 950fcf5ef2aSThomas Huth uint8_t ymmh[16][16]; 951fcf5ef2aSThomas Huth } XSaveAVX; 952fcf5ef2aSThomas Huth 953fcf5ef2aSThomas Huth /* Ext. save area 3: BNDREG */ 954fcf5ef2aSThomas Huth typedef struct XSaveBNDREG { 955fcf5ef2aSThomas Huth BNDReg bnd_regs[4]; 956fcf5ef2aSThomas Huth } XSaveBNDREG; 957fcf5ef2aSThomas Huth 958fcf5ef2aSThomas Huth /* Ext. save area 4: BNDCSR */ 959fcf5ef2aSThomas Huth typedef union XSaveBNDCSR { 960fcf5ef2aSThomas Huth BNDCSReg bndcsr; 961fcf5ef2aSThomas Huth uint8_t data[64]; 962fcf5ef2aSThomas Huth } XSaveBNDCSR; 963fcf5ef2aSThomas Huth 964fcf5ef2aSThomas Huth /* Ext. save area 5: Opmask */ 965fcf5ef2aSThomas Huth typedef struct XSaveOpmask { 966fcf5ef2aSThomas Huth uint64_t opmask_regs[NB_OPMASK_REGS]; 967fcf5ef2aSThomas Huth } XSaveOpmask; 968fcf5ef2aSThomas Huth 969fcf5ef2aSThomas Huth /* Ext. save area 6: ZMM_Hi256 */ 970fcf5ef2aSThomas Huth typedef struct XSaveZMM_Hi256 { 971fcf5ef2aSThomas Huth uint8_t zmm_hi256[16][32]; 972fcf5ef2aSThomas Huth } XSaveZMM_Hi256; 973fcf5ef2aSThomas Huth 974fcf5ef2aSThomas Huth /* Ext. save area 7: Hi16_ZMM */ 975fcf5ef2aSThomas Huth typedef struct XSaveHi16_ZMM { 976fcf5ef2aSThomas Huth uint8_t hi16_zmm[16][64]; 977fcf5ef2aSThomas Huth } XSaveHi16_ZMM; 978fcf5ef2aSThomas Huth 979fcf5ef2aSThomas Huth /* Ext. save area 9: PKRU state */ 980fcf5ef2aSThomas Huth typedef struct XSavePKRU { 981fcf5ef2aSThomas Huth uint32_t pkru; 982fcf5ef2aSThomas Huth uint32_t padding; 983fcf5ef2aSThomas Huth } XSavePKRU; 984fcf5ef2aSThomas Huth 985fcf5ef2aSThomas Huth typedef struct X86XSaveArea { 986fcf5ef2aSThomas Huth X86LegacyXSaveArea legacy; 987fcf5ef2aSThomas Huth X86XSaveHeader header; 988fcf5ef2aSThomas Huth 989fcf5ef2aSThomas Huth /* Extended save areas: */ 990fcf5ef2aSThomas Huth 991fcf5ef2aSThomas Huth /* AVX State: */ 992fcf5ef2aSThomas Huth XSaveAVX avx_state; 993fcf5ef2aSThomas Huth uint8_t padding[960 - 576 - sizeof(XSaveAVX)]; 994fcf5ef2aSThomas Huth /* MPX State: */ 995fcf5ef2aSThomas Huth XSaveBNDREG bndreg_state; 996fcf5ef2aSThomas Huth XSaveBNDCSR bndcsr_state; 997fcf5ef2aSThomas Huth /* AVX-512 State: */ 998fcf5ef2aSThomas Huth XSaveOpmask opmask_state; 999fcf5ef2aSThomas Huth XSaveZMM_Hi256 zmm_hi256_state; 1000fcf5ef2aSThomas Huth XSaveHi16_ZMM hi16_zmm_state; 1001fcf5ef2aSThomas Huth /* PKRU State: */ 1002fcf5ef2aSThomas Huth XSavePKRU pkru_state; 1003fcf5ef2aSThomas Huth } X86XSaveArea; 1004fcf5ef2aSThomas Huth 1005fcf5ef2aSThomas Huth QEMU_BUILD_BUG_ON(offsetof(X86XSaveArea, avx_state) != 0x240); 1006fcf5ef2aSThomas Huth QEMU_BUILD_BUG_ON(sizeof(XSaveAVX) != 0x100); 1007fcf5ef2aSThomas Huth QEMU_BUILD_BUG_ON(offsetof(X86XSaveArea, bndreg_state) != 0x3c0); 1008fcf5ef2aSThomas Huth QEMU_BUILD_BUG_ON(sizeof(XSaveBNDREG) != 0x40); 1009fcf5ef2aSThomas Huth QEMU_BUILD_BUG_ON(offsetof(X86XSaveArea, bndcsr_state) != 0x400); 1010fcf5ef2aSThomas Huth QEMU_BUILD_BUG_ON(sizeof(XSaveBNDCSR) != 0x40); 1011fcf5ef2aSThomas Huth QEMU_BUILD_BUG_ON(offsetof(X86XSaveArea, opmask_state) != 0x440); 1012fcf5ef2aSThomas Huth QEMU_BUILD_BUG_ON(sizeof(XSaveOpmask) != 0x40); 1013fcf5ef2aSThomas Huth QEMU_BUILD_BUG_ON(offsetof(X86XSaveArea, zmm_hi256_state) != 0x480); 1014fcf5ef2aSThomas Huth QEMU_BUILD_BUG_ON(sizeof(XSaveZMM_Hi256) != 0x200); 1015fcf5ef2aSThomas Huth QEMU_BUILD_BUG_ON(offsetof(X86XSaveArea, hi16_zmm_state) != 0x680); 1016fcf5ef2aSThomas Huth QEMU_BUILD_BUG_ON(sizeof(XSaveHi16_ZMM) != 0x400); 1017fcf5ef2aSThomas Huth QEMU_BUILD_BUG_ON(offsetof(X86XSaveArea, pkru_state) != 0xA80); 1018fcf5ef2aSThomas Huth QEMU_BUILD_BUG_ON(sizeof(XSavePKRU) != 0x8); 1019fcf5ef2aSThomas Huth 1020fcf5ef2aSThomas Huth typedef enum TPRAccess { 1021fcf5ef2aSThomas Huth TPR_ACCESS_READ, 1022fcf5ef2aSThomas Huth TPR_ACCESS_WRITE, 1023fcf5ef2aSThomas Huth } TPRAccess; 1024fcf5ef2aSThomas Huth 1025fcf5ef2aSThomas Huth typedef struct CPUX86State { 1026fcf5ef2aSThomas Huth /* standard registers */ 1027fcf5ef2aSThomas Huth target_ulong regs[CPU_NB_REGS]; 1028fcf5ef2aSThomas Huth target_ulong eip; 1029fcf5ef2aSThomas Huth target_ulong eflags; /* eflags register. During CPU emulation, CC 1030fcf5ef2aSThomas Huth flags and DF are set to zero because they are 1031fcf5ef2aSThomas Huth stored elsewhere */ 1032fcf5ef2aSThomas Huth 1033fcf5ef2aSThomas Huth /* emulator internal eflags handling */ 1034fcf5ef2aSThomas Huth target_ulong cc_dst; 1035fcf5ef2aSThomas Huth target_ulong cc_src; 1036fcf5ef2aSThomas Huth target_ulong cc_src2; 1037fcf5ef2aSThomas Huth uint32_t cc_op; 1038fcf5ef2aSThomas Huth int32_t df; /* D flag : 1 if D = 0, -1 if D = 1 */ 1039fcf5ef2aSThomas Huth uint32_t hflags; /* TB flags, see HF_xxx constants. These flags 1040fcf5ef2aSThomas Huth are known at translation time. */ 1041fcf5ef2aSThomas Huth uint32_t hflags2; /* various other flags, see HF2_xxx constants. */ 1042fcf5ef2aSThomas Huth 1043fcf5ef2aSThomas Huth /* segments */ 1044fcf5ef2aSThomas Huth SegmentCache segs[6]; /* selector values */ 1045fcf5ef2aSThomas Huth SegmentCache ldt; 1046fcf5ef2aSThomas Huth SegmentCache tr; 1047fcf5ef2aSThomas Huth SegmentCache gdt; /* only base and limit are used */ 1048fcf5ef2aSThomas Huth SegmentCache idt; /* only base and limit are used */ 1049fcf5ef2aSThomas Huth 1050fcf5ef2aSThomas Huth target_ulong cr[5]; /* NOTE: cr1 is unused */ 1051fcf5ef2aSThomas Huth int32_t a20_mask; 1052fcf5ef2aSThomas Huth 1053fcf5ef2aSThomas Huth BNDReg bnd_regs[4]; 1054fcf5ef2aSThomas Huth BNDCSReg bndcs_regs; 1055fcf5ef2aSThomas Huth uint64_t msr_bndcfgs; 1056fcf5ef2aSThomas Huth uint64_t efer; 1057fcf5ef2aSThomas Huth 1058fcf5ef2aSThomas Huth /* Beginning of state preserved by INIT (dummy marker). */ 1059fcf5ef2aSThomas Huth struct {} start_init_save; 1060fcf5ef2aSThomas Huth 1061fcf5ef2aSThomas Huth /* FPU state */ 1062fcf5ef2aSThomas Huth unsigned int fpstt; /* top of stack index */ 1063fcf5ef2aSThomas Huth uint16_t fpus; 1064fcf5ef2aSThomas Huth uint16_t fpuc; 1065fcf5ef2aSThomas Huth uint8_t fptags[8]; /* 0 = valid, 1 = empty */ 1066fcf5ef2aSThomas Huth FPReg fpregs[8]; 1067fcf5ef2aSThomas Huth /* KVM-only so far */ 1068fcf5ef2aSThomas Huth uint16_t fpop; 1069fcf5ef2aSThomas Huth uint64_t fpip; 1070fcf5ef2aSThomas Huth uint64_t fpdp; 1071fcf5ef2aSThomas Huth 1072fcf5ef2aSThomas Huth /* emulator internal variables */ 1073fcf5ef2aSThomas Huth float_status fp_status; 1074fcf5ef2aSThomas Huth floatx80 ft0; 1075fcf5ef2aSThomas Huth 1076fcf5ef2aSThomas Huth float_status mmx_status; /* for 3DNow! float ops */ 1077fcf5ef2aSThomas Huth float_status sse_status; 1078fcf5ef2aSThomas Huth uint32_t mxcsr; 1079fcf5ef2aSThomas Huth ZMMReg xmm_regs[CPU_NB_REGS == 8 ? 8 : 32]; 1080fcf5ef2aSThomas Huth ZMMReg xmm_t0; 1081fcf5ef2aSThomas Huth MMXReg mmx_t0; 1082fcf5ef2aSThomas Huth 1083c97d6d2cSSergio Andres Gomez Del Real XMMReg ymmh_regs[CPU_NB_REGS]; 1084c97d6d2cSSergio Andres Gomez Del Real 1085fcf5ef2aSThomas Huth uint64_t opmask_regs[NB_OPMASK_REGS]; 1086c97d6d2cSSergio Andres Gomez Del Real YMMReg zmmh_regs[CPU_NB_REGS]; 1087c97d6d2cSSergio Andres Gomez Del Real ZMMReg hi16_zmm_regs[CPU_NB_REGS]; 1088fcf5ef2aSThomas Huth 1089fcf5ef2aSThomas Huth /* sysenter registers */ 1090fcf5ef2aSThomas Huth uint32_t sysenter_cs; 1091fcf5ef2aSThomas Huth target_ulong sysenter_esp; 1092fcf5ef2aSThomas Huth target_ulong sysenter_eip; 1093fcf5ef2aSThomas Huth uint64_t star; 1094fcf5ef2aSThomas Huth 1095fcf5ef2aSThomas Huth uint64_t vm_hsave; 1096fcf5ef2aSThomas Huth 1097fcf5ef2aSThomas Huth #ifdef TARGET_X86_64 1098fcf5ef2aSThomas Huth target_ulong lstar; 1099fcf5ef2aSThomas Huth target_ulong cstar; 1100fcf5ef2aSThomas Huth target_ulong fmask; 1101fcf5ef2aSThomas Huth target_ulong kernelgsbase; 1102fcf5ef2aSThomas Huth #endif 1103fcf5ef2aSThomas Huth 1104fcf5ef2aSThomas Huth uint64_t tsc; 1105fcf5ef2aSThomas Huth uint64_t tsc_adjust; 1106fcf5ef2aSThomas Huth uint64_t tsc_deadline; 1107fcf5ef2aSThomas Huth uint64_t tsc_aux; 1108fcf5ef2aSThomas Huth 1109fcf5ef2aSThomas Huth uint64_t xcr0; 1110fcf5ef2aSThomas Huth 1111fcf5ef2aSThomas Huth uint64_t mcg_status; 1112fcf5ef2aSThomas Huth uint64_t msr_ia32_misc_enable; 1113fcf5ef2aSThomas Huth uint64_t msr_ia32_feature_control; 1114fcf5ef2aSThomas Huth 1115fcf5ef2aSThomas Huth uint64_t msr_fixed_ctr_ctrl; 1116fcf5ef2aSThomas Huth uint64_t msr_global_ctrl; 1117fcf5ef2aSThomas Huth uint64_t msr_global_status; 1118fcf5ef2aSThomas Huth uint64_t msr_global_ovf_ctrl; 1119fcf5ef2aSThomas Huth uint64_t msr_fixed_counters[MAX_FIXED_COUNTERS]; 1120fcf5ef2aSThomas Huth uint64_t msr_gp_counters[MAX_GP_COUNTERS]; 1121fcf5ef2aSThomas Huth uint64_t msr_gp_evtsel[MAX_GP_COUNTERS]; 1122fcf5ef2aSThomas Huth 1123fcf5ef2aSThomas Huth uint64_t pat; 1124fcf5ef2aSThomas Huth uint32_t smbase; 1125fcf5ef2aSThomas Huth 1126fcf5ef2aSThomas Huth uint32_t pkru; 1127fcf5ef2aSThomas Huth 1128fcf5ef2aSThomas Huth /* End of state preserved by INIT (dummy marker). */ 1129fcf5ef2aSThomas Huth struct {} end_init_save; 1130fcf5ef2aSThomas Huth 1131fcf5ef2aSThomas Huth uint64_t system_time_msr; 1132fcf5ef2aSThomas Huth uint64_t wall_clock_msr; 1133fcf5ef2aSThomas Huth uint64_t steal_time_msr; 1134fcf5ef2aSThomas Huth uint64_t async_pf_en_msr; 1135fcf5ef2aSThomas Huth uint64_t pv_eoi_en_msr; 1136fcf5ef2aSThomas Huth 1137da1cc323SEvgeny Yakovlev /* Partition-wide HV MSRs, will be updated only on the first vcpu */ 1138fcf5ef2aSThomas Huth uint64_t msr_hv_hypercall; 1139fcf5ef2aSThomas Huth uint64_t msr_hv_guest_os_id; 1140fcf5ef2aSThomas Huth uint64_t msr_hv_tsc; 1141da1cc323SEvgeny Yakovlev 1142da1cc323SEvgeny Yakovlev /* Per-VCPU HV MSRs */ 1143da1cc323SEvgeny Yakovlev uint64_t msr_hv_vapic; 11445e953812SRoman Kagan uint64_t msr_hv_crash_params[HV_CRASH_PARAMS]; 1145fcf5ef2aSThomas Huth uint64_t msr_hv_runtime; 1146fcf5ef2aSThomas Huth uint64_t msr_hv_synic_control; 1147fcf5ef2aSThomas Huth uint64_t msr_hv_synic_evt_page; 1148fcf5ef2aSThomas Huth uint64_t msr_hv_synic_msg_page; 11495e953812SRoman Kagan uint64_t msr_hv_synic_sint[HV_SINT_COUNT]; 11505e953812SRoman Kagan uint64_t msr_hv_stimer_config[HV_STIMER_COUNT]; 11515e953812SRoman Kagan uint64_t msr_hv_stimer_count[HV_STIMER_COUNT]; 1152fcf5ef2aSThomas Huth 1153fcf5ef2aSThomas Huth /* exception/interrupt handling */ 1154fcf5ef2aSThomas Huth int error_code; 1155fcf5ef2aSThomas Huth int exception_is_int; 1156fcf5ef2aSThomas Huth target_ulong exception_next_eip; 1157fcf5ef2aSThomas Huth target_ulong dr[8]; /* debug registers; note dr4 and dr5 are unused */ 1158fcf5ef2aSThomas Huth union { 1159fcf5ef2aSThomas Huth struct CPUBreakpoint *cpu_breakpoint[4]; 1160fcf5ef2aSThomas Huth struct CPUWatchpoint *cpu_watchpoint[4]; 1161fcf5ef2aSThomas Huth }; /* break/watchpoints for dr[0..3] */ 1162fcf5ef2aSThomas Huth int old_exception; /* exception in flight */ 1163fcf5ef2aSThomas Huth 1164fcf5ef2aSThomas Huth uint64_t vm_vmcb; 1165fcf5ef2aSThomas Huth uint64_t tsc_offset; 1166fcf5ef2aSThomas Huth uint64_t intercept; 1167fcf5ef2aSThomas Huth uint16_t intercept_cr_read; 1168fcf5ef2aSThomas Huth uint16_t intercept_cr_write; 1169fcf5ef2aSThomas Huth uint16_t intercept_dr_read; 1170fcf5ef2aSThomas Huth uint16_t intercept_dr_write; 1171fcf5ef2aSThomas Huth uint32_t intercept_exceptions; 1172fcf5ef2aSThomas Huth uint8_t v_tpr; 1173fcf5ef2aSThomas Huth 1174fcf5ef2aSThomas Huth /* KVM states, automatically cleared on reset */ 1175fcf5ef2aSThomas Huth uint8_t nmi_injected; 1176fcf5ef2aSThomas Huth uint8_t nmi_pending; 1177fcf5ef2aSThomas Huth 11781f5c00cfSAlex Bennée /* Fields up to this point are cleared by a CPU reset */ 11791f5c00cfSAlex Bennée struct {} end_reset_fields; 11801f5c00cfSAlex Bennée 1181fcf5ef2aSThomas Huth CPU_COMMON 1182fcf5ef2aSThomas Huth 11831f5c00cfSAlex Bennée /* Fields after CPU_COMMON are preserved across CPU reset. */ 1184fcf5ef2aSThomas Huth 1185fcf5ef2aSThomas Huth /* processor features (e.g. for CPUID insn) */ 1186fcf5ef2aSThomas Huth /* Minimum level/xlevel/xlevel2, based on CPU model + features */ 1187fcf5ef2aSThomas Huth uint32_t cpuid_min_level, cpuid_min_xlevel, cpuid_min_xlevel2; 1188fcf5ef2aSThomas Huth /* Maximum level/xlevel/xlevel2 value for auto-assignment: */ 1189fcf5ef2aSThomas Huth uint32_t cpuid_max_level, cpuid_max_xlevel, cpuid_max_xlevel2; 1190fcf5ef2aSThomas Huth /* Actual level/xlevel/xlevel2 value: */ 1191fcf5ef2aSThomas Huth uint32_t cpuid_level, cpuid_xlevel, cpuid_xlevel2; 1192fcf5ef2aSThomas Huth uint32_t cpuid_vendor1; 1193fcf5ef2aSThomas Huth uint32_t cpuid_vendor2; 1194fcf5ef2aSThomas Huth uint32_t cpuid_vendor3; 1195fcf5ef2aSThomas Huth uint32_t cpuid_version; 1196fcf5ef2aSThomas Huth FeatureWordArray features; 1197d4a606b3SEduardo Habkost /* Features that were explicitly enabled/disabled */ 1198d4a606b3SEduardo Habkost FeatureWordArray user_features; 1199fcf5ef2aSThomas Huth uint32_t cpuid_model[12]; 1200fcf5ef2aSThomas Huth 1201fcf5ef2aSThomas Huth /* MTRRs */ 1202fcf5ef2aSThomas Huth uint64_t mtrr_fixed[11]; 1203fcf5ef2aSThomas Huth uint64_t mtrr_deftype; 1204fcf5ef2aSThomas Huth MTRRVar mtrr_var[MSR_MTRRcap_VCNT]; 1205fcf5ef2aSThomas Huth 1206fcf5ef2aSThomas Huth /* For KVM */ 1207fcf5ef2aSThomas Huth uint32_t mp_state; 1208fcf5ef2aSThomas Huth int32_t exception_injected; 1209fcf5ef2aSThomas Huth int32_t interrupt_injected; 1210fcf5ef2aSThomas Huth uint8_t soft_interrupt; 1211fcf5ef2aSThomas Huth uint8_t has_error_code; 1212c97d6d2cSSergio Andres Gomez Del Real uint32_t ins_len; 1213fcf5ef2aSThomas Huth uint32_t sipi_vector; 1214fcf5ef2aSThomas Huth bool tsc_valid; 1215fcf5ef2aSThomas Huth int64_t tsc_khz; 1216fcf5ef2aSThomas Huth int64_t user_tsc_khz; /* for sanity check only */ 1217fcf5ef2aSThomas Huth void *kvm_xsave_buf; 1218c97d6d2cSSergio Andres Gomez Del Real #if defined(CONFIG_HVF) 1219c97d6d2cSSergio Andres Gomez Del Real HVFX86EmulatorState *hvf_emul; 1220c97d6d2cSSergio Andres Gomez Del Real #endif 1221fcf5ef2aSThomas Huth 1222fcf5ef2aSThomas Huth uint64_t mcg_cap; 1223fcf5ef2aSThomas Huth uint64_t mcg_ctl; 1224fcf5ef2aSThomas Huth uint64_t mcg_ext_ctl; 1225fcf5ef2aSThomas Huth uint64_t mce_banks[MCE_BANKS_DEF*4]; 1226fcf5ef2aSThomas Huth uint64_t xstate_bv; 1227fcf5ef2aSThomas Huth 1228fcf5ef2aSThomas Huth /* vmstate */ 1229fcf5ef2aSThomas Huth uint16_t fpus_vmstate; 1230fcf5ef2aSThomas Huth uint16_t fptag_vmstate; 1231fcf5ef2aSThomas Huth uint16_t fpregs_format_vmstate; 1232fcf5ef2aSThomas Huth 1233fcf5ef2aSThomas Huth uint64_t xss; 1234fcf5ef2aSThomas Huth 1235fcf5ef2aSThomas Huth TPRAccess tpr_access_type; 1236fcf5ef2aSThomas Huth } CPUX86State; 1237fcf5ef2aSThomas Huth 1238fcf5ef2aSThomas Huth struct kvm_msrs; 1239fcf5ef2aSThomas Huth 1240fcf5ef2aSThomas Huth /** 1241fcf5ef2aSThomas Huth * X86CPU: 1242fcf5ef2aSThomas Huth * @env: #CPUX86State 1243fcf5ef2aSThomas Huth * @migratable: If set, only migratable flags will be accepted when "enforce" 1244fcf5ef2aSThomas Huth * mode is used, and only migratable flags will be included in the "host" 1245fcf5ef2aSThomas Huth * CPU model. 1246fcf5ef2aSThomas Huth * 1247fcf5ef2aSThomas Huth * An x86 CPU. 1248fcf5ef2aSThomas Huth */ 1249fcf5ef2aSThomas Huth struct X86CPU { 1250fcf5ef2aSThomas Huth /*< private >*/ 1251fcf5ef2aSThomas Huth CPUState parent_obj; 1252fcf5ef2aSThomas Huth /*< public >*/ 1253fcf5ef2aSThomas Huth 1254fcf5ef2aSThomas Huth CPUX86State env; 1255fcf5ef2aSThomas Huth 1256fcf5ef2aSThomas Huth bool hyperv_vapic; 1257fcf5ef2aSThomas Huth bool hyperv_relaxed_timing; 1258fcf5ef2aSThomas Huth int hyperv_spinlock_attempts; 1259fcf5ef2aSThomas Huth char *hyperv_vendor_id; 1260fcf5ef2aSThomas Huth bool hyperv_time; 1261fcf5ef2aSThomas Huth bool hyperv_crash; 1262fcf5ef2aSThomas Huth bool hyperv_reset; 1263fcf5ef2aSThomas Huth bool hyperv_vpindex; 1264fcf5ef2aSThomas Huth bool hyperv_runtime; 1265fcf5ef2aSThomas Huth bool hyperv_synic; 1266fcf5ef2aSThomas Huth bool hyperv_stimer; 1267fcf5ef2aSThomas Huth bool check_cpuid; 1268fcf5ef2aSThomas Huth bool enforce_cpuid; 1269fcf5ef2aSThomas Huth bool expose_kvm; 12701ce36bfeSDaniel P. Berrange bool expose_tcg; 1271fcf5ef2aSThomas Huth bool migratable; 127244bd8e53SEduardo Habkost bool max_features; /* Enable all supported features automatically */ 1273fcf5ef2aSThomas Huth uint32_t apic_id; 1274fcf5ef2aSThomas Huth 12759954a158SPhil Dennis-Jordan /* Enables publishing of TSC increment and Local APIC bus frequencies to 12769954a158SPhil Dennis-Jordan * the guest OS in CPUID page 0x40000010, the same way that VMWare does. */ 12779954a158SPhil Dennis-Jordan bool vmware_cpuid_freq; 12789954a158SPhil Dennis-Jordan 1279fcf5ef2aSThomas Huth /* if true the CPUID code directly forward host cache leaves to the guest */ 1280fcf5ef2aSThomas Huth bool cache_info_passthrough; 1281fcf5ef2aSThomas Huth 1282fcf5ef2aSThomas Huth /* Features that were filtered out because of missing host capabilities */ 1283fcf5ef2aSThomas Huth uint32_t filtered_features[FEATURE_WORDS]; 1284fcf5ef2aSThomas Huth 1285fcf5ef2aSThomas Huth /* Enable PMU CPUID bits. This can't be enabled by default yet because 1286fcf5ef2aSThomas Huth * it doesn't have ABI stability guarantees, as it passes all PMU CPUID 1287fcf5ef2aSThomas Huth * bits returned by GET_SUPPORTED_CPUID (that depend on host CPU and kernel 1288fcf5ef2aSThomas Huth * capabilities) directly to the guest. 1289fcf5ef2aSThomas Huth */ 1290fcf5ef2aSThomas Huth bool enable_pmu; 1291fcf5ef2aSThomas Huth 1292fcf5ef2aSThomas Huth /* LMCE support can be enabled/disabled via cpu option 'lmce=on/off'. It is 1293fcf5ef2aSThomas Huth * disabled by default to avoid breaking migration between QEMU with 1294fcf5ef2aSThomas Huth * different LMCE configurations. 1295fcf5ef2aSThomas Huth */ 1296fcf5ef2aSThomas Huth bool enable_lmce; 1297fcf5ef2aSThomas Huth 1298fcf5ef2aSThomas Huth /* Compatibility bits for old machine types. 1299fcf5ef2aSThomas Huth * If true present virtual l3 cache for VM, the vcpus in the same virtual 1300fcf5ef2aSThomas Huth * socket share an virtual l3 cache. 1301fcf5ef2aSThomas Huth */ 1302fcf5ef2aSThomas Huth bool enable_l3_cache; 1303fcf5ef2aSThomas Huth 1304fcf5ef2aSThomas Huth /* Compatibility bits for old machine types: */ 1305fcf5ef2aSThomas Huth bool enable_cpuid_0xb; 1306fcf5ef2aSThomas Huth 1307fcf5ef2aSThomas Huth /* Enable auto level-increase for all CPUID leaves */ 1308fcf5ef2aSThomas Huth bool full_cpuid_auto_level; 1309fcf5ef2aSThomas Huth 1310fcf5ef2aSThomas Huth /* if true fill the top bits of the MTRR_PHYSMASKn variable range */ 1311fcf5ef2aSThomas Huth bool fill_mtrr_mask; 1312fcf5ef2aSThomas Huth 1313fcf5ef2aSThomas Huth /* if true override the phys_bits value with a value read from the host */ 1314fcf5ef2aSThomas Huth bool host_phys_bits; 1315fcf5ef2aSThomas Huth 1316fc3a1fd7SDr. David Alan Gilbert /* Stop SMI delivery for migration compatibility with old machines */ 1317fc3a1fd7SDr. David Alan Gilbert bool kvm_no_smi_migration; 1318fc3a1fd7SDr. David Alan Gilbert 1319fcf5ef2aSThomas Huth /* Number of physical address bits supported */ 1320fcf5ef2aSThomas Huth uint32_t phys_bits; 1321fcf5ef2aSThomas Huth 1322fcf5ef2aSThomas Huth /* in order to simplify APIC support, we leave this pointer to the 1323fcf5ef2aSThomas Huth user */ 1324fcf5ef2aSThomas Huth struct DeviceState *apic_state; 1325fcf5ef2aSThomas Huth struct MemoryRegion *cpu_as_root, *cpu_as_mem, *smram; 1326fcf5ef2aSThomas Huth Notifier machine_done; 1327fcf5ef2aSThomas Huth 1328fcf5ef2aSThomas Huth struct kvm_msrs *kvm_msr_buf; 1329fcf5ef2aSThomas Huth 133015f8b142SIgor Mammedov int32_t node_id; /* NUMA node this CPU belongs to */ 1331fcf5ef2aSThomas Huth int32_t socket_id; 1332fcf5ef2aSThomas Huth int32_t core_id; 1333fcf5ef2aSThomas Huth int32_t thread_id; 13346c69dfb6SGonglei 13356c69dfb6SGonglei int32_t hv_max_vps; 1336fcf5ef2aSThomas Huth }; 1337fcf5ef2aSThomas Huth 1338fcf5ef2aSThomas Huth static inline X86CPU *x86_env_get_cpu(CPUX86State *env) 1339fcf5ef2aSThomas Huth { 1340fcf5ef2aSThomas Huth return container_of(env, X86CPU, env); 1341fcf5ef2aSThomas Huth } 1342fcf5ef2aSThomas Huth 1343fcf5ef2aSThomas Huth #define ENV_GET_CPU(e) CPU(x86_env_get_cpu(e)) 1344fcf5ef2aSThomas Huth 1345fcf5ef2aSThomas Huth #define ENV_OFFSET offsetof(X86CPU, env) 1346fcf5ef2aSThomas Huth 1347fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 1348fcf5ef2aSThomas Huth extern struct VMStateDescription vmstate_x86_cpu; 1349fcf5ef2aSThomas Huth #endif 1350fcf5ef2aSThomas Huth 1351fcf5ef2aSThomas Huth /** 1352fcf5ef2aSThomas Huth * x86_cpu_do_interrupt: 1353fcf5ef2aSThomas Huth * @cpu: vCPU the interrupt is to be handled by. 1354fcf5ef2aSThomas Huth */ 1355fcf5ef2aSThomas Huth void x86_cpu_do_interrupt(CPUState *cpu); 1356fcf5ef2aSThomas Huth bool x86_cpu_exec_interrupt(CPUState *cpu, int int_req); 1357fcf5ef2aSThomas Huth 1358fcf5ef2aSThomas Huth int x86_cpu_write_elf64_note(WriteCoreDumpFunction f, CPUState *cpu, 1359fcf5ef2aSThomas Huth int cpuid, void *opaque); 1360fcf5ef2aSThomas Huth int x86_cpu_write_elf32_note(WriteCoreDumpFunction f, CPUState *cpu, 1361fcf5ef2aSThomas Huth int cpuid, void *opaque); 1362fcf5ef2aSThomas Huth int x86_cpu_write_elf64_qemunote(WriteCoreDumpFunction f, CPUState *cpu, 1363fcf5ef2aSThomas Huth void *opaque); 1364fcf5ef2aSThomas Huth int x86_cpu_write_elf32_qemunote(WriteCoreDumpFunction f, CPUState *cpu, 1365fcf5ef2aSThomas Huth void *opaque); 1366fcf5ef2aSThomas Huth 1367fcf5ef2aSThomas Huth void x86_cpu_get_memory_mapping(CPUState *cpu, MemoryMappingList *list, 1368fcf5ef2aSThomas Huth Error **errp); 1369fcf5ef2aSThomas Huth 1370fcf5ef2aSThomas Huth void x86_cpu_dump_state(CPUState *cs, FILE *f, fprintf_function cpu_fprintf, 1371fcf5ef2aSThomas Huth int flags); 1372fcf5ef2aSThomas Huth 1373fcf5ef2aSThomas Huth hwaddr x86_cpu_get_phys_page_debug(CPUState *cpu, vaddr addr); 1374fcf5ef2aSThomas Huth 1375fcf5ef2aSThomas Huth int x86_cpu_gdb_read_register(CPUState *cpu, uint8_t *buf, int reg); 1376fcf5ef2aSThomas Huth int x86_cpu_gdb_write_register(CPUState *cpu, uint8_t *buf, int reg); 1377fcf5ef2aSThomas Huth 1378fcf5ef2aSThomas Huth void x86_cpu_exec_enter(CPUState *cpu); 1379fcf5ef2aSThomas Huth void x86_cpu_exec_exit(CPUState *cpu); 1380fcf5ef2aSThomas Huth 1381fcf5ef2aSThomas Huth void x86_cpu_list(FILE *f, fprintf_function cpu_fprintf); 1382fcf5ef2aSThomas Huth int cpu_x86_support_mca_broadcast(CPUX86State *env); 1383fcf5ef2aSThomas Huth 1384fcf5ef2aSThomas Huth int cpu_get_pic_interrupt(CPUX86State *s); 1385fcf5ef2aSThomas Huth /* MSDOS compatibility mode FPU exception support */ 1386fcf5ef2aSThomas Huth void cpu_set_ferr(CPUX86State *s); 1387fcf5ef2aSThomas Huth 1388fcf5ef2aSThomas Huth /* this function must always be used to load data in the segment 1389fcf5ef2aSThomas Huth cache: it synchronizes the hflags with the segment cache values */ 1390fcf5ef2aSThomas Huth static inline void cpu_x86_load_seg_cache(CPUX86State *env, 1391fcf5ef2aSThomas Huth int seg_reg, unsigned int selector, 1392fcf5ef2aSThomas Huth target_ulong base, 1393fcf5ef2aSThomas Huth unsigned int limit, 1394fcf5ef2aSThomas Huth unsigned int flags) 1395fcf5ef2aSThomas Huth { 1396fcf5ef2aSThomas Huth SegmentCache *sc; 1397fcf5ef2aSThomas Huth unsigned int new_hflags; 1398fcf5ef2aSThomas Huth 1399fcf5ef2aSThomas Huth sc = &env->segs[seg_reg]; 1400fcf5ef2aSThomas Huth sc->selector = selector; 1401fcf5ef2aSThomas Huth sc->base = base; 1402fcf5ef2aSThomas Huth sc->limit = limit; 1403fcf5ef2aSThomas Huth sc->flags = flags; 1404fcf5ef2aSThomas Huth 1405fcf5ef2aSThomas Huth /* update the hidden flags */ 1406fcf5ef2aSThomas Huth { 1407fcf5ef2aSThomas Huth if (seg_reg == R_CS) { 1408fcf5ef2aSThomas Huth #ifdef TARGET_X86_64 1409fcf5ef2aSThomas Huth if ((env->hflags & HF_LMA_MASK) && (flags & DESC_L_MASK)) { 1410fcf5ef2aSThomas Huth /* long mode */ 1411fcf5ef2aSThomas Huth env->hflags |= HF_CS32_MASK | HF_SS32_MASK | HF_CS64_MASK; 1412fcf5ef2aSThomas Huth env->hflags &= ~(HF_ADDSEG_MASK); 1413fcf5ef2aSThomas Huth } else 1414fcf5ef2aSThomas Huth #endif 1415fcf5ef2aSThomas Huth { 1416fcf5ef2aSThomas Huth /* legacy / compatibility case */ 1417fcf5ef2aSThomas Huth new_hflags = (env->segs[R_CS].flags & DESC_B_MASK) 1418fcf5ef2aSThomas Huth >> (DESC_B_SHIFT - HF_CS32_SHIFT); 1419fcf5ef2aSThomas Huth env->hflags = (env->hflags & ~(HF_CS32_MASK | HF_CS64_MASK)) | 1420fcf5ef2aSThomas Huth new_hflags; 1421fcf5ef2aSThomas Huth } 1422fcf5ef2aSThomas Huth } 1423fcf5ef2aSThomas Huth if (seg_reg == R_SS) { 1424fcf5ef2aSThomas Huth int cpl = (flags >> DESC_DPL_SHIFT) & 3; 1425fcf5ef2aSThomas Huth #if HF_CPL_MASK != 3 1426fcf5ef2aSThomas Huth #error HF_CPL_MASK is hardcoded 1427fcf5ef2aSThomas Huth #endif 1428fcf5ef2aSThomas Huth env->hflags = (env->hflags & ~HF_CPL_MASK) | cpl; 1429fcf5ef2aSThomas Huth } 1430fcf5ef2aSThomas Huth new_hflags = (env->segs[R_SS].flags & DESC_B_MASK) 1431fcf5ef2aSThomas Huth >> (DESC_B_SHIFT - HF_SS32_SHIFT); 1432fcf5ef2aSThomas Huth if (env->hflags & HF_CS64_MASK) { 1433fcf5ef2aSThomas Huth /* zero base assumed for DS, ES and SS in long mode */ 1434fcf5ef2aSThomas Huth } else if (!(env->cr[0] & CR0_PE_MASK) || 1435fcf5ef2aSThomas Huth (env->eflags & VM_MASK) || 1436fcf5ef2aSThomas Huth !(env->hflags & HF_CS32_MASK)) { 1437fcf5ef2aSThomas Huth /* XXX: try to avoid this test. The problem comes from the 1438fcf5ef2aSThomas Huth fact that is real mode or vm86 mode we only modify the 1439fcf5ef2aSThomas Huth 'base' and 'selector' fields of the segment cache to go 1440fcf5ef2aSThomas Huth faster. A solution may be to force addseg to one in 1441fcf5ef2aSThomas Huth translate-i386.c. */ 1442fcf5ef2aSThomas Huth new_hflags |= HF_ADDSEG_MASK; 1443fcf5ef2aSThomas Huth } else { 1444fcf5ef2aSThomas Huth new_hflags |= ((env->segs[R_DS].base | 1445fcf5ef2aSThomas Huth env->segs[R_ES].base | 1446fcf5ef2aSThomas Huth env->segs[R_SS].base) != 0) << 1447fcf5ef2aSThomas Huth HF_ADDSEG_SHIFT; 1448fcf5ef2aSThomas Huth } 1449fcf5ef2aSThomas Huth env->hflags = (env->hflags & 1450fcf5ef2aSThomas Huth ~(HF_SS32_MASK | HF_ADDSEG_MASK)) | new_hflags; 1451fcf5ef2aSThomas Huth } 1452fcf5ef2aSThomas Huth } 1453fcf5ef2aSThomas Huth 1454fcf5ef2aSThomas Huth static inline void cpu_x86_load_seg_cache_sipi(X86CPU *cpu, 1455fcf5ef2aSThomas Huth uint8_t sipi_vector) 1456fcf5ef2aSThomas Huth { 1457fcf5ef2aSThomas Huth CPUState *cs = CPU(cpu); 1458fcf5ef2aSThomas Huth CPUX86State *env = &cpu->env; 1459fcf5ef2aSThomas Huth 1460fcf5ef2aSThomas Huth env->eip = 0; 1461fcf5ef2aSThomas Huth cpu_x86_load_seg_cache(env, R_CS, sipi_vector << 8, 1462fcf5ef2aSThomas Huth sipi_vector << 12, 1463fcf5ef2aSThomas Huth env->segs[R_CS].limit, 1464fcf5ef2aSThomas Huth env->segs[R_CS].flags); 1465fcf5ef2aSThomas Huth cs->halted = 0; 1466fcf5ef2aSThomas Huth } 1467fcf5ef2aSThomas Huth 1468fcf5ef2aSThomas Huth int cpu_x86_get_descr_debug(CPUX86State *env, unsigned int selector, 1469fcf5ef2aSThomas Huth target_ulong *base, unsigned int *limit, 1470fcf5ef2aSThomas Huth unsigned int *flags); 1471fcf5ef2aSThomas Huth 1472fcf5ef2aSThomas Huth /* op_helper.c */ 1473fcf5ef2aSThomas Huth /* used for debug or cpu save/restore */ 1474fcf5ef2aSThomas Huth 1475fcf5ef2aSThomas Huth /* cpu-exec.c */ 1476fcf5ef2aSThomas Huth /* the following helpers are only usable in user mode simulation as 1477fcf5ef2aSThomas Huth they can trigger unexpected exceptions */ 1478fcf5ef2aSThomas Huth void cpu_x86_load_seg(CPUX86State *s, int seg_reg, int selector); 1479fcf5ef2aSThomas Huth void cpu_x86_fsave(CPUX86State *s, target_ulong ptr, int data32); 1480fcf5ef2aSThomas Huth void cpu_x86_frstor(CPUX86State *s, target_ulong ptr, int data32); 14811c1df019SPranith Kumar void cpu_x86_fxsave(CPUX86State *s, target_ulong ptr); 14821c1df019SPranith Kumar void cpu_x86_fxrstor(CPUX86State *s, target_ulong ptr); 1483fcf5ef2aSThomas Huth 1484fcf5ef2aSThomas Huth /* you can call this signal handler from your SIGBUS and SIGSEGV 1485fcf5ef2aSThomas Huth signal handlers to inform the virtual CPU of exceptions. non zero 1486fcf5ef2aSThomas Huth is returned if the signal was handled by the virtual CPU. */ 1487fcf5ef2aSThomas Huth int cpu_x86_signal_handler(int host_signum, void *pinfo, 1488fcf5ef2aSThomas Huth void *puc); 1489fcf5ef2aSThomas Huth 1490fcf5ef2aSThomas Huth /* cpu.c */ 1491fcf5ef2aSThomas Huth void cpu_x86_cpuid(CPUX86State *env, uint32_t index, uint32_t count, 1492fcf5ef2aSThomas Huth uint32_t *eax, uint32_t *ebx, 1493fcf5ef2aSThomas Huth uint32_t *ecx, uint32_t *edx); 1494fcf5ef2aSThomas Huth void cpu_clear_apic_feature(CPUX86State *env); 1495fcf5ef2aSThomas Huth void host_cpuid(uint32_t function, uint32_t count, 1496fcf5ef2aSThomas Huth uint32_t *eax, uint32_t *ebx, uint32_t *ecx, uint32_t *edx); 149720271d48SEduardo Habkost void host_vendor_fms(char *vendor, int *family, int *model, int *stepping); 1498fcf5ef2aSThomas Huth 1499fcf5ef2aSThomas Huth /* helper.c */ 1500fcf5ef2aSThomas Huth int x86_cpu_handle_mmu_fault(CPUState *cpu, vaddr addr, 1501fcf5ef2aSThomas Huth int is_write, int mmu_idx); 1502fcf5ef2aSThomas Huth void x86_cpu_set_a20(X86CPU *cpu, int a20_state); 1503fcf5ef2aSThomas Huth 1504fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 1505f8c45c65SPaolo Bonzini static inline int x86_asidx_from_attrs(CPUState *cs, MemTxAttrs attrs) 1506f8c45c65SPaolo Bonzini { 1507f8c45c65SPaolo Bonzini return !!attrs.secure; 1508f8c45c65SPaolo Bonzini } 1509f8c45c65SPaolo Bonzini 1510f8c45c65SPaolo Bonzini static inline AddressSpace *cpu_addressspace(CPUState *cs, MemTxAttrs attrs) 1511f8c45c65SPaolo Bonzini { 1512f8c45c65SPaolo Bonzini return cpu_get_address_space(cs, cpu_asidx_from_attrs(cs, attrs)); 1513f8c45c65SPaolo Bonzini } 1514f8c45c65SPaolo Bonzini 1515fcf5ef2aSThomas Huth uint8_t x86_ldub_phys(CPUState *cs, hwaddr addr); 1516fcf5ef2aSThomas Huth uint32_t x86_lduw_phys(CPUState *cs, hwaddr addr); 1517fcf5ef2aSThomas Huth uint32_t x86_ldl_phys(CPUState *cs, hwaddr addr); 1518fcf5ef2aSThomas Huth uint64_t x86_ldq_phys(CPUState *cs, hwaddr addr); 1519fcf5ef2aSThomas Huth void x86_stb_phys(CPUState *cs, hwaddr addr, uint8_t val); 1520fcf5ef2aSThomas Huth void x86_stl_phys_notdirty(CPUState *cs, hwaddr addr, uint32_t val); 1521fcf5ef2aSThomas Huth void x86_stw_phys(CPUState *cs, hwaddr addr, uint32_t val); 1522fcf5ef2aSThomas Huth void x86_stl_phys(CPUState *cs, hwaddr addr, uint32_t val); 1523fcf5ef2aSThomas Huth void x86_stq_phys(CPUState *cs, hwaddr addr, uint64_t val); 1524fcf5ef2aSThomas Huth #endif 1525fcf5ef2aSThomas Huth 1526fcf5ef2aSThomas Huth void breakpoint_handler(CPUState *cs); 1527fcf5ef2aSThomas Huth 1528fcf5ef2aSThomas Huth /* will be suppressed */ 1529fcf5ef2aSThomas Huth void cpu_x86_update_cr0(CPUX86State *env, uint32_t new_cr0); 1530fcf5ef2aSThomas Huth void cpu_x86_update_cr3(CPUX86State *env, target_ulong new_cr3); 1531fcf5ef2aSThomas Huth void cpu_x86_update_cr4(CPUX86State *env, uint32_t new_cr4); 1532fcf5ef2aSThomas Huth void cpu_x86_update_dr7(CPUX86State *env, uint32_t new_dr7); 1533fcf5ef2aSThomas Huth 1534fcf5ef2aSThomas Huth /* hw/pc.c */ 1535fcf5ef2aSThomas Huth uint64_t cpu_get_tsc(CPUX86State *env); 1536fcf5ef2aSThomas Huth 1537fcf5ef2aSThomas Huth #define TARGET_PAGE_BITS 12 1538fcf5ef2aSThomas Huth 1539fcf5ef2aSThomas Huth #ifdef TARGET_X86_64 1540fcf5ef2aSThomas Huth #define TARGET_PHYS_ADDR_SPACE_BITS 52 1541fcf5ef2aSThomas Huth /* ??? This is really 48 bits, sign-extended, but the only thing 1542fcf5ef2aSThomas Huth accessible to userland with bit 48 set is the VSYSCALL, and that 1543fcf5ef2aSThomas Huth is handled via other mechanisms. */ 1544fcf5ef2aSThomas Huth #define TARGET_VIRT_ADDR_SPACE_BITS 47 1545fcf5ef2aSThomas Huth #else 1546fcf5ef2aSThomas Huth #define TARGET_PHYS_ADDR_SPACE_BITS 36 1547fcf5ef2aSThomas Huth #define TARGET_VIRT_ADDR_SPACE_BITS 32 1548fcf5ef2aSThomas Huth #endif 1549fcf5ef2aSThomas Huth 1550fcf5ef2aSThomas Huth /* XXX: This value should match the one returned by CPUID 1551fcf5ef2aSThomas Huth * and in exec.c */ 1552fcf5ef2aSThomas Huth # if defined(TARGET_X86_64) 1553fcf5ef2aSThomas Huth # define TCG_PHYS_ADDR_BITS 40 1554fcf5ef2aSThomas Huth # else 1555fcf5ef2aSThomas Huth # define TCG_PHYS_ADDR_BITS 36 1556fcf5ef2aSThomas Huth # endif 1557fcf5ef2aSThomas Huth 1558fcf5ef2aSThomas Huth #define PHYS_ADDR_MASK MAKE_64BIT_MASK(0, TCG_PHYS_ADDR_BITS) 1559fcf5ef2aSThomas Huth 1560a7a1c09bSIgor Mammedov #define cpu_init(cpu_model) cpu_generic_init(TYPE_X86_CPU, cpu_model) 1561fcf5ef2aSThomas Huth 1562311ca98dSIgor Mammedov #define X86_CPU_TYPE_SUFFIX "-" TYPE_X86_CPU 1563311ca98dSIgor Mammedov #define X86_CPU_TYPE_NAME(name) (name X86_CPU_TYPE_SUFFIX) 1564311ca98dSIgor Mammedov 1565311ca98dSIgor Mammedov #ifdef TARGET_X86_64 1566311ca98dSIgor Mammedov #define TARGET_DEFAULT_CPU_TYPE X86_CPU_TYPE_NAME("qemu64") 1567311ca98dSIgor Mammedov #else 1568311ca98dSIgor Mammedov #define TARGET_DEFAULT_CPU_TYPE X86_CPU_TYPE_NAME("qemu32") 1569311ca98dSIgor Mammedov #endif 1570311ca98dSIgor Mammedov 1571fcf5ef2aSThomas Huth #define cpu_signal_handler cpu_x86_signal_handler 1572fcf5ef2aSThomas Huth #define cpu_list x86_cpu_list 1573fcf5ef2aSThomas Huth 1574fcf5ef2aSThomas Huth /* MMU modes definitions */ 1575fcf5ef2aSThomas Huth #define MMU_MODE0_SUFFIX _ksmap 1576fcf5ef2aSThomas Huth #define MMU_MODE1_SUFFIX _user 1577fcf5ef2aSThomas Huth #define MMU_MODE2_SUFFIX _knosmap /* SMAP disabled or CPL<3 && AC=1 */ 1578fcf5ef2aSThomas Huth #define MMU_KSMAP_IDX 0 1579fcf5ef2aSThomas Huth #define MMU_USER_IDX 1 1580fcf5ef2aSThomas Huth #define MMU_KNOSMAP_IDX 2 1581fcf5ef2aSThomas Huth static inline int cpu_mmu_index(CPUX86State *env, bool ifetch) 1582fcf5ef2aSThomas Huth { 1583fcf5ef2aSThomas Huth return (env->hflags & HF_CPL_MASK) == 3 ? MMU_USER_IDX : 1584fcf5ef2aSThomas Huth (!(env->hflags & HF_SMAP_MASK) || (env->eflags & AC_MASK)) 1585fcf5ef2aSThomas Huth ? MMU_KNOSMAP_IDX : MMU_KSMAP_IDX; 1586fcf5ef2aSThomas Huth } 1587fcf5ef2aSThomas Huth 1588fcf5ef2aSThomas Huth static inline int cpu_mmu_index_kernel(CPUX86State *env) 1589fcf5ef2aSThomas Huth { 1590fcf5ef2aSThomas Huth return !(env->hflags & HF_SMAP_MASK) ? MMU_KNOSMAP_IDX : 1591fcf5ef2aSThomas Huth ((env->hflags & HF_CPL_MASK) < 3 && (env->eflags & AC_MASK)) 1592fcf5ef2aSThomas Huth ? MMU_KNOSMAP_IDX : MMU_KSMAP_IDX; 1593fcf5ef2aSThomas Huth } 1594fcf5ef2aSThomas Huth 1595fcf5ef2aSThomas Huth #define CC_DST (env->cc_dst) 1596fcf5ef2aSThomas Huth #define CC_SRC (env->cc_src) 1597fcf5ef2aSThomas Huth #define CC_SRC2 (env->cc_src2) 1598fcf5ef2aSThomas Huth #define CC_OP (env->cc_op) 1599fcf5ef2aSThomas Huth 1600fcf5ef2aSThomas Huth /* n must be a constant to be efficient */ 1601fcf5ef2aSThomas Huth static inline target_long lshift(target_long x, int n) 1602fcf5ef2aSThomas Huth { 1603fcf5ef2aSThomas Huth if (n >= 0) { 1604fcf5ef2aSThomas Huth return x << n; 1605fcf5ef2aSThomas Huth } else { 1606fcf5ef2aSThomas Huth return x >> (-n); 1607fcf5ef2aSThomas Huth } 1608fcf5ef2aSThomas Huth } 1609fcf5ef2aSThomas Huth 1610fcf5ef2aSThomas Huth /* float macros */ 1611fcf5ef2aSThomas Huth #define FT0 (env->ft0) 1612fcf5ef2aSThomas Huth #define ST0 (env->fpregs[env->fpstt].d) 1613fcf5ef2aSThomas Huth #define ST(n) (env->fpregs[(env->fpstt + (n)) & 7].d) 1614fcf5ef2aSThomas Huth #define ST1 ST(1) 1615fcf5ef2aSThomas Huth 1616fcf5ef2aSThomas Huth /* translate.c */ 1617fcf5ef2aSThomas Huth void tcg_x86_init(void); 1618fcf5ef2aSThomas Huth 1619fcf5ef2aSThomas Huth #include "exec/cpu-all.h" 1620fcf5ef2aSThomas Huth #include "svm.h" 1621fcf5ef2aSThomas Huth 1622fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 1623fcf5ef2aSThomas Huth #include "hw/i386/apic.h" 1624fcf5ef2aSThomas Huth #endif 1625fcf5ef2aSThomas Huth 1626fcf5ef2aSThomas Huth static inline void cpu_get_tb_cpu_state(CPUX86State *env, target_ulong *pc, 1627fcf5ef2aSThomas Huth target_ulong *cs_base, uint32_t *flags) 1628fcf5ef2aSThomas Huth { 1629fcf5ef2aSThomas Huth *cs_base = env->segs[R_CS].base; 1630fcf5ef2aSThomas Huth *pc = *cs_base + env->eip; 1631fcf5ef2aSThomas Huth *flags = env->hflags | 1632fcf5ef2aSThomas Huth (env->eflags & (IOPL_MASK | TF_MASK | RF_MASK | VM_MASK | AC_MASK)); 1633fcf5ef2aSThomas Huth } 1634fcf5ef2aSThomas Huth 1635fcf5ef2aSThomas Huth void do_cpu_init(X86CPU *cpu); 1636fcf5ef2aSThomas Huth void do_cpu_sipi(X86CPU *cpu); 1637fcf5ef2aSThomas Huth 1638fcf5ef2aSThomas Huth #define MCE_INJECT_BROADCAST 1 1639fcf5ef2aSThomas Huth #define MCE_INJECT_UNCOND_AO 2 1640fcf5ef2aSThomas Huth 1641fcf5ef2aSThomas Huth void cpu_x86_inject_mce(Monitor *mon, X86CPU *cpu, int bank, 1642fcf5ef2aSThomas Huth uint64_t status, uint64_t mcg_status, uint64_t addr, 1643fcf5ef2aSThomas Huth uint64_t misc, int flags); 1644fcf5ef2aSThomas Huth 1645fcf5ef2aSThomas Huth /* excp_helper.c */ 1646fcf5ef2aSThomas Huth void QEMU_NORETURN raise_exception(CPUX86State *env, int exception_index); 1647fcf5ef2aSThomas Huth void QEMU_NORETURN raise_exception_ra(CPUX86State *env, int exception_index, 1648fcf5ef2aSThomas Huth uintptr_t retaddr); 1649fcf5ef2aSThomas Huth void QEMU_NORETURN raise_exception_err(CPUX86State *env, int exception_index, 1650fcf5ef2aSThomas Huth int error_code); 1651fcf5ef2aSThomas Huth void QEMU_NORETURN raise_exception_err_ra(CPUX86State *env, int exception_index, 1652fcf5ef2aSThomas Huth int error_code, uintptr_t retaddr); 1653fcf5ef2aSThomas Huth void QEMU_NORETURN raise_interrupt(CPUX86State *nenv, int intno, int is_int, 1654fcf5ef2aSThomas Huth int error_code, int next_eip_addend); 1655fcf5ef2aSThomas Huth 1656fcf5ef2aSThomas Huth /* cc_helper.c */ 1657fcf5ef2aSThomas Huth extern const uint8_t parity_table[256]; 1658fcf5ef2aSThomas Huth uint32_t cpu_cc_compute_all(CPUX86State *env1, int op); 1659fcf5ef2aSThomas Huth 1660fcf5ef2aSThomas Huth static inline uint32_t cpu_compute_eflags(CPUX86State *env) 1661fcf5ef2aSThomas Huth { 166279c664f6SYang Zhong uint32_t eflags = env->eflags; 166379c664f6SYang Zhong if (tcg_enabled()) { 166479c664f6SYang Zhong eflags |= cpu_cc_compute_all(env, CC_OP) | (env->df & DF_MASK); 166579c664f6SYang Zhong } 166679c664f6SYang Zhong return eflags; 1667fcf5ef2aSThomas Huth } 1668fcf5ef2aSThomas Huth 1669fcf5ef2aSThomas Huth /* NOTE: the translator must set DisasContext.cc_op to CC_OP_EFLAGS 1670fcf5ef2aSThomas Huth * after generating a call to a helper that uses this. 1671fcf5ef2aSThomas Huth */ 1672fcf5ef2aSThomas Huth static inline void cpu_load_eflags(CPUX86State *env, int eflags, 1673fcf5ef2aSThomas Huth int update_mask) 1674fcf5ef2aSThomas Huth { 1675fcf5ef2aSThomas Huth CC_SRC = eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C); 1676fcf5ef2aSThomas Huth CC_OP = CC_OP_EFLAGS; 1677fcf5ef2aSThomas Huth env->df = 1 - (2 * ((eflags >> 10) & 1)); 1678fcf5ef2aSThomas Huth env->eflags = (env->eflags & ~update_mask) | 1679fcf5ef2aSThomas Huth (eflags & update_mask) | 0x2; 1680fcf5ef2aSThomas Huth } 1681fcf5ef2aSThomas Huth 1682fcf5ef2aSThomas Huth /* load efer and update the corresponding hflags. XXX: do consistency 1683fcf5ef2aSThomas Huth checks with cpuid bits? */ 1684fcf5ef2aSThomas Huth static inline void cpu_load_efer(CPUX86State *env, uint64_t val) 1685fcf5ef2aSThomas Huth { 1686fcf5ef2aSThomas Huth env->efer = val; 1687fcf5ef2aSThomas Huth env->hflags &= ~(HF_LMA_MASK | HF_SVME_MASK); 1688fcf5ef2aSThomas Huth if (env->efer & MSR_EFER_LMA) { 1689fcf5ef2aSThomas Huth env->hflags |= HF_LMA_MASK; 1690fcf5ef2aSThomas Huth } 1691fcf5ef2aSThomas Huth if (env->efer & MSR_EFER_SVME) { 1692fcf5ef2aSThomas Huth env->hflags |= HF_SVME_MASK; 1693fcf5ef2aSThomas Huth } 1694fcf5ef2aSThomas Huth } 1695fcf5ef2aSThomas Huth 1696fcf5ef2aSThomas Huth static inline MemTxAttrs cpu_get_mem_attrs(CPUX86State *env) 1697fcf5ef2aSThomas Huth { 1698fcf5ef2aSThomas Huth return ((MemTxAttrs) { .secure = (env->hflags & HF_SMM_MASK) != 0 }); 1699fcf5ef2aSThomas Huth } 1700fcf5ef2aSThomas Huth 1701c8bc83a4SPaolo Bonzini static inline int32_t x86_get_a20_mask(CPUX86State *env) 1702c8bc83a4SPaolo Bonzini { 1703c8bc83a4SPaolo Bonzini if (env->hflags & HF_SMM_MASK) { 1704c8bc83a4SPaolo Bonzini return -1; 1705c8bc83a4SPaolo Bonzini } else { 1706c8bc83a4SPaolo Bonzini return env->a20_mask; 1707c8bc83a4SPaolo Bonzini } 1708c8bc83a4SPaolo Bonzini } 1709c8bc83a4SPaolo Bonzini 1710fcf5ef2aSThomas Huth /* fpu_helper.c */ 17111d8ad165SYang Zhong void update_fp_status(CPUX86State *env); 17121d8ad165SYang Zhong void update_mxcsr_status(CPUX86State *env); 17131d8ad165SYang Zhong 17141d8ad165SYang Zhong static inline void cpu_set_mxcsr(CPUX86State *env, uint32_t mxcsr) 17151d8ad165SYang Zhong { 17161d8ad165SYang Zhong env->mxcsr = mxcsr; 17171d8ad165SYang Zhong if (tcg_enabled()) { 17181d8ad165SYang Zhong update_mxcsr_status(env); 17191d8ad165SYang Zhong } 17201d8ad165SYang Zhong } 17211d8ad165SYang Zhong 17221d8ad165SYang Zhong static inline void cpu_set_fpuc(CPUX86State *env, uint16_t fpuc) 17231d8ad165SYang Zhong { 17241d8ad165SYang Zhong env->fpuc = fpuc; 17251d8ad165SYang Zhong if (tcg_enabled()) { 17261d8ad165SYang Zhong update_fp_status(env); 17271d8ad165SYang Zhong } 17281d8ad165SYang Zhong } 1729fcf5ef2aSThomas Huth 1730fcf5ef2aSThomas Huth /* mem_helper.c */ 1731fcf5ef2aSThomas Huth void helper_lock_init(void); 1732fcf5ef2aSThomas Huth 1733fcf5ef2aSThomas Huth /* svm_helper.c */ 1734fcf5ef2aSThomas Huth void cpu_svm_check_intercept_param(CPUX86State *env1, uint32_t type, 173565c9d60aSPaolo Bonzini uint64_t param, uintptr_t retaddr); 173665c9d60aSPaolo Bonzini void cpu_vmexit(CPUX86State *nenv, uint32_t exit_code, uint64_t exit_info_1, 173765c9d60aSPaolo Bonzini uintptr_t retaddr); 173810cde894SPaolo Bonzini void do_vmexit(CPUX86State *env, uint32_t exit_code, uint64_t exit_info_1); 1739fcf5ef2aSThomas Huth 1740fcf5ef2aSThomas Huth /* seg_helper.c */ 1741fcf5ef2aSThomas Huth void do_interrupt_x86_hardirq(CPUX86State *env, int intno, int is_hw); 1742fcf5ef2aSThomas Huth 1743fcf5ef2aSThomas Huth /* smm_helper.c */ 1744fcf5ef2aSThomas Huth void do_smm_enter(X86CPU *cpu); 1745fcf5ef2aSThomas Huth 1746fcf5ef2aSThomas Huth /* apic.c */ 1747fcf5ef2aSThomas Huth void cpu_report_tpr_access(CPUX86State *env, TPRAccess access); 1748fcf5ef2aSThomas Huth void apic_handle_tpr_access_report(DeviceState *d, target_ulong ip, 1749fcf5ef2aSThomas Huth TPRAccess access); 1750fcf5ef2aSThomas Huth 1751fcf5ef2aSThomas Huth 1752fcf5ef2aSThomas Huth /* Change the value of a KVM-specific default 1753fcf5ef2aSThomas Huth * 1754fcf5ef2aSThomas Huth * If value is NULL, no default will be set and the original 1755fcf5ef2aSThomas Huth * value from the CPU model table will be kept. 1756fcf5ef2aSThomas Huth * 1757fcf5ef2aSThomas Huth * It is valid to call this function only for properties that 1758fcf5ef2aSThomas Huth * are already present in the kvm_default_props table. 1759fcf5ef2aSThomas Huth */ 1760fcf5ef2aSThomas Huth void x86_cpu_change_kvm_default(const char *prop, const char *value); 1761fcf5ef2aSThomas Huth 1762fcf5ef2aSThomas Huth /* mpx_helper.c */ 1763fcf5ef2aSThomas Huth void cpu_sync_bndcs_hflags(CPUX86State *env); 1764fcf5ef2aSThomas Huth 1765fcf5ef2aSThomas Huth /* Return name of 32-bit register, from a R_* constant */ 1766fcf5ef2aSThomas Huth const char *get_register_name_32(unsigned int reg); 1767fcf5ef2aSThomas Huth 1768fcf5ef2aSThomas Huth void enable_compat_apic_id_mode(void); 1769fcf5ef2aSThomas Huth 1770fcf5ef2aSThomas Huth #define APIC_DEFAULT_ADDRESS 0xfee00000 1771fcf5ef2aSThomas Huth #define APIC_SPACE_SIZE 0x100000 1772fcf5ef2aSThomas Huth 1773fcf5ef2aSThomas Huth void x86_cpu_dump_local_apic_state(CPUState *cs, FILE *f, 1774fcf5ef2aSThomas Huth fprintf_function cpu_fprintf, int flags); 1775fcf5ef2aSThomas Huth 1776fcf5ef2aSThomas Huth /* cpu.c */ 1777fcf5ef2aSThomas Huth bool cpu_is_bsp(X86CPU *cpu); 1778fcf5ef2aSThomas Huth 177986a57621SSergio Andres Gomez Del Real void x86_cpu_xrstor_all_areas(X86CPU *cpu, const X86XSaveArea *buf); 178086a57621SSergio Andres Gomez Del Real void x86_cpu_xsave_all_areas(X86CPU *cpu, X86XSaveArea *buf); 1781fcf5ef2aSThomas Huth #endif /* I386_CPU_H */ 1782