1fcf5ef2aSThomas Huth /* 2fcf5ef2aSThomas Huth * i386 virtual CPU header 3fcf5ef2aSThomas Huth * 4fcf5ef2aSThomas Huth * Copyright (c) 2003 Fabrice Bellard 5fcf5ef2aSThomas Huth * 6fcf5ef2aSThomas Huth * This library is free software; you can redistribute it and/or 7fcf5ef2aSThomas Huth * modify it under the terms of the GNU Lesser General Public 8fcf5ef2aSThomas Huth * License as published by the Free Software Foundation; either 9d9ff33adSChetan Pant * version 2.1 of the License, or (at your option) any later version. 10fcf5ef2aSThomas Huth * 11fcf5ef2aSThomas Huth * This library is distributed in the hope that it will be useful, 12fcf5ef2aSThomas Huth * but WITHOUT ANY WARRANTY; without even the implied warranty of 13fcf5ef2aSThomas Huth * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 14fcf5ef2aSThomas Huth * Lesser General Public License for more details. 15fcf5ef2aSThomas Huth * 16fcf5ef2aSThomas Huth * You should have received a copy of the GNU Lesser General Public 17fcf5ef2aSThomas Huth * License along with this library; if not, see <http://www.gnu.org/licenses/>. 18fcf5ef2aSThomas Huth */ 19fcf5ef2aSThomas Huth 20fcf5ef2aSThomas Huth #ifndef I386_CPU_H 21fcf5ef2aSThomas Huth #define I386_CPU_H 22fcf5ef2aSThomas Huth 2314a48c1dSMarkus Armbruster #include "sysemu/tcg.h" 24fcf5ef2aSThomas Huth #include "cpu-qom.h" 25a9dc68d9SClaudio Fontana #include "kvm/hyperv-proto.h" 26c97d6d2cSSergio Andres Gomez Del Real #include "exec/cpu-defs.h" 2730d6ff66SVitaly Kuznetsov #include "qapi/qapi-types-common.h" 2869242e7eSMarc-André Lureau #include "qemu/cpu-float.h" 29b746a779SJoao Martins #include "qemu/timer.h" 30c97d6d2cSSergio Andres Gomez Del Real 31c723d4c1SDavid Woodhouse #define XEN_NR_VIRQS 24 32c723d4c1SDavid Woodhouse 3372c1701fSAlex Bennée /* The x86 has a strong memory model with some store-after-load re-ordering */ 3472c1701fSAlex Bennée #define TCG_GUEST_DEFAULT_MO (TCG_MO_ALL & ~TCG_MO_ST_LD) 3572c1701fSAlex Bennée 36e24fd076SDongjiu Geng #define KVM_HAVE_MCE_INJECTION 1 37e24fd076SDongjiu Geng 38fcf5ef2aSThomas Huth /* support for self modifying code even if the modified instruction is 39fcf5ef2aSThomas Huth close to the modifying instruction */ 40fcf5ef2aSThomas Huth #define TARGET_HAS_PRECISE_SMC 41fcf5ef2aSThomas Huth 42fcf5ef2aSThomas Huth #ifdef TARGET_X86_64 43fcf5ef2aSThomas Huth #define I386_ELF_MACHINE EM_X86_64 44fcf5ef2aSThomas Huth #define ELF_MACHINE_UNAME "x86_64" 45fcf5ef2aSThomas Huth #else 46fcf5ef2aSThomas Huth #define I386_ELF_MACHINE EM_386 47fcf5ef2aSThomas Huth #define ELF_MACHINE_UNAME "i686" 48fcf5ef2aSThomas Huth #endif 49fcf5ef2aSThomas Huth 506701d81dSPaolo Bonzini enum { 516701d81dSPaolo Bonzini R_EAX = 0, 526701d81dSPaolo Bonzini R_ECX = 1, 536701d81dSPaolo Bonzini R_EDX = 2, 546701d81dSPaolo Bonzini R_EBX = 3, 556701d81dSPaolo Bonzini R_ESP = 4, 566701d81dSPaolo Bonzini R_EBP = 5, 576701d81dSPaolo Bonzini R_ESI = 6, 586701d81dSPaolo Bonzini R_EDI = 7, 596701d81dSPaolo Bonzini R_R8 = 8, 606701d81dSPaolo Bonzini R_R9 = 9, 616701d81dSPaolo Bonzini R_R10 = 10, 626701d81dSPaolo Bonzini R_R11 = 11, 636701d81dSPaolo Bonzini R_R12 = 12, 646701d81dSPaolo Bonzini R_R13 = 13, 656701d81dSPaolo Bonzini R_R14 = 14, 666701d81dSPaolo Bonzini R_R15 = 15, 67fcf5ef2aSThomas Huth 686701d81dSPaolo Bonzini R_AL = 0, 696701d81dSPaolo Bonzini R_CL = 1, 706701d81dSPaolo Bonzini R_DL = 2, 716701d81dSPaolo Bonzini R_BL = 3, 726701d81dSPaolo Bonzini R_AH = 4, 736701d81dSPaolo Bonzini R_CH = 5, 746701d81dSPaolo Bonzini R_DH = 6, 756701d81dSPaolo Bonzini R_BH = 7, 766701d81dSPaolo Bonzini }; 77fcf5ef2aSThomas Huth 786701d81dSPaolo Bonzini typedef enum X86Seg { 796701d81dSPaolo Bonzini R_ES = 0, 806701d81dSPaolo Bonzini R_CS = 1, 816701d81dSPaolo Bonzini R_SS = 2, 826701d81dSPaolo Bonzini R_DS = 3, 836701d81dSPaolo Bonzini R_FS = 4, 846701d81dSPaolo Bonzini R_GS = 5, 856701d81dSPaolo Bonzini R_LDTR = 6, 866701d81dSPaolo Bonzini R_TR = 7, 876701d81dSPaolo Bonzini } X86Seg; 88fcf5ef2aSThomas Huth 89fcf5ef2aSThomas Huth /* segment descriptor fields */ 90c97d6d2cSSergio Andres Gomez Del Real #define DESC_G_SHIFT 23 91c97d6d2cSSergio Andres Gomez Del Real #define DESC_G_MASK (1 << DESC_G_SHIFT) 92fcf5ef2aSThomas Huth #define DESC_B_SHIFT 22 93fcf5ef2aSThomas Huth #define DESC_B_MASK (1 << DESC_B_SHIFT) 94fcf5ef2aSThomas Huth #define DESC_L_SHIFT 21 /* x86_64 only : 64 bit code segment */ 95fcf5ef2aSThomas Huth #define DESC_L_MASK (1 << DESC_L_SHIFT) 96c97d6d2cSSergio Andres Gomez Del Real #define DESC_AVL_SHIFT 20 97c97d6d2cSSergio Andres Gomez Del Real #define DESC_AVL_MASK (1 << DESC_AVL_SHIFT) 98c97d6d2cSSergio Andres Gomez Del Real #define DESC_P_SHIFT 15 99c97d6d2cSSergio Andres Gomez Del Real #define DESC_P_MASK (1 << DESC_P_SHIFT) 100fcf5ef2aSThomas Huth #define DESC_DPL_SHIFT 13 101fcf5ef2aSThomas Huth #define DESC_DPL_MASK (3 << DESC_DPL_SHIFT) 102c97d6d2cSSergio Andres Gomez Del Real #define DESC_S_SHIFT 12 103c97d6d2cSSergio Andres Gomez Del Real #define DESC_S_MASK (1 << DESC_S_SHIFT) 104fcf5ef2aSThomas Huth #define DESC_TYPE_SHIFT 8 105fcf5ef2aSThomas Huth #define DESC_TYPE_MASK (15 << DESC_TYPE_SHIFT) 106fcf5ef2aSThomas Huth #define DESC_A_MASK (1 << 8) 107fcf5ef2aSThomas Huth 108fcf5ef2aSThomas Huth #define DESC_CS_MASK (1 << 11) /* 1=code segment 0=data segment */ 109fcf5ef2aSThomas Huth #define DESC_C_MASK (1 << 10) /* code: conforming */ 110fcf5ef2aSThomas Huth #define DESC_R_MASK (1 << 9) /* code: readable */ 111fcf5ef2aSThomas Huth 112fcf5ef2aSThomas Huth #define DESC_E_MASK (1 << 10) /* data: expansion direction */ 113fcf5ef2aSThomas Huth #define DESC_W_MASK (1 << 9) /* data: writable */ 114fcf5ef2aSThomas Huth 115fcf5ef2aSThomas Huth #define DESC_TSS_BUSY_MASK (1 << 9) 116fcf5ef2aSThomas Huth 117fcf5ef2aSThomas Huth /* eflags masks */ 118fcf5ef2aSThomas Huth #define CC_C 0x0001 119fcf5ef2aSThomas Huth #define CC_P 0x0004 120fcf5ef2aSThomas Huth #define CC_A 0x0010 121fcf5ef2aSThomas Huth #define CC_Z 0x0040 122fcf5ef2aSThomas Huth #define CC_S 0x0080 123fcf5ef2aSThomas Huth #define CC_O 0x0800 124fcf5ef2aSThomas Huth 125fcf5ef2aSThomas Huth #define TF_SHIFT 8 126fcf5ef2aSThomas Huth #define IOPL_SHIFT 12 127fcf5ef2aSThomas Huth #define VM_SHIFT 17 128fcf5ef2aSThomas Huth 129fcf5ef2aSThomas Huth #define TF_MASK 0x00000100 130fcf5ef2aSThomas Huth #define IF_MASK 0x00000200 131fcf5ef2aSThomas Huth #define DF_MASK 0x00000400 132fcf5ef2aSThomas Huth #define IOPL_MASK 0x00003000 133fcf5ef2aSThomas Huth #define NT_MASK 0x00004000 134fcf5ef2aSThomas Huth #define RF_MASK 0x00010000 135fcf5ef2aSThomas Huth #define VM_MASK 0x00020000 136fcf5ef2aSThomas Huth #define AC_MASK 0x00040000 137fcf5ef2aSThomas Huth #define VIF_MASK 0x00080000 138fcf5ef2aSThomas Huth #define VIP_MASK 0x00100000 139fcf5ef2aSThomas Huth #define ID_MASK 0x00200000 140fcf5ef2aSThomas Huth 141fcf5ef2aSThomas Huth /* hidden flags - used internally by qemu to represent additional cpu 142fcf5ef2aSThomas Huth states. Only the INHIBIT_IRQ, SMM and SVMI are not redundant. We 143fcf5ef2aSThomas Huth avoid using the IOPL_MASK, TF_MASK, VM_MASK and AC_MASK bit 144fcf5ef2aSThomas Huth positions to ease oring with eflags. */ 145fcf5ef2aSThomas Huth /* current cpl */ 146fcf5ef2aSThomas Huth #define HF_CPL_SHIFT 0 147fcf5ef2aSThomas Huth /* true if hardware interrupts must be disabled for next instruction */ 148fcf5ef2aSThomas Huth #define HF_INHIBIT_IRQ_SHIFT 3 149fcf5ef2aSThomas Huth /* 16 or 32 segments */ 150fcf5ef2aSThomas Huth #define HF_CS32_SHIFT 4 151fcf5ef2aSThomas Huth #define HF_SS32_SHIFT 5 152fcf5ef2aSThomas Huth /* zero base for DS, ES and SS : can be '0' only in 32 bit CS segment */ 153fcf5ef2aSThomas Huth #define HF_ADDSEG_SHIFT 6 154fcf5ef2aSThomas Huth /* copy of CR0.PE (protected mode) */ 155fcf5ef2aSThomas Huth #define HF_PE_SHIFT 7 156fcf5ef2aSThomas Huth #define HF_TF_SHIFT 8 /* must be same as eflags */ 157fcf5ef2aSThomas Huth #define HF_MP_SHIFT 9 /* the order must be MP, EM, TS */ 158fcf5ef2aSThomas Huth #define HF_EM_SHIFT 10 159fcf5ef2aSThomas Huth #define HF_TS_SHIFT 11 160fcf5ef2aSThomas Huth #define HF_IOPL_SHIFT 12 /* must be same as eflags */ 161fcf5ef2aSThomas Huth #define HF_LMA_SHIFT 14 /* only used on x86_64: long mode active */ 162fcf5ef2aSThomas Huth #define HF_CS64_SHIFT 15 /* only used on x86_64: 64 bit code segment */ 163fcf5ef2aSThomas Huth #define HF_RF_SHIFT 16 /* must be same as eflags */ 164fcf5ef2aSThomas Huth #define HF_VM_SHIFT 17 /* must be same as eflags */ 165fcf5ef2aSThomas Huth #define HF_AC_SHIFT 18 /* must be same as eflags */ 166fcf5ef2aSThomas Huth #define HF_SMM_SHIFT 19 /* CPU in SMM mode */ 167fcf5ef2aSThomas Huth #define HF_SVME_SHIFT 20 /* SVME enabled (copy of EFER.SVME) */ 168f8dc4c64SPaolo Bonzini #define HF_GUEST_SHIFT 21 /* SVM intercepts are active */ 169fcf5ef2aSThomas Huth #define HF_OSFXSR_SHIFT 22 /* CR4.OSFXSR */ 170fcf5ef2aSThomas Huth #define HF_SMAP_SHIFT 23 /* CR4.SMAP */ 171fcf5ef2aSThomas Huth #define HF_IOBPT_SHIFT 24 /* an io breakpoint enabled */ 172fcf5ef2aSThomas Huth #define HF_MPX_EN_SHIFT 25 /* MPX Enabled (CR4+XCR0+BNDCFGx) */ 173fcf5ef2aSThomas Huth #define HF_MPX_IU_SHIFT 26 /* BND registers in-use */ 174637f1ee3SGareth Webb #define HF_UMIP_SHIFT 27 /* CR4.UMIP */ 175608db8dbSPaul Brook #define HF_AVX_EN_SHIFT 28 /* AVX Enabled (CR4+XCR0) */ 176fcf5ef2aSThomas Huth 177fcf5ef2aSThomas Huth #define HF_CPL_MASK (3 << HF_CPL_SHIFT) 178fcf5ef2aSThomas Huth #define HF_INHIBIT_IRQ_MASK (1 << HF_INHIBIT_IRQ_SHIFT) 179fcf5ef2aSThomas Huth #define HF_CS32_MASK (1 << HF_CS32_SHIFT) 180fcf5ef2aSThomas Huth #define HF_SS32_MASK (1 << HF_SS32_SHIFT) 181fcf5ef2aSThomas Huth #define HF_ADDSEG_MASK (1 << HF_ADDSEG_SHIFT) 182fcf5ef2aSThomas Huth #define HF_PE_MASK (1 << HF_PE_SHIFT) 183fcf5ef2aSThomas Huth #define HF_TF_MASK (1 << HF_TF_SHIFT) 184fcf5ef2aSThomas Huth #define HF_MP_MASK (1 << HF_MP_SHIFT) 185fcf5ef2aSThomas Huth #define HF_EM_MASK (1 << HF_EM_SHIFT) 186fcf5ef2aSThomas Huth #define HF_TS_MASK (1 << HF_TS_SHIFT) 187fcf5ef2aSThomas Huth #define HF_IOPL_MASK (3 << HF_IOPL_SHIFT) 188fcf5ef2aSThomas Huth #define HF_LMA_MASK (1 << HF_LMA_SHIFT) 189fcf5ef2aSThomas Huth #define HF_CS64_MASK (1 << HF_CS64_SHIFT) 190fcf5ef2aSThomas Huth #define HF_RF_MASK (1 << HF_RF_SHIFT) 191fcf5ef2aSThomas Huth #define HF_VM_MASK (1 << HF_VM_SHIFT) 192fcf5ef2aSThomas Huth #define HF_AC_MASK (1 << HF_AC_SHIFT) 193fcf5ef2aSThomas Huth #define HF_SMM_MASK (1 << HF_SMM_SHIFT) 194fcf5ef2aSThomas Huth #define HF_SVME_MASK (1 << HF_SVME_SHIFT) 195f8dc4c64SPaolo Bonzini #define HF_GUEST_MASK (1 << HF_GUEST_SHIFT) 196fcf5ef2aSThomas Huth #define HF_OSFXSR_MASK (1 << HF_OSFXSR_SHIFT) 197fcf5ef2aSThomas Huth #define HF_SMAP_MASK (1 << HF_SMAP_SHIFT) 198fcf5ef2aSThomas Huth #define HF_IOBPT_MASK (1 << HF_IOBPT_SHIFT) 199fcf5ef2aSThomas Huth #define HF_MPX_EN_MASK (1 << HF_MPX_EN_SHIFT) 200fcf5ef2aSThomas Huth #define HF_MPX_IU_MASK (1 << HF_MPX_IU_SHIFT) 201637f1ee3SGareth Webb #define HF_UMIP_MASK (1 << HF_UMIP_SHIFT) 202608db8dbSPaul Brook #define HF_AVX_EN_MASK (1 << HF_AVX_EN_SHIFT) 203fcf5ef2aSThomas Huth 204fcf5ef2aSThomas Huth /* hflags2 */ 205fcf5ef2aSThomas Huth 206fcf5ef2aSThomas Huth #define HF2_GIF_SHIFT 0 /* if set CPU takes interrupts */ 207fcf5ef2aSThomas Huth #define HF2_HIF_SHIFT 1 /* value of IF_MASK when entering SVM */ 208fcf5ef2aSThomas Huth #define HF2_NMI_SHIFT 2 /* CPU serving NMI */ 209fcf5ef2aSThomas Huth #define HF2_VINTR_SHIFT 3 /* value of V_INTR_MASKING bit */ 210fcf5ef2aSThomas Huth #define HF2_SMM_INSIDE_NMI_SHIFT 4 /* CPU serving SMI nested inside NMI */ 211fcf5ef2aSThomas Huth #define HF2_MPX_PR_SHIFT 5 /* BNDCFGx.BNDPRESERVE */ 212fe441054SJan Kiszka #define HF2_NPT_SHIFT 6 /* Nested Paging enabled */ 213bf13bfabSPaolo Bonzini #define HF2_IGNNE_SHIFT 7 /* Ignore CR0.NE=0 */ 214b67e2796SLara Lazier #define HF2_VGIF_SHIFT 8 /* Can take VIRQ*/ 215fcf5ef2aSThomas Huth 216fcf5ef2aSThomas Huth #define HF2_GIF_MASK (1 << HF2_GIF_SHIFT) 217fcf5ef2aSThomas Huth #define HF2_HIF_MASK (1 << HF2_HIF_SHIFT) 218fcf5ef2aSThomas Huth #define HF2_NMI_MASK (1 << HF2_NMI_SHIFT) 219fcf5ef2aSThomas Huth #define HF2_VINTR_MASK (1 << HF2_VINTR_SHIFT) 220fcf5ef2aSThomas Huth #define HF2_SMM_INSIDE_NMI_MASK (1 << HF2_SMM_INSIDE_NMI_SHIFT) 221fcf5ef2aSThomas Huth #define HF2_MPX_PR_MASK (1 << HF2_MPX_PR_SHIFT) 222fe441054SJan Kiszka #define HF2_NPT_MASK (1 << HF2_NPT_SHIFT) 223bf13bfabSPaolo Bonzini #define HF2_IGNNE_MASK (1 << HF2_IGNNE_SHIFT) 224b67e2796SLara Lazier #define HF2_VGIF_MASK (1 << HF2_VGIF_SHIFT) 225fcf5ef2aSThomas Huth 226fcf5ef2aSThomas Huth #define CR0_PE_SHIFT 0 227fcf5ef2aSThomas Huth #define CR0_MP_SHIFT 1 228fcf5ef2aSThomas Huth 229fcf5ef2aSThomas Huth #define CR0_PE_MASK (1U << 0) 230fcf5ef2aSThomas Huth #define CR0_MP_MASK (1U << 1) 231fcf5ef2aSThomas Huth #define CR0_EM_MASK (1U << 2) 232fcf5ef2aSThomas Huth #define CR0_TS_MASK (1U << 3) 233fcf5ef2aSThomas Huth #define CR0_ET_MASK (1U << 4) 234fcf5ef2aSThomas Huth #define CR0_NE_MASK (1U << 5) 235fcf5ef2aSThomas Huth #define CR0_WP_MASK (1U << 16) 236fcf5ef2aSThomas Huth #define CR0_AM_MASK (1U << 18) 237498df2a7SLara Lazier #define CR0_NW_MASK (1U << 29) 238498df2a7SLara Lazier #define CR0_CD_MASK (1U << 30) 239fcf5ef2aSThomas Huth #define CR0_PG_MASK (1U << 31) 240fcf5ef2aSThomas Huth 241fcf5ef2aSThomas Huth #define CR4_VME_MASK (1U << 0) 242fcf5ef2aSThomas Huth #define CR4_PVI_MASK (1U << 1) 243fcf5ef2aSThomas Huth #define CR4_TSD_MASK (1U << 2) 244fcf5ef2aSThomas Huth #define CR4_DE_MASK (1U << 3) 245fcf5ef2aSThomas Huth #define CR4_PSE_MASK (1U << 4) 246fcf5ef2aSThomas Huth #define CR4_PAE_MASK (1U << 5) 247fcf5ef2aSThomas Huth #define CR4_MCE_MASK (1U << 6) 248fcf5ef2aSThomas Huth #define CR4_PGE_MASK (1U << 7) 249fcf5ef2aSThomas Huth #define CR4_PCE_MASK (1U << 8) 250fcf5ef2aSThomas Huth #define CR4_OSFXSR_SHIFT 9 251fcf5ef2aSThomas Huth #define CR4_OSFXSR_MASK (1U << CR4_OSFXSR_SHIFT) 252fcf5ef2aSThomas Huth #define CR4_OSXMMEXCPT_MASK (1U << 10) 253213ff024SLara Lazier #define CR4_UMIP_MASK (1U << 11) 2546c7c3c21SKirill A. Shutemov #define CR4_LA57_MASK (1U << 12) 255fcf5ef2aSThomas Huth #define CR4_VMXE_MASK (1U << 13) 256fcf5ef2aSThomas Huth #define CR4_SMXE_MASK (1U << 14) 257fcf5ef2aSThomas Huth #define CR4_FSGSBASE_MASK (1U << 16) 258fcf5ef2aSThomas Huth #define CR4_PCIDE_MASK (1U << 17) 259fcf5ef2aSThomas Huth #define CR4_OSXSAVE_MASK (1U << 18) 260fcf5ef2aSThomas Huth #define CR4_SMEP_MASK (1U << 20) 261fcf5ef2aSThomas Huth #define CR4_SMAP_MASK (1U << 21) 262fcf5ef2aSThomas Huth #define CR4_PKE_MASK (1U << 22) 263e7e7bdabSPaolo Bonzini #define CR4_PKS_MASK (1U << 24) 264fcf5ef2aSThomas Huth 265213ff024SLara Lazier #define CR4_RESERVED_MASK \ 266213ff024SLara Lazier (~(target_ulong)(CR4_VME_MASK | CR4_PVI_MASK | CR4_TSD_MASK \ 267213ff024SLara Lazier | CR4_DE_MASK | CR4_PSE_MASK | CR4_PAE_MASK \ 268213ff024SLara Lazier | CR4_MCE_MASK | CR4_PGE_MASK | CR4_PCE_MASK \ 269213ff024SLara Lazier | CR4_OSFXSR_MASK | CR4_OSXMMEXCPT_MASK | CR4_UMIP_MASK \ 27069e3895fSDaniel P. Berrangé | CR4_LA57_MASK \ 271213ff024SLara Lazier | CR4_FSGSBASE_MASK | CR4_PCIDE_MASK | CR4_OSXSAVE_MASK \ 272213ff024SLara Lazier | CR4_SMEP_MASK | CR4_SMAP_MASK | CR4_PKE_MASK | CR4_PKS_MASK)) 273213ff024SLara Lazier 274fcf5ef2aSThomas Huth #define DR6_BD (1 << 13) 275fcf5ef2aSThomas Huth #define DR6_BS (1 << 14) 276fcf5ef2aSThomas Huth #define DR6_BT (1 << 15) 277fcf5ef2aSThomas Huth #define DR6_FIXED_1 0xffff0ff0 278fcf5ef2aSThomas Huth 279fcf5ef2aSThomas Huth #define DR7_GD (1 << 13) 280fcf5ef2aSThomas Huth #define DR7_TYPE_SHIFT 16 281fcf5ef2aSThomas Huth #define DR7_LEN_SHIFT 18 282fcf5ef2aSThomas Huth #define DR7_FIXED_1 0x00000400 283fcf5ef2aSThomas Huth #define DR7_GLOBAL_BP_MASK 0xaa 284fcf5ef2aSThomas Huth #define DR7_LOCAL_BP_MASK 0x55 285fcf5ef2aSThomas Huth #define DR7_MAX_BP 4 286fcf5ef2aSThomas Huth #define DR7_TYPE_BP_INST 0x0 287fcf5ef2aSThomas Huth #define DR7_TYPE_DATA_WR 0x1 288fcf5ef2aSThomas Huth #define DR7_TYPE_IO_RW 0x2 289fcf5ef2aSThomas Huth #define DR7_TYPE_DATA_RW 0x3 290fcf5ef2aSThomas Huth 291533883fdSPaolo Bonzini #define DR_RESERVED_MASK 0xffffffff00000000ULL 292533883fdSPaolo Bonzini 293fcf5ef2aSThomas Huth #define PG_PRESENT_BIT 0 294fcf5ef2aSThomas Huth #define PG_RW_BIT 1 295fcf5ef2aSThomas Huth #define PG_USER_BIT 2 296fcf5ef2aSThomas Huth #define PG_PWT_BIT 3 297fcf5ef2aSThomas Huth #define PG_PCD_BIT 4 298fcf5ef2aSThomas Huth #define PG_ACCESSED_BIT 5 299fcf5ef2aSThomas Huth #define PG_DIRTY_BIT 6 300fcf5ef2aSThomas Huth #define PG_PSE_BIT 7 301fcf5ef2aSThomas Huth #define PG_GLOBAL_BIT 8 302fcf5ef2aSThomas Huth #define PG_PSE_PAT_BIT 12 303fcf5ef2aSThomas Huth #define PG_PKRU_BIT 59 304fcf5ef2aSThomas Huth #define PG_NX_BIT 63 305fcf5ef2aSThomas Huth 306fcf5ef2aSThomas Huth #define PG_PRESENT_MASK (1 << PG_PRESENT_BIT) 307fcf5ef2aSThomas Huth #define PG_RW_MASK (1 << PG_RW_BIT) 308fcf5ef2aSThomas Huth #define PG_USER_MASK (1 << PG_USER_BIT) 309fcf5ef2aSThomas Huth #define PG_PWT_MASK (1 << PG_PWT_BIT) 310fcf5ef2aSThomas Huth #define PG_PCD_MASK (1 << PG_PCD_BIT) 311fcf5ef2aSThomas Huth #define PG_ACCESSED_MASK (1 << PG_ACCESSED_BIT) 312fcf5ef2aSThomas Huth #define PG_DIRTY_MASK (1 << PG_DIRTY_BIT) 313fcf5ef2aSThomas Huth #define PG_PSE_MASK (1 << PG_PSE_BIT) 314fcf5ef2aSThomas Huth #define PG_GLOBAL_MASK (1 << PG_GLOBAL_BIT) 315fcf5ef2aSThomas Huth #define PG_PSE_PAT_MASK (1 << PG_PSE_PAT_BIT) 316fcf5ef2aSThomas Huth #define PG_ADDRESS_MASK 0x000ffffffffff000LL 317fcf5ef2aSThomas Huth #define PG_HI_USER_MASK 0x7ff0000000000000LL 318fcf5ef2aSThomas Huth #define PG_PKRU_MASK (15ULL << PG_PKRU_BIT) 319fcf5ef2aSThomas Huth #define PG_NX_MASK (1ULL << PG_NX_BIT) 320fcf5ef2aSThomas Huth 321fcf5ef2aSThomas Huth #define PG_ERROR_W_BIT 1 322fcf5ef2aSThomas Huth 323fcf5ef2aSThomas Huth #define PG_ERROR_P_MASK 0x01 324fcf5ef2aSThomas Huth #define PG_ERROR_W_MASK (1 << PG_ERROR_W_BIT) 325fcf5ef2aSThomas Huth #define PG_ERROR_U_MASK 0x04 326fcf5ef2aSThomas Huth #define PG_ERROR_RSVD_MASK 0x08 327fcf5ef2aSThomas Huth #define PG_ERROR_I_D_MASK 0x10 328fcf5ef2aSThomas Huth #define PG_ERROR_PK_MASK 0x20 329fcf5ef2aSThomas Huth 330616a89eaSPaolo Bonzini #define PG_MODE_PAE (1 << 0) 331616a89eaSPaolo Bonzini #define PG_MODE_LMA (1 << 1) 332616a89eaSPaolo Bonzini #define PG_MODE_NXE (1 << 2) 333616a89eaSPaolo Bonzini #define PG_MODE_PSE (1 << 3) 33431dd35ebSPaolo Bonzini #define PG_MODE_LA57 (1 << 4) 33531dd35ebSPaolo Bonzini #define PG_MODE_SVM_MASK MAKE_64BIT_MASK(0, 15) 33631dd35ebSPaolo Bonzini 33731dd35ebSPaolo Bonzini /* Bits of CR4 that do not affect the NPT page format. */ 33831dd35ebSPaolo Bonzini #define PG_MODE_WP (1 << 16) 33931dd35ebSPaolo Bonzini #define PG_MODE_PKE (1 << 17) 34031dd35ebSPaolo Bonzini #define PG_MODE_PKS (1 << 18) 34131dd35ebSPaolo Bonzini #define PG_MODE_SMEP (1 << 19) 342616a89eaSPaolo Bonzini 343fcf5ef2aSThomas Huth #define MCG_CTL_P (1ULL<<8) /* MCG_CAP register available */ 344fcf5ef2aSThomas Huth #define MCG_SER_P (1ULL<<24) /* MCA recovery/new status bits */ 345fcf5ef2aSThomas Huth #define MCG_LMCE_P (1ULL<<27) /* Local Machine Check Supported */ 346fcf5ef2aSThomas Huth 347fcf5ef2aSThomas Huth #define MCE_CAP_DEF (MCG_CTL_P|MCG_SER_P) 348fcf5ef2aSThomas Huth #define MCE_BANKS_DEF 10 349fcf5ef2aSThomas Huth 350fcf5ef2aSThomas Huth #define MCG_CAP_BANKS_MASK 0xff 351fcf5ef2aSThomas Huth 352fcf5ef2aSThomas Huth #define MCG_STATUS_RIPV (1ULL<<0) /* restart ip valid */ 353fcf5ef2aSThomas Huth #define MCG_STATUS_EIPV (1ULL<<1) /* ip points to correct instruction */ 354fcf5ef2aSThomas Huth #define MCG_STATUS_MCIP (1ULL<<2) /* machine check in progress */ 355fcf5ef2aSThomas Huth #define MCG_STATUS_LMCE (1ULL<<3) /* Local MCE signaled */ 356fcf5ef2aSThomas Huth 357fcf5ef2aSThomas Huth #define MCG_EXT_CTL_LMCE_EN (1ULL<<0) /* Local MCE enabled */ 358fcf5ef2aSThomas Huth 359fcf5ef2aSThomas Huth #define MCI_STATUS_VAL (1ULL<<63) /* valid error */ 360fcf5ef2aSThomas Huth #define MCI_STATUS_OVER (1ULL<<62) /* previous errors lost */ 361fcf5ef2aSThomas Huth #define MCI_STATUS_UC (1ULL<<61) /* uncorrected error */ 362fcf5ef2aSThomas Huth #define MCI_STATUS_EN (1ULL<<60) /* error enabled */ 363fcf5ef2aSThomas Huth #define MCI_STATUS_MISCV (1ULL<<59) /* misc error reg. valid */ 364fcf5ef2aSThomas Huth #define MCI_STATUS_ADDRV (1ULL<<58) /* addr reg. valid */ 365fcf5ef2aSThomas Huth #define MCI_STATUS_PCC (1ULL<<57) /* processor context corrupt */ 366fcf5ef2aSThomas Huth #define MCI_STATUS_S (1ULL<<56) /* Signaled machine check */ 367fcf5ef2aSThomas Huth #define MCI_STATUS_AR (1ULL<<55) /* Action required */ 368fcf5ef2aSThomas Huth 369fcf5ef2aSThomas Huth /* MISC register defines */ 370fcf5ef2aSThomas Huth #define MCM_ADDR_SEGOFF 0 /* segment offset */ 371fcf5ef2aSThomas Huth #define MCM_ADDR_LINEAR 1 /* linear address */ 372fcf5ef2aSThomas Huth #define MCM_ADDR_PHYS 2 /* physical address */ 373fcf5ef2aSThomas Huth #define MCM_ADDR_MEM 3 /* memory address */ 374fcf5ef2aSThomas Huth #define MCM_ADDR_GENERIC 7 /* generic */ 375fcf5ef2aSThomas Huth 376fcf5ef2aSThomas Huth #define MSR_IA32_TSC 0x10 377fcf5ef2aSThomas Huth #define MSR_IA32_APICBASE 0x1b 378fcf5ef2aSThomas Huth #define MSR_IA32_APICBASE_BSP (1<<8) 379fcf5ef2aSThomas Huth #define MSR_IA32_APICBASE_ENABLE (1<<11) 380fcf5ef2aSThomas Huth #define MSR_IA32_APICBASE_EXTD (1 << 10) 381fcf5ef2aSThomas Huth #define MSR_IA32_APICBASE_BASE (0xfffffU<<12) 382774204cfSBui Quang Minh #define MSR_IA32_APICBASE_RESERVED \ 383774204cfSBui Quang Minh (~(uint64_t)(MSR_IA32_APICBASE_BSP | MSR_IA32_APICBASE_ENABLE \ 384774204cfSBui Quang Minh | MSR_IA32_APICBASE_EXTD | MSR_IA32_APICBASE_BASE)) 385774204cfSBui Quang Minh 386fcf5ef2aSThomas Huth #define MSR_IA32_FEATURE_CONTROL 0x0000003a 387fcf5ef2aSThomas Huth #define MSR_TSC_ADJUST 0x0000003b 388a33a2cfeSPaolo Bonzini #define MSR_IA32_SPEC_CTRL 0x48 389cfeea0c0SKonrad Rzeszutek Wilk #define MSR_VIRT_SSBD 0xc001011f 3908c80c99fSRobert Hoo #define MSR_IA32_PRED_CMD 0x49 3914e45aff3SPaolo Bonzini #define MSR_IA32_UCODE_REV 0x8b 392597360c0SXiaoyao Li #define MSR_IA32_CORE_CAPABILITY 0xcf 3932a9758c5SPaolo Bonzini 3948c80c99fSRobert Hoo #define MSR_IA32_ARCH_CAPABILITIES 0x10a 3952a9758c5SPaolo Bonzini #define ARCH_CAP_TSX_CTRL_MSR (1<<7) 3962a9758c5SPaolo Bonzini 397ea39f9b6SLike Xu #define MSR_IA32_PERF_CAPABILITIES 0x345 398f06d8a18SYang Weijiang #define PERF_CAP_LBR_FMT 0x3f 399ea39f9b6SLike Xu 4002a9758c5SPaolo Bonzini #define MSR_IA32_TSX_CTRL 0x122 401fcf5ef2aSThomas Huth #define MSR_IA32_TSCDEADLINE 0x6e0 402e7e7bdabSPaolo Bonzini #define MSR_IA32_PKRS 0x6e1 40312703d4eSYang Weijiang #define MSR_ARCH_LBR_CTL 0x000014ce 40412703d4eSYang Weijiang #define MSR_ARCH_LBR_DEPTH 0x000014cf 40512703d4eSYang Weijiang #define MSR_ARCH_LBR_FROM_0 0x00001500 40612703d4eSYang Weijiang #define MSR_ARCH_LBR_TO_0 0x00001600 40712703d4eSYang Weijiang #define MSR_ARCH_LBR_INFO_0 0x00001200 408fcf5ef2aSThomas Huth 409fcf5ef2aSThomas Huth #define FEATURE_CONTROL_LOCKED (1<<0) 4105c76b651SSean Christopherson #define FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX (1ULL << 1) 411fcf5ef2aSThomas Huth #define FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX (1<<2) 4125c76b651SSean Christopherson #define FEATURE_CONTROL_SGX_LC (1ULL << 17) 4135c76b651SSean Christopherson #define FEATURE_CONTROL_SGX (1ULL << 18) 414fcf5ef2aSThomas Huth #define FEATURE_CONTROL_LMCE (1<<20) 415fcf5ef2aSThomas Huth 4165c76b651SSean Christopherson #define MSR_IA32_SGXLEPUBKEYHASH0 0x8c 4175c76b651SSean Christopherson #define MSR_IA32_SGXLEPUBKEYHASH1 0x8d 4185c76b651SSean Christopherson #define MSR_IA32_SGXLEPUBKEYHASH2 0x8e 4195c76b651SSean Christopherson #define MSR_IA32_SGXLEPUBKEYHASH3 0x8f 4205c76b651SSean Christopherson 421fcf5ef2aSThomas Huth #define MSR_P6_PERFCTR0 0xc1 422fcf5ef2aSThomas Huth 423fcf5ef2aSThomas Huth #define MSR_IA32_SMBASE 0x9e 424e13713dbSLiran Alon #define MSR_SMI_COUNT 0x34 425027ac0cbSVladislav Yaroshchuk #define MSR_CORE_THREAD_COUNT 0x35 426fcf5ef2aSThomas Huth #define MSR_MTRRcap 0xfe 427fcf5ef2aSThomas Huth #define MSR_MTRRcap_VCNT 8 428fcf5ef2aSThomas Huth #define MSR_MTRRcap_FIXRANGE_SUPPORT (1 << 8) 429fcf5ef2aSThomas Huth #define MSR_MTRRcap_WC_SUPPORTED (1 << 10) 430fcf5ef2aSThomas Huth 431fcf5ef2aSThomas Huth #define MSR_IA32_SYSENTER_CS 0x174 432fcf5ef2aSThomas Huth #define MSR_IA32_SYSENTER_ESP 0x175 433fcf5ef2aSThomas Huth #define MSR_IA32_SYSENTER_EIP 0x176 434fcf5ef2aSThomas Huth 435fcf5ef2aSThomas Huth #define MSR_MCG_CAP 0x179 436fcf5ef2aSThomas Huth #define MSR_MCG_STATUS 0x17a 437fcf5ef2aSThomas Huth #define MSR_MCG_CTL 0x17b 438fcf5ef2aSThomas Huth #define MSR_MCG_EXT_CTL 0x4d0 439fcf5ef2aSThomas Huth 440fcf5ef2aSThomas Huth #define MSR_P6_EVNTSEL0 0x186 441fcf5ef2aSThomas Huth 442fcf5ef2aSThomas Huth #define MSR_IA32_PERF_STATUS 0x198 443fcf5ef2aSThomas Huth 444fcf5ef2aSThomas Huth #define MSR_IA32_MISC_ENABLE 0x1a0 445fcf5ef2aSThomas Huth /* Indicates good rep/movs microcode on some processors: */ 446fcf5ef2aSThomas Huth #define MSR_IA32_MISC_ENABLE_DEFAULT 1 4474cfd7babSWanpeng Li #define MSR_IA32_MISC_ENABLE_MWAIT (1ULL << 18) 448fcf5ef2aSThomas Huth 449fcf5ef2aSThomas Huth #define MSR_MTRRphysBase(reg) (0x200 + 2 * (reg)) 450fcf5ef2aSThomas Huth #define MSR_MTRRphysMask(reg) (0x200 + 2 * (reg) + 1) 451fcf5ef2aSThomas Huth 452fcf5ef2aSThomas Huth #define MSR_MTRRphysIndex(addr) ((((addr) & ~1u) - 0x200) / 2) 453fcf5ef2aSThomas Huth 454fcf5ef2aSThomas Huth #define MSR_MTRRfix64K_00000 0x250 455fcf5ef2aSThomas Huth #define MSR_MTRRfix16K_80000 0x258 456fcf5ef2aSThomas Huth #define MSR_MTRRfix16K_A0000 0x259 457fcf5ef2aSThomas Huth #define MSR_MTRRfix4K_C0000 0x268 458fcf5ef2aSThomas Huth #define MSR_MTRRfix4K_C8000 0x269 459fcf5ef2aSThomas Huth #define MSR_MTRRfix4K_D0000 0x26a 460fcf5ef2aSThomas Huth #define MSR_MTRRfix4K_D8000 0x26b 461fcf5ef2aSThomas Huth #define MSR_MTRRfix4K_E0000 0x26c 462fcf5ef2aSThomas Huth #define MSR_MTRRfix4K_E8000 0x26d 463fcf5ef2aSThomas Huth #define MSR_MTRRfix4K_F0000 0x26e 464fcf5ef2aSThomas Huth #define MSR_MTRRfix4K_F8000 0x26f 465fcf5ef2aSThomas Huth 466fcf5ef2aSThomas Huth #define MSR_PAT 0x277 467fcf5ef2aSThomas Huth 468fcf5ef2aSThomas Huth #define MSR_MTRRdefType 0x2ff 469fcf5ef2aSThomas Huth 470fcf5ef2aSThomas Huth #define MSR_CORE_PERF_FIXED_CTR0 0x309 471fcf5ef2aSThomas Huth #define MSR_CORE_PERF_FIXED_CTR1 0x30a 472fcf5ef2aSThomas Huth #define MSR_CORE_PERF_FIXED_CTR2 0x30b 473fcf5ef2aSThomas Huth #define MSR_CORE_PERF_FIXED_CTR_CTRL 0x38d 474fcf5ef2aSThomas Huth #define MSR_CORE_PERF_GLOBAL_STATUS 0x38e 475fcf5ef2aSThomas Huth #define MSR_CORE_PERF_GLOBAL_CTRL 0x38f 476fcf5ef2aSThomas Huth #define MSR_CORE_PERF_GLOBAL_OVF_CTRL 0x390 477fcf5ef2aSThomas Huth 478fcf5ef2aSThomas Huth #define MSR_MC0_CTL 0x400 479fcf5ef2aSThomas Huth #define MSR_MC0_STATUS 0x401 480fcf5ef2aSThomas Huth #define MSR_MC0_ADDR 0x402 481fcf5ef2aSThomas Huth #define MSR_MC0_MISC 0x403 482fcf5ef2aSThomas Huth 483b77146e9SChao Peng #define MSR_IA32_RTIT_OUTPUT_BASE 0x560 484b77146e9SChao Peng #define MSR_IA32_RTIT_OUTPUT_MASK 0x561 485b77146e9SChao Peng #define MSR_IA32_RTIT_CTL 0x570 486b77146e9SChao Peng #define MSR_IA32_RTIT_STATUS 0x571 487b77146e9SChao Peng #define MSR_IA32_RTIT_CR3_MATCH 0x572 488b77146e9SChao Peng #define MSR_IA32_RTIT_ADDR0_A 0x580 489b77146e9SChao Peng #define MSR_IA32_RTIT_ADDR0_B 0x581 490b77146e9SChao Peng #define MSR_IA32_RTIT_ADDR1_A 0x582 491b77146e9SChao Peng #define MSR_IA32_RTIT_ADDR1_B 0x583 492b77146e9SChao Peng #define MSR_IA32_RTIT_ADDR2_A 0x584 493b77146e9SChao Peng #define MSR_IA32_RTIT_ADDR2_B 0x585 494b77146e9SChao Peng #define MSR_IA32_RTIT_ADDR3_A 0x586 495b77146e9SChao Peng #define MSR_IA32_RTIT_ADDR3_B 0x587 496b77146e9SChao Peng #define MAX_RTIT_ADDRS 8 497b77146e9SChao Peng 498fcf5ef2aSThomas Huth #define MSR_EFER 0xc0000080 499fcf5ef2aSThomas Huth 500fcf5ef2aSThomas Huth #define MSR_EFER_SCE (1 << 0) 501fcf5ef2aSThomas Huth #define MSR_EFER_LME (1 << 8) 502fcf5ef2aSThomas Huth #define MSR_EFER_LMA (1 << 10) 503fcf5ef2aSThomas Huth #define MSR_EFER_NXE (1 << 11) 504fcf5ef2aSThomas Huth #define MSR_EFER_SVME (1 << 12) 505fcf5ef2aSThomas Huth #define MSR_EFER_FFXSR (1 << 14) 506fcf5ef2aSThomas Huth 507d499f196SLara Lazier #define MSR_EFER_RESERVED\ 508d499f196SLara Lazier (~(target_ulong)(MSR_EFER_SCE | MSR_EFER_LME\ 509d499f196SLara Lazier | MSR_EFER_LMA | MSR_EFER_NXE | MSR_EFER_SVME\ 510d499f196SLara Lazier | MSR_EFER_FFXSR)) 511d499f196SLara Lazier 512fcf5ef2aSThomas Huth #define MSR_STAR 0xc0000081 513fcf5ef2aSThomas Huth #define MSR_LSTAR 0xc0000082 514fcf5ef2aSThomas Huth #define MSR_CSTAR 0xc0000083 515fcf5ef2aSThomas Huth #define MSR_FMASK 0xc0000084 516fcf5ef2aSThomas Huth #define MSR_FSBASE 0xc0000100 517fcf5ef2aSThomas Huth #define MSR_GSBASE 0xc0000101 518fcf5ef2aSThomas Huth #define MSR_KERNELGSBASE 0xc0000102 519fcf5ef2aSThomas Huth #define MSR_TSC_AUX 0xc0000103 520cabf9862SMaxim Levitsky #define MSR_AMD64_TSC_RATIO 0xc0000104 521cabf9862SMaxim Levitsky 522cabf9862SMaxim Levitsky #define MSR_AMD64_TSC_RATIO_DEFAULT 0x100000000ULL 523fcf5ef2aSThomas Huth 524fcf5ef2aSThomas Huth #define MSR_VM_HSAVE_PA 0xc0010117 525fcf5ef2aSThomas Huth 526cdec2b75SZeng Guang #define MSR_IA32_XFD 0x000001c4 527cdec2b75SZeng Guang #define MSR_IA32_XFD_ERR 0x000001c5 528cdec2b75SZeng Guang 529fcf5ef2aSThomas Huth #define MSR_IA32_BNDCFGS 0x00000d90 530fcf5ef2aSThomas Huth #define MSR_IA32_XSS 0x00000da0 53165087997STao Xu #define MSR_IA32_UMWAIT_CONTROL 0xe1 532fcf5ef2aSThomas Huth 533704798adSPaolo Bonzini #define MSR_IA32_VMX_BASIC 0x00000480 534704798adSPaolo Bonzini #define MSR_IA32_VMX_PINBASED_CTLS 0x00000481 535704798adSPaolo Bonzini #define MSR_IA32_VMX_PROCBASED_CTLS 0x00000482 536704798adSPaolo Bonzini #define MSR_IA32_VMX_EXIT_CTLS 0x00000483 537704798adSPaolo Bonzini #define MSR_IA32_VMX_ENTRY_CTLS 0x00000484 538704798adSPaolo Bonzini #define MSR_IA32_VMX_MISC 0x00000485 539704798adSPaolo Bonzini #define MSR_IA32_VMX_CR0_FIXED0 0x00000486 540704798adSPaolo Bonzini #define MSR_IA32_VMX_CR0_FIXED1 0x00000487 541704798adSPaolo Bonzini #define MSR_IA32_VMX_CR4_FIXED0 0x00000488 542704798adSPaolo Bonzini #define MSR_IA32_VMX_CR4_FIXED1 0x00000489 543704798adSPaolo Bonzini #define MSR_IA32_VMX_VMCS_ENUM 0x0000048a 544704798adSPaolo Bonzini #define MSR_IA32_VMX_PROCBASED_CTLS2 0x0000048b 545704798adSPaolo Bonzini #define MSR_IA32_VMX_EPT_VPID_CAP 0x0000048c 546704798adSPaolo Bonzini #define MSR_IA32_VMX_TRUE_PINBASED_CTLS 0x0000048d 547704798adSPaolo Bonzini #define MSR_IA32_VMX_TRUE_PROCBASED_CTLS 0x0000048e 548704798adSPaolo Bonzini #define MSR_IA32_VMX_TRUE_EXIT_CTLS 0x0000048f 549704798adSPaolo Bonzini #define MSR_IA32_VMX_TRUE_ENTRY_CTLS 0x00000490 550704798adSPaolo Bonzini #define MSR_IA32_VMX_VMFUNC 0x00000491 551704798adSPaolo Bonzini 552b2101358SBui Quang Minh #define MSR_APIC_START 0x00000800 553b2101358SBui Quang Minh #define MSR_APIC_END 0x000008ff 554b2101358SBui Quang Minh 555fcf5ef2aSThomas Huth #define XSTATE_FP_BIT 0 556fcf5ef2aSThomas Huth #define XSTATE_SSE_BIT 1 557fcf5ef2aSThomas Huth #define XSTATE_YMM_BIT 2 558fcf5ef2aSThomas Huth #define XSTATE_BNDREGS_BIT 3 559fcf5ef2aSThomas Huth #define XSTATE_BNDCSR_BIT 4 560fcf5ef2aSThomas Huth #define XSTATE_OPMASK_BIT 5 561fcf5ef2aSThomas Huth #define XSTATE_ZMM_Hi256_BIT 6 562fcf5ef2aSThomas Huth #define XSTATE_Hi16_ZMM_BIT 7 563fcf5ef2aSThomas Huth #define XSTATE_PKRU_BIT 9 56410f0abcbSYang Weijiang #define XSTATE_ARCH_LBR_BIT 15 5651f16764fSJing Liu #define XSTATE_XTILE_CFG_BIT 17 5661f16764fSJing Liu #define XSTATE_XTILE_DATA_BIT 18 567fcf5ef2aSThomas Huth 568fcf5ef2aSThomas Huth #define XSTATE_FP_MASK (1ULL << XSTATE_FP_BIT) 569fcf5ef2aSThomas Huth #define XSTATE_SSE_MASK (1ULL << XSTATE_SSE_BIT) 570fcf5ef2aSThomas Huth #define XSTATE_YMM_MASK (1ULL << XSTATE_YMM_BIT) 571fcf5ef2aSThomas Huth #define XSTATE_BNDREGS_MASK (1ULL << XSTATE_BNDREGS_BIT) 572fcf5ef2aSThomas Huth #define XSTATE_BNDCSR_MASK (1ULL << XSTATE_BNDCSR_BIT) 573fcf5ef2aSThomas Huth #define XSTATE_OPMASK_MASK (1ULL << XSTATE_OPMASK_BIT) 574fcf5ef2aSThomas Huth #define XSTATE_ZMM_Hi256_MASK (1ULL << XSTATE_ZMM_Hi256_BIT) 575fcf5ef2aSThomas Huth #define XSTATE_Hi16_ZMM_MASK (1ULL << XSTATE_Hi16_ZMM_BIT) 576fcf5ef2aSThomas Huth #define XSTATE_PKRU_MASK (1ULL << XSTATE_PKRU_BIT) 57710f0abcbSYang Weijiang #define XSTATE_ARCH_LBR_MASK (1ULL << XSTATE_ARCH_LBR_BIT) 57819db68caSYang Zhong #define XSTATE_XTILE_CFG_MASK (1ULL << XSTATE_XTILE_CFG_BIT) 57919db68caSYang Zhong #define XSTATE_XTILE_DATA_MASK (1ULL << XSTATE_XTILE_DATA_BIT) 58019db68caSYang Zhong 58119db68caSYang Zhong #define XSTATE_DYNAMIC_MASK (XSTATE_XTILE_DATA_MASK) 582fcf5ef2aSThomas Huth 583131266b7SJing Liu #define ESA_FEATURE_ALIGN64_BIT 1 5840f17f6b3SJing Liu #define ESA_FEATURE_XFD_BIT 2 585131266b7SJing Liu 586131266b7SJing Liu #define ESA_FEATURE_ALIGN64_MASK (1U << ESA_FEATURE_ALIGN64_BIT) 5870f17f6b3SJing Liu #define ESA_FEATURE_XFD_MASK (1U << ESA_FEATURE_XFD_BIT) 588131266b7SJing Liu 589131266b7SJing Liu 590301e9067SYang Weijiang /* CPUID feature bits available in XCR0 */ 591301e9067SYang Weijiang #define CPUID_XSTATE_XCR0_MASK (XSTATE_FP_MASK | XSTATE_SSE_MASK | \ 592301e9067SYang Weijiang XSTATE_YMM_MASK | XSTATE_BNDREGS_MASK | \ 593301e9067SYang Weijiang XSTATE_BNDCSR_MASK | XSTATE_OPMASK_MASK | \ 594301e9067SYang Weijiang XSTATE_ZMM_Hi256_MASK | \ 595301e9067SYang Weijiang XSTATE_Hi16_ZMM_MASK | XSTATE_PKRU_MASK | \ 596301e9067SYang Weijiang XSTATE_XTILE_CFG_MASK | XSTATE_XTILE_DATA_MASK) 597301e9067SYang Weijiang 598fcf5ef2aSThomas Huth /* CPUID feature words */ 599fcf5ef2aSThomas Huth typedef enum FeatureWord { 600fcf5ef2aSThomas Huth FEAT_1_EDX, /* CPUID[1].EDX */ 601fcf5ef2aSThomas Huth FEAT_1_ECX, /* CPUID[1].ECX */ 602fcf5ef2aSThomas Huth FEAT_7_0_EBX, /* CPUID[EAX=7,ECX=0].EBX */ 603fcf5ef2aSThomas Huth FEAT_7_0_ECX, /* CPUID[EAX=7,ECX=0].ECX */ 604fcf5ef2aSThomas Huth FEAT_7_0_EDX, /* CPUID[EAX=7,ECX=0].EDX */ 60580db491dSJing Liu FEAT_7_1_EAX, /* CPUID[EAX=7,ECX=1].EAX */ 606fcf5ef2aSThomas Huth FEAT_8000_0001_EDX, /* CPUID[8000_0001].EDX */ 607fcf5ef2aSThomas Huth FEAT_8000_0001_ECX, /* CPUID[8000_0001].ECX */ 608fcf5ef2aSThomas Huth FEAT_8000_0007_EDX, /* CPUID[8000_0007].EDX */ 6091b3420e1SEduardo Habkost FEAT_8000_0008_EBX, /* CPUID[8000_0008].EBX */ 610b70eec31SBabu Moger FEAT_8000_0021_EAX, /* CPUID[8000_0021].EAX */ 611fcf5ef2aSThomas Huth FEAT_C000_0001_EDX, /* CPUID[C000_0001].EDX */ 612fcf5ef2aSThomas Huth FEAT_KVM, /* CPUID[4000_0001].EAX (KVM_CPUID_FEATURES) */ 613be777326SWanpeng Li FEAT_KVM_HINTS, /* CPUID[4000_0001].EDX */ 614fcf5ef2aSThomas Huth FEAT_SVM, /* CPUID[8000_000A].EDX */ 615fcf5ef2aSThomas Huth FEAT_XSAVE, /* CPUID[EAX=0xd,ECX=1].EAX */ 616fcf5ef2aSThomas Huth FEAT_6_EAX, /* CPUID[6].EAX */ 617301e9067SYang Weijiang FEAT_XSAVE_XCR0_LO, /* CPUID[EAX=0xd,ECX=0].EAX */ 618301e9067SYang Weijiang FEAT_XSAVE_XCR0_HI, /* CPUID[EAX=0xd,ECX=0].EDX */ 619d86f9636SRobert Hoo FEAT_ARCH_CAPABILITIES, 620597360c0SXiaoyao Li FEAT_CORE_CAPABILITY, 621ea39f9b6SLike Xu FEAT_PERF_CAPABILITIES, 62220a78b02SPaolo Bonzini FEAT_VMX_PROCBASED_CTLS, 62320a78b02SPaolo Bonzini FEAT_VMX_SECONDARY_CTLS, 62420a78b02SPaolo Bonzini FEAT_VMX_PINBASED_CTLS, 62520a78b02SPaolo Bonzini FEAT_VMX_EXIT_CTLS, 62620a78b02SPaolo Bonzini FEAT_VMX_ENTRY_CTLS, 62720a78b02SPaolo Bonzini FEAT_VMX_MISC, 62820a78b02SPaolo Bonzini FEAT_VMX_EPT_VPID_CAPS, 62920a78b02SPaolo Bonzini FEAT_VMX_BASIC, 63020a78b02SPaolo Bonzini FEAT_VMX_VMFUNC, 631d1615ea5SLuwei Kang FEAT_14_0_ECX, 6324b841a79SSean Christopherson FEAT_SGX_12_0_EAX, /* CPUID[EAX=0x12,ECX=0].EAX (SGX) */ 633120ca112SSean Christopherson FEAT_SGX_12_0_EBX, /* CPUID[EAX=0x12,ECX=0].EBX (SGX MISCSELECT[31:0]) */ 634165981a5SSean Christopherson FEAT_SGX_12_1_EAX, /* CPUID[EAX=0x12,ECX=1].EAX (SGX ATTRIBUTES[31:0]) */ 635301e9067SYang Weijiang FEAT_XSAVE_XSS_LO, /* CPUID[EAX=0xd,ECX=1].ECX */ 636301e9067SYang Weijiang FEAT_XSAVE_XSS_HI, /* CPUID[EAX=0xd,ECX=1].EDX */ 637eaaa197dSJiaxi Chen FEAT_7_1_EDX, /* CPUID[EAX=7,ECX=1].EDX */ 6389dd8b710STao Su FEAT_7_2_EDX, /* CPUID[EAX=7,ECX=2].EDX */ 639fcf5ef2aSThomas Huth FEATURE_WORDS, 640fcf5ef2aSThomas Huth } FeatureWord; 641fcf5ef2aSThomas Huth 642ede146c2SPaolo Bonzini typedef uint64_t FeatureWordArray[FEATURE_WORDS]; 64358f7db26SPaolo Bonzini uint64_t x86_cpu_get_supported_feature_word(FeatureWord w, 64458f7db26SPaolo Bonzini bool migratable_only); 645fcf5ef2aSThomas Huth 646fcf5ef2aSThomas Huth /* cpuid_features bits */ 647fcf5ef2aSThomas Huth #define CPUID_FP87 (1U << 0) 648fcf5ef2aSThomas Huth #define CPUID_VME (1U << 1) 649fcf5ef2aSThomas Huth #define CPUID_DE (1U << 2) 650fcf5ef2aSThomas Huth #define CPUID_PSE (1U << 3) 651fcf5ef2aSThomas Huth #define CPUID_TSC (1U << 4) 652fcf5ef2aSThomas Huth #define CPUID_MSR (1U << 5) 653fcf5ef2aSThomas Huth #define CPUID_PAE (1U << 6) 654fcf5ef2aSThomas Huth #define CPUID_MCE (1U << 7) 655fcf5ef2aSThomas Huth #define CPUID_CX8 (1U << 8) 656fcf5ef2aSThomas Huth #define CPUID_APIC (1U << 9) 657fcf5ef2aSThomas Huth #define CPUID_SEP (1U << 11) /* sysenter/sysexit */ 658fcf5ef2aSThomas Huth #define CPUID_MTRR (1U << 12) 659fcf5ef2aSThomas Huth #define CPUID_PGE (1U << 13) 660fcf5ef2aSThomas Huth #define CPUID_MCA (1U << 14) 661fcf5ef2aSThomas Huth #define CPUID_CMOV (1U << 15) 662fcf5ef2aSThomas Huth #define CPUID_PAT (1U << 16) 663fcf5ef2aSThomas Huth #define CPUID_PSE36 (1U << 17) 664fcf5ef2aSThomas Huth #define CPUID_PN (1U << 18) 665fcf5ef2aSThomas Huth #define CPUID_CLFLUSH (1U << 19) 666fcf5ef2aSThomas Huth #define CPUID_DTS (1U << 21) 667fcf5ef2aSThomas Huth #define CPUID_ACPI (1U << 22) 668fcf5ef2aSThomas Huth #define CPUID_MMX (1U << 23) 669fcf5ef2aSThomas Huth #define CPUID_FXSR (1U << 24) 670fcf5ef2aSThomas Huth #define CPUID_SSE (1U << 25) 671fcf5ef2aSThomas Huth #define CPUID_SSE2 (1U << 26) 672fcf5ef2aSThomas Huth #define CPUID_SS (1U << 27) 673fcf5ef2aSThomas Huth #define CPUID_HT (1U << 28) 674fcf5ef2aSThomas Huth #define CPUID_TM (1U << 29) 675fcf5ef2aSThomas Huth #define CPUID_IA64 (1U << 30) 676fcf5ef2aSThomas Huth #define CPUID_PBE (1U << 31) 677fcf5ef2aSThomas Huth 678fcf5ef2aSThomas Huth #define CPUID_EXT_SSE3 (1U << 0) 679fcf5ef2aSThomas Huth #define CPUID_EXT_PCLMULQDQ (1U << 1) 680fcf5ef2aSThomas Huth #define CPUID_EXT_DTES64 (1U << 2) 681fcf5ef2aSThomas Huth #define CPUID_EXT_MONITOR (1U << 3) 682fcf5ef2aSThomas Huth #define CPUID_EXT_DSCPL (1U << 4) 683fcf5ef2aSThomas Huth #define CPUID_EXT_VMX (1U << 5) 684fcf5ef2aSThomas Huth #define CPUID_EXT_SMX (1U << 6) 685fcf5ef2aSThomas Huth #define CPUID_EXT_EST (1U << 7) 686fcf5ef2aSThomas Huth #define CPUID_EXT_TM2 (1U << 8) 687fcf5ef2aSThomas Huth #define CPUID_EXT_SSSE3 (1U << 9) 688fcf5ef2aSThomas Huth #define CPUID_EXT_CID (1U << 10) 689fcf5ef2aSThomas Huth #define CPUID_EXT_FMA (1U << 12) 690fcf5ef2aSThomas Huth #define CPUID_EXT_CX16 (1U << 13) 691fcf5ef2aSThomas Huth #define CPUID_EXT_XTPR (1U << 14) 692fcf5ef2aSThomas Huth #define CPUID_EXT_PDCM (1U << 15) 693fcf5ef2aSThomas Huth #define CPUID_EXT_PCID (1U << 17) 694fcf5ef2aSThomas Huth #define CPUID_EXT_DCA (1U << 18) 695fcf5ef2aSThomas Huth #define CPUID_EXT_SSE41 (1U << 19) 696fcf5ef2aSThomas Huth #define CPUID_EXT_SSE42 (1U << 20) 697fcf5ef2aSThomas Huth #define CPUID_EXT_X2APIC (1U << 21) 698fcf5ef2aSThomas Huth #define CPUID_EXT_MOVBE (1U << 22) 699fcf5ef2aSThomas Huth #define CPUID_EXT_POPCNT (1U << 23) 700fcf5ef2aSThomas Huth #define CPUID_EXT_TSC_DEADLINE_TIMER (1U << 24) 701fcf5ef2aSThomas Huth #define CPUID_EXT_AES (1U << 25) 702fcf5ef2aSThomas Huth #define CPUID_EXT_XSAVE (1U << 26) 703fcf5ef2aSThomas Huth #define CPUID_EXT_OSXSAVE (1U << 27) 704fcf5ef2aSThomas Huth #define CPUID_EXT_AVX (1U << 28) 705fcf5ef2aSThomas Huth #define CPUID_EXT_F16C (1U << 29) 706fcf5ef2aSThomas Huth #define CPUID_EXT_RDRAND (1U << 30) 707fcf5ef2aSThomas Huth #define CPUID_EXT_HYPERVISOR (1U << 31) 708fcf5ef2aSThomas Huth 709fcf5ef2aSThomas Huth #define CPUID_EXT2_FPU (1U << 0) 710fcf5ef2aSThomas Huth #define CPUID_EXT2_VME (1U << 1) 711fcf5ef2aSThomas Huth #define CPUID_EXT2_DE (1U << 2) 712fcf5ef2aSThomas Huth #define CPUID_EXT2_PSE (1U << 3) 713fcf5ef2aSThomas Huth #define CPUID_EXT2_TSC (1U << 4) 714fcf5ef2aSThomas Huth #define CPUID_EXT2_MSR (1U << 5) 715fcf5ef2aSThomas Huth #define CPUID_EXT2_PAE (1U << 6) 716fcf5ef2aSThomas Huth #define CPUID_EXT2_MCE (1U << 7) 717fcf5ef2aSThomas Huth #define CPUID_EXT2_CX8 (1U << 8) 718fcf5ef2aSThomas Huth #define CPUID_EXT2_APIC (1U << 9) 719fcf5ef2aSThomas Huth #define CPUID_EXT2_SYSCALL (1U << 11) 720fcf5ef2aSThomas Huth #define CPUID_EXT2_MTRR (1U << 12) 721fcf5ef2aSThomas Huth #define CPUID_EXT2_PGE (1U << 13) 722fcf5ef2aSThomas Huth #define CPUID_EXT2_MCA (1U << 14) 723fcf5ef2aSThomas Huth #define CPUID_EXT2_CMOV (1U << 15) 724fcf5ef2aSThomas Huth #define CPUID_EXT2_PAT (1U << 16) 725fcf5ef2aSThomas Huth #define CPUID_EXT2_PSE36 (1U << 17) 726fcf5ef2aSThomas Huth #define CPUID_EXT2_MP (1U << 19) 727fcf5ef2aSThomas Huth #define CPUID_EXT2_NX (1U << 20) 728fcf5ef2aSThomas Huth #define CPUID_EXT2_MMXEXT (1U << 22) 729fcf5ef2aSThomas Huth #define CPUID_EXT2_MMX (1U << 23) 730fcf5ef2aSThomas Huth #define CPUID_EXT2_FXSR (1U << 24) 731fcf5ef2aSThomas Huth #define CPUID_EXT2_FFXSR (1U << 25) 732fcf5ef2aSThomas Huth #define CPUID_EXT2_PDPE1GB (1U << 26) 733fcf5ef2aSThomas Huth #define CPUID_EXT2_RDTSCP (1U << 27) 734fcf5ef2aSThomas Huth #define CPUID_EXT2_LM (1U << 29) 735fcf5ef2aSThomas Huth #define CPUID_EXT2_3DNOWEXT (1U << 30) 736fcf5ef2aSThomas Huth #define CPUID_EXT2_3DNOW (1U << 31) 737fcf5ef2aSThomas Huth 738bad5cfcdSMichael Tokarev /* CPUID[8000_0001].EDX bits that are aliases of CPUID[1].EDX bits on AMD CPUs */ 739fcf5ef2aSThomas Huth #define CPUID_EXT2_AMD_ALIASES (CPUID_EXT2_FPU | CPUID_EXT2_VME | \ 740fcf5ef2aSThomas Huth CPUID_EXT2_DE | CPUID_EXT2_PSE | \ 741fcf5ef2aSThomas Huth CPUID_EXT2_TSC | CPUID_EXT2_MSR | \ 742fcf5ef2aSThomas Huth CPUID_EXT2_PAE | CPUID_EXT2_MCE | \ 743fcf5ef2aSThomas Huth CPUID_EXT2_CX8 | CPUID_EXT2_APIC | \ 744fcf5ef2aSThomas Huth CPUID_EXT2_MTRR | CPUID_EXT2_PGE | \ 745fcf5ef2aSThomas Huth CPUID_EXT2_MCA | CPUID_EXT2_CMOV | \ 746fcf5ef2aSThomas Huth CPUID_EXT2_PAT | CPUID_EXT2_PSE36 | \ 747fcf5ef2aSThomas Huth CPUID_EXT2_MMX | CPUID_EXT2_FXSR) 748fcf5ef2aSThomas Huth 749fcf5ef2aSThomas Huth #define CPUID_EXT3_LAHF_LM (1U << 0) 750fcf5ef2aSThomas Huth #define CPUID_EXT3_CMP_LEG (1U << 1) 751fcf5ef2aSThomas Huth #define CPUID_EXT3_SVM (1U << 2) 752fcf5ef2aSThomas Huth #define CPUID_EXT3_EXTAPIC (1U << 3) 753fcf5ef2aSThomas Huth #define CPUID_EXT3_CR8LEG (1U << 4) 754fcf5ef2aSThomas Huth #define CPUID_EXT3_ABM (1U << 5) 755fcf5ef2aSThomas Huth #define CPUID_EXT3_SSE4A (1U << 6) 756fcf5ef2aSThomas Huth #define CPUID_EXT3_MISALIGNSSE (1U << 7) 757fcf5ef2aSThomas Huth #define CPUID_EXT3_3DNOWPREFETCH (1U << 8) 758fcf5ef2aSThomas Huth #define CPUID_EXT3_OSVW (1U << 9) 759fcf5ef2aSThomas Huth #define CPUID_EXT3_IBS (1U << 10) 760fcf5ef2aSThomas Huth #define CPUID_EXT3_XOP (1U << 11) 761fcf5ef2aSThomas Huth #define CPUID_EXT3_SKINIT (1U << 12) 762fcf5ef2aSThomas Huth #define CPUID_EXT3_WDT (1U << 13) 763fcf5ef2aSThomas Huth #define CPUID_EXT3_LWP (1U << 15) 764fcf5ef2aSThomas Huth #define CPUID_EXT3_FMA4 (1U << 16) 765fcf5ef2aSThomas Huth #define CPUID_EXT3_TCE (1U << 17) 766fcf5ef2aSThomas Huth #define CPUID_EXT3_NODEID (1U << 19) 767fcf5ef2aSThomas Huth #define CPUID_EXT3_TBM (1U << 21) 768fcf5ef2aSThomas Huth #define CPUID_EXT3_TOPOEXT (1U << 22) 769fcf5ef2aSThomas Huth #define CPUID_EXT3_PERFCORE (1U << 23) 770fcf5ef2aSThomas Huth #define CPUID_EXT3_PERFNB (1U << 24) 771fcf5ef2aSThomas Huth 772fcf5ef2aSThomas Huth #define CPUID_SVM_NPT (1U << 0) 773fcf5ef2aSThomas Huth #define CPUID_SVM_LBRV (1U << 1) 774fcf5ef2aSThomas Huth #define CPUID_SVM_SVMLOCK (1U << 2) 775fcf5ef2aSThomas Huth #define CPUID_SVM_NRIPSAVE (1U << 3) 776fcf5ef2aSThomas Huth #define CPUID_SVM_TSCSCALE (1U << 4) 777fcf5ef2aSThomas Huth #define CPUID_SVM_VMCBCLEAN (1U << 5) 778fcf5ef2aSThomas Huth #define CPUID_SVM_FLUSHASID (1U << 6) 779fcf5ef2aSThomas Huth #define CPUID_SVM_DECODEASSIST (1U << 7) 780fcf5ef2aSThomas Huth #define CPUID_SVM_PAUSEFILTER (1U << 10) 781fcf5ef2aSThomas Huth #define CPUID_SVM_PFTHRESHOLD (1U << 12) 7825447089cSWei Huang #define CPUID_SVM_AVIC (1U << 13) 7835447089cSWei Huang #define CPUID_SVM_V_VMSAVE_VMLOAD (1U << 15) 7845447089cSWei Huang #define CPUID_SVM_VGIF (1U << 16) 78562a798d4SBabu Moger #define CPUID_SVM_VNMI (1U << 25) 7865447089cSWei Huang #define CPUID_SVM_SVME_ADDR_CHK (1U << 28) 787fcf5ef2aSThomas Huth 788f2be0bebSTao Xu /* Support RDFSBASE/RDGSBASE/WRFSBASE/WRGSBASE */ 789fcf5ef2aSThomas Huth #define CPUID_7_0_EBX_FSGSBASE (1U << 0) 7905c76b651SSean Christopherson /* Support SGX */ 7915c76b651SSean Christopherson #define CPUID_7_0_EBX_SGX (1U << 2) 792f2be0bebSTao Xu /* 1st Group of Advanced Bit Manipulation Extensions */ 793fcf5ef2aSThomas Huth #define CPUID_7_0_EBX_BMI1 (1U << 3) 794f2be0bebSTao Xu /* Hardware Lock Elision */ 795fcf5ef2aSThomas Huth #define CPUID_7_0_EBX_HLE (1U << 4) 796f2be0bebSTao Xu /* Intel Advanced Vector Extensions 2 */ 797fcf5ef2aSThomas Huth #define CPUID_7_0_EBX_AVX2 (1U << 5) 798f2be0bebSTao Xu /* Supervisor-mode Execution Prevention */ 799fcf5ef2aSThomas Huth #define CPUID_7_0_EBX_SMEP (1U << 7) 800f2be0bebSTao Xu /* 2nd Group of Advanced Bit Manipulation Extensions */ 801fcf5ef2aSThomas Huth #define CPUID_7_0_EBX_BMI2 (1U << 8) 802f2be0bebSTao Xu /* Enhanced REP MOVSB/STOSB */ 803fcf5ef2aSThomas Huth #define CPUID_7_0_EBX_ERMS (1U << 9) 804f2be0bebSTao Xu /* Invalidate Process-Context Identifier */ 805fcf5ef2aSThomas Huth #define CPUID_7_0_EBX_INVPCID (1U << 10) 806f2be0bebSTao Xu /* Restricted Transactional Memory */ 807fcf5ef2aSThomas Huth #define CPUID_7_0_EBX_RTM (1U << 11) 808f2be0bebSTao Xu /* Memory Protection Extension */ 809fcf5ef2aSThomas Huth #define CPUID_7_0_EBX_MPX (1U << 14) 810f2be0bebSTao Xu /* AVX-512 Foundation */ 811f2be0bebSTao Xu #define CPUID_7_0_EBX_AVX512F (1U << 16) 812f2be0bebSTao Xu /* AVX-512 Doubleword & Quadword Instruction */ 813f2be0bebSTao Xu #define CPUID_7_0_EBX_AVX512DQ (1U << 17) 814f2be0bebSTao Xu /* Read Random SEED */ 815fcf5ef2aSThomas Huth #define CPUID_7_0_EBX_RDSEED (1U << 18) 816f2be0bebSTao Xu /* ADCX and ADOX instructions */ 817fcf5ef2aSThomas Huth #define CPUID_7_0_EBX_ADX (1U << 19) 818f2be0bebSTao Xu /* Supervisor Mode Access Prevention */ 819fcf5ef2aSThomas Huth #define CPUID_7_0_EBX_SMAP (1U << 20) 820f2be0bebSTao Xu /* AVX-512 Integer Fused Multiply Add */ 821f2be0bebSTao Xu #define CPUID_7_0_EBX_AVX512IFMA (1U << 21) 822f2be0bebSTao Xu /* Persistent Commit */ 823f2be0bebSTao Xu #define CPUID_7_0_EBX_PCOMMIT (1U << 22) 824f2be0bebSTao Xu /* Flush a Cache Line Optimized */ 825f2be0bebSTao Xu #define CPUID_7_0_EBX_CLFLUSHOPT (1U << 23) 826f2be0bebSTao Xu /* Cache Line Write Back */ 827f2be0bebSTao Xu #define CPUID_7_0_EBX_CLWB (1U << 24) 828f2be0bebSTao Xu /* Intel Processor Trace */ 829f2be0bebSTao Xu #define CPUID_7_0_EBX_INTEL_PT (1U << 25) 830f2be0bebSTao Xu /* AVX-512 Prefetch */ 831f2be0bebSTao Xu #define CPUID_7_0_EBX_AVX512PF (1U << 26) 832f2be0bebSTao Xu /* AVX-512 Exponential and Reciprocal */ 833f2be0bebSTao Xu #define CPUID_7_0_EBX_AVX512ER (1U << 27) 834f2be0bebSTao Xu /* AVX-512 Conflict Detection */ 835f2be0bebSTao Xu #define CPUID_7_0_EBX_AVX512CD (1U << 28) 836f2be0bebSTao Xu /* SHA1/SHA256 Instruction Extensions */ 837f2be0bebSTao Xu #define CPUID_7_0_EBX_SHA_NI (1U << 29) 838f2be0bebSTao Xu /* AVX-512 Byte and Word Instructions */ 839f2be0bebSTao Xu #define CPUID_7_0_EBX_AVX512BW (1U << 30) 840f2be0bebSTao Xu /* AVX-512 Vector Length Extensions */ 841f2be0bebSTao Xu #define CPUID_7_0_EBX_AVX512VL (1U << 31) 842fcf5ef2aSThomas Huth 843f2be0bebSTao Xu /* AVX-512 Vector Byte Manipulation Instruction */ 844e7694a5eSTao Xu #define CPUID_7_0_ECX_AVX512_VBMI (1U << 1) 845f2be0bebSTao Xu /* User-Mode Instruction Prevention */ 846fcf5ef2aSThomas Huth #define CPUID_7_0_ECX_UMIP (1U << 2) 847f2be0bebSTao Xu /* Protection Keys for User-mode Pages */ 848fcf5ef2aSThomas Huth #define CPUID_7_0_ECX_PKU (1U << 3) 849f2be0bebSTao Xu /* OS Enable Protection Keys */ 850fcf5ef2aSThomas Huth #define CPUID_7_0_ECX_OSPKE (1U << 4) 85167192a29STao Xu /* UMONITOR/UMWAIT/TPAUSE Instructions */ 85267192a29STao Xu #define CPUID_7_0_ECX_WAITPKG (1U << 5) 853f2be0bebSTao Xu /* Additional AVX-512 Vector Byte Manipulation Instruction */ 854e7694a5eSTao Xu #define CPUID_7_0_ECX_AVX512_VBMI2 (1U << 6) 855f2be0bebSTao Xu /* Galois Field New Instructions */ 856aff9e6e4SYang Zhong #define CPUID_7_0_ECX_GFNI (1U << 8) 857f2be0bebSTao Xu /* Vector AES Instructions */ 858aff9e6e4SYang Zhong #define CPUID_7_0_ECX_VAES (1U << 9) 859f2be0bebSTao Xu /* Carry-Less Multiplication Quadword */ 860aff9e6e4SYang Zhong #define CPUID_7_0_ECX_VPCLMULQDQ (1U << 10) 861f2be0bebSTao Xu /* Vector Neural Network Instructions */ 862aff9e6e4SYang Zhong #define CPUID_7_0_ECX_AVX512VNNI (1U << 11) 863f2be0bebSTao Xu /* Support for VPOPCNT[B,W] and VPSHUFBITQMB */ 864aff9e6e4SYang Zhong #define CPUID_7_0_ECX_AVX512BITALG (1U << 12) 865f2be0bebSTao Xu /* POPCNT for vectors of DW/QW */ 866f2be0bebSTao Xu #define CPUID_7_0_ECX_AVX512_VPOPCNTDQ (1U << 14) 867f2be0bebSTao Xu /* 5-level Page Tables */ 8686c7c3c21SKirill A. Shutemov #define CPUID_7_0_ECX_LA57 (1U << 16) 869f2be0bebSTao Xu /* Read Processor ID */ 870fcf5ef2aSThomas Huth #define CPUID_7_0_ECX_RDPID (1U << 22) 87106e878b4SChenyi Qiang /* Bus Lock Debug Exception */ 87206e878b4SChenyi Qiang #define CPUID_7_0_ECX_BUS_LOCK_DETECT (1U << 24) 873f2be0bebSTao Xu /* Cache Line Demote Instruction */ 874f2be0bebSTao Xu #define CPUID_7_0_ECX_CLDEMOTE (1U << 25) 875f2be0bebSTao Xu /* Move Doubleword as Direct Store Instruction */ 876f2be0bebSTao Xu #define CPUID_7_0_ECX_MOVDIRI (1U << 27) 877f2be0bebSTao Xu /* Move 64 Bytes as Direct Store Instruction */ 878f2be0bebSTao Xu #define CPUID_7_0_ECX_MOVDIR64B (1U << 28) 8795c76b651SSean Christopherson /* Support SGX Launch Control */ 8805c76b651SSean Christopherson #define CPUID_7_0_ECX_SGX_LC (1U << 30) 881e7e7bdabSPaolo Bonzini /* Protection Keys for Supervisor-mode Pages */ 882e7e7bdabSPaolo Bonzini #define CPUID_7_0_ECX_PKS (1U << 31) 883fcf5ef2aSThomas Huth 884f2be0bebSTao Xu /* AVX512 Neural Network Instructions */ 885f2be0bebSTao Xu #define CPUID_7_0_EDX_AVX512_4VNNIW (1U << 2) 886f2be0bebSTao Xu /* AVX512 Multiply Accumulation Single Precision */ 887f2be0bebSTao Xu #define CPUID_7_0_EDX_AVX512_4FMAPS (1U << 3) 8885cb287d2SChenyi Qiang /* Fast Short Rep Mov */ 8895cb287d2SChenyi Qiang #define CPUID_7_0_EDX_FSRM (1U << 4) 890353f98c9SCathy Zhang /* AVX512 Vector Pair Intersection to a Pair of Mask Registers */ 891353f98c9SCathy Zhang #define CPUID_7_0_EDX_AVX512_VP2INTERSECT (1U << 8) 8925dd13f2aSCathy Zhang /* SERIALIZE instruction */ 8935dd13f2aSCathy Zhang #define CPUID_7_0_EDX_SERIALIZE (1U << 14) 894b3c7344eSCathy Zhang /* TSX Suspend Load Address Tracking instruction */ 895b3c7344eSCathy Zhang #define CPUID_7_0_EDX_TSX_LDTRK (1U << 16) 89610f0abcbSYang Weijiang /* Architectural LBRs */ 89710f0abcbSYang Weijiang #define CPUID_7_0_EDX_ARCH_LBR (1U << 19) 8987eb061b0SWang, Lei /* AMX_BF16 instruction */ 8997eb061b0SWang, Lei #define CPUID_7_0_EDX_AMX_BF16 (1U << 22) 90040399ecbSCathy Zhang /* AVX512_FP16 instruction */ 90140399ecbSCathy Zhang #define CPUID_7_0_EDX_AVX512_FP16 (1U << 23) 9021f16764fSJing Liu /* AMX tile (two-dimensional register) */ 9031f16764fSJing Liu #define CPUID_7_0_EDX_AMX_TILE (1U << 24) 9047eb061b0SWang, Lei /* AMX_INT8 instruction */ 9057eb061b0SWang, Lei #define CPUID_7_0_EDX_AMX_INT8 (1U << 25) 906f2be0bebSTao Xu /* Speculation Control */ 907f2be0bebSTao Xu #define CPUID_7_0_EDX_SPEC_CTRL (1U << 26) 9085af514d0SCathy Zhang /* Single Thread Indirect Branch Predictors */ 9095af514d0SCathy Zhang #define CPUID_7_0_EDX_STIBP (1U << 27) 9100e7e3bf1SEmanuele Giuseppe Esposito /* Flush L1D cache */ 9110e7e3bf1SEmanuele Giuseppe Esposito #define CPUID_7_0_EDX_FLUSH_L1D (1U << 28) 912f2be0bebSTao Xu /* Arch Capabilities */ 913f2be0bebSTao Xu #define CPUID_7_0_EDX_ARCH_CAPABILITIES (1U << 29) 914f2be0bebSTao Xu /* Core Capability */ 915f2be0bebSTao Xu #define CPUID_7_0_EDX_CORE_CAPABILITY (1U << 30) 916f2be0bebSTao Xu /* Speculative Store Bypass Disable */ 917f2be0bebSTao Xu #define CPUID_7_0_EDX_SPEC_CTRL_SSBD (1U << 31) 918fcf5ef2aSThomas Huth 919c1826ea6SYang Zhong /* AVX VNNI Instruction */ 920c1826ea6SYang Zhong #define CPUID_7_1_EAX_AVX_VNNI (1U << 4) 921f2be0bebSTao Xu /* AVX512 BFloat16 Instruction */ 922f2be0bebSTao Xu #define CPUID_7_1_EAX_AVX512_BF16 (1U << 5) 923a9ce107fSJiaxi Chen /* CMPCCXADD Instructions */ 924a9ce107fSJiaxi Chen #define CPUID_7_1_EAX_CMPCCXADD (1U << 7) 92558794f64SPaolo Bonzini /* Fast Zero REP MOVS */ 92658794f64SPaolo Bonzini #define CPUID_7_1_EAX_FZRM (1U << 10) 92758794f64SPaolo Bonzini /* Fast Short REP STOS */ 92858794f64SPaolo Bonzini #define CPUID_7_1_EAX_FSRS (1U << 11) 92958794f64SPaolo Bonzini /* Fast Short REP CMPS/SCAS */ 93058794f64SPaolo Bonzini #define CPUID_7_1_EAX_FSRC (1U << 12) 93199ed8445SJiaxi Chen /* Support Tile Computational Operations on FP16 Numbers */ 93299ed8445SJiaxi Chen #define CPUID_7_1_EAX_AMX_FP16 (1U << 21) 933a957a884SJiaxi Chen /* Support for VPMADD52[H,L]UQ */ 934a957a884SJiaxi Chen #define CPUID_7_1_EAX_AVX_IFMA (1U << 23) 93558794f64SPaolo Bonzini 936eaaa197dSJiaxi Chen /* Support for VPDPB[SU,UU,SS]D[,S] */ 937eaaa197dSJiaxi Chen #define CPUID_7_1_EDX_AVX_VNNI_INT8 (1U << 4) 938ecd2e6caSJiaxi Chen /* AVX NE CONVERT Instructions */ 939ecd2e6caSJiaxi Chen #define CPUID_7_1_EDX_AVX_NE_CONVERT (1U << 5) 9403e76bafbSTao Su /* AMX COMPLEX Instructions */ 9413e76bafbSTao Su #define CPUID_7_1_EDX_AMX_COMPLEX (1U << 8) 942d1a11115SJiaxi Chen /* PREFETCHIT0/1 Instructions */ 943d1a11115SJiaxi Chen #define CPUID_7_1_EDX_PREFETCHITI (1U << 14) 944eaaa197dSJiaxi Chen 9459dd8b710STao Su /* Do not exhibit MXCSR Configuration Dependent Timing (MCDT) behavior */ 9469dd8b710STao Su #define CPUID_7_2_EDX_MCDT_NO (1U << 5) 9479dd8b710STao Su 948cdec2b75SZeng Guang /* XFD Extend Feature Disabled */ 949cdec2b75SZeng Guang #define CPUID_D_1_EAX_XFD (1U << 4) 95080db491dSJing Liu 951d1615ea5SLuwei Kang /* Packets which contain IP payload have LIP values */ 952d1615ea5SLuwei Kang #define CPUID_14_0_ECX_LIP (1U << 31) 953d1615ea5SLuwei Kang 954f2be0bebSTao Xu /* CLZERO instruction */ 955f2be0bebSTao Xu #define CPUID_8000_0008_EBX_CLZERO (1U << 0) 956f2be0bebSTao Xu /* Always save/restore FP error pointers */ 957f2be0bebSTao Xu #define CPUID_8000_0008_EBX_XSAVEERPTR (1U << 2) 958f2be0bebSTao Xu /* Write back and do not invalidate cache */ 959f2be0bebSTao Xu #define CPUID_8000_0008_EBX_WBNOINVD (1U << 9) 960f2be0bebSTao Xu /* Indirect Branch Prediction Barrier */ 961f2be0bebSTao Xu #define CPUID_8000_0008_EBX_IBPB (1U << 12) 962623972ceSBabu Moger /* Indirect Branch Restricted Speculation */ 963623972ceSBabu Moger #define CPUID_8000_0008_EBX_IBRS (1U << 14) 964143c30d4SMoger, Babu /* Single Thread Indirect Branch Predictors */ 965143c30d4SMoger, Babu #define CPUID_8000_0008_EBX_STIBP (1U << 15) 966bb039a23SBabu Moger /* STIBP mode has enhanced performance and may be left always on */ 967bb039a23SBabu Moger #define CPUID_8000_0008_EBX_STIBP_ALWAYS_ON (1U << 17) 968623972ceSBabu Moger /* Speculative Store Bypass Disable */ 969623972ceSBabu Moger #define CPUID_8000_0008_EBX_AMD_SSBD (1U << 24) 970bb039a23SBabu Moger /* Predictive Store Forwarding Disable */ 971bb039a23SBabu Moger #define CPUID_8000_0008_EBX_AMD_PSFD (1U << 28) 9721b3420e1SEduardo Habkost 973b70eec31SBabu Moger /* Processor ignores nested data breakpoints */ 974b70eec31SBabu Moger #define CPUID_8000_0021_EAX_No_NESTED_DATA_BP (1U << 0) 975b70eec31SBabu Moger /* LFENCE is always serializing */ 976b70eec31SBabu Moger #define CPUID_8000_0021_EAX_LFENCE_ALWAYS_SERIALIZING (1U << 2) 977b70eec31SBabu Moger /* Null Selector Clears Base */ 978b70eec31SBabu Moger #define CPUID_8000_0021_EAX_NULL_SEL_CLR_BASE (1U << 6) 97962a798d4SBabu Moger /* Automatic IBRS */ 98062a798d4SBabu Moger #define CPUID_8000_0021_EAX_AUTO_IBRS (1U << 8) 981b70eec31SBabu Moger 982fcf5ef2aSThomas Huth #define CPUID_XSAVE_XSAVEOPT (1U << 0) 983fcf5ef2aSThomas Huth #define CPUID_XSAVE_XSAVEC (1U << 1) 984fcf5ef2aSThomas Huth #define CPUID_XSAVE_XGETBV1 (1U << 2) 985fcf5ef2aSThomas Huth #define CPUID_XSAVE_XSAVES (1U << 3) 986fcf5ef2aSThomas Huth 987fcf5ef2aSThomas Huth #define CPUID_6_EAX_ARAT (1U << 2) 988fcf5ef2aSThomas Huth 989fcf5ef2aSThomas Huth /* CPUID[0x80000007].EDX flags: */ 990fcf5ef2aSThomas Huth #define CPUID_APM_INVTSC (1U << 8) 991fcf5ef2aSThomas Huth 992fcf5ef2aSThomas Huth #define CPUID_VENDOR_SZ 12 993fcf5ef2aSThomas Huth 994fcf5ef2aSThomas Huth #define CPUID_VENDOR_INTEL_1 0x756e6547 /* "Genu" */ 995fcf5ef2aSThomas Huth #define CPUID_VENDOR_INTEL_2 0x49656e69 /* "ineI" */ 996fcf5ef2aSThomas Huth #define CPUID_VENDOR_INTEL_3 0x6c65746e /* "ntel" */ 997fcf5ef2aSThomas Huth #define CPUID_VENDOR_INTEL "GenuineIntel" 998fcf5ef2aSThomas Huth 999fcf5ef2aSThomas Huth #define CPUID_VENDOR_AMD_1 0x68747541 /* "Auth" */ 1000fcf5ef2aSThomas Huth #define CPUID_VENDOR_AMD_2 0x69746e65 /* "enti" */ 1001fcf5ef2aSThomas Huth #define CPUID_VENDOR_AMD_3 0x444d4163 /* "cAMD" */ 1002fcf5ef2aSThomas Huth #define CPUID_VENDOR_AMD "AuthenticAMD" 1003fcf5ef2aSThomas Huth 1004fcf5ef2aSThomas Huth #define CPUID_VENDOR_VIA "CentaurHauls" 1005fcf5ef2aSThomas Huth 10068d031cecSPu Wen #define CPUID_VENDOR_HYGON "HygonGenuine" 10078d031cecSPu Wen 100818ab37baSLiran Alon #define IS_INTEL_CPU(env) ((env)->cpuid_vendor1 == CPUID_VENDOR_INTEL_1 && \ 100918ab37baSLiran Alon (env)->cpuid_vendor2 == CPUID_VENDOR_INTEL_2 && \ 101018ab37baSLiran Alon (env)->cpuid_vendor3 == CPUID_VENDOR_INTEL_3) 101118ab37baSLiran Alon #define IS_AMD_CPU(env) ((env)->cpuid_vendor1 == CPUID_VENDOR_AMD_1 && \ 101218ab37baSLiran Alon (env)->cpuid_vendor2 == CPUID_VENDOR_AMD_2 && \ 101318ab37baSLiran Alon (env)->cpuid_vendor3 == CPUID_VENDOR_AMD_3) 101418ab37baSLiran Alon 1015fcf5ef2aSThomas Huth #define CPUID_MWAIT_IBE (1U << 1) /* Interrupts can exit capability */ 1016fcf5ef2aSThomas Huth #define CPUID_MWAIT_EMX (1U << 0) /* enumeration supported */ 1017fcf5ef2aSThomas Huth 1018fcf5ef2aSThomas Huth /* CPUID[0xB].ECX level types */ 1019fcf5ef2aSThomas Huth #define CPUID_TOPOLOGY_LEVEL_INVALID (0U << 8) 1020fcf5ef2aSThomas Huth #define CPUID_TOPOLOGY_LEVEL_SMT (1U << 8) 1021fcf5ef2aSThomas Huth #define CPUID_TOPOLOGY_LEVEL_CORE (2U << 8) 1022a94e1428SLike Xu #define CPUID_TOPOLOGY_LEVEL_DIE (5U << 8) 1023fcf5ef2aSThomas Huth 1024d86f9636SRobert Hoo /* MSR Feature Bits */ 1025d86f9636SRobert Hoo #define MSR_ARCH_CAP_RDCL_NO (1U << 0) 1026d86f9636SRobert Hoo #define MSR_ARCH_CAP_IBRS_ALL (1U << 1) 1027d86f9636SRobert Hoo #define MSR_ARCH_CAP_RSBA (1U << 2) 1028d86f9636SRobert Hoo #define MSR_ARCH_CAP_SKIP_L1DFL_VMENTRY (1U << 3) 1029d86f9636SRobert Hoo #define MSR_ARCH_CAP_SSB_NO (1U << 4) 103077b168d2SCathy Zhang #define MSR_ARCH_CAP_MDS_NO (1U << 5) 10316c997b4aSXiaoyao Li #define MSR_ARCH_CAP_PSCHANGE_MC_NO (1U << 6) 10326c997b4aSXiaoyao Li #define MSR_ARCH_CAP_TSX_CTRL_MSR (1U << 7) 10336c997b4aSXiaoyao Li #define MSR_ARCH_CAP_TAA_NO (1U << 8) 10346c43ec3bSTao Su #define MSR_ARCH_CAP_SBDR_SSDP_NO (1U << 13) 10356c43ec3bSTao Su #define MSR_ARCH_CAP_FBSDP_NO (1U << 14) 10366c43ec3bSTao Su #define MSR_ARCH_CAP_PSDP_NO (1U << 15) 103722e1094cSEmanuele Giuseppe Esposito #define MSR_ARCH_CAP_FB_CLEAR (1U << 17) 10386c43ec3bSTao Su #define MSR_ARCH_CAP_PBRSB_NO (1U << 24) 1039d86f9636SRobert Hoo 1040597360c0SXiaoyao Li #define MSR_CORE_CAP_SPLIT_LOCK_DETECT (1U << 5) 1041597360c0SXiaoyao Li 1042704798adSPaolo Bonzini /* VMX MSR features */ 1043704798adSPaolo Bonzini #define MSR_VMX_BASIC_VMCS_REVISION_MASK 0x7FFFFFFFull 1044704798adSPaolo Bonzini #define MSR_VMX_BASIC_VMXON_REGION_SIZE_MASK (0x00001FFFull << 32) 1045704798adSPaolo Bonzini #define MSR_VMX_BASIC_VMCS_MEM_TYPE_MASK (0x003C0000ull << 32) 1046704798adSPaolo Bonzini #define MSR_VMX_BASIC_DUAL_MONITOR (1ULL << 49) 1047704798adSPaolo Bonzini #define MSR_VMX_BASIC_INS_OUTS (1ULL << 54) 1048704798adSPaolo Bonzini #define MSR_VMX_BASIC_TRUE_CTLS (1ULL << 55) 10490c49c918SPaolo Bonzini #define MSR_VMX_BASIC_ANY_ERRCODE (1ULL << 56) 1050704798adSPaolo Bonzini 1051704798adSPaolo Bonzini #define MSR_VMX_MISC_PREEMPTION_TIMER_SHIFT_MASK 0x1Full 1052704798adSPaolo Bonzini #define MSR_VMX_MISC_STORE_LMA (1ULL << 5) 1053704798adSPaolo Bonzini #define MSR_VMX_MISC_ACTIVITY_HLT (1ULL << 6) 1054704798adSPaolo Bonzini #define MSR_VMX_MISC_ACTIVITY_SHUTDOWN (1ULL << 7) 1055704798adSPaolo Bonzini #define MSR_VMX_MISC_ACTIVITY_WAIT_SIPI (1ULL << 8) 1056704798adSPaolo Bonzini #define MSR_VMX_MISC_MAX_MSR_LIST_SIZE_MASK 0x0E000000ull 1057704798adSPaolo Bonzini #define MSR_VMX_MISC_VMWRITE_VMEXIT (1ULL << 29) 1058704798adSPaolo Bonzini #define MSR_VMX_MISC_ZERO_LEN_INJECT (1ULL << 30) 1059704798adSPaolo Bonzini 1060704798adSPaolo Bonzini #define MSR_VMX_EPT_EXECONLY (1ULL << 0) 1061704798adSPaolo Bonzini #define MSR_VMX_EPT_PAGE_WALK_LENGTH_4 (1ULL << 6) 1062704798adSPaolo Bonzini #define MSR_VMX_EPT_PAGE_WALK_LENGTH_5 (1ULL << 7) 1063704798adSPaolo Bonzini #define MSR_VMX_EPT_UC (1ULL << 8) 1064704798adSPaolo Bonzini #define MSR_VMX_EPT_WB (1ULL << 14) 1065704798adSPaolo Bonzini #define MSR_VMX_EPT_2MB (1ULL << 16) 1066704798adSPaolo Bonzini #define MSR_VMX_EPT_1GB (1ULL << 17) 1067704798adSPaolo Bonzini #define MSR_VMX_EPT_INVEPT (1ULL << 20) 1068704798adSPaolo Bonzini #define MSR_VMX_EPT_AD_BITS (1ULL << 21) 1069704798adSPaolo Bonzini #define MSR_VMX_EPT_ADVANCED_VMEXIT_INFO (1ULL << 22) 1070704798adSPaolo Bonzini #define MSR_VMX_EPT_INVEPT_SINGLE_CONTEXT (1ULL << 25) 1071704798adSPaolo Bonzini #define MSR_VMX_EPT_INVEPT_ALL_CONTEXT (1ULL << 26) 1072704798adSPaolo Bonzini #define MSR_VMX_EPT_INVVPID (1ULL << 32) 1073704798adSPaolo Bonzini #define MSR_VMX_EPT_INVVPID_SINGLE_ADDR (1ULL << 40) 1074704798adSPaolo Bonzini #define MSR_VMX_EPT_INVVPID_SINGLE_CONTEXT (1ULL << 41) 1075704798adSPaolo Bonzini #define MSR_VMX_EPT_INVVPID_ALL_CONTEXT (1ULL << 42) 1076704798adSPaolo Bonzini #define MSR_VMX_EPT_INVVPID_SINGLE_CONTEXT_NOGLOBALS (1ULL << 43) 1077704798adSPaolo Bonzini 1078704798adSPaolo Bonzini #define MSR_VMX_VMFUNC_EPT_SWITCHING (1ULL << 0) 1079704798adSPaolo Bonzini 1080704798adSPaolo Bonzini 1081704798adSPaolo Bonzini /* VMX controls */ 1082704798adSPaolo Bonzini #define VMX_CPU_BASED_VIRTUAL_INTR_PENDING 0x00000004 1083704798adSPaolo Bonzini #define VMX_CPU_BASED_USE_TSC_OFFSETING 0x00000008 1084704798adSPaolo Bonzini #define VMX_CPU_BASED_HLT_EXITING 0x00000080 1085704798adSPaolo Bonzini #define VMX_CPU_BASED_INVLPG_EXITING 0x00000200 1086704798adSPaolo Bonzini #define VMX_CPU_BASED_MWAIT_EXITING 0x00000400 1087704798adSPaolo Bonzini #define VMX_CPU_BASED_RDPMC_EXITING 0x00000800 1088704798adSPaolo Bonzini #define VMX_CPU_BASED_RDTSC_EXITING 0x00001000 1089704798adSPaolo Bonzini #define VMX_CPU_BASED_CR3_LOAD_EXITING 0x00008000 1090704798adSPaolo Bonzini #define VMX_CPU_BASED_CR3_STORE_EXITING 0x00010000 1091704798adSPaolo Bonzini #define VMX_CPU_BASED_CR8_LOAD_EXITING 0x00080000 1092704798adSPaolo Bonzini #define VMX_CPU_BASED_CR8_STORE_EXITING 0x00100000 1093704798adSPaolo Bonzini #define VMX_CPU_BASED_TPR_SHADOW 0x00200000 1094704798adSPaolo Bonzini #define VMX_CPU_BASED_VIRTUAL_NMI_PENDING 0x00400000 1095704798adSPaolo Bonzini #define VMX_CPU_BASED_MOV_DR_EXITING 0x00800000 1096704798adSPaolo Bonzini #define VMX_CPU_BASED_UNCOND_IO_EXITING 0x01000000 1097704798adSPaolo Bonzini #define VMX_CPU_BASED_USE_IO_BITMAPS 0x02000000 1098704798adSPaolo Bonzini #define VMX_CPU_BASED_MONITOR_TRAP_FLAG 0x08000000 1099704798adSPaolo Bonzini #define VMX_CPU_BASED_USE_MSR_BITMAPS 0x10000000 1100704798adSPaolo Bonzini #define VMX_CPU_BASED_MONITOR_EXITING 0x20000000 1101704798adSPaolo Bonzini #define VMX_CPU_BASED_PAUSE_EXITING 0x40000000 1102704798adSPaolo Bonzini #define VMX_CPU_BASED_ACTIVATE_SECONDARY_CONTROLS 0x80000000 1103704798adSPaolo Bonzini 1104704798adSPaolo Bonzini #define VMX_SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES 0x00000001 1105704798adSPaolo Bonzini #define VMX_SECONDARY_EXEC_ENABLE_EPT 0x00000002 1106704798adSPaolo Bonzini #define VMX_SECONDARY_EXEC_DESC 0x00000004 1107704798adSPaolo Bonzini #define VMX_SECONDARY_EXEC_RDTSCP 0x00000008 1108704798adSPaolo Bonzini #define VMX_SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE 0x00000010 1109704798adSPaolo Bonzini #define VMX_SECONDARY_EXEC_ENABLE_VPID 0x00000020 1110704798adSPaolo Bonzini #define VMX_SECONDARY_EXEC_WBINVD_EXITING 0x00000040 1111704798adSPaolo Bonzini #define VMX_SECONDARY_EXEC_UNRESTRICTED_GUEST 0x00000080 1112704798adSPaolo Bonzini #define VMX_SECONDARY_EXEC_APIC_REGISTER_VIRT 0x00000100 1113704798adSPaolo Bonzini #define VMX_SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY 0x00000200 1114704798adSPaolo Bonzini #define VMX_SECONDARY_EXEC_PAUSE_LOOP_EXITING 0x00000400 1115704798adSPaolo Bonzini #define VMX_SECONDARY_EXEC_RDRAND_EXITING 0x00000800 1116704798adSPaolo Bonzini #define VMX_SECONDARY_EXEC_ENABLE_INVPCID 0x00001000 1117704798adSPaolo Bonzini #define VMX_SECONDARY_EXEC_ENABLE_VMFUNC 0x00002000 1118704798adSPaolo Bonzini #define VMX_SECONDARY_EXEC_SHADOW_VMCS 0x00004000 1119704798adSPaolo Bonzini #define VMX_SECONDARY_EXEC_ENCLS_EXITING 0x00008000 1120704798adSPaolo Bonzini #define VMX_SECONDARY_EXEC_RDSEED_EXITING 0x00010000 1121704798adSPaolo Bonzini #define VMX_SECONDARY_EXEC_ENABLE_PML 0x00020000 1122704798adSPaolo Bonzini #define VMX_SECONDARY_EXEC_XSAVES 0x00100000 11239ce8af4dSPaolo Bonzini #define VMX_SECONDARY_EXEC_TSC_SCALING 0x02000000 112433cc8826SAke Koomsin #define VMX_SECONDARY_EXEC_ENABLE_USER_WAIT_PAUSE 0x04000000 1125704798adSPaolo Bonzini 1126704798adSPaolo Bonzini #define VMX_PIN_BASED_EXT_INTR_MASK 0x00000001 1127704798adSPaolo Bonzini #define VMX_PIN_BASED_NMI_EXITING 0x00000008 1128704798adSPaolo Bonzini #define VMX_PIN_BASED_VIRTUAL_NMIS 0x00000020 1129704798adSPaolo Bonzini #define VMX_PIN_BASED_VMX_PREEMPTION_TIMER 0x00000040 1130704798adSPaolo Bonzini #define VMX_PIN_BASED_POSTED_INTR 0x00000080 1131704798adSPaolo Bonzini 1132704798adSPaolo Bonzini #define VMX_VM_EXIT_SAVE_DEBUG_CONTROLS 0x00000004 1133704798adSPaolo Bonzini #define VMX_VM_EXIT_HOST_ADDR_SPACE_SIZE 0x00000200 1134704798adSPaolo Bonzini #define VMX_VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL 0x00001000 1135704798adSPaolo Bonzini #define VMX_VM_EXIT_ACK_INTR_ON_EXIT 0x00008000 1136704798adSPaolo Bonzini #define VMX_VM_EXIT_SAVE_IA32_PAT 0x00040000 1137704798adSPaolo Bonzini #define VMX_VM_EXIT_LOAD_IA32_PAT 0x00080000 1138704798adSPaolo Bonzini #define VMX_VM_EXIT_SAVE_IA32_EFER 0x00100000 1139704798adSPaolo Bonzini #define VMX_VM_EXIT_LOAD_IA32_EFER 0x00200000 1140704798adSPaolo Bonzini #define VMX_VM_EXIT_SAVE_VMX_PREEMPTION_TIMER 0x00400000 1141704798adSPaolo Bonzini #define VMX_VM_EXIT_CLEAR_BNDCFGS 0x00800000 1142704798adSPaolo Bonzini #define VMX_VM_EXIT_PT_CONCEAL_PIP 0x01000000 1143704798adSPaolo Bonzini #define VMX_VM_EXIT_CLEAR_IA32_RTIT_CTL 0x02000000 114452a44ad2SChenyi Qiang #define VMX_VM_EXIT_LOAD_IA32_PKRS 0x20000000 1145704798adSPaolo Bonzini 1146704798adSPaolo Bonzini #define VMX_VM_ENTRY_LOAD_DEBUG_CONTROLS 0x00000004 1147704798adSPaolo Bonzini #define VMX_VM_ENTRY_IA32E_MODE 0x00000200 1148704798adSPaolo Bonzini #define VMX_VM_ENTRY_SMM 0x00000400 1149704798adSPaolo Bonzini #define VMX_VM_ENTRY_DEACT_DUAL_MONITOR 0x00000800 1150704798adSPaolo Bonzini #define VMX_VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL 0x00002000 1151704798adSPaolo Bonzini #define VMX_VM_ENTRY_LOAD_IA32_PAT 0x00004000 1152704798adSPaolo Bonzini #define VMX_VM_ENTRY_LOAD_IA32_EFER 0x00008000 1153704798adSPaolo Bonzini #define VMX_VM_ENTRY_LOAD_BNDCFGS 0x00010000 1154704798adSPaolo Bonzini #define VMX_VM_ENTRY_PT_CONCEAL_PIP 0x00020000 1155704798adSPaolo Bonzini #define VMX_VM_ENTRY_LOAD_IA32_RTIT_CTL 0x00040000 115652a44ad2SChenyi Qiang #define VMX_VM_ENTRY_LOAD_IA32_PKRS 0x00400000 1157704798adSPaolo Bonzini 11582d384d7cSVitaly Kuznetsov /* Supported Hyper-V Enlightenments */ 11592d384d7cSVitaly Kuznetsov #define HYPERV_FEAT_RELAXED 0 11602d384d7cSVitaly Kuznetsov #define HYPERV_FEAT_VAPIC 1 11612d384d7cSVitaly Kuznetsov #define HYPERV_FEAT_TIME 2 11622d384d7cSVitaly Kuznetsov #define HYPERV_FEAT_CRASH 3 11632d384d7cSVitaly Kuznetsov #define HYPERV_FEAT_RESET 4 11642d384d7cSVitaly Kuznetsov #define HYPERV_FEAT_VPINDEX 5 11652d384d7cSVitaly Kuznetsov #define HYPERV_FEAT_RUNTIME 6 11662d384d7cSVitaly Kuznetsov #define HYPERV_FEAT_SYNIC 7 11672d384d7cSVitaly Kuznetsov #define HYPERV_FEAT_STIMER 8 11682d384d7cSVitaly Kuznetsov #define HYPERV_FEAT_FREQUENCIES 9 11692d384d7cSVitaly Kuznetsov #define HYPERV_FEAT_REENLIGHTENMENT 10 11702d384d7cSVitaly Kuznetsov #define HYPERV_FEAT_TLBFLUSH 11 11712d384d7cSVitaly Kuznetsov #define HYPERV_FEAT_EVMCS 12 11722d384d7cSVitaly Kuznetsov #define HYPERV_FEAT_IPI 13 1173128531d9SVitaly Kuznetsov #define HYPERV_FEAT_STIMER_DIRECT 14 1174e1f9a8e8SVitaly Kuznetsov #define HYPERV_FEAT_AVIC 15 117573d24074SJon Doron #define HYPERV_FEAT_SYNDBG 16 1176869840d2SVitaly Kuznetsov #define HYPERV_FEAT_MSR_BITMAP 17 11779411e8b6SVitaly Kuznetsov #define HYPERV_FEAT_XMM_INPUT 18 1178aa6bb5faSVitaly Kuznetsov #define HYPERV_FEAT_TLBFLUSH_EXT 19 11793aae0854SVitaly Kuznetsov #define HYPERV_FEAT_TLBFLUSH_DIRECT 20 11802d384d7cSVitaly Kuznetsov 1181f701c082SVitaly Kuznetsov #ifndef HYPERV_SPINLOCK_NEVER_NOTIFY 1182f701c082SVitaly Kuznetsov #define HYPERV_SPINLOCK_NEVER_NOTIFY 0xFFFFFFFF 1183fcf5ef2aSThomas Huth #endif 1184fcf5ef2aSThomas Huth 1185fcf5ef2aSThomas Huth #define EXCP00_DIVZ 0 1186fcf5ef2aSThomas Huth #define EXCP01_DB 1 1187fcf5ef2aSThomas Huth #define EXCP02_NMI 2 1188fcf5ef2aSThomas Huth #define EXCP03_INT3 3 1189fcf5ef2aSThomas Huth #define EXCP04_INTO 4 1190fcf5ef2aSThomas Huth #define EXCP05_BOUND 5 1191fcf5ef2aSThomas Huth #define EXCP06_ILLOP 6 1192fcf5ef2aSThomas Huth #define EXCP07_PREX 7 1193fcf5ef2aSThomas Huth #define EXCP08_DBLE 8 1194fcf5ef2aSThomas Huth #define EXCP09_XERR 9 1195fcf5ef2aSThomas Huth #define EXCP0A_TSS 10 1196fcf5ef2aSThomas Huth #define EXCP0B_NOSEG 11 1197fcf5ef2aSThomas Huth #define EXCP0C_STACK 12 1198fcf5ef2aSThomas Huth #define EXCP0D_GPF 13 1199fcf5ef2aSThomas Huth #define EXCP0E_PAGE 14 1200fcf5ef2aSThomas Huth #define EXCP10_COPR 16 1201fcf5ef2aSThomas Huth #define EXCP11_ALGN 17 1202fcf5ef2aSThomas Huth #define EXCP12_MCHK 18 1203fcf5ef2aSThomas Huth 120462846089SRichard Henderson #define EXCP_VMEXIT 0x100 /* only for system emulation */ 120562846089SRichard Henderson #define EXCP_SYSCALL 0x101 /* only for user emulation */ 1206b26491b4SRichard Henderson #define EXCP_VSYSCALL 0x102 /* only for user emulation */ 1207fcf5ef2aSThomas Huth 1208fcf5ef2aSThomas Huth /* i386-specific interrupt pending bits. */ 1209fcf5ef2aSThomas Huth #define CPU_INTERRUPT_POLL CPU_INTERRUPT_TGT_EXT_1 1210fcf5ef2aSThomas Huth #define CPU_INTERRUPT_SMI CPU_INTERRUPT_TGT_EXT_2 1211fcf5ef2aSThomas Huth #define CPU_INTERRUPT_NMI CPU_INTERRUPT_TGT_EXT_3 1212fcf5ef2aSThomas Huth #define CPU_INTERRUPT_MCE CPU_INTERRUPT_TGT_EXT_4 1213fcf5ef2aSThomas Huth #define CPU_INTERRUPT_VIRQ CPU_INTERRUPT_TGT_INT_0 1214fcf5ef2aSThomas Huth #define CPU_INTERRUPT_SIPI CPU_INTERRUPT_TGT_INT_1 1215fcf5ef2aSThomas Huth #define CPU_INTERRUPT_TPR CPU_INTERRUPT_TGT_INT_2 1216fcf5ef2aSThomas Huth 1217fcf5ef2aSThomas Huth /* Use a clearer name for this. */ 1218fcf5ef2aSThomas Huth #define CPU_INTERRUPT_INIT CPU_INTERRUPT_RESET 1219fcf5ef2aSThomas Huth 1220fcf5ef2aSThomas Huth /* Instead of computing the condition codes after each x86 instruction, 1221fcf5ef2aSThomas Huth * QEMU just stores one operand (called CC_SRC), the result 1222fcf5ef2aSThomas Huth * (called CC_DST) and the type of operation (called CC_OP). When the 1223fcf5ef2aSThomas Huth * condition codes are needed, the condition codes can be calculated 1224fcf5ef2aSThomas Huth * using this information. Condition codes are not generated if they 1225fcf5ef2aSThomas Huth * are only needed for conditional branches. 1226fcf5ef2aSThomas Huth */ 1227fcf5ef2aSThomas Huth typedef enum { 1228fcf5ef2aSThomas Huth CC_OP_DYNAMIC, /* must use dynamic code to get cc_op */ 1229fcf5ef2aSThomas Huth CC_OP_EFLAGS, /* all cc are explicitly computed, CC_SRC = flags */ 1230fcf5ef2aSThomas Huth 1231fcf5ef2aSThomas Huth CC_OP_MULB, /* modify all flags, C, O = (CC_SRC != 0) */ 1232fcf5ef2aSThomas Huth CC_OP_MULW, 1233fcf5ef2aSThomas Huth CC_OP_MULL, 1234fcf5ef2aSThomas Huth CC_OP_MULQ, 1235fcf5ef2aSThomas Huth 1236fcf5ef2aSThomas Huth CC_OP_ADDB, /* modify all flags, CC_DST = res, CC_SRC = src1 */ 1237fcf5ef2aSThomas Huth CC_OP_ADDW, 1238fcf5ef2aSThomas Huth CC_OP_ADDL, 1239fcf5ef2aSThomas Huth CC_OP_ADDQ, 1240fcf5ef2aSThomas Huth 1241fcf5ef2aSThomas Huth CC_OP_ADCB, /* modify all flags, CC_DST = res, CC_SRC = src1 */ 1242fcf5ef2aSThomas Huth CC_OP_ADCW, 1243fcf5ef2aSThomas Huth CC_OP_ADCL, 1244fcf5ef2aSThomas Huth CC_OP_ADCQ, 1245fcf5ef2aSThomas Huth 1246fcf5ef2aSThomas Huth CC_OP_SUBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */ 1247fcf5ef2aSThomas Huth CC_OP_SUBW, 1248fcf5ef2aSThomas Huth CC_OP_SUBL, 1249fcf5ef2aSThomas Huth CC_OP_SUBQ, 1250fcf5ef2aSThomas Huth 1251fcf5ef2aSThomas Huth CC_OP_SBBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */ 1252fcf5ef2aSThomas Huth CC_OP_SBBW, 1253fcf5ef2aSThomas Huth CC_OP_SBBL, 1254fcf5ef2aSThomas Huth CC_OP_SBBQ, 1255fcf5ef2aSThomas Huth 1256fcf5ef2aSThomas Huth CC_OP_LOGICB, /* modify all flags, CC_DST = res */ 1257fcf5ef2aSThomas Huth CC_OP_LOGICW, 1258fcf5ef2aSThomas Huth CC_OP_LOGICL, 1259fcf5ef2aSThomas Huth CC_OP_LOGICQ, 1260fcf5ef2aSThomas Huth 1261fcf5ef2aSThomas Huth CC_OP_INCB, /* modify all flags except, CC_DST = res, CC_SRC = C */ 1262fcf5ef2aSThomas Huth CC_OP_INCW, 1263fcf5ef2aSThomas Huth CC_OP_INCL, 1264fcf5ef2aSThomas Huth CC_OP_INCQ, 1265fcf5ef2aSThomas Huth 1266fcf5ef2aSThomas Huth CC_OP_DECB, /* modify all flags except, CC_DST = res, CC_SRC = C */ 1267fcf5ef2aSThomas Huth CC_OP_DECW, 1268fcf5ef2aSThomas Huth CC_OP_DECL, 1269fcf5ef2aSThomas Huth CC_OP_DECQ, 1270fcf5ef2aSThomas Huth 1271fcf5ef2aSThomas Huth CC_OP_SHLB, /* modify all flags, CC_DST = res, CC_SRC.msb = C */ 1272fcf5ef2aSThomas Huth CC_OP_SHLW, 1273fcf5ef2aSThomas Huth CC_OP_SHLL, 1274fcf5ef2aSThomas Huth CC_OP_SHLQ, 1275fcf5ef2aSThomas Huth 1276fcf5ef2aSThomas Huth CC_OP_SARB, /* modify all flags, CC_DST = res, CC_SRC.lsb = C */ 1277fcf5ef2aSThomas Huth CC_OP_SARW, 1278fcf5ef2aSThomas Huth CC_OP_SARL, 1279fcf5ef2aSThomas Huth CC_OP_SARQ, 1280fcf5ef2aSThomas Huth 1281fcf5ef2aSThomas Huth CC_OP_BMILGB, /* Z,S via CC_DST, C = SRC==0; O=0; P,A undefined */ 1282fcf5ef2aSThomas Huth CC_OP_BMILGW, 1283fcf5ef2aSThomas Huth CC_OP_BMILGL, 1284fcf5ef2aSThomas Huth CC_OP_BMILGQ, 1285fcf5ef2aSThomas Huth 1286fcf5ef2aSThomas Huth CC_OP_ADCX, /* CC_DST = C, CC_SRC = rest. */ 1287fcf5ef2aSThomas Huth CC_OP_ADOX, /* CC_DST = O, CC_SRC = rest. */ 1288fcf5ef2aSThomas Huth CC_OP_ADCOX, /* CC_DST = C, CC_SRC2 = O, CC_SRC = rest. */ 1289fcf5ef2aSThomas Huth 1290fcf5ef2aSThomas Huth CC_OP_CLR, /* Z set, all other flags clear. */ 12914885c3c4SRichard Henderson CC_OP_POPCNT, /* Z via CC_SRC, all other flags clear. */ 1292fcf5ef2aSThomas Huth 1293fcf5ef2aSThomas Huth CC_OP_NB, 1294fcf5ef2aSThomas Huth } CCOp; 1295e7bbb7cbSPaolo Bonzini QEMU_BUILD_BUG_ON(CC_OP_NB >= 128); 1296fcf5ef2aSThomas Huth 1297fcf5ef2aSThomas Huth typedef struct SegmentCache { 1298fcf5ef2aSThomas Huth uint32_t selector; 1299fcf5ef2aSThomas Huth target_ulong base; 1300fcf5ef2aSThomas Huth uint32_t limit; 1301fcf5ef2aSThomas Huth uint32_t flags; 1302fcf5ef2aSThomas Huth } SegmentCache; 1303fcf5ef2aSThomas Huth 130475f107a8SRichard Henderson typedef union MMXReg { 130575f107a8SRichard Henderson uint8_t _b_MMXReg[64 / 8]; 130675f107a8SRichard Henderson uint16_t _w_MMXReg[64 / 16]; 130775f107a8SRichard Henderson uint32_t _l_MMXReg[64 / 32]; 130875f107a8SRichard Henderson uint64_t _q_MMXReg[64 / 64]; 130975f107a8SRichard Henderson float32 _s_MMXReg[64 / 32]; 131075f107a8SRichard Henderson float64 _d_MMXReg[64 / 64]; 131175f107a8SRichard Henderson } MMXReg; 1312fcf5ef2aSThomas Huth 131375f107a8SRichard Henderson typedef union XMMReg { 131475f107a8SRichard Henderson uint64_t _q_XMMReg[128 / 64]; 131575f107a8SRichard Henderson } XMMReg; 131675f107a8SRichard Henderson 131775f107a8SRichard Henderson typedef union YMMReg { 131875f107a8SRichard Henderson uint64_t _q_YMMReg[256 / 64]; 131975f107a8SRichard Henderson XMMReg _x_YMMReg[256 / 128]; 132075f107a8SRichard Henderson } YMMReg; 132175f107a8SRichard Henderson 132275f107a8SRichard Henderson typedef union ZMMReg { 132375f107a8SRichard Henderson uint8_t _b_ZMMReg[512 / 8]; 132475f107a8SRichard Henderson uint16_t _w_ZMMReg[512 / 16]; 132575f107a8SRichard Henderson uint32_t _l_ZMMReg[512 / 32]; 132675f107a8SRichard Henderson uint64_t _q_ZMMReg[512 / 64]; 1327cf5ec664SPaolo Bonzini float16 _h_ZMMReg[512 / 16]; 132875f107a8SRichard Henderson float32 _s_ZMMReg[512 / 32]; 132975f107a8SRichard Henderson float64 _d_ZMMReg[512 / 64]; 133075f107a8SRichard Henderson XMMReg _x_ZMMReg[512 / 128]; 133175f107a8SRichard Henderson YMMReg _y_ZMMReg[512 / 256]; 133275f107a8SRichard Henderson } ZMMReg; 1333fcf5ef2aSThomas Huth 1334fcf5ef2aSThomas Huth typedef struct BNDReg { 1335fcf5ef2aSThomas Huth uint64_t lb; 1336fcf5ef2aSThomas Huth uint64_t ub; 1337fcf5ef2aSThomas Huth } BNDReg; 1338fcf5ef2aSThomas Huth 1339fcf5ef2aSThomas Huth typedef struct BNDCSReg { 1340fcf5ef2aSThomas Huth uint64_t cfgu; 1341fcf5ef2aSThomas Huth uint64_t sts; 1342fcf5ef2aSThomas Huth } BNDCSReg; 1343fcf5ef2aSThomas Huth 1344fcf5ef2aSThomas Huth #define BNDCFG_ENABLE 1ULL 1345fcf5ef2aSThomas Huth #define BNDCFG_BNDPRESERVE 2ULL 1346fcf5ef2aSThomas Huth #define BNDCFG_BDIR_MASK TARGET_PAGE_MASK 1347fcf5ef2aSThomas Huth 1348e03b5686SMarc-André Lureau #if HOST_BIG_ENDIAN 1349fcf5ef2aSThomas Huth #define ZMM_B(n) _b_ZMMReg[63 - (n)] 1350fcf5ef2aSThomas Huth #define ZMM_W(n) _w_ZMMReg[31 - (n)] 1351fcf5ef2aSThomas Huth #define ZMM_L(n) _l_ZMMReg[15 - (n)] 1352cf5ec664SPaolo Bonzini #define ZMM_H(n) _h_ZMMReg[31 - (n)] 1353fcf5ef2aSThomas Huth #define ZMM_S(n) _s_ZMMReg[15 - (n)] 1354fcf5ef2aSThomas Huth #define ZMM_Q(n) _q_ZMMReg[7 - (n)] 1355fcf5ef2aSThomas Huth #define ZMM_D(n) _d_ZMMReg[7 - (n)] 135675f107a8SRichard Henderson #define ZMM_X(n) _x_ZMMReg[3 - (n)] 135775f107a8SRichard Henderson #define ZMM_Y(n) _y_ZMMReg[1 - (n)] 135875f107a8SRichard Henderson 135975f107a8SRichard Henderson #define XMM_Q(n) _q_XMMReg[1 - (n)] 136075f107a8SRichard Henderson 136175f107a8SRichard Henderson #define YMM_Q(n) _q_YMMReg[3 - (n)] 136275f107a8SRichard Henderson #define YMM_X(n) _x_YMMReg[1 - (n)] 1363fcf5ef2aSThomas Huth 1364fcf5ef2aSThomas Huth #define MMX_B(n) _b_MMXReg[7 - (n)] 1365fcf5ef2aSThomas Huth #define MMX_W(n) _w_MMXReg[3 - (n)] 1366fcf5ef2aSThomas Huth #define MMX_L(n) _l_MMXReg[1 - (n)] 1367fcf5ef2aSThomas Huth #define MMX_S(n) _s_MMXReg[1 - (n)] 1368fcf5ef2aSThomas Huth #else 1369fcf5ef2aSThomas Huth #define ZMM_B(n) _b_ZMMReg[n] 1370fcf5ef2aSThomas Huth #define ZMM_W(n) _w_ZMMReg[n] 1371fcf5ef2aSThomas Huth #define ZMM_L(n) _l_ZMMReg[n] 1372cf5ec664SPaolo Bonzini #define ZMM_H(n) _h_ZMMReg[n] 1373fcf5ef2aSThomas Huth #define ZMM_S(n) _s_ZMMReg[n] 1374fcf5ef2aSThomas Huth #define ZMM_Q(n) _q_ZMMReg[n] 1375fcf5ef2aSThomas Huth #define ZMM_D(n) _d_ZMMReg[n] 137675f107a8SRichard Henderson #define ZMM_X(n) _x_ZMMReg[n] 137775f107a8SRichard Henderson #define ZMM_Y(n) _y_ZMMReg[n] 137875f107a8SRichard Henderson 137975f107a8SRichard Henderson #define XMM_Q(n) _q_XMMReg[n] 138075f107a8SRichard Henderson 138175f107a8SRichard Henderson #define YMM_Q(n) _q_YMMReg[n] 138275f107a8SRichard Henderson #define YMM_X(n) _x_YMMReg[n] 1383fcf5ef2aSThomas Huth 1384fcf5ef2aSThomas Huth #define MMX_B(n) _b_MMXReg[n] 1385fcf5ef2aSThomas Huth #define MMX_W(n) _w_MMXReg[n] 1386fcf5ef2aSThomas Huth #define MMX_L(n) _l_MMXReg[n] 1387fcf5ef2aSThomas Huth #define MMX_S(n) _s_MMXReg[n] 1388fcf5ef2aSThomas Huth #endif 1389fcf5ef2aSThomas Huth #define MMX_Q(n) _q_MMXReg[n] 1390fcf5ef2aSThomas Huth 1391fcf5ef2aSThomas Huth typedef union { 1392fcf5ef2aSThomas Huth floatx80 d __attribute__((aligned(16))); 1393fcf5ef2aSThomas Huth MMXReg mmx; 1394fcf5ef2aSThomas Huth } FPReg; 1395fcf5ef2aSThomas Huth 1396fcf5ef2aSThomas Huth typedef struct { 1397fcf5ef2aSThomas Huth uint64_t base; 1398fcf5ef2aSThomas Huth uint64_t mask; 1399fcf5ef2aSThomas Huth } MTRRVar; 1400fcf5ef2aSThomas Huth 1401fcf5ef2aSThomas Huth #define CPU_NB_REGS64 16 1402fcf5ef2aSThomas Huth #define CPU_NB_REGS32 8 1403fcf5ef2aSThomas Huth 1404fcf5ef2aSThomas Huth #ifdef TARGET_X86_64 1405fcf5ef2aSThomas Huth #define CPU_NB_REGS CPU_NB_REGS64 1406fcf5ef2aSThomas Huth #else 1407fcf5ef2aSThomas Huth #define CPU_NB_REGS CPU_NB_REGS32 1408fcf5ef2aSThomas Huth #endif 1409fcf5ef2aSThomas Huth 1410fcf5ef2aSThomas Huth #define MAX_FIXED_COUNTERS 3 1411fcf5ef2aSThomas Huth #define MAX_GP_COUNTERS (MSR_IA32_PERF_STATUS - MSR_P6_EVNTSEL0) 1412fcf5ef2aSThomas Huth 1413fcf5ef2aSThomas Huth #define TARGET_INSN_START_EXTRA_WORDS 1 1414fcf5ef2aSThomas Huth 1415fcf5ef2aSThomas Huth #define NB_OPMASK_REGS 8 1416fcf5ef2aSThomas Huth 1417fcf5ef2aSThomas Huth /* CPU can't have 0xFFFFFFFF APIC ID, use that value to distinguish 1418fcf5ef2aSThomas Huth * that APIC ID hasn't been set yet 1419fcf5ef2aSThomas Huth */ 1420fcf5ef2aSThomas Huth #define UNASSIGNED_APIC_ID 0xFFFFFFFF 1421fcf5ef2aSThomas Huth 1422fcf5ef2aSThomas Huth typedef union X86LegacyXSaveArea { 1423fcf5ef2aSThomas Huth struct { 1424fcf5ef2aSThomas Huth uint16_t fcw; 1425fcf5ef2aSThomas Huth uint16_t fsw; 1426fcf5ef2aSThomas Huth uint8_t ftw; 1427fcf5ef2aSThomas Huth uint8_t reserved; 1428fcf5ef2aSThomas Huth uint16_t fpop; 1429fcf5ef2aSThomas Huth uint64_t fpip; 1430fcf5ef2aSThomas Huth uint64_t fpdp; 1431fcf5ef2aSThomas Huth uint32_t mxcsr; 1432fcf5ef2aSThomas Huth uint32_t mxcsr_mask; 1433fcf5ef2aSThomas Huth FPReg fpregs[8]; 1434fcf5ef2aSThomas Huth uint8_t xmm_regs[16][16]; 1435fcf5ef2aSThomas Huth }; 1436fcf5ef2aSThomas Huth uint8_t data[512]; 1437fcf5ef2aSThomas Huth } X86LegacyXSaveArea; 1438fcf5ef2aSThomas Huth 1439fcf5ef2aSThomas Huth typedef struct X86XSaveHeader { 1440fcf5ef2aSThomas Huth uint64_t xstate_bv; 1441fcf5ef2aSThomas Huth uint64_t xcomp_bv; 1442fcf5ef2aSThomas Huth uint64_t reserve0; 1443fcf5ef2aSThomas Huth uint8_t reserved[40]; 1444fcf5ef2aSThomas Huth } X86XSaveHeader; 1445fcf5ef2aSThomas Huth 1446fcf5ef2aSThomas Huth /* Ext. save area 2: AVX State */ 1447fcf5ef2aSThomas Huth typedef struct XSaveAVX { 1448fcf5ef2aSThomas Huth uint8_t ymmh[16][16]; 1449fcf5ef2aSThomas Huth } XSaveAVX; 1450fcf5ef2aSThomas Huth 1451fcf5ef2aSThomas Huth /* Ext. save area 3: BNDREG */ 1452fcf5ef2aSThomas Huth typedef struct XSaveBNDREG { 1453fcf5ef2aSThomas Huth BNDReg bnd_regs[4]; 1454fcf5ef2aSThomas Huth } XSaveBNDREG; 1455fcf5ef2aSThomas Huth 1456fcf5ef2aSThomas Huth /* Ext. save area 4: BNDCSR */ 1457fcf5ef2aSThomas Huth typedef union XSaveBNDCSR { 1458fcf5ef2aSThomas Huth BNDCSReg bndcsr; 1459fcf5ef2aSThomas Huth uint8_t data[64]; 1460fcf5ef2aSThomas Huth } XSaveBNDCSR; 1461fcf5ef2aSThomas Huth 1462fcf5ef2aSThomas Huth /* Ext. save area 5: Opmask */ 1463fcf5ef2aSThomas Huth typedef struct XSaveOpmask { 1464fcf5ef2aSThomas Huth uint64_t opmask_regs[NB_OPMASK_REGS]; 1465fcf5ef2aSThomas Huth } XSaveOpmask; 1466fcf5ef2aSThomas Huth 1467fcf5ef2aSThomas Huth /* Ext. save area 6: ZMM_Hi256 */ 1468fcf5ef2aSThomas Huth typedef struct XSaveZMM_Hi256 { 1469fcf5ef2aSThomas Huth uint8_t zmm_hi256[16][32]; 1470fcf5ef2aSThomas Huth } XSaveZMM_Hi256; 1471fcf5ef2aSThomas Huth 1472fcf5ef2aSThomas Huth /* Ext. save area 7: Hi16_ZMM */ 1473fcf5ef2aSThomas Huth typedef struct XSaveHi16_ZMM { 1474fcf5ef2aSThomas Huth uint8_t hi16_zmm[16][64]; 1475fcf5ef2aSThomas Huth } XSaveHi16_ZMM; 1476fcf5ef2aSThomas Huth 1477fcf5ef2aSThomas Huth /* Ext. save area 9: PKRU state */ 1478fcf5ef2aSThomas Huth typedef struct XSavePKRU { 1479fcf5ef2aSThomas Huth uint32_t pkru; 1480fcf5ef2aSThomas Huth uint32_t padding; 1481fcf5ef2aSThomas Huth } XSavePKRU; 1482fcf5ef2aSThomas Huth 14831f16764fSJing Liu /* Ext. save area 17: AMX XTILECFG state */ 14841f16764fSJing Liu typedef struct XSaveXTILECFG { 14851f16764fSJing Liu uint8_t xtilecfg[64]; 14861f16764fSJing Liu } XSaveXTILECFG; 14871f16764fSJing Liu 14881f16764fSJing Liu /* Ext. save area 18: AMX XTILEDATA state */ 14891f16764fSJing Liu typedef struct XSaveXTILEDATA { 14901f16764fSJing Liu uint8_t xtiledata[8][1024]; 14911f16764fSJing Liu } XSaveXTILEDATA; 14921f16764fSJing Liu 149310f0abcbSYang Weijiang typedef struct { 149410f0abcbSYang Weijiang uint64_t from; 149510f0abcbSYang Weijiang uint64_t to; 149610f0abcbSYang Weijiang uint64_t info; 149710f0abcbSYang Weijiang } LBREntry; 149810f0abcbSYang Weijiang 149910f0abcbSYang Weijiang #define ARCH_LBR_NR_ENTRIES 32 150010f0abcbSYang Weijiang 150110f0abcbSYang Weijiang /* Ext. save area 19: Supervisor mode Arch LBR state */ 150210f0abcbSYang Weijiang typedef struct XSavesArchLBR { 150310f0abcbSYang Weijiang uint64_t lbr_ctl; 150410f0abcbSYang Weijiang uint64_t lbr_depth; 150510f0abcbSYang Weijiang uint64_t ler_from; 150610f0abcbSYang Weijiang uint64_t ler_to; 150710f0abcbSYang Weijiang uint64_t ler_info; 150810f0abcbSYang Weijiang LBREntry lbr_records[ARCH_LBR_NR_ENTRIES]; 150910f0abcbSYang Weijiang } XSavesArchLBR; 151010f0abcbSYang Weijiang 1511fcf5ef2aSThomas Huth QEMU_BUILD_BUG_ON(sizeof(XSaveAVX) != 0x100); 1512fcf5ef2aSThomas Huth QEMU_BUILD_BUG_ON(sizeof(XSaveBNDREG) != 0x40); 1513fcf5ef2aSThomas Huth QEMU_BUILD_BUG_ON(sizeof(XSaveBNDCSR) != 0x40); 1514fcf5ef2aSThomas Huth QEMU_BUILD_BUG_ON(sizeof(XSaveOpmask) != 0x40); 1515fcf5ef2aSThomas Huth QEMU_BUILD_BUG_ON(sizeof(XSaveZMM_Hi256) != 0x200); 1516fcf5ef2aSThomas Huth QEMU_BUILD_BUG_ON(sizeof(XSaveHi16_ZMM) != 0x400); 1517fcf5ef2aSThomas Huth QEMU_BUILD_BUG_ON(sizeof(XSavePKRU) != 0x8); 15181f16764fSJing Liu QEMU_BUILD_BUG_ON(sizeof(XSaveXTILECFG) != 0x40); 15191f16764fSJing Liu QEMU_BUILD_BUG_ON(sizeof(XSaveXTILEDATA) != 0x2000); 152010f0abcbSYang Weijiang QEMU_BUILD_BUG_ON(sizeof(XSavesArchLBR) != 0x328); 1521fcf5ef2aSThomas Huth 15225aa10ab1SDavid Edmondson typedef struct ExtSaveArea { 15235aa10ab1SDavid Edmondson uint32_t feature, bits; 15245aa10ab1SDavid Edmondson uint32_t offset, size; 1525131266b7SJing Liu uint32_t ecx; 15265aa10ab1SDavid Edmondson } ExtSaveArea; 15275aa10ab1SDavid Edmondson 15281f16764fSJing Liu #define XSAVE_STATE_AREA_COUNT (XSTATE_XTILE_DATA_BIT + 1) 15295aa10ab1SDavid Edmondson 1530fea45008SDavid Edmondson extern ExtSaveArea x86_ext_save_areas[XSAVE_STATE_AREA_COUNT]; 15315aa10ab1SDavid Edmondson 1532fcf5ef2aSThomas Huth typedef enum TPRAccess { 1533fcf5ef2aSThomas Huth TPR_ACCESS_READ, 1534fcf5ef2aSThomas Huth TPR_ACCESS_WRITE, 1535fcf5ef2aSThomas Huth } TPRAccess; 1536fcf5ef2aSThomas Huth 15377e3482f8SEduardo Habkost /* Cache information data structures: */ 15387e3482f8SEduardo Habkost 15397e3482f8SEduardo Habkost enum CacheType { 15405f00335aSEduardo Habkost DATA_CACHE, 15415f00335aSEduardo Habkost INSTRUCTION_CACHE, 15427e3482f8SEduardo Habkost UNIFIED_CACHE 15437e3482f8SEduardo Habkost }; 15447e3482f8SEduardo Habkost 15457e3482f8SEduardo Habkost typedef struct CPUCacheInfo { 15467e3482f8SEduardo Habkost enum CacheType type; 15477e3482f8SEduardo Habkost uint8_t level; 15487e3482f8SEduardo Habkost /* Size in bytes */ 15497e3482f8SEduardo Habkost uint32_t size; 15507e3482f8SEduardo Habkost /* Line size, in bytes */ 15517e3482f8SEduardo Habkost uint16_t line_size; 15527e3482f8SEduardo Habkost /* 15537e3482f8SEduardo Habkost * Associativity. 15547e3482f8SEduardo Habkost * Note: representation of fully-associative caches is not implemented 15557e3482f8SEduardo Habkost */ 15567e3482f8SEduardo Habkost uint8_t associativity; 15577e3482f8SEduardo Habkost /* Physical line partitions. CPUID[0x8000001D].EBX, CPUID[4].EBX */ 15587e3482f8SEduardo Habkost uint8_t partitions; 15597e3482f8SEduardo Habkost /* Number of sets. CPUID[0x8000001D].ECX, CPUID[4].ECX */ 15607e3482f8SEduardo Habkost uint32_t sets; 15617e3482f8SEduardo Habkost /* 15627e3482f8SEduardo Habkost * Lines per tag. 15637e3482f8SEduardo Habkost * AMD-specific: CPUID[0x80000005], CPUID[0x80000006]. 15647e3482f8SEduardo Habkost * (Is this synonym to @partitions?) 15657e3482f8SEduardo Habkost */ 15667e3482f8SEduardo Habkost uint8_t lines_per_tag; 15677e3482f8SEduardo Habkost 15687e3482f8SEduardo Habkost /* Self-initializing cache */ 15697e3482f8SEduardo Habkost bool self_init; 15707e3482f8SEduardo Habkost /* 15717e3482f8SEduardo Habkost * WBINVD/INVD is not guaranteed to act upon lower level caches of 15727e3482f8SEduardo Habkost * non-originating threads sharing this cache. 15737e3482f8SEduardo Habkost * CPUID[4].EDX[bit 0], CPUID[0x8000001D].EDX[bit 0] 15747e3482f8SEduardo Habkost */ 15757e3482f8SEduardo Habkost bool no_invd_sharing; 15767e3482f8SEduardo Habkost /* 15777e3482f8SEduardo Habkost * Cache is inclusive of lower cache levels. 15787e3482f8SEduardo Habkost * CPUID[4].EDX[bit 1], CPUID[0x8000001D].EDX[bit 1]. 15797e3482f8SEduardo Habkost */ 15807e3482f8SEduardo Habkost bool inclusive; 15817e3482f8SEduardo Habkost /* 15827e3482f8SEduardo Habkost * A complex function is used to index the cache, potentially using all 15837e3482f8SEduardo Habkost * address bits. CPUID[4].EDX[bit 2]. 15847e3482f8SEduardo Habkost */ 15857e3482f8SEduardo Habkost bool complex_indexing; 15867e3482f8SEduardo Habkost } CPUCacheInfo; 15877e3482f8SEduardo Habkost 15887e3482f8SEduardo Habkost 15896aaeb054SBabu Moger typedef struct CPUCaches { 1590a9f27ea9SEduardo Habkost CPUCacheInfo *l1d_cache; 1591a9f27ea9SEduardo Habkost CPUCacheInfo *l1i_cache; 1592a9f27ea9SEduardo Habkost CPUCacheInfo *l2_cache; 1593a9f27ea9SEduardo Habkost CPUCacheInfo *l3_cache; 15946aaeb054SBabu Moger } CPUCaches; 15957e3482f8SEduardo Habkost 1596577f02b8SRoman Bolshakov typedef struct HVFX86LazyFlags { 1597577f02b8SRoman Bolshakov target_ulong result; 1598577f02b8SRoman Bolshakov target_ulong auxbits; 1599577f02b8SRoman Bolshakov } HVFX86LazyFlags; 1600577f02b8SRoman Bolshakov 16011ea4a06aSPhilippe Mathieu-Daudé typedef struct CPUArchState { 1602fcf5ef2aSThomas Huth /* standard registers */ 1603fcf5ef2aSThomas Huth target_ulong regs[CPU_NB_REGS]; 1604fcf5ef2aSThomas Huth target_ulong eip; 1605fcf5ef2aSThomas Huth target_ulong eflags; /* eflags register. During CPU emulation, CC 1606fcf5ef2aSThomas Huth flags and DF are set to zero because they are 1607fcf5ef2aSThomas Huth stored elsewhere */ 1608fcf5ef2aSThomas Huth 1609fcf5ef2aSThomas Huth /* emulator internal eflags handling */ 1610fcf5ef2aSThomas Huth target_ulong cc_dst; 1611fcf5ef2aSThomas Huth target_ulong cc_src; 1612fcf5ef2aSThomas Huth target_ulong cc_src2; 1613fcf5ef2aSThomas Huth uint32_t cc_op; 1614fcf5ef2aSThomas Huth int32_t df; /* D flag : 1 if D = 0, -1 if D = 1 */ 1615fcf5ef2aSThomas Huth uint32_t hflags; /* TB flags, see HF_xxx constants. These flags 1616fcf5ef2aSThomas Huth are known at translation time. */ 1617fcf5ef2aSThomas Huth uint32_t hflags2; /* various other flags, see HF2_xxx constants. */ 1618fcf5ef2aSThomas Huth 1619fcf5ef2aSThomas Huth /* segments */ 1620fcf5ef2aSThomas Huth SegmentCache segs[6]; /* selector values */ 1621fcf5ef2aSThomas Huth SegmentCache ldt; 1622fcf5ef2aSThomas Huth SegmentCache tr; 1623fcf5ef2aSThomas Huth SegmentCache gdt; /* only base and limit are used */ 1624fcf5ef2aSThomas Huth SegmentCache idt; /* only base and limit are used */ 1625fcf5ef2aSThomas Huth 1626fcf5ef2aSThomas Huth target_ulong cr[5]; /* NOTE: cr1 is unused */ 16278f515d38SMaxim Levitsky 16288f515d38SMaxim Levitsky bool pdptrs_valid; 16298f515d38SMaxim Levitsky uint64_t pdptrs[4]; 1630fcf5ef2aSThomas Huth int32_t a20_mask; 1631fcf5ef2aSThomas Huth 1632fcf5ef2aSThomas Huth BNDReg bnd_regs[4]; 1633fcf5ef2aSThomas Huth BNDCSReg bndcs_regs; 1634fcf5ef2aSThomas Huth uint64_t msr_bndcfgs; 1635fcf5ef2aSThomas Huth uint64_t efer; 1636fcf5ef2aSThomas Huth 1637fcf5ef2aSThomas Huth /* Beginning of state preserved by INIT (dummy marker). */ 1638fcf5ef2aSThomas Huth struct {} start_init_save; 1639fcf5ef2aSThomas Huth 1640fcf5ef2aSThomas Huth /* FPU state */ 1641fcf5ef2aSThomas Huth unsigned int fpstt; /* top of stack index */ 1642fcf5ef2aSThomas Huth uint16_t fpus; 1643fcf5ef2aSThomas Huth uint16_t fpuc; 1644fcf5ef2aSThomas Huth uint8_t fptags[8]; /* 0 = valid, 1 = empty */ 1645fcf5ef2aSThomas Huth FPReg fpregs[8]; 1646fcf5ef2aSThomas Huth /* KVM-only so far */ 1647fcf5ef2aSThomas Huth uint16_t fpop; 164884abdd7dSZiqiao Kong uint16_t fpcs; 164984abdd7dSZiqiao Kong uint16_t fpds; 1650fcf5ef2aSThomas Huth uint64_t fpip; 1651fcf5ef2aSThomas Huth uint64_t fpdp; 1652fcf5ef2aSThomas Huth 1653fcf5ef2aSThomas Huth /* emulator internal variables */ 1654fcf5ef2aSThomas Huth float_status fp_status; 1655fcf5ef2aSThomas Huth floatx80 ft0; 1656fcf5ef2aSThomas Huth 1657fcf5ef2aSThomas Huth float_status mmx_status; /* for 3DNow! float ops */ 1658fcf5ef2aSThomas Huth float_status sse_status; 1659fcf5ef2aSThomas Huth uint32_t mxcsr; 166075f107a8SRichard Henderson ZMMReg xmm_regs[CPU_NB_REGS == 8 ? 8 : 32] QEMU_ALIGNED(16); 166175f107a8SRichard Henderson ZMMReg xmm_t0 QEMU_ALIGNED(16); 1662fcf5ef2aSThomas Huth MMXReg mmx_t0; 1663fcf5ef2aSThomas Huth 1664fcf5ef2aSThomas Huth uint64_t opmask_regs[NB_OPMASK_REGS]; 1665e56dd3c7SJing Liu #ifdef TARGET_X86_64 1666e56dd3c7SJing Liu uint8_t xtilecfg[64]; 1667e56dd3c7SJing Liu uint8_t xtiledata[8192]; 1668e56dd3c7SJing Liu #endif 1669fcf5ef2aSThomas Huth 1670fcf5ef2aSThomas Huth /* sysenter registers */ 1671fcf5ef2aSThomas Huth uint32_t sysenter_cs; 1672fcf5ef2aSThomas Huth target_ulong sysenter_esp; 1673fcf5ef2aSThomas Huth target_ulong sysenter_eip; 1674fcf5ef2aSThomas Huth uint64_t star; 1675fcf5ef2aSThomas Huth 1676fcf5ef2aSThomas Huth uint64_t vm_hsave; 1677fcf5ef2aSThomas Huth 1678fcf5ef2aSThomas Huth #ifdef TARGET_X86_64 1679fcf5ef2aSThomas Huth target_ulong lstar; 1680fcf5ef2aSThomas Huth target_ulong cstar; 1681fcf5ef2aSThomas Huth target_ulong fmask; 1682fcf5ef2aSThomas Huth target_ulong kernelgsbase; 1683fcf5ef2aSThomas Huth #endif 1684fcf5ef2aSThomas Huth 1685fcf5ef2aSThomas Huth uint64_t tsc_adjust; 1686fcf5ef2aSThomas Huth uint64_t tsc_deadline; 1687fcf5ef2aSThomas Huth uint64_t tsc_aux; 1688fcf5ef2aSThomas Huth 1689fcf5ef2aSThomas Huth uint64_t xcr0; 1690fcf5ef2aSThomas Huth 1691fcf5ef2aSThomas Huth uint64_t mcg_status; 1692fcf5ef2aSThomas Huth uint64_t msr_ia32_misc_enable; 1693fcf5ef2aSThomas Huth uint64_t msr_ia32_feature_control; 1694db888065SSean Christopherson uint64_t msr_ia32_sgxlepubkeyhash[4]; 1695fcf5ef2aSThomas Huth 1696fcf5ef2aSThomas Huth uint64_t msr_fixed_ctr_ctrl; 1697fcf5ef2aSThomas Huth uint64_t msr_global_ctrl; 1698fcf5ef2aSThomas Huth uint64_t msr_global_status; 1699fcf5ef2aSThomas Huth uint64_t msr_global_ovf_ctrl; 1700fcf5ef2aSThomas Huth uint64_t msr_fixed_counters[MAX_FIXED_COUNTERS]; 1701fcf5ef2aSThomas Huth uint64_t msr_gp_counters[MAX_GP_COUNTERS]; 1702fcf5ef2aSThomas Huth uint64_t msr_gp_evtsel[MAX_GP_COUNTERS]; 1703fcf5ef2aSThomas Huth 1704fcf5ef2aSThomas Huth uint64_t pat; 1705fcf5ef2aSThomas Huth uint32_t smbase; 1706e13713dbSLiran Alon uint64_t msr_smi_count; 1707fcf5ef2aSThomas Huth 1708fcf5ef2aSThomas Huth uint32_t pkru; 1709e7e7bdabSPaolo Bonzini uint32_t pkrs; 17102a9758c5SPaolo Bonzini uint32_t tsx_ctrl; 1711fcf5ef2aSThomas Huth 1712a33a2cfeSPaolo Bonzini uint64_t spec_ctrl; 1713cabf9862SMaxim Levitsky uint64_t amd_tsc_scale_msr; 1714cfeea0c0SKonrad Rzeszutek Wilk uint64_t virt_ssbd; 1715a33a2cfeSPaolo Bonzini 1716fcf5ef2aSThomas Huth /* End of state preserved by INIT (dummy marker). */ 1717fcf5ef2aSThomas Huth struct {} end_init_save; 1718fcf5ef2aSThomas Huth 1719fcf5ef2aSThomas Huth uint64_t system_time_msr; 1720fcf5ef2aSThomas Huth uint64_t wall_clock_msr; 1721fcf5ef2aSThomas Huth uint64_t steal_time_msr; 1722fcf5ef2aSThomas Huth uint64_t async_pf_en_msr; 1723db5daafaSVitaly Kuznetsov uint64_t async_pf_int_msr; 1724fcf5ef2aSThomas Huth uint64_t pv_eoi_en_msr; 1725d645e132SMarcelo Tosatti uint64_t poll_control_msr; 1726fcf5ef2aSThomas Huth 1727da1cc323SEvgeny Yakovlev /* Partition-wide HV MSRs, will be updated only on the first vcpu */ 1728fcf5ef2aSThomas Huth uint64_t msr_hv_hypercall; 1729fcf5ef2aSThomas Huth uint64_t msr_hv_guest_os_id; 1730fcf5ef2aSThomas Huth uint64_t msr_hv_tsc; 173173d24074SJon Doron uint64_t msr_hv_syndbg_control; 173273d24074SJon Doron uint64_t msr_hv_syndbg_status; 173373d24074SJon Doron uint64_t msr_hv_syndbg_send_page; 173473d24074SJon Doron uint64_t msr_hv_syndbg_recv_page; 173573d24074SJon Doron uint64_t msr_hv_syndbg_pending_page; 173673d24074SJon Doron uint64_t msr_hv_syndbg_options; 1737da1cc323SEvgeny Yakovlev 1738da1cc323SEvgeny Yakovlev /* Per-VCPU HV MSRs */ 1739da1cc323SEvgeny Yakovlev uint64_t msr_hv_vapic; 17405e953812SRoman Kagan uint64_t msr_hv_crash_params[HV_CRASH_PARAMS]; 1741fcf5ef2aSThomas Huth uint64_t msr_hv_runtime; 1742fcf5ef2aSThomas Huth uint64_t msr_hv_synic_control; 1743fcf5ef2aSThomas Huth uint64_t msr_hv_synic_evt_page; 1744fcf5ef2aSThomas Huth uint64_t msr_hv_synic_msg_page; 17455e953812SRoman Kagan uint64_t msr_hv_synic_sint[HV_SINT_COUNT]; 17465e953812SRoman Kagan uint64_t msr_hv_stimer_config[HV_STIMER_COUNT]; 17475e953812SRoman Kagan uint64_t msr_hv_stimer_count[HV_STIMER_COUNT]; 1748ba6a4fd9SVitaly Kuznetsov uint64_t msr_hv_reenlightenment_control; 1749ba6a4fd9SVitaly Kuznetsov uint64_t msr_hv_tsc_emulation_control; 1750ba6a4fd9SVitaly Kuznetsov uint64_t msr_hv_tsc_emulation_status; 1751fcf5ef2aSThomas Huth 1752b77146e9SChao Peng uint64_t msr_rtit_ctrl; 1753b77146e9SChao Peng uint64_t msr_rtit_status; 1754b77146e9SChao Peng uint64_t msr_rtit_output_base; 1755b77146e9SChao Peng uint64_t msr_rtit_output_mask; 1756b77146e9SChao Peng uint64_t msr_rtit_cr3_match; 1757b77146e9SChao Peng uint64_t msr_rtit_addrs[MAX_RTIT_ADDRS]; 1758b77146e9SChao Peng 1759cdec2b75SZeng Guang /* Per-VCPU XFD MSRs */ 1760cdec2b75SZeng Guang uint64_t msr_xfd; 1761cdec2b75SZeng Guang uint64_t msr_xfd_err; 1762cdec2b75SZeng Guang 176312703d4eSYang Weijiang /* Per-VCPU Arch LBR MSRs */ 176412703d4eSYang Weijiang uint64_t msr_lbr_ctl; 176512703d4eSYang Weijiang uint64_t msr_lbr_depth; 176612703d4eSYang Weijiang LBREntry lbr_records[ARCH_LBR_NR_ENTRIES]; 176712703d4eSYang Weijiang 1768fcf5ef2aSThomas Huth /* exception/interrupt handling */ 1769fcf5ef2aSThomas Huth int error_code; 1770fcf5ef2aSThomas Huth int exception_is_int; 1771fcf5ef2aSThomas Huth target_ulong exception_next_eip; 1772fcf5ef2aSThomas Huth target_ulong dr[8]; /* debug registers; note dr4 and dr5 are unused */ 1773fcf5ef2aSThomas Huth union { 1774fcf5ef2aSThomas Huth struct CPUBreakpoint *cpu_breakpoint[4]; 1775fcf5ef2aSThomas Huth struct CPUWatchpoint *cpu_watchpoint[4]; 1776fcf5ef2aSThomas Huth }; /* break/watchpoints for dr[0..3] */ 1777fcf5ef2aSThomas Huth int old_exception; /* exception in flight */ 1778fcf5ef2aSThomas Huth 1779fcf5ef2aSThomas Huth uint64_t vm_vmcb; 1780fcf5ef2aSThomas Huth uint64_t tsc_offset; 1781fcf5ef2aSThomas Huth uint64_t intercept; 1782fcf5ef2aSThomas Huth uint16_t intercept_cr_read; 1783fcf5ef2aSThomas Huth uint16_t intercept_cr_write; 1784fcf5ef2aSThomas Huth uint16_t intercept_dr_read; 1785fcf5ef2aSThomas Huth uint16_t intercept_dr_write; 1786fcf5ef2aSThomas Huth uint32_t intercept_exceptions; 1787fe441054SJan Kiszka uint64_t nested_cr3; 1788fe441054SJan Kiszka uint32_t nested_pg_mode; 1789fcf5ef2aSThomas Huth uint8_t v_tpr; 1790e3126a5cSLara Lazier uint32_t int_ctl; 1791fcf5ef2aSThomas Huth 1792fcf5ef2aSThomas Huth /* KVM states, automatically cleared on reset */ 1793fcf5ef2aSThomas Huth uint8_t nmi_injected; 1794fcf5ef2aSThomas Huth uint8_t nmi_pending; 1795fcf5ef2aSThomas Huth 1796fe441054SJan Kiszka uintptr_t retaddr; 1797fe441054SJan Kiszka 17981f5c00cfSAlex Bennée /* Fields up to this point are cleared by a CPU reset */ 17991f5c00cfSAlex Bennée struct {} end_reset_fields; 18001f5c00cfSAlex Bennée 1801e8b5fae5SRichard Henderson /* Fields after this point are preserved across CPU reset. */ 1802fcf5ef2aSThomas Huth 1803fcf5ef2aSThomas Huth /* processor features (e.g. for CPUID insn) */ 180480db491dSJing Liu /* Minimum cpuid leaf 7 value */ 180580db491dSJing Liu uint32_t cpuid_level_func7; 180680db491dSJing Liu /* Actual cpuid leaf 7 value */ 180780db491dSJing Liu uint32_t cpuid_min_level_func7; 1808fcf5ef2aSThomas Huth /* Minimum level/xlevel/xlevel2, based on CPU model + features */ 1809fcf5ef2aSThomas Huth uint32_t cpuid_min_level, cpuid_min_xlevel, cpuid_min_xlevel2; 1810fcf5ef2aSThomas Huth /* Maximum level/xlevel/xlevel2 value for auto-assignment: */ 1811fcf5ef2aSThomas Huth uint32_t cpuid_max_level, cpuid_max_xlevel, cpuid_max_xlevel2; 1812fcf5ef2aSThomas Huth /* Actual level/xlevel/xlevel2 value: */ 1813fcf5ef2aSThomas Huth uint32_t cpuid_level, cpuid_xlevel, cpuid_xlevel2; 1814fcf5ef2aSThomas Huth uint32_t cpuid_vendor1; 1815fcf5ef2aSThomas Huth uint32_t cpuid_vendor2; 1816fcf5ef2aSThomas Huth uint32_t cpuid_vendor3; 1817fcf5ef2aSThomas Huth uint32_t cpuid_version; 1818fcf5ef2aSThomas Huth FeatureWordArray features; 1819d4a606b3SEduardo Habkost /* Features that were explicitly enabled/disabled */ 1820d4a606b3SEduardo Habkost FeatureWordArray user_features; 1821fcf5ef2aSThomas Huth uint32_t cpuid_model[12]; 1822a9f27ea9SEduardo Habkost /* Cache information for CPUID. When legacy-cache=on, the cache data 1823a9f27ea9SEduardo Habkost * on each CPUID leaf will be different, because we keep compatibility 1824a9f27ea9SEduardo Habkost * with old QEMU versions. 1825a9f27ea9SEduardo Habkost */ 1826a9f27ea9SEduardo Habkost CPUCaches cache_info_cpuid2, cache_info_cpuid4, cache_info_amd; 1827fcf5ef2aSThomas Huth 1828fcf5ef2aSThomas Huth /* MTRRs */ 1829fcf5ef2aSThomas Huth uint64_t mtrr_fixed[11]; 1830fcf5ef2aSThomas Huth uint64_t mtrr_deftype; 1831fcf5ef2aSThomas Huth MTRRVar mtrr_var[MSR_MTRRcap_VCNT]; 1832fcf5ef2aSThomas Huth 1833fcf5ef2aSThomas Huth /* For KVM */ 1834fcf5ef2aSThomas Huth uint32_t mp_state; 1835fd13f23bSLiran Alon int32_t exception_nr; 1836fcf5ef2aSThomas Huth int32_t interrupt_injected; 1837fcf5ef2aSThomas Huth uint8_t soft_interrupt; 1838fd13f23bSLiran Alon uint8_t exception_pending; 1839fd13f23bSLiran Alon uint8_t exception_injected; 1840fcf5ef2aSThomas Huth uint8_t has_error_code; 1841fd13f23bSLiran Alon uint8_t exception_has_payload; 1842fd13f23bSLiran Alon uint64_t exception_payload; 184312f89a39SChenyi Qiang uint8_t triple_fault_pending; 1844c97d6d2cSSergio Andres Gomez Del Real uint32_t ins_len; 1845fcf5ef2aSThomas Huth uint32_t sipi_vector; 1846fcf5ef2aSThomas Huth bool tsc_valid; 1847fcf5ef2aSThomas Huth int64_t tsc_khz; 1848fcf5ef2aSThomas Huth int64_t user_tsc_khz; /* for sanity check only */ 184973b994f6SLiran Alon uint64_t apic_bus_freq; 18505286c366SPaolo Bonzini uint64_t tsc; 18515b8063c4SLiran Alon #if defined(CONFIG_KVM) || defined(CONFIG_HVF) 18525b8063c4SLiran Alon void *xsave_buf; 1853c0198c5fSDavid Edmondson uint32_t xsave_buf_len; 18545b8063c4SLiran Alon #endif 1855ebbfef2fSLiran Alon #if defined(CONFIG_KVM) 1856ebbfef2fSLiran Alon struct kvm_nested_state *nested_state; 185727d4075dSDavid Woodhouse MemoryRegion *xen_vcpu_info_mr; 185827d4075dSDavid Woodhouse void *xen_vcpu_info_hva; 1859c345104cSJoao Martins uint64_t xen_vcpu_info_gpa; 1860c345104cSJoao Martins uint64_t xen_vcpu_info_default_gpa; 1861f0689302SJoao Martins uint64_t xen_vcpu_time_info_gpa; 18625092db87SJoao Martins uint64_t xen_vcpu_runstate_gpa; 1863105b47fdSAnkur Arora uint8_t xen_vcpu_callback_vector; 1864ddf0fd9aSDavid Woodhouse bool xen_callback_asserted; 1865c723d4c1SDavid Woodhouse uint16_t xen_virq[XEN_NR_VIRQS]; 1866c723d4c1SDavid Woodhouse uint64_t xen_singleshot_timer_ns; 1867b746a779SJoao Martins QEMUTimer *xen_singleshot_timer; 1868b746a779SJoao Martins uint64_t xen_periodic_timer_period; 1869b746a779SJoao Martins QEMUTimer *xen_periodic_timer; 1870b746a779SJoao Martins QemuMutex xen_timers_lock; 1871ebbfef2fSLiran Alon #endif 1872c97d6d2cSSergio Andres Gomez Del Real #if defined(CONFIG_HVF) 1873577f02b8SRoman Bolshakov HVFX86LazyFlags hvf_lflags; 1874fe76b09cSRoman Bolshakov void *hvf_mmio_buf; 1875c97d6d2cSSergio Andres Gomez Del Real #endif 1876fcf5ef2aSThomas Huth 1877fcf5ef2aSThomas Huth uint64_t mcg_cap; 1878fcf5ef2aSThomas Huth uint64_t mcg_ctl; 1879fcf5ef2aSThomas Huth uint64_t mcg_ext_ctl; 1880fcf5ef2aSThomas Huth uint64_t mce_banks[MCE_BANKS_DEF*4]; 1881fcf5ef2aSThomas Huth uint64_t xstate_bv; 1882fcf5ef2aSThomas Huth 1883fcf5ef2aSThomas Huth /* vmstate */ 1884fcf5ef2aSThomas Huth uint16_t fpus_vmstate; 1885fcf5ef2aSThomas Huth uint16_t fptag_vmstate; 1886fcf5ef2aSThomas Huth uint16_t fpregs_format_vmstate; 1887fcf5ef2aSThomas Huth 1888fcf5ef2aSThomas Huth uint64_t xss; 188965087997STao Xu uint32_t umwait; 1890fcf5ef2aSThomas Huth 1891fcf5ef2aSThomas Huth TPRAccess tpr_access_type; 1892c26ae610SLike Xu 1893aa1878fbSZhao Liu /* Number of dies within this CPU package. */ 1894c26ae610SLike Xu unsigned nr_dies; 1895fcf5ef2aSThomas Huth } CPUX86State; 1896fcf5ef2aSThomas Huth 1897fcf5ef2aSThomas Huth struct kvm_msrs; 1898fcf5ef2aSThomas Huth 1899fcf5ef2aSThomas Huth /** 1900fcf5ef2aSThomas Huth * X86CPU: 1901fcf5ef2aSThomas Huth * @env: #CPUX86State 1902fcf5ef2aSThomas Huth * @migratable: If set, only migratable flags will be accepted when "enforce" 1903fcf5ef2aSThomas Huth * mode is used, and only migratable flags will be included in the "host" 1904fcf5ef2aSThomas Huth * CPU model. 1905fcf5ef2aSThomas Huth * 1906fcf5ef2aSThomas Huth * An x86 CPU. 1907fcf5ef2aSThomas Huth */ 1908b36e239eSPhilippe Mathieu-Daudé struct ArchCPU { 1909fcf5ef2aSThomas Huth CPUState parent_obj; 1910fcf5ef2aSThomas Huth 1911fcf5ef2aSThomas Huth CPUX86State env; 19122a693142SPan Nengyuan VMChangeStateEntry *vmsentry; 1913fcf5ef2aSThomas Huth 19144e45aff3SPaolo Bonzini uint64_t ucode_rev; 19154e45aff3SPaolo Bonzini 19164f2beda4SEduardo Habkost uint32_t hyperv_spinlock_attempts; 191708856771SVitaly Kuznetsov char *hyperv_vendor; 19189b4cf107SRoman Kagan bool hyperv_synic_kvm_only; 19192d384d7cSVitaly Kuznetsov uint64_t hyperv_features; 1920e48ddcc6SVitaly Kuznetsov bool hyperv_passthrough; 192130d6ff66SVitaly Kuznetsov OnOffAuto hyperv_no_nonarch_cs; 192208856771SVitaly Kuznetsov uint32_t hyperv_vendor_id[3]; 1923735db465SVitaly Kuznetsov uint32_t hyperv_interface_id[4]; 192423eb5d03SVitaly Kuznetsov uint32_t hyperv_limits[3]; 192570367f09SVitaly Kuznetsov bool hyperv_enforce_cpuid; 1926af7228b8SVitaly Kuznetsov uint32_t hyperv_ver_id_build; 1927af7228b8SVitaly Kuznetsov uint16_t hyperv_ver_id_major; 1928af7228b8SVitaly Kuznetsov uint16_t hyperv_ver_id_minor; 1929af7228b8SVitaly Kuznetsov uint32_t hyperv_ver_id_sp; 1930af7228b8SVitaly Kuznetsov uint8_t hyperv_ver_id_sb; 1931af7228b8SVitaly Kuznetsov uint32_t hyperv_ver_id_sn; 19322d384d7cSVitaly Kuznetsov 1933fcf5ef2aSThomas Huth bool check_cpuid; 1934fcf5ef2aSThomas Huth bool enforce_cpuid; 1935dac1deaeSEduardo Habkost /* 1936dac1deaeSEduardo Habkost * Force features to be enabled even if the host doesn't support them. 1937dac1deaeSEduardo Habkost * This is dangerous and should be done only for testing CPUID 1938dac1deaeSEduardo Habkost * compatibility. 1939dac1deaeSEduardo Habkost */ 1940dac1deaeSEduardo Habkost bool force_features; 1941fcf5ef2aSThomas Huth bool expose_kvm; 19421ce36bfeSDaniel P. Berrange bool expose_tcg; 1943fcf5ef2aSThomas Huth bool migratable; 1944990e0be2SPaolo Bonzini bool migrate_smi_count; 194544bd8e53SEduardo Habkost bool max_features; /* Enable all supported features automatically */ 1946fcf5ef2aSThomas Huth uint32_t apic_id; 1947fcf5ef2aSThomas Huth 19489954a158SPhil Dennis-Jordan /* Enables publishing of TSC increment and Local APIC bus frequencies to 19499954a158SPhil Dennis-Jordan * the guest OS in CPUID page 0x40000010, the same way that VMWare does. */ 19509954a158SPhil Dennis-Jordan bool vmware_cpuid_freq; 19519954a158SPhil Dennis-Jordan 1952fcf5ef2aSThomas Huth /* if true the CPUID code directly forward host cache leaves to the guest */ 1953fcf5ef2aSThomas Huth bool cache_info_passthrough; 1954fcf5ef2aSThomas Huth 19552266d443SMichael S. Tsirkin /* if true the CPUID code directly forwards 19562266d443SMichael S. Tsirkin * host monitor/mwait leaves to the guest */ 19572266d443SMichael S. Tsirkin struct { 19582266d443SMichael S. Tsirkin uint32_t eax; 19592266d443SMichael S. Tsirkin uint32_t ebx; 19602266d443SMichael S. Tsirkin uint32_t ecx; 19612266d443SMichael S. Tsirkin uint32_t edx; 19622266d443SMichael S. Tsirkin } mwait; 19632266d443SMichael S. Tsirkin 1964fcf5ef2aSThomas Huth /* Features that were filtered out because of missing host capabilities */ 1965f69ecddbSWei Yang FeatureWordArray filtered_features; 1966fcf5ef2aSThomas Huth 1967fcf5ef2aSThomas Huth /* Enable PMU CPUID bits. This can't be enabled by default yet because 1968fcf5ef2aSThomas Huth * it doesn't have ABI stability guarantees, as it passes all PMU CPUID 1969fcf5ef2aSThomas Huth * bits returned by GET_SUPPORTED_CPUID (that depend on host CPU and kernel 1970fcf5ef2aSThomas Huth * capabilities) directly to the guest. 1971fcf5ef2aSThomas Huth */ 1972fcf5ef2aSThomas Huth bool enable_pmu; 1973fcf5ef2aSThomas Huth 1974f06d8a18SYang Weijiang /* 1975f06d8a18SYang Weijiang * Enable LBR_FMT bits of IA32_PERF_CAPABILITIES MSR. 1976f06d8a18SYang Weijiang * This can't be initialized with a default because it doesn't have 1977f06d8a18SYang Weijiang * stable ABI support yet. It is only allowed to pass all LBR_FMT bits 1978f06d8a18SYang Weijiang * returned by kvm_arch_get_supported_msr_feature()(which depends on both 1979f06d8a18SYang Weijiang * host CPU and kernel capabilities) to the guest. 1980f06d8a18SYang Weijiang */ 1981f06d8a18SYang Weijiang uint64_t lbr_fmt; 1982f06d8a18SYang Weijiang 1983fcf5ef2aSThomas Huth /* LMCE support can be enabled/disabled via cpu option 'lmce=on/off'. It is 1984fcf5ef2aSThomas Huth * disabled by default to avoid breaking migration between QEMU with 1985fcf5ef2aSThomas Huth * different LMCE configurations. 1986fcf5ef2aSThomas Huth */ 1987fcf5ef2aSThomas Huth bool enable_lmce; 1988fcf5ef2aSThomas Huth 1989fcf5ef2aSThomas Huth /* Compatibility bits for old machine types. 1990fcf5ef2aSThomas Huth * If true present virtual l3 cache for VM, the vcpus in the same virtual 1991fcf5ef2aSThomas Huth * socket share an virtual l3 cache. 1992fcf5ef2aSThomas Huth */ 1993fcf5ef2aSThomas Huth bool enable_l3_cache; 1994fcf5ef2aSThomas Huth 1995ab8f992eSBabu Moger /* Compatibility bits for old machine types. 1996ab8f992eSBabu Moger * If true present the old cache topology information 1997ab8f992eSBabu Moger */ 1998ab8f992eSBabu Moger bool legacy_cache; 1999ab8f992eSBabu Moger 2000fcf5ef2aSThomas Huth /* Compatibility bits for old machine types: */ 2001fcf5ef2aSThomas Huth bool enable_cpuid_0xb; 2002fcf5ef2aSThomas Huth 2003fcf5ef2aSThomas Huth /* Enable auto level-increase for all CPUID leaves */ 2004fcf5ef2aSThomas Huth bool full_cpuid_auto_level; 2005fcf5ef2aSThomas Huth 2006a7a0da84SMichael Roth /* Only advertise CPUID leaves defined by the vendor */ 2007a7a0da84SMichael Roth bool vendor_cpuid_only; 2008a7a0da84SMichael Roth 2009f24c3a79SLuwei Kang /* Enable auto level-increase for Intel Processor Trace leave */ 2010f24c3a79SLuwei Kang bool intel_pt_auto_level; 2011f24c3a79SLuwei Kang 2012fcf5ef2aSThomas Huth /* if true fill the top bits of the MTRR_PHYSMASKn variable range */ 2013fcf5ef2aSThomas Huth bool fill_mtrr_mask; 2014fcf5ef2aSThomas Huth 2015fcf5ef2aSThomas Huth /* if true override the phys_bits value with a value read from the host */ 2016fcf5ef2aSThomas Huth bool host_phys_bits; 2017fcf5ef2aSThomas Huth 2018258fe08bSEduardo Habkost /* if set, limit maximum value for phys_bits when host_phys_bits is true */ 2019258fe08bSEduardo Habkost uint8_t host_phys_bits_limit; 2020258fe08bSEduardo Habkost 2021fc3a1fd7SDr. David Alan Gilbert /* Stop SMI delivery for migration compatibility with old machines */ 2022fc3a1fd7SDr. David Alan Gilbert bool kvm_no_smi_migration; 2023fc3a1fd7SDr. David Alan Gilbert 2024988f7b8bSVitaly Kuznetsov /* Forcefully disable KVM PV features not exposed in guest CPUIDs */ 2025988f7b8bSVitaly Kuznetsov bool kvm_pv_enforce_cpuid; 2026988f7b8bSVitaly Kuznetsov 2027fcf5ef2aSThomas Huth /* Number of physical address bits supported */ 2028fcf5ef2aSThomas Huth uint32_t phys_bits; 2029fcf5ef2aSThomas Huth 2030fcf5ef2aSThomas Huth /* in order to simplify APIC support, we leave this pointer to the 2031fcf5ef2aSThomas Huth user */ 2032fcf5ef2aSThomas Huth struct DeviceState *apic_state; 2033fcf5ef2aSThomas Huth struct MemoryRegion *cpu_as_root, *cpu_as_mem, *smram; 2034fcf5ef2aSThomas Huth Notifier machine_done; 2035fcf5ef2aSThomas Huth 2036fcf5ef2aSThomas Huth struct kvm_msrs *kvm_msr_buf; 2037fcf5ef2aSThomas Huth 203815f8b142SIgor Mammedov int32_t node_id; /* NUMA node this CPU belongs to */ 2039fcf5ef2aSThomas Huth int32_t socket_id; 2040176d2cdaSLike Xu int32_t die_id; 2041fcf5ef2aSThomas Huth int32_t core_id; 2042fcf5ef2aSThomas Huth int32_t thread_id; 20436c69dfb6SGonglei 20446c69dfb6SGonglei int32_t hv_max_vps; 2045f66b8a83SJoao Martins 2046f66b8a83SJoao Martins bool xen_vapic; 2047fcf5ef2aSThomas Huth }; 2048fcf5ef2aSThomas Huth 20499348028eSPhilippe Mathieu-Daudé typedef struct X86CPUModel X86CPUModel; 20509348028eSPhilippe Mathieu-Daudé 20519348028eSPhilippe Mathieu-Daudé /** 20529348028eSPhilippe Mathieu-Daudé * X86CPUClass: 20539348028eSPhilippe Mathieu-Daudé * @cpu_def: CPU model definition 20549348028eSPhilippe Mathieu-Daudé * @host_cpuid_required: Whether CPU model requires cpuid from host. 20559348028eSPhilippe Mathieu-Daudé * @ordering: Ordering on the "-cpu help" CPU model list. 20569348028eSPhilippe Mathieu-Daudé * @migration_safe: See CpuDefinitionInfo::migration_safe 20579348028eSPhilippe Mathieu-Daudé * @static_model: See CpuDefinitionInfo::static 20589348028eSPhilippe Mathieu-Daudé * @parent_realize: The parent class' realize handler. 20599348028eSPhilippe Mathieu-Daudé * @parent_phases: The parent class' reset phase handlers. 20609348028eSPhilippe Mathieu-Daudé * 20619348028eSPhilippe Mathieu-Daudé * An x86 CPU model or family. 20629348028eSPhilippe Mathieu-Daudé */ 20639348028eSPhilippe Mathieu-Daudé struct X86CPUClass { 20649348028eSPhilippe Mathieu-Daudé CPUClass parent_class; 20659348028eSPhilippe Mathieu-Daudé 20669348028eSPhilippe Mathieu-Daudé /* 20679348028eSPhilippe Mathieu-Daudé * CPU definition, automatically loaded by instance_init if not NULL. 20689348028eSPhilippe Mathieu-Daudé * Should be eventually replaced by subclass-specific property defaults. 20699348028eSPhilippe Mathieu-Daudé */ 20709348028eSPhilippe Mathieu-Daudé X86CPUModel *model; 20719348028eSPhilippe Mathieu-Daudé 20729348028eSPhilippe Mathieu-Daudé bool host_cpuid_required; 20739348028eSPhilippe Mathieu-Daudé int ordering; 20749348028eSPhilippe Mathieu-Daudé bool migration_safe; 20759348028eSPhilippe Mathieu-Daudé bool static_model; 20769348028eSPhilippe Mathieu-Daudé 20779348028eSPhilippe Mathieu-Daudé /* 20789348028eSPhilippe Mathieu-Daudé * Optional description of CPU model. 20799348028eSPhilippe Mathieu-Daudé * If unavailable, cpu_def->model_id is used. 20809348028eSPhilippe Mathieu-Daudé */ 20819348028eSPhilippe Mathieu-Daudé const char *model_description; 20829348028eSPhilippe Mathieu-Daudé 20839348028eSPhilippe Mathieu-Daudé DeviceRealize parent_realize; 20849348028eSPhilippe Mathieu-Daudé DeviceUnrealize parent_unrealize; 20859348028eSPhilippe Mathieu-Daudé ResettablePhases parent_phases; 20869348028eSPhilippe Mathieu-Daudé }; 2087fcf5ef2aSThomas Huth 2088fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 2089ac701a4fSKeqian Zhu extern const VMStateDescription vmstate_x86_cpu; 2090fcf5ef2aSThomas Huth #endif 2091fcf5ef2aSThomas Huth 209292d5f1a4SPaolo Bonzini int x86_cpu_pending_interrupt(CPUState *cs, int interrupt_request); 2093fcf5ef2aSThomas Huth 2094fcf5ef2aSThomas Huth int x86_cpu_write_elf64_note(WriteCoreDumpFunction f, CPUState *cpu, 20951af0006aSJanosch Frank int cpuid, DumpState *s); 2096fcf5ef2aSThomas Huth int x86_cpu_write_elf32_note(WriteCoreDumpFunction f, CPUState *cpu, 20971af0006aSJanosch Frank int cpuid, DumpState *s); 2098fcf5ef2aSThomas Huth int x86_cpu_write_elf64_qemunote(WriteCoreDumpFunction f, CPUState *cpu, 20991af0006aSJanosch Frank DumpState *s); 2100fcf5ef2aSThomas Huth int x86_cpu_write_elf32_qemunote(WriteCoreDumpFunction f, CPUState *cpu, 21011af0006aSJanosch Frank DumpState *s); 2102fcf5ef2aSThomas Huth 21038a5b974bSMarc-André Lureau bool x86_cpu_get_memory_mapping(CPUState *cpu, MemoryMappingList *list, 2104fcf5ef2aSThomas Huth Error **errp); 2105fcf5ef2aSThomas Huth 210690c84c56SMarkus Armbruster void x86_cpu_dump_state(CPUState *cs, FILE *f, int flags); 2107fcf5ef2aSThomas Huth 2108a010bdbeSAlex Bennée int x86_cpu_gdb_read_register(CPUState *cpu, GByteArray *buf, int reg); 2109fcf5ef2aSThomas Huth int x86_cpu_gdb_write_register(CPUState *cpu, uint8_t *buf, int reg); 2110fcf5ef2aSThomas Huth 21110442428aSMarkus Armbruster void x86_cpu_list(void); 2112fcf5ef2aSThomas Huth int cpu_x86_support_mca_broadcast(CPUX86State *env); 2113fcf5ef2aSThomas Huth 211476d0042bSPhilippe Mathieu-Daudé #ifndef CONFIG_USER_ONLY 21156d2d454aSPhilippe Mathieu-Daudé hwaddr x86_cpu_get_phys_page_attrs_debug(CPUState *cpu, vaddr addr, 21166d2d454aSPhilippe Mathieu-Daudé MemTxAttrs *attrs); 2117fcf5ef2aSThomas Huth int cpu_get_pic_interrupt(CPUX86State *s); 21187ce08865SPhilippe Mathieu-Daudé 2119bad5cfcdSMichael Tokarev /* MS-DOS compatibility mode FPU exception support */ 21206f529b75SPaolo Bonzini void x86_register_ferr_irq(qemu_irq irq); 212183a3d9c7SClaudio Fontana void fpu_check_raise_ferr_irq(CPUX86State *s); 2122bf13bfabSPaolo Bonzini void cpu_set_ignne(void); 212383a3d9c7SClaudio Fontana void cpu_clear_ignne(void); 21247ce08865SPhilippe Mathieu-Daudé #endif 212583a3d9c7SClaudio Fontana 21265e76d84eSPaolo Bonzini /* mpx_helper.c */ 21275e76d84eSPaolo Bonzini void cpu_sync_bndcs_hflags(CPUX86State *env); 2128fcf5ef2aSThomas Huth 2129fcf5ef2aSThomas Huth /* this function must always be used to load data in the segment 2130fcf5ef2aSThomas Huth cache: it synchronizes the hflags with the segment cache values */ 2131fcf5ef2aSThomas Huth static inline void cpu_x86_load_seg_cache(CPUX86State *env, 2132c117e5b1SPhilippe Mathieu-Daudé X86Seg seg_reg, unsigned int selector, 2133fcf5ef2aSThomas Huth target_ulong base, 2134fcf5ef2aSThomas Huth unsigned int limit, 2135fcf5ef2aSThomas Huth unsigned int flags) 2136fcf5ef2aSThomas Huth { 2137fcf5ef2aSThomas Huth SegmentCache *sc; 2138fcf5ef2aSThomas Huth unsigned int new_hflags; 2139fcf5ef2aSThomas Huth 2140fcf5ef2aSThomas Huth sc = &env->segs[seg_reg]; 2141fcf5ef2aSThomas Huth sc->selector = selector; 2142fcf5ef2aSThomas Huth sc->base = base; 2143fcf5ef2aSThomas Huth sc->limit = limit; 2144fcf5ef2aSThomas Huth sc->flags = flags; 2145fcf5ef2aSThomas Huth 2146fcf5ef2aSThomas Huth /* update the hidden flags */ 2147fcf5ef2aSThomas Huth { 2148fcf5ef2aSThomas Huth if (seg_reg == R_CS) { 2149fcf5ef2aSThomas Huth #ifdef TARGET_X86_64 2150fcf5ef2aSThomas Huth if ((env->hflags & HF_LMA_MASK) && (flags & DESC_L_MASK)) { 2151fcf5ef2aSThomas Huth /* long mode */ 2152fcf5ef2aSThomas Huth env->hflags |= HF_CS32_MASK | HF_SS32_MASK | HF_CS64_MASK; 2153fcf5ef2aSThomas Huth env->hflags &= ~(HF_ADDSEG_MASK); 2154fcf5ef2aSThomas Huth } else 2155fcf5ef2aSThomas Huth #endif 2156fcf5ef2aSThomas Huth { 2157fcf5ef2aSThomas Huth /* legacy / compatibility case */ 2158fcf5ef2aSThomas Huth new_hflags = (env->segs[R_CS].flags & DESC_B_MASK) 2159fcf5ef2aSThomas Huth >> (DESC_B_SHIFT - HF_CS32_SHIFT); 2160fcf5ef2aSThomas Huth env->hflags = (env->hflags & ~(HF_CS32_MASK | HF_CS64_MASK)) | 2161fcf5ef2aSThomas Huth new_hflags; 2162fcf5ef2aSThomas Huth } 2163fcf5ef2aSThomas Huth } 2164fcf5ef2aSThomas Huth if (seg_reg == R_SS) { 2165fcf5ef2aSThomas Huth int cpl = (flags >> DESC_DPL_SHIFT) & 3; 2166fcf5ef2aSThomas Huth #if HF_CPL_MASK != 3 2167fcf5ef2aSThomas Huth #error HF_CPL_MASK is hardcoded 2168fcf5ef2aSThomas Huth #endif 2169fcf5ef2aSThomas Huth env->hflags = (env->hflags & ~HF_CPL_MASK) | cpl; 21705e76d84eSPaolo Bonzini /* Possibly switch between BNDCFGS and BNDCFGU */ 21715e76d84eSPaolo Bonzini cpu_sync_bndcs_hflags(env); 2172fcf5ef2aSThomas Huth } 2173fcf5ef2aSThomas Huth new_hflags = (env->segs[R_SS].flags & DESC_B_MASK) 2174fcf5ef2aSThomas Huth >> (DESC_B_SHIFT - HF_SS32_SHIFT); 2175fcf5ef2aSThomas Huth if (env->hflags & HF_CS64_MASK) { 2176fcf5ef2aSThomas Huth /* zero base assumed for DS, ES and SS in long mode */ 2177fcf5ef2aSThomas Huth } else if (!(env->cr[0] & CR0_PE_MASK) || 2178fcf5ef2aSThomas Huth (env->eflags & VM_MASK) || 2179fcf5ef2aSThomas Huth !(env->hflags & HF_CS32_MASK)) { 2180fcf5ef2aSThomas Huth /* XXX: try to avoid this test. The problem comes from the 2181fcf5ef2aSThomas Huth fact that is real mode or vm86 mode we only modify the 2182fcf5ef2aSThomas Huth 'base' and 'selector' fields of the segment cache to go 2183fcf5ef2aSThomas Huth faster. A solution may be to force addseg to one in 2184fcf5ef2aSThomas Huth translate-i386.c. */ 2185fcf5ef2aSThomas Huth new_hflags |= HF_ADDSEG_MASK; 2186fcf5ef2aSThomas Huth } else { 2187fcf5ef2aSThomas Huth new_hflags |= ((env->segs[R_DS].base | 2188fcf5ef2aSThomas Huth env->segs[R_ES].base | 2189fcf5ef2aSThomas Huth env->segs[R_SS].base) != 0) << 2190fcf5ef2aSThomas Huth HF_ADDSEG_SHIFT; 2191fcf5ef2aSThomas Huth } 2192fcf5ef2aSThomas Huth env->hflags = (env->hflags & 2193fcf5ef2aSThomas Huth ~(HF_SS32_MASK | HF_ADDSEG_MASK)) | new_hflags; 2194fcf5ef2aSThomas Huth } 2195fcf5ef2aSThomas Huth } 2196fcf5ef2aSThomas Huth 2197fcf5ef2aSThomas Huth static inline void cpu_x86_load_seg_cache_sipi(X86CPU *cpu, 2198fcf5ef2aSThomas Huth uint8_t sipi_vector) 2199fcf5ef2aSThomas Huth { 2200fcf5ef2aSThomas Huth CPUState *cs = CPU(cpu); 2201fcf5ef2aSThomas Huth CPUX86State *env = &cpu->env; 2202fcf5ef2aSThomas Huth 2203fcf5ef2aSThomas Huth env->eip = 0; 2204fcf5ef2aSThomas Huth cpu_x86_load_seg_cache(env, R_CS, sipi_vector << 8, 2205fcf5ef2aSThomas Huth sipi_vector << 12, 2206fcf5ef2aSThomas Huth env->segs[R_CS].limit, 2207fcf5ef2aSThomas Huth env->segs[R_CS].flags); 2208fcf5ef2aSThomas Huth cs->halted = 0; 2209fcf5ef2aSThomas Huth } 2210fcf5ef2aSThomas Huth 2211fcf5ef2aSThomas Huth int cpu_x86_get_descr_debug(CPUX86State *env, unsigned int selector, 2212fcf5ef2aSThomas Huth target_ulong *base, unsigned int *limit, 2213fcf5ef2aSThomas Huth unsigned int *flags); 2214fcf5ef2aSThomas Huth 2215fcf5ef2aSThomas Huth /* op_helper.c */ 2216fcf5ef2aSThomas Huth /* used for debug or cpu save/restore */ 2217fcf5ef2aSThomas Huth 2218fcf5ef2aSThomas Huth /* cpu-exec.c */ 2219fcf5ef2aSThomas Huth /* the following helpers are only usable in user mode simulation as 2220fcf5ef2aSThomas Huth they can trigger unexpected exceptions */ 2221c117e5b1SPhilippe Mathieu-Daudé void cpu_x86_load_seg(CPUX86State *s, X86Seg seg_reg, int selector); 2222fcf5ef2aSThomas Huth void cpu_x86_fsave(CPUX86State *s, target_ulong ptr, int data32); 2223fcf5ef2aSThomas Huth void cpu_x86_frstor(CPUX86State *s, target_ulong ptr, int data32); 22241c1df019SPranith Kumar void cpu_x86_fxsave(CPUX86State *s, target_ulong ptr); 22251c1df019SPranith Kumar void cpu_x86_fxrstor(CPUX86State *s, target_ulong ptr); 22265d245678SPaolo Bonzini void cpu_x86_xsave(CPUX86State *s, target_ulong ptr); 22275d245678SPaolo Bonzini void cpu_x86_xrstor(CPUX86State *s, target_ulong ptr); 2228fcf5ef2aSThomas Huth 2229fcf5ef2aSThomas Huth /* cpu.c */ 2230f5cc5a5cSClaudio Fontana void x86_cpu_vendor_words2str(char *dst, uint32_t vendor1, 2231f5cc5a5cSClaudio Fontana uint32_t vendor2, uint32_t vendor3); 2232f5cc5a5cSClaudio Fontana typedef struct PropValue { 2233f5cc5a5cSClaudio Fontana const char *prop, *value; 2234f5cc5a5cSClaudio Fontana } PropValue; 2235f5cc5a5cSClaudio Fontana void x86_cpu_apply_props(X86CPU *cpu, PropValue *props); 2236f5cc5a5cSClaudio Fontana 2237ec19444aSMaciej S. Szmigiero void x86_cpu_after_reset(X86CPU *cpu); 2238ec19444aSMaciej S. Szmigiero 223997afb47eSLara Lazier uint32_t cpu_x86_virtual_addr_width(CPUX86State *env); 224097afb47eSLara Lazier 2241f5cc5a5cSClaudio Fontana /* cpu.c other functions (cpuid) */ 2242fcf5ef2aSThomas Huth void cpu_x86_cpuid(CPUX86State *env, uint32_t index, uint32_t count, 2243fcf5ef2aSThomas Huth uint32_t *eax, uint32_t *ebx, 2244fcf5ef2aSThomas Huth uint32_t *ecx, uint32_t *edx); 2245fcf5ef2aSThomas Huth void cpu_clear_apic_feature(CPUX86State *env); 2246b5ee0468SBui Quang Minh void cpu_set_apic_feature(CPUX86State *env); 2247fcf5ef2aSThomas Huth void host_cpuid(uint32_t function, uint32_t count, 2248fcf5ef2aSThomas Huth uint32_t *eax, uint32_t *ebx, uint32_t *ecx, uint32_t *edx); 2249b5ee0468SBui Quang Minh bool cpu_has_x2apic_feature(CPUX86State *env); 2250fcf5ef2aSThomas Huth 2251fcf5ef2aSThomas Huth /* helper.c */ 2252fcf5ef2aSThomas Huth void x86_cpu_set_a20(X86CPU *cpu, int a20_state); 2253608db8dbSPaul Brook void cpu_sync_avx_hflag(CPUX86State *env); 2254fcf5ef2aSThomas Huth 2255fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 2256f8c45c65SPaolo Bonzini static inline int x86_asidx_from_attrs(CPUState *cs, MemTxAttrs attrs) 2257f8c45c65SPaolo Bonzini { 2258f8c45c65SPaolo Bonzini return !!attrs.secure; 2259f8c45c65SPaolo Bonzini } 2260f8c45c65SPaolo Bonzini 2261f8c45c65SPaolo Bonzini static inline AddressSpace *cpu_addressspace(CPUState *cs, MemTxAttrs attrs) 2262f8c45c65SPaolo Bonzini { 2263f8c45c65SPaolo Bonzini return cpu_get_address_space(cs, cpu_asidx_from_attrs(cs, attrs)); 2264f8c45c65SPaolo Bonzini } 2265f8c45c65SPaolo Bonzini 226663087289SClaudio Fontana /* 226763087289SClaudio Fontana * load efer and update the corresponding hflags. XXX: do consistency 226863087289SClaudio Fontana * checks with cpuid bits? 226963087289SClaudio Fontana */ 227063087289SClaudio Fontana void cpu_load_efer(CPUX86State *env, uint64_t val); 2271fcf5ef2aSThomas Huth uint8_t x86_ldub_phys(CPUState *cs, hwaddr addr); 2272fcf5ef2aSThomas Huth uint32_t x86_lduw_phys(CPUState *cs, hwaddr addr); 2273fcf5ef2aSThomas Huth uint32_t x86_ldl_phys(CPUState *cs, hwaddr addr); 2274fcf5ef2aSThomas Huth uint64_t x86_ldq_phys(CPUState *cs, hwaddr addr); 2275fcf5ef2aSThomas Huth void x86_stb_phys(CPUState *cs, hwaddr addr, uint8_t val); 2276fcf5ef2aSThomas Huth void x86_stl_phys_notdirty(CPUState *cs, hwaddr addr, uint32_t val); 2277fcf5ef2aSThomas Huth void x86_stw_phys(CPUState *cs, hwaddr addr, uint32_t val); 2278fcf5ef2aSThomas Huth void x86_stl_phys(CPUState *cs, hwaddr addr, uint32_t val); 2279fcf5ef2aSThomas Huth void x86_stq_phys(CPUState *cs, hwaddr addr, uint64_t val); 2280fcf5ef2aSThomas Huth #endif 2281fcf5ef2aSThomas Huth 2282fcf5ef2aSThomas Huth /* will be suppressed */ 2283fcf5ef2aSThomas Huth void cpu_x86_update_cr0(CPUX86State *env, uint32_t new_cr0); 2284fcf5ef2aSThomas Huth void cpu_x86_update_cr3(CPUX86State *env, target_ulong new_cr3); 2285fcf5ef2aSThomas Huth void cpu_x86_update_cr4(CPUX86State *env, uint32_t new_cr4); 2286fcf5ef2aSThomas Huth void cpu_x86_update_dr7(CPUX86State *env, uint32_t new_dr7); 2287fcf5ef2aSThomas Huth 2288fcf5ef2aSThomas Huth /* hw/pc.c */ 2289fcf5ef2aSThomas Huth uint64_t cpu_get_tsc(CPUX86State *env); 2290fcf5ef2aSThomas Huth 22910dacec87SIgor Mammedov #define CPU_RESOLVING_TYPE TYPE_X86_CPU 2292311ca98dSIgor Mammedov 2293311ca98dSIgor Mammedov #ifdef TARGET_X86_64 2294311ca98dSIgor Mammedov #define TARGET_DEFAULT_CPU_TYPE X86_CPU_TYPE_NAME("qemu64") 2295311ca98dSIgor Mammedov #else 2296311ca98dSIgor Mammedov #define TARGET_DEFAULT_CPU_TYPE X86_CPU_TYPE_NAME("qemu32") 2297311ca98dSIgor Mammedov #endif 2298311ca98dSIgor Mammedov 2299fcf5ef2aSThomas Huth #define cpu_list x86_cpu_list 2300fcf5ef2aSThomas Huth 2301fcf5ef2aSThomas Huth /* MMU modes definitions */ 2302fcf5ef2aSThomas Huth #define MMU_KSMAP_IDX 0 2303fcf5ef2aSThomas Huth #define MMU_USER_IDX 1 2304fcf5ef2aSThomas Huth #define MMU_KNOSMAP_IDX 2 230598281984SRichard Henderson #define MMU_NESTED_IDX 3 230698281984SRichard Henderson #define MMU_PHYS_IDX 4 230798281984SRichard Henderson 2308*5f97afe2SPaolo Bonzini static inline bool is_mmu_index_smap(int mmu_index) 2309*5f97afe2SPaolo Bonzini { 2310*5f97afe2SPaolo Bonzini return mmu_index == MMU_KSMAP_IDX; 2311*5f97afe2SPaolo Bonzini } 2312*5f97afe2SPaolo Bonzini 2313*5f97afe2SPaolo Bonzini static inline bool is_mmu_index_user(int mmu_index) 2314*5f97afe2SPaolo Bonzini { 2315*5f97afe2SPaolo Bonzini return mmu_index == MMU_USER_IDX; 2316*5f97afe2SPaolo Bonzini } 2317*5f97afe2SPaolo Bonzini 2318fcf5ef2aSThomas Huth static inline int cpu_mmu_index_kernel(CPUX86State *env) 2319fcf5ef2aSThomas Huth { 2320fcf5ef2aSThomas Huth return !(env->hflags & HF_SMAP_MASK) ? MMU_KNOSMAP_IDX : 2321fcf5ef2aSThomas Huth ((env->hflags & HF_CPL_MASK) < 3 && (env->eflags & AC_MASK)) 2322fcf5ef2aSThomas Huth ? MMU_KNOSMAP_IDX : MMU_KSMAP_IDX; 2323fcf5ef2aSThomas Huth } 2324fcf5ef2aSThomas Huth 2325fcf5ef2aSThomas Huth #define CC_DST (env->cc_dst) 2326fcf5ef2aSThomas Huth #define CC_SRC (env->cc_src) 2327fcf5ef2aSThomas Huth #define CC_SRC2 (env->cc_src2) 2328fcf5ef2aSThomas Huth #define CC_OP (env->cc_op) 2329fcf5ef2aSThomas Huth 2330fcf5ef2aSThomas Huth #include "exec/cpu-all.h" 2331fcf5ef2aSThomas Huth #include "svm.h" 2332fcf5ef2aSThomas Huth 2333fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 2334fcf5ef2aSThomas Huth #include "hw/i386/apic.h" 2335fcf5ef2aSThomas Huth #endif 2336fcf5ef2aSThomas Huth 2337bb5de525SAnton Johansson static inline void cpu_get_tb_cpu_state(CPUX86State *env, vaddr *pc, 2338bb5de525SAnton Johansson uint64_t *cs_base, uint32_t *flags) 2339fcf5ef2aSThomas Huth { 2340fcf5ef2aSThomas Huth *flags = env->hflags | 2341fcf5ef2aSThomas Huth (env->eflags & (IOPL_MASK | TF_MASK | RF_MASK | VM_MASK | AC_MASK)); 2342b5e0d5d2SRichard Henderson if (env->hflags & HF_CS64_MASK) { 2343b5e0d5d2SRichard Henderson *cs_base = 0; 2344b5e0d5d2SRichard Henderson *pc = env->eip; 2345b5e0d5d2SRichard Henderson } else { 2346b5e0d5d2SRichard Henderson *cs_base = env->segs[R_CS].base; 2347b5e0d5d2SRichard Henderson *pc = (uint32_t)(*cs_base + env->eip); 2348b5e0d5d2SRichard Henderson } 2349fcf5ef2aSThomas Huth } 2350fcf5ef2aSThomas Huth 2351fcf5ef2aSThomas Huth void do_cpu_init(X86CPU *cpu); 2352fcf5ef2aSThomas Huth 2353fcf5ef2aSThomas Huth #define MCE_INJECT_BROADCAST 1 2354fcf5ef2aSThomas Huth #define MCE_INJECT_UNCOND_AO 2 2355fcf5ef2aSThomas Huth 2356fcf5ef2aSThomas Huth void cpu_x86_inject_mce(Monitor *mon, X86CPU *cpu, int bank, 2357fcf5ef2aSThomas Huth uint64_t status, uint64_t mcg_status, uint64_t addr, 2358fcf5ef2aSThomas Huth uint64_t misc, int flags); 2359fcf5ef2aSThomas Huth 23602455e9cfSPaolo Bonzini uint32_t cpu_cc_compute_all(CPUX86State *env1); 2361fcf5ef2aSThomas Huth 2362fcf5ef2aSThomas Huth static inline uint32_t cpu_compute_eflags(CPUX86State *env) 2363fcf5ef2aSThomas Huth { 236479c664f6SYang Zhong uint32_t eflags = env->eflags; 236579c664f6SYang Zhong if (tcg_enabled()) { 23662455e9cfSPaolo Bonzini eflags |= cpu_cc_compute_all(env) | (env->df & DF_MASK); 236779c664f6SYang Zhong } 236879c664f6SYang Zhong return eflags; 2369fcf5ef2aSThomas Huth } 2370fcf5ef2aSThomas Huth 2371fcf5ef2aSThomas Huth static inline MemTxAttrs cpu_get_mem_attrs(CPUX86State *env) 2372fcf5ef2aSThomas Huth { 2373fcf5ef2aSThomas Huth return ((MemTxAttrs) { .secure = (env->hflags & HF_SMM_MASK) != 0 }); 2374fcf5ef2aSThomas Huth } 2375fcf5ef2aSThomas Huth 2376c8bc83a4SPaolo Bonzini static inline int32_t x86_get_a20_mask(CPUX86State *env) 2377c8bc83a4SPaolo Bonzini { 2378c8bc83a4SPaolo Bonzini if (env->hflags & HF_SMM_MASK) { 2379c8bc83a4SPaolo Bonzini return -1; 2380c8bc83a4SPaolo Bonzini } else { 2381c8bc83a4SPaolo Bonzini return env->a20_mask; 2382c8bc83a4SPaolo Bonzini } 2383c8bc83a4SPaolo Bonzini } 2384c8bc83a4SPaolo Bonzini 238518ab37baSLiran Alon static inline bool cpu_has_vmx(CPUX86State *env) 238618ab37baSLiran Alon { 238718ab37baSLiran Alon return env->features[FEAT_1_ECX] & CPUID_EXT_VMX; 238818ab37baSLiran Alon } 238918ab37baSLiran Alon 2390b16c0e20SPaolo Bonzini static inline bool cpu_has_svm(CPUX86State *env) 2391b16c0e20SPaolo Bonzini { 2392b16c0e20SPaolo Bonzini return env->features[FEAT_8000_0001_ECX] & CPUID_EXT3_SVM; 2393b16c0e20SPaolo Bonzini } 2394b16c0e20SPaolo Bonzini 239579a197abSLiran Alon /* 239679a197abSLiran Alon * In order for a vCPU to enter VMX operation it must have CR4.VMXE set. 239779a197abSLiran Alon * Since it was set, CR4.VMXE must remain set as long as vCPU is in 239879a197abSLiran Alon * VMX operation. This is because CR4.VMXE is one of the bits set 239979a197abSLiran Alon * in MSR_IA32_VMX_CR4_FIXED1. 240079a197abSLiran Alon * 240179a197abSLiran Alon * There is one exception to above statement when vCPU enters SMM mode. 240279a197abSLiran Alon * When a vCPU enters SMM mode, it temporarily exit VMX operation and 240379a197abSLiran Alon * may also reset CR4.VMXE during execution in SMM mode. 240479a197abSLiran Alon * When vCPU exits SMM mode, vCPU state is restored to be in VMX operation 240579a197abSLiran Alon * and CR4.VMXE is restored to it's original value of being set. 240679a197abSLiran Alon * 240779a197abSLiran Alon * Therefore, when vCPU is not in SMM mode, we can infer whether 240879a197abSLiran Alon * VMX is being used by examining CR4.VMXE. Otherwise, we cannot 240979a197abSLiran Alon * know for certain. 241079a197abSLiran Alon */ 241179a197abSLiran Alon static inline bool cpu_vmx_maybe_enabled(CPUX86State *env) 241279a197abSLiran Alon { 241379a197abSLiran Alon return cpu_has_vmx(env) && 241479a197abSLiran Alon ((env->cr[4] & CR4_VMXE_MASK) || (env->hflags & HF_SMM_MASK)); 241579a197abSLiran Alon } 241679a197abSLiran Alon 2417616a89eaSPaolo Bonzini /* excp_helper.c */ 2418616a89eaSPaolo Bonzini int get_pg_mode(CPUX86State *env); 2419616a89eaSPaolo Bonzini 2420fcf5ef2aSThomas Huth /* fpu_helper.c */ 24211d8ad165SYang Zhong void update_fp_status(CPUX86State *env); 24221d8ad165SYang Zhong void update_mxcsr_status(CPUX86State *env); 2423418b0f93SJoseph Myers void update_mxcsr_from_sse_status(CPUX86State *env); 24241d8ad165SYang Zhong 24251d8ad165SYang Zhong static inline void cpu_set_mxcsr(CPUX86State *env, uint32_t mxcsr) 24261d8ad165SYang Zhong { 24271d8ad165SYang Zhong env->mxcsr = mxcsr; 24281d8ad165SYang Zhong if (tcg_enabled()) { 24291d8ad165SYang Zhong update_mxcsr_status(env); 24301d8ad165SYang Zhong } 24311d8ad165SYang Zhong } 24321d8ad165SYang Zhong 24331d8ad165SYang Zhong static inline void cpu_set_fpuc(CPUX86State *env, uint16_t fpuc) 24341d8ad165SYang Zhong { 24351d8ad165SYang Zhong env->fpuc = fpuc; 24361d8ad165SYang Zhong if (tcg_enabled()) { 24371d8ad165SYang Zhong update_fp_status(env); 24381d8ad165SYang Zhong } 24391d8ad165SYang Zhong } 2440fcf5ef2aSThomas Huth 2441fcf5ef2aSThomas Huth /* svm_helper.c */ 244227bd3216SRichard Henderson #ifdef CONFIG_USER_ONLY 244327bd3216SRichard Henderson static inline void 244427bd3216SRichard Henderson cpu_svm_check_intercept_param(CPUX86State *env1, uint32_t type, 244527bd3216SRichard Henderson uint64_t param, uintptr_t retaddr) 244627bd3216SRichard Henderson { /* no-op */ } 2447813c6459SLara Lazier static inline bool 2448813c6459SLara Lazier cpu_svm_has_intercept(CPUX86State *env, uint32_t type) 2449813c6459SLara Lazier { return false; } 245027bd3216SRichard Henderson #else 2451fcf5ef2aSThomas Huth void cpu_svm_check_intercept_param(CPUX86State *env1, uint32_t type, 245265c9d60aSPaolo Bonzini uint64_t param, uintptr_t retaddr); 2453813c6459SLara Lazier bool cpu_svm_has_intercept(CPUX86State *env, uint32_t type); 245427bd3216SRichard Henderson #endif 245527bd3216SRichard Henderson 2456fcf5ef2aSThomas Huth /* apic.c */ 2457fcf5ef2aSThomas Huth void cpu_report_tpr_access(CPUX86State *env, TPRAccess access); 2458fcf5ef2aSThomas Huth void apic_handle_tpr_access_report(DeviceState *d, target_ulong ip, 2459fcf5ef2aSThomas Huth TPRAccess access); 2460fcf5ef2aSThomas Huth 2461dcafd1efSEduardo Habkost /* Special values for X86CPUVersion: */ 2462dcafd1efSEduardo Habkost 2463dcafd1efSEduardo Habkost /* Resolve to latest CPU version */ 2464dcafd1efSEduardo Habkost #define CPU_VERSION_LATEST -1 2465dcafd1efSEduardo Habkost 24660788a56bSEduardo Habkost /* 24670788a56bSEduardo Habkost * Resolve to version defined by current machine type. 24680788a56bSEduardo Habkost * See x86_cpu_set_default_version() 24690788a56bSEduardo Habkost */ 24700788a56bSEduardo Habkost #define CPU_VERSION_AUTO -2 24710788a56bSEduardo Habkost 2472dcafd1efSEduardo Habkost /* Don't resolve to any versioned CPU models, like old QEMU versions */ 2473dcafd1efSEduardo Habkost #define CPU_VERSION_LEGACY 0 2474dcafd1efSEduardo Habkost 2475dcafd1efSEduardo Habkost typedef int X86CPUVersion; 2476dcafd1efSEduardo Habkost 24770788a56bSEduardo Habkost /* 24780788a56bSEduardo Habkost * Set default CPU model version for CPU models having 24790788a56bSEduardo Habkost * version == CPU_VERSION_AUTO. 24800788a56bSEduardo Habkost */ 24810788a56bSEduardo Habkost void x86_cpu_set_default_version(X86CPUVersion version); 24820788a56bSEduardo Habkost 2483b5c6a3c1SPhilippe Mathieu-Daudé #ifndef CONFIG_USER_ONLY 2484b5c6a3c1SPhilippe Mathieu-Daudé 24853b8484c5SPhilippe Mathieu-Daudé void do_cpu_sipi(X86CPU *cpu); 24863b8484c5SPhilippe Mathieu-Daudé 2487fcf5ef2aSThomas Huth #define APIC_DEFAULT_ADDRESS 0xfee00000 2488fcf5ef2aSThomas Huth #define APIC_SPACE_SIZE 0x100000 2489fcf5ef2aSThomas Huth 24900c36af8cSClaudio Fontana /* cpu-dump.c */ 2491d3fd9e4bSMarkus Armbruster void x86_cpu_dump_local_apic_state(CPUState *cs, int flags); 2492fcf5ef2aSThomas Huth 2493b5c6a3c1SPhilippe Mathieu-Daudé #endif 2494b5c6a3c1SPhilippe Mathieu-Daudé 2495fcf5ef2aSThomas Huth /* cpu.c */ 2496fcf5ef2aSThomas Huth bool cpu_is_bsp(X86CPU *cpu); 2497fcf5ef2aSThomas Huth 2498c0198c5fSDavid Edmondson void x86_cpu_xrstor_all_areas(X86CPU *cpu, const void *buf, uint32_t buflen); 2499c0198c5fSDavid Edmondson void x86_cpu_xsave_all_areas(X86CPU *cpu, void *buf, uint32_t buflen); 25005d245678SPaolo Bonzini uint32_t xsave_area_size(uint64_t mask, bool compacted); 250135b1b927STao Wu void x86_update_hflags(CPUX86State* env); 250235b1b927STao Wu 25032d384d7cSVitaly Kuznetsov static inline bool hyperv_feat_enabled(X86CPU *cpu, int feat) 25042d384d7cSVitaly Kuznetsov { 25052d384d7cSVitaly Kuznetsov return !!(cpu->hyperv_features & BIT(feat)); 25062d384d7cSVitaly Kuznetsov } 25072d384d7cSVitaly Kuznetsov 2508213ff024SLara Lazier static inline uint64_t cr4_reserved_bits(CPUX86State *env) 2509213ff024SLara Lazier { 2510213ff024SLara Lazier uint64_t reserved_bits = CR4_RESERVED_MASK; 2511213ff024SLara Lazier if (!env->features[FEAT_XSAVE]) { 2512213ff024SLara Lazier reserved_bits |= CR4_OSXSAVE_MASK; 2513213ff024SLara Lazier } 2514213ff024SLara Lazier if (!(env->features[FEAT_7_0_EBX] & CPUID_7_0_EBX_SMEP)) { 2515213ff024SLara Lazier reserved_bits |= CR4_SMEP_MASK; 2516213ff024SLara Lazier } 2517213ff024SLara Lazier if (!(env->features[FEAT_7_0_EBX] & CPUID_7_0_EBX_SMAP)) { 2518213ff024SLara Lazier reserved_bits |= CR4_SMAP_MASK; 2519213ff024SLara Lazier } 2520213ff024SLara Lazier if (!(env->features[FEAT_7_0_EBX] & CPUID_7_0_EBX_FSGSBASE)) { 2521213ff024SLara Lazier reserved_bits |= CR4_FSGSBASE_MASK; 2522213ff024SLara Lazier } 2523213ff024SLara Lazier if (!(env->features[FEAT_7_0_ECX] & CPUID_7_0_ECX_PKU)) { 2524213ff024SLara Lazier reserved_bits |= CR4_PKE_MASK; 2525213ff024SLara Lazier } 2526213ff024SLara Lazier if (!(env->features[FEAT_7_0_ECX] & CPUID_7_0_ECX_LA57)) { 2527213ff024SLara Lazier reserved_bits |= CR4_LA57_MASK; 2528213ff024SLara Lazier } 2529213ff024SLara Lazier if (!(env->features[FEAT_7_0_ECX] & CPUID_7_0_ECX_UMIP)) { 2530213ff024SLara Lazier reserved_bits |= CR4_UMIP_MASK; 2531213ff024SLara Lazier } 2532213ff024SLara Lazier if (!(env->features[FEAT_7_0_ECX] & CPUID_7_0_ECX_PKS)) { 2533213ff024SLara Lazier reserved_bits |= CR4_PKS_MASK; 2534213ff024SLara Lazier } 2535213ff024SLara Lazier return reserved_bits; 2536213ff024SLara Lazier } 2537213ff024SLara Lazier 25387760bb06SLara Lazier static inline bool ctl_has_irq(CPUX86State *env) 25397760bb06SLara Lazier { 25407760bb06SLara Lazier uint32_t int_prio; 25417760bb06SLara Lazier uint32_t tpr; 25427760bb06SLara Lazier 25437760bb06SLara Lazier int_prio = (env->int_ctl & V_INTR_PRIO_MASK) >> V_INTR_PRIO_SHIFT; 25447760bb06SLara Lazier tpr = env->int_ctl & V_TPR_MASK; 25457760bb06SLara Lazier 25467760bb06SLara Lazier if (env->int_ctl & V_IGN_TPR_MASK) { 25477760bb06SLara Lazier return (env->int_ctl & V_IRQ_MASK); 25487760bb06SLara Lazier } 25497760bb06SLara Lazier 25507760bb06SLara Lazier return (env->int_ctl & V_IRQ_MASK) && (int_prio >= tpr); 25517760bb06SLara Lazier } 25527760bb06SLara Lazier 2553b26491b4SRichard Henderson #if defined(TARGET_X86_64) && \ 2554b26491b4SRichard Henderson defined(CONFIG_USER_ONLY) && \ 2555b26491b4SRichard Henderson defined(CONFIG_LINUX) 2556b26491b4SRichard Henderson # define TARGET_VSYSCALL_PAGE (UINT64_C(-10) << 20) 2557b26491b4SRichard Henderson #endif 2558b26491b4SRichard Henderson 2559fcf5ef2aSThomas Huth #endif /* I386_CPU_H */ 2560