1fcf5ef2aSThomas Huth /* 2fcf5ef2aSThomas Huth * i386 virtual CPU header 3fcf5ef2aSThomas Huth * 4fcf5ef2aSThomas Huth * Copyright (c) 2003 Fabrice Bellard 5fcf5ef2aSThomas Huth * 6fcf5ef2aSThomas Huth * This library is free software; you can redistribute it and/or 7fcf5ef2aSThomas Huth * modify it under the terms of the GNU Lesser General Public 8fcf5ef2aSThomas Huth * License as published by the Free Software Foundation; either 9d9ff33adSChetan Pant * version 2.1 of the License, or (at your option) any later version. 10fcf5ef2aSThomas Huth * 11fcf5ef2aSThomas Huth * This library is distributed in the hope that it will be useful, 12fcf5ef2aSThomas Huth * but WITHOUT ANY WARRANTY; without even the implied warranty of 13fcf5ef2aSThomas Huth * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 14fcf5ef2aSThomas Huth * Lesser General Public License for more details. 15fcf5ef2aSThomas Huth * 16fcf5ef2aSThomas Huth * You should have received a copy of the GNU Lesser General Public 17fcf5ef2aSThomas Huth * License along with this library; if not, see <http://www.gnu.org/licenses/>. 18fcf5ef2aSThomas Huth */ 19fcf5ef2aSThomas Huth 20fcf5ef2aSThomas Huth #ifndef I386_CPU_H 21fcf5ef2aSThomas Huth #define I386_CPU_H 22fcf5ef2aSThomas Huth 2314a48c1dSMarkus Armbruster #include "sysemu/tcg.h" 24fcf5ef2aSThomas Huth #include "cpu-qom.h" 25a9dc68d9SClaudio Fontana #include "kvm/hyperv-proto.h" 26c97d6d2cSSergio Andres Gomez Del Real #include "exec/cpu-defs.h" 2730d6ff66SVitaly Kuznetsov #include "qapi/qapi-types-common.h" 2869242e7eSMarc-André Lureau #include "qemu/cpu-float.h" 29c97d6d2cSSergio Andres Gomez Del Real 3072c1701fSAlex Bennée /* The x86 has a strong memory model with some store-after-load re-ordering */ 3172c1701fSAlex Bennée #define TCG_GUEST_DEFAULT_MO (TCG_MO_ALL & ~TCG_MO_ST_LD) 3272c1701fSAlex Bennée 33e24fd076SDongjiu Geng #define KVM_HAVE_MCE_INJECTION 1 34e24fd076SDongjiu Geng 35fcf5ef2aSThomas Huth /* support for self modifying code even if the modified instruction is 36fcf5ef2aSThomas Huth close to the modifying instruction */ 37fcf5ef2aSThomas Huth #define TARGET_HAS_PRECISE_SMC 38fcf5ef2aSThomas Huth 39fcf5ef2aSThomas Huth #ifdef TARGET_X86_64 40fcf5ef2aSThomas Huth #define I386_ELF_MACHINE EM_X86_64 41fcf5ef2aSThomas Huth #define ELF_MACHINE_UNAME "x86_64" 42fcf5ef2aSThomas Huth #else 43fcf5ef2aSThomas Huth #define I386_ELF_MACHINE EM_386 44fcf5ef2aSThomas Huth #define ELF_MACHINE_UNAME "i686" 45fcf5ef2aSThomas Huth #endif 46fcf5ef2aSThomas Huth 476701d81dSPaolo Bonzini enum { 486701d81dSPaolo Bonzini R_EAX = 0, 496701d81dSPaolo Bonzini R_ECX = 1, 506701d81dSPaolo Bonzini R_EDX = 2, 516701d81dSPaolo Bonzini R_EBX = 3, 526701d81dSPaolo Bonzini R_ESP = 4, 536701d81dSPaolo Bonzini R_EBP = 5, 546701d81dSPaolo Bonzini R_ESI = 6, 556701d81dSPaolo Bonzini R_EDI = 7, 566701d81dSPaolo Bonzini R_R8 = 8, 576701d81dSPaolo Bonzini R_R9 = 9, 586701d81dSPaolo Bonzini R_R10 = 10, 596701d81dSPaolo Bonzini R_R11 = 11, 606701d81dSPaolo Bonzini R_R12 = 12, 616701d81dSPaolo Bonzini R_R13 = 13, 626701d81dSPaolo Bonzini R_R14 = 14, 636701d81dSPaolo Bonzini R_R15 = 15, 64fcf5ef2aSThomas Huth 656701d81dSPaolo Bonzini R_AL = 0, 666701d81dSPaolo Bonzini R_CL = 1, 676701d81dSPaolo Bonzini R_DL = 2, 686701d81dSPaolo Bonzini R_BL = 3, 696701d81dSPaolo Bonzini R_AH = 4, 706701d81dSPaolo Bonzini R_CH = 5, 716701d81dSPaolo Bonzini R_DH = 6, 726701d81dSPaolo Bonzini R_BH = 7, 736701d81dSPaolo Bonzini }; 74fcf5ef2aSThomas Huth 756701d81dSPaolo Bonzini typedef enum X86Seg { 766701d81dSPaolo Bonzini R_ES = 0, 776701d81dSPaolo Bonzini R_CS = 1, 786701d81dSPaolo Bonzini R_SS = 2, 796701d81dSPaolo Bonzini R_DS = 3, 806701d81dSPaolo Bonzini R_FS = 4, 816701d81dSPaolo Bonzini R_GS = 5, 826701d81dSPaolo Bonzini R_LDTR = 6, 836701d81dSPaolo Bonzini R_TR = 7, 846701d81dSPaolo Bonzini } X86Seg; 85fcf5ef2aSThomas Huth 86fcf5ef2aSThomas Huth /* segment descriptor fields */ 87c97d6d2cSSergio Andres Gomez Del Real #define DESC_G_SHIFT 23 88c97d6d2cSSergio Andres Gomez Del Real #define DESC_G_MASK (1 << DESC_G_SHIFT) 89fcf5ef2aSThomas Huth #define DESC_B_SHIFT 22 90fcf5ef2aSThomas Huth #define DESC_B_MASK (1 << DESC_B_SHIFT) 91fcf5ef2aSThomas Huth #define DESC_L_SHIFT 21 /* x86_64 only : 64 bit code segment */ 92fcf5ef2aSThomas Huth #define DESC_L_MASK (1 << DESC_L_SHIFT) 93c97d6d2cSSergio Andres Gomez Del Real #define DESC_AVL_SHIFT 20 94c97d6d2cSSergio Andres Gomez Del Real #define DESC_AVL_MASK (1 << DESC_AVL_SHIFT) 95c97d6d2cSSergio Andres Gomez Del Real #define DESC_P_SHIFT 15 96c97d6d2cSSergio Andres Gomez Del Real #define DESC_P_MASK (1 << DESC_P_SHIFT) 97fcf5ef2aSThomas Huth #define DESC_DPL_SHIFT 13 98fcf5ef2aSThomas Huth #define DESC_DPL_MASK (3 << DESC_DPL_SHIFT) 99c97d6d2cSSergio Andres Gomez Del Real #define DESC_S_SHIFT 12 100c97d6d2cSSergio Andres Gomez Del Real #define DESC_S_MASK (1 << DESC_S_SHIFT) 101fcf5ef2aSThomas Huth #define DESC_TYPE_SHIFT 8 102fcf5ef2aSThomas Huth #define DESC_TYPE_MASK (15 << DESC_TYPE_SHIFT) 103fcf5ef2aSThomas Huth #define DESC_A_MASK (1 << 8) 104fcf5ef2aSThomas Huth 105fcf5ef2aSThomas Huth #define DESC_CS_MASK (1 << 11) /* 1=code segment 0=data segment */ 106fcf5ef2aSThomas Huth #define DESC_C_MASK (1 << 10) /* code: conforming */ 107fcf5ef2aSThomas Huth #define DESC_R_MASK (1 << 9) /* code: readable */ 108fcf5ef2aSThomas Huth 109fcf5ef2aSThomas Huth #define DESC_E_MASK (1 << 10) /* data: expansion direction */ 110fcf5ef2aSThomas Huth #define DESC_W_MASK (1 << 9) /* data: writable */ 111fcf5ef2aSThomas Huth 112fcf5ef2aSThomas Huth #define DESC_TSS_BUSY_MASK (1 << 9) 113fcf5ef2aSThomas Huth 114fcf5ef2aSThomas Huth /* eflags masks */ 115fcf5ef2aSThomas Huth #define CC_C 0x0001 116fcf5ef2aSThomas Huth #define CC_P 0x0004 117fcf5ef2aSThomas Huth #define CC_A 0x0010 118fcf5ef2aSThomas Huth #define CC_Z 0x0040 119fcf5ef2aSThomas Huth #define CC_S 0x0080 120fcf5ef2aSThomas Huth #define CC_O 0x0800 121fcf5ef2aSThomas Huth 122fcf5ef2aSThomas Huth #define TF_SHIFT 8 123fcf5ef2aSThomas Huth #define IOPL_SHIFT 12 124fcf5ef2aSThomas Huth #define VM_SHIFT 17 125fcf5ef2aSThomas Huth 126fcf5ef2aSThomas Huth #define TF_MASK 0x00000100 127fcf5ef2aSThomas Huth #define IF_MASK 0x00000200 128fcf5ef2aSThomas Huth #define DF_MASK 0x00000400 129fcf5ef2aSThomas Huth #define IOPL_MASK 0x00003000 130fcf5ef2aSThomas Huth #define NT_MASK 0x00004000 131fcf5ef2aSThomas Huth #define RF_MASK 0x00010000 132fcf5ef2aSThomas Huth #define VM_MASK 0x00020000 133fcf5ef2aSThomas Huth #define AC_MASK 0x00040000 134fcf5ef2aSThomas Huth #define VIF_MASK 0x00080000 135fcf5ef2aSThomas Huth #define VIP_MASK 0x00100000 136fcf5ef2aSThomas Huth #define ID_MASK 0x00200000 137fcf5ef2aSThomas Huth 138fcf5ef2aSThomas Huth /* hidden flags - used internally by qemu to represent additional cpu 139fcf5ef2aSThomas Huth states. Only the INHIBIT_IRQ, SMM and SVMI are not redundant. We 140fcf5ef2aSThomas Huth avoid using the IOPL_MASK, TF_MASK, VM_MASK and AC_MASK bit 141fcf5ef2aSThomas Huth positions to ease oring with eflags. */ 142fcf5ef2aSThomas Huth /* current cpl */ 143fcf5ef2aSThomas Huth #define HF_CPL_SHIFT 0 144fcf5ef2aSThomas Huth /* true if hardware interrupts must be disabled for next instruction */ 145fcf5ef2aSThomas Huth #define HF_INHIBIT_IRQ_SHIFT 3 146fcf5ef2aSThomas Huth /* 16 or 32 segments */ 147fcf5ef2aSThomas Huth #define HF_CS32_SHIFT 4 148fcf5ef2aSThomas Huth #define HF_SS32_SHIFT 5 149fcf5ef2aSThomas Huth /* zero base for DS, ES and SS : can be '0' only in 32 bit CS segment */ 150fcf5ef2aSThomas Huth #define HF_ADDSEG_SHIFT 6 151fcf5ef2aSThomas Huth /* copy of CR0.PE (protected mode) */ 152fcf5ef2aSThomas Huth #define HF_PE_SHIFT 7 153fcf5ef2aSThomas Huth #define HF_TF_SHIFT 8 /* must be same as eflags */ 154fcf5ef2aSThomas Huth #define HF_MP_SHIFT 9 /* the order must be MP, EM, TS */ 155fcf5ef2aSThomas Huth #define HF_EM_SHIFT 10 156fcf5ef2aSThomas Huth #define HF_TS_SHIFT 11 157fcf5ef2aSThomas Huth #define HF_IOPL_SHIFT 12 /* must be same as eflags */ 158fcf5ef2aSThomas Huth #define HF_LMA_SHIFT 14 /* only used on x86_64: long mode active */ 159fcf5ef2aSThomas Huth #define HF_CS64_SHIFT 15 /* only used on x86_64: 64 bit code segment */ 160fcf5ef2aSThomas Huth #define HF_RF_SHIFT 16 /* must be same as eflags */ 161fcf5ef2aSThomas Huth #define HF_VM_SHIFT 17 /* must be same as eflags */ 162fcf5ef2aSThomas Huth #define HF_AC_SHIFT 18 /* must be same as eflags */ 163fcf5ef2aSThomas Huth #define HF_SMM_SHIFT 19 /* CPU in SMM mode */ 164fcf5ef2aSThomas Huth #define HF_SVME_SHIFT 20 /* SVME enabled (copy of EFER.SVME) */ 165f8dc4c64SPaolo Bonzini #define HF_GUEST_SHIFT 21 /* SVM intercepts are active */ 166fcf5ef2aSThomas Huth #define HF_OSFXSR_SHIFT 22 /* CR4.OSFXSR */ 167fcf5ef2aSThomas Huth #define HF_SMAP_SHIFT 23 /* CR4.SMAP */ 168fcf5ef2aSThomas Huth #define HF_IOBPT_SHIFT 24 /* an io breakpoint enabled */ 169fcf5ef2aSThomas Huth #define HF_MPX_EN_SHIFT 25 /* MPX Enabled (CR4+XCR0+BNDCFGx) */ 170fcf5ef2aSThomas Huth #define HF_MPX_IU_SHIFT 26 /* BND registers in-use */ 171637f1ee3SGareth Webb #define HF_UMIP_SHIFT 27 /* CR4.UMIP */ 172608db8dbSPaul Brook #define HF_AVX_EN_SHIFT 28 /* AVX Enabled (CR4+XCR0) */ 173fcf5ef2aSThomas Huth 174fcf5ef2aSThomas Huth #define HF_CPL_MASK (3 << HF_CPL_SHIFT) 175fcf5ef2aSThomas Huth #define HF_INHIBIT_IRQ_MASK (1 << HF_INHIBIT_IRQ_SHIFT) 176fcf5ef2aSThomas Huth #define HF_CS32_MASK (1 << HF_CS32_SHIFT) 177fcf5ef2aSThomas Huth #define HF_SS32_MASK (1 << HF_SS32_SHIFT) 178fcf5ef2aSThomas Huth #define HF_ADDSEG_MASK (1 << HF_ADDSEG_SHIFT) 179fcf5ef2aSThomas Huth #define HF_PE_MASK (1 << HF_PE_SHIFT) 180fcf5ef2aSThomas Huth #define HF_TF_MASK (1 << HF_TF_SHIFT) 181fcf5ef2aSThomas Huth #define HF_MP_MASK (1 << HF_MP_SHIFT) 182fcf5ef2aSThomas Huth #define HF_EM_MASK (1 << HF_EM_SHIFT) 183fcf5ef2aSThomas Huth #define HF_TS_MASK (1 << HF_TS_SHIFT) 184fcf5ef2aSThomas Huth #define HF_IOPL_MASK (3 << HF_IOPL_SHIFT) 185fcf5ef2aSThomas Huth #define HF_LMA_MASK (1 << HF_LMA_SHIFT) 186fcf5ef2aSThomas Huth #define HF_CS64_MASK (1 << HF_CS64_SHIFT) 187fcf5ef2aSThomas Huth #define HF_RF_MASK (1 << HF_RF_SHIFT) 188fcf5ef2aSThomas Huth #define HF_VM_MASK (1 << HF_VM_SHIFT) 189fcf5ef2aSThomas Huth #define HF_AC_MASK (1 << HF_AC_SHIFT) 190fcf5ef2aSThomas Huth #define HF_SMM_MASK (1 << HF_SMM_SHIFT) 191fcf5ef2aSThomas Huth #define HF_SVME_MASK (1 << HF_SVME_SHIFT) 192f8dc4c64SPaolo Bonzini #define HF_GUEST_MASK (1 << HF_GUEST_SHIFT) 193fcf5ef2aSThomas Huth #define HF_OSFXSR_MASK (1 << HF_OSFXSR_SHIFT) 194fcf5ef2aSThomas Huth #define HF_SMAP_MASK (1 << HF_SMAP_SHIFT) 195fcf5ef2aSThomas Huth #define HF_IOBPT_MASK (1 << HF_IOBPT_SHIFT) 196fcf5ef2aSThomas Huth #define HF_MPX_EN_MASK (1 << HF_MPX_EN_SHIFT) 197fcf5ef2aSThomas Huth #define HF_MPX_IU_MASK (1 << HF_MPX_IU_SHIFT) 198637f1ee3SGareth Webb #define HF_UMIP_MASK (1 << HF_UMIP_SHIFT) 199608db8dbSPaul Brook #define HF_AVX_EN_MASK (1 << HF_AVX_EN_SHIFT) 200fcf5ef2aSThomas Huth 201fcf5ef2aSThomas Huth /* hflags2 */ 202fcf5ef2aSThomas Huth 203fcf5ef2aSThomas Huth #define HF2_GIF_SHIFT 0 /* if set CPU takes interrupts */ 204fcf5ef2aSThomas Huth #define HF2_HIF_SHIFT 1 /* value of IF_MASK when entering SVM */ 205fcf5ef2aSThomas Huth #define HF2_NMI_SHIFT 2 /* CPU serving NMI */ 206fcf5ef2aSThomas Huth #define HF2_VINTR_SHIFT 3 /* value of V_INTR_MASKING bit */ 207fcf5ef2aSThomas Huth #define HF2_SMM_INSIDE_NMI_SHIFT 4 /* CPU serving SMI nested inside NMI */ 208fcf5ef2aSThomas Huth #define HF2_MPX_PR_SHIFT 5 /* BNDCFGx.BNDPRESERVE */ 209fe441054SJan Kiszka #define HF2_NPT_SHIFT 6 /* Nested Paging enabled */ 210bf13bfabSPaolo Bonzini #define HF2_IGNNE_SHIFT 7 /* Ignore CR0.NE=0 */ 211b67e2796SLara Lazier #define HF2_VGIF_SHIFT 8 /* Can take VIRQ*/ 212fcf5ef2aSThomas Huth 213fcf5ef2aSThomas Huth #define HF2_GIF_MASK (1 << HF2_GIF_SHIFT) 214fcf5ef2aSThomas Huth #define HF2_HIF_MASK (1 << HF2_HIF_SHIFT) 215fcf5ef2aSThomas Huth #define HF2_NMI_MASK (1 << HF2_NMI_SHIFT) 216fcf5ef2aSThomas Huth #define HF2_VINTR_MASK (1 << HF2_VINTR_SHIFT) 217fcf5ef2aSThomas Huth #define HF2_SMM_INSIDE_NMI_MASK (1 << HF2_SMM_INSIDE_NMI_SHIFT) 218fcf5ef2aSThomas Huth #define HF2_MPX_PR_MASK (1 << HF2_MPX_PR_SHIFT) 219fe441054SJan Kiszka #define HF2_NPT_MASK (1 << HF2_NPT_SHIFT) 220bf13bfabSPaolo Bonzini #define HF2_IGNNE_MASK (1 << HF2_IGNNE_SHIFT) 221b67e2796SLara Lazier #define HF2_VGIF_MASK (1 << HF2_VGIF_SHIFT) 222fcf5ef2aSThomas Huth 223fcf5ef2aSThomas Huth #define CR0_PE_SHIFT 0 224fcf5ef2aSThomas Huth #define CR0_MP_SHIFT 1 225fcf5ef2aSThomas Huth 226fcf5ef2aSThomas Huth #define CR0_PE_MASK (1U << 0) 227fcf5ef2aSThomas Huth #define CR0_MP_MASK (1U << 1) 228fcf5ef2aSThomas Huth #define CR0_EM_MASK (1U << 2) 229fcf5ef2aSThomas Huth #define CR0_TS_MASK (1U << 3) 230fcf5ef2aSThomas Huth #define CR0_ET_MASK (1U << 4) 231fcf5ef2aSThomas Huth #define CR0_NE_MASK (1U << 5) 232fcf5ef2aSThomas Huth #define CR0_WP_MASK (1U << 16) 233fcf5ef2aSThomas Huth #define CR0_AM_MASK (1U << 18) 234498df2a7SLara Lazier #define CR0_NW_MASK (1U << 29) 235498df2a7SLara Lazier #define CR0_CD_MASK (1U << 30) 236fcf5ef2aSThomas Huth #define CR0_PG_MASK (1U << 31) 237fcf5ef2aSThomas Huth 238fcf5ef2aSThomas Huth #define CR4_VME_MASK (1U << 0) 239fcf5ef2aSThomas Huth #define CR4_PVI_MASK (1U << 1) 240fcf5ef2aSThomas Huth #define CR4_TSD_MASK (1U << 2) 241fcf5ef2aSThomas Huth #define CR4_DE_MASK (1U << 3) 242fcf5ef2aSThomas Huth #define CR4_PSE_MASK (1U << 4) 243fcf5ef2aSThomas Huth #define CR4_PAE_MASK (1U << 5) 244fcf5ef2aSThomas Huth #define CR4_MCE_MASK (1U << 6) 245fcf5ef2aSThomas Huth #define CR4_PGE_MASK (1U << 7) 246fcf5ef2aSThomas Huth #define CR4_PCE_MASK (1U << 8) 247fcf5ef2aSThomas Huth #define CR4_OSFXSR_SHIFT 9 248fcf5ef2aSThomas Huth #define CR4_OSFXSR_MASK (1U << CR4_OSFXSR_SHIFT) 249fcf5ef2aSThomas Huth #define CR4_OSXMMEXCPT_MASK (1U << 10) 250213ff024SLara Lazier #define CR4_UMIP_MASK (1U << 11) 2516c7c3c21SKirill A. Shutemov #define CR4_LA57_MASK (1U << 12) 252fcf5ef2aSThomas Huth #define CR4_VMXE_MASK (1U << 13) 253fcf5ef2aSThomas Huth #define CR4_SMXE_MASK (1U << 14) 254fcf5ef2aSThomas Huth #define CR4_FSGSBASE_MASK (1U << 16) 255fcf5ef2aSThomas Huth #define CR4_PCIDE_MASK (1U << 17) 256fcf5ef2aSThomas Huth #define CR4_OSXSAVE_MASK (1U << 18) 257fcf5ef2aSThomas Huth #define CR4_SMEP_MASK (1U << 20) 258fcf5ef2aSThomas Huth #define CR4_SMAP_MASK (1U << 21) 259fcf5ef2aSThomas Huth #define CR4_PKE_MASK (1U << 22) 260e7e7bdabSPaolo Bonzini #define CR4_PKS_MASK (1U << 24) 261fcf5ef2aSThomas Huth 262213ff024SLara Lazier #define CR4_RESERVED_MASK \ 263213ff024SLara Lazier (~(target_ulong)(CR4_VME_MASK | CR4_PVI_MASK | CR4_TSD_MASK \ 264213ff024SLara Lazier | CR4_DE_MASK | CR4_PSE_MASK | CR4_PAE_MASK \ 265213ff024SLara Lazier | CR4_MCE_MASK | CR4_PGE_MASK | CR4_PCE_MASK \ 266213ff024SLara Lazier | CR4_OSFXSR_MASK | CR4_OSXMMEXCPT_MASK | CR4_UMIP_MASK \ 26769e3895fSDaniel P. Berrangé | CR4_LA57_MASK \ 268213ff024SLara Lazier | CR4_FSGSBASE_MASK | CR4_PCIDE_MASK | CR4_OSXSAVE_MASK \ 269213ff024SLara Lazier | CR4_SMEP_MASK | CR4_SMAP_MASK | CR4_PKE_MASK | CR4_PKS_MASK)) 270213ff024SLara Lazier 271fcf5ef2aSThomas Huth #define DR6_BD (1 << 13) 272fcf5ef2aSThomas Huth #define DR6_BS (1 << 14) 273fcf5ef2aSThomas Huth #define DR6_BT (1 << 15) 274fcf5ef2aSThomas Huth #define DR6_FIXED_1 0xffff0ff0 275fcf5ef2aSThomas Huth 276fcf5ef2aSThomas Huth #define DR7_GD (1 << 13) 277fcf5ef2aSThomas Huth #define DR7_TYPE_SHIFT 16 278fcf5ef2aSThomas Huth #define DR7_LEN_SHIFT 18 279fcf5ef2aSThomas Huth #define DR7_FIXED_1 0x00000400 280fcf5ef2aSThomas Huth #define DR7_GLOBAL_BP_MASK 0xaa 281fcf5ef2aSThomas Huth #define DR7_LOCAL_BP_MASK 0x55 282fcf5ef2aSThomas Huth #define DR7_MAX_BP 4 283fcf5ef2aSThomas Huth #define DR7_TYPE_BP_INST 0x0 284fcf5ef2aSThomas Huth #define DR7_TYPE_DATA_WR 0x1 285fcf5ef2aSThomas Huth #define DR7_TYPE_IO_RW 0x2 286fcf5ef2aSThomas Huth #define DR7_TYPE_DATA_RW 0x3 287fcf5ef2aSThomas Huth 288533883fdSPaolo Bonzini #define DR_RESERVED_MASK 0xffffffff00000000ULL 289533883fdSPaolo Bonzini 290fcf5ef2aSThomas Huth #define PG_PRESENT_BIT 0 291fcf5ef2aSThomas Huth #define PG_RW_BIT 1 292fcf5ef2aSThomas Huth #define PG_USER_BIT 2 293fcf5ef2aSThomas Huth #define PG_PWT_BIT 3 294fcf5ef2aSThomas Huth #define PG_PCD_BIT 4 295fcf5ef2aSThomas Huth #define PG_ACCESSED_BIT 5 296fcf5ef2aSThomas Huth #define PG_DIRTY_BIT 6 297fcf5ef2aSThomas Huth #define PG_PSE_BIT 7 298fcf5ef2aSThomas Huth #define PG_GLOBAL_BIT 8 299fcf5ef2aSThomas Huth #define PG_PSE_PAT_BIT 12 300fcf5ef2aSThomas Huth #define PG_PKRU_BIT 59 301fcf5ef2aSThomas Huth #define PG_NX_BIT 63 302fcf5ef2aSThomas Huth 303fcf5ef2aSThomas Huth #define PG_PRESENT_MASK (1 << PG_PRESENT_BIT) 304fcf5ef2aSThomas Huth #define PG_RW_MASK (1 << PG_RW_BIT) 305fcf5ef2aSThomas Huth #define PG_USER_MASK (1 << PG_USER_BIT) 306fcf5ef2aSThomas Huth #define PG_PWT_MASK (1 << PG_PWT_BIT) 307fcf5ef2aSThomas Huth #define PG_PCD_MASK (1 << PG_PCD_BIT) 308fcf5ef2aSThomas Huth #define PG_ACCESSED_MASK (1 << PG_ACCESSED_BIT) 309fcf5ef2aSThomas Huth #define PG_DIRTY_MASK (1 << PG_DIRTY_BIT) 310fcf5ef2aSThomas Huth #define PG_PSE_MASK (1 << PG_PSE_BIT) 311fcf5ef2aSThomas Huth #define PG_GLOBAL_MASK (1 << PG_GLOBAL_BIT) 312fcf5ef2aSThomas Huth #define PG_PSE_PAT_MASK (1 << PG_PSE_PAT_BIT) 313fcf5ef2aSThomas Huth #define PG_ADDRESS_MASK 0x000ffffffffff000LL 314fcf5ef2aSThomas Huth #define PG_HI_USER_MASK 0x7ff0000000000000LL 315fcf5ef2aSThomas Huth #define PG_PKRU_MASK (15ULL << PG_PKRU_BIT) 316fcf5ef2aSThomas Huth #define PG_NX_MASK (1ULL << PG_NX_BIT) 317fcf5ef2aSThomas Huth 318fcf5ef2aSThomas Huth #define PG_ERROR_W_BIT 1 319fcf5ef2aSThomas Huth 320fcf5ef2aSThomas Huth #define PG_ERROR_P_MASK 0x01 321fcf5ef2aSThomas Huth #define PG_ERROR_W_MASK (1 << PG_ERROR_W_BIT) 322fcf5ef2aSThomas Huth #define PG_ERROR_U_MASK 0x04 323fcf5ef2aSThomas Huth #define PG_ERROR_RSVD_MASK 0x08 324fcf5ef2aSThomas Huth #define PG_ERROR_I_D_MASK 0x10 325fcf5ef2aSThomas Huth #define PG_ERROR_PK_MASK 0x20 326fcf5ef2aSThomas Huth 327616a89eaSPaolo Bonzini #define PG_MODE_PAE (1 << 0) 328616a89eaSPaolo Bonzini #define PG_MODE_LMA (1 << 1) 329616a89eaSPaolo Bonzini #define PG_MODE_NXE (1 << 2) 330616a89eaSPaolo Bonzini #define PG_MODE_PSE (1 << 3) 33131dd35ebSPaolo Bonzini #define PG_MODE_LA57 (1 << 4) 33231dd35ebSPaolo Bonzini #define PG_MODE_SVM_MASK MAKE_64BIT_MASK(0, 15) 33331dd35ebSPaolo Bonzini 33431dd35ebSPaolo Bonzini /* Bits of CR4 that do not affect the NPT page format. */ 33531dd35ebSPaolo Bonzini #define PG_MODE_WP (1 << 16) 33631dd35ebSPaolo Bonzini #define PG_MODE_PKE (1 << 17) 33731dd35ebSPaolo Bonzini #define PG_MODE_PKS (1 << 18) 33831dd35ebSPaolo Bonzini #define PG_MODE_SMEP (1 << 19) 339616a89eaSPaolo Bonzini 340fcf5ef2aSThomas Huth #define MCG_CTL_P (1ULL<<8) /* MCG_CAP register available */ 341fcf5ef2aSThomas Huth #define MCG_SER_P (1ULL<<24) /* MCA recovery/new status bits */ 342fcf5ef2aSThomas Huth #define MCG_LMCE_P (1ULL<<27) /* Local Machine Check Supported */ 343fcf5ef2aSThomas Huth 344fcf5ef2aSThomas Huth #define MCE_CAP_DEF (MCG_CTL_P|MCG_SER_P) 345fcf5ef2aSThomas Huth #define MCE_BANKS_DEF 10 346fcf5ef2aSThomas Huth 347fcf5ef2aSThomas Huth #define MCG_CAP_BANKS_MASK 0xff 348fcf5ef2aSThomas Huth 349fcf5ef2aSThomas Huth #define MCG_STATUS_RIPV (1ULL<<0) /* restart ip valid */ 350fcf5ef2aSThomas Huth #define MCG_STATUS_EIPV (1ULL<<1) /* ip points to correct instruction */ 351fcf5ef2aSThomas Huth #define MCG_STATUS_MCIP (1ULL<<2) /* machine check in progress */ 352fcf5ef2aSThomas Huth #define MCG_STATUS_LMCE (1ULL<<3) /* Local MCE signaled */ 353fcf5ef2aSThomas Huth 354fcf5ef2aSThomas Huth #define MCG_EXT_CTL_LMCE_EN (1ULL<<0) /* Local MCE enabled */ 355fcf5ef2aSThomas Huth 356fcf5ef2aSThomas Huth #define MCI_STATUS_VAL (1ULL<<63) /* valid error */ 357fcf5ef2aSThomas Huth #define MCI_STATUS_OVER (1ULL<<62) /* previous errors lost */ 358fcf5ef2aSThomas Huth #define MCI_STATUS_UC (1ULL<<61) /* uncorrected error */ 359fcf5ef2aSThomas Huth #define MCI_STATUS_EN (1ULL<<60) /* error enabled */ 360fcf5ef2aSThomas Huth #define MCI_STATUS_MISCV (1ULL<<59) /* misc error reg. valid */ 361fcf5ef2aSThomas Huth #define MCI_STATUS_ADDRV (1ULL<<58) /* addr reg. valid */ 362fcf5ef2aSThomas Huth #define MCI_STATUS_PCC (1ULL<<57) /* processor context corrupt */ 363fcf5ef2aSThomas Huth #define MCI_STATUS_S (1ULL<<56) /* Signaled machine check */ 364fcf5ef2aSThomas Huth #define MCI_STATUS_AR (1ULL<<55) /* Action required */ 365fcf5ef2aSThomas Huth 366fcf5ef2aSThomas Huth /* MISC register defines */ 367fcf5ef2aSThomas Huth #define MCM_ADDR_SEGOFF 0 /* segment offset */ 368fcf5ef2aSThomas Huth #define MCM_ADDR_LINEAR 1 /* linear address */ 369fcf5ef2aSThomas Huth #define MCM_ADDR_PHYS 2 /* physical address */ 370fcf5ef2aSThomas Huth #define MCM_ADDR_MEM 3 /* memory address */ 371fcf5ef2aSThomas Huth #define MCM_ADDR_GENERIC 7 /* generic */ 372fcf5ef2aSThomas Huth 373fcf5ef2aSThomas Huth #define MSR_IA32_TSC 0x10 374fcf5ef2aSThomas Huth #define MSR_IA32_APICBASE 0x1b 375fcf5ef2aSThomas Huth #define MSR_IA32_APICBASE_BSP (1<<8) 376fcf5ef2aSThomas Huth #define MSR_IA32_APICBASE_ENABLE (1<<11) 377fcf5ef2aSThomas Huth #define MSR_IA32_APICBASE_EXTD (1 << 10) 378fcf5ef2aSThomas Huth #define MSR_IA32_APICBASE_BASE (0xfffffU<<12) 379fcf5ef2aSThomas Huth #define MSR_IA32_FEATURE_CONTROL 0x0000003a 380fcf5ef2aSThomas Huth #define MSR_TSC_ADJUST 0x0000003b 381a33a2cfeSPaolo Bonzini #define MSR_IA32_SPEC_CTRL 0x48 382cfeea0c0SKonrad Rzeszutek Wilk #define MSR_VIRT_SSBD 0xc001011f 3838c80c99fSRobert Hoo #define MSR_IA32_PRED_CMD 0x49 3844e45aff3SPaolo Bonzini #define MSR_IA32_UCODE_REV 0x8b 385597360c0SXiaoyao Li #define MSR_IA32_CORE_CAPABILITY 0xcf 3862a9758c5SPaolo Bonzini 3878c80c99fSRobert Hoo #define MSR_IA32_ARCH_CAPABILITIES 0x10a 3882a9758c5SPaolo Bonzini #define ARCH_CAP_TSX_CTRL_MSR (1<<7) 3892a9758c5SPaolo Bonzini 390ea39f9b6SLike Xu #define MSR_IA32_PERF_CAPABILITIES 0x345 391f06d8a18SYang Weijiang #define PERF_CAP_LBR_FMT 0x3f 392ea39f9b6SLike Xu 3932a9758c5SPaolo Bonzini #define MSR_IA32_TSX_CTRL 0x122 394fcf5ef2aSThomas Huth #define MSR_IA32_TSCDEADLINE 0x6e0 395e7e7bdabSPaolo Bonzini #define MSR_IA32_PKRS 0x6e1 39612703d4eSYang Weijiang #define MSR_ARCH_LBR_CTL 0x000014ce 39712703d4eSYang Weijiang #define MSR_ARCH_LBR_DEPTH 0x000014cf 39812703d4eSYang Weijiang #define MSR_ARCH_LBR_FROM_0 0x00001500 39912703d4eSYang Weijiang #define MSR_ARCH_LBR_TO_0 0x00001600 40012703d4eSYang Weijiang #define MSR_ARCH_LBR_INFO_0 0x00001200 401fcf5ef2aSThomas Huth 402fcf5ef2aSThomas Huth #define FEATURE_CONTROL_LOCKED (1<<0) 4035c76b651SSean Christopherson #define FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX (1ULL << 1) 404fcf5ef2aSThomas Huth #define FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX (1<<2) 4055c76b651SSean Christopherson #define FEATURE_CONTROL_SGX_LC (1ULL << 17) 4065c76b651SSean Christopherson #define FEATURE_CONTROL_SGX (1ULL << 18) 407fcf5ef2aSThomas Huth #define FEATURE_CONTROL_LMCE (1<<20) 408fcf5ef2aSThomas Huth 4095c76b651SSean Christopherson #define MSR_IA32_SGXLEPUBKEYHASH0 0x8c 4105c76b651SSean Christopherson #define MSR_IA32_SGXLEPUBKEYHASH1 0x8d 4115c76b651SSean Christopherson #define MSR_IA32_SGXLEPUBKEYHASH2 0x8e 4125c76b651SSean Christopherson #define MSR_IA32_SGXLEPUBKEYHASH3 0x8f 4135c76b651SSean Christopherson 414fcf5ef2aSThomas Huth #define MSR_P6_PERFCTR0 0xc1 415fcf5ef2aSThomas Huth 416fcf5ef2aSThomas Huth #define MSR_IA32_SMBASE 0x9e 417e13713dbSLiran Alon #define MSR_SMI_COUNT 0x34 418027ac0cbSVladislav Yaroshchuk #define MSR_CORE_THREAD_COUNT 0x35 419fcf5ef2aSThomas Huth #define MSR_MTRRcap 0xfe 420fcf5ef2aSThomas Huth #define MSR_MTRRcap_VCNT 8 421fcf5ef2aSThomas Huth #define MSR_MTRRcap_FIXRANGE_SUPPORT (1 << 8) 422fcf5ef2aSThomas Huth #define MSR_MTRRcap_WC_SUPPORTED (1 << 10) 423fcf5ef2aSThomas Huth 424fcf5ef2aSThomas Huth #define MSR_IA32_SYSENTER_CS 0x174 425fcf5ef2aSThomas Huth #define MSR_IA32_SYSENTER_ESP 0x175 426fcf5ef2aSThomas Huth #define MSR_IA32_SYSENTER_EIP 0x176 427fcf5ef2aSThomas Huth 428fcf5ef2aSThomas Huth #define MSR_MCG_CAP 0x179 429fcf5ef2aSThomas Huth #define MSR_MCG_STATUS 0x17a 430fcf5ef2aSThomas Huth #define MSR_MCG_CTL 0x17b 431fcf5ef2aSThomas Huth #define MSR_MCG_EXT_CTL 0x4d0 432fcf5ef2aSThomas Huth 433fcf5ef2aSThomas Huth #define MSR_P6_EVNTSEL0 0x186 434fcf5ef2aSThomas Huth 435fcf5ef2aSThomas Huth #define MSR_IA32_PERF_STATUS 0x198 436fcf5ef2aSThomas Huth 437fcf5ef2aSThomas Huth #define MSR_IA32_MISC_ENABLE 0x1a0 438fcf5ef2aSThomas Huth /* Indicates good rep/movs microcode on some processors: */ 439fcf5ef2aSThomas Huth #define MSR_IA32_MISC_ENABLE_DEFAULT 1 4404cfd7babSWanpeng Li #define MSR_IA32_MISC_ENABLE_MWAIT (1ULL << 18) 441fcf5ef2aSThomas Huth 442fcf5ef2aSThomas Huth #define MSR_MTRRphysBase(reg) (0x200 + 2 * (reg)) 443fcf5ef2aSThomas Huth #define MSR_MTRRphysMask(reg) (0x200 + 2 * (reg) + 1) 444fcf5ef2aSThomas Huth 445fcf5ef2aSThomas Huth #define MSR_MTRRphysIndex(addr) ((((addr) & ~1u) - 0x200) / 2) 446fcf5ef2aSThomas Huth 447fcf5ef2aSThomas Huth #define MSR_MTRRfix64K_00000 0x250 448fcf5ef2aSThomas Huth #define MSR_MTRRfix16K_80000 0x258 449fcf5ef2aSThomas Huth #define MSR_MTRRfix16K_A0000 0x259 450fcf5ef2aSThomas Huth #define MSR_MTRRfix4K_C0000 0x268 451fcf5ef2aSThomas Huth #define MSR_MTRRfix4K_C8000 0x269 452fcf5ef2aSThomas Huth #define MSR_MTRRfix4K_D0000 0x26a 453fcf5ef2aSThomas Huth #define MSR_MTRRfix4K_D8000 0x26b 454fcf5ef2aSThomas Huth #define MSR_MTRRfix4K_E0000 0x26c 455fcf5ef2aSThomas Huth #define MSR_MTRRfix4K_E8000 0x26d 456fcf5ef2aSThomas Huth #define MSR_MTRRfix4K_F0000 0x26e 457fcf5ef2aSThomas Huth #define MSR_MTRRfix4K_F8000 0x26f 458fcf5ef2aSThomas Huth 459fcf5ef2aSThomas Huth #define MSR_PAT 0x277 460fcf5ef2aSThomas Huth 461fcf5ef2aSThomas Huth #define MSR_MTRRdefType 0x2ff 462fcf5ef2aSThomas Huth 463fcf5ef2aSThomas Huth #define MSR_CORE_PERF_FIXED_CTR0 0x309 464fcf5ef2aSThomas Huth #define MSR_CORE_PERF_FIXED_CTR1 0x30a 465fcf5ef2aSThomas Huth #define MSR_CORE_PERF_FIXED_CTR2 0x30b 466fcf5ef2aSThomas Huth #define MSR_CORE_PERF_FIXED_CTR_CTRL 0x38d 467fcf5ef2aSThomas Huth #define MSR_CORE_PERF_GLOBAL_STATUS 0x38e 468fcf5ef2aSThomas Huth #define MSR_CORE_PERF_GLOBAL_CTRL 0x38f 469fcf5ef2aSThomas Huth #define MSR_CORE_PERF_GLOBAL_OVF_CTRL 0x390 470fcf5ef2aSThomas Huth 471fcf5ef2aSThomas Huth #define MSR_MC0_CTL 0x400 472fcf5ef2aSThomas Huth #define MSR_MC0_STATUS 0x401 473fcf5ef2aSThomas Huth #define MSR_MC0_ADDR 0x402 474fcf5ef2aSThomas Huth #define MSR_MC0_MISC 0x403 475fcf5ef2aSThomas Huth 476b77146e9SChao Peng #define MSR_IA32_RTIT_OUTPUT_BASE 0x560 477b77146e9SChao Peng #define MSR_IA32_RTIT_OUTPUT_MASK 0x561 478b77146e9SChao Peng #define MSR_IA32_RTIT_CTL 0x570 479b77146e9SChao Peng #define MSR_IA32_RTIT_STATUS 0x571 480b77146e9SChao Peng #define MSR_IA32_RTIT_CR3_MATCH 0x572 481b77146e9SChao Peng #define MSR_IA32_RTIT_ADDR0_A 0x580 482b77146e9SChao Peng #define MSR_IA32_RTIT_ADDR0_B 0x581 483b77146e9SChao Peng #define MSR_IA32_RTIT_ADDR1_A 0x582 484b77146e9SChao Peng #define MSR_IA32_RTIT_ADDR1_B 0x583 485b77146e9SChao Peng #define MSR_IA32_RTIT_ADDR2_A 0x584 486b77146e9SChao Peng #define MSR_IA32_RTIT_ADDR2_B 0x585 487b77146e9SChao Peng #define MSR_IA32_RTIT_ADDR3_A 0x586 488b77146e9SChao Peng #define MSR_IA32_RTIT_ADDR3_B 0x587 489b77146e9SChao Peng #define MAX_RTIT_ADDRS 8 490b77146e9SChao Peng 491fcf5ef2aSThomas Huth #define MSR_EFER 0xc0000080 492fcf5ef2aSThomas Huth 493fcf5ef2aSThomas Huth #define MSR_EFER_SCE (1 << 0) 494fcf5ef2aSThomas Huth #define MSR_EFER_LME (1 << 8) 495fcf5ef2aSThomas Huth #define MSR_EFER_LMA (1 << 10) 496fcf5ef2aSThomas Huth #define MSR_EFER_NXE (1 << 11) 497fcf5ef2aSThomas Huth #define MSR_EFER_SVME (1 << 12) 498fcf5ef2aSThomas Huth #define MSR_EFER_FFXSR (1 << 14) 499fcf5ef2aSThomas Huth 500d499f196SLara Lazier #define MSR_EFER_RESERVED\ 501d499f196SLara Lazier (~(target_ulong)(MSR_EFER_SCE | MSR_EFER_LME\ 502d499f196SLara Lazier | MSR_EFER_LMA | MSR_EFER_NXE | MSR_EFER_SVME\ 503d499f196SLara Lazier | MSR_EFER_FFXSR)) 504d499f196SLara Lazier 505fcf5ef2aSThomas Huth #define MSR_STAR 0xc0000081 506fcf5ef2aSThomas Huth #define MSR_LSTAR 0xc0000082 507fcf5ef2aSThomas Huth #define MSR_CSTAR 0xc0000083 508fcf5ef2aSThomas Huth #define MSR_FMASK 0xc0000084 509fcf5ef2aSThomas Huth #define MSR_FSBASE 0xc0000100 510fcf5ef2aSThomas Huth #define MSR_GSBASE 0xc0000101 511fcf5ef2aSThomas Huth #define MSR_KERNELGSBASE 0xc0000102 512fcf5ef2aSThomas Huth #define MSR_TSC_AUX 0xc0000103 513cabf9862SMaxim Levitsky #define MSR_AMD64_TSC_RATIO 0xc0000104 514cabf9862SMaxim Levitsky 515cabf9862SMaxim Levitsky #define MSR_AMD64_TSC_RATIO_DEFAULT 0x100000000ULL 516fcf5ef2aSThomas Huth 517fcf5ef2aSThomas Huth #define MSR_VM_HSAVE_PA 0xc0010117 518fcf5ef2aSThomas Huth 519cdec2b75SZeng Guang #define MSR_IA32_XFD 0x000001c4 520cdec2b75SZeng Guang #define MSR_IA32_XFD_ERR 0x000001c5 521cdec2b75SZeng Guang 522fcf5ef2aSThomas Huth #define MSR_IA32_BNDCFGS 0x00000d90 523fcf5ef2aSThomas Huth #define MSR_IA32_XSS 0x00000da0 52465087997STao Xu #define MSR_IA32_UMWAIT_CONTROL 0xe1 525fcf5ef2aSThomas Huth 526704798adSPaolo Bonzini #define MSR_IA32_VMX_BASIC 0x00000480 527704798adSPaolo Bonzini #define MSR_IA32_VMX_PINBASED_CTLS 0x00000481 528704798adSPaolo Bonzini #define MSR_IA32_VMX_PROCBASED_CTLS 0x00000482 529704798adSPaolo Bonzini #define MSR_IA32_VMX_EXIT_CTLS 0x00000483 530704798adSPaolo Bonzini #define MSR_IA32_VMX_ENTRY_CTLS 0x00000484 531704798adSPaolo Bonzini #define MSR_IA32_VMX_MISC 0x00000485 532704798adSPaolo Bonzini #define MSR_IA32_VMX_CR0_FIXED0 0x00000486 533704798adSPaolo Bonzini #define MSR_IA32_VMX_CR0_FIXED1 0x00000487 534704798adSPaolo Bonzini #define MSR_IA32_VMX_CR4_FIXED0 0x00000488 535704798adSPaolo Bonzini #define MSR_IA32_VMX_CR4_FIXED1 0x00000489 536704798adSPaolo Bonzini #define MSR_IA32_VMX_VMCS_ENUM 0x0000048a 537704798adSPaolo Bonzini #define MSR_IA32_VMX_PROCBASED_CTLS2 0x0000048b 538704798adSPaolo Bonzini #define MSR_IA32_VMX_EPT_VPID_CAP 0x0000048c 539704798adSPaolo Bonzini #define MSR_IA32_VMX_TRUE_PINBASED_CTLS 0x0000048d 540704798adSPaolo Bonzini #define MSR_IA32_VMX_TRUE_PROCBASED_CTLS 0x0000048e 541704798adSPaolo Bonzini #define MSR_IA32_VMX_TRUE_EXIT_CTLS 0x0000048f 542704798adSPaolo Bonzini #define MSR_IA32_VMX_TRUE_ENTRY_CTLS 0x00000490 543704798adSPaolo Bonzini #define MSR_IA32_VMX_VMFUNC 0x00000491 544704798adSPaolo Bonzini 545fcf5ef2aSThomas Huth #define XSTATE_FP_BIT 0 546fcf5ef2aSThomas Huth #define XSTATE_SSE_BIT 1 547fcf5ef2aSThomas Huth #define XSTATE_YMM_BIT 2 548fcf5ef2aSThomas Huth #define XSTATE_BNDREGS_BIT 3 549fcf5ef2aSThomas Huth #define XSTATE_BNDCSR_BIT 4 550fcf5ef2aSThomas Huth #define XSTATE_OPMASK_BIT 5 551fcf5ef2aSThomas Huth #define XSTATE_ZMM_Hi256_BIT 6 552fcf5ef2aSThomas Huth #define XSTATE_Hi16_ZMM_BIT 7 553fcf5ef2aSThomas Huth #define XSTATE_PKRU_BIT 9 55410f0abcbSYang Weijiang #define XSTATE_ARCH_LBR_BIT 15 5551f16764fSJing Liu #define XSTATE_XTILE_CFG_BIT 17 5561f16764fSJing Liu #define XSTATE_XTILE_DATA_BIT 18 557fcf5ef2aSThomas Huth 558fcf5ef2aSThomas Huth #define XSTATE_FP_MASK (1ULL << XSTATE_FP_BIT) 559fcf5ef2aSThomas Huth #define XSTATE_SSE_MASK (1ULL << XSTATE_SSE_BIT) 560fcf5ef2aSThomas Huth #define XSTATE_YMM_MASK (1ULL << XSTATE_YMM_BIT) 561fcf5ef2aSThomas Huth #define XSTATE_BNDREGS_MASK (1ULL << XSTATE_BNDREGS_BIT) 562fcf5ef2aSThomas Huth #define XSTATE_BNDCSR_MASK (1ULL << XSTATE_BNDCSR_BIT) 563fcf5ef2aSThomas Huth #define XSTATE_OPMASK_MASK (1ULL << XSTATE_OPMASK_BIT) 564fcf5ef2aSThomas Huth #define XSTATE_ZMM_Hi256_MASK (1ULL << XSTATE_ZMM_Hi256_BIT) 565fcf5ef2aSThomas Huth #define XSTATE_Hi16_ZMM_MASK (1ULL << XSTATE_Hi16_ZMM_BIT) 566fcf5ef2aSThomas Huth #define XSTATE_PKRU_MASK (1ULL << XSTATE_PKRU_BIT) 56710f0abcbSYang Weijiang #define XSTATE_ARCH_LBR_MASK (1ULL << XSTATE_ARCH_LBR_BIT) 56819db68caSYang Zhong #define XSTATE_XTILE_CFG_MASK (1ULL << XSTATE_XTILE_CFG_BIT) 56919db68caSYang Zhong #define XSTATE_XTILE_DATA_MASK (1ULL << XSTATE_XTILE_DATA_BIT) 57019db68caSYang Zhong 57119db68caSYang Zhong #define XSTATE_DYNAMIC_MASK (XSTATE_XTILE_DATA_MASK) 572fcf5ef2aSThomas Huth 573131266b7SJing Liu #define ESA_FEATURE_ALIGN64_BIT 1 5740f17f6b3SJing Liu #define ESA_FEATURE_XFD_BIT 2 575131266b7SJing Liu 576131266b7SJing Liu #define ESA_FEATURE_ALIGN64_MASK (1U << ESA_FEATURE_ALIGN64_BIT) 5770f17f6b3SJing Liu #define ESA_FEATURE_XFD_MASK (1U << ESA_FEATURE_XFD_BIT) 578131266b7SJing Liu 579131266b7SJing Liu 580301e9067SYang Weijiang /* CPUID feature bits available in XCR0 */ 581301e9067SYang Weijiang #define CPUID_XSTATE_XCR0_MASK (XSTATE_FP_MASK | XSTATE_SSE_MASK | \ 582301e9067SYang Weijiang XSTATE_YMM_MASK | XSTATE_BNDREGS_MASK | \ 583301e9067SYang Weijiang XSTATE_BNDCSR_MASK | XSTATE_OPMASK_MASK | \ 584301e9067SYang Weijiang XSTATE_ZMM_Hi256_MASK | \ 585301e9067SYang Weijiang XSTATE_Hi16_ZMM_MASK | XSTATE_PKRU_MASK | \ 586301e9067SYang Weijiang XSTATE_XTILE_CFG_MASK | XSTATE_XTILE_DATA_MASK) 587301e9067SYang Weijiang 588fcf5ef2aSThomas Huth /* CPUID feature words */ 589fcf5ef2aSThomas Huth typedef enum FeatureWord { 590fcf5ef2aSThomas Huth FEAT_1_EDX, /* CPUID[1].EDX */ 591fcf5ef2aSThomas Huth FEAT_1_ECX, /* CPUID[1].ECX */ 592fcf5ef2aSThomas Huth FEAT_7_0_EBX, /* CPUID[EAX=7,ECX=0].EBX */ 593fcf5ef2aSThomas Huth FEAT_7_0_ECX, /* CPUID[EAX=7,ECX=0].ECX */ 594fcf5ef2aSThomas Huth FEAT_7_0_EDX, /* CPUID[EAX=7,ECX=0].EDX */ 59580db491dSJing Liu FEAT_7_1_EAX, /* CPUID[EAX=7,ECX=1].EAX */ 596fcf5ef2aSThomas Huth FEAT_8000_0001_EDX, /* CPUID[8000_0001].EDX */ 597fcf5ef2aSThomas Huth FEAT_8000_0001_ECX, /* CPUID[8000_0001].ECX */ 598fcf5ef2aSThomas Huth FEAT_8000_0007_EDX, /* CPUID[8000_0007].EDX */ 5991b3420e1SEduardo Habkost FEAT_8000_0008_EBX, /* CPUID[8000_0008].EBX */ 600fcf5ef2aSThomas Huth FEAT_C000_0001_EDX, /* CPUID[C000_0001].EDX */ 601fcf5ef2aSThomas Huth FEAT_KVM, /* CPUID[4000_0001].EAX (KVM_CPUID_FEATURES) */ 602be777326SWanpeng Li FEAT_KVM_HINTS, /* CPUID[4000_0001].EDX */ 603fcf5ef2aSThomas Huth FEAT_SVM, /* CPUID[8000_000A].EDX */ 604fcf5ef2aSThomas Huth FEAT_XSAVE, /* CPUID[EAX=0xd,ECX=1].EAX */ 605fcf5ef2aSThomas Huth FEAT_6_EAX, /* CPUID[6].EAX */ 606301e9067SYang Weijiang FEAT_XSAVE_XCR0_LO, /* CPUID[EAX=0xd,ECX=0].EAX */ 607301e9067SYang Weijiang FEAT_XSAVE_XCR0_HI, /* CPUID[EAX=0xd,ECX=0].EDX */ 608d86f9636SRobert Hoo FEAT_ARCH_CAPABILITIES, 609597360c0SXiaoyao Li FEAT_CORE_CAPABILITY, 610ea39f9b6SLike Xu FEAT_PERF_CAPABILITIES, 61120a78b02SPaolo Bonzini FEAT_VMX_PROCBASED_CTLS, 61220a78b02SPaolo Bonzini FEAT_VMX_SECONDARY_CTLS, 61320a78b02SPaolo Bonzini FEAT_VMX_PINBASED_CTLS, 61420a78b02SPaolo Bonzini FEAT_VMX_EXIT_CTLS, 61520a78b02SPaolo Bonzini FEAT_VMX_ENTRY_CTLS, 61620a78b02SPaolo Bonzini FEAT_VMX_MISC, 61720a78b02SPaolo Bonzini FEAT_VMX_EPT_VPID_CAPS, 61820a78b02SPaolo Bonzini FEAT_VMX_BASIC, 61920a78b02SPaolo Bonzini FEAT_VMX_VMFUNC, 620d1615ea5SLuwei Kang FEAT_14_0_ECX, 6214b841a79SSean Christopherson FEAT_SGX_12_0_EAX, /* CPUID[EAX=0x12,ECX=0].EAX (SGX) */ 622120ca112SSean Christopherson FEAT_SGX_12_0_EBX, /* CPUID[EAX=0x12,ECX=0].EBX (SGX MISCSELECT[31:0]) */ 623165981a5SSean Christopherson FEAT_SGX_12_1_EAX, /* CPUID[EAX=0x12,ECX=1].EAX (SGX ATTRIBUTES[31:0]) */ 624301e9067SYang Weijiang FEAT_XSAVE_XSS_LO, /* CPUID[EAX=0xd,ECX=1].ECX */ 625301e9067SYang Weijiang FEAT_XSAVE_XSS_HI, /* CPUID[EAX=0xd,ECX=1].EDX */ 626fcf5ef2aSThomas Huth FEATURE_WORDS, 627fcf5ef2aSThomas Huth } FeatureWord; 628fcf5ef2aSThomas Huth 629ede146c2SPaolo Bonzini typedef uint64_t FeatureWordArray[FEATURE_WORDS]; 63058f7db26SPaolo Bonzini uint64_t x86_cpu_get_supported_feature_word(FeatureWord w, 63158f7db26SPaolo Bonzini bool migratable_only); 632fcf5ef2aSThomas Huth 633fcf5ef2aSThomas Huth /* cpuid_features bits */ 634fcf5ef2aSThomas Huth #define CPUID_FP87 (1U << 0) 635fcf5ef2aSThomas Huth #define CPUID_VME (1U << 1) 636fcf5ef2aSThomas Huth #define CPUID_DE (1U << 2) 637fcf5ef2aSThomas Huth #define CPUID_PSE (1U << 3) 638fcf5ef2aSThomas Huth #define CPUID_TSC (1U << 4) 639fcf5ef2aSThomas Huth #define CPUID_MSR (1U << 5) 640fcf5ef2aSThomas Huth #define CPUID_PAE (1U << 6) 641fcf5ef2aSThomas Huth #define CPUID_MCE (1U << 7) 642fcf5ef2aSThomas Huth #define CPUID_CX8 (1U << 8) 643fcf5ef2aSThomas Huth #define CPUID_APIC (1U << 9) 644fcf5ef2aSThomas Huth #define CPUID_SEP (1U << 11) /* sysenter/sysexit */ 645fcf5ef2aSThomas Huth #define CPUID_MTRR (1U << 12) 646fcf5ef2aSThomas Huth #define CPUID_PGE (1U << 13) 647fcf5ef2aSThomas Huth #define CPUID_MCA (1U << 14) 648fcf5ef2aSThomas Huth #define CPUID_CMOV (1U << 15) 649fcf5ef2aSThomas Huth #define CPUID_PAT (1U << 16) 650fcf5ef2aSThomas Huth #define CPUID_PSE36 (1U << 17) 651fcf5ef2aSThomas Huth #define CPUID_PN (1U << 18) 652fcf5ef2aSThomas Huth #define CPUID_CLFLUSH (1U << 19) 653fcf5ef2aSThomas Huth #define CPUID_DTS (1U << 21) 654fcf5ef2aSThomas Huth #define CPUID_ACPI (1U << 22) 655fcf5ef2aSThomas Huth #define CPUID_MMX (1U << 23) 656fcf5ef2aSThomas Huth #define CPUID_FXSR (1U << 24) 657fcf5ef2aSThomas Huth #define CPUID_SSE (1U << 25) 658fcf5ef2aSThomas Huth #define CPUID_SSE2 (1U << 26) 659fcf5ef2aSThomas Huth #define CPUID_SS (1U << 27) 660fcf5ef2aSThomas Huth #define CPUID_HT (1U << 28) 661fcf5ef2aSThomas Huth #define CPUID_TM (1U << 29) 662fcf5ef2aSThomas Huth #define CPUID_IA64 (1U << 30) 663fcf5ef2aSThomas Huth #define CPUID_PBE (1U << 31) 664fcf5ef2aSThomas Huth 665fcf5ef2aSThomas Huth #define CPUID_EXT_SSE3 (1U << 0) 666fcf5ef2aSThomas Huth #define CPUID_EXT_PCLMULQDQ (1U << 1) 667fcf5ef2aSThomas Huth #define CPUID_EXT_DTES64 (1U << 2) 668fcf5ef2aSThomas Huth #define CPUID_EXT_MONITOR (1U << 3) 669fcf5ef2aSThomas Huth #define CPUID_EXT_DSCPL (1U << 4) 670fcf5ef2aSThomas Huth #define CPUID_EXT_VMX (1U << 5) 671fcf5ef2aSThomas Huth #define CPUID_EXT_SMX (1U << 6) 672fcf5ef2aSThomas Huth #define CPUID_EXT_EST (1U << 7) 673fcf5ef2aSThomas Huth #define CPUID_EXT_TM2 (1U << 8) 674fcf5ef2aSThomas Huth #define CPUID_EXT_SSSE3 (1U << 9) 675fcf5ef2aSThomas Huth #define CPUID_EXT_CID (1U << 10) 676fcf5ef2aSThomas Huth #define CPUID_EXT_FMA (1U << 12) 677fcf5ef2aSThomas Huth #define CPUID_EXT_CX16 (1U << 13) 678fcf5ef2aSThomas Huth #define CPUID_EXT_XTPR (1U << 14) 679fcf5ef2aSThomas Huth #define CPUID_EXT_PDCM (1U << 15) 680fcf5ef2aSThomas Huth #define CPUID_EXT_PCID (1U << 17) 681fcf5ef2aSThomas Huth #define CPUID_EXT_DCA (1U << 18) 682fcf5ef2aSThomas Huth #define CPUID_EXT_SSE41 (1U << 19) 683fcf5ef2aSThomas Huth #define CPUID_EXT_SSE42 (1U << 20) 684fcf5ef2aSThomas Huth #define CPUID_EXT_X2APIC (1U << 21) 685fcf5ef2aSThomas Huth #define CPUID_EXT_MOVBE (1U << 22) 686fcf5ef2aSThomas Huth #define CPUID_EXT_POPCNT (1U << 23) 687fcf5ef2aSThomas Huth #define CPUID_EXT_TSC_DEADLINE_TIMER (1U << 24) 688fcf5ef2aSThomas Huth #define CPUID_EXT_AES (1U << 25) 689fcf5ef2aSThomas Huth #define CPUID_EXT_XSAVE (1U << 26) 690fcf5ef2aSThomas Huth #define CPUID_EXT_OSXSAVE (1U << 27) 691fcf5ef2aSThomas Huth #define CPUID_EXT_AVX (1U << 28) 692fcf5ef2aSThomas Huth #define CPUID_EXT_F16C (1U << 29) 693fcf5ef2aSThomas Huth #define CPUID_EXT_RDRAND (1U << 30) 694fcf5ef2aSThomas Huth #define CPUID_EXT_HYPERVISOR (1U << 31) 695fcf5ef2aSThomas Huth 696fcf5ef2aSThomas Huth #define CPUID_EXT2_FPU (1U << 0) 697fcf5ef2aSThomas Huth #define CPUID_EXT2_VME (1U << 1) 698fcf5ef2aSThomas Huth #define CPUID_EXT2_DE (1U << 2) 699fcf5ef2aSThomas Huth #define CPUID_EXT2_PSE (1U << 3) 700fcf5ef2aSThomas Huth #define CPUID_EXT2_TSC (1U << 4) 701fcf5ef2aSThomas Huth #define CPUID_EXT2_MSR (1U << 5) 702fcf5ef2aSThomas Huth #define CPUID_EXT2_PAE (1U << 6) 703fcf5ef2aSThomas Huth #define CPUID_EXT2_MCE (1U << 7) 704fcf5ef2aSThomas Huth #define CPUID_EXT2_CX8 (1U << 8) 705fcf5ef2aSThomas Huth #define CPUID_EXT2_APIC (1U << 9) 706fcf5ef2aSThomas Huth #define CPUID_EXT2_SYSCALL (1U << 11) 707fcf5ef2aSThomas Huth #define CPUID_EXT2_MTRR (1U << 12) 708fcf5ef2aSThomas Huth #define CPUID_EXT2_PGE (1U << 13) 709fcf5ef2aSThomas Huth #define CPUID_EXT2_MCA (1U << 14) 710fcf5ef2aSThomas Huth #define CPUID_EXT2_CMOV (1U << 15) 711fcf5ef2aSThomas Huth #define CPUID_EXT2_PAT (1U << 16) 712fcf5ef2aSThomas Huth #define CPUID_EXT2_PSE36 (1U << 17) 713fcf5ef2aSThomas Huth #define CPUID_EXT2_MP (1U << 19) 714fcf5ef2aSThomas Huth #define CPUID_EXT2_NX (1U << 20) 715fcf5ef2aSThomas Huth #define CPUID_EXT2_MMXEXT (1U << 22) 716fcf5ef2aSThomas Huth #define CPUID_EXT2_MMX (1U << 23) 717fcf5ef2aSThomas Huth #define CPUID_EXT2_FXSR (1U << 24) 718fcf5ef2aSThomas Huth #define CPUID_EXT2_FFXSR (1U << 25) 719fcf5ef2aSThomas Huth #define CPUID_EXT2_PDPE1GB (1U << 26) 720fcf5ef2aSThomas Huth #define CPUID_EXT2_RDTSCP (1U << 27) 721fcf5ef2aSThomas Huth #define CPUID_EXT2_LM (1U << 29) 722fcf5ef2aSThomas Huth #define CPUID_EXT2_3DNOWEXT (1U << 30) 723fcf5ef2aSThomas Huth #define CPUID_EXT2_3DNOW (1U << 31) 724fcf5ef2aSThomas Huth 725fcf5ef2aSThomas Huth /* CPUID[8000_0001].EDX bits that are aliase of CPUID[1].EDX bits on AMD CPUs */ 726fcf5ef2aSThomas Huth #define CPUID_EXT2_AMD_ALIASES (CPUID_EXT2_FPU | CPUID_EXT2_VME | \ 727fcf5ef2aSThomas Huth CPUID_EXT2_DE | CPUID_EXT2_PSE | \ 728fcf5ef2aSThomas Huth CPUID_EXT2_TSC | CPUID_EXT2_MSR | \ 729fcf5ef2aSThomas Huth CPUID_EXT2_PAE | CPUID_EXT2_MCE | \ 730fcf5ef2aSThomas Huth CPUID_EXT2_CX8 | CPUID_EXT2_APIC | \ 731fcf5ef2aSThomas Huth CPUID_EXT2_MTRR | CPUID_EXT2_PGE | \ 732fcf5ef2aSThomas Huth CPUID_EXT2_MCA | CPUID_EXT2_CMOV | \ 733fcf5ef2aSThomas Huth CPUID_EXT2_PAT | CPUID_EXT2_PSE36 | \ 734fcf5ef2aSThomas Huth CPUID_EXT2_MMX | CPUID_EXT2_FXSR) 735fcf5ef2aSThomas Huth 736fcf5ef2aSThomas Huth #define CPUID_EXT3_LAHF_LM (1U << 0) 737fcf5ef2aSThomas Huth #define CPUID_EXT3_CMP_LEG (1U << 1) 738fcf5ef2aSThomas Huth #define CPUID_EXT3_SVM (1U << 2) 739fcf5ef2aSThomas Huth #define CPUID_EXT3_EXTAPIC (1U << 3) 740fcf5ef2aSThomas Huth #define CPUID_EXT3_CR8LEG (1U << 4) 741fcf5ef2aSThomas Huth #define CPUID_EXT3_ABM (1U << 5) 742fcf5ef2aSThomas Huth #define CPUID_EXT3_SSE4A (1U << 6) 743fcf5ef2aSThomas Huth #define CPUID_EXT3_MISALIGNSSE (1U << 7) 744fcf5ef2aSThomas Huth #define CPUID_EXT3_3DNOWPREFETCH (1U << 8) 745fcf5ef2aSThomas Huth #define CPUID_EXT3_OSVW (1U << 9) 746fcf5ef2aSThomas Huth #define CPUID_EXT3_IBS (1U << 10) 747fcf5ef2aSThomas Huth #define CPUID_EXT3_XOP (1U << 11) 748fcf5ef2aSThomas Huth #define CPUID_EXT3_SKINIT (1U << 12) 749fcf5ef2aSThomas Huth #define CPUID_EXT3_WDT (1U << 13) 750fcf5ef2aSThomas Huth #define CPUID_EXT3_LWP (1U << 15) 751fcf5ef2aSThomas Huth #define CPUID_EXT3_FMA4 (1U << 16) 752fcf5ef2aSThomas Huth #define CPUID_EXT3_TCE (1U << 17) 753fcf5ef2aSThomas Huth #define CPUID_EXT3_NODEID (1U << 19) 754fcf5ef2aSThomas Huth #define CPUID_EXT3_TBM (1U << 21) 755fcf5ef2aSThomas Huth #define CPUID_EXT3_TOPOEXT (1U << 22) 756fcf5ef2aSThomas Huth #define CPUID_EXT3_PERFCORE (1U << 23) 757fcf5ef2aSThomas Huth #define CPUID_EXT3_PERFNB (1U << 24) 758fcf5ef2aSThomas Huth 759fcf5ef2aSThomas Huth #define CPUID_SVM_NPT (1U << 0) 760fcf5ef2aSThomas Huth #define CPUID_SVM_LBRV (1U << 1) 761fcf5ef2aSThomas Huth #define CPUID_SVM_SVMLOCK (1U << 2) 762fcf5ef2aSThomas Huth #define CPUID_SVM_NRIPSAVE (1U << 3) 763fcf5ef2aSThomas Huth #define CPUID_SVM_TSCSCALE (1U << 4) 764fcf5ef2aSThomas Huth #define CPUID_SVM_VMCBCLEAN (1U << 5) 765fcf5ef2aSThomas Huth #define CPUID_SVM_FLUSHASID (1U << 6) 766fcf5ef2aSThomas Huth #define CPUID_SVM_DECODEASSIST (1U << 7) 767fcf5ef2aSThomas Huth #define CPUID_SVM_PAUSEFILTER (1U << 10) 768fcf5ef2aSThomas Huth #define CPUID_SVM_PFTHRESHOLD (1U << 12) 7695447089cSWei Huang #define CPUID_SVM_AVIC (1U << 13) 7705447089cSWei Huang #define CPUID_SVM_V_VMSAVE_VMLOAD (1U << 15) 7715447089cSWei Huang #define CPUID_SVM_VGIF (1U << 16) 7725447089cSWei Huang #define CPUID_SVM_SVME_ADDR_CHK (1U << 28) 773fcf5ef2aSThomas Huth 774f2be0bebSTao Xu /* Support RDFSBASE/RDGSBASE/WRFSBASE/WRGSBASE */ 775fcf5ef2aSThomas Huth #define CPUID_7_0_EBX_FSGSBASE (1U << 0) 7765c76b651SSean Christopherson /* Support SGX */ 7775c76b651SSean Christopherson #define CPUID_7_0_EBX_SGX (1U << 2) 778f2be0bebSTao Xu /* 1st Group of Advanced Bit Manipulation Extensions */ 779fcf5ef2aSThomas Huth #define CPUID_7_0_EBX_BMI1 (1U << 3) 780f2be0bebSTao Xu /* Hardware Lock Elision */ 781fcf5ef2aSThomas Huth #define CPUID_7_0_EBX_HLE (1U << 4) 782f2be0bebSTao Xu /* Intel Advanced Vector Extensions 2 */ 783fcf5ef2aSThomas Huth #define CPUID_7_0_EBX_AVX2 (1U << 5) 784f2be0bebSTao Xu /* Supervisor-mode Execution Prevention */ 785fcf5ef2aSThomas Huth #define CPUID_7_0_EBX_SMEP (1U << 7) 786f2be0bebSTao Xu /* 2nd Group of Advanced Bit Manipulation Extensions */ 787fcf5ef2aSThomas Huth #define CPUID_7_0_EBX_BMI2 (1U << 8) 788f2be0bebSTao Xu /* Enhanced REP MOVSB/STOSB */ 789fcf5ef2aSThomas Huth #define CPUID_7_0_EBX_ERMS (1U << 9) 790f2be0bebSTao Xu /* Invalidate Process-Context Identifier */ 791fcf5ef2aSThomas Huth #define CPUID_7_0_EBX_INVPCID (1U << 10) 792f2be0bebSTao Xu /* Restricted Transactional Memory */ 793fcf5ef2aSThomas Huth #define CPUID_7_0_EBX_RTM (1U << 11) 794f2be0bebSTao Xu /* Memory Protection Extension */ 795fcf5ef2aSThomas Huth #define CPUID_7_0_EBX_MPX (1U << 14) 796f2be0bebSTao Xu /* AVX-512 Foundation */ 797f2be0bebSTao Xu #define CPUID_7_0_EBX_AVX512F (1U << 16) 798f2be0bebSTao Xu /* AVX-512 Doubleword & Quadword Instruction */ 799f2be0bebSTao Xu #define CPUID_7_0_EBX_AVX512DQ (1U << 17) 800f2be0bebSTao Xu /* Read Random SEED */ 801fcf5ef2aSThomas Huth #define CPUID_7_0_EBX_RDSEED (1U << 18) 802f2be0bebSTao Xu /* ADCX and ADOX instructions */ 803fcf5ef2aSThomas Huth #define CPUID_7_0_EBX_ADX (1U << 19) 804f2be0bebSTao Xu /* Supervisor Mode Access Prevention */ 805fcf5ef2aSThomas Huth #define CPUID_7_0_EBX_SMAP (1U << 20) 806f2be0bebSTao Xu /* AVX-512 Integer Fused Multiply Add */ 807f2be0bebSTao Xu #define CPUID_7_0_EBX_AVX512IFMA (1U << 21) 808f2be0bebSTao Xu /* Persistent Commit */ 809f2be0bebSTao Xu #define CPUID_7_0_EBX_PCOMMIT (1U << 22) 810f2be0bebSTao Xu /* Flush a Cache Line Optimized */ 811f2be0bebSTao Xu #define CPUID_7_0_EBX_CLFLUSHOPT (1U << 23) 812f2be0bebSTao Xu /* Cache Line Write Back */ 813f2be0bebSTao Xu #define CPUID_7_0_EBX_CLWB (1U << 24) 814f2be0bebSTao Xu /* Intel Processor Trace */ 815f2be0bebSTao Xu #define CPUID_7_0_EBX_INTEL_PT (1U << 25) 816f2be0bebSTao Xu /* AVX-512 Prefetch */ 817f2be0bebSTao Xu #define CPUID_7_0_EBX_AVX512PF (1U << 26) 818f2be0bebSTao Xu /* AVX-512 Exponential and Reciprocal */ 819f2be0bebSTao Xu #define CPUID_7_0_EBX_AVX512ER (1U << 27) 820f2be0bebSTao Xu /* AVX-512 Conflict Detection */ 821f2be0bebSTao Xu #define CPUID_7_0_EBX_AVX512CD (1U << 28) 822f2be0bebSTao Xu /* SHA1/SHA256 Instruction Extensions */ 823f2be0bebSTao Xu #define CPUID_7_0_EBX_SHA_NI (1U << 29) 824f2be0bebSTao Xu /* AVX-512 Byte and Word Instructions */ 825f2be0bebSTao Xu #define CPUID_7_0_EBX_AVX512BW (1U << 30) 826f2be0bebSTao Xu /* AVX-512 Vector Length Extensions */ 827f2be0bebSTao Xu #define CPUID_7_0_EBX_AVX512VL (1U << 31) 828fcf5ef2aSThomas Huth 829f2be0bebSTao Xu /* AVX-512 Vector Byte Manipulation Instruction */ 830e7694a5eSTao Xu #define CPUID_7_0_ECX_AVX512_VBMI (1U << 1) 831f2be0bebSTao Xu /* User-Mode Instruction Prevention */ 832fcf5ef2aSThomas Huth #define CPUID_7_0_ECX_UMIP (1U << 2) 833f2be0bebSTao Xu /* Protection Keys for User-mode Pages */ 834fcf5ef2aSThomas Huth #define CPUID_7_0_ECX_PKU (1U << 3) 835f2be0bebSTao Xu /* OS Enable Protection Keys */ 836fcf5ef2aSThomas Huth #define CPUID_7_0_ECX_OSPKE (1U << 4) 83767192a29STao Xu /* UMONITOR/UMWAIT/TPAUSE Instructions */ 83867192a29STao Xu #define CPUID_7_0_ECX_WAITPKG (1U << 5) 839f2be0bebSTao Xu /* Additional AVX-512 Vector Byte Manipulation Instruction */ 840e7694a5eSTao Xu #define CPUID_7_0_ECX_AVX512_VBMI2 (1U << 6) 841f2be0bebSTao Xu /* Galois Field New Instructions */ 842aff9e6e4SYang Zhong #define CPUID_7_0_ECX_GFNI (1U << 8) 843f2be0bebSTao Xu /* Vector AES Instructions */ 844aff9e6e4SYang Zhong #define CPUID_7_0_ECX_VAES (1U << 9) 845f2be0bebSTao Xu /* Carry-Less Multiplication Quadword */ 846aff9e6e4SYang Zhong #define CPUID_7_0_ECX_VPCLMULQDQ (1U << 10) 847f2be0bebSTao Xu /* Vector Neural Network Instructions */ 848aff9e6e4SYang Zhong #define CPUID_7_0_ECX_AVX512VNNI (1U << 11) 849f2be0bebSTao Xu /* Support for VPOPCNT[B,W] and VPSHUFBITQMB */ 850aff9e6e4SYang Zhong #define CPUID_7_0_ECX_AVX512BITALG (1U << 12) 851f2be0bebSTao Xu /* POPCNT for vectors of DW/QW */ 852f2be0bebSTao Xu #define CPUID_7_0_ECX_AVX512_VPOPCNTDQ (1U << 14) 853f2be0bebSTao Xu /* 5-level Page Tables */ 8546c7c3c21SKirill A. Shutemov #define CPUID_7_0_ECX_LA57 (1U << 16) 855f2be0bebSTao Xu /* Read Processor ID */ 856fcf5ef2aSThomas Huth #define CPUID_7_0_ECX_RDPID (1U << 22) 85706e878b4SChenyi Qiang /* Bus Lock Debug Exception */ 85806e878b4SChenyi Qiang #define CPUID_7_0_ECX_BUS_LOCK_DETECT (1U << 24) 859f2be0bebSTao Xu /* Cache Line Demote Instruction */ 860f2be0bebSTao Xu #define CPUID_7_0_ECX_CLDEMOTE (1U << 25) 861f2be0bebSTao Xu /* Move Doubleword as Direct Store Instruction */ 862f2be0bebSTao Xu #define CPUID_7_0_ECX_MOVDIRI (1U << 27) 863f2be0bebSTao Xu /* Move 64 Bytes as Direct Store Instruction */ 864f2be0bebSTao Xu #define CPUID_7_0_ECX_MOVDIR64B (1U << 28) 8655c76b651SSean Christopherson /* Support SGX Launch Control */ 8665c76b651SSean Christopherson #define CPUID_7_0_ECX_SGX_LC (1U << 30) 867e7e7bdabSPaolo Bonzini /* Protection Keys for Supervisor-mode Pages */ 868e7e7bdabSPaolo Bonzini #define CPUID_7_0_ECX_PKS (1U << 31) 869fcf5ef2aSThomas Huth 870f2be0bebSTao Xu /* AVX512 Neural Network Instructions */ 871f2be0bebSTao Xu #define CPUID_7_0_EDX_AVX512_4VNNIW (1U << 2) 872f2be0bebSTao Xu /* AVX512 Multiply Accumulation Single Precision */ 873f2be0bebSTao Xu #define CPUID_7_0_EDX_AVX512_4FMAPS (1U << 3) 8745cb287d2SChenyi Qiang /* Fast Short Rep Mov */ 8755cb287d2SChenyi Qiang #define CPUID_7_0_EDX_FSRM (1U << 4) 876353f98c9SCathy Zhang /* AVX512 Vector Pair Intersection to a Pair of Mask Registers */ 877353f98c9SCathy Zhang #define CPUID_7_0_EDX_AVX512_VP2INTERSECT (1U << 8) 8785dd13f2aSCathy Zhang /* SERIALIZE instruction */ 8795dd13f2aSCathy Zhang #define CPUID_7_0_EDX_SERIALIZE (1U << 14) 880b3c7344eSCathy Zhang /* TSX Suspend Load Address Tracking instruction */ 881b3c7344eSCathy Zhang #define CPUID_7_0_EDX_TSX_LDTRK (1U << 16) 88210f0abcbSYang Weijiang /* Architectural LBRs */ 88310f0abcbSYang Weijiang #define CPUID_7_0_EDX_ARCH_LBR (1U << 19) 8847eb061b0SWang, Lei /* AMX_BF16 instruction */ 8857eb061b0SWang, Lei #define CPUID_7_0_EDX_AMX_BF16 (1U << 22) 88640399ecbSCathy Zhang /* AVX512_FP16 instruction */ 88740399ecbSCathy Zhang #define CPUID_7_0_EDX_AVX512_FP16 (1U << 23) 8881f16764fSJing Liu /* AMX tile (two-dimensional register) */ 8891f16764fSJing Liu #define CPUID_7_0_EDX_AMX_TILE (1U << 24) 8907eb061b0SWang, Lei /* AMX_INT8 instruction */ 8917eb061b0SWang, Lei #define CPUID_7_0_EDX_AMX_INT8 (1U << 25) 892f2be0bebSTao Xu /* Speculation Control */ 893f2be0bebSTao Xu #define CPUID_7_0_EDX_SPEC_CTRL (1U << 26) 8945af514d0SCathy Zhang /* Single Thread Indirect Branch Predictors */ 8955af514d0SCathy Zhang #define CPUID_7_0_EDX_STIBP (1U << 27) 896f2be0bebSTao Xu /* Arch Capabilities */ 897f2be0bebSTao Xu #define CPUID_7_0_EDX_ARCH_CAPABILITIES (1U << 29) 898f2be0bebSTao Xu /* Core Capability */ 899f2be0bebSTao Xu #define CPUID_7_0_EDX_CORE_CAPABILITY (1U << 30) 900f2be0bebSTao Xu /* Speculative Store Bypass Disable */ 901f2be0bebSTao Xu #define CPUID_7_0_EDX_SPEC_CTRL_SSBD (1U << 31) 902fcf5ef2aSThomas Huth 903c1826ea6SYang Zhong /* AVX VNNI Instruction */ 904c1826ea6SYang Zhong #define CPUID_7_1_EAX_AVX_VNNI (1U << 4) 905f2be0bebSTao Xu /* AVX512 BFloat16 Instruction */ 906f2be0bebSTao Xu #define CPUID_7_1_EAX_AVX512_BF16 (1U << 5) 90758794f64SPaolo Bonzini /* Fast Zero REP MOVS */ 90858794f64SPaolo Bonzini #define CPUID_7_1_EAX_FZRM (1U << 10) 90958794f64SPaolo Bonzini /* Fast Short REP STOS */ 91058794f64SPaolo Bonzini #define CPUID_7_1_EAX_FSRS (1U << 11) 91158794f64SPaolo Bonzini /* Fast Short REP CMPS/SCAS */ 91258794f64SPaolo Bonzini #define CPUID_7_1_EAX_FSRC (1U << 12) 91358794f64SPaolo Bonzini 914cdec2b75SZeng Guang /* XFD Extend Feature Disabled */ 915cdec2b75SZeng Guang #define CPUID_D_1_EAX_XFD (1U << 4) 91680db491dSJing Liu 917d1615ea5SLuwei Kang /* Packets which contain IP payload have LIP values */ 918d1615ea5SLuwei Kang #define CPUID_14_0_ECX_LIP (1U << 31) 919d1615ea5SLuwei Kang 920f2be0bebSTao Xu /* CLZERO instruction */ 921f2be0bebSTao Xu #define CPUID_8000_0008_EBX_CLZERO (1U << 0) 922f2be0bebSTao Xu /* Always save/restore FP error pointers */ 923f2be0bebSTao Xu #define CPUID_8000_0008_EBX_XSAVEERPTR (1U << 2) 924f2be0bebSTao Xu /* Write back and do not invalidate cache */ 925f2be0bebSTao Xu #define CPUID_8000_0008_EBX_WBNOINVD (1U << 9) 926f2be0bebSTao Xu /* Indirect Branch Prediction Barrier */ 927f2be0bebSTao Xu #define CPUID_8000_0008_EBX_IBPB (1U << 12) 928623972ceSBabu Moger /* Indirect Branch Restricted Speculation */ 929623972ceSBabu Moger #define CPUID_8000_0008_EBX_IBRS (1U << 14) 930143c30d4SMoger, Babu /* Single Thread Indirect Branch Predictors */ 931143c30d4SMoger, Babu #define CPUID_8000_0008_EBX_STIBP (1U << 15) 932623972ceSBabu Moger /* Speculative Store Bypass Disable */ 933623972ceSBabu Moger #define CPUID_8000_0008_EBX_AMD_SSBD (1U << 24) 9341b3420e1SEduardo Habkost 935fcf5ef2aSThomas Huth #define CPUID_XSAVE_XSAVEOPT (1U << 0) 936fcf5ef2aSThomas Huth #define CPUID_XSAVE_XSAVEC (1U << 1) 937fcf5ef2aSThomas Huth #define CPUID_XSAVE_XGETBV1 (1U << 2) 938fcf5ef2aSThomas Huth #define CPUID_XSAVE_XSAVES (1U << 3) 939fcf5ef2aSThomas Huth 940fcf5ef2aSThomas Huth #define CPUID_6_EAX_ARAT (1U << 2) 941fcf5ef2aSThomas Huth 942fcf5ef2aSThomas Huth /* CPUID[0x80000007].EDX flags: */ 943fcf5ef2aSThomas Huth #define CPUID_APM_INVTSC (1U << 8) 944fcf5ef2aSThomas Huth 945fcf5ef2aSThomas Huth #define CPUID_VENDOR_SZ 12 946fcf5ef2aSThomas Huth 947fcf5ef2aSThomas Huth #define CPUID_VENDOR_INTEL_1 0x756e6547 /* "Genu" */ 948fcf5ef2aSThomas Huth #define CPUID_VENDOR_INTEL_2 0x49656e69 /* "ineI" */ 949fcf5ef2aSThomas Huth #define CPUID_VENDOR_INTEL_3 0x6c65746e /* "ntel" */ 950fcf5ef2aSThomas Huth #define CPUID_VENDOR_INTEL "GenuineIntel" 951fcf5ef2aSThomas Huth 952fcf5ef2aSThomas Huth #define CPUID_VENDOR_AMD_1 0x68747541 /* "Auth" */ 953fcf5ef2aSThomas Huth #define CPUID_VENDOR_AMD_2 0x69746e65 /* "enti" */ 954fcf5ef2aSThomas Huth #define CPUID_VENDOR_AMD_3 0x444d4163 /* "cAMD" */ 955fcf5ef2aSThomas Huth #define CPUID_VENDOR_AMD "AuthenticAMD" 956fcf5ef2aSThomas Huth 957fcf5ef2aSThomas Huth #define CPUID_VENDOR_VIA "CentaurHauls" 958fcf5ef2aSThomas Huth 9598d031cecSPu Wen #define CPUID_VENDOR_HYGON "HygonGenuine" 9608d031cecSPu Wen 96118ab37baSLiran Alon #define IS_INTEL_CPU(env) ((env)->cpuid_vendor1 == CPUID_VENDOR_INTEL_1 && \ 96218ab37baSLiran Alon (env)->cpuid_vendor2 == CPUID_VENDOR_INTEL_2 && \ 96318ab37baSLiran Alon (env)->cpuid_vendor3 == CPUID_VENDOR_INTEL_3) 96418ab37baSLiran Alon #define IS_AMD_CPU(env) ((env)->cpuid_vendor1 == CPUID_VENDOR_AMD_1 && \ 96518ab37baSLiran Alon (env)->cpuid_vendor2 == CPUID_VENDOR_AMD_2 && \ 96618ab37baSLiran Alon (env)->cpuid_vendor3 == CPUID_VENDOR_AMD_3) 96718ab37baSLiran Alon 968fcf5ef2aSThomas Huth #define CPUID_MWAIT_IBE (1U << 1) /* Interrupts can exit capability */ 969fcf5ef2aSThomas Huth #define CPUID_MWAIT_EMX (1U << 0) /* enumeration supported */ 970fcf5ef2aSThomas Huth 971fcf5ef2aSThomas Huth /* CPUID[0xB].ECX level types */ 972fcf5ef2aSThomas Huth #define CPUID_TOPOLOGY_LEVEL_INVALID (0U << 8) 973fcf5ef2aSThomas Huth #define CPUID_TOPOLOGY_LEVEL_SMT (1U << 8) 974fcf5ef2aSThomas Huth #define CPUID_TOPOLOGY_LEVEL_CORE (2U << 8) 975a94e1428SLike Xu #define CPUID_TOPOLOGY_LEVEL_DIE (5U << 8) 976fcf5ef2aSThomas Huth 977d86f9636SRobert Hoo /* MSR Feature Bits */ 978d86f9636SRobert Hoo #define MSR_ARCH_CAP_RDCL_NO (1U << 0) 979d86f9636SRobert Hoo #define MSR_ARCH_CAP_IBRS_ALL (1U << 1) 980d86f9636SRobert Hoo #define MSR_ARCH_CAP_RSBA (1U << 2) 981d86f9636SRobert Hoo #define MSR_ARCH_CAP_SKIP_L1DFL_VMENTRY (1U << 3) 982d86f9636SRobert Hoo #define MSR_ARCH_CAP_SSB_NO (1U << 4) 98377b168d2SCathy Zhang #define MSR_ARCH_CAP_MDS_NO (1U << 5) 9846c997b4aSXiaoyao Li #define MSR_ARCH_CAP_PSCHANGE_MC_NO (1U << 6) 9856c997b4aSXiaoyao Li #define MSR_ARCH_CAP_TSX_CTRL_MSR (1U << 7) 9866c997b4aSXiaoyao Li #define MSR_ARCH_CAP_TAA_NO (1U << 8) 987d86f9636SRobert Hoo 988597360c0SXiaoyao Li #define MSR_CORE_CAP_SPLIT_LOCK_DETECT (1U << 5) 989597360c0SXiaoyao Li 990704798adSPaolo Bonzini /* VMX MSR features */ 991704798adSPaolo Bonzini #define MSR_VMX_BASIC_VMCS_REVISION_MASK 0x7FFFFFFFull 992704798adSPaolo Bonzini #define MSR_VMX_BASIC_VMXON_REGION_SIZE_MASK (0x00001FFFull << 32) 993704798adSPaolo Bonzini #define MSR_VMX_BASIC_VMCS_MEM_TYPE_MASK (0x003C0000ull << 32) 994704798adSPaolo Bonzini #define MSR_VMX_BASIC_DUAL_MONITOR (1ULL << 49) 995704798adSPaolo Bonzini #define MSR_VMX_BASIC_INS_OUTS (1ULL << 54) 996704798adSPaolo Bonzini #define MSR_VMX_BASIC_TRUE_CTLS (1ULL << 55) 997704798adSPaolo Bonzini 998704798adSPaolo Bonzini #define MSR_VMX_MISC_PREEMPTION_TIMER_SHIFT_MASK 0x1Full 999704798adSPaolo Bonzini #define MSR_VMX_MISC_STORE_LMA (1ULL << 5) 1000704798adSPaolo Bonzini #define MSR_VMX_MISC_ACTIVITY_HLT (1ULL << 6) 1001704798adSPaolo Bonzini #define MSR_VMX_MISC_ACTIVITY_SHUTDOWN (1ULL << 7) 1002704798adSPaolo Bonzini #define MSR_VMX_MISC_ACTIVITY_WAIT_SIPI (1ULL << 8) 1003704798adSPaolo Bonzini #define MSR_VMX_MISC_MAX_MSR_LIST_SIZE_MASK 0x0E000000ull 1004704798adSPaolo Bonzini #define MSR_VMX_MISC_VMWRITE_VMEXIT (1ULL << 29) 1005704798adSPaolo Bonzini #define MSR_VMX_MISC_ZERO_LEN_INJECT (1ULL << 30) 1006704798adSPaolo Bonzini 1007704798adSPaolo Bonzini #define MSR_VMX_EPT_EXECONLY (1ULL << 0) 1008704798adSPaolo Bonzini #define MSR_VMX_EPT_PAGE_WALK_LENGTH_4 (1ULL << 6) 1009704798adSPaolo Bonzini #define MSR_VMX_EPT_PAGE_WALK_LENGTH_5 (1ULL << 7) 1010704798adSPaolo Bonzini #define MSR_VMX_EPT_UC (1ULL << 8) 1011704798adSPaolo Bonzini #define MSR_VMX_EPT_WB (1ULL << 14) 1012704798adSPaolo Bonzini #define MSR_VMX_EPT_2MB (1ULL << 16) 1013704798adSPaolo Bonzini #define MSR_VMX_EPT_1GB (1ULL << 17) 1014704798adSPaolo Bonzini #define MSR_VMX_EPT_INVEPT (1ULL << 20) 1015704798adSPaolo Bonzini #define MSR_VMX_EPT_AD_BITS (1ULL << 21) 1016704798adSPaolo Bonzini #define MSR_VMX_EPT_ADVANCED_VMEXIT_INFO (1ULL << 22) 1017704798adSPaolo Bonzini #define MSR_VMX_EPT_INVEPT_SINGLE_CONTEXT (1ULL << 25) 1018704798adSPaolo Bonzini #define MSR_VMX_EPT_INVEPT_ALL_CONTEXT (1ULL << 26) 1019704798adSPaolo Bonzini #define MSR_VMX_EPT_INVVPID (1ULL << 32) 1020704798adSPaolo Bonzini #define MSR_VMX_EPT_INVVPID_SINGLE_ADDR (1ULL << 40) 1021704798adSPaolo Bonzini #define MSR_VMX_EPT_INVVPID_SINGLE_CONTEXT (1ULL << 41) 1022704798adSPaolo Bonzini #define MSR_VMX_EPT_INVVPID_ALL_CONTEXT (1ULL << 42) 1023704798adSPaolo Bonzini #define MSR_VMX_EPT_INVVPID_SINGLE_CONTEXT_NOGLOBALS (1ULL << 43) 1024704798adSPaolo Bonzini 1025704798adSPaolo Bonzini #define MSR_VMX_VMFUNC_EPT_SWITCHING (1ULL << 0) 1026704798adSPaolo Bonzini 1027704798adSPaolo Bonzini 1028704798adSPaolo Bonzini /* VMX controls */ 1029704798adSPaolo Bonzini #define VMX_CPU_BASED_VIRTUAL_INTR_PENDING 0x00000004 1030704798adSPaolo Bonzini #define VMX_CPU_BASED_USE_TSC_OFFSETING 0x00000008 1031704798adSPaolo Bonzini #define VMX_CPU_BASED_HLT_EXITING 0x00000080 1032704798adSPaolo Bonzini #define VMX_CPU_BASED_INVLPG_EXITING 0x00000200 1033704798adSPaolo Bonzini #define VMX_CPU_BASED_MWAIT_EXITING 0x00000400 1034704798adSPaolo Bonzini #define VMX_CPU_BASED_RDPMC_EXITING 0x00000800 1035704798adSPaolo Bonzini #define VMX_CPU_BASED_RDTSC_EXITING 0x00001000 1036704798adSPaolo Bonzini #define VMX_CPU_BASED_CR3_LOAD_EXITING 0x00008000 1037704798adSPaolo Bonzini #define VMX_CPU_BASED_CR3_STORE_EXITING 0x00010000 1038704798adSPaolo Bonzini #define VMX_CPU_BASED_CR8_LOAD_EXITING 0x00080000 1039704798adSPaolo Bonzini #define VMX_CPU_BASED_CR8_STORE_EXITING 0x00100000 1040704798adSPaolo Bonzini #define VMX_CPU_BASED_TPR_SHADOW 0x00200000 1041704798adSPaolo Bonzini #define VMX_CPU_BASED_VIRTUAL_NMI_PENDING 0x00400000 1042704798adSPaolo Bonzini #define VMX_CPU_BASED_MOV_DR_EXITING 0x00800000 1043704798adSPaolo Bonzini #define VMX_CPU_BASED_UNCOND_IO_EXITING 0x01000000 1044704798adSPaolo Bonzini #define VMX_CPU_BASED_USE_IO_BITMAPS 0x02000000 1045704798adSPaolo Bonzini #define VMX_CPU_BASED_MONITOR_TRAP_FLAG 0x08000000 1046704798adSPaolo Bonzini #define VMX_CPU_BASED_USE_MSR_BITMAPS 0x10000000 1047704798adSPaolo Bonzini #define VMX_CPU_BASED_MONITOR_EXITING 0x20000000 1048704798adSPaolo Bonzini #define VMX_CPU_BASED_PAUSE_EXITING 0x40000000 1049704798adSPaolo Bonzini #define VMX_CPU_BASED_ACTIVATE_SECONDARY_CONTROLS 0x80000000 1050704798adSPaolo Bonzini 1051704798adSPaolo Bonzini #define VMX_SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES 0x00000001 1052704798adSPaolo Bonzini #define VMX_SECONDARY_EXEC_ENABLE_EPT 0x00000002 1053704798adSPaolo Bonzini #define VMX_SECONDARY_EXEC_DESC 0x00000004 1054704798adSPaolo Bonzini #define VMX_SECONDARY_EXEC_RDTSCP 0x00000008 1055704798adSPaolo Bonzini #define VMX_SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE 0x00000010 1056704798adSPaolo Bonzini #define VMX_SECONDARY_EXEC_ENABLE_VPID 0x00000020 1057704798adSPaolo Bonzini #define VMX_SECONDARY_EXEC_WBINVD_EXITING 0x00000040 1058704798adSPaolo Bonzini #define VMX_SECONDARY_EXEC_UNRESTRICTED_GUEST 0x00000080 1059704798adSPaolo Bonzini #define VMX_SECONDARY_EXEC_APIC_REGISTER_VIRT 0x00000100 1060704798adSPaolo Bonzini #define VMX_SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY 0x00000200 1061704798adSPaolo Bonzini #define VMX_SECONDARY_EXEC_PAUSE_LOOP_EXITING 0x00000400 1062704798adSPaolo Bonzini #define VMX_SECONDARY_EXEC_RDRAND_EXITING 0x00000800 1063704798adSPaolo Bonzini #define VMX_SECONDARY_EXEC_ENABLE_INVPCID 0x00001000 1064704798adSPaolo Bonzini #define VMX_SECONDARY_EXEC_ENABLE_VMFUNC 0x00002000 1065704798adSPaolo Bonzini #define VMX_SECONDARY_EXEC_SHADOW_VMCS 0x00004000 1066704798adSPaolo Bonzini #define VMX_SECONDARY_EXEC_ENCLS_EXITING 0x00008000 1067704798adSPaolo Bonzini #define VMX_SECONDARY_EXEC_RDSEED_EXITING 0x00010000 1068704798adSPaolo Bonzini #define VMX_SECONDARY_EXEC_ENABLE_PML 0x00020000 1069704798adSPaolo Bonzini #define VMX_SECONDARY_EXEC_XSAVES 0x00100000 10709ce8af4dSPaolo Bonzini #define VMX_SECONDARY_EXEC_TSC_SCALING 0x02000000 1071704798adSPaolo Bonzini 1072704798adSPaolo Bonzini #define VMX_PIN_BASED_EXT_INTR_MASK 0x00000001 1073704798adSPaolo Bonzini #define VMX_PIN_BASED_NMI_EXITING 0x00000008 1074704798adSPaolo Bonzini #define VMX_PIN_BASED_VIRTUAL_NMIS 0x00000020 1075704798adSPaolo Bonzini #define VMX_PIN_BASED_VMX_PREEMPTION_TIMER 0x00000040 1076704798adSPaolo Bonzini #define VMX_PIN_BASED_POSTED_INTR 0x00000080 1077704798adSPaolo Bonzini 1078704798adSPaolo Bonzini #define VMX_VM_EXIT_SAVE_DEBUG_CONTROLS 0x00000004 1079704798adSPaolo Bonzini #define VMX_VM_EXIT_HOST_ADDR_SPACE_SIZE 0x00000200 1080704798adSPaolo Bonzini #define VMX_VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL 0x00001000 1081704798adSPaolo Bonzini #define VMX_VM_EXIT_ACK_INTR_ON_EXIT 0x00008000 1082704798adSPaolo Bonzini #define VMX_VM_EXIT_SAVE_IA32_PAT 0x00040000 1083704798adSPaolo Bonzini #define VMX_VM_EXIT_LOAD_IA32_PAT 0x00080000 1084704798adSPaolo Bonzini #define VMX_VM_EXIT_SAVE_IA32_EFER 0x00100000 1085704798adSPaolo Bonzini #define VMX_VM_EXIT_LOAD_IA32_EFER 0x00200000 1086704798adSPaolo Bonzini #define VMX_VM_EXIT_SAVE_VMX_PREEMPTION_TIMER 0x00400000 1087704798adSPaolo Bonzini #define VMX_VM_EXIT_CLEAR_BNDCFGS 0x00800000 1088704798adSPaolo Bonzini #define VMX_VM_EXIT_PT_CONCEAL_PIP 0x01000000 1089704798adSPaolo Bonzini #define VMX_VM_EXIT_CLEAR_IA32_RTIT_CTL 0x02000000 109052a44ad2SChenyi Qiang #define VMX_VM_EXIT_LOAD_IA32_PKRS 0x20000000 1091704798adSPaolo Bonzini 1092704798adSPaolo Bonzini #define VMX_VM_ENTRY_LOAD_DEBUG_CONTROLS 0x00000004 1093704798adSPaolo Bonzini #define VMX_VM_ENTRY_IA32E_MODE 0x00000200 1094704798adSPaolo Bonzini #define VMX_VM_ENTRY_SMM 0x00000400 1095704798adSPaolo Bonzini #define VMX_VM_ENTRY_DEACT_DUAL_MONITOR 0x00000800 1096704798adSPaolo Bonzini #define VMX_VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL 0x00002000 1097704798adSPaolo Bonzini #define VMX_VM_ENTRY_LOAD_IA32_PAT 0x00004000 1098704798adSPaolo Bonzini #define VMX_VM_ENTRY_LOAD_IA32_EFER 0x00008000 1099704798adSPaolo Bonzini #define VMX_VM_ENTRY_LOAD_BNDCFGS 0x00010000 1100704798adSPaolo Bonzini #define VMX_VM_ENTRY_PT_CONCEAL_PIP 0x00020000 1101704798adSPaolo Bonzini #define VMX_VM_ENTRY_LOAD_IA32_RTIT_CTL 0x00040000 110252a44ad2SChenyi Qiang #define VMX_VM_ENTRY_LOAD_IA32_PKRS 0x00400000 1103704798adSPaolo Bonzini 11042d384d7cSVitaly Kuznetsov /* Supported Hyper-V Enlightenments */ 11052d384d7cSVitaly Kuznetsov #define HYPERV_FEAT_RELAXED 0 11062d384d7cSVitaly Kuznetsov #define HYPERV_FEAT_VAPIC 1 11072d384d7cSVitaly Kuznetsov #define HYPERV_FEAT_TIME 2 11082d384d7cSVitaly Kuznetsov #define HYPERV_FEAT_CRASH 3 11092d384d7cSVitaly Kuznetsov #define HYPERV_FEAT_RESET 4 11102d384d7cSVitaly Kuznetsov #define HYPERV_FEAT_VPINDEX 5 11112d384d7cSVitaly Kuznetsov #define HYPERV_FEAT_RUNTIME 6 11122d384d7cSVitaly Kuznetsov #define HYPERV_FEAT_SYNIC 7 11132d384d7cSVitaly Kuznetsov #define HYPERV_FEAT_STIMER 8 11142d384d7cSVitaly Kuznetsov #define HYPERV_FEAT_FREQUENCIES 9 11152d384d7cSVitaly Kuznetsov #define HYPERV_FEAT_REENLIGHTENMENT 10 11162d384d7cSVitaly Kuznetsov #define HYPERV_FEAT_TLBFLUSH 11 11172d384d7cSVitaly Kuznetsov #define HYPERV_FEAT_EVMCS 12 11182d384d7cSVitaly Kuznetsov #define HYPERV_FEAT_IPI 13 1119128531d9SVitaly Kuznetsov #define HYPERV_FEAT_STIMER_DIRECT 14 1120e1f9a8e8SVitaly Kuznetsov #define HYPERV_FEAT_AVIC 15 112173d24074SJon Doron #define HYPERV_FEAT_SYNDBG 16 1122869840d2SVitaly Kuznetsov #define HYPERV_FEAT_MSR_BITMAP 17 11239411e8b6SVitaly Kuznetsov #define HYPERV_FEAT_XMM_INPUT 18 1124aa6bb5faSVitaly Kuznetsov #define HYPERV_FEAT_TLBFLUSH_EXT 19 11253aae0854SVitaly Kuznetsov #define HYPERV_FEAT_TLBFLUSH_DIRECT 20 11262d384d7cSVitaly Kuznetsov 1127f701c082SVitaly Kuznetsov #ifndef HYPERV_SPINLOCK_NEVER_NOTIFY 1128f701c082SVitaly Kuznetsov #define HYPERV_SPINLOCK_NEVER_NOTIFY 0xFFFFFFFF 1129fcf5ef2aSThomas Huth #endif 1130fcf5ef2aSThomas Huth 1131fcf5ef2aSThomas Huth #define EXCP00_DIVZ 0 1132fcf5ef2aSThomas Huth #define EXCP01_DB 1 1133fcf5ef2aSThomas Huth #define EXCP02_NMI 2 1134fcf5ef2aSThomas Huth #define EXCP03_INT3 3 1135fcf5ef2aSThomas Huth #define EXCP04_INTO 4 1136fcf5ef2aSThomas Huth #define EXCP05_BOUND 5 1137fcf5ef2aSThomas Huth #define EXCP06_ILLOP 6 1138fcf5ef2aSThomas Huth #define EXCP07_PREX 7 1139fcf5ef2aSThomas Huth #define EXCP08_DBLE 8 1140fcf5ef2aSThomas Huth #define EXCP09_XERR 9 1141fcf5ef2aSThomas Huth #define EXCP0A_TSS 10 1142fcf5ef2aSThomas Huth #define EXCP0B_NOSEG 11 1143fcf5ef2aSThomas Huth #define EXCP0C_STACK 12 1144fcf5ef2aSThomas Huth #define EXCP0D_GPF 13 1145fcf5ef2aSThomas Huth #define EXCP0E_PAGE 14 1146fcf5ef2aSThomas Huth #define EXCP10_COPR 16 1147fcf5ef2aSThomas Huth #define EXCP11_ALGN 17 1148fcf5ef2aSThomas Huth #define EXCP12_MCHK 18 1149fcf5ef2aSThomas Huth 115062846089SRichard Henderson #define EXCP_VMEXIT 0x100 /* only for system emulation */ 115162846089SRichard Henderson #define EXCP_SYSCALL 0x101 /* only for user emulation */ 1152b26491b4SRichard Henderson #define EXCP_VSYSCALL 0x102 /* only for user emulation */ 1153fcf5ef2aSThomas Huth 1154fcf5ef2aSThomas Huth /* i386-specific interrupt pending bits. */ 1155fcf5ef2aSThomas Huth #define CPU_INTERRUPT_POLL CPU_INTERRUPT_TGT_EXT_1 1156fcf5ef2aSThomas Huth #define CPU_INTERRUPT_SMI CPU_INTERRUPT_TGT_EXT_2 1157fcf5ef2aSThomas Huth #define CPU_INTERRUPT_NMI CPU_INTERRUPT_TGT_EXT_3 1158fcf5ef2aSThomas Huth #define CPU_INTERRUPT_MCE CPU_INTERRUPT_TGT_EXT_4 1159fcf5ef2aSThomas Huth #define CPU_INTERRUPT_VIRQ CPU_INTERRUPT_TGT_INT_0 1160fcf5ef2aSThomas Huth #define CPU_INTERRUPT_SIPI CPU_INTERRUPT_TGT_INT_1 1161fcf5ef2aSThomas Huth #define CPU_INTERRUPT_TPR CPU_INTERRUPT_TGT_INT_2 1162fcf5ef2aSThomas Huth 1163fcf5ef2aSThomas Huth /* Use a clearer name for this. */ 1164fcf5ef2aSThomas Huth #define CPU_INTERRUPT_INIT CPU_INTERRUPT_RESET 1165fcf5ef2aSThomas Huth 1166fcf5ef2aSThomas Huth /* Instead of computing the condition codes after each x86 instruction, 1167fcf5ef2aSThomas Huth * QEMU just stores one operand (called CC_SRC), the result 1168fcf5ef2aSThomas Huth * (called CC_DST) and the type of operation (called CC_OP). When the 1169fcf5ef2aSThomas Huth * condition codes are needed, the condition codes can be calculated 1170fcf5ef2aSThomas Huth * using this information. Condition codes are not generated if they 1171fcf5ef2aSThomas Huth * are only needed for conditional branches. 1172fcf5ef2aSThomas Huth */ 1173fcf5ef2aSThomas Huth typedef enum { 1174fcf5ef2aSThomas Huth CC_OP_DYNAMIC, /* must use dynamic code to get cc_op */ 1175fcf5ef2aSThomas Huth CC_OP_EFLAGS, /* all cc are explicitly computed, CC_SRC = flags */ 1176fcf5ef2aSThomas Huth 1177fcf5ef2aSThomas Huth CC_OP_MULB, /* modify all flags, C, O = (CC_SRC != 0) */ 1178fcf5ef2aSThomas Huth CC_OP_MULW, 1179fcf5ef2aSThomas Huth CC_OP_MULL, 1180fcf5ef2aSThomas Huth CC_OP_MULQ, 1181fcf5ef2aSThomas Huth 1182fcf5ef2aSThomas Huth CC_OP_ADDB, /* modify all flags, CC_DST = res, CC_SRC = src1 */ 1183fcf5ef2aSThomas Huth CC_OP_ADDW, 1184fcf5ef2aSThomas Huth CC_OP_ADDL, 1185fcf5ef2aSThomas Huth CC_OP_ADDQ, 1186fcf5ef2aSThomas Huth 1187fcf5ef2aSThomas Huth CC_OP_ADCB, /* modify all flags, CC_DST = res, CC_SRC = src1 */ 1188fcf5ef2aSThomas Huth CC_OP_ADCW, 1189fcf5ef2aSThomas Huth CC_OP_ADCL, 1190fcf5ef2aSThomas Huth CC_OP_ADCQ, 1191fcf5ef2aSThomas Huth 1192fcf5ef2aSThomas Huth CC_OP_SUBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */ 1193fcf5ef2aSThomas Huth CC_OP_SUBW, 1194fcf5ef2aSThomas Huth CC_OP_SUBL, 1195fcf5ef2aSThomas Huth CC_OP_SUBQ, 1196fcf5ef2aSThomas Huth 1197fcf5ef2aSThomas Huth CC_OP_SBBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */ 1198fcf5ef2aSThomas Huth CC_OP_SBBW, 1199fcf5ef2aSThomas Huth CC_OP_SBBL, 1200fcf5ef2aSThomas Huth CC_OP_SBBQ, 1201fcf5ef2aSThomas Huth 1202fcf5ef2aSThomas Huth CC_OP_LOGICB, /* modify all flags, CC_DST = res */ 1203fcf5ef2aSThomas Huth CC_OP_LOGICW, 1204fcf5ef2aSThomas Huth CC_OP_LOGICL, 1205fcf5ef2aSThomas Huth CC_OP_LOGICQ, 1206fcf5ef2aSThomas Huth 1207fcf5ef2aSThomas Huth CC_OP_INCB, /* modify all flags except, CC_DST = res, CC_SRC = C */ 1208fcf5ef2aSThomas Huth CC_OP_INCW, 1209fcf5ef2aSThomas Huth CC_OP_INCL, 1210fcf5ef2aSThomas Huth CC_OP_INCQ, 1211fcf5ef2aSThomas Huth 1212fcf5ef2aSThomas Huth CC_OP_DECB, /* modify all flags except, CC_DST = res, CC_SRC = C */ 1213fcf5ef2aSThomas Huth CC_OP_DECW, 1214fcf5ef2aSThomas Huth CC_OP_DECL, 1215fcf5ef2aSThomas Huth CC_OP_DECQ, 1216fcf5ef2aSThomas Huth 1217fcf5ef2aSThomas Huth CC_OP_SHLB, /* modify all flags, CC_DST = res, CC_SRC.msb = C */ 1218fcf5ef2aSThomas Huth CC_OP_SHLW, 1219fcf5ef2aSThomas Huth CC_OP_SHLL, 1220fcf5ef2aSThomas Huth CC_OP_SHLQ, 1221fcf5ef2aSThomas Huth 1222fcf5ef2aSThomas Huth CC_OP_SARB, /* modify all flags, CC_DST = res, CC_SRC.lsb = C */ 1223fcf5ef2aSThomas Huth CC_OP_SARW, 1224fcf5ef2aSThomas Huth CC_OP_SARL, 1225fcf5ef2aSThomas Huth CC_OP_SARQ, 1226fcf5ef2aSThomas Huth 1227fcf5ef2aSThomas Huth CC_OP_BMILGB, /* Z,S via CC_DST, C = SRC==0; O=0; P,A undefined */ 1228fcf5ef2aSThomas Huth CC_OP_BMILGW, 1229fcf5ef2aSThomas Huth CC_OP_BMILGL, 1230fcf5ef2aSThomas Huth CC_OP_BMILGQ, 1231fcf5ef2aSThomas Huth 1232fcf5ef2aSThomas Huth CC_OP_ADCX, /* CC_DST = C, CC_SRC = rest. */ 1233fcf5ef2aSThomas Huth CC_OP_ADOX, /* CC_DST = O, CC_SRC = rest. */ 1234fcf5ef2aSThomas Huth CC_OP_ADCOX, /* CC_DST = C, CC_SRC2 = O, CC_SRC = rest. */ 1235fcf5ef2aSThomas Huth 1236fcf5ef2aSThomas Huth CC_OP_CLR, /* Z set, all other flags clear. */ 12374885c3c4SRichard Henderson CC_OP_POPCNT, /* Z via CC_SRC, all other flags clear. */ 1238fcf5ef2aSThomas Huth 1239fcf5ef2aSThomas Huth CC_OP_NB, 1240fcf5ef2aSThomas Huth } CCOp; 1241fcf5ef2aSThomas Huth 1242fcf5ef2aSThomas Huth typedef struct SegmentCache { 1243fcf5ef2aSThomas Huth uint32_t selector; 1244fcf5ef2aSThomas Huth target_ulong base; 1245fcf5ef2aSThomas Huth uint32_t limit; 1246fcf5ef2aSThomas Huth uint32_t flags; 1247fcf5ef2aSThomas Huth } SegmentCache; 1248fcf5ef2aSThomas Huth 124975f107a8SRichard Henderson typedef union MMXReg { 125075f107a8SRichard Henderson uint8_t _b_MMXReg[64 / 8]; 125175f107a8SRichard Henderson uint16_t _w_MMXReg[64 / 16]; 125275f107a8SRichard Henderson uint32_t _l_MMXReg[64 / 32]; 125375f107a8SRichard Henderson uint64_t _q_MMXReg[64 / 64]; 125475f107a8SRichard Henderson float32 _s_MMXReg[64 / 32]; 125575f107a8SRichard Henderson float64 _d_MMXReg[64 / 64]; 125675f107a8SRichard Henderson } MMXReg; 1257fcf5ef2aSThomas Huth 125875f107a8SRichard Henderson typedef union XMMReg { 125975f107a8SRichard Henderson uint64_t _q_XMMReg[128 / 64]; 126075f107a8SRichard Henderson } XMMReg; 126175f107a8SRichard Henderson 126275f107a8SRichard Henderson typedef union YMMReg { 126375f107a8SRichard Henderson uint64_t _q_YMMReg[256 / 64]; 126475f107a8SRichard Henderson XMMReg _x_YMMReg[256 / 128]; 126575f107a8SRichard Henderson } YMMReg; 126675f107a8SRichard Henderson 126775f107a8SRichard Henderson typedef union ZMMReg { 126875f107a8SRichard Henderson uint8_t _b_ZMMReg[512 / 8]; 126975f107a8SRichard Henderson uint16_t _w_ZMMReg[512 / 16]; 127075f107a8SRichard Henderson uint32_t _l_ZMMReg[512 / 32]; 127175f107a8SRichard Henderson uint64_t _q_ZMMReg[512 / 64]; 1272cf5ec664SPaolo Bonzini float16 _h_ZMMReg[512 / 16]; 127375f107a8SRichard Henderson float32 _s_ZMMReg[512 / 32]; 127475f107a8SRichard Henderson float64 _d_ZMMReg[512 / 64]; 127575f107a8SRichard Henderson XMMReg _x_ZMMReg[512 / 128]; 127675f107a8SRichard Henderson YMMReg _y_ZMMReg[512 / 256]; 127775f107a8SRichard Henderson } ZMMReg; 1278fcf5ef2aSThomas Huth 1279fcf5ef2aSThomas Huth typedef struct BNDReg { 1280fcf5ef2aSThomas Huth uint64_t lb; 1281fcf5ef2aSThomas Huth uint64_t ub; 1282fcf5ef2aSThomas Huth } BNDReg; 1283fcf5ef2aSThomas Huth 1284fcf5ef2aSThomas Huth typedef struct BNDCSReg { 1285fcf5ef2aSThomas Huth uint64_t cfgu; 1286fcf5ef2aSThomas Huth uint64_t sts; 1287fcf5ef2aSThomas Huth } BNDCSReg; 1288fcf5ef2aSThomas Huth 1289fcf5ef2aSThomas Huth #define BNDCFG_ENABLE 1ULL 1290fcf5ef2aSThomas Huth #define BNDCFG_BNDPRESERVE 2ULL 1291fcf5ef2aSThomas Huth #define BNDCFG_BDIR_MASK TARGET_PAGE_MASK 1292fcf5ef2aSThomas Huth 1293e03b5686SMarc-André Lureau #if HOST_BIG_ENDIAN 1294fcf5ef2aSThomas Huth #define ZMM_B(n) _b_ZMMReg[63 - (n)] 1295fcf5ef2aSThomas Huth #define ZMM_W(n) _w_ZMMReg[31 - (n)] 1296fcf5ef2aSThomas Huth #define ZMM_L(n) _l_ZMMReg[15 - (n)] 1297cf5ec664SPaolo Bonzini #define ZMM_H(n) _h_ZMMReg[31 - (n)] 1298fcf5ef2aSThomas Huth #define ZMM_S(n) _s_ZMMReg[15 - (n)] 1299fcf5ef2aSThomas Huth #define ZMM_Q(n) _q_ZMMReg[7 - (n)] 1300fcf5ef2aSThomas Huth #define ZMM_D(n) _d_ZMMReg[7 - (n)] 130175f107a8SRichard Henderson #define ZMM_X(n) _x_ZMMReg[3 - (n)] 130275f107a8SRichard Henderson #define ZMM_Y(n) _y_ZMMReg[1 - (n)] 130375f107a8SRichard Henderson 130475f107a8SRichard Henderson #define XMM_Q(n) _q_XMMReg[1 - (n)] 130575f107a8SRichard Henderson 130675f107a8SRichard Henderson #define YMM_Q(n) _q_YMMReg[3 - (n)] 130775f107a8SRichard Henderson #define YMM_X(n) _x_YMMReg[1 - (n)] 1308fcf5ef2aSThomas Huth 1309fcf5ef2aSThomas Huth #define MMX_B(n) _b_MMXReg[7 - (n)] 1310fcf5ef2aSThomas Huth #define MMX_W(n) _w_MMXReg[3 - (n)] 1311fcf5ef2aSThomas Huth #define MMX_L(n) _l_MMXReg[1 - (n)] 1312fcf5ef2aSThomas Huth #define MMX_S(n) _s_MMXReg[1 - (n)] 1313fcf5ef2aSThomas Huth #else 1314fcf5ef2aSThomas Huth #define ZMM_B(n) _b_ZMMReg[n] 1315fcf5ef2aSThomas Huth #define ZMM_W(n) _w_ZMMReg[n] 1316fcf5ef2aSThomas Huth #define ZMM_L(n) _l_ZMMReg[n] 1317cf5ec664SPaolo Bonzini #define ZMM_H(n) _h_ZMMReg[n] 1318fcf5ef2aSThomas Huth #define ZMM_S(n) _s_ZMMReg[n] 1319fcf5ef2aSThomas Huth #define ZMM_Q(n) _q_ZMMReg[n] 1320fcf5ef2aSThomas Huth #define ZMM_D(n) _d_ZMMReg[n] 132175f107a8SRichard Henderson #define ZMM_X(n) _x_ZMMReg[n] 132275f107a8SRichard Henderson #define ZMM_Y(n) _y_ZMMReg[n] 132375f107a8SRichard Henderson 132475f107a8SRichard Henderson #define XMM_Q(n) _q_XMMReg[n] 132575f107a8SRichard Henderson 132675f107a8SRichard Henderson #define YMM_Q(n) _q_YMMReg[n] 132775f107a8SRichard Henderson #define YMM_X(n) _x_YMMReg[n] 1328fcf5ef2aSThomas Huth 1329fcf5ef2aSThomas Huth #define MMX_B(n) _b_MMXReg[n] 1330fcf5ef2aSThomas Huth #define MMX_W(n) _w_MMXReg[n] 1331fcf5ef2aSThomas Huth #define MMX_L(n) _l_MMXReg[n] 1332fcf5ef2aSThomas Huth #define MMX_S(n) _s_MMXReg[n] 1333fcf5ef2aSThomas Huth #endif 1334fcf5ef2aSThomas Huth #define MMX_Q(n) _q_MMXReg[n] 1335fcf5ef2aSThomas Huth 1336fcf5ef2aSThomas Huth typedef union { 1337fcf5ef2aSThomas Huth floatx80 d __attribute__((aligned(16))); 1338fcf5ef2aSThomas Huth MMXReg mmx; 1339fcf5ef2aSThomas Huth } FPReg; 1340fcf5ef2aSThomas Huth 1341fcf5ef2aSThomas Huth typedef struct { 1342fcf5ef2aSThomas Huth uint64_t base; 1343fcf5ef2aSThomas Huth uint64_t mask; 1344fcf5ef2aSThomas Huth } MTRRVar; 1345fcf5ef2aSThomas Huth 1346fcf5ef2aSThomas Huth #define CPU_NB_REGS64 16 1347fcf5ef2aSThomas Huth #define CPU_NB_REGS32 8 1348fcf5ef2aSThomas Huth 1349fcf5ef2aSThomas Huth #ifdef TARGET_X86_64 1350fcf5ef2aSThomas Huth #define CPU_NB_REGS CPU_NB_REGS64 1351fcf5ef2aSThomas Huth #else 1352fcf5ef2aSThomas Huth #define CPU_NB_REGS CPU_NB_REGS32 1353fcf5ef2aSThomas Huth #endif 1354fcf5ef2aSThomas Huth 1355fcf5ef2aSThomas Huth #define MAX_FIXED_COUNTERS 3 1356fcf5ef2aSThomas Huth #define MAX_GP_COUNTERS (MSR_IA32_PERF_STATUS - MSR_P6_EVNTSEL0) 1357fcf5ef2aSThomas Huth 1358fcf5ef2aSThomas Huth #define TARGET_INSN_START_EXTRA_WORDS 1 1359fcf5ef2aSThomas Huth 1360fcf5ef2aSThomas Huth #define NB_OPMASK_REGS 8 1361fcf5ef2aSThomas Huth 1362fcf5ef2aSThomas Huth /* CPU can't have 0xFFFFFFFF APIC ID, use that value to distinguish 1363fcf5ef2aSThomas Huth * that APIC ID hasn't been set yet 1364fcf5ef2aSThomas Huth */ 1365fcf5ef2aSThomas Huth #define UNASSIGNED_APIC_ID 0xFFFFFFFF 1366fcf5ef2aSThomas Huth 1367fcf5ef2aSThomas Huth typedef union X86LegacyXSaveArea { 1368fcf5ef2aSThomas Huth struct { 1369fcf5ef2aSThomas Huth uint16_t fcw; 1370fcf5ef2aSThomas Huth uint16_t fsw; 1371fcf5ef2aSThomas Huth uint8_t ftw; 1372fcf5ef2aSThomas Huth uint8_t reserved; 1373fcf5ef2aSThomas Huth uint16_t fpop; 1374fcf5ef2aSThomas Huth uint64_t fpip; 1375fcf5ef2aSThomas Huth uint64_t fpdp; 1376fcf5ef2aSThomas Huth uint32_t mxcsr; 1377fcf5ef2aSThomas Huth uint32_t mxcsr_mask; 1378fcf5ef2aSThomas Huth FPReg fpregs[8]; 1379fcf5ef2aSThomas Huth uint8_t xmm_regs[16][16]; 1380fcf5ef2aSThomas Huth }; 1381fcf5ef2aSThomas Huth uint8_t data[512]; 1382fcf5ef2aSThomas Huth } X86LegacyXSaveArea; 1383fcf5ef2aSThomas Huth 1384fcf5ef2aSThomas Huth typedef struct X86XSaveHeader { 1385fcf5ef2aSThomas Huth uint64_t xstate_bv; 1386fcf5ef2aSThomas Huth uint64_t xcomp_bv; 1387fcf5ef2aSThomas Huth uint64_t reserve0; 1388fcf5ef2aSThomas Huth uint8_t reserved[40]; 1389fcf5ef2aSThomas Huth } X86XSaveHeader; 1390fcf5ef2aSThomas Huth 1391fcf5ef2aSThomas Huth /* Ext. save area 2: AVX State */ 1392fcf5ef2aSThomas Huth typedef struct XSaveAVX { 1393fcf5ef2aSThomas Huth uint8_t ymmh[16][16]; 1394fcf5ef2aSThomas Huth } XSaveAVX; 1395fcf5ef2aSThomas Huth 1396fcf5ef2aSThomas Huth /* Ext. save area 3: BNDREG */ 1397fcf5ef2aSThomas Huth typedef struct XSaveBNDREG { 1398fcf5ef2aSThomas Huth BNDReg bnd_regs[4]; 1399fcf5ef2aSThomas Huth } XSaveBNDREG; 1400fcf5ef2aSThomas Huth 1401fcf5ef2aSThomas Huth /* Ext. save area 4: BNDCSR */ 1402fcf5ef2aSThomas Huth typedef union XSaveBNDCSR { 1403fcf5ef2aSThomas Huth BNDCSReg bndcsr; 1404fcf5ef2aSThomas Huth uint8_t data[64]; 1405fcf5ef2aSThomas Huth } XSaveBNDCSR; 1406fcf5ef2aSThomas Huth 1407fcf5ef2aSThomas Huth /* Ext. save area 5: Opmask */ 1408fcf5ef2aSThomas Huth typedef struct XSaveOpmask { 1409fcf5ef2aSThomas Huth uint64_t opmask_regs[NB_OPMASK_REGS]; 1410fcf5ef2aSThomas Huth } XSaveOpmask; 1411fcf5ef2aSThomas Huth 1412fcf5ef2aSThomas Huth /* Ext. save area 6: ZMM_Hi256 */ 1413fcf5ef2aSThomas Huth typedef struct XSaveZMM_Hi256 { 1414fcf5ef2aSThomas Huth uint8_t zmm_hi256[16][32]; 1415fcf5ef2aSThomas Huth } XSaveZMM_Hi256; 1416fcf5ef2aSThomas Huth 1417fcf5ef2aSThomas Huth /* Ext. save area 7: Hi16_ZMM */ 1418fcf5ef2aSThomas Huth typedef struct XSaveHi16_ZMM { 1419fcf5ef2aSThomas Huth uint8_t hi16_zmm[16][64]; 1420fcf5ef2aSThomas Huth } XSaveHi16_ZMM; 1421fcf5ef2aSThomas Huth 1422fcf5ef2aSThomas Huth /* Ext. save area 9: PKRU state */ 1423fcf5ef2aSThomas Huth typedef struct XSavePKRU { 1424fcf5ef2aSThomas Huth uint32_t pkru; 1425fcf5ef2aSThomas Huth uint32_t padding; 1426fcf5ef2aSThomas Huth } XSavePKRU; 1427fcf5ef2aSThomas Huth 14281f16764fSJing Liu /* Ext. save area 17: AMX XTILECFG state */ 14291f16764fSJing Liu typedef struct XSaveXTILECFG { 14301f16764fSJing Liu uint8_t xtilecfg[64]; 14311f16764fSJing Liu } XSaveXTILECFG; 14321f16764fSJing Liu 14331f16764fSJing Liu /* Ext. save area 18: AMX XTILEDATA state */ 14341f16764fSJing Liu typedef struct XSaveXTILEDATA { 14351f16764fSJing Liu uint8_t xtiledata[8][1024]; 14361f16764fSJing Liu } XSaveXTILEDATA; 14371f16764fSJing Liu 143810f0abcbSYang Weijiang typedef struct { 143910f0abcbSYang Weijiang uint64_t from; 144010f0abcbSYang Weijiang uint64_t to; 144110f0abcbSYang Weijiang uint64_t info; 144210f0abcbSYang Weijiang } LBREntry; 144310f0abcbSYang Weijiang 144410f0abcbSYang Weijiang #define ARCH_LBR_NR_ENTRIES 32 144510f0abcbSYang Weijiang 144610f0abcbSYang Weijiang /* Ext. save area 19: Supervisor mode Arch LBR state */ 144710f0abcbSYang Weijiang typedef struct XSavesArchLBR { 144810f0abcbSYang Weijiang uint64_t lbr_ctl; 144910f0abcbSYang Weijiang uint64_t lbr_depth; 145010f0abcbSYang Weijiang uint64_t ler_from; 145110f0abcbSYang Weijiang uint64_t ler_to; 145210f0abcbSYang Weijiang uint64_t ler_info; 145310f0abcbSYang Weijiang LBREntry lbr_records[ARCH_LBR_NR_ENTRIES]; 145410f0abcbSYang Weijiang } XSavesArchLBR; 145510f0abcbSYang Weijiang 1456fcf5ef2aSThomas Huth QEMU_BUILD_BUG_ON(sizeof(XSaveAVX) != 0x100); 1457fcf5ef2aSThomas Huth QEMU_BUILD_BUG_ON(sizeof(XSaveBNDREG) != 0x40); 1458fcf5ef2aSThomas Huth QEMU_BUILD_BUG_ON(sizeof(XSaveBNDCSR) != 0x40); 1459fcf5ef2aSThomas Huth QEMU_BUILD_BUG_ON(sizeof(XSaveOpmask) != 0x40); 1460fcf5ef2aSThomas Huth QEMU_BUILD_BUG_ON(sizeof(XSaveZMM_Hi256) != 0x200); 1461fcf5ef2aSThomas Huth QEMU_BUILD_BUG_ON(sizeof(XSaveHi16_ZMM) != 0x400); 1462fcf5ef2aSThomas Huth QEMU_BUILD_BUG_ON(sizeof(XSavePKRU) != 0x8); 14631f16764fSJing Liu QEMU_BUILD_BUG_ON(sizeof(XSaveXTILECFG) != 0x40); 14641f16764fSJing Liu QEMU_BUILD_BUG_ON(sizeof(XSaveXTILEDATA) != 0x2000); 146510f0abcbSYang Weijiang QEMU_BUILD_BUG_ON(sizeof(XSavesArchLBR) != 0x328); 1466fcf5ef2aSThomas Huth 14675aa10ab1SDavid Edmondson typedef struct ExtSaveArea { 14685aa10ab1SDavid Edmondson uint32_t feature, bits; 14695aa10ab1SDavid Edmondson uint32_t offset, size; 1470131266b7SJing Liu uint32_t ecx; 14715aa10ab1SDavid Edmondson } ExtSaveArea; 14725aa10ab1SDavid Edmondson 14731f16764fSJing Liu #define XSAVE_STATE_AREA_COUNT (XSTATE_XTILE_DATA_BIT + 1) 14745aa10ab1SDavid Edmondson 1475fea45008SDavid Edmondson extern ExtSaveArea x86_ext_save_areas[XSAVE_STATE_AREA_COUNT]; 14765aa10ab1SDavid Edmondson 1477fcf5ef2aSThomas Huth typedef enum TPRAccess { 1478fcf5ef2aSThomas Huth TPR_ACCESS_READ, 1479fcf5ef2aSThomas Huth TPR_ACCESS_WRITE, 1480fcf5ef2aSThomas Huth } TPRAccess; 1481fcf5ef2aSThomas Huth 14827e3482f8SEduardo Habkost /* Cache information data structures: */ 14837e3482f8SEduardo Habkost 14847e3482f8SEduardo Habkost enum CacheType { 14855f00335aSEduardo Habkost DATA_CACHE, 14865f00335aSEduardo Habkost INSTRUCTION_CACHE, 14877e3482f8SEduardo Habkost UNIFIED_CACHE 14887e3482f8SEduardo Habkost }; 14897e3482f8SEduardo Habkost 14907e3482f8SEduardo Habkost typedef struct CPUCacheInfo { 14917e3482f8SEduardo Habkost enum CacheType type; 14927e3482f8SEduardo Habkost uint8_t level; 14937e3482f8SEduardo Habkost /* Size in bytes */ 14947e3482f8SEduardo Habkost uint32_t size; 14957e3482f8SEduardo Habkost /* Line size, in bytes */ 14967e3482f8SEduardo Habkost uint16_t line_size; 14977e3482f8SEduardo Habkost /* 14987e3482f8SEduardo Habkost * Associativity. 14997e3482f8SEduardo Habkost * Note: representation of fully-associative caches is not implemented 15007e3482f8SEduardo Habkost */ 15017e3482f8SEduardo Habkost uint8_t associativity; 15027e3482f8SEduardo Habkost /* Physical line partitions. CPUID[0x8000001D].EBX, CPUID[4].EBX */ 15037e3482f8SEduardo Habkost uint8_t partitions; 15047e3482f8SEduardo Habkost /* Number of sets. CPUID[0x8000001D].ECX, CPUID[4].ECX */ 15057e3482f8SEduardo Habkost uint32_t sets; 15067e3482f8SEduardo Habkost /* 15077e3482f8SEduardo Habkost * Lines per tag. 15087e3482f8SEduardo Habkost * AMD-specific: CPUID[0x80000005], CPUID[0x80000006]. 15097e3482f8SEduardo Habkost * (Is this synonym to @partitions?) 15107e3482f8SEduardo Habkost */ 15117e3482f8SEduardo Habkost uint8_t lines_per_tag; 15127e3482f8SEduardo Habkost 15137e3482f8SEduardo Habkost /* Self-initializing cache */ 15147e3482f8SEduardo Habkost bool self_init; 15157e3482f8SEduardo Habkost /* 15167e3482f8SEduardo Habkost * WBINVD/INVD is not guaranteed to act upon lower level caches of 15177e3482f8SEduardo Habkost * non-originating threads sharing this cache. 15187e3482f8SEduardo Habkost * CPUID[4].EDX[bit 0], CPUID[0x8000001D].EDX[bit 0] 15197e3482f8SEduardo Habkost */ 15207e3482f8SEduardo Habkost bool no_invd_sharing; 15217e3482f8SEduardo Habkost /* 15227e3482f8SEduardo Habkost * Cache is inclusive of lower cache levels. 15237e3482f8SEduardo Habkost * CPUID[4].EDX[bit 1], CPUID[0x8000001D].EDX[bit 1]. 15247e3482f8SEduardo Habkost */ 15257e3482f8SEduardo Habkost bool inclusive; 15267e3482f8SEduardo Habkost /* 15277e3482f8SEduardo Habkost * A complex function is used to index the cache, potentially using all 15287e3482f8SEduardo Habkost * address bits. CPUID[4].EDX[bit 2]. 15297e3482f8SEduardo Habkost */ 15307e3482f8SEduardo Habkost bool complex_indexing; 15317e3482f8SEduardo Habkost } CPUCacheInfo; 15327e3482f8SEduardo Habkost 15337e3482f8SEduardo Habkost 15346aaeb054SBabu Moger typedef struct CPUCaches { 1535a9f27ea9SEduardo Habkost CPUCacheInfo *l1d_cache; 1536a9f27ea9SEduardo Habkost CPUCacheInfo *l1i_cache; 1537a9f27ea9SEduardo Habkost CPUCacheInfo *l2_cache; 1538a9f27ea9SEduardo Habkost CPUCacheInfo *l3_cache; 15396aaeb054SBabu Moger } CPUCaches; 15407e3482f8SEduardo Habkost 1541577f02b8SRoman Bolshakov typedef struct HVFX86LazyFlags { 1542577f02b8SRoman Bolshakov target_ulong result; 1543577f02b8SRoman Bolshakov target_ulong auxbits; 1544577f02b8SRoman Bolshakov } HVFX86LazyFlags; 1545577f02b8SRoman Bolshakov 15461ea4a06aSPhilippe Mathieu-Daudé typedef struct CPUArchState { 1547fcf5ef2aSThomas Huth /* standard registers */ 1548fcf5ef2aSThomas Huth target_ulong regs[CPU_NB_REGS]; 1549fcf5ef2aSThomas Huth target_ulong eip; 1550fcf5ef2aSThomas Huth target_ulong eflags; /* eflags register. During CPU emulation, CC 1551fcf5ef2aSThomas Huth flags and DF are set to zero because they are 1552fcf5ef2aSThomas Huth stored elsewhere */ 1553fcf5ef2aSThomas Huth 1554fcf5ef2aSThomas Huth /* emulator internal eflags handling */ 1555fcf5ef2aSThomas Huth target_ulong cc_dst; 1556fcf5ef2aSThomas Huth target_ulong cc_src; 1557fcf5ef2aSThomas Huth target_ulong cc_src2; 1558fcf5ef2aSThomas Huth uint32_t cc_op; 1559fcf5ef2aSThomas Huth int32_t df; /* D flag : 1 if D = 0, -1 if D = 1 */ 1560fcf5ef2aSThomas Huth uint32_t hflags; /* TB flags, see HF_xxx constants. These flags 1561fcf5ef2aSThomas Huth are known at translation time. */ 1562fcf5ef2aSThomas Huth uint32_t hflags2; /* various other flags, see HF2_xxx constants. */ 1563fcf5ef2aSThomas Huth 1564fcf5ef2aSThomas Huth /* segments */ 1565fcf5ef2aSThomas Huth SegmentCache segs[6]; /* selector values */ 1566fcf5ef2aSThomas Huth SegmentCache ldt; 1567fcf5ef2aSThomas Huth SegmentCache tr; 1568fcf5ef2aSThomas Huth SegmentCache gdt; /* only base and limit are used */ 1569fcf5ef2aSThomas Huth SegmentCache idt; /* only base and limit are used */ 1570fcf5ef2aSThomas Huth 1571fcf5ef2aSThomas Huth target_ulong cr[5]; /* NOTE: cr1 is unused */ 15728f515d38SMaxim Levitsky 15738f515d38SMaxim Levitsky bool pdptrs_valid; 15748f515d38SMaxim Levitsky uint64_t pdptrs[4]; 1575fcf5ef2aSThomas Huth int32_t a20_mask; 1576fcf5ef2aSThomas Huth 1577fcf5ef2aSThomas Huth BNDReg bnd_regs[4]; 1578fcf5ef2aSThomas Huth BNDCSReg bndcs_regs; 1579fcf5ef2aSThomas Huth uint64_t msr_bndcfgs; 1580fcf5ef2aSThomas Huth uint64_t efer; 1581fcf5ef2aSThomas Huth 1582fcf5ef2aSThomas Huth /* Beginning of state preserved by INIT (dummy marker). */ 1583fcf5ef2aSThomas Huth struct {} start_init_save; 1584fcf5ef2aSThomas Huth 1585fcf5ef2aSThomas Huth /* FPU state */ 1586fcf5ef2aSThomas Huth unsigned int fpstt; /* top of stack index */ 1587fcf5ef2aSThomas Huth uint16_t fpus; 1588fcf5ef2aSThomas Huth uint16_t fpuc; 1589fcf5ef2aSThomas Huth uint8_t fptags[8]; /* 0 = valid, 1 = empty */ 1590fcf5ef2aSThomas Huth FPReg fpregs[8]; 1591fcf5ef2aSThomas Huth /* KVM-only so far */ 1592fcf5ef2aSThomas Huth uint16_t fpop; 159384abdd7dSZiqiao Kong uint16_t fpcs; 159484abdd7dSZiqiao Kong uint16_t fpds; 1595fcf5ef2aSThomas Huth uint64_t fpip; 1596fcf5ef2aSThomas Huth uint64_t fpdp; 1597fcf5ef2aSThomas Huth 1598fcf5ef2aSThomas Huth /* emulator internal variables */ 1599fcf5ef2aSThomas Huth float_status fp_status; 1600fcf5ef2aSThomas Huth floatx80 ft0; 1601fcf5ef2aSThomas Huth 1602fcf5ef2aSThomas Huth float_status mmx_status; /* for 3DNow! float ops */ 1603fcf5ef2aSThomas Huth float_status sse_status; 1604fcf5ef2aSThomas Huth uint32_t mxcsr; 160575f107a8SRichard Henderson ZMMReg xmm_regs[CPU_NB_REGS == 8 ? 8 : 32] QEMU_ALIGNED(16); 160675f107a8SRichard Henderson ZMMReg xmm_t0 QEMU_ALIGNED(16); 1607fcf5ef2aSThomas Huth MMXReg mmx_t0; 1608fcf5ef2aSThomas Huth 1609fcf5ef2aSThomas Huth uint64_t opmask_regs[NB_OPMASK_REGS]; 1610e56dd3c7SJing Liu #ifdef TARGET_X86_64 1611e56dd3c7SJing Liu uint8_t xtilecfg[64]; 1612e56dd3c7SJing Liu uint8_t xtiledata[8192]; 1613e56dd3c7SJing Liu #endif 1614fcf5ef2aSThomas Huth 1615fcf5ef2aSThomas Huth /* sysenter registers */ 1616fcf5ef2aSThomas Huth uint32_t sysenter_cs; 1617fcf5ef2aSThomas Huth target_ulong sysenter_esp; 1618fcf5ef2aSThomas Huth target_ulong sysenter_eip; 1619fcf5ef2aSThomas Huth uint64_t star; 1620fcf5ef2aSThomas Huth 1621fcf5ef2aSThomas Huth uint64_t vm_hsave; 1622fcf5ef2aSThomas Huth 1623fcf5ef2aSThomas Huth #ifdef TARGET_X86_64 1624fcf5ef2aSThomas Huth target_ulong lstar; 1625fcf5ef2aSThomas Huth target_ulong cstar; 1626fcf5ef2aSThomas Huth target_ulong fmask; 1627fcf5ef2aSThomas Huth target_ulong kernelgsbase; 1628fcf5ef2aSThomas Huth #endif 1629fcf5ef2aSThomas Huth 1630fcf5ef2aSThomas Huth uint64_t tsc_adjust; 1631fcf5ef2aSThomas Huth uint64_t tsc_deadline; 1632fcf5ef2aSThomas Huth uint64_t tsc_aux; 1633fcf5ef2aSThomas Huth 1634fcf5ef2aSThomas Huth uint64_t xcr0; 1635fcf5ef2aSThomas Huth 1636fcf5ef2aSThomas Huth uint64_t mcg_status; 1637fcf5ef2aSThomas Huth uint64_t msr_ia32_misc_enable; 1638fcf5ef2aSThomas Huth uint64_t msr_ia32_feature_control; 1639db888065SSean Christopherson uint64_t msr_ia32_sgxlepubkeyhash[4]; 1640fcf5ef2aSThomas Huth 1641fcf5ef2aSThomas Huth uint64_t msr_fixed_ctr_ctrl; 1642fcf5ef2aSThomas Huth uint64_t msr_global_ctrl; 1643fcf5ef2aSThomas Huth uint64_t msr_global_status; 1644fcf5ef2aSThomas Huth uint64_t msr_global_ovf_ctrl; 1645fcf5ef2aSThomas Huth uint64_t msr_fixed_counters[MAX_FIXED_COUNTERS]; 1646fcf5ef2aSThomas Huth uint64_t msr_gp_counters[MAX_GP_COUNTERS]; 1647fcf5ef2aSThomas Huth uint64_t msr_gp_evtsel[MAX_GP_COUNTERS]; 1648fcf5ef2aSThomas Huth 1649fcf5ef2aSThomas Huth uint64_t pat; 1650fcf5ef2aSThomas Huth uint32_t smbase; 1651e13713dbSLiran Alon uint64_t msr_smi_count; 1652fcf5ef2aSThomas Huth 1653fcf5ef2aSThomas Huth uint32_t pkru; 1654e7e7bdabSPaolo Bonzini uint32_t pkrs; 16552a9758c5SPaolo Bonzini uint32_t tsx_ctrl; 1656fcf5ef2aSThomas Huth 1657a33a2cfeSPaolo Bonzini uint64_t spec_ctrl; 1658cabf9862SMaxim Levitsky uint64_t amd_tsc_scale_msr; 1659cfeea0c0SKonrad Rzeszutek Wilk uint64_t virt_ssbd; 1660a33a2cfeSPaolo Bonzini 1661fcf5ef2aSThomas Huth /* End of state preserved by INIT (dummy marker). */ 1662fcf5ef2aSThomas Huth struct {} end_init_save; 1663fcf5ef2aSThomas Huth 1664fcf5ef2aSThomas Huth uint64_t system_time_msr; 1665fcf5ef2aSThomas Huth uint64_t wall_clock_msr; 1666fcf5ef2aSThomas Huth uint64_t steal_time_msr; 1667fcf5ef2aSThomas Huth uint64_t async_pf_en_msr; 1668db5daafaSVitaly Kuznetsov uint64_t async_pf_int_msr; 1669fcf5ef2aSThomas Huth uint64_t pv_eoi_en_msr; 1670d645e132SMarcelo Tosatti uint64_t poll_control_msr; 1671fcf5ef2aSThomas Huth 1672da1cc323SEvgeny Yakovlev /* Partition-wide HV MSRs, will be updated only on the first vcpu */ 1673fcf5ef2aSThomas Huth uint64_t msr_hv_hypercall; 1674fcf5ef2aSThomas Huth uint64_t msr_hv_guest_os_id; 1675fcf5ef2aSThomas Huth uint64_t msr_hv_tsc; 167673d24074SJon Doron uint64_t msr_hv_syndbg_control; 167773d24074SJon Doron uint64_t msr_hv_syndbg_status; 167873d24074SJon Doron uint64_t msr_hv_syndbg_send_page; 167973d24074SJon Doron uint64_t msr_hv_syndbg_recv_page; 168073d24074SJon Doron uint64_t msr_hv_syndbg_pending_page; 168173d24074SJon Doron uint64_t msr_hv_syndbg_options; 1682da1cc323SEvgeny Yakovlev 1683da1cc323SEvgeny Yakovlev /* Per-VCPU HV MSRs */ 1684da1cc323SEvgeny Yakovlev uint64_t msr_hv_vapic; 16855e953812SRoman Kagan uint64_t msr_hv_crash_params[HV_CRASH_PARAMS]; 1686fcf5ef2aSThomas Huth uint64_t msr_hv_runtime; 1687fcf5ef2aSThomas Huth uint64_t msr_hv_synic_control; 1688fcf5ef2aSThomas Huth uint64_t msr_hv_synic_evt_page; 1689fcf5ef2aSThomas Huth uint64_t msr_hv_synic_msg_page; 16905e953812SRoman Kagan uint64_t msr_hv_synic_sint[HV_SINT_COUNT]; 16915e953812SRoman Kagan uint64_t msr_hv_stimer_config[HV_STIMER_COUNT]; 16925e953812SRoman Kagan uint64_t msr_hv_stimer_count[HV_STIMER_COUNT]; 1693ba6a4fd9SVitaly Kuznetsov uint64_t msr_hv_reenlightenment_control; 1694ba6a4fd9SVitaly Kuznetsov uint64_t msr_hv_tsc_emulation_control; 1695ba6a4fd9SVitaly Kuznetsov uint64_t msr_hv_tsc_emulation_status; 1696fcf5ef2aSThomas Huth 1697b77146e9SChao Peng uint64_t msr_rtit_ctrl; 1698b77146e9SChao Peng uint64_t msr_rtit_status; 1699b77146e9SChao Peng uint64_t msr_rtit_output_base; 1700b77146e9SChao Peng uint64_t msr_rtit_output_mask; 1701b77146e9SChao Peng uint64_t msr_rtit_cr3_match; 1702b77146e9SChao Peng uint64_t msr_rtit_addrs[MAX_RTIT_ADDRS]; 1703b77146e9SChao Peng 1704cdec2b75SZeng Guang /* Per-VCPU XFD MSRs */ 1705cdec2b75SZeng Guang uint64_t msr_xfd; 1706cdec2b75SZeng Guang uint64_t msr_xfd_err; 1707cdec2b75SZeng Guang 170812703d4eSYang Weijiang /* Per-VCPU Arch LBR MSRs */ 170912703d4eSYang Weijiang uint64_t msr_lbr_ctl; 171012703d4eSYang Weijiang uint64_t msr_lbr_depth; 171112703d4eSYang Weijiang LBREntry lbr_records[ARCH_LBR_NR_ENTRIES]; 171212703d4eSYang Weijiang 1713fcf5ef2aSThomas Huth /* exception/interrupt handling */ 1714fcf5ef2aSThomas Huth int error_code; 1715fcf5ef2aSThomas Huth int exception_is_int; 1716fcf5ef2aSThomas Huth target_ulong exception_next_eip; 1717fcf5ef2aSThomas Huth target_ulong dr[8]; /* debug registers; note dr4 and dr5 are unused */ 1718fcf5ef2aSThomas Huth union { 1719fcf5ef2aSThomas Huth struct CPUBreakpoint *cpu_breakpoint[4]; 1720fcf5ef2aSThomas Huth struct CPUWatchpoint *cpu_watchpoint[4]; 1721fcf5ef2aSThomas Huth }; /* break/watchpoints for dr[0..3] */ 1722fcf5ef2aSThomas Huth int old_exception; /* exception in flight */ 1723fcf5ef2aSThomas Huth 1724fcf5ef2aSThomas Huth uint64_t vm_vmcb; 1725fcf5ef2aSThomas Huth uint64_t tsc_offset; 1726fcf5ef2aSThomas Huth uint64_t intercept; 1727fcf5ef2aSThomas Huth uint16_t intercept_cr_read; 1728fcf5ef2aSThomas Huth uint16_t intercept_cr_write; 1729fcf5ef2aSThomas Huth uint16_t intercept_dr_read; 1730fcf5ef2aSThomas Huth uint16_t intercept_dr_write; 1731fcf5ef2aSThomas Huth uint32_t intercept_exceptions; 1732fe441054SJan Kiszka uint64_t nested_cr3; 1733fe441054SJan Kiszka uint32_t nested_pg_mode; 1734fcf5ef2aSThomas Huth uint8_t v_tpr; 1735e3126a5cSLara Lazier uint32_t int_ctl; 1736fcf5ef2aSThomas Huth 1737fcf5ef2aSThomas Huth /* KVM states, automatically cleared on reset */ 1738fcf5ef2aSThomas Huth uint8_t nmi_injected; 1739fcf5ef2aSThomas Huth uint8_t nmi_pending; 1740fcf5ef2aSThomas Huth 1741fe441054SJan Kiszka uintptr_t retaddr; 1742fe441054SJan Kiszka 17431f5c00cfSAlex Bennée /* Fields up to this point are cleared by a CPU reset */ 17441f5c00cfSAlex Bennée struct {} end_reset_fields; 17451f5c00cfSAlex Bennée 1746e8b5fae5SRichard Henderson /* Fields after this point are preserved across CPU reset. */ 1747fcf5ef2aSThomas Huth 1748fcf5ef2aSThomas Huth /* processor features (e.g. for CPUID insn) */ 174980db491dSJing Liu /* Minimum cpuid leaf 7 value */ 175080db491dSJing Liu uint32_t cpuid_level_func7; 175180db491dSJing Liu /* Actual cpuid leaf 7 value */ 175280db491dSJing Liu uint32_t cpuid_min_level_func7; 1753fcf5ef2aSThomas Huth /* Minimum level/xlevel/xlevel2, based on CPU model + features */ 1754fcf5ef2aSThomas Huth uint32_t cpuid_min_level, cpuid_min_xlevel, cpuid_min_xlevel2; 1755fcf5ef2aSThomas Huth /* Maximum level/xlevel/xlevel2 value for auto-assignment: */ 1756fcf5ef2aSThomas Huth uint32_t cpuid_max_level, cpuid_max_xlevel, cpuid_max_xlevel2; 1757fcf5ef2aSThomas Huth /* Actual level/xlevel/xlevel2 value: */ 1758fcf5ef2aSThomas Huth uint32_t cpuid_level, cpuid_xlevel, cpuid_xlevel2; 1759fcf5ef2aSThomas Huth uint32_t cpuid_vendor1; 1760fcf5ef2aSThomas Huth uint32_t cpuid_vendor2; 1761fcf5ef2aSThomas Huth uint32_t cpuid_vendor3; 1762fcf5ef2aSThomas Huth uint32_t cpuid_version; 1763fcf5ef2aSThomas Huth FeatureWordArray features; 1764d4a606b3SEduardo Habkost /* Features that were explicitly enabled/disabled */ 1765d4a606b3SEduardo Habkost FeatureWordArray user_features; 1766fcf5ef2aSThomas Huth uint32_t cpuid_model[12]; 1767a9f27ea9SEduardo Habkost /* Cache information for CPUID. When legacy-cache=on, the cache data 1768a9f27ea9SEduardo Habkost * on each CPUID leaf will be different, because we keep compatibility 1769a9f27ea9SEduardo Habkost * with old QEMU versions. 1770a9f27ea9SEduardo Habkost */ 1771a9f27ea9SEduardo Habkost CPUCaches cache_info_cpuid2, cache_info_cpuid4, cache_info_amd; 1772fcf5ef2aSThomas Huth 1773fcf5ef2aSThomas Huth /* MTRRs */ 1774fcf5ef2aSThomas Huth uint64_t mtrr_fixed[11]; 1775fcf5ef2aSThomas Huth uint64_t mtrr_deftype; 1776fcf5ef2aSThomas Huth MTRRVar mtrr_var[MSR_MTRRcap_VCNT]; 1777fcf5ef2aSThomas Huth 1778fcf5ef2aSThomas Huth /* For KVM */ 1779fcf5ef2aSThomas Huth uint32_t mp_state; 1780fd13f23bSLiran Alon int32_t exception_nr; 1781fcf5ef2aSThomas Huth int32_t interrupt_injected; 1782fcf5ef2aSThomas Huth uint8_t soft_interrupt; 1783fd13f23bSLiran Alon uint8_t exception_pending; 1784fd13f23bSLiran Alon uint8_t exception_injected; 1785fcf5ef2aSThomas Huth uint8_t has_error_code; 1786fd13f23bSLiran Alon uint8_t exception_has_payload; 1787fd13f23bSLiran Alon uint64_t exception_payload; 178812f89a39SChenyi Qiang uint8_t triple_fault_pending; 1789c97d6d2cSSergio Andres Gomez Del Real uint32_t ins_len; 1790fcf5ef2aSThomas Huth uint32_t sipi_vector; 1791fcf5ef2aSThomas Huth bool tsc_valid; 1792fcf5ef2aSThomas Huth int64_t tsc_khz; 1793fcf5ef2aSThomas Huth int64_t user_tsc_khz; /* for sanity check only */ 179473b994f6SLiran Alon uint64_t apic_bus_freq; 17955286c366SPaolo Bonzini uint64_t tsc; 17965b8063c4SLiran Alon #if defined(CONFIG_KVM) || defined(CONFIG_HVF) 17975b8063c4SLiran Alon void *xsave_buf; 1798c0198c5fSDavid Edmondson uint32_t xsave_buf_len; 17995b8063c4SLiran Alon #endif 1800ebbfef2fSLiran Alon #if defined(CONFIG_KVM) 1801ebbfef2fSLiran Alon struct kvm_nested_state *nested_state; 1802*27d4075dSDavid Woodhouse MemoryRegion *xen_vcpu_info_mr; 1803*27d4075dSDavid Woodhouse void *xen_vcpu_info_hva; 1804c345104cSJoao Martins uint64_t xen_vcpu_info_gpa; 1805c345104cSJoao Martins uint64_t xen_vcpu_info_default_gpa; 1806f0689302SJoao Martins uint64_t xen_vcpu_time_info_gpa; 18075092db87SJoao Martins uint64_t xen_vcpu_runstate_gpa; 1808105b47fdSAnkur Arora uint8_t xen_vcpu_callback_vector; 1809ebbfef2fSLiran Alon #endif 1810c97d6d2cSSergio Andres Gomez Del Real #if defined(CONFIG_HVF) 1811577f02b8SRoman Bolshakov HVFX86LazyFlags hvf_lflags; 1812fe76b09cSRoman Bolshakov void *hvf_mmio_buf; 1813c97d6d2cSSergio Andres Gomez Del Real #endif 1814fcf5ef2aSThomas Huth 1815fcf5ef2aSThomas Huth uint64_t mcg_cap; 1816fcf5ef2aSThomas Huth uint64_t mcg_ctl; 1817fcf5ef2aSThomas Huth uint64_t mcg_ext_ctl; 1818fcf5ef2aSThomas Huth uint64_t mce_banks[MCE_BANKS_DEF*4]; 1819fcf5ef2aSThomas Huth uint64_t xstate_bv; 1820fcf5ef2aSThomas Huth 1821fcf5ef2aSThomas Huth /* vmstate */ 1822fcf5ef2aSThomas Huth uint16_t fpus_vmstate; 1823fcf5ef2aSThomas Huth uint16_t fptag_vmstate; 1824fcf5ef2aSThomas Huth uint16_t fpregs_format_vmstate; 1825fcf5ef2aSThomas Huth 1826fcf5ef2aSThomas Huth uint64_t xss; 182765087997STao Xu uint32_t umwait; 1828fcf5ef2aSThomas Huth 1829fcf5ef2aSThomas Huth TPRAccess tpr_access_type; 1830c26ae610SLike Xu 1831c26ae610SLike Xu unsigned nr_dies; 1832fcf5ef2aSThomas Huth } CPUX86State; 1833fcf5ef2aSThomas Huth 1834fcf5ef2aSThomas Huth struct kvm_msrs; 1835fcf5ef2aSThomas Huth 1836fcf5ef2aSThomas Huth /** 1837fcf5ef2aSThomas Huth * X86CPU: 1838fcf5ef2aSThomas Huth * @env: #CPUX86State 1839fcf5ef2aSThomas Huth * @migratable: If set, only migratable flags will be accepted when "enforce" 1840fcf5ef2aSThomas Huth * mode is used, and only migratable flags will be included in the "host" 1841fcf5ef2aSThomas Huth * CPU model. 1842fcf5ef2aSThomas Huth * 1843fcf5ef2aSThomas Huth * An x86 CPU. 1844fcf5ef2aSThomas Huth */ 1845b36e239eSPhilippe Mathieu-Daudé struct ArchCPU { 1846fcf5ef2aSThomas Huth /*< private >*/ 1847fcf5ef2aSThomas Huth CPUState parent_obj; 1848fcf5ef2aSThomas Huth /*< public >*/ 1849fcf5ef2aSThomas Huth 18505b146dc7SRichard Henderson CPUNegativeOffsetState neg; 1851fcf5ef2aSThomas Huth CPUX86State env; 18522a693142SPan Nengyuan VMChangeStateEntry *vmsentry; 1853fcf5ef2aSThomas Huth 18544e45aff3SPaolo Bonzini uint64_t ucode_rev; 18554e45aff3SPaolo Bonzini 18564f2beda4SEduardo Habkost uint32_t hyperv_spinlock_attempts; 185708856771SVitaly Kuznetsov char *hyperv_vendor; 18589b4cf107SRoman Kagan bool hyperv_synic_kvm_only; 18592d384d7cSVitaly Kuznetsov uint64_t hyperv_features; 1860e48ddcc6SVitaly Kuznetsov bool hyperv_passthrough; 186130d6ff66SVitaly Kuznetsov OnOffAuto hyperv_no_nonarch_cs; 186208856771SVitaly Kuznetsov uint32_t hyperv_vendor_id[3]; 1863735db465SVitaly Kuznetsov uint32_t hyperv_interface_id[4]; 186423eb5d03SVitaly Kuznetsov uint32_t hyperv_limits[3]; 186570367f09SVitaly Kuznetsov bool hyperv_enforce_cpuid; 1866af7228b8SVitaly Kuznetsov uint32_t hyperv_ver_id_build; 1867af7228b8SVitaly Kuznetsov uint16_t hyperv_ver_id_major; 1868af7228b8SVitaly Kuznetsov uint16_t hyperv_ver_id_minor; 1869af7228b8SVitaly Kuznetsov uint32_t hyperv_ver_id_sp; 1870af7228b8SVitaly Kuznetsov uint8_t hyperv_ver_id_sb; 1871af7228b8SVitaly Kuznetsov uint32_t hyperv_ver_id_sn; 18722d384d7cSVitaly Kuznetsov 1873fcf5ef2aSThomas Huth bool check_cpuid; 1874fcf5ef2aSThomas Huth bool enforce_cpuid; 1875dac1deaeSEduardo Habkost /* 1876dac1deaeSEduardo Habkost * Force features to be enabled even if the host doesn't support them. 1877dac1deaeSEduardo Habkost * This is dangerous and should be done only for testing CPUID 1878dac1deaeSEduardo Habkost * compatibility. 1879dac1deaeSEduardo Habkost */ 1880dac1deaeSEduardo Habkost bool force_features; 1881fcf5ef2aSThomas Huth bool expose_kvm; 18821ce36bfeSDaniel P. Berrange bool expose_tcg; 1883fcf5ef2aSThomas Huth bool migratable; 1884990e0be2SPaolo Bonzini bool migrate_smi_count; 188544bd8e53SEduardo Habkost bool max_features; /* Enable all supported features automatically */ 1886fcf5ef2aSThomas Huth uint32_t apic_id; 1887fcf5ef2aSThomas Huth 18889954a158SPhil Dennis-Jordan /* Enables publishing of TSC increment and Local APIC bus frequencies to 18899954a158SPhil Dennis-Jordan * the guest OS in CPUID page 0x40000010, the same way that VMWare does. */ 18909954a158SPhil Dennis-Jordan bool vmware_cpuid_freq; 18919954a158SPhil Dennis-Jordan 1892fcf5ef2aSThomas Huth /* if true the CPUID code directly forward host cache leaves to the guest */ 1893fcf5ef2aSThomas Huth bool cache_info_passthrough; 1894fcf5ef2aSThomas Huth 18952266d443SMichael S. Tsirkin /* if true the CPUID code directly forwards 18962266d443SMichael S. Tsirkin * host monitor/mwait leaves to the guest */ 18972266d443SMichael S. Tsirkin struct { 18982266d443SMichael S. Tsirkin uint32_t eax; 18992266d443SMichael S. Tsirkin uint32_t ebx; 19002266d443SMichael S. Tsirkin uint32_t ecx; 19012266d443SMichael S. Tsirkin uint32_t edx; 19022266d443SMichael S. Tsirkin } mwait; 19032266d443SMichael S. Tsirkin 1904fcf5ef2aSThomas Huth /* Features that were filtered out because of missing host capabilities */ 1905f69ecddbSWei Yang FeatureWordArray filtered_features; 1906fcf5ef2aSThomas Huth 1907fcf5ef2aSThomas Huth /* Enable PMU CPUID bits. This can't be enabled by default yet because 1908fcf5ef2aSThomas Huth * it doesn't have ABI stability guarantees, as it passes all PMU CPUID 1909fcf5ef2aSThomas Huth * bits returned by GET_SUPPORTED_CPUID (that depend on host CPU and kernel 1910fcf5ef2aSThomas Huth * capabilities) directly to the guest. 1911fcf5ef2aSThomas Huth */ 1912fcf5ef2aSThomas Huth bool enable_pmu; 1913fcf5ef2aSThomas Huth 1914f06d8a18SYang Weijiang /* 1915f06d8a18SYang Weijiang * Enable LBR_FMT bits of IA32_PERF_CAPABILITIES MSR. 1916f06d8a18SYang Weijiang * This can't be initialized with a default because it doesn't have 1917f06d8a18SYang Weijiang * stable ABI support yet. It is only allowed to pass all LBR_FMT bits 1918f06d8a18SYang Weijiang * returned by kvm_arch_get_supported_msr_feature()(which depends on both 1919f06d8a18SYang Weijiang * host CPU and kernel capabilities) to the guest. 1920f06d8a18SYang Weijiang */ 1921f06d8a18SYang Weijiang uint64_t lbr_fmt; 1922f06d8a18SYang Weijiang 1923fcf5ef2aSThomas Huth /* LMCE support can be enabled/disabled via cpu option 'lmce=on/off'. It is 1924fcf5ef2aSThomas Huth * disabled by default to avoid breaking migration between QEMU with 1925fcf5ef2aSThomas Huth * different LMCE configurations. 1926fcf5ef2aSThomas Huth */ 1927fcf5ef2aSThomas Huth bool enable_lmce; 1928fcf5ef2aSThomas Huth 1929fcf5ef2aSThomas Huth /* Compatibility bits for old machine types. 1930fcf5ef2aSThomas Huth * If true present virtual l3 cache for VM, the vcpus in the same virtual 1931fcf5ef2aSThomas Huth * socket share an virtual l3 cache. 1932fcf5ef2aSThomas Huth */ 1933fcf5ef2aSThomas Huth bool enable_l3_cache; 1934fcf5ef2aSThomas Huth 1935ab8f992eSBabu Moger /* Compatibility bits for old machine types. 1936ab8f992eSBabu Moger * If true present the old cache topology information 1937ab8f992eSBabu Moger */ 1938ab8f992eSBabu Moger bool legacy_cache; 1939ab8f992eSBabu Moger 1940fcf5ef2aSThomas Huth /* Compatibility bits for old machine types: */ 1941fcf5ef2aSThomas Huth bool enable_cpuid_0xb; 1942fcf5ef2aSThomas Huth 1943fcf5ef2aSThomas Huth /* Enable auto level-increase for all CPUID leaves */ 1944fcf5ef2aSThomas Huth bool full_cpuid_auto_level; 1945fcf5ef2aSThomas Huth 1946a7a0da84SMichael Roth /* Only advertise CPUID leaves defined by the vendor */ 1947a7a0da84SMichael Roth bool vendor_cpuid_only; 1948a7a0da84SMichael Roth 1949f24c3a79SLuwei Kang /* Enable auto level-increase for Intel Processor Trace leave */ 1950f24c3a79SLuwei Kang bool intel_pt_auto_level; 1951f24c3a79SLuwei Kang 1952fcf5ef2aSThomas Huth /* if true fill the top bits of the MTRR_PHYSMASKn variable range */ 1953fcf5ef2aSThomas Huth bool fill_mtrr_mask; 1954fcf5ef2aSThomas Huth 1955fcf5ef2aSThomas Huth /* if true override the phys_bits value with a value read from the host */ 1956fcf5ef2aSThomas Huth bool host_phys_bits; 1957fcf5ef2aSThomas Huth 1958258fe08bSEduardo Habkost /* if set, limit maximum value for phys_bits when host_phys_bits is true */ 1959258fe08bSEduardo Habkost uint8_t host_phys_bits_limit; 1960258fe08bSEduardo Habkost 1961fc3a1fd7SDr. David Alan Gilbert /* Stop SMI delivery for migration compatibility with old machines */ 1962fc3a1fd7SDr. David Alan Gilbert bool kvm_no_smi_migration; 1963fc3a1fd7SDr. David Alan Gilbert 1964988f7b8bSVitaly Kuznetsov /* Forcefully disable KVM PV features not exposed in guest CPUIDs */ 1965988f7b8bSVitaly Kuznetsov bool kvm_pv_enforce_cpuid; 1966988f7b8bSVitaly Kuznetsov 1967fcf5ef2aSThomas Huth /* Number of physical address bits supported */ 1968fcf5ef2aSThomas Huth uint32_t phys_bits; 1969fcf5ef2aSThomas Huth 1970fcf5ef2aSThomas Huth /* in order to simplify APIC support, we leave this pointer to the 1971fcf5ef2aSThomas Huth user */ 1972fcf5ef2aSThomas Huth struct DeviceState *apic_state; 1973fcf5ef2aSThomas Huth struct MemoryRegion *cpu_as_root, *cpu_as_mem, *smram; 1974fcf5ef2aSThomas Huth Notifier machine_done; 1975fcf5ef2aSThomas Huth 1976fcf5ef2aSThomas Huth struct kvm_msrs *kvm_msr_buf; 1977fcf5ef2aSThomas Huth 197815f8b142SIgor Mammedov int32_t node_id; /* NUMA node this CPU belongs to */ 1979fcf5ef2aSThomas Huth int32_t socket_id; 1980176d2cdaSLike Xu int32_t die_id; 1981fcf5ef2aSThomas Huth int32_t core_id; 1982fcf5ef2aSThomas Huth int32_t thread_id; 19836c69dfb6SGonglei 19846c69dfb6SGonglei int32_t hv_max_vps; 1985f66b8a83SJoao Martins 1986f66b8a83SJoao Martins bool xen_vapic; 1987fcf5ef2aSThomas Huth }; 1988fcf5ef2aSThomas Huth 1989fcf5ef2aSThomas Huth 1990fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 1991ac701a4fSKeqian Zhu extern const VMStateDescription vmstate_x86_cpu; 1992fcf5ef2aSThomas Huth #endif 1993fcf5ef2aSThomas Huth 199492d5f1a4SPaolo Bonzini int x86_cpu_pending_interrupt(CPUState *cs, int interrupt_request); 1995fcf5ef2aSThomas Huth 1996fcf5ef2aSThomas Huth int x86_cpu_write_elf64_note(WriteCoreDumpFunction f, CPUState *cpu, 19971af0006aSJanosch Frank int cpuid, DumpState *s); 1998fcf5ef2aSThomas Huth int x86_cpu_write_elf32_note(WriteCoreDumpFunction f, CPUState *cpu, 19991af0006aSJanosch Frank int cpuid, DumpState *s); 2000fcf5ef2aSThomas Huth int x86_cpu_write_elf64_qemunote(WriteCoreDumpFunction f, CPUState *cpu, 20011af0006aSJanosch Frank DumpState *s); 2002fcf5ef2aSThomas Huth int x86_cpu_write_elf32_qemunote(WriteCoreDumpFunction f, CPUState *cpu, 20031af0006aSJanosch Frank DumpState *s); 2004fcf5ef2aSThomas Huth 2005fcf5ef2aSThomas Huth void x86_cpu_get_memory_mapping(CPUState *cpu, MemoryMappingList *list, 2006fcf5ef2aSThomas Huth Error **errp); 2007fcf5ef2aSThomas Huth 200890c84c56SMarkus Armbruster void x86_cpu_dump_state(CPUState *cs, FILE *f, int flags); 2009fcf5ef2aSThomas Huth 2010a010bdbeSAlex Bennée int x86_cpu_gdb_read_register(CPUState *cpu, GByteArray *buf, int reg); 2011fcf5ef2aSThomas Huth int x86_cpu_gdb_write_register(CPUState *cpu, uint8_t *buf, int reg); 2012fcf5ef2aSThomas Huth 20130442428aSMarkus Armbruster void x86_cpu_list(void); 2014fcf5ef2aSThomas Huth int cpu_x86_support_mca_broadcast(CPUX86State *env); 2015fcf5ef2aSThomas Huth 201676d0042bSPhilippe Mathieu-Daudé #ifndef CONFIG_USER_ONLY 20176d2d454aSPhilippe Mathieu-Daudé hwaddr x86_cpu_get_phys_page_attrs_debug(CPUState *cpu, vaddr addr, 20186d2d454aSPhilippe Mathieu-Daudé MemTxAttrs *attrs); 2019fcf5ef2aSThomas Huth int cpu_get_pic_interrupt(CPUX86State *s); 20207ce08865SPhilippe Mathieu-Daudé 2021fcf5ef2aSThomas Huth /* MSDOS compatibility mode FPU exception support */ 20226f529b75SPaolo Bonzini void x86_register_ferr_irq(qemu_irq irq); 202383a3d9c7SClaudio Fontana void fpu_check_raise_ferr_irq(CPUX86State *s); 2024bf13bfabSPaolo Bonzini void cpu_set_ignne(void); 202583a3d9c7SClaudio Fontana void cpu_clear_ignne(void); 20267ce08865SPhilippe Mathieu-Daudé #endif 202783a3d9c7SClaudio Fontana 20285e76d84eSPaolo Bonzini /* mpx_helper.c */ 20295e76d84eSPaolo Bonzini void cpu_sync_bndcs_hflags(CPUX86State *env); 2030fcf5ef2aSThomas Huth 2031fcf5ef2aSThomas Huth /* this function must always be used to load data in the segment 2032fcf5ef2aSThomas Huth cache: it synchronizes the hflags with the segment cache values */ 2033fcf5ef2aSThomas Huth static inline void cpu_x86_load_seg_cache(CPUX86State *env, 2034c117e5b1SPhilippe Mathieu-Daudé X86Seg seg_reg, unsigned int selector, 2035fcf5ef2aSThomas Huth target_ulong base, 2036fcf5ef2aSThomas Huth unsigned int limit, 2037fcf5ef2aSThomas Huth unsigned int flags) 2038fcf5ef2aSThomas Huth { 2039fcf5ef2aSThomas Huth SegmentCache *sc; 2040fcf5ef2aSThomas Huth unsigned int new_hflags; 2041fcf5ef2aSThomas Huth 2042fcf5ef2aSThomas Huth sc = &env->segs[seg_reg]; 2043fcf5ef2aSThomas Huth sc->selector = selector; 2044fcf5ef2aSThomas Huth sc->base = base; 2045fcf5ef2aSThomas Huth sc->limit = limit; 2046fcf5ef2aSThomas Huth sc->flags = flags; 2047fcf5ef2aSThomas Huth 2048fcf5ef2aSThomas Huth /* update the hidden flags */ 2049fcf5ef2aSThomas Huth { 2050fcf5ef2aSThomas Huth if (seg_reg == R_CS) { 2051fcf5ef2aSThomas Huth #ifdef TARGET_X86_64 2052fcf5ef2aSThomas Huth if ((env->hflags & HF_LMA_MASK) && (flags & DESC_L_MASK)) { 2053fcf5ef2aSThomas Huth /* long mode */ 2054fcf5ef2aSThomas Huth env->hflags |= HF_CS32_MASK | HF_SS32_MASK | HF_CS64_MASK; 2055fcf5ef2aSThomas Huth env->hflags &= ~(HF_ADDSEG_MASK); 2056fcf5ef2aSThomas Huth } else 2057fcf5ef2aSThomas Huth #endif 2058fcf5ef2aSThomas Huth { 2059fcf5ef2aSThomas Huth /* legacy / compatibility case */ 2060fcf5ef2aSThomas Huth new_hflags = (env->segs[R_CS].flags & DESC_B_MASK) 2061fcf5ef2aSThomas Huth >> (DESC_B_SHIFT - HF_CS32_SHIFT); 2062fcf5ef2aSThomas Huth env->hflags = (env->hflags & ~(HF_CS32_MASK | HF_CS64_MASK)) | 2063fcf5ef2aSThomas Huth new_hflags; 2064fcf5ef2aSThomas Huth } 2065fcf5ef2aSThomas Huth } 2066fcf5ef2aSThomas Huth if (seg_reg == R_SS) { 2067fcf5ef2aSThomas Huth int cpl = (flags >> DESC_DPL_SHIFT) & 3; 2068fcf5ef2aSThomas Huth #if HF_CPL_MASK != 3 2069fcf5ef2aSThomas Huth #error HF_CPL_MASK is hardcoded 2070fcf5ef2aSThomas Huth #endif 2071fcf5ef2aSThomas Huth env->hflags = (env->hflags & ~HF_CPL_MASK) | cpl; 20725e76d84eSPaolo Bonzini /* Possibly switch between BNDCFGS and BNDCFGU */ 20735e76d84eSPaolo Bonzini cpu_sync_bndcs_hflags(env); 2074fcf5ef2aSThomas Huth } 2075fcf5ef2aSThomas Huth new_hflags = (env->segs[R_SS].flags & DESC_B_MASK) 2076fcf5ef2aSThomas Huth >> (DESC_B_SHIFT - HF_SS32_SHIFT); 2077fcf5ef2aSThomas Huth if (env->hflags & HF_CS64_MASK) { 2078fcf5ef2aSThomas Huth /* zero base assumed for DS, ES and SS in long mode */ 2079fcf5ef2aSThomas Huth } else if (!(env->cr[0] & CR0_PE_MASK) || 2080fcf5ef2aSThomas Huth (env->eflags & VM_MASK) || 2081fcf5ef2aSThomas Huth !(env->hflags & HF_CS32_MASK)) { 2082fcf5ef2aSThomas Huth /* XXX: try to avoid this test. The problem comes from the 2083fcf5ef2aSThomas Huth fact that is real mode or vm86 mode we only modify the 2084fcf5ef2aSThomas Huth 'base' and 'selector' fields of the segment cache to go 2085fcf5ef2aSThomas Huth faster. A solution may be to force addseg to one in 2086fcf5ef2aSThomas Huth translate-i386.c. */ 2087fcf5ef2aSThomas Huth new_hflags |= HF_ADDSEG_MASK; 2088fcf5ef2aSThomas Huth } else { 2089fcf5ef2aSThomas Huth new_hflags |= ((env->segs[R_DS].base | 2090fcf5ef2aSThomas Huth env->segs[R_ES].base | 2091fcf5ef2aSThomas Huth env->segs[R_SS].base) != 0) << 2092fcf5ef2aSThomas Huth HF_ADDSEG_SHIFT; 2093fcf5ef2aSThomas Huth } 2094fcf5ef2aSThomas Huth env->hflags = (env->hflags & 2095fcf5ef2aSThomas Huth ~(HF_SS32_MASK | HF_ADDSEG_MASK)) | new_hflags; 2096fcf5ef2aSThomas Huth } 2097fcf5ef2aSThomas Huth } 2098fcf5ef2aSThomas Huth 2099fcf5ef2aSThomas Huth static inline void cpu_x86_load_seg_cache_sipi(X86CPU *cpu, 2100fcf5ef2aSThomas Huth uint8_t sipi_vector) 2101fcf5ef2aSThomas Huth { 2102fcf5ef2aSThomas Huth CPUState *cs = CPU(cpu); 2103fcf5ef2aSThomas Huth CPUX86State *env = &cpu->env; 2104fcf5ef2aSThomas Huth 2105fcf5ef2aSThomas Huth env->eip = 0; 2106fcf5ef2aSThomas Huth cpu_x86_load_seg_cache(env, R_CS, sipi_vector << 8, 2107fcf5ef2aSThomas Huth sipi_vector << 12, 2108fcf5ef2aSThomas Huth env->segs[R_CS].limit, 2109fcf5ef2aSThomas Huth env->segs[R_CS].flags); 2110fcf5ef2aSThomas Huth cs->halted = 0; 2111fcf5ef2aSThomas Huth } 2112fcf5ef2aSThomas Huth 2113fcf5ef2aSThomas Huth int cpu_x86_get_descr_debug(CPUX86State *env, unsigned int selector, 2114fcf5ef2aSThomas Huth target_ulong *base, unsigned int *limit, 2115fcf5ef2aSThomas Huth unsigned int *flags); 2116fcf5ef2aSThomas Huth 2117fcf5ef2aSThomas Huth /* op_helper.c */ 2118fcf5ef2aSThomas Huth /* used for debug or cpu save/restore */ 2119fcf5ef2aSThomas Huth 2120fcf5ef2aSThomas Huth /* cpu-exec.c */ 2121fcf5ef2aSThomas Huth /* the following helpers are only usable in user mode simulation as 2122fcf5ef2aSThomas Huth they can trigger unexpected exceptions */ 2123c117e5b1SPhilippe Mathieu-Daudé void cpu_x86_load_seg(CPUX86State *s, X86Seg seg_reg, int selector); 2124fcf5ef2aSThomas Huth void cpu_x86_fsave(CPUX86State *s, target_ulong ptr, int data32); 2125fcf5ef2aSThomas Huth void cpu_x86_frstor(CPUX86State *s, target_ulong ptr, int data32); 21261c1df019SPranith Kumar void cpu_x86_fxsave(CPUX86State *s, target_ulong ptr); 21271c1df019SPranith Kumar void cpu_x86_fxrstor(CPUX86State *s, target_ulong ptr); 21285d245678SPaolo Bonzini void cpu_x86_xsave(CPUX86State *s, target_ulong ptr); 21295d245678SPaolo Bonzini void cpu_x86_xrstor(CPUX86State *s, target_ulong ptr); 2130fcf5ef2aSThomas Huth 2131fcf5ef2aSThomas Huth /* cpu.c */ 2132f5cc5a5cSClaudio Fontana void x86_cpu_vendor_words2str(char *dst, uint32_t vendor1, 2133f5cc5a5cSClaudio Fontana uint32_t vendor2, uint32_t vendor3); 2134f5cc5a5cSClaudio Fontana typedef struct PropValue { 2135f5cc5a5cSClaudio Fontana const char *prop, *value; 2136f5cc5a5cSClaudio Fontana } PropValue; 2137f5cc5a5cSClaudio Fontana void x86_cpu_apply_props(X86CPU *cpu, PropValue *props); 2138f5cc5a5cSClaudio Fontana 2139ec19444aSMaciej S. Szmigiero void x86_cpu_after_reset(X86CPU *cpu); 2140ec19444aSMaciej S. Szmigiero 214197afb47eSLara Lazier uint32_t cpu_x86_virtual_addr_width(CPUX86State *env); 214297afb47eSLara Lazier 2143f5cc5a5cSClaudio Fontana /* cpu.c other functions (cpuid) */ 2144fcf5ef2aSThomas Huth void cpu_x86_cpuid(CPUX86State *env, uint32_t index, uint32_t count, 2145fcf5ef2aSThomas Huth uint32_t *eax, uint32_t *ebx, 2146fcf5ef2aSThomas Huth uint32_t *ecx, uint32_t *edx); 2147fcf5ef2aSThomas Huth void cpu_clear_apic_feature(CPUX86State *env); 2148fcf5ef2aSThomas Huth void host_cpuid(uint32_t function, uint32_t count, 2149fcf5ef2aSThomas Huth uint32_t *eax, uint32_t *ebx, uint32_t *ecx, uint32_t *edx); 2150fcf5ef2aSThomas Huth 2151fcf5ef2aSThomas Huth /* helper.c */ 2152fcf5ef2aSThomas Huth void x86_cpu_set_a20(X86CPU *cpu, int a20_state); 2153608db8dbSPaul Brook void cpu_sync_avx_hflag(CPUX86State *env); 2154fcf5ef2aSThomas Huth 2155fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 2156f8c45c65SPaolo Bonzini static inline int x86_asidx_from_attrs(CPUState *cs, MemTxAttrs attrs) 2157f8c45c65SPaolo Bonzini { 2158f8c45c65SPaolo Bonzini return !!attrs.secure; 2159f8c45c65SPaolo Bonzini } 2160f8c45c65SPaolo Bonzini 2161f8c45c65SPaolo Bonzini static inline AddressSpace *cpu_addressspace(CPUState *cs, MemTxAttrs attrs) 2162f8c45c65SPaolo Bonzini { 2163f8c45c65SPaolo Bonzini return cpu_get_address_space(cs, cpu_asidx_from_attrs(cs, attrs)); 2164f8c45c65SPaolo Bonzini } 2165f8c45c65SPaolo Bonzini 216663087289SClaudio Fontana /* 216763087289SClaudio Fontana * load efer and update the corresponding hflags. XXX: do consistency 216863087289SClaudio Fontana * checks with cpuid bits? 216963087289SClaudio Fontana */ 217063087289SClaudio Fontana void cpu_load_efer(CPUX86State *env, uint64_t val); 2171fcf5ef2aSThomas Huth uint8_t x86_ldub_phys(CPUState *cs, hwaddr addr); 2172fcf5ef2aSThomas Huth uint32_t x86_lduw_phys(CPUState *cs, hwaddr addr); 2173fcf5ef2aSThomas Huth uint32_t x86_ldl_phys(CPUState *cs, hwaddr addr); 2174fcf5ef2aSThomas Huth uint64_t x86_ldq_phys(CPUState *cs, hwaddr addr); 2175fcf5ef2aSThomas Huth void x86_stb_phys(CPUState *cs, hwaddr addr, uint8_t val); 2176fcf5ef2aSThomas Huth void x86_stl_phys_notdirty(CPUState *cs, hwaddr addr, uint32_t val); 2177fcf5ef2aSThomas Huth void x86_stw_phys(CPUState *cs, hwaddr addr, uint32_t val); 2178fcf5ef2aSThomas Huth void x86_stl_phys(CPUState *cs, hwaddr addr, uint32_t val); 2179fcf5ef2aSThomas Huth void x86_stq_phys(CPUState *cs, hwaddr addr, uint64_t val); 2180fcf5ef2aSThomas Huth #endif 2181fcf5ef2aSThomas Huth 2182fcf5ef2aSThomas Huth /* will be suppressed */ 2183fcf5ef2aSThomas Huth void cpu_x86_update_cr0(CPUX86State *env, uint32_t new_cr0); 2184fcf5ef2aSThomas Huth void cpu_x86_update_cr3(CPUX86State *env, target_ulong new_cr3); 2185fcf5ef2aSThomas Huth void cpu_x86_update_cr4(CPUX86State *env, uint32_t new_cr4); 2186fcf5ef2aSThomas Huth void cpu_x86_update_dr7(CPUX86State *env, uint32_t new_dr7); 2187fcf5ef2aSThomas Huth 2188fcf5ef2aSThomas Huth /* hw/pc.c */ 2189fcf5ef2aSThomas Huth uint64_t cpu_get_tsc(CPUX86State *env); 2190fcf5ef2aSThomas Huth 2191311ca98dSIgor Mammedov #define X86_CPU_TYPE_SUFFIX "-" TYPE_X86_CPU 2192311ca98dSIgor Mammedov #define X86_CPU_TYPE_NAME(name) (name X86_CPU_TYPE_SUFFIX) 21930dacec87SIgor Mammedov #define CPU_RESOLVING_TYPE TYPE_X86_CPU 2194311ca98dSIgor Mammedov 2195311ca98dSIgor Mammedov #ifdef TARGET_X86_64 2196311ca98dSIgor Mammedov #define TARGET_DEFAULT_CPU_TYPE X86_CPU_TYPE_NAME("qemu64") 2197311ca98dSIgor Mammedov #else 2198311ca98dSIgor Mammedov #define TARGET_DEFAULT_CPU_TYPE X86_CPU_TYPE_NAME("qemu32") 2199311ca98dSIgor Mammedov #endif 2200311ca98dSIgor Mammedov 2201fcf5ef2aSThomas Huth #define cpu_list x86_cpu_list 2202fcf5ef2aSThomas Huth 2203fcf5ef2aSThomas Huth /* MMU modes definitions */ 2204fcf5ef2aSThomas Huth #define MMU_KSMAP_IDX 0 2205fcf5ef2aSThomas Huth #define MMU_USER_IDX 1 2206fcf5ef2aSThomas Huth #define MMU_KNOSMAP_IDX 2 220798281984SRichard Henderson #define MMU_NESTED_IDX 3 220898281984SRichard Henderson #define MMU_PHYS_IDX 4 220998281984SRichard Henderson 2210fcf5ef2aSThomas Huth static inline int cpu_mmu_index(CPUX86State *env, bool ifetch) 2211fcf5ef2aSThomas Huth { 2212fcf5ef2aSThomas Huth return (env->hflags & HF_CPL_MASK) == 3 ? MMU_USER_IDX : 2213fcf5ef2aSThomas Huth (!(env->hflags & HF_SMAP_MASK) || (env->eflags & AC_MASK)) 2214fcf5ef2aSThomas Huth ? MMU_KNOSMAP_IDX : MMU_KSMAP_IDX; 2215fcf5ef2aSThomas Huth } 2216fcf5ef2aSThomas Huth 2217fcf5ef2aSThomas Huth static inline int cpu_mmu_index_kernel(CPUX86State *env) 2218fcf5ef2aSThomas Huth { 2219fcf5ef2aSThomas Huth return !(env->hflags & HF_SMAP_MASK) ? MMU_KNOSMAP_IDX : 2220fcf5ef2aSThomas Huth ((env->hflags & HF_CPL_MASK) < 3 && (env->eflags & AC_MASK)) 2221fcf5ef2aSThomas Huth ? MMU_KNOSMAP_IDX : MMU_KSMAP_IDX; 2222fcf5ef2aSThomas Huth } 2223fcf5ef2aSThomas Huth 2224fcf5ef2aSThomas Huth #define CC_DST (env->cc_dst) 2225fcf5ef2aSThomas Huth #define CC_SRC (env->cc_src) 2226fcf5ef2aSThomas Huth #define CC_SRC2 (env->cc_src2) 2227fcf5ef2aSThomas Huth #define CC_OP (env->cc_op) 2228fcf5ef2aSThomas Huth 2229fcf5ef2aSThomas Huth #include "exec/cpu-all.h" 2230fcf5ef2aSThomas Huth #include "svm.h" 2231fcf5ef2aSThomas Huth 2232fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 2233fcf5ef2aSThomas Huth #include "hw/i386/apic.h" 2234fcf5ef2aSThomas Huth #endif 2235fcf5ef2aSThomas Huth 2236fcf5ef2aSThomas Huth static inline void cpu_get_tb_cpu_state(CPUX86State *env, target_ulong *pc, 2237fcf5ef2aSThomas Huth target_ulong *cs_base, uint32_t *flags) 2238fcf5ef2aSThomas Huth { 2239fcf5ef2aSThomas Huth *cs_base = env->segs[R_CS].base; 2240fcf5ef2aSThomas Huth *pc = *cs_base + env->eip; 2241fcf5ef2aSThomas Huth *flags = env->hflags | 2242fcf5ef2aSThomas Huth (env->eflags & (IOPL_MASK | TF_MASK | RF_MASK | VM_MASK | AC_MASK)); 2243fcf5ef2aSThomas Huth } 2244fcf5ef2aSThomas Huth 2245fcf5ef2aSThomas Huth void do_cpu_init(X86CPU *cpu); 2246fcf5ef2aSThomas Huth void do_cpu_sipi(X86CPU *cpu); 2247fcf5ef2aSThomas Huth 2248fcf5ef2aSThomas Huth #define MCE_INJECT_BROADCAST 1 2249fcf5ef2aSThomas Huth #define MCE_INJECT_UNCOND_AO 2 2250fcf5ef2aSThomas Huth 2251fcf5ef2aSThomas Huth void cpu_x86_inject_mce(Monitor *mon, X86CPU *cpu, int bank, 2252fcf5ef2aSThomas Huth uint64_t status, uint64_t mcg_status, uint64_t addr, 2253fcf5ef2aSThomas Huth uint64_t misc, int flags); 2254fcf5ef2aSThomas Huth 2255fcf5ef2aSThomas Huth uint32_t cpu_cc_compute_all(CPUX86State *env1, int op); 2256fcf5ef2aSThomas Huth 2257fcf5ef2aSThomas Huth static inline uint32_t cpu_compute_eflags(CPUX86State *env) 2258fcf5ef2aSThomas Huth { 225979c664f6SYang Zhong uint32_t eflags = env->eflags; 226079c664f6SYang Zhong if (tcg_enabled()) { 226179c664f6SYang Zhong eflags |= cpu_cc_compute_all(env, CC_OP) | (env->df & DF_MASK); 226279c664f6SYang Zhong } 226379c664f6SYang Zhong return eflags; 2264fcf5ef2aSThomas Huth } 2265fcf5ef2aSThomas Huth 2266fcf5ef2aSThomas Huth static inline MemTxAttrs cpu_get_mem_attrs(CPUX86State *env) 2267fcf5ef2aSThomas Huth { 2268fcf5ef2aSThomas Huth return ((MemTxAttrs) { .secure = (env->hflags & HF_SMM_MASK) != 0 }); 2269fcf5ef2aSThomas Huth } 2270fcf5ef2aSThomas Huth 2271c8bc83a4SPaolo Bonzini static inline int32_t x86_get_a20_mask(CPUX86State *env) 2272c8bc83a4SPaolo Bonzini { 2273c8bc83a4SPaolo Bonzini if (env->hflags & HF_SMM_MASK) { 2274c8bc83a4SPaolo Bonzini return -1; 2275c8bc83a4SPaolo Bonzini } else { 2276c8bc83a4SPaolo Bonzini return env->a20_mask; 2277c8bc83a4SPaolo Bonzini } 2278c8bc83a4SPaolo Bonzini } 2279c8bc83a4SPaolo Bonzini 228018ab37baSLiran Alon static inline bool cpu_has_vmx(CPUX86State *env) 228118ab37baSLiran Alon { 228218ab37baSLiran Alon return env->features[FEAT_1_ECX] & CPUID_EXT_VMX; 228318ab37baSLiran Alon } 228418ab37baSLiran Alon 2285b16c0e20SPaolo Bonzini static inline bool cpu_has_svm(CPUX86State *env) 2286b16c0e20SPaolo Bonzini { 2287b16c0e20SPaolo Bonzini return env->features[FEAT_8000_0001_ECX] & CPUID_EXT3_SVM; 2288b16c0e20SPaolo Bonzini } 2289b16c0e20SPaolo Bonzini 229079a197abSLiran Alon /* 229179a197abSLiran Alon * In order for a vCPU to enter VMX operation it must have CR4.VMXE set. 229279a197abSLiran Alon * Since it was set, CR4.VMXE must remain set as long as vCPU is in 229379a197abSLiran Alon * VMX operation. This is because CR4.VMXE is one of the bits set 229479a197abSLiran Alon * in MSR_IA32_VMX_CR4_FIXED1. 229579a197abSLiran Alon * 229679a197abSLiran Alon * There is one exception to above statement when vCPU enters SMM mode. 229779a197abSLiran Alon * When a vCPU enters SMM mode, it temporarily exit VMX operation and 229879a197abSLiran Alon * may also reset CR4.VMXE during execution in SMM mode. 229979a197abSLiran Alon * When vCPU exits SMM mode, vCPU state is restored to be in VMX operation 230079a197abSLiran Alon * and CR4.VMXE is restored to it's original value of being set. 230179a197abSLiran Alon * 230279a197abSLiran Alon * Therefore, when vCPU is not in SMM mode, we can infer whether 230379a197abSLiran Alon * VMX is being used by examining CR4.VMXE. Otherwise, we cannot 230479a197abSLiran Alon * know for certain. 230579a197abSLiran Alon */ 230679a197abSLiran Alon static inline bool cpu_vmx_maybe_enabled(CPUX86State *env) 230779a197abSLiran Alon { 230879a197abSLiran Alon return cpu_has_vmx(env) && 230979a197abSLiran Alon ((env->cr[4] & CR4_VMXE_MASK) || (env->hflags & HF_SMM_MASK)); 231079a197abSLiran Alon } 231179a197abSLiran Alon 2312616a89eaSPaolo Bonzini /* excp_helper.c */ 2313616a89eaSPaolo Bonzini int get_pg_mode(CPUX86State *env); 2314616a89eaSPaolo Bonzini 2315fcf5ef2aSThomas Huth /* fpu_helper.c */ 23161d8ad165SYang Zhong void update_fp_status(CPUX86State *env); 23171d8ad165SYang Zhong void update_mxcsr_status(CPUX86State *env); 2318418b0f93SJoseph Myers void update_mxcsr_from_sse_status(CPUX86State *env); 23191d8ad165SYang Zhong 23201d8ad165SYang Zhong static inline void cpu_set_mxcsr(CPUX86State *env, uint32_t mxcsr) 23211d8ad165SYang Zhong { 23221d8ad165SYang Zhong env->mxcsr = mxcsr; 23231d8ad165SYang Zhong if (tcg_enabled()) { 23241d8ad165SYang Zhong update_mxcsr_status(env); 23251d8ad165SYang Zhong } 23261d8ad165SYang Zhong } 23271d8ad165SYang Zhong 23281d8ad165SYang Zhong static inline void cpu_set_fpuc(CPUX86State *env, uint16_t fpuc) 23291d8ad165SYang Zhong { 23301d8ad165SYang Zhong env->fpuc = fpuc; 23311d8ad165SYang Zhong if (tcg_enabled()) { 23321d8ad165SYang Zhong update_fp_status(env); 23331d8ad165SYang Zhong } 23341d8ad165SYang Zhong } 2335fcf5ef2aSThomas Huth 2336fcf5ef2aSThomas Huth /* svm_helper.c */ 233727bd3216SRichard Henderson #ifdef CONFIG_USER_ONLY 233827bd3216SRichard Henderson static inline void 233927bd3216SRichard Henderson cpu_svm_check_intercept_param(CPUX86State *env1, uint32_t type, 234027bd3216SRichard Henderson uint64_t param, uintptr_t retaddr) 234127bd3216SRichard Henderson { /* no-op */ } 2342813c6459SLara Lazier static inline bool 2343813c6459SLara Lazier cpu_svm_has_intercept(CPUX86State *env, uint32_t type) 2344813c6459SLara Lazier { return false; } 234527bd3216SRichard Henderson #else 2346fcf5ef2aSThomas Huth void cpu_svm_check_intercept_param(CPUX86State *env1, uint32_t type, 234765c9d60aSPaolo Bonzini uint64_t param, uintptr_t retaddr); 2348813c6459SLara Lazier bool cpu_svm_has_intercept(CPUX86State *env, uint32_t type); 234927bd3216SRichard Henderson #endif 235027bd3216SRichard Henderson 2351fcf5ef2aSThomas Huth /* apic.c */ 2352fcf5ef2aSThomas Huth void cpu_report_tpr_access(CPUX86State *env, TPRAccess access); 2353fcf5ef2aSThomas Huth void apic_handle_tpr_access_report(DeviceState *d, target_ulong ip, 2354fcf5ef2aSThomas Huth TPRAccess access); 2355fcf5ef2aSThomas Huth 2356dcafd1efSEduardo Habkost /* Special values for X86CPUVersion: */ 2357dcafd1efSEduardo Habkost 2358dcafd1efSEduardo Habkost /* Resolve to latest CPU version */ 2359dcafd1efSEduardo Habkost #define CPU_VERSION_LATEST -1 2360dcafd1efSEduardo Habkost 23610788a56bSEduardo Habkost /* 23620788a56bSEduardo Habkost * Resolve to version defined by current machine type. 23630788a56bSEduardo Habkost * See x86_cpu_set_default_version() 23640788a56bSEduardo Habkost */ 23650788a56bSEduardo Habkost #define CPU_VERSION_AUTO -2 23660788a56bSEduardo Habkost 2367dcafd1efSEduardo Habkost /* Don't resolve to any versioned CPU models, like old QEMU versions */ 2368dcafd1efSEduardo Habkost #define CPU_VERSION_LEGACY 0 2369dcafd1efSEduardo Habkost 2370dcafd1efSEduardo Habkost typedef int X86CPUVersion; 2371dcafd1efSEduardo Habkost 23720788a56bSEduardo Habkost /* 23730788a56bSEduardo Habkost * Set default CPU model version for CPU models having 23740788a56bSEduardo Habkost * version == CPU_VERSION_AUTO. 23750788a56bSEduardo Habkost */ 23760788a56bSEduardo Habkost void x86_cpu_set_default_version(X86CPUVersion version); 23770788a56bSEduardo Habkost 2378b5c6a3c1SPhilippe Mathieu-Daudé #ifndef CONFIG_USER_ONLY 2379b5c6a3c1SPhilippe Mathieu-Daudé 2380fcf5ef2aSThomas Huth #define APIC_DEFAULT_ADDRESS 0xfee00000 2381fcf5ef2aSThomas Huth #define APIC_SPACE_SIZE 0x100000 2382fcf5ef2aSThomas Huth 23830c36af8cSClaudio Fontana /* cpu-dump.c */ 2384d3fd9e4bSMarkus Armbruster void x86_cpu_dump_local_apic_state(CPUState *cs, int flags); 2385fcf5ef2aSThomas Huth 2386b5c6a3c1SPhilippe Mathieu-Daudé #endif 2387b5c6a3c1SPhilippe Mathieu-Daudé 2388fcf5ef2aSThomas Huth /* cpu.c */ 2389fcf5ef2aSThomas Huth bool cpu_is_bsp(X86CPU *cpu); 2390fcf5ef2aSThomas Huth 2391c0198c5fSDavid Edmondson void x86_cpu_xrstor_all_areas(X86CPU *cpu, const void *buf, uint32_t buflen); 2392c0198c5fSDavid Edmondson void x86_cpu_xsave_all_areas(X86CPU *cpu, void *buf, uint32_t buflen); 23935d245678SPaolo Bonzini uint32_t xsave_area_size(uint64_t mask, bool compacted); 239435b1b927STao Wu void x86_update_hflags(CPUX86State* env); 239535b1b927STao Wu 23962d384d7cSVitaly Kuznetsov static inline bool hyperv_feat_enabled(X86CPU *cpu, int feat) 23972d384d7cSVitaly Kuznetsov { 23982d384d7cSVitaly Kuznetsov return !!(cpu->hyperv_features & BIT(feat)); 23992d384d7cSVitaly Kuznetsov } 24002d384d7cSVitaly Kuznetsov 2401213ff024SLara Lazier static inline uint64_t cr4_reserved_bits(CPUX86State *env) 2402213ff024SLara Lazier { 2403213ff024SLara Lazier uint64_t reserved_bits = CR4_RESERVED_MASK; 2404213ff024SLara Lazier if (!env->features[FEAT_XSAVE]) { 2405213ff024SLara Lazier reserved_bits |= CR4_OSXSAVE_MASK; 2406213ff024SLara Lazier } 2407213ff024SLara Lazier if (!(env->features[FEAT_7_0_EBX] & CPUID_7_0_EBX_SMEP)) { 2408213ff024SLara Lazier reserved_bits |= CR4_SMEP_MASK; 2409213ff024SLara Lazier } 2410213ff024SLara Lazier if (!(env->features[FEAT_7_0_EBX] & CPUID_7_0_EBX_SMAP)) { 2411213ff024SLara Lazier reserved_bits |= CR4_SMAP_MASK; 2412213ff024SLara Lazier } 2413213ff024SLara Lazier if (!(env->features[FEAT_7_0_EBX] & CPUID_7_0_EBX_FSGSBASE)) { 2414213ff024SLara Lazier reserved_bits |= CR4_FSGSBASE_MASK; 2415213ff024SLara Lazier } 2416213ff024SLara Lazier if (!(env->features[FEAT_7_0_ECX] & CPUID_7_0_ECX_PKU)) { 2417213ff024SLara Lazier reserved_bits |= CR4_PKE_MASK; 2418213ff024SLara Lazier } 2419213ff024SLara Lazier if (!(env->features[FEAT_7_0_ECX] & CPUID_7_0_ECX_LA57)) { 2420213ff024SLara Lazier reserved_bits |= CR4_LA57_MASK; 2421213ff024SLara Lazier } 2422213ff024SLara Lazier if (!(env->features[FEAT_7_0_ECX] & CPUID_7_0_ECX_UMIP)) { 2423213ff024SLara Lazier reserved_bits |= CR4_UMIP_MASK; 2424213ff024SLara Lazier } 2425213ff024SLara Lazier if (!(env->features[FEAT_7_0_ECX] & CPUID_7_0_ECX_PKS)) { 2426213ff024SLara Lazier reserved_bits |= CR4_PKS_MASK; 2427213ff024SLara Lazier } 2428213ff024SLara Lazier return reserved_bits; 2429213ff024SLara Lazier } 2430213ff024SLara Lazier 24317760bb06SLara Lazier static inline bool ctl_has_irq(CPUX86State *env) 24327760bb06SLara Lazier { 24337760bb06SLara Lazier uint32_t int_prio; 24347760bb06SLara Lazier uint32_t tpr; 24357760bb06SLara Lazier 24367760bb06SLara Lazier int_prio = (env->int_ctl & V_INTR_PRIO_MASK) >> V_INTR_PRIO_SHIFT; 24377760bb06SLara Lazier tpr = env->int_ctl & V_TPR_MASK; 24387760bb06SLara Lazier 24397760bb06SLara Lazier if (env->int_ctl & V_IGN_TPR_MASK) { 24407760bb06SLara Lazier return (env->int_ctl & V_IRQ_MASK); 24417760bb06SLara Lazier } 24427760bb06SLara Lazier 24437760bb06SLara Lazier return (env->int_ctl & V_IRQ_MASK) && (int_prio >= tpr); 24447760bb06SLara Lazier } 24457760bb06SLara Lazier 2446b26491b4SRichard Henderson #if defined(TARGET_X86_64) && \ 2447b26491b4SRichard Henderson defined(CONFIG_USER_ONLY) && \ 2448b26491b4SRichard Henderson defined(CONFIG_LINUX) 2449b26491b4SRichard Henderson # define TARGET_VSYSCALL_PAGE (UINT64_C(-10) << 20) 2450b26491b4SRichard Henderson #endif 2451b26491b4SRichard Henderson 2452fcf5ef2aSThomas Huth #endif /* I386_CPU_H */ 2453