161766fe9SRichard Henderson /* 261766fe9SRichard Henderson * HPPA emulation cpu translation for qemu. 361766fe9SRichard Henderson * 461766fe9SRichard Henderson * Copyright (c) 2016 Richard Henderson <rth@twiddle.net> 561766fe9SRichard Henderson * 661766fe9SRichard Henderson * This library is free software; you can redistribute it and/or 761766fe9SRichard Henderson * modify it under the terms of the GNU Lesser General Public 861766fe9SRichard Henderson * License as published by the Free Software Foundation; either 9d6ea4236SChetan Pant * version 2.1 of the License, or (at your option) any later version. 1061766fe9SRichard Henderson * 1161766fe9SRichard Henderson * This library is distributed in the hope that it will be useful, 1261766fe9SRichard Henderson * but WITHOUT ANY WARRANTY; without even the implied warranty of 1361766fe9SRichard Henderson * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 1461766fe9SRichard Henderson * Lesser General Public License for more details. 1561766fe9SRichard Henderson * 1661766fe9SRichard Henderson * You should have received a copy of the GNU Lesser General Public 1761766fe9SRichard Henderson * License along with this library; if not, see <http://www.gnu.org/licenses/>. 1861766fe9SRichard Henderson */ 1961766fe9SRichard Henderson 2061766fe9SRichard Henderson #include "qemu/osdep.h" 2161766fe9SRichard Henderson #include "cpu.h" 2261766fe9SRichard Henderson #include "disas/disas.h" 2361766fe9SRichard Henderson #include "qemu/host-utils.h" 2461766fe9SRichard Henderson #include "exec/exec-all.h" 25dcb32f1dSPhilippe Mathieu-Daudé #include "tcg/tcg-op.h" 2661766fe9SRichard Henderson #include "exec/helper-proto.h" 2761766fe9SRichard Henderson #include "exec/helper-gen.h" 28869051eaSRichard Henderson #include "exec/translator.h" 2961766fe9SRichard Henderson #include "exec/log.h" 3061766fe9SRichard Henderson 31d53106c9SRichard Henderson #define HELPER_H "helper.h" 32d53106c9SRichard Henderson #include "exec/helper-info.c.inc" 33d53106c9SRichard Henderson #undef HELPER_H 34d53106c9SRichard Henderson 35d53106c9SRichard Henderson 36eaa3783bSRichard Henderson /* Since we have a distinction between register size and address size, 37eaa3783bSRichard Henderson we need to redefine all of these. */ 38eaa3783bSRichard Henderson 39eaa3783bSRichard Henderson #undef TCGv 40eaa3783bSRichard Henderson #undef tcg_temp_new 41eaa3783bSRichard Henderson #undef tcg_global_mem_new 42eaa3783bSRichard Henderson 43eaa3783bSRichard Henderson #if TARGET_LONG_BITS == 64 44eaa3783bSRichard Henderson #define TCGv_tl TCGv_i64 45eaa3783bSRichard Henderson #define tcg_temp_new_tl tcg_temp_new_i64 46eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64 47eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl tcg_gen_mov_i64 48eaa3783bSRichard Henderson #else 49eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl tcg_gen_extu_i32_i64 50eaa3783bSRichard Henderson #endif 51eaa3783bSRichard Henderson #else 52eaa3783bSRichard Henderson #define TCGv_tl TCGv_i32 53eaa3783bSRichard Henderson #define tcg_temp_new_tl tcg_temp_new_i32 54eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl tcg_gen_mov_i32 55eaa3783bSRichard Henderson #endif 56eaa3783bSRichard Henderson 57eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64 58eaa3783bSRichard Henderson #define TCGv_reg TCGv_i64 59eaa3783bSRichard Henderson 60eaa3783bSRichard Henderson #define tcg_temp_new tcg_temp_new_i64 61eaa3783bSRichard Henderson #define tcg_global_mem_new tcg_global_mem_new_i64 62eaa3783bSRichard Henderson 63eaa3783bSRichard Henderson #define tcg_gen_movi_reg tcg_gen_movi_i64 64eaa3783bSRichard Henderson #define tcg_gen_mov_reg tcg_gen_mov_i64 65eaa3783bSRichard Henderson #define tcg_gen_ld8u_reg tcg_gen_ld8u_i64 66eaa3783bSRichard Henderson #define tcg_gen_ld8s_reg tcg_gen_ld8s_i64 67eaa3783bSRichard Henderson #define tcg_gen_ld16u_reg tcg_gen_ld16u_i64 68eaa3783bSRichard Henderson #define tcg_gen_ld16s_reg tcg_gen_ld16s_i64 69eaa3783bSRichard Henderson #define tcg_gen_ld32u_reg tcg_gen_ld32u_i64 70eaa3783bSRichard Henderson #define tcg_gen_ld32s_reg tcg_gen_ld32s_i64 71eaa3783bSRichard Henderson #define tcg_gen_ld_reg tcg_gen_ld_i64 72eaa3783bSRichard Henderson #define tcg_gen_st8_reg tcg_gen_st8_i64 73eaa3783bSRichard Henderson #define tcg_gen_st16_reg tcg_gen_st16_i64 74eaa3783bSRichard Henderson #define tcg_gen_st32_reg tcg_gen_st32_i64 75eaa3783bSRichard Henderson #define tcg_gen_st_reg tcg_gen_st_i64 76eaa3783bSRichard Henderson #define tcg_gen_add_reg tcg_gen_add_i64 77eaa3783bSRichard Henderson #define tcg_gen_addi_reg tcg_gen_addi_i64 78eaa3783bSRichard Henderson #define tcg_gen_sub_reg tcg_gen_sub_i64 79eaa3783bSRichard Henderson #define tcg_gen_neg_reg tcg_gen_neg_i64 80eaa3783bSRichard Henderson #define tcg_gen_subfi_reg tcg_gen_subfi_i64 81eaa3783bSRichard Henderson #define tcg_gen_subi_reg tcg_gen_subi_i64 82eaa3783bSRichard Henderson #define tcg_gen_and_reg tcg_gen_and_i64 83eaa3783bSRichard Henderson #define tcg_gen_andi_reg tcg_gen_andi_i64 84eaa3783bSRichard Henderson #define tcg_gen_or_reg tcg_gen_or_i64 85eaa3783bSRichard Henderson #define tcg_gen_ori_reg tcg_gen_ori_i64 86eaa3783bSRichard Henderson #define tcg_gen_xor_reg tcg_gen_xor_i64 87eaa3783bSRichard Henderson #define tcg_gen_xori_reg tcg_gen_xori_i64 88eaa3783bSRichard Henderson #define tcg_gen_not_reg tcg_gen_not_i64 89eaa3783bSRichard Henderson #define tcg_gen_shl_reg tcg_gen_shl_i64 90eaa3783bSRichard Henderson #define tcg_gen_shli_reg tcg_gen_shli_i64 91eaa3783bSRichard Henderson #define tcg_gen_shr_reg tcg_gen_shr_i64 92eaa3783bSRichard Henderson #define tcg_gen_shri_reg tcg_gen_shri_i64 93eaa3783bSRichard Henderson #define tcg_gen_sar_reg tcg_gen_sar_i64 94eaa3783bSRichard Henderson #define tcg_gen_sari_reg tcg_gen_sari_i64 95eaa3783bSRichard Henderson #define tcg_gen_brcond_reg tcg_gen_brcond_i64 96eaa3783bSRichard Henderson #define tcg_gen_brcondi_reg tcg_gen_brcondi_i64 97eaa3783bSRichard Henderson #define tcg_gen_setcond_reg tcg_gen_setcond_i64 98eaa3783bSRichard Henderson #define tcg_gen_setcondi_reg tcg_gen_setcondi_i64 99eaa3783bSRichard Henderson #define tcg_gen_mul_reg tcg_gen_mul_i64 100eaa3783bSRichard Henderson #define tcg_gen_muli_reg tcg_gen_muli_i64 101eaa3783bSRichard Henderson #define tcg_gen_div_reg tcg_gen_div_i64 102eaa3783bSRichard Henderson #define tcg_gen_rem_reg tcg_gen_rem_i64 103eaa3783bSRichard Henderson #define tcg_gen_divu_reg tcg_gen_divu_i64 104eaa3783bSRichard Henderson #define tcg_gen_remu_reg tcg_gen_remu_i64 105eaa3783bSRichard Henderson #define tcg_gen_discard_reg tcg_gen_discard_i64 106eaa3783bSRichard Henderson #define tcg_gen_trunc_reg_i32 tcg_gen_extrl_i64_i32 107eaa3783bSRichard Henderson #define tcg_gen_trunc_i64_reg tcg_gen_mov_i64 108eaa3783bSRichard Henderson #define tcg_gen_extu_i32_reg tcg_gen_extu_i32_i64 109eaa3783bSRichard Henderson #define tcg_gen_ext_i32_reg tcg_gen_ext_i32_i64 110eaa3783bSRichard Henderson #define tcg_gen_extu_reg_i64 tcg_gen_mov_i64 111eaa3783bSRichard Henderson #define tcg_gen_ext_reg_i64 tcg_gen_mov_i64 112eaa3783bSRichard Henderson #define tcg_gen_ext8u_reg tcg_gen_ext8u_i64 113eaa3783bSRichard Henderson #define tcg_gen_ext8s_reg tcg_gen_ext8s_i64 114eaa3783bSRichard Henderson #define tcg_gen_ext16u_reg tcg_gen_ext16u_i64 115eaa3783bSRichard Henderson #define tcg_gen_ext16s_reg tcg_gen_ext16s_i64 116eaa3783bSRichard Henderson #define tcg_gen_ext32u_reg tcg_gen_ext32u_i64 117eaa3783bSRichard Henderson #define tcg_gen_ext32s_reg tcg_gen_ext32s_i64 118eaa3783bSRichard Henderson #define tcg_gen_bswap16_reg tcg_gen_bswap16_i64 119eaa3783bSRichard Henderson #define tcg_gen_bswap32_reg tcg_gen_bswap32_i64 120eaa3783bSRichard Henderson #define tcg_gen_bswap64_reg tcg_gen_bswap64_i64 121eaa3783bSRichard Henderson #define tcg_gen_concat_reg_i64 tcg_gen_concat32_i64 122eaa3783bSRichard Henderson #define tcg_gen_andc_reg tcg_gen_andc_i64 123eaa3783bSRichard Henderson #define tcg_gen_eqv_reg tcg_gen_eqv_i64 124eaa3783bSRichard Henderson #define tcg_gen_nand_reg tcg_gen_nand_i64 125eaa3783bSRichard Henderson #define tcg_gen_nor_reg tcg_gen_nor_i64 126eaa3783bSRichard Henderson #define tcg_gen_orc_reg tcg_gen_orc_i64 127eaa3783bSRichard Henderson #define tcg_gen_clz_reg tcg_gen_clz_i64 128eaa3783bSRichard Henderson #define tcg_gen_ctz_reg tcg_gen_ctz_i64 129eaa3783bSRichard Henderson #define tcg_gen_clzi_reg tcg_gen_clzi_i64 130eaa3783bSRichard Henderson #define tcg_gen_ctzi_reg tcg_gen_ctzi_i64 131eaa3783bSRichard Henderson #define tcg_gen_clrsb_reg tcg_gen_clrsb_i64 132eaa3783bSRichard Henderson #define tcg_gen_ctpop_reg tcg_gen_ctpop_i64 133eaa3783bSRichard Henderson #define tcg_gen_rotl_reg tcg_gen_rotl_i64 134eaa3783bSRichard Henderson #define tcg_gen_rotli_reg tcg_gen_rotli_i64 135eaa3783bSRichard Henderson #define tcg_gen_rotr_reg tcg_gen_rotr_i64 136eaa3783bSRichard Henderson #define tcg_gen_rotri_reg tcg_gen_rotri_i64 137eaa3783bSRichard Henderson #define tcg_gen_deposit_reg tcg_gen_deposit_i64 138eaa3783bSRichard Henderson #define tcg_gen_deposit_z_reg tcg_gen_deposit_z_i64 139eaa3783bSRichard Henderson #define tcg_gen_extract_reg tcg_gen_extract_i64 140eaa3783bSRichard Henderson #define tcg_gen_sextract_reg tcg_gen_sextract_i64 14105bfd4dbSRichard Henderson #define tcg_gen_extract2_reg tcg_gen_extract2_i64 14229dd6f64SRichard Henderson #define tcg_constant_reg tcg_constant_i64 143eaa3783bSRichard Henderson #define tcg_gen_movcond_reg tcg_gen_movcond_i64 144eaa3783bSRichard Henderson #define tcg_gen_add2_reg tcg_gen_add2_i64 145eaa3783bSRichard Henderson #define tcg_gen_sub2_reg tcg_gen_sub2_i64 146eaa3783bSRichard Henderson #define tcg_gen_qemu_ld_reg tcg_gen_qemu_ld_i64 147eaa3783bSRichard Henderson #define tcg_gen_qemu_st_reg tcg_gen_qemu_st_i64 148eaa3783bSRichard Henderson #define tcg_gen_atomic_xchg_reg tcg_gen_atomic_xchg_i64 1495bfa8034SRichard Henderson #define tcg_gen_trunc_reg_ptr tcg_gen_trunc_i64_ptr 150eaa3783bSRichard Henderson #else 151eaa3783bSRichard Henderson #define TCGv_reg TCGv_i32 152eaa3783bSRichard Henderson #define tcg_temp_new tcg_temp_new_i32 153eaa3783bSRichard Henderson #define tcg_global_mem_new tcg_global_mem_new_i32 154eaa3783bSRichard Henderson 155eaa3783bSRichard Henderson #define tcg_gen_movi_reg tcg_gen_movi_i32 156eaa3783bSRichard Henderson #define tcg_gen_mov_reg tcg_gen_mov_i32 157eaa3783bSRichard Henderson #define tcg_gen_ld8u_reg tcg_gen_ld8u_i32 158eaa3783bSRichard Henderson #define tcg_gen_ld8s_reg tcg_gen_ld8s_i32 159eaa3783bSRichard Henderson #define tcg_gen_ld16u_reg tcg_gen_ld16u_i32 160eaa3783bSRichard Henderson #define tcg_gen_ld16s_reg tcg_gen_ld16s_i32 161eaa3783bSRichard Henderson #define tcg_gen_ld32u_reg tcg_gen_ld_i32 162eaa3783bSRichard Henderson #define tcg_gen_ld32s_reg tcg_gen_ld_i32 163eaa3783bSRichard Henderson #define tcg_gen_ld_reg tcg_gen_ld_i32 164eaa3783bSRichard Henderson #define tcg_gen_st8_reg tcg_gen_st8_i32 165eaa3783bSRichard Henderson #define tcg_gen_st16_reg tcg_gen_st16_i32 166eaa3783bSRichard Henderson #define tcg_gen_st32_reg tcg_gen_st32_i32 167eaa3783bSRichard Henderson #define tcg_gen_st_reg tcg_gen_st_i32 168eaa3783bSRichard Henderson #define tcg_gen_add_reg tcg_gen_add_i32 169eaa3783bSRichard Henderson #define tcg_gen_addi_reg tcg_gen_addi_i32 170eaa3783bSRichard Henderson #define tcg_gen_sub_reg tcg_gen_sub_i32 171eaa3783bSRichard Henderson #define tcg_gen_neg_reg tcg_gen_neg_i32 172eaa3783bSRichard Henderson #define tcg_gen_subfi_reg tcg_gen_subfi_i32 173eaa3783bSRichard Henderson #define tcg_gen_subi_reg tcg_gen_subi_i32 174eaa3783bSRichard Henderson #define tcg_gen_and_reg tcg_gen_and_i32 175eaa3783bSRichard Henderson #define tcg_gen_andi_reg tcg_gen_andi_i32 176eaa3783bSRichard Henderson #define tcg_gen_or_reg tcg_gen_or_i32 177eaa3783bSRichard Henderson #define tcg_gen_ori_reg tcg_gen_ori_i32 178eaa3783bSRichard Henderson #define tcg_gen_xor_reg tcg_gen_xor_i32 179eaa3783bSRichard Henderson #define tcg_gen_xori_reg tcg_gen_xori_i32 180eaa3783bSRichard Henderson #define tcg_gen_not_reg tcg_gen_not_i32 181eaa3783bSRichard Henderson #define tcg_gen_shl_reg tcg_gen_shl_i32 182eaa3783bSRichard Henderson #define tcg_gen_shli_reg tcg_gen_shli_i32 183eaa3783bSRichard Henderson #define tcg_gen_shr_reg tcg_gen_shr_i32 184eaa3783bSRichard Henderson #define tcg_gen_shri_reg tcg_gen_shri_i32 185eaa3783bSRichard Henderson #define tcg_gen_sar_reg tcg_gen_sar_i32 186eaa3783bSRichard Henderson #define tcg_gen_sari_reg tcg_gen_sari_i32 187eaa3783bSRichard Henderson #define tcg_gen_brcond_reg tcg_gen_brcond_i32 188eaa3783bSRichard Henderson #define tcg_gen_brcondi_reg tcg_gen_brcondi_i32 189eaa3783bSRichard Henderson #define tcg_gen_setcond_reg tcg_gen_setcond_i32 190eaa3783bSRichard Henderson #define tcg_gen_setcondi_reg tcg_gen_setcondi_i32 191eaa3783bSRichard Henderson #define tcg_gen_mul_reg tcg_gen_mul_i32 192eaa3783bSRichard Henderson #define tcg_gen_muli_reg tcg_gen_muli_i32 193eaa3783bSRichard Henderson #define tcg_gen_div_reg tcg_gen_div_i32 194eaa3783bSRichard Henderson #define tcg_gen_rem_reg tcg_gen_rem_i32 195eaa3783bSRichard Henderson #define tcg_gen_divu_reg tcg_gen_divu_i32 196eaa3783bSRichard Henderson #define tcg_gen_remu_reg tcg_gen_remu_i32 197eaa3783bSRichard Henderson #define tcg_gen_discard_reg tcg_gen_discard_i32 198eaa3783bSRichard Henderson #define tcg_gen_trunc_reg_i32 tcg_gen_mov_i32 199eaa3783bSRichard Henderson #define tcg_gen_trunc_i64_reg tcg_gen_extrl_i64_i32 200eaa3783bSRichard Henderson #define tcg_gen_extu_i32_reg tcg_gen_mov_i32 201eaa3783bSRichard Henderson #define tcg_gen_ext_i32_reg tcg_gen_mov_i32 202eaa3783bSRichard Henderson #define tcg_gen_extu_reg_i64 tcg_gen_extu_i32_i64 203eaa3783bSRichard Henderson #define tcg_gen_ext_reg_i64 tcg_gen_ext_i32_i64 204eaa3783bSRichard Henderson #define tcg_gen_ext8u_reg tcg_gen_ext8u_i32 205eaa3783bSRichard Henderson #define tcg_gen_ext8s_reg tcg_gen_ext8s_i32 206eaa3783bSRichard Henderson #define tcg_gen_ext16u_reg tcg_gen_ext16u_i32 207eaa3783bSRichard Henderson #define tcg_gen_ext16s_reg tcg_gen_ext16s_i32 208eaa3783bSRichard Henderson #define tcg_gen_ext32u_reg tcg_gen_mov_i32 209eaa3783bSRichard Henderson #define tcg_gen_ext32s_reg tcg_gen_mov_i32 210eaa3783bSRichard Henderson #define tcg_gen_bswap16_reg tcg_gen_bswap16_i32 211eaa3783bSRichard Henderson #define tcg_gen_bswap32_reg tcg_gen_bswap32_i32 212eaa3783bSRichard Henderson #define tcg_gen_concat_reg_i64 tcg_gen_concat_i32_i64 213eaa3783bSRichard Henderson #define tcg_gen_andc_reg tcg_gen_andc_i32 214eaa3783bSRichard Henderson #define tcg_gen_eqv_reg tcg_gen_eqv_i32 215eaa3783bSRichard Henderson #define tcg_gen_nand_reg tcg_gen_nand_i32 216eaa3783bSRichard Henderson #define tcg_gen_nor_reg tcg_gen_nor_i32 217eaa3783bSRichard Henderson #define tcg_gen_orc_reg tcg_gen_orc_i32 218eaa3783bSRichard Henderson #define tcg_gen_clz_reg tcg_gen_clz_i32 219eaa3783bSRichard Henderson #define tcg_gen_ctz_reg tcg_gen_ctz_i32 220eaa3783bSRichard Henderson #define tcg_gen_clzi_reg tcg_gen_clzi_i32 221eaa3783bSRichard Henderson #define tcg_gen_ctzi_reg tcg_gen_ctzi_i32 222eaa3783bSRichard Henderson #define tcg_gen_clrsb_reg tcg_gen_clrsb_i32 223eaa3783bSRichard Henderson #define tcg_gen_ctpop_reg tcg_gen_ctpop_i32 224eaa3783bSRichard Henderson #define tcg_gen_rotl_reg tcg_gen_rotl_i32 225eaa3783bSRichard Henderson #define tcg_gen_rotli_reg tcg_gen_rotli_i32 226eaa3783bSRichard Henderson #define tcg_gen_rotr_reg tcg_gen_rotr_i32 227eaa3783bSRichard Henderson #define tcg_gen_rotri_reg tcg_gen_rotri_i32 228eaa3783bSRichard Henderson #define tcg_gen_deposit_reg tcg_gen_deposit_i32 229eaa3783bSRichard Henderson #define tcg_gen_deposit_z_reg tcg_gen_deposit_z_i32 230eaa3783bSRichard Henderson #define tcg_gen_extract_reg tcg_gen_extract_i32 231eaa3783bSRichard Henderson #define tcg_gen_sextract_reg tcg_gen_sextract_i32 23205bfd4dbSRichard Henderson #define tcg_gen_extract2_reg tcg_gen_extract2_i32 23329dd6f64SRichard Henderson #define tcg_constant_reg tcg_constant_i32 234eaa3783bSRichard Henderson #define tcg_gen_movcond_reg tcg_gen_movcond_i32 235eaa3783bSRichard Henderson #define tcg_gen_add2_reg tcg_gen_add2_i32 236eaa3783bSRichard Henderson #define tcg_gen_sub2_reg tcg_gen_sub2_i32 237eaa3783bSRichard Henderson #define tcg_gen_qemu_ld_reg tcg_gen_qemu_ld_i32 238eaa3783bSRichard Henderson #define tcg_gen_qemu_st_reg tcg_gen_qemu_st_i32 239eaa3783bSRichard Henderson #define tcg_gen_atomic_xchg_reg tcg_gen_atomic_xchg_i32 2405bfa8034SRichard Henderson #define tcg_gen_trunc_reg_ptr tcg_gen_ext_i32_ptr 241eaa3783bSRichard Henderson #endif /* TARGET_REGISTER_BITS */ 242eaa3783bSRichard Henderson 24361766fe9SRichard Henderson typedef struct DisasCond { 24461766fe9SRichard Henderson TCGCond c; 245eaa3783bSRichard Henderson TCGv_reg a0, a1; 24661766fe9SRichard Henderson } DisasCond; 24761766fe9SRichard Henderson 24861766fe9SRichard Henderson typedef struct DisasContext { 249d01a3625SRichard Henderson DisasContextBase base; 25061766fe9SRichard Henderson CPUState *cs; 25161766fe9SRichard Henderson 252eaa3783bSRichard Henderson target_ureg iaoq_f; 253eaa3783bSRichard Henderson target_ureg iaoq_b; 254eaa3783bSRichard Henderson target_ureg iaoq_n; 255eaa3783bSRichard Henderson TCGv_reg iaoq_n_var; 25661766fe9SRichard Henderson 25761766fe9SRichard Henderson DisasCond null_cond; 25861766fe9SRichard Henderson TCGLabel *null_lab; 25961766fe9SRichard Henderson 2601a19da0dSRichard Henderson uint32_t insn; 261494737b7SRichard Henderson uint32_t tb_flags; 2623d68ee7bSRichard Henderson int mmu_idx; 2633d68ee7bSRichard Henderson int privilege; 26461766fe9SRichard Henderson bool psw_n_nonzero; 265bd6243a3SRichard Henderson bool is_pa20; 266217d1a5eSRichard Henderson 267217d1a5eSRichard Henderson #ifdef CONFIG_USER_ONLY 268217d1a5eSRichard Henderson MemOp unalign; 269217d1a5eSRichard Henderson #endif 27061766fe9SRichard Henderson } DisasContext; 27161766fe9SRichard Henderson 272217d1a5eSRichard Henderson #ifdef CONFIG_USER_ONLY 273217d1a5eSRichard Henderson #define UNALIGN(C) (C)->unalign 274217d1a5eSRichard Henderson #else 2752d4afb03SRichard Henderson #define UNALIGN(C) MO_ALIGN 276217d1a5eSRichard Henderson #endif 277217d1a5eSRichard Henderson 278e36f27efSRichard Henderson /* Note that ssm/rsm instructions number PSW_W and PSW_E differently. */ 279451e4ffdSRichard Henderson static int expand_sm_imm(DisasContext *ctx, int val) 280e36f27efSRichard Henderson { 281e36f27efSRichard Henderson if (val & PSW_SM_E) { 282e36f27efSRichard Henderson val = (val & ~PSW_SM_E) | PSW_E; 283e36f27efSRichard Henderson } 284e36f27efSRichard Henderson if (val & PSW_SM_W) { 285e36f27efSRichard Henderson val = (val & ~PSW_SM_W) | PSW_W; 286e36f27efSRichard Henderson } 287e36f27efSRichard Henderson return val; 288e36f27efSRichard Henderson } 289e36f27efSRichard Henderson 290deee69a1SRichard Henderson /* Inverted space register indicates 0 means sr0 not inferred from base. */ 291451e4ffdSRichard Henderson static int expand_sr3x(DisasContext *ctx, int val) 292deee69a1SRichard Henderson { 293deee69a1SRichard Henderson return ~val; 294deee69a1SRichard Henderson } 295deee69a1SRichard Henderson 2961cd012a5SRichard Henderson /* Convert the M:A bits within a memory insn to the tri-state value 2971cd012a5SRichard Henderson we use for the final M. */ 298451e4ffdSRichard Henderson static int ma_to_m(DisasContext *ctx, int val) 2991cd012a5SRichard Henderson { 3001cd012a5SRichard Henderson return val & 2 ? (val & 1 ? -1 : 1) : 0; 3011cd012a5SRichard Henderson } 3021cd012a5SRichard Henderson 303740038d7SRichard Henderson /* Convert the sign of the displacement to a pre or post-modify. */ 304451e4ffdSRichard Henderson static int pos_to_m(DisasContext *ctx, int val) 305740038d7SRichard Henderson { 306740038d7SRichard Henderson return val ? 1 : -1; 307740038d7SRichard Henderson } 308740038d7SRichard Henderson 309451e4ffdSRichard Henderson static int neg_to_m(DisasContext *ctx, int val) 310740038d7SRichard Henderson { 311740038d7SRichard Henderson return val ? -1 : 1; 312740038d7SRichard Henderson } 313740038d7SRichard Henderson 314740038d7SRichard Henderson /* Used for branch targets and fp memory ops. */ 315451e4ffdSRichard Henderson static int expand_shl2(DisasContext *ctx, int val) 31601afb7beSRichard Henderson { 31701afb7beSRichard Henderson return val << 2; 31801afb7beSRichard Henderson } 31901afb7beSRichard Henderson 320740038d7SRichard Henderson /* Used for fp memory ops. */ 321451e4ffdSRichard Henderson static int expand_shl3(DisasContext *ctx, int val) 322740038d7SRichard Henderson { 323740038d7SRichard Henderson return val << 3; 324740038d7SRichard Henderson } 325740038d7SRichard Henderson 3260588e061SRichard Henderson /* Used for assemble_21. */ 327451e4ffdSRichard Henderson static int expand_shl11(DisasContext *ctx, int val) 3280588e061SRichard Henderson { 3290588e061SRichard Henderson return val << 11; 3300588e061SRichard Henderson } 3310588e061SRichard Henderson 33201afb7beSRichard Henderson 33340f9f908SRichard Henderson /* Include the auto-generated decoder. */ 334abff1abfSPaolo Bonzini #include "decode-insns.c.inc" 33540f9f908SRichard Henderson 33661766fe9SRichard Henderson /* We are not using a goto_tb (for whatever reason), but have updated 33761766fe9SRichard Henderson the iaq (for whatever reason), so don't do it again on exit. */ 338869051eaSRichard Henderson #define DISAS_IAQ_N_UPDATED DISAS_TARGET_0 33961766fe9SRichard Henderson 34061766fe9SRichard Henderson /* We are exiting the TB, but have neither emitted a goto_tb, nor 34161766fe9SRichard Henderson updated the iaq for the next instruction to be executed. */ 342869051eaSRichard Henderson #define DISAS_IAQ_N_STALE DISAS_TARGET_1 34361766fe9SRichard Henderson 344e1b5a5edSRichard Henderson /* Similarly, but we want to return to the main loop immediately 345e1b5a5edSRichard Henderson to recognize unmasked interrupts. */ 346e1b5a5edSRichard Henderson #define DISAS_IAQ_N_STALE_EXIT DISAS_TARGET_2 347c5d0aec2SRichard Henderson #define DISAS_EXIT DISAS_TARGET_3 348e1b5a5edSRichard Henderson 34961766fe9SRichard Henderson /* global register indexes */ 350eaa3783bSRichard Henderson static TCGv_reg cpu_gr[32]; 35133423472SRichard Henderson static TCGv_i64 cpu_sr[4]; 352494737b7SRichard Henderson static TCGv_i64 cpu_srH; 353eaa3783bSRichard Henderson static TCGv_reg cpu_iaoq_f; 354eaa3783bSRichard Henderson static TCGv_reg cpu_iaoq_b; 355c301f34eSRichard Henderson static TCGv_i64 cpu_iasq_f; 356c301f34eSRichard Henderson static TCGv_i64 cpu_iasq_b; 357eaa3783bSRichard Henderson static TCGv_reg cpu_sar; 358eaa3783bSRichard Henderson static TCGv_reg cpu_psw_n; 359eaa3783bSRichard Henderson static TCGv_reg cpu_psw_v; 360eaa3783bSRichard Henderson static TCGv_reg cpu_psw_cb; 361eaa3783bSRichard Henderson static TCGv_reg cpu_psw_cb_msb; 36261766fe9SRichard Henderson 36361766fe9SRichard Henderson void hppa_translate_init(void) 36461766fe9SRichard Henderson { 36561766fe9SRichard Henderson #define DEF_VAR(V) { &cpu_##V, #V, offsetof(CPUHPPAState, V) } 36661766fe9SRichard Henderson 367eaa3783bSRichard Henderson typedef struct { TCGv_reg *var; const char *name; int ofs; } GlobalVar; 36861766fe9SRichard Henderson static const GlobalVar vars[] = { 36935136a77SRichard Henderson { &cpu_sar, "sar", offsetof(CPUHPPAState, cr[CR_SAR]) }, 37061766fe9SRichard Henderson DEF_VAR(psw_n), 37161766fe9SRichard Henderson DEF_VAR(psw_v), 37261766fe9SRichard Henderson DEF_VAR(psw_cb), 37361766fe9SRichard Henderson DEF_VAR(psw_cb_msb), 37461766fe9SRichard Henderson DEF_VAR(iaoq_f), 37561766fe9SRichard Henderson DEF_VAR(iaoq_b), 37661766fe9SRichard Henderson }; 37761766fe9SRichard Henderson 37861766fe9SRichard Henderson #undef DEF_VAR 37961766fe9SRichard Henderson 38061766fe9SRichard Henderson /* Use the symbolic register names that match the disassembler. */ 38161766fe9SRichard Henderson static const char gr_names[32][4] = { 38261766fe9SRichard Henderson "r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7", 38361766fe9SRichard Henderson "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15", 38461766fe9SRichard Henderson "r16", "r17", "r18", "r19", "r20", "r21", "r22", "r23", 38561766fe9SRichard Henderson "r24", "r25", "r26", "r27", "r28", "r29", "r30", "r31" 38661766fe9SRichard Henderson }; 38733423472SRichard Henderson /* SR[4-7] are not global registers so that we can index them. */ 388494737b7SRichard Henderson static const char sr_names[5][4] = { 389494737b7SRichard Henderson "sr0", "sr1", "sr2", "sr3", "srH" 39033423472SRichard Henderson }; 39161766fe9SRichard Henderson 39261766fe9SRichard Henderson int i; 39361766fe9SRichard Henderson 394f764718dSRichard Henderson cpu_gr[0] = NULL; 39561766fe9SRichard Henderson for (i = 1; i < 32; i++) { 396ad75a51eSRichard Henderson cpu_gr[i] = tcg_global_mem_new(tcg_env, 39761766fe9SRichard Henderson offsetof(CPUHPPAState, gr[i]), 39861766fe9SRichard Henderson gr_names[i]); 39961766fe9SRichard Henderson } 40033423472SRichard Henderson for (i = 0; i < 4; i++) { 401ad75a51eSRichard Henderson cpu_sr[i] = tcg_global_mem_new_i64(tcg_env, 40233423472SRichard Henderson offsetof(CPUHPPAState, sr[i]), 40333423472SRichard Henderson sr_names[i]); 40433423472SRichard Henderson } 405ad75a51eSRichard Henderson cpu_srH = tcg_global_mem_new_i64(tcg_env, 406494737b7SRichard Henderson offsetof(CPUHPPAState, sr[4]), 407494737b7SRichard Henderson sr_names[4]); 40861766fe9SRichard Henderson 40961766fe9SRichard Henderson for (i = 0; i < ARRAY_SIZE(vars); ++i) { 41061766fe9SRichard Henderson const GlobalVar *v = &vars[i]; 411ad75a51eSRichard Henderson *v->var = tcg_global_mem_new(tcg_env, v->ofs, v->name); 41261766fe9SRichard Henderson } 413c301f34eSRichard Henderson 414ad75a51eSRichard Henderson cpu_iasq_f = tcg_global_mem_new_i64(tcg_env, 415c301f34eSRichard Henderson offsetof(CPUHPPAState, iasq_f), 416c301f34eSRichard Henderson "iasq_f"); 417ad75a51eSRichard Henderson cpu_iasq_b = tcg_global_mem_new_i64(tcg_env, 418c301f34eSRichard Henderson offsetof(CPUHPPAState, iasq_b), 419c301f34eSRichard Henderson "iasq_b"); 42061766fe9SRichard Henderson } 42161766fe9SRichard Henderson 422129e9cc3SRichard Henderson static DisasCond cond_make_f(void) 423129e9cc3SRichard Henderson { 424f764718dSRichard Henderson return (DisasCond){ 425f764718dSRichard Henderson .c = TCG_COND_NEVER, 426f764718dSRichard Henderson .a0 = NULL, 427f764718dSRichard Henderson .a1 = NULL, 428f764718dSRichard Henderson }; 429129e9cc3SRichard Henderson } 430129e9cc3SRichard Henderson 431df0232feSRichard Henderson static DisasCond cond_make_t(void) 432df0232feSRichard Henderson { 433df0232feSRichard Henderson return (DisasCond){ 434df0232feSRichard Henderson .c = TCG_COND_ALWAYS, 435df0232feSRichard Henderson .a0 = NULL, 436df0232feSRichard Henderson .a1 = NULL, 437df0232feSRichard Henderson }; 438df0232feSRichard Henderson } 439df0232feSRichard Henderson 440129e9cc3SRichard Henderson static DisasCond cond_make_n(void) 441129e9cc3SRichard Henderson { 442f764718dSRichard Henderson return (DisasCond){ 443f764718dSRichard Henderson .c = TCG_COND_NE, 444f764718dSRichard Henderson .a0 = cpu_psw_n, 4456e94937aSRichard Henderson .a1 = tcg_constant_reg(0) 446f764718dSRichard Henderson }; 447129e9cc3SRichard Henderson } 448129e9cc3SRichard Henderson 449b47a4a02SSven Schnelle static DisasCond cond_make_0_tmp(TCGCond c, TCGv_reg a0) 450b47a4a02SSven Schnelle { 451b47a4a02SSven Schnelle assert (c != TCG_COND_NEVER && c != TCG_COND_ALWAYS); 452b47a4a02SSven Schnelle return (DisasCond){ 4536e94937aSRichard Henderson .c = c, .a0 = a0, .a1 = tcg_constant_reg(0) 454b47a4a02SSven Schnelle }; 455b47a4a02SSven Schnelle } 456b47a4a02SSven Schnelle 457eaa3783bSRichard Henderson static DisasCond cond_make_0(TCGCond c, TCGv_reg a0) 458129e9cc3SRichard Henderson { 459b47a4a02SSven Schnelle TCGv_reg tmp = tcg_temp_new(); 460b47a4a02SSven Schnelle tcg_gen_mov_reg(tmp, a0); 461b47a4a02SSven Schnelle return cond_make_0_tmp(c, tmp); 462129e9cc3SRichard Henderson } 463129e9cc3SRichard Henderson 464eaa3783bSRichard Henderson static DisasCond cond_make(TCGCond c, TCGv_reg a0, TCGv_reg a1) 465129e9cc3SRichard Henderson { 466129e9cc3SRichard Henderson DisasCond r = { .c = c }; 467129e9cc3SRichard Henderson 468129e9cc3SRichard Henderson assert (c != TCG_COND_NEVER && c != TCG_COND_ALWAYS); 469129e9cc3SRichard Henderson r.a0 = tcg_temp_new(); 470eaa3783bSRichard Henderson tcg_gen_mov_reg(r.a0, a0); 471129e9cc3SRichard Henderson r.a1 = tcg_temp_new(); 472eaa3783bSRichard Henderson tcg_gen_mov_reg(r.a1, a1); 473129e9cc3SRichard Henderson 474129e9cc3SRichard Henderson return r; 475129e9cc3SRichard Henderson } 476129e9cc3SRichard Henderson 477129e9cc3SRichard Henderson static void cond_free(DisasCond *cond) 478129e9cc3SRichard Henderson { 479129e9cc3SRichard Henderson switch (cond->c) { 480129e9cc3SRichard Henderson default: 481f764718dSRichard Henderson cond->a0 = NULL; 482f764718dSRichard Henderson cond->a1 = NULL; 483129e9cc3SRichard Henderson /* fallthru */ 484129e9cc3SRichard Henderson case TCG_COND_ALWAYS: 485129e9cc3SRichard Henderson cond->c = TCG_COND_NEVER; 486129e9cc3SRichard Henderson break; 487129e9cc3SRichard Henderson case TCG_COND_NEVER: 488129e9cc3SRichard Henderson break; 489129e9cc3SRichard Henderson } 490129e9cc3SRichard Henderson } 491129e9cc3SRichard Henderson 492eaa3783bSRichard Henderson static TCGv_reg load_gpr(DisasContext *ctx, unsigned reg) 49361766fe9SRichard Henderson { 49461766fe9SRichard Henderson if (reg == 0) { 495e12c6309SRichard Henderson TCGv_reg t = tcg_temp_new(); 496eaa3783bSRichard Henderson tcg_gen_movi_reg(t, 0); 49761766fe9SRichard Henderson return t; 49861766fe9SRichard Henderson } else { 49961766fe9SRichard Henderson return cpu_gr[reg]; 50061766fe9SRichard Henderson } 50161766fe9SRichard Henderson } 50261766fe9SRichard Henderson 503eaa3783bSRichard Henderson static TCGv_reg dest_gpr(DisasContext *ctx, unsigned reg) 50461766fe9SRichard Henderson { 505129e9cc3SRichard Henderson if (reg == 0 || ctx->null_cond.c != TCG_COND_NEVER) { 506e12c6309SRichard Henderson return tcg_temp_new(); 50761766fe9SRichard Henderson } else { 50861766fe9SRichard Henderson return cpu_gr[reg]; 50961766fe9SRichard Henderson } 51061766fe9SRichard Henderson } 51161766fe9SRichard Henderson 512eaa3783bSRichard Henderson static void save_or_nullify(DisasContext *ctx, TCGv_reg dest, TCGv_reg t) 513129e9cc3SRichard Henderson { 514129e9cc3SRichard Henderson if (ctx->null_cond.c != TCG_COND_NEVER) { 515eaa3783bSRichard Henderson tcg_gen_movcond_reg(ctx->null_cond.c, dest, ctx->null_cond.a0, 516129e9cc3SRichard Henderson ctx->null_cond.a1, dest, t); 517129e9cc3SRichard Henderson } else { 518eaa3783bSRichard Henderson tcg_gen_mov_reg(dest, t); 519129e9cc3SRichard Henderson } 520129e9cc3SRichard Henderson } 521129e9cc3SRichard Henderson 522eaa3783bSRichard Henderson static void save_gpr(DisasContext *ctx, unsigned reg, TCGv_reg t) 523129e9cc3SRichard Henderson { 524129e9cc3SRichard Henderson if (reg != 0) { 525129e9cc3SRichard Henderson save_or_nullify(ctx, cpu_gr[reg], t); 526129e9cc3SRichard Henderson } 527129e9cc3SRichard Henderson } 528129e9cc3SRichard Henderson 529e03b5686SMarc-André Lureau #if HOST_BIG_ENDIAN 53096d6407fSRichard Henderson # define HI_OFS 0 53196d6407fSRichard Henderson # define LO_OFS 4 53296d6407fSRichard Henderson #else 53396d6407fSRichard Henderson # define HI_OFS 4 53496d6407fSRichard Henderson # define LO_OFS 0 53596d6407fSRichard Henderson #endif 53696d6407fSRichard Henderson 53796d6407fSRichard Henderson static TCGv_i32 load_frw_i32(unsigned rt) 53896d6407fSRichard Henderson { 53996d6407fSRichard Henderson TCGv_i32 ret = tcg_temp_new_i32(); 540ad75a51eSRichard Henderson tcg_gen_ld_i32(ret, tcg_env, 54196d6407fSRichard Henderson offsetof(CPUHPPAState, fr[rt & 31]) 54296d6407fSRichard Henderson + (rt & 32 ? LO_OFS : HI_OFS)); 54396d6407fSRichard Henderson return ret; 54496d6407fSRichard Henderson } 54596d6407fSRichard Henderson 546ebe9383cSRichard Henderson static TCGv_i32 load_frw0_i32(unsigned rt) 547ebe9383cSRichard Henderson { 548ebe9383cSRichard Henderson if (rt == 0) { 5490992a930SRichard Henderson TCGv_i32 ret = tcg_temp_new_i32(); 5500992a930SRichard Henderson tcg_gen_movi_i32(ret, 0); 5510992a930SRichard Henderson return ret; 552ebe9383cSRichard Henderson } else { 553ebe9383cSRichard Henderson return load_frw_i32(rt); 554ebe9383cSRichard Henderson } 555ebe9383cSRichard Henderson } 556ebe9383cSRichard Henderson 557ebe9383cSRichard Henderson static TCGv_i64 load_frw0_i64(unsigned rt) 558ebe9383cSRichard Henderson { 559ebe9383cSRichard Henderson TCGv_i64 ret = tcg_temp_new_i64(); 5600992a930SRichard Henderson if (rt == 0) { 5610992a930SRichard Henderson tcg_gen_movi_i64(ret, 0); 5620992a930SRichard Henderson } else { 563ad75a51eSRichard Henderson tcg_gen_ld32u_i64(ret, tcg_env, 564ebe9383cSRichard Henderson offsetof(CPUHPPAState, fr[rt & 31]) 565ebe9383cSRichard Henderson + (rt & 32 ? LO_OFS : HI_OFS)); 566ebe9383cSRichard Henderson } 5670992a930SRichard Henderson return ret; 568ebe9383cSRichard Henderson } 569ebe9383cSRichard Henderson 57096d6407fSRichard Henderson static void save_frw_i32(unsigned rt, TCGv_i32 val) 57196d6407fSRichard Henderson { 572ad75a51eSRichard Henderson tcg_gen_st_i32(val, tcg_env, 57396d6407fSRichard Henderson offsetof(CPUHPPAState, fr[rt & 31]) 57496d6407fSRichard Henderson + (rt & 32 ? LO_OFS : HI_OFS)); 57596d6407fSRichard Henderson } 57696d6407fSRichard Henderson 57796d6407fSRichard Henderson #undef HI_OFS 57896d6407fSRichard Henderson #undef LO_OFS 57996d6407fSRichard Henderson 58096d6407fSRichard Henderson static TCGv_i64 load_frd(unsigned rt) 58196d6407fSRichard Henderson { 58296d6407fSRichard Henderson TCGv_i64 ret = tcg_temp_new_i64(); 583ad75a51eSRichard Henderson tcg_gen_ld_i64(ret, tcg_env, offsetof(CPUHPPAState, fr[rt])); 58496d6407fSRichard Henderson return ret; 58596d6407fSRichard Henderson } 58696d6407fSRichard Henderson 587ebe9383cSRichard Henderson static TCGv_i64 load_frd0(unsigned rt) 588ebe9383cSRichard Henderson { 589ebe9383cSRichard Henderson if (rt == 0) { 5900992a930SRichard Henderson TCGv_i64 ret = tcg_temp_new_i64(); 5910992a930SRichard Henderson tcg_gen_movi_i64(ret, 0); 5920992a930SRichard Henderson return ret; 593ebe9383cSRichard Henderson } else { 594ebe9383cSRichard Henderson return load_frd(rt); 595ebe9383cSRichard Henderson } 596ebe9383cSRichard Henderson } 597ebe9383cSRichard Henderson 59896d6407fSRichard Henderson static void save_frd(unsigned rt, TCGv_i64 val) 59996d6407fSRichard Henderson { 600ad75a51eSRichard Henderson tcg_gen_st_i64(val, tcg_env, offsetof(CPUHPPAState, fr[rt])); 60196d6407fSRichard Henderson } 60296d6407fSRichard Henderson 60333423472SRichard Henderson static void load_spr(DisasContext *ctx, TCGv_i64 dest, unsigned reg) 60433423472SRichard Henderson { 60533423472SRichard Henderson #ifdef CONFIG_USER_ONLY 60633423472SRichard Henderson tcg_gen_movi_i64(dest, 0); 60733423472SRichard Henderson #else 60833423472SRichard Henderson if (reg < 4) { 60933423472SRichard Henderson tcg_gen_mov_i64(dest, cpu_sr[reg]); 610494737b7SRichard Henderson } else if (ctx->tb_flags & TB_FLAG_SR_SAME) { 611494737b7SRichard Henderson tcg_gen_mov_i64(dest, cpu_srH); 61233423472SRichard Henderson } else { 613ad75a51eSRichard Henderson tcg_gen_ld_i64(dest, tcg_env, offsetof(CPUHPPAState, sr[reg])); 61433423472SRichard Henderson } 61533423472SRichard Henderson #endif 61633423472SRichard Henderson } 61733423472SRichard Henderson 618129e9cc3SRichard Henderson /* Skip over the implementation of an insn that has been nullified. 619129e9cc3SRichard Henderson Use this when the insn is too complex for a conditional move. */ 620129e9cc3SRichard Henderson static void nullify_over(DisasContext *ctx) 621129e9cc3SRichard Henderson { 622129e9cc3SRichard Henderson if (ctx->null_cond.c != TCG_COND_NEVER) { 623129e9cc3SRichard Henderson /* The always condition should have been handled in the main loop. */ 624129e9cc3SRichard Henderson assert(ctx->null_cond.c != TCG_COND_ALWAYS); 625129e9cc3SRichard Henderson 626129e9cc3SRichard Henderson ctx->null_lab = gen_new_label(); 627129e9cc3SRichard Henderson 628129e9cc3SRichard Henderson /* If we're using PSW[N], copy it to a temp because... */ 6296e94937aSRichard Henderson if (ctx->null_cond.a0 == cpu_psw_n) { 630129e9cc3SRichard Henderson ctx->null_cond.a0 = tcg_temp_new(); 631eaa3783bSRichard Henderson tcg_gen_mov_reg(ctx->null_cond.a0, cpu_psw_n); 632129e9cc3SRichard Henderson } 633129e9cc3SRichard Henderson /* ... we clear it before branching over the implementation, 634129e9cc3SRichard Henderson so that (1) it's clear after nullifying this insn and 635129e9cc3SRichard Henderson (2) if this insn nullifies the next, PSW[N] is valid. */ 636129e9cc3SRichard Henderson if (ctx->psw_n_nonzero) { 637129e9cc3SRichard Henderson ctx->psw_n_nonzero = false; 638eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, 0); 639129e9cc3SRichard Henderson } 640129e9cc3SRichard Henderson 641eaa3783bSRichard Henderson tcg_gen_brcond_reg(ctx->null_cond.c, ctx->null_cond.a0, 642129e9cc3SRichard Henderson ctx->null_cond.a1, ctx->null_lab); 643129e9cc3SRichard Henderson cond_free(&ctx->null_cond); 644129e9cc3SRichard Henderson } 645129e9cc3SRichard Henderson } 646129e9cc3SRichard Henderson 647129e9cc3SRichard Henderson /* Save the current nullification state to PSW[N]. */ 648129e9cc3SRichard Henderson static void nullify_save(DisasContext *ctx) 649129e9cc3SRichard Henderson { 650129e9cc3SRichard Henderson if (ctx->null_cond.c == TCG_COND_NEVER) { 651129e9cc3SRichard Henderson if (ctx->psw_n_nonzero) { 652eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, 0); 653129e9cc3SRichard Henderson } 654129e9cc3SRichard Henderson return; 655129e9cc3SRichard Henderson } 6566e94937aSRichard Henderson if (ctx->null_cond.a0 != cpu_psw_n) { 657eaa3783bSRichard Henderson tcg_gen_setcond_reg(ctx->null_cond.c, cpu_psw_n, 658129e9cc3SRichard Henderson ctx->null_cond.a0, ctx->null_cond.a1); 659129e9cc3SRichard Henderson ctx->psw_n_nonzero = true; 660129e9cc3SRichard Henderson } 661129e9cc3SRichard Henderson cond_free(&ctx->null_cond); 662129e9cc3SRichard Henderson } 663129e9cc3SRichard Henderson 664129e9cc3SRichard Henderson /* Set a PSW[N] to X. The intention is that this is used immediately 665129e9cc3SRichard Henderson before a goto_tb/exit_tb, so that there is no fallthru path to other 666129e9cc3SRichard Henderson code within the TB. Therefore we do not update psw_n_nonzero. */ 667129e9cc3SRichard Henderson static void nullify_set(DisasContext *ctx, bool x) 668129e9cc3SRichard Henderson { 669129e9cc3SRichard Henderson if (ctx->psw_n_nonzero || x) { 670eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, x); 671129e9cc3SRichard Henderson } 672129e9cc3SRichard Henderson } 673129e9cc3SRichard Henderson 674129e9cc3SRichard Henderson /* Mark the end of an instruction that may have been nullified. 67540f9f908SRichard Henderson This is the pair to nullify_over. Always returns true so that 67640f9f908SRichard Henderson it may be tail-called from a translate function. */ 67731234768SRichard Henderson static bool nullify_end(DisasContext *ctx) 678129e9cc3SRichard Henderson { 679129e9cc3SRichard Henderson TCGLabel *null_lab = ctx->null_lab; 68031234768SRichard Henderson DisasJumpType status = ctx->base.is_jmp; 681129e9cc3SRichard Henderson 682f49b3537SRichard Henderson /* For NEXT, NORETURN, STALE, we can easily continue (or exit). 683f49b3537SRichard Henderson For UPDATED, we cannot update on the nullified path. */ 684f49b3537SRichard Henderson assert(status != DISAS_IAQ_N_UPDATED); 685f49b3537SRichard Henderson 686129e9cc3SRichard Henderson if (likely(null_lab == NULL)) { 687129e9cc3SRichard Henderson /* The current insn wasn't conditional or handled the condition 688129e9cc3SRichard Henderson applied to it without a branch, so the (new) setting of 689129e9cc3SRichard Henderson NULL_COND can be applied directly to the next insn. */ 69031234768SRichard Henderson return true; 691129e9cc3SRichard Henderson } 692129e9cc3SRichard Henderson ctx->null_lab = NULL; 693129e9cc3SRichard Henderson 694129e9cc3SRichard Henderson if (likely(ctx->null_cond.c == TCG_COND_NEVER)) { 695129e9cc3SRichard Henderson /* The next instruction will be unconditional, 696129e9cc3SRichard Henderson and NULL_COND already reflects that. */ 697129e9cc3SRichard Henderson gen_set_label(null_lab); 698129e9cc3SRichard Henderson } else { 699129e9cc3SRichard Henderson /* The insn that we just executed is itself nullifying the next 700129e9cc3SRichard Henderson instruction. Store the condition in the PSW[N] global. 701129e9cc3SRichard Henderson We asserted PSW[N] = 0 in nullify_over, so that after the 702129e9cc3SRichard Henderson label we have the proper value in place. */ 703129e9cc3SRichard Henderson nullify_save(ctx); 704129e9cc3SRichard Henderson gen_set_label(null_lab); 705129e9cc3SRichard Henderson ctx->null_cond = cond_make_n(); 706129e9cc3SRichard Henderson } 707869051eaSRichard Henderson if (status == DISAS_NORETURN) { 70831234768SRichard Henderson ctx->base.is_jmp = DISAS_NEXT; 709129e9cc3SRichard Henderson } 71031234768SRichard Henderson return true; 711129e9cc3SRichard Henderson } 712129e9cc3SRichard Henderson 713698240d1SRichard Henderson static target_ureg gva_offset_mask(DisasContext *ctx) 714698240d1SRichard Henderson { 715698240d1SRichard Henderson return (ctx->tb_flags & PSW_W 716698240d1SRichard Henderson ? MAKE_64BIT_MASK(0, 62) 717698240d1SRichard Henderson : MAKE_64BIT_MASK(0, 32)); 718698240d1SRichard Henderson } 719698240d1SRichard Henderson 720741322f4SRichard Henderson static void copy_iaoq_entry(DisasContext *ctx, TCGv_reg dest, 721741322f4SRichard Henderson target_ureg ival, TCGv_reg vval) 72261766fe9SRichard Henderson { 723*f13bf343SRichard Henderson target_ureg mask = gva_offset_mask(ctx); 724*f13bf343SRichard Henderson 725*f13bf343SRichard Henderson if (ival != -1) { 726*f13bf343SRichard Henderson tcg_gen_movi_reg(dest, ival & mask); 727*f13bf343SRichard Henderson return; 728*f13bf343SRichard Henderson } 729*f13bf343SRichard Henderson tcg_debug_assert(vval != NULL); 730*f13bf343SRichard Henderson 731*f13bf343SRichard Henderson /* 732*f13bf343SRichard Henderson * We know that the IAOQ is already properly masked. 733*f13bf343SRichard Henderson * This optimization is primarily for "iaoq_f = iaoq_b". 734*f13bf343SRichard Henderson */ 735*f13bf343SRichard Henderson if (vval == cpu_iaoq_f || vval == cpu_iaoq_b) { 736eaa3783bSRichard Henderson tcg_gen_mov_reg(dest, vval); 73761766fe9SRichard Henderson } else { 738*f13bf343SRichard Henderson tcg_gen_andi_reg(dest, vval, mask); 73961766fe9SRichard Henderson } 74061766fe9SRichard Henderson } 74161766fe9SRichard Henderson 742eaa3783bSRichard Henderson static inline target_ureg iaoq_dest(DisasContext *ctx, target_sreg disp) 74361766fe9SRichard Henderson { 74461766fe9SRichard Henderson return ctx->iaoq_f + disp + 8; 74561766fe9SRichard Henderson } 74661766fe9SRichard Henderson 74761766fe9SRichard Henderson static void gen_excp_1(int exception) 74861766fe9SRichard Henderson { 749ad75a51eSRichard Henderson gen_helper_excp(tcg_env, tcg_constant_i32(exception)); 75061766fe9SRichard Henderson } 75161766fe9SRichard Henderson 75231234768SRichard Henderson static void gen_excp(DisasContext *ctx, int exception) 75361766fe9SRichard Henderson { 754741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, ctx->iaoq_f, cpu_iaoq_f); 755741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, ctx->iaoq_b, cpu_iaoq_b); 756129e9cc3SRichard Henderson nullify_save(ctx); 75761766fe9SRichard Henderson gen_excp_1(exception); 75831234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 75961766fe9SRichard Henderson } 76061766fe9SRichard Henderson 76131234768SRichard Henderson static bool gen_excp_iir(DisasContext *ctx, int exc) 7621a19da0dSRichard Henderson { 76331234768SRichard Henderson nullify_over(ctx); 76429dd6f64SRichard Henderson tcg_gen_st_reg(tcg_constant_reg(ctx->insn), 765ad75a51eSRichard Henderson tcg_env, offsetof(CPUHPPAState, cr[CR_IIR])); 76631234768SRichard Henderson gen_excp(ctx, exc); 76731234768SRichard Henderson return nullify_end(ctx); 7681a19da0dSRichard Henderson } 7691a19da0dSRichard Henderson 77031234768SRichard Henderson static bool gen_illegal(DisasContext *ctx) 77161766fe9SRichard Henderson { 77231234768SRichard Henderson return gen_excp_iir(ctx, EXCP_ILL); 77361766fe9SRichard Henderson } 77461766fe9SRichard Henderson 77540f9f908SRichard Henderson #ifdef CONFIG_USER_ONLY 77640f9f908SRichard Henderson #define CHECK_MOST_PRIVILEGED(EXCP) \ 77740f9f908SRichard Henderson return gen_excp_iir(ctx, EXCP) 77840f9f908SRichard Henderson #else 779e1b5a5edSRichard Henderson #define CHECK_MOST_PRIVILEGED(EXCP) \ 780e1b5a5edSRichard Henderson do { \ 781e1b5a5edSRichard Henderson if (ctx->privilege != 0) { \ 78231234768SRichard Henderson return gen_excp_iir(ctx, EXCP); \ 783e1b5a5edSRichard Henderson } \ 784e1b5a5edSRichard Henderson } while (0) 78540f9f908SRichard Henderson #endif 786e1b5a5edSRichard Henderson 787eaa3783bSRichard Henderson static bool use_goto_tb(DisasContext *ctx, target_ureg dest) 78861766fe9SRichard Henderson { 78957f91498SRichard Henderson return translator_use_goto_tb(&ctx->base, dest); 79061766fe9SRichard Henderson } 79161766fe9SRichard Henderson 792129e9cc3SRichard Henderson /* If the next insn is to be nullified, and it's on the same page, 793129e9cc3SRichard Henderson and we're not attempting to set a breakpoint on it, then we can 794129e9cc3SRichard Henderson totally skip the nullified insn. This avoids creating and 795129e9cc3SRichard Henderson executing a TB that merely branches to the next TB. */ 796129e9cc3SRichard Henderson static bool use_nullify_skip(DisasContext *ctx) 797129e9cc3SRichard Henderson { 798129e9cc3SRichard Henderson return (((ctx->iaoq_b ^ ctx->iaoq_f) & TARGET_PAGE_MASK) == 0 799129e9cc3SRichard Henderson && !cpu_breakpoint_test(ctx->cs, ctx->iaoq_b, BP_ANY)); 800129e9cc3SRichard Henderson } 801129e9cc3SRichard Henderson 80261766fe9SRichard Henderson static void gen_goto_tb(DisasContext *ctx, int which, 803eaa3783bSRichard Henderson target_ureg f, target_ureg b) 80461766fe9SRichard Henderson { 80561766fe9SRichard Henderson if (f != -1 && b != -1 && use_goto_tb(ctx, f)) { 80661766fe9SRichard Henderson tcg_gen_goto_tb(which); 807a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, f, NULL); 808a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, b, NULL); 80907ea28b4SRichard Henderson tcg_gen_exit_tb(ctx->base.tb, which); 81061766fe9SRichard Henderson } else { 811741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, f, cpu_iaoq_b); 812741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, b, ctx->iaoq_n_var); 8137f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr(); 81461766fe9SRichard Henderson } 81561766fe9SRichard Henderson } 81661766fe9SRichard Henderson 817b47a4a02SSven Schnelle static bool cond_need_sv(int c) 818b47a4a02SSven Schnelle { 819b47a4a02SSven Schnelle return c == 2 || c == 3 || c == 6; 820b47a4a02SSven Schnelle } 821b47a4a02SSven Schnelle 822b47a4a02SSven Schnelle static bool cond_need_cb(int c) 823b47a4a02SSven Schnelle { 824b47a4a02SSven Schnelle return c == 4 || c == 5; 825b47a4a02SSven Schnelle } 826b47a4a02SSven Schnelle 82772ca8753SRichard Henderson /* Need extensions from TCGv_i32 to TCGv_reg. */ 82872ca8753SRichard Henderson static bool cond_need_ext(DisasContext *ctx, bool d) 82972ca8753SRichard Henderson { 83072ca8753SRichard Henderson return TARGET_REGISTER_BITS == 64 && !d; 83172ca8753SRichard Henderson } 83272ca8753SRichard Henderson 833b47a4a02SSven Schnelle /* 834b47a4a02SSven Schnelle * Compute conditional for arithmetic. See Page 5-3, Table 5-1, of 835b47a4a02SSven Schnelle * the Parisc 1.1 Architecture Reference Manual for details. 836b47a4a02SSven Schnelle */ 837b2167459SRichard Henderson 838eaa3783bSRichard Henderson static DisasCond do_cond(unsigned cf, TCGv_reg res, 839eaa3783bSRichard Henderson TCGv_reg cb_msb, TCGv_reg sv) 840b2167459SRichard Henderson { 841b2167459SRichard Henderson DisasCond cond; 842eaa3783bSRichard Henderson TCGv_reg tmp; 843b2167459SRichard Henderson 844b2167459SRichard Henderson switch (cf >> 1) { 845b47a4a02SSven Schnelle case 0: /* Never / TR (0 / 1) */ 846b2167459SRichard Henderson cond = cond_make_f(); 847b2167459SRichard Henderson break; 848b2167459SRichard Henderson case 1: /* = / <> (Z / !Z) */ 849b2167459SRichard Henderson cond = cond_make_0(TCG_COND_EQ, res); 850b2167459SRichard Henderson break; 851b47a4a02SSven Schnelle case 2: /* < / >= (N ^ V / !(N ^ V) */ 852b47a4a02SSven Schnelle tmp = tcg_temp_new(); 853b47a4a02SSven Schnelle tcg_gen_xor_reg(tmp, res, sv); 854b47a4a02SSven Schnelle cond = cond_make_0_tmp(TCG_COND_LT, tmp); 855b2167459SRichard Henderson break; 856b47a4a02SSven Schnelle case 3: /* <= / > (N ^ V) | Z / !((N ^ V) | Z) */ 857b47a4a02SSven Schnelle /* 858b47a4a02SSven Schnelle * Simplify: 859b47a4a02SSven Schnelle * (N ^ V) | Z 860b47a4a02SSven Schnelle * ((res < 0) ^ (sv < 0)) | !res 861b47a4a02SSven Schnelle * ((res ^ sv) < 0) | !res 862b47a4a02SSven Schnelle * (~(res ^ sv) >= 0) | !res 863b47a4a02SSven Schnelle * !(~(res ^ sv) >> 31) | !res 864b47a4a02SSven Schnelle * !(~(res ^ sv) >> 31 & res) 865b47a4a02SSven Schnelle */ 866b47a4a02SSven Schnelle tmp = tcg_temp_new(); 867b47a4a02SSven Schnelle tcg_gen_eqv_reg(tmp, res, sv); 868b47a4a02SSven Schnelle tcg_gen_sari_reg(tmp, tmp, TARGET_REGISTER_BITS - 1); 869b47a4a02SSven Schnelle tcg_gen_and_reg(tmp, tmp, res); 870b47a4a02SSven Schnelle cond = cond_make_0_tmp(TCG_COND_EQ, tmp); 871b2167459SRichard Henderson break; 872b2167459SRichard Henderson case 4: /* NUV / UV (!C / C) */ 873b2167459SRichard Henderson cond = cond_make_0(TCG_COND_EQ, cb_msb); 874b2167459SRichard Henderson break; 875b2167459SRichard Henderson case 5: /* ZNV / VNZ (!C | Z / C & !Z) */ 876b2167459SRichard Henderson tmp = tcg_temp_new(); 877eaa3783bSRichard Henderson tcg_gen_neg_reg(tmp, cb_msb); 878eaa3783bSRichard Henderson tcg_gen_and_reg(tmp, tmp, res); 879b47a4a02SSven Schnelle cond = cond_make_0_tmp(TCG_COND_EQ, tmp); 880b2167459SRichard Henderson break; 881b2167459SRichard Henderson case 6: /* SV / NSV (V / !V) */ 882b2167459SRichard Henderson cond = cond_make_0(TCG_COND_LT, sv); 883b2167459SRichard Henderson break; 884b2167459SRichard Henderson case 7: /* OD / EV */ 885b2167459SRichard Henderson tmp = tcg_temp_new(); 886eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, res, 1); 887b47a4a02SSven Schnelle cond = cond_make_0_tmp(TCG_COND_NE, tmp); 888b2167459SRichard Henderson break; 889b2167459SRichard Henderson default: 890b2167459SRichard Henderson g_assert_not_reached(); 891b2167459SRichard Henderson } 892b2167459SRichard Henderson if (cf & 1) { 893b2167459SRichard Henderson cond.c = tcg_invert_cond(cond.c); 894b2167459SRichard Henderson } 895b2167459SRichard Henderson 896b2167459SRichard Henderson return cond; 897b2167459SRichard Henderson } 898b2167459SRichard Henderson 899b2167459SRichard Henderson /* Similar, but for the special case of subtraction without borrow, we 900b2167459SRichard Henderson can use the inputs directly. This can allow other computation to be 901b2167459SRichard Henderson deleted as unused. */ 902b2167459SRichard Henderson 903eaa3783bSRichard Henderson static DisasCond do_sub_cond(unsigned cf, TCGv_reg res, 904eaa3783bSRichard Henderson TCGv_reg in1, TCGv_reg in2, TCGv_reg sv) 905b2167459SRichard Henderson { 906b2167459SRichard Henderson DisasCond cond; 907b2167459SRichard Henderson 908b2167459SRichard Henderson switch (cf >> 1) { 909b2167459SRichard Henderson case 1: /* = / <> */ 910b2167459SRichard Henderson cond = cond_make(TCG_COND_EQ, in1, in2); 911b2167459SRichard Henderson break; 912b2167459SRichard Henderson case 2: /* < / >= */ 913b2167459SRichard Henderson cond = cond_make(TCG_COND_LT, in1, in2); 914b2167459SRichard Henderson break; 915b2167459SRichard Henderson case 3: /* <= / > */ 916b2167459SRichard Henderson cond = cond_make(TCG_COND_LE, in1, in2); 917b2167459SRichard Henderson break; 918b2167459SRichard Henderson case 4: /* << / >>= */ 919b2167459SRichard Henderson cond = cond_make(TCG_COND_LTU, in1, in2); 920b2167459SRichard Henderson break; 921b2167459SRichard Henderson case 5: /* <<= / >> */ 922b2167459SRichard Henderson cond = cond_make(TCG_COND_LEU, in1, in2); 923b2167459SRichard Henderson break; 924b2167459SRichard Henderson default: 925b47a4a02SSven Schnelle return do_cond(cf, res, NULL, sv); 926b2167459SRichard Henderson } 927b2167459SRichard Henderson if (cf & 1) { 928b2167459SRichard Henderson cond.c = tcg_invert_cond(cond.c); 929b2167459SRichard Henderson } 930b2167459SRichard Henderson 931b2167459SRichard Henderson return cond; 932b2167459SRichard Henderson } 933b2167459SRichard Henderson 934df0232feSRichard Henderson /* 935df0232feSRichard Henderson * Similar, but for logicals, where the carry and overflow bits are not 936df0232feSRichard Henderson * computed, and use of them is undefined. 937df0232feSRichard Henderson * 938df0232feSRichard Henderson * Undefined or not, hardware does not trap. It seems reasonable to 939df0232feSRichard Henderson * assume hardware treats cases c={4,5,6} as if C=0 & V=0, since that's 940df0232feSRichard Henderson * how cases c={2,3} are treated. 941df0232feSRichard Henderson */ 942b2167459SRichard Henderson 943eaa3783bSRichard Henderson static DisasCond do_log_cond(unsigned cf, TCGv_reg res) 944b2167459SRichard Henderson { 945df0232feSRichard Henderson switch (cf) { 946df0232feSRichard Henderson case 0: /* never */ 947df0232feSRichard Henderson case 9: /* undef, C */ 948df0232feSRichard Henderson case 11: /* undef, C & !Z */ 949df0232feSRichard Henderson case 12: /* undef, V */ 950df0232feSRichard Henderson return cond_make_f(); 951df0232feSRichard Henderson 952df0232feSRichard Henderson case 1: /* true */ 953df0232feSRichard Henderson case 8: /* undef, !C */ 954df0232feSRichard Henderson case 10: /* undef, !C | Z */ 955df0232feSRichard Henderson case 13: /* undef, !V */ 956df0232feSRichard Henderson return cond_make_t(); 957df0232feSRichard Henderson 958df0232feSRichard Henderson case 2: /* == */ 959df0232feSRichard Henderson return cond_make_0(TCG_COND_EQ, res); 960df0232feSRichard Henderson case 3: /* <> */ 961df0232feSRichard Henderson return cond_make_0(TCG_COND_NE, res); 962df0232feSRichard Henderson case 4: /* < */ 963df0232feSRichard Henderson return cond_make_0(TCG_COND_LT, res); 964df0232feSRichard Henderson case 5: /* >= */ 965df0232feSRichard Henderson return cond_make_0(TCG_COND_GE, res); 966df0232feSRichard Henderson case 6: /* <= */ 967df0232feSRichard Henderson return cond_make_0(TCG_COND_LE, res); 968df0232feSRichard Henderson case 7: /* > */ 969df0232feSRichard Henderson return cond_make_0(TCG_COND_GT, res); 970df0232feSRichard Henderson 971df0232feSRichard Henderson case 14: /* OD */ 972df0232feSRichard Henderson case 15: /* EV */ 973df0232feSRichard Henderson return do_cond(cf, res, NULL, NULL); 974df0232feSRichard Henderson 975df0232feSRichard Henderson default: 976df0232feSRichard Henderson g_assert_not_reached(); 977b2167459SRichard Henderson } 978b2167459SRichard Henderson } 979b2167459SRichard Henderson 98098cd9ca7SRichard Henderson /* Similar, but for shift/extract/deposit conditions. */ 98198cd9ca7SRichard Henderson 982eaa3783bSRichard Henderson static DisasCond do_sed_cond(unsigned orig, TCGv_reg res) 98398cd9ca7SRichard Henderson { 98498cd9ca7SRichard Henderson unsigned c, f; 98598cd9ca7SRichard Henderson 98698cd9ca7SRichard Henderson /* Convert the compressed condition codes to standard. 98798cd9ca7SRichard Henderson 0-2 are the same as logicals (nv,<,<=), while 3 is OD. 98898cd9ca7SRichard Henderson 4-7 are the reverse of 0-3. */ 98998cd9ca7SRichard Henderson c = orig & 3; 99098cd9ca7SRichard Henderson if (c == 3) { 99198cd9ca7SRichard Henderson c = 7; 99298cd9ca7SRichard Henderson } 99398cd9ca7SRichard Henderson f = (orig & 4) / 4; 99498cd9ca7SRichard Henderson 99598cd9ca7SRichard Henderson return do_log_cond(c * 2 + f, res); 99698cd9ca7SRichard Henderson } 99798cd9ca7SRichard Henderson 998b2167459SRichard Henderson /* Similar, but for unit conditions. */ 999b2167459SRichard Henderson 1000eaa3783bSRichard Henderson static DisasCond do_unit_cond(unsigned cf, TCGv_reg res, 1001eaa3783bSRichard Henderson TCGv_reg in1, TCGv_reg in2) 1002b2167459SRichard Henderson { 1003b2167459SRichard Henderson DisasCond cond; 1004eaa3783bSRichard Henderson TCGv_reg tmp, cb = NULL; 1005b2167459SRichard Henderson 1006b2167459SRichard Henderson if (cf & 8) { 1007b2167459SRichard Henderson /* Since we want to test lots of carry-out bits all at once, do not 1008b2167459SRichard Henderson * do our normal thing and compute carry-in of bit B+1 since that 1009b2167459SRichard Henderson * leaves us with carry bits spread across two words. 1010b2167459SRichard Henderson */ 1011b2167459SRichard Henderson cb = tcg_temp_new(); 1012b2167459SRichard Henderson tmp = tcg_temp_new(); 1013eaa3783bSRichard Henderson tcg_gen_or_reg(cb, in1, in2); 1014eaa3783bSRichard Henderson tcg_gen_and_reg(tmp, in1, in2); 1015eaa3783bSRichard Henderson tcg_gen_andc_reg(cb, cb, res); 1016eaa3783bSRichard Henderson tcg_gen_or_reg(cb, cb, tmp); 1017b2167459SRichard Henderson } 1018b2167459SRichard Henderson 1019b2167459SRichard Henderson switch (cf >> 1) { 1020b2167459SRichard Henderson case 0: /* never / TR */ 1021b2167459SRichard Henderson case 1: /* undefined */ 1022b2167459SRichard Henderson case 5: /* undefined */ 1023b2167459SRichard Henderson cond = cond_make_f(); 1024b2167459SRichard Henderson break; 1025b2167459SRichard Henderson 1026b2167459SRichard Henderson case 2: /* SBZ / NBZ */ 1027b2167459SRichard Henderson /* See hasless(v,1) from 1028b2167459SRichard Henderson * https://graphics.stanford.edu/~seander/bithacks.html#ZeroInWord 1029b2167459SRichard Henderson */ 1030b2167459SRichard Henderson tmp = tcg_temp_new(); 1031eaa3783bSRichard Henderson tcg_gen_subi_reg(tmp, res, 0x01010101u); 1032eaa3783bSRichard Henderson tcg_gen_andc_reg(tmp, tmp, res); 1033eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, tmp, 0x80808080u); 1034b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, tmp); 1035b2167459SRichard Henderson break; 1036b2167459SRichard Henderson 1037b2167459SRichard Henderson case 3: /* SHZ / NHZ */ 1038b2167459SRichard Henderson tmp = tcg_temp_new(); 1039eaa3783bSRichard Henderson tcg_gen_subi_reg(tmp, res, 0x00010001u); 1040eaa3783bSRichard Henderson tcg_gen_andc_reg(tmp, tmp, res); 1041eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, tmp, 0x80008000u); 1042b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, tmp); 1043b2167459SRichard Henderson break; 1044b2167459SRichard Henderson 1045b2167459SRichard Henderson case 4: /* SDC / NDC */ 1046eaa3783bSRichard Henderson tcg_gen_andi_reg(cb, cb, 0x88888888u); 1047b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, cb); 1048b2167459SRichard Henderson break; 1049b2167459SRichard Henderson 1050b2167459SRichard Henderson case 6: /* SBC / NBC */ 1051eaa3783bSRichard Henderson tcg_gen_andi_reg(cb, cb, 0x80808080u); 1052b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, cb); 1053b2167459SRichard Henderson break; 1054b2167459SRichard Henderson 1055b2167459SRichard Henderson case 7: /* SHC / NHC */ 1056eaa3783bSRichard Henderson tcg_gen_andi_reg(cb, cb, 0x80008000u); 1057b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, cb); 1058b2167459SRichard Henderson break; 1059b2167459SRichard Henderson 1060b2167459SRichard Henderson default: 1061b2167459SRichard Henderson g_assert_not_reached(); 1062b2167459SRichard Henderson } 1063b2167459SRichard Henderson if (cf & 1) { 1064b2167459SRichard Henderson cond.c = tcg_invert_cond(cond.c); 1065b2167459SRichard Henderson } 1066b2167459SRichard Henderson 1067b2167459SRichard Henderson return cond; 1068b2167459SRichard Henderson } 1069b2167459SRichard Henderson 107072ca8753SRichard Henderson static TCGv_reg get_carry(DisasContext *ctx, bool d, 107172ca8753SRichard Henderson TCGv_reg cb, TCGv_reg cb_msb) 107272ca8753SRichard Henderson { 107372ca8753SRichard Henderson if (cond_need_ext(ctx, d)) { 107472ca8753SRichard Henderson TCGv_reg t = tcg_temp_new(); 107572ca8753SRichard Henderson tcg_gen_extract_reg(t, cb, 32, 1); 107672ca8753SRichard Henderson return t; 107772ca8753SRichard Henderson } 107872ca8753SRichard Henderson return cb_msb; 107972ca8753SRichard Henderson } 108072ca8753SRichard Henderson 108172ca8753SRichard Henderson static TCGv_reg get_psw_carry(DisasContext *ctx, bool d) 108272ca8753SRichard Henderson { 108372ca8753SRichard Henderson return get_carry(ctx, d, cpu_psw_cb, cpu_psw_cb_msb); 108472ca8753SRichard Henderson } 108572ca8753SRichard Henderson 1086b2167459SRichard Henderson /* Compute signed overflow for addition. */ 1087eaa3783bSRichard Henderson static TCGv_reg do_add_sv(DisasContext *ctx, TCGv_reg res, 1088eaa3783bSRichard Henderson TCGv_reg in1, TCGv_reg in2) 1089b2167459SRichard Henderson { 1090e12c6309SRichard Henderson TCGv_reg sv = tcg_temp_new(); 1091eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 1092b2167459SRichard Henderson 1093eaa3783bSRichard Henderson tcg_gen_xor_reg(sv, res, in1); 1094eaa3783bSRichard Henderson tcg_gen_xor_reg(tmp, in1, in2); 1095eaa3783bSRichard Henderson tcg_gen_andc_reg(sv, sv, tmp); 1096b2167459SRichard Henderson 1097b2167459SRichard Henderson return sv; 1098b2167459SRichard Henderson } 1099b2167459SRichard Henderson 1100b2167459SRichard Henderson /* Compute signed overflow for subtraction. */ 1101eaa3783bSRichard Henderson static TCGv_reg do_sub_sv(DisasContext *ctx, TCGv_reg res, 1102eaa3783bSRichard Henderson TCGv_reg in1, TCGv_reg in2) 1103b2167459SRichard Henderson { 1104e12c6309SRichard Henderson TCGv_reg sv = tcg_temp_new(); 1105eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 1106b2167459SRichard Henderson 1107eaa3783bSRichard Henderson tcg_gen_xor_reg(sv, res, in1); 1108eaa3783bSRichard Henderson tcg_gen_xor_reg(tmp, in1, in2); 1109eaa3783bSRichard Henderson tcg_gen_and_reg(sv, sv, tmp); 1110b2167459SRichard Henderson 1111b2167459SRichard Henderson return sv; 1112b2167459SRichard Henderson } 1113b2167459SRichard Henderson 111431234768SRichard Henderson static void do_add(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1115eaa3783bSRichard Henderson TCGv_reg in2, unsigned shift, bool is_l, 1116eaa3783bSRichard Henderson bool is_tsv, bool is_tc, bool is_c, unsigned cf) 1117b2167459SRichard Henderson { 1118bdcccc17SRichard Henderson TCGv_reg dest, cb, cb_msb, cb_cond, sv, tmp; 1119b2167459SRichard Henderson unsigned c = cf >> 1; 1120b2167459SRichard Henderson DisasCond cond; 1121bdcccc17SRichard Henderson bool d = false; 1122b2167459SRichard Henderson 1123b2167459SRichard Henderson dest = tcg_temp_new(); 1124f764718dSRichard Henderson cb = NULL; 1125f764718dSRichard Henderson cb_msb = NULL; 1126bdcccc17SRichard Henderson cb_cond = NULL; 1127b2167459SRichard Henderson 1128b2167459SRichard Henderson if (shift) { 1129e12c6309SRichard Henderson tmp = tcg_temp_new(); 1130eaa3783bSRichard Henderson tcg_gen_shli_reg(tmp, in1, shift); 1131b2167459SRichard Henderson in1 = tmp; 1132b2167459SRichard Henderson } 1133b2167459SRichard Henderson 1134b47a4a02SSven Schnelle if (!is_l || cond_need_cb(c)) { 113529dd6f64SRichard Henderson TCGv_reg zero = tcg_constant_reg(0); 1136e12c6309SRichard Henderson cb_msb = tcg_temp_new(); 1137bdcccc17SRichard Henderson cb = tcg_temp_new(); 1138bdcccc17SRichard Henderson 1139eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, in1, zero, in2, zero); 1140b2167459SRichard Henderson if (is_c) { 1141bdcccc17SRichard Henderson tcg_gen_add2_reg(dest, cb_msb, dest, cb_msb, 1142bdcccc17SRichard Henderson get_psw_carry(ctx, d), zero); 1143b2167459SRichard Henderson } 1144eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, in1, in2); 1145eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, dest); 1146bdcccc17SRichard Henderson if (cond_need_cb(c)) { 1147bdcccc17SRichard Henderson cb_cond = get_carry(ctx, d, cb, cb_msb); 1148b2167459SRichard Henderson } 1149b2167459SRichard Henderson } else { 1150eaa3783bSRichard Henderson tcg_gen_add_reg(dest, in1, in2); 1151b2167459SRichard Henderson if (is_c) { 1152bdcccc17SRichard Henderson tcg_gen_add_reg(dest, dest, get_psw_carry(ctx, d)); 1153b2167459SRichard Henderson } 1154b2167459SRichard Henderson } 1155b2167459SRichard Henderson 1156b2167459SRichard Henderson /* Compute signed overflow if required. */ 1157f764718dSRichard Henderson sv = NULL; 1158b47a4a02SSven Schnelle if (is_tsv || cond_need_sv(c)) { 1159b2167459SRichard Henderson sv = do_add_sv(ctx, dest, in1, in2); 1160b2167459SRichard Henderson if (is_tsv) { 1161b2167459SRichard Henderson /* ??? Need to include overflow from shift. */ 1162ad75a51eSRichard Henderson gen_helper_tsv(tcg_env, sv); 1163b2167459SRichard Henderson } 1164b2167459SRichard Henderson } 1165b2167459SRichard Henderson 1166b2167459SRichard Henderson /* Emit any conditional trap before any writeback. */ 1167bdcccc17SRichard Henderson cond = do_cond(cf, dest, cb_cond, sv); 1168b2167459SRichard Henderson if (is_tc) { 1169b2167459SRichard Henderson tmp = tcg_temp_new(); 1170eaa3783bSRichard Henderson tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1); 1171ad75a51eSRichard Henderson gen_helper_tcond(tcg_env, tmp); 1172b2167459SRichard Henderson } 1173b2167459SRichard Henderson 1174b2167459SRichard Henderson /* Write back the result. */ 1175b2167459SRichard Henderson if (!is_l) { 1176b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb, cb); 1177b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb_msb, cb_msb); 1178b2167459SRichard Henderson } 1179b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1180b2167459SRichard Henderson 1181b2167459SRichard Henderson /* Install the new nullification. */ 1182b2167459SRichard Henderson cond_free(&ctx->null_cond); 1183b2167459SRichard Henderson ctx->null_cond = cond; 1184b2167459SRichard Henderson } 1185b2167459SRichard Henderson 11860c982a28SRichard Henderson static bool do_add_reg(DisasContext *ctx, arg_rrr_cf_sh *a, 11870c982a28SRichard Henderson bool is_l, bool is_tsv, bool is_tc, bool is_c) 11880c982a28SRichard Henderson { 11890c982a28SRichard Henderson TCGv_reg tcg_r1, tcg_r2; 11900c982a28SRichard Henderson 11910c982a28SRichard Henderson if (a->cf) { 11920c982a28SRichard Henderson nullify_over(ctx); 11930c982a28SRichard Henderson } 11940c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 11950c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 11960c982a28SRichard Henderson do_add(ctx, a->t, tcg_r1, tcg_r2, a->sh, is_l, is_tsv, is_tc, is_c, a->cf); 11970c982a28SRichard Henderson return nullify_end(ctx); 11980c982a28SRichard Henderson } 11990c982a28SRichard Henderson 12000588e061SRichard Henderson static bool do_add_imm(DisasContext *ctx, arg_rri_cf *a, 12010588e061SRichard Henderson bool is_tsv, bool is_tc) 12020588e061SRichard Henderson { 12030588e061SRichard Henderson TCGv_reg tcg_im, tcg_r2; 12040588e061SRichard Henderson 12050588e061SRichard Henderson if (a->cf) { 12060588e061SRichard Henderson nullify_over(ctx); 12070588e061SRichard Henderson } 1208d4e58033SRichard Henderson tcg_im = tcg_constant_reg(a->i); 12090588e061SRichard Henderson tcg_r2 = load_gpr(ctx, a->r); 12100588e061SRichard Henderson do_add(ctx, a->t, tcg_im, tcg_r2, 0, 0, is_tsv, is_tc, 0, a->cf); 12110588e061SRichard Henderson return nullify_end(ctx); 12120588e061SRichard Henderson } 12130588e061SRichard Henderson 121431234768SRichard Henderson static void do_sub(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1215eaa3783bSRichard Henderson TCGv_reg in2, bool is_tsv, bool is_b, 1216eaa3783bSRichard Henderson bool is_tc, unsigned cf) 1217b2167459SRichard Henderson { 1218eaa3783bSRichard Henderson TCGv_reg dest, sv, cb, cb_msb, zero, tmp; 1219b2167459SRichard Henderson unsigned c = cf >> 1; 1220b2167459SRichard Henderson DisasCond cond; 1221bdcccc17SRichard Henderson bool d = false; 1222b2167459SRichard Henderson 1223b2167459SRichard Henderson dest = tcg_temp_new(); 1224b2167459SRichard Henderson cb = tcg_temp_new(); 1225b2167459SRichard Henderson cb_msb = tcg_temp_new(); 1226b2167459SRichard Henderson 122729dd6f64SRichard Henderson zero = tcg_constant_reg(0); 1228b2167459SRichard Henderson if (is_b) { 1229b2167459SRichard Henderson /* DEST,C = IN1 + ~IN2 + C. */ 1230eaa3783bSRichard Henderson tcg_gen_not_reg(cb, in2); 1231bdcccc17SRichard Henderson tcg_gen_add2_reg(dest, cb_msb, in1, zero, get_psw_carry(ctx, d), zero); 1232eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, dest, cb_msb, cb, zero); 1233eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, in1); 1234eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, dest); 1235b2167459SRichard Henderson } else { 1236bdcccc17SRichard Henderson /* 1237bdcccc17SRichard Henderson * DEST,C = IN1 + ~IN2 + 1. We can produce the same result in fewer 1238bdcccc17SRichard Henderson * operations by seeding the high word with 1 and subtracting. 1239bdcccc17SRichard Henderson */ 1240bdcccc17SRichard Henderson TCGv_reg one = tcg_constant_reg(1); 1241bdcccc17SRichard Henderson tcg_gen_sub2_reg(dest, cb_msb, in1, one, in2, zero); 1242eaa3783bSRichard Henderson tcg_gen_eqv_reg(cb, in1, in2); 1243eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, dest); 1244b2167459SRichard Henderson } 1245b2167459SRichard Henderson 1246b2167459SRichard Henderson /* Compute signed overflow if required. */ 1247f764718dSRichard Henderson sv = NULL; 1248b47a4a02SSven Schnelle if (is_tsv || cond_need_sv(c)) { 1249b2167459SRichard Henderson sv = do_sub_sv(ctx, dest, in1, in2); 1250b2167459SRichard Henderson if (is_tsv) { 1251ad75a51eSRichard Henderson gen_helper_tsv(tcg_env, sv); 1252b2167459SRichard Henderson } 1253b2167459SRichard Henderson } 1254b2167459SRichard Henderson 1255b2167459SRichard Henderson /* Compute the condition. We cannot use the special case for borrow. */ 1256b2167459SRichard Henderson if (!is_b) { 1257b2167459SRichard Henderson cond = do_sub_cond(cf, dest, in1, in2, sv); 1258b2167459SRichard Henderson } else { 1259bdcccc17SRichard Henderson cond = do_cond(cf, dest, get_carry(ctx, d, cb, cb_msb), sv); 1260b2167459SRichard Henderson } 1261b2167459SRichard Henderson 1262b2167459SRichard Henderson /* Emit any conditional trap before any writeback. */ 1263b2167459SRichard Henderson if (is_tc) { 1264b2167459SRichard Henderson tmp = tcg_temp_new(); 1265eaa3783bSRichard Henderson tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1); 1266ad75a51eSRichard Henderson gen_helper_tcond(tcg_env, tmp); 1267b2167459SRichard Henderson } 1268b2167459SRichard Henderson 1269b2167459SRichard Henderson /* Write back the result. */ 1270b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb, cb); 1271b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb_msb, cb_msb); 1272b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1273b2167459SRichard Henderson 1274b2167459SRichard Henderson /* Install the new nullification. */ 1275b2167459SRichard Henderson cond_free(&ctx->null_cond); 1276b2167459SRichard Henderson ctx->null_cond = cond; 1277b2167459SRichard Henderson } 1278b2167459SRichard Henderson 12790c982a28SRichard Henderson static bool do_sub_reg(DisasContext *ctx, arg_rrr_cf *a, 12800c982a28SRichard Henderson bool is_tsv, bool is_b, bool is_tc) 12810c982a28SRichard Henderson { 12820c982a28SRichard Henderson TCGv_reg tcg_r1, tcg_r2; 12830c982a28SRichard Henderson 12840c982a28SRichard Henderson if (a->cf) { 12850c982a28SRichard Henderson nullify_over(ctx); 12860c982a28SRichard Henderson } 12870c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 12880c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 12890c982a28SRichard Henderson do_sub(ctx, a->t, tcg_r1, tcg_r2, is_tsv, is_b, is_tc, a->cf); 12900c982a28SRichard Henderson return nullify_end(ctx); 12910c982a28SRichard Henderson } 12920c982a28SRichard Henderson 12930588e061SRichard Henderson static bool do_sub_imm(DisasContext *ctx, arg_rri_cf *a, bool is_tsv) 12940588e061SRichard Henderson { 12950588e061SRichard Henderson TCGv_reg tcg_im, tcg_r2; 12960588e061SRichard Henderson 12970588e061SRichard Henderson if (a->cf) { 12980588e061SRichard Henderson nullify_over(ctx); 12990588e061SRichard Henderson } 1300d4e58033SRichard Henderson tcg_im = tcg_constant_reg(a->i); 13010588e061SRichard Henderson tcg_r2 = load_gpr(ctx, a->r); 13020588e061SRichard Henderson do_sub(ctx, a->t, tcg_im, tcg_r2, is_tsv, 0, 0, a->cf); 13030588e061SRichard Henderson return nullify_end(ctx); 13040588e061SRichard Henderson } 13050588e061SRichard Henderson 130631234768SRichard Henderson static void do_cmpclr(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1307eaa3783bSRichard Henderson TCGv_reg in2, unsigned cf) 1308b2167459SRichard Henderson { 1309eaa3783bSRichard Henderson TCGv_reg dest, sv; 1310b2167459SRichard Henderson DisasCond cond; 1311b2167459SRichard Henderson 1312b2167459SRichard Henderson dest = tcg_temp_new(); 1313eaa3783bSRichard Henderson tcg_gen_sub_reg(dest, in1, in2); 1314b2167459SRichard Henderson 1315b2167459SRichard Henderson /* Compute signed overflow if required. */ 1316f764718dSRichard Henderson sv = NULL; 1317b47a4a02SSven Schnelle if (cond_need_sv(cf >> 1)) { 1318b2167459SRichard Henderson sv = do_sub_sv(ctx, dest, in1, in2); 1319b2167459SRichard Henderson } 1320b2167459SRichard Henderson 1321b2167459SRichard Henderson /* Form the condition for the compare. */ 1322b2167459SRichard Henderson cond = do_sub_cond(cf, dest, in1, in2, sv); 1323b2167459SRichard Henderson 1324b2167459SRichard Henderson /* Clear. */ 1325eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 1326b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1327b2167459SRichard Henderson 1328b2167459SRichard Henderson /* Install the new nullification. */ 1329b2167459SRichard Henderson cond_free(&ctx->null_cond); 1330b2167459SRichard Henderson ctx->null_cond = cond; 1331b2167459SRichard Henderson } 1332b2167459SRichard Henderson 133331234768SRichard Henderson static void do_log(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1334eaa3783bSRichard Henderson TCGv_reg in2, unsigned cf, 1335eaa3783bSRichard Henderson void (*fn)(TCGv_reg, TCGv_reg, TCGv_reg)) 1336b2167459SRichard Henderson { 1337eaa3783bSRichard Henderson TCGv_reg dest = dest_gpr(ctx, rt); 1338b2167459SRichard Henderson 1339b2167459SRichard Henderson /* Perform the operation, and writeback. */ 1340b2167459SRichard Henderson fn(dest, in1, in2); 1341b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1342b2167459SRichard Henderson 1343b2167459SRichard Henderson /* Install the new nullification. */ 1344b2167459SRichard Henderson cond_free(&ctx->null_cond); 1345b2167459SRichard Henderson if (cf) { 1346b2167459SRichard Henderson ctx->null_cond = do_log_cond(cf, dest); 1347b2167459SRichard Henderson } 1348b2167459SRichard Henderson } 1349b2167459SRichard Henderson 13500c982a28SRichard Henderson static bool do_log_reg(DisasContext *ctx, arg_rrr_cf *a, 13510c982a28SRichard Henderson void (*fn)(TCGv_reg, TCGv_reg, TCGv_reg)) 13520c982a28SRichard Henderson { 13530c982a28SRichard Henderson TCGv_reg tcg_r1, tcg_r2; 13540c982a28SRichard Henderson 13550c982a28SRichard Henderson if (a->cf) { 13560c982a28SRichard Henderson nullify_over(ctx); 13570c982a28SRichard Henderson } 13580c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 13590c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 13600c982a28SRichard Henderson do_log(ctx, a->t, tcg_r1, tcg_r2, a->cf, fn); 13610c982a28SRichard Henderson return nullify_end(ctx); 13620c982a28SRichard Henderson } 13630c982a28SRichard Henderson 136431234768SRichard Henderson static void do_unit(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1365eaa3783bSRichard Henderson TCGv_reg in2, unsigned cf, bool is_tc, 1366eaa3783bSRichard Henderson void (*fn)(TCGv_reg, TCGv_reg, TCGv_reg)) 1367b2167459SRichard Henderson { 1368eaa3783bSRichard Henderson TCGv_reg dest; 1369b2167459SRichard Henderson DisasCond cond; 1370b2167459SRichard Henderson 1371b2167459SRichard Henderson if (cf == 0) { 1372b2167459SRichard Henderson dest = dest_gpr(ctx, rt); 1373b2167459SRichard Henderson fn(dest, in1, in2); 1374b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1375b2167459SRichard Henderson cond_free(&ctx->null_cond); 1376b2167459SRichard Henderson } else { 1377b2167459SRichard Henderson dest = tcg_temp_new(); 1378b2167459SRichard Henderson fn(dest, in1, in2); 1379b2167459SRichard Henderson 1380b2167459SRichard Henderson cond = do_unit_cond(cf, dest, in1, in2); 1381b2167459SRichard Henderson 1382b2167459SRichard Henderson if (is_tc) { 1383eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 1384eaa3783bSRichard Henderson tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1); 1385ad75a51eSRichard Henderson gen_helper_tcond(tcg_env, tmp); 1386b2167459SRichard Henderson } 1387b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1388b2167459SRichard Henderson 1389b2167459SRichard Henderson cond_free(&ctx->null_cond); 1390b2167459SRichard Henderson ctx->null_cond = cond; 1391b2167459SRichard Henderson } 1392b2167459SRichard Henderson } 1393b2167459SRichard Henderson 139486f8d05fSRichard Henderson #ifndef CONFIG_USER_ONLY 13958d6ae7fbSRichard Henderson /* The "normal" usage is SP >= 0, wherein SP == 0 selects the space 13968d6ae7fbSRichard Henderson from the top 2 bits of the base register. There are a few system 13978d6ae7fbSRichard Henderson instructions that have a 3-bit space specifier, for which SR0 is 13988d6ae7fbSRichard Henderson not special. To handle this, pass ~SP. */ 139986f8d05fSRichard Henderson static TCGv_i64 space_select(DisasContext *ctx, int sp, TCGv_reg base) 140086f8d05fSRichard Henderson { 140186f8d05fSRichard Henderson TCGv_ptr ptr; 140286f8d05fSRichard Henderson TCGv_reg tmp; 140386f8d05fSRichard Henderson TCGv_i64 spc; 140486f8d05fSRichard Henderson 140586f8d05fSRichard Henderson if (sp != 0) { 14068d6ae7fbSRichard Henderson if (sp < 0) { 14078d6ae7fbSRichard Henderson sp = ~sp; 14088d6ae7fbSRichard Henderson } 1409a6779861SRichard Henderson spc = tcg_temp_new_tl(); 14108d6ae7fbSRichard Henderson load_spr(ctx, spc, sp); 14118d6ae7fbSRichard Henderson return spc; 141286f8d05fSRichard Henderson } 1413494737b7SRichard Henderson if (ctx->tb_flags & TB_FLAG_SR_SAME) { 1414494737b7SRichard Henderson return cpu_srH; 1415494737b7SRichard Henderson } 141686f8d05fSRichard Henderson 141786f8d05fSRichard Henderson ptr = tcg_temp_new_ptr(); 141886f8d05fSRichard Henderson tmp = tcg_temp_new(); 1419a6779861SRichard Henderson spc = tcg_temp_new_tl(); 142086f8d05fSRichard Henderson 1421698240d1SRichard Henderson /* Extract top 2 bits of the address, shift left 3 for uint64_t index. */ 1422698240d1SRichard Henderson tcg_gen_shri_reg(tmp, base, (ctx->tb_flags & PSW_W ? 64 : 32) - 5); 142386f8d05fSRichard Henderson tcg_gen_andi_reg(tmp, tmp, 030); 142486f8d05fSRichard Henderson tcg_gen_trunc_reg_ptr(ptr, tmp); 142586f8d05fSRichard Henderson 1426ad75a51eSRichard Henderson tcg_gen_add_ptr(ptr, ptr, tcg_env); 142786f8d05fSRichard Henderson tcg_gen_ld_i64(spc, ptr, offsetof(CPUHPPAState, sr[4])); 142886f8d05fSRichard Henderson 142986f8d05fSRichard Henderson return spc; 143086f8d05fSRichard Henderson } 143186f8d05fSRichard Henderson #endif 143286f8d05fSRichard Henderson 143386f8d05fSRichard Henderson static void form_gva(DisasContext *ctx, TCGv_tl *pgva, TCGv_reg *pofs, 143486f8d05fSRichard Henderson unsigned rb, unsigned rx, int scale, target_sreg disp, 143586f8d05fSRichard Henderson unsigned sp, int modify, bool is_phys) 143686f8d05fSRichard Henderson { 143786f8d05fSRichard Henderson TCGv_reg base = load_gpr(ctx, rb); 143886f8d05fSRichard Henderson TCGv_reg ofs; 1439698240d1SRichard Henderson TCGv_tl addr; 144086f8d05fSRichard Henderson 144186f8d05fSRichard Henderson /* Note that RX is mutually exclusive with DISP. */ 144286f8d05fSRichard Henderson if (rx) { 1443e12c6309SRichard Henderson ofs = tcg_temp_new(); 144486f8d05fSRichard Henderson tcg_gen_shli_reg(ofs, cpu_gr[rx], scale); 144586f8d05fSRichard Henderson tcg_gen_add_reg(ofs, ofs, base); 144686f8d05fSRichard Henderson } else if (disp || modify) { 1447e12c6309SRichard Henderson ofs = tcg_temp_new(); 144886f8d05fSRichard Henderson tcg_gen_addi_reg(ofs, base, disp); 144986f8d05fSRichard Henderson } else { 145086f8d05fSRichard Henderson ofs = base; 145186f8d05fSRichard Henderson } 145286f8d05fSRichard Henderson 145386f8d05fSRichard Henderson *pofs = ofs; 1454698240d1SRichard Henderson *pgva = addr = tcg_temp_new_tl(); 145586f8d05fSRichard Henderson tcg_gen_extu_reg_tl(addr, modify <= 0 ? ofs : base); 1456698240d1SRichard Henderson tcg_gen_andi_tl(addr, addr, gva_offset_mask(ctx)); 1457698240d1SRichard Henderson #ifndef CONFIG_USER_ONLY 145886f8d05fSRichard Henderson if (!is_phys) { 145986f8d05fSRichard Henderson tcg_gen_or_tl(addr, addr, space_select(ctx, sp, base)); 146086f8d05fSRichard Henderson } 146186f8d05fSRichard Henderson #endif 146286f8d05fSRichard Henderson } 146386f8d05fSRichard Henderson 146496d6407fSRichard Henderson /* Emit a memory load. The modify parameter should be 146596d6407fSRichard Henderson * < 0 for pre-modify, 146696d6407fSRichard Henderson * > 0 for post-modify, 146796d6407fSRichard Henderson * = 0 for no base register update. 146896d6407fSRichard Henderson */ 146996d6407fSRichard Henderson static void do_load_32(DisasContext *ctx, TCGv_i32 dest, unsigned rb, 1470eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 147114776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 147296d6407fSRichard Henderson { 147386f8d05fSRichard Henderson TCGv_reg ofs; 147486f8d05fSRichard Henderson TCGv_tl addr; 147596d6407fSRichard Henderson 147696d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 147796d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 147896d6407fSRichard Henderson 147986f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 148086f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 1481c1f55d97SRichard Henderson tcg_gen_qemu_ld_i32(dest, addr, ctx->mmu_idx, mop | UNALIGN(ctx)); 148286f8d05fSRichard Henderson if (modify) { 148386f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 148496d6407fSRichard Henderson } 148596d6407fSRichard Henderson } 148696d6407fSRichard Henderson 148796d6407fSRichard Henderson static void do_load_64(DisasContext *ctx, TCGv_i64 dest, unsigned rb, 1488eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 148914776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 149096d6407fSRichard Henderson { 149186f8d05fSRichard Henderson TCGv_reg ofs; 149286f8d05fSRichard Henderson TCGv_tl addr; 149396d6407fSRichard Henderson 149496d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 149596d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 149696d6407fSRichard Henderson 149786f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 149886f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 1499217d1a5eSRichard Henderson tcg_gen_qemu_ld_i64(dest, addr, ctx->mmu_idx, mop | UNALIGN(ctx)); 150086f8d05fSRichard Henderson if (modify) { 150186f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 150296d6407fSRichard Henderson } 150396d6407fSRichard Henderson } 150496d6407fSRichard Henderson 150596d6407fSRichard Henderson static void do_store_32(DisasContext *ctx, TCGv_i32 src, unsigned rb, 1506eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 150714776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 150896d6407fSRichard Henderson { 150986f8d05fSRichard Henderson TCGv_reg ofs; 151086f8d05fSRichard Henderson TCGv_tl addr; 151196d6407fSRichard Henderson 151296d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 151396d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 151496d6407fSRichard Henderson 151586f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 151686f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 1517217d1a5eSRichard Henderson tcg_gen_qemu_st_i32(src, addr, ctx->mmu_idx, mop | UNALIGN(ctx)); 151886f8d05fSRichard Henderson if (modify) { 151986f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 152096d6407fSRichard Henderson } 152196d6407fSRichard Henderson } 152296d6407fSRichard Henderson 152396d6407fSRichard Henderson static void do_store_64(DisasContext *ctx, TCGv_i64 src, unsigned rb, 1524eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 152514776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 152696d6407fSRichard Henderson { 152786f8d05fSRichard Henderson TCGv_reg ofs; 152886f8d05fSRichard Henderson TCGv_tl addr; 152996d6407fSRichard Henderson 153096d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 153196d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 153296d6407fSRichard Henderson 153386f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 153486f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 1535217d1a5eSRichard Henderson tcg_gen_qemu_st_i64(src, addr, ctx->mmu_idx, mop | UNALIGN(ctx)); 153686f8d05fSRichard Henderson if (modify) { 153786f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 153896d6407fSRichard Henderson } 153996d6407fSRichard Henderson } 154096d6407fSRichard Henderson 1541eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64 1542eaa3783bSRichard Henderson #define do_load_reg do_load_64 1543eaa3783bSRichard Henderson #define do_store_reg do_store_64 154496d6407fSRichard Henderson #else 1545eaa3783bSRichard Henderson #define do_load_reg do_load_32 1546eaa3783bSRichard Henderson #define do_store_reg do_store_32 154796d6407fSRichard Henderson #endif 154896d6407fSRichard Henderson 15491cd012a5SRichard Henderson static bool do_load(DisasContext *ctx, unsigned rt, unsigned rb, 1550eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 155114776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 155296d6407fSRichard Henderson { 1553eaa3783bSRichard Henderson TCGv_reg dest; 155496d6407fSRichard Henderson 155596d6407fSRichard Henderson nullify_over(ctx); 155696d6407fSRichard Henderson 155796d6407fSRichard Henderson if (modify == 0) { 155896d6407fSRichard Henderson /* No base register update. */ 155996d6407fSRichard Henderson dest = dest_gpr(ctx, rt); 156096d6407fSRichard Henderson } else { 156196d6407fSRichard Henderson /* Make sure if RT == RB, we see the result of the load. */ 1562e12c6309SRichard Henderson dest = tcg_temp_new(); 156396d6407fSRichard Henderson } 156486f8d05fSRichard Henderson do_load_reg(ctx, dest, rb, rx, scale, disp, sp, modify, mop); 156596d6407fSRichard Henderson save_gpr(ctx, rt, dest); 156696d6407fSRichard Henderson 15671cd012a5SRichard Henderson return nullify_end(ctx); 156896d6407fSRichard Henderson } 156996d6407fSRichard Henderson 1570740038d7SRichard Henderson static bool do_floadw(DisasContext *ctx, unsigned rt, unsigned rb, 1571eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 157286f8d05fSRichard Henderson unsigned sp, int modify) 157396d6407fSRichard Henderson { 157496d6407fSRichard Henderson TCGv_i32 tmp; 157596d6407fSRichard Henderson 157696d6407fSRichard Henderson nullify_over(ctx); 157796d6407fSRichard Henderson 157896d6407fSRichard Henderson tmp = tcg_temp_new_i32(); 157986f8d05fSRichard Henderson do_load_32(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUL); 158096d6407fSRichard Henderson save_frw_i32(rt, tmp); 158196d6407fSRichard Henderson 158296d6407fSRichard Henderson if (rt == 0) { 1583ad75a51eSRichard Henderson gen_helper_loaded_fr0(tcg_env); 158496d6407fSRichard Henderson } 158596d6407fSRichard Henderson 1586740038d7SRichard Henderson return nullify_end(ctx); 158796d6407fSRichard Henderson } 158896d6407fSRichard Henderson 1589740038d7SRichard Henderson static bool trans_fldw(DisasContext *ctx, arg_ldst *a) 1590740038d7SRichard Henderson { 1591740038d7SRichard Henderson return do_floadw(ctx, a->t, a->b, a->x, a->scale ? 2 : 0, 1592740038d7SRichard Henderson a->disp, a->sp, a->m); 1593740038d7SRichard Henderson } 1594740038d7SRichard Henderson 1595740038d7SRichard Henderson static bool do_floadd(DisasContext *ctx, unsigned rt, unsigned rb, 1596eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 159786f8d05fSRichard Henderson unsigned sp, int modify) 159896d6407fSRichard Henderson { 159996d6407fSRichard Henderson TCGv_i64 tmp; 160096d6407fSRichard Henderson 160196d6407fSRichard Henderson nullify_over(ctx); 160296d6407fSRichard Henderson 160396d6407fSRichard Henderson tmp = tcg_temp_new_i64(); 1604fc313c64SFrédéric Pétrot do_load_64(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUQ); 160596d6407fSRichard Henderson save_frd(rt, tmp); 160696d6407fSRichard Henderson 160796d6407fSRichard Henderson if (rt == 0) { 1608ad75a51eSRichard Henderson gen_helper_loaded_fr0(tcg_env); 160996d6407fSRichard Henderson } 161096d6407fSRichard Henderson 1611740038d7SRichard Henderson return nullify_end(ctx); 1612740038d7SRichard Henderson } 1613740038d7SRichard Henderson 1614740038d7SRichard Henderson static bool trans_fldd(DisasContext *ctx, arg_ldst *a) 1615740038d7SRichard Henderson { 1616740038d7SRichard Henderson return do_floadd(ctx, a->t, a->b, a->x, a->scale ? 3 : 0, 1617740038d7SRichard Henderson a->disp, a->sp, a->m); 161896d6407fSRichard Henderson } 161996d6407fSRichard Henderson 16201cd012a5SRichard Henderson static bool do_store(DisasContext *ctx, unsigned rt, unsigned rb, 162186f8d05fSRichard Henderson target_sreg disp, unsigned sp, 162214776ab5STony Nguyen int modify, MemOp mop) 162396d6407fSRichard Henderson { 162496d6407fSRichard Henderson nullify_over(ctx); 162586f8d05fSRichard Henderson do_store_reg(ctx, load_gpr(ctx, rt), rb, 0, 0, disp, sp, modify, mop); 16261cd012a5SRichard Henderson return nullify_end(ctx); 162796d6407fSRichard Henderson } 162896d6407fSRichard Henderson 1629740038d7SRichard Henderson static bool do_fstorew(DisasContext *ctx, unsigned rt, unsigned rb, 1630eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 163186f8d05fSRichard Henderson unsigned sp, int modify) 163296d6407fSRichard Henderson { 163396d6407fSRichard Henderson TCGv_i32 tmp; 163496d6407fSRichard Henderson 163596d6407fSRichard Henderson nullify_over(ctx); 163696d6407fSRichard Henderson 163796d6407fSRichard Henderson tmp = load_frw_i32(rt); 163886f8d05fSRichard Henderson do_store_32(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUL); 163996d6407fSRichard Henderson 1640740038d7SRichard Henderson return nullify_end(ctx); 164196d6407fSRichard Henderson } 164296d6407fSRichard Henderson 1643740038d7SRichard Henderson static bool trans_fstw(DisasContext *ctx, arg_ldst *a) 1644740038d7SRichard Henderson { 1645740038d7SRichard Henderson return do_fstorew(ctx, a->t, a->b, a->x, a->scale ? 2 : 0, 1646740038d7SRichard Henderson a->disp, a->sp, a->m); 1647740038d7SRichard Henderson } 1648740038d7SRichard Henderson 1649740038d7SRichard Henderson static bool do_fstored(DisasContext *ctx, unsigned rt, unsigned rb, 1650eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 165186f8d05fSRichard Henderson unsigned sp, int modify) 165296d6407fSRichard Henderson { 165396d6407fSRichard Henderson TCGv_i64 tmp; 165496d6407fSRichard Henderson 165596d6407fSRichard Henderson nullify_over(ctx); 165696d6407fSRichard Henderson 165796d6407fSRichard Henderson tmp = load_frd(rt); 1658fc313c64SFrédéric Pétrot do_store_64(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUQ); 165996d6407fSRichard Henderson 1660740038d7SRichard Henderson return nullify_end(ctx); 1661740038d7SRichard Henderson } 1662740038d7SRichard Henderson 1663740038d7SRichard Henderson static bool trans_fstd(DisasContext *ctx, arg_ldst *a) 1664740038d7SRichard Henderson { 1665740038d7SRichard Henderson return do_fstored(ctx, a->t, a->b, a->x, a->scale ? 3 : 0, 1666740038d7SRichard Henderson a->disp, a->sp, a->m); 166796d6407fSRichard Henderson } 166896d6407fSRichard Henderson 16691ca74648SRichard Henderson static bool do_fop_wew(DisasContext *ctx, unsigned rt, unsigned ra, 1670ebe9383cSRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i32)) 1671ebe9383cSRichard Henderson { 1672ebe9383cSRichard Henderson TCGv_i32 tmp; 1673ebe9383cSRichard Henderson 1674ebe9383cSRichard Henderson nullify_over(ctx); 1675ebe9383cSRichard Henderson tmp = load_frw0_i32(ra); 1676ebe9383cSRichard Henderson 1677ad75a51eSRichard Henderson func(tmp, tcg_env, tmp); 1678ebe9383cSRichard Henderson 1679ebe9383cSRichard Henderson save_frw_i32(rt, tmp); 16801ca74648SRichard Henderson return nullify_end(ctx); 1681ebe9383cSRichard Henderson } 1682ebe9383cSRichard Henderson 16831ca74648SRichard Henderson static bool do_fop_wed(DisasContext *ctx, unsigned rt, unsigned ra, 1684ebe9383cSRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i64)) 1685ebe9383cSRichard Henderson { 1686ebe9383cSRichard Henderson TCGv_i32 dst; 1687ebe9383cSRichard Henderson TCGv_i64 src; 1688ebe9383cSRichard Henderson 1689ebe9383cSRichard Henderson nullify_over(ctx); 1690ebe9383cSRichard Henderson src = load_frd(ra); 1691ebe9383cSRichard Henderson dst = tcg_temp_new_i32(); 1692ebe9383cSRichard Henderson 1693ad75a51eSRichard Henderson func(dst, tcg_env, src); 1694ebe9383cSRichard Henderson 1695ebe9383cSRichard Henderson save_frw_i32(rt, dst); 16961ca74648SRichard Henderson return nullify_end(ctx); 1697ebe9383cSRichard Henderson } 1698ebe9383cSRichard Henderson 16991ca74648SRichard Henderson static bool do_fop_ded(DisasContext *ctx, unsigned rt, unsigned ra, 1700ebe9383cSRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i64)) 1701ebe9383cSRichard Henderson { 1702ebe9383cSRichard Henderson TCGv_i64 tmp; 1703ebe9383cSRichard Henderson 1704ebe9383cSRichard Henderson nullify_over(ctx); 1705ebe9383cSRichard Henderson tmp = load_frd0(ra); 1706ebe9383cSRichard Henderson 1707ad75a51eSRichard Henderson func(tmp, tcg_env, tmp); 1708ebe9383cSRichard Henderson 1709ebe9383cSRichard Henderson save_frd(rt, tmp); 17101ca74648SRichard Henderson return nullify_end(ctx); 1711ebe9383cSRichard Henderson } 1712ebe9383cSRichard Henderson 17131ca74648SRichard Henderson static bool do_fop_dew(DisasContext *ctx, unsigned rt, unsigned ra, 1714ebe9383cSRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i32)) 1715ebe9383cSRichard Henderson { 1716ebe9383cSRichard Henderson TCGv_i32 src; 1717ebe9383cSRichard Henderson TCGv_i64 dst; 1718ebe9383cSRichard Henderson 1719ebe9383cSRichard Henderson nullify_over(ctx); 1720ebe9383cSRichard Henderson src = load_frw0_i32(ra); 1721ebe9383cSRichard Henderson dst = tcg_temp_new_i64(); 1722ebe9383cSRichard Henderson 1723ad75a51eSRichard Henderson func(dst, tcg_env, src); 1724ebe9383cSRichard Henderson 1725ebe9383cSRichard Henderson save_frd(rt, dst); 17261ca74648SRichard Henderson return nullify_end(ctx); 1727ebe9383cSRichard Henderson } 1728ebe9383cSRichard Henderson 17291ca74648SRichard Henderson static bool do_fop_weww(DisasContext *ctx, unsigned rt, 1730ebe9383cSRichard Henderson unsigned ra, unsigned rb, 173131234768SRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i32, TCGv_i32)) 1732ebe9383cSRichard Henderson { 1733ebe9383cSRichard Henderson TCGv_i32 a, b; 1734ebe9383cSRichard Henderson 1735ebe9383cSRichard Henderson nullify_over(ctx); 1736ebe9383cSRichard Henderson a = load_frw0_i32(ra); 1737ebe9383cSRichard Henderson b = load_frw0_i32(rb); 1738ebe9383cSRichard Henderson 1739ad75a51eSRichard Henderson func(a, tcg_env, a, b); 1740ebe9383cSRichard Henderson 1741ebe9383cSRichard Henderson save_frw_i32(rt, a); 17421ca74648SRichard Henderson return nullify_end(ctx); 1743ebe9383cSRichard Henderson } 1744ebe9383cSRichard Henderson 17451ca74648SRichard Henderson static bool do_fop_dedd(DisasContext *ctx, unsigned rt, 1746ebe9383cSRichard Henderson unsigned ra, unsigned rb, 174731234768SRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i64, TCGv_i64)) 1748ebe9383cSRichard Henderson { 1749ebe9383cSRichard Henderson TCGv_i64 a, b; 1750ebe9383cSRichard Henderson 1751ebe9383cSRichard Henderson nullify_over(ctx); 1752ebe9383cSRichard Henderson a = load_frd0(ra); 1753ebe9383cSRichard Henderson b = load_frd0(rb); 1754ebe9383cSRichard Henderson 1755ad75a51eSRichard Henderson func(a, tcg_env, a, b); 1756ebe9383cSRichard Henderson 1757ebe9383cSRichard Henderson save_frd(rt, a); 17581ca74648SRichard Henderson return nullify_end(ctx); 1759ebe9383cSRichard Henderson } 1760ebe9383cSRichard Henderson 176198cd9ca7SRichard Henderson /* Emit an unconditional branch to a direct target, which may or may not 176298cd9ca7SRichard Henderson have already had nullification handled. */ 176301afb7beSRichard Henderson static bool do_dbranch(DisasContext *ctx, target_ureg dest, 176498cd9ca7SRichard Henderson unsigned link, bool is_n) 176598cd9ca7SRichard Henderson { 176698cd9ca7SRichard Henderson if (ctx->null_cond.c == TCG_COND_NEVER && ctx->null_lab == NULL) { 176798cd9ca7SRichard Henderson if (link != 0) { 1768741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 176998cd9ca7SRichard Henderson } 177098cd9ca7SRichard Henderson ctx->iaoq_n = dest; 177198cd9ca7SRichard Henderson if (is_n) { 177298cd9ca7SRichard Henderson ctx->null_cond.c = TCG_COND_ALWAYS; 177398cd9ca7SRichard Henderson } 177498cd9ca7SRichard Henderson } else { 177598cd9ca7SRichard Henderson nullify_over(ctx); 177698cd9ca7SRichard Henderson 177798cd9ca7SRichard Henderson if (link != 0) { 1778741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 177998cd9ca7SRichard Henderson } 178098cd9ca7SRichard Henderson 178198cd9ca7SRichard Henderson if (is_n && use_nullify_skip(ctx)) { 178298cd9ca7SRichard Henderson nullify_set(ctx, 0); 178398cd9ca7SRichard Henderson gen_goto_tb(ctx, 0, dest, dest + 4); 178498cd9ca7SRichard Henderson } else { 178598cd9ca7SRichard Henderson nullify_set(ctx, is_n); 178698cd9ca7SRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_b, dest); 178798cd9ca7SRichard Henderson } 178898cd9ca7SRichard Henderson 178931234768SRichard Henderson nullify_end(ctx); 179098cd9ca7SRichard Henderson 179198cd9ca7SRichard Henderson nullify_set(ctx, 0); 179298cd9ca7SRichard Henderson gen_goto_tb(ctx, 1, ctx->iaoq_b, ctx->iaoq_n); 179331234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 179498cd9ca7SRichard Henderson } 179501afb7beSRichard Henderson return true; 179698cd9ca7SRichard Henderson } 179798cd9ca7SRichard Henderson 179898cd9ca7SRichard Henderson /* Emit a conditional branch to a direct target. If the branch itself 179998cd9ca7SRichard Henderson is nullified, we should have already used nullify_over. */ 180001afb7beSRichard Henderson static bool do_cbranch(DisasContext *ctx, target_sreg disp, bool is_n, 180198cd9ca7SRichard Henderson DisasCond *cond) 180298cd9ca7SRichard Henderson { 1803eaa3783bSRichard Henderson target_ureg dest = iaoq_dest(ctx, disp); 180498cd9ca7SRichard Henderson TCGLabel *taken = NULL; 180598cd9ca7SRichard Henderson TCGCond c = cond->c; 180698cd9ca7SRichard Henderson bool n; 180798cd9ca7SRichard Henderson 180898cd9ca7SRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 180998cd9ca7SRichard Henderson 181098cd9ca7SRichard Henderson /* Handle TRUE and NEVER as direct branches. */ 181198cd9ca7SRichard Henderson if (c == TCG_COND_ALWAYS) { 181201afb7beSRichard Henderson return do_dbranch(ctx, dest, 0, is_n && disp >= 0); 181398cd9ca7SRichard Henderson } 181498cd9ca7SRichard Henderson if (c == TCG_COND_NEVER) { 181501afb7beSRichard Henderson return do_dbranch(ctx, ctx->iaoq_n, 0, is_n && disp < 0); 181698cd9ca7SRichard Henderson } 181798cd9ca7SRichard Henderson 181898cd9ca7SRichard Henderson taken = gen_new_label(); 1819eaa3783bSRichard Henderson tcg_gen_brcond_reg(c, cond->a0, cond->a1, taken); 182098cd9ca7SRichard Henderson cond_free(cond); 182198cd9ca7SRichard Henderson 182298cd9ca7SRichard Henderson /* Not taken: Condition not satisfied; nullify on backward branches. */ 182398cd9ca7SRichard Henderson n = is_n && disp < 0; 182498cd9ca7SRichard Henderson if (n && use_nullify_skip(ctx)) { 182598cd9ca7SRichard Henderson nullify_set(ctx, 0); 1826a881c8e7SRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_n, ctx->iaoq_n + 4); 182798cd9ca7SRichard Henderson } else { 182898cd9ca7SRichard Henderson if (!n && ctx->null_lab) { 182998cd9ca7SRichard Henderson gen_set_label(ctx->null_lab); 183098cd9ca7SRichard Henderson ctx->null_lab = NULL; 183198cd9ca7SRichard Henderson } 183298cd9ca7SRichard Henderson nullify_set(ctx, n); 1833c301f34eSRichard Henderson if (ctx->iaoq_n == -1) { 1834c301f34eSRichard Henderson /* The temporary iaoq_n_var died at the branch above. 1835c301f34eSRichard Henderson Regenerate it here instead of saving it. */ 1836c301f34eSRichard Henderson tcg_gen_addi_reg(ctx->iaoq_n_var, cpu_iaoq_b, 4); 1837c301f34eSRichard Henderson } 1838a881c8e7SRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_b, ctx->iaoq_n); 183998cd9ca7SRichard Henderson } 184098cd9ca7SRichard Henderson 184198cd9ca7SRichard Henderson gen_set_label(taken); 184298cd9ca7SRichard Henderson 184398cd9ca7SRichard Henderson /* Taken: Condition satisfied; nullify on forward branches. */ 184498cd9ca7SRichard Henderson n = is_n && disp >= 0; 184598cd9ca7SRichard Henderson if (n && use_nullify_skip(ctx)) { 184698cd9ca7SRichard Henderson nullify_set(ctx, 0); 1847a881c8e7SRichard Henderson gen_goto_tb(ctx, 1, dest, dest + 4); 184898cd9ca7SRichard Henderson } else { 184998cd9ca7SRichard Henderson nullify_set(ctx, n); 1850a881c8e7SRichard Henderson gen_goto_tb(ctx, 1, ctx->iaoq_b, dest); 185198cd9ca7SRichard Henderson } 185298cd9ca7SRichard Henderson 185398cd9ca7SRichard Henderson /* Not taken: the branch itself was nullified. */ 185498cd9ca7SRichard Henderson if (ctx->null_lab) { 185598cd9ca7SRichard Henderson gen_set_label(ctx->null_lab); 185698cd9ca7SRichard Henderson ctx->null_lab = NULL; 185731234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 185898cd9ca7SRichard Henderson } else { 185931234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 186098cd9ca7SRichard Henderson } 186101afb7beSRichard Henderson return true; 186298cd9ca7SRichard Henderson } 186398cd9ca7SRichard Henderson 186498cd9ca7SRichard Henderson /* Emit an unconditional branch to an indirect target. This handles 186598cd9ca7SRichard Henderson nullification of the branch itself. */ 186601afb7beSRichard Henderson static bool do_ibranch(DisasContext *ctx, TCGv_reg dest, 186798cd9ca7SRichard Henderson unsigned link, bool is_n) 186898cd9ca7SRichard Henderson { 1869eaa3783bSRichard Henderson TCGv_reg a0, a1, next, tmp; 187098cd9ca7SRichard Henderson TCGCond c; 187198cd9ca7SRichard Henderson 187298cd9ca7SRichard Henderson assert(ctx->null_lab == NULL); 187398cd9ca7SRichard Henderson 187498cd9ca7SRichard Henderson if (ctx->null_cond.c == TCG_COND_NEVER) { 187598cd9ca7SRichard Henderson if (link != 0) { 1876741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 187798cd9ca7SRichard Henderson } 1878e12c6309SRichard Henderson next = tcg_temp_new(); 1879eaa3783bSRichard Henderson tcg_gen_mov_reg(next, dest); 188098cd9ca7SRichard Henderson if (is_n) { 1881c301f34eSRichard Henderson if (use_nullify_skip(ctx)) { 1882a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, -1, next); 1883a0180973SRichard Henderson tcg_gen_addi_reg(next, next, 4); 1884a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, -1, next); 1885c301f34eSRichard Henderson nullify_set(ctx, 0); 188631234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_UPDATED; 188701afb7beSRichard Henderson return true; 1888c301f34eSRichard Henderson } 188998cd9ca7SRichard Henderson ctx->null_cond.c = TCG_COND_ALWAYS; 189098cd9ca7SRichard Henderson } 1891c301f34eSRichard Henderson ctx->iaoq_n = -1; 1892c301f34eSRichard Henderson ctx->iaoq_n_var = next; 189398cd9ca7SRichard Henderson } else if (is_n && use_nullify_skip(ctx)) { 189498cd9ca7SRichard Henderson /* The (conditional) branch, B, nullifies the next insn, N, 189598cd9ca7SRichard Henderson and we're allowed to skip execution N (no single-step or 18964137cb83SRichard Henderson tracepoint in effect). Since the goto_ptr that we must use 189798cd9ca7SRichard Henderson for the indirect branch consumes no special resources, we 189898cd9ca7SRichard Henderson can (conditionally) skip B and continue execution. */ 189998cd9ca7SRichard Henderson /* The use_nullify_skip test implies we have a known control path. */ 190098cd9ca7SRichard Henderson tcg_debug_assert(ctx->iaoq_b != -1); 190198cd9ca7SRichard Henderson tcg_debug_assert(ctx->iaoq_n != -1); 190298cd9ca7SRichard Henderson 190398cd9ca7SRichard Henderson /* We do have to handle the non-local temporary, DEST, before 190498cd9ca7SRichard Henderson branching. Since IOAQ_F is not really live at this point, we 190598cd9ca7SRichard Henderson can simply store DEST optimistically. Similarly with IAOQ_B. */ 1906a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, -1, dest); 1907a0180973SRichard Henderson next = tcg_temp_new(); 1908a0180973SRichard Henderson tcg_gen_addi_reg(next, dest, 4); 1909a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, -1, next); 191098cd9ca7SRichard Henderson 191198cd9ca7SRichard Henderson nullify_over(ctx); 191298cd9ca7SRichard Henderson if (link != 0) { 19139a91dd84SRichard Henderson copy_iaoq_entry(ctx, cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 191498cd9ca7SRichard Henderson } 19157f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr(); 191601afb7beSRichard Henderson return nullify_end(ctx); 191798cd9ca7SRichard Henderson } else { 191898cd9ca7SRichard Henderson c = ctx->null_cond.c; 191998cd9ca7SRichard Henderson a0 = ctx->null_cond.a0; 192098cd9ca7SRichard Henderson a1 = ctx->null_cond.a1; 192198cd9ca7SRichard Henderson 192298cd9ca7SRichard Henderson tmp = tcg_temp_new(); 1923e12c6309SRichard Henderson next = tcg_temp_new(); 192498cd9ca7SRichard Henderson 1925741322f4SRichard Henderson copy_iaoq_entry(ctx, tmp, ctx->iaoq_n, ctx->iaoq_n_var); 1926eaa3783bSRichard Henderson tcg_gen_movcond_reg(c, next, a0, a1, tmp, dest); 192798cd9ca7SRichard Henderson ctx->iaoq_n = -1; 192898cd9ca7SRichard Henderson ctx->iaoq_n_var = next; 192998cd9ca7SRichard Henderson 193098cd9ca7SRichard Henderson if (link != 0) { 1931eaa3783bSRichard Henderson tcg_gen_movcond_reg(c, cpu_gr[link], a0, a1, cpu_gr[link], tmp); 193298cd9ca7SRichard Henderson } 193398cd9ca7SRichard Henderson 193498cd9ca7SRichard Henderson if (is_n) { 193598cd9ca7SRichard Henderson /* The branch nullifies the next insn, which means the state of N 193698cd9ca7SRichard Henderson after the branch is the inverse of the state of N that applied 193798cd9ca7SRichard Henderson to the branch. */ 1938eaa3783bSRichard Henderson tcg_gen_setcond_reg(tcg_invert_cond(c), cpu_psw_n, a0, a1); 193998cd9ca7SRichard Henderson cond_free(&ctx->null_cond); 194098cd9ca7SRichard Henderson ctx->null_cond = cond_make_n(); 194198cd9ca7SRichard Henderson ctx->psw_n_nonzero = true; 194298cd9ca7SRichard Henderson } else { 194398cd9ca7SRichard Henderson cond_free(&ctx->null_cond); 194498cd9ca7SRichard Henderson } 194598cd9ca7SRichard Henderson } 194601afb7beSRichard Henderson return true; 194798cd9ca7SRichard Henderson } 194898cd9ca7SRichard Henderson 1949660eefe1SRichard Henderson /* Implement 1950660eefe1SRichard Henderson * if (IAOQ_Front{30..31} < GR[b]{30..31}) 1951660eefe1SRichard Henderson * IAOQ_Next{30..31} ← GR[b]{30..31}; 1952660eefe1SRichard Henderson * else 1953660eefe1SRichard Henderson * IAOQ_Next{30..31} ← IAOQ_Front{30..31}; 1954660eefe1SRichard Henderson * which keeps the privilege level from being increased. 1955660eefe1SRichard Henderson */ 1956660eefe1SRichard Henderson static TCGv_reg do_ibranch_priv(DisasContext *ctx, TCGv_reg offset) 1957660eefe1SRichard Henderson { 1958660eefe1SRichard Henderson TCGv_reg dest; 1959660eefe1SRichard Henderson switch (ctx->privilege) { 1960660eefe1SRichard Henderson case 0: 1961660eefe1SRichard Henderson /* Privilege 0 is maximum and is allowed to decrease. */ 1962660eefe1SRichard Henderson return offset; 1963660eefe1SRichard Henderson case 3: 1964993119feSRichard Henderson /* Privilege 3 is minimum and is never allowed to increase. */ 1965e12c6309SRichard Henderson dest = tcg_temp_new(); 1966660eefe1SRichard Henderson tcg_gen_ori_reg(dest, offset, 3); 1967660eefe1SRichard Henderson break; 1968660eefe1SRichard Henderson default: 1969e12c6309SRichard Henderson dest = tcg_temp_new(); 1970660eefe1SRichard Henderson tcg_gen_andi_reg(dest, offset, -4); 1971660eefe1SRichard Henderson tcg_gen_ori_reg(dest, dest, ctx->privilege); 1972660eefe1SRichard Henderson tcg_gen_movcond_reg(TCG_COND_GTU, dest, dest, offset, dest, offset); 1973660eefe1SRichard Henderson break; 1974660eefe1SRichard Henderson } 1975660eefe1SRichard Henderson return dest; 1976660eefe1SRichard Henderson } 1977660eefe1SRichard Henderson 1978ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY 19797ad439dfSRichard Henderson /* On Linux, page zero is normally marked execute only + gateway. 19807ad439dfSRichard Henderson Therefore normal read or write is supposed to fail, but specific 19817ad439dfSRichard Henderson offsets have kernel code mapped to raise permissions to implement 19827ad439dfSRichard Henderson system calls. Handling this via an explicit check here, rather 19837ad439dfSRichard Henderson in than the "be disp(sr2,r0)" instruction that probably sent us 19847ad439dfSRichard Henderson here, is the easiest way to handle the branch delay slot on the 19857ad439dfSRichard Henderson aforementioned BE. */ 198631234768SRichard Henderson static void do_page_zero(DisasContext *ctx) 19877ad439dfSRichard Henderson { 1988a0180973SRichard Henderson TCGv_reg tmp; 1989a0180973SRichard Henderson 19907ad439dfSRichard Henderson /* If by some means we get here with PSW[N]=1, that implies that 19917ad439dfSRichard Henderson the B,GATE instruction would be skipped, and we'd fault on the 19928b81968cSMichael Tokarev next insn within the privileged page. */ 19937ad439dfSRichard Henderson switch (ctx->null_cond.c) { 19947ad439dfSRichard Henderson case TCG_COND_NEVER: 19957ad439dfSRichard Henderson break; 19967ad439dfSRichard Henderson case TCG_COND_ALWAYS: 1997eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, 0); 19987ad439dfSRichard Henderson goto do_sigill; 19997ad439dfSRichard Henderson default: 20007ad439dfSRichard Henderson /* Since this is always the first (and only) insn within the 20017ad439dfSRichard Henderson TB, we should know the state of PSW[N] from TB->FLAGS. */ 20027ad439dfSRichard Henderson g_assert_not_reached(); 20037ad439dfSRichard Henderson } 20047ad439dfSRichard Henderson 20057ad439dfSRichard Henderson /* Check that we didn't arrive here via some means that allowed 20067ad439dfSRichard Henderson non-sequential instruction execution. Normally the PSW[B] bit 20077ad439dfSRichard Henderson detects this by disallowing the B,GATE instruction to execute 20087ad439dfSRichard Henderson under such conditions. */ 20097ad439dfSRichard Henderson if (ctx->iaoq_b != ctx->iaoq_f + 4) { 20107ad439dfSRichard Henderson goto do_sigill; 20117ad439dfSRichard Henderson } 20127ad439dfSRichard Henderson 2013ebd0e151SRichard Henderson switch (ctx->iaoq_f & -4) { 20147ad439dfSRichard Henderson case 0x00: /* Null pointer call */ 20152986721dSRichard Henderson gen_excp_1(EXCP_IMP); 201631234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 201731234768SRichard Henderson break; 20187ad439dfSRichard Henderson 20197ad439dfSRichard Henderson case 0xb0: /* LWS */ 20207ad439dfSRichard Henderson gen_excp_1(EXCP_SYSCALL_LWS); 202131234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 202231234768SRichard Henderson break; 20237ad439dfSRichard Henderson 20247ad439dfSRichard Henderson case 0xe0: /* SET_THREAD_POINTER */ 2025ad75a51eSRichard Henderson tcg_gen_st_reg(cpu_gr[26], tcg_env, offsetof(CPUHPPAState, cr[27])); 2026a0180973SRichard Henderson tmp = tcg_temp_new(); 2027a0180973SRichard Henderson tcg_gen_ori_reg(tmp, cpu_gr[31], 3); 2028a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, -1, tmp); 2029a0180973SRichard Henderson tcg_gen_addi_reg(tmp, tmp, 4); 2030a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, -1, tmp); 203131234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_UPDATED; 203231234768SRichard Henderson break; 20337ad439dfSRichard Henderson 20347ad439dfSRichard Henderson case 0x100: /* SYSCALL */ 20357ad439dfSRichard Henderson gen_excp_1(EXCP_SYSCALL); 203631234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 203731234768SRichard Henderson break; 20387ad439dfSRichard Henderson 20397ad439dfSRichard Henderson default: 20407ad439dfSRichard Henderson do_sigill: 20412986721dSRichard Henderson gen_excp_1(EXCP_ILL); 204231234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 204331234768SRichard Henderson break; 20447ad439dfSRichard Henderson } 20457ad439dfSRichard Henderson } 2046ba1d0b44SRichard Henderson #endif 20477ad439dfSRichard Henderson 2048deee69a1SRichard Henderson static bool trans_nop(DisasContext *ctx, arg_nop *a) 2049b2167459SRichard Henderson { 2050b2167459SRichard Henderson cond_free(&ctx->null_cond); 205131234768SRichard Henderson return true; 2052b2167459SRichard Henderson } 2053b2167459SRichard Henderson 205440f9f908SRichard Henderson static bool trans_break(DisasContext *ctx, arg_break *a) 205598a9cb79SRichard Henderson { 205631234768SRichard Henderson return gen_excp_iir(ctx, EXCP_BREAK); 205798a9cb79SRichard Henderson } 205898a9cb79SRichard Henderson 2059e36f27efSRichard Henderson static bool trans_sync(DisasContext *ctx, arg_sync *a) 206098a9cb79SRichard Henderson { 206198a9cb79SRichard Henderson /* No point in nullifying the memory barrier. */ 206298a9cb79SRichard Henderson tcg_gen_mb(TCG_BAR_SC | TCG_MO_ALL); 206398a9cb79SRichard Henderson 206498a9cb79SRichard Henderson cond_free(&ctx->null_cond); 206531234768SRichard Henderson return true; 206698a9cb79SRichard Henderson } 206798a9cb79SRichard Henderson 2068c603e14aSRichard Henderson static bool trans_mfia(DisasContext *ctx, arg_mfia *a) 206998a9cb79SRichard Henderson { 2070c603e14aSRichard Henderson unsigned rt = a->t; 2071eaa3783bSRichard Henderson TCGv_reg tmp = dest_gpr(ctx, rt); 2072eaa3783bSRichard Henderson tcg_gen_movi_reg(tmp, ctx->iaoq_f); 207398a9cb79SRichard Henderson save_gpr(ctx, rt, tmp); 207498a9cb79SRichard Henderson 207598a9cb79SRichard Henderson cond_free(&ctx->null_cond); 207631234768SRichard Henderson return true; 207798a9cb79SRichard Henderson } 207898a9cb79SRichard Henderson 2079c603e14aSRichard Henderson static bool trans_mfsp(DisasContext *ctx, arg_mfsp *a) 208098a9cb79SRichard Henderson { 2081c603e14aSRichard Henderson unsigned rt = a->t; 2082c603e14aSRichard Henderson unsigned rs = a->sp; 208333423472SRichard Henderson TCGv_i64 t0 = tcg_temp_new_i64(); 208433423472SRichard Henderson TCGv_reg t1 = tcg_temp_new(); 208598a9cb79SRichard Henderson 208633423472SRichard Henderson load_spr(ctx, t0, rs); 208733423472SRichard Henderson tcg_gen_shri_i64(t0, t0, 32); 208833423472SRichard Henderson tcg_gen_trunc_i64_reg(t1, t0); 208933423472SRichard Henderson 209033423472SRichard Henderson save_gpr(ctx, rt, t1); 209198a9cb79SRichard Henderson 209298a9cb79SRichard Henderson cond_free(&ctx->null_cond); 209331234768SRichard Henderson return true; 209498a9cb79SRichard Henderson } 209598a9cb79SRichard Henderson 2096c603e14aSRichard Henderson static bool trans_mfctl(DisasContext *ctx, arg_mfctl *a) 209798a9cb79SRichard Henderson { 2098c603e14aSRichard Henderson unsigned rt = a->t; 2099c603e14aSRichard Henderson unsigned ctl = a->r; 2100eaa3783bSRichard Henderson TCGv_reg tmp; 210198a9cb79SRichard Henderson 210298a9cb79SRichard Henderson switch (ctl) { 210335136a77SRichard Henderson case CR_SAR: 210498a9cb79SRichard Henderson #ifdef TARGET_HPPA64 2105c603e14aSRichard Henderson if (a->e == 0) { 210698a9cb79SRichard Henderson /* MFSAR without ,W masks low 5 bits. */ 210798a9cb79SRichard Henderson tmp = dest_gpr(ctx, rt); 2108eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, cpu_sar, 31); 210998a9cb79SRichard Henderson save_gpr(ctx, rt, tmp); 211035136a77SRichard Henderson goto done; 211198a9cb79SRichard Henderson } 211298a9cb79SRichard Henderson #endif 211398a9cb79SRichard Henderson save_gpr(ctx, rt, cpu_sar); 211435136a77SRichard Henderson goto done; 211535136a77SRichard Henderson case CR_IT: /* Interval Timer */ 211635136a77SRichard Henderson /* FIXME: Respect PSW_S bit. */ 211735136a77SRichard Henderson nullify_over(ctx); 211898a9cb79SRichard Henderson tmp = dest_gpr(ctx, rt); 2119dfd1b812SRichard Henderson if (translator_io_start(&ctx->base)) { 212049c29d6cSRichard Henderson gen_helper_read_interval_timer(tmp); 212131234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 212249c29d6cSRichard Henderson } else { 212349c29d6cSRichard Henderson gen_helper_read_interval_timer(tmp); 212449c29d6cSRichard Henderson } 212598a9cb79SRichard Henderson save_gpr(ctx, rt, tmp); 212631234768SRichard Henderson return nullify_end(ctx); 212798a9cb79SRichard Henderson case 26: 212898a9cb79SRichard Henderson case 27: 212998a9cb79SRichard Henderson break; 213098a9cb79SRichard Henderson default: 213198a9cb79SRichard Henderson /* All other control registers are privileged. */ 213235136a77SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG); 213335136a77SRichard Henderson break; 213498a9cb79SRichard Henderson } 213598a9cb79SRichard Henderson 2136e12c6309SRichard Henderson tmp = tcg_temp_new(); 2137ad75a51eSRichard Henderson tcg_gen_ld_reg(tmp, tcg_env, offsetof(CPUHPPAState, cr[ctl])); 213835136a77SRichard Henderson save_gpr(ctx, rt, tmp); 213935136a77SRichard Henderson 214035136a77SRichard Henderson done: 214198a9cb79SRichard Henderson cond_free(&ctx->null_cond); 214231234768SRichard Henderson return true; 214398a9cb79SRichard Henderson } 214498a9cb79SRichard Henderson 2145c603e14aSRichard Henderson static bool trans_mtsp(DisasContext *ctx, arg_mtsp *a) 214633423472SRichard Henderson { 2147c603e14aSRichard Henderson unsigned rr = a->r; 2148c603e14aSRichard Henderson unsigned rs = a->sp; 214933423472SRichard Henderson TCGv_i64 t64; 215033423472SRichard Henderson 215133423472SRichard Henderson if (rs >= 5) { 215233423472SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG); 215333423472SRichard Henderson } 215433423472SRichard Henderson nullify_over(ctx); 215533423472SRichard Henderson 215633423472SRichard Henderson t64 = tcg_temp_new_i64(); 215733423472SRichard Henderson tcg_gen_extu_reg_i64(t64, load_gpr(ctx, rr)); 215833423472SRichard Henderson tcg_gen_shli_i64(t64, t64, 32); 215933423472SRichard Henderson 216033423472SRichard Henderson if (rs >= 4) { 2161ad75a51eSRichard Henderson tcg_gen_st_i64(t64, tcg_env, offsetof(CPUHPPAState, sr[rs])); 2162494737b7SRichard Henderson ctx->tb_flags &= ~TB_FLAG_SR_SAME; 216333423472SRichard Henderson } else { 216433423472SRichard Henderson tcg_gen_mov_i64(cpu_sr[rs], t64); 216533423472SRichard Henderson } 216633423472SRichard Henderson 216731234768SRichard Henderson return nullify_end(ctx); 216833423472SRichard Henderson } 216933423472SRichard Henderson 2170c603e14aSRichard Henderson static bool trans_mtctl(DisasContext *ctx, arg_mtctl *a) 217198a9cb79SRichard Henderson { 2172c603e14aSRichard Henderson unsigned ctl = a->t; 21734845f015SSven Schnelle TCGv_reg reg; 2174eaa3783bSRichard Henderson TCGv_reg tmp; 217598a9cb79SRichard Henderson 217635136a77SRichard Henderson if (ctl == CR_SAR) { 21774845f015SSven Schnelle reg = load_gpr(ctx, a->r); 217898a9cb79SRichard Henderson tmp = tcg_temp_new(); 217935136a77SRichard Henderson tcg_gen_andi_reg(tmp, reg, TARGET_REGISTER_BITS - 1); 218098a9cb79SRichard Henderson save_or_nullify(ctx, cpu_sar, tmp); 218198a9cb79SRichard Henderson 218298a9cb79SRichard Henderson cond_free(&ctx->null_cond); 218331234768SRichard Henderson return true; 218498a9cb79SRichard Henderson } 218598a9cb79SRichard Henderson 218635136a77SRichard Henderson /* All other control registers are privileged or read-only. */ 218735136a77SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG); 218835136a77SRichard Henderson 2189c603e14aSRichard Henderson #ifndef CONFIG_USER_ONLY 219035136a77SRichard Henderson nullify_over(ctx); 21914845f015SSven Schnelle reg = load_gpr(ctx, a->r); 21924845f015SSven Schnelle 219335136a77SRichard Henderson switch (ctl) { 219435136a77SRichard Henderson case CR_IT: 2195ad75a51eSRichard Henderson gen_helper_write_interval_timer(tcg_env, reg); 219635136a77SRichard Henderson break; 21974f5f2548SRichard Henderson case CR_EIRR: 2198ad75a51eSRichard Henderson gen_helper_write_eirr(tcg_env, reg); 21994f5f2548SRichard Henderson break; 22004f5f2548SRichard Henderson case CR_EIEM: 2201ad75a51eSRichard Henderson gen_helper_write_eiem(tcg_env, reg); 220231234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 22034f5f2548SRichard Henderson break; 22044f5f2548SRichard Henderson 220535136a77SRichard Henderson case CR_IIASQ: 220635136a77SRichard Henderson case CR_IIAOQ: 220735136a77SRichard Henderson /* FIXME: Respect PSW_Q bit */ 220835136a77SRichard Henderson /* The write advances the queue and stores to the back element. */ 2209e12c6309SRichard Henderson tmp = tcg_temp_new(); 2210ad75a51eSRichard Henderson tcg_gen_ld_reg(tmp, tcg_env, 221135136a77SRichard Henderson offsetof(CPUHPPAState, cr_back[ctl - CR_IIASQ])); 2212ad75a51eSRichard Henderson tcg_gen_st_reg(tmp, tcg_env, offsetof(CPUHPPAState, cr[ctl])); 2213ad75a51eSRichard Henderson tcg_gen_st_reg(reg, tcg_env, 221435136a77SRichard Henderson offsetof(CPUHPPAState, cr_back[ctl - CR_IIASQ])); 221535136a77SRichard Henderson break; 221635136a77SRichard Henderson 2217d5de20bdSSven Schnelle case CR_PID1: 2218d5de20bdSSven Schnelle case CR_PID2: 2219d5de20bdSSven Schnelle case CR_PID3: 2220d5de20bdSSven Schnelle case CR_PID4: 2221ad75a51eSRichard Henderson tcg_gen_st_reg(reg, tcg_env, offsetof(CPUHPPAState, cr[ctl])); 2222d5de20bdSSven Schnelle #ifndef CONFIG_USER_ONLY 2223ad75a51eSRichard Henderson gen_helper_change_prot_id(tcg_env); 2224d5de20bdSSven Schnelle #endif 2225d5de20bdSSven Schnelle break; 2226d5de20bdSSven Schnelle 222735136a77SRichard Henderson default: 2228ad75a51eSRichard Henderson tcg_gen_st_reg(reg, tcg_env, offsetof(CPUHPPAState, cr[ctl])); 222935136a77SRichard Henderson break; 223035136a77SRichard Henderson } 223131234768SRichard Henderson return nullify_end(ctx); 22324f5f2548SRichard Henderson #endif 223335136a77SRichard Henderson } 223435136a77SRichard Henderson 2235c603e14aSRichard Henderson static bool trans_mtsarcm(DisasContext *ctx, arg_mtsarcm *a) 223698a9cb79SRichard Henderson { 2237eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 223898a9cb79SRichard Henderson 2239c603e14aSRichard Henderson tcg_gen_not_reg(tmp, load_gpr(ctx, a->r)); 2240eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, tmp, TARGET_REGISTER_BITS - 1); 224198a9cb79SRichard Henderson save_or_nullify(ctx, cpu_sar, tmp); 224298a9cb79SRichard Henderson 224398a9cb79SRichard Henderson cond_free(&ctx->null_cond); 224431234768SRichard Henderson return true; 224598a9cb79SRichard Henderson } 224698a9cb79SRichard Henderson 2247e36f27efSRichard Henderson static bool trans_ldsid(DisasContext *ctx, arg_ldsid *a) 224898a9cb79SRichard Henderson { 2249e36f27efSRichard Henderson TCGv_reg dest = dest_gpr(ctx, a->t); 225098a9cb79SRichard Henderson 22512330504cSHelge Deller #ifdef CONFIG_USER_ONLY 22522330504cSHelge Deller /* We don't implement space registers in user mode. */ 2253eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 22542330504cSHelge Deller #else 22552330504cSHelge Deller TCGv_i64 t0 = tcg_temp_new_i64(); 22562330504cSHelge Deller 2257e36f27efSRichard Henderson tcg_gen_mov_i64(t0, space_select(ctx, a->sp, load_gpr(ctx, a->b))); 22582330504cSHelge Deller tcg_gen_shri_i64(t0, t0, 32); 22592330504cSHelge Deller tcg_gen_trunc_i64_reg(dest, t0); 22602330504cSHelge Deller #endif 2261e36f27efSRichard Henderson save_gpr(ctx, a->t, dest); 226298a9cb79SRichard Henderson 226398a9cb79SRichard Henderson cond_free(&ctx->null_cond); 226431234768SRichard Henderson return true; 226598a9cb79SRichard Henderson } 226698a9cb79SRichard Henderson 2267e36f27efSRichard Henderson static bool trans_rsm(DisasContext *ctx, arg_rsm *a) 2268e36f27efSRichard Henderson { 2269e36f27efSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2270e1b5a5edSRichard Henderson #ifndef CONFIG_USER_ONLY 2271e1b5a5edSRichard Henderson TCGv_reg tmp; 2272e1b5a5edSRichard Henderson 2273e1b5a5edSRichard Henderson nullify_over(ctx); 2274e1b5a5edSRichard Henderson 2275e12c6309SRichard Henderson tmp = tcg_temp_new(); 2276ad75a51eSRichard Henderson tcg_gen_ld_reg(tmp, tcg_env, offsetof(CPUHPPAState, psw)); 2277e36f27efSRichard Henderson tcg_gen_andi_reg(tmp, tmp, ~a->i); 2278ad75a51eSRichard Henderson gen_helper_swap_system_mask(tmp, tcg_env, tmp); 2279e36f27efSRichard Henderson save_gpr(ctx, a->t, tmp); 2280e1b5a5edSRichard Henderson 2281e1b5a5edSRichard Henderson /* Exit the TB to recognize new interrupts, e.g. PSW_M. */ 228231234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 228331234768SRichard Henderson return nullify_end(ctx); 2284e36f27efSRichard Henderson #endif 2285e1b5a5edSRichard Henderson } 2286e1b5a5edSRichard Henderson 2287e36f27efSRichard Henderson static bool trans_ssm(DisasContext *ctx, arg_ssm *a) 2288e1b5a5edSRichard Henderson { 2289e36f27efSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2290e36f27efSRichard Henderson #ifndef CONFIG_USER_ONLY 2291e1b5a5edSRichard Henderson TCGv_reg tmp; 2292e1b5a5edSRichard Henderson 2293e1b5a5edSRichard Henderson nullify_over(ctx); 2294e1b5a5edSRichard Henderson 2295e12c6309SRichard Henderson tmp = tcg_temp_new(); 2296ad75a51eSRichard Henderson tcg_gen_ld_reg(tmp, tcg_env, offsetof(CPUHPPAState, psw)); 2297e36f27efSRichard Henderson tcg_gen_ori_reg(tmp, tmp, a->i); 2298ad75a51eSRichard Henderson gen_helper_swap_system_mask(tmp, tcg_env, tmp); 2299e36f27efSRichard Henderson save_gpr(ctx, a->t, tmp); 2300e1b5a5edSRichard Henderson 2301e1b5a5edSRichard Henderson /* Exit the TB to recognize new interrupts, e.g. PSW_I. */ 230231234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 230331234768SRichard Henderson return nullify_end(ctx); 2304e36f27efSRichard Henderson #endif 2305e1b5a5edSRichard Henderson } 2306e1b5a5edSRichard Henderson 2307c603e14aSRichard Henderson static bool trans_mtsm(DisasContext *ctx, arg_mtsm *a) 2308e1b5a5edSRichard Henderson { 2309e1b5a5edSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2310c603e14aSRichard Henderson #ifndef CONFIG_USER_ONLY 2311c603e14aSRichard Henderson TCGv_reg tmp, reg; 2312e1b5a5edSRichard Henderson nullify_over(ctx); 2313e1b5a5edSRichard Henderson 2314c603e14aSRichard Henderson reg = load_gpr(ctx, a->r); 2315e12c6309SRichard Henderson tmp = tcg_temp_new(); 2316ad75a51eSRichard Henderson gen_helper_swap_system_mask(tmp, tcg_env, reg); 2317e1b5a5edSRichard Henderson 2318e1b5a5edSRichard Henderson /* Exit the TB to recognize new interrupts. */ 231931234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 232031234768SRichard Henderson return nullify_end(ctx); 2321c603e14aSRichard Henderson #endif 2322e1b5a5edSRichard Henderson } 2323f49b3537SRichard Henderson 2324e36f27efSRichard Henderson static bool do_rfi(DisasContext *ctx, bool rfi_r) 2325f49b3537SRichard Henderson { 2326f49b3537SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2327e36f27efSRichard Henderson #ifndef CONFIG_USER_ONLY 2328f49b3537SRichard Henderson nullify_over(ctx); 2329f49b3537SRichard Henderson 2330e36f27efSRichard Henderson if (rfi_r) { 2331ad75a51eSRichard Henderson gen_helper_rfi_r(tcg_env); 2332f49b3537SRichard Henderson } else { 2333ad75a51eSRichard Henderson gen_helper_rfi(tcg_env); 2334f49b3537SRichard Henderson } 233531234768SRichard Henderson /* Exit the TB to recognize new interrupts. */ 233607ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 233731234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 2338f49b3537SRichard Henderson 233931234768SRichard Henderson return nullify_end(ctx); 2340e36f27efSRichard Henderson #endif 2341f49b3537SRichard Henderson } 23426210db05SHelge Deller 2343e36f27efSRichard Henderson static bool trans_rfi(DisasContext *ctx, arg_rfi *a) 2344e36f27efSRichard Henderson { 2345e36f27efSRichard Henderson return do_rfi(ctx, false); 2346e36f27efSRichard Henderson } 2347e36f27efSRichard Henderson 2348e36f27efSRichard Henderson static bool trans_rfi_r(DisasContext *ctx, arg_rfi_r *a) 2349e36f27efSRichard Henderson { 2350e36f27efSRichard Henderson return do_rfi(ctx, true); 2351e36f27efSRichard Henderson } 2352e36f27efSRichard Henderson 235396927adbSRichard Henderson static bool trans_halt(DisasContext *ctx, arg_halt *a) 23546210db05SHelge Deller { 23556210db05SHelge Deller CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 235696927adbSRichard Henderson #ifndef CONFIG_USER_ONLY 23576210db05SHelge Deller nullify_over(ctx); 2358ad75a51eSRichard Henderson gen_helper_halt(tcg_env); 235931234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 236031234768SRichard Henderson return nullify_end(ctx); 236196927adbSRichard Henderson #endif 23626210db05SHelge Deller } 236396927adbSRichard Henderson 236496927adbSRichard Henderson static bool trans_reset(DisasContext *ctx, arg_reset *a) 236596927adbSRichard Henderson { 236696927adbSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 236796927adbSRichard Henderson #ifndef CONFIG_USER_ONLY 236896927adbSRichard Henderson nullify_over(ctx); 2369ad75a51eSRichard Henderson gen_helper_reset(tcg_env); 237096927adbSRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 237196927adbSRichard Henderson return nullify_end(ctx); 237296927adbSRichard Henderson #endif 237396927adbSRichard Henderson } 2374e1b5a5edSRichard Henderson 23754a4554c6SHelge Deller static bool trans_getshadowregs(DisasContext *ctx, arg_getshadowregs *a) 23764a4554c6SHelge Deller { 23774a4554c6SHelge Deller CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 23784a4554c6SHelge Deller #ifndef CONFIG_USER_ONLY 23794a4554c6SHelge Deller nullify_over(ctx); 2380ad75a51eSRichard Henderson gen_helper_getshadowregs(tcg_env); 23814a4554c6SHelge Deller return nullify_end(ctx); 23824a4554c6SHelge Deller #endif 23834a4554c6SHelge Deller } 23844a4554c6SHelge Deller 2385deee69a1SRichard Henderson static bool trans_nop_addrx(DisasContext *ctx, arg_ldst *a) 238698a9cb79SRichard Henderson { 2387deee69a1SRichard Henderson if (a->m) { 2388deee69a1SRichard Henderson TCGv_reg dest = dest_gpr(ctx, a->b); 2389deee69a1SRichard Henderson TCGv_reg src1 = load_gpr(ctx, a->b); 2390deee69a1SRichard Henderson TCGv_reg src2 = load_gpr(ctx, a->x); 239198a9cb79SRichard Henderson 239298a9cb79SRichard Henderson /* The only thing we need to do is the base register modification. */ 2393eaa3783bSRichard Henderson tcg_gen_add_reg(dest, src1, src2); 2394deee69a1SRichard Henderson save_gpr(ctx, a->b, dest); 2395deee69a1SRichard Henderson } 239698a9cb79SRichard Henderson cond_free(&ctx->null_cond); 239731234768SRichard Henderson return true; 239898a9cb79SRichard Henderson } 239998a9cb79SRichard Henderson 2400deee69a1SRichard Henderson static bool trans_probe(DisasContext *ctx, arg_probe *a) 240198a9cb79SRichard Henderson { 240286f8d05fSRichard Henderson TCGv_reg dest, ofs; 2403eed14219SRichard Henderson TCGv_i32 level, want; 240486f8d05fSRichard Henderson TCGv_tl addr; 240598a9cb79SRichard Henderson 240698a9cb79SRichard Henderson nullify_over(ctx); 240798a9cb79SRichard Henderson 2408deee69a1SRichard Henderson dest = dest_gpr(ctx, a->t); 2409deee69a1SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, 0, 0, 0, a->sp, 0, false); 2410eed14219SRichard Henderson 2411deee69a1SRichard Henderson if (a->imm) { 241229dd6f64SRichard Henderson level = tcg_constant_i32(a->ri); 241398a9cb79SRichard Henderson } else { 2414eed14219SRichard Henderson level = tcg_temp_new_i32(); 2415deee69a1SRichard Henderson tcg_gen_trunc_reg_i32(level, load_gpr(ctx, a->ri)); 2416eed14219SRichard Henderson tcg_gen_andi_i32(level, level, 3); 241798a9cb79SRichard Henderson } 241829dd6f64SRichard Henderson want = tcg_constant_i32(a->write ? PAGE_WRITE : PAGE_READ); 2419eed14219SRichard Henderson 2420ad75a51eSRichard Henderson gen_helper_probe(dest, tcg_env, addr, level, want); 2421eed14219SRichard Henderson 2422deee69a1SRichard Henderson save_gpr(ctx, a->t, dest); 242331234768SRichard Henderson return nullify_end(ctx); 242498a9cb79SRichard Henderson } 242598a9cb79SRichard Henderson 2426deee69a1SRichard Henderson static bool trans_ixtlbx(DisasContext *ctx, arg_ixtlbx *a) 24278d6ae7fbSRichard Henderson { 2428deee69a1SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2429deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY 24308d6ae7fbSRichard Henderson TCGv_tl addr; 24318d6ae7fbSRichard Henderson TCGv_reg ofs, reg; 24328d6ae7fbSRichard Henderson 24338d6ae7fbSRichard Henderson nullify_over(ctx); 24348d6ae7fbSRichard Henderson 2435deee69a1SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, 0, 0, 0, a->sp, 0, false); 2436deee69a1SRichard Henderson reg = load_gpr(ctx, a->r); 2437deee69a1SRichard Henderson if (a->addr) { 2438ad75a51eSRichard Henderson gen_helper_itlba(tcg_env, addr, reg); 24398d6ae7fbSRichard Henderson } else { 2440ad75a51eSRichard Henderson gen_helper_itlbp(tcg_env, addr, reg); 24418d6ae7fbSRichard Henderson } 24428d6ae7fbSRichard Henderson 244332dc7569SSven Schnelle /* Exit TB for TLB change if mmu is enabled. */ 244432dc7569SSven Schnelle if (ctx->tb_flags & PSW_C) { 244531234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 244631234768SRichard Henderson } 244731234768SRichard Henderson return nullify_end(ctx); 2448deee69a1SRichard Henderson #endif 24498d6ae7fbSRichard Henderson } 245063300a00SRichard Henderson 2451deee69a1SRichard Henderson static bool trans_pxtlbx(DisasContext *ctx, arg_pxtlbx *a) 245263300a00SRichard Henderson { 2453deee69a1SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2454deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY 245563300a00SRichard Henderson TCGv_tl addr; 245663300a00SRichard Henderson TCGv_reg ofs; 245763300a00SRichard Henderson 245863300a00SRichard Henderson nullify_over(ctx); 245963300a00SRichard Henderson 2460deee69a1SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, a->x, 0, 0, a->sp, a->m, false); 2461deee69a1SRichard Henderson if (a->m) { 2462deee69a1SRichard Henderson save_gpr(ctx, a->b, ofs); 246363300a00SRichard Henderson } 2464deee69a1SRichard Henderson if (a->local) { 2465ad75a51eSRichard Henderson gen_helper_ptlbe(tcg_env); 246663300a00SRichard Henderson } else { 2467ad75a51eSRichard Henderson gen_helper_ptlb(tcg_env, addr); 246863300a00SRichard Henderson } 246963300a00SRichard Henderson 247063300a00SRichard Henderson /* Exit TB for TLB change if mmu is enabled. */ 247132dc7569SSven Schnelle if (ctx->tb_flags & PSW_C) { 247231234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 247331234768SRichard Henderson } 247431234768SRichard Henderson return nullify_end(ctx); 2475deee69a1SRichard Henderson #endif 247663300a00SRichard Henderson } 24772dfcca9fSRichard Henderson 24786797c315SNick Hudson /* 24796797c315SNick Hudson * Implement the pcxl and pcxl2 Fast TLB Insert instructions. 24806797c315SNick Hudson * See 24816797c315SNick Hudson * https://parisc.wiki.kernel.org/images-parisc/a/a9/Pcxl2_ers.pdf 24826797c315SNick Hudson * page 13-9 (195/206) 24836797c315SNick Hudson */ 24846797c315SNick Hudson static bool trans_ixtlbxf(DisasContext *ctx, arg_ixtlbxf *a) 24856797c315SNick Hudson { 24866797c315SNick Hudson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 24876797c315SNick Hudson #ifndef CONFIG_USER_ONLY 24886797c315SNick Hudson TCGv_tl addr, atl, stl; 24896797c315SNick Hudson TCGv_reg reg; 24906797c315SNick Hudson 24916797c315SNick Hudson nullify_over(ctx); 24926797c315SNick Hudson 24936797c315SNick Hudson /* 24946797c315SNick Hudson * FIXME: 24956797c315SNick Hudson * if (not (pcxl or pcxl2)) 24966797c315SNick Hudson * return gen_illegal(ctx); 24976797c315SNick Hudson * 24986797c315SNick Hudson * Note for future: these are 32-bit systems; no hppa64. 24996797c315SNick Hudson */ 25006797c315SNick Hudson 25016797c315SNick Hudson atl = tcg_temp_new_tl(); 25026797c315SNick Hudson stl = tcg_temp_new_tl(); 25036797c315SNick Hudson addr = tcg_temp_new_tl(); 25046797c315SNick Hudson 2505ad75a51eSRichard Henderson tcg_gen_ld32u_i64(stl, tcg_env, 25066797c315SNick Hudson a->data ? offsetof(CPUHPPAState, cr[CR_ISR]) 25076797c315SNick Hudson : offsetof(CPUHPPAState, cr[CR_IIASQ])); 2508ad75a51eSRichard Henderson tcg_gen_ld32u_i64(atl, tcg_env, 25096797c315SNick Hudson a->data ? offsetof(CPUHPPAState, cr[CR_IOR]) 25106797c315SNick Hudson : offsetof(CPUHPPAState, cr[CR_IIAOQ])); 25116797c315SNick Hudson tcg_gen_shli_i64(stl, stl, 32); 25126797c315SNick Hudson tcg_gen_or_tl(addr, atl, stl); 25136797c315SNick Hudson 25146797c315SNick Hudson reg = load_gpr(ctx, a->r); 25156797c315SNick Hudson if (a->addr) { 2516ad75a51eSRichard Henderson gen_helper_itlba(tcg_env, addr, reg); 25176797c315SNick Hudson } else { 2518ad75a51eSRichard Henderson gen_helper_itlbp(tcg_env, addr, reg); 25196797c315SNick Hudson } 25206797c315SNick Hudson 25216797c315SNick Hudson /* Exit TB for TLB change if mmu is enabled. */ 25226797c315SNick Hudson if (ctx->tb_flags & PSW_C) { 25236797c315SNick Hudson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 25246797c315SNick Hudson } 25256797c315SNick Hudson return nullify_end(ctx); 25266797c315SNick Hudson #endif 25276797c315SNick Hudson } 25286797c315SNick Hudson 2529deee69a1SRichard Henderson static bool trans_lpa(DisasContext *ctx, arg_ldst *a) 25302dfcca9fSRichard Henderson { 2531deee69a1SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2532deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY 25332dfcca9fSRichard Henderson TCGv_tl vaddr; 25342dfcca9fSRichard Henderson TCGv_reg ofs, paddr; 25352dfcca9fSRichard Henderson 25362dfcca9fSRichard Henderson nullify_over(ctx); 25372dfcca9fSRichard Henderson 2538deee69a1SRichard Henderson form_gva(ctx, &vaddr, &ofs, a->b, a->x, 0, 0, a->sp, a->m, false); 25392dfcca9fSRichard Henderson 25402dfcca9fSRichard Henderson paddr = tcg_temp_new(); 2541ad75a51eSRichard Henderson gen_helper_lpa(paddr, tcg_env, vaddr); 25422dfcca9fSRichard Henderson 25432dfcca9fSRichard Henderson /* Note that physical address result overrides base modification. */ 2544deee69a1SRichard Henderson if (a->m) { 2545deee69a1SRichard Henderson save_gpr(ctx, a->b, ofs); 25462dfcca9fSRichard Henderson } 2547deee69a1SRichard Henderson save_gpr(ctx, a->t, paddr); 25482dfcca9fSRichard Henderson 254931234768SRichard Henderson return nullify_end(ctx); 2550deee69a1SRichard Henderson #endif 25512dfcca9fSRichard Henderson } 255243a97b81SRichard Henderson 2553deee69a1SRichard Henderson static bool trans_lci(DisasContext *ctx, arg_lci *a) 255443a97b81SRichard Henderson { 255543a97b81SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 255643a97b81SRichard Henderson 255743a97b81SRichard Henderson /* The Coherence Index is an implementation-defined function of the 255843a97b81SRichard Henderson physical address. Two addresses with the same CI have a coherent 255943a97b81SRichard Henderson view of the cache. Our implementation is to return 0 for all, 256043a97b81SRichard Henderson since the entire address space is coherent. */ 256129dd6f64SRichard Henderson save_gpr(ctx, a->t, tcg_constant_reg(0)); 256243a97b81SRichard Henderson 256331234768SRichard Henderson cond_free(&ctx->null_cond); 256431234768SRichard Henderson return true; 256543a97b81SRichard Henderson } 256698a9cb79SRichard Henderson 25670c982a28SRichard Henderson static bool trans_add(DisasContext *ctx, arg_rrr_cf_sh *a) 2568b2167459SRichard Henderson { 25690c982a28SRichard Henderson return do_add_reg(ctx, a, false, false, false, false); 2570b2167459SRichard Henderson } 2571b2167459SRichard Henderson 25720c982a28SRichard Henderson static bool trans_add_l(DisasContext *ctx, arg_rrr_cf_sh *a) 2573b2167459SRichard Henderson { 25740c982a28SRichard Henderson return do_add_reg(ctx, a, true, false, false, false); 2575b2167459SRichard Henderson } 2576b2167459SRichard Henderson 25770c982a28SRichard Henderson static bool trans_add_tsv(DisasContext *ctx, arg_rrr_cf_sh *a) 2578b2167459SRichard Henderson { 25790c982a28SRichard Henderson return do_add_reg(ctx, a, false, true, false, false); 2580b2167459SRichard Henderson } 2581b2167459SRichard Henderson 25820c982a28SRichard Henderson static bool trans_add_c(DisasContext *ctx, arg_rrr_cf_sh *a) 2583b2167459SRichard Henderson { 25840c982a28SRichard Henderson return do_add_reg(ctx, a, false, false, false, true); 25850c982a28SRichard Henderson } 2586b2167459SRichard Henderson 25870c982a28SRichard Henderson static bool trans_add_c_tsv(DisasContext *ctx, arg_rrr_cf_sh *a) 25880c982a28SRichard Henderson { 25890c982a28SRichard Henderson return do_add_reg(ctx, a, false, true, false, true); 25900c982a28SRichard Henderson } 25910c982a28SRichard Henderson 25920c982a28SRichard Henderson static bool trans_sub(DisasContext *ctx, arg_rrr_cf *a) 25930c982a28SRichard Henderson { 25940c982a28SRichard Henderson return do_sub_reg(ctx, a, false, false, false); 25950c982a28SRichard Henderson } 25960c982a28SRichard Henderson 25970c982a28SRichard Henderson static bool trans_sub_tsv(DisasContext *ctx, arg_rrr_cf *a) 25980c982a28SRichard Henderson { 25990c982a28SRichard Henderson return do_sub_reg(ctx, a, true, false, false); 26000c982a28SRichard Henderson } 26010c982a28SRichard Henderson 26020c982a28SRichard Henderson static bool trans_sub_tc(DisasContext *ctx, arg_rrr_cf *a) 26030c982a28SRichard Henderson { 26040c982a28SRichard Henderson return do_sub_reg(ctx, a, false, false, true); 26050c982a28SRichard Henderson } 26060c982a28SRichard Henderson 26070c982a28SRichard Henderson static bool trans_sub_tsv_tc(DisasContext *ctx, arg_rrr_cf *a) 26080c982a28SRichard Henderson { 26090c982a28SRichard Henderson return do_sub_reg(ctx, a, true, false, true); 26100c982a28SRichard Henderson } 26110c982a28SRichard Henderson 26120c982a28SRichard Henderson static bool trans_sub_b(DisasContext *ctx, arg_rrr_cf *a) 26130c982a28SRichard Henderson { 26140c982a28SRichard Henderson return do_sub_reg(ctx, a, false, true, false); 26150c982a28SRichard Henderson } 26160c982a28SRichard Henderson 26170c982a28SRichard Henderson static bool trans_sub_b_tsv(DisasContext *ctx, arg_rrr_cf *a) 26180c982a28SRichard Henderson { 26190c982a28SRichard Henderson return do_sub_reg(ctx, a, true, true, false); 26200c982a28SRichard Henderson } 26210c982a28SRichard Henderson 26220c982a28SRichard Henderson static bool trans_andcm(DisasContext *ctx, arg_rrr_cf *a) 26230c982a28SRichard Henderson { 26240c982a28SRichard Henderson return do_log_reg(ctx, a, tcg_gen_andc_reg); 26250c982a28SRichard Henderson } 26260c982a28SRichard Henderson 26270c982a28SRichard Henderson static bool trans_and(DisasContext *ctx, arg_rrr_cf *a) 26280c982a28SRichard Henderson { 26290c982a28SRichard Henderson return do_log_reg(ctx, a, tcg_gen_and_reg); 26300c982a28SRichard Henderson } 26310c982a28SRichard Henderson 26320c982a28SRichard Henderson static bool trans_or(DisasContext *ctx, arg_rrr_cf *a) 26330c982a28SRichard Henderson { 26340c982a28SRichard Henderson if (a->cf == 0) { 26350c982a28SRichard Henderson unsigned r2 = a->r2; 26360c982a28SRichard Henderson unsigned r1 = a->r1; 26370c982a28SRichard Henderson unsigned rt = a->t; 26380c982a28SRichard Henderson 26397aee8189SRichard Henderson if (rt == 0) { /* NOP */ 26407aee8189SRichard Henderson cond_free(&ctx->null_cond); 26417aee8189SRichard Henderson return true; 26427aee8189SRichard Henderson } 26437aee8189SRichard Henderson if (r2 == 0) { /* COPY */ 2644b2167459SRichard Henderson if (r1 == 0) { 2645eaa3783bSRichard Henderson TCGv_reg dest = dest_gpr(ctx, rt); 2646eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 2647b2167459SRichard Henderson save_gpr(ctx, rt, dest); 2648b2167459SRichard Henderson } else { 2649b2167459SRichard Henderson save_gpr(ctx, rt, cpu_gr[r1]); 2650b2167459SRichard Henderson } 2651b2167459SRichard Henderson cond_free(&ctx->null_cond); 265231234768SRichard Henderson return true; 2653b2167459SRichard Henderson } 26547aee8189SRichard Henderson #ifndef CONFIG_USER_ONLY 26557aee8189SRichard Henderson /* These are QEMU extensions and are nops in the real architecture: 26567aee8189SRichard Henderson * 26577aee8189SRichard Henderson * or %r10,%r10,%r10 -- idle loop; wait for interrupt 26587aee8189SRichard Henderson * or %r31,%r31,%r31 -- death loop; offline cpu 26597aee8189SRichard Henderson * currently implemented as idle. 26607aee8189SRichard Henderson */ 26617aee8189SRichard Henderson if ((rt == 10 || rt == 31) && r1 == rt && r2 == rt) { /* PAUSE */ 26627aee8189SRichard Henderson /* No need to check for supervisor, as userland can only pause 26637aee8189SRichard Henderson until the next timer interrupt. */ 26647aee8189SRichard Henderson nullify_over(ctx); 26657aee8189SRichard Henderson 26667aee8189SRichard Henderson /* Advance the instruction queue. */ 2667741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b); 2668741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, ctx->iaoq_n, ctx->iaoq_n_var); 26697aee8189SRichard Henderson nullify_set(ctx, 0); 26707aee8189SRichard Henderson 26717aee8189SRichard Henderson /* Tell the qemu main loop to halt until this cpu has work. */ 2672ad75a51eSRichard Henderson tcg_gen_st_i32(tcg_constant_i32(1), tcg_env, 267329dd6f64SRichard Henderson offsetof(CPUState, halted) - offsetof(HPPACPU, env)); 26747aee8189SRichard Henderson gen_excp_1(EXCP_HALTED); 26757aee8189SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 26767aee8189SRichard Henderson 26777aee8189SRichard Henderson return nullify_end(ctx); 26787aee8189SRichard Henderson } 26797aee8189SRichard Henderson #endif 26807aee8189SRichard Henderson } 26810c982a28SRichard Henderson return do_log_reg(ctx, a, tcg_gen_or_reg); 26827aee8189SRichard Henderson } 2683b2167459SRichard Henderson 26840c982a28SRichard Henderson static bool trans_xor(DisasContext *ctx, arg_rrr_cf *a) 2685b2167459SRichard Henderson { 26860c982a28SRichard Henderson return do_log_reg(ctx, a, tcg_gen_xor_reg); 26870c982a28SRichard Henderson } 26880c982a28SRichard Henderson 26890c982a28SRichard Henderson static bool trans_cmpclr(DisasContext *ctx, arg_rrr_cf *a) 26900c982a28SRichard Henderson { 2691eaa3783bSRichard Henderson TCGv_reg tcg_r1, tcg_r2; 2692b2167459SRichard Henderson 26930c982a28SRichard Henderson if (a->cf) { 2694b2167459SRichard Henderson nullify_over(ctx); 2695b2167459SRichard Henderson } 26960c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 26970c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 26980c982a28SRichard Henderson do_cmpclr(ctx, a->t, tcg_r1, tcg_r2, a->cf); 269931234768SRichard Henderson return nullify_end(ctx); 2700b2167459SRichard Henderson } 2701b2167459SRichard Henderson 27020c982a28SRichard Henderson static bool trans_uxor(DisasContext *ctx, arg_rrr_cf *a) 2703b2167459SRichard Henderson { 2704eaa3783bSRichard Henderson TCGv_reg tcg_r1, tcg_r2; 2705b2167459SRichard Henderson 27060c982a28SRichard Henderson if (a->cf) { 2707b2167459SRichard Henderson nullify_over(ctx); 2708b2167459SRichard Henderson } 27090c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 27100c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 27110c982a28SRichard Henderson do_unit(ctx, a->t, tcg_r1, tcg_r2, a->cf, false, tcg_gen_xor_reg); 271231234768SRichard Henderson return nullify_end(ctx); 2713b2167459SRichard Henderson } 2714b2167459SRichard Henderson 27150c982a28SRichard Henderson static bool do_uaddcm(DisasContext *ctx, arg_rrr_cf *a, bool is_tc) 2716b2167459SRichard Henderson { 2717eaa3783bSRichard Henderson TCGv_reg tcg_r1, tcg_r2, tmp; 2718b2167459SRichard Henderson 27190c982a28SRichard Henderson if (a->cf) { 2720b2167459SRichard Henderson nullify_over(ctx); 2721b2167459SRichard Henderson } 27220c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 27230c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 2724e12c6309SRichard Henderson tmp = tcg_temp_new(); 2725eaa3783bSRichard Henderson tcg_gen_not_reg(tmp, tcg_r2); 27260c982a28SRichard Henderson do_unit(ctx, a->t, tcg_r1, tmp, a->cf, is_tc, tcg_gen_add_reg); 272731234768SRichard Henderson return nullify_end(ctx); 2728b2167459SRichard Henderson } 2729b2167459SRichard Henderson 27300c982a28SRichard Henderson static bool trans_uaddcm(DisasContext *ctx, arg_rrr_cf *a) 2731b2167459SRichard Henderson { 27320c982a28SRichard Henderson return do_uaddcm(ctx, a, false); 27330c982a28SRichard Henderson } 27340c982a28SRichard Henderson 27350c982a28SRichard Henderson static bool trans_uaddcm_tc(DisasContext *ctx, arg_rrr_cf *a) 27360c982a28SRichard Henderson { 27370c982a28SRichard Henderson return do_uaddcm(ctx, a, true); 27380c982a28SRichard Henderson } 27390c982a28SRichard Henderson 27400c982a28SRichard Henderson static bool do_dcor(DisasContext *ctx, arg_rr_cf *a, bool is_i) 27410c982a28SRichard Henderson { 2742eaa3783bSRichard Henderson TCGv_reg tmp; 2743b2167459SRichard Henderson 2744b2167459SRichard Henderson nullify_over(ctx); 2745b2167459SRichard Henderson 2746e12c6309SRichard Henderson tmp = tcg_temp_new(); 2747eaa3783bSRichard Henderson tcg_gen_shri_reg(tmp, cpu_psw_cb, 3); 2748b2167459SRichard Henderson if (!is_i) { 2749eaa3783bSRichard Henderson tcg_gen_not_reg(tmp, tmp); 2750b2167459SRichard Henderson } 2751eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, tmp, 0x11111111); 2752eaa3783bSRichard Henderson tcg_gen_muli_reg(tmp, tmp, 6); 275360e29463SSven Schnelle do_unit(ctx, a->t, load_gpr(ctx, a->r), tmp, a->cf, false, 2754eaa3783bSRichard Henderson is_i ? tcg_gen_add_reg : tcg_gen_sub_reg); 275531234768SRichard Henderson return nullify_end(ctx); 2756b2167459SRichard Henderson } 2757b2167459SRichard Henderson 27580c982a28SRichard Henderson static bool trans_dcor(DisasContext *ctx, arg_rr_cf *a) 2759b2167459SRichard Henderson { 27600c982a28SRichard Henderson return do_dcor(ctx, a, false); 27610c982a28SRichard Henderson } 27620c982a28SRichard Henderson 27630c982a28SRichard Henderson static bool trans_dcor_i(DisasContext *ctx, arg_rr_cf *a) 27640c982a28SRichard Henderson { 27650c982a28SRichard Henderson return do_dcor(ctx, a, true); 27660c982a28SRichard Henderson } 27670c982a28SRichard Henderson 27680c982a28SRichard Henderson static bool trans_ds(DisasContext *ctx, arg_rrr_cf *a) 27690c982a28SRichard Henderson { 2770eaa3783bSRichard Henderson TCGv_reg dest, add1, add2, addc, zero, in1, in2; 277172ca8753SRichard Henderson TCGv_reg cout; 2772b2167459SRichard Henderson 2773b2167459SRichard Henderson nullify_over(ctx); 2774b2167459SRichard Henderson 27750c982a28SRichard Henderson in1 = load_gpr(ctx, a->r1); 27760c982a28SRichard Henderson in2 = load_gpr(ctx, a->r2); 2777b2167459SRichard Henderson 2778b2167459SRichard Henderson add1 = tcg_temp_new(); 2779b2167459SRichard Henderson add2 = tcg_temp_new(); 2780b2167459SRichard Henderson addc = tcg_temp_new(); 2781b2167459SRichard Henderson dest = tcg_temp_new(); 278229dd6f64SRichard Henderson zero = tcg_constant_reg(0); 2783b2167459SRichard Henderson 2784b2167459SRichard Henderson /* Form R1 << 1 | PSW[CB]{8}. */ 2785eaa3783bSRichard Henderson tcg_gen_add_reg(add1, in1, in1); 278672ca8753SRichard Henderson tcg_gen_add_reg(add1, add1, get_psw_carry(ctx, false)); 2787b2167459SRichard Henderson 278872ca8753SRichard Henderson /* 278972ca8753SRichard Henderson * Add or subtract R2, depending on PSW[V]. Proper computation of 279072ca8753SRichard Henderson * carry requires that we subtract via + ~R2 + 1, as described in 279172ca8753SRichard Henderson * the manual. By extracting and masking V, we can produce the 279272ca8753SRichard Henderson * proper inputs to the addition without movcond. 279372ca8753SRichard Henderson */ 279472ca8753SRichard Henderson tcg_gen_sextract_reg(addc, cpu_psw_v, 31, 1); 2795eaa3783bSRichard Henderson tcg_gen_xor_reg(add2, in2, addc); 2796eaa3783bSRichard Henderson tcg_gen_andi_reg(addc, addc, 1); 279772ca8753SRichard Henderson 279872ca8753SRichard Henderson tcg_gen_add2_reg(dest, cpu_psw_cb_msb, add1, zero, add2, zero); 279972ca8753SRichard Henderson tcg_gen_add2_reg(dest, cpu_psw_cb_msb, dest, cpu_psw_cb_msb, addc, zero); 2800b2167459SRichard Henderson 2801b2167459SRichard Henderson /* Write back the result register. */ 28020c982a28SRichard Henderson save_gpr(ctx, a->t, dest); 2803b2167459SRichard Henderson 2804b2167459SRichard Henderson /* Write back PSW[CB]. */ 2805eaa3783bSRichard Henderson tcg_gen_xor_reg(cpu_psw_cb, add1, add2); 2806eaa3783bSRichard Henderson tcg_gen_xor_reg(cpu_psw_cb, cpu_psw_cb, dest); 2807b2167459SRichard Henderson 2808b2167459SRichard Henderson /* Write back PSW[V] for the division step. */ 280972ca8753SRichard Henderson cout = get_psw_carry(ctx, false); 281072ca8753SRichard Henderson tcg_gen_neg_reg(cpu_psw_v, cout); 2811eaa3783bSRichard Henderson tcg_gen_xor_reg(cpu_psw_v, cpu_psw_v, in2); 2812b2167459SRichard Henderson 2813b2167459SRichard Henderson /* Install the new nullification. */ 28140c982a28SRichard Henderson if (a->cf) { 2815eaa3783bSRichard Henderson TCGv_reg sv = NULL; 2816b47a4a02SSven Schnelle if (cond_need_sv(a->cf >> 1)) { 2817b2167459SRichard Henderson /* ??? The lshift is supposed to contribute to overflow. */ 2818b2167459SRichard Henderson sv = do_add_sv(ctx, dest, add1, add2); 2819b2167459SRichard Henderson } 282072ca8753SRichard Henderson ctx->null_cond = do_cond(a->cf, dest, cout, sv); 2821b2167459SRichard Henderson } 2822b2167459SRichard Henderson 282331234768SRichard Henderson return nullify_end(ctx); 2824b2167459SRichard Henderson } 2825b2167459SRichard Henderson 28260588e061SRichard Henderson static bool trans_addi(DisasContext *ctx, arg_rri_cf *a) 2827b2167459SRichard Henderson { 28280588e061SRichard Henderson return do_add_imm(ctx, a, false, false); 28290588e061SRichard Henderson } 28300588e061SRichard Henderson 28310588e061SRichard Henderson static bool trans_addi_tsv(DisasContext *ctx, arg_rri_cf *a) 28320588e061SRichard Henderson { 28330588e061SRichard Henderson return do_add_imm(ctx, a, true, false); 28340588e061SRichard Henderson } 28350588e061SRichard Henderson 28360588e061SRichard Henderson static bool trans_addi_tc(DisasContext *ctx, arg_rri_cf *a) 28370588e061SRichard Henderson { 28380588e061SRichard Henderson return do_add_imm(ctx, a, false, true); 28390588e061SRichard Henderson } 28400588e061SRichard Henderson 28410588e061SRichard Henderson static bool trans_addi_tc_tsv(DisasContext *ctx, arg_rri_cf *a) 28420588e061SRichard Henderson { 28430588e061SRichard Henderson return do_add_imm(ctx, a, true, true); 28440588e061SRichard Henderson } 28450588e061SRichard Henderson 28460588e061SRichard Henderson static bool trans_subi(DisasContext *ctx, arg_rri_cf *a) 28470588e061SRichard Henderson { 28480588e061SRichard Henderson return do_sub_imm(ctx, a, false); 28490588e061SRichard Henderson } 28500588e061SRichard Henderson 28510588e061SRichard Henderson static bool trans_subi_tsv(DisasContext *ctx, arg_rri_cf *a) 28520588e061SRichard Henderson { 28530588e061SRichard Henderson return do_sub_imm(ctx, a, true); 28540588e061SRichard Henderson } 28550588e061SRichard Henderson 28560588e061SRichard Henderson static bool trans_cmpiclr(DisasContext *ctx, arg_rri_cf *a) 28570588e061SRichard Henderson { 2858eaa3783bSRichard Henderson TCGv_reg tcg_im, tcg_r2; 2859b2167459SRichard Henderson 28600588e061SRichard Henderson if (a->cf) { 2861b2167459SRichard Henderson nullify_over(ctx); 2862b2167459SRichard Henderson } 2863b2167459SRichard Henderson 2864d4e58033SRichard Henderson tcg_im = tcg_constant_reg(a->i); 28650588e061SRichard Henderson tcg_r2 = load_gpr(ctx, a->r); 28660588e061SRichard Henderson do_cmpclr(ctx, a->t, tcg_im, tcg_r2, a->cf); 2867b2167459SRichard Henderson 286831234768SRichard Henderson return nullify_end(ctx); 2869b2167459SRichard Henderson } 2870b2167459SRichard Henderson 28711cd012a5SRichard Henderson static bool trans_ld(DisasContext *ctx, arg_ldst *a) 287296d6407fSRichard Henderson { 28730786a3b6SHelge Deller if (unlikely(TARGET_REGISTER_BITS == 32 && a->size > MO_32)) { 28740786a3b6SHelge Deller return gen_illegal(ctx); 28750786a3b6SHelge Deller } else { 28761cd012a5SRichard Henderson return do_load(ctx, a->t, a->b, a->x, a->scale ? a->size : 0, 28771cd012a5SRichard Henderson a->disp, a->sp, a->m, a->size | MO_TE); 287896d6407fSRichard Henderson } 28790786a3b6SHelge Deller } 288096d6407fSRichard Henderson 28811cd012a5SRichard Henderson static bool trans_st(DisasContext *ctx, arg_ldst *a) 288296d6407fSRichard Henderson { 28831cd012a5SRichard Henderson assert(a->x == 0 && a->scale == 0); 28840786a3b6SHelge Deller if (unlikely(TARGET_REGISTER_BITS == 32 && a->size > MO_32)) { 28850786a3b6SHelge Deller return gen_illegal(ctx); 28860786a3b6SHelge Deller } else { 28871cd012a5SRichard Henderson return do_store(ctx, a->t, a->b, a->disp, a->sp, a->m, a->size | MO_TE); 288896d6407fSRichard Henderson } 28890786a3b6SHelge Deller } 289096d6407fSRichard Henderson 28911cd012a5SRichard Henderson static bool trans_ldc(DisasContext *ctx, arg_ldst *a) 289296d6407fSRichard Henderson { 2893b1af755cSRichard Henderson MemOp mop = MO_TE | MO_ALIGN | a->size; 289486f8d05fSRichard Henderson TCGv_reg zero, dest, ofs; 289586f8d05fSRichard Henderson TCGv_tl addr; 289696d6407fSRichard Henderson 289796d6407fSRichard Henderson nullify_over(ctx); 289896d6407fSRichard Henderson 28991cd012a5SRichard Henderson if (a->m) { 290086f8d05fSRichard Henderson /* Base register modification. Make sure if RT == RB, 290186f8d05fSRichard Henderson we see the result of the load. */ 2902e12c6309SRichard Henderson dest = tcg_temp_new(); 290396d6407fSRichard Henderson } else { 29041cd012a5SRichard Henderson dest = dest_gpr(ctx, a->t); 290596d6407fSRichard Henderson } 290696d6407fSRichard Henderson 29071cd012a5SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, a->x, a->scale ? a->size : 0, 29081cd012a5SRichard Henderson a->disp, a->sp, a->m, ctx->mmu_idx == MMU_PHYS_IDX); 2909b1af755cSRichard Henderson 2910b1af755cSRichard Henderson /* 2911b1af755cSRichard Henderson * For hppa1.1, LDCW is undefined unless aligned mod 16. 2912b1af755cSRichard Henderson * However actual hardware succeeds with aligned mod 4. 2913b1af755cSRichard Henderson * Detect this case and log a GUEST_ERROR. 2914b1af755cSRichard Henderson * 2915b1af755cSRichard Henderson * TODO: HPPA64 relaxes the over-alignment requirement 2916b1af755cSRichard Henderson * with the ,co completer. 2917b1af755cSRichard Henderson */ 2918b1af755cSRichard Henderson gen_helper_ldc_check(addr); 2919b1af755cSRichard Henderson 292029dd6f64SRichard Henderson zero = tcg_constant_reg(0); 292186f8d05fSRichard Henderson tcg_gen_atomic_xchg_reg(dest, addr, zero, ctx->mmu_idx, mop); 2922b1af755cSRichard Henderson 29231cd012a5SRichard Henderson if (a->m) { 29241cd012a5SRichard Henderson save_gpr(ctx, a->b, ofs); 292596d6407fSRichard Henderson } 29261cd012a5SRichard Henderson save_gpr(ctx, a->t, dest); 292796d6407fSRichard Henderson 292831234768SRichard Henderson return nullify_end(ctx); 292996d6407fSRichard Henderson } 293096d6407fSRichard Henderson 29311cd012a5SRichard Henderson static bool trans_stby(DisasContext *ctx, arg_stby *a) 293296d6407fSRichard Henderson { 293386f8d05fSRichard Henderson TCGv_reg ofs, val; 293486f8d05fSRichard Henderson TCGv_tl addr; 293596d6407fSRichard Henderson 293696d6407fSRichard Henderson nullify_over(ctx); 293796d6407fSRichard Henderson 29381cd012a5SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, 0, 0, a->disp, a->sp, a->m, 293986f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 29401cd012a5SRichard Henderson val = load_gpr(ctx, a->r); 29411cd012a5SRichard Henderson if (a->a) { 2942f9f46db4SEmilio G. Cota if (tb_cflags(ctx->base.tb) & CF_PARALLEL) { 2943ad75a51eSRichard Henderson gen_helper_stby_e_parallel(tcg_env, addr, val); 2944f9f46db4SEmilio G. Cota } else { 2945ad75a51eSRichard Henderson gen_helper_stby_e(tcg_env, addr, val); 2946f9f46db4SEmilio G. Cota } 2947f9f46db4SEmilio G. Cota } else { 2948f9f46db4SEmilio G. Cota if (tb_cflags(ctx->base.tb) & CF_PARALLEL) { 2949ad75a51eSRichard Henderson gen_helper_stby_b_parallel(tcg_env, addr, val); 295096d6407fSRichard Henderson } else { 2951ad75a51eSRichard Henderson gen_helper_stby_b(tcg_env, addr, val); 295296d6407fSRichard Henderson } 2953f9f46db4SEmilio G. Cota } 29541cd012a5SRichard Henderson if (a->m) { 295586f8d05fSRichard Henderson tcg_gen_andi_reg(ofs, ofs, ~3); 29561cd012a5SRichard Henderson save_gpr(ctx, a->b, ofs); 295796d6407fSRichard Henderson } 295896d6407fSRichard Henderson 295931234768SRichard Henderson return nullify_end(ctx); 296096d6407fSRichard Henderson } 296196d6407fSRichard Henderson 29621cd012a5SRichard Henderson static bool trans_lda(DisasContext *ctx, arg_ldst *a) 2963d0a851ccSRichard Henderson { 2964d0a851ccSRichard Henderson int hold_mmu_idx = ctx->mmu_idx; 2965d0a851ccSRichard Henderson 2966d0a851ccSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2967d0a851ccSRichard Henderson ctx->mmu_idx = MMU_PHYS_IDX; 29681cd012a5SRichard Henderson trans_ld(ctx, a); 2969d0a851ccSRichard Henderson ctx->mmu_idx = hold_mmu_idx; 297031234768SRichard Henderson return true; 2971d0a851ccSRichard Henderson } 2972d0a851ccSRichard Henderson 29731cd012a5SRichard Henderson static bool trans_sta(DisasContext *ctx, arg_ldst *a) 2974d0a851ccSRichard Henderson { 2975d0a851ccSRichard Henderson int hold_mmu_idx = ctx->mmu_idx; 2976d0a851ccSRichard Henderson 2977d0a851ccSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2978d0a851ccSRichard Henderson ctx->mmu_idx = MMU_PHYS_IDX; 29791cd012a5SRichard Henderson trans_st(ctx, a); 2980d0a851ccSRichard Henderson ctx->mmu_idx = hold_mmu_idx; 298131234768SRichard Henderson return true; 2982d0a851ccSRichard Henderson } 298395412a61SRichard Henderson 29840588e061SRichard Henderson static bool trans_ldil(DisasContext *ctx, arg_ldil *a) 2985b2167459SRichard Henderson { 29860588e061SRichard Henderson TCGv_reg tcg_rt = dest_gpr(ctx, a->t); 2987b2167459SRichard Henderson 29880588e061SRichard Henderson tcg_gen_movi_reg(tcg_rt, a->i); 29890588e061SRichard Henderson save_gpr(ctx, a->t, tcg_rt); 2990b2167459SRichard Henderson cond_free(&ctx->null_cond); 299131234768SRichard Henderson return true; 2992b2167459SRichard Henderson } 2993b2167459SRichard Henderson 29940588e061SRichard Henderson static bool trans_addil(DisasContext *ctx, arg_addil *a) 2995b2167459SRichard Henderson { 29960588e061SRichard Henderson TCGv_reg tcg_rt = load_gpr(ctx, a->r); 2997eaa3783bSRichard Henderson TCGv_reg tcg_r1 = dest_gpr(ctx, 1); 2998b2167459SRichard Henderson 29990588e061SRichard Henderson tcg_gen_addi_reg(tcg_r1, tcg_rt, a->i); 3000b2167459SRichard Henderson save_gpr(ctx, 1, tcg_r1); 3001b2167459SRichard Henderson cond_free(&ctx->null_cond); 300231234768SRichard Henderson return true; 3003b2167459SRichard Henderson } 3004b2167459SRichard Henderson 30050588e061SRichard Henderson static bool trans_ldo(DisasContext *ctx, arg_ldo *a) 3006b2167459SRichard Henderson { 30070588e061SRichard Henderson TCGv_reg tcg_rt = dest_gpr(ctx, a->t); 3008b2167459SRichard Henderson 3009b2167459SRichard Henderson /* Special case rb == 0, for the LDI pseudo-op. 3010b2167459SRichard Henderson The COPY pseudo-op is handled for free within tcg_gen_addi_tl. */ 30110588e061SRichard Henderson if (a->b == 0) { 30120588e061SRichard Henderson tcg_gen_movi_reg(tcg_rt, a->i); 3013b2167459SRichard Henderson } else { 30140588e061SRichard Henderson tcg_gen_addi_reg(tcg_rt, cpu_gr[a->b], a->i); 3015b2167459SRichard Henderson } 30160588e061SRichard Henderson save_gpr(ctx, a->t, tcg_rt); 3017b2167459SRichard Henderson cond_free(&ctx->null_cond); 301831234768SRichard Henderson return true; 3019b2167459SRichard Henderson } 3020b2167459SRichard Henderson 302101afb7beSRichard Henderson static bool do_cmpb(DisasContext *ctx, unsigned r, TCGv_reg in1, 302201afb7beSRichard Henderson unsigned c, unsigned f, unsigned n, int disp) 302398cd9ca7SRichard Henderson { 302401afb7beSRichard Henderson TCGv_reg dest, in2, sv; 302598cd9ca7SRichard Henderson DisasCond cond; 302698cd9ca7SRichard Henderson 302798cd9ca7SRichard Henderson in2 = load_gpr(ctx, r); 3028e12c6309SRichard Henderson dest = tcg_temp_new(); 302998cd9ca7SRichard Henderson 3030eaa3783bSRichard Henderson tcg_gen_sub_reg(dest, in1, in2); 303198cd9ca7SRichard Henderson 3032f764718dSRichard Henderson sv = NULL; 3033b47a4a02SSven Schnelle if (cond_need_sv(c)) { 303498cd9ca7SRichard Henderson sv = do_sub_sv(ctx, dest, in1, in2); 303598cd9ca7SRichard Henderson } 303698cd9ca7SRichard Henderson 303701afb7beSRichard Henderson cond = do_sub_cond(c * 2 + f, dest, in1, in2, sv); 303801afb7beSRichard Henderson return do_cbranch(ctx, disp, n, &cond); 303998cd9ca7SRichard Henderson } 304098cd9ca7SRichard Henderson 304101afb7beSRichard Henderson static bool trans_cmpb(DisasContext *ctx, arg_cmpb *a) 304298cd9ca7SRichard Henderson { 304301afb7beSRichard Henderson nullify_over(ctx); 304401afb7beSRichard Henderson return do_cmpb(ctx, a->r2, load_gpr(ctx, a->r1), a->c, a->f, a->n, a->disp); 304501afb7beSRichard Henderson } 304601afb7beSRichard Henderson 304701afb7beSRichard Henderson static bool trans_cmpbi(DisasContext *ctx, arg_cmpbi *a) 304801afb7beSRichard Henderson { 304901afb7beSRichard Henderson nullify_over(ctx); 3050d4e58033SRichard Henderson return do_cmpb(ctx, a->r, tcg_constant_reg(a->i), a->c, a->f, a->n, a->disp); 305101afb7beSRichard Henderson } 305201afb7beSRichard Henderson 305301afb7beSRichard Henderson static bool do_addb(DisasContext *ctx, unsigned r, TCGv_reg in1, 305401afb7beSRichard Henderson unsigned c, unsigned f, unsigned n, int disp) 305501afb7beSRichard Henderson { 3056bdcccc17SRichard Henderson TCGv_reg dest, in2, sv, cb_cond; 305798cd9ca7SRichard Henderson DisasCond cond; 3058bdcccc17SRichard Henderson bool d = false; 305998cd9ca7SRichard Henderson 306098cd9ca7SRichard Henderson in2 = load_gpr(ctx, r); 306143675d20SSven Schnelle dest = tcg_temp_new(); 3062f764718dSRichard Henderson sv = NULL; 3063bdcccc17SRichard Henderson cb_cond = NULL; 306498cd9ca7SRichard Henderson 3065b47a4a02SSven Schnelle if (cond_need_cb(c)) { 3066bdcccc17SRichard Henderson TCGv_reg cb = tcg_temp_new(); 3067bdcccc17SRichard Henderson TCGv_reg cb_msb = tcg_temp_new(); 3068bdcccc17SRichard Henderson 3069eaa3783bSRichard Henderson tcg_gen_movi_reg(cb_msb, 0); 3070eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, in1, cb_msb, in2, cb_msb); 3071bdcccc17SRichard Henderson tcg_gen_xor_reg(cb, in1, in2); 3072bdcccc17SRichard Henderson tcg_gen_xor_reg(cb, cb, dest); 3073bdcccc17SRichard Henderson cb_cond = get_carry(ctx, d, cb, cb_msb); 3074b47a4a02SSven Schnelle } else { 3075eaa3783bSRichard Henderson tcg_gen_add_reg(dest, in1, in2); 3076b47a4a02SSven Schnelle } 3077b47a4a02SSven Schnelle if (cond_need_sv(c)) { 307898cd9ca7SRichard Henderson sv = do_add_sv(ctx, dest, in1, in2); 307998cd9ca7SRichard Henderson } 308098cd9ca7SRichard Henderson 3081bdcccc17SRichard Henderson cond = do_cond(c * 2 + f, dest, cb_cond, sv); 308243675d20SSven Schnelle save_gpr(ctx, r, dest); 308301afb7beSRichard Henderson return do_cbranch(ctx, disp, n, &cond); 308498cd9ca7SRichard Henderson } 308598cd9ca7SRichard Henderson 308601afb7beSRichard Henderson static bool trans_addb(DisasContext *ctx, arg_addb *a) 308798cd9ca7SRichard Henderson { 308801afb7beSRichard Henderson nullify_over(ctx); 308901afb7beSRichard Henderson return do_addb(ctx, a->r2, load_gpr(ctx, a->r1), a->c, a->f, a->n, a->disp); 309001afb7beSRichard Henderson } 309101afb7beSRichard Henderson 309201afb7beSRichard Henderson static bool trans_addbi(DisasContext *ctx, arg_addbi *a) 309301afb7beSRichard Henderson { 309401afb7beSRichard Henderson nullify_over(ctx); 3095d4e58033SRichard Henderson return do_addb(ctx, a->r, tcg_constant_reg(a->i), a->c, a->f, a->n, a->disp); 309601afb7beSRichard Henderson } 309701afb7beSRichard Henderson 309801afb7beSRichard Henderson static bool trans_bb_sar(DisasContext *ctx, arg_bb_sar *a) 309901afb7beSRichard Henderson { 3100eaa3783bSRichard Henderson TCGv_reg tmp, tcg_r; 310198cd9ca7SRichard Henderson DisasCond cond; 31021e9ab9fbSRichard Henderson bool d = false; 310398cd9ca7SRichard Henderson 310498cd9ca7SRichard Henderson nullify_over(ctx); 310598cd9ca7SRichard Henderson 310698cd9ca7SRichard Henderson tmp = tcg_temp_new(); 310701afb7beSRichard Henderson tcg_r = load_gpr(ctx, a->r); 31081e9ab9fbSRichard Henderson if (cond_need_ext(ctx, d)) { 31091e9ab9fbSRichard Henderson /* Force shift into [32,63] */ 31101e9ab9fbSRichard Henderson tcg_gen_ori_reg(tmp, cpu_sar, 32); 31111e9ab9fbSRichard Henderson tcg_gen_shl_reg(tmp, tcg_r, tmp); 31121e9ab9fbSRichard Henderson } else { 3113eaa3783bSRichard Henderson tcg_gen_shl_reg(tmp, tcg_r, cpu_sar); 31141e9ab9fbSRichard Henderson } 311598cd9ca7SRichard Henderson 31161e9ab9fbSRichard Henderson cond = cond_make_0_tmp(a->c ? TCG_COND_GE : TCG_COND_LT, tmp); 311701afb7beSRichard Henderson return do_cbranch(ctx, a->disp, a->n, &cond); 311898cd9ca7SRichard Henderson } 311998cd9ca7SRichard Henderson 312001afb7beSRichard Henderson static bool trans_bb_imm(DisasContext *ctx, arg_bb_imm *a) 312198cd9ca7SRichard Henderson { 312201afb7beSRichard Henderson TCGv_reg tmp, tcg_r; 312301afb7beSRichard Henderson DisasCond cond; 31241e9ab9fbSRichard Henderson bool d = false; 31251e9ab9fbSRichard Henderson int p; 312601afb7beSRichard Henderson 312701afb7beSRichard Henderson nullify_over(ctx); 312801afb7beSRichard Henderson 312901afb7beSRichard Henderson tmp = tcg_temp_new(); 313001afb7beSRichard Henderson tcg_r = load_gpr(ctx, a->r); 31311e9ab9fbSRichard Henderson p = a->p | (cond_need_ext(ctx, d) ? 32 : 0); 31321e9ab9fbSRichard Henderson tcg_gen_shli_reg(tmp, tcg_r, p); 313301afb7beSRichard Henderson 313401afb7beSRichard Henderson cond = cond_make_0(a->c ? TCG_COND_GE : TCG_COND_LT, tmp); 313501afb7beSRichard Henderson return do_cbranch(ctx, a->disp, a->n, &cond); 313601afb7beSRichard Henderson } 313701afb7beSRichard Henderson 313801afb7beSRichard Henderson static bool trans_movb(DisasContext *ctx, arg_movb *a) 313901afb7beSRichard Henderson { 3140eaa3783bSRichard Henderson TCGv_reg dest; 314198cd9ca7SRichard Henderson DisasCond cond; 314298cd9ca7SRichard Henderson 314398cd9ca7SRichard Henderson nullify_over(ctx); 314498cd9ca7SRichard Henderson 314501afb7beSRichard Henderson dest = dest_gpr(ctx, a->r2); 314601afb7beSRichard Henderson if (a->r1 == 0) { 3147eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 314898cd9ca7SRichard Henderson } else { 314901afb7beSRichard Henderson tcg_gen_mov_reg(dest, cpu_gr[a->r1]); 315098cd9ca7SRichard Henderson } 315198cd9ca7SRichard Henderson 315201afb7beSRichard Henderson cond = do_sed_cond(a->c, dest); 315301afb7beSRichard Henderson return do_cbranch(ctx, a->disp, a->n, &cond); 315401afb7beSRichard Henderson } 315501afb7beSRichard Henderson 315601afb7beSRichard Henderson static bool trans_movbi(DisasContext *ctx, arg_movbi *a) 315701afb7beSRichard Henderson { 315801afb7beSRichard Henderson TCGv_reg dest; 315901afb7beSRichard Henderson DisasCond cond; 316001afb7beSRichard Henderson 316101afb7beSRichard Henderson nullify_over(ctx); 316201afb7beSRichard Henderson 316301afb7beSRichard Henderson dest = dest_gpr(ctx, a->r); 316401afb7beSRichard Henderson tcg_gen_movi_reg(dest, a->i); 316501afb7beSRichard Henderson 316601afb7beSRichard Henderson cond = do_sed_cond(a->c, dest); 316701afb7beSRichard Henderson return do_cbranch(ctx, a->disp, a->n, &cond); 316898cd9ca7SRichard Henderson } 316998cd9ca7SRichard Henderson 317030878590SRichard Henderson static bool trans_shrpw_sar(DisasContext *ctx, arg_shrpw_sar *a) 31710b1347d2SRichard Henderson { 3172eaa3783bSRichard Henderson TCGv_reg dest; 31730b1347d2SRichard Henderson 317430878590SRichard Henderson if (a->c) { 31750b1347d2SRichard Henderson nullify_over(ctx); 31760b1347d2SRichard Henderson } 31770b1347d2SRichard Henderson 317830878590SRichard Henderson dest = dest_gpr(ctx, a->t); 317930878590SRichard Henderson if (a->r1 == 0) { 318030878590SRichard Henderson tcg_gen_ext32u_reg(dest, load_gpr(ctx, a->r2)); 3181eaa3783bSRichard Henderson tcg_gen_shr_reg(dest, dest, cpu_sar); 318230878590SRichard Henderson } else if (a->r1 == a->r2) { 31830b1347d2SRichard Henderson TCGv_i32 t32 = tcg_temp_new_i32(); 3184e1d635e8SRichard Henderson TCGv_i32 s32 = tcg_temp_new_i32(); 3185e1d635e8SRichard Henderson 318630878590SRichard Henderson tcg_gen_trunc_reg_i32(t32, load_gpr(ctx, a->r2)); 3187e1d635e8SRichard Henderson tcg_gen_trunc_reg_i32(s32, cpu_sar); 3188e1d635e8SRichard Henderson tcg_gen_rotr_i32(t32, t32, s32); 3189eaa3783bSRichard Henderson tcg_gen_extu_i32_reg(dest, t32); 31900b1347d2SRichard Henderson } else { 31910b1347d2SRichard Henderson TCGv_i64 t = tcg_temp_new_i64(); 31920b1347d2SRichard Henderson TCGv_i64 s = tcg_temp_new_i64(); 31930b1347d2SRichard Henderson 319430878590SRichard Henderson tcg_gen_concat_reg_i64(t, load_gpr(ctx, a->r2), load_gpr(ctx, a->r1)); 3195eaa3783bSRichard Henderson tcg_gen_extu_reg_i64(s, cpu_sar); 31960b1347d2SRichard Henderson tcg_gen_shr_i64(t, t, s); 3197eaa3783bSRichard Henderson tcg_gen_trunc_i64_reg(dest, t); 31980b1347d2SRichard Henderson } 319930878590SRichard Henderson save_gpr(ctx, a->t, dest); 32000b1347d2SRichard Henderson 32010b1347d2SRichard Henderson /* Install the new nullification. */ 32020b1347d2SRichard Henderson cond_free(&ctx->null_cond); 320330878590SRichard Henderson if (a->c) { 320430878590SRichard Henderson ctx->null_cond = do_sed_cond(a->c, dest); 32050b1347d2SRichard Henderson } 320631234768SRichard Henderson return nullify_end(ctx); 32070b1347d2SRichard Henderson } 32080b1347d2SRichard Henderson 320930878590SRichard Henderson static bool trans_shrpw_imm(DisasContext *ctx, arg_shrpw_imm *a) 32100b1347d2SRichard Henderson { 321130878590SRichard Henderson unsigned sa = 31 - a->cpos; 3212eaa3783bSRichard Henderson TCGv_reg dest, t2; 32130b1347d2SRichard Henderson 321430878590SRichard Henderson if (a->c) { 32150b1347d2SRichard Henderson nullify_over(ctx); 32160b1347d2SRichard Henderson } 32170b1347d2SRichard Henderson 321830878590SRichard Henderson dest = dest_gpr(ctx, a->t); 321930878590SRichard Henderson t2 = load_gpr(ctx, a->r2); 322005bfd4dbSRichard Henderson if (a->r1 == 0) { 322105bfd4dbSRichard Henderson tcg_gen_extract_reg(dest, t2, sa, 32 - sa); 322205bfd4dbSRichard Henderson } else if (TARGET_REGISTER_BITS == 32) { 322305bfd4dbSRichard Henderson tcg_gen_extract2_reg(dest, t2, cpu_gr[a->r1], sa); 322405bfd4dbSRichard Henderson } else if (a->r1 == a->r2) { 32250b1347d2SRichard Henderson TCGv_i32 t32 = tcg_temp_new_i32(); 3226eaa3783bSRichard Henderson tcg_gen_trunc_reg_i32(t32, t2); 32270b1347d2SRichard Henderson tcg_gen_rotri_i32(t32, t32, sa); 3228eaa3783bSRichard Henderson tcg_gen_extu_i32_reg(dest, t32); 32290b1347d2SRichard Henderson } else { 323005bfd4dbSRichard Henderson TCGv_i64 t64 = tcg_temp_new_i64(); 323105bfd4dbSRichard Henderson tcg_gen_concat_reg_i64(t64, t2, cpu_gr[a->r1]); 323205bfd4dbSRichard Henderson tcg_gen_shri_i64(t64, t64, sa); 323305bfd4dbSRichard Henderson tcg_gen_trunc_i64_reg(dest, t64); 32340b1347d2SRichard Henderson } 323530878590SRichard Henderson save_gpr(ctx, a->t, dest); 32360b1347d2SRichard Henderson 32370b1347d2SRichard Henderson /* Install the new nullification. */ 32380b1347d2SRichard Henderson cond_free(&ctx->null_cond); 323930878590SRichard Henderson if (a->c) { 324030878590SRichard Henderson ctx->null_cond = do_sed_cond(a->c, dest); 32410b1347d2SRichard Henderson } 324231234768SRichard Henderson return nullify_end(ctx); 32430b1347d2SRichard Henderson } 32440b1347d2SRichard Henderson 324530878590SRichard Henderson static bool trans_extrw_sar(DisasContext *ctx, arg_extrw_sar *a) 32460b1347d2SRichard Henderson { 324730878590SRichard Henderson unsigned len = 32 - a->clen; 3248eaa3783bSRichard Henderson TCGv_reg dest, src, tmp; 32490b1347d2SRichard Henderson 325030878590SRichard Henderson if (a->c) { 32510b1347d2SRichard Henderson nullify_over(ctx); 32520b1347d2SRichard Henderson } 32530b1347d2SRichard Henderson 325430878590SRichard Henderson dest = dest_gpr(ctx, a->t); 325530878590SRichard Henderson src = load_gpr(ctx, a->r); 32560b1347d2SRichard Henderson tmp = tcg_temp_new(); 32570b1347d2SRichard Henderson 32580b1347d2SRichard Henderson /* Recall that SAR is using big-endian bit numbering. */ 3259d781cb77SRichard Henderson tcg_gen_andi_reg(tmp, cpu_sar, 31); 3260d781cb77SRichard Henderson tcg_gen_xori_reg(tmp, tmp, 31); 3261d781cb77SRichard Henderson 326230878590SRichard Henderson if (a->se) { 3263eaa3783bSRichard Henderson tcg_gen_sar_reg(dest, src, tmp); 3264eaa3783bSRichard Henderson tcg_gen_sextract_reg(dest, dest, 0, len); 32650b1347d2SRichard Henderson } else { 3266eaa3783bSRichard Henderson tcg_gen_shr_reg(dest, src, tmp); 3267eaa3783bSRichard Henderson tcg_gen_extract_reg(dest, dest, 0, len); 32680b1347d2SRichard Henderson } 326930878590SRichard Henderson save_gpr(ctx, a->t, dest); 32700b1347d2SRichard Henderson 32710b1347d2SRichard Henderson /* Install the new nullification. */ 32720b1347d2SRichard Henderson cond_free(&ctx->null_cond); 327330878590SRichard Henderson if (a->c) { 327430878590SRichard Henderson ctx->null_cond = do_sed_cond(a->c, dest); 32750b1347d2SRichard Henderson } 327631234768SRichard Henderson return nullify_end(ctx); 32770b1347d2SRichard Henderson } 32780b1347d2SRichard Henderson 327930878590SRichard Henderson static bool trans_extrw_imm(DisasContext *ctx, arg_extrw_imm *a) 32800b1347d2SRichard Henderson { 328130878590SRichard Henderson unsigned len = 32 - a->clen; 328230878590SRichard Henderson unsigned cpos = 31 - a->pos; 3283eaa3783bSRichard Henderson TCGv_reg dest, src; 32840b1347d2SRichard Henderson 328530878590SRichard Henderson if (a->c) { 32860b1347d2SRichard Henderson nullify_over(ctx); 32870b1347d2SRichard Henderson } 32880b1347d2SRichard Henderson 328930878590SRichard Henderson dest = dest_gpr(ctx, a->t); 329030878590SRichard Henderson src = load_gpr(ctx, a->r); 329130878590SRichard Henderson if (a->se) { 3292eaa3783bSRichard Henderson tcg_gen_sextract_reg(dest, src, cpos, len); 32930b1347d2SRichard Henderson } else { 3294eaa3783bSRichard Henderson tcg_gen_extract_reg(dest, src, cpos, len); 32950b1347d2SRichard Henderson } 329630878590SRichard Henderson save_gpr(ctx, a->t, dest); 32970b1347d2SRichard Henderson 32980b1347d2SRichard Henderson /* Install the new nullification. */ 32990b1347d2SRichard Henderson cond_free(&ctx->null_cond); 330030878590SRichard Henderson if (a->c) { 330130878590SRichard Henderson ctx->null_cond = do_sed_cond(a->c, dest); 33020b1347d2SRichard Henderson } 330331234768SRichard Henderson return nullify_end(ctx); 33040b1347d2SRichard Henderson } 33050b1347d2SRichard Henderson 330630878590SRichard Henderson static bool trans_depwi_imm(DisasContext *ctx, arg_depwi_imm *a) 33070b1347d2SRichard Henderson { 330830878590SRichard Henderson unsigned len = 32 - a->clen; 3309eaa3783bSRichard Henderson target_sreg mask0, mask1; 3310eaa3783bSRichard Henderson TCGv_reg dest; 33110b1347d2SRichard Henderson 331230878590SRichard Henderson if (a->c) { 33130b1347d2SRichard Henderson nullify_over(ctx); 33140b1347d2SRichard Henderson } 331530878590SRichard Henderson if (a->cpos + len > 32) { 331630878590SRichard Henderson len = 32 - a->cpos; 33170b1347d2SRichard Henderson } 33180b1347d2SRichard Henderson 331930878590SRichard Henderson dest = dest_gpr(ctx, a->t); 332030878590SRichard Henderson mask0 = deposit64(0, a->cpos, len, a->i); 332130878590SRichard Henderson mask1 = deposit64(-1, a->cpos, len, a->i); 33220b1347d2SRichard Henderson 332330878590SRichard Henderson if (a->nz) { 332430878590SRichard Henderson TCGv_reg src = load_gpr(ctx, a->t); 33250b1347d2SRichard Henderson if (mask1 != -1) { 3326eaa3783bSRichard Henderson tcg_gen_andi_reg(dest, src, mask1); 33270b1347d2SRichard Henderson src = dest; 33280b1347d2SRichard Henderson } 3329eaa3783bSRichard Henderson tcg_gen_ori_reg(dest, src, mask0); 33300b1347d2SRichard Henderson } else { 3331eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, mask0); 33320b1347d2SRichard Henderson } 333330878590SRichard Henderson save_gpr(ctx, a->t, dest); 33340b1347d2SRichard Henderson 33350b1347d2SRichard Henderson /* Install the new nullification. */ 33360b1347d2SRichard Henderson cond_free(&ctx->null_cond); 333730878590SRichard Henderson if (a->c) { 333830878590SRichard Henderson ctx->null_cond = do_sed_cond(a->c, dest); 33390b1347d2SRichard Henderson } 334031234768SRichard Henderson return nullify_end(ctx); 33410b1347d2SRichard Henderson } 33420b1347d2SRichard Henderson 334330878590SRichard Henderson static bool trans_depw_imm(DisasContext *ctx, arg_depw_imm *a) 33440b1347d2SRichard Henderson { 334530878590SRichard Henderson unsigned rs = a->nz ? a->t : 0; 334630878590SRichard Henderson unsigned len = 32 - a->clen; 3347eaa3783bSRichard Henderson TCGv_reg dest, val; 33480b1347d2SRichard Henderson 334930878590SRichard Henderson if (a->c) { 33500b1347d2SRichard Henderson nullify_over(ctx); 33510b1347d2SRichard Henderson } 335230878590SRichard Henderson if (a->cpos + len > 32) { 335330878590SRichard Henderson len = 32 - a->cpos; 33540b1347d2SRichard Henderson } 33550b1347d2SRichard Henderson 335630878590SRichard Henderson dest = dest_gpr(ctx, a->t); 335730878590SRichard Henderson val = load_gpr(ctx, a->r); 33580b1347d2SRichard Henderson if (rs == 0) { 335930878590SRichard Henderson tcg_gen_deposit_z_reg(dest, val, a->cpos, len); 33600b1347d2SRichard Henderson } else { 336130878590SRichard Henderson tcg_gen_deposit_reg(dest, cpu_gr[rs], val, a->cpos, len); 33620b1347d2SRichard Henderson } 336330878590SRichard Henderson save_gpr(ctx, a->t, dest); 33640b1347d2SRichard Henderson 33650b1347d2SRichard Henderson /* Install the new nullification. */ 33660b1347d2SRichard Henderson cond_free(&ctx->null_cond); 336730878590SRichard Henderson if (a->c) { 336830878590SRichard Henderson ctx->null_cond = do_sed_cond(a->c, dest); 33690b1347d2SRichard Henderson } 337031234768SRichard Henderson return nullify_end(ctx); 33710b1347d2SRichard Henderson } 33720b1347d2SRichard Henderson 337330878590SRichard Henderson static bool do_depw_sar(DisasContext *ctx, unsigned rt, unsigned c, 337430878590SRichard Henderson unsigned nz, unsigned clen, TCGv_reg val) 33750b1347d2SRichard Henderson { 33760b1347d2SRichard Henderson unsigned rs = nz ? rt : 0; 33770b1347d2SRichard Henderson unsigned len = 32 - clen; 337830878590SRichard Henderson TCGv_reg mask, tmp, shift, dest; 33790b1347d2SRichard Henderson unsigned msb = 1U << (len - 1); 33800b1347d2SRichard Henderson 33810b1347d2SRichard Henderson dest = dest_gpr(ctx, rt); 33820b1347d2SRichard Henderson shift = tcg_temp_new(); 33830b1347d2SRichard Henderson tmp = tcg_temp_new(); 33840b1347d2SRichard Henderson 33850b1347d2SRichard Henderson /* Convert big-endian bit numbering in SAR to left-shift. */ 3386d781cb77SRichard Henderson tcg_gen_andi_reg(shift, cpu_sar, 31); 3387d781cb77SRichard Henderson tcg_gen_xori_reg(shift, shift, 31); 33880b1347d2SRichard Henderson 33890992a930SRichard Henderson mask = tcg_temp_new(); 33900992a930SRichard Henderson tcg_gen_movi_reg(mask, msb + (msb - 1)); 3391eaa3783bSRichard Henderson tcg_gen_and_reg(tmp, val, mask); 33920b1347d2SRichard Henderson if (rs) { 3393eaa3783bSRichard Henderson tcg_gen_shl_reg(mask, mask, shift); 3394eaa3783bSRichard Henderson tcg_gen_shl_reg(tmp, tmp, shift); 3395eaa3783bSRichard Henderson tcg_gen_andc_reg(dest, cpu_gr[rs], mask); 3396eaa3783bSRichard Henderson tcg_gen_or_reg(dest, dest, tmp); 33970b1347d2SRichard Henderson } else { 3398eaa3783bSRichard Henderson tcg_gen_shl_reg(dest, tmp, shift); 33990b1347d2SRichard Henderson } 34000b1347d2SRichard Henderson save_gpr(ctx, rt, dest); 34010b1347d2SRichard Henderson 34020b1347d2SRichard Henderson /* Install the new nullification. */ 34030b1347d2SRichard Henderson cond_free(&ctx->null_cond); 34040b1347d2SRichard Henderson if (c) { 34050b1347d2SRichard Henderson ctx->null_cond = do_sed_cond(c, dest); 34060b1347d2SRichard Henderson } 340731234768SRichard Henderson return nullify_end(ctx); 34080b1347d2SRichard Henderson } 34090b1347d2SRichard Henderson 341030878590SRichard Henderson static bool trans_depw_sar(DisasContext *ctx, arg_depw_sar *a) 341130878590SRichard Henderson { 3412a6deecceSSven Schnelle if (a->c) { 3413a6deecceSSven Schnelle nullify_over(ctx); 3414a6deecceSSven Schnelle } 341530878590SRichard Henderson return do_depw_sar(ctx, a->t, a->c, a->nz, a->clen, load_gpr(ctx, a->r)); 341630878590SRichard Henderson } 341730878590SRichard Henderson 341830878590SRichard Henderson static bool trans_depwi_sar(DisasContext *ctx, arg_depwi_sar *a) 341930878590SRichard Henderson { 3420a6deecceSSven Schnelle if (a->c) { 3421a6deecceSSven Schnelle nullify_over(ctx); 3422a6deecceSSven Schnelle } 3423d4e58033SRichard Henderson return do_depw_sar(ctx, a->t, a->c, a->nz, a->clen, tcg_constant_reg(a->i)); 342430878590SRichard Henderson } 34250b1347d2SRichard Henderson 34268340f534SRichard Henderson static bool trans_be(DisasContext *ctx, arg_be *a) 342798cd9ca7SRichard Henderson { 3428660eefe1SRichard Henderson TCGv_reg tmp; 342998cd9ca7SRichard Henderson 3430c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY 343198cd9ca7SRichard Henderson /* ??? It seems like there should be a good way of using 343298cd9ca7SRichard Henderson "be disp(sr2, r0)", the canonical gateway entry mechanism 343398cd9ca7SRichard Henderson to our advantage. But that appears to be inconvenient to 343498cd9ca7SRichard Henderson manage along side branch delay slots. Therefore we handle 343598cd9ca7SRichard Henderson entry into the gateway page via absolute address. */ 343698cd9ca7SRichard Henderson /* Since we don't implement spaces, just branch. Do notice the special 343798cd9ca7SRichard Henderson case of "be disp(*,r0)" using a direct branch to disp, so that we can 343898cd9ca7SRichard Henderson goto_tb to the TB containing the syscall. */ 34398340f534SRichard Henderson if (a->b == 0) { 34408340f534SRichard Henderson return do_dbranch(ctx, a->disp, a->l, a->n); 344198cd9ca7SRichard Henderson } 3442c301f34eSRichard Henderson #else 3443c301f34eSRichard Henderson nullify_over(ctx); 3444660eefe1SRichard Henderson #endif 3445660eefe1SRichard Henderson 3446e12c6309SRichard Henderson tmp = tcg_temp_new(); 34478340f534SRichard Henderson tcg_gen_addi_reg(tmp, load_gpr(ctx, a->b), a->disp); 3448660eefe1SRichard Henderson tmp = do_ibranch_priv(ctx, tmp); 3449c301f34eSRichard Henderson 3450c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY 34518340f534SRichard Henderson return do_ibranch(ctx, tmp, a->l, a->n); 3452c301f34eSRichard Henderson #else 3453c301f34eSRichard Henderson TCGv_i64 new_spc = tcg_temp_new_i64(); 3454c301f34eSRichard Henderson 34558340f534SRichard Henderson load_spr(ctx, new_spc, a->sp); 34568340f534SRichard Henderson if (a->l) { 3457741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_gr[31], ctx->iaoq_n, ctx->iaoq_n_var); 3458c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_sr[0], cpu_iasq_f); 3459c301f34eSRichard Henderson } 34608340f534SRichard Henderson if (a->n && use_nullify_skip(ctx)) { 3461a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, -1, tmp); 3462a0180973SRichard Henderson tcg_gen_addi_reg(tmp, tmp, 4); 3463a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, -1, tmp); 3464c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, new_spc); 3465c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_b, cpu_iasq_f); 3466c301f34eSRichard Henderson } else { 3467741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b); 3468c301f34eSRichard Henderson if (ctx->iaoq_b == -1) { 3469c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b); 3470c301f34eSRichard Henderson } 3471a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, -1, tmp); 3472c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_b, new_spc); 34738340f534SRichard Henderson nullify_set(ctx, a->n); 3474c301f34eSRichard Henderson } 3475c301f34eSRichard Henderson tcg_gen_lookup_and_goto_ptr(); 347631234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 347731234768SRichard Henderson return nullify_end(ctx); 3478c301f34eSRichard Henderson #endif 347998cd9ca7SRichard Henderson } 348098cd9ca7SRichard Henderson 34818340f534SRichard Henderson static bool trans_bl(DisasContext *ctx, arg_bl *a) 348298cd9ca7SRichard Henderson { 34838340f534SRichard Henderson return do_dbranch(ctx, iaoq_dest(ctx, a->disp), a->l, a->n); 348498cd9ca7SRichard Henderson } 348598cd9ca7SRichard Henderson 34868340f534SRichard Henderson static bool trans_b_gate(DisasContext *ctx, arg_b_gate *a) 348743e05652SRichard Henderson { 34888340f534SRichard Henderson target_ureg dest = iaoq_dest(ctx, a->disp); 348943e05652SRichard Henderson 34906e5f5300SSven Schnelle nullify_over(ctx); 34916e5f5300SSven Schnelle 349243e05652SRichard Henderson /* Make sure the caller hasn't done something weird with the queue. 349343e05652SRichard Henderson * ??? This is not quite the same as the PSW[B] bit, which would be 349443e05652SRichard Henderson * expensive to track. Real hardware will trap for 349543e05652SRichard Henderson * b gateway 349643e05652SRichard Henderson * b gateway+4 (in delay slot of first branch) 349743e05652SRichard Henderson * However, checking for a non-sequential instruction queue *will* 349843e05652SRichard Henderson * diagnose the security hole 349943e05652SRichard Henderson * b gateway 350043e05652SRichard Henderson * b evil 350143e05652SRichard Henderson * in which instructions at evil would run with increased privs. 350243e05652SRichard Henderson */ 350343e05652SRichard Henderson if (ctx->iaoq_b == -1 || ctx->iaoq_b != ctx->iaoq_f + 4) { 350443e05652SRichard Henderson return gen_illegal(ctx); 350543e05652SRichard Henderson } 350643e05652SRichard Henderson 350743e05652SRichard Henderson #ifndef CONFIG_USER_ONLY 350843e05652SRichard Henderson if (ctx->tb_flags & PSW_C) { 3509b77af26eSRichard Henderson CPUHPPAState *env = cpu_env(ctx->cs); 351043e05652SRichard Henderson int type = hppa_artype_for_page(env, ctx->base.pc_next); 351143e05652SRichard Henderson /* If we could not find a TLB entry, then we need to generate an 351243e05652SRichard Henderson ITLB miss exception so the kernel will provide it. 351343e05652SRichard Henderson The resulting TLB fill operation will invalidate this TB and 351443e05652SRichard Henderson we will re-translate, at which point we *will* be able to find 351543e05652SRichard Henderson the TLB entry and determine if this is in fact a gateway page. */ 351643e05652SRichard Henderson if (type < 0) { 351731234768SRichard Henderson gen_excp(ctx, EXCP_ITLB_MISS); 351831234768SRichard Henderson return true; 351943e05652SRichard Henderson } 352043e05652SRichard Henderson /* No change for non-gateway pages or for priv decrease. */ 352143e05652SRichard Henderson if (type >= 4 && type - 4 < ctx->privilege) { 352243e05652SRichard Henderson dest = deposit32(dest, 0, 2, type - 4); 352343e05652SRichard Henderson } 352443e05652SRichard Henderson } else { 352543e05652SRichard Henderson dest &= -4; /* priv = 0 */ 352643e05652SRichard Henderson } 352743e05652SRichard Henderson #endif 352843e05652SRichard Henderson 35296e5f5300SSven Schnelle if (a->l) { 35306e5f5300SSven Schnelle TCGv_reg tmp = dest_gpr(ctx, a->l); 35316e5f5300SSven Schnelle if (ctx->privilege < 3) { 35326e5f5300SSven Schnelle tcg_gen_andi_reg(tmp, tmp, -4); 35336e5f5300SSven Schnelle } 35346e5f5300SSven Schnelle tcg_gen_ori_reg(tmp, tmp, ctx->privilege); 35356e5f5300SSven Schnelle save_gpr(ctx, a->l, tmp); 35366e5f5300SSven Schnelle } 35376e5f5300SSven Schnelle 35386e5f5300SSven Schnelle return do_dbranch(ctx, dest, 0, a->n); 353943e05652SRichard Henderson } 354043e05652SRichard Henderson 35418340f534SRichard Henderson static bool trans_blr(DisasContext *ctx, arg_blr *a) 354298cd9ca7SRichard Henderson { 3543b35aec85SRichard Henderson if (a->x) { 3544e12c6309SRichard Henderson TCGv_reg tmp = tcg_temp_new(); 35458340f534SRichard Henderson tcg_gen_shli_reg(tmp, load_gpr(ctx, a->x), 3); 3546eaa3783bSRichard Henderson tcg_gen_addi_reg(tmp, tmp, ctx->iaoq_f + 8); 3547660eefe1SRichard Henderson /* The computation here never changes privilege level. */ 35488340f534SRichard Henderson return do_ibranch(ctx, tmp, a->l, a->n); 3549b35aec85SRichard Henderson } else { 3550b35aec85SRichard Henderson /* BLR R0,RX is a good way to load PC+8 into RX. */ 3551b35aec85SRichard Henderson return do_dbranch(ctx, ctx->iaoq_f + 8, a->l, a->n); 3552b35aec85SRichard Henderson } 355398cd9ca7SRichard Henderson } 355498cd9ca7SRichard Henderson 35558340f534SRichard Henderson static bool trans_bv(DisasContext *ctx, arg_bv *a) 355698cd9ca7SRichard Henderson { 3557eaa3783bSRichard Henderson TCGv_reg dest; 355898cd9ca7SRichard Henderson 35598340f534SRichard Henderson if (a->x == 0) { 35608340f534SRichard Henderson dest = load_gpr(ctx, a->b); 356198cd9ca7SRichard Henderson } else { 3562e12c6309SRichard Henderson dest = tcg_temp_new(); 35638340f534SRichard Henderson tcg_gen_shli_reg(dest, load_gpr(ctx, a->x), 3); 35648340f534SRichard Henderson tcg_gen_add_reg(dest, dest, load_gpr(ctx, a->b)); 356598cd9ca7SRichard Henderson } 3566660eefe1SRichard Henderson dest = do_ibranch_priv(ctx, dest); 35678340f534SRichard Henderson return do_ibranch(ctx, dest, 0, a->n); 356898cd9ca7SRichard Henderson } 356998cd9ca7SRichard Henderson 35708340f534SRichard Henderson static bool trans_bve(DisasContext *ctx, arg_bve *a) 357198cd9ca7SRichard Henderson { 3572660eefe1SRichard Henderson TCGv_reg dest; 357398cd9ca7SRichard Henderson 3574c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY 35758340f534SRichard Henderson dest = do_ibranch_priv(ctx, load_gpr(ctx, a->b)); 35768340f534SRichard Henderson return do_ibranch(ctx, dest, a->l, a->n); 3577c301f34eSRichard Henderson #else 3578c301f34eSRichard Henderson nullify_over(ctx); 35798340f534SRichard Henderson dest = do_ibranch_priv(ctx, load_gpr(ctx, a->b)); 3580c301f34eSRichard Henderson 3581741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b); 3582c301f34eSRichard Henderson if (ctx->iaoq_b == -1) { 3583c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b); 3584c301f34eSRichard Henderson } 3585741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, -1, dest); 3586c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_b, space_select(ctx, 0, dest)); 35878340f534SRichard Henderson if (a->l) { 3588741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_gr[a->l], ctx->iaoq_n, ctx->iaoq_n_var); 3589c301f34eSRichard Henderson } 35908340f534SRichard Henderson nullify_set(ctx, a->n); 3591c301f34eSRichard Henderson tcg_gen_lookup_and_goto_ptr(); 359231234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 359331234768SRichard Henderson return nullify_end(ctx); 3594c301f34eSRichard Henderson #endif 359598cd9ca7SRichard Henderson } 359698cd9ca7SRichard Henderson 35971ca74648SRichard Henderson /* 35981ca74648SRichard Henderson * Float class 0 35991ca74648SRichard Henderson */ 3600ebe9383cSRichard Henderson 36011ca74648SRichard Henderson static void gen_fcpy_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 3602ebe9383cSRichard Henderson { 3603ebe9383cSRichard Henderson tcg_gen_mov_i32(dst, src); 3604ebe9383cSRichard Henderson } 3605ebe9383cSRichard Henderson 360659f8c04bSHelge Deller static bool trans_fid_f(DisasContext *ctx, arg_fid_f *a) 360759f8c04bSHelge Deller { 3608a300dad3SRichard Henderson uint64_t ret; 3609a300dad3SRichard Henderson 3610a300dad3SRichard Henderson if (TARGET_REGISTER_BITS == 64) { 3611a300dad3SRichard Henderson ret = 0x13080000000000ULL; /* PA8700 (PCX-W2) */ 3612a300dad3SRichard Henderson } else { 3613a300dad3SRichard Henderson ret = 0x0f080000000000ULL; /* PA7300LC (PCX-L2) */ 3614a300dad3SRichard Henderson } 3615a300dad3SRichard Henderson 361659f8c04bSHelge Deller nullify_over(ctx); 3617a300dad3SRichard Henderson save_frd(0, tcg_constant_i64(ret)); 361859f8c04bSHelge Deller return nullify_end(ctx); 361959f8c04bSHelge Deller } 362059f8c04bSHelge Deller 36211ca74648SRichard Henderson static bool trans_fcpy_f(DisasContext *ctx, arg_fclass01 *a) 36221ca74648SRichard Henderson { 36231ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_fcpy_f); 36241ca74648SRichard Henderson } 36251ca74648SRichard Henderson 3626ebe9383cSRichard Henderson static void gen_fcpy_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 3627ebe9383cSRichard Henderson { 3628ebe9383cSRichard Henderson tcg_gen_mov_i64(dst, src); 3629ebe9383cSRichard Henderson } 3630ebe9383cSRichard Henderson 36311ca74648SRichard Henderson static bool trans_fcpy_d(DisasContext *ctx, arg_fclass01 *a) 36321ca74648SRichard Henderson { 36331ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_fcpy_d); 36341ca74648SRichard Henderson } 36351ca74648SRichard Henderson 36361ca74648SRichard Henderson static void gen_fabs_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 3637ebe9383cSRichard Henderson { 3638ebe9383cSRichard Henderson tcg_gen_andi_i32(dst, src, INT32_MAX); 3639ebe9383cSRichard Henderson } 3640ebe9383cSRichard Henderson 36411ca74648SRichard Henderson static bool trans_fabs_f(DisasContext *ctx, arg_fclass01 *a) 36421ca74648SRichard Henderson { 36431ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_fabs_f); 36441ca74648SRichard Henderson } 36451ca74648SRichard Henderson 3646ebe9383cSRichard Henderson static void gen_fabs_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 3647ebe9383cSRichard Henderson { 3648ebe9383cSRichard Henderson tcg_gen_andi_i64(dst, src, INT64_MAX); 3649ebe9383cSRichard Henderson } 3650ebe9383cSRichard Henderson 36511ca74648SRichard Henderson static bool trans_fabs_d(DisasContext *ctx, arg_fclass01 *a) 36521ca74648SRichard Henderson { 36531ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_fabs_d); 36541ca74648SRichard Henderson } 36551ca74648SRichard Henderson 36561ca74648SRichard Henderson static bool trans_fsqrt_f(DisasContext *ctx, arg_fclass01 *a) 36571ca74648SRichard Henderson { 36581ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fsqrt_s); 36591ca74648SRichard Henderson } 36601ca74648SRichard Henderson 36611ca74648SRichard Henderson static bool trans_fsqrt_d(DisasContext *ctx, arg_fclass01 *a) 36621ca74648SRichard Henderson { 36631ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fsqrt_d); 36641ca74648SRichard Henderson } 36651ca74648SRichard Henderson 36661ca74648SRichard Henderson static bool trans_frnd_f(DisasContext *ctx, arg_fclass01 *a) 36671ca74648SRichard Henderson { 36681ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_frnd_s); 36691ca74648SRichard Henderson } 36701ca74648SRichard Henderson 36711ca74648SRichard Henderson static bool trans_frnd_d(DisasContext *ctx, arg_fclass01 *a) 36721ca74648SRichard Henderson { 36731ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_frnd_d); 36741ca74648SRichard Henderson } 36751ca74648SRichard Henderson 36761ca74648SRichard Henderson static void gen_fneg_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 3677ebe9383cSRichard Henderson { 3678ebe9383cSRichard Henderson tcg_gen_xori_i32(dst, src, INT32_MIN); 3679ebe9383cSRichard Henderson } 3680ebe9383cSRichard Henderson 36811ca74648SRichard Henderson static bool trans_fneg_f(DisasContext *ctx, arg_fclass01 *a) 36821ca74648SRichard Henderson { 36831ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_fneg_f); 36841ca74648SRichard Henderson } 36851ca74648SRichard Henderson 3686ebe9383cSRichard Henderson static void gen_fneg_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 3687ebe9383cSRichard Henderson { 3688ebe9383cSRichard Henderson tcg_gen_xori_i64(dst, src, INT64_MIN); 3689ebe9383cSRichard Henderson } 3690ebe9383cSRichard Henderson 36911ca74648SRichard Henderson static bool trans_fneg_d(DisasContext *ctx, arg_fclass01 *a) 36921ca74648SRichard Henderson { 36931ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_fneg_d); 36941ca74648SRichard Henderson } 36951ca74648SRichard Henderson 36961ca74648SRichard Henderson static void gen_fnegabs_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 3697ebe9383cSRichard Henderson { 3698ebe9383cSRichard Henderson tcg_gen_ori_i32(dst, src, INT32_MIN); 3699ebe9383cSRichard Henderson } 3700ebe9383cSRichard Henderson 37011ca74648SRichard Henderson static bool trans_fnegabs_f(DisasContext *ctx, arg_fclass01 *a) 37021ca74648SRichard Henderson { 37031ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_fnegabs_f); 37041ca74648SRichard Henderson } 37051ca74648SRichard Henderson 3706ebe9383cSRichard Henderson static void gen_fnegabs_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 3707ebe9383cSRichard Henderson { 3708ebe9383cSRichard Henderson tcg_gen_ori_i64(dst, src, INT64_MIN); 3709ebe9383cSRichard Henderson } 3710ebe9383cSRichard Henderson 37111ca74648SRichard Henderson static bool trans_fnegabs_d(DisasContext *ctx, arg_fclass01 *a) 37121ca74648SRichard Henderson { 37131ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_fnegabs_d); 37141ca74648SRichard Henderson } 37151ca74648SRichard Henderson 37161ca74648SRichard Henderson /* 37171ca74648SRichard Henderson * Float class 1 37181ca74648SRichard Henderson */ 37191ca74648SRichard Henderson 37201ca74648SRichard Henderson static bool trans_fcnv_d_f(DisasContext *ctx, arg_fclass01 *a) 37211ca74648SRichard Henderson { 37221ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_d_s); 37231ca74648SRichard Henderson } 37241ca74648SRichard Henderson 37251ca74648SRichard Henderson static bool trans_fcnv_f_d(DisasContext *ctx, arg_fclass01 *a) 37261ca74648SRichard Henderson { 37271ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_s_d); 37281ca74648SRichard Henderson } 37291ca74648SRichard Henderson 37301ca74648SRichard Henderson static bool trans_fcnv_w_f(DisasContext *ctx, arg_fclass01 *a) 37311ca74648SRichard Henderson { 37321ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_w_s); 37331ca74648SRichard Henderson } 37341ca74648SRichard Henderson 37351ca74648SRichard Henderson static bool trans_fcnv_q_f(DisasContext *ctx, arg_fclass01 *a) 37361ca74648SRichard Henderson { 37371ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_dw_s); 37381ca74648SRichard Henderson } 37391ca74648SRichard Henderson 37401ca74648SRichard Henderson static bool trans_fcnv_w_d(DisasContext *ctx, arg_fclass01 *a) 37411ca74648SRichard Henderson { 37421ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_w_d); 37431ca74648SRichard Henderson } 37441ca74648SRichard Henderson 37451ca74648SRichard Henderson static bool trans_fcnv_q_d(DisasContext *ctx, arg_fclass01 *a) 37461ca74648SRichard Henderson { 37471ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_dw_d); 37481ca74648SRichard Henderson } 37491ca74648SRichard Henderson 37501ca74648SRichard Henderson static bool trans_fcnv_f_w(DisasContext *ctx, arg_fclass01 *a) 37511ca74648SRichard Henderson { 37521ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_s_w); 37531ca74648SRichard Henderson } 37541ca74648SRichard Henderson 37551ca74648SRichard Henderson static bool trans_fcnv_d_w(DisasContext *ctx, arg_fclass01 *a) 37561ca74648SRichard Henderson { 37571ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_d_w); 37581ca74648SRichard Henderson } 37591ca74648SRichard Henderson 37601ca74648SRichard Henderson static bool trans_fcnv_f_q(DisasContext *ctx, arg_fclass01 *a) 37611ca74648SRichard Henderson { 37621ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_s_dw); 37631ca74648SRichard Henderson } 37641ca74648SRichard Henderson 37651ca74648SRichard Henderson static bool trans_fcnv_d_q(DisasContext *ctx, arg_fclass01 *a) 37661ca74648SRichard Henderson { 37671ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_d_dw); 37681ca74648SRichard Henderson } 37691ca74648SRichard Henderson 37701ca74648SRichard Henderson static bool trans_fcnv_t_f_w(DisasContext *ctx, arg_fclass01 *a) 37711ca74648SRichard Henderson { 37721ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_t_s_w); 37731ca74648SRichard Henderson } 37741ca74648SRichard Henderson 37751ca74648SRichard Henderson static bool trans_fcnv_t_d_w(DisasContext *ctx, arg_fclass01 *a) 37761ca74648SRichard Henderson { 37771ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_t_d_w); 37781ca74648SRichard Henderson } 37791ca74648SRichard Henderson 37801ca74648SRichard Henderson static bool trans_fcnv_t_f_q(DisasContext *ctx, arg_fclass01 *a) 37811ca74648SRichard Henderson { 37821ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_t_s_dw); 37831ca74648SRichard Henderson } 37841ca74648SRichard Henderson 37851ca74648SRichard Henderson static bool trans_fcnv_t_d_q(DisasContext *ctx, arg_fclass01 *a) 37861ca74648SRichard Henderson { 37871ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_t_d_dw); 37881ca74648SRichard Henderson } 37891ca74648SRichard Henderson 37901ca74648SRichard Henderson static bool trans_fcnv_uw_f(DisasContext *ctx, arg_fclass01 *a) 37911ca74648SRichard Henderson { 37921ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_uw_s); 37931ca74648SRichard Henderson } 37941ca74648SRichard Henderson 37951ca74648SRichard Henderson static bool trans_fcnv_uq_f(DisasContext *ctx, arg_fclass01 *a) 37961ca74648SRichard Henderson { 37971ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_udw_s); 37981ca74648SRichard Henderson } 37991ca74648SRichard Henderson 38001ca74648SRichard Henderson static bool trans_fcnv_uw_d(DisasContext *ctx, arg_fclass01 *a) 38011ca74648SRichard Henderson { 38021ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_uw_d); 38031ca74648SRichard Henderson } 38041ca74648SRichard Henderson 38051ca74648SRichard Henderson static bool trans_fcnv_uq_d(DisasContext *ctx, arg_fclass01 *a) 38061ca74648SRichard Henderson { 38071ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_udw_d); 38081ca74648SRichard Henderson } 38091ca74648SRichard Henderson 38101ca74648SRichard Henderson static bool trans_fcnv_f_uw(DisasContext *ctx, arg_fclass01 *a) 38111ca74648SRichard Henderson { 38121ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_s_uw); 38131ca74648SRichard Henderson } 38141ca74648SRichard Henderson 38151ca74648SRichard Henderson static bool trans_fcnv_d_uw(DisasContext *ctx, arg_fclass01 *a) 38161ca74648SRichard Henderson { 38171ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_d_uw); 38181ca74648SRichard Henderson } 38191ca74648SRichard Henderson 38201ca74648SRichard Henderson static bool trans_fcnv_f_uq(DisasContext *ctx, arg_fclass01 *a) 38211ca74648SRichard Henderson { 38221ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_s_udw); 38231ca74648SRichard Henderson } 38241ca74648SRichard Henderson 38251ca74648SRichard Henderson static bool trans_fcnv_d_uq(DisasContext *ctx, arg_fclass01 *a) 38261ca74648SRichard Henderson { 38271ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_d_udw); 38281ca74648SRichard Henderson } 38291ca74648SRichard Henderson 38301ca74648SRichard Henderson static bool trans_fcnv_t_f_uw(DisasContext *ctx, arg_fclass01 *a) 38311ca74648SRichard Henderson { 38321ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_t_s_uw); 38331ca74648SRichard Henderson } 38341ca74648SRichard Henderson 38351ca74648SRichard Henderson static bool trans_fcnv_t_d_uw(DisasContext *ctx, arg_fclass01 *a) 38361ca74648SRichard Henderson { 38371ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_t_d_uw); 38381ca74648SRichard Henderson } 38391ca74648SRichard Henderson 38401ca74648SRichard Henderson static bool trans_fcnv_t_f_uq(DisasContext *ctx, arg_fclass01 *a) 38411ca74648SRichard Henderson { 38421ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_t_s_udw); 38431ca74648SRichard Henderson } 38441ca74648SRichard Henderson 38451ca74648SRichard Henderson static bool trans_fcnv_t_d_uq(DisasContext *ctx, arg_fclass01 *a) 38461ca74648SRichard Henderson { 38471ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_t_d_udw); 38481ca74648SRichard Henderson } 38491ca74648SRichard Henderson 38501ca74648SRichard Henderson /* 38511ca74648SRichard Henderson * Float class 2 38521ca74648SRichard Henderson */ 38531ca74648SRichard Henderson 38541ca74648SRichard Henderson static bool trans_fcmp_f(DisasContext *ctx, arg_fclass2 *a) 3855ebe9383cSRichard Henderson { 3856ebe9383cSRichard Henderson TCGv_i32 ta, tb, tc, ty; 3857ebe9383cSRichard Henderson 3858ebe9383cSRichard Henderson nullify_over(ctx); 3859ebe9383cSRichard Henderson 38601ca74648SRichard Henderson ta = load_frw0_i32(a->r1); 38611ca74648SRichard Henderson tb = load_frw0_i32(a->r2); 386229dd6f64SRichard Henderson ty = tcg_constant_i32(a->y); 386329dd6f64SRichard Henderson tc = tcg_constant_i32(a->c); 3864ebe9383cSRichard Henderson 3865ad75a51eSRichard Henderson gen_helper_fcmp_s(tcg_env, ta, tb, ty, tc); 3866ebe9383cSRichard Henderson 38671ca74648SRichard Henderson return nullify_end(ctx); 3868ebe9383cSRichard Henderson } 3869ebe9383cSRichard Henderson 38701ca74648SRichard Henderson static bool trans_fcmp_d(DisasContext *ctx, arg_fclass2 *a) 3871ebe9383cSRichard Henderson { 3872ebe9383cSRichard Henderson TCGv_i64 ta, tb; 3873ebe9383cSRichard Henderson TCGv_i32 tc, ty; 3874ebe9383cSRichard Henderson 3875ebe9383cSRichard Henderson nullify_over(ctx); 3876ebe9383cSRichard Henderson 38771ca74648SRichard Henderson ta = load_frd0(a->r1); 38781ca74648SRichard Henderson tb = load_frd0(a->r2); 387929dd6f64SRichard Henderson ty = tcg_constant_i32(a->y); 388029dd6f64SRichard Henderson tc = tcg_constant_i32(a->c); 3881ebe9383cSRichard Henderson 3882ad75a51eSRichard Henderson gen_helper_fcmp_d(tcg_env, ta, tb, ty, tc); 3883ebe9383cSRichard Henderson 388431234768SRichard Henderson return nullify_end(ctx); 3885ebe9383cSRichard Henderson } 3886ebe9383cSRichard Henderson 38871ca74648SRichard Henderson static bool trans_ftest(DisasContext *ctx, arg_ftest *a) 3888ebe9383cSRichard Henderson { 3889eaa3783bSRichard Henderson TCGv_reg t; 3890ebe9383cSRichard Henderson 3891ebe9383cSRichard Henderson nullify_over(ctx); 3892ebe9383cSRichard Henderson 3893e12c6309SRichard Henderson t = tcg_temp_new(); 3894ad75a51eSRichard Henderson tcg_gen_ld32u_reg(t, tcg_env, offsetof(CPUHPPAState, fr0_shadow)); 3895ebe9383cSRichard Henderson 38961ca74648SRichard Henderson if (a->y == 1) { 3897ebe9383cSRichard Henderson int mask; 3898ebe9383cSRichard Henderson bool inv = false; 3899ebe9383cSRichard Henderson 39001ca74648SRichard Henderson switch (a->c) { 3901ebe9383cSRichard Henderson case 0: /* simple */ 3902eaa3783bSRichard Henderson tcg_gen_andi_reg(t, t, 0x4000000); 3903ebe9383cSRichard Henderson ctx->null_cond = cond_make_0(TCG_COND_NE, t); 3904ebe9383cSRichard Henderson goto done; 3905ebe9383cSRichard Henderson case 2: /* rej */ 3906ebe9383cSRichard Henderson inv = true; 3907ebe9383cSRichard Henderson /* fallthru */ 3908ebe9383cSRichard Henderson case 1: /* acc */ 3909ebe9383cSRichard Henderson mask = 0x43ff800; 3910ebe9383cSRichard Henderson break; 3911ebe9383cSRichard Henderson case 6: /* rej8 */ 3912ebe9383cSRichard Henderson inv = true; 3913ebe9383cSRichard Henderson /* fallthru */ 3914ebe9383cSRichard Henderson case 5: /* acc8 */ 3915ebe9383cSRichard Henderson mask = 0x43f8000; 3916ebe9383cSRichard Henderson break; 3917ebe9383cSRichard Henderson case 9: /* acc6 */ 3918ebe9383cSRichard Henderson mask = 0x43e0000; 3919ebe9383cSRichard Henderson break; 3920ebe9383cSRichard Henderson case 13: /* acc4 */ 3921ebe9383cSRichard Henderson mask = 0x4380000; 3922ebe9383cSRichard Henderson break; 3923ebe9383cSRichard Henderson case 17: /* acc2 */ 3924ebe9383cSRichard Henderson mask = 0x4200000; 3925ebe9383cSRichard Henderson break; 3926ebe9383cSRichard Henderson default: 39271ca74648SRichard Henderson gen_illegal(ctx); 39281ca74648SRichard Henderson return true; 3929ebe9383cSRichard Henderson } 3930ebe9383cSRichard Henderson if (inv) { 3931d4e58033SRichard Henderson TCGv_reg c = tcg_constant_reg(mask); 3932eaa3783bSRichard Henderson tcg_gen_or_reg(t, t, c); 3933ebe9383cSRichard Henderson ctx->null_cond = cond_make(TCG_COND_EQ, t, c); 3934ebe9383cSRichard Henderson } else { 3935eaa3783bSRichard Henderson tcg_gen_andi_reg(t, t, mask); 3936ebe9383cSRichard Henderson ctx->null_cond = cond_make_0(TCG_COND_EQ, t); 3937ebe9383cSRichard Henderson } 39381ca74648SRichard Henderson } else { 39391ca74648SRichard Henderson unsigned cbit = (a->y ^ 1) - 1; 39401ca74648SRichard Henderson 39411ca74648SRichard Henderson tcg_gen_extract_reg(t, t, 21 - cbit, 1); 39421ca74648SRichard Henderson ctx->null_cond = cond_make_0(TCG_COND_NE, t); 39431ca74648SRichard Henderson } 39441ca74648SRichard Henderson 3945ebe9383cSRichard Henderson done: 394631234768SRichard Henderson return nullify_end(ctx); 3947ebe9383cSRichard Henderson } 3948ebe9383cSRichard Henderson 39491ca74648SRichard Henderson /* 39501ca74648SRichard Henderson * Float class 2 39511ca74648SRichard Henderson */ 39521ca74648SRichard Henderson 39531ca74648SRichard Henderson static bool trans_fadd_f(DisasContext *ctx, arg_fclass3 *a) 3954ebe9383cSRichard Henderson { 39551ca74648SRichard Henderson return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fadd_s); 39561ca74648SRichard Henderson } 39571ca74648SRichard Henderson 39581ca74648SRichard Henderson static bool trans_fadd_d(DisasContext *ctx, arg_fclass3 *a) 39591ca74648SRichard Henderson { 39601ca74648SRichard Henderson return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fadd_d); 39611ca74648SRichard Henderson } 39621ca74648SRichard Henderson 39631ca74648SRichard Henderson static bool trans_fsub_f(DisasContext *ctx, arg_fclass3 *a) 39641ca74648SRichard Henderson { 39651ca74648SRichard Henderson return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fsub_s); 39661ca74648SRichard Henderson } 39671ca74648SRichard Henderson 39681ca74648SRichard Henderson static bool trans_fsub_d(DisasContext *ctx, arg_fclass3 *a) 39691ca74648SRichard Henderson { 39701ca74648SRichard Henderson return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fsub_d); 39711ca74648SRichard Henderson } 39721ca74648SRichard Henderson 39731ca74648SRichard Henderson static bool trans_fmpy_f(DisasContext *ctx, arg_fclass3 *a) 39741ca74648SRichard Henderson { 39751ca74648SRichard Henderson return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fmpy_s); 39761ca74648SRichard Henderson } 39771ca74648SRichard Henderson 39781ca74648SRichard Henderson static bool trans_fmpy_d(DisasContext *ctx, arg_fclass3 *a) 39791ca74648SRichard Henderson { 39801ca74648SRichard Henderson return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fmpy_d); 39811ca74648SRichard Henderson } 39821ca74648SRichard Henderson 39831ca74648SRichard Henderson static bool trans_fdiv_f(DisasContext *ctx, arg_fclass3 *a) 39841ca74648SRichard Henderson { 39851ca74648SRichard Henderson return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fdiv_s); 39861ca74648SRichard Henderson } 39871ca74648SRichard Henderson 39881ca74648SRichard Henderson static bool trans_fdiv_d(DisasContext *ctx, arg_fclass3 *a) 39891ca74648SRichard Henderson { 39901ca74648SRichard Henderson return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fdiv_d); 39911ca74648SRichard Henderson } 39921ca74648SRichard Henderson 39931ca74648SRichard Henderson static bool trans_xmpyu(DisasContext *ctx, arg_xmpyu *a) 39941ca74648SRichard Henderson { 39951ca74648SRichard Henderson TCGv_i64 x, y; 3996ebe9383cSRichard Henderson 3997ebe9383cSRichard Henderson nullify_over(ctx); 3998ebe9383cSRichard Henderson 39991ca74648SRichard Henderson x = load_frw0_i64(a->r1); 40001ca74648SRichard Henderson y = load_frw0_i64(a->r2); 40011ca74648SRichard Henderson tcg_gen_mul_i64(x, x, y); 40021ca74648SRichard Henderson save_frd(a->t, x); 4003ebe9383cSRichard Henderson 400431234768SRichard Henderson return nullify_end(ctx); 4005ebe9383cSRichard Henderson } 4006ebe9383cSRichard Henderson 4007ebe9383cSRichard Henderson /* Convert the fmpyadd single-precision register encodings to standard. */ 4008ebe9383cSRichard Henderson static inline int fmpyadd_s_reg(unsigned r) 4009ebe9383cSRichard Henderson { 4010ebe9383cSRichard Henderson return (r & 16) * 2 + 16 + (r & 15); 4011ebe9383cSRichard Henderson } 4012ebe9383cSRichard Henderson 4013b1e2af57SRichard Henderson static bool do_fmpyadd_s(DisasContext *ctx, arg_mpyadd *a, bool is_sub) 4014ebe9383cSRichard Henderson { 4015b1e2af57SRichard Henderson int tm = fmpyadd_s_reg(a->tm); 4016b1e2af57SRichard Henderson int ra = fmpyadd_s_reg(a->ra); 4017b1e2af57SRichard Henderson int ta = fmpyadd_s_reg(a->ta); 4018b1e2af57SRichard Henderson int rm2 = fmpyadd_s_reg(a->rm2); 4019b1e2af57SRichard Henderson int rm1 = fmpyadd_s_reg(a->rm1); 4020ebe9383cSRichard Henderson 4021ebe9383cSRichard Henderson nullify_over(ctx); 4022ebe9383cSRichard Henderson 4023ebe9383cSRichard Henderson do_fop_weww(ctx, tm, rm1, rm2, gen_helper_fmpy_s); 4024ebe9383cSRichard Henderson do_fop_weww(ctx, ta, ta, ra, 4025ebe9383cSRichard Henderson is_sub ? gen_helper_fsub_s : gen_helper_fadd_s); 4026ebe9383cSRichard Henderson 402731234768SRichard Henderson return nullify_end(ctx); 4028ebe9383cSRichard Henderson } 4029ebe9383cSRichard Henderson 4030b1e2af57SRichard Henderson static bool trans_fmpyadd_f(DisasContext *ctx, arg_mpyadd *a) 4031b1e2af57SRichard Henderson { 4032b1e2af57SRichard Henderson return do_fmpyadd_s(ctx, a, false); 4033b1e2af57SRichard Henderson } 4034b1e2af57SRichard Henderson 4035b1e2af57SRichard Henderson static bool trans_fmpysub_f(DisasContext *ctx, arg_mpyadd *a) 4036b1e2af57SRichard Henderson { 4037b1e2af57SRichard Henderson return do_fmpyadd_s(ctx, a, true); 4038b1e2af57SRichard Henderson } 4039b1e2af57SRichard Henderson 4040b1e2af57SRichard Henderson static bool do_fmpyadd_d(DisasContext *ctx, arg_mpyadd *a, bool is_sub) 4041b1e2af57SRichard Henderson { 4042b1e2af57SRichard Henderson nullify_over(ctx); 4043b1e2af57SRichard Henderson 4044b1e2af57SRichard Henderson do_fop_dedd(ctx, a->tm, a->rm1, a->rm2, gen_helper_fmpy_d); 4045b1e2af57SRichard Henderson do_fop_dedd(ctx, a->ta, a->ta, a->ra, 4046b1e2af57SRichard Henderson is_sub ? gen_helper_fsub_d : gen_helper_fadd_d); 4047b1e2af57SRichard Henderson 4048b1e2af57SRichard Henderson return nullify_end(ctx); 4049b1e2af57SRichard Henderson } 4050b1e2af57SRichard Henderson 4051b1e2af57SRichard Henderson static bool trans_fmpyadd_d(DisasContext *ctx, arg_mpyadd *a) 4052b1e2af57SRichard Henderson { 4053b1e2af57SRichard Henderson return do_fmpyadd_d(ctx, a, false); 4054b1e2af57SRichard Henderson } 4055b1e2af57SRichard Henderson 4056b1e2af57SRichard Henderson static bool trans_fmpysub_d(DisasContext *ctx, arg_mpyadd *a) 4057b1e2af57SRichard Henderson { 4058b1e2af57SRichard Henderson return do_fmpyadd_d(ctx, a, true); 4059b1e2af57SRichard Henderson } 4060b1e2af57SRichard Henderson 4061c3bad4f8SRichard Henderson static bool trans_fmpyfadd_f(DisasContext *ctx, arg_fmpyfadd_f *a) 4062ebe9383cSRichard Henderson { 4063c3bad4f8SRichard Henderson TCGv_i32 x, y, z; 4064ebe9383cSRichard Henderson 4065ebe9383cSRichard Henderson nullify_over(ctx); 4066c3bad4f8SRichard Henderson x = load_frw0_i32(a->rm1); 4067c3bad4f8SRichard Henderson y = load_frw0_i32(a->rm2); 4068c3bad4f8SRichard Henderson z = load_frw0_i32(a->ra3); 4069ebe9383cSRichard Henderson 4070c3bad4f8SRichard Henderson if (a->neg) { 4071ad75a51eSRichard Henderson gen_helper_fmpynfadd_s(x, tcg_env, x, y, z); 4072ebe9383cSRichard Henderson } else { 4073ad75a51eSRichard Henderson gen_helper_fmpyfadd_s(x, tcg_env, x, y, z); 4074ebe9383cSRichard Henderson } 4075ebe9383cSRichard Henderson 4076c3bad4f8SRichard Henderson save_frw_i32(a->t, x); 407731234768SRichard Henderson return nullify_end(ctx); 4078ebe9383cSRichard Henderson } 4079ebe9383cSRichard Henderson 4080c3bad4f8SRichard Henderson static bool trans_fmpyfadd_d(DisasContext *ctx, arg_fmpyfadd_d *a) 4081ebe9383cSRichard Henderson { 4082c3bad4f8SRichard Henderson TCGv_i64 x, y, z; 4083ebe9383cSRichard Henderson 4084ebe9383cSRichard Henderson nullify_over(ctx); 4085c3bad4f8SRichard Henderson x = load_frd0(a->rm1); 4086c3bad4f8SRichard Henderson y = load_frd0(a->rm2); 4087c3bad4f8SRichard Henderson z = load_frd0(a->ra3); 4088ebe9383cSRichard Henderson 4089c3bad4f8SRichard Henderson if (a->neg) { 4090ad75a51eSRichard Henderson gen_helper_fmpynfadd_d(x, tcg_env, x, y, z); 4091ebe9383cSRichard Henderson } else { 4092ad75a51eSRichard Henderson gen_helper_fmpyfadd_d(x, tcg_env, x, y, z); 4093ebe9383cSRichard Henderson } 4094ebe9383cSRichard Henderson 4095c3bad4f8SRichard Henderson save_frd(a->t, x); 409631234768SRichard Henderson return nullify_end(ctx); 4097ebe9383cSRichard Henderson } 4098ebe9383cSRichard Henderson 409915da177bSSven Schnelle static bool trans_diag(DisasContext *ctx, arg_diag *a) 410015da177bSSven Schnelle { 4101cf6b28d4SHelge Deller CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 4102cf6b28d4SHelge Deller #ifndef CONFIG_USER_ONLY 4103cf6b28d4SHelge Deller if (a->i == 0x100) { 4104cf6b28d4SHelge Deller /* emulate PDC BTLB, called by SeaBIOS-hppa */ 4105ad75a51eSRichard Henderson nullify_over(ctx); 4106ad75a51eSRichard Henderson gen_helper_diag_btlb(tcg_env); 4107cf6b28d4SHelge Deller return nullify_end(ctx); 410815da177bSSven Schnelle } 4109ad75a51eSRichard Henderson #endif 4110ad75a51eSRichard Henderson qemu_log_mask(LOG_UNIMP, "DIAG opcode 0x%04x ignored\n", a->i); 4111ad75a51eSRichard Henderson return true; 4112ad75a51eSRichard Henderson } 411315da177bSSven Schnelle 4114b542683dSEmilio G. Cota static void hppa_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) 411561766fe9SRichard Henderson { 411651b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 4117f764718dSRichard Henderson int bound; 411861766fe9SRichard Henderson 411951b061fbSRichard Henderson ctx->cs = cs; 4120494737b7SRichard Henderson ctx->tb_flags = ctx->base.tb->flags; 4121bd6243a3SRichard Henderson ctx->is_pa20 = hppa_is_pa20(cpu_env(cs)); 41223d68ee7bSRichard Henderson 41233d68ee7bSRichard Henderson #ifdef CONFIG_USER_ONLY 4124c01e5dfbSHelge Deller ctx->privilege = MMU_IDX_TO_PRIV(MMU_USER_IDX); 41253d68ee7bSRichard Henderson ctx->mmu_idx = MMU_USER_IDX; 4126c01e5dfbSHelge Deller ctx->iaoq_f = ctx->base.pc_first | ctx->privilege; 4127c01e5dfbSHelge Deller ctx->iaoq_b = ctx->base.tb->cs_base | ctx->privilege; 4128217d1a5eSRichard Henderson ctx->unalign = (ctx->tb_flags & TB_FLAG_UNALIGN ? MO_UNALN : MO_ALIGN); 4129c301f34eSRichard Henderson #else 4130494737b7SRichard Henderson ctx->privilege = (ctx->tb_flags >> TB_FLAG_PRIV_SHIFT) & 3; 4131bb67ec32SRichard Henderson ctx->mmu_idx = (ctx->tb_flags & PSW_D 4132bb67ec32SRichard Henderson ? PRIV_P_TO_MMU_IDX(ctx->privilege, ctx->tb_flags & PSW_P) 4133bb67ec32SRichard Henderson : MMU_PHYS_IDX); 41343d68ee7bSRichard Henderson 4135c301f34eSRichard Henderson /* Recover the IAOQ values from the GVA + PRIV. */ 4136c301f34eSRichard Henderson uint64_t cs_base = ctx->base.tb->cs_base; 4137c301f34eSRichard Henderson uint64_t iasq_f = cs_base & ~0xffffffffull; 4138c301f34eSRichard Henderson int32_t diff = cs_base; 4139c301f34eSRichard Henderson 4140c301f34eSRichard Henderson ctx->iaoq_f = (ctx->base.pc_first & ~iasq_f) + ctx->privilege; 4141c301f34eSRichard Henderson ctx->iaoq_b = (diff ? ctx->iaoq_f + diff : -1); 4142c301f34eSRichard Henderson #endif 414351b061fbSRichard Henderson ctx->iaoq_n = -1; 4144f764718dSRichard Henderson ctx->iaoq_n_var = NULL; 414561766fe9SRichard Henderson 41463d68ee7bSRichard Henderson /* Bound the number of instructions by those left on the page. */ 41473d68ee7bSRichard Henderson bound = -(ctx->base.pc_first | TARGET_PAGE_MASK) / 4; 4148b542683dSEmilio G. Cota ctx->base.max_insns = MIN(ctx->base.max_insns, bound); 414961766fe9SRichard Henderson } 415061766fe9SRichard Henderson 415151b061fbSRichard Henderson static void hppa_tr_tb_start(DisasContextBase *dcbase, CPUState *cs) 415251b061fbSRichard Henderson { 415351b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 415461766fe9SRichard Henderson 41553d68ee7bSRichard Henderson /* Seed the nullification status from PSW[N], as saved in TB->FLAGS. */ 415651b061fbSRichard Henderson ctx->null_cond = cond_make_f(); 415751b061fbSRichard Henderson ctx->psw_n_nonzero = false; 4158494737b7SRichard Henderson if (ctx->tb_flags & PSW_N) { 415951b061fbSRichard Henderson ctx->null_cond.c = TCG_COND_ALWAYS; 416051b061fbSRichard Henderson ctx->psw_n_nonzero = true; 4161129e9cc3SRichard Henderson } 416251b061fbSRichard Henderson ctx->null_lab = NULL; 416361766fe9SRichard Henderson } 416461766fe9SRichard Henderson 416551b061fbSRichard Henderson static void hppa_tr_insn_start(DisasContextBase *dcbase, CPUState *cs) 416651b061fbSRichard Henderson { 416751b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 416851b061fbSRichard Henderson 416951b061fbSRichard Henderson tcg_gen_insn_start(ctx->iaoq_f, ctx->iaoq_b); 417051b061fbSRichard Henderson } 417151b061fbSRichard Henderson 417251b061fbSRichard Henderson static void hppa_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs) 417351b061fbSRichard Henderson { 417451b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 4175b77af26eSRichard Henderson CPUHPPAState *env = cpu_env(cs); 417651b061fbSRichard Henderson DisasJumpType ret; 417751b061fbSRichard Henderson 417851b061fbSRichard Henderson /* Execute one insn. */ 4179ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY 4180c301f34eSRichard Henderson if (ctx->base.pc_next < TARGET_PAGE_SIZE) { 418131234768SRichard Henderson do_page_zero(ctx); 418231234768SRichard Henderson ret = ctx->base.is_jmp; 4183869051eaSRichard Henderson assert(ret != DISAS_NEXT); 4184ba1d0b44SRichard Henderson } else 4185ba1d0b44SRichard Henderson #endif 4186ba1d0b44SRichard Henderson { 418761766fe9SRichard Henderson /* Always fetch the insn, even if nullified, so that we check 418861766fe9SRichard Henderson the page permissions for execute. */ 41894e116893SIlya Leoshkevich uint32_t insn = translator_ldl(env, &ctx->base, ctx->base.pc_next); 419061766fe9SRichard Henderson 419161766fe9SRichard Henderson /* Set up the IA queue for the next insn. 419261766fe9SRichard Henderson This will be overwritten by a branch. */ 419351b061fbSRichard Henderson if (ctx->iaoq_b == -1) { 419451b061fbSRichard Henderson ctx->iaoq_n = -1; 4195e12c6309SRichard Henderson ctx->iaoq_n_var = tcg_temp_new(); 4196eaa3783bSRichard Henderson tcg_gen_addi_reg(ctx->iaoq_n_var, cpu_iaoq_b, 4); 419761766fe9SRichard Henderson } else { 419851b061fbSRichard Henderson ctx->iaoq_n = ctx->iaoq_b + 4; 4199f764718dSRichard Henderson ctx->iaoq_n_var = NULL; 420061766fe9SRichard Henderson } 420161766fe9SRichard Henderson 420251b061fbSRichard Henderson if (unlikely(ctx->null_cond.c == TCG_COND_ALWAYS)) { 420351b061fbSRichard Henderson ctx->null_cond.c = TCG_COND_NEVER; 4204869051eaSRichard Henderson ret = DISAS_NEXT; 4205129e9cc3SRichard Henderson } else { 42061a19da0dSRichard Henderson ctx->insn = insn; 420731274b46SRichard Henderson if (!decode(ctx, insn)) { 420831274b46SRichard Henderson gen_illegal(ctx); 420931274b46SRichard Henderson } 421031234768SRichard Henderson ret = ctx->base.is_jmp; 421151b061fbSRichard Henderson assert(ctx->null_lab == NULL); 4212129e9cc3SRichard Henderson } 421361766fe9SRichard Henderson } 421461766fe9SRichard Henderson 42153d68ee7bSRichard Henderson /* Advance the insn queue. Note that this check also detects 42163d68ee7bSRichard Henderson a priority change within the instruction queue. */ 421751b061fbSRichard Henderson if (ret == DISAS_NEXT && ctx->iaoq_b != ctx->iaoq_f + 4) { 4218c301f34eSRichard Henderson if (ctx->iaoq_b != -1 && ctx->iaoq_n != -1 4219c301f34eSRichard Henderson && use_goto_tb(ctx, ctx->iaoq_b) 4220c301f34eSRichard Henderson && (ctx->null_cond.c == TCG_COND_NEVER 4221c301f34eSRichard Henderson || ctx->null_cond.c == TCG_COND_ALWAYS)) { 422251b061fbSRichard Henderson nullify_set(ctx, ctx->null_cond.c == TCG_COND_ALWAYS); 422351b061fbSRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_b, ctx->iaoq_n); 422431234768SRichard Henderson ctx->base.is_jmp = ret = DISAS_NORETURN; 4225129e9cc3SRichard Henderson } else { 422631234768SRichard Henderson ctx->base.is_jmp = ret = DISAS_IAQ_N_STALE; 422761766fe9SRichard Henderson } 4228129e9cc3SRichard Henderson } 422951b061fbSRichard Henderson ctx->iaoq_f = ctx->iaoq_b; 423051b061fbSRichard Henderson ctx->iaoq_b = ctx->iaoq_n; 4231c301f34eSRichard Henderson ctx->base.pc_next += 4; 423261766fe9SRichard Henderson 4233c5d0aec2SRichard Henderson switch (ret) { 4234c5d0aec2SRichard Henderson case DISAS_NORETURN: 4235c5d0aec2SRichard Henderson case DISAS_IAQ_N_UPDATED: 4236c5d0aec2SRichard Henderson break; 4237c5d0aec2SRichard Henderson 4238c5d0aec2SRichard Henderson case DISAS_NEXT: 4239c5d0aec2SRichard Henderson case DISAS_IAQ_N_STALE: 4240c5d0aec2SRichard Henderson case DISAS_IAQ_N_STALE_EXIT: 424151b061fbSRichard Henderson if (ctx->iaoq_f == -1) { 4242a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, -1, cpu_iaoq_b); 4243741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, ctx->iaoq_n, ctx->iaoq_n_var); 4244c301f34eSRichard Henderson #ifndef CONFIG_USER_ONLY 4245c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b); 4246c301f34eSRichard Henderson #endif 424751b061fbSRichard Henderson nullify_save(ctx); 4248c5d0aec2SRichard Henderson ctx->base.is_jmp = (ret == DISAS_IAQ_N_STALE_EXIT 4249c5d0aec2SRichard Henderson ? DISAS_EXIT 4250c5d0aec2SRichard Henderson : DISAS_IAQ_N_UPDATED); 425151b061fbSRichard Henderson } else if (ctx->iaoq_b == -1) { 4252a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, -1, ctx->iaoq_n_var); 425361766fe9SRichard Henderson } 4254c5d0aec2SRichard Henderson break; 4255c5d0aec2SRichard Henderson 4256c5d0aec2SRichard Henderson default: 4257c5d0aec2SRichard Henderson g_assert_not_reached(); 4258c5d0aec2SRichard Henderson } 425961766fe9SRichard Henderson } 426061766fe9SRichard Henderson 426151b061fbSRichard Henderson static void hppa_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs) 426251b061fbSRichard Henderson { 426351b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 4264e1b5a5edSRichard Henderson DisasJumpType is_jmp = ctx->base.is_jmp; 426551b061fbSRichard Henderson 4266e1b5a5edSRichard Henderson switch (is_jmp) { 4267869051eaSRichard Henderson case DISAS_NORETURN: 426861766fe9SRichard Henderson break; 426951b061fbSRichard Henderson case DISAS_TOO_MANY: 4270869051eaSRichard Henderson case DISAS_IAQ_N_STALE: 4271e1b5a5edSRichard Henderson case DISAS_IAQ_N_STALE_EXIT: 4272741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, ctx->iaoq_f, cpu_iaoq_f); 4273741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, ctx->iaoq_b, cpu_iaoq_b); 427451b061fbSRichard Henderson nullify_save(ctx); 427561766fe9SRichard Henderson /* FALLTHRU */ 4276869051eaSRichard Henderson case DISAS_IAQ_N_UPDATED: 42778532a14eSRichard Henderson if (is_jmp != DISAS_IAQ_N_STALE_EXIT) { 42787f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr(); 42798532a14eSRichard Henderson break; 428061766fe9SRichard Henderson } 4281c5d0aec2SRichard Henderson /* FALLTHRU */ 4282c5d0aec2SRichard Henderson case DISAS_EXIT: 4283c5d0aec2SRichard Henderson tcg_gen_exit_tb(NULL, 0); 428461766fe9SRichard Henderson break; 428561766fe9SRichard Henderson default: 428651b061fbSRichard Henderson g_assert_not_reached(); 428761766fe9SRichard Henderson } 428851b061fbSRichard Henderson } 428961766fe9SRichard Henderson 42908eb806a7SRichard Henderson static void hppa_tr_disas_log(const DisasContextBase *dcbase, 42918eb806a7SRichard Henderson CPUState *cs, FILE *logfile) 429251b061fbSRichard Henderson { 4293c301f34eSRichard Henderson target_ulong pc = dcbase->pc_first; 429461766fe9SRichard Henderson 4295ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY 4296ba1d0b44SRichard Henderson switch (pc) { 42977ad439dfSRichard Henderson case 0x00: 42988eb806a7SRichard Henderson fprintf(logfile, "IN:\n0x00000000: (null)\n"); 4299ba1d0b44SRichard Henderson return; 43007ad439dfSRichard Henderson case 0xb0: 43018eb806a7SRichard Henderson fprintf(logfile, "IN:\n0x000000b0: light-weight-syscall\n"); 4302ba1d0b44SRichard Henderson return; 43037ad439dfSRichard Henderson case 0xe0: 43048eb806a7SRichard Henderson fprintf(logfile, "IN:\n0x000000e0: set-thread-pointer-syscall\n"); 4305ba1d0b44SRichard Henderson return; 43067ad439dfSRichard Henderson case 0x100: 43078eb806a7SRichard Henderson fprintf(logfile, "IN:\n0x00000100: syscall\n"); 4308ba1d0b44SRichard Henderson return; 43097ad439dfSRichard Henderson } 4310ba1d0b44SRichard Henderson #endif 4311ba1d0b44SRichard Henderson 43128eb806a7SRichard Henderson fprintf(logfile, "IN: %s\n", lookup_symbol(pc)); 43138eb806a7SRichard Henderson target_disas(logfile, cs, pc, dcbase->tb->size); 431461766fe9SRichard Henderson } 431551b061fbSRichard Henderson 431651b061fbSRichard Henderson static const TranslatorOps hppa_tr_ops = { 431751b061fbSRichard Henderson .init_disas_context = hppa_tr_init_disas_context, 431851b061fbSRichard Henderson .tb_start = hppa_tr_tb_start, 431951b061fbSRichard Henderson .insn_start = hppa_tr_insn_start, 432051b061fbSRichard Henderson .translate_insn = hppa_tr_translate_insn, 432151b061fbSRichard Henderson .tb_stop = hppa_tr_tb_stop, 432251b061fbSRichard Henderson .disas_log = hppa_tr_disas_log, 432351b061fbSRichard Henderson }; 432451b061fbSRichard Henderson 4325597f9b2dSRichard Henderson void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int *max_insns, 4326306c8721SRichard Henderson target_ulong pc, void *host_pc) 432751b061fbSRichard Henderson { 432851b061fbSRichard Henderson DisasContext ctx; 4329306c8721SRichard Henderson translator_loop(cs, tb, max_insns, pc, host_pc, &hppa_tr_ops, &ctx.base); 433061766fe9SRichard Henderson } 4331