161766fe9SRichard Henderson /* 261766fe9SRichard Henderson * HPPA emulation cpu translation for qemu. 361766fe9SRichard Henderson * 461766fe9SRichard Henderson * Copyright (c) 2016 Richard Henderson <rth@twiddle.net> 561766fe9SRichard Henderson * 661766fe9SRichard Henderson * This library is free software; you can redistribute it and/or 761766fe9SRichard Henderson * modify it under the terms of the GNU Lesser General Public 861766fe9SRichard Henderson * License as published by the Free Software Foundation; either 961766fe9SRichard Henderson * version 2 of the License, or (at your option) any later version. 1061766fe9SRichard Henderson * 1161766fe9SRichard Henderson * This library is distributed in the hope that it will be useful, 1261766fe9SRichard Henderson * but WITHOUT ANY WARRANTY; without even the implied warranty of 1361766fe9SRichard Henderson * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 1461766fe9SRichard Henderson * Lesser General Public License for more details. 1561766fe9SRichard Henderson * 1661766fe9SRichard Henderson * You should have received a copy of the GNU Lesser General Public 1761766fe9SRichard Henderson * License along with this library; if not, see <http://www.gnu.org/licenses/>. 1861766fe9SRichard Henderson */ 1961766fe9SRichard Henderson 2061766fe9SRichard Henderson #include "qemu/osdep.h" 2161766fe9SRichard Henderson #include "cpu.h" 2261766fe9SRichard Henderson #include "disas/disas.h" 2361766fe9SRichard Henderson #include "qemu/host-utils.h" 2461766fe9SRichard Henderson #include "exec/exec-all.h" 2561766fe9SRichard Henderson #include "tcg-op.h" 2661766fe9SRichard Henderson #include "exec/cpu_ldst.h" 2761766fe9SRichard Henderson #include "exec/helper-proto.h" 2861766fe9SRichard Henderson #include "exec/helper-gen.h" 29869051eaSRichard Henderson #include "exec/translator.h" 3061766fe9SRichard Henderson #include "trace-tcg.h" 3161766fe9SRichard Henderson #include "exec/log.h" 3261766fe9SRichard Henderson 33eaa3783bSRichard Henderson /* Since we have a distinction between register size and address size, 34eaa3783bSRichard Henderson we need to redefine all of these. */ 35eaa3783bSRichard Henderson 36eaa3783bSRichard Henderson #undef TCGv 37eaa3783bSRichard Henderson #undef tcg_temp_new 38eaa3783bSRichard Henderson #undef tcg_global_reg_new 39eaa3783bSRichard Henderson #undef tcg_global_mem_new 40eaa3783bSRichard Henderson #undef tcg_temp_local_new 41eaa3783bSRichard Henderson #undef tcg_temp_free 42eaa3783bSRichard Henderson 43eaa3783bSRichard Henderson #if TARGET_LONG_BITS == 64 44eaa3783bSRichard Henderson #define TCGv_tl TCGv_i64 45eaa3783bSRichard Henderson #define tcg_temp_new_tl tcg_temp_new_i64 46eaa3783bSRichard Henderson #define tcg_temp_free_tl tcg_temp_free_i64 47eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64 48eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl tcg_gen_mov_i64 49eaa3783bSRichard Henderson #else 50eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl tcg_gen_extu_i32_i64 51eaa3783bSRichard Henderson #endif 52eaa3783bSRichard Henderson #else 53eaa3783bSRichard Henderson #define TCGv_tl TCGv_i32 54eaa3783bSRichard Henderson #define tcg_temp_new_tl tcg_temp_new_i32 55eaa3783bSRichard Henderson #define tcg_temp_free_tl tcg_temp_free_i32 56eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl tcg_gen_mov_i32 57eaa3783bSRichard Henderson #endif 58eaa3783bSRichard Henderson 59eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64 60eaa3783bSRichard Henderson #define TCGv_reg TCGv_i64 61eaa3783bSRichard Henderson 62eaa3783bSRichard Henderson #define tcg_temp_new tcg_temp_new_i64 63eaa3783bSRichard Henderson #define tcg_global_reg_new tcg_global_reg_new_i64 64eaa3783bSRichard Henderson #define tcg_global_mem_new tcg_global_mem_new_i64 65eaa3783bSRichard Henderson #define tcg_temp_local_new tcg_temp_local_new_i64 66eaa3783bSRichard Henderson #define tcg_temp_free tcg_temp_free_i64 67eaa3783bSRichard Henderson 68eaa3783bSRichard Henderson #define tcg_gen_movi_reg tcg_gen_movi_i64 69eaa3783bSRichard Henderson #define tcg_gen_mov_reg tcg_gen_mov_i64 70eaa3783bSRichard Henderson #define tcg_gen_ld8u_reg tcg_gen_ld8u_i64 71eaa3783bSRichard Henderson #define tcg_gen_ld8s_reg tcg_gen_ld8s_i64 72eaa3783bSRichard Henderson #define tcg_gen_ld16u_reg tcg_gen_ld16u_i64 73eaa3783bSRichard Henderson #define tcg_gen_ld16s_reg tcg_gen_ld16s_i64 74eaa3783bSRichard Henderson #define tcg_gen_ld32u_reg tcg_gen_ld32u_i64 75eaa3783bSRichard Henderson #define tcg_gen_ld32s_reg tcg_gen_ld32s_i64 76eaa3783bSRichard Henderson #define tcg_gen_ld_reg tcg_gen_ld_i64 77eaa3783bSRichard Henderson #define tcg_gen_st8_reg tcg_gen_st8_i64 78eaa3783bSRichard Henderson #define tcg_gen_st16_reg tcg_gen_st16_i64 79eaa3783bSRichard Henderson #define tcg_gen_st32_reg tcg_gen_st32_i64 80eaa3783bSRichard Henderson #define tcg_gen_st_reg tcg_gen_st_i64 81eaa3783bSRichard Henderson #define tcg_gen_add_reg tcg_gen_add_i64 82eaa3783bSRichard Henderson #define tcg_gen_addi_reg tcg_gen_addi_i64 83eaa3783bSRichard Henderson #define tcg_gen_sub_reg tcg_gen_sub_i64 84eaa3783bSRichard Henderson #define tcg_gen_neg_reg tcg_gen_neg_i64 85eaa3783bSRichard Henderson #define tcg_gen_subfi_reg tcg_gen_subfi_i64 86eaa3783bSRichard Henderson #define tcg_gen_subi_reg tcg_gen_subi_i64 87eaa3783bSRichard Henderson #define tcg_gen_and_reg tcg_gen_and_i64 88eaa3783bSRichard Henderson #define tcg_gen_andi_reg tcg_gen_andi_i64 89eaa3783bSRichard Henderson #define tcg_gen_or_reg tcg_gen_or_i64 90eaa3783bSRichard Henderson #define tcg_gen_ori_reg tcg_gen_ori_i64 91eaa3783bSRichard Henderson #define tcg_gen_xor_reg tcg_gen_xor_i64 92eaa3783bSRichard Henderson #define tcg_gen_xori_reg tcg_gen_xori_i64 93eaa3783bSRichard Henderson #define tcg_gen_not_reg tcg_gen_not_i64 94eaa3783bSRichard Henderson #define tcg_gen_shl_reg tcg_gen_shl_i64 95eaa3783bSRichard Henderson #define tcg_gen_shli_reg tcg_gen_shli_i64 96eaa3783bSRichard Henderson #define tcg_gen_shr_reg tcg_gen_shr_i64 97eaa3783bSRichard Henderson #define tcg_gen_shri_reg tcg_gen_shri_i64 98eaa3783bSRichard Henderson #define tcg_gen_sar_reg tcg_gen_sar_i64 99eaa3783bSRichard Henderson #define tcg_gen_sari_reg tcg_gen_sari_i64 100eaa3783bSRichard Henderson #define tcg_gen_brcond_reg tcg_gen_brcond_i64 101eaa3783bSRichard Henderson #define tcg_gen_brcondi_reg tcg_gen_brcondi_i64 102eaa3783bSRichard Henderson #define tcg_gen_setcond_reg tcg_gen_setcond_i64 103eaa3783bSRichard Henderson #define tcg_gen_setcondi_reg tcg_gen_setcondi_i64 104eaa3783bSRichard Henderson #define tcg_gen_mul_reg tcg_gen_mul_i64 105eaa3783bSRichard Henderson #define tcg_gen_muli_reg tcg_gen_muli_i64 106eaa3783bSRichard Henderson #define tcg_gen_div_reg tcg_gen_div_i64 107eaa3783bSRichard Henderson #define tcg_gen_rem_reg tcg_gen_rem_i64 108eaa3783bSRichard Henderson #define tcg_gen_divu_reg tcg_gen_divu_i64 109eaa3783bSRichard Henderson #define tcg_gen_remu_reg tcg_gen_remu_i64 110eaa3783bSRichard Henderson #define tcg_gen_discard_reg tcg_gen_discard_i64 111eaa3783bSRichard Henderson #define tcg_gen_trunc_reg_i32 tcg_gen_extrl_i64_i32 112eaa3783bSRichard Henderson #define tcg_gen_trunc_i64_reg tcg_gen_mov_i64 113eaa3783bSRichard Henderson #define tcg_gen_extu_i32_reg tcg_gen_extu_i32_i64 114eaa3783bSRichard Henderson #define tcg_gen_ext_i32_reg tcg_gen_ext_i32_i64 115eaa3783bSRichard Henderson #define tcg_gen_extu_reg_i64 tcg_gen_mov_i64 116eaa3783bSRichard Henderson #define tcg_gen_ext_reg_i64 tcg_gen_mov_i64 117eaa3783bSRichard Henderson #define tcg_gen_ext8u_reg tcg_gen_ext8u_i64 118eaa3783bSRichard Henderson #define tcg_gen_ext8s_reg tcg_gen_ext8s_i64 119eaa3783bSRichard Henderson #define tcg_gen_ext16u_reg tcg_gen_ext16u_i64 120eaa3783bSRichard Henderson #define tcg_gen_ext16s_reg tcg_gen_ext16s_i64 121eaa3783bSRichard Henderson #define tcg_gen_ext32u_reg tcg_gen_ext32u_i64 122eaa3783bSRichard Henderson #define tcg_gen_ext32s_reg tcg_gen_ext32s_i64 123eaa3783bSRichard Henderson #define tcg_gen_bswap16_reg tcg_gen_bswap16_i64 124eaa3783bSRichard Henderson #define tcg_gen_bswap32_reg tcg_gen_bswap32_i64 125eaa3783bSRichard Henderson #define tcg_gen_bswap64_reg tcg_gen_bswap64_i64 126eaa3783bSRichard Henderson #define tcg_gen_concat_reg_i64 tcg_gen_concat32_i64 127eaa3783bSRichard Henderson #define tcg_gen_andc_reg tcg_gen_andc_i64 128eaa3783bSRichard Henderson #define tcg_gen_eqv_reg tcg_gen_eqv_i64 129eaa3783bSRichard Henderson #define tcg_gen_nand_reg tcg_gen_nand_i64 130eaa3783bSRichard Henderson #define tcg_gen_nor_reg tcg_gen_nor_i64 131eaa3783bSRichard Henderson #define tcg_gen_orc_reg tcg_gen_orc_i64 132eaa3783bSRichard Henderson #define tcg_gen_clz_reg tcg_gen_clz_i64 133eaa3783bSRichard Henderson #define tcg_gen_ctz_reg tcg_gen_ctz_i64 134eaa3783bSRichard Henderson #define tcg_gen_clzi_reg tcg_gen_clzi_i64 135eaa3783bSRichard Henderson #define tcg_gen_ctzi_reg tcg_gen_ctzi_i64 136eaa3783bSRichard Henderson #define tcg_gen_clrsb_reg tcg_gen_clrsb_i64 137eaa3783bSRichard Henderson #define tcg_gen_ctpop_reg tcg_gen_ctpop_i64 138eaa3783bSRichard Henderson #define tcg_gen_rotl_reg tcg_gen_rotl_i64 139eaa3783bSRichard Henderson #define tcg_gen_rotli_reg tcg_gen_rotli_i64 140eaa3783bSRichard Henderson #define tcg_gen_rotr_reg tcg_gen_rotr_i64 141eaa3783bSRichard Henderson #define tcg_gen_rotri_reg tcg_gen_rotri_i64 142eaa3783bSRichard Henderson #define tcg_gen_deposit_reg tcg_gen_deposit_i64 143eaa3783bSRichard Henderson #define tcg_gen_deposit_z_reg tcg_gen_deposit_z_i64 144eaa3783bSRichard Henderson #define tcg_gen_extract_reg tcg_gen_extract_i64 145eaa3783bSRichard Henderson #define tcg_gen_sextract_reg tcg_gen_sextract_i64 146eaa3783bSRichard Henderson #define tcg_const_reg tcg_const_i64 147eaa3783bSRichard Henderson #define tcg_const_local_reg tcg_const_local_i64 148eaa3783bSRichard Henderson #define tcg_gen_movcond_reg tcg_gen_movcond_i64 149eaa3783bSRichard Henderson #define tcg_gen_add2_reg tcg_gen_add2_i64 150eaa3783bSRichard Henderson #define tcg_gen_sub2_reg tcg_gen_sub2_i64 151eaa3783bSRichard Henderson #define tcg_gen_qemu_ld_reg tcg_gen_qemu_ld_i64 152eaa3783bSRichard Henderson #define tcg_gen_qemu_st_reg tcg_gen_qemu_st_i64 153eaa3783bSRichard Henderson #define tcg_gen_atomic_xchg_reg tcg_gen_atomic_xchg_i64 154eaa3783bSRichard Henderson #if UINTPTR_MAX == UINT32_MAX 155eaa3783bSRichard Henderson # define tcg_gen_trunc_reg_ptr(p, r) \ 156eaa3783bSRichard Henderson tcg_gen_trunc_i64_i32(TCGV_PTR_TO_NAT(p), r) 157eaa3783bSRichard Henderson #else 158eaa3783bSRichard Henderson # define tcg_gen_trunc_reg_ptr(p, r) \ 159eaa3783bSRichard Henderson tcg_gen_mov_i64(TCGV_PTR_TO_NAT(p), r) 160eaa3783bSRichard Henderson #endif 161eaa3783bSRichard Henderson #else 162eaa3783bSRichard Henderson #define TCGv_reg TCGv_i32 163eaa3783bSRichard Henderson #define tcg_temp_new tcg_temp_new_i32 164eaa3783bSRichard Henderson #define tcg_global_reg_new tcg_global_reg_new_i32 165eaa3783bSRichard Henderson #define tcg_global_mem_new tcg_global_mem_new_i32 166eaa3783bSRichard Henderson #define tcg_temp_local_new tcg_temp_local_new_i32 167eaa3783bSRichard Henderson #define tcg_temp_free tcg_temp_free_i32 168eaa3783bSRichard Henderson 169eaa3783bSRichard Henderson #define tcg_gen_movi_reg tcg_gen_movi_i32 170eaa3783bSRichard Henderson #define tcg_gen_mov_reg tcg_gen_mov_i32 171eaa3783bSRichard Henderson #define tcg_gen_ld8u_reg tcg_gen_ld8u_i32 172eaa3783bSRichard Henderson #define tcg_gen_ld8s_reg tcg_gen_ld8s_i32 173eaa3783bSRichard Henderson #define tcg_gen_ld16u_reg tcg_gen_ld16u_i32 174eaa3783bSRichard Henderson #define tcg_gen_ld16s_reg tcg_gen_ld16s_i32 175eaa3783bSRichard Henderson #define tcg_gen_ld32u_reg tcg_gen_ld_i32 176eaa3783bSRichard Henderson #define tcg_gen_ld32s_reg tcg_gen_ld_i32 177eaa3783bSRichard Henderson #define tcg_gen_ld_reg tcg_gen_ld_i32 178eaa3783bSRichard Henderson #define tcg_gen_st8_reg tcg_gen_st8_i32 179eaa3783bSRichard Henderson #define tcg_gen_st16_reg tcg_gen_st16_i32 180eaa3783bSRichard Henderson #define tcg_gen_st32_reg tcg_gen_st32_i32 181eaa3783bSRichard Henderson #define tcg_gen_st_reg tcg_gen_st_i32 182eaa3783bSRichard Henderson #define tcg_gen_add_reg tcg_gen_add_i32 183eaa3783bSRichard Henderson #define tcg_gen_addi_reg tcg_gen_addi_i32 184eaa3783bSRichard Henderson #define tcg_gen_sub_reg tcg_gen_sub_i32 185eaa3783bSRichard Henderson #define tcg_gen_neg_reg tcg_gen_neg_i32 186eaa3783bSRichard Henderson #define tcg_gen_subfi_reg tcg_gen_subfi_i32 187eaa3783bSRichard Henderson #define tcg_gen_subi_reg tcg_gen_subi_i32 188eaa3783bSRichard Henderson #define tcg_gen_and_reg tcg_gen_and_i32 189eaa3783bSRichard Henderson #define tcg_gen_andi_reg tcg_gen_andi_i32 190eaa3783bSRichard Henderson #define tcg_gen_or_reg tcg_gen_or_i32 191eaa3783bSRichard Henderson #define tcg_gen_ori_reg tcg_gen_ori_i32 192eaa3783bSRichard Henderson #define tcg_gen_xor_reg tcg_gen_xor_i32 193eaa3783bSRichard Henderson #define tcg_gen_xori_reg tcg_gen_xori_i32 194eaa3783bSRichard Henderson #define tcg_gen_not_reg tcg_gen_not_i32 195eaa3783bSRichard Henderson #define tcg_gen_shl_reg tcg_gen_shl_i32 196eaa3783bSRichard Henderson #define tcg_gen_shli_reg tcg_gen_shli_i32 197eaa3783bSRichard Henderson #define tcg_gen_shr_reg tcg_gen_shr_i32 198eaa3783bSRichard Henderson #define tcg_gen_shri_reg tcg_gen_shri_i32 199eaa3783bSRichard Henderson #define tcg_gen_sar_reg tcg_gen_sar_i32 200eaa3783bSRichard Henderson #define tcg_gen_sari_reg tcg_gen_sari_i32 201eaa3783bSRichard Henderson #define tcg_gen_brcond_reg tcg_gen_brcond_i32 202eaa3783bSRichard Henderson #define tcg_gen_brcondi_reg tcg_gen_brcondi_i32 203eaa3783bSRichard Henderson #define tcg_gen_setcond_reg tcg_gen_setcond_i32 204eaa3783bSRichard Henderson #define tcg_gen_setcondi_reg tcg_gen_setcondi_i32 205eaa3783bSRichard Henderson #define tcg_gen_mul_reg tcg_gen_mul_i32 206eaa3783bSRichard Henderson #define tcg_gen_muli_reg tcg_gen_muli_i32 207eaa3783bSRichard Henderson #define tcg_gen_div_reg tcg_gen_div_i32 208eaa3783bSRichard Henderson #define tcg_gen_rem_reg tcg_gen_rem_i32 209eaa3783bSRichard Henderson #define tcg_gen_divu_reg tcg_gen_divu_i32 210eaa3783bSRichard Henderson #define tcg_gen_remu_reg tcg_gen_remu_i32 211eaa3783bSRichard Henderson #define tcg_gen_discard_reg tcg_gen_discard_i32 212eaa3783bSRichard Henderson #define tcg_gen_trunc_reg_i32 tcg_gen_mov_i32 213eaa3783bSRichard Henderson #define tcg_gen_trunc_i64_reg tcg_gen_extrl_i64_i32 214eaa3783bSRichard Henderson #define tcg_gen_extu_i32_reg tcg_gen_mov_i32 215eaa3783bSRichard Henderson #define tcg_gen_ext_i32_reg tcg_gen_mov_i32 216eaa3783bSRichard Henderson #define tcg_gen_extu_reg_i64 tcg_gen_extu_i32_i64 217eaa3783bSRichard Henderson #define tcg_gen_ext_reg_i64 tcg_gen_ext_i32_i64 218eaa3783bSRichard Henderson #define tcg_gen_ext8u_reg tcg_gen_ext8u_i32 219eaa3783bSRichard Henderson #define tcg_gen_ext8s_reg tcg_gen_ext8s_i32 220eaa3783bSRichard Henderson #define tcg_gen_ext16u_reg tcg_gen_ext16u_i32 221eaa3783bSRichard Henderson #define tcg_gen_ext16s_reg tcg_gen_ext16s_i32 222eaa3783bSRichard Henderson #define tcg_gen_ext32u_reg tcg_gen_mov_i32 223eaa3783bSRichard Henderson #define tcg_gen_ext32s_reg tcg_gen_mov_i32 224eaa3783bSRichard Henderson #define tcg_gen_bswap16_reg tcg_gen_bswap16_i32 225eaa3783bSRichard Henderson #define tcg_gen_bswap32_reg tcg_gen_bswap32_i32 226eaa3783bSRichard Henderson #define tcg_gen_concat_reg_i64 tcg_gen_concat_i32_i64 227eaa3783bSRichard Henderson #define tcg_gen_andc_reg tcg_gen_andc_i32 228eaa3783bSRichard Henderson #define tcg_gen_eqv_reg tcg_gen_eqv_i32 229eaa3783bSRichard Henderson #define tcg_gen_nand_reg tcg_gen_nand_i32 230eaa3783bSRichard Henderson #define tcg_gen_nor_reg tcg_gen_nor_i32 231eaa3783bSRichard Henderson #define tcg_gen_orc_reg tcg_gen_orc_i32 232eaa3783bSRichard Henderson #define tcg_gen_clz_reg tcg_gen_clz_i32 233eaa3783bSRichard Henderson #define tcg_gen_ctz_reg tcg_gen_ctz_i32 234eaa3783bSRichard Henderson #define tcg_gen_clzi_reg tcg_gen_clzi_i32 235eaa3783bSRichard Henderson #define tcg_gen_ctzi_reg tcg_gen_ctzi_i32 236eaa3783bSRichard Henderson #define tcg_gen_clrsb_reg tcg_gen_clrsb_i32 237eaa3783bSRichard Henderson #define tcg_gen_ctpop_reg tcg_gen_ctpop_i32 238eaa3783bSRichard Henderson #define tcg_gen_rotl_reg tcg_gen_rotl_i32 239eaa3783bSRichard Henderson #define tcg_gen_rotli_reg tcg_gen_rotli_i32 240eaa3783bSRichard Henderson #define tcg_gen_rotr_reg tcg_gen_rotr_i32 241eaa3783bSRichard Henderson #define tcg_gen_rotri_reg tcg_gen_rotri_i32 242eaa3783bSRichard Henderson #define tcg_gen_deposit_reg tcg_gen_deposit_i32 243eaa3783bSRichard Henderson #define tcg_gen_deposit_z_reg tcg_gen_deposit_z_i32 244eaa3783bSRichard Henderson #define tcg_gen_extract_reg tcg_gen_extract_i32 245eaa3783bSRichard Henderson #define tcg_gen_sextract_reg tcg_gen_sextract_i32 246eaa3783bSRichard Henderson #define tcg_const_reg tcg_const_i32 247eaa3783bSRichard Henderson #define tcg_const_local_reg tcg_const_local_i32 248eaa3783bSRichard Henderson #define tcg_gen_movcond_reg tcg_gen_movcond_i32 249eaa3783bSRichard Henderson #define tcg_gen_add2_reg tcg_gen_add2_i32 250eaa3783bSRichard Henderson #define tcg_gen_sub2_reg tcg_gen_sub2_i32 251eaa3783bSRichard Henderson #define tcg_gen_qemu_ld_reg tcg_gen_qemu_ld_i32 252eaa3783bSRichard Henderson #define tcg_gen_qemu_st_reg tcg_gen_qemu_st_i32 253eaa3783bSRichard Henderson #define tcg_gen_atomic_xchg_reg tcg_gen_atomic_xchg_i32 254eaa3783bSRichard Henderson #if UINTPTR_MAX == UINT32_MAX 255eaa3783bSRichard Henderson # define tcg_gen_trunc_reg_ptr(p, r) \ 256eaa3783bSRichard Henderson tcg_gen_mov_i32(TCGV_PTR_TO_NAT(p), r) 257eaa3783bSRichard Henderson #else 258eaa3783bSRichard Henderson # define tcg_gen_trunc_reg_ptr(p, r) \ 259eaa3783bSRichard Henderson tcg_gen_extu_i32_i64(TCGV_PTR_TO_NAT(p), r) 260eaa3783bSRichard Henderson #endif 261eaa3783bSRichard Henderson #endif /* TARGET_REGISTER_BITS */ 262eaa3783bSRichard Henderson 26361766fe9SRichard Henderson typedef struct DisasCond { 26461766fe9SRichard Henderson TCGCond c; 265eaa3783bSRichard Henderson TCGv_reg a0, a1; 26661766fe9SRichard Henderson bool a0_is_n; 26761766fe9SRichard Henderson bool a1_is_0; 26861766fe9SRichard Henderson } DisasCond; 26961766fe9SRichard Henderson 27061766fe9SRichard Henderson typedef struct DisasContext { 271d01a3625SRichard Henderson DisasContextBase base; 27261766fe9SRichard Henderson CPUState *cs; 27361766fe9SRichard Henderson 274eaa3783bSRichard Henderson target_ureg iaoq_f; 275eaa3783bSRichard Henderson target_ureg iaoq_b; 276eaa3783bSRichard Henderson target_ureg iaoq_n; 277eaa3783bSRichard Henderson TCGv_reg iaoq_n_var; 27861766fe9SRichard Henderson 27986f8d05fSRichard Henderson int ntempr, ntempl; 2805eecd37aSRichard Henderson TCGv_reg tempr[8]; 28186f8d05fSRichard Henderson TCGv_tl templ[4]; 28261766fe9SRichard Henderson 28361766fe9SRichard Henderson DisasCond null_cond; 28461766fe9SRichard Henderson TCGLabel *null_lab; 28561766fe9SRichard Henderson 2861a19da0dSRichard Henderson uint32_t insn; 287494737b7SRichard Henderson uint32_t tb_flags; 2883d68ee7bSRichard Henderson int mmu_idx; 2893d68ee7bSRichard Henderson int privilege; 29061766fe9SRichard Henderson bool psw_n_nonzero; 29161766fe9SRichard Henderson } DisasContext; 29261766fe9SRichard Henderson 293869051eaSRichard Henderson /* Target-specific return values from translate_one, indicating the 294869051eaSRichard Henderson state of the TB. Note that DISAS_NEXT indicates that we are not 295869051eaSRichard Henderson exiting the TB. */ 29661766fe9SRichard Henderson 29761766fe9SRichard Henderson /* We are not using a goto_tb (for whatever reason), but have updated 29861766fe9SRichard Henderson the iaq (for whatever reason), so don't do it again on exit. */ 299869051eaSRichard Henderson #define DISAS_IAQ_N_UPDATED DISAS_TARGET_0 30061766fe9SRichard Henderson 30161766fe9SRichard Henderson /* We are exiting the TB, but have neither emitted a goto_tb, nor 30261766fe9SRichard Henderson updated the iaq for the next instruction to be executed. */ 303869051eaSRichard Henderson #define DISAS_IAQ_N_STALE DISAS_TARGET_1 30461766fe9SRichard Henderson 305e1b5a5edSRichard Henderson /* Similarly, but we want to return to the main loop immediately 306e1b5a5edSRichard Henderson to recognize unmasked interrupts. */ 307e1b5a5edSRichard Henderson #define DISAS_IAQ_N_STALE_EXIT DISAS_TARGET_2 308e1b5a5edSRichard Henderson 30961766fe9SRichard Henderson typedef struct DisasInsn { 31061766fe9SRichard Henderson uint32_t insn, mask; 311869051eaSRichard Henderson DisasJumpType (*trans)(DisasContext *ctx, uint32_t insn, 31261766fe9SRichard Henderson const struct DisasInsn *f); 313b2167459SRichard Henderson union { 314eaa3783bSRichard Henderson void (*ttt)(TCGv_reg, TCGv_reg, TCGv_reg); 315eff235ebSPaolo Bonzini void (*weww)(TCGv_i32, TCGv_env, TCGv_i32, TCGv_i32); 316eff235ebSPaolo Bonzini void (*dedd)(TCGv_i64, TCGv_env, TCGv_i64, TCGv_i64); 317eff235ebSPaolo Bonzini void (*wew)(TCGv_i32, TCGv_env, TCGv_i32); 318eff235ebSPaolo Bonzini void (*ded)(TCGv_i64, TCGv_env, TCGv_i64); 319eff235ebSPaolo Bonzini void (*wed)(TCGv_i32, TCGv_env, TCGv_i64); 320eff235ebSPaolo Bonzini void (*dew)(TCGv_i64, TCGv_env, TCGv_i32); 321eff235ebSPaolo Bonzini } f; 32261766fe9SRichard Henderson } DisasInsn; 32361766fe9SRichard Henderson 32461766fe9SRichard Henderson /* global register indexes */ 325eaa3783bSRichard Henderson static TCGv_reg cpu_gr[32]; 32633423472SRichard Henderson static TCGv_i64 cpu_sr[4]; 327494737b7SRichard Henderson static TCGv_i64 cpu_srH; 328eaa3783bSRichard Henderson static TCGv_reg cpu_iaoq_f; 329eaa3783bSRichard Henderson static TCGv_reg cpu_iaoq_b; 330c301f34eSRichard Henderson static TCGv_i64 cpu_iasq_f; 331c301f34eSRichard Henderson static TCGv_i64 cpu_iasq_b; 332eaa3783bSRichard Henderson static TCGv_reg cpu_sar; 333eaa3783bSRichard Henderson static TCGv_reg cpu_psw_n; 334eaa3783bSRichard Henderson static TCGv_reg cpu_psw_v; 335eaa3783bSRichard Henderson static TCGv_reg cpu_psw_cb; 336eaa3783bSRichard Henderson static TCGv_reg cpu_psw_cb_msb; 33761766fe9SRichard Henderson 33861766fe9SRichard Henderson #include "exec/gen-icount.h" 33961766fe9SRichard Henderson 34061766fe9SRichard Henderson void hppa_translate_init(void) 34161766fe9SRichard Henderson { 34261766fe9SRichard Henderson #define DEF_VAR(V) { &cpu_##V, #V, offsetof(CPUHPPAState, V) } 34361766fe9SRichard Henderson 344eaa3783bSRichard Henderson typedef struct { TCGv_reg *var; const char *name; int ofs; } GlobalVar; 34561766fe9SRichard Henderson static const GlobalVar vars[] = { 34635136a77SRichard Henderson { &cpu_sar, "sar", offsetof(CPUHPPAState, cr[CR_SAR]) }, 34761766fe9SRichard Henderson DEF_VAR(psw_n), 34861766fe9SRichard Henderson DEF_VAR(psw_v), 34961766fe9SRichard Henderson DEF_VAR(psw_cb), 35061766fe9SRichard Henderson DEF_VAR(psw_cb_msb), 35161766fe9SRichard Henderson DEF_VAR(iaoq_f), 35261766fe9SRichard Henderson DEF_VAR(iaoq_b), 35361766fe9SRichard Henderson }; 35461766fe9SRichard Henderson 35561766fe9SRichard Henderson #undef DEF_VAR 35661766fe9SRichard Henderson 35761766fe9SRichard Henderson /* Use the symbolic register names that match the disassembler. */ 35861766fe9SRichard Henderson static const char gr_names[32][4] = { 35961766fe9SRichard Henderson "r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7", 36061766fe9SRichard Henderson "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15", 36161766fe9SRichard Henderson "r16", "r17", "r18", "r19", "r20", "r21", "r22", "r23", 36261766fe9SRichard Henderson "r24", "r25", "r26", "r27", "r28", "r29", "r30", "r31" 36361766fe9SRichard Henderson }; 36433423472SRichard Henderson /* SR[4-7] are not global registers so that we can index them. */ 365494737b7SRichard Henderson static const char sr_names[5][4] = { 366494737b7SRichard Henderson "sr0", "sr1", "sr2", "sr3", "srH" 36733423472SRichard Henderson }; 36861766fe9SRichard Henderson 36961766fe9SRichard Henderson int i; 37061766fe9SRichard Henderson 371f764718dSRichard Henderson cpu_gr[0] = NULL; 37261766fe9SRichard Henderson for (i = 1; i < 32; i++) { 37361766fe9SRichard Henderson cpu_gr[i] = tcg_global_mem_new(cpu_env, 37461766fe9SRichard Henderson offsetof(CPUHPPAState, gr[i]), 37561766fe9SRichard Henderson gr_names[i]); 37661766fe9SRichard Henderson } 37733423472SRichard Henderson for (i = 0; i < 4; i++) { 37833423472SRichard Henderson cpu_sr[i] = tcg_global_mem_new_i64(cpu_env, 37933423472SRichard Henderson offsetof(CPUHPPAState, sr[i]), 38033423472SRichard Henderson sr_names[i]); 38133423472SRichard Henderson } 382494737b7SRichard Henderson cpu_srH = tcg_global_mem_new_i64(cpu_env, 383494737b7SRichard Henderson offsetof(CPUHPPAState, sr[4]), 384494737b7SRichard Henderson sr_names[4]); 38561766fe9SRichard Henderson 38661766fe9SRichard Henderson for (i = 0; i < ARRAY_SIZE(vars); ++i) { 38761766fe9SRichard Henderson const GlobalVar *v = &vars[i]; 38861766fe9SRichard Henderson *v->var = tcg_global_mem_new(cpu_env, v->ofs, v->name); 38961766fe9SRichard Henderson } 390c301f34eSRichard Henderson 391c301f34eSRichard Henderson cpu_iasq_f = tcg_global_mem_new_i64(cpu_env, 392c301f34eSRichard Henderson offsetof(CPUHPPAState, iasq_f), 393c301f34eSRichard Henderson "iasq_f"); 394c301f34eSRichard Henderson cpu_iasq_b = tcg_global_mem_new_i64(cpu_env, 395c301f34eSRichard Henderson offsetof(CPUHPPAState, iasq_b), 396c301f34eSRichard Henderson "iasq_b"); 39761766fe9SRichard Henderson } 39861766fe9SRichard Henderson 399129e9cc3SRichard Henderson static DisasCond cond_make_f(void) 400129e9cc3SRichard Henderson { 401f764718dSRichard Henderson return (DisasCond){ 402f764718dSRichard Henderson .c = TCG_COND_NEVER, 403f764718dSRichard Henderson .a0 = NULL, 404f764718dSRichard Henderson .a1 = NULL, 405f764718dSRichard Henderson }; 406129e9cc3SRichard Henderson } 407129e9cc3SRichard Henderson 408129e9cc3SRichard Henderson static DisasCond cond_make_n(void) 409129e9cc3SRichard Henderson { 410f764718dSRichard Henderson return (DisasCond){ 411f764718dSRichard Henderson .c = TCG_COND_NE, 412f764718dSRichard Henderson .a0 = cpu_psw_n, 413f764718dSRichard Henderson .a0_is_n = true, 414f764718dSRichard Henderson .a1 = NULL, 415f764718dSRichard Henderson .a1_is_0 = true 416f764718dSRichard Henderson }; 417129e9cc3SRichard Henderson } 418129e9cc3SRichard Henderson 419eaa3783bSRichard Henderson static DisasCond cond_make_0(TCGCond c, TCGv_reg a0) 420129e9cc3SRichard Henderson { 421f764718dSRichard Henderson DisasCond r = { .c = c, .a1 = NULL, .a1_is_0 = true }; 422129e9cc3SRichard Henderson 423129e9cc3SRichard Henderson assert (c != TCG_COND_NEVER && c != TCG_COND_ALWAYS); 424129e9cc3SRichard Henderson r.a0 = tcg_temp_new(); 425eaa3783bSRichard Henderson tcg_gen_mov_reg(r.a0, a0); 426129e9cc3SRichard Henderson 427129e9cc3SRichard Henderson return r; 428129e9cc3SRichard Henderson } 429129e9cc3SRichard Henderson 430eaa3783bSRichard Henderson static DisasCond cond_make(TCGCond c, TCGv_reg a0, TCGv_reg a1) 431129e9cc3SRichard Henderson { 432129e9cc3SRichard Henderson DisasCond r = { .c = c }; 433129e9cc3SRichard Henderson 434129e9cc3SRichard Henderson assert (c != TCG_COND_NEVER && c != TCG_COND_ALWAYS); 435129e9cc3SRichard Henderson r.a0 = tcg_temp_new(); 436eaa3783bSRichard Henderson tcg_gen_mov_reg(r.a0, a0); 437129e9cc3SRichard Henderson r.a1 = tcg_temp_new(); 438eaa3783bSRichard Henderson tcg_gen_mov_reg(r.a1, a1); 439129e9cc3SRichard Henderson 440129e9cc3SRichard Henderson return r; 441129e9cc3SRichard Henderson } 442129e9cc3SRichard Henderson 443129e9cc3SRichard Henderson static void cond_prep(DisasCond *cond) 444129e9cc3SRichard Henderson { 445129e9cc3SRichard Henderson if (cond->a1_is_0) { 446129e9cc3SRichard Henderson cond->a1_is_0 = false; 447eaa3783bSRichard Henderson cond->a1 = tcg_const_reg(0); 448129e9cc3SRichard Henderson } 449129e9cc3SRichard Henderson } 450129e9cc3SRichard Henderson 451129e9cc3SRichard Henderson static void cond_free(DisasCond *cond) 452129e9cc3SRichard Henderson { 453129e9cc3SRichard Henderson switch (cond->c) { 454129e9cc3SRichard Henderson default: 455129e9cc3SRichard Henderson if (!cond->a0_is_n) { 456129e9cc3SRichard Henderson tcg_temp_free(cond->a0); 457129e9cc3SRichard Henderson } 458129e9cc3SRichard Henderson if (!cond->a1_is_0) { 459129e9cc3SRichard Henderson tcg_temp_free(cond->a1); 460129e9cc3SRichard Henderson } 461129e9cc3SRichard Henderson cond->a0_is_n = false; 462129e9cc3SRichard Henderson cond->a1_is_0 = false; 463f764718dSRichard Henderson cond->a0 = NULL; 464f764718dSRichard Henderson cond->a1 = NULL; 465129e9cc3SRichard Henderson /* fallthru */ 466129e9cc3SRichard Henderson case TCG_COND_ALWAYS: 467129e9cc3SRichard Henderson cond->c = TCG_COND_NEVER; 468129e9cc3SRichard Henderson break; 469129e9cc3SRichard Henderson case TCG_COND_NEVER: 470129e9cc3SRichard Henderson break; 471129e9cc3SRichard Henderson } 472129e9cc3SRichard Henderson } 473129e9cc3SRichard Henderson 474eaa3783bSRichard Henderson static TCGv_reg get_temp(DisasContext *ctx) 47561766fe9SRichard Henderson { 47686f8d05fSRichard Henderson unsigned i = ctx->ntempr++; 47786f8d05fSRichard Henderson g_assert(i < ARRAY_SIZE(ctx->tempr)); 47886f8d05fSRichard Henderson return ctx->tempr[i] = tcg_temp_new(); 47961766fe9SRichard Henderson } 48061766fe9SRichard Henderson 48186f8d05fSRichard Henderson #ifndef CONFIG_USER_ONLY 48286f8d05fSRichard Henderson static TCGv_tl get_temp_tl(DisasContext *ctx) 48386f8d05fSRichard Henderson { 48486f8d05fSRichard Henderson unsigned i = ctx->ntempl++; 48586f8d05fSRichard Henderson g_assert(i < ARRAY_SIZE(ctx->templ)); 48686f8d05fSRichard Henderson return ctx->templ[i] = tcg_temp_new_tl(); 48786f8d05fSRichard Henderson } 48886f8d05fSRichard Henderson #endif 48986f8d05fSRichard Henderson 490eaa3783bSRichard Henderson static TCGv_reg load_const(DisasContext *ctx, target_sreg v) 49161766fe9SRichard Henderson { 492eaa3783bSRichard Henderson TCGv_reg t = get_temp(ctx); 493eaa3783bSRichard Henderson tcg_gen_movi_reg(t, v); 49461766fe9SRichard Henderson return t; 49561766fe9SRichard Henderson } 49661766fe9SRichard Henderson 497eaa3783bSRichard Henderson static TCGv_reg load_gpr(DisasContext *ctx, unsigned reg) 49861766fe9SRichard Henderson { 49961766fe9SRichard Henderson if (reg == 0) { 500eaa3783bSRichard Henderson TCGv_reg t = get_temp(ctx); 501eaa3783bSRichard Henderson tcg_gen_movi_reg(t, 0); 50261766fe9SRichard Henderson return t; 50361766fe9SRichard Henderson } else { 50461766fe9SRichard Henderson return cpu_gr[reg]; 50561766fe9SRichard Henderson } 50661766fe9SRichard Henderson } 50761766fe9SRichard Henderson 508eaa3783bSRichard Henderson static TCGv_reg dest_gpr(DisasContext *ctx, unsigned reg) 50961766fe9SRichard Henderson { 510129e9cc3SRichard Henderson if (reg == 0 || ctx->null_cond.c != TCG_COND_NEVER) { 51161766fe9SRichard Henderson return get_temp(ctx); 51261766fe9SRichard Henderson } else { 51361766fe9SRichard Henderson return cpu_gr[reg]; 51461766fe9SRichard Henderson } 51561766fe9SRichard Henderson } 51661766fe9SRichard Henderson 517eaa3783bSRichard Henderson static void save_or_nullify(DisasContext *ctx, TCGv_reg dest, TCGv_reg t) 518129e9cc3SRichard Henderson { 519129e9cc3SRichard Henderson if (ctx->null_cond.c != TCG_COND_NEVER) { 520129e9cc3SRichard Henderson cond_prep(&ctx->null_cond); 521eaa3783bSRichard Henderson tcg_gen_movcond_reg(ctx->null_cond.c, dest, ctx->null_cond.a0, 522129e9cc3SRichard Henderson ctx->null_cond.a1, dest, t); 523129e9cc3SRichard Henderson } else { 524eaa3783bSRichard Henderson tcg_gen_mov_reg(dest, t); 525129e9cc3SRichard Henderson } 526129e9cc3SRichard Henderson } 527129e9cc3SRichard Henderson 528eaa3783bSRichard Henderson static void save_gpr(DisasContext *ctx, unsigned reg, TCGv_reg t) 529129e9cc3SRichard Henderson { 530129e9cc3SRichard Henderson if (reg != 0) { 531129e9cc3SRichard Henderson save_or_nullify(ctx, cpu_gr[reg], t); 532129e9cc3SRichard Henderson } 533129e9cc3SRichard Henderson } 534129e9cc3SRichard Henderson 53596d6407fSRichard Henderson #ifdef HOST_WORDS_BIGENDIAN 53696d6407fSRichard Henderson # define HI_OFS 0 53796d6407fSRichard Henderson # define LO_OFS 4 53896d6407fSRichard Henderson #else 53996d6407fSRichard Henderson # define HI_OFS 4 54096d6407fSRichard Henderson # define LO_OFS 0 54196d6407fSRichard Henderson #endif 54296d6407fSRichard Henderson 54396d6407fSRichard Henderson static TCGv_i32 load_frw_i32(unsigned rt) 54496d6407fSRichard Henderson { 54596d6407fSRichard Henderson TCGv_i32 ret = tcg_temp_new_i32(); 54696d6407fSRichard Henderson tcg_gen_ld_i32(ret, cpu_env, 54796d6407fSRichard Henderson offsetof(CPUHPPAState, fr[rt & 31]) 54896d6407fSRichard Henderson + (rt & 32 ? LO_OFS : HI_OFS)); 54996d6407fSRichard Henderson return ret; 55096d6407fSRichard Henderson } 55196d6407fSRichard Henderson 552ebe9383cSRichard Henderson static TCGv_i32 load_frw0_i32(unsigned rt) 553ebe9383cSRichard Henderson { 554ebe9383cSRichard Henderson if (rt == 0) { 555ebe9383cSRichard Henderson return tcg_const_i32(0); 556ebe9383cSRichard Henderson } else { 557ebe9383cSRichard Henderson return load_frw_i32(rt); 558ebe9383cSRichard Henderson } 559ebe9383cSRichard Henderson } 560ebe9383cSRichard Henderson 561ebe9383cSRichard Henderson static TCGv_i64 load_frw0_i64(unsigned rt) 562ebe9383cSRichard Henderson { 563ebe9383cSRichard Henderson if (rt == 0) { 564ebe9383cSRichard Henderson return tcg_const_i64(0); 565ebe9383cSRichard Henderson } else { 566ebe9383cSRichard Henderson TCGv_i64 ret = tcg_temp_new_i64(); 567ebe9383cSRichard Henderson tcg_gen_ld32u_i64(ret, cpu_env, 568ebe9383cSRichard Henderson offsetof(CPUHPPAState, fr[rt & 31]) 569ebe9383cSRichard Henderson + (rt & 32 ? LO_OFS : HI_OFS)); 570ebe9383cSRichard Henderson return ret; 571ebe9383cSRichard Henderson } 572ebe9383cSRichard Henderson } 573ebe9383cSRichard Henderson 57496d6407fSRichard Henderson static void save_frw_i32(unsigned rt, TCGv_i32 val) 57596d6407fSRichard Henderson { 57696d6407fSRichard Henderson tcg_gen_st_i32(val, cpu_env, 57796d6407fSRichard Henderson offsetof(CPUHPPAState, fr[rt & 31]) 57896d6407fSRichard Henderson + (rt & 32 ? LO_OFS : HI_OFS)); 57996d6407fSRichard Henderson } 58096d6407fSRichard Henderson 58196d6407fSRichard Henderson #undef HI_OFS 58296d6407fSRichard Henderson #undef LO_OFS 58396d6407fSRichard Henderson 58496d6407fSRichard Henderson static TCGv_i64 load_frd(unsigned rt) 58596d6407fSRichard Henderson { 58696d6407fSRichard Henderson TCGv_i64 ret = tcg_temp_new_i64(); 58796d6407fSRichard Henderson tcg_gen_ld_i64(ret, cpu_env, offsetof(CPUHPPAState, fr[rt])); 58896d6407fSRichard Henderson return ret; 58996d6407fSRichard Henderson } 59096d6407fSRichard Henderson 591ebe9383cSRichard Henderson static TCGv_i64 load_frd0(unsigned rt) 592ebe9383cSRichard Henderson { 593ebe9383cSRichard Henderson if (rt == 0) { 594ebe9383cSRichard Henderson return tcg_const_i64(0); 595ebe9383cSRichard Henderson } else { 596ebe9383cSRichard Henderson return load_frd(rt); 597ebe9383cSRichard Henderson } 598ebe9383cSRichard Henderson } 599ebe9383cSRichard Henderson 60096d6407fSRichard Henderson static void save_frd(unsigned rt, TCGv_i64 val) 60196d6407fSRichard Henderson { 60296d6407fSRichard Henderson tcg_gen_st_i64(val, cpu_env, offsetof(CPUHPPAState, fr[rt])); 60396d6407fSRichard Henderson } 60496d6407fSRichard Henderson 60533423472SRichard Henderson static void load_spr(DisasContext *ctx, TCGv_i64 dest, unsigned reg) 60633423472SRichard Henderson { 60733423472SRichard Henderson #ifdef CONFIG_USER_ONLY 60833423472SRichard Henderson tcg_gen_movi_i64(dest, 0); 60933423472SRichard Henderson #else 61033423472SRichard Henderson if (reg < 4) { 61133423472SRichard Henderson tcg_gen_mov_i64(dest, cpu_sr[reg]); 612494737b7SRichard Henderson } else if (ctx->tb_flags & TB_FLAG_SR_SAME) { 613494737b7SRichard Henderson tcg_gen_mov_i64(dest, cpu_srH); 61433423472SRichard Henderson } else { 61533423472SRichard Henderson tcg_gen_ld_i64(dest, cpu_env, offsetof(CPUHPPAState, sr[reg])); 61633423472SRichard Henderson } 61733423472SRichard Henderson #endif 61833423472SRichard Henderson } 61933423472SRichard Henderson 620129e9cc3SRichard Henderson /* Skip over the implementation of an insn that has been nullified. 621129e9cc3SRichard Henderson Use this when the insn is too complex for a conditional move. */ 622129e9cc3SRichard Henderson static void nullify_over(DisasContext *ctx) 623129e9cc3SRichard Henderson { 624129e9cc3SRichard Henderson if (ctx->null_cond.c != TCG_COND_NEVER) { 625129e9cc3SRichard Henderson /* The always condition should have been handled in the main loop. */ 626129e9cc3SRichard Henderson assert(ctx->null_cond.c != TCG_COND_ALWAYS); 627129e9cc3SRichard Henderson 628129e9cc3SRichard Henderson ctx->null_lab = gen_new_label(); 629129e9cc3SRichard Henderson cond_prep(&ctx->null_cond); 630129e9cc3SRichard Henderson 631129e9cc3SRichard Henderson /* If we're using PSW[N], copy it to a temp because... */ 632129e9cc3SRichard Henderson if (ctx->null_cond.a0_is_n) { 633129e9cc3SRichard Henderson ctx->null_cond.a0_is_n = false; 634129e9cc3SRichard Henderson ctx->null_cond.a0 = tcg_temp_new(); 635eaa3783bSRichard Henderson tcg_gen_mov_reg(ctx->null_cond.a0, cpu_psw_n); 636129e9cc3SRichard Henderson } 637129e9cc3SRichard Henderson /* ... we clear it before branching over the implementation, 638129e9cc3SRichard Henderson so that (1) it's clear after nullifying this insn and 639129e9cc3SRichard Henderson (2) if this insn nullifies the next, PSW[N] is valid. */ 640129e9cc3SRichard Henderson if (ctx->psw_n_nonzero) { 641129e9cc3SRichard Henderson ctx->psw_n_nonzero = false; 642eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, 0); 643129e9cc3SRichard Henderson } 644129e9cc3SRichard Henderson 645eaa3783bSRichard Henderson tcg_gen_brcond_reg(ctx->null_cond.c, ctx->null_cond.a0, 646129e9cc3SRichard Henderson ctx->null_cond.a1, ctx->null_lab); 647129e9cc3SRichard Henderson cond_free(&ctx->null_cond); 648129e9cc3SRichard Henderson } 649129e9cc3SRichard Henderson } 650129e9cc3SRichard Henderson 651129e9cc3SRichard Henderson /* Save the current nullification state to PSW[N]. */ 652129e9cc3SRichard Henderson static void nullify_save(DisasContext *ctx) 653129e9cc3SRichard Henderson { 654129e9cc3SRichard Henderson if (ctx->null_cond.c == TCG_COND_NEVER) { 655129e9cc3SRichard Henderson if (ctx->psw_n_nonzero) { 656eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, 0); 657129e9cc3SRichard Henderson } 658129e9cc3SRichard Henderson return; 659129e9cc3SRichard Henderson } 660129e9cc3SRichard Henderson if (!ctx->null_cond.a0_is_n) { 661129e9cc3SRichard Henderson cond_prep(&ctx->null_cond); 662eaa3783bSRichard Henderson tcg_gen_setcond_reg(ctx->null_cond.c, cpu_psw_n, 663129e9cc3SRichard Henderson ctx->null_cond.a0, ctx->null_cond.a1); 664129e9cc3SRichard Henderson ctx->psw_n_nonzero = true; 665129e9cc3SRichard Henderson } 666129e9cc3SRichard Henderson cond_free(&ctx->null_cond); 667129e9cc3SRichard Henderson } 668129e9cc3SRichard Henderson 669129e9cc3SRichard Henderson /* Set a PSW[N] to X. The intention is that this is used immediately 670129e9cc3SRichard Henderson before a goto_tb/exit_tb, so that there is no fallthru path to other 671129e9cc3SRichard Henderson code within the TB. Therefore we do not update psw_n_nonzero. */ 672129e9cc3SRichard Henderson static void nullify_set(DisasContext *ctx, bool x) 673129e9cc3SRichard Henderson { 674129e9cc3SRichard Henderson if (ctx->psw_n_nonzero || x) { 675eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, x); 676129e9cc3SRichard Henderson } 677129e9cc3SRichard Henderson } 678129e9cc3SRichard Henderson 679129e9cc3SRichard Henderson /* Mark the end of an instruction that may have been nullified. 680129e9cc3SRichard Henderson This is the pair to nullify_over. */ 681869051eaSRichard Henderson static DisasJumpType nullify_end(DisasContext *ctx, DisasJumpType status) 682129e9cc3SRichard Henderson { 683129e9cc3SRichard Henderson TCGLabel *null_lab = ctx->null_lab; 684129e9cc3SRichard Henderson 685f49b3537SRichard Henderson /* For NEXT, NORETURN, STALE, we can easily continue (or exit). 686f49b3537SRichard Henderson For UPDATED, we cannot update on the nullified path. */ 687f49b3537SRichard Henderson assert(status != DISAS_IAQ_N_UPDATED); 688f49b3537SRichard Henderson 689129e9cc3SRichard Henderson if (likely(null_lab == NULL)) { 690129e9cc3SRichard Henderson /* The current insn wasn't conditional or handled the condition 691129e9cc3SRichard Henderson applied to it without a branch, so the (new) setting of 692129e9cc3SRichard Henderson NULL_COND can be applied directly to the next insn. */ 693129e9cc3SRichard Henderson return status; 694129e9cc3SRichard Henderson } 695129e9cc3SRichard Henderson ctx->null_lab = NULL; 696129e9cc3SRichard Henderson 697129e9cc3SRichard Henderson if (likely(ctx->null_cond.c == TCG_COND_NEVER)) { 698129e9cc3SRichard Henderson /* The next instruction will be unconditional, 699129e9cc3SRichard Henderson and NULL_COND already reflects that. */ 700129e9cc3SRichard Henderson gen_set_label(null_lab); 701129e9cc3SRichard Henderson } else { 702129e9cc3SRichard Henderson /* The insn that we just executed is itself nullifying the next 703129e9cc3SRichard Henderson instruction. Store the condition in the PSW[N] global. 704129e9cc3SRichard Henderson We asserted PSW[N] = 0 in nullify_over, so that after the 705129e9cc3SRichard Henderson label we have the proper value in place. */ 706129e9cc3SRichard Henderson nullify_save(ctx); 707129e9cc3SRichard Henderson gen_set_label(null_lab); 708129e9cc3SRichard Henderson ctx->null_cond = cond_make_n(); 709129e9cc3SRichard Henderson } 710869051eaSRichard Henderson if (status == DISAS_NORETURN) { 711869051eaSRichard Henderson status = DISAS_NEXT; 712129e9cc3SRichard Henderson } 713129e9cc3SRichard Henderson return status; 714129e9cc3SRichard Henderson } 715129e9cc3SRichard Henderson 716eaa3783bSRichard Henderson static void copy_iaoq_entry(TCGv_reg dest, target_ureg ival, TCGv_reg vval) 71761766fe9SRichard Henderson { 71861766fe9SRichard Henderson if (unlikely(ival == -1)) { 719eaa3783bSRichard Henderson tcg_gen_mov_reg(dest, vval); 72061766fe9SRichard Henderson } else { 721eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, ival); 72261766fe9SRichard Henderson } 72361766fe9SRichard Henderson } 72461766fe9SRichard Henderson 725eaa3783bSRichard Henderson static inline target_ureg iaoq_dest(DisasContext *ctx, target_sreg disp) 72661766fe9SRichard Henderson { 72761766fe9SRichard Henderson return ctx->iaoq_f + disp + 8; 72861766fe9SRichard Henderson } 72961766fe9SRichard Henderson 73061766fe9SRichard Henderson static void gen_excp_1(int exception) 73161766fe9SRichard Henderson { 73261766fe9SRichard Henderson TCGv_i32 t = tcg_const_i32(exception); 73361766fe9SRichard Henderson gen_helper_excp(cpu_env, t); 73461766fe9SRichard Henderson tcg_temp_free_i32(t); 73561766fe9SRichard Henderson } 73661766fe9SRichard Henderson 737869051eaSRichard Henderson static DisasJumpType gen_excp(DisasContext *ctx, int exception) 73861766fe9SRichard Henderson { 73961766fe9SRichard Henderson copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_f, cpu_iaoq_f); 74061766fe9SRichard Henderson copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_b, cpu_iaoq_b); 741129e9cc3SRichard Henderson nullify_save(ctx); 74261766fe9SRichard Henderson gen_excp_1(exception); 743869051eaSRichard Henderson return DISAS_NORETURN; 74461766fe9SRichard Henderson } 74561766fe9SRichard Henderson 7461a19da0dSRichard Henderson static DisasJumpType gen_excp_iir(DisasContext *ctx, int exc) 7471a19da0dSRichard Henderson { 7481a19da0dSRichard Henderson TCGv_reg tmp = tcg_const_reg(ctx->insn); 7491a19da0dSRichard Henderson tcg_gen_st_reg(tmp, cpu_env, offsetof(CPUHPPAState, cr[CR_IIR])); 7501a19da0dSRichard Henderson tcg_temp_free(tmp); 7511a19da0dSRichard Henderson return gen_excp(ctx, exc); 7521a19da0dSRichard Henderson } 7531a19da0dSRichard Henderson 754869051eaSRichard Henderson static DisasJumpType gen_illegal(DisasContext *ctx) 75561766fe9SRichard Henderson { 756129e9cc3SRichard Henderson nullify_over(ctx); 7571a19da0dSRichard Henderson return nullify_end(ctx, gen_excp_iir(ctx, EXCP_ILL)); 75861766fe9SRichard Henderson } 75961766fe9SRichard Henderson 760e1b5a5edSRichard Henderson #define CHECK_MOST_PRIVILEGED(EXCP) \ 761e1b5a5edSRichard Henderson do { \ 762e1b5a5edSRichard Henderson if (ctx->privilege != 0) { \ 763e1b5a5edSRichard Henderson nullify_over(ctx); \ 7641a19da0dSRichard Henderson return nullify_end(ctx, gen_excp_iir(ctx, EXCP)); \ 765e1b5a5edSRichard Henderson } \ 766e1b5a5edSRichard Henderson } while (0) 767e1b5a5edSRichard Henderson 768eaa3783bSRichard Henderson static bool use_goto_tb(DisasContext *ctx, target_ureg dest) 76961766fe9SRichard Henderson { 77061766fe9SRichard Henderson /* Suppress goto_tb in the case of single-steping and IO. */ 771c5a49c63SEmilio G. Cota if ((tb_cflags(ctx->base.tb) & CF_LAST_IO) || ctx->base.singlestep_enabled) { 77261766fe9SRichard Henderson return false; 77361766fe9SRichard Henderson } 77461766fe9SRichard Henderson return true; 77561766fe9SRichard Henderson } 77661766fe9SRichard Henderson 777129e9cc3SRichard Henderson /* If the next insn is to be nullified, and it's on the same page, 778129e9cc3SRichard Henderson and we're not attempting to set a breakpoint on it, then we can 779129e9cc3SRichard Henderson totally skip the nullified insn. This avoids creating and 780129e9cc3SRichard Henderson executing a TB that merely branches to the next TB. */ 781129e9cc3SRichard Henderson static bool use_nullify_skip(DisasContext *ctx) 782129e9cc3SRichard Henderson { 783129e9cc3SRichard Henderson return (((ctx->iaoq_b ^ ctx->iaoq_f) & TARGET_PAGE_MASK) == 0 784129e9cc3SRichard Henderson && !cpu_breakpoint_test(ctx->cs, ctx->iaoq_b, BP_ANY)); 785129e9cc3SRichard Henderson } 786129e9cc3SRichard Henderson 78761766fe9SRichard Henderson static void gen_goto_tb(DisasContext *ctx, int which, 788eaa3783bSRichard Henderson target_ureg f, target_ureg b) 78961766fe9SRichard Henderson { 79061766fe9SRichard Henderson if (f != -1 && b != -1 && use_goto_tb(ctx, f)) { 79161766fe9SRichard Henderson tcg_gen_goto_tb(which); 792eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_iaoq_f, f); 793eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_iaoq_b, b); 794d01a3625SRichard Henderson tcg_gen_exit_tb((uintptr_t)ctx->base.tb + which); 79561766fe9SRichard Henderson } else { 79661766fe9SRichard Henderson copy_iaoq_entry(cpu_iaoq_f, f, cpu_iaoq_b); 79761766fe9SRichard Henderson copy_iaoq_entry(cpu_iaoq_b, b, ctx->iaoq_n_var); 798d01a3625SRichard Henderson if (ctx->base.singlestep_enabled) { 79961766fe9SRichard Henderson gen_excp_1(EXCP_DEBUG); 80061766fe9SRichard Henderson } else { 8017f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr(); 80261766fe9SRichard Henderson } 80361766fe9SRichard Henderson } 80461766fe9SRichard Henderson } 80561766fe9SRichard Henderson 806b2167459SRichard Henderson /* PA has a habit of taking the LSB of a field and using that as the sign, 807b2167459SRichard Henderson with the rest of the field becoming the least significant bits. */ 808eaa3783bSRichard Henderson static target_sreg low_sextract(uint32_t val, int pos, int len) 809b2167459SRichard Henderson { 810eaa3783bSRichard Henderson target_ureg x = -(target_ureg)extract32(val, pos, 1); 811b2167459SRichard Henderson x = (x << (len - 1)) | extract32(val, pos + 1, len - 1); 812b2167459SRichard Henderson return x; 813b2167459SRichard Henderson } 814b2167459SRichard Henderson 815ebe9383cSRichard Henderson static unsigned assemble_rt64(uint32_t insn) 816ebe9383cSRichard Henderson { 817ebe9383cSRichard Henderson unsigned r1 = extract32(insn, 6, 1); 818ebe9383cSRichard Henderson unsigned r0 = extract32(insn, 0, 5); 819ebe9383cSRichard Henderson return r1 * 32 + r0; 820ebe9383cSRichard Henderson } 821ebe9383cSRichard Henderson 822ebe9383cSRichard Henderson static unsigned assemble_ra64(uint32_t insn) 823ebe9383cSRichard Henderson { 824ebe9383cSRichard Henderson unsigned r1 = extract32(insn, 7, 1); 825ebe9383cSRichard Henderson unsigned r0 = extract32(insn, 21, 5); 826ebe9383cSRichard Henderson return r1 * 32 + r0; 827ebe9383cSRichard Henderson } 828ebe9383cSRichard Henderson 829ebe9383cSRichard Henderson static unsigned assemble_rb64(uint32_t insn) 830ebe9383cSRichard Henderson { 831ebe9383cSRichard Henderson unsigned r1 = extract32(insn, 12, 1); 832ebe9383cSRichard Henderson unsigned r0 = extract32(insn, 16, 5); 833ebe9383cSRichard Henderson return r1 * 32 + r0; 834ebe9383cSRichard Henderson } 835ebe9383cSRichard Henderson 836ebe9383cSRichard Henderson static unsigned assemble_rc64(uint32_t insn) 837ebe9383cSRichard Henderson { 838ebe9383cSRichard Henderson unsigned r2 = extract32(insn, 8, 1); 839ebe9383cSRichard Henderson unsigned r1 = extract32(insn, 13, 3); 840ebe9383cSRichard Henderson unsigned r0 = extract32(insn, 9, 2); 841ebe9383cSRichard Henderson return r2 * 32 + r1 * 4 + r0; 842ebe9383cSRichard Henderson } 843ebe9383cSRichard Henderson 84433423472SRichard Henderson static unsigned assemble_sr3(uint32_t insn) 84533423472SRichard Henderson { 84633423472SRichard Henderson unsigned s2 = extract32(insn, 13, 1); 84733423472SRichard Henderson unsigned s0 = extract32(insn, 14, 2); 84833423472SRichard Henderson return s2 * 4 + s0; 84933423472SRichard Henderson } 85033423472SRichard Henderson 851eaa3783bSRichard Henderson static target_sreg assemble_12(uint32_t insn) 85298cd9ca7SRichard Henderson { 853eaa3783bSRichard Henderson target_ureg x = -(target_ureg)(insn & 1); 85498cd9ca7SRichard Henderson x = (x << 1) | extract32(insn, 2, 1); 85598cd9ca7SRichard Henderson x = (x << 10) | extract32(insn, 3, 10); 85698cd9ca7SRichard Henderson return x; 85798cd9ca7SRichard Henderson } 85898cd9ca7SRichard Henderson 859eaa3783bSRichard Henderson static target_sreg assemble_16(uint32_t insn) 860b2167459SRichard Henderson { 861b2167459SRichard Henderson /* Take the name from PA2.0, which produces a 16-bit number 862b2167459SRichard Henderson only with wide mode; otherwise a 14-bit number. Since we don't 863b2167459SRichard Henderson implement wide mode, this is always the 14-bit number. */ 864b2167459SRichard Henderson return low_sextract(insn, 0, 14); 865b2167459SRichard Henderson } 866b2167459SRichard Henderson 867eaa3783bSRichard Henderson static target_sreg assemble_16a(uint32_t insn) 86896d6407fSRichard Henderson { 86996d6407fSRichard Henderson /* Take the name from PA2.0, which produces a 14-bit shifted number 87096d6407fSRichard Henderson only with wide mode; otherwise a 12-bit shifted number. Since we 87196d6407fSRichard Henderson don't implement wide mode, this is always the 12-bit number. */ 872eaa3783bSRichard Henderson target_ureg x = -(target_ureg)(insn & 1); 87396d6407fSRichard Henderson x = (x << 11) | extract32(insn, 2, 11); 87496d6407fSRichard Henderson return x << 2; 87596d6407fSRichard Henderson } 87696d6407fSRichard Henderson 877eaa3783bSRichard Henderson static target_sreg assemble_17(uint32_t insn) 87898cd9ca7SRichard Henderson { 879eaa3783bSRichard Henderson target_ureg x = -(target_ureg)(insn & 1); 88098cd9ca7SRichard Henderson x = (x << 5) | extract32(insn, 16, 5); 88198cd9ca7SRichard Henderson x = (x << 1) | extract32(insn, 2, 1); 88298cd9ca7SRichard Henderson x = (x << 10) | extract32(insn, 3, 10); 88398cd9ca7SRichard Henderson return x << 2; 88498cd9ca7SRichard Henderson } 88598cd9ca7SRichard Henderson 886eaa3783bSRichard Henderson static target_sreg assemble_21(uint32_t insn) 887b2167459SRichard Henderson { 888eaa3783bSRichard Henderson target_ureg x = -(target_ureg)(insn & 1); 889b2167459SRichard Henderson x = (x << 11) | extract32(insn, 1, 11); 890b2167459SRichard Henderson x = (x << 2) | extract32(insn, 14, 2); 891b2167459SRichard Henderson x = (x << 5) | extract32(insn, 16, 5); 892b2167459SRichard Henderson x = (x << 2) | extract32(insn, 12, 2); 893b2167459SRichard Henderson return x << 11; 894b2167459SRichard Henderson } 895b2167459SRichard Henderson 896eaa3783bSRichard Henderson static target_sreg assemble_22(uint32_t insn) 89798cd9ca7SRichard Henderson { 898eaa3783bSRichard Henderson target_ureg x = -(target_ureg)(insn & 1); 89998cd9ca7SRichard Henderson x = (x << 10) | extract32(insn, 16, 10); 90098cd9ca7SRichard Henderson x = (x << 1) | extract32(insn, 2, 1); 90198cd9ca7SRichard Henderson x = (x << 10) | extract32(insn, 3, 10); 90298cd9ca7SRichard Henderson return x << 2; 90398cd9ca7SRichard Henderson } 90498cd9ca7SRichard Henderson 905b2167459SRichard Henderson /* The parisc documentation describes only the general interpretation of 906b2167459SRichard Henderson the conditions, without describing their exact implementation. The 907b2167459SRichard Henderson interpretations do not stand up well when considering ADD,C and SUB,B. 908b2167459SRichard Henderson However, considering the Addition, Subtraction and Logical conditions 909b2167459SRichard Henderson as a whole it would appear that these relations are similar to what 910b2167459SRichard Henderson a traditional NZCV set of flags would produce. */ 911b2167459SRichard Henderson 912eaa3783bSRichard Henderson static DisasCond do_cond(unsigned cf, TCGv_reg res, 913eaa3783bSRichard Henderson TCGv_reg cb_msb, TCGv_reg sv) 914b2167459SRichard Henderson { 915b2167459SRichard Henderson DisasCond cond; 916eaa3783bSRichard Henderson TCGv_reg tmp; 917b2167459SRichard Henderson 918b2167459SRichard Henderson switch (cf >> 1) { 919b2167459SRichard Henderson case 0: /* Never / TR */ 920b2167459SRichard Henderson cond = cond_make_f(); 921b2167459SRichard Henderson break; 922b2167459SRichard Henderson case 1: /* = / <> (Z / !Z) */ 923b2167459SRichard Henderson cond = cond_make_0(TCG_COND_EQ, res); 924b2167459SRichard Henderson break; 925b2167459SRichard Henderson case 2: /* < / >= (N / !N) */ 926b2167459SRichard Henderson cond = cond_make_0(TCG_COND_LT, res); 927b2167459SRichard Henderson break; 928b2167459SRichard Henderson case 3: /* <= / > (N | Z / !N & !Z) */ 929b2167459SRichard Henderson cond = cond_make_0(TCG_COND_LE, res); 930b2167459SRichard Henderson break; 931b2167459SRichard Henderson case 4: /* NUV / UV (!C / C) */ 932b2167459SRichard Henderson cond = cond_make_0(TCG_COND_EQ, cb_msb); 933b2167459SRichard Henderson break; 934b2167459SRichard Henderson case 5: /* ZNV / VNZ (!C | Z / C & !Z) */ 935b2167459SRichard Henderson tmp = tcg_temp_new(); 936eaa3783bSRichard Henderson tcg_gen_neg_reg(tmp, cb_msb); 937eaa3783bSRichard Henderson tcg_gen_and_reg(tmp, tmp, res); 938b2167459SRichard Henderson cond = cond_make_0(TCG_COND_EQ, tmp); 939b2167459SRichard Henderson tcg_temp_free(tmp); 940b2167459SRichard Henderson break; 941b2167459SRichard Henderson case 6: /* SV / NSV (V / !V) */ 942b2167459SRichard Henderson cond = cond_make_0(TCG_COND_LT, sv); 943b2167459SRichard Henderson break; 944b2167459SRichard Henderson case 7: /* OD / EV */ 945b2167459SRichard Henderson tmp = tcg_temp_new(); 946eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, res, 1); 947b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, tmp); 948b2167459SRichard Henderson tcg_temp_free(tmp); 949b2167459SRichard Henderson break; 950b2167459SRichard Henderson default: 951b2167459SRichard Henderson g_assert_not_reached(); 952b2167459SRichard Henderson } 953b2167459SRichard Henderson if (cf & 1) { 954b2167459SRichard Henderson cond.c = tcg_invert_cond(cond.c); 955b2167459SRichard Henderson } 956b2167459SRichard Henderson 957b2167459SRichard Henderson return cond; 958b2167459SRichard Henderson } 959b2167459SRichard Henderson 960b2167459SRichard Henderson /* Similar, but for the special case of subtraction without borrow, we 961b2167459SRichard Henderson can use the inputs directly. This can allow other computation to be 962b2167459SRichard Henderson deleted as unused. */ 963b2167459SRichard Henderson 964eaa3783bSRichard Henderson static DisasCond do_sub_cond(unsigned cf, TCGv_reg res, 965eaa3783bSRichard Henderson TCGv_reg in1, TCGv_reg in2, TCGv_reg sv) 966b2167459SRichard Henderson { 967b2167459SRichard Henderson DisasCond cond; 968b2167459SRichard Henderson 969b2167459SRichard Henderson switch (cf >> 1) { 970b2167459SRichard Henderson case 1: /* = / <> */ 971b2167459SRichard Henderson cond = cond_make(TCG_COND_EQ, in1, in2); 972b2167459SRichard Henderson break; 973b2167459SRichard Henderson case 2: /* < / >= */ 974b2167459SRichard Henderson cond = cond_make(TCG_COND_LT, in1, in2); 975b2167459SRichard Henderson break; 976b2167459SRichard Henderson case 3: /* <= / > */ 977b2167459SRichard Henderson cond = cond_make(TCG_COND_LE, in1, in2); 978b2167459SRichard Henderson break; 979b2167459SRichard Henderson case 4: /* << / >>= */ 980b2167459SRichard Henderson cond = cond_make(TCG_COND_LTU, in1, in2); 981b2167459SRichard Henderson break; 982b2167459SRichard Henderson case 5: /* <<= / >> */ 983b2167459SRichard Henderson cond = cond_make(TCG_COND_LEU, in1, in2); 984b2167459SRichard Henderson break; 985b2167459SRichard Henderson default: 986b2167459SRichard Henderson return do_cond(cf, res, sv, sv); 987b2167459SRichard Henderson } 988b2167459SRichard Henderson if (cf & 1) { 989b2167459SRichard Henderson cond.c = tcg_invert_cond(cond.c); 990b2167459SRichard Henderson } 991b2167459SRichard Henderson 992b2167459SRichard Henderson return cond; 993b2167459SRichard Henderson } 994b2167459SRichard Henderson 995b2167459SRichard Henderson /* Similar, but for logicals, where the carry and overflow bits are not 996b2167459SRichard Henderson computed, and use of them is undefined. */ 997b2167459SRichard Henderson 998eaa3783bSRichard Henderson static DisasCond do_log_cond(unsigned cf, TCGv_reg res) 999b2167459SRichard Henderson { 1000b2167459SRichard Henderson switch (cf >> 1) { 1001b2167459SRichard Henderson case 4: case 5: case 6: 1002b2167459SRichard Henderson cf &= 1; 1003b2167459SRichard Henderson break; 1004b2167459SRichard Henderson } 1005b2167459SRichard Henderson return do_cond(cf, res, res, res); 1006b2167459SRichard Henderson } 1007b2167459SRichard Henderson 100898cd9ca7SRichard Henderson /* Similar, but for shift/extract/deposit conditions. */ 100998cd9ca7SRichard Henderson 1010eaa3783bSRichard Henderson static DisasCond do_sed_cond(unsigned orig, TCGv_reg res) 101198cd9ca7SRichard Henderson { 101298cd9ca7SRichard Henderson unsigned c, f; 101398cd9ca7SRichard Henderson 101498cd9ca7SRichard Henderson /* Convert the compressed condition codes to standard. 101598cd9ca7SRichard Henderson 0-2 are the same as logicals (nv,<,<=), while 3 is OD. 101698cd9ca7SRichard Henderson 4-7 are the reverse of 0-3. */ 101798cd9ca7SRichard Henderson c = orig & 3; 101898cd9ca7SRichard Henderson if (c == 3) { 101998cd9ca7SRichard Henderson c = 7; 102098cd9ca7SRichard Henderson } 102198cd9ca7SRichard Henderson f = (orig & 4) / 4; 102298cd9ca7SRichard Henderson 102398cd9ca7SRichard Henderson return do_log_cond(c * 2 + f, res); 102498cd9ca7SRichard Henderson } 102598cd9ca7SRichard Henderson 1026b2167459SRichard Henderson /* Similar, but for unit conditions. */ 1027b2167459SRichard Henderson 1028eaa3783bSRichard Henderson static DisasCond do_unit_cond(unsigned cf, TCGv_reg res, 1029eaa3783bSRichard Henderson TCGv_reg in1, TCGv_reg in2) 1030b2167459SRichard Henderson { 1031b2167459SRichard Henderson DisasCond cond; 1032eaa3783bSRichard Henderson TCGv_reg tmp, cb = NULL; 1033b2167459SRichard Henderson 1034b2167459SRichard Henderson if (cf & 8) { 1035b2167459SRichard Henderson /* Since we want to test lots of carry-out bits all at once, do not 1036b2167459SRichard Henderson * do our normal thing and compute carry-in of bit B+1 since that 1037b2167459SRichard Henderson * leaves us with carry bits spread across two words. 1038b2167459SRichard Henderson */ 1039b2167459SRichard Henderson cb = tcg_temp_new(); 1040b2167459SRichard Henderson tmp = tcg_temp_new(); 1041eaa3783bSRichard Henderson tcg_gen_or_reg(cb, in1, in2); 1042eaa3783bSRichard Henderson tcg_gen_and_reg(tmp, in1, in2); 1043eaa3783bSRichard Henderson tcg_gen_andc_reg(cb, cb, res); 1044eaa3783bSRichard Henderson tcg_gen_or_reg(cb, cb, tmp); 1045b2167459SRichard Henderson tcg_temp_free(tmp); 1046b2167459SRichard Henderson } 1047b2167459SRichard Henderson 1048b2167459SRichard Henderson switch (cf >> 1) { 1049b2167459SRichard Henderson case 0: /* never / TR */ 1050b2167459SRichard Henderson case 1: /* undefined */ 1051b2167459SRichard Henderson case 5: /* undefined */ 1052b2167459SRichard Henderson cond = cond_make_f(); 1053b2167459SRichard Henderson break; 1054b2167459SRichard Henderson 1055b2167459SRichard Henderson case 2: /* SBZ / NBZ */ 1056b2167459SRichard Henderson /* See hasless(v,1) from 1057b2167459SRichard Henderson * https://graphics.stanford.edu/~seander/bithacks.html#ZeroInWord 1058b2167459SRichard Henderson */ 1059b2167459SRichard Henderson tmp = tcg_temp_new(); 1060eaa3783bSRichard Henderson tcg_gen_subi_reg(tmp, res, 0x01010101u); 1061eaa3783bSRichard Henderson tcg_gen_andc_reg(tmp, tmp, res); 1062eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, tmp, 0x80808080u); 1063b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, tmp); 1064b2167459SRichard Henderson tcg_temp_free(tmp); 1065b2167459SRichard Henderson break; 1066b2167459SRichard Henderson 1067b2167459SRichard Henderson case 3: /* SHZ / NHZ */ 1068b2167459SRichard Henderson tmp = tcg_temp_new(); 1069eaa3783bSRichard Henderson tcg_gen_subi_reg(tmp, res, 0x00010001u); 1070eaa3783bSRichard Henderson tcg_gen_andc_reg(tmp, tmp, res); 1071eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, tmp, 0x80008000u); 1072b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, tmp); 1073b2167459SRichard Henderson tcg_temp_free(tmp); 1074b2167459SRichard Henderson break; 1075b2167459SRichard Henderson 1076b2167459SRichard Henderson case 4: /* SDC / NDC */ 1077eaa3783bSRichard Henderson tcg_gen_andi_reg(cb, cb, 0x88888888u); 1078b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, cb); 1079b2167459SRichard Henderson break; 1080b2167459SRichard Henderson 1081b2167459SRichard Henderson case 6: /* SBC / NBC */ 1082eaa3783bSRichard Henderson tcg_gen_andi_reg(cb, cb, 0x80808080u); 1083b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, cb); 1084b2167459SRichard Henderson break; 1085b2167459SRichard Henderson 1086b2167459SRichard Henderson case 7: /* SHC / NHC */ 1087eaa3783bSRichard Henderson tcg_gen_andi_reg(cb, cb, 0x80008000u); 1088b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, cb); 1089b2167459SRichard Henderson break; 1090b2167459SRichard Henderson 1091b2167459SRichard Henderson default: 1092b2167459SRichard Henderson g_assert_not_reached(); 1093b2167459SRichard Henderson } 1094b2167459SRichard Henderson if (cf & 8) { 1095b2167459SRichard Henderson tcg_temp_free(cb); 1096b2167459SRichard Henderson } 1097b2167459SRichard Henderson if (cf & 1) { 1098b2167459SRichard Henderson cond.c = tcg_invert_cond(cond.c); 1099b2167459SRichard Henderson } 1100b2167459SRichard Henderson 1101b2167459SRichard Henderson return cond; 1102b2167459SRichard Henderson } 1103b2167459SRichard Henderson 1104b2167459SRichard Henderson /* Compute signed overflow for addition. */ 1105eaa3783bSRichard Henderson static TCGv_reg do_add_sv(DisasContext *ctx, TCGv_reg res, 1106eaa3783bSRichard Henderson TCGv_reg in1, TCGv_reg in2) 1107b2167459SRichard Henderson { 1108eaa3783bSRichard Henderson TCGv_reg sv = get_temp(ctx); 1109eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 1110b2167459SRichard Henderson 1111eaa3783bSRichard Henderson tcg_gen_xor_reg(sv, res, in1); 1112eaa3783bSRichard Henderson tcg_gen_xor_reg(tmp, in1, in2); 1113eaa3783bSRichard Henderson tcg_gen_andc_reg(sv, sv, tmp); 1114b2167459SRichard Henderson tcg_temp_free(tmp); 1115b2167459SRichard Henderson 1116b2167459SRichard Henderson return sv; 1117b2167459SRichard Henderson } 1118b2167459SRichard Henderson 1119b2167459SRichard Henderson /* Compute signed overflow for subtraction. */ 1120eaa3783bSRichard Henderson static TCGv_reg do_sub_sv(DisasContext *ctx, TCGv_reg res, 1121eaa3783bSRichard Henderson TCGv_reg in1, TCGv_reg in2) 1122b2167459SRichard Henderson { 1123eaa3783bSRichard Henderson TCGv_reg sv = get_temp(ctx); 1124eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 1125b2167459SRichard Henderson 1126eaa3783bSRichard Henderson tcg_gen_xor_reg(sv, res, in1); 1127eaa3783bSRichard Henderson tcg_gen_xor_reg(tmp, in1, in2); 1128eaa3783bSRichard Henderson tcg_gen_and_reg(sv, sv, tmp); 1129b2167459SRichard Henderson tcg_temp_free(tmp); 1130b2167459SRichard Henderson 1131b2167459SRichard Henderson return sv; 1132b2167459SRichard Henderson } 1133b2167459SRichard Henderson 1134eaa3783bSRichard Henderson static DisasJumpType do_add(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1135eaa3783bSRichard Henderson TCGv_reg in2, unsigned shift, bool is_l, 1136eaa3783bSRichard Henderson bool is_tsv, bool is_tc, bool is_c, unsigned cf) 1137b2167459SRichard Henderson { 1138eaa3783bSRichard Henderson TCGv_reg dest, cb, cb_msb, sv, tmp; 1139b2167459SRichard Henderson unsigned c = cf >> 1; 1140b2167459SRichard Henderson DisasCond cond; 1141b2167459SRichard Henderson 1142b2167459SRichard Henderson dest = tcg_temp_new(); 1143f764718dSRichard Henderson cb = NULL; 1144f764718dSRichard Henderson cb_msb = NULL; 1145b2167459SRichard Henderson 1146b2167459SRichard Henderson if (shift) { 1147b2167459SRichard Henderson tmp = get_temp(ctx); 1148eaa3783bSRichard Henderson tcg_gen_shli_reg(tmp, in1, shift); 1149b2167459SRichard Henderson in1 = tmp; 1150b2167459SRichard Henderson } 1151b2167459SRichard Henderson 1152b2167459SRichard Henderson if (!is_l || c == 4 || c == 5) { 1153eaa3783bSRichard Henderson TCGv_reg zero = tcg_const_reg(0); 1154b2167459SRichard Henderson cb_msb = get_temp(ctx); 1155eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, in1, zero, in2, zero); 1156b2167459SRichard Henderson if (is_c) { 1157eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, dest, cb_msb, cpu_psw_cb_msb, zero); 1158b2167459SRichard Henderson } 1159b2167459SRichard Henderson tcg_temp_free(zero); 1160b2167459SRichard Henderson if (!is_l) { 1161b2167459SRichard Henderson cb = get_temp(ctx); 1162eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, in1, in2); 1163eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, dest); 1164b2167459SRichard Henderson } 1165b2167459SRichard Henderson } else { 1166eaa3783bSRichard Henderson tcg_gen_add_reg(dest, in1, in2); 1167b2167459SRichard Henderson if (is_c) { 1168eaa3783bSRichard Henderson tcg_gen_add_reg(dest, dest, cpu_psw_cb_msb); 1169b2167459SRichard Henderson } 1170b2167459SRichard Henderson } 1171b2167459SRichard Henderson 1172b2167459SRichard Henderson /* Compute signed overflow if required. */ 1173f764718dSRichard Henderson sv = NULL; 1174b2167459SRichard Henderson if (is_tsv || c == 6) { 1175b2167459SRichard Henderson sv = do_add_sv(ctx, dest, in1, in2); 1176b2167459SRichard Henderson if (is_tsv) { 1177b2167459SRichard Henderson /* ??? Need to include overflow from shift. */ 1178b2167459SRichard Henderson gen_helper_tsv(cpu_env, sv); 1179b2167459SRichard Henderson } 1180b2167459SRichard Henderson } 1181b2167459SRichard Henderson 1182b2167459SRichard Henderson /* Emit any conditional trap before any writeback. */ 1183b2167459SRichard Henderson cond = do_cond(cf, dest, cb_msb, sv); 1184b2167459SRichard Henderson if (is_tc) { 1185b2167459SRichard Henderson cond_prep(&cond); 1186b2167459SRichard Henderson tmp = tcg_temp_new(); 1187eaa3783bSRichard Henderson tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1); 1188b2167459SRichard Henderson gen_helper_tcond(cpu_env, tmp); 1189b2167459SRichard Henderson tcg_temp_free(tmp); 1190b2167459SRichard Henderson } 1191b2167459SRichard Henderson 1192b2167459SRichard Henderson /* Write back the result. */ 1193b2167459SRichard Henderson if (!is_l) { 1194b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb, cb); 1195b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb_msb, cb_msb); 1196b2167459SRichard Henderson } 1197b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1198b2167459SRichard Henderson tcg_temp_free(dest); 1199b2167459SRichard Henderson 1200b2167459SRichard Henderson /* Install the new nullification. */ 1201b2167459SRichard Henderson cond_free(&ctx->null_cond); 1202b2167459SRichard Henderson ctx->null_cond = cond; 1203869051eaSRichard Henderson return DISAS_NEXT; 1204b2167459SRichard Henderson } 1205b2167459SRichard Henderson 1206eaa3783bSRichard Henderson static DisasJumpType do_sub(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1207eaa3783bSRichard Henderson TCGv_reg in2, bool is_tsv, bool is_b, 1208eaa3783bSRichard Henderson bool is_tc, unsigned cf) 1209b2167459SRichard Henderson { 1210eaa3783bSRichard Henderson TCGv_reg dest, sv, cb, cb_msb, zero, tmp; 1211b2167459SRichard Henderson unsigned c = cf >> 1; 1212b2167459SRichard Henderson DisasCond cond; 1213b2167459SRichard Henderson 1214b2167459SRichard Henderson dest = tcg_temp_new(); 1215b2167459SRichard Henderson cb = tcg_temp_new(); 1216b2167459SRichard Henderson cb_msb = tcg_temp_new(); 1217b2167459SRichard Henderson 1218eaa3783bSRichard Henderson zero = tcg_const_reg(0); 1219b2167459SRichard Henderson if (is_b) { 1220b2167459SRichard Henderson /* DEST,C = IN1 + ~IN2 + C. */ 1221eaa3783bSRichard Henderson tcg_gen_not_reg(cb, in2); 1222eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, in1, zero, cpu_psw_cb_msb, zero); 1223eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, dest, cb_msb, cb, zero); 1224eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, in1); 1225eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, dest); 1226b2167459SRichard Henderson } else { 1227b2167459SRichard Henderson /* DEST,C = IN1 + ~IN2 + 1. We can produce the same result in fewer 1228b2167459SRichard Henderson operations by seeding the high word with 1 and subtracting. */ 1229eaa3783bSRichard Henderson tcg_gen_movi_reg(cb_msb, 1); 1230eaa3783bSRichard Henderson tcg_gen_sub2_reg(dest, cb_msb, in1, cb_msb, in2, zero); 1231eaa3783bSRichard Henderson tcg_gen_eqv_reg(cb, in1, in2); 1232eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, dest); 1233b2167459SRichard Henderson } 1234b2167459SRichard Henderson tcg_temp_free(zero); 1235b2167459SRichard Henderson 1236b2167459SRichard Henderson /* Compute signed overflow if required. */ 1237f764718dSRichard Henderson sv = NULL; 1238b2167459SRichard Henderson if (is_tsv || c == 6) { 1239b2167459SRichard Henderson sv = do_sub_sv(ctx, dest, in1, in2); 1240b2167459SRichard Henderson if (is_tsv) { 1241b2167459SRichard Henderson gen_helper_tsv(cpu_env, sv); 1242b2167459SRichard Henderson } 1243b2167459SRichard Henderson } 1244b2167459SRichard Henderson 1245b2167459SRichard Henderson /* Compute the condition. We cannot use the special case for borrow. */ 1246b2167459SRichard Henderson if (!is_b) { 1247b2167459SRichard Henderson cond = do_sub_cond(cf, dest, in1, in2, sv); 1248b2167459SRichard Henderson } else { 1249b2167459SRichard Henderson cond = do_cond(cf, dest, cb_msb, sv); 1250b2167459SRichard Henderson } 1251b2167459SRichard Henderson 1252b2167459SRichard Henderson /* Emit any conditional trap before any writeback. */ 1253b2167459SRichard Henderson if (is_tc) { 1254b2167459SRichard Henderson cond_prep(&cond); 1255b2167459SRichard Henderson tmp = tcg_temp_new(); 1256eaa3783bSRichard Henderson tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1); 1257b2167459SRichard Henderson gen_helper_tcond(cpu_env, tmp); 1258b2167459SRichard Henderson tcg_temp_free(tmp); 1259b2167459SRichard Henderson } 1260b2167459SRichard Henderson 1261b2167459SRichard Henderson /* Write back the result. */ 1262b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb, cb); 1263b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb_msb, cb_msb); 1264b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1265b2167459SRichard Henderson tcg_temp_free(dest); 1266b2167459SRichard Henderson 1267b2167459SRichard Henderson /* Install the new nullification. */ 1268b2167459SRichard Henderson cond_free(&ctx->null_cond); 1269b2167459SRichard Henderson ctx->null_cond = cond; 1270869051eaSRichard Henderson return DISAS_NEXT; 1271b2167459SRichard Henderson } 1272b2167459SRichard Henderson 1273eaa3783bSRichard Henderson static DisasJumpType do_cmpclr(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1274eaa3783bSRichard Henderson TCGv_reg in2, unsigned cf) 1275b2167459SRichard Henderson { 1276eaa3783bSRichard Henderson TCGv_reg dest, sv; 1277b2167459SRichard Henderson DisasCond cond; 1278b2167459SRichard Henderson 1279b2167459SRichard Henderson dest = tcg_temp_new(); 1280eaa3783bSRichard Henderson tcg_gen_sub_reg(dest, in1, in2); 1281b2167459SRichard Henderson 1282b2167459SRichard Henderson /* Compute signed overflow if required. */ 1283f764718dSRichard Henderson sv = NULL; 1284b2167459SRichard Henderson if ((cf >> 1) == 6) { 1285b2167459SRichard Henderson sv = do_sub_sv(ctx, dest, in1, in2); 1286b2167459SRichard Henderson } 1287b2167459SRichard Henderson 1288b2167459SRichard Henderson /* Form the condition for the compare. */ 1289b2167459SRichard Henderson cond = do_sub_cond(cf, dest, in1, in2, sv); 1290b2167459SRichard Henderson 1291b2167459SRichard Henderson /* Clear. */ 1292eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 1293b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1294b2167459SRichard Henderson tcg_temp_free(dest); 1295b2167459SRichard Henderson 1296b2167459SRichard Henderson /* Install the new nullification. */ 1297b2167459SRichard Henderson cond_free(&ctx->null_cond); 1298b2167459SRichard Henderson ctx->null_cond = cond; 1299869051eaSRichard Henderson return DISAS_NEXT; 1300b2167459SRichard Henderson } 1301b2167459SRichard Henderson 1302eaa3783bSRichard Henderson static DisasJumpType do_log(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1303eaa3783bSRichard Henderson TCGv_reg in2, unsigned cf, 1304eaa3783bSRichard Henderson void (*fn)(TCGv_reg, TCGv_reg, TCGv_reg)) 1305b2167459SRichard Henderson { 1306eaa3783bSRichard Henderson TCGv_reg dest = dest_gpr(ctx, rt); 1307b2167459SRichard Henderson 1308b2167459SRichard Henderson /* Perform the operation, and writeback. */ 1309b2167459SRichard Henderson fn(dest, in1, in2); 1310b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1311b2167459SRichard Henderson 1312b2167459SRichard Henderson /* Install the new nullification. */ 1313b2167459SRichard Henderson cond_free(&ctx->null_cond); 1314b2167459SRichard Henderson if (cf) { 1315b2167459SRichard Henderson ctx->null_cond = do_log_cond(cf, dest); 1316b2167459SRichard Henderson } 1317869051eaSRichard Henderson return DISAS_NEXT; 1318b2167459SRichard Henderson } 1319b2167459SRichard Henderson 1320eaa3783bSRichard Henderson static DisasJumpType do_unit(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1321eaa3783bSRichard Henderson TCGv_reg in2, unsigned cf, bool is_tc, 1322eaa3783bSRichard Henderson void (*fn)(TCGv_reg, TCGv_reg, TCGv_reg)) 1323b2167459SRichard Henderson { 1324eaa3783bSRichard Henderson TCGv_reg dest; 1325b2167459SRichard Henderson DisasCond cond; 1326b2167459SRichard Henderson 1327b2167459SRichard Henderson if (cf == 0) { 1328b2167459SRichard Henderson dest = dest_gpr(ctx, rt); 1329b2167459SRichard Henderson fn(dest, in1, in2); 1330b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1331b2167459SRichard Henderson cond_free(&ctx->null_cond); 1332b2167459SRichard Henderson } else { 1333b2167459SRichard Henderson dest = tcg_temp_new(); 1334b2167459SRichard Henderson fn(dest, in1, in2); 1335b2167459SRichard Henderson 1336b2167459SRichard Henderson cond = do_unit_cond(cf, dest, in1, in2); 1337b2167459SRichard Henderson 1338b2167459SRichard Henderson if (is_tc) { 1339eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 1340b2167459SRichard Henderson cond_prep(&cond); 1341eaa3783bSRichard Henderson tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1); 1342b2167459SRichard Henderson gen_helper_tcond(cpu_env, tmp); 1343b2167459SRichard Henderson tcg_temp_free(tmp); 1344b2167459SRichard Henderson } 1345b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1346b2167459SRichard Henderson 1347b2167459SRichard Henderson cond_free(&ctx->null_cond); 1348b2167459SRichard Henderson ctx->null_cond = cond; 1349b2167459SRichard Henderson } 1350869051eaSRichard Henderson return DISAS_NEXT; 1351b2167459SRichard Henderson } 1352b2167459SRichard Henderson 135386f8d05fSRichard Henderson #ifndef CONFIG_USER_ONLY 13548d6ae7fbSRichard Henderson /* The "normal" usage is SP >= 0, wherein SP == 0 selects the space 13558d6ae7fbSRichard Henderson from the top 2 bits of the base register. There are a few system 13568d6ae7fbSRichard Henderson instructions that have a 3-bit space specifier, for which SR0 is 13578d6ae7fbSRichard Henderson not special. To handle this, pass ~SP. */ 135886f8d05fSRichard Henderson static TCGv_i64 space_select(DisasContext *ctx, int sp, TCGv_reg base) 135986f8d05fSRichard Henderson { 136086f8d05fSRichard Henderson TCGv_ptr ptr; 136186f8d05fSRichard Henderson TCGv_reg tmp; 136286f8d05fSRichard Henderson TCGv_i64 spc; 136386f8d05fSRichard Henderson 136486f8d05fSRichard Henderson if (sp != 0) { 13658d6ae7fbSRichard Henderson if (sp < 0) { 13668d6ae7fbSRichard Henderson sp = ~sp; 13678d6ae7fbSRichard Henderson } 13688d6ae7fbSRichard Henderson spc = get_temp_tl(ctx); 13698d6ae7fbSRichard Henderson load_spr(ctx, spc, sp); 13708d6ae7fbSRichard Henderson return spc; 137186f8d05fSRichard Henderson } 1372494737b7SRichard Henderson if (ctx->tb_flags & TB_FLAG_SR_SAME) { 1373494737b7SRichard Henderson return cpu_srH; 1374494737b7SRichard Henderson } 137586f8d05fSRichard Henderson 137686f8d05fSRichard Henderson ptr = tcg_temp_new_ptr(); 137786f8d05fSRichard Henderson tmp = tcg_temp_new(); 137886f8d05fSRichard Henderson spc = get_temp_tl(ctx); 137986f8d05fSRichard Henderson 138086f8d05fSRichard Henderson tcg_gen_shri_reg(tmp, base, TARGET_REGISTER_BITS - 5); 138186f8d05fSRichard Henderson tcg_gen_andi_reg(tmp, tmp, 030); 138286f8d05fSRichard Henderson tcg_gen_trunc_reg_ptr(ptr, tmp); 138386f8d05fSRichard Henderson tcg_temp_free(tmp); 138486f8d05fSRichard Henderson 138586f8d05fSRichard Henderson tcg_gen_add_ptr(ptr, ptr, cpu_env); 138686f8d05fSRichard Henderson tcg_gen_ld_i64(spc, ptr, offsetof(CPUHPPAState, sr[4])); 138786f8d05fSRichard Henderson tcg_temp_free_ptr(ptr); 138886f8d05fSRichard Henderson 138986f8d05fSRichard Henderson return spc; 139086f8d05fSRichard Henderson } 139186f8d05fSRichard Henderson #endif 139286f8d05fSRichard Henderson 139386f8d05fSRichard Henderson static void form_gva(DisasContext *ctx, TCGv_tl *pgva, TCGv_reg *pofs, 139486f8d05fSRichard Henderson unsigned rb, unsigned rx, int scale, target_sreg disp, 139586f8d05fSRichard Henderson unsigned sp, int modify, bool is_phys) 139686f8d05fSRichard Henderson { 139786f8d05fSRichard Henderson TCGv_reg base = load_gpr(ctx, rb); 139886f8d05fSRichard Henderson TCGv_reg ofs; 139986f8d05fSRichard Henderson 140086f8d05fSRichard Henderson /* Note that RX is mutually exclusive with DISP. */ 140186f8d05fSRichard Henderson if (rx) { 140286f8d05fSRichard Henderson ofs = get_temp(ctx); 140386f8d05fSRichard Henderson tcg_gen_shli_reg(ofs, cpu_gr[rx], scale); 140486f8d05fSRichard Henderson tcg_gen_add_reg(ofs, ofs, base); 140586f8d05fSRichard Henderson } else if (disp || modify) { 140686f8d05fSRichard Henderson ofs = get_temp(ctx); 140786f8d05fSRichard Henderson tcg_gen_addi_reg(ofs, base, disp); 140886f8d05fSRichard Henderson } else { 140986f8d05fSRichard Henderson ofs = base; 141086f8d05fSRichard Henderson } 141186f8d05fSRichard Henderson 141286f8d05fSRichard Henderson *pofs = ofs; 141386f8d05fSRichard Henderson #ifdef CONFIG_USER_ONLY 141486f8d05fSRichard Henderson *pgva = (modify <= 0 ? ofs : base); 141586f8d05fSRichard Henderson #else 141686f8d05fSRichard Henderson TCGv_tl addr = get_temp_tl(ctx); 141786f8d05fSRichard Henderson tcg_gen_extu_reg_tl(addr, modify <= 0 ? ofs : base); 1418494737b7SRichard Henderson if (ctx->tb_flags & PSW_W) { 141986f8d05fSRichard Henderson tcg_gen_andi_tl(addr, addr, 0x3fffffffffffffffull); 142086f8d05fSRichard Henderson } 142186f8d05fSRichard Henderson if (!is_phys) { 142286f8d05fSRichard Henderson tcg_gen_or_tl(addr, addr, space_select(ctx, sp, base)); 142386f8d05fSRichard Henderson } 142486f8d05fSRichard Henderson *pgva = addr; 142586f8d05fSRichard Henderson #endif 142686f8d05fSRichard Henderson } 142786f8d05fSRichard Henderson 142896d6407fSRichard Henderson /* Emit a memory load. The modify parameter should be 142996d6407fSRichard Henderson * < 0 for pre-modify, 143096d6407fSRichard Henderson * > 0 for post-modify, 143196d6407fSRichard Henderson * = 0 for no base register update. 143296d6407fSRichard Henderson */ 143396d6407fSRichard Henderson static void do_load_32(DisasContext *ctx, TCGv_i32 dest, unsigned rb, 1434eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 143586f8d05fSRichard Henderson unsigned sp, int modify, TCGMemOp mop) 143696d6407fSRichard Henderson { 143786f8d05fSRichard Henderson TCGv_reg ofs; 143886f8d05fSRichard Henderson TCGv_tl addr; 143996d6407fSRichard Henderson 144096d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 144196d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 144296d6407fSRichard Henderson 144386f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 144486f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 144586f8d05fSRichard Henderson tcg_gen_qemu_ld_reg(dest, addr, ctx->mmu_idx, mop); 144686f8d05fSRichard Henderson if (modify) { 144786f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 144896d6407fSRichard Henderson } 144996d6407fSRichard Henderson } 145096d6407fSRichard Henderson 145196d6407fSRichard Henderson static void do_load_64(DisasContext *ctx, TCGv_i64 dest, unsigned rb, 1452eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 145386f8d05fSRichard Henderson unsigned sp, int modify, TCGMemOp mop) 145496d6407fSRichard Henderson { 145586f8d05fSRichard Henderson TCGv_reg ofs; 145686f8d05fSRichard Henderson TCGv_tl addr; 145796d6407fSRichard Henderson 145896d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 145996d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 146096d6407fSRichard Henderson 146186f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 146286f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 14633d68ee7bSRichard Henderson tcg_gen_qemu_ld_i64(dest, addr, ctx->mmu_idx, mop); 146486f8d05fSRichard Henderson if (modify) { 146586f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 146696d6407fSRichard Henderson } 146796d6407fSRichard Henderson } 146896d6407fSRichard Henderson 146996d6407fSRichard Henderson static void do_store_32(DisasContext *ctx, TCGv_i32 src, unsigned rb, 1470eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 147186f8d05fSRichard Henderson unsigned sp, int modify, TCGMemOp mop) 147296d6407fSRichard Henderson { 147386f8d05fSRichard Henderson TCGv_reg ofs; 147486f8d05fSRichard Henderson TCGv_tl addr; 147596d6407fSRichard Henderson 147696d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 147796d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 147896d6407fSRichard Henderson 147986f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 148086f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 148186f8d05fSRichard Henderson tcg_gen_qemu_st_i32(src, addr, ctx->mmu_idx, mop); 148286f8d05fSRichard Henderson if (modify) { 148386f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 148496d6407fSRichard Henderson } 148596d6407fSRichard Henderson } 148696d6407fSRichard Henderson 148796d6407fSRichard Henderson static void do_store_64(DisasContext *ctx, TCGv_i64 src, unsigned rb, 1488eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 148986f8d05fSRichard Henderson unsigned sp, int modify, TCGMemOp mop) 149096d6407fSRichard Henderson { 149186f8d05fSRichard Henderson TCGv_reg ofs; 149286f8d05fSRichard Henderson TCGv_tl addr; 149396d6407fSRichard Henderson 149496d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 149596d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 149696d6407fSRichard Henderson 149786f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 149886f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 149986f8d05fSRichard Henderson tcg_gen_qemu_st_i64(src, addr, ctx->mmu_idx, mop); 150086f8d05fSRichard Henderson if (modify) { 150186f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 150296d6407fSRichard Henderson } 150396d6407fSRichard Henderson } 150496d6407fSRichard Henderson 1505eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64 1506eaa3783bSRichard Henderson #define do_load_reg do_load_64 1507eaa3783bSRichard Henderson #define do_store_reg do_store_64 150896d6407fSRichard Henderson #else 1509eaa3783bSRichard Henderson #define do_load_reg do_load_32 1510eaa3783bSRichard Henderson #define do_store_reg do_store_32 151196d6407fSRichard Henderson #endif 151296d6407fSRichard Henderson 1513869051eaSRichard Henderson static DisasJumpType do_load(DisasContext *ctx, unsigned rt, unsigned rb, 1514eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 151586f8d05fSRichard Henderson unsigned sp, int modify, TCGMemOp mop) 151696d6407fSRichard Henderson { 1517eaa3783bSRichard Henderson TCGv_reg dest; 151896d6407fSRichard Henderson 151996d6407fSRichard Henderson nullify_over(ctx); 152096d6407fSRichard Henderson 152196d6407fSRichard Henderson if (modify == 0) { 152296d6407fSRichard Henderson /* No base register update. */ 152396d6407fSRichard Henderson dest = dest_gpr(ctx, rt); 152496d6407fSRichard Henderson } else { 152596d6407fSRichard Henderson /* Make sure if RT == RB, we see the result of the load. */ 152696d6407fSRichard Henderson dest = get_temp(ctx); 152796d6407fSRichard Henderson } 152886f8d05fSRichard Henderson do_load_reg(ctx, dest, rb, rx, scale, disp, sp, modify, mop); 152996d6407fSRichard Henderson save_gpr(ctx, rt, dest); 153096d6407fSRichard Henderson 1531869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 153296d6407fSRichard Henderson } 153396d6407fSRichard Henderson 1534869051eaSRichard Henderson static DisasJumpType do_floadw(DisasContext *ctx, unsigned rt, unsigned rb, 1535eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 153686f8d05fSRichard Henderson unsigned sp, int modify) 153796d6407fSRichard Henderson { 153896d6407fSRichard Henderson TCGv_i32 tmp; 153996d6407fSRichard Henderson 154096d6407fSRichard Henderson nullify_over(ctx); 154196d6407fSRichard Henderson 154296d6407fSRichard Henderson tmp = tcg_temp_new_i32(); 154386f8d05fSRichard Henderson do_load_32(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUL); 154496d6407fSRichard Henderson save_frw_i32(rt, tmp); 154596d6407fSRichard Henderson tcg_temp_free_i32(tmp); 154696d6407fSRichard Henderson 154796d6407fSRichard Henderson if (rt == 0) { 154896d6407fSRichard Henderson gen_helper_loaded_fr0(cpu_env); 154996d6407fSRichard Henderson } 155096d6407fSRichard Henderson 1551869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 155296d6407fSRichard Henderson } 155396d6407fSRichard Henderson 1554869051eaSRichard Henderson static DisasJumpType do_floadd(DisasContext *ctx, unsigned rt, unsigned rb, 1555eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 155686f8d05fSRichard Henderson unsigned sp, int modify) 155796d6407fSRichard Henderson { 155896d6407fSRichard Henderson TCGv_i64 tmp; 155996d6407fSRichard Henderson 156096d6407fSRichard Henderson nullify_over(ctx); 156196d6407fSRichard Henderson 156296d6407fSRichard Henderson tmp = tcg_temp_new_i64(); 156386f8d05fSRichard Henderson do_load_64(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEQ); 156496d6407fSRichard Henderson save_frd(rt, tmp); 156596d6407fSRichard Henderson tcg_temp_free_i64(tmp); 156696d6407fSRichard Henderson 156796d6407fSRichard Henderson if (rt == 0) { 156896d6407fSRichard Henderson gen_helper_loaded_fr0(cpu_env); 156996d6407fSRichard Henderson } 157096d6407fSRichard Henderson 1571869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 157296d6407fSRichard Henderson } 157396d6407fSRichard Henderson 1574869051eaSRichard Henderson static DisasJumpType do_store(DisasContext *ctx, unsigned rt, unsigned rb, 157586f8d05fSRichard Henderson target_sreg disp, unsigned sp, 157686f8d05fSRichard Henderson int modify, TCGMemOp mop) 157796d6407fSRichard Henderson { 157896d6407fSRichard Henderson nullify_over(ctx); 157986f8d05fSRichard Henderson do_store_reg(ctx, load_gpr(ctx, rt), rb, 0, 0, disp, sp, modify, mop); 1580869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 158196d6407fSRichard Henderson } 158296d6407fSRichard Henderson 1583869051eaSRichard Henderson static DisasJumpType do_fstorew(DisasContext *ctx, unsigned rt, unsigned rb, 1584eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 158586f8d05fSRichard Henderson unsigned sp, int modify) 158696d6407fSRichard Henderson { 158796d6407fSRichard Henderson TCGv_i32 tmp; 158896d6407fSRichard Henderson 158996d6407fSRichard Henderson nullify_over(ctx); 159096d6407fSRichard Henderson 159196d6407fSRichard Henderson tmp = load_frw_i32(rt); 159286f8d05fSRichard Henderson do_store_32(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUL); 159396d6407fSRichard Henderson tcg_temp_free_i32(tmp); 159496d6407fSRichard Henderson 1595869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 159696d6407fSRichard Henderson } 159796d6407fSRichard Henderson 1598869051eaSRichard Henderson static DisasJumpType do_fstored(DisasContext *ctx, unsigned rt, unsigned rb, 1599eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 160086f8d05fSRichard Henderson unsigned sp, int modify) 160196d6407fSRichard Henderson { 160296d6407fSRichard Henderson TCGv_i64 tmp; 160396d6407fSRichard Henderson 160496d6407fSRichard Henderson nullify_over(ctx); 160596d6407fSRichard Henderson 160696d6407fSRichard Henderson tmp = load_frd(rt); 160786f8d05fSRichard Henderson do_store_64(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEQ); 160896d6407fSRichard Henderson tcg_temp_free_i64(tmp); 160996d6407fSRichard Henderson 1610869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 161196d6407fSRichard Henderson } 161296d6407fSRichard Henderson 1613869051eaSRichard Henderson static DisasJumpType do_fop_wew(DisasContext *ctx, unsigned rt, unsigned ra, 1614ebe9383cSRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i32)) 1615ebe9383cSRichard Henderson { 1616ebe9383cSRichard Henderson TCGv_i32 tmp; 1617ebe9383cSRichard Henderson 1618ebe9383cSRichard Henderson nullify_over(ctx); 1619ebe9383cSRichard Henderson tmp = load_frw0_i32(ra); 1620ebe9383cSRichard Henderson 1621ebe9383cSRichard Henderson func(tmp, cpu_env, tmp); 1622ebe9383cSRichard Henderson 1623ebe9383cSRichard Henderson save_frw_i32(rt, tmp); 1624ebe9383cSRichard Henderson tcg_temp_free_i32(tmp); 1625869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 1626ebe9383cSRichard Henderson } 1627ebe9383cSRichard Henderson 1628869051eaSRichard Henderson static DisasJumpType do_fop_wed(DisasContext *ctx, unsigned rt, unsigned ra, 1629ebe9383cSRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i64)) 1630ebe9383cSRichard Henderson { 1631ebe9383cSRichard Henderson TCGv_i32 dst; 1632ebe9383cSRichard Henderson TCGv_i64 src; 1633ebe9383cSRichard Henderson 1634ebe9383cSRichard Henderson nullify_over(ctx); 1635ebe9383cSRichard Henderson src = load_frd(ra); 1636ebe9383cSRichard Henderson dst = tcg_temp_new_i32(); 1637ebe9383cSRichard Henderson 1638ebe9383cSRichard Henderson func(dst, cpu_env, src); 1639ebe9383cSRichard Henderson 1640ebe9383cSRichard Henderson tcg_temp_free_i64(src); 1641ebe9383cSRichard Henderson save_frw_i32(rt, dst); 1642ebe9383cSRichard Henderson tcg_temp_free_i32(dst); 1643869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 1644ebe9383cSRichard Henderson } 1645ebe9383cSRichard Henderson 1646869051eaSRichard Henderson static DisasJumpType do_fop_ded(DisasContext *ctx, unsigned rt, unsigned ra, 1647ebe9383cSRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i64)) 1648ebe9383cSRichard Henderson { 1649ebe9383cSRichard Henderson TCGv_i64 tmp; 1650ebe9383cSRichard Henderson 1651ebe9383cSRichard Henderson nullify_over(ctx); 1652ebe9383cSRichard Henderson tmp = load_frd0(ra); 1653ebe9383cSRichard Henderson 1654ebe9383cSRichard Henderson func(tmp, cpu_env, tmp); 1655ebe9383cSRichard Henderson 1656ebe9383cSRichard Henderson save_frd(rt, tmp); 1657ebe9383cSRichard Henderson tcg_temp_free_i64(tmp); 1658869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 1659ebe9383cSRichard Henderson } 1660ebe9383cSRichard Henderson 1661869051eaSRichard Henderson static DisasJumpType do_fop_dew(DisasContext *ctx, unsigned rt, unsigned ra, 1662ebe9383cSRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i32)) 1663ebe9383cSRichard Henderson { 1664ebe9383cSRichard Henderson TCGv_i32 src; 1665ebe9383cSRichard Henderson TCGv_i64 dst; 1666ebe9383cSRichard Henderson 1667ebe9383cSRichard Henderson nullify_over(ctx); 1668ebe9383cSRichard Henderson src = load_frw0_i32(ra); 1669ebe9383cSRichard Henderson dst = tcg_temp_new_i64(); 1670ebe9383cSRichard Henderson 1671ebe9383cSRichard Henderson func(dst, cpu_env, src); 1672ebe9383cSRichard Henderson 1673ebe9383cSRichard Henderson tcg_temp_free_i32(src); 1674ebe9383cSRichard Henderson save_frd(rt, dst); 1675ebe9383cSRichard Henderson tcg_temp_free_i64(dst); 1676869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 1677ebe9383cSRichard Henderson } 1678ebe9383cSRichard Henderson 1679869051eaSRichard Henderson static DisasJumpType do_fop_weww(DisasContext *ctx, unsigned rt, 1680ebe9383cSRichard Henderson unsigned ra, unsigned rb, 1681ebe9383cSRichard Henderson void (*func)(TCGv_i32, TCGv_env, 1682ebe9383cSRichard Henderson TCGv_i32, TCGv_i32)) 1683ebe9383cSRichard Henderson { 1684ebe9383cSRichard Henderson TCGv_i32 a, b; 1685ebe9383cSRichard Henderson 1686ebe9383cSRichard Henderson nullify_over(ctx); 1687ebe9383cSRichard Henderson a = load_frw0_i32(ra); 1688ebe9383cSRichard Henderson b = load_frw0_i32(rb); 1689ebe9383cSRichard Henderson 1690ebe9383cSRichard Henderson func(a, cpu_env, a, b); 1691ebe9383cSRichard Henderson 1692ebe9383cSRichard Henderson tcg_temp_free_i32(b); 1693ebe9383cSRichard Henderson save_frw_i32(rt, a); 1694ebe9383cSRichard Henderson tcg_temp_free_i32(a); 1695869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 1696ebe9383cSRichard Henderson } 1697ebe9383cSRichard Henderson 1698869051eaSRichard Henderson static DisasJumpType do_fop_dedd(DisasContext *ctx, unsigned rt, 1699ebe9383cSRichard Henderson unsigned ra, unsigned rb, 1700ebe9383cSRichard Henderson void (*func)(TCGv_i64, TCGv_env, 1701ebe9383cSRichard Henderson TCGv_i64, TCGv_i64)) 1702ebe9383cSRichard Henderson { 1703ebe9383cSRichard Henderson TCGv_i64 a, b; 1704ebe9383cSRichard Henderson 1705ebe9383cSRichard Henderson nullify_over(ctx); 1706ebe9383cSRichard Henderson a = load_frd0(ra); 1707ebe9383cSRichard Henderson b = load_frd0(rb); 1708ebe9383cSRichard Henderson 1709ebe9383cSRichard Henderson func(a, cpu_env, a, b); 1710ebe9383cSRichard Henderson 1711ebe9383cSRichard Henderson tcg_temp_free_i64(b); 1712ebe9383cSRichard Henderson save_frd(rt, a); 1713ebe9383cSRichard Henderson tcg_temp_free_i64(a); 1714869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 1715ebe9383cSRichard Henderson } 1716ebe9383cSRichard Henderson 171798cd9ca7SRichard Henderson /* Emit an unconditional branch to a direct target, which may or may not 171898cd9ca7SRichard Henderson have already had nullification handled. */ 1719eaa3783bSRichard Henderson static DisasJumpType do_dbranch(DisasContext *ctx, target_ureg dest, 172098cd9ca7SRichard Henderson unsigned link, bool is_n) 172198cd9ca7SRichard Henderson { 172298cd9ca7SRichard Henderson if (ctx->null_cond.c == TCG_COND_NEVER && ctx->null_lab == NULL) { 172398cd9ca7SRichard Henderson if (link != 0) { 172498cd9ca7SRichard Henderson copy_iaoq_entry(cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 172598cd9ca7SRichard Henderson } 172698cd9ca7SRichard Henderson ctx->iaoq_n = dest; 172798cd9ca7SRichard Henderson if (is_n) { 172898cd9ca7SRichard Henderson ctx->null_cond.c = TCG_COND_ALWAYS; 172998cd9ca7SRichard Henderson } 1730869051eaSRichard Henderson return DISAS_NEXT; 173198cd9ca7SRichard Henderson } else { 173298cd9ca7SRichard Henderson nullify_over(ctx); 173398cd9ca7SRichard Henderson 173498cd9ca7SRichard Henderson if (link != 0) { 173598cd9ca7SRichard Henderson copy_iaoq_entry(cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 173698cd9ca7SRichard Henderson } 173798cd9ca7SRichard Henderson 173898cd9ca7SRichard Henderson if (is_n && use_nullify_skip(ctx)) { 173998cd9ca7SRichard Henderson nullify_set(ctx, 0); 174098cd9ca7SRichard Henderson gen_goto_tb(ctx, 0, dest, dest + 4); 174198cd9ca7SRichard Henderson } else { 174298cd9ca7SRichard Henderson nullify_set(ctx, is_n); 174398cd9ca7SRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_b, dest); 174498cd9ca7SRichard Henderson } 174598cd9ca7SRichard Henderson 1746869051eaSRichard Henderson nullify_end(ctx, DISAS_NEXT); 174798cd9ca7SRichard Henderson 174898cd9ca7SRichard Henderson nullify_set(ctx, 0); 174998cd9ca7SRichard Henderson gen_goto_tb(ctx, 1, ctx->iaoq_b, ctx->iaoq_n); 1750869051eaSRichard Henderson return DISAS_NORETURN; 175198cd9ca7SRichard Henderson } 175298cd9ca7SRichard Henderson } 175398cd9ca7SRichard Henderson 175498cd9ca7SRichard Henderson /* Emit a conditional branch to a direct target. If the branch itself 175598cd9ca7SRichard Henderson is nullified, we should have already used nullify_over. */ 1756eaa3783bSRichard Henderson static DisasJumpType do_cbranch(DisasContext *ctx, target_sreg disp, bool is_n, 175798cd9ca7SRichard Henderson DisasCond *cond) 175898cd9ca7SRichard Henderson { 1759eaa3783bSRichard Henderson target_ureg dest = iaoq_dest(ctx, disp); 176098cd9ca7SRichard Henderson TCGLabel *taken = NULL; 176198cd9ca7SRichard Henderson TCGCond c = cond->c; 176298cd9ca7SRichard Henderson bool n; 176398cd9ca7SRichard Henderson 176498cd9ca7SRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 176598cd9ca7SRichard Henderson 176698cd9ca7SRichard Henderson /* Handle TRUE and NEVER as direct branches. */ 176798cd9ca7SRichard Henderson if (c == TCG_COND_ALWAYS) { 176898cd9ca7SRichard Henderson return do_dbranch(ctx, dest, 0, is_n && disp >= 0); 176998cd9ca7SRichard Henderson } 177098cd9ca7SRichard Henderson if (c == TCG_COND_NEVER) { 177198cd9ca7SRichard Henderson return do_dbranch(ctx, ctx->iaoq_n, 0, is_n && disp < 0); 177298cd9ca7SRichard Henderson } 177398cd9ca7SRichard Henderson 177498cd9ca7SRichard Henderson taken = gen_new_label(); 177598cd9ca7SRichard Henderson cond_prep(cond); 1776eaa3783bSRichard Henderson tcg_gen_brcond_reg(c, cond->a0, cond->a1, taken); 177798cd9ca7SRichard Henderson cond_free(cond); 177898cd9ca7SRichard Henderson 177998cd9ca7SRichard Henderson /* Not taken: Condition not satisfied; nullify on backward branches. */ 178098cd9ca7SRichard Henderson n = is_n && disp < 0; 178198cd9ca7SRichard Henderson if (n && use_nullify_skip(ctx)) { 178298cd9ca7SRichard Henderson nullify_set(ctx, 0); 1783a881c8e7SRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_n, ctx->iaoq_n + 4); 178498cd9ca7SRichard Henderson } else { 178598cd9ca7SRichard Henderson if (!n && ctx->null_lab) { 178698cd9ca7SRichard Henderson gen_set_label(ctx->null_lab); 178798cd9ca7SRichard Henderson ctx->null_lab = NULL; 178898cd9ca7SRichard Henderson } 178998cd9ca7SRichard Henderson nullify_set(ctx, n); 1790c301f34eSRichard Henderson if (ctx->iaoq_n == -1) { 1791c301f34eSRichard Henderson /* The temporary iaoq_n_var died at the branch above. 1792c301f34eSRichard Henderson Regenerate it here instead of saving it. */ 1793c301f34eSRichard Henderson tcg_gen_addi_reg(ctx->iaoq_n_var, cpu_iaoq_b, 4); 1794c301f34eSRichard Henderson } 1795a881c8e7SRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_b, ctx->iaoq_n); 179698cd9ca7SRichard Henderson } 179798cd9ca7SRichard Henderson 179898cd9ca7SRichard Henderson gen_set_label(taken); 179998cd9ca7SRichard Henderson 180098cd9ca7SRichard Henderson /* Taken: Condition satisfied; nullify on forward branches. */ 180198cd9ca7SRichard Henderson n = is_n && disp >= 0; 180298cd9ca7SRichard Henderson if (n && use_nullify_skip(ctx)) { 180398cd9ca7SRichard Henderson nullify_set(ctx, 0); 1804a881c8e7SRichard Henderson gen_goto_tb(ctx, 1, dest, dest + 4); 180598cd9ca7SRichard Henderson } else { 180698cd9ca7SRichard Henderson nullify_set(ctx, n); 1807a881c8e7SRichard Henderson gen_goto_tb(ctx, 1, ctx->iaoq_b, dest); 180898cd9ca7SRichard Henderson } 180998cd9ca7SRichard Henderson 181098cd9ca7SRichard Henderson /* Not taken: the branch itself was nullified. */ 181198cd9ca7SRichard Henderson if (ctx->null_lab) { 181298cd9ca7SRichard Henderson gen_set_label(ctx->null_lab); 181398cd9ca7SRichard Henderson ctx->null_lab = NULL; 1814869051eaSRichard Henderson return DISAS_IAQ_N_STALE; 181598cd9ca7SRichard Henderson } else { 1816869051eaSRichard Henderson return DISAS_NORETURN; 181798cd9ca7SRichard Henderson } 181898cd9ca7SRichard Henderson } 181998cd9ca7SRichard Henderson 182098cd9ca7SRichard Henderson /* Emit an unconditional branch to an indirect target. This handles 182198cd9ca7SRichard Henderson nullification of the branch itself. */ 1822eaa3783bSRichard Henderson static DisasJumpType do_ibranch(DisasContext *ctx, TCGv_reg dest, 182398cd9ca7SRichard Henderson unsigned link, bool is_n) 182498cd9ca7SRichard Henderson { 1825eaa3783bSRichard Henderson TCGv_reg a0, a1, next, tmp; 182698cd9ca7SRichard Henderson TCGCond c; 182798cd9ca7SRichard Henderson 182898cd9ca7SRichard Henderson assert(ctx->null_lab == NULL); 182998cd9ca7SRichard Henderson 183098cd9ca7SRichard Henderson if (ctx->null_cond.c == TCG_COND_NEVER) { 183198cd9ca7SRichard Henderson if (link != 0) { 183298cd9ca7SRichard Henderson copy_iaoq_entry(cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 183398cd9ca7SRichard Henderson } 183498cd9ca7SRichard Henderson next = get_temp(ctx); 1835eaa3783bSRichard Henderson tcg_gen_mov_reg(next, dest); 183698cd9ca7SRichard Henderson if (is_n) { 1837c301f34eSRichard Henderson if (use_nullify_skip(ctx)) { 1838c301f34eSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_f, next); 1839c301f34eSRichard Henderson tcg_gen_addi_reg(cpu_iaoq_b, next, 4); 1840c301f34eSRichard Henderson nullify_set(ctx, 0); 1841c301f34eSRichard Henderson return DISAS_IAQ_N_UPDATED; 1842c301f34eSRichard Henderson } 184398cd9ca7SRichard Henderson ctx->null_cond.c = TCG_COND_ALWAYS; 184498cd9ca7SRichard Henderson } 1845c301f34eSRichard Henderson ctx->iaoq_n = -1; 1846c301f34eSRichard Henderson ctx->iaoq_n_var = next; 184798cd9ca7SRichard Henderson } else if (is_n && use_nullify_skip(ctx)) { 184898cd9ca7SRichard Henderson /* The (conditional) branch, B, nullifies the next insn, N, 184998cd9ca7SRichard Henderson and we're allowed to skip execution N (no single-step or 18504137cb83SRichard Henderson tracepoint in effect). Since the goto_ptr that we must use 185198cd9ca7SRichard Henderson for the indirect branch consumes no special resources, we 185298cd9ca7SRichard Henderson can (conditionally) skip B and continue execution. */ 185398cd9ca7SRichard Henderson /* The use_nullify_skip test implies we have a known control path. */ 185498cd9ca7SRichard Henderson tcg_debug_assert(ctx->iaoq_b != -1); 185598cd9ca7SRichard Henderson tcg_debug_assert(ctx->iaoq_n != -1); 185698cd9ca7SRichard Henderson 185798cd9ca7SRichard Henderson /* We do have to handle the non-local temporary, DEST, before 185898cd9ca7SRichard Henderson branching. Since IOAQ_F is not really live at this point, we 185998cd9ca7SRichard Henderson can simply store DEST optimistically. Similarly with IAOQ_B. */ 1860eaa3783bSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_f, dest); 1861eaa3783bSRichard Henderson tcg_gen_addi_reg(cpu_iaoq_b, dest, 4); 186298cd9ca7SRichard Henderson 186398cd9ca7SRichard Henderson nullify_over(ctx); 186498cd9ca7SRichard Henderson if (link != 0) { 1865eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_gr[link], ctx->iaoq_n); 186698cd9ca7SRichard Henderson } 18677f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr(); 1868869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 186998cd9ca7SRichard Henderson } else { 187098cd9ca7SRichard Henderson cond_prep(&ctx->null_cond); 187198cd9ca7SRichard Henderson c = ctx->null_cond.c; 187298cd9ca7SRichard Henderson a0 = ctx->null_cond.a0; 187398cd9ca7SRichard Henderson a1 = ctx->null_cond.a1; 187498cd9ca7SRichard Henderson 187598cd9ca7SRichard Henderson tmp = tcg_temp_new(); 187698cd9ca7SRichard Henderson next = get_temp(ctx); 187798cd9ca7SRichard Henderson 187898cd9ca7SRichard Henderson copy_iaoq_entry(tmp, ctx->iaoq_n, ctx->iaoq_n_var); 1879eaa3783bSRichard Henderson tcg_gen_movcond_reg(c, next, a0, a1, tmp, dest); 188098cd9ca7SRichard Henderson ctx->iaoq_n = -1; 188198cd9ca7SRichard Henderson ctx->iaoq_n_var = next; 188298cd9ca7SRichard Henderson 188398cd9ca7SRichard Henderson if (link != 0) { 1884eaa3783bSRichard Henderson tcg_gen_movcond_reg(c, cpu_gr[link], a0, a1, cpu_gr[link], tmp); 188598cd9ca7SRichard Henderson } 188698cd9ca7SRichard Henderson 188798cd9ca7SRichard Henderson if (is_n) { 188898cd9ca7SRichard Henderson /* The branch nullifies the next insn, which means the state of N 188998cd9ca7SRichard Henderson after the branch is the inverse of the state of N that applied 189098cd9ca7SRichard Henderson to the branch. */ 1891eaa3783bSRichard Henderson tcg_gen_setcond_reg(tcg_invert_cond(c), cpu_psw_n, a0, a1); 189298cd9ca7SRichard Henderson cond_free(&ctx->null_cond); 189398cd9ca7SRichard Henderson ctx->null_cond = cond_make_n(); 189498cd9ca7SRichard Henderson ctx->psw_n_nonzero = true; 189598cd9ca7SRichard Henderson } else { 189698cd9ca7SRichard Henderson cond_free(&ctx->null_cond); 189798cd9ca7SRichard Henderson } 189898cd9ca7SRichard Henderson } 189998cd9ca7SRichard Henderson 1900869051eaSRichard Henderson return DISAS_NEXT; 190198cd9ca7SRichard Henderson } 190298cd9ca7SRichard Henderson 1903660eefe1SRichard Henderson /* Implement 1904660eefe1SRichard Henderson * if (IAOQ_Front{30..31} < GR[b]{30..31}) 1905660eefe1SRichard Henderson * IAOQ_Next{30..31} ← GR[b]{30..31}; 1906660eefe1SRichard Henderson * else 1907660eefe1SRichard Henderson * IAOQ_Next{30..31} ← IAOQ_Front{30..31}; 1908660eefe1SRichard Henderson * which keeps the privilege level from being increased. 1909660eefe1SRichard Henderson */ 1910660eefe1SRichard Henderson static TCGv_reg do_ibranch_priv(DisasContext *ctx, TCGv_reg offset) 1911660eefe1SRichard Henderson { 1912660eefe1SRichard Henderson #ifdef CONFIG_USER_ONLY 1913660eefe1SRichard Henderson return offset; 1914660eefe1SRichard Henderson #else 1915660eefe1SRichard Henderson TCGv_reg dest; 1916660eefe1SRichard Henderson switch (ctx->privilege) { 1917660eefe1SRichard Henderson case 0: 1918660eefe1SRichard Henderson /* Privilege 0 is maximum and is allowed to decrease. */ 1919660eefe1SRichard Henderson return offset; 1920660eefe1SRichard Henderson case 3: 1921660eefe1SRichard Henderson /* Privilege 3 is minimum and is never allowed increase. */ 1922660eefe1SRichard Henderson dest = get_temp(ctx); 1923660eefe1SRichard Henderson tcg_gen_ori_reg(dest, offset, 3); 1924660eefe1SRichard Henderson break; 1925660eefe1SRichard Henderson default: 1926660eefe1SRichard Henderson dest = tcg_temp_new(); 1927660eefe1SRichard Henderson tcg_gen_andi_reg(dest, offset, -4); 1928660eefe1SRichard Henderson tcg_gen_ori_reg(dest, dest, ctx->privilege); 1929660eefe1SRichard Henderson tcg_gen_movcond_reg(TCG_COND_GTU, dest, dest, offset, dest, offset); 1930660eefe1SRichard Henderson tcg_temp_free(dest); 1931660eefe1SRichard Henderson break; 1932660eefe1SRichard Henderson } 1933660eefe1SRichard Henderson return dest; 1934660eefe1SRichard Henderson #endif 1935660eefe1SRichard Henderson } 1936660eefe1SRichard Henderson 1937ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY 19387ad439dfSRichard Henderson /* On Linux, page zero is normally marked execute only + gateway. 19397ad439dfSRichard Henderson Therefore normal read or write is supposed to fail, but specific 19407ad439dfSRichard Henderson offsets have kernel code mapped to raise permissions to implement 19417ad439dfSRichard Henderson system calls. Handling this via an explicit check here, rather 19427ad439dfSRichard Henderson in than the "be disp(sr2,r0)" instruction that probably sent us 19437ad439dfSRichard Henderson here, is the easiest way to handle the branch delay slot on the 19447ad439dfSRichard Henderson aforementioned BE. */ 1945869051eaSRichard Henderson static DisasJumpType do_page_zero(DisasContext *ctx) 19467ad439dfSRichard Henderson { 19477ad439dfSRichard Henderson /* If by some means we get here with PSW[N]=1, that implies that 19487ad439dfSRichard Henderson the B,GATE instruction would be skipped, and we'd fault on the 19497ad439dfSRichard Henderson next insn within the privilaged page. */ 19507ad439dfSRichard Henderson switch (ctx->null_cond.c) { 19517ad439dfSRichard Henderson case TCG_COND_NEVER: 19527ad439dfSRichard Henderson break; 19537ad439dfSRichard Henderson case TCG_COND_ALWAYS: 1954eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, 0); 19557ad439dfSRichard Henderson goto do_sigill; 19567ad439dfSRichard Henderson default: 19577ad439dfSRichard Henderson /* Since this is always the first (and only) insn within the 19587ad439dfSRichard Henderson TB, we should know the state of PSW[N] from TB->FLAGS. */ 19597ad439dfSRichard Henderson g_assert_not_reached(); 19607ad439dfSRichard Henderson } 19617ad439dfSRichard Henderson 19627ad439dfSRichard Henderson /* Check that we didn't arrive here via some means that allowed 19637ad439dfSRichard Henderson non-sequential instruction execution. Normally the PSW[B] bit 19647ad439dfSRichard Henderson detects this by disallowing the B,GATE instruction to execute 19657ad439dfSRichard Henderson under such conditions. */ 19667ad439dfSRichard Henderson if (ctx->iaoq_b != ctx->iaoq_f + 4) { 19677ad439dfSRichard Henderson goto do_sigill; 19687ad439dfSRichard Henderson } 19697ad439dfSRichard Henderson 19707ad439dfSRichard Henderson switch (ctx->iaoq_f) { 19717ad439dfSRichard Henderson case 0x00: /* Null pointer call */ 19722986721dSRichard Henderson gen_excp_1(EXCP_IMP); 1973869051eaSRichard Henderson return DISAS_NORETURN; 19747ad439dfSRichard Henderson 19757ad439dfSRichard Henderson case 0xb0: /* LWS */ 19767ad439dfSRichard Henderson gen_excp_1(EXCP_SYSCALL_LWS); 1977869051eaSRichard Henderson return DISAS_NORETURN; 19787ad439dfSRichard Henderson 19797ad439dfSRichard Henderson case 0xe0: /* SET_THREAD_POINTER */ 198035136a77SRichard Henderson tcg_gen_st_reg(cpu_gr[26], cpu_env, offsetof(CPUHPPAState, cr[27])); 1981eaa3783bSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_f, cpu_gr[31]); 1982eaa3783bSRichard Henderson tcg_gen_addi_reg(cpu_iaoq_b, cpu_iaoq_f, 4); 1983869051eaSRichard Henderson return DISAS_IAQ_N_UPDATED; 19847ad439dfSRichard Henderson 19857ad439dfSRichard Henderson case 0x100: /* SYSCALL */ 19867ad439dfSRichard Henderson gen_excp_1(EXCP_SYSCALL); 1987869051eaSRichard Henderson return DISAS_NORETURN; 19887ad439dfSRichard Henderson 19897ad439dfSRichard Henderson default: 19907ad439dfSRichard Henderson do_sigill: 19912986721dSRichard Henderson gen_excp_1(EXCP_ILL); 1992869051eaSRichard Henderson return DISAS_NORETURN; 19937ad439dfSRichard Henderson } 19947ad439dfSRichard Henderson } 1995ba1d0b44SRichard Henderson #endif 19967ad439dfSRichard Henderson 1997869051eaSRichard Henderson static DisasJumpType trans_nop(DisasContext *ctx, uint32_t insn, 1998b2167459SRichard Henderson const DisasInsn *di) 1999b2167459SRichard Henderson { 2000b2167459SRichard Henderson cond_free(&ctx->null_cond); 2001869051eaSRichard Henderson return DISAS_NEXT; 2002b2167459SRichard Henderson } 2003b2167459SRichard Henderson 2004869051eaSRichard Henderson static DisasJumpType trans_break(DisasContext *ctx, uint32_t insn, 200598a9cb79SRichard Henderson const DisasInsn *di) 200698a9cb79SRichard Henderson { 200798a9cb79SRichard Henderson nullify_over(ctx); 20081a19da0dSRichard Henderson return nullify_end(ctx, gen_excp_iir(ctx, EXCP_BREAK)); 200998a9cb79SRichard Henderson } 201098a9cb79SRichard Henderson 2011869051eaSRichard Henderson static DisasJumpType trans_sync(DisasContext *ctx, uint32_t insn, 201298a9cb79SRichard Henderson const DisasInsn *di) 201398a9cb79SRichard Henderson { 201498a9cb79SRichard Henderson /* No point in nullifying the memory barrier. */ 201598a9cb79SRichard Henderson tcg_gen_mb(TCG_BAR_SC | TCG_MO_ALL); 201698a9cb79SRichard Henderson 201798a9cb79SRichard Henderson cond_free(&ctx->null_cond); 2018869051eaSRichard Henderson return DISAS_NEXT; 201998a9cb79SRichard Henderson } 202098a9cb79SRichard Henderson 2021869051eaSRichard Henderson static DisasJumpType trans_mfia(DisasContext *ctx, uint32_t insn, 202298a9cb79SRichard Henderson const DisasInsn *di) 202398a9cb79SRichard Henderson { 202498a9cb79SRichard Henderson unsigned rt = extract32(insn, 0, 5); 2025eaa3783bSRichard Henderson TCGv_reg tmp = dest_gpr(ctx, rt); 2026eaa3783bSRichard Henderson tcg_gen_movi_reg(tmp, ctx->iaoq_f); 202798a9cb79SRichard Henderson save_gpr(ctx, rt, tmp); 202898a9cb79SRichard Henderson 202998a9cb79SRichard Henderson cond_free(&ctx->null_cond); 2030869051eaSRichard Henderson return DISAS_NEXT; 203198a9cb79SRichard Henderson } 203298a9cb79SRichard Henderson 2033869051eaSRichard Henderson static DisasJumpType trans_mfsp(DisasContext *ctx, uint32_t insn, 203498a9cb79SRichard Henderson const DisasInsn *di) 203598a9cb79SRichard Henderson { 203698a9cb79SRichard Henderson unsigned rt = extract32(insn, 0, 5); 203733423472SRichard Henderson unsigned rs = assemble_sr3(insn); 203833423472SRichard Henderson TCGv_i64 t0 = tcg_temp_new_i64(); 203933423472SRichard Henderson TCGv_reg t1 = tcg_temp_new(); 204098a9cb79SRichard Henderson 204133423472SRichard Henderson load_spr(ctx, t0, rs); 204233423472SRichard Henderson tcg_gen_shri_i64(t0, t0, 32); 204333423472SRichard Henderson tcg_gen_trunc_i64_reg(t1, t0); 204433423472SRichard Henderson 204533423472SRichard Henderson save_gpr(ctx, rt, t1); 204633423472SRichard Henderson tcg_temp_free(t1); 204733423472SRichard Henderson tcg_temp_free_i64(t0); 204898a9cb79SRichard Henderson 204998a9cb79SRichard Henderson cond_free(&ctx->null_cond); 2050869051eaSRichard Henderson return DISAS_NEXT; 205198a9cb79SRichard Henderson } 205298a9cb79SRichard Henderson 2053869051eaSRichard Henderson static DisasJumpType trans_mfctl(DisasContext *ctx, uint32_t insn, 205498a9cb79SRichard Henderson const DisasInsn *di) 205598a9cb79SRichard Henderson { 205698a9cb79SRichard Henderson unsigned rt = extract32(insn, 0, 5); 205798a9cb79SRichard Henderson unsigned ctl = extract32(insn, 21, 5); 2058eaa3783bSRichard Henderson TCGv_reg tmp; 205949c29d6cSRichard Henderson DisasJumpType ret; 206098a9cb79SRichard Henderson 206198a9cb79SRichard Henderson switch (ctl) { 206235136a77SRichard Henderson case CR_SAR: 206398a9cb79SRichard Henderson #ifdef TARGET_HPPA64 206498a9cb79SRichard Henderson if (extract32(insn, 14, 1) == 0) { 206598a9cb79SRichard Henderson /* MFSAR without ,W masks low 5 bits. */ 206698a9cb79SRichard Henderson tmp = dest_gpr(ctx, rt); 2067eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, cpu_sar, 31); 206898a9cb79SRichard Henderson save_gpr(ctx, rt, tmp); 206935136a77SRichard Henderson goto done; 207098a9cb79SRichard Henderson } 207198a9cb79SRichard Henderson #endif 207298a9cb79SRichard Henderson save_gpr(ctx, rt, cpu_sar); 207335136a77SRichard Henderson goto done; 207435136a77SRichard Henderson case CR_IT: /* Interval Timer */ 207535136a77SRichard Henderson /* FIXME: Respect PSW_S bit. */ 207635136a77SRichard Henderson nullify_over(ctx); 207798a9cb79SRichard Henderson tmp = dest_gpr(ctx, rt); 207849c29d6cSRichard Henderson if (ctx->base.tb->cflags & CF_USE_ICOUNT) { 207949c29d6cSRichard Henderson gen_io_start(); 208049c29d6cSRichard Henderson gen_helper_read_interval_timer(tmp); 208149c29d6cSRichard Henderson gen_io_end(); 208249c29d6cSRichard Henderson ret = DISAS_IAQ_N_STALE; 208349c29d6cSRichard Henderson } else { 208449c29d6cSRichard Henderson gen_helper_read_interval_timer(tmp); 208549c29d6cSRichard Henderson ret = DISAS_NEXT; 208649c29d6cSRichard Henderson } 208798a9cb79SRichard Henderson save_gpr(ctx, rt, tmp); 208849c29d6cSRichard Henderson return nullify_end(ctx, ret); 208998a9cb79SRichard Henderson case 26: 209098a9cb79SRichard Henderson case 27: 209198a9cb79SRichard Henderson break; 209298a9cb79SRichard Henderson default: 209398a9cb79SRichard Henderson /* All other control registers are privileged. */ 209435136a77SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG); 209535136a77SRichard Henderson break; 209698a9cb79SRichard Henderson } 209798a9cb79SRichard Henderson 209835136a77SRichard Henderson tmp = get_temp(ctx); 209935136a77SRichard Henderson tcg_gen_ld_reg(tmp, cpu_env, offsetof(CPUHPPAState, cr[ctl])); 210035136a77SRichard Henderson save_gpr(ctx, rt, tmp); 210135136a77SRichard Henderson 210235136a77SRichard Henderson done: 210398a9cb79SRichard Henderson cond_free(&ctx->null_cond); 2104869051eaSRichard Henderson return DISAS_NEXT; 210598a9cb79SRichard Henderson } 210698a9cb79SRichard Henderson 210733423472SRichard Henderson static DisasJumpType trans_mtsp(DisasContext *ctx, uint32_t insn, 210833423472SRichard Henderson const DisasInsn *di) 210933423472SRichard Henderson { 211033423472SRichard Henderson unsigned rr = extract32(insn, 16, 5); 211133423472SRichard Henderson unsigned rs = assemble_sr3(insn); 211233423472SRichard Henderson TCGv_i64 t64; 211333423472SRichard Henderson 211433423472SRichard Henderson if (rs >= 5) { 211533423472SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG); 211633423472SRichard Henderson } 211733423472SRichard Henderson nullify_over(ctx); 211833423472SRichard Henderson 211933423472SRichard Henderson t64 = tcg_temp_new_i64(); 212033423472SRichard Henderson tcg_gen_extu_reg_i64(t64, load_gpr(ctx, rr)); 212133423472SRichard Henderson tcg_gen_shli_i64(t64, t64, 32); 212233423472SRichard Henderson 212333423472SRichard Henderson if (rs >= 4) { 212433423472SRichard Henderson tcg_gen_st_i64(t64, cpu_env, offsetof(CPUHPPAState, sr[rs])); 2125494737b7SRichard Henderson ctx->tb_flags &= ~TB_FLAG_SR_SAME; 212633423472SRichard Henderson } else { 212733423472SRichard Henderson tcg_gen_mov_i64(cpu_sr[rs], t64); 212833423472SRichard Henderson } 212933423472SRichard Henderson tcg_temp_free_i64(t64); 213033423472SRichard Henderson 213133423472SRichard Henderson return nullify_end(ctx, DISAS_NEXT); 213233423472SRichard Henderson } 213333423472SRichard Henderson 2134869051eaSRichard Henderson static DisasJumpType trans_mtctl(DisasContext *ctx, uint32_t insn, 213598a9cb79SRichard Henderson const DisasInsn *di) 213698a9cb79SRichard Henderson { 213798a9cb79SRichard Henderson unsigned rin = extract32(insn, 16, 5); 213898a9cb79SRichard Henderson unsigned ctl = extract32(insn, 21, 5); 213935136a77SRichard Henderson TCGv_reg reg = load_gpr(ctx, rin); 2140eaa3783bSRichard Henderson TCGv_reg tmp; 214198a9cb79SRichard Henderson 214235136a77SRichard Henderson if (ctl == CR_SAR) { 214398a9cb79SRichard Henderson tmp = tcg_temp_new(); 214435136a77SRichard Henderson tcg_gen_andi_reg(tmp, reg, TARGET_REGISTER_BITS - 1); 214598a9cb79SRichard Henderson save_or_nullify(ctx, cpu_sar, tmp); 214698a9cb79SRichard Henderson tcg_temp_free(tmp); 214798a9cb79SRichard Henderson 214898a9cb79SRichard Henderson cond_free(&ctx->null_cond); 2149869051eaSRichard Henderson return DISAS_NEXT; 215098a9cb79SRichard Henderson } 215198a9cb79SRichard Henderson 215235136a77SRichard Henderson /* All other control registers are privileged or read-only. */ 215335136a77SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG); 215435136a77SRichard Henderson 21554f5f2548SRichard Henderson #ifdef CONFIG_USER_ONLY 21564f5f2548SRichard Henderson g_assert_not_reached(); 21574f5f2548SRichard Henderson #else 21584f5f2548SRichard Henderson DisasJumpType ret = DISAS_NEXT; 21594f5f2548SRichard Henderson 216035136a77SRichard Henderson nullify_over(ctx); 216135136a77SRichard Henderson switch (ctl) { 216235136a77SRichard Henderson case CR_IT: 216349c29d6cSRichard Henderson gen_helper_write_interval_timer(cpu_env, reg); 216435136a77SRichard Henderson break; 21654f5f2548SRichard Henderson case CR_EIRR: 21664f5f2548SRichard Henderson gen_helper_write_eirr(cpu_env, reg); 21674f5f2548SRichard Henderson break; 21684f5f2548SRichard Henderson case CR_EIEM: 21694f5f2548SRichard Henderson gen_helper_write_eiem(cpu_env, reg); 21704f5f2548SRichard Henderson ret = DISAS_IAQ_N_STALE_EXIT; 21714f5f2548SRichard Henderson break; 21724f5f2548SRichard Henderson 217335136a77SRichard Henderson case CR_IIASQ: 217435136a77SRichard Henderson case CR_IIAOQ: 217535136a77SRichard Henderson /* FIXME: Respect PSW_Q bit */ 217635136a77SRichard Henderson /* The write advances the queue and stores to the back element. */ 217735136a77SRichard Henderson tmp = get_temp(ctx); 217835136a77SRichard Henderson tcg_gen_ld_reg(tmp, cpu_env, 217935136a77SRichard Henderson offsetof(CPUHPPAState, cr_back[ctl - CR_IIASQ])); 218035136a77SRichard Henderson tcg_gen_st_reg(tmp, cpu_env, offsetof(CPUHPPAState, cr[ctl])); 218135136a77SRichard Henderson tcg_gen_st_reg(reg, cpu_env, 218235136a77SRichard Henderson offsetof(CPUHPPAState, cr_back[ctl - CR_IIASQ])); 218335136a77SRichard Henderson break; 218435136a77SRichard Henderson 218535136a77SRichard Henderson default: 218635136a77SRichard Henderson tcg_gen_st_reg(reg, cpu_env, offsetof(CPUHPPAState, cr[ctl])); 218735136a77SRichard Henderson break; 218835136a77SRichard Henderson } 21894f5f2548SRichard Henderson return nullify_end(ctx, ret); 21904f5f2548SRichard Henderson #endif 219135136a77SRichard Henderson } 219235136a77SRichard Henderson 2193869051eaSRichard Henderson static DisasJumpType trans_mtsarcm(DisasContext *ctx, uint32_t insn, 219498a9cb79SRichard Henderson const DisasInsn *di) 219598a9cb79SRichard Henderson { 219698a9cb79SRichard Henderson unsigned rin = extract32(insn, 16, 5); 2197eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 219898a9cb79SRichard Henderson 2199eaa3783bSRichard Henderson tcg_gen_not_reg(tmp, load_gpr(ctx, rin)); 2200eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, tmp, TARGET_REGISTER_BITS - 1); 220198a9cb79SRichard Henderson save_or_nullify(ctx, cpu_sar, tmp); 220298a9cb79SRichard Henderson tcg_temp_free(tmp); 220398a9cb79SRichard Henderson 220498a9cb79SRichard Henderson cond_free(&ctx->null_cond); 2205869051eaSRichard Henderson return DISAS_NEXT; 220698a9cb79SRichard Henderson } 220798a9cb79SRichard Henderson 2208869051eaSRichard Henderson static DisasJumpType trans_ldsid(DisasContext *ctx, uint32_t insn, 220998a9cb79SRichard Henderson const DisasInsn *di) 221098a9cb79SRichard Henderson { 221198a9cb79SRichard Henderson unsigned rt = extract32(insn, 0, 5); 2212eaa3783bSRichard Henderson TCGv_reg dest = dest_gpr(ctx, rt); 221398a9cb79SRichard Henderson 22142330504cSHelge Deller #ifdef CONFIG_USER_ONLY 22152330504cSHelge Deller /* We don't implement space registers in user mode. */ 2216eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 22172330504cSHelge Deller #else 22182330504cSHelge Deller unsigned rb = extract32(insn, 21, 5); 22192330504cSHelge Deller unsigned sp = extract32(insn, 14, 2); 22202330504cSHelge Deller TCGv_i64 t0 = tcg_temp_new_i64(); 22212330504cSHelge Deller 22222330504cSHelge Deller tcg_gen_mov_i64(t0, space_select(ctx, sp, load_gpr(ctx, rb))); 22232330504cSHelge Deller tcg_gen_shri_i64(t0, t0, 32); 22242330504cSHelge Deller tcg_gen_trunc_i64_reg(dest, t0); 22252330504cSHelge Deller 22262330504cSHelge Deller tcg_temp_free_i64(t0); 22272330504cSHelge Deller #endif 222898a9cb79SRichard Henderson save_gpr(ctx, rt, dest); 222998a9cb79SRichard Henderson 223098a9cb79SRichard Henderson cond_free(&ctx->null_cond); 2231869051eaSRichard Henderson return DISAS_NEXT; 223298a9cb79SRichard Henderson } 223398a9cb79SRichard Henderson 2234e1b5a5edSRichard Henderson #ifndef CONFIG_USER_ONLY 2235e1b5a5edSRichard Henderson /* Note that ssm/rsm instructions number PSW_W and PSW_E differently. */ 2236e1b5a5edSRichard Henderson static target_ureg extract_sm_imm(uint32_t insn) 2237e1b5a5edSRichard Henderson { 2238e1b5a5edSRichard Henderson target_ureg val = extract32(insn, 16, 10); 2239e1b5a5edSRichard Henderson 2240e1b5a5edSRichard Henderson if (val & PSW_SM_E) { 2241e1b5a5edSRichard Henderson val = (val & ~PSW_SM_E) | PSW_E; 2242e1b5a5edSRichard Henderson } 2243e1b5a5edSRichard Henderson if (val & PSW_SM_W) { 2244e1b5a5edSRichard Henderson val = (val & ~PSW_SM_W) | PSW_W; 2245e1b5a5edSRichard Henderson } 2246e1b5a5edSRichard Henderson return val; 2247e1b5a5edSRichard Henderson } 2248e1b5a5edSRichard Henderson 2249e1b5a5edSRichard Henderson static DisasJumpType trans_rsm(DisasContext *ctx, uint32_t insn, 2250e1b5a5edSRichard Henderson const DisasInsn *di) 2251e1b5a5edSRichard Henderson { 2252e1b5a5edSRichard Henderson unsigned rt = extract32(insn, 0, 5); 2253e1b5a5edSRichard Henderson target_ureg sm = extract_sm_imm(insn); 2254e1b5a5edSRichard Henderson TCGv_reg tmp; 2255e1b5a5edSRichard Henderson 2256e1b5a5edSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2257e1b5a5edSRichard Henderson nullify_over(ctx); 2258e1b5a5edSRichard Henderson 2259e1b5a5edSRichard Henderson tmp = get_temp(ctx); 2260e1b5a5edSRichard Henderson tcg_gen_ld_reg(tmp, cpu_env, offsetof(CPUHPPAState, psw)); 2261e1b5a5edSRichard Henderson tcg_gen_andi_reg(tmp, tmp, ~sm); 2262e1b5a5edSRichard Henderson gen_helper_swap_system_mask(tmp, cpu_env, tmp); 2263e1b5a5edSRichard Henderson save_gpr(ctx, rt, tmp); 2264e1b5a5edSRichard Henderson 2265e1b5a5edSRichard Henderson /* Exit the TB to recognize new interrupts, e.g. PSW_M. */ 2266e1b5a5edSRichard Henderson return nullify_end(ctx, DISAS_IAQ_N_STALE_EXIT); 2267e1b5a5edSRichard Henderson } 2268e1b5a5edSRichard Henderson 2269e1b5a5edSRichard Henderson static DisasJumpType trans_ssm(DisasContext *ctx, uint32_t insn, 2270e1b5a5edSRichard Henderson const DisasInsn *di) 2271e1b5a5edSRichard Henderson { 2272e1b5a5edSRichard Henderson unsigned rt = extract32(insn, 0, 5); 2273e1b5a5edSRichard Henderson target_ureg sm = extract_sm_imm(insn); 2274e1b5a5edSRichard Henderson TCGv_reg tmp; 2275e1b5a5edSRichard Henderson 2276e1b5a5edSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2277e1b5a5edSRichard Henderson nullify_over(ctx); 2278e1b5a5edSRichard Henderson 2279e1b5a5edSRichard Henderson tmp = get_temp(ctx); 2280e1b5a5edSRichard Henderson tcg_gen_ld_reg(tmp, cpu_env, offsetof(CPUHPPAState, psw)); 2281e1b5a5edSRichard Henderson tcg_gen_ori_reg(tmp, tmp, sm); 2282e1b5a5edSRichard Henderson gen_helper_swap_system_mask(tmp, cpu_env, tmp); 2283e1b5a5edSRichard Henderson save_gpr(ctx, rt, tmp); 2284e1b5a5edSRichard Henderson 2285e1b5a5edSRichard Henderson /* Exit the TB to recognize new interrupts, e.g. PSW_I. */ 2286e1b5a5edSRichard Henderson return nullify_end(ctx, DISAS_IAQ_N_STALE_EXIT); 2287e1b5a5edSRichard Henderson } 2288e1b5a5edSRichard Henderson 2289e1b5a5edSRichard Henderson static DisasJumpType trans_mtsm(DisasContext *ctx, uint32_t insn, 2290e1b5a5edSRichard Henderson const DisasInsn *di) 2291e1b5a5edSRichard Henderson { 2292e1b5a5edSRichard Henderson unsigned rr = extract32(insn, 16, 5); 2293e1b5a5edSRichard Henderson TCGv_reg tmp, reg; 2294e1b5a5edSRichard Henderson 2295e1b5a5edSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2296e1b5a5edSRichard Henderson nullify_over(ctx); 2297e1b5a5edSRichard Henderson 2298e1b5a5edSRichard Henderson reg = load_gpr(ctx, rr); 2299e1b5a5edSRichard Henderson tmp = get_temp(ctx); 2300e1b5a5edSRichard Henderson gen_helper_swap_system_mask(tmp, cpu_env, reg); 2301e1b5a5edSRichard Henderson 2302e1b5a5edSRichard Henderson /* Exit the TB to recognize new interrupts. */ 2303e1b5a5edSRichard Henderson return nullify_end(ctx, DISAS_IAQ_N_STALE_EXIT); 2304e1b5a5edSRichard Henderson } 2305f49b3537SRichard Henderson 2306f49b3537SRichard Henderson static DisasJumpType trans_rfi(DisasContext *ctx, uint32_t insn, 2307f49b3537SRichard Henderson const DisasInsn *di) 2308f49b3537SRichard Henderson { 2309f49b3537SRichard Henderson unsigned comp = extract32(insn, 5, 4); 2310f49b3537SRichard Henderson 2311f49b3537SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2312f49b3537SRichard Henderson nullify_over(ctx); 2313f49b3537SRichard Henderson 2314f49b3537SRichard Henderson if (comp == 5) { 2315f49b3537SRichard Henderson gen_helper_rfi_r(cpu_env); 2316f49b3537SRichard Henderson } else { 2317f49b3537SRichard Henderson gen_helper_rfi(cpu_env); 2318f49b3537SRichard Henderson } 2319f49b3537SRichard Henderson if (ctx->base.singlestep_enabled) { 2320f49b3537SRichard Henderson gen_excp_1(EXCP_DEBUG); 2321f49b3537SRichard Henderson } else { 2322f49b3537SRichard Henderson tcg_gen_exit_tb(0); 2323f49b3537SRichard Henderson } 2324f49b3537SRichard Henderson 2325f49b3537SRichard Henderson /* Exit the TB to recognize new interrupts. */ 2326f49b3537SRichard Henderson return nullify_end(ctx, DISAS_NORETURN); 2327f49b3537SRichard Henderson } 23286210db05SHelge Deller 23296210db05SHelge Deller static DisasJumpType gen_hlt(DisasContext *ctx, int reset) 23306210db05SHelge Deller { 23316210db05SHelge Deller CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 23326210db05SHelge Deller nullify_over(ctx); 23336210db05SHelge Deller if (reset) { 23346210db05SHelge Deller gen_helper_reset(cpu_env); 23356210db05SHelge Deller } else { 23366210db05SHelge Deller gen_helper_halt(cpu_env); 23376210db05SHelge Deller } 23386210db05SHelge Deller return nullify_end(ctx, DISAS_NORETURN); 23396210db05SHelge Deller } 2340e1b5a5edSRichard Henderson #endif /* !CONFIG_USER_ONLY */ 2341e1b5a5edSRichard Henderson 234298a9cb79SRichard Henderson static const DisasInsn table_system[] = { 234398a9cb79SRichard Henderson { 0x00000000u, 0xfc001fe0u, trans_break }, 234433423472SRichard Henderson { 0x00001820u, 0xffe01fffu, trans_mtsp }, 234598a9cb79SRichard Henderson { 0x00001840u, 0xfc00ffffu, trans_mtctl }, 234698a9cb79SRichard Henderson { 0x016018c0u, 0xffe0ffffu, trans_mtsarcm }, 234798a9cb79SRichard Henderson { 0x000014a0u, 0xffffffe0u, trans_mfia }, 234898a9cb79SRichard Henderson { 0x000004a0u, 0xffff1fe0u, trans_mfsp }, 23497f221b07SRichard Henderson { 0x000008a0u, 0xfc1fbfe0u, trans_mfctl }, 2350e216a77eSRichard Henderson { 0x00000400u, 0xffffffffu, trans_sync }, /* sync */ 2351e216a77eSRichard Henderson { 0x00100400u, 0xffffffffu, trans_sync }, /* syncdma */ 235298a9cb79SRichard Henderson { 0x000010a0u, 0xfc1f3fe0u, trans_ldsid }, 2353e1b5a5edSRichard Henderson #ifndef CONFIG_USER_ONLY 2354e1b5a5edSRichard Henderson { 0x00000e60u, 0xfc00ffe0u, trans_rsm }, 2355e1b5a5edSRichard Henderson { 0x00000d60u, 0xfc00ffe0u, trans_ssm }, 2356e1b5a5edSRichard Henderson { 0x00001860u, 0xffe0ffffu, trans_mtsm }, 2357f49b3537SRichard Henderson { 0x00000c00u, 0xfffffe1fu, trans_rfi }, 2358e1b5a5edSRichard Henderson #endif 235998a9cb79SRichard Henderson }; 236098a9cb79SRichard Henderson 2361869051eaSRichard Henderson static DisasJumpType trans_base_idx_mod(DisasContext *ctx, uint32_t insn, 236298a9cb79SRichard Henderson const DisasInsn *di) 236398a9cb79SRichard Henderson { 236498a9cb79SRichard Henderson unsigned rb = extract32(insn, 21, 5); 236598a9cb79SRichard Henderson unsigned rx = extract32(insn, 16, 5); 2366eaa3783bSRichard Henderson TCGv_reg dest = dest_gpr(ctx, rb); 2367eaa3783bSRichard Henderson TCGv_reg src1 = load_gpr(ctx, rb); 2368eaa3783bSRichard Henderson TCGv_reg src2 = load_gpr(ctx, rx); 236998a9cb79SRichard Henderson 237098a9cb79SRichard Henderson /* The only thing we need to do is the base register modification. */ 2371eaa3783bSRichard Henderson tcg_gen_add_reg(dest, src1, src2); 237298a9cb79SRichard Henderson save_gpr(ctx, rb, dest); 237398a9cb79SRichard Henderson 237498a9cb79SRichard Henderson cond_free(&ctx->null_cond); 2375869051eaSRichard Henderson return DISAS_NEXT; 237698a9cb79SRichard Henderson } 237798a9cb79SRichard Henderson 2378869051eaSRichard Henderson static DisasJumpType trans_probe(DisasContext *ctx, uint32_t insn, 237998a9cb79SRichard Henderson const DisasInsn *di) 238098a9cb79SRichard Henderson { 238198a9cb79SRichard Henderson unsigned rt = extract32(insn, 0, 5); 238286f8d05fSRichard Henderson unsigned sp = extract32(insn, 14, 2); 2383*eed14219SRichard Henderson unsigned rr = extract32(insn, 16, 5); 238498a9cb79SRichard Henderson unsigned rb = extract32(insn, 21, 5); 238598a9cb79SRichard Henderson unsigned is_write = extract32(insn, 6, 1); 2386*eed14219SRichard Henderson unsigned is_imm = extract32(insn, 13, 1); 238786f8d05fSRichard Henderson TCGv_reg dest, ofs; 2388*eed14219SRichard Henderson TCGv_i32 level, want; 238986f8d05fSRichard Henderson TCGv_tl addr; 239098a9cb79SRichard Henderson 239198a9cb79SRichard Henderson nullify_over(ctx); 239298a9cb79SRichard Henderson 239398a9cb79SRichard Henderson dest = dest_gpr(ctx, rt); 239486f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, 0, 0, 0, sp, 0, false); 2395*eed14219SRichard Henderson 2396*eed14219SRichard Henderson if (is_imm) { 2397*eed14219SRichard Henderson level = tcg_const_i32(extract32(insn, 16, 2)); 239898a9cb79SRichard Henderson } else { 2399*eed14219SRichard Henderson level = tcg_temp_new_i32(); 2400*eed14219SRichard Henderson tcg_gen_trunc_reg_i32(level, load_gpr(ctx, rr)); 2401*eed14219SRichard Henderson tcg_gen_andi_i32(level, level, 3); 240298a9cb79SRichard Henderson } 2403*eed14219SRichard Henderson want = tcg_const_i32(is_write ? PAGE_WRITE : PAGE_READ); 2404*eed14219SRichard Henderson 2405*eed14219SRichard Henderson gen_helper_probe(dest, cpu_env, addr, level, want); 2406*eed14219SRichard Henderson 2407*eed14219SRichard Henderson tcg_temp_free_i32(want); 2408*eed14219SRichard Henderson tcg_temp_free_i32(level); 2409*eed14219SRichard Henderson 241098a9cb79SRichard Henderson save_gpr(ctx, rt, dest); 2411869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 241298a9cb79SRichard Henderson } 241398a9cb79SRichard Henderson 24148d6ae7fbSRichard Henderson #ifndef CONFIG_USER_ONLY 24158d6ae7fbSRichard Henderson static DisasJumpType trans_ixtlbx(DisasContext *ctx, uint32_t insn, 24168d6ae7fbSRichard Henderson const DisasInsn *di) 24178d6ae7fbSRichard Henderson { 24188d6ae7fbSRichard Henderson unsigned sp; 24198d6ae7fbSRichard Henderson unsigned rr = extract32(insn, 16, 5); 24208d6ae7fbSRichard Henderson unsigned rb = extract32(insn, 21, 5); 24218d6ae7fbSRichard Henderson unsigned is_data = insn & 0x1000; 24228d6ae7fbSRichard Henderson unsigned is_addr = insn & 0x40; 24238d6ae7fbSRichard Henderson TCGv_tl addr; 24248d6ae7fbSRichard Henderson TCGv_reg ofs, reg; 24258d6ae7fbSRichard Henderson 24268d6ae7fbSRichard Henderson if (is_data) { 24278d6ae7fbSRichard Henderson sp = extract32(insn, 14, 2); 24288d6ae7fbSRichard Henderson } else { 24298d6ae7fbSRichard Henderson sp = ~assemble_sr3(insn); 24308d6ae7fbSRichard Henderson } 24318d6ae7fbSRichard Henderson 24328d6ae7fbSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 24338d6ae7fbSRichard Henderson nullify_over(ctx); 24348d6ae7fbSRichard Henderson 24358d6ae7fbSRichard Henderson form_gva(ctx, &addr, &ofs, rb, 0, 0, 0, sp, 0, false); 24368d6ae7fbSRichard Henderson reg = load_gpr(ctx, rr); 24378d6ae7fbSRichard Henderson if (is_addr) { 24388d6ae7fbSRichard Henderson gen_helper_itlba(cpu_env, addr, reg); 24398d6ae7fbSRichard Henderson } else { 24408d6ae7fbSRichard Henderson gen_helper_itlbp(cpu_env, addr, reg); 24418d6ae7fbSRichard Henderson } 24428d6ae7fbSRichard Henderson 24438d6ae7fbSRichard Henderson /* Exit TB for ITLB change if mmu is enabled. This *should* not be 24448d6ae7fbSRichard Henderson the case, since the OS TLB fill handler runs with mmu disabled. */ 2445494737b7SRichard Henderson return nullify_end(ctx, !is_data && (ctx->tb_flags & PSW_C) 24468d6ae7fbSRichard Henderson ? DISAS_IAQ_N_STALE : DISAS_NEXT); 24478d6ae7fbSRichard Henderson } 244863300a00SRichard Henderson 244963300a00SRichard Henderson static DisasJumpType trans_pxtlbx(DisasContext *ctx, uint32_t insn, 245063300a00SRichard Henderson const DisasInsn *di) 245163300a00SRichard Henderson { 245263300a00SRichard Henderson unsigned m = extract32(insn, 5, 1); 245363300a00SRichard Henderson unsigned sp; 245463300a00SRichard Henderson unsigned rx = extract32(insn, 16, 5); 245563300a00SRichard Henderson unsigned rb = extract32(insn, 21, 5); 245663300a00SRichard Henderson unsigned is_data = insn & 0x1000; 245763300a00SRichard Henderson unsigned is_local = insn & 0x40; 245863300a00SRichard Henderson TCGv_tl addr; 245963300a00SRichard Henderson TCGv_reg ofs; 246063300a00SRichard Henderson 246163300a00SRichard Henderson if (is_data) { 246263300a00SRichard Henderson sp = extract32(insn, 14, 2); 246363300a00SRichard Henderson } else { 246463300a00SRichard Henderson sp = ~assemble_sr3(insn); 246563300a00SRichard Henderson } 246663300a00SRichard Henderson 246763300a00SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 246863300a00SRichard Henderson nullify_over(ctx); 246963300a00SRichard Henderson 247063300a00SRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, 0, 0, sp, m, false); 247163300a00SRichard Henderson if (m) { 247263300a00SRichard Henderson save_gpr(ctx, rb, ofs); 247363300a00SRichard Henderson } 247463300a00SRichard Henderson if (is_local) { 247563300a00SRichard Henderson gen_helper_ptlbe(cpu_env); 247663300a00SRichard Henderson } else { 247763300a00SRichard Henderson gen_helper_ptlb(cpu_env, addr); 247863300a00SRichard Henderson } 247963300a00SRichard Henderson 248063300a00SRichard Henderson /* Exit TB for TLB change if mmu is enabled. */ 2481494737b7SRichard Henderson return nullify_end(ctx, !is_data && (ctx->tb_flags & PSW_C) 248263300a00SRichard Henderson ? DISAS_IAQ_N_STALE : DISAS_NEXT); 248363300a00SRichard Henderson } 24842dfcca9fSRichard Henderson 24852dfcca9fSRichard Henderson static DisasJumpType trans_lpa(DisasContext *ctx, uint32_t insn, 24862dfcca9fSRichard Henderson const DisasInsn *di) 24872dfcca9fSRichard Henderson { 24882dfcca9fSRichard Henderson unsigned rt = extract32(insn, 0, 5); 24892dfcca9fSRichard Henderson unsigned m = extract32(insn, 5, 1); 24902dfcca9fSRichard Henderson unsigned sp = extract32(insn, 14, 2); 24912dfcca9fSRichard Henderson unsigned rx = extract32(insn, 16, 5); 24922dfcca9fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 24932dfcca9fSRichard Henderson TCGv_tl vaddr; 24942dfcca9fSRichard Henderson TCGv_reg ofs, paddr; 24952dfcca9fSRichard Henderson 24962dfcca9fSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 24972dfcca9fSRichard Henderson nullify_over(ctx); 24982dfcca9fSRichard Henderson 24992dfcca9fSRichard Henderson form_gva(ctx, &vaddr, &ofs, rb, rx, 0, 0, sp, m, false); 25002dfcca9fSRichard Henderson 25012dfcca9fSRichard Henderson paddr = tcg_temp_new(); 25022dfcca9fSRichard Henderson gen_helper_lpa(paddr, cpu_env, vaddr); 25032dfcca9fSRichard Henderson 25042dfcca9fSRichard Henderson /* Note that physical address result overrides base modification. */ 25052dfcca9fSRichard Henderson if (m) { 25062dfcca9fSRichard Henderson save_gpr(ctx, rb, ofs); 25072dfcca9fSRichard Henderson } 25082dfcca9fSRichard Henderson save_gpr(ctx, rt, paddr); 25092dfcca9fSRichard Henderson tcg_temp_free(paddr); 25102dfcca9fSRichard Henderson 25112dfcca9fSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 25122dfcca9fSRichard Henderson } 251343a97b81SRichard Henderson 251443a97b81SRichard Henderson static DisasJumpType trans_lci(DisasContext *ctx, uint32_t insn, 251543a97b81SRichard Henderson const DisasInsn *di) 251643a97b81SRichard Henderson { 251743a97b81SRichard Henderson unsigned rt = extract32(insn, 0, 5); 251843a97b81SRichard Henderson TCGv_reg ci; 251943a97b81SRichard Henderson 252043a97b81SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 252143a97b81SRichard Henderson 252243a97b81SRichard Henderson /* The Coherence Index is an implementation-defined function of the 252343a97b81SRichard Henderson physical address. Two addresses with the same CI have a coherent 252443a97b81SRichard Henderson view of the cache. Our implementation is to return 0 for all, 252543a97b81SRichard Henderson since the entire address space is coherent. */ 252643a97b81SRichard Henderson ci = tcg_const_reg(0); 252743a97b81SRichard Henderson save_gpr(ctx, rt, ci); 252843a97b81SRichard Henderson tcg_temp_free(ci); 252943a97b81SRichard Henderson 253043a97b81SRichard Henderson return DISAS_NEXT; 253143a97b81SRichard Henderson } 25328d6ae7fbSRichard Henderson #endif /* !CONFIG_USER_ONLY */ 25338d6ae7fbSRichard Henderson 253498a9cb79SRichard Henderson static const DisasInsn table_mem_mgmt[] = { 253598a9cb79SRichard Henderson { 0x04003280u, 0xfc003fffu, trans_nop }, /* fdc, disp */ 253698a9cb79SRichard Henderson { 0x04001280u, 0xfc003fffu, trans_nop }, /* fdc, index */ 253798a9cb79SRichard Henderson { 0x040012a0u, 0xfc003fffu, trans_base_idx_mod }, /* fdc, index, base mod */ 253898a9cb79SRichard Henderson { 0x040012c0u, 0xfc003fffu, trans_nop }, /* fdce */ 253998a9cb79SRichard Henderson { 0x040012e0u, 0xfc003fffu, trans_base_idx_mod }, /* fdce, base mod */ 254098a9cb79SRichard Henderson { 0x04000280u, 0xfc001fffu, trans_nop }, /* fic 0a */ 254198a9cb79SRichard Henderson { 0x040002a0u, 0xfc001fffu, trans_base_idx_mod }, /* fic 0a, base mod */ 254298a9cb79SRichard Henderson { 0x040013c0u, 0xfc003fffu, trans_nop }, /* fic 4f */ 254398a9cb79SRichard Henderson { 0x040013e0u, 0xfc003fffu, trans_base_idx_mod }, /* fic 4f, base mod */ 254498a9cb79SRichard Henderson { 0x040002c0u, 0xfc001fffu, trans_nop }, /* fice */ 254598a9cb79SRichard Henderson { 0x040002e0u, 0xfc001fffu, trans_base_idx_mod }, /* fice, base mod */ 254698a9cb79SRichard Henderson { 0x04002700u, 0xfc003fffu, trans_nop }, /* pdc */ 254798a9cb79SRichard Henderson { 0x04002720u, 0xfc003fffu, trans_base_idx_mod }, /* pdc, base mod */ 254898a9cb79SRichard Henderson { 0x04001180u, 0xfc003fa0u, trans_probe }, /* probe */ 254998a9cb79SRichard Henderson { 0x04003180u, 0xfc003fa0u, trans_probe }, /* probei */ 25508d6ae7fbSRichard Henderson #ifndef CONFIG_USER_ONLY 25518d6ae7fbSRichard Henderson { 0x04000000u, 0xfc001fffu, trans_ixtlbx }, /* iitlbp */ 25528d6ae7fbSRichard Henderson { 0x04000040u, 0xfc001fffu, trans_ixtlbx }, /* iitlba */ 25538d6ae7fbSRichard Henderson { 0x04001000u, 0xfc001fffu, trans_ixtlbx }, /* idtlbp */ 25548d6ae7fbSRichard Henderson { 0x04001040u, 0xfc001fffu, trans_ixtlbx }, /* idtlba */ 255563300a00SRichard Henderson { 0x04000200u, 0xfc001fdfu, trans_pxtlbx }, /* pitlb */ 255663300a00SRichard Henderson { 0x04000240u, 0xfc001fdfu, trans_pxtlbx }, /* pitlbe */ 255763300a00SRichard Henderson { 0x04001200u, 0xfc001fdfu, trans_pxtlbx }, /* pdtlb */ 255863300a00SRichard Henderson { 0x04001240u, 0xfc001fdfu, trans_pxtlbx }, /* pdtlbe */ 25592dfcca9fSRichard Henderson { 0x04001340u, 0xfc003fc0u, trans_lpa }, 256043a97b81SRichard Henderson { 0x04001300u, 0xfc003fe0u, trans_lci }, 25618d6ae7fbSRichard Henderson #endif 256298a9cb79SRichard Henderson }; 256398a9cb79SRichard Henderson 2564869051eaSRichard Henderson static DisasJumpType trans_add(DisasContext *ctx, uint32_t insn, 2565b2167459SRichard Henderson const DisasInsn *di) 2566b2167459SRichard Henderson { 2567b2167459SRichard Henderson unsigned r2 = extract32(insn, 21, 5); 2568b2167459SRichard Henderson unsigned r1 = extract32(insn, 16, 5); 2569b2167459SRichard Henderson unsigned cf = extract32(insn, 12, 4); 2570b2167459SRichard Henderson unsigned ext = extract32(insn, 8, 4); 2571b2167459SRichard Henderson unsigned shift = extract32(insn, 6, 2); 2572b2167459SRichard Henderson unsigned rt = extract32(insn, 0, 5); 2573eaa3783bSRichard Henderson TCGv_reg tcg_r1, tcg_r2; 2574b2167459SRichard Henderson bool is_c = false; 2575b2167459SRichard Henderson bool is_l = false; 2576b2167459SRichard Henderson bool is_tc = false; 2577b2167459SRichard Henderson bool is_tsv = false; 2578869051eaSRichard Henderson DisasJumpType ret; 2579b2167459SRichard Henderson 2580b2167459SRichard Henderson switch (ext) { 2581b2167459SRichard Henderson case 0x6: /* ADD, SHLADD */ 2582b2167459SRichard Henderson break; 2583b2167459SRichard Henderson case 0xa: /* ADD,L, SHLADD,L */ 2584b2167459SRichard Henderson is_l = true; 2585b2167459SRichard Henderson break; 2586b2167459SRichard Henderson case 0xe: /* ADD,TSV, SHLADD,TSV (1) */ 2587b2167459SRichard Henderson is_tsv = true; 2588b2167459SRichard Henderson break; 2589b2167459SRichard Henderson case 0x7: /* ADD,C */ 2590b2167459SRichard Henderson is_c = true; 2591b2167459SRichard Henderson break; 2592b2167459SRichard Henderson case 0xf: /* ADD,C,TSV */ 2593b2167459SRichard Henderson is_c = is_tsv = true; 2594b2167459SRichard Henderson break; 2595b2167459SRichard Henderson default: 2596b2167459SRichard Henderson return gen_illegal(ctx); 2597b2167459SRichard Henderson } 2598b2167459SRichard Henderson 2599b2167459SRichard Henderson if (cf) { 2600b2167459SRichard Henderson nullify_over(ctx); 2601b2167459SRichard Henderson } 2602b2167459SRichard Henderson tcg_r1 = load_gpr(ctx, r1); 2603b2167459SRichard Henderson tcg_r2 = load_gpr(ctx, r2); 2604b2167459SRichard Henderson ret = do_add(ctx, rt, tcg_r1, tcg_r2, shift, is_l, is_tsv, is_tc, is_c, cf); 2605b2167459SRichard Henderson return nullify_end(ctx, ret); 2606b2167459SRichard Henderson } 2607b2167459SRichard Henderson 2608869051eaSRichard Henderson static DisasJumpType trans_sub(DisasContext *ctx, uint32_t insn, 2609b2167459SRichard Henderson const DisasInsn *di) 2610b2167459SRichard Henderson { 2611b2167459SRichard Henderson unsigned r2 = extract32(insn, 21, 5); 2612b2167459SRichard Henderson unsigned r1 = extract32(insn, 16, 5); 2613b2167459SRichard Henderson unsigned cf = extract32(insn, 12, 4); 2614b2167459SRichard Henderson unsigned ext = extract32(insn, 6, 6); 2615b2167459SRichard Henderson unsigned rt = extract32(insn, 0, 5); 2616eaa3783bSRichard Henderson TCGv_reg tcg_r1, tcg_r2; 2617b2167459SRichard Henderson bool is_b = false; 2618b2167459SRichard Henderson bool is_tc = false; 2619b2167459SRichard Henderson bool is_tsv = false; 2620869051eaSRichard Henderson DisasJumpType ret; 2621b2167459SRichard Henderson 2622b2167459SRichard Henderson switch (ext) { 2623b2167459SRichard Henderson case 0x10: /* SUB */ 2624b2167459SRichard Henderson break; 2625b2167459SRichard Henderson case 0x30: /* SUB,TSV */ 2626b2167459SRichard Henderson is_tsv = true; 2627b2167459SRichard Henderson break; 2628b2167459SRichard Henderson case 0x14: /* SUB,B */ 2629b2167459SRichard Henderson is_b = true; 2630b2167459SRichard Henderson break; 2631b2167459SRichard Henderson case 0x34: /* SUB,B,TSV */ 2632b2167459SRichard Henderson is_b = is_tsv = true; 2633b2167459SRichard Henderson break; 2634b2167459SRichard Henderson case 0x13: /* SUB,TC */ 2635b2167459SRichard Henderson is_tc = true; 2636b2167459SRichard Henderson break; 2637b2167459SRichard Henderson case 0x33: /* SUB,TSV,TC */ 2638b2167459SRichard Henderson is_tc = is_tsv = true; 2639b2167459SRichard Henderson break; 2640b2167459SRichard Henderson default: 2641b2167459SRichard Henderson return gen_illegal(ctx); 2642b2167459SRichard Henderson } 2643b2167459SRichard Henderson 2644b2167459SRichard Henderson if (cf) { 2645b2167459SRichard Henderson nullify_over(ctx); 2646b2167459SRichard Henderson } 2647b2167459SRichard Henderson tcg_r1 = load_gpr(ctx, r1); 2648b2167459SRichard Henderson tcg_r2 = load_gpr(ctx, r2); 2649b2167459SRichard Henderson ret = do_sub(ctx, rt, tcg_r1, tcg_r2, is_tsv, is_b, is_tc, cf); 2650b2167459SRichard Henderson return nullify_end(ctx, ret); 2651b2167459SRichard Henderson } 2652b2167459SRichard Henderson 2653869051eaSRichard Henderson static DisasJumpType trans_log(DisasContext *ctx, uint32_t insn, 2654b2167459SRichard Henderson const DisasInsn *di) 2655b2167459SRichard Henderson { 2656b2167459SRichard Henderson unsigned r2 = extract32(insn, 21, 5); 2657b2167459SRichard Henderson unsigned r1 = extract32(insn, 16, 5); 2658b2167459SRichard Henderson unsigned cf = extract32(insn, 12, 4); 2659b2167459SRichard Henderson unsigned rt = extract32(insn, 0, 5); 2660eaa3783bSRichard Henderson TCGv_reg tcg_r1, tcg_r2; 2661869051eaSRichard Henderson DisasJumpType ret; 2662b2167459SRichard Henderson 2663b2167459SRichard Henderson if (cf) { 2664b2167459SRichard Henderson nullify_over(ctx); 2665b2167459SRichard Henderson } 2666b2167459SRichard Henderson tcg_r1 = load_gpr(ctx, r1); 2667b2167459SRichard Henderson tcg_r2 = load_gpr(ctx, r2); 2668eff235ebSPaolo Bonzini ret = do_log(ctx, rt, tcg_r1, tcg_r2, cf, di->f.ttt); 2669b2167459SRichard Henderson return nullify_end(ctx, ret); 2670b2167459SRichard Henderson } 2671b2167459SRichard Henderson 2672b2167459SRichard Henderson /* OR r,0,t -> COPY (according to gas) */ 2673869051eaSRichard Henderson static DisasJumpType trans_copy(DisasContext *ctx, uint32_t insn, 2674b2167459SRichard Henderson const DisasInsn *di) 2675b2167459SRichard Henderson { 2676b2167459SRichard Henderson unsigned r1 = extract32(insn, 16, 5); 2677b2167459SRichard Henderson unsigned rt = extract32(insn, 0, 5); 2678b2167459SRichard Henderson 2679b2167459SRichard Henderson if (r1 == 0) { 2680eaa3783bSRichard Henderson TCGv_reg dest = dest_gpr(ctx, rt); 2681eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 2682b2167459SRichard Henderson save_gpr(ctx, rt, dest); 2683b2167459SRichard Henderson } else { 2684b2167459SRichard Henderson save_gpr(ctx, rt, cpu_gr[r1]); 2685b2167459SRichard Henderson } 2686b2167459SRichard Henderson cond_free(&ctx->null_cond); 2687869051eaSRichard Henderson return DISAS_NEXT; 2688b2167459SRichard Henderson } 2689b2167459SRichard Henderson 2690869051eaSRichard Henderson static DisasJumpType trans_cmpclr(DisasContext *ctx, uint32_t insn, 2691b2167459SRichard Henderson const DisasInsn *di) 2692b2167459SRichard Henderson { 2693b2167459SRichard Henderson unsigned r2 = extract32(insn, 21, 5); 2694b2167459SRichard Henderson unsigned r1 = extract32(insn, 16, 5); 2695b2167459SRichard Henderson unsigned cf = extract32(insn, 12, 4); 2696b2167459SRichard Henderson unsigned rt = extract32(insn, 0, 5); 2697eaa3783bSRichard Henderson TCGv_reg tcg_r1, tcg_r2; 2698869051eaSRichard Henderson DisasJumpType ret; 2699b2167459SRichard Henderson 2700b2167459SRichard Henderson if (cf) { 2701b2167459SRichard Henderson nullify_over(ctx); 2702b2167459SRichard Henderson } 2703b2167459SRichard Henderson tcg_r1 = load_gpr(ctx, r1); 2704b2167459SRichard Henderson tcg_r2 = load_gpr(ctx, r2); 2705b2167459SRichard Henderson ret = do_cmpclr(ctx, rt, tcg_r1, tcg_r2, cf); 2706b2167459SRichard Henderson return nullify_end(ctx, ret); 2707b2167459SRichard Henderson } 2708b2167459SRichard Henderson 2709869051eaSRichard Henderson static DisasJumpType trans_uxor(DisasContext *ctx, uint32_t insn, 2710b2167459SRichard Henderson const DisasInsn *di) 2711b2167459SRichard Henderson { 2712b2167459SRichard Henderson unsigned r2 = extract32(insn, 21, 5); 2713b2167459SRichard Henderson unsigned r1 = extract32(insn, 16, 5); 2714b2167459SRichard Henderson unsigned cf = extract32(insn, 12, 4); 2715b2167459SRichard Henderson unsigned rt = extract32(insn, 0, 5); 2716eaa3783bSRichard Henderson TCGv_reg tcg_r1, tcg_r2; 2717869051eaSRichard Henderson DisasJumpType ret; 2718b2167459SRichard Henderson 2719b2167459SRichard Henderson if (cf) { 2720b2167459SRichard Henderson nullify_over(ctx); 2721b2167459SRichard Henderson } 2722b2167459SRichard Henderson tcg_r1 = load_gpr(ctx, r1); 2723b2167459SRichard Henderson tcg_r2 = load_gpr(ctx, r2); 2724eaa3783bSRichard Henderson ret = do_unit(ctx, rt, tcg_r1, tcg_r2, cf, false, tcg_gen_xor_reg); 2725b2167459SRichard Henderson return nullify_end(ctx, ret); 2726b2167459SRichard Henderson } 2727b2167459SRichard Henderson 2728869051eaSRichard Henderson static DisasJumpType trans_uaddcm(DisasContext *ctx, uint32_t insn, 2729b2167459SRichard Henderson const DisasInsn *di) 2730b2167459SRichard Henderson { 2731b2167459SRichard Henderson unsigned r2 = extract32(insn, 21, 5); 2732b2167459SRichard Henderson unsigned r1 = extract32(insn, 16, 5); 2733b2167459SRichard Henderson unsigned cf = extract32(insn, 12, 4); 2734b2167459SRichard Henderson unsigned is_tc = extract32(insn, 6, 1); 2735b2167459SRichard Henderson unsigned rt = extract32(insn, 0, 5); 2736eaa3783bSRichard Henderson TCGv_reg tcg_r1, tcg_r2, tmp; 2737869051eaSRichard Henderson DisasJumpType ret; 2738b2167459SRichard Henderson 2739b2167459SRichard Henderson if (cf) { 2740b2167459SRichard Henderson nullify_over(ctx); 2741b2167459SRichard Henderson } 2742b2167459SRichard Henderson tcg_r1 = load_gpr(ctx, r1); 2743b2167459SRichard Henderson tcg_r2 = load_gpr(ctx, r2); 2744b2167459SRichard Henderson tmp = get_temp(ctx); 2745eaa3783bSRichard Henderson tcg_gen_not_reg(tmp, tcg_r2); 2746eaa3783bSRichard Henderson ret = do_unit(ctx, rt, tcg_r1, tmp, cf, is_tc, tcg_gen_add_reg); 2747b2167459SRichard Henderson return nullify_end(ctx, ret); 2748b2167459SRichard Henderson } 2749b2167459SRichard Henderson 2750869051eaSRichard Henderson static DisasJumpType trans_dcor(DisasContext *ctx, uint32_t insn, 2751b2167459SRichard Henderson const DisasInsn *di) 2752b2167459SRichard Henderson { 2753b2167459SRichard Henderson unsigned r2 = extract32(insn, 21, 5); 2754b2167459SRichard Henderson unsigned cf = extract32(insn, 12, 4); 2755b2167459SRichard Henderson unsigned is_i = extract32(insn, 6, 1); 2756b2167459SRichard Henderson unsigned rt = extract32(insn, 0, 5); 2757eaa3783bSRichard Henderson TCGv_reg tmp; 2758869051eaSRichard Henderson DisasJumpType ret; 2759b2167459SRichard Henderson 2760b2167459SRichard Henderson nullify_over(ctx); 2761b2167459SRichard Henderson 2762b2167459SRichard Henderson tmp = get_temp(ctx); 2763eaa3783bSRichard Henderson tcg_gen_shri_reg(tmp, cpu_psw_cb, 3); 2764b2167459SRichard Henderson if (!is_i) { 2765eaa3783bSRichard Henderson tcg_gen_not_reg(tmp, tmp); 2766b2167459SRichard Henderson } 2767eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, tmp, 0x11111111); 2768eaa3783bSRichard Henderson tcg_gen_muli_reg(tmp, tmp, 6); 2769b2167459SRichard Henderson ret = do_unit(ctx, rt, tmp, load_gpr(ctx, r2), cf, false, 2770eaa3783bSRichard Henderson is_i ? tcg_gen_add_reg : tcg_gen_sub_reg); 2771b2167459SRichard Henderson 2772b2167459SRichard Henderson return nullify_end(ctx, ret); 2773b2167459SRichard Henderson } 2774b2167459SRichard Henderson 2775869051eaSRichard Henderson static DisasJumpType trans_ds(DisasContext *ctx, uint32_t insn, 2776b2167459SRichard Henderson const DisasInsn *di) 2777b2167459SRichard Henderson { 2778b2167459SRichard Henderson unsigned r2 = extract32(insn, 21, 5); 2779b2167459SRichard Henderson unsigned r1 = extract32(insn, 16, 5); 2780b2167459SRichard Henderson unsigned cf = extract32(insn, 12, 4); 2781b2167459SRichard Henderson unsigned rt = extract32(insn, 0, 5); 2782eaa3783bSRichard Henderson TCGv_reg dest, add1, add2, addc, zero, in1, in2; 2783b2167459SRichard Henderson 2784b2167459SRichard Henderson nullify_over(ctx); 2785b2167459SRichard Henderson 2786b2167459SRichard Henderson in1 = load_gpr(ctx, r1); 2787b2167459SRichard Henderson in2 = load_gpr(ctx, r2); 2788b2167459SRichard Henderson 2789b2167459SRichard Henderson add1 = tcg_temp_new(); 2790b2167459SRichard Henderson add2 = tcg_temp_new(); 2791b2167459SRichard Henderson addc = tcg_temp_new(); 2792b2167459SRichard Henderson dest = tcg_temp_new(); 2793eaa3783bSRichard Henderson zero = tcg_const_reg(0); 2794b2167459SRichard Henderson 2795b2167459SRichard Henderson /* Form R1 << 1 | PSW[CB]{8}. */ 2796eaa3783bSRichard Henderson tcg_gen_add_reg(add1, in1, in1); 2797eaa3783bSRichard Henderson tcg_gen_add_reg(add1, add1, cpu_psw_cb_msb); 2798b2167459SRichard Henderson 2799b2167459SRichard Henderson /* Add or subtract R2, depending on PSW[V]. Proper computation of 2800b2167459SRichard Henderson carry{8} requires that we subtract via + ~R2 + 1, as described in 2801b2167459SRichard Henderson the manual. By extracting and masking V, we can produce the 2802b2167459SRichard Henderson proper inputs to the addition without movcond. */ 2803eaa3783bSRichard Henderson tcg_gen_sari_reg(addc, cpu_psw_v, TARGET_REGISTER_BITS - 1); 2804eaa3783bSRichard Henderson tcg_gen_xor_reg(add2, in2, addc); 2805eaa3783bSRichard Henderson tcg_gen_andi_reg(addc, addc, 1); 2806b2167459SRichard Henderson /* ??? This is only correct for 32-bit. */ 2807b2167459SRichard Henderson tcg_gen_add2_i32(dest, cpu_psw_cb_msb, add1, zero, add2, zero); 2808b2167459SRichard Henderson tcg_gen_add2_i32(dest, cpu_psw_cb_msb, dest, cpu_psw_cb_msb, addc, zero); 2809b2167459SRichard Henderson 2810b2167459SRichard Henderson tcg_temp_free(addc); 2811b2167459SRichard Henderson tcg_temp_free(zero); 2812b2167459SRichard Henderson 2813b2167459SRichard Henderson /* Write back the result register. */ 2814b2167459SRichard Henderson save_gpr(ctx, rt, dest); 2815b2167459SRichard Henderson 2816b2167459SRichard Henderson /* Write back PSW[CB]. */ 2817eaa3783bSRichard Henderson tcg_gen_xor_reg(cpu_psw_cb, add1, add2); 2818eaa3783bSRichard Henderson tcg_gen_xor_reg(cpu_psw_cb, cpu_psw_cb, dest); 2819b2167459SRichard Henderson 2820b2167459SRichard Henderson /* Write back PSW[V] for the division step. */ 2821eaa3783bSRichard Henderson tcg_gen_neg_reg(cpu_psw_v, cpu_psw_cb_msb); 2822eaa3783bSRichard Henderson tcg_gen_xor_reg(cpu_psw_v, cpu_psw_v, in2); 2823b2167459SRichard Henderson 2824b2167459SRichard Henderson /* Install the new nullification. */ 2825b2167459SRichard Henderson if (cf) { 2826eaa3783bSRichard Henderson TCGv_reg sv = NULL; 2827b2167459SRichard Henderson if (cf >> 1 == 6) { 2828b2167459SRichard Henderson /* ??? The lshift is supposed to contribute to overflow. */ 2829b2167459SRichard Henderson sv = do_add_sv(ctx, dest, add1, add2); 2830b2167459SRichard Henderson } 2831b2167459SRichard Henderson ctx->null_cond = do_cond(cf, dest, cpu_psw_cb_msb, sv); 2832b2167459SRichard Henderson } 2833b2167459SRichard Henderson 2834b2167459SRichard Henderson tcg_temp_free(add1); 2835b2167459SRichard Henderson tcg_temp_free(add2); 2836b2167459SRichard Henderson tcg_temp_free(dest); 2837b2167459SRichard Henderson 2838869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 2839b2167459SRichard Henderson } 2840b2167459SRichard Henderson 2841b49572d3SRichard Henderson #ifndef CONFIG_USER_ONLY 2842b49572d3SRichard Henderson /* These are QEMU extensions and are nops in the real architecture: 2843b49572d3SRichard Henderson * 2844b49572d3SRichard Henderson * or %r10,%r10,%r10 -- idle loop; wait for interrupt 2845b49572d3SRichard Henderson * or %r31,%r31,%r31 -- death loop; offline cpu 2846b49572d3SRichard Henderson * currently implemented as idle. 2847b49572d3SRichard Henderson */ 2848b49572d3SRichard Henderson static DisasJumpType trans_pause(DisasContext *ctx, uint32_t insn, 2849b49572d3SRichard Henderson const DisasInsn *di) 2850b49572d3SRichard Henderson { 2851b49572d3SRichard Henderson TCGv_i32 tmp; 2852b49572d3SRichard Henderson 2853b49572d3SRichard Henderson /* No need to check for supervisor, as userland can only pause 2854b49572d3SRichard Henderson until the next timer interrupt. */ 2855b49572d3SRichard Henderson nullify_over(ctx); 2856b49572d3SRichard Henderson 2857b49572d3SRichard Henderson /* Advance the instruction queue. */ 2858b49572d3SRichard Henderson copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b); 2859b49572d3SRichard Henderson copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_n, ctx->iaoq_n_var); 2860b49572d3SRichard Henderson nullify_set(ctx, 0); 2861b49572d3SRichard Henderson 2862b49572d3SRichard Henderson /* Tell the qemu main loop to halt until this cpu has work. */ 2863b49572d3SRichard Henderson tmp = tcg_const_i32(1); 2864b49572d3SRichard Henderson tcg_gen_st_i32(tmp, cpu_env, -offsetof(HPPACPU, env) + 2865b49572d3SRichard Henderson offsetof(CPUState, halted)); 2866b49572d3SRichard Henderson tcg_temp_free_i32(tmp); 2867b49572d3SRichard Henderson gen_excp_1(EXCP_HALTED); 2868b49572d3SRichard Henderson 2869b49572d3SRichard Henderson return nullify_end(ctx, DISAS_NORETURN); 2870b49572d3SRichard Henderson } 2871b49572d3SRichard Henderson #endif 2872b49572d3SRichard Henderson 2873b2167459SRichard Henderson static const DisasInsn table_arith_log[] = { 2874b2167459SRichard Henderson { 0x08000240u, 0xfc00ffffu, trans_nop }, /* or x,y,0 */ 2875b2167459SRichard Henderson { 0x08000240u, 0xffe0ffe0u, trans_copy }, /* or x,0,t */ 2876b49572d3SRichard Henderson #ifndef CONFIG_USER_ONLY 2877b49572d3SRichard Henderson { 0x094a024au, 0xffffffffu, trans_pause }, /* or r10,r10,r10 */ 2878b49572d3SRichard Henderson { 0x0bff025fu, 0xffffffffu, trans_pause }, /* or r31,r31,r31 */ 2879b49572d3SRichard Henderson #endif 2880eaa3783bSRichard Henderson { 0x08000000u, 0xfc000fe0u, trans_log, .f.ttt = tcg_gen_andc_reg }, 2881eaa3783bSRichard Henderson { 0x08000200u, 0xfc000fe0u, trans_log, .f.ttt = tcg_gen_and_reg }, 2882eaa3783bSRichard Henderson { 0x08000240u, 0xfc000fe0u, trans_log, .f.ttt = tcg_gen_or_reg }, 2883eaa3783bSRichard Henderson { 0x08000280u, 0xfc000fe0u, trans_log, .f.ttt = tcg_gen_xor_reg }, 2884b2167459SRichard Henderson { 0x08000880u, 0xfc000fe0u, trans_cmpclr }, 2885b2167459SRichard Henderson { 0x08000380u, 0xfc000fe0u, trans_uxor }, 2886b2167459SRichard Henderson { 0x08000980u, 0xfc000fa0u, trans_uaddcm }, 2887b2167459SRichard Henderson { 0x08000b80u, 0xfc1f0fa0u, trans_dcor }, 2888b2167459SRichard Henderson { 0x08000440u, 0xfc000fe0u, trans_ds }, 2889b2167459SRichard Henderson { 0x08000700u, 0xfc0007e0u, trans_add }, /* add */ 2890b2167459SRichard Henderson { 0x08000400u, 0xfc0006e0u, trans_sub }, /* sub; sub,b; sub,tsv */ 2891b2167459SRichard Henderson { 0x080004c0u, 0xfc0007e0u, trans_sub }, /* sub,tc; sub,tsv,tc */ 2892b2167459SRichard Henderson { 0x08000200u, 0xfc000320u, trans_add }, /* shladd */ 2893b2167459SRichard Henderson }; 2894b2167459SRichard Henderson 2895869051eaSRichard Henderson static DisasJumpType trans_addi(DisasContext *ctx, uint32_t insn) 2896b2167459SRichard Henderson { 2897eaa3783bSRichard Henderson target_sreg im = low_sextract(insn, 0, 11); 2898b2167459SRichard Henderson unsigned e1 = extract32(insn, 11, 1); 2899b2167459SRichard Henderson unsigned cf = extract32(insn, 12, 4); 2900b2167459SRichard Henderson unsigned rt = extract32(insn, 16, 5); 2901b2167459SRichard Henderson unsigned r2 = extract32(insn, 21, 5); 2902b2167459SRichard Henderson unsigned o1 = extract32(insn, 26, 1); 2903eaa3783bSRichard Henderson TCGv_reg tcg_im, tcg_r2; 2904869051eaSRichard Henderson DisasJumpType ret; 2905b2167459SRichard Henderson 2906b2167459SRichard Henderson if (cf) { 2907b2167459SRichard Henderson nullify_over(ctx); 2908b2167459SRichard Henderson } 2909b2167459SRichard Henderson 2910b2167459SRichard Henderson tcg_im = load_const(ctx, im); 2911b2167459SRichard Henderson tcg_r2 = load_gpr(ctx, r2); 2912b2167459SRichard Henderson ret = do_add(ctx, rt, tcg_im, tcg_r2, 0, false, e1, !o1, false, cf); 2913b2167459SRichard Henderson 2914b2167459SRichard Henderson return nullify_end(ctx, ret); 2915b2167459SRichard Henderson } 2916b2167459SRichard Henderson 2917869051eaSRichard Henderson static DisasJumpType trans_subi(DisasContext *ctx, uint32_t insn) 2918b2167459SRichard Henderson { 2919eaa3783bSRichard Henderson target_sreg im = low_sextract(insn, 0, 11); 2920b2167459SRichard Henderson unsigned e1 = extract32(insn, 11, 1); 2921b2167459SRichard Henderson unsigned cf = extract32(insn, 12, 4); 2922b2167459SRichard Henderson unsigned rt = extract32(insn, 16, 5); 2923b2167459SRichard Henderson unsigned r2 = extract32(insn, 21, 5); 2924eaa3783bSRichard Henderson TCGv_reg tcg_im, tcg_r2; 2925869051eaSRichard Henderson DisasJumpType ret; 2926b2167459SRichard Henderson 2927b2167459SRichard Henderson if (cf) { 2928b2167459SRichard Henderson nullify_over(ctx); 2929b2167459SRichard Henderson } 2930b2167459SRichard Henderson 2931b2167459SRichard Henderson tcg_im = load_const(ctx, im); 2932b2167459SRichard Henderson tcg_r2 = load_gpr(ctx, r2); 2933b2167459SRichard Henderson ret = do_sub(ctx, rt, tcg_im, tcg_r2, e1, false, false, cf); 2934b2167459SRichard Henderson 2935b2167459SRichard Henderson return nullify_end(ctx, ret); 2936b2167459SRichard Henderson } 2937b2167459SRichard Henderson 2938869051eaSRichard Henderson static DisasJumpType trans_cmpiclr(DisasContext *ctx, uint32_t insn) 2939b2167459SRichard Henderson { 2940eaa3783bSRichard Henderson target_sreg im = low_sextract(insn, 0, 11); 2941b2167459SRichard Henderson unsigned cf = extract32(insn, 12, 4); 2942b2167459SRichard Henderson unsigned rt = extract32(insn, 16, 5); 2943b2167459SRichard Henderson unsigned r2 = extract32(insn, 21, 5); 2944eaa3783bSRichard Henderson TCGv_reg tcg_im, tcg_r2; 2945869051eaSRichard Henderson DisasJumpType ret; 2946b2167459SRichard Henderson 2947b2167459SRichard Henderson if (cf) { 2948b2167459SRichard Henderson nullify_over(ctx); 2949b2167459SRichard Henderson } 2950b2167459SRichard Henderson 2951b2167459SRichard Henderson tcg_im = load_const(ctx, im); 2952b2167459SRichard Henderson tcg_r2 = load_gpr(ctx, r2); 2953b2167459SRichard Henderson ret = do_cmpclr(ctx, rt, tcg_im, tcg_r2, cf); 2954b2167459SRichard Henderson 2955b2167459SRichard Henderson return nullify_end(ctx, ret); 2956b2167459SRichard Henderson } 2957b2167459SRichard Henderson 2958869051eaSRichard Henderson static DisasJumpType trans_ld_idx_i(DisasContext *ctx, uint32_t insn, 295996d6407fSRichard Henderson const DisasInsn *di) 296096d6407fSRichard Henderson { 296196d6407fSRichard Henderson unsigned rt = extract32(insn, 0, 5); 296296d6407fSRichard Henderson unsigned m = extract32(insn, 5, 1); 296396d6407fSRichard Henderson unsigned sz = extract32(insn, 6, 2); 296496d6407fSRichard Henderson unsigned a = extract32(insn, 13, 1); 296586f8d05fSRichard Henderson unsigned sp = extract32(insn, 14, 2); 296696d6407fSRichard Henderson int disp = low_sextract(insn, 16, 5); 296796d6407fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 296896d6407fSRichard Henderson int modify = (m ? (a ? -1 : 1) : 0); 296996d6407fSRichard Henderson TCGMemOp mop = MO_TE | sz; 297096d6407fSRichard Henderson 297186f8d05fSRichard Henderson return do_load(ctx, rt, rb, 0, 0, disp, sp, modify, mop); 297296d6407fSRichard Henderson } 297396d6407fSRichard Henderson 2974869051eaSRichard Henderson static DisasJumpType trans_ld_idx_x(DisasContext *ctx, uint32_t insn, 297596d6407fSRichard Henderson const DisasInsn *di) 297696d6407fSRichard Henderson { 297796d6407fSRichard Henderson unsigned rt = extract32(insn, 0, 5); 297896d6407fSRichard Henderson unsigned m = extract32(insn, 5, 1); 297996d6407fSRichard Henderson unsigned sz = extract32(insn, 6, 2); 298096d6407fSRichard Henderson unsigned u = extract32(insn, 13, 1); 298186f8d05fSRichard Henderson unsigned sp = extract32(insn, 14, 2); 298296d6407fSRichard Henderson unsigned rx = extract32(insn, 16, 5); 298396d6407fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 298496d6407fSRichard Henderson TCGMemOp mop = MO_TE | sz; 298596d6407fSRichard Henderson 298686f8d05fSRichard Henderson return do_load(ctx, rt, rb, rx, u ? sz : 0, 0, sp, m, mop); 298796d6407fSRichard Henderson } 298896d6407fSRichard Henderson 2989869051eaSRichard Henderson static DisasJumpType trans_st_idx_i(DisasContext *ctx, uint32_t insn, 299096d6407fSRichard Henderson const DisasInsn *di) 299196d6407fSRichard Henderson { 299296d6407fSRichard Henderson int disp = low_sextract(insn, 0, 5); 299396d6407fSRichard Henderson unsigned m = extract32(insn, 5, 1); 299496d6407fSRichard Henderson unsigned sz = extract32(insn, 6, 2); 299596d6407fSRichard Henderson unsigned a = extract32(insn, 13, 1); 299686f8d05fSRichard Henderson unsigned sp = extract32(insn, 14, 2); 299796d6407fSRichard Henderson unsigned rr = extract32(insn, 16, 5); 299896d6407fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 299996d6407fSRichard Henderson int modify = (m ? (a ? -1 : 1) : 0); 300096d6407fSRichard Henderson TCGMemOp mop = MO_TE | sz; 300196d6407fSRichard Henderson 300286f8d05fSRichard Henderson return do_store(ctx, rr, rb, disp, sp, modify, mop); 300396d6407fSRichard Henderson } 300496d6407fSRichard Henderson 3005869051eaSRichard Henderson static DisasJumpType trans_ldcw(DisasContext *ctx, uint32_t insn, 300696d6407fSRichard Henderson const DisasInsn *di) 300796d6407fSRichard Henderson { 300896d6407fSRichard Henderson unsigned rt = extract32(insn, 0, 5); 300996d6407fSRichard Henderson unsigned m = extract32(insn, 5, 1); 301096d6407fSRichard Henderson unsigned i = extract32(insn, 12, 1); 301196d6407fSRichard Henderson unsigned au = extract32(insn, 13, 1); 301286f8d05fSRichard Henderson unsigned sp = extract32(insn, 14, 2); 301396d6407fSRichard Henderson unsigned rx = extract32(insn, 16, 5); 301496d6407fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 301596d6407fSRichard Henderson TCGMemOp mop = MO_TEUL | MO_ALIGN_16; 301686f8d05fSRichard Henderson TCGv_reg zero, dest, ofs; 301786f8d05fSRichard Henderson TCGv_tl addr; 301896d6407fSRichard Henderson int modify, disp = 0, scale = 0; 301996d6407fSRichard Henderson 302096d6407fSRichard Henderson nullify_over(ctx); 302196d6407fSRichard Henderson 302296d6407fSRichard Henderson if (i) { 302396d6407fSRichard Henderson modify = (m ? (au ? -1 : 1) : 0); 302496d6407fSRichard Henderson disp = low_sextract(rx, 0, 5); 302596d6407fSRichard Henderson rx = 0; 302696d6407fSRichard Henderson } else { 302796d6407fSRichard Henderson modify = m; 302896d6407fSRichard Henderson if (au) { 302996d6407fSRichard Henderson scale = mop & MO_SIZE; 303096d6407fSRichard Henderson } 303196d6407fSRichard Henderson } 303296d6407fSRichard Henderson if (modify) { 303386f8d05fSRichard Henderson /* Base register modification. Make sure if RT == RB, 303486f8d05fSRichard Henderson we see the result of the load. */ 303596d6407fSRichard Henderson dest = get_temp(ctx); 303696d6407fSRichard Henderson } else { 303796d6407fSRichard Henderson dest = dest_gpr(ctx, rt); 303896d6407fSRichard Henderson } 303996d6407fSRichard Henderson 304086f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 304186f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 3042eaa3783bSRichard Henderson zero = tcg_const_reg(0); 304386f8d05fSRichard Henderson tcg_gen_atomic_xchg_reg(dest, addr, zero, ctx->mmu_idx, mop); 304496d6407fSRichard Henderson if (modify) { 304586f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 304696d6407fSRichard Henderson } 304796d6407fSRichard Henderson save_gpr(ctx, rt, dest); 304896d6407fSRichard Henderson 3049869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 305096d6407fSRichard Henderson } 305196d6407fSRichard Henderson 3052869051eaSRichard Henderson static DisasJumpType trans_stby(DisasContext *ctx, uint32_t insn, 305396d6407fSRichard Henderson const DisasInsn *di) 305496d6407fSRichard Henderson { 3055eaa3783bSRichard Henderson target_sreg disp = low_sextract(insn, 0, 5); 305696d6407fSRichard Henderson unsigned m = extract32(insn, 5, 1); 305796d6407fSRichard Henderson unsigned a = extract32(insn, 13, 1); 305886f8d05fSRichard Henderson unsigned sp = extract32(insn, 14, 2); 305996d6407fSRichard Henderson unsigned rt = extract32(insn, 16, 5); 306096d6407fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 306186f8d05fSRichard Henderson TCGv_reg ofs, val; 306286f8d05fSRichard Henderson TCGv_tl addr; 306396d6407fSRichard Henderson 306496d6407fSRichard Henderson nullify_over(ctx); 306596d6407fSRichard Henderson 306686f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, 0, 0, disp, sp, m, 306786f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 306896d6407fSRichard Henderson val = load_gpr(ctx, rt); 306996d6407fSRichard Henderson if (a) { 3070f9f46db4SEmilio G. Cota if (tb_cflags(ctx->base.tb) & CF_PARALLEL) { 3071f9f46db4SEmilio G. Cota gen_helper_stby_e_parallel(cpu_env, addr, val); 3072f9f46db4SEmilio G. Cota } else { 307396d6407fSRichard Henderson gen_helper_stby_e(cpu_env, addr, val); 3074f9f46db4SEmilio G. Cota } 3075f9f46db4SEmilio G. Cota } else { 3076f9f46db4SEmilio G. Cota if (tb_cflags(ctx->base.tb) & CF_PARALLEL) { 3077f9f46db4SEmilio G. Cota gen_helper_stby_b_parallel(cpu_env, addr, val); 307896d6407fSRichard Henderson } else { 307996d6407fSRichard Henderson gen_helper_stby_b(cpu_env, addr, val); 308096d6407fSRichard Henderson } 3081f9f46db4SEmilio G. Cota } 308296d6407fSRichard Henderson 308396d6407fSRichard Henderson if (m) { 308486f8d05fSRichard Henderson tcg_gen_andi_reg(ofs, ofs, ~3); 308586f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 308696d6407fSRichard Henderson } 308796d6407fSRichard Henderson 3088869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 308996d6407fSRichard Henderson } 309096d6407fSRichard Henderson 3091d0a851ccSRichard Henderson #ifndef CONFIG_USER_ONLY 3092d0a851ccSRichard Henderson static DisasJumpType trans_ldwa_idx_i(DisasContext *ctx, uint32_t insn, 3093d0a851ccSRichard Henderson const DisasInsn *di) 3094d0a851ccSRichard Henderson { 3095d0a851ccSRichard Henderson int hold_mmu_idx = ctx->mmu_idx; 3096d0a851ccSRichard Henderson DisasJumpType ret; 3097d0a851ccSRichard Henderson 3098d0a851ccSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 3099d0a851ccSRichard Henderson 3100d0a851ccSRichard Henderson /* ??? needs fixing for hppa64 -- ldda does not follow the same 3101d0a851ccSRichard Henderson format wrt the sub-opcode in bits 6:9. */ 3102d0a851ccSRichard Henderson ctx->mmu_idx = MMU_PHYS_IDX; 3103d0a851ccSRichard Henderson ret = trans_ld_idx_i(ctx, insn, di); 3104d0a851ccSRichard Henderson ctx->mmu_idx = hold_mmu_idx; 3105d0a851ccSRichard Henderson return ret; 3106d0a851ccSRichard Henderson } 3107d0a851ccSRichard Henderson 3108d0a851ccSRichard Henderson static DisasJumpType trans_ldwa_idx_x(DisasContext *ctx, uint32_t insn, 3109d0a851ccSRichard Henderson const DisasInsn *di) 3110d0a851ccSRichard Henderson { 3111d0a851ccSRichard Henderson int hold_mmu_idx = ctx->mmu_idx; 3112d0a851ccSRichard Henderson DisasJumpType ret; 3113d0a851ccSRichard Henderson 3114d0a851ccSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 3115d0a851ccSRichard Henderson 3116d0a851ccSRichard Henderson /* ??? needs fixing for hppa64 -- ldda does not follow the same 3117d0a851ccSRichard Henderson format wrt the sub-opcode in bits 6:9. */ 3118d0a851ccSRichard Henderson ctx->mmu_idx = MMU_PHYS_IDX; 3119d0a851ccSRichard Henderson ret = trans_ld_idx_x(ctx, insn, di); 3120d0a851ccSRichard Henderson ctx->mmu_idx = hold_mmu_idx; 3121d0a851ccSRichard Henderson return ret; 3122d0a851ccSRichard Henderson } 312395412a61SRichard Henderson 312495412a61SRichard Henderson static DisasJumpType trans_stwa_idx_i(DisasContext *ctx, uint32_t insn, 312595412a61SRichard Henderson const DisasInsn *di) 312695412a61SRichard Henderson { 312795412a61SRichard Henderson int hold_mmu_idx = ctx->mmu_idx; 312895412a61SRichard Henderson DisasJumpType ret; 312995412a61SRichard Henderson 313095412a61SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 313195412a61SRichard Henderson 313295412a61SRichard Henderson /* ??? needs fixing for hppa64 -- ldda does not follow the same 313395412a61SRichard Henderson format wrt the sub-opcode in bits 6:9. */ 313495412a61SRichard Henderson ctx->mmu_idx = MMU_PHYS_IDX; 313595412a61SRichard Henderson ret = trans_st_idx_i(ctx, insn, di); 313695412a61SRichard Henderson ctx->mmu_idx = hold_mmu_idx; 313795412a61SRichard Henderson return ret; 313895412a61SRichard Henderson } 3139d0a851ccSRichard Henderson #endif 3140d0a851ccSRichard Henderson 314196d6407fSRichard Henderson static const DisasInsn table_index_mem[] = { 314296d6407fSRichard Henderson { 0x0c001000u, 0xfc001300, trans_ld_idx_i }, /* LD[BHWD], im */ 314396d6407fSRichard Henderson { 0x0c000000u, 0xfc001300, trans_ld_idx_x }, /* LD[BHWD], rx */ 314496d6407fSRichard Henderson { 0x0c001200u, 0xfc001300, trans_st_idx_i }, /* ST[BHWD] */ 314596d6407fSRichard Henderson { 0x0c0001c0u, 0xfc0003c0, trans_ldcw }, 314696d6407fSRichard Henderson { 0x0c001300u, 0xfc0013c0, trans_stby }, 3147d0a851ccSRichard Henderson #ifndef CONFIG_USER_ONLY 3148d0a851ccSRichard Henderson { 0x0c000180u, 0xfc00d3c0, trans_ldwa_idx_x }, /* LDWA, rx */ 314995412a61SRichard Henderson { 0x0c001180u, 0xfc00d3c0, trans_ldwa_idx_i }, /* LDWA, im */ 315095412a61SRichard Henderson { 0x0c001380u, 0xfc00d3c0, trans_stwa_idx_i }, /* STWA, im */ 3151d0a851ccSRichard Henderson #endif 315296d6407fSRichard Henderson }; 315396d6407fSRichard Henderson 3154869051eaSRichard Henderson static DisasJumpType trans_ldil(DisasContext *ctx, uint32_t insn) 3155b2167459SRichard Henderson { 3156b2167459SRichard Henderson unsigned rt = extract32(insn, 21, 5); 3157eaa3783bSRichard Henderson target_sreg i = assemble_21(insn); 3158eaa3783bSRichard Henderson TCGv_reg tcg_rt = dest_gpr(ctx, rt); 3159b2167459SRichard Henderson 3160eaa3783bSRichard Henderson tcg_gen_movi_reg(tcg_rt, i); 3161b2167459SRichard Henderson save_gpr(ctx, rt, tcg_rt); 3162b2167459SRichard Henderson cond_free(&ctx->null_cond); 3163b2167459SRichard Henderson 3164869051eaSRichard Henderson return DISAS_NEXT; 3165b2167459SRichard Henderson } 3166b2167459SRichard Henderson 3167869051eaSRichard Henderson static DisasJumpType trans_addil(DisasContext *ctx, uint32_t insn) 3168b2167459SRichard Henderson { 3169b2167459SRichard Henderson unsigned rt = extract32(insn, 21, 5); 3170eaa3783bSRichard Henderson target_sreg i = assemble_21(insn); 3171eaa3783bSRichard Henderson TCGv_reg tcg_rt = load_gpr(ctx, rt); 3172eaa3783bSRichard Henderson TCGv_reg tcg_r1 = dest_gpr(ctx, 1); 3173b2167459SRichard Henderson 3174eaa3783bSRichard Henderson tcg_gen_addi_reg(tcg_r1, tcg_rt, i); 3175b2167459SRichard Henderson save_gpr(ctx, 1, tcg_r1); 3176b2167459SRichard Henderson cond_free(&ctx->null_cond); 3177b2167459SRichard Henderson 3178869051eaSRichard Henderson return DISAS_NEXT; 3179b2167459SRichard Henderson } 3180b2167459SRichard Henderson 3181869051eaSRichard Henderson static DisasJumpType trans_ldo(DisasContext *ctx, uint32_t insn) 3182b2167459SRichard Henderson { 3183b2167459SRichard Henderson unsigned rb = extract32(insn, 21, 5); 3184b2167459SRichard Henderson unsigned rt = extract32(insn, 16, 5); 3185eaa3783bSRichard Henderson target_sreg i = assemble_16(insn); 3186eaa3783bSRichard Henderson TCGv_reg tcg_rt = dest_gpr(ctx, rt); 3187b2167459SRichard Henderson 3188b2167459SRichard Henderson /* Special case rb == 0, for the LDI pseudo-op. 3189b2167459SRichard Henderson The COPY pseudo-op is handled for free within tcg_gen_addi_tl. */ 3190b2167459SRichard Henderson if (rb == 0) { 3191eaa3783bSRichard Henderson tcg_gen_movi_reg(tcg_rt, i); 3192b2167459SRichard Henderson } else { 3193eaa3783bSRichard Henderson tcg_gen_addi_reg(tcg_rt, cpu_gr[rb], i); 3194b2167459SRichard Henderson } 3195b2167459SRichard Henderson save_gpr(ctx, rt, tcg_rt); 3196b2167459SRichard Henderson cond_free(&ctx->null_cond); 3197b2167459SRichard Henderson 3198869051eaSRichard Henderson return DISAS_NEXT; 3199b2167459SRichard Henderson } 3200b2167459SRichard Henderson 3201869051eaSRichard Henderson static DisasJumpType trans_load(DisasContext *ctx, uint32_t insn, 320296d6407fSRichard Henderson bool is_mod, TCGMemOp mop) 320396d6407fSRichard Henderson { 320496d6407fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 320596d6407fSRichard Henderson unsigned rt = extract32(insn, 16, 5); 320686f8d05fSRichard Henderson unsigned sp = extract32(insn, 14, 2); 3207eaa3783bSRichard Henderson target_sreg i = assemble_16(insn); 320896d6407fSRichard Henderson 320986f8d05fSRichard Henderson return do_load(ctx, rt, rb, 0, 0, i, sp, 321086f8d05fSRichard Henderson is_mod ? (i < 0 ? -1 : 1) : 0, mop); 321196d6407fSRichard Henderson } 321296d6407fSRichard Henderson 3213869051eaSRichard Henderson static DisasJumpType trans_load_w(DisasContext *ctx, uint32_t insn) 321496d6407fSRichard Henderson { 321596d6407fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 321696d6407fSRichard Henderson unsigned rt = extract32(insn, 16, 5); 321786f8d05fSRichard Henderson unsigned sp = extract32(insn, 14, 2); 3218eaa3783bSRichard Henderson target_sreg i = assemble_16a(insn); 321996d6407fSRichard Henderson unsigned ext2 = extract32(insn, 1, 2); 322096d6407fSRichard Henderson 322196d6407fSRichard Henderson switch (ext2) { 322296d6407fSRichard Henderson case 0: 322396d6407fSRichard Henderson case 1: 322496d6407fSRichard Henderson /* FLDW without modification. */ 322586f8d05fSRichard Henderson return do_floadw(ctx, ext2 * 32 + rt, rb, 0, 0, i, sp, 0); 322696d6407fSRichard Henderson case 2: 322796d6407fSRichard Henderson /* LDW with modification. Note that the sign of I selects 322896d6407fSRichard Henderson post-dec vs pre-inc. */ 322986f8d05fSRichard Henderson return do_load(ctx, rt, rb, 0, 0, i, sp, (i < 0 ? 1 : -1), MO_TEUL); 323096d6407fSRichard Henderson default: 323196d6407fSRichard Henderson return gen_illegal(ctx); 323296d6407fSRichard Henderson } 323396d6407fSRichard Henderson } 323496d6407fSRichard Henderson 3235869051eaSRichard Henderson static DisasJumpType trans_fload_mod(DisasContext *ctx, uint32_t insn) 323696d6407fSRichard Henderson { 3237eaa3783bSRichard Henderson target_sreg i = assemble_16a(insn); 323896d6407fSRichard Henderson unsigned t1 = extract32(insn, 1, 1); 323996d6407fSRichard Henderson unsigned a = extract32(insn, 2, 1); 324086f8d05fSRichard Henderson unsigned sp = extract32(insn, 14, 2); 324196d6407fSRichard Henderson unsigned t0 = extract32(insn, 16, 5); 324296d6407fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 324396d6407fSRichard Henderson 324496d6407fSRichard Henderson /* FLDW with modification. */ 324586f8d05fSRichard Henderson return do_floadw(ctx, t1 * 32 + t0, rb, 0, 0, i, sp, (a ? -1 : 1)); 324696d6407fSRichard Henderson } 324796d6407fSRichard Henderson 3248869051eaSRichard Henderson static DisasJumpType trans_store(DisasContext *ctx, uint32_t insn, 324996d6407fSRichard Henderson bool is_mod, TCGMemOp mop) 325096d6407fSRichard Henderson { 325196d6407fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 325296d6407fSRichard Henderson unsigned rt = extract32(insn, 16, 5); 325386f8d05fSRichard Henderson unsigned sp = extract32(insn, 14, 2); 3254eaa3783bSRichard Henderson target_sreg i = assemble_16(insn); 325596d6407fSRichard Henderson 325686f8d05fSRichard Henderson return do_store(ctx, rt, rb, i, sp, is_mod ? (i < 0 ? -1 : 1) : 0, mop); 325796d6407fSRichard Henderson } 325896d6407fSRichard Henderson 3259869051eaSRichard Henderson static DisasJumpType trans_store_w(DisasContext *ctx, uint32_t insn) 326096d6407fSRichard Henderson { 326196d6407fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 326296d6407fSRichard Henderson unsigned rt = extract32(insn, 16, 5); 326386f8d05fSRichard Henderson unsigned sp = extract32(insn, 14, 2); 3264eaa3783bSRichard Henderson target_sreg i = assemble_16a(insn); 326596d6407fSRichard Henderson unsigned ext2 = extract32(insn, 1, 2); 326696d6407fSRichard Henderson 326796d6407fSRichard Henderson switch (ext2) { 326896d6407fSRichard Henderson case 0: 326996d6407fSRichard Henderson case 1: 327096d6407fSRichard Henderson /* FSTW without modification. */ 327186f8d05fSRichard Henderson return do_fstorew(ctx, ext2 * 32 + rt, rb, 0, 0, i, sp, 0); 327296d6407fSRichard Henderson case 2: 32733f7367e2SHelge Deller /* STW with modification. */ 327486f8d05fSRichard Henderson return do_store(ctx, rt, rb, i, sp, (i < 0 ? 1 : -1), MO_TEUL); 327596d6407fSRichard Henderson default: 327696d6407fSRichard Henderson return gen_illegal(ctx); 327796d6407fSRichard Henderson } 327896d6407fSRichard Henderson } 327996d6407fSRichard Henderson 3280869051eaSRichard Henderson static DisasJumpType trans_fstore_mod(DisasContext *ctx, uint32_t insn) 328196d6407fSRichard Henderson { 3282eaa3783bSRichard Henderson target_sreg i = assemble_16a(insn); 328396d6407fSRichard Henderson unsigned t1 = extract32(insn, 1, 1); 328496d6407fSRichard Henderson unsigned a = extract32(insn, 2, 1); 328586f8d05fSRichard Henderson unsigned sp = extract32(insn, 14, 2); 328696d6407fSRichard Henderson unsigned t0 = extract32(insn, 16, 5); 328796d6407fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 328896d6407fSRichard Henderson 328996d6407fSRichard Henderson /* FSTW with modification. */ 329086f8d05fSRichard Henderson return do_fstorew(ctx, t1 * 32 + t0, rb, 0, 0, i, sp, (a ? -1 : 1)); 329196d6407fSRichard Henderson } 329296d6407fSRichard Henderson 3293869051eaSRichard Henderson static DisasJumpType trans_copr_w(DisasContext *ctx, uint32_t insn) 329496d6407fSRichard Henderson { 329596d6407fSRichard Henderson unsigned t0 = extract32(insn, 0, 5); 329696d6407fSRichard Henderson unsigned m = extract32(insn, 5, 1); 329796d6407fSRichard Henderson unsigned t1 = extract32(insn, 6, 1); 329896d6407fSRichard Henderson unsigned ext3 = extract32(insn, 7, 3); 329996d6407fSRichard Henderson /* unsigned cc = extract32(insn, 10, 2); */ 330096d6407fSRichard Henderson unsigned i = extract32(insn, 12, 1); 330196d6407fSRichard Henderson unsigned ua = extract32(insn, 13, 1); 330286f8d05fSRichard Henderson unsigned sp = extract32(insn, 14, 2); 330396d6407fSRichard Henderson unsigned rx = extract32(insn, 16, 5); 330496d6407fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 330596d6407fSRichard Henderson unsigned rt = t1 * 32 + t0; 330696d6407fSRichard Henderson int modify = (m ? (ua ? -1 : 1) : 0); 330796d6407fSRichard Henderson int disp, scale; 330896d6407fSRichard Henderson 330996d6407fSRichard Henderson if (i == 0) { 331096d6407fSRichard Henderson scale = (ua ? 2 : 0); 331196d6407fSRichard Henderson disp = 0; 331296d6407fSRichard Henderson modify = m; 331396d6407fSRichard Henderson } else { 331496d6407fSRichard Henderson disp = low_sextract(rx, 0, 5); 331596d6407fSRichard Henderson scale = 0; 331696d6407fSRichard Henderson rx = 0; 331796d6407fSRichard Henderson modify = (m ? (ua ? -1 : 1) : 0); 331896d6407fSRichard Henderson } 331996d6407fSRichard Henderson 332096d6407fSRichard Henderson switch (ext3) { 332196d6407fSRichard Henderson case 0: /* FLDW */ 332286f8d05fSRichard Henderson return do_floadw(ctx, rt, rb, rx, scale, disp, sp, modify); 332396d6407fSRichard Henderson case 4: /* FSTW */ 332486f8d05fSRichard Henderson return do_fstorew(ctx, rt, rb, rx, scale, disp, sp, modify); 332596d6407fSRichard Henderson } 332696d6407fSRichard Henderson return gen_illegal(ctx); 332796d6407fSRichard Henderson } 332896d6407fSRichard Henderson 3329869051eaSRichard Henderson static DisasJumpType trans_copr_dw(DisasContext *ctx, uint32_t insn) 333096d6407fSRichard Henderson { 333196d6407fSRichard Henderson unsigned rt = extract32(insn, 0, 5); 333296d6407fSRichard Henderson unsigned m = extract32(insn, 5, 1); 333396d6407fSRichard Henderson unsigned ext4 = extract32(insn, 6, 4); 333496d6407fSRichard Henderson /* unsigned cc = extract32(insn, 10, 2); */ 333596d6407fSRichard Henderson unsigned i = extract32(insn, 12, 1); 333696d6407fSRichard Henderson unsigned ua = extract32(insn, 13, 1); 333786f8d05fSRichard Henderson unsigned sp = extract32(insn, 14, 2); 333896d6407fSRichard Henderson unsigned rx = extract32(insn, 16, 5); 333996d6407fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 334096d6407fSRichard Henderson int modify = (m ? (ua ? -1 : 1) : 0); 334196d6407fSRichard Henderson int disp, scale; 334296d6407fSRichard Henderson 334396d6407fSRichard Henderson if (i == 0) { 334496d6407fSRichard Henderson scale = (ua ? 3 : 0); 334596d6407fSRichard Henderson disp = 0; 334696d6407fSRichard Henderson modify = m; 334796d6407fSRichard Henderson } else { 334896d6407fSRichard Henderson disp = low_sextract(rx, 0, 5); 334996d6407fSRichard Henderson scale = 0; 335096d6407fSRichard Henderson rx = 0; 335196d6407fSRichard Henderson modify = (m ? (ua ? -1 : 1) : 0); 335296d6407fSRichard Henderson } 335396d6407fSRichard Henderson 335496d6407fSRichard Henderson switch (ext4) { 335596d6407fSRichard Henderson case 0: /* FLDD */ 335686f8d05fSRichard Henderson return do_floadd(ctx, rt, rb, rx, scale, disp, sp, modify); 335796d6407fSRichard Henderson case 8: /* FSTD */ 335886f8d05fSRichard Henderson return do_fstored(ctx, rt, rb, rx, scale, disp, sp, modify); 335996d6407fSRichard Henderson default: 336096d6407fSRichard Henderson return gen_illegal(ctx); 336196d6407fSRichard Henderson } 336296d6407fSRichard Henderson } 336396d6407fSRichard Henderson 3364869051eaSRichard Henderson static DisasJumpType trans_cmpb(DisasContext *ctx, uint32_t insn, 336598cd9ca7SRichard Henderson bool is_true, bool is_imm, bool is_dw) 336698cd9ca7SRichard Henderson { 3367eaa3783bSRichard Henderson target_sreg disp = assemble_12(insn) * 4; 336898cd9ca7SRichard Henderson unsigned n = extract32(insn, 1, 1); 336998cd9ca7SRichard Henderson unsigned c = extract32(insn, 13, 3); 337098cd9ca7SRichard Henderson unsigned r = extract32(insn, 21, 5); 337198cd9ca7SRichard Henderson unsigned cf = c * 2 + !is_true; 3372eaa3783bSRichard Henderson TCGv_reg dest, in1, in2, sv; 337398cd9ca7SRichard Henderson DisasCond cond; 337498cd9ca7SRichard Henderson 337598cd9ca7SRichard Henderson nullify_over(ctx); 337698cd9ca7SRichard Henderson 337798cd9ca7SRichard Henderson if (is_imm) { 337898cd9ca7SRichard Henderson in1 = load_const(ctx, low_sextract(insn, 16, 5)); 337998cd9ca7SRichard Henderson } else { 338098cd9ca7SRichard Henderson in1 = load_gpr(ctx, extract32(insn, 16, 5)); 338198cd9ca7SRichard Henderson } 338298cd9ca7SRichard Henderson in2 = load_gpr(ctx, r); 338398cd9ca7SRichard Henderson dest = get_temp(ctx); 338498cd9ca7SRichard Henderson 3385eaa3783bSRichard Henderson tcg_gen_sub_reg(dest, in1, in2); 338698cd9ca7SRichard Henderson 3387f764718dSRichard Henderson sv = NULL; 338898cd9ca7SRichard Henderson if (c == 6) { 338998cd9ca7SRichard Henderson sv = do_sub_sv(ctx, dest, in1, in2); 339098cd9ca7SRichard Henderson } 339198cd9ca7SRichard Henderson 339298cd9ca7SRichard Henderson cond = do_sub_cond(cf, dest, in1, in2, sv); 339398cd9ca7SRichard Henderson return do_cbranch(ctx, disp, n, &cond); 339498cd9ca7SRichard Henderson } 339598cd9ca7SRichard Henderson 3396869051eaSRichard Henderson static DisasJumpType trans_addb(DisasContext *ctx, uint32_t insn, 339798cd9ca7SRichard Henderson bool is_true, bool is_imm) 339898cd9ca7SRichard Henderson { 3399eaa3783bSRichard Henderson target_sreg disp = assemble_12(insn) * 4; 340098cd9ca7SRichard Henderson unsigned n = extract32(insn, 1, 1); 340198cd9ca7SRichard Henderson unsigned c = extract32(insn, 13, 3); 340298cd9ca7SRichard Henderson unsigned r = extract32(insn, 21, 5); 340398cd9ca7SRichard Henderson unsigned cf = c * 2 + !is_true; 3404eaa3783bSRichard Henderson TCGv_reg dest, in1, in2, sv, cb_msb; 340598cd9ca7SRichard Henderson DisasCond cond; 340698cd9ca7SRichard Henderson 340798cd9ca7SRichard Henderson nullify_over(ctx); 340898cd9ca7SRichard Henderson 340998cd9ca7SRichard Henderson if (is_imm) { 341098cd9ca7SRichard Henderson in1 = load_const(ctx, low_sextract(insn, 16, 5)); 341198cd9ca7SRichard Henderson } else { 341298cd9ca7SRichard Henderson in1 = load_gpr(ctx, extract32(insn, 16, 5)); 341398cd9ca7SRichard Henderson } 341498cd9ca7SRichard Henderson in2 = load_gpr(ctx, r); 341598cd9ca7SRichard Henderson dest = dest_gpr(ctx, r); 3416f764718dSRichard Henderson sv = NULL; 3417f764718dSRichard Henderson cb_msb = NULL; 341898cd9ca7SRichard Henderson 341998cd9ca7SRichard Henderson switch (c) { 342098cd9ca7SRichard Henderson default: 3421eaa3783bSRichard Henderson tcg_gen_add_reg(dest, in1, in2); 342298cd9ca7SRichard Henderson break; 342398cd9ca7SRichard Henderson case 4: case 5: 342498cd9ca7SRichard Henderson cb_msb = get_temp(ctx); 3425eaa3783bSRichard Henderson tcg_gen_movi_reg(cb_msb, 0); 3426eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, in1, cb_msb, in2, cb_msb); 342798cd9ca7SRichard Henderson break; 342898cd9ca7SRichard Henderson case 6: 3429eaa3783bSRichard Henderson tcg_gen_add_reg(dest, in1, in2); 343098cd9ca7SRichard Henderson sv = do_add_sv(ctx, dest, in1, in2); 343198cd9ca7SRichard Henderson break; 343298cd9ca7SRichard Henderson } 343398cd9ca7SRichard Henderson 343498cd9ca7SRichard Henderson cond = do_cond(cf, dest, cb_msb, sv); 343598cd9ca7SRichard Henderson return do_cbranch(ctx, disp, n, &cond); 343698cd9ca7SRichard Henderson } 343798cd9ca7SRichard Henderson 3438869051eaSRichard Henderson static DisasJumpType trans_bb(DisasContext *ctx, uint32_t insn) 343998cd9ca7SRichard Henderson { 3440eaa3783bSRichard Henderson target_sreg disp = assemble_12(insn) * 4; 344198cd9ca7SRichard Henderson unsigned n = extract32(insn, 1, 1); 344298cd9ca7SRichard Henderson unsigned c = extract32(insn, 15, 1); 344398cd9ca7SRichard Henderson unsigned r = extract32(insn, 16, 5); 344498cd9ca7SRichard Henderson unsigned p = extract32(insn, 21, 5); 344598cd9ca7SRichard Henderson unsigned i = extract32(insn, 26, 1); 3446eaa3783bSRichard Henderson TCGv_reg tmp, tcg_r; 344798cd9ca7SRichard Henderson DisasCond cond; 344898cd9ca7SRichard Henderson 344998cd9ca7SRichard Henderson nullify_over(ctx); 345098cd9ca7SRichard Henderson 345198cd9ca7SRichard Henderson tmp = tcg_temp_new(); 345298cd9ca7SRichard Henderson tcg_r = load_gpr(ctx, r); 345398cd9ca7SRichard Henderson if (i) { 3454eaa3783bSRichard Henderson tcg_gen_shli_reg(tmp, tcg_r, p); 345598cd9ca7SRichard Henderson } else { 3456eaa3783bSRichard Henderson tcg_gen_shl_reg(tmp, tcg_r, cpu_sar); 345798cd9ca7SRichard Henderson } 345898cd9ca7SRichard Henderson 345998cd9ca7SRichard Henderson cond = cond_make_0(c ? TCG_COND_GE : TCG_COND_LT, tmp); 346098cd9ca7SRichard Henderson tcg_temp_free(tmp); 346198cd9ca7SRichard Henderson return do_cbranch(ctx, disp, n, &cond); 346298cd9ca7SRichard Henderson } 346398cd9ca7SRichard Henderson 3464869051eaSRichard Henderson static DisasJumpType trans_movb(DisasContext *ctx, uint32_t insn, bool is_imm) 346598cd9ca7SRichard Henderson { 3466eaa3783bSRichard Henderson target_sreg disp = assemble_12(insn) * 4; 346798cd9ca7SRichard Henderson unsigned n = extract32(insn, 1, 1); 346898cd9ca7SRichard Henderson unsigned c = extract32(insn, 13, 3); 346998cd9ca7SRichard Henderson unsigned t = extract32(insn, 16, 5); 347098cd9ca7SRichard Henderson unsigned r = extract32(insn, 21, 5); 3471eaa3783bSRichard Henderson TCGv_reg dest; 347298cd9ca7SRichard Henderson DisasCond cond; 347398cd9ca7SRichard Henderson 347498cd9ca7SRichard Henderson nullify_over(ctx); 347598cd9ca7SRichard Henderson 347698cd9ca7SRichard Henderson dest = dest_gpr(ctx, r); 347798cd9ca7SRichard Henderson if (is_imm) { 3478eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, low_sextract(t, 0, 5)); 347998cd9ca7SRichard Henderson } else if (t == 0) { 3480eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 348198cd9ca7SRichard Henderson } else { 3482eaa3783bSRichard Henderson tcg_gen_mov_reg(dest, cpu_gr[t]); 348398cd9ca7SRichard Henderson } 348498cd9ca7SRichard Henderson 348598cd9ca7SRichard Henderson cond = do_sed_cond(c, dest); 348698cd9ca7SRichard Henderson return do_cbranch(ctx, disp, n, &cond); 348798cd9ca7SRichard Henderson } 348898cd9ca7SRichard Henderson 3489869051eaSRichard Henderson static DisasJumpType trans_shrpw_sar(DisasContext *ctx, uint32_t insn, 34900b1347d2SRichard Henderson const DisasInsn *di) 34910b1347d2SRichard Henderson { 34920b1347d2SRichard Henderson unsigned rt = extract32(insn, 0, 5); 34930b1347d2SRichard Henderson unsigned c = extract32(insn, 13, 3); 34940b1347d2SRichard Henderson unsigned r1 = extract32(insn, 16, 5); 34950b1347d2SRichard Henderson unsigned r2 = extract32(insn, 21, 5); 3496eaa3783bSRichard Henderson TCGv_reg dest; 34970b1347d2SRichard Henderson 34980b1347d2SRichard Henderson if (c) { 34990b1347d2SRichard Henderson nullify_over(ctx); 35000b1347d2SRichard Henderson } 35010b1347d2SRichard Henderson 35020b1347d2SRichard Henderson dest = dest_gpr(ctx, rt); 35030b1347d2SRichard Henderson if (r1 == 0) { 3504eaa3783bSRichard Henderson tcg_gen_ext32u_reg(dest, load_gpr(ctx, r2)); 3505eaa3783bSRichard Henderson tcg_gen_shr_reg(dest, dest, cpu_sar); 35060b1347d2SRichard Henderson } else if (r1 == r2) { 35070b1347d2SRichard Henderson TCGv_i32 t32 = tcg_temp_new_i32(); 3508eaa3783bSRichard Henderson tcg_gen_trunc_reg_i32(t32, load_gpr(ctx, r2)); 35090b1347d2SRichard Henderson tcg_gen_rotr_i32(t32, t32, cpu_sar); 3510eaa3783bSRichard Henderson tcg_gen_extu_i32_reg(dest, t32); 35110b1347d2SRichard Henderson tcg_temp_free_i32(t32); 35120b1347d2SRichard Henderson } else { 35130b1347d2SRichard Henderson TCGv_i64 t = tcg_temp_new_i64(); 35140b1347d2SRichard Henderson TCGv_i64 s = tcg_temp_new_i64(); 35150b1347d2SRichard Henderson 3516eaa3783bSRichard Henderson tcg_gen_concat_reg_i64(t, load_gpr(ctx, r2), load_gpr(ctx, r1)); 3517eaa3783bSRichard Henderson tcg_gen_extu_reg_i64(s, cpu_sar); 35180b1347d2SRichard Henderson tcg_gen_shr_i64(t, t, s); 3519eaa3783bSRichard Henderson tcg_gen_trunc_i64_reg(dest, t); 35200b1347d2SRichard Henderson 35210b1347d2SRichard Henderson tcg_temp_free_i64(t); 35220b1347d2SRichard Henderson tcg_temp_free_i64(s); 35230b1347d2SRichard Henderson } 35240b1347d2SRichard Henderson save_gpr(ctx, rt, dest); 35250b1347d2SRichard Henderson 35260b1347d2SRichard Henderson /* Install the new nullification. */ 35270b1347d2SRichard Henderson cond_free(&ctx->null_cond); 35280b1347d2SRichard Henderson if (c) { 35290b1347d2SRichard Henderson ctx->null_cond = do_sed_cond(c, dest); 35300b1347d2SRichard Henderson } 3531869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 35320b1347d2SRichard Henderson } 35330b1347d2SRichard Henderson 3534869051eaSRichard Henderson static DisasJumpType trans_shrpw_imm(DisasContext *ctx, uint32_t insn, 35350b1347d2SRichard Henderson const DisasInsn *di) 35360b1347d2SRichard Henderson { 35370b1347d2SRichard Henderson unsigned rt = extract32(insn, 0, 5); 35380b1347d2SRichard Henderson unsigned cpos = extract32(insn, 5, 5); 35390b1347d2SRichard Henderson unsigned c = extract32(insn, 13, 3); 35400b1347d2SRichard Henderson unsigned r1 = extract32(insn, 16, 5); 35410b1347d2SRichard Henderson unsigned r2 = extract32(insn, 21, 5); 35420b1347d2SRichard Henderson unsigned sa = 31 - cpos; 3543eaa3783bSRichard Henderson TCGv_reg dest, t2; 35440b1347d2SRichard Henderson 35450b1347d2SRichard Henderson if (c) { 35460b1347d2SRichard Henderson nullify_over(ctx); 35470b1347d2SRichard Henderson } 35480b1347d2SRichard Henderson 35490b1347d2SRichard Henderson dest = dest_gpr(ctx, rt); 35500b1347d2SRichard Henderson t2 = load_gpr(ctx, r2); 35510b1347d2SRichard Henderson if (r1 == r2) { 35520b1347d2SRichard Henderson TCGv_i32 t32 = tcg_temp_new_i32(); 3553eaa3783bSRichard Henderson tcg_gen_trunc_reg_i32(t32, t2); 35540b1347d2SRichard Henderson tcg_gen_rotri_i32(t32, t32, sa); 3555eaa3783bSRichard Henderson tcg_gen_extu_i32_reg(dest, t32); 35560b1347d2SRichard Henderson tcg_temp_free_i32(t32); 35570b1347d2SRichard Henderson } else if (r1 == 0) { 3558eaa3783bSRichard Henderson tcg_gen_extract_reg(dest, t2, sa, 32 - sa); 35590b1347d2SRichard Henderson } else { 3560eaa3783bSRichard Henderson TCGv_reg t0 = tcg_temp_new(); 3561eaa3783bSRichard Henderson tcg_gen_extract_reg(t0, t2, sa, 32 - sa); 3562eaa3783bSRichard Henderson tcg_gen_deposit_reg(dest, t0, cpu_gr[r1], 32 - sa, sa); 35630b1347d2SRichard Henderson tcg_temp_free(t0); 35640b1347d2SRichard Henderson } 35650b1347d2SRichard Henderson save_gpr(ctx, rt, dest); 35660b1347d2SRichard Henderson 35670b1347d2SRichard Henderson /* Install the new nullification. */ 35680b1347d2SRichard Henderson cond_free(&ctx->null_cond); 35690b1347d2SRichard Henderson if (c) { 35700b1347d2SRichard Henderson ctx->null_cond = do_sed_cond(c, dest); 35710b1347d2SRichard Henderson } 3572869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 35730b1347d2SRichard Henderson } 35740b1347d2SRichard Henderson 3575869051eaSRichard Henderson static DisasJumpType trans_extrw_sar(DisasContext *ctx, uint32_t insn, 35760b1347d2SRichard Henderson const DisasInsn *di) 35770b1347d2SRichard Henderson { 35780b1347d2SRichard Henderson unsigned clen = extract32(insn, 0, 5); 35790b1347d2SRichard Henderson unsigned is_se = extract32(insn, 10, 1); 35800b1347d2SRichard Henderson unsigned c = extract32(insn, 13, 3); 35810b1347d2SRichard Henderson unsigned rt = extract32(insn, 16, 5); 35820b1347d2SRichard Henderson unsigned rr = extract32(insn, 21, 5); 35830b1347d2SRichard Henderson unsigned len = 32 - clen; 3584eaa3783bSRichard Henderson TCGv_reg dest, src, tmp; 35850b1347d2SRichard Henderson 35860b1347d2SRichard Henderson if (c) { 35870b1347d2SRichard Henderson nullify_over(ctx); 35880b1347d2SRichard Henderson } 35890b1347d2SRichard Henderson 35900b1347d2SRichard Henderson dest = dest_gpr(ctx, rt); 35910b1347d2SRichard Henderson src = load_gpr(ctx, rr); 35920b1347d2SRichard Henderson tmp = tcg_temp_new(); 35930b1347d2SRichard Henderson 35940b1347d2SRichard Henderson /* Recall that SAR is using big-endian bit numbering. */ 3595eaa3783bSRichard Henderson tcg_gen_xori_reg(tmp, cpu_sar, TARGET_REGISTER_BITS - 1); 35960b1347d2SRichard Henderson if (is_se) { 3597eaa3783bSRichard Henderson tcg_gen_sar_reg(dest, src, tmp); 3598eaa3783bSRichard Henderson tcg_gen_sextract_reg(dest, dest, 0, len); 35990b1347d2SRichard Henderson } else { 3600eaa3783bSRichard Henderson tcg_gen_shr_reg(dest, src, tmp); 3601eaa3783bSRichard Henderson tcg_gen_extract_reg(dest, dest, 0, len); 36020b1347d2SRichard Henderson } 36030b1347d2SRichard Henderson tcg_temp_free(tmp); 36040b1347d2SRichard Henderson save_gpr(ctx, rt, dest); 36050b1347d2SRichard Henderson 36060b1347d2SRichard Henderson /* Install the new nullification. */ 36070b1347d2SRichard Henderson cond_free(&ctx->null_cond); 36080b1347d2SRichard Henderson if (c) { 36090b1347d2SRichard Henderson ctx->null_cond = do_sed_cond(c, dest); 36100b1347d2SRichard Henderson } 3611869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 36120b1347d2SRichard Henderson } 36130b1347d2SRichard Henderson 3614869051eaSRichard Henderson static DisasJumpType trans_extrw_imm(DisasContext *ctx, uint32_t insn, 36150b1347d2SRichard Henderson const DisasInsn *di) 36160b1347d2SRichard Henderson { 36170b1347d2SRichard Henderson unsigned clen = extract32(insn, 0, 5); 36180b1347d2SRichard Henderson unsigned pos = extract32(insn, 5, 5); 36190b1347d2SRichard Henderson unsigned is_se = extract32(insn, 10, 1); 36200b1347d2SRichard Henderson unsigned c = extract32(insn, 13, 3); 36210b1347d2SRichard Henderson unsigned rt = extract32(insn, 16, 5); 36220b1347d2SRichard Henderson unsigned rr = extract32(insn, 21, 5); 36230b1347d2SRichard Henderson unsigned len = 32 - clen; 36240b1347d2SRichard Henderson unsigned cpos = 31 - pos; 3625eaa3783bSRichard Henderson TCGv_reg dest, src; 36260b1347d2SRichard Henderson 36270b1347d2SRichard Henderson if (c) { 36280b1347d2SRichard Henderson nullify_over(ctx); 36290b1347d2SRichard Henderson } 36300b1347d2SRichard Henderson 36310b1347d2SRichard Henderson dest = dest_gpr(ctx, rt); 36320b1347d2SRichard Henderson src = load_gpr(ctx, rr); 36330b1347d2SRichard Henderson if (is_se) { 3634eaa3783bSRichard Henderson tcg_gen_sextract_reg(dest, src, cpos, len); 36350b1347d2SRichard Henderson } else { 3636eaa3783bSRichard Henderson tcg_gen_extract_reg(dest, src, cpos, len); 36370b1347d2SRichard Henderson } 36380b1347d2SRichard Henderson save_gpr(ctx, rt, dest); 36390b1347d2SRichard Henderson 36400b1347d2SRichard Henderson /* Install the new nullification. */ 36410b1347d2SRichard Henderson cond_free(&ctx->null_cond); 36420b1347d2SRichard Henderson if (c) { 36430b1347d2SRichard Henderson ctx->null_cond = do_sed_cond(c, dest); 36440b1347d2SRichard Henderson } 3645869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 36460b1347d2SRichard Henderson } 36470b1347d2SRichard Henderson 36480b1347d2SRichard Henderson static const DisasInsn table_sh_ex[] = { 36490b1347d2SRichard Henderson { 0xd0000000u, 0xfc001fe0u, trans_shrpw_sar }, 36500b1347d2SRichard Henderson { 0xd0000800u, 0xfc001c00u, trans_shrpw_imm }, 36510b1347d2SRichard Henderson { 0xd0001000u, 0xfc001be0u, trans_extrw_sar }, 36520b1347d2SRichard Henderson { 0xd0001800u, 0xfc001800u, trans_extrw_imm }, 36530b1347d2SRichard Henderson }; 36540b1347d2SRichard Henderson 3655869051eaSRichard Henderson static DisasJumpType trans_depw_imm_c(DisasContext *ctx, uint32_t insn, 36560b1347d2SRichard Henderson const DisasInsn *di) 36570b1347d2SRichard Henderson { 36580b1347d2SRichard Henderson unsigned clen = extract32(insn, 0, 5); 36590b1347d2SRichard Henderson unsigned cpos = extract32(insn, 5, 5); 36600b1347d2SRichard Henderson unsigned nz = extract32(insn, 10, 1); 36610b1347d2SRichard Henderson unsigned c = extract32(insn, 13, 3); 3662eaa3783bSRichard Henderson target_sreg val = low_sextract(insn, 16, 5); 36630b1347d2SRichard Henderson unsigned rt = extract32(insn, 21, 5); 36640b1347d2SRichard Henderson unsigned len = 32 - clen; 3665eaa3783bSRichard Henderson target_sreg mask0, mask1; 3666eaa3783bSRichard Henderson TCGv_reg dest; 36670b1347d2SRichard Henderson 36680b1347d2SRichard Henderson if (c) { 36690b1347d2SRichard Henderson nullify_over(ctx); 36700b1347d2SRichard Henderson } 36710b1347d2SRichard Henderson if (cpos + len > 32) { 36720b1347d2SRichard Henderson len = 32 - cpos; 36730b1347d2SRichard Henderson } 36740b1347d2SRichard Henderson 36750b1347d2SRichard Henderson dest = dest_gpr(ctx, rt); 36760b1347d2SRichard Henderson mask0 = deposit64(0, cpos, len, val); 36770b1347d2SRichard Henderson mask1 = deposit64(-1, cpos, len, val); 36780b1347d2SRichard Henderson 36790b1347d2SRichard Henderson if (nz) { 3680eaa3783bSRichard Henderson TCGv_reg src = load_gpr(ctx, rt); 36810b1347d2SRichard Henderson if (mask1 != -1) { 3682eaa3783bSRichard Henderson tcg_gen_andi_reg(dest, src, mask1); 36830b1347d2SRichard Henderson src = dest; 36840b1347d2SRichard Henderson } 3685eaa3783bSRichard Henderson tcg_gen_ori_reg(dest, src, mask0); 36860b1347d2SRichard Henderson } else { 3687eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, mask0); 36880b1347d2SRichard Henderson } 36890b1347d2SRichard Henderson save_gpr(ctx, rt, dest); 36900b1347d2SRichard Henderson 36910b1347d2SRichard Henderson /* Install the new nullification. */ 36920b1347d2SRichard Henderson cond_free(&ctx->null_cond); 36930b1347d2SRichard Henderson if (c) { 36940b1347d2SRichard Henderson ctx->null_cond = do_sed_cond(c, dest); 36950b1347d2SRichard Henderson } 3696869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 36970b1347d2SRichard Henderson } 36980b1347d2SRichard Henderson 3699869051eaSRichard Henderson static DisasJumpType trans_depw_imm(DisasContext *ctx, uint32_t insn, 37000b1347d2SRichard Henderson const DisasInsn *di) 37010b1347d2SRichard Henderson { 37020b1347d2SRichard Henderson unsigned clen = extract32(insn, 0, 5); 37030b1347d2SRichard Henderson unsigned cpos = extract32(insn, 5, 5); 37040b1347d2SRichard Henderson unsigned nz = extract32(insn, 10, 1); 37050b1347d2SRichard Henderson unsigned c = extract32(insn, 13, 3); 37060b1347d2SRichard Henderson unsigned rr = extract32(insn, 16, 5); 37070b1347d2SRichard Henderson unsigned rt = extract32(insn, 21, 5); 37080b1347d2SRichard Henderson unsigned rs = nz ? rt : 0; 37090b1347d2SRichard Henderson unsigned len = 32 - clen; 3710eaa3783bSRichard Henderson TCGv_reg dest, val; 37110b1347d2SRichard Henderson 37120b1347d2SRichard Henderson if (c) { 37130b1347d2SRichard Henderson nullify_over(ctx); 37140b1347d2SRichard Henderson } 37150b1347d2SRichard Henderson if (cpos + len > 32) { 37160b1347d2SRichard Henderson len = 32 - cpos; 37170b1347d2SRichard Henderson } 37180b1347d2SRichard Henderson 37190b1347d2SRichard Henderson dest = dest_gpr(ctx, rt); 37200b1347d2SRichard Henderson val = load_gpr(ctx, rr); 37210b1347d2SRichard Henderson if (rs == 0) { 3722eaa3783bSRichard Henderson tcg_gen_deposit_z_reg(dest, val, cpos, len); 37230b1347d2SRichard Henderson } else { 3724eaa3783bSRichard Henderson tcg_gen_deposit_reg(dest, cpu_gr[rs], val, cpos, len); 37250b1347d2SRichard Henderson } 37260b1347d2SRichard Henderson save_gpr(ctx, rt, dest); 37270b1347d2SRichard Henderson 37280b1347d2SRichard Henderson /* Install the new nullification. */ 37290b1347d2SRichard Henderson cond_free(&ctx->null_cond); 37300b1347d2SRichard Henderson if (c) { 37310b1347d2SRichard Henderson ctx->null_cond = do_sed_cond(c, dest); 37320b1347d2SRichard Henderson } 3733869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 37340b1347d2SRichard Henderson } 37350b1347d2SRichard Henderson 3736869051eaSRichard Henderson static DisasJumpType trans_depw_sar(DisasContext *ctx, uint32_t insn, 37370b1347d2SRichard Henderson const DisasInsn *di) 37380b1347d2SRichard Henderson { 37390b1347d2SRichard Henderson unsigned clen = extract32(insn, 0, 5); 37400b1347d2SRichard Henderson unsigned nz = extract32(insn, 10, 1); 37410b1347d2SRichard Henderson unsigned i = extract32(insn, 12, 1); 37420b1347d2SRichard Henderson unsigned c = extract32(insn, 13, 3); 37430b1347d2SRichard Henderson unsigned rt = extract32(insn, 21, 5); 37440b1347d2SRichard Henderson unsigned rs = nz ? rt : 0; 37450b1347d2SRichard Henderson unsigned len = 32 - clen; 3746eaa3783bSRichard Henderson TCGv_reg val, mask, tmp, shift, dest; 37470b1347d2SRichard Henderson unsigned msb = 1U << (len - 1); 37480b1347d2SRichard Henderson 37490b1347d2SRichard Henderson if (c) { 37500b1347d2SRichard Henderson nullify_over(ctx); 37510b1347d2SRichard Henderson } 37520b1347d2SRichard Henderson 37530b1347d2SRichard Henderson if (i) { 37540b1347d2SRichard Henderson val = load_const(ctx, low_sextract(insn, 16, 5)); 37550b1347d2SRichard Henderson } else { 37560b1347d2SRichard Henderson val = load_gpr(ctx, extract32(insn, 16, 5)); 37570b1347d2SRichard Henderson } 37580b1347d2SRichard Henderson dest = dest_gpr(ctx, rt); 37590b1347d2SRichard Henderson shift = tcg_temp_new(); 37600b1347d2SRichard Henderson tmp = tcg_temp_new(); 37610b1347d2SRichard Henderson 37620b1347d2SRichard Henderson /* Convert big-endian bit numbering in SAR to left-shift. */ 3763eaa3783bSRichard Henderson tcg_gen_xori_reg(shift, cpu_sar, TARGET_REGISTER_BITS - 1); 37640b1347d2SRichard Henderson 3765eaa3783bSRichard Henderson mask = tcg_const_reg(msb + (msb - 1)); 3766eaa3783bSRichard Henderson tcg_gen_and_reg(tmp, val, mask); 37670b1347d2SRichard Henderson if (rs) { 3768eaa3783bSRichard Henderson tcg_gen_shl_reg(mask, mask, shift); 3769eaa3783bSRichard Henderson tcg_gen_shl_reg(tmp, tmp, shift); 3770eaa3783bSRichard Henderson tcg_gen_andc_reg(dest, cpu_gr[rs], mask); 3771eaa3783bSRichard Henderson tcg_gen_or_reg(dest, dest, tmp); 37720b1347d2SRichard Henderson } else { 3773eaa3783bSRichard Henderson tcg_gen_shl_reg(dest, tmp, shift); 37740b1347d2SRichard Henderson } 37750b1347d2SRichard Henderson tcg_temp_free(shift); 37760b1347d2SRichard Henderson tcg_temp_free(mask); 37770b1347d2SRichard Henderson tcg_temp_free(tmp); 37780b1347d2SRichard Henderson save_gpr(ctx, rt, dest); 37790b1347d2SRichard Henderson 37800b1347d2SRichard Henderson /* Install the new nullification. */ 37810b1347d2SRichard Henderson cond_free(&ctx->null_cond); 37820b1347d2SRichard Henderson if (c) { 37830b1347d2SRichard Henderson ctx->null_cond = do_sed_cond(c, dest); 37840b1347d2SRichard Henderson } 3785869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 37860b1347d2SRichard Henderson } 37870b1347d2SRichard Henderson 37880b1347d2SRichard Henderson static const DisasInsn table_depw[] = { 37890b1347d2SRichard Henderson { 0xd4000000u, 0xfc000be0u, trans_depw_sar }, 37900b1347d2SRichard Henderson { 0xd4000800u, 0xfc001800u, trans_depw_imm }, 37910b1347d2SRichard Henderson { 0xd4001800u, 0xfc001800u, trans_depw_imm_c }, 37920b1347d2SRichard Henderson }; 37930b1347d2SRichard Henderson 3794869051eaSRichard Henderson static DisasJumpType trans_be(DisasContext *ctx, uint32_t insn, bool is_l) 379598cd9ca7SRichard Henderson { 379698cd9ca7SRichard Henderson unsigned n = extract32(insn, 1, 1); 379798cd9ca7SRichard Henderson unsigned b = extract32(insn, 21, 5); 3798eaa3783bSRichard Henderson target_sreg disp = assemble_17(insn); 3799660eefe1SRichard Henderson TCGv_reg tmp; 380098cd9ca7SRichard Henderson 3801c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY 380298cd9ca7SRichard Henderson /* ??? It seems like there should be a good way of using 380398cd9ca7SRichard Henderson "be disp(sr2, r0)", the canonical gateway entry mechanism 380498cd9ca7SRichard Henderson to our advantage. But that appears to be inconvenient to 380598cd9ca7SRichard Henderson manage along side branch delay slots. Therefore we handle 380698cd9ca7SRichard Henderson entry into the gateway page via absolute address. */ 380798cd9ca7SRichard Henderson /* Since we don't implement spaces, just branch. Do notice the special 380898cd9ca7SRichard Henderson case of "be disp(*,r0)" using a direct branch to disp, so that we can 380998cd9ca7SRichard Henderson goto_tb to the TB containing the syscall. */ 381098cd9ca7SRichard Henderson if (b == 0) { 381198cd9ca7SRichard Henderson return do_dbranch(ctx, disp, is_l ? 31 : 0, n); 381298cd9ca7SRichard Henderson } 3813c301f34eSRichard Henderson #else 3814c301f34eSRichard Henderson int sp = assemble_sr3(insn); 3815c301f34eSRichard Henderson nullify_over(ctx); 3816660eefe1SRichard Henderson #endif 3817660eefe1SRichard Henderson 3818660eefe1SRichard Henderson tmp = get_temp(ctx); 3819660eefe1SRichard Henderson tcg_gen_addi_reg(tmp, load_gpr(ctx, b), disp); 3820660eefe1SRichard Henderson tmp = do_ibranch_priv(ctx, tmp); 3821c301f34eSRichard Henderson 3822c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY 3823660eefe1SRichard Henderson return do_ibranch(ctx, tmp, is_l ? 31 : 0, n); 3824c301f34eSRichard Henderson #else 3825c301f34eSRichard Henderson TCGv_i64 new_spc = tcg_temp_new_i64(); 3826c301f34eSRichard Henderson 3827c301f34eSRichard Henderson load_spr(ctx, new_spc, sp); 3828c301f34eSRichard Henderson if (is_l) { 3829c301f34eSRichard Henderson copy_iaoq_entry(cpu_gr[31], ctx->iaoq_n, ctx->iaoq_n_var); 3830c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_sr[0], cpu_iasq_f); 3831c301f34eSRichard Henderson } 3832c301f34eSRichard Henderson if (n && use_nullify_skip(ctx)) { 3833c301f34eSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_f, tmp); 3834c301f34eSRichard Henderson tcg_gen_addi_reg(cpu_iaoq_b, cpu_iaoq_f, 4); 3835c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, new_spc); 3836c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_b, cpu_iasq_f); 3837c301f34eSRichard Henderson } else { 3838c301f34eSRichard Henderson copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b); 3839c301f34eSRichard Henderson if (ctx->iaoq_b == -1) { 3840c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b); 3841c301f34eSRichard Henderson } 3842c301f34eSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_b, tmp); 3843c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_b, new_spc); 3844c301f34eSRichard Henderson nullify_set(ctx, n); 3845c301f34eSRichard Henderson } 3846c301f34eSRichard Henderson tcg_temp_free_i64(new_spc); 3847c301f34eSRichard Henderson tcg_gen_lookup_and_goto_ptr(); 3848c301f34eSRichard Henderson return nullify_end(ctx, DISAS_NORETURN); 3849c301f34eSRichard Henderson #endif 385098cd9ca7SRichard Henderson } 385198cd9ca7SRichard Henderson 3852869051eaSRichard Henderson static DisasJumpType trans_bl(DisasContext *ctx, uint32_t insn, 385398cd9ca7SRichard Henderson const DisasInsn *di) 385498cd9ca7SRichard Henderson { 385598cd9ca7SRichard Henderson unsigned n = extract32(insn, 1, 1); 385698cd9ca7SRichard Henderson unsigned link = extract32(insn, 21, 5); 3857eaa3783bSRichard Henderson target_sreg disp = assemble_17(insn); 385898cd9ca7SRichard Henderson 385998cd9ca7SRichard Henderson return do_dbranch(ctx, iaoq_dest(ctx, disp), link, n); 386098cd9ca7SRichard Henderson } 386198cd9ca7SRichard Henderson 386243e05652SRichard Henderson static DisasJumpType trans_b_gate(DisasContext *ctx, uint32_t insn, 386343e05652SRichard Henderson const DisasInsn *di) 386443e05652SRichard Henderson { 386543e05652SRichard Henderson unsigned n = extract32(insn, 1, 1); 386643e05652SRichard Henderson unsigned link = extract32(insn, 21, 5); 386743e05652SRichard Henderson target_sreg disp = assemble_17(insn); 386843e05652SRichard Henderson target_ureg dest = iaoq_dest(ctx, disp); 386943e05652SRichard Henderson 387043e05652SRichard Henderson /* Make sure the caller hasn't done something weird with the queue. 387143e05652SRichard Henderson * ??? This is not quite the same as the PSW[B] bit, which would be 387243e05652SRichard Henderson * expensive to track. Real hardware will trap for 387343e05652SRichard Henderson * b gateway 387443e05652SRichard Henderson * b gateway+4 (in delay slot of first branch) 387543e05652SRichard Henderson * However, checking for a non-sequential instruction queue *will* 387643e05652SRichard Henderson * diagnose the security hole 387743e05652SRichard Henderson * b gateway 387843e05652SRichard Henderson * b evil 387943e05652SRichard Henderson * in which instructions at evil would run with increased privs. 388043e05652SRichard Henderson */ 388143e05652SRichard Henderson if (ctx->iaoq_b == -1 || ctx->iaoq_b != ctx->iaoq_f + 4) { 388243e05652SRichard Henderson return gen_illegal(ctx); 388343e05652SRichard Henderson } 388443e05652SRichard Henderson 388543e05652SRichard Henderson #ifndef CONFIG_USER_ONLY 388643e05652SRichard Henderson if (ctx->tb_flags & PSW_C) { 388743e05652SRichard Henderson CPUHPPAState *env = ctx->cs->env_ptr; 388843e05652SRichard Henderson int type = hppa_artype_for_page(env, ctx->base.pc_next); 388943e05652SRichard Henderson /* If we could not find a TLB entry, then we need to generate an 389043e05652SRichard Henderson ITLB miss exception so the kernel will provide it. 389143e05652SRichard Henderson The resulting TLB fill operation will invalidate this TB and 389243e05652SRichard Henderson we will re-translate, at which point we *will* be able to find 389343e05652SRichard Henderson the TLB entry and determine if this is in fact a gateway page. */ 389443e05652SRichard Henderson if (type < 0) { 389543e05652SRichard Henderson return gen_excp(ctx, EXCP_ITLB_MISS); 389643e05652SRichard Henderson } 389743e05652SRichard Henderson /* No change for non-gateway pages or for priv decrease. */ 389843e05652SRichard Henderson if (type >= 4 && type - 4 < ctx->privilege) { 389943e05652SRichard Henderson dest = deposit32(dest, 0, 2, type - 4); 390043e05652SRichard Henderson } 390143e05652SRichard Henderson } else { 390243e05652SRichard Henderson dest &= -4; /* priv = 0 */ 390343e05652SRichard Henderson } 390443e05652SRichard Henderson #endif 390543e05652SRichard Henderson 390643e05652SRichard Henderson return do_dbranch(ctx, dest, link, n); 390743e05652SRichard Henderson } 390843e05652SRichard Henderson 3909869051eaSRichard Henderson static DisasJumpType trans_bl_long(DisasContext *ctx, uint32_t insn, 391098cd9ca7SRichard Henderson const DisasInsn *di) 391198cd9ca7SRichard Henderson { 391298cd9ca7SRichard Henderson unsigned n = extract32(insn, 1, 1); 3913eaa3783bSRichard Henderson target_sreg disp = assemble_22(insn); 391498cd9ca7SRichard Henderson 391598cd9ca7SRichard Henderson return do_dbranch(ctx, iaoq_dest(ctx, disp), 2, n); 391698cd9ca7SRichard Henderson } 391798cd9ca7SRichard Henderson 3918869051eaSRichard Henderson static DisasJumpType trans_blr(DisasContext *ctx, uint32_t insn, 391998cd9ca7SRichard Henderson const DisasInsn *di) 392098cd9ca7SRichard Henderson { 392198cd9ca7SRichard Henderson unsigned n = extract32(insn, 1, 1); 392298cd9ca7SRichard Henderson unsigned rx = extract32(insn, 16, 5); 392398cd9ca7SRichard Henderson unsigned link = extract32(insn, 21, 5); 3924eaa3783bSRichard Henderson TCGv_reg tmp = get_temp(ctx); 392598cd9ca7SRichard Henderson 3926eaa3783bSRichard Henderson tcg_gen_shli_reg(tmp, load_gpr(ctx, rx), 3); 3927eaa3783bSRichard Henderson tcg_gen_addi_reg(tmp, tmp, ctx->iaoq_f + 8); 3928660eefe1SRichard Henderson /* The computation here never changes privilege level. */ 392998cd9ca7SRichard Henderson return do_ibranch(ctx, tmp, link, n); 393098cd9ca7SRichard Henderson } 393198cd9ca7SRichard Henderson 3932869051eaSRichard Henderson static DisasJumpType trans_bv(DisasContext *ctx, uint32_t insn, 393398cd9ca7SRichard Henderson const DisasInsn *di) 393498cd9ca7SRichard Henderson { 393598cd9ca7SRichard Henderson unsigned n = extract32(insn, 1, 1); 393698cd9ca7SRichard Henderson unsigned rx = extract32(insn, 16, 5); 393798cd9ca7SRichard Henderson unsigned rb = extract32(insn, 21, 5); 3938eaa3783bSRichard Henderson TCGv_reg dest; 393998cd9ca7SRichard Henderson 394098cd9ca7SRichard Henderson if (rx == 0) { 394198cd9ca7SRichard Henderson dest = load_gpr(ctx, rb); 394298cd9ca7SRichard Henderson } else { 394398cd9ca7SRichard Henderson dest = get_temp(ctx); 3944eaa3783bSRichard Henderson tcg_gen_shli_reg(dest, load_gpr(ctx, rx), 3); 3945eaa3783bSRichard Henderson tcg_gen_add_reg(dest, dest, load_gpr(ctx, rb)); 394698cd9ca7SRichard Henderson } 3947660eefe1SRichard Henderson dest = do_ibranch_priv(ctx, dest); 394898cd9ca7SRichard Henderson return do_ibranch(ctx, dest, 0, n); 394998cd9ca7SRichard Henderson } 395098cd9ca7SRichard Henderson 3951869051eaSRichard Henderson static DisasJumpType trans_bve(DisasContext *ctx, uint32_t insn, 395298cd9ca7SRichard Henderson const DisasInsn *di) 395398cd9ca7SRichard Henderson { 395498cd9ca7SRichard Henderson unsigned n = extract32(insn, 1, 1); 395598cd9ca7SRichard Henderson unsigned rb = extract32(insn, 21, 5); 395698cd9ca7SRichard Henderson unsigned link = extract32(insn, 13, 1) ? 2 : 0; 3957660eefe1SRichard Henderson TCGv_reg dest; 395898cd9ca7SRichard Henderson 3959c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY 3960660eefe1SRichard Henderson dest = do_ibranch_priv(ctx, load_gpr(ctx, rb)); 3961660eefe1SRichard Henderson return do_ibranch(ctx, dest, link, n); 3962c301f34eSRichard Henderson #else 3963c301f34eSRichard Henderson nullify_over(ctx); 3964c301f34eSRichard Henderson dest = do_ibranch_priv(ctx, load_gpr(ctx, rb)); 3965c301f34eSRichard Henderson 3966c301f34eSRichard Henderson copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b); 3967c301f34eSRichard Henderson if (ctx->iaoq_b == -1) { 3968c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b); 3969c301f34eSRichard Henderson } 3970c301f34eSRichard Henderson copy_iaoq_entry(cpu_iaoq_b, -1, dest); 3971c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_b, space_select(ctx, 0, dest)); 3972c301f34eSRichard Henderson if (link) { 3973c301f34eSRichard Henderson copy_iaoq_entry(cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 3974c301f34eSRichard Henderson } 3975c301f34eSRichard Henderson nullify_set(ctx, n); 3976c301f34eSRichard Henderson tcg_gen_lookup_and_goto_ptr(); 3977c301f34eSRichard Henderson return nullify_end(ctx, DISAS_NORETURN); 3978c301f34eSRichard Henderson #endif 397998cd9ca7SRichard Henderson } 398098cd9ca7SRichard Henderson 398198cd9ca7SRichard Henderson static const DisasInsn table_branch[] = { 398298cd9ca7SRichard Henderson { 0xe8000000u, 0xfc006000u, trans_bl }, /* B,L and B,L,PUSH */ 398398cd9ca7SRichard Henderson { 0xe800a000u, 0xfc00e000u, trans_bl_long }, 398498cd9ca7SRichard Henderson { 0xe8004000u, 0xfc00fffdu, trans_blr }, 398598cd9ca7SRichard Henderson { 0xe800c000u, 0xfc00fffdu, trans_bv }, 398698cd9ca7SRichard Henderson { 0xe800d000u, 0xfc00dffcu, trans_bve }, 398743e05652SRichard Henderson { 0xe8002000u, 0xfc00e000u, trans_b_gate }, 398898cd9ca7SRichard Henderson }; 398998cd9ca7SRichard Henderson 3990869051eaSRichard Henderson static DisasJumpType trans_fop_wew_0c(DisasContext *ctx, uint32_t insn, 3991ebe9383cSRichard Henderson const DisasInsn *di) 3992ebe9383cSRichard Henderson { 3993ebe9383cSRichard Henderson unsigned rt = extract32(insn, 0, 5); 3994ebe9383cSRichard Henderson unsigned ra = extract32(insn, 21, 5); 3995eff235ebSPaolo Bonzini return do_fop_wew(ctx, rt, ra, di->f.wew); 3996ebe9383cSRichard Henderson } 3997ebe9383cSRichard Henderson 3998869051eaSRichard Henderson static DisasJumpType trans_fop_wew_0e(DisasContext *ctx, uint32_t insn, 3999ebe9383cSRichard Henderson const DisasInsn *di) 4000ebe9383cSRichard Henderson { 4001ebe9383cSRichard Henderson unsigned rt = assemble_rt64(insn); 4002ebe9383cSRichard Henderson unsigned ra = assemble_ra64(insn); 4003eff235ebSPaolo Bonzini return do_fop_wew(ctx, rt, ra, di->f.wew); 4004ebe9383cSRichard Henderson } 4005ebe9383cSRichard Henderson 4006869051eaSRichard Henderson static DisasJumpType trans_fop_ded(DisasContext *ctx, uint32_t insn, 4007ebe9383cSRichard Henderson const DisasInsn *di) 4008ebe9383cSRichard Henderson { 4009ebe9383cSRichard Henderson unsigned rt = extract32(insn, 0, 5); 4010ebe9383cSRichard Henderson unsigned ra = extract32(insn, 21, 5); 4011eff235ebSPaolo Bonzini return do_fop_ded(ctx, rt, ra, di->f.ded); 4012ebe9383cSRichard Henderson } 4013ebe9383cSRichard Henderson 4014869051eaSRichard Henderson static DisasJumpType trans_fop_wed_0c(DisasContext *ctx, uint32_t insn, 4015ebe9383cSRichard Henderson const DisasInsn *di) 4016ebe9383cSRichard Henderson { 4017ebe9383cSRichard Henderson unsigned rt = extract32(insn, 0, 5); 4018ebe9383cSRichard Henderson unsigned ra = extract32(insn, 21, 5); 4019eff235ebSPaolo Bonzini return do_fop_wed(ctx, rt, ra, di->f.wed); 4020ebe9383cSRichard Henderson } 4021ebe9383cSRichard Henderson 4022869051eaSRichard Henderson static DisasJumpType trans_fop_wed_0e(DisasContext *ctx, uint32_t insn, 4023ebe9383cSRichard Henderson const DisasInsn *di) 4024ebe9383cSRichard Henderson { 4025ebe9383cSRichard Henderson unsigned rt = assemble_rt64(insn); 4026ebe9383cSRichard Henderson unsigned ra = extract32(insn, 21, 5); 4027eff235ebSPaolo Bonzini return do_fop_wed(ctx, rt, ra, di->f.wed); 4028ebe9383cSRichard Henderson } 4029ebe9383cSRichard Henderson 4030869051eaSRichard Henderson static DisasJumpType trans_fop_dew_0c(DisasContext *ctx, uint32_t insn, 4031ebe9383cSRichard Henderson const DisasInsn *di) 4032ebe9383cSRichard Henderson { 4033ebe9383cSRichard Henderson unsigned rt = extract32(insn, 0, 5); 4034ebe9383cSRichard Henderson unsigned ra = extract32(insn, 21, 5); 4035eff235ebSPaolo Bonzini return do_fop_dew(ctx, rt, ra, di->f.dew); 4036ebe9383cSRichard Henderson } 4037ebe9383cSRichard Henderson 4038869051eaSRichard Henderson static DisasJumpType trans_fop_dew_0e(DisasContext *ctx, uint32_t insn, 4039ebe9383cSRichard Henderson const DisasInsn *di) 4040ebe9383cSRichard Henderson { 4041ebe9383cSRichard Henderson unsigned rt = extract32(insn, 0, 5); 4042ebe9383cSRichard Henderson unsigned ra = assemble_ra64(insn); 4043eff235ebSPaolo Bonzini return do_fop_dew(ctx, rt, ra, di->f.dew); 4044ebe9383cSRichard Henderson } 4045ebe9383cSRichard Henderson 4046869051eaSRichard Henderson static DisasJumpType trans_fop_weww_0c(DisasContext *ctx, uint32_t insn, 4047ebe9383cSRichard Henderson const DisasInsn *di) 4048ebe9383cSRichard Henderson { 4049ebe9383cSRichard Henderson unsigned rt = extract32(insn, 0, 5); 4050ebe9383cSRichard Henderson unsigned rb = extract32(insn, 16, 5); 4051ebe9383cSRichard Henderson unsigned ra = extract32(insn, 21, 5); 4052eff235ebSPaolo Bonzini return do_fop_weww(ctx, rt, ra, rb, di->f.weww); 4053ebe9383cSRichard Henderson } 4054ebe9383cSRichard Henderson 4055869051eaSRichard Henderson static DisasJumpType trans_fop_weww_0e(DisasContext *ctx, uint32_t insn, 4056ebe9383cSRichard Henderson const DisasInsn *di) 4057ebe9383cSRichard Henderson { 4058ebe9383cSRichard Henderson unsigned rt = assemble_rt64(insn); 4059ebe9383cSRichard Henderson unsigned rb = assemble_rb64(insn); 4060ebe9383cSRichard Henderson unsigned ra = assemble_ra64(insn); 4061eff235ebSPaolo Bonzini return do_fop_weww(ctx, rt, ra, rb, di->f.weww); 4062ebe9383cSRichard Henderson } 4063ebe9383cSRichard Henderson 4064869051eaSRichard Henderson static DisasJumpType trans_fop_dedd(DisasContext *ctx, uint32_t insn, 4065ebe9383cSRichard Henderson const DisasInsn *di) 4066ebe9383cSRichard Henderson { 4067ebe9383cSRichard Henderson unsigned rt = extract32(insn, 0, 5); 4068ebe9383cSRichard Henderson unsigned rb = extract32(insn, 16, 5); 4069ebe9383cSRichard Henderson unsigned ra = extract32(insn, 21, 5); 4070eff235ebSPaolo Bonzini return do_fop_dedd(ctx, rt, ra, rb, di->f.dedd); 4071ebe9383cSRichard Henderson } 4072ebe9383cSRichard Henderson 4073ebe9383cSRichard Henderson static void gen_fcpy_s(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 4074ebe9383cSRichard Henderson { 4075ebe9383cSRichard Henderson tcg_gen_mov_i32(dst, src); 4076ebe9383cSRichard Henderson } 4077ebe9383cSRichard Henderson 4078ebe9383cSRichard Henderson static void gen_fcpy_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 4079ebe9383cSRichard Henderson { 4080ebe9383cSRichard Henderson tcg_gen_mov_i64(dst, src); 4081ebe9383cSRichard Henderson } 4082ebe9383cSRichard Henderson 4083ebe9383cSRichard Henderson static void gen_fabs_s(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 4084ebe9383cSRichard Henderson { 4085ebe9383cSRichard Henderson tcg_gen_andi_i32(dst, src, INT32_MAX); 4086ebe9383cSRichard Henderson } 4087ebe9383cSRichard Henderson 4088ebe9383cSRichard Henderson static void gen_fabs_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 4089ebe9383cSRichard Henderson { 4090ebe9383cSRichard Henderson tcg_gen_andi_i64(dst, src, INT64_MAX); 4091ebe9383cSRichard Henderson } 4092ebe9383cSRichard Henderson 4093ebe9383cSRichard Henderson static void gen_fneg_s(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 4094ebe9383cSRichard Henderson { 4095ebe9383cSRichard Henderson tcg_gen_xori_i32(dst, src, INT32_MIN); 4096ebe9383cSRichard Henderson } 4097ebe9383cSRichard Henderson 4098ebe9383cSRichard Henderson static void gen_fneg_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 4099ebe9383cSRichard Henderson { 4100ebe9383cSRichard Henderson tcg_gen_xori_i64(dst, src, INT64_MIN); 4101ebe9383cSRichard Henderson } 4102ebe9383cSRichard Henderson 4103ebe9383cSRichard Henderson static void gen_fnegabs_s(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 4104ebe9383cSRichard Henderson { 4105ebe9383cSRichard Henderson tcg_gen_ori_i32(dst, src, INT32_MIN); 4106ebe9383cSRichard Henderson } 4107ebe9383cSRichard Henderson 4108ebe9383cSRichard Henderson static void gen_fnegabs_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 4109ebe9383cSRichard Henderson { 4110ebe9383cSRichard Henderson tcg_gen_ori_i64(dst, src, INT64_MIN); 4111ebe9383cSRichard Henderson } 4112ebe9383cSRichard Henderson 4113869051eaSRichard Henderson static DisasJumpType do_fcmp_s(DisasContext *ctx, unsigned ra, unsigned rb, 4114ebe9383cSRichard Henderson unsigned y, unsigned c) 4115ebe9383cSRichard Henderson { 4116ebe9383cSRichard Henderson TCGv_i32 ta, tb, tc, ty; 4117ebe9383cSRichard Henderson 4118ebe9383cSRichard Henderson nullify_over(ctx); 4119ebe9383cSRichard Henderson 4120ebe9383cSRichard Henderson ta = load_frw0_i32(ra); 4121ebe9383cSRichard Henderson tb = load_frw0_i32(rb); 4122ebe9383cSRichard Henderson ty = tcg_const_i32(y); 4123ebe9383cSRichard Henderson tc = tcg_const_i32(c); 4124ebe9383cSRichard Henderson 4125ebe9383cSRichard Henderson gen_helper_fcmp_s(cpu_env, ta, tb, ty, tc); 4126ebe9383cSRichard Henderson 4127ebe9383cSRichard Henderson tcg_temp_free_i32(ta); 4128ebe9383cSRichard Henderson tcg_temp_free_i32(tb); 4129ebe9383cSRichard Henderson tcg_temp_free_i32(ty); 4130ebe9383cSRichard Henderson tcg_temp_free_i32(tc); 4131ebe9383cSRichard Henderson 4132869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 4133ebe9383cSRichard Henderson } 4134ebe9383cSRichard Henderson 4135869051eaSRichard Henderson static DisasJumpType trans_fcmp_s_0c(DisasContext *ctx, uint32_t insn, 4136ebe9383cSRichard Henderson const DisasInsn *di) 4137ebe9383cSRichard Henderson { 4138ebe9383cSRichard Henderson unsigned c = extract32(insn, 0, 5); 4139ebe9383cSRichard Henderson unsigned y = extract32(insn, 13, 3); 4140ebe9383cSRichard Henderson unsigned rb = extract32(insn, 16, 5); 4141ebe9383cSRichard Henderson unsigned ra = extract32(insn, 21, 5); 4142ebe9383cSRichard Henderson return do_fcmp_s(ctx, ra, rb, y, c); 4143ebe9383cSRichard Henderson } 4144ebe9383cSRichard Henderson 4145869051eaSRichard Henderson static DisasJumpType trans_fcmp_s_0e(DisasContext *ctx, uint32_t insn, 4146ebe9383cSRichard Henderson const DisasInsn *di) 4147ebe9383cSRichard Henderson { 4148ebe9383cSRichard Henderson unsigned c = extract32(insn, 0, 5); 4149ebe9383cSRichard Henderson unsigned y = extract32(insn, 13, 3); 4150ebe9383cSRichard Henderson unsigned rb = assemble_rb64(insn); 4151ebe9383cSRichard Henderson unsigned ra = assemble_ra64(insn); 4152ebe9383cSRichard Henderson return do_fcmp_s(ctx, ra, rb, y, c); 4153ebe9383cSRichard Henderson } 4154ebe9383cSRichard Henderson 4155869051eaSRichard Henderson static DisasJumpType trans_fcmp_d(DisasContext *ctx, uint32_t insn, 4156ebe9383cSRichard Henderson const DisasInsn *di) 4157ebe9383cSRichard Henderson { 4158ebe9383cSRichard Henderson unsigned c = extract32(insn, 0, 5); 4159ebe9383cSRichard Henderson unsigned y = extract32(insn, 13, 3); 4160ebe9383cSRichard Henderson unsigned rb = extract32(insn, 16, 5); 4161ebe9383cSRichard Henderson unsigned ra = extract32(insn, 21, 5); 4162ebe9383cSRichard Henderson TCGv_i64 ta, tb; 4163ebe9383cSRichard Henderson TCGv_i32 tc, ty; 4164ebe9383cSRichard Henderson 4165ebe9383cSRichard Henderson nullify_over(ctx); 4166ebe9383cSRichard Henderson 4167ebe9383cSRichard Henderson ta = load_frd0(ra); 4168ebe9383cSRichard Henderson tb = load_frd0(rb); 4169ebe9383cSRichard Henderson ty = tcg_const_i32(y); 4170ebe9383cSRichard Henderson tc = tcg_const_i32(c); 4171ebe9383cSRichard Henderson 4172ebe9383cSRichard Henderson gen_helper_fcmp_d(cpu_env, ta, tb, ty, tc); 4173ebe9383cSRichard Henderson 4174ebe9383cSRichard Henderson tcg_temp_free_i64(ta); 4175ebe9383cSRichard Henderson tcg_temp_free_i64(tb); 4176ebe9383cSRichard Henderson tcg_temp_free_i32(ty); 4177ebe9383cSRichard Henderson tcg_temp_free_i32(tc); 4178ebe9383cSRichard Henderson 4179869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 4180ebe9383cSRichard Henderson } 4181ebe9383cSRichard Henderson 4182869051eaSRichard Henderson static DisasJumpType trans_ftest_t(DisasContext *ctx, uint32_t insn, 4183ebe9383cSRichard Henderson const DisasInsn *di) 4184ebe9383cSRichard Henderson { 4185ebe9383cSRichard Henderson unsigned y = extract32(insn, 13, 3); 4186ebe9383cSRichard Henderson unsigned cbit = (y ^ 1) - 1; 4187eaa3783bSRichard Henderson TCGv_reg t; 4188ebe9383cSRichard Henderson 4189ebe9383cSRichard Henderson nullify_over(ctx); 4190ebe9383cSRichard Henderson 4191ebe9383cSRichard Henderson t = tcg_temp_new(); 4192eaa3783bSRichard Henderson tcg_gen_ld32u_reg(t, cpu_env, offsetof(CPUHPPAState, fr0_shadow)); 4193eaa3783bSRichard Henderson tcg_gen_extract_reg(t, t, 21 - cbit, 1); 4194ebe9383cSRichard Henderson ctx->null_cond = cond_make_0(TCG_COND_NE, t); 4195ebe9383cSRichard Henderson tcg_temp_free(t); 4196ebe9383cSRichard Henderson 4197869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 4198ebe9383cSRichard Henderson } 4199ebe9383cSRichard Henderson 4200869051eaSRichard Henderson static DisasJumpType trans_ftest_q(DisasContext *ctx, uint32_t insn, 4201ebe9383cSRichard Henderson const DisasInsn *di) 4202ebe9383cSRichard Henderson { 4203ebe9383cSRichard Henderson unsigned c = extract32(insn, 0, 5); 4204ebe9383cSRichard Henderson int mask; 4205ebe9383cSRichard Henderson bool inv = false; 4206eaa3783bSRichard Henderson TCGv_reg t; 4207ebe9383cSRichard Henderson 4208ebe9383cSRichard Henderson nullify_over(ctx); 4209ebe9383cSRichard Henderson 4210ebe9383cSRichard Henderson t = tcg_temp_new(); 4211eaa3783bSRichard Henderson tcg_gen_ld32u_reg(t, cpu_env, offsetof(CPUHPPAState, fr0_shadow)); 4212ebe9383cSRichard Henderson 4213ebe9383cSRichard Henderson switch (c) { 4214ebe9383cSRichard Henderson case 0: /* simple */ 4215eaa3783bSRichard Henderson tcg_gen_andi_reg(t, t, 0x4000000); 4216ebe9383cSRichard Henderson ctx->null_cond = cond_make_0(TCG_COND_NE, t); 4217ebe9383cSRichard Henderson goto done; 4218ebe9383cSRichard Henderson case 2: /* rej */ 4219ebe9383cSRichard Henderson inv = true; 4220ebe9383cSRichard Henderson /* fallthru */ 4221ebe9383cSRichard Henderson case 1: /* acc */ 4222ebe9383cSRichard Henderson mask = 0x43ff800; 4223ebe9383cSRichard Henderson break; 4224ebe9383cSRichard Henderson case 6: /* rej8 */ 4225ebe9383cSRichard Henderson inv = true; 4226ebe9383cSRichard Henderson /* fallthru */ 4227ebe9383cSRichard Henderson case 5: /* acc8 */ 4228ebe9383cSRichard Henderson mask = 0x43f8000; 4229ebe9383cSRichard Henderson break; 4230ebe9383cSRichard Henderson case 9: /* acc6 */ 4231ebe9383cSRichard Henderson mask = 0x43e0000; 4232ebe9383cSRichard Henderson break; 4233ebe9383cSRichard Henderson case 13: /* acc4 */ 4234ebe9383cSRichard Henderson mask = 0x4380000; 4235ebe9383cSRichard Henderson break; 4236ebe9383cSRichard Henderson case 17: /* acc2 */ 4237ebe9383cSRichard Henderson mask = 0x4200000; 4238ebe9383cSRichard Henderson break; 4239ebe9383cSRichard Henderson default: 4240ebe9383cSRichard Henderson return gen_illegal(ctx); 4241ebe9383cSRichard Henderson } 4242ebe9383cSRichard Henderson if (inv) { 4243eaa3783bSRichard Henderson TCGv_reg c = load_const(ctx, mask); 4244eaa3783bSRichard Henderson tcg_gen_or_reg(t, t, c); 4245ebe9383cSRichard Henderson ctx->null_cond = cond_make(TCG_COND_EQ, t, c); 4246ebe9383cSRichard Henderson } else { 4247eaa3783bSRichard Henderson tcg_gen_andi_reg(t, t, mask); 4248ebe9383cSRichard Henderson ctx->null_cond = cond_make_0(TCG_COND_EQ, t); 4249ebe9383cSRichard Henderson } 4250ebe9383cSRichard Henderson done: 4251869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 4252ebe9383cSRichard Henderson } 4253ebe9383cSRichard Henderson 4254869051eaSRichard Henderson static DisasJumpType trans_xmpyu(DisasContext *ctx, uint32_t insn, 4255ebe9383cSRichard Henderson const DisasInsn *di) 4256ebe9383cSRichard Henderson { 4257ebe9383cSRichard Henderson unsigned rt = extract32(insn, 0, 5); 4258ebe9383cSRichard Henderson unsigned rb = assemble_rb64(insn); 4259ebe9383cSRichard Henderson unsigned ra = assemble_ra64(insn); 4260ebe9383cSRichard Henderson TCGv_i64 a, b; 4261ebe9383cSRichard Henderson 4262ebe9383cSRichard Henderson nullify_over(ctx); 4263ebe9383cSRichard Henderson 4264ebe9383cSRichard Henderson a = load_frw0_i64(ra); 4265ebe9383cSRichard Henderson b = load_frw0_i64(rb); 4266ebe9383cSRichard Henderson tcg_gen_mul_i64(a, a, b); 4267ebe9383cSRichard Henderson save_frd(rt, a); 4268ebe9383cSRichard Henderson tcg_temp_free_i64(a); 4269ebe9383cSRichard Henderson tcg_temp_free_i64(b); 4270ebe9383cSRichard Henderson 4271869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 4272ebe9383cSRichard Henderson } 4273ebe9383cSRichard Henderson 4274eff235ebSPaolo Bonzini #define FOP_DED trans_fop_ded, .f.ded 4275eff235ebSPaolo Bonzini #define FOP_DEDD trans_fop_dedd, .f.dedd 4276ebe9383cSRichard Henderson 4277eff235ebSPaolo Bonzini #define FOP_WEW trans_fop_wew_0c, .f.wew 4278eff235ebSPaolo Bonzini #define FOP_DEW trans_fop_dew_0c, .f.dew 4279eff235ebSPaolo Bonzini #define FOP_WED trans_fop_wed_0c, .f.wed 4280eff235ebSPaolo Bonzini #define FOP_WEWW trans_fop_weww_0c, .f.weww 4281ebe9383cSRichard Henderson 4282ebe9383cSRichard Henderson static const DisasInsn table_float_0c[] = { 4283ebe9383cSRichard Henderson /* floating point class zero */ 4284ebe9383cSRichard Henderson { 0x30004000, 0xfc1fffe0, FOP_WEW = gen_fcpy_s }, 4285ebe9383cSRichard Henderson { 0x30006000, 0xfc1fffe0, FOP_WEW = gen_fabs_s }, 4286ebe9383cSRichard Henderson { 0x30008000, 0xfc1fffe0, FOP_WEW = gen_helper_fsqrt_s }, 4287ebe9383cSRichard Henderson { 0x3000a000, 0xfc1fffe0, FOP_WEW = gen_helper_frnd_s }, 4288ebe9383cSRichard Henderson { 0x3000c000, 0xfc1fffe0, FOP_WEW = gen_fneg_s }, 4289ebe9383cSRichard Henderson { 0x3000e000, 0xfc1fffe0, FOP_WEW = gen_fnegabs_s }, 4290ebe9383cSRichard Henderson 4291ebe9383cSRichard Henderson { 0x30004800, 0xfc1fffe0, FOP_DED = gen_fcpy_d }, 4292ebe9383cSRichard Henderson { 0x30006800, 0xfc1fffe0, FOP_DED = gen_fabs_d }, 4293ebe9383cSRichard Henderson { 0x30008800, 0xfc1fffe0, FOP_DED = gen_helper_fsqrt_d }, 4294ebe9383cSRichard Henderson { 0x3000a800, 0xfc1fffe0, FOP_DED = gen_helper_frnd_d }, 4295ebe9383cSRichard Henderson { 0x3000c800, 0xfc1fffe0, FOP_DED = gen_fneg_d }, 4296ebe9383cSRichard Henderson { 0x3000e800, 0xfc1fffe0, FOP_DED = gen_fnegabs_d }, 4297ebe9383cSRichard Henderson 4298ebe9383cSRichard Henderson /* floating point class three */ 4299ebe9383cSRichard Henderson { 0x30000600, 0xfc00ffe0, FOP_WEWW = gen_helper_fadd_s }, 4300ebe9383cSRichard Henderson { 0x30002600, 0xfc00ffe0, FOP_WEWW = gen_helper_fsub_s }, 4301ebe9383cSRichard Henderson { 0x30004600, 0xfc00ffe0, FOP_WEWW = gen_helper_fmpy_s }, 4302ebe9383cSRichard Henderson { 0x30006600, 0xfc00ffe0, FOP_WEWW = gen_helper_fdiv_s }, 4303ebe9383cSRichard Henderson 4304ebe9383cSRichard Henderson { 0x30000e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fadd_d }, 4305ebe9383cSRichard Henderson { 0x30002e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fsub_d }, 4306ebe9383cSRichard Henderson { 0x30004e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fmpy_d }, 4307ebe9383cSRichard Henderson { 0x30006e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fdiv_d }, 4308ebe9383cSRichard Henderson 4309ebe9383cSRichard Henderson /* floating point class one */ 4310ebe9383cSRichard Henderson /* float/float */ 4311ebe9383cSRichard Henderson { 0x30000a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_d_s }, 4312ebe9383cSRichard Henderson { 0x30002200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_s_d }, 4313ebe9383cSRichard Henderson /* int/float */ 4314ebe9383cSRichard Henderson { 0x30008200, 0xfc1fffe0, FOP_WEW = gen_helper_fcnv_w_s }, 4315ebe9383cSRichard Henderson { 0x30008a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_dw_s }, 4316ebe9383cSRichard Henderson { 0x3000a200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_w_d }, 4317ebe9383cSRichard Henderson { 0x3000aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_dw_d }, 4318ebe9383cSRichard Henderson /* float/int */ 4319ebe9383cSRichard Henderson { 0x30010200, 0xfc1fffe0, FOP_WEW = gen_helper_fcnv_s_w }, 4320ebe9383cSRichard Henderson { 0x30010a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_d_w }, 4321ebe9383cSRichard Henderson { 0x30012200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_s_dw }, 4322ebe9383cSRichard Henderson { 0x30012a00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_d_dw }, 4323ebe9383cSRichard Henderson /* float/int truncate */ 4324ebe9383cSRichard Henderson { 0x30018200, 0xfc1fffe0, FOP_WEW = gen_helper_fcnv_t_s_w }, 4325ebe9383cSRichard Henderson { 0x30018a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_t_d_w }, 4326ebe9383cSRichard Henderson { 0x3001a200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_t_s_dw }, 4327ebe9383cSRichard Henderson { 0x3001aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_t_d_dw }, 4328ebe9383cSRichard Henderson /* uint/float */ 4329ebe9383cSRichard Henderson { 0x30028200, 0xfc1fffe0, FOP_WEW = gen_helper_fcnv_uw_s }, 4330ebe9383cSRichard Henderson { 0x30028a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_udw_s }, 4331ebe9383cSRichard Henderson { 0x3002a200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_uw_d }, 4332ebe9383cSRichard Henderson { 0x3002aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_udw_d }, 4333ebe9383cSRichard Henderson /* float/uint */ 4334ebe9383cSRichard Henderson { 0x30030200, 0xfc1fffe0, FOP_WEW = gen_helper_fcnv_s_uw }, 4335ebe9383cSRichard Henderson { 0x30030a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_d_uw }, 4336ebe9383cSRichard Henderson { 0x30032200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_s_udw }, 4337ebe9383cSRichard Henderson { 0x30032a00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_d_udw }, 4338ebe9383cSRichard Henderson /* float/uint truncate */ 4339ebe9383cSRichard Henderson { 0x30038200, 0xfc1fffe0, FOP_WEW = gen_helper_fcnv_t_s_uw }, 4340ebe9383cSRichard Henderson { 0x30038a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_t_d_uw }, 4341ebe9383cSRichard Henderson { 0x3003a200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_t_s_udw }, 4342ebe9383cSRichard Henderson { 0x3003aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_t_d_udw }, 4343ebe9383cSRichard Henderson 4344ebe9383cSRichard Henderson /* floating point class two */ 4345ebe9383cSRichard Henderson { 0x30000400, 0xfc001fe0, trans_fcmp_s_0c }, 4346ebe9383cSRichard Henderson { 0x30000c00, 0xfc001fe0, trans_fcmp_d }, 4347ebe9383cSRichard Henderson { 0x30002420, 0xffffffe0, trans_ftest_q }, 4348ebe9383cSRichard Henderson { 0x30000420, 0xffff1fff, trans_ftest_t }, 4349ebe9383cSRichard Henderson 4350ebe9383cSRichard Henderson /* FID. Note that ra == rt == 0, which via fcpy puts 0 into fr0. 4351ebe9383cSRichard Henderson This is machine/revision == 0, which is reserved for simulator. */ 4352ebe9383cSRichard Henderson { 0x30000000, 0xffffffff, FOP_WEW = gen_fcpy_s }, 4353ebe9383cSRichard Henderson }; 4354ebe9383cSRichard Henderson 4355ebe9383cSRichard Henderson #undef FOP_WEW 4356ebe9383cSRichard Henderson #undef FOP_DEW 4357ebe9383cSRichard Henderson #undef FOP_WED 4358ebe9383cSRichard Henderson #undef FOP_WEWW 4359eff235ebSPaolo Bonzini #define FOP_WEW trans_fop_wew_0e, .f.wew 4360eff235ebSPaolo Bonzini #define FOP_DEW trans_fop_dew_0e, .f.dew 4361eff235ebSPaolo Bonzini #define FOP_WED trans_fop_wed_0e, .f.wed 4362eff235ebSPaolo Bonzini #define FOP_WEWW trans_fop_weww_0e, .f.weww 4363ebe9383cSRichard Henderson 4364ebe9383cSRichard Henderson static const DisasInsn table_float_0e[] = { 4365ebe9383cSRichard Henderson /* floating point class zero */ 4366ebe9383cSRichard Henderson { 0x38004000, 0xfc1fff20, FOP_WEW = gen_fcpy_s }, 4367ebe9383cSRichard Henderson { 0x38006000, 0xfc1fff20, FOP_WEW = gen_fabs_s }, 4368ebe9383cSRichard Henderson { 0x38008000, 0xfc1fff20, FOP_WEW = gen_helper_fsqrt_s }, 4369ebe9383cSRichard Henderson { 0x3800a000, 0xfc1fff20, FOP_WEW = gen_helper_frnd_s }, 4370ebe9383cSRichard Henderson { 0x3800c000, 0xfc1fff20, FOP_WEW = gen_fneg_s }, 4371ebe9383cSRichard Henderson { 0x3800e000, 0xfc1fff20, FOP_WEW = gen_fnegabs_s }, 4372ebe9383cSRichard Henderson 4373ebe9383cSRichard Henderson { 0x38004800, 0xfc1fffe0, FOP_DED = gen_fcpy_d }, 4374ebe9383cSRichard Henderson { 0x38006800, 0xfc1fffe0, FOP_DED = gen_fabs_d }, 4375ebe9383cSRichard Henderson { 0x38008800, 0xfc1fffe0, FOP_DED = gen_helper_fsqrt_d }, 4376ebe9383cSRichard Henderson { 0x3800a800, 0xfc1fffe0, FOP_DED = gen_helper_frnd_d }, 4377ebe9383cSRichard Henderson { 0x3800c800, 0xfc1fffe0, FOP_DED = gen_fneg_d }, 4378ebe9383cSRichard Henderson { 0x3800e800, 0xfc1fffe0, FOP_DED = gen_fnegabs_d }, 4379ebe9383cSRichard Henderson 4380ebe9383cSRichard Henderson /* floating point class three */ 4381ebe9383cSRichard Henderson { 0x38000600, 0xfc00ef20, FOP_WEWW = gen_helper_fadd_s }, 4382ebe9383cSRichard Henderson { 0x38002600, 0xfc00ef20, FOP_WEWW = gen_helper_fsub_s }, 4383ebe9383cSRichard Henderson { 0x38004600, 0xfc00ef20, FOP_WEWW = gen_helper_fmpy_s }, 4384ebe9383cSRichard Henderson { 0x38006600, 0xfc00ef20, FOP_WEWW = gen_helper_fdiv_s }, 4385ebe9383cSRichard Henderson 4386ebe9383cSRichard Henderson { 0x38000e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fadd_d }, 4387ebe9383cSRichard Henderson { 0x38002e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fsub_d }, 4388ebe9383cSRichard Henderson { 0x38004e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fmpy_d }, 4389ebe9383cSRichard Henderson { 0x38006e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fdiv_d }, 4390ebe9383cSRichard Henderson 4391ebe9383cSRichard Henderson { 0x38004700, 0xfc00ef60, trans_xmpyu }, 4392ebe9383cSRichard Henderson 4393ebe9383cSRichard Henderson /* floating point class one */ 4394ebe9383cSRichard Henderson /* float/float */ 4395ebe9383cSRichard Henderson { 0x38000a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_d_s }, 4396fe0a69ccSRichard Henderson { 0x38002200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_s_d }, 4397ebe9383cSRichard Henderson /* int/float */ 4398fe0a69ccSRichard Henderson { 0x38008200, 0xfc1ffe20, FOP_WEW = gen_helper_fcnv_w_s }, 4399ebe9383cSRichard Henderson { 0x38008a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_dw_s }, 4400ebe9383cSRichard Henderson { 0x3800a200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_w_d }, 4401ebe9383cSRichard Henderson { 0x3800aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_dw_d }, 4402ebe9383cSRichard Henderson /* float/int */ 4403fe0a69ccSRichard Henderson { 0x38010200, 0xfc1ffe20, FOP_WEW = gen_helper_fcnv_s_w }, 4404ebe9383cSRichard Henderson { 0x38010a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_d_w }, 4405ebe9383cSRichard Henderson { 0x38012200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_s_dw }, 4406ebe9383cSRichard Henderson { 0x38012a00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_d_dw }, 4407ebe9383cSRichard Henderson /* float/int truncate */ 4408fe0a69ccSRichard Henderson { 0x38018200, 0xfc1ffe20, FOP_WEW = gen_helper_fcnv_t_s_w }, 4409ebe9383cSRichard Henderson { 0x38018a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_t_d_w }, 4410ebe9383cSRichard Henderson { 0x3801a200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_t_s_dw }, 4411ebe9383cSRichard Henderson { 0x3801aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_t_d_dw }, 4412ebe9383cSRichard Henderson /* uint/float */ 4413fe0a69ccSRichard Henderson { 0x38028200, 0xfc1ffe20, FOP_WEW = gen_helper_fcnv_uw_s }, 4414ebe9383cSRichard Henderson { 0x38028a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_udw_s }, 4415ebe9383cSRichard Henderson { 0x3802a200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_uw_d }, 4416ebe9383cSRichard Henderson { 0x3802aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_udw_d }, 4417ebe9383cSRichard Henderson /* float/uint */ 4418fe0a69ccSRichard Henderson { 0x38030200, 0xfc1ffe20, FOP_WEW = gen_helper_fcnv_s_uw }, 4419ebe9383cSRichard Henderson { 0x38030a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_d_uw }, 4420ebe9383cSRichard Henderson { 0x38032200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_s_udw }, 4421ebe9383cSRichard Henderson { 0x38032a00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_d_udw }, 4422ebe9383cSRichard Henderson /* float/uint truncate */ 4423fe0a69ccSRichard Henderson { 0x38038200, 0xfc1ffe20, FOP_WEW = gen_helper_fcnv_t_s_uw }, 4424ebe9383cSRichard Henderson { 0x38038a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_t_d_uw }, 4425ebe9383cSRichard Henderson { 0x3803a200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_t_s_udw }, 4426ebe9383cSRichard Henderson { 0x3803aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_t_d_udw }, 4427ebe9383cSRichard Henderson 4428ebe9383cSRichard Henderson /* floating point class two */ 4429ebe9383cSRichard Henderson { 0x38000400, 0xfc000f60, trans_fcmp_s_0e }, 4430ebe9383cSRichard Henderson { 0x38000c00, 0xfc001fe0, trans_fcmp_d }, 4431ebe9383cSRichard Henderson }; 4432ebe9383cSRichard Henderson 4433ebe9383cSRichard Henderson #undef FOP_WEW 4434ebe9383cSRichard Henderson #undef FOP_DEW 4435ebe9383cSRichard Henderson #undef FOP_WED 4436ebe9383cSRichard Henderson #undef FOP_WEWW 4437ebe9383cSRichard Henderson #undef FOP_DED 4438ebe9383cSRichard Henderson #undef FOP_DEDD 4439ebe9383cSRichard Henderson 4440ebe9383cSRichard Henderson /* Convert the fmpyadd single-precision register encodings to standard. */ 4441ebe9383cSRichard Henderson static inline int fmpyadd_s_reg(unsigned r) 4442ebe9383cSRichard Henderson { 4443ebe9383cSRichard Henderson return (r & 16) * 2 + 16 + (r & 15); 4444ebe9383cSRichard Henderson } 4445ebe9383cSRichard Henderson 4446869051eaSRichard Henderson static DisasJumpType trans_fmpyadd(DisasContext *ctx, 4447869051eaSRichard Henderson uint32_t insn, bool is_sub) 4448ebe9383cSRichard Henderson { 4449ebe9383cSRichard Henderson unsigned tm = extract32(insn, 0, 5); 4450ebe9383cSRichard Henderson unsigned f = extract32(insn, 5, 1); 4451ebe9383cSRichard Henderson unsigned ra = extract32(insn, 6, 5); 4452ebe9383cSRichard Henderson unsigned ta = extract32(insn, 11, 5); 4453ebe9383cSRichard Henderson unsigned rm2 = extract32(insn, 16, 5); 4454ebe9383cSRichard Henderson unsigned rm1 = extract32(insn, 21, 5); 4455ebe9383cSRichard Henderson 4456ebe9383cSRichard Henderson nullify_over(ctx); 4457ebe9383cSRichard Henderson 4458ebe9383cSRichard Henderson /* Independent multiply & add/sub, with undefined behaviour 4459ebe9383cSRichard Henderson if outputs overlap inputs. */ 4460ebe9383cSRichard Henderson if (f == 0) { 4461ebe9383cSRichard Henderson tm = fmpyadd_s_reg(tm); 4462ebe9383cSRichard Henderson ra = fmpyadd_s_reg(ra); 4463ebe9383cSRichard Henderson ta = fmpyadd_s_reg(ta); 4464ebe9383cSRichard Henderson rm2 = fmpyadd_s_reg(rm2); 4465ebe9383cSRichard Henderson rm1 = fmpyadd_s_reg(rm1); 4466ebe9383cSRichard Henderson do_fop_weww(ctx, tm, rm1, rm2, gen_helper_fmpy_s); 4467ebe9383cSRichard Henderson do_fop_weww(ctx, ta, ta, ra, 4468ebe9383cSRichard Henderson is_sub ? gen_helper_fsub_s : gen_helper_fadd_s); 4469ebe9383cSRichard Henderson } else { 4470ebe9383cSRichard Henderson do_fop_dedd(ctx, tm, rm1, rm2, gen_helper_fmpy_d); 4471ebe9383cSRichard Henderson do_fop_dedd(ctx, ta, ta, ra, 4472ebe9383cSRichard Henderson is_sub ? gen_helper_fsub_d : gen_helper_fadd_d); 4473ebe9383cSRichard Henderson } 4474ebe9383cSRichard Henderson 4475869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 4476ebe9383cSRichard Henderson } 4477ebe9383cSRichard Henderson 4478869051eaSRichard Henderson static DisasJumpType trans_fmpyfadd_s(DisasContext *ctx, uint32_t insn, 4479ebe9383cSRichard Henderson const DisasInsn *di) 4480ebe9383cSRichard Henderson { 4481ebe9383cSRichard Henderson unsigned rt = assemble_rt64(insn); 4482ebe9383cSRichard Henderson unsigned neg = extract32(insn, 5, 1); 4483ebe9383cSRichard Henderson unsigned rm1 = assemble_ra64(insn); 4484ebe9383cSRichard Henderson unsigned rm2 = assemble_rb64(insn); 4485ebe9383cSRichard Henderson unsigned ra3 = assemble_rc64(insn); 4486ebe9383cSRichard Henderson TCGv_i32 a, b, c; 4487ebe9383cSRichard Henderson 4488ebe9383cSRichard Henderson nullify_over(ctx); 4489ebe9383cSRichard Henderson a = load_frw0_i32(rm1); 4490ebe9383cSRichard Henderson b = load_frw0_i32(rm2); 4491ebe9383cSRichard Henderson c = load_frw0_i32(ra3); 4492ebe9383cSRichard Henderson 4493ebe9383cSRichard Henderson if (neg) { 4494ebe9383cSRichard Henderson gen_helper_fmpynfadd_s(a, cpu_env, a, b, c); 4495ebe9383cSRichard Henderson } else { 4496ebe9383cSRichard Henderson gen_helper_fmpyfadd_s(a, cpu_env, a, b, c); 4497ebe9383cSRichard Henderson } 4498ebe9383cSRichard Henderson 4499ebe9383cSRichard Henderson tcg_temp_free_i32(b); 4500ebe9383cSRichard Henderson tcg_temp_free_i32(c); 4501ebe9383cSRichard Henderson save_frw_i32(rt, a); 4502ebe9383cSRichard Henderson tcg_temp_free_i32(a); 4503869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 4504ebe9383cSRichard Henderson } 4505ebe9383cSRichard Henderson 4506869051eaSRichard Henderson static DisasJumpType trans_fmpyfadd_d(DisasContext *ctx, uint32_t insn, 4507ebe9383cSRichard Henderson const DisasInsn *di) 4508ebe9383cSRichard Henderson { 4509ebe9383cSRichard Henderson unsigned rt = extract32(insn, 0, 5); 4510ebe9383cSRichard Henderson unsigned neg = extract32(insn, 5, 1); 4511ebe9383cSRichard Henderson unsigned rm1 = extract32(insn, 21, 5); 4512ebe9383cSRichard Henderson unsigned rm2 = extract32(insn, 16, 5); 4513ebe9383cSRichard Henderson unsigned ra3 = assemble_rc64(insn); 4514ebe9383cSRichard Henderson TCGv_i64 a, b, c; 4515ebe9383cSRichard Henderson 4516ebe9383cSRichard Henderson nullify_over(ctx); 4517ebe9383cSRichard Henderson a = load_frd0(rm1); 4518ebe9383cSRichard Henderson b = load_frd0(rm2); 4519ebe9383cSRichard Henderson c = load_frd0(ra3); 4520ebe9383cSRichard Henderson 4521ebe9383cSRichard Henderson if (neg) { 4522ebe9383cSRichard Henderson gen_helper_fmpynfadd_d(a, cpu_env, a, b, c); 4523ebe9383cSRichard Henderson } else { 4524ebe9383cSRichard Henderson gen_helper_fmpyfadd_d(a, cpu_env, a, b, c); 4525ebe9383cSRichard Henderson } 4526ebe9383cSRichard Henderson 4527ebe9383cSRichard Henderson tcg_temp_free_i64(b); 4528ebe9383cSRichard Henderson tcg_temp_free_i64(c); 4529ebe9383cSRichard Henderson save_frd(rt, a); 4530ebe9383cSRichard Henderson tcg_temp_free_i64(a); 4531869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 4532ebe9383cSRichard Henderson } 4533ebe9383cSRichard Henderson 4534ebe9383cSRichard Henderson static const DisasInsn table_fp_fused[] = { 4535ebe9383cSRichard Henderson { 0xb8000000u, 0xfc000800u, trans_fmpyfadd_s }, 4536ebe9383cSRichard Henderson { 0xb8000800u, 0xfc0019c0u, trans_fmpyfadd_d } 4537ebe9383cSRichard Henderson }; 4538ebe9383cSRichard Henderson 4539869051eaSRichard Henderson static DisasJumpType translate_table_int(DisasContext *ctx, uint32_t insn, 454061766fe9SRichard Henderson const DisasInsn table[], size_t n) 454161766fe9SRichard Henderson { 454261766fe9SRichard Henderson size_t i; 454361766fe9SRichard Henderson for (i = 0; i < n; ++i) { 454461766fe9SRichard Henderson if ((insn & table[i].mask) == table[i].insn) { 454561766fe9SRichard Henderson return table[i].trans(ctx, insn, &table[i]); 454661766fe9SRichard Henderson } 454761766fe9SRichard Henderson } 4548b36942a6SRichard Henderson qemu_log_mask(LOG_UNIMP, "UNIMP insn %08x @ " TARGET_FMT_lx "\n", 4549b36942a6SRichard Henderson insn, ctx->base.pc_next); 455061766fe9SRichard Henderson return gen_illegal(ctx); 455161766fe9SRichard Henderson } 455261766fe9SRichard Henderson 455361766fe9SRichard Henderson #define translate_table(ctx, insn, table) \ 455461766fe9SRichard Henderson translate_table_int(ctx, insn, table, ARRAY_SIZE(table)) 455561766fe9SRichard Henderson 4556869051eaSRichard Henderson static DisasJumpType translate_one(DisasContext *ctx, uint32_t insn) 455761766fe9SRichard Henderson { 455861766fe9SRichard Henderson uint32_t opc = extract32(insn, 26, 6); 455961766fe9SRichard Henderson 456061766fe9SRichard Henderson switch (opc) { 456198a9cb79SRichard Henderson case 0x00: /* system op */ 456298a9cb79SRichard Henderson return translate_table(ctx, insn, table_system); 456398a9cb79SRichard Henderson case 0x01: 456498a9cb79SRichard Henderson return translate_table(ctx, insn, table_mem_mgmt); 4565b2167459SRichard Henderson case 0x02: 4566b2167459SRichard Henderson return translate_table(ctx, insn, table_arith_log); 456796d6407fSRichard Henderson case 0x03: 456896d6407fSRichard Henderson return translate_table(ctx, insn, table_index_mem); 4569ebe9383cSRichard Henderson case 0x06: 4570ebe9383cSRichard Henderson return trans_fmpyadd(ctx, insn, false); 4571b2167459SRichard Henderson case 0x08: 4572b2167459SRichard Henderson return trans_ldil(ctx, insn); 457396d6407fSRichard Henderson case 0x09: 457496d6407fSRichard Henderson return trans_copr_w(ctx, insn); 4575b2167459SRichard Henderson case 0x0A: 4576b2167459SRichard Henderson return trans_addil(ctx, insn); 457796d6407fSRichard Henderson case 0x0B: 457896d6407fSRichard Henderson return trans_copr_dw(ctx, insn); 4579ebe9383cSRichard Henderson case 0x0C: 4580ebe9383cSRichard Henderson return translate_table(ctx, insn, table_float_0c); 4581b2167459SRichard Henderson case 0x0D: 4582b2167459SRichard Henderson return trans_ldo(ctx, insn); 4583ebe9383cSRichard Henderson case 0x0E: 4584ebe9383cSRichard Henderson return translate_table(ctx, insn, table_float_0e); 458596d6407fSRichard Henderson 458696d6407fSRichard Henderson case 0x10: 458796d6407fSRichard Henderson return trans_load(ctx, insn, false, MO_UB); 458896d6407fSRichard Henderson case 0x11: 458996d6407fSRichard Henderson return trans_load(ctx, insn, false, MO_TEUW); 459096d6407fSRichard Henderson case 0x12: 459196d6407fSRichard Henderson return trans_load(ctx, insn, false, MO_TEUL); 459296d6407fSRichard Henderson case 0x13: 459396d6407fSRichard Henderson return trans_load(ctx, insn, true, MO_TEUL); 459496d6407fSRichard Henderson case 0x16: 459596d6407fSRichard Henderson return trans_fload_mod(ctx, insn); 459696d6407fSRichard Henderson case 0x17: 459796d6407fSRichard Henderson return trans_load_w(ctx, insn); 459896d6407fSRichard Henderson case 0x18: 459996d6407fSRichard Henderson return trans_store(ctx, insn, false, MO_UB); 460096d6407fSRichard Henderson case 0x19: 460196d6407fSRichard Henderson return trans_store(ctx, insn, false, MO_TEUW); 460296d6407fSRichard Henderson case 0x1A: 460396d6407fSRichard Henderson return trans_store(ctx, insn, false, MO_TEUL); 460496d6407fSRichard Henderson case 0x1B: 460596d6407fSRichard Henderson return trans_store(ctx, insn, true, MO_TEUL); 460696d6407fSRichard Henderson case 0x1E: 460796d6407fSRichard Henderson return trans_fstore_mod(ctx, insn); 460896d6407fSRichard Henderson case 0x1F: 460996d6407fSRichard Henderson return trans_store_w(ctx, insn); 461096d6407fSRichard Henderson 461198cd9ca7SRichard Henderson case 0x20: 461298cd9ca7SRichard Henderson return trans_cmpb(ctx, insn, true, false, false); 461398cd9ca7SRichard Henderson case 0x21: 461498cd9ca7SRichard Henderson return trans_cmpb(ctx, insn, true, true, false); 461598cd9ca7SRichard Henderson case 0x22: 461698cd9ca7SRichard Henderson return trans_cmpb(ctx, insn, false, false, false); 461798cd9ca7SRichard Henderson case 0x23: 461898cd9ca7SRichard Henderson return trans_cmpb(ctx, insn, false, true, false); 4619b2167459SRichard Henderson case 0x24: 4620b2167459SRichard Henderson return trans_cmpiclr(ctx, insn); 4621b2167459SRichard Henderson case 0x25: 4622b2167459SRichard Henderson return trans_subi(ctx, insn); 4623ebe9383cSRichard Henderson case 0x26: 4624ebe9383cSRichard Henderson return trans_fmpyadd(ctx, insn, true); 462598cd9ca7SRichard Henderson case 0x27: 462698cd9ca7SRichard Henderson return trans_cmpb(ctx, insn, true, false, true); 462798cd9ca7SRichard Henderson case 0x28: 462898cd9ca7SRichard Henderson return trans_addb(ctx, insn, true, false); 462998cd9ca7SRichard Henderson case 0x29: 463098cd9ca7SRichard Henderson return trans_addb(ctx, insn, true, true); 463198cd9ca7SRichard Henderson case 0x2A: 463298cd9ca7SRichard Henderson return trans_addb(ctx, insn, false, false); 463398cd9ca7SRichard Henderson case 0x2B: 463498cd9ca7SRichard Henderson return trans_addb(ctx, insn, false, true); 4635b2167459SRichard Henderson case 0x2C: 4636b2167459SRichard Henderson case 0x2D: 4637b2167459SRichard Henderson return trans_addi(ctx, insn); 4638ebe9383cSRichard Henderson case 0x2E: 4639ebe9383cSRichard Henderson return translate_table(ctx, insn, table_fp_fused); 464098cd9ca7SRichard Henderson case 0x2F: 464198cd9ca7SRichard Henderson return trans_cmpb(ctx, insn, false, false, true); 464296d6407fSRichard Henderson 464398cd9ca7SRichard Henderson case 0x30: 464498cd9ca7SRichard Henderson case 0x31: 464598cd9ca7SRichard Henderson return trans_bb(ctx, insn); 464698cd9ca7SRichard Henderson case 0x32: 464798cd9ca7SRichard Henderson return trans_movb(ctx, insn, false); 464898cd9ca7SRichard Henderson case 0x33: 464998cd9ca7SRichard Henderson return trans_movb(ctx, insn, true); 46500b1347d2SRichard Henderson case 0x34: 46510b1347d2SRichard Henderson return translate_table(ctx, insn, table_sh_ex); 46520b1347d2SRichard Henderson case 0x35: 46530b1347d2SRichard Henderson return translate_table(ctx, insn, table_depw); 465498cd9ca7SRichard Henderson case 0x38: 465598cd9ca7SRichard Henderson return trans_be(ctx, insn, false); 465698cd9ca7SRichard Henderson case 0x39: 465798cd9ca7SRichard Henderson return trans_be(ctx, insn, true); 465898cd9ca7SRichard Henderson case 0x3A: 465998cd9ca7SRichard Henderson return translate_table(ctx, insn, table_branch); 466096d6407fSRichard Henderson 466196d6407fSRichard Henderson case 0x04: /* spopn */ 466296d6407fSRichard Henderson case 0x05: /* diag */ 466396d6407fSRichard Henderson case 0x0F: /* product specific */ 466496d6407fSRichard Henderson break; 466596d6407fSRichard Henderson 466696d6407fSRichard Henderson case 0x07: /* unassigned */ 466796d6407fSRichard Henderson case 0x15: /* unassigned */ 466896d6407fSRichard Henderson case 0x1D: /* unassigned */ 466996d6407fSRichard Henderson case 0x37: /* unassigned */ 46706210db05SHelge Deller break; 46716210db05SHelge Deller case 0x3F: 46726210db05SHelge Deller #ifndef CONFIG_USER_ONLY 46736210db05SHelge Deller /* Unassigned, but use as system-halt. */ 46746210db05SHelge Deller if (insn == 0xfffdead0) { 46756210db05SHelge Deller return gen_hlt(ctx, 0); /* halt system */ 46766210db05SHelge Deller } 46776210db05SHelge Deller if (insn == 0xfffdead1) { 46786210db05SHelge Deller return gen_hlt(ctx, 1); /* reset system */ 46796210db05SHelge Deller } 46806210db05SHelge Deller #endif 46816210db05SHelge Deller break; 468261766fe9SRichard Henderson default: 468361766fe9SRichard Henderson break; 468461766fe9SRichard Henderson } 468561766fe9SRichard Henderson return gen_illegal(ctx); 468661766fe9SRichard Henderson } 468761766fe9SRichard Henderson 468851b061fbSRichard Henderson static int hppa_tr_init_disas_context(DisasContextBase *dcbase, 468951b061fbSRichard Henderson CPUState *cs, int max_insns) 469061766fe9SRichard Henderson { 469151b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 4692f764718dSRichard Henderson int bound; 469361766fe9SRichard Henderson 469451b061fbSRichard Henderson ctx->cs = cs; 4695494737b7SRichard Henderson ctx->tb_flags = ctx->base.tb->flags; 46963d68ee7bSRichard Henderson 46973d68ee7bSRichard Henderson #ifdef CONFIG_USER_ONLY 46983d68ee7bSRichard Henderson ctx->privilege = MMU_USER_IDX; 46993d68ee7bSRichard Henderson ctx->mmu_idx = MMU_USER_IDX; 47003d68ee7bSRichard Henderson ctx->iaoq_f = ctx->base.pc_first; 47013d68ee7bSRichard Henderson ctx->iaoq_b = ctx->base.tb->cs_base; 4702c301f34eSRichard Henderson #else 4703494737b7SRichard Henderson ctx->privilege = (ctx->tb_flags >> TB_FLAG_PRIV_SHIFT) & 3; 4704494737b7SRichard Henderson ctx->mmu_idx = (ctx->tb_flags & PSW_D ? ctx->privilege : MMU_PHYS_IDX); 47053d68ee7bSRichard Henderson 4706c301f34eSRichard Henderson /* Recover the IAOQ values from the GVA + PRIV. */ 4707c301f34eSRichard Henderson uint64_t cs_base = ctx->base.tb->cs_base; 4708c301f34eSRichard Henderson uint64_t iasq_f = cs_base & ~0xffffffffull; 4709c301f34eSRichard Henderson int32_t diff = cs_base; 4710c301f34eSRichard Henderson 4711c301f34eSRichard Henderson ctx->iaoq_f = (ctx->base.pc_first & ~iasq_f) + ctx->privilege; 4712c301f34eSRichard Henderson ctx->iaoq_b = (diff ? ctx->iaoq_f + diff : -1); 4713c301f34eSRichard Henderson #endif 471451b061fbSRichard Henderson ctx->iaoq_n = -1; 4715f764718dSRichard Henderson ctx->iaoq_n_var = NULL; 471661766fe9SRichard Henderson 47173d68ee7bSRichard Henderson /* Bound the number of instructions by those left on the page. */ 47183d68ee7bSRichard Henderson bound = -(ctx->base.pc_first | TARGET_PAGE_MASK) / 4; 47193d68ee7bSRichard Henderson bound = MIN(max_insns, bound); 47203d68ee7bSRichard Henderson 472186f8d05fSRichard Henderson ctx->ntempr = 0; 472286f8d05fSRichard Henderson ctx->ntempl = 0; 472386f8d05fSRichard Henderson memset(ctx->tempr, 0, sizeof(ctx->tempr)); 472486f8d05fSRichard Henderson memset(ctx->templ, 0, sizeof(ctx->templ)); 472561766fe9SRichard Henderson 47263d68ee7bSRichard Henderson return bound; 472761766fe9SRichard Henderson } 472861766fe9SRichard Henderson 472951b061fbSRichard Henderson static void hppa_tr_tb_start(DisasContextBase *dcbase, CPUState *cs) 473051b061fbSRichard Henderson { 473151b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 473261766fe9SRichard Henderson 47333d68ee7bSRichard Henderson /* Seed the nullification status from PSW[N], as saved in TB->FLAGS. */ 473451b061fbSRichard Henderson ctx->null_cond = cond_make_f(); 473551b061fbSRichard Henderson ctx->psw_n_nonzero = false; 4736494737b7SRichard Henderson if (ctx->tb_flags & PSW_N) { 473751b061fbSRichard Henderson ctx->null_cond.c = TCG_COND_ALWAYS; 473851b061fbSRichard Henderson ctx->psw_n_nonzero = true; 4739129e9cc3SRichard Henderson } 474051b061fbSRichard Henderson ctx->null_lab = NULL; 474161766fe9SRichard Henderson } 474261766fe9SRichard Henderson 474351b061fbSRichard Henderson static void hppa_tr_insn_start(DisasContextBase *dcbase, CPUState *cs) 474451b061fbSRichard Henderson { 474551b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 474651b061fbSRichard Henderson 474751b061fbSRichard Henderson tcg_gen_insn_start(ctx->iaoq_f, ctx->iaoq_b); 474851b061fbSRichard Henderson } 474951b061fbSRichard Henderson 475051b061fbSRichard Henderson static bool hppa_tr_breakpoint_check(DisasContextBase *dcbase, CPUState *cs, 475151b061fbSRichard Henderson const CPUBreakpoint *bp) 475251b061fbSRichard Henderson { 475351b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 475451b061fbSRichard Henderson 475551b061fbSRichard Henderson ctx->base.is_jmp = gen_excp(ctx, EXCP_DEBUG); 4756c301f34eSRichard Henderson ctx->base.pc_next += 4; 475751b061fbSRichard Henderson return true; 475851b061fbSRichard Henderson } 475951b061fbSRichard Henderson 476051b061fbSRichard Henderson static void hppa_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs) 476151b061fbSRichard Henderson { 476251b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 476351b061fbSRichard Henderson CPUHPPAState *env = cs->env_ptr; 476451b061fbSRichard Henderson DisasJumpType ret; 476551b061fbSRichard Henderson int i, n; 476651b061fbSRichard Henderson 476751b061fbSRichard Henderson /* Execute one insn. */ 4768ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY 4769c301f34eSRichard Henderson if (ctx->base.pc_next < TARGET_PAGE_SIZE) { 477051b061fbSRichard Henderson ret = do_page_zero(ctx); 4771869051eaSRichard Henderson assert(ret != DISAS_NEXT); 4772ba1d0b44SRichard Henderson } else 4773ba1d0b44SRichard Henderson #endif 4774ba1d0b44SRichard Henderson { 477561766fe9SRichard Henderson /* Always fetch the insn, even if nullified, so that we check 477661766fe9SRichard Henderson the page permissions for execute. */ 4777c301f34eSRichard Henderson uint32_t insn = cpu_ldl_code(env, ctx->base.pc_next); 477861766fe9SRichard Henderson 477961766fe9SRichard Henderson /* Set up the IA queue for the next insn. 478061766fe9SRichard Henderson This will be overwritten by a branch. */ 478151b061fbSRichard Henderson if (ctx->iaoq_b == -1) { 478251b061fbSRichard Henderson ctx->iaoq_n = -1; 478351b061fbSRichard Henderson ctx->iaoq_n_var = get_temp(ctx); 4784eaa3783bSRichard Henderson tcg_gen_addi_reg(ctx->iaoq_n_var, cpu_iaoq_b, 4); 478561766fe9SRichard Henderson } else { 478651b061fbSRichard Henderson ctx->iaoq_n = ctx->iaoq_b + 4; 4787f764718dSRichard Henderson ctx->iaoq_n_var = NULL; 478861766fe9SRichard Henderson } 478961766fe9SRichard Henderson 479051b061fbSRichard Henderson if (unlikely(ctx->null_cond.c == TCG_COND_ALWAYS)) { 479151b061fbSRichard Henderson ctx->null_cond.c = TCG_COND_NEVER; 4792869051eaSRichard Henderson ret = DISAS_NEXT; 4793129e9cc3SRichard Henderson } else { 47941a19da0dSRichard Henderson ctx->insn = insn; 479551b061fbSRichard Henderson ret = translate_one(ctx, insn); 479651b061fbSRichard Henderson assert(ctx->null_lab == NULL); 4797129e9cc3SRichard Henderson } 479861766fe9SRichard Henderson } 479961766fe9SRichard Henderson 480051b061fbSRichard Henderson /* Free any temporaries allocated. */ 480186f8d05fSRichard Henderson for (i = 0, n = ctx->ntempr; i < n; ++i) { 480286f8d05fSRichard Henderson tcg_temp_free(ctx->tempr[i]); 480386f8d05fSRichard Henderson ctx->tempr[i] = NULL; 480461766fe9SRichard Henderson } 480586f8d05fSRichard Henderson for (i = 0, n = ctx->ntempl; i < n; ++i) { 480686f8d05fSRichard Henderson tcg_temp_free_tl(ctx->templ[i]); 480786f8d05fSRichard Henderson ctx->templ[i] = NULL; 480886f8d05fSRichard Henderson } 480986f8d05fSRichard Henderson ctx->ntempr = 0; 481086f8d05fSRichard Henderson ctx->ntempl = 0; 481161766fe9SRichard Henderson 48123d68ee7bSRichard Henderson /* Advance the insn queue. Note that this check also detects 48133d68ee7bSRichard Henderson a priority change within the instruction queue. */ 481451b061fbSRichard Henderson if (ret == DISAS_NEXT && ctx->iaoq_b != ctx->iaoq_f + 4) { 4815c301f34eSRichard Henderson if (ctx->iaoq_b != -1 && ctx->iaoq_n != -1 4816c301f34eSRichard Henderson && use_goto_tb(ctx, ctx->iaoq_b) 4817c301f34eSRichard Henderson && (ctx->null_cond.c == TCG_COND_NEVER 4818c301f34eSRichard Henderson || ctx->null_cond.c == TCG_COND_ALWAYS)) { 481951b061fbSRichard Henderson nullify_set(ctx, ctx->null_cond.c == TCG_COND_ALWAYS); 482051b061fbSRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_b, ctx->iaoq_n); 4821869051eaSRichard Henderson ret = DISAS_NORETURN; 4822129e9cc3SRichard Henderson } else { 4823869051eaSRichard Henderson ret = DISAS_IAQ_N_STALE; 482461766fe9SRichard Henderson } 4825129e9cc3SRichard Henderson } 482651b061fbSRichard Henderson ctx->iaoq_f = ctx->iaoq_b; 482751b061fbSRichard Henderson ctx->iaoq_b = ctx->iaoq_n; 482851b061fbSRichard Henderson ctx->base.is_jmp = ret; 4829c301f34eSRichard Henderson ctx->base.pc_next += 4; 483061766fe9SRichard Henderson 4831869051eaSRichard Henderson if (ret == DISAS_NORETURN || ret == DISAS_IAQ_N_UPDATED) { 483251b061fbSRichard Henderson return; 483361766fe9SRichard Henderson } 483451b061fbSRichard Henderson if (ctx->iaoq_f == -1) { 4835eaa3783bSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_f, cpu_iaoq_b); 483651b061fbSRichard Henderson copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_n, ctx->iaoq_n_var); 4837c301f34eSRichard Henderson #ifndef CONFIG_USER_ONLY 4838c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b); 4839c301f34eSRichard Henderson #endif 484051b061fbSRichard Henderson nullify_save(ctx); 484151b061fbSRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_UPDATED; 484251b061fbSRichard Henderson } else if (ctx->iaoq_b == -1) { 4843eaa3783bSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_b, ctx->iaoq_n_var); 484461766fe9SRichard Henderson } 484561766fe9SRichard Henderson } 484661766fe9SRichard Henderson 484751b061fbSRichard Henderson static void hppa_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs) 484851b061fbSRichard Henderson { 484951b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 4850e1b5a5edSRichard Henderson DisasJumpType is_jmp = ctx->base.is_jmp; 485151b061fbSRichard Henderson 4852e1b5a5edSRichard Henderson switch (is_jmp) { 4853869051eaSRichard Henderson case DISAS_NORETURN: 485461766fe9SRichard Henderson break; 485551b061fbSRichard Henderson case DISAS_TOO_MANY: 4856869051eaSRichard Henderson case DISAS_IAQ_N_STALE: 4857e1b5a5edSRichard Henderson case DISAS_IAQ_N_STALE_EXIT: 485851b061fbSRichard Henderson copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_f, cpu_iaoq_f); 485951b061fbSRichard Henderson copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_b, cpu_iaoq_b); 486051b061fbSRichard Henderson nullify_save(ctx); 486161766fe9SRichard Henderson /* FALLTHRU */ 4862869051eaSRichard Henderson case DISAS_IAQ_N_UPDATED: 486351b061fbSRichard Henderson if (ctx->base.singlestep_enabled) { 486461766fe9SRichard Henderson gen_excp_1(EXCP_DEBUG); 4865e1b5a5edSRichard Henderson } else if (is_jmp == DISAS_IAQ_N_STALE_EXIT) { 4866e1b5a5edSRichard Henderson tcg_gen_exit_tb(0); 486761766fe9SRichard Henderson } else { 48687f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr(); 486961766fe9SRichard Henderson } 487061766fe9SRichard Henderson break; 487161766fe9SRichard Henderson default: 487251b061fbSRichard Henderson g_assert_not_reached(); 487361766fe9SRichard Henderson } 487451b061fbSRichard Henderson } 487561766fe9SRichard Henderson 487651b061fbSRichard Henderson static void hppa_tr_disas_log(const DisasContextBase *dcbase, CPUState *cs) 487751b061fbSRichard Henderson { 4878c301f34eSRichard Henderson target_ulong pc = dcbase->pc_first; 487961766fe9SRichard Henderson 4880ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY 4881ba1d0b44SRichard Henderson switch (pc) { 48827ad439dfSRichard Henderson case 0x00: 488351b061fbSRichard Henderson qemu_log("IN:\n0x00000000: (null)\n"); 4884ba1d0b44SRichard Henderson return; 48857ad439dfSRichard Henderson case 0xb0: 488651b061fbSRichard Henderson qemu_log("IN:\n0x000000b0: light-weight-syscall\n"); 4887ba1d0b44SRichard Henderson return; 48887ad439dfSRichard Henderson case 0xe0: 488951b061fbSRichard Henderson qemu_log("IN:\n0x000000e0: set-thread-pointer-syscall\n"); 4890ba1d0b44SRichard Henderson return; 48917ad439dfSRichard Henderson case 0x100: 489251b061fbSRichard Henderson qemu_log("IN:\n0x00000100: syscall\n"); 4893ba1d0b44SRichard Henderson return; 48947ad439dfSRichard Henderson } 4895ba1d0b44SRichard Henderson #endif 4896ba1d0b44SRichard Henderson 4897ba1d0b44SRichard Henderson qemu_log("IN: %s\n", lookup_symbol(pc)); 4898eaa3783bSRichard Henderson log_target_disas(cs, pc, dcbase->tb->size); 489961766fe9SRichard Henderson } 490051b061fbSRichard Henderson 490151b061fbSRichard Henderson static const TranslatorOps hppa_tr_ops = { 490251b061fbSRichard Henderson .init_disas_context = hppa_tr_init_disas_context, 490351b061fbSRichard Henderson .tb_start = hppa_tr_tb_start, 490451b061fbSRichard Henderson .insn_start = hppa_tr_insn_start, 490551b061fbSRichard Henderson .breakpoint_check = hppa_tr_breakpoint_check, 490651b061fbSRichard Henderson .translate_insn = hppa_tr_translate_insn, 490751b061fbSRichard Henderson .tb_stop = hppa_tr_tb_stop, 490851b061fbSRichard Henderson .disas_log = hppa_tr_disas_log, 490951b061fbSRichard Henderson }; 491051b061fbSRichard Henderson 491151b061fbSRichard Henderson void gen_intermediate_code(CPUState *cs, struct TranslationBlock *tb) 491251b061fbSRichard Henderson 491351b061fbSRichard Henderson { 491451b061fbSRichard Henderson DisasContext ctx; 491551b061fbSRichard Henderson translator_loop(&hppa_tr_ops, &ctx.base, cs, tb); 491661766fe9SRichard Henderson } 491761766fe9SRichard Henderson 491861766fe9SRichard Henderson void restore_state_to_opc(CPUHPPAState *env, TranslationBlock *tb, 491961766fe9SRichard Henderson target_ulong *data) 492061766fe9SRichard Henderson { 492161766fe9SRichard Henderson env->iaoq_f = data[0]; 492286f8d05fSRichard Henderson if (data[1] != (target_ureg)-1) { 492361766fe9SRichard Henderson env->iaoq_b = data[1]; 492461766fe9SRichard Henderson } 492561766fe9SRichard Henderson /* Since we were executing the instruction at IAOQ_F, and took some 492661766fe9SRichard Henderson sort of action that provoked the cpu_restore_state, we can infer 492761766fe9SRichard Henderson that the instruction was not nullified. */ 492861766fe9SRichard Henderson env->psw_n = 0; 492961766fe9SRichard Henderson } 4930