161766fe9SRichard Henderson /* 261766fe9SRichard Henderson * HPPA emulation cpu translation for qemu. 361766fe9SRichard Henderson * 461766fe9SRichard Henderson * Copyright (c) 2016 Richard Henderson <rth@twiddle.net> 561766fe9SRichard Henderson * 661766fe9SRichard Henderson * This library is free software; you can redistribute it and/or 761766fe9SRichard Henderson * modify it under the terms of the GNU Lesser General Public 861766fe9SRichard Henderson * License as published by the Free Software Foundation; either 961766fe9SRichard Henderson * version 2 of the License, or (at your option) any later version. 1061766fe9SRichard Henderson * 1161766fe9SRichard Henderson * This library is distributed in the hope that it will be useful, 1261766fe9SRichard Henderson * but WITHOUT ANY WARRANTY; without even the implied warranty of 1361766fe9SRichard Henderson * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 1461766fe9SRichard Henderson * Lesser General Public License for more details. 1561766fe9SRichard Henderson * 1661766fe9SRichard Henderson * You should have received a copy of the GNU Lesser General Public 1761766fe9SRichard Henderson * License along with this library; if not, see <http://www.gnu.org/licenses/>. 1861766fe9SRichard Henderson */ 1961766fe9SRichard Henderson 2061766fe9SRichard Henderson #include "qemu/osdep.h" 2161766fe9SRichard Henderson #include "cpu.h" 2261766fe9SRichard Henderson #include "disas/disas.h" 2361766fe9SRichard Henderson #include "qemu/host-utils.h" 2461766fe9SRichard Henderson #include "exec/exec-all.h" 2561766fe9SRichard Henderson #include "tcg-op.h" 2661766fe9SRichard Henderson #include "exec/cpu_ldst.h" 2761766fe9SRichard Henderson #include "exec/helper-proto.h" 2861766fe9SRichard Henderson #include "exec/helper-gen.h" 29869051eaSRichard Henderson #include "exec/translator.h" 3061766fe9SRichard Henderson #include "trace-tcg.h" 3161766fe9SRichard Henderson #include "exec/log.h" 3261766fe9SRichard Henderson 33eaa3783bSRichard Henderson /* Since we have a distinction between register size and address size, 34eaa3783bSRichard Henderson we need to redefine all of these. */ 35eaa3783bSRichard Henderson 36eaa3783bSRichard Henderson #undef TCGv 37eaa3783bSRichard Henderson #undef tcg_temp_new 38eaa3783bSRichard Henderson #undef tcg_global_reg_new 39eaa3783bSRichard Henderson #undef tcg_global_mem_new 40eaa3783bSRichard Henderson #undef tcg_temp_local_new 41eaa3783bSRichard Henderson #undef tcg_temp_free 42eaa3783bSRichard Henderson 43eaa3783bSRichard Henderson #if TARGET_LONG_BITS == 64 44eaa3783bSRichard Henderson #define TCGv_tl TCGv_i64 45eaa3783bSRichard Henderson #define tcg_temp_new_tl tcg_temp_new_i64 46eaa3783bSRichard Henderson #define tcg_temp_free_tl tcg_temp_free_i64 47eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64 48eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl tcg_gen_mov_i64 49eaa3783bSRichard Henderson #else 50eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl tcg_gen_extu_i32_i64 51eaa3783bSRichard Henderson #endif 52eaa3783bSRichard Henderson #else 53eaa3783bSRichard Henderson #define TCGv_tl TCGv_i32 54eaa3783bSRichard Henderson #define tcg_temp_new_tl tcg_temp_new_i32 55eaa3783bSRichard Henderson #define tcg_temp_free_tl tcg_temp_free_i32 56eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl tcg_gen_mov_i32 57eaa3783bSRichard Henderson #endif 58eaa3783bSRichard Henderson 59eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64 60eaa3783bSRichard Henderson #define TCGv_reg TCGv_i64 61eaa3783bSRichard Henderson 62eaa3783bSRichard Henderson #define tcg_temp_new tcg_temp_new_i64 63eaa3783bSRichard Henderson #define tcg_global_reg_new tcg_global_reg_new_i64 64eaa3783bSRichard Henderson #define tcg_global_mem_new tcg_global_mem_new_i64 65eaa3783bSRichard Henderson #define tcg_temp_local_new tcg_temp_local_new_i64 66eaa3783bSRichard Henderson #define tcg_temp_free tcg_temp_free_i64 67eaa3783bSRichard Henderson 68eaa3783bSRichard Henderson #define tcg_gen_movi_reg tcg_gen_movi_i64 69eaa3783bSRichard Henderson #define tcg_gen_mov_reg tcg_gen_mov_i64 70eaa3783bSRichard Henderson #define tcg_gen_ld8u_reg tcg_gen_ld8u_i64 71eaa3783bSRichard Henderson #define tcg_gen_ld8s_reg tcg_gen_ld8s_i64 72eaa3783bSRichard Henderson #define tcg_gen_ld16u_reg tcg_gen_ld16u_i64 73eaa3783bSRichard Henderson #define tcg_gen_ld16s_reg tcg_gen_ld16s_i64 74eaa3783bSRichard Henderson #define tcg_gen_ld32u_reg tcg_gen_ld32u_i64 75eaa3783bSRichard Henderson #define tcg_gen_ld32s_reg tcg_gen_ld32s_i64 76eaa3783bSRichard Henderson #define tcg_gen_ld_reg tcg_gen_ld_i64 77eaa3783bSRichard Henderson #define tcg_gen_st8_reg tcg_gen_st8_i64 78eaa3783bSRichard Henderson #define tcg_gen_st16_reg tcg_gen_st16_i64 79eaa3783bSRichard Henderson #define tcg_gen_st32_reg tcg_gen_st32_i64 80eaa3783bSRichard Henderson #define tcg_gen_st_reg tcg_gen_st_i64 81eaa3783bSRichard Henderson #define tcg_gen_add_reg tcg_gen_add_i64 82eaa3783bSRichard Henderson #define tcg_gen_addi_reg tcg_gen_addi_i64 83eaa3783bSRichard Henderson #define tcg_gen_sub_reg tcg_gen_sub_i64 84eaa3783bSRichard Henderson #define tcg_gen_neg_reg tcg_gen_neg_i64 85eaa3783bSRichard Henderson #define tcg_gen_subfi_reg tcg_gen_subfi_i64 86eaa3783bSRichard Henderson #define tcg_gen_subi_reg tcg_gen_subi_i64 87eaa3783bSRichard Henderson #define tcg_gen_and_reg tcg_gen_and_i64 88eaa3783bSRichard Henderson #define tcg_gen_andi_reg tcg_gen_andi_i64 89eaa3783bSRichard Henderson #define tcg_gen_or_reg tcg_gen_or_i64 90eaa3783bSRichard Henderson #define tcg_gen_ori_reg tcg_gen_ori_i64 91eaa3783bSRichard Henderson #define tcg_gen_xor_reg tcg_gen_xor_i64 92eaa3783bSRichard Henderson #define tcg_gen_xori_reg tcg_gen_xori_i64 93eaa3783bSRichard Henderson #define tcg_gen_not_reg tcg_gen_not_i64 94eaa3783bSRichard Henderson #define tcg_gen_shl_reg tcg_gen_shl_i64 95eaa3783bSRichard Henderson #define tcg_gen_shli_reg tcg_gen_shli_i64 96eaa3783bSRichard Henderson #define tcg_gen_shr_reg tcg_gen_shr_i64 97eaa3783bSRichard Henderson #define tcg_gen_shri_reg tcg_gen_shri_i64 98eaa3783bSRichard Henderson #define tcg_gen_sar_reg tcg_gen_sar_i64 99eaa3783bSRichard Henderson #define tcg_gen_sari_reg tcg_gen_sari_i64 100eaa3783bSRichard Henderson #define tcg_gen_brcond_reg tcg_gen_brcond_i64 101eaa3783bSRichard Henderson #define tcg_gen_brcondi_reg tcg_gen_brcondi_i64 102eaa3783bSRichard Henderson #define tcg_gen_setcond_reg tcg_gen_setcond_i64 103eaa3783bSRichard Henderson #define tcg_gen_setcondi_reg tcg_gen_setcondi_i64 104eaa3783bSRichard Henderson #define tcg_gen_mul_reg tcg_gen_mul_i64 105eaa3783bSRichard Henderson #define tcg_gen_muli_reg tcg_gen_muli_i64 106eaa3783bSRichard Henderson #define tcg_gen_div_reg tcg_gen_div_i64 107eaa3783bSRichard Henderson #define tcg_gen_rem_reg tcg_gen_rem_i64 108eaa3783bSRichard Henderson #define tcg_gen_divu_reg tcg_gen_divu_i64 109eaa3783bSRichard Henderson #define tcg_gen_remu_reg tcg_gen_remu_i64 110eaa3783bSRichard Henderson #define tcg_gen_discard_reg tcg_gen_discard_i64 111eaa3783bSRichard Henderson #define tcg_gen_trunc_reg_i32 tcg_gen_extrl_i64_i32 112eaa3783bSRichard Henderson #define tcg_gen_trunc_i64_reg tcg_gen_mov_i64 113eaa3783bSRichard Henderson #define tcg_gen_extu_i32_reg tcg_gen_extu_i32_i64 114eaa3783bSRichard Henderson #define tcg_gen_ext_i32_reg tcg_gen_ext_i32_i64 115eaa3783bSRichard Henderson #define tcg_gen_extu_reg_i64 tcg_gen_mov_i64 116eaa3783bSRichard Henderson #define tcg_gen_ext_reg_i64 tcg_gen_mov_i64 117eaa3783bSRichard Henderson #define tcg_gen_ext8u_reg tcg_gen_ext8u_i64 118eaa3783bSRichard Henderson #define tcg_gen_ext8s_reg tcg_gen_ext8s_i64 119eaa3783bSRichard Henderson #define tcg_gen_ext16u_reg tcg_gen_ext16u_i64 120eaa3783bSRichard Henderson #define tcg_gen_ext16s_reg tcg_gen_ext16s_i64 121eaa3783bSRichard Henderson #define tcg_gen_ext32u_reg tcg_gen_ext32u_i64 122eaa3783bSRichard Henderson #define tcg_gen_ext32s_reg tcg_gen_ext32s_i64 123eaa3783bSRichard Henderson #define tcg_gen_bswap16_reg tcg_gen_bswap16_i64 124eaa3783bSRichard Henderson #define tcg_gen_bswap32_reg tcg_gen_bswap32_i64 125eaa3783bSRichard Henderson #define tcg_gen_bswap64_reg tcg_gen_bswap64_i64 126eaa3783bSRichard Henderson #define tcg_gen_concat_reg_i64 tcg_gen_concat32_i64 127eaa3783bSRichard Henderson #define tcg_gen_andc_reg tcg_gen_andc_i64 128eaa3783bSRichard Henderson #define tcg_gen_eqv_reg tcg_gen_eqv_i64 129eaa3783bSRichard Henderson #define tcg_gen_nand_reg tcg_gen_nand_i64 130eaa3783bSRichard Henderson #define tcg_gen_nor_reg tcg_gen_nor_i64 131eaa3783bSRichard Henderson #define tcg_gen_orc_reg tcg_gen_orc_i64 132eaa3783bSRichard Henderson #define tcg_gen_clz_reg tcg_gen_clz_i64 133eaa3783bSRichard Henderson #define tcg_gen_ctz_reg tcg_gen_ctz_i64 134eaa3783bSRichard Henderson #define tcg_gen_clzi_reg tcg_gen_clzi_i64 135eaa3783bSRichard Henderson #define tcg_gen_ctzi_reg tcg_gen_ctzi_i64 136eaa3783bSRichard Henderson #define tcg_gen_clrsb_reg tcg_gen_clrsb_i64 137eaa3783bSRichard Henderson #define tcg_gen_ctpop_reg tcg_gen_ctpop_i64 138eaa3783bSRichard Henderson #define tcg_gen_rotl_reg tcg_gen_rotl_i64 139eaa3783bSRichard Henderson #define tcg_gen_rotli_reg tcg_gen_rotli_i64 140eaa3783bSRichard Henderson #define tcg_gen_rotr_reg tcg_gen_rotr_i64 141eaa3783bSRichard Henderson #define tcg_gen_rotri_reg tcg_gen_rotri_i64 142eaa3783bSRichard Henderson #define tcg_gen_deposit_reg tcg_gen_deposit_i64 143eaa3783bSRichard Henderson #define tcg_gen_deposit_z_reg tcg_gen_deposit_z_i64 144eaa3783bSRichard Henderson #define tcg_gen_extract_reg tcg_gen_extract_i64 145eaa3783bSRichard Henderson #define tcg_gen_sextract_reg tcg_gen_sextract_i64 146eaa3783bSRichard Henderson #define tcg_const_reg tcg_const_i64 147eaa3783bSRichard Henderson #define tcg_const_local_reg tcg_const_local_i64 148eaa3783bSRichard Henderson #define tcg_gen_movcond_reg tcg_gen_movcond_i64 149eaa3783bSRichard Henderson #define tcg_gen_add2_reg tcg_gen_add2_i64 150eaa3783bSRichard Henderson #define tcg_gen_sub2_reg tcg_gen_sub2_i64 151eaa3783bSRichard Henderson #define tcg_gen_qemu_ld_reg tcg_gen_qemu_ld_i64 152eaa3783bSRichard Henderson #define tcg_gen_qemu_st_reg tcg_gen_qemu_st_i64 153eaa3783bSRichard Henderson #define tcg_gen_atomic_xchg_reg tcg_gen_atomic_xchg_i64 154eaa3783bSRichard Henderson #if UINTPTR_MAX == UINT32_MAX 155eaa3783bSRichard Henderson # define tcg_gen_trunc_reg_ptr(p, r) \ 156eaa3783bSRichard Henderson tcg_gen_trunc_i64_i32(TCGV_PTR_TO_NAT(p), r) 157eaa3783bSRichard Henderson #else 158eaa3783bSRichard Henderson # define tcg_gen_trunc_reg_ptr(p, r) \ 159eaa3783bSRichard Henderson tcg_gen_mov_i64(TCGV_PTR_TO_NAT(p), r) 160eaa3783bSRichard Henderson #endif 161eaa3783bSRichard Henderson #else 162eaa3783bSRichard Henderson #define TCGv_reg TCGv_i32 163eaa3783bSRichard Henderson #define tcg_temp_new tcg_temp_new_i32 164eaa3783bSRichard Henderson #define tcg_global_reg_new tcg_global_reg_new_i32 165eaa3783bSRichard Henderson #define tcg_global_mem_new tcg_global_mem_new_i32 166eaa3783bSRichard Henderson #define tcg_temp_local_new tcg_temp_local_new_i32 167eaa3783bSRichard Henderson #define tcg_temp_free tcg_temp_free_i32 168eaa3783bSRichard Henderson 169eaa3783bSRichard Henderson #define tcg_gen_movi_reg tcg_gen_movi_i32 170eaa3783bSRichard Henderson #define tcg_gen_mov_reg tcg_gen_mov_i32 171eaa3783bSRichard Henderson #define tcg_gen_ld8u_reg tcg_gen_ld8u_i32 172eaa3783bSRichard Henderson #define tcg_gen_ld8s_reg tcg_gen_ld8s_i32 173eaa3783bSRichard Henderson #define tcg_gen_ld16u_reg tcg_gen_ld16u_i32 174eaa3783bSRichard Henderson #define tcg_gen_ld16s_reg tcg_gen_ld16s_i32 175eaa3783bSRichard Henderson #define tcg_gen_ld32u_reg tcg_gen_ld_i32 176eaa3783bSRichard Henderson #define tcg_gen_ld32s_reg tcg_gen_ld_i32 177eaa3783bSRichard Henderson #define tcg_gen_ld_reg tcg_gen_ld_i32 178eaa3783bSRichard Henderson #define tcg_gen_st8_reg tcg_gen_st8_i32 179eaa3783bSRichard Henderson #define tcg_gen_st16_reg tcg_gen_st16_i32 180eaa3783bSRichard Henderson #define tcg_gen_st32_reg tcg_gen_st32_i32 181eaa3783bSRichard Henderson #define tcg_gen_st_reg tcg_gen_st_i32 182eaa3783bSRichard Henderson #define tcg_gen_add_reg tcg_gen_add_i32 183eaa3783bSRichard Henderson #define tcg_gen_addi_reg tcg_gen_addi_i32 184eaa3783bSRichard Henderson #define tcg_gen_sub_reg tcg_gen_sub_i32 185eaa3783bSRichard Henderson #define tcg_gen_neg_reg tcg_gen_neg_i32 186eaa3783bSRichard Henderson #define tcg_gen_subfi_reg tcg_gen_subfi_i32 187eaa3783bSRichard Henderson #define tcg_gen_subi_reg tcg_gen_subi_i32 188eaa3783bSRichard Henderson #define tcg_gen_and_reg tcg_gen_and_i32 189eaa3783bSRichard Henderson #define tcg_gen_andi_reg tcg_gen_andi_i32 190eaa3783bSRichard Henderson #define tcg_gen_or_reg tcg_gen_or_i32 191eaa3783bSRichard Henderson #define tcg_gen_ori_reg tcg_gen_ori_i32 192eaa3783bSRichard Henderson #define tcg_gen_xor_reg tcg_gen_xor_i32 193eaa3783bSRichard Henderson #define tcg_gen_xori_reg tcg_gen_xori_i32 194eaa3783bSRichard Henderson #define tcg_gen_not_reg tcg_gen_not_i32 195eaa3783bSRichard Henderson #define tcg_gen_shl_reg tcg_gen_shl_i32 196eaa3783bSRichard Henderson #define tcg_gen_shli_reg tcg_gen_shli_i32 197eaa3783bSRichard Henderson #define tcg_gen_shr_reg tcg_gen_shr_i32 198eaa3783bSRichard Henderson #define tcg_gen_shri_reg tcg_gen_shri_i32 199eaa3783bSRichard Henderson #define tcg_gen_sar_reg tcg_gen_sar_i32 200eaa3783bSRichard Henderson #define tcg_gen_sari_reg tcg_gen_sari_i32 201eaa3783bSRichard Henderson #define tcg_gen_brcond_reg tcg_gen_brcond_i32 202eaa3783bSRichard Henderson #define tcg_gen_brcondi_reg tcg_gen_brcondi_i32 203eaa3783bSRichard Henderson #define tcg_gen_setcond_reg tcg_gen_setcond_i32 204eaa3783bSRichard Henderson #define tcg_gen_setcondi_reg tcg_gen_setcondi_i32 205eaa3783bSRichard Henderson #define tcg_gen_mul_reg tcg_gen_mul_i32 206eaa3783bSRichard Henderson #define tcg_gen_muli_reg tcg_gen_muli_i32 207eaa3783bSRichard Henderson #define tcg_gen_div_reg tcg_gen_div_i32 208eaa3783bSRichard Henderson #define tcg_gen_rem_reg tcg_gen_rem_i32 209eaa3783bSRichard Henderson #define tcg_gen_divu_reg tcg_gen_divu_i32 210eaa3783bSRichard Henderson #define tcg_gen_remu_reg tcg_gen_remu_i32 211eaa3783bSRichard Henderson #define tcg_gen_discard_reg tcg_gen_discard_i32 212eaa3783bSRichard Henderson #define tcg_gen_trunc_reg_i32 tcg_gen_mov_i32 213eaa3783bSRichard Henderson #define tcg_gen_trunc_i64_reg tcg_gen_extrl_i64_i32 214eaa3783bSRichard Henderson #define tcg_gen_extu_i32_reg tcg_gen_mov_i32 215eaa3783bSRichard Henderson #define tcg_gen_ext_i32_reg tcg_gen_mov_i32 216eaa3783bSRichard Henderson #define tcg_gen_extu_reg_i64 tcg_gen_extu_i32_i64 217eaa3783bSRichard Henderson #define tcg_gen_ext_reg_i64 tcg_gen_ext_i32_i64 218eaa3783bSRichard Henderson #define tcg_gen_ext8u_reg tcg_gen_ext8u_i32 219eaa3783bSRichard Henderson #define tcg_gen_ext8s_reg tcg_gen_ext8s_i32 220eaa3783bSRichard Henderson #define tcg_gen_ext16u_reg tcg_gen_ext16u_i32 221eaa3783bSRichard Henderson #define tcg_gen_ext16s_reg tcg_gen_ext16s_i32 222eaa3783bSRichard Henderson #define tcg_gen_ext32u_reg tcg_gen_mov_i32 223eaa3783bSRichard Henderson #define tcg_gen_ext32s_reg tcg_gen_mov_i32 224eaa3783bSRichard Henderson #define tcg_gen_bswap16_reg tcg_gen_bswap16_i32 225eaa3783bSRichard Henderson #define tcg_gen_bswap32_reg tcg_gen_bswap32_i32 226eaa3783bSRichard Henderson #define tcg_gen_concat_reg_i64 tcg_gen_concat_i32_i64 227eaa3783bSRichard Henderson #define tcg_gen_andc_reg tcg_gen_andc_i32 228eaa3783bSRichard Henderson #define tcg_gen_eqv_reg tcg_gen_eqv_i32 229eaa3783bSRichard Henderson #define tcg_gen_nand_reg tcg_gen_nand_i32 230eaa3783bSRichard Henderson #define tcg_gen_nor_reg tcg_gen_nor_i32 231eaa3783bSRichard Henderson #define tcg_gen_orc_reg tcg_gen_orc_i32 232eaa3783bSRichard Henderson #define tcg_gen_clz_reg tcg_gen_clz_i32 233eaa3783bSRichard Henderson #define tcg_gen_ctz_reg tcg_gen_ctz_i32 234eaa3783bSRichard Henderson #define tcg_gen_clzi_reg tcg_gen_clzi_i32 235eaa3783bSRichard Henderson #define tcg_gen_ctzi_reg tcg_gen_ctzi_i32 236eaa3783bSRichard Henderson #define tcg_gen_clrsb_reg tcg_gen_clrsb_i32 237eaa3783bSRichard Henderson #define tcg_gen_ctpop_reg tcg_gen_ctpop_i32 238eaa3783bSRichard Henderson #define tcg_gen_rotl_reg tcg_gen_rotl_i32 239eaa3783bSRichard Henderson #define tcg_gen_rotli_reg tcg_gen_rotli_i32 240eaa3783bSRichard Henderson #define tcg_gen_rotr_reg tcg_gen_rotr_i32 241eaa3783bSRichard Henderson #define tcg_gen_rotri_reg tcg_gen_rotri_i32 242eaa3783bSRichard Henderson #define tcg_gen_deposit_reg tcg_gen_deposit_i32 243eaa3783bSRichard Henderson #define tcg_gen_deposit_z_reg tcg_gen_deposit_z_i32 244eaa3783bSRichard Henderson #define tcg_gen_extract_reg tcg_gen_extract_i32 245eaa3783bSRichard Henderson #define tcg_gen_sextract_reg tcg_gen_sextract_i32 246eaa3783bSRichard Henderson #define tcg_const_reg tcg_const_i32 247eaa3783bSRichard Henderson #define tcg_const_local_reg tcg_const_local_i32 248eaa3783bSRichard Henderson #define tcg_gen_movcond_reg tcg_gen_movcond_i32 249eaa3783bSRichard Henderson #define tcg_gen_add2_reg tcg_gen_add2_i32 250eaa3783bSRichard Henderson #define tcg_gen_sub2_reg tcg_gen_sub2_i32 251eaa3783bSRichard Henderson #define tcg_gen_qemu_ld_reg tcg_gen_qemu_ld_i32 252eaa3783bSRichard Henderson #define tcg_gen_qemu_st_reg tcg_gen_qemu_st_i32 253eaa3783bSRichard Henderson #define tcg_gen_atomic_xchg_reg tcg_gen_atomic_xchg_i32 254eaa3783bSRichard Henderson #if UINTPTR_MAX == UINT32_MAX 255eaa3783bSRichard Henderson # define tcg_gen_trunc_reg_ptr(p, r) \ 256eaa3783bSRichard Henderson tcg_gen_mov_i32(TCGV_PTR_TO_NAT(p), r) 257eaa3783bSRichard Henderson #else 258eaa3783bSRichard Henderson # define tcg_gen_trunc_reg_ptr(p, r) \ 259eaa3783bSRichard Henderson tcg_gen_extu_i32_i64(TCGV_PTR_TO_NAT(p), r) 260eaa3783bSRichard Henderson #endif 261eaa3783bSRichard Henderson #endif /* TARGET_REGISTER_BITS */ 262eaa3783bSRichard Henderson 26361766fe9SRichard Henderson typedef struct DisasCond { 26461766fe9SRichard Henderson TCGCond c; 265eaa3783bSRichard Henderson TCGv_reg a0, a1; 26661766fe9SRichard Henderson bool a0_is_n; 26761766fe9SRichard Henderson bool a1_is_0; 26861766fe9SRichard Henderson } DisasCond; 26961766fe9SRichard Henderson 27061766fe9SRichard Henderson typedef struct DisasContext { 271d01a3625SRichard Henderson DisasContextBase base; 27261766fe9SRichard Henderson CPUState *cs; 27361766fe9SRichard Henderson 274eaa3783bSRichard Henderson target_ureg iaoq_f; 275eaa3783bSRichard Henderson target_ureg iaoq_b; 276eaa3783bSRichard Henderson target_ureg iaoq_n; 277eaa3783bSRichard Henderson TCGv_reg iaoq_n_var; 27861766fe9SRichard Henderson 27961766fe9SRichard Henderson int ntemps; 280eaa3783bSRichard Henderson TCGv_reg temps[8]; 28161766fe9SRichard Henderson 28261766fe9SRichard Henderson DisasCond null_cond; 28361766fe9SRichard Henderson TCGLabel *null_lab; 28461766fe9SRichard Henderson 2853d68ee7bSRichard Henderson int mmu_idx; 2863d68ee7bSRichard Henderson int privilege; 28761766fe9SRichard Henderson bool psw_n_nonzero; 28861766fe9SRichard Henderson } DisasContext; 28961766fe9SRichard Henderson 290869051eaSRichard Henderson /* Target-specific return values from translate_one, indicating the 291869051eaSRichard Henderson state of the TB. Note that DISAS_NEXT indicates that we are not 292869051eaSRichard Henderson exiting the TB. */ 29361766fe9SRichard Henderson 29461766fe9SRichard Henderson /* We are not using a goto_tb (for whatever reason), but have updated 29561766fe9SRichard Henderson the iaq (for whatever reason), so don't do it again on exit. */ 296869051eaSRichard Henderson #define DISAS_IAQ_N_UPDATED DISAS_TARGET_0 29761766fe9SRichard Henderson 29861766fe9SRichard Henderson /* We are exiting the TB, but have neither emitted a goto_tb, nor 29961766fe9SRichard Henderson updated the iaq for the next instruction to be executed. */ 300869051eaSRichard Henderson #define DISAS_IAQ_N_STALE DISAS_TARGET_1 30161766fe9SRichard Henderson 302*e1b5a5edSRichard Henderson /* Similarly, but we want to return to the main loop immediately 303*e1b5a5edSRichard Henderson to recognize unmasked interrupts. */ 304*e1b5a5edSRichard Henderson #define DISAS_IAQ_N_STALE_EXIT DISAS_TARGET_2 305*e1b5a5edSRichard Henderson 30661766fe9SRichard Henderson typedef struct DisasInsn { 30761766fe9SRichard Henderson uint32_t insn, mask; 308869051eaSRichard Henderson DisasJumpType (*trans)(DisasContext *ctx, uint32_t insn, 30961766fe9SRichard Henderson const struct DisasInsn *f); 310b2167459SRichard Henderson union { 311eaa3783bSRichard Henderson void (*ttt)(TCGv_reg, TCGv_reg, TCGv_reg); 312eff235ebSPaolo Bonzini void (*weww)(TCGv_i32, TCGv_env, TCGv_i32, TCGv_i32); 313eff235ebSPaolo Bonzini void (*dedd)(TCGv_i64, TCGv_env, TCGv_i64, TCGv_i64); 314eff235ebSPaolo Bonzini void (*wew)(TCGv_i32, TCGv_env, TCGv_i32); 315eff235ebSPaolo Bonzini void (*ded)(TCGv_i64, TCGv_env, TCGv_i64); 316eff235ebSPaolo Bonzini void (*wed)(TCGv_i32, TCGv_env, TCGv_i64); 317eff235ebSPaolo Bonzini void (*dew)(TCGv_i64, TCGv_env, TCGv_i32); 318eff235ebSPaolo Bonzini } f; 31961766fe9SRichard Henderson } DisasInsn; 32061766fe9SRichard Henderson 32161766fe9SRichard Henderson /* global register indexes */ 322eaa3783bSRichard Henderson static TCGv_reg cpu_gr[32]; 323eaa3783bSRichard Henderson static TCGv_reg cpu_iaoq_f; 324eaa3783bSRichard Henderson static TCGv_reg cpu_iaoq_b; 325eaa3783bSRichard Henderson static TCGv_reg cpu_sar; 326eaa3783bSRichard Henderson static TCGv_reg cpu_psw_n; 327eaa3783bSRichard Henderson static TCGv_reg cpu_psw_v; 328eaa3783bSRichard Henderson static TCGv_reg cpu_psw_cb; 329eaa3783bSRichard Henderson static TCGv_reg cpu_psw_cb_msb; 330eaa3783bSRichard Henderson static TCGv_reg cpu_cr26; 331eaa3783bSRichard Henderson static TCGv_reg cpu_cr27; 33261766fe9SRichard Henderson 33361766fe9SRichard Henderson #include "exec/gen-icount.h" 33461766fe9SRichard Henderson 33561766fe9SRichard Henderson void hppa_translate_init(void) 33661766fe9SRichard Henderson { 33761766fe9SRichard Henderson #define DEF_VAR(V) { &cpu_##V, #V, offsetof(CPUHPPAState, V) } 33861766fe9SRichard Henderson 339eaa3783bSRichard Henderson typedef struct { TCGv_reg *var; const char *name; int ofs; } GlobalVar; 34061766fe9SRichard Henderson static const GlobalVar vars[] = { 34161766fe9SRichard Henderson DEF_VAR(sar), 34261766fe9SRichard Henderson DEF_VAR(cr26), 34361766fe9SRichard Henderson DEF_VAR(cr27), 34461766fe9SRichard Henderson DEF_VAR(psw_n), 34561766fe9SRichard Henderson DEF_VAR(psw_v), 34661766fe9SRichard Henderson DEF_VAR(psw_cb), 34761766fe9SRichard Henderson DEF_VAR(psw_cb_msb), 34861766fe9SRichard Henderson DEF_VAR(iaoq_f), 34961766fe9SRichard Henderson DEF_VAR(iaoq_b), 35061766fe9SRichard Henderson }; 35161766fe9SRichard Henderson 35261766fe9SRichard Henderson #undef DEF_VAR 35361766fe9SRichard Henderson 35461766fe9SRichard Henderson /* Use the symbolic register names that match the disassembler. */ 35561766fe9SRichard Henderson static const char gr_names[32][4] = { 35661766fe9SRichard Henderson "r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7", 35761766fe9SRichard Henderson "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15", 35861766fe9SRichard Henderson "r16", "r17", "r18", "r19", "r20", "r21", "r22", "r23", 35961766fe9SRichard Henderson "r24", "r25", "r26", "r27", "r28", "r29", "r30", "r31" 36061766fe9SRichard Henderson }; 36161766fe9SRichard Henderson 36261766fe9SRichard Henderson int i; 36361766fe9SRichard Henderson 364f764718dSRichard Henderson cpu_gr[0] = NULL; 36561766fe9SRichard Henderson for (i = 1; i < 32; i++) { 36661766fe9SRichard Henderson cpu_gr[i] = tcg_global_mem_new(cpu_env, 36761766fe9SRichard Henderson offsetof(CPUHPPAState, gr[i]), 36861766fe9SRichard Henderson gr_names[i]); 36961766fe9SRichard Henderson } 37061766fe9SRichard Henderson 37161766fe9SRichard Henderson for (i = 0; i < ARRAY_SIZE(vars); ++i) { 37261766fe9SRichard Henderson const GlobalVar *v = &vars[i]; 37361766fe9SRichard Henderson *v->var = tcg_global_mem_new(cpu_env, v->ofs, v->name); 37461766fe9SRichard Henderson } 37561766fe9SRichard Henderson } 37661766fe9SRichard Henderson 377129e9cc3SRichard Henderson static DisasCond cond_make_f(void) 378129e9cc3SRichard Henderson { 379f764718dSRichard Henderson return (DisasCond){ 380f764718dSRichard Henderson .c = TCG_COND_NEVER, 381f764718dSRichard Henderson .a0 = NULL, 382f764718dSRichard Henderson .a1 = NULL, 383f764718dSRichard Henderson }; 384129e9cc3SRichard Henderson } 385129e9cc3SRichard Henderson 386129e9cc3SRichard Henderson static DisasCond cond_make_n(void) 387129e9cc3SRichard Henderson { 388f764718dSRichard Henderson return (DisasCond){ 389f764718dSRichard Henderson .c = TCG_COND_NE, 390f764718dSRichard Henderson .a0 = cpu_psw_n, 391f764718dSRichard Henderson .a0_is_n = true, 392f764718dSRichard Henderson .a1 = NULL, 393f764718dSRichard Henderson .a1_is_0 = true 394f764718dSRichard Henderson }; 395129e9cc3SRichard Henderson } 396129e9cc3SRichard Henderson 397eaa3783bSRichard Henderson static DisasCond cond_make_0(TCGCond c, TCGv_reg a0) 398129e9cc3SRichard Henderson { 399f764718dSRichard Henderson DisasCond r = { .c = c, .a1 = NULL, .a1_is_0 = true }; 400129e9cc3SRichard Henderson 401129e9cc3SRichard Henderson assert (c != TCG_COND_NEVER && c != TCG_COND_ALWAYS); 402129e9cc3SRichard Henderson r.a0 = tcg_temp_new(); 403eaa3783bSRichard Henderson tcg_gen_mov_reg(r.a0, a0); 404129e9cc3SRichard Henderson 405129e9cc3SRichard Henderson return r; 406129e9cc3SRichard Henderson } 407129e9cc3SRichard Henderson 408eaa3783bSRichard Henderson static DisasCond cond_make(TCGCond c, TCGv_reg a0, TCGv_reg a1) 409129e9cc3SRichard Henderson { 410129e9cc3SRichard Henderson DisasCond r = { .c = c }; 411129e9cc3SRichard Henderson 412129e9cc3SRichard Henderson assert (c != TCG_COND_NEVER && c != TCG_COND_ALWAYS); 413129e9cc3SRichard Henderson r.a0 = tcg_temp_new(); 414eaa3783bSRichard Henderson tcg_gen_mov_reg(r.a0, a0); 415129e9cc3SRichard Henderson r.a1 = tcg_temp_new(); 416eaa3783bSRichard Henderson tcg_gen_mov_reg(r.a1, a1); 417129e9cc3SRichard Henderson 418129e9cc3SRichard Henderson return r; 419129e9cc3SRichard Henderson } 420129e9cc3SRichard Henderson 421129e9cc3SRichard Henderson static void cond_prep(DisasCond *cond) 422129e9cc3SRichard Henderson { 423129e9cc3SRichard Henderson if (cond->a1_is_0) { 424129e9cc3SRichard Henderson cond->a1_is_0 = false; 425eaa3783bSRichard Henderson cond->a1 = tcg_const_reg(0); 426129e9cc3SRichard Henderson } 427129e9cc3SRichard Henderson } 428129e9cc3SRichard Henderson 429129e9cc3SRichard Henderson static void cond_free(DisasCond *cond) 430129e9cc3SRichard Henderson { 431129e9cc3SRichard Henderson switch (cond->c) { 432129e9cc3SRichard Henderson default: 433129e9cc3SRichard Henderson if (!cond->a0_is_n) { 434129e9cc3SRichard Henderson tcg_temp_free(cond->a0); 435129e9cc3SRichard Henderson } 436129e9cc3SRichard Henderson if (!cond->a1_is_0) { 437129e9cc3SRichard Henderson tcg_temp_free(cond->a1); 438129e9cc3SRichard Henderson } 439129e9cc3SRichard Henderson cond->a0_is_n = false; 440129e9cc3SRichard Henderson cond->a1_is_0 = false; 441f764718dSRichard Henderson cond->a0 = NULL; 442f764718dSRichard Henderson cond->a1 = NULL; 443129e9cc3SRichard Henderson /* fallthru */ 444129e9cc3SRichard Henderson case TCG_COND_ALWAYS: 445129e9cc3SRichard Henderson cond->c = TCG_COND_NEVER; 446129e9cc3SRichard Henderson break; 447129e9cc3SRichard Henderson case TCG_COND_NEVER: 448129e9cc3SRichard Henderson break; 449129e9cc3SRichard Henderson } 450129e9cc3SRichard Henderson } 451129e9cc3SRichard Henderson 452eaa3783bSRichard Henderson static TCGv_reg get_temp(DisasContext *ctx) 45361766fe9SRichard Henderson { 45461766fe9SRichard Henderson unsigned i = ctx->ntemps++; 45561766fe9SRichard Henderson g_assert(i < ARRAY_SIZE(ctx->temps)); 45661766fe9SRichard Henderson return ctx->temps[i] = tcg_temp_new(); 45761766fe9SRichard Henderson } 45861766fe9SRichard Henderson 459eaa3783bSRichard Henderson static TCGv_reg load_const(DisasContext *ctx, target_sreg v) 46061766fe9SRichard Henderson { 461eaa3783bSRichard Henderson TCGv_reg t = get_temp(ctx); 462eaa3783bSRichard Henderson tcg_gen_movi_reg(t, v); 46361766fe9SRichard Henderson return t; 46461766fe9SRichard Henderson } 46561766fe9SRichard Henderson 466eaa3783bSRichard Henderson static TCGv_reg load_gpr(DisasContext *ctx, unsigned reg) 46761766fe9SRichard Henderson { 46861766fe9SRichard Henderson if (reg == 0) { 469eaa3783bSRichard Henderson TCGv_reg t = get_temp(ctx); 470eaa3783bSRichard Henderson tcg_gen_movi_reg(t, 0); 47161766fe9SRichard Henderson return t; 47261766fe9SRichard Henderson } else { 47361766fe9SRichard Henderson return cpu_gr[reg]; 47461766fe9SRichard Henderson } 47561766fe9SRichard Henderson } 47661766fe9SRichard Henderson 477eaa3783bSRichard Henderson static TCGv_reg dest_gpr(DisasContext *ctx, unsigned reg) 47861766fe9SRichard Henderson { 479129e9cc3SRichard Henderson if (reg == 0 || ctx->null_cond.c != TCG_COND_NEVER) { 48061766fe9SRichard Henderson return get_temp(ctx); 48161766fe9SRichard Henderson } else { 48261766fe9SRichard Henderson return cpu_gr[reg]; 48361766fe9SRichard Henderson } 48461766fe9SRichard Henderson } 48561766fe9SRichard Henderson 486eaa3783bSRichard Henderson static void save_or_nullify(DisasContext *ctx, TCGv_reg dest, TCGv_reg t) 487129e9cc3SRichard Henderson { 488129e9cc3SRichard Henderson if (ctx->null_cond.c != TCG_COND_NEVER) { 489129e9cc3SRichard Henderson cond_prep(&ctx->null_cond); 490eaa3783bSRichard Henderson tcg_gen_movcond_reg(ctx->null_cond.c, dest, ctx->null_cond.a0, 491129e9cc3SRichard Henderson ctx->null_cond.a1, dest, t); 492129e9cc3SRichard Henderson } else { 493eaa3783bSRichard Henderson tcg_gen_mov_reg(dest, t); 494129e9cc3SRichard Henderson } 495129e9cc3SRichard Henderson } 496129e9cc3SRichard Henderson 497eaa3783bSRichard Henderson static void save_gpr(DisasContext *ctx, unsigned reg, TCGv_reg t) 498129e9cc3SRichard Henderson { 499129e9cc3SRichard Henderson if (reg != 0) { 500129e9cc3SRichard Henderson save_or_nullify(ctx, cpu_gr[reg], t); 501129e9cc3SRichard Henderson } 502129e9cc3SRichard Henderson } 503129e9cc3SRichard Henderson 50496d6407fSRichard Henderson #ifdef HOST_WORDS_BIGENDIAN 50596d6407fSRichard Henderson # define HI_OFS 0 50696d6407fSRichard Henderson # define LO_OFS 4 50796d6407fSRichard Henderson #else 50896d6407fSRichard Henderson # define HI_OFS 4 50996d6407fSRichard Henderson # define LO_OFS 0 51096d6407fSRichard Henderson #endif 51196d6407fSRichard Henderson 51296d6407fSRichard Henderson static TCGv_i32 load_frw_i32(unsigned rt) 51396d6407fSRichard Henderson { 51496d6407fSRichard Henderson TCGv_i32 ret = tcg_temp_new_i32(); 51596d6407fSRichard Henderson tcg_gen_ld_i32(ret, cpu_env, 51696d6407fSRichard Henderson offsetof(CPUHPPAState, fr[rt & 31]) 51796d6407fSRichard Henderson + (rt & 32 ? LO_OFS : HI_OFS)); 51896d6407fSRichard Henderson return ret; 51996d6407fSRichard Henderson } 52096d6407fSRichard Henderson 521ebe9383cSRichard Henderson static TCGv_i32 load_frw0_i32(unsigned rt) 522ebe9383cSRichard Henderson { 523ebe9383cSRichard Henderson if (rt == 0) { 524ebe9383cSRichard Henderson return tcg_const_i32(0); 525ebe9383cSRichard Henderson } else { 526ebe9383cSRichard Henderson return load_frw_i32(rt); 527ebe9383cSRichard Henderson } 528ebe9383cSRichard Henderson } 529ebe9383cSRichard Henderson 530ebe9383cSRichard Henderson static TCGv_i64 load_frw0_i64(unsigned rt) 531ebe9383cSRichard Henderson { 532ebe9383cSRichard Henderson if (rt == 0) { 533ebe9383cSRichard Henderson return tcg_const_i64(0); 534ebe9383cSRichard Henderson } else { 535ebe9383cSRichard Henderson TCGv_i64 ret = tcg_temp_new_i64(); 536ebe9383cSRichard Henderson tcg_gen_ld32u_i64(ret, cpu_env, 537ebe9383cSRichard Henderson offsetof(CPUHPPAState, fr[rt & 31]) 538ebe9383cSRichard Henderson + (rt & 32 ? LO_OFS : HI_OFS)); 539ebe9383cSRichard Henderson return ret; 540ebe9383cSRichard Henderson } 541ebe9383cSRichard Henderson } 542ebe9383cSRichard Henderson 54396d6407fSRichard Henderson static void save_frw_i32(unsigned rt, TCGv_i32 val) 54496d6407fSRichard Henderson { 54596d6407fSRichard Henderson tcg_gen_st_i32(val, cpu_env, 54696d6407fSRichard Henderson offsetof(CPUHPPAState, fr[rt & 31]) 54796d6407fSRichard Henderson + (rt & 32 ? LO_OFS : HI_OFS)); 54896d6407fSRichard Henderson } 54996d6407fSRichard Henderson 55096d6407fSRichard Henderson #undef HI_OFS 55196d6407fSRichard Henderson #undef LO_OFS 55296d6407fSRichard Henderson 55396d6407fSRichard Henderson static TCGv_i64 load_frd(unsigned rt) 55496d6407fSRichard Henderson { 55596d6407fSRichard Henderson TCGv_i64 ret = tcg_temp_new_i64(); 55696d6407fSRichard Henderson tcg_gen_ld_i64(ret, cpu_env, offsetof(CPUHPPAState, fr[rt])); 55796d6407fSRichard Henderson return ret; 55896d6407fSRichard Henderson } 55996d6407fSRichard Henderson 560ebe9383cSRichard Henderson static TCGv_i64 load_frd0(unsigned rt) 561ebe9383cSRichard Henderson { 562ebe9383cSRichard Henderson if (rt == 0) { 563ebe9383cSRichard Henderson return tcg_const_i64(0); 564ebe9383cSRichard Henderson } else { 565ebe9383cSRichard Henderson return load_frd(rt); 566ebe9383cSRichard Henderson } 567ebe9383cSRichard Henderson } 568ebe9383cSRichard Henderson 56996d6407fSRichard Henderson static void save_frd(unsigned rt, TCGv_i64 val) 57096d6407fSRichard Henderson { 57196d6407fSRichard Henderson tcg_gen_st_i64(val, cpu_env, offsetof(CPUHPPAState, fr[rt])); 57296d6407fSRichard Henderson } 57396d6407fSRichard Henderson 574129e9cc3SRichard Henderson /* Skip over the implementation of an insn that has been nullified. 575129e9cc3SRichard Henderson Use this when the insn is too complex for a conditional move. */ 576129e9cc3SRichard Henderson static void nullify_over(DisasContext *ctx) 577129e9cc3SRichard Henderson { 578129e9cc3SRichard Henderson if (ctx->null_cond.c != TCG_COND_NEVER) { 579129e9cc3SRichard Henderson /* The always condition should have been handled in the main loop. */ 580129e9cc3SRichard Henderson assert(ctx->null_cond.c != TCG_COND_ALWAYS); 581129e9cc3SRichard Henderson 582129e9cc3SRichard Henderson ctx->null_lab = gen_new_label(); 583129e9cc3SRichard Henderson cond_prep(&ctx->null_cond); 584129e9cc3SRichard Henderson 585129e9cc3SRichard Henderson /* If we're using PSW[N], copy it to a temp because... */ 586129e9cc3SRichard Henderson if (ctx->null_cond.a0_is_n) { 587129e9cc3SRichard Henderson ctx->null_cond.a0_is_n = false; 588129e9cc3SRichard Henderson ctx->null_cond.a0 = tcg_temp_new(); 589eaa3783bSRichard Henderson tcg_gen_mov_reg(ctx->null_cond.a0, cpu_psw_n); 590129e9cc3SRichard Henderson } 591129e9cc3SRichard Henderson /* ... we clear it before branching over the implementation, 592129e9cc3SRichard Henderson so that (1) it's clear after nullifying this insn and 593129e9cc3SRichard Henderson (2) if this insn nullifies the next, PSW[N] is valid. */ 594129e9cc3SRichard Henderson if (ctx->psw_n_nonzero) { 595129e9cc3SRichard Henderson ctx->psw_n_nonzero = false; 596eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, 0); 597129e9cc3SRichard Henderson } 598129e9cc3SRichard Henderson 599eaa3783bSRichard Henderson tcg_gen_brcond_reg(ctx->null_cond.c, ctx->null_cond.a0, 600129e9cc3SRichard Henderson ctx->null_cond.a1, ctx->null_lab); 601129e9cc3SRichard Henderson cond_free(&ctx->null_cond); 602129e9cc3SRichard Henderson } 603129e9cc3SRichard Henderson } 604129e9cc3SRichard Henderson 605129e9cc3SRichard Henderson /* Save the current nullification state to PSW[N]. */ 606129e9cc3SRichard Henderson static void nullify_save(DisasContext *ctx) 607129e9cc3SRichard Henderson { 608129e9cc3SRichard Henderson if (ctx->null_cond.c == TCG_COND_NEVER) { 609129e9cc3SRichard Henderson if (ctx->psw_n_nonzero) { 610eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, 0); 611129e9cc3SRichard Henderson } 612129e9cc3SRichard Henderson return; 613129e9cc3SRichard Henderson } 614129e9cc3SRichard Henderson if (!ctx->null_cond.a0_is_n) { 615129e9cc3SRichard Henderson cond_prep(&ctx->null_cond); 616eaa3783bSRichard Henderson tcg_gen_setcond_reg(ctx->null_cond.c, cpu_psw_n, 617129e9cc3SRichard Henderson ctx->null_cond.a0, ctx->null_cond.a1); 618129e9cc3SRichard Henderson ctx->psw_n_nonzero = true; 619129e9cc3SRichard Henderson } 620129e9cc3SRichard Henderson cond_free(&ctx->null_cond); 621129e9cc3SRichard Henderson } 622129e9cc3SRichard Henderson 623129e9cc3SRichard Henderson /* Set a PSW[N] to X. The intention is that this is used immediately 624129e9cc3SRichard Henderson before a goto_tb/exit_tb, so that there is no fallthru path to other 625129e9cc3SRichard Henderson code within the TB. Therefore we do not update psw_n_nonzero. */ 626129e9cc3SRichard Henderson static void nullify_set(DisasContext *ctx, bool x) 627129e9cc3SRichard Henderson { 628129e9cc3SRichard Henderson if (ctx->psw_n_nonzero || x) { 629eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, x); 630129e9cc3SRichard Henderson } 631129e9cc3SRichard Henderson } 632129e9cc3SRichard Henderson 633129e9cc3SRichard Henderson /* Mark the end of an instruction that may have been nullified. 634129e9cc3SRichard Henderson This is the pair to nullify_over. */ 635869051eaSRichard Henderson static DisasJumpType nullify_end(DisasContext *ctx, DisasJumpType status) 636129e9cc3SRichard Henderson { 637129e9cc3SRichard Henderson TCGLabel *null_lab = ctx->null_lab; 638129e9cc3SRichard Henderson 639129e9cc3SRichard Henderson if (likely(null_lab == NULL)) { 640129e9cc3SRichard Henderson /* The current insn wasn't conditional or handled the condition 641129e9cc3SRichard Henderson applied to it without a branch, so the (new) setting of 642129e9cc3SRichard Henderson NULL_COND can be applied directly to the next insn. */ 643129e9cc3SRichard Henderson return status; 644129e9cc3SRichard Henderson } 645129e9cc3SRichard Henderson ctx->null_lab = NULL; 646129e9cc3SRichard Henderson 647129e9cc3SRichard Henderson if (likely(ctx->null_cond.c == TCG_COND_NEVER)) { 648129e9cc3SRichard Henderson /* The next instruction will be unconditional, 649129e9cc3SRichard Henderson and NULL_COND already reflects that. */ 650129e9cc3SRichard Henderson gen_set_label(null_lab); 651129e9cc3SRichard Henderson } else { 652129e9cc3SRichard Henderson /* The insn that we just executed is itself nullifying the next 653129e9cc3SRichard Henderson instruction. Store the condition in the PSW[N] global. 654129e9cc3SRichard Henderson We asserted PSW[N] = 0 in nullify_over, so that after the 655129e9cc3SRichard Henderson label we have the proper value in place. */ 656129e9cc3SRichard Henderson nullify_save(ctx); 657129e9cc3SRichard Henderson gen_set_label(null_lab); 658129e9cc3SRichard Henderson ctx->null_cond = cond_make_n(); 659129e9cc3SRichard Henderson } 660129e9cc3SRichard Henderson 661869051eaSRichard Henderson assert(status != DISAS_NORETURN && status != DISAS_IAQ_N_UPDATED); 662869051eaSRichard Henderson if (status == DISAS_NORETURN) { 663869051eaSRichard Henderson status = DISAS_NEXT; 664129e9cc3SRichard Henderson } 665129e9cc3SRichard Henderson return status; 666129e9cc3SRichard Henderson } 667129e9cc3SRichard Henderson 668eaa3783bSRichard Henderson static void copy_iaoq_entry(TCGv_reg dest, target_ureg ival, TCGv_reg vval) 66961766fe9SRichard Henderson { 67061766fe9SRichard Henderson if (unlikely(ival == -1)) { 671eaa3783bSRichard Henderson tcg_gen_mov_reg(dest, vval); 67261766fe9SRichard Henderson } else { 673eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, ival); 67461766fe9SRichard Henderson } 67561766fe9SRichard Henderson } 67661766fe9SRichard Henderson 677eaa3783bSRichard Henderson static inline target_ureg iaoq_dest(DisasContext *ctx, target_sreg disp) 67861766fe9SRichard Henderson { 67961766fe9SRichard Henderson return ctx->iaoq_f + disp + 8; 68061766fe9SRichard Henderson } 68161766fe9SRichard Henderson 68261766fe9SRichard Henderson static void gen_excp_1(int exception) 68361766fe9SRichard Henderson { 68461766fe9SRichard Henderson TCGv_i32 t = tcg_const_i32(exception); 68561766fe9SRichard Henderson gen_helper_excp(cpu_env, t); 68661766fe9SRichard Henderson tcg_temp_free_i32(t); 68761766fe9SRichard Henderson } 68861766fe9SRichard Henderson 689869051eaSRichard Henderson static DisasJumpType gen_excp(DisasContext *ctx, int exception) 69061766fe9SRichard Henderson { 69161766fe9SRichard Henderson copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_f, cpu_iaoq_f); 69261766fe9SRichard Henderson copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_b, cpu_iaoq_b); 693129e9cc3SRichard Henderson nullify_save(ctx); 69461766fe9SRichard Henderson gen_excp_1(exception); 695869051eaSRichard Henderson return DISAS_NORETURN; 69661766fe9SRichard Henderson } 69761766fe9SRichard Henderson 698869051eaSRichard Henderson static DisasJumpType gen_illegal(DisasContext *ctx) 69961766fe9SRichard Henderson { 700129e9cc3SRichard Henderson nullify_over(ctx); 7012986721dSRichard Henderson return nullify_end(ctx, gen_excp(ctx, EXCP_ILL)); 70261766fe9SRichard Henderson } 70361766fe9SRichard Henderson 704*e1b5a5edSRichard Henderson #define CHECK_MOST_PRIVILEGED(EXCP) \ 705*e1b5a5edSRichard Henderson do { \ 706*e1b5a5edSRichard Henderson if (ctx->privilege != 0) { \ 707*e1b5a5edSRichard Henderson nullify_over(ctx); \ 708*e1b5a5edSRichard Henderson return nullify_end(ctx, gen_excp(ctx, EXCP)); \ 709*e1b5a5edSRichard Henderson } \ 710*e1b5a5edSRichard Henderson } while (0) 711*e1b5a5edSRichard Henderson 712eaa3783bSRichard Henderson static bool use_goto_tb(DisasContext *ctx, target_ureg dest) 71361766fe9SRichard Henderson { 71461766fe9SRichard Henderson /* Suppress goto_tb in the case of single-steping and IO. */ 715c5a49c63SEmilio G. Cota if ((tb_cflags(ctx->base.tb) & CF_LAST_IO) || ctx->base.singlestep_enabled) { 71661766fe9SRichard Henderson return false; 71761766fe9SRichard Henderson } 71861766fe9SRichard Henderson return true; 71961766fe9SRichard Henderson } 72061766fe9SRichard Henderson 721129e9cc3SRichard Henderson /* If the next insn is to be nullified, and it's on the same page, 722129e9cc3SRichard Henderson and we're not attempting to set a breakpoint on it, then we can 723129e9cc3SRichard Henderson totally skip the nullified insn. This avoids creating and 724129e9cc3SRichard Henderson executing a TB that merely branches to the next TB. */ 725129e9cc3SRichard Henderson static bool use_nullify_skip(DisasContext *ctx) 726129e9cc3SRichard Henderson { 727129e9cc3SRichard Henderson return (((ctx->iaoq_b ^ ctx->iaoq_f) & TARGET_PAGE_MASK) == 0 728129e9cc3SRichard Henderson && !cpu_breakpoint_test(ctx->cs, ctx->iaoq_b, BP_ANY)); 729129e9cc3SRichard Henderson } 730129e9cc3SRichard Henderson 73161766fe9SRichard Henderson static void gen_goto_tb(DisasContext *ctx, int which, 732eaa3783bSRichard Henderson target_ureg f, target_ureg b) 73361766fe9SRichard Henderson { 73461766fe9SRichard Henderson if (f != -1 && b != -1 && use_goto_tb(ctx, f)) { 73561766fe9SRichard Henderson tcg_gen_goto_tb(which); 736eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_iaoq_f, f); 737eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_iaoq_b, b); 738d01a3625SRichard Henderson tcg_gen_exit_tb((uintptr_t)ctx->base.tb + which); 73961766fe9SRichard Henderson } else { 74061766fe9SRichard Henderson copy_iaoq_entry(cpu_iaoq_f, f, cpu_iaoq_b); 74161766fe9SRichard Henderson copy_iaoq_entry(cpu_iaoq_b, b, ctx->iaoq_n_var); 742d01a3625SRichard Henderson if (ctx->base.singlestep_enabled) { 74361766fe9SRichard Henderson gen_excp_1(EXCP_DEBUG); 74461766fe9SRichard Henderson } else { 7457f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr(); 74661766fe9SRichard Henderson } 74761766fe9SRichard Henderson } 74861766fe9SRichard Henderson } 74961766fe9SRichard Henderson 750b2167459SRichard Henderson /* PA has a habit of taking the LSB of a field and using that as the sign, 751b2167459SRichard Henderson with the rest of the field becoming the least significant bits. */ 752eaa3783bSRichard Henderson static target_sreg low_sextract(uint32_t val, int pos, int len) 753b2167459SRichard Henderson { 754eaa3783bSRichard Henderson target_ureg x = -(target_ureg)extract32(val, pos, 1); 755b2167459SRichard Henderson x = (x << (len - 1)) | extract32(val, pos + 1, len - 1); 756b2167459SRichard Henderson return x; 757b2167459SRichard Henderson } 758b2167459SRichard Henderson 759ebe9383cSRichard Henderson static unsigned assemble_rt64(uint32_t insn) 760ebe9383cSRichard Henderson { 761ebe9383cSRichard Henderson unsigned r1 = extract32(insn, 6, 1); 762ebe9383cSRichard Henderson unsigned r0 = extract32(insn, 0, 5); 763ebe9383cSRichard Henderson return r1 * 32 + r0; 764ebe9383cSRichard Henderson } 765ebe9383cSRichard Henderson 766ebe9383cSRichard Henderson static unsigned assemble_ra64(uint32_t insn) 767ebe9383cSRichard Henderson { 768ebe9383cSRichard Henderson unsigned r1 = extract32(insn, 7, 1); 769ebe9383cSRichard Henderson unsigned r0 = extract32(insn, 21, 5); 770ebe9383cSRichard Henderson return r1 * 32 + r0; 771ebe9383cSRichard Henderson } 772ebe9383cSRichard Henderson 773ebe9383cSRichard Henderson static unsigned assemble_rb64(uint32_t insn) 774ebe9383cSRichard Henderson { 775ebe9383cSRichard Henderson unsigned r1 = extract32(insn, 12, 1); 776ebe9383cSRichard Henderson unsigned r0 = extract32(insn, 16, 5); 777ebe9383cSRichard Henderson return r1 * 32 + r0; 778ebe9383cSRichard Henderson } 779ebe9383cSRichard Henderson 780ebe9383cSRichard Henderson static unsigned assemble_rc64(uint32_t insn) 781ebe9383cSRichard Henderson { 782ebe9383cSRichard Henderson unsigned r2 = extract32(insn, 8, 1); 783ebe9383cSRichard Henderson unsigned r1 = extract32(insn, 13, 3); 784ebe9383cSRichard Henderson unsigned r0 = extract32(insn, 9, 2); 785ebe9383cSRichard Henderson return r2 * 32 + r1 * 4 + r0; 786ebe9383cSRichard Henderson } 787ebe9383cSRichard Henderson 788eaa3783bSRichard Henderson static target_sreg assemble_12(uint32_t insn) 78998cd9ca7SRichard Henderson { 790eaa3783bSRichard Henderson target_ureg x = -(target_ureg)(insn & 1); 79198cd9ca7SRichard Henderson x = (x << 1) | extract32(insn, 2, 1); 79298cd9ca7SRichard Henderson x = (x << 10) | extract32(insn, 3, 10); 79398cd9ca7SRichard Henderson return x; 79498cd9ca7SRichard Henderson } 79598cd9ca7SRichard Henderson 796eaa3783bSRichard Henderson static target_sreg assemble_16(uint32_t insn) 797b2167459SRichard Henderson { 798b2167459SRichard Henderson /* Take the name from PA2.0, which produces a 16-bit number 799b2167459SRichard Henderson only with wide mode; otherwise a 14-bit number. Since we don't 800b2167459SRichard Henderson implement wide mode, this is always the 14-bit number. */ 801b2167459SRichard Henderson return low_sextract(insn, 0, 14); 802b2167459SRichard Henderson } 803b2167459SRichard Henderson 804eaa3783bSRichard Henderson static target_sreg assemble_16a(uint32_t insn) 80596d6407fSRichard Henderson { 80696d6407fSRichard Henderson /* Take the name from PA2.0, which produces a 14-bit shifted number 80796d6407fSRichard Henderson only with wide mode; otherwise a 12-bit shifted number. Since we 80896d6407fSRichard Henderson don't implement wide mode, this is always the 12-bit number. */ 809eaa3783bSRichard Henderson target_ureg x = -(target_ureg)(insn & 1); 81096d6407fSRichard Henderson x = (x << 11) | extract32(insn, 2, 11); 81196d6407fSRichard Henderson return x << 2; 81296d6407fSRichard Henderson } 81396d6407fSRichard Henderson 814eaa3783bSRichard Henderson static target_sreg assemble_17(uint32_t insn) 81598cd9ca7SRichard Henderson { 816eaa3783bSRichard Henderson target_ureg x = -(target_ureg)(insn & 1); 81798cd9ca7SRichard Henderson x = (x << 5) | extract32(insn, 16, 5); 81898cd9ca7SRichard Henderson x = (x << 1) | extract32(insn, 2, 1); 81998cd9ca7SRichard Henderson x = (x << 10) | extract32(insn, 3, 10); 82098cd9ca7SRichard Henderson return x << 2; 82198cd9ca7SRichard Henderson } 82298cd9ca7SRichard Henderson 823eaa3783bSRichard Henderson static target_sreg assemble_21(uint32_t insn) 824b2167459SRichard Henderson { 825eaa3783bSRichard Henderson target_ureg x = -(target_ureg)(insn & 1); 826b2167459SRichard Henderson x = (x << 11) | extract32(insn, 1, 11); 827b2167459SRichard Henderson x = (x << 2) | extract32(insn, 14, 2); 828b2167459SRichard Henderson x = (x << 5) | extract32(insn, 16, 5); 829b2167459SRichard Henderson x = (x << 2) | extract32(insn, 12, 2); 830b2167459SRichard Henderson return x << 11; 831b2167459SRichard Henderson } 832b2167459SRichard Henderson 833eaa3783bSRichard Henderson static target_sreg assemble_22(uint32_t insn) 83498cd9ca7SRichard Henderson { 835eaa3783bSRichard Henderson target_ureg x = -(target_ureg)(insn & 1); 83698cd9ca7SRichard Henderson x = (x << 10) | extract32(insn, 16, 10); 83798cd9ca7SRichard Henderson x = (x << 1) | extract32(insn, 2, 1); 83898cd9ca7SRichard Henderson x = (x << 10) | extract32(insn, 3, 10); 83998cd9ca7SRichard Henderson return x << 2; 84098cd9ca7SRichard Henderson } 84198cd9ca7SRichard Henderson 842b2167459SRichard Henderson /* The parisc documentation describes only the general interpretation of 843b2167459SRichard Henderson the conditions, without describing their exact implementation. The 844b2167459SRichard Henderson interpretations do not stand up well when considering ADD,C and SUB,B. 845b2167459SRichard Henderson However, considering the Addition, Subtraction and Logical conditions 846b2167459SRichard Henderson as a whole it would appear that these relations are similar to what 847b2167459SRichard Henderson a traditional NZCV set of flags would produce. */ 848b2167459SRichard Henderson 849eaa3783bSRichard Henderson static DisasCond do_cond(unsigned cf, TCGv_reg res, 850eaa3783bSRichard Henderson TCGv_reg cb_msb, TCGv_reg sv) 851b2167459SRichard Henderson { 852b2167459SRichard Henderson DisasCond cond; 853eaa3783bSRichard Henderson TCGv_reg tmp; 854b2167459SRichard Henderson 855b2167459SRichard Henderson switch (cf >> 1) { 856b2167459SRichard Henderson case 0: /* Never / TR */ 857b2167459SRichard Henderson cond = cond_make_f(); 858b2167459SRichard Henderson break; 859b2167459SRichard Henderson case 1: /* = / <> (Z / !Z) */ 860b2167459SRichard Henderson cond = cond_make_0(TCG_COND_EQ, res); 861b2167459SRichard Henderson break; 862b2167459SRichard Henderson case 2: /* < / >= (N / !N) */ 863b2167459SRichard Henderson cond = cond_make_0(TCG_COND_LT, res); 864b2167459SRichard Henderson break; 865b2167459SRichard Henderson case 3: /* <= / > (N | Z / !N & !Z) */ 866b2167459SRichard Henderson cond = cond_make_0(TCG_COND_LE, res); 867b2167459SRichard Henderson break; 868b2167459SRichard Henderson case 4: /* NUV / UV (!C / C) */ 869b2167459SRichard Henderson cond = cond_make_0(TCG_COND_EQ, cb_msb); 870b2167459SRichard Henderson break; 871b2167459SRichard Henderson case 5: /* ZNV / VNZ (!C | Z / C & !Z) */ 872b2167459SRichard Henderson tmp = tcg_temp_new(); 873eaa3783bSRichard Henderson tcg_gen_neg_reg(tmp, cb_msb); 874eaa3783bSRichard Henderson tcg_gen_and_reg(tmp, tmp, res); 875b2167459SRichard Henderson cond = cond_make_0(TCG_COND_EQ, tmp); 876b2167459SRichard Henderson tcg_temp_free(tmp); 877b2167459SRichard Henderson break; 878b2167459SRichard Henderson case 6: /* SV / NSV (V / !V) */ 879b2167459SRichard Henderson cond = cond_make_0(TCG_COND_LT, sv); 880b2167459SRichard Henderson break; 881b2167459SRichard Henderson case 7: /* OD / EV */ 882b2167459SRichard Henderson tmp = tcg_temp_new(); 883eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, res, 1); 884b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, tmp); 885b2167459SRichard Henderson tcg_temp_free(tmp); 886b2167459SRichard Henderson break; 887b2167459SRichard Henderson default: 888b2167459SRichard Henderson g_assert_not_reached(); 889b2167459SRichard Henderson } 890b2167459SRichard Henderson if (cf & 1) { 891b2167459SRichard Henderson cond.c = tcg_invert_cond(cond.c); 892b2167459SRichard Henderson } 893b2167459SRichard Henderson 894b2167459SRichard Henderson return cond; 895b2167459SRichard Henderson } 896b2167459SRichard Henderson 897b2167459SRichard Henderson /* Similar, but for the special case of subtraction without borrow, we 898b2167459SRichard Henderson can use the inputs directly. This can allow other computation to be 899b2167459SRichard Henderson deleted as unused. */ 900b2167459SRichard Henderson 901eaa3783bSRichard Henderson static DisasCond do_sub_cond(unsigned cf, TCGv_reg res, 902eaa3783bSRichard Henderson TCGv_reg in1, TCGv_reg in2, TCGv_reg sv) 903b2167459SRichard Henderson { 904b2167459SRichard Henderson DisasCond cond; 905b2167459SRichard Henderson 906b2167459SRichard Henderson switch (cf >> 1) { 907b2167459SRichard Henderson case 1: /* = / <> */ 908b2167459SRichard Henderson cond = cond_make(TCG_COND_EQ, in1, in2); 909b2167459SRichard Henderson break; 910b2167459SRichard Henderson case 2: /* < / >= */ 911b2167459SRichard Henderson cond = cond_make(TCG_COND_LT, in1, in2); 912b2167459SRichard Henderson break; 913b2167459SRichard Henderson case 3: /* <= / > */ 914b2167459SRichard Henderson cond = cond_make(TCG_COND_LE, in1, in2); 915b2167459SRichard Henderson break; 916b2167459SRichard Henderson case 4: /* << / >>= */ 917b2167459SRichard Henderson cond = cond_make(TCG_COND_LTU, in1, in2); 918b2167459SRichard Henderson break; 919b2167459SRichard Henderson case 5: /* <<= / >> */ 920b2167459SRichard Henderson cond = cond_make(TCG_COND_LEU, in1, in2); 921b2167459SRichard Henderson break; 922b2167459SRichard Henderson default: 923b2167459SRichard Henderson return do_cond(cf, res, sv, sv); 924b2167459SRichard Henderson } 925b2167459SRichard Henderson if (cf & 1) { 926b2167459SRichard Henderson cond.c = tcg_invert_cond(cond.c); 927b2167459SRichard Henderson } 928b2167459SRichard Henderson 929b2167459SRichard Henderson return cond; 930b2167459SRichard Henderson } 931b2167459SRichard Henderson 932b2167459SRichard Henderson /* Similar, but for logicals, where the carry and overflow bits are not 933b2167459SRichard Henderson computed, and use of them is undefined. */ 934b2167459SRichard Henderson 935eaa3783bSRichard Henderson static DisasCond do_log_cond(unsigned cf, TCGv_reg res) 936b2167459SRichard Henderson { 937b2167459SRichard Henderson switch (cf >> 1) { 938b2167459SRichard Henderson case 4: case 5: case 6: 939b2167459SRichard Henderson cf &= 1; 940b2167459SRichard Henderson break; 941b2167459SRichard Henderson } 942b2167459SRichard Henderson return do_cond(cf, res, res, res); 943b2167459SRichard Henderson } 944b2167459SRichard Henderson 94598cd9ca7SRichard Henderson /* Similar, but for shift/extract/deposit conditions. */ 94698cd9ca7SRichard Henderson 947eaa3783bSRichard Henderson static DisasCond do_sed_cond(unsigned orig, TCGv_reg res) 94898cd9ca7SRichard Henderson { 94998cd9ca7SRichard Henderson unsigned c, f; 95098cd9ca7SRichard Henderson 95198cd9ca7SRichard Henderson /* Convert the compressed condition codes to standard. 95298cd9ca7SRichard Henderson 0-2 are the same as logicals (nv,<,<=), while 3 is OD. 95398cd9ca7SRichard Henderson 4-7 are the reverse of 0-3. */ 95498cd9ca7SRichard Henderson c = orig & 3; 95598cd9ca7SRichard Henderson if (c == 3) { 95698cd9ca7SRichard Henderson c = 7; 95798cd9ca7SRichard Henderson } 95898cd9ca7SRichard Henderson f = (orig & 4) / 4; 95998cd9ca7SRichard Henderson 96098cd9ca7SRichard Henderson return do_log_cond(c * 2 + f, res); 96198cd9ca7SRichard Henderson } 96298cd9ca7SRichard Henderson 963b2167459SRichard Henderson /* Similar, but for unit conditions. */ 964b2167459SRichard Henderson 965eaa3783bSRichard Henderson static DisasCond do_unit_cond(unsigned cf, TCGv_reg res, 966eaa3783bSRichard Henderson TCGv_reg in1, TCGv_reg in2) 967b2167459SRichard Henderson { 968b2167459SRichard Henderson DisasCond cond; 969eaa3783bSRichard Henderson TCGv_reg tmp, cb = NULL; 970b2167459SRichard Henderson 971b2167459SRichard Henderson if (cf & 8) { 972b2167459SRichard Henderson /* Since we want to test lots of carry-out bits all at once, do not 973b2167459SRichard Henderson * do our normal thing and compute carry-in of bit B+1 since that 974b2167459SRichard Henderson * leaves us with carry bits spread across two words. 975b2167459SRichard Henderson */ 976b2167459SRichard Henderson cb = tcg_temp_new(); 977b2167459SRichard Henderson tmp = tcg_temp_new(); 978eaa3783bSRichard Henderson tcg_gen_or_reg(cb, in1, in2); 979eaa3783bSRichard Henderson tcg_gen_and_reg(tmp, in1, in2); 980eaa3783bSRichard Henderson tcg_gen_andc_reg(cb, cb, res); 981eaa3783bSRichard Henderson tcg_gen_or_reg(cb, cb, tmp); 982b2167459SRichard Henderson tcg_temp_free(tmp); 983b2167459SRichard Henderson } 984b2167459SRichard Henderson 985b2167459SRichard Henderson switch (cf >> 1) { 986b2167459SRichard Henderson case 0: /* never / TR */ 987b2167459SRichard Henderson case 1: /* undefined */ 988b2167459SRichard Henderson case 5: /* undefined */ 989b2167459SRichard Henderson cond = cond_make_f(); 990b2167459SRichard Henderson break; 991b2167459SRichard Henderson 992b2167459SRichard Henderson case 2: /* SBZ / NBZ */ 993b2167459SRichard Henderson /* See hasless(v,1) from 994b2167459SRichard Henderson * https://graphics.stanford.edu/~seander/bithacks.html#ZeroInWord 995b2167459SRichard Henderson */ 996b2167459SRichard Henderson tmp = tcg_temp_new(); 997eaa3783bSRichard Henderson tcg_gen_subi_reg(tmp, res, 0x01010101u); 998eaa3783bSRichard Henderson tcg_gen_andc_reg(tmp, tmp, res); 999eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, tmp, 0x80808080u); 1000b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, tmp); 1001b2167459SRichard Henderson tcg_temp_free(tmp); 1002b2167459SRichard Henderson break; 1003b2167459SRichard Henderson 1004b2167459SRichard Henderson case 3: /* SHZ / NHZ */ 1005b2167459SRichard Henderson tmp = tcg_temp_new(); 1006eaa3783bSRichard Henderson tcg_gen_subi_reg(tmp, res, 0x00010001u); 1007eaa3783bSRichard Henderson tcg_gen_andc_reg(tmp, tmp, res); 1008eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, tmp, 0x80008000u); 1009b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, tmp); 1010b2167459SRichard Henderson tcg_temp_free(tmp); 1011b2167459SRichard Henderson break; 1012b2167459SRichard Henderson 1013b2167459SRichard Henderson case 4: /* SDC / NDC */ 1014eaa3783bSRichard Henderson tcg_gen_andi_reg(cb, cb, 0x88888888u); 1015b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, cb); 1016b2167459SRichard Henderson break; 1017b2167459SRichard Henderson 1018b2167459SRichard Henderson case 6: /* SBC / NBC */ 1019eaa3783bSRichard Henderson tcg_gen_andi_reg(cb, cb, 0x80808080u); 1020b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, cb); 1021b2167459SRichard Henderson break; 1022b2167459SRichard Henderson 1023b2167459SRichard Henderson case 7: /* SHC / NHC */ 1024eaa3783bSRichard Henderson tcg_gen_andi_reg(cb, cb, 0x80008000u); 1025b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, cb); 1026b2167459SRichard Henderson break; 1027b2167459SRichard Henderson 1028b2167459SRichard Henderson default: 1029b2167459SRichard Henderson g_assert_not_reached(); 1030b2167459SRichard Henderson } 1031b2167459SRichard Henderson if (cf & 8) { 1032b2167459SRichard Henderson tcg_temp_free(cb); 1033b2167459SRichard Henderson } 1034b2167459SRichard Henderson if (cf & 1) { 1035b2167459SRichard Henderson cond.c = tcg_invert_cond(cond.c); 1036b2167459SRichard Henderson } 1037b2167459SRichard Henderson 1038b2167459SRichard Henderson return cond; 1039b2167459SRichard Henderson } 1040b2167459SRichard Henderson 1041b2167459SRichard Henderson /* Compute signed overflow for addition. */ 1042eaa3783bSRichard Henderson static TCGv_reg do_add_sv(DisasContext *ctx, TCGv_reg res, 1043eaa3783bSRichard Henderson TCGv_reg in1, TCGv_reg in2) 1044b2167459SRichard Henderson { 1045eaa3783bSRichard Henderson TCGv_reg sv = get_temp(ctx); 1046eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 1047b2167459SRichard Henderson 1048eaa3783bSRichard Henderson tcg_gen_xor_reg(sv, res, in1); 1049eaa3783bSRichard Henderson tcg_gen_xor_reg(tmp, in1, in2); 1050eaa3783bSRichard Henderson tcg_gen_andc_reg(sv, sv, tmp); 1051b2167459SRichard Henderson tcg_temp_free(tmp); 1052b2167459SRichard Henderson 1053b2167459SRichard Henderson return sv; 1054b2167459SRichard Henderson } 1055b2167459SRichard Henderson 1056b2167459SRichard Henderson /* Compute signed overflow for subtraction. */ 1057eaa3783bSRichard Henderson static TCGv_reg do_sub_sv(DisasContext *ctx, TCGv_reg res, 1058eaa3783bSRichard Henderson TCGv_reg in1, TCGv_reg in2) 1059b2167459SRichard Henderson { 1060eaa3783bSRichard Henderson TCGv_reg sv = get_temp(ctx); 1061eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 1062b2167459SRichard Henderson 1063eaa3783bSRichard Henderson tcg_gen_xor_reg(sv, res, in1); 1064eaa3783bSRichard Henderson tcg_gen_xor_reg(tmp, in1, in2); 1065eaa3783bSRichard Henderson tcg_gen_and_reg(sv, sv, tmp); 1066b2167459SRichard Henderson tcg_temp_free(tmp); 1067b2167459SRichard Henderson 1068b2167459SRichard Henderson return sv; 1069b2167459SRichard Henderson } 1070b2167459SRichard Henderson 1071eaa3783bSRichard Henderson static DisasJumpType do_add(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1072eaa3783bSRichard Henderson TCGv_reg in2, unsigned shift, bool is_l, 1073eaa3783bSRichard Henderson bool is_tsv, bool is_tc, bool is_c, unsigned cf) 1074b2167459SRichard Henderson { 1075eaa3783bSRichard Henderson TCGv_reg dest, cb, cb_msb, sv, tmp; 1076b2167459SRichard Henderson unsigned c = cf >> 1; 1077b2167459SRichard Henderson DisasCond cond; 1078b2167459SRichard Henderson 1079b2167459SRichard Henderson dest = tcg_temp_new(); 1080f764718dSRichard Henderson cb = NULL; 1081f764718dSRichard Henderson cb_msb = NULL; 1082b2167459SRichard Henderson 1083b2167459SRichard Henderson if (shift) { 1084b2167459SRichard Henderson tmp = get_temp(ctx); 1085eaa3783bSRichard Henderson tcg_gen_shli_reg(tmp, in1, shift); 1086b2167459SRichard Henderson in1 = tmp; 1087b2167459SRichard Henderson } 1088b2167459SRichard Henderson 1089b2167459SRichard Henderson if (!is_l || c == 4 || c == 5) { 1090eaa3783bSRichard Henderson TCGv_reg zero = tcg_const_reg(0); 1091b2167459SRichard Henderson cb_msb = get_temp(ctx); 1092eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, in1, zero, in2, zero); 1093b2167459SRichard Henderson if (is_c) { 1094eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, dest, cb_msb, cpu_psw_cb_msb, zero); 1095b2167459SRichard Henderson } 1096b2167459SRichard Henderson tcg_temp_free(zero); 1097b2167459SRichard Henderson if (!is_l) { 1098b2167459SRichard Henderson cb = get_temp(ctx); 1099eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, in1, in2); 1100eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, dest); 1101b2167459SRichard Henderson } 1102b2167459SRichard Henderson } else { 1103eaa3783bSRichard Henderson tcg_gen_add_reg(dest, in1, in2); 1104b2167459SRichard Henderson if (is_c) { 1105eaa3783bSRichard Henderson tcg_gen_add_reg(dest, dest, cpu_psw_cb_msb); 1106b2167459SRichard Henderson } 1107b2167459SRichard Henderson } 1108b2167459SRichard Henderson 1109b2167459SRichard Henderson /* Compute signed overflow if required. */ 1110f764718dSRichard Henderson sv = NULL; 1111b2167459SRichard Henderson if (is_tsv || c == 6) { 1112b2167459SRichard Henderson sv = do_add_sv(ctx, dest, in1, in2); 1113b2167459SRichard Henderson if (is_tsv) { 1114b2167459SRichard Henderson /* ??? Need to include overflow from shift. */ 1115b2167459SRichard Henderson gen_helper_tsv(cpu_env, sv); 1116b2167459SRichard Henderson } 1117b2167459SRichard Henderson } 1118b2167459SRichard Henderson 1119b2167459SRichard Henderson /* Emit any conditional trap before any writeback. */ 1120b2167459SRichard Henderson cond = do_cond(cf, dest, cb_msb, sv); 1121b2167459SRichard Henderson if (is_tc) { 1122b2167459SRichard Henderson cond_prep(&cond); 1123b2167459SRichard Henderson tmp = tcg_temp_new(); 1124eaa3783bSRichard Henderson tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1); 1125b2167459SRichard Henderson gen_helper_tcond(cpu_env, tmp); 1126b2167459SRichard Henderson tcg_temp_free(tmp); 1127b2167459SRichard Henderson } 1128b2167459SRichard Henderson 1129b2167459SRichard Henderson /* Write back the result. */ 1130b2167459SRichard Henderson if (!is_l) { 1131b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb, cb); 1132b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb_msb, cb_msb); 1133b2167459SRichard Henderson } 1134b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1135b2167459SRichard Henderson tcg_temp_free(dest); 1136b2167459SRichard Henderson 1137b2167459SRichard Henderson /* Install the new nullification. */ 1138b2167459SRichard Henderson cond_free(&ctx->null_cond); 1139b2167459SRichard Henderson ctx->null_cond = cond; 1140869051eaSRichard Henderson return DISAS_NEXT; 1141b2167459SRichard Henderson } 1142b2167459SRichard Henderson 1143eaa3783bSRichard Henderson static DisasJumpType do_sub(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1144eaa3783bSRichard Henderson TCGv_reg in2, bool is_tsv, bool is_b, 1145eaa3783bSRichard Henderson bool is_tc, unsigned cf) 1146b2167459SRichard Henderson { 1147eaa3783bSRichard Henderson TCGv_reg dest, sv, cb, cb_msb, zero, tmp; 1148b2167459SRichard Henderson unsigned c = cf >> 1; 1149b2167459SRichard Henderson DisasCond cond; 1150b2167459SRichard Henderson 1151b2167459SRichard Henderson dest = tcg_temp_new(); 1152b2167459SRichard Henderson cb = tcg_temp_new(); 1153b2167459SRichard Henderson cb_msb = tcg_temp_new(); 1154b2167459SRichard Henderson 1155eaa3783bSRichard Henderson zero = tcg_const_reg(0); 1156b2167459SRichard Henderson if (is_b) { 1157b2167459SRichard Henderson /* DEST,C = IN1 + ~IN2 + C. */ 1158eaa3783bSRichard Henderson tcg_gen_not_reg(cb, in2); 1159eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, in1, zero, cpu_psw_cb_msb, zero); 1160eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, dest, cb_msb, cb, zero); 1161eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, in1); 1162eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, dest); 1163b2167459SRichard Henderson } else { 1164b2167459SRichard Henderson /* DEST,C = IN1 + ~IN2 + 1. We can produce the same result in fewer 1165b2167459SRichard Henderson operations by seeding the high word with 1 and subtracting. */ 1166eaa3783bSRichard Henderson tcg_gen_movi_reg(cb_msb, 1); 1167eaa3783bSRichard Henderson tcg_gen_sub2_reg(dest, cb_msb, in1, cb_msb, in2, zero); 1168eaa3783bSRichard Henderson tcg_gen_eqv_reg(cb, in1, in2); 1169eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, dest); 1170b2167459SRichard Henderson } 1171b2167459SRichard Henderson tcg_temp_free(zero); 1172b2167459SRichard Henderson 1173b2167459SRichard Henderson /* Compute signed overflow if required. */ 1174f764718dSRichard Henderson sv = NULL; 1175b2167459SRichard Henderson if (is_tsv || c == 6) { 1176b2167459SRichard Henderson sv = do_sub_sv(ctx, dest, in1, in2); 1177b2167459SRichard Henderson if (is_tsv) { 1178b2167459SRichard Henderson gen_helper_tsv(cpu_env, sv); 1179b2167459SRichard Henderson } 1180b2167459SRichard Henderson } 1181b2167459SRichard Henderson 1182b2167459SRichard Henderson /* Compute the condition. We cannot use the special case for borrow. */ 1183b2167459SRichard Henderson if (!is_b) { 1184b2167459SRichard Henderson cond = do_sub_cond(cf, dest, in1, in2, sv); 1185b2167459SRichard Henderson } else { 1186b2167459SRichard Henderson cond = do_cond(cf, dest, cb_msb, sv); 1187b2167459SRichard Henderson } 1188b2167459SRichard Henderson 1189b2167459SRichard Henderson /* Emit any conditional trap before any writeback. */ 1190b2167459SRichard Henderson if (is_tc) { 1191b2167459SRichard Henderson cond_prep(&cond); 1192b2167459SRichard Henderson tmp = tcg_temp_new(); 1193eaa3783bSRichard Henderson tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1); 1194b2167459SRichard Henderson gen_helper_tcond(cpu_env, tmp); 1195b2167459SRichard Henderson tcg_temp_free(tmp); 1196b2167459SRichard Henderson } 1197b2167459SRichard Henderson 1198b2167459SRichard Henderson /* Write back the result. */ 1199b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb, cb); 1200b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb_msb, cb_msb); 1201b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1202b2167459SRichard Henderson tcg_temp_free(dest); 1203b2167459SRichard Henderson 1204b2167459SRichard Henderson /* Install the new nullification. */ 1205b2167459SRichard Henderson cond_free(&ctx->null_cond); 1206b2167459SRichard Henderson ctx->null_cond = cond; 1207869051eaSRichard Henderson return DISAS_NEXT; 1208b2167459SRichard Henderson } 1209b2167459SRichard Henderson 1210eaa3783bSRichard Henderson static DisasJumpType do_cmpclr(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1211eaa3783bSRichard Henderson TCGv_reg in2, unsigned cf) 1212b2167459SRichard Henderson { 1213eaa3783bSRichard Henderson TCGv_reg dest, sv; 1214b2167459SRichard Henderson DisasCond cond; 1215b2167459SRichard Henderson 1216b2167459SRichard Henderson dest = tcg_temp_new(); 1217eaa3783bSRichard Henderson tcg_gen_sub_reg(dest, in1, in2); 1218b2167459SRichard Henderson 1219b2167459SRichard Henderson /* Compute signed overflow if required. */ 1220f764718dSRichard Henderson sv = NULL; 1221b2167459SRichard Henderson if ((cf >> 1) == 6) { 1222b2167459SRichard Henderson sv = do_sub_sv(ctx, dest, in1, in2); 1223b2167459SRichard Henderson } 1224b2167459SRichard Henderson 1225b2167459SRichard Henderson /* Form the condition for the compare. */ 1226b2167459SRichard Henderson cond = do_sub_cond(cf, dest, in1, in2, sv); 1227b2167459SRichard Henderson 1228b2167459SRichard Henderson /* Clear. */ 1229eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 1230b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1231b2167459SRichard Henderson tcg_temp_free(dest); 1232b2167459SRichard Henderson 1233b2167459SRichard Henderson /* Install the new nullification. */ 1234b2167459SRichard Henderson cond_free(&ctx->null_cond); 1235b2167459SRichard Henderson ctx->null_cond = cond; 1236869051eaSRichard Henderson return DISAS_NEXT; 1237b2167459SRichard Henderson } 1238b2167459SRichard Henderson 1239eaa3783bSRichard Henderson static DisasJumpType do_log(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1240eaa3783bSRichard Henderson TCGv_reg in2, unsigned cf, 1241eaa3783bSRichard Henderson void (*fn)(TCGv_reg, TCGv_reg, TCGv_reg)) 1242b2167459SRichard Henderson { 1243eaa3783bSRichard Henderson TCGv_reg dest = dest_gpr(ctx, rt); 1244b2167459SRichard Henderson 1245b2167459SRichard Henderson /* Perform the operation, and writeback. */ 1246b2167459SRichard Henderson fn(dest, in1, in2); 1247b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1248b2167459SRichard Henderson 1249b2167459SRichard Henderson /* Install the new nullification. */ 1250b2167459SRichard Henderson cond_free(&ctx->null_cond); 1251b2167459SRichard Henderson if (cf) { 1252b2167459SRichard Henderson ctx->null_cond = do_log_cond(cf, dest); 1253b2167459SRichard Henderson } 1254869051eaSRichard Henderson return DISAS_NEXT; 1255b2167459SRichard Henderson } 1256b2167459SRichard Henderson 1257eaa3783bSRichard Henderson static DisasJumpType do_unit(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1258eaa3783bSRichard Henderson TCGv_reg in2, unsigned cf, bool is_tc, 1259eaa3783bSRichard Henderson void (*fn)(TCGv_reg, TCGv_reg, TCGv_reg)) 1260b2167459SRichard Henderson { 1261eaa3783bSRichard Henderson TCGv_reg dest; 1262b2167459SRichard Henderson DisasCond cond; 1263b2167459SRichard Henderson 1264b2167459SRichard Henderson if (cf == 0) { 1265b2167459SRichard Henderson dest = dest_gpr(ctx, rt); 1266b2167459SRichard Henderson fn(dest, in1, in2); 1267b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1268b2167459SRichard Henderson cond_free(&ctx->null_cond); 1269b2167459SRichard Henderson } else { 1270b2167459SRichard Henderson dest = tcg_temp_new(); 1271b2167459SRichard Henderson fn(dest, in1, in2); 1272b2167459SRichard Henderson 1273b2167459SRichard Henderson cond = do_unit_cond(cf, dest, in1, in2); 1274b2167459SRichard Henderson 1275b2167459SRichard Henderson if (is_tc) { 1276eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 1277b2167459SRichard Henderson cond_prep(&cond); 1278eaa3783bSRichard Henderson tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1); 1279b2167459SRichard Henderson gen_helper_tcond(cpu_env, tmp); 1280b2167459SRichard Henderson tcg_temp_free(tmp); 1281b2167459SRichard Henderson } 1282b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1283b2167459SRichard Henderson 1284b2167459SRichard Henderson cond_free(&ctx->null_cond); 1285b2167459SRichard Henderson ctx->null_cond = cond; 1286b2167459SRichard Henderson } 1287869051eaSRichard Henderson return DISAS_NEXT; 1288b2167459SRichard Henderson } 1289b2167459SRichard Henderson 129096d6407fSRichard Henderson /* Emit a memory load. The modify parameter should be 129196d6407fSRichard Henderson * < 0 for pre-modify, 129296d6407fSRichard Henderson * > 0 for post-modify, 129396d6407fSRichard Henderson * = 0 for no base register update. 129496d6407fSRichard Henderson */ 129596d6407fSRichard Henderson static void do_load_32(DisasContext *ctx, TCGv_i32 dest, unsigned rb, 1296eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 129796d6407fSRichard Henderson int modify, TCGMemOp mop) 129896d6407fSRichard Henderson { 1299eaa3783bSRichard Henderson TCGv_reg addr, base; 130096d6407fSRichard Henderson 130196d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 130296d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 130396d6407fSRichard Henderson 130496d6407fSRichard Henderson addr = tcg_temp_new(); 130596d6407fSRichard Henderson base = load_gpr(ctx, rb); 130696d6407fSRichard Henderson 130796d6407fSRichard Henderson /* Note that RX is mutually exclusive with DISP. */ 130896d6407fSRichard Henderson if (rx) { 1309eaa3783bSRichard Henderson tcg_gen_shli_reg(addr, cpu_gr[rx], scale); 1310eaa3783bSRichard Henderson tcg_gen_add_reg(addr, addr, base); 131196d6407fSRichard Henderson } else { 1312eaa3783bSRichard Henderson tcg_gen_addi_reg(addr, base, disp); 131396d6407fSRichard Henderson } 131496d6407fSRichard Henderson 131596d6407fSRichard Henderson if (modify == 0) { 13163d68ee7bSRichard Henderson tcg_gen_qemu_ld_i32(dest, addr, ctx->mmu_idx, mop); 131796d6407fSRichard Henderson } else { 131896d6407fSRichard Henderson tcg_gen_qemu_ld_i32(dest, (modify < 0 ? addr : base), 13193d68ee7bSRichard Henderson ctx->mmu_idx, mop); 132096d6407fSRichard Henderson save_gpr(ctx, rb, addr); 132196d6407fSRichard Henderson } 132296d6407fSRichard Henderson tcg_temp_free(addr); 132396d6407fSRichard Henderson } 132496d6407fSRichard Henderson 132596d6407fSRichard Henderson static void do_load_64(DisasContext *ctx, TCGv_i64 dest, unsigned rb, 1326eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 132796d6407fSRichard Henderson int modify, TCGMemOp mop) 132896d6407fSRichard Henderson { 1329eaa3783bSRichard Henderson TCGv_reg addr, base; 133096d6407fSRichard Henderson 133196d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 133296d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 133396d6407fSRichard Henderson 133496d6407fSRichard Henderson addr = tcg_temp_new(); 133596d6407fSRichard Henderson base = load_gpr(ctx, rb); 133696d6407fSRichard Henderson 133796d6407fSRichard Henderson /* Note that RX is mutually exclusive with DISP. */ 133896d6407fSRichard Henderson if (rx) { 1339eaa3783bSRichard Henderson tcg_gen_shli_reg(addr, cpu_gr[rx], scale); 1340eaa3783bSRichard Henderson tcg_gen_add_reg(addr, addr, base); 134196d6407fSRichard Henderson } else { 1342eaa3783bSRichard Henderson tcg_gen_addi_reg(addr, base, disp); 134396d6407fSRichard Henderson } 134496d6407fSRichard Henderson 134596d6407fSRichard Henderson if (modify == 0) { 13463d68ee7bSRichard Henderson tcg_gen_qemu_ld_i64(dest, addr, ctx->mmu_idx, mop); 134796d6407fSRichard Henderson } else { 134896d6407fSRichard Henderson tcg_gen_qemu_ld_i64(dest, (modify < 0 ? addr : base), 13493d68ee7bSRichard Henderson ctx->mmu_idx, mop); 135096d6407fSRichard Henderson save_gpr(ctx, rb, addr); 135196d6407fSRichard Henderson } 135296d6407fSRichard Henderson tcg_temp_free(addr); 135396d6407fSRichard Henderson } 135496d6407fSRichard Henderson 135596d6407fSRichard Henderson static void do_store_32(DisasContext *ctx, TCGv_i32 src, unsigned rb, 1356eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 135796d6407fSRichard Henderson int modify, TCGMemOp mop) 135896d6407fSRichard Henderson { 1359eaa3783bSRichard Henderson TCGv_reg addr, base; 136096d6407fSRichard Henderson 136196d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 136296d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 136396d6407fSRichard Henderson 136496d6407fSRichard Henderson addr = tcg_temp_new(); 136596d6407fSRichard Henderson base = load_gpr(ctx, rb); 136696d6407fSRichard Henderson 136796d6407fSRichard Henderson /* Note that RX is mutually exclusive with DISP. */ 136896d6407fSRichard Henderson if (rx) { 1369eaa3783bSRichard Henderson tcg_gen_shli_reg(addr, cpu_gr[rx], scale); 1370eaa3783bSRichard Henderson tcg_gen_add_reg(addr, addr, base); 137196d6407fSRichard Henderson } else { 1372eaa3783bSRichard Henderson tcg_gen_addi_reg(addr, base, disp); 137396d6407fSRichard Henderson } 137496d6407fSRichard Henderson 13753d68ee7bSRichard Henderson tcg_gen_qemu_st_i32(src, (modify <= 0 ? addr : base), ctx->mmu_idx, mop); 137696d6407fSRichard Henderson 137796d6407fSRichard Henderson if (modify != 0) { 137896d6407fSRichard Henderson save_gpr(ctx, rb, addr); 137996d6407fSRichard Henderson } 138096d6407fSRichard Henderson tcg_temp_free(addr); 138196d6407fSRichard Henderson } 138296d6407fSRichard Henderson 138396d6407fSRichard Henderson static void do_store_64(DisasContext *ctx, TCGv_i64 src, unsigned rb, 1384eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 138596d6407fSRichard Henderson int modify, TCGMemOp mop) 138696d6407fSRichard Henderson { 1387eaa3783bSRichard Henderson TCGv_reg addr, base; 138896d6407fSRichard Henderson 138996d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 139096d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 139196d6407fSRichard Henderson 139296d6407fSRichard Henderson addr = tcg_temp_new(); 139396d6407fSRichard Henderson base = load_gpr(ctx, rb); 139496d6407fSRichard Henderson 139596d6407fSRichard Henderson /* Note that RX is mutually exclusive with DISP. */ 139696d6407fSRichard Henderson if (rx) { 1397eaa3783bSRichard Henderson tcg_gen_shli_reg(addr, cpu_gr[rx], scale); 1398eaa3783bSRichard Henderson tcg_gen_add_reg(addr, addr, base); 139996d6407fSRichard Henderson } else { 1400eaa3783bSRichard Henderson tcg_gen_addi_reg(addr, base, disp); 140196d6407fSRichard Henderson } 140296d6407fSRichard Henderson 14033d68ee7bSRichard Henderson tcg_gen_qemu_st_i64(src, (modify <= 0 ? addr : base), ctx->mmu_idx, mop); 140496d6407fSRichard Henderson 140596d6407fSRichard Henderson if (modify != 0) { 140696d6407fSRichard Henderson save_gpr(ctx, rb, addr); 140796d6407fSRichard Henderson } 140896d6407fSRichard Henderson tcg_temp_free(addr); 140996d6407fSRichard Henderson } 141096d6407fSRichard Henderson 1411eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64 1412eaa3783bSRichard Henderson #define do_load_reg do_load_64 1413eaa3783bSRichard Henderson #define do_store_reg do_store_64 141496d6407fSRichard Henderson #else 1415eaa3783bSRichard Henderson #define do_load_reg do_load_32 1416eaa3783bSRichard Henderson #define do_store_reg do_store_32 141796d6407fSRichard Henderson #endif 141896d6407fSRichard Henderson 1419869051eaSRichard Henderson static DisasJumpType do_load(DisasContext *ctx, unsigned rt, unsigned rb, 1420eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 142196d6407fSRichard Henderson int modify, TCGMemOp mop) 142296d6407fSRichard Henderson { 1423eaa3783bSRichard Henderson TCGv_reg dest; 142496d6407fSRichard Henderson 142596d6407fSRichard Henderson nullify_over(ctx); 142696d6407fSRichard Henderson 142796d6407fSRichard Henderson if (modify == 0) { 142896d6407fSRichard Henderson /* No base register update. */ 142996d6407fSRichard Henderson dest = dest_gpr(ctx, rt); 143096d6407fSRichard Henderson } else { 143196d6407fSRichard Henderson /* Make sure if RT == RB, we see the result of the load. */ 143296d6407fSRichard Henderson dest = get_temp(ctx); 143396d6407fSRichard Henderson } 1434eaa3783bSRichard Henderson do_load_reg(ctx, dest, rb, rx, scale, disp, modify, mop); 143596d6407fSRichard Henderson save_gpr(ctx, rt, dest); 143696d6407fSRichard Henderson 1437869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 143896d6407fSRichard Henderson } 143996d6407fSRichard Henderson 1440869051eaSRichard Henderson static DisasJumpType do_floadw(DisasContext *ctx, unsigned rt, unsigned rb, 1441eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 144296d6407fSRichard Henderson int modify) 144396d6407fSRichard Henderson { 144496d6407fSRichard Henderson TCGv_i32 tmp; 144596d6407fSRichard Henderson 144696d6407fSRichard Henderson nullify_over(ctx); 144796d6407fSRichard Henderson 144896d6407fSRichard Henderson tmp = tcg_temp_new_i32(); 144996d6407fSRichard Henderson do_load_32(ctx, tmp, rb, rx, scale, disp, modify, MO_TEUL); 145096d6407fSRichard Henderson save_frw_i32(rt, tmp); 145196d6407fSRichard Henderson tcg_temp_free_i32(tmp); 145296d6407fSRichard Henderson 145396d6407fSRichard Henderson if (rt == 0) { 145496d6407fSRichard Henderson gen_helper_loaded_fr0(cpu_env); 145596d6407fSRichard Henderson } 145696d6407fSRichard Henderson 1457869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 145896d6407fSRichard Henderson } 145996d6407fSRichard Henderson 1460869051eaSRichard Henderson static DisasJumpType do_floadd(DisasContext *ctx, unsigned rt, unsigned rb, 1461eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 146296d6407fSRichard Henderson int modify) 146396d6407fSRichard Henderson { 146496d6407fSRichard Henderson TCGv_i64 tmp; 146596d6407fSRichard Henderson 146696d6407fSRichard Henderson nullify_over(ctx); 146796d6407fSRichard Henderson 146896d6407fSRichard Henderson tmp = tcg_temp_new_i64(); 146996d6407fSRichard Henderson do_load_64(ctx, tmp, rb, rx, scale, disp, modify, MO_TEQ); 147096d6407fSRichard Henderson save_frd(rt, tmp); 147196d6407fSRichard Henderson tcg_temp_free_i64(tmp); 147296d6407fSRichard Henderson 147396d6407fSRichard Henderson if (rt == 0) { 147496d6407fSRichard Henderson gen_helper_loaded_fr0(cpu_env); 147596d6407fSRichard Henderson } 147696d6407fSRichard Henderson 1477869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 147896d6407fSRichard Henderson } 147996d6407fSRichard Henderson 1480869051eaSRichard Henderson static DisasJumpType do_store(DisasContext *ctx, unsigned rt, unsigned rb, 1481eaa3783bSRichard Henderson target_sreg disp, int modify, TCGMemOp mop) 148296d6407fSRichard Henderson { 148396d6407fSRichard Henderson nullify_over(ctx); 1484eaa3783bSRichard Henderson do_store_reg(ctx, load_gpr(ctx, rt), rb, 0, 0, disp, modify, mop); 1485869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 148696d6407fSRichard Henderson } 148796d6407fSRichard Henderson 1488869051eaSRichard Henderson static DisasJumpType do_fstorew(DisasContext *ctx, unsigned rt, unsigned rb, 1489eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 149096d6407fSRichard Henderson int modify) 149196d6407fSRichard Henderson { 149296d6407fSRichard Henderson TCGv_i32 tmp; 149396d6407fSRichard Henderson 149496d6407fSRichard Henderson nullify_over(ctx); 149596d6407fSRichard Henderson 149696d6407fSRichard Henderson tmp = load_frw_i32(rt); 149796d6407fSRichard Henderson do_store_32(ctx, tmp, rb, rx, scale, disp, modify, MO_TEUL); 149896d6407fSRichard Henderson tcg_temp_free_i32(tmp); 149996d6407fSRichard Henderson 1500869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 150196d6407fSRichard Henderson } 150296d6407fSRichard Henderson 1503869051eaSRichard Henderson static DisasJumpType do_fstored(DisasContext *ctx, unsigned rt, unsigned rb, 1504eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 150596d6407fSRichard Henderson int modify) 150696d6407fSRichard Henderson { 150796d6407fSRichard Henderson TCGv_i64 tmp; 150896d6407fSRichard Henderson 150996d6407fSRichard Henderson nullify_over(ctx); 151096d6407fSRichard Henderson 151196d6407fSRichard Henderson tmp = load_frd(rt); 151296d6407fSRichard Henderson do_store_64(ctx, tmp, rb, rx, scale, disp, modify, MO_TEQ); 151396d6407fSRichard Henderson tcg_temp_free_i64(tmp); 151496d6407fSRichard Henderson 1515869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 151696d6407fSRichard Henderson } 151796d6407fSRichard Henderson 1518869051eaSRichard Henderson static DisasJumpType do_fop_wew(DisasContext *ctx, unsigned rt, unsigned ra, 1519ebe9383cSRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i32)) 1520ebe9383cSRichard Henderson { 1521ebe9383cSRichard Henderson TCGv_i32 tmp; 1522ebe9383cSRichard Henderson 1523ebe9383cSRichard Henderson nullify_over(ctx); 1524ebe9383cSRichard Henderson tmp = load_frw0_i32(ra); 1525ebe9383cSRichard Henderson 1526ebe9383cSRichard Henderson func(tmp, cpu_env, tmp); 1527ebe9383cSRichard Henderson 1528ebe9383cSRichard Henderson save_frw_i32(rt, tmp); 1529ebe9383cSRichard Henderson tcg_temp_free_i32(tmp); 1530869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 1531ebe9383cSRichard Henderson } 1532ebe9383cSRichard Henderson 1533869051eaSRichard Henderson static DisasJumpType do_fop_wed(DisasContext *ctx, unsigned rt, unsigned ra, 1534ebe9383cSRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i64)) 1535ebe9383cSRichard Henderson { 1536ebe9383cSRichard Henderson TCGv_i32 dst; 1537ebe9383cSRichard Henderson TCGv_i64 src; 1538ebe9383cSRichard Henderson 1539ebe9383cSRichard Henderson nullify_over(ctx); 1540ebe9383cSRichard Henderson src = load_frd(ra); 1541ebe9383cSRichard Henderson dst = tcg_temp_new_i32(); 1542ebe9383cSRichard Henderson 1543ebe9383cSRichard Henderson func(dst, cpu_env, src); 1544ebe9383cSRichard Henderson 1545ebe9383cSRichard Henderson tcg_temp_free_i64(src); 1546ebe9383cSRichard Henderson save_frw_i32(rt, dst); 1547ebe9383cSRichard Henderson tcg_temp_free_i32(dst); 1548869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 1549ebe9383cSRichard Henderson } 1550ebe9383cSRichard Henderson 1551869051eaSRichard Henderson static DisasJumpType do_fop_ded(DisasContext *ctx, unsigned rt, unsigned ra, 1552ebe9383cSRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i64)) 1553ebe9383cSRichard Henderson { 1554ebe9383cSRichard Henderson TCGv_i64 tmp; 1555ebe9383cSRichard Henderson 1556ebe9383cSRichard Henderson nullify_over(ctx); 1557ebe9383cSRichard Henderson tmp = load_frd0(ra); 1558ebe9383cSRichard Henderson 1559ebe9383cSRichard Henderson func(tmp, cpu_env, tmp); 1560ebe9383cSRichard Henderson 1561ebe9383cSRichard Henderson save_frd(rt, tmp); 1562ebe9383cSRichard Henderson tcg_temp_free_i64(tmp); 1563869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 1564ebe9383cSRichard Henderson } 1565ebe9383cSRichard Henderson 1566869051eaSRichard Henderson static DisasJumpType do_fop_dew(DisasContext *ctx, unsigned rt, unsigned ra, 1567ebe9383cSRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i32)) 1568ebe9383cSRichard Henderson { 1569ebe9383cSRichard Henderson TCGv_i32 src; 1570ebe9383cSRichard Henderson TCGv_i64 dst; 1571ebe9383cSRichard Henderson 1572ebe9383cSRichard Henderson nullify_over(ctx); 1573ebe9383cSRichard Henderson src = load_frw0_i32(ra); 1574ebe9383cSRichard Henderson dst = tcg_temp_new_i64(); 1575ebe9383cSRichard Henderson 1576ebe9383cSRichard Henderson func(dst, cpu_env, src); 1577ebe9383cSRichard Henderson 1578ebe9383cSRichard Henderson tcg_temp_free_i32(src); 1579ebe9383cSRichard Henderson save_frd(rt, dst); 1580ebe9383cSRichard Henderson tcg_temp_free_i64(dst); 1581869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 1582ebe9383cSRichard Henderson } 1583ebe9383cSRichard Henderson 1584869051eaSRichard Henderson static DisasJumpType do_fop_weww(DisasContext *ctx, unsigned rt, 1585ebe9383cSRichard Henderson unsigned ra, unsigned rb, 1586ebe9383cSRichard Henderson void (*func)(TCGv_i32, TCGv_env, 1587ebe9383cSRichard Henderson TCGv_i32, TCGv_i32)) 1588ebe9383cSRichard Henderson { 1589ebe9383cSRichard Henderson TCGv_i32 a, b; 1590ebe9383cSRichard Henderson 1591ebe9383cSRichard Henderson nullify_over(ctx); 1592ebe9383cSRichard Henderson a = load_frw0_i32(ra); 1593ebe9383cSRichard Henderson b = load_frw0_i32(rb); 1594ebe9383cSRichard Henderson 1595ebe9383cSRichard Henderson func(a, cpu_env, a, b); 1596ebe9383cSRichard Henderson 1597ebe9383cSRichard Henderson tcg_temp_free_i32(b); 1598ebe9383cSRichard Henderson save_frw_i32(rt, a); 1599ebe9383cSRichard Henderson tcg_temp_free_i32(a); 1600869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 1601ebe9383cSRichard Henderson } 1602ebe9383cSRichard Henderson 1603869051eaSRichard Henderson static DisasJumpType do_fop_dedd(DisasContext *ctx, unsigned rt, 1604ebe9383cSRichard Henderson unsigned ra, unsigned rb, 1605ebe9383cSRichard Henderson void (*func)(TCGv_i64, TCGv_env, 1606ebe9383cSRichard Henderson TCGv_i64, TCGv_i64)) 1607ebe9383cSRichard Henderson { 1608ebe9383cSRichard Henderson TCGv_i64 a, b; 1609ebe9383cSRichard Henderson 1610ebe9383cSRichard Henderson nullify_over(ctx); 1611ebe9383cSRichard Henderson a = load_frd0(ra); 1612ebe9383cSRichard Henderson b = load_frd0(rb); 1613ebe9383cSRichard Henderson 1614ebe9383cSRichard Henderson func(a, cpu_env, a, b); 1615ebe9383cSRichard Henderson 1616ebe9383cSRichard Henderson tcg_temp_free_i64(b); 1617ebe9383cSRichard Henderson save_frd(rt, a); 1618ebe9383cSRichard Henderson tcg_temp_free_i64(a); 1619869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 1620ebe9383cSRichard Henderson } 1621ebe9383cSRichard Henderson 162298cd9ca7SRichard Henderson /* Emit an unconditional branch to a direct target, which may or may not 162398cd9ca7SRichard Henderson have already had nullification handled. */ 1624eaa3783bSRichard Henderson static DisasJumpType do_dbranch(DisasContext *ctx, target_ureg dest, 162598cd9ca7SRichard Henderson unsigned link, bool is_n) 162698cd9ca7SRichard Henderson { 162798cd9ca7SRichard Henderson if (ctx->null_cond.c == TCG_COND_NEVER && ctx->null_lab == NULL) { 162898cd9ca7SRichard Henderson if (link != 0) { 162998cd9ca7SRichard Henderson copy_iaoq_entry(cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 163098cd9ca7SRichard Henderson } 163198cd9ca7SRichard Henderson ctx->iaoq_n = dest; 163298cd9ca7SRichard Henderson if (is_n) { 163398cd9ca7SRichard Henderson ctx->null_cond.c = TCG_COND_ALWAYS; 163498cd9ca7SRichard Henderson } 1635869051eaSRichard Henderson return DISAS_NEXT; 163698cd9ca7SRichard Henderson } else { 163798cd9ca7SRichard Henderson nullify_over(ctx); 163898cd9ca7SRichard Henderson 163998cd9ca7SRichard Henderson if (link != 0) { 164098cd9ca7SRichard Henderson copy_iaoq_entry(cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 164198cd9ca7SRichard Henderson } 164298cd9ca7SRichard Henderson 164398cd9ca7SRichard Henderson if (is_n && use_nullify_skip(ctx)) { 164498cd9ca7SRichard Henderson nullify_set(ctx, 0); 164598cd9ca7SRichard Henderson gen_goto_tb(ctx, 0, dest, dest + 4); 164698cd9ca7SRichard Henderson } else { 164798cd9ca7SRichard Henderson nullify_set(ctx, is_n); 164898cd9ca7SRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_b, dest); 164998cd9ca7SRichard Henderson } 165098cd9ca7SRichard Henderson 1651869051eaSRichard Henderson nullify_end(ctx, DISAS_NEXT); 165298cd9ca7SRichard Henderson 165398cd9ca7SRichard Henderson nullify_set(ctx, 0); 165498cd9ca7SRichard Henderson gen_goto_tb(ctx, 1, ctx->iaoq_b, ctx->iaoq_n); 1655869051eaSRichard Henderson return DISAS_NORETURN; 165698cd9ca7SRichard Henderson } 165798cd9ca7SRichard Henderson } 165898cd9ca7SRichard Henderson 165998cd9ca7SRichard Henderson /* Emit a conditional branch to a direct target. If the branch itself 166098cd9ca7SRichard Henderson is nullified, we should have already used nullify_over. */ 1661eaa3783bSRichard Henderson static DisasJumpType do_cbranch(DisasContext *ctx, target_sreg disp, bool is_n, 166298cd9ca7SRichard Henderson DisasCond *cond) 166398cd9ca7SRichard Henderson { 1664eaa3783bSRichard Henderson target_ureg dest = iaoq_dest(ctx, disp); 166598cd9ca7SRichard Henderson TCGLabel *taken = NULL; 166698cd9ca7SRichard Henderson TCGCond c = cond->c; 166798cd9ca7SRichard Henderson bool n; 166898cd9ca7SRichard Henderson 166998cd9ca7SRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 167098cd9ca7SRichard Henderson 167198cd9ca7SRichard Henderson /* Handle TRUE and NEVER as direct branches. */ 167298cd9ca7SRichard Henderson if (c == TCG_COND_ALWAYS) { 167398cd9ca7SRichard Henderson return do_dbranch(ctx, dest, 0, is_n && disp >= 0); 167498cd9ca7SRichard Henderson } 167598cd9ca7SRichard Henderson if (c == TCG_COND_NEVER) { 167698cd9ca7SRichard Henderson return do_dbranch(ctx, ctx->iaoq_n, 0, is_n && disp < 0); 167798cd9ca7SRichard Henderson } 167898cd9ca7SRichard Henderson 167998cd9ca7SRichard Henderson taken = gen_new_label(); 168098cd9ca7SRichard Henderson cond_prep(cond); 1681eaa3783bSRichard Henderson tcg_gen_brcond_reg(c, cond->a0, cond->a1, taken); 168298cd9ca7SRichard Henderson cond_free(cond); 168398cd9ca7SRichard Henderson 168498cd9ca7SRichard Henderson /* Not taken: Condition not satisfied; nullify on backward branches. */ 168598cd9ca7SRichard Henderson n = is_n && disp < 0; 168698cd9ca7SRichard Henderson if (n && use_nullify_skip(ctx)) { 168798cd9ca7SRichard Henderson nullify_set(ctx, 0); 1688a881c8e7SRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_n, ctx->iaoq_n + 4); 168998cd9ca7SRichard Henderson } else { 169098cd9ca7SRichard Henderson if (!n && ctx->null_lab) { 169198cd9ca7SRichard Henderson gen_set_label(ctx->null_lab); 169298cd9ca7SRichard Henderson ctx->null_lab = NULL; 169398cd9ca7SRichard Henderson } 169498cd9ca7SRichard Henderson nullify_set(ctx, n); 1695a881c8e7SRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_b, ctx->iaoq_n); 169698cd9ca7SRichard Henderson } 169798cd9ca7SRichard Henderson 169898cd9ca7SRichard Henderson gen_set_label(taken); 169998cd9ca7SRichard Henderson 170098cd9ca7SRichard Henderson /* Taken: Condition satisfied; nullify on forward branches. */ 170198cd9ca7SRichard Henderson n = is_n && disp >= 0; 170298cd9ca7SRichard Henderson if (n && use_nullify_skip(ctx)) { 170398cd9ca7SRichard Henderson nullify_set(ctx, 0); 1704a881c8e7SRichard Henderson gen_goto_tb(ctx, 1, dest, dest + 4); 170598cd9ca7SRichard Henderson } else { 170698cd9ca7SRichard Henderson nullify_set(ctx, n); 1707a881c8e7SRichard Henderson gen_goto_tb(ctx, 1, ctx->iaoq_b, dest); 170898cd9ca7SRichard Henderson } 170998cd9ca7SRichard Henderson 171098cd9ca7SRichard Henderson /* Not taken: the branch itself was nullified. */ 171198cd9ca7SRichard Henderson if (ctx->null_lab) { 171298cd9ca7SRichard Henderson gen_set_label(ctx->null_lab); 171398cd9ca7SRichard Henderson ctx->null_lab = NULL; 1714869051eaSRichard Henderson return DISAS_IAQ_N_STALE; 171598cd9ca7SRichard Henderson } else { 1716869051eaSRichard Henderson return DISAS_NORETURN; 171798cd9ca7SRichard Henderson } 171898cd9ca7SRichard Henderson } 171998cd9ca7SRichard Henderson 172098cd9ca7SRichard Henderson /* Emit an unconditional branch to an indirect target. This handles 172198cd9ca7SRichard Henderson nullification of the branch itself. */ 1722eaa3783bSRichard Henderson static DisasJumpType do_ibranch(DisasContext *ctx, TCGv_reg dest, 172398cd9ca7SRichard Henderson unsigned link, bool is_n) 172498cd9ca7SRichard Henderson { 1725eaa3783bSRichard Henderson TCGv_reg a0, a1, next, tmp; 172698cd9ca7SRichard Henderson TCGCond c; 172798cd9ca7SRichard Henderson 172898cd9ca7SRichard Henderson assert(ctx->null_lab == NULL); 172998cd9ca7SRichard Henderson 173098cd9ca7SRichard Henderson if (ctx->null_cond.c == TCG_COND_NEVER) { 173198cd9ca7SRichard Henderson if (link != 0) { 173298cd9ca7SRichard Henderson copy_iaoq_entry(cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 173398cd9ca7SRichard Henderson } 173498cd9ca7SRichard Henderson next = get_temp(ctx); 1735eaa3783bSRichard Henderson tcg_gen_mov_reg(next, dest); 173698cd9ca7SRichard Henderson ctx->iaoq_n = -1; 173798cd9ca7SRichard Henderson ctx->iaoq_n_var = next; 173898cd9ca7SRichard Henderson if (is_n) { 173998cd9ca7SRichard Henderson ctx->null_cond.c = TCG_COND_ALWAYS; 174098cd9ca7SRichard Henderson } 174198cd9ca7SRichard Henderson } else if (is_n && use_nullify_skip(ctx)) { 174298cd9ca7SRichard Henderson /* The (conditional) branch, B, nullifies the next insn, N, 174398cd9ca7SRichard Henderson and we're allowed to skip execution N (no single-step or 17444137cb83SRichard Henderson tracepoint in effect). Since the goto_ptr that we must use 174598cd9ca7SRichard Henderson for the indirect branch consumes no special resources, we 174698cd9ca7SRichard Henderson can (conditionally) skip B and continue execution. */ 174798cd9ca7SRichard Henderson /* The use_nullify_skip test implies we have a known control path. */ 174898cd9ca7SRichard Henderson tcg_debug_assert(ctx->iaoq_b != -1); 174998cd9ca7SRichard Henderson tcg_debug_assert(ctx->iaoq_n != -1); 175098cd9ca7SRichard Henderson 175198cd9ca7SRichard Henderson /* We do have to handle the non-local temporary, DEST, before 175298cd9ca7SRichard Henderson branching. Since IOAQ_F is not really live at this point, we 175398cd9ca7SRichard Henderson can simply store DEST optimistically. Similarly with IAOQ_B. */ 1754eaa3783bSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_f, dest); 1755eaa3783bSRichard Henderson tcg_gen_addi_reg(cpu_iaoq_b, dest, 4); 175698cd9ca7SRichard Henderson 175798cd9ca7SRichard Henderson nullify_over(ctx); 175898cd9ca7SRichard Henderson if (link != 0) { 1759eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_gr[link], ctx->iaoq_n); 176098cd9ca7SRichard Henderson } 17617f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr(); 1762869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 176398cd9ca7SRichard Henderson } else { 176498cd9ca7SRichard Henderson cond_prep(&ctx->null_cond); 176598cd9ca7SRichard Henderson c = ctx->null_cond.c; 176698cd9ca7SRichard Henderson a0 = ctx->null_cond.a0; 176798cd9ca7SRichard Henderson a1 = ctx->null_cond.a1; 176898cd9ca7SRichard Henderson 176998cd9ca7SRichard Henderson tmp = tcg_temp_new(); 177098cd9ca7SRichard Henderson next = get_temp(ctx); 177198cd9ca7SRichard Henderson 177298cd9ca7SRichard Henderson copy_iaoq_entry(tmp, ctx->iaoq_n, ctx->iaoq_n_var); 1773eaa3783bSRichard Henderson tcg_gen_movcond_reg(c, next, a0, a1, tmp, dest); 177498cd9ca7SRichard Henderson ctx->iaoq_n = -1; 177598cd9ca7SRichard Henderson ctx->iaoq_n_var = next; 177698cd9ca7SRichard Henderson 177798cd9ca7SRichard Henderson if (link != 0) { 1778eaa3783bSRichard Henderson tcg_gen_movcond_reg(c, cpu_gr[link], a0, a1, cpu_gr[link], tmp); 177998cd9ca7SRichard Henderson } 178098cd9ca7SRichard Henderson 178198cd9ca7SRichard Henderson if (is_n) { 178298cd9ca7SRichard Henderson /* The branch nullifies the next insn, which means the state of N 178398cd9ca7SRichard Henderson after the branch is the inverse of the state of N that applied 178498cd9ca7SRichard Henderson to the branch. */ 1785eaa3783bSRichard Henderson tcg_gen_setcond_reg(tcg_invert_cond(c), cpu_psw_n, a0, a1); 178698cd9ca7SRichard Henderson cond_free(&ctx->null_cond); 178798cd9ca7SRichard Henderson ctx->null_cond = cond_make_n(); 178898cd9ca7SRichard Henderson ctx->psw_n_nonzero = true; 178998cd9ca7SRichard Henderson } else { 179098cd9ca7SRichard Henderson cond_free(&ctx->null_cond); 179198cd9ca7SRichard Henderson } 179298cd9ca7SRichard Henderson } 179398cd9ca7SRichard Henderson 1794869051eaSRichard Henderson return DISAS_NEXT; 179598cd9ca7SRichard Henderson } 179698cd9ca7SRichard Henderson 1797ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY 17987ad439dfSRichard Henderson /* On Linux, page zero is normally marked execute only + gateway. 17997ad439dfSRichard Henderson Therefore normal read or write is supposed to fail, but specific 18007ad439dfSRichard Henderson offsets have kernel code mapped to raise permissions to implement 18017ad439dfSRichard Henderson system calls. Handling this via an explicit check here, rather 18027ad439dfSRichard Henderson in than the "be disp(sr2,r0)" instruction that probably sent us 18037ad439dfSRichard Henderson here, is the easiest way to handle the branch delay slot on the 18047ad439dfSRichard Henderson aforementioned BE. */ 1805869051eaSRichard Henderson static DisasJumpType do_page_zero(DisasContext *ctx) 18067ad439dfSRichard Henderson { 18077ad439dfSRichard Henderson /* If by some means we get here with PSW[N]=1, that implies that 18087ad439dfSRichard Henderson the B,GATE instruction would be skipped, and we'd fault on the 18097ad439dfSRichard Henderson next insn within the privilaged page. */ 18107ad439dfSRichard Henderson switch (ctx->null_cond.c) { 18117ad439dfSRichard Henderson case TCG_COND_NEVER: 18127ad439dfSRichard Henderson break; 18137ad439dfSRichard Henderson case TCG_COND_ALWAYS: 1814eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, 0); 18157ad439dfSRichard Henderson goto do_sigill; 18167ad439dfSRichard Henderson default: 18177ad439dfSRichard Henderson /* Since this is always the first (and only) insn within the 18187ad439dfSRichard Henderson TB, we should know the state of PSW[N] from TB->FLAGS. */ 18197ad439dfSRichard Henderson g_assert_not_reached(); 18207ad439dfSRichard Henderson } 18217ad439dfSRichard Henderson 18227ad439dfSRichard Henderson /* Check that we didn't arrive here via some means that allowed 18237ad439dfSRichard Henderson non-sequential instruction execution. Normally the PSW[B] bit 18247ad439dfSRichard Henderson detects this by disallowing the B,GATE instruction to execute 18257ad439dfSRichard Henderson under such conditions. */ 18267ad439dfSRichard Henderson if (ctx->iaoq_b != ctx->iaoq_f + 4) { 18277ad439dfSRichard Henderson goto do_sigill; 18287ad439dfSRichard Henderson } 18297ad439dfSRichard Henderson 18307ad439dfSRichard Henderson switch (ctx->iaoq_f) { 18317ad439dfSRichard Henderson case 0x00: /* Null pointer call */ 18322986721dSRichard Henderson gen_excp_1(EXCP_IMP); 1833869051eaSRichard Henderson return DISAS_NORETURN; 18347ad439dfSRichard Henderson 18357ad439dfSRichard Henderson case 0xb0: /* LWS */ 18367ad439dfSRichard Henderson gen_excp_1(EXCP_SYSCALL_LWS); 1837869051eaSRichard Henderson return DISAS_NORETURN; 18387ad439dfSRichard Henderson 18397ad439dfSRichard Henderson case 0xe0: /* SET_THREAD_POINTER */ 1840eaa3783bSRichard Henderson tcg_gen_mov_reg(cpu_cr27, cpu_gr[26]); 1841eaa3783bSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_f, cpu_gr[31]); 1842eaa3783bSRichard Henderson tcg_gen_addi_reg(cpu_iaoq_b, cpu_iaoq_f, 4); 1843869051eaSRichard Henderson return DISAS_IAQ_N_UPDATED; 18447ad439dfSRichard Henderson 18457ad439dfSRichard Henderson case 0x100: /* SYSCALL */ 18467ad439dfSRichard Henderson gen_excp_1(EXCP_SYSCALL); 1847869051eaSRichard Henderson return DISAS_NORETURN; 18487ad439dfSRichard Henderson 18497ad439dfSRichard Henderson default: 18507ad439dfSRichard Henderson do_sigill: 18512986721dSRichard Henderson gen_excp_1(EXCP_ILL); 1852869051eaSRichard Henderson return DISAS_NORETURN; 18537ad439dfSRichard Henderson } 18547ad439dfSRichard Henderson } 1855ba1d0b44SRichard Henderson #endif 18567ad439dfSRichard Henderson 1857869051eaSRichard Henderson static DisasJumpType trans_nop(DisasContext *ctx, uint32_t insn, 1858b2167459SRichard Henderson const DisasInsn *di) 1859b2167459SRichard Henderson { 1860b2167459SRichard Henderson cond_free(&ctx->null_cond); 1861869051eaSRichard Henderson return DISAS_NEXT; 1862b2167459SRichard Henderson } 1863b2167459SRichard Henderson 1864869051eaSRichard Henderson static DisasJumpType trans_break(DisasContext *ctx, uint32_t insn, 186598a9cb79SRichard Henderson const DisasInsn *di) 186698a9cb79SRichard Henderson { 186798a9cb79SRichard Henderson nullify_over(ctx); 18682986721dSRichard Henderson return nullify_end(ctx, gen_excp(ctx, EXCP_BREAK)); 186998a9cb79SRichard Henderson } 187098a9cb79SRichard Henderson 1871869051eaSRichard Henderson static DisasJumpType trans_sync(DisasContext *ctx, uint32_t insn, 187298a9cb79SRichard Henderson const DisasInsn *di) 187398a9cb79SRichard Henderson { 187498a9cb79SRichard Henderson /* No point in nullifying the memory barrier. */ 187598a9cb79SRichard Henderson tcg_gen_mb(TCG_BAR_SC | TCG_MO_ALL); 187698a9cb79SRichard Henderson 187798a9cb79SRichard Henderson cond_free(&ctx->null_cond); 1878869051eaSRichard Henderson return DISAS_NEXT; 187998a9cb79SRichard Henderson } 188098a9cb79SRichard Henderson 1881869051eaSRichard Henderson static DisasJumpType trans_mfia(DisasContext *ctx, uint32_t insn, 188298a9cb79SRichard Henderson const DisasInsn *di) 188398a9cb79SRichard Henderson { 188498a9cb79SRichard Henderson unsigned rt = extract32(insn, 0, 5); 1885eaa3783bSRichard Henderson TCGv_reg tmp = dest_gpr(ctx, rt); 1886eaa3783bSRichard Henderson tcg_gen_movi_reg(tmp, ctx->iaoq_f); 188798a9cb79SRichard Henderson save_gpr(ctx, rt, tmp); 188898a9cb79SRichard Henderson 188998a9cb79SRichard Henderson cond_free(&ctx->null_cond); 1890869051eaSRichard Henderson return DISAS_NEXT; 189198a9cb79SRichard Henderson } 189298a9cb79SRichard Henderson 1893869051eaSRichard Henderson static DisasJumpType trans_mfsp(DisasContext *ctx, uint32_t insn, 189498a9cb79SRichard Henderson const DisasInsn *di) 189598a9cb79SRichard Henderson { 189698a9cb79SRichard Henderson unsigned rt = extract32(insn, 0, 5); 1897eaa3783bSRichard Henderson TCGv_reg tmp = dest_gpr(ctx, rt); 189898a9cb79SRichard Henderson 189998a9cb79SRichard Henderson /* ??? We don't implement space registers. */ 1900eaa3783bSRichard Henderson tcg_gen_movi_reg(tmp, 0); 190198a9cb79SRichard Henderson save_gpr(ctx, rt, tmp); 190298a9cb79SRichard Henderson 190398a9cb79SRichard Henderson cond_free(&ctx->null_cond); 1904869051eaSRichard Henderson return DISAS_NEXT; 190598a9cb79SRichard Henderson } 190698a9cb79SRichard Henderson 1907869051eaSRichard Henderson static DisasJumpType trans_mfctl(DisasContext *ctx, uint32_t insn, 190898a9cb79SRichard Henderson const DisasInsn *di) 190998a9cb79SRichard Henderson { 191098a9cb79SRichard Henderson unsigned rt = extract32(insn, 0, 5); 191198a9cb79SRichard Henderson unsigned ctl = extract32(insn, 21, 5); 1912eaa3783bSRichard Henderson TCGv_reg tmp; 191398a9cb79SRichard Henderson 191498a9cb79SRichard Henderson switch (ctl) { 191598a9cb79SRichard Henderson case 11: /* SAR */ 191698a9cb79SRichard Henderson #ifdef TARGET_HPPA64 191798a9cb79SRichard Henderson if (extract32(insn, 14, 1) == 0) { 191898a9cb79SRichard Henderson /* MFSAR without ,W masks low 5 bits. */ 191998a9cb79SRichard Henderson tmp = dest_gpr(ctx, rt); 1920eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, cpu_sar, 31); 192198a9cb79SRichard Henderson save_gpr(ctx, rt, tmp); 192298a9cb79SRichard Henderson break; 192398a9cb79SRichard Henderson } 192498a9cb79SRichard Henderson #endif 192598a9cb79SRichard Henderson save_gpr(ctx, rt, cpu_sar); 192698a9cb79SRichard Henderson break; 192798a9cb79SRichard Henderson case 16: /* Interval Timer */ 192898a9cb79SRichard Henderson tmp = dest_gpr(ctx, rt); 192998a9cb79SRichard Henderson tcg_gen_movi_tl(tmp, 0); /* FIXME */ 193098a9cb79SRichard Henderson save_gpr(ctx, rt, tmp); 193198a9cb79SRichard Henderson break; 193298a9cb79SRichard Henderson case 26: 193398a9cb79SRichard Henderson save_gpr(ctx, rt, cpu_cr26); 193498a9cb79SRichard Henderson break; 193598a9cb79SRichard Henderson case 27: 193698a9cb79SRichard Henderson save_gpr(ctx, rt, cpu_cr27); 193798a9cb79SRichard Henderson break; 193898a9cb79SRichard Henderson default: 193998a9cb79SRichard Henderson /* All other control registers are privileged. */ 194098a9cb79SRichard Henderson return gen_illegal(ctx); 194198a9cb79SRichard Henderson } 194298a9cb79SRichard Henderson 194398a9cb79SRichard Henderson cond_free(&ctx->null_cond); 1944869051eaSRichard Henderson return DISAS_NEXT; 194598a9cb79SRichard Henderson } 194698a9cb79SRichard Henderson 1947869051eaSRichard Henderson static DisasJumpType trans_mtctl(DisasContext *ctx, uint32_t insn, 194898a9cb79SRichard Henderson const DisasInsn *di) 194998a9cb79SRichard Henderson { 195098a9cb79SRichard Henderson unsigned rin = extract32(insn, 16, 5); 195198a9cb79SRichard Henderson unsigned ctl = extract32(insn, 21, 5); 1952eaa3783bSRichard Henderson TCGv_reg tmp; 195398a9cb79SRichard Henderson 195498a9cb79SRichard Henderson if (ctl == 11) { /* SAR */ 195598a9cb79SRichard Henderson tmp = tcg_temp_new(); 1956eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, load_gpr(ctx, rin), TARGET_REGISTER_BITS - 1); 195798a9cb79SRichard Henderson save_or_nullify(ctx, cpu_sar, tmp); 195898a9cb79SRichard Henderson tcg_temp_free(tmp); 195998a9cb79SRichard Henderson } else { 196098a9cb79SRichard Henderson /* All other control registers are privileged or read-only. */ 196198a9cb79SRichard Henderson return gen_illegal(ctx); 196298a9cb79SRichard Henderson } 196398a9cb79SRichard Henderson 196498a9cb79SRichard Henderson cond_free(&ctx->null_cond); 1965869051eaSRichard Henderson return DISAS_NEXT; 196698a9cb79SRichard Henderson } 196798a9cb79SRichard Henderson 1968869051eaSRichard Henderson static DisasJumpType trans_mtsarcm(DisasContext *ctx, uint32_t insn, 196998a9cb79SRichard Henderson const DisasInsn *di) 197098a9cb79SRichard Henderson { 197198a9cb79SRichard Henderson unsigned rin = extract32(insn, 16, 5); 1972eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 197398a9cb79SRichard Henderson 1974eaa3783bSRichard Henderson tcg_gen_not_reg(tmp, load_gpr(ctx, rin)); 1975eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, tmp, TARGET_REGISTER_BITS - 1); 197698a9cb79SRichard Henderson save_or_nullify(ctx, cpu_sar, tmp); 197798a9cb79SRichard Henderson tcg_temp_free(tmp); 197898a9cb79SRichard Henderson 197998a9cb79SRichard Henderson cond_free(&ctx->null_cond); 1980869051eaSRichard Henderson return DISAS_NEXT; 198198a9cb79SRichard Henderson } 198298a9cb79SRichard Henderson 1983869051eaSRichard Henderson static DisasJumpType trans_ldsid(DisasContext *ctx, uint32_t insn, 198498a9cb79SRichard Henderson const DisasInsn *di) 198598a9cb79SRichard Henderson { 198698a9cb79SRichard Henderson unsigned rt = extract32(insn, 0, 5); 1987eaa3783bSRichard Henderson TCGv_reg dest = dest_gpr(ctx, rt); 198898a9cb79SRichard Henderson 198998a9cb79SRichard Henderson /* Since we don't implement space registers, this returns zero. */ 1990eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 199198a9cb79SRichard Henderson save_gpr(ctx, rt, dest); 199298a9cb79SRichard Henderson 199398a9cb79SRichard Henderson cond_free(&ctx->null_cond); 1994869051eaSRichard Henderson return DISAS_NEXT; 199598a9cb79SRichard Henderson } 199698a9cb79SRichard Henderson 1997*e1b5a5edSRichard Henderson #ifndef CONFIG_USER_ONLY 1998*e1b5a5edSRichard Henderson /* Note that ssm/rsm instructions number PSW_W and PSW_E differently. */ 1999*e1b5a5edSRichard Henderson static target_ureg extract_sm_imm(uint32_t insn) 2000*e1b5a5edSRichard Henderson { 2001*e1b5a5edSRichard Henderson target_ureg val = extract32(insn, 16, 10); 2002*e1b5a5edSRichard Henderson 2003*e1b5a5edSRichard Henderson if (val & PSW_SM_E) { 2004*e1b5a5edSRichard Henderson val = (val & ~PSW_SM_E) | PSW_E; 2005*e1b5a5edSRichard Henderson } 2006*e1b5a5edSRichard Henderson if (val & PSW_SM_W) { 2007*e1b5a5edSRichard Henderson val = (val & ~PSW_SM_W) | PSW_W; 2008*e1b5a5edSRichard Henderson } 2009*e1b5a5edSRichard Henderson return val; 2010*e1b5a5edSRichard Henderson } 2011*e1b5a5edSRichard Henderson 2012*e1b5a5edSRichard Henderson static DisasJumpType trans_rsm(DisasContext *ctx, uint32_t insn, 2013*e1b5a5edSRichard Henderson const DisasInsn *di) 2014*e1b5a5edSRichard Henderson { 2015*e1b5a5edSRichard Henderson unsigned rt = extract32(insn, 0, 5); 2016*e1b5a5edSRichard Henderson target_ureg sm = extract_sm_imm(insn); 2017*e1b5a5edSRichard Henderson TCGv_reg tmp; 2018*e1b5a5edSRichard Henderson 2019*e1b5a5edSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2020*e1b5a5edSRichard Henderson nullify_over(ctx); 2021*e1b5a5edSRichard Henderson 2022*e1b5a5edSRichard Henderson tmp = get_temp(ctx); 2023*e1b5a5edSRichard Henderson tcg_gen_ld_reg(tmp, cpu_env, offsetof(CPUHPPAState, psw)); 2024*e1b5a5edSRichard Henderson tcg_gen_andi_reg(tmp, tmp, ~sm); 2025*e1b5a5edSRichard Henderson gen_helper_swap_system_mask(tmp, cpu_env, tmp); 2026*e1b5a5edSRichard Henderson save_gpr(ctx, rt, tmp); 2027*e1b5a5edSRichard Henderson 2028*e1b5a5edSRichard Henderson /* Exit the TB to recognize new interrupts, e.g. PSW_M. */ 2029*e1b5a5edSRichard Henderson return nullify_end(ctx, DISAS_IAQ_N_STALE_EXIT); 2030*e1b5a5edSRichard Henderson } 2031*e1b5a5edSRichard Henderson 2032*e1b5a5edSRichard Henderson static DisasJumpType trans_ssm(DisasContext *ctx, uint32_t insn, 2033*e1b5a5edSRichard Henderson const DisasInsn *di) 2034*e1b5a5edSRichard Henderson { 2035*e1b5a5edSRichard Henderson unsigned rt = extract32(insn, 0, 5); 2036*e1b5a5edSRichard Henderson target_ureg sm = extract_sm_imm(insn); 2037*e1b5a5edSRichard Henderson TCGv_reg tmp; 2038*e1b5a5edSRichard Henderson 2039*e1b5a5edSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2040*e1b5a5edSRichard Henderson nullify_over(ctx); 2041*e1b5a5edSRichard Henderson 2042*e1b5a5edSRichard Henderson tmp = get_temp(ctx); 2043*e1b5a5edSRichard Henderson tcg_gen_ld_reg(tmp, cpu_env, offsetof(CPUHPPAState, psw)); 2044*e1b5a5edSRichard Henderson tcg_gen_ori_reg(tmp, tmp, sm); 2045*e1b5a5edSRichard Henderson gen_helper_swap_system_mask(tmp, cpu_env, tmp); 2046*e1b5a5edSRichard Henderson save_gpr(ctx, rt, tmp); 2047*e1b5a5edSRichard Henderson 2048*e1b5a5edSRichard Henderson /* Exit the TB to recognize new interrupts, e.g. PSW_I. */ 2049*e1b5a5edSRichard Henderson return nullify_end(ctx, DISAS_IAQ_N_STALE_EXIT); 2050*e1b5a5edSRichard Henderson } 2051*e1b5a5edSRichard Henderson 2052*e1b5a5edSRichard Henderson static DisasJumpType trans_mtsm(DisasContext *ctx, uint32_t insn, 2053*e1b5a5edSRichard Henderson const DisasInsn *di) 2054*e1b5a5edSRichard Henderson { 2055*e1b5a5edSRichard Henderson unsigned rr = extract32(insn, 16, 5); 2056*e1b5a5edSRichard Henderson TCGv_reg tmp, reg; 2057*e1b5a5edSRichard Henderson 2058*e1b5a5edSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2059*e1b5a5edSRichard Henderson nullify_over(ctx); 2060*e1b5a5edSRichard Henderson 2061*e1b5a5edSRichard Henderson reg = load_gpr(ctx, rr); 2062*e1b5a5edSRichard Henderson tmp = get_temp(ctx); 2063*e1b5a5edSRichard Henderson gen_helper_swap_system_mask(tmp, cpu_env, reg); 2064*e1b5a5edSRichard Henderson 2065*e1b5a5edSRichard Henderson /* Exit the TB to recognize new interrupts. */ 2066*e1b5a5edSRichard Henderson return nullify_end(ctx, DISAS_IAQ_N_STALE_EXIT); 2067*e1b5a5edSRichard Henderson } 2068*e1b5a5edSRichard Henderson #endif /* !CONFIG_USER_ONLY */ 2069*e1b5a5edSRichard Henderson 207098a9cb79SRichard Henderson static const DisasInsn table_system[] = { 207198a9cb79SRichard Henderson { 0x00000000u, 0xfc001fe0u, trans_break }, 207298a9cb79SRichard Henderson /* We don't implement space register, so MTSP is a nop. */ 207398a9cb79SRichard Henderson { 0x00001820u, 0xffe01fffu, trans_nop }, 207498a9cb79SRichard Henderson { 0x00001840u, 0xfc00ffffu, trans_mtctl }, 207598a9cb79SRichard Henderson { 0x016018c0u, 0xffe0ffffu, trans_mtsarcm }, 207698a9cb79SRichard Henderson { 0x000014a0u, 0xffffffe0u, trans_mfia }, 207798a9cb79SRichard Henderson { 0x000004a0u, 0xffff1fe0u, trans_mfsp }, 207898a9cb79SRichard Henderson { 0x000008a0u, 0xfc1fffe0u, trans_mfctl }, 207998a9cb79SRichard Henderson { 0x00000400u, 0xffffffffu, trans_sync }, 208098a9cb79SRichard Henderson { 0x000010a0u, 0xfc1f3fe0u, trans_ldsid }, 2081*e1b5a5edSRichard Henderson #ifndef CONFIG_USER_ONLY 2082*e1b5a5edSRichard Henderson { 0x00000e60u, 0xfc00ffe0u, trans_rsm }, 2083*e1b5a5edSRichard Henderson { 0x00000d60u, 0xfc00ffe0u, trans_ssm }, 2084*e1b5a5edSRichard Henderson { 0x00001860u, 0xffe0ffffu, trans_mtsm }, 2085*e1b5a5edSRichard Henderson #endif 208698a9cb79SRichard Henderson }; 208798a9cb79SRichard Henderson 2088869051eaSRichard Henderson static DisasJumpType trans_base_idx_mod(DisasContext *ctx, uint32_t insn, 208998a9cb79SRichard Henderson const DisasInsn *di) 209098a9cb79SRichard Henderson { 209198a9cb79SRichard Henderson unsigned rb = extract32(insn, 21, 5); 209298a9cb79SRichard Henderson unsigned rx = extract32(insn, 16, 5); 2093eaa3783bSRichard Henderson TCGv_reg dest = dest_gpr(ctx, rb); 2094eaa3783bSRichard Henderson TCGv_reg src1 = load_gpr(ctx, rb); 2095eaa3783bSRichard Henderson TCGv_reg src2 = load_gpr(ctx, rx); 209698a9cb79SRichard Henderson 209798a9cb79SRichard Henderson /* The only thing we need to do is the base register modification. */ 2098eaa3783bSRichard Henderson tcg_gen_add_reg(dest, src1, src2); 209998a9cb79SRichard Henderson save_gpr(ctx, rb, dest); 210098a9cb79SRichard Henderson 210198a9cb79SRichard Henderson cond_free(&ctx->null_cond); 2102869051eaSRichard Henderson return DISAS_NEXT; 210398a9cb79SRichard Henderson } 210498a9cb79SRichard Henderson 2105869051eaSRichard Henderson static DisasJumpType trans_probe(DisasContext *ctx, uint32_t insn, 210698a9cb79SRichard Henderson const DisasInsn *di) 210798a9cb79SRichard Henderson { 210898a9cb79SRichard Henderson unsigned rt = extract32(insn, 0, 5); 210998a9cb79SRichard Henderson unsigned rb = extract32(insn, 21, 5); 211098a9cb79SRichard Henderson unsigned is_write = extract32(insn, 6, 1); 2111eaa3783bSRichard Henderson TCGv_reg dest; 211298a9cb79SRichard Henderson 211398a9cb79SRichard Henderson nullify_over(ctx); 211498a9cb79SRichard Henderson 211598a9cb79SRichard Henderson /* ??? Do something with priv level operand. */ 211698a9cb79SRichard Henderson dest = dest_gpr(ctx, rt); 211798a9cb79SRichard Henderson if (is_write) { 211898a9cb79SRichard Henderson gen_helper_probe_w(dest, load_gpr(ctx, rb)); 211998a9cb79SRichard Henderson } else { 212098a9cb79SRichard Henderson gen_helper_probe_r(dest, load_gpr(ctx, rb)); 212198a9cb79SRichard Henderson } 212298a9cb79SRichard Henderson save_gpr(ctx, rt, dest); 2123869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 212498a9cb79SRichard Henderson } 212598a9cb79SRichard Henderson 212698a9cb79SRichard Henderson static const DisasInsn table_mem_mgmt[] = { 212798a9cb79SRichard Henderson { 0x04003280u, 0xfc003fffu, trans_nop }, /* fdc, disp */ 212898a9cb79SRichard Henderson { 0x04001280u, 0xfc003fffu, trans_nop }, /* fdc, index */ 212998a9cb79SRichard Henderson { 0x040012a0u, 0xfc003fffu, trans_base_idx_mod }, /* fdc, index, base mod */ 213098a9cb79SRichard Henderson { 0x040012c0u, 0xfc003fffu, trans_nop }, /* fdce */ 213198a9cb79SRichard Henderson { 0x040012e0u, 0xfc003fffu, trans_base_idx_mod }, /* fdce, base mod */ 213298a9cb79SRichard Henderson { 0x04000280u, 0xfc001fffu, trans_nop }, /* fic 0a */ 213398a9cb79SRichard Henderson { 0x040002a0u, 0xfc001fffu, trans_base_idx_mod }, /* fic 0a, base mod */ 213498a9cb79SRichard Henderson { 0x040013c0u, 0xfc003fffu, trans_nop }, /* fic 4f */ 213598a9cb79SRichard Henderson { 0x040013e0u, 0xfc003fffu, trans_base_idx_mod }, /* fic 4f, base mod */ 213698a9cb79SRichard Henderson { 0x040002c0u, 0xfc001fffu, trans_nop }, /* fice */ 213798a9cb79SRichard Henderson { 0x040002e0u, 0xfc001fffu, trans_base_idx_mod }, /* fice, base mod */ 213898a9cb79SRichard Henderson { 0x04002700u, 0xfc003fffu, trans_nop }, /* pdc */ 213998a9cb79SRichard Henderson { 0x04002720u, 0xfc003fffu, trans_base_idx_mod }, /* pdc, base mod */ 214098a9cb79SRichard Henderson { 0x04001180u, 0xfc003fa0u, trans_probe }, /* probe */ 214198a9cb79SRichard Henderson { 0x04003180u, 0xfc003fa0u, trans_probe }, /* probei */ 214298a9cb79SRichard Henderson }; 214398a9cb79SRichard Henderson 2144869051eaSRichard Henderson static DisasJumpType trans_add(DisasContext *ctx, uint32_t insn, 2145b2167459SRichard Henderson const DisasInsn *di) 2146b2167459SRichard Henderson { 2147b2167459SRichard Henderson unsigned r2 = extract32(insn, 21, 5); 2148b2167459SRichard Henderson unsigned r1 = extract32(insn, 16, 5); 2149b2167459SRichard Henderson unsigned cf = extract32(insn, 12, 4); 2150b2167459SRichard Henderson unsigned ext = extract32(insn, 8, 4); 2151b2167459SRichard Henderson unsigned shift = extract32(insn, 6, 2); 2152b2167459SRichard Henderson unsigned rt = extract32(insn, 0, 5); 2153eaa3783bSRichard Henderson TCGv_reg tcg_r1, tcg_r2; 2154b2167459SRichard Henderson bool is_c = false; 2155b2167459SRichard Henderson bool is_l = false; 2156b2167459SRichard Henderson bool is_tc = false; 2157b2167459SRichard Henderson bool is_tsv = false; 2158869051eaSRichard Henderson DisasJumpType ret; 2159b2167459SRichard Henderson 2160b2167459SRichard Henderson switch (ext) { 2161b2167459SRichard Henderson case 0x6: /* ADD, SHLADD */ 2162b2167459SRichard Henderson break; 2163b2167459SRichard Henderson case 0xa: /* ADD,L, SHLADD,L */ 2164b2167459SRichard Henderson is_l = true; 2165b2167459SRichard Henderson break; 2166b2167459SRichard Henderson case 0xe: /* ADD,TSV, SHLADD,TSV (1) */ 2167b2167459SRichard Henderson is_tsv = true; 2168b2167459SRichard Henderson break; 2169b2167459SRichard Henderson case 0x7: /* ADD,C */ 2170b2167459SRichard Henderson is_c = true; 2171b2167459SRichard Henderson break; 2172b2167459SRichard Henderson case 0xf: /* ADD,C,TSV */ 2173b2167459SRichard Henderson is_c = is_tsv = true; 2174b2167459SRichard Henderson break; 2175b2167459SRichard Henderson default: 2176b2167459SRichard Henderson return gen_illegal(ctx); 2177b2167459SRichard Henderson } 2178b2167459SRichard Henderson 2179b2167459SRichard Henderson if (cf) { 2180b2167459SRichard Henderson nullify_over(ctx); 2181b2167459SRichard Henderson } 2182b2167459SRichard Henderson tcg_r1 = load_gpr(ctx, r1); 2183b2167459SRichard Henderson tcg_r2 = load_gpr(ctx, r2); 2184b2167459SRichard Henderson ret = do_add(ctx, rt, tcg_r1, tcg_r2, shift, is_l, is_tsv, is_tc, is_c, cf); 2185b2167459SRichard Henderson return nullify_end(ctx, ret); 2186b2167459SRichard Henderson } 2187b2167459SRichard Henderson 2188869051eaSRichard Henderson static DisasJumpType trans_sub(DisasContext *ctx, uint32_t insn, 2189b2167459SRichard Henderson const DisasInsn *di) 2190b2167459SRichard Henderson { 2191b2167459SRichard Henderson unsigned r2 = extract32(insn, 21, 5); 2192b2167459SRichard Henderson unsigned r1 = extract32(insn, 16, 5); 2193b2167459SRichard Henderson unsigned cf = extract32(insn, 12, 4); 2194b2167459SRichard Henderson unsigned ext = extract32(insn, 6, 6); 2195b2167459SRichard Henderson unsigned rt = extract32(insn, 0, 5); 2196eaa3783bSRichard Henderson TCGv_reg tcg_r1, tcg_r2; 2197b2167459SRichard Henderson bool is_b = false; 2198b2167459SRichard Henderson bool is_tc = false; 2199b2167459SRichard Henderson bool is_tsv = false; 2200869051eaSRichard Henderson DisasJumpType ret; 2201b2167459SRichard Henderson 2202b2167459SRichard Henderson switch (ext) { 2203b2167459SRichard Henderson case 0x10: /* SUB */ 2204b2167459SRichard Henderson break; 2205b2167459SRichard Henderson case 0x30: /* SUB,TSV */ 2206b2167459SRichard Henderson is_tsv = true; 2207b2167459SRichard Henderson break; 2208b2167459SRichard Henderson case 0x14: /* SUB,B */ 2209b2167459SRichard Henderson is_b = true; 2210b2167459SRichard Henderson break; 2211b2167459SRichard Henderson case 0x34: /* SUB,B,TSV */ 2212b2167459SRichard Henderson is_b = is_tsv = true; 2213b2167459SRichard Henderson break; 2214b2167459SRichard Henderson case 0x13: /* SUB,TC */ 2215b2167459SRichard Henderson is_tc = true; 2216b2167459SRichard Henderson break; 2217b2167459SRichard Henderson case 0x33: /* SUB,TSV,TC */ 2218b2167459SRichard Henderson is_tc = is_tsv = true; 2219b2167459SRichard Henderson break; 2220b2167459SRichard Henderson default: 2221b2167459SRichard Henderson return gen_illegal(ctx); 2222b2167459SRichard Henderson } 2223b2167459SRichard Henderson 2224b2167459SRichard Henderson if (cf) { 2225b2167459SRichard Henderson nullify_over(ctx); 2226b2167459SRichard Henderson } 2227b2167459SRichard Henderson tcg_r1 = load_gpr(ctx, r1); 2228b2167459SRichard Henderson tcg_r2 = load_gpr(ctx, r2); 2229b2167459SRichard Henderson ret = do_sub(ctx, rt, tcg_r1, tcg_r2, is_tsv, is_b, is_tc, cf); 2230b2167459SRichard Henderson return nullify_end(ctx, ret); 2231b2167459SRichard Henderson } 2232b2167459SRichard Henderson 2233869051eaSRichard Henderson static DisasJumpType trans_log(DisasContext *ctx, uint32_t insn, 2234b2167459SRichard Henderson const DisasInsn *di) 2235b2167459SRichard Henderson { 2236b2167459SRichard Henderson unsigned r2 = extract32(insn, 21, 5); 2237b2167459SRichard Henderson unsigned r1 = extract32(insn, 16, 5); 2238b2167459SRichard Henderson unsigned cf = extract32(insn, 12, 4); 2239b2167459SRichard Henderson unsigned rt = extract32(insn, 0, 5); 2240eaa3783bSRichard Henderson TCGv_reg tcg_r1, tcg_r2; 2241869051eaSRichard Henderson DisasJumpType ret; 2242b2167459SRichard Henderson 2243b2167459SRichard Henderson if (cf) { 2244b2167459SRichard Henderson nullify_over(ctx); 2245b2167459SRichard Henderson } 2246b2167459SRichard Henderson tcg_r1 = load_gpr(ctx, r1); 2247b2167459SRichard Henderson tcg_r2 = load_gpr(ctx, r2); 2248eff235ebSPaolo Bonzini ret = do_log(ctx, rt, tcg_r1, tcg_r2, cf, di->f.ttt); 2249b2167459SRichard Henderson return nullify_end(ctx, ret); 2250b2167459SRichard Henderson } 2251b2167459SRichard Henderson 2252b2167459SRichard Henderson /* OR r,0,t -> COPY (according to gas) */ 2253869051eaSRichard Henderson static DisasJumpType trans_copy(DisasContext *ctx, uint32_t insn, 2254b2167459SRichard Henderson const DisasInsn *di) 2255b2167459SRichard Henderson { 2256b2167459SRichard Henderson unsigned r1 = extract32(insn, 16, 5); 2257b2167459SRichard Henderson unsigned rt = extract32(insn, 0, 5); 2258b2167459SRichard Henderson 2259b2167459SRichard Henderson if (r1 == 0) { 2260eaa3783bSRichard Henderson TCGv_reg dest = dest_gpr(ctx, rt); 2261eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 2262b2167459SRichard Henderson save_gpr(ctx, rt, dest); 2263b2167459SRichard Henderson } else { 2264b2167459SRichard Henderson save_gpr(ctx, rt, cpu_gr[r1]); 2265b2167459SRichard Henderson } 2266b2167459SRichard Henderson cond_free(&ctx->null_cond); 2267869051eaSRichard Henderson return DISAS_NEXT; 2268b2167459SRichard Henderson } 2269b2167459SRichard Henderson 2270869051eaSRichard Henderson static DisasJumpType trans_cmpclr(DisasContext *ctx, uint32_t insn, 2271b2167459SRichard Henderson const DisasInsn *di) 2272b2167459SRichard Henderson { 2273b2167459SRichard Henderson unsigned r2 = extract32(insn, 21, 5); 2274b2167459SRichard Henderson unsigned r1 = extract32(insn, 16, 5); 2275b2167459SRichard Henderson unsigned cf = extract32(insn, 12, 4); 2276b2167459SRichard Henderson unsigned rt = extract32(insn, 0, 5); 2277eaa3783bSRichard Henderson TCGv_reg tcg_r1, tcg_r2; 2278869051eaSRichard Henderson DisasJumpType ret; 2279b2167459SRichard Henderson 2280b2167459SRichard Henderson if (cf) { 2281b2167459SRichard Henderson nullify_over(ctx); 2282b2167459SRichard Henderson } 2283b2167459SRichard Henderson tcg_r1 = load_gpr(ctx, r1); 2284b2167459SRichard Henderson tcg_r2 = load_gpr(ctx, r2); 2285b2167459SRichard Henderson ret = do_cmpclr(ctx, rt, tcg_r1, tcg_r2, cf); 2286b2167459SRichard Henderson return nullify_end(ctx, ret); 2287b2167459SRichard Henderson } 2288b2167459SRichard Henderson 2289869051eaSRichard Henderson static DisasJumpType trans_uxor(DisasContext *ctx, uint32_t insn, 2290b2167459SRichard Henderson const DisasInsn *di) 2291b2167459SRichard Henderson { 2292b2167459SRichard Henderson unsigned r2 = extract32(insn, 21, 5); 2293b2167459SRichard Henderson unsigned r1 = extract32(insn, 16, 5); 2294b2167459SRichard Henderson unsigned cf = extract32(insn, 12, 4); 2295b2167459SRichard Henderson unsigned rt = extract32(insn, 0, 5); 2296eaa3783bSRichard Henderson TCGv_reg tcg_r1, tcg_r2; 2297869051eaSRichard Henderson DisasJumpType ret; 2298b2167459SRichard Henderson 2299b2167459SRichard Henderson if (cf) { 2300b2167459SRichard Henderson nullify_over(ctx); 2301b2167459SRichard Henderson } 2302b2167459SRichard Henderson tcg_r1 = load_gpr(ctx, r1); 2303b2167459SRichard Henderson tcg_r2 = load_gpr(ctx, r2); 2304eaa3783bSRichard Henderson ret = do_unit(ctx, rt, tcg_r1, tcg_r2, cf, false, tcg_gen_xor_reg); 2305b2167459SRichard Henderson return nullify_end(ctx, ret); 2306b2167459SRichard Henderson } 2307b2167459SRichard Henderson 2308869051eaSRichard Henderson static DisasJumpType trans_uaddcm(DisasContext *ctx, uint32_t insn, 2309b2167459SRichard Henderson const DisasInsn *di) 2310b2167459SRichard Henderson { 2311b2167459SRichard Henderson unsigned r2 = extract32(insn, 21, 5); 2312b2167459SRichard Henderson unsigned r1 = extract32(insn, 16, 5); 2313b2167459SRichard Henderson unsigned cf = extract32(insn, 12, 4); 2314b2167459SRichard Henderson unsigned is_tc = extract32(insn, 6, 1); 2315b2167459SRichard Henderson unsigned rt = extract32(insn, 0, 5); 2316eaa3783bSRichard Henderson TCGv_reg tcg_r1, tcg_r2, tmp; 2317869051eaSRichard Henderson DisasJumpType ret; 2318b2167459SRichard Henderson 2319b2167459SRichard Henderson if (cf) { 2320b2167459SRichard Henderson nullify_over(ctx); 2321b2167459SRichard Henderson } 2322b2167459SRichard Henderson tcg_r1 = load_gpr(ctx, r1); 2323b2167459SRichard Henderson tcg_r2 = load_gpr(ctx, r2); 2324b2167459SRichard Henderson tmp = get_temp(ctx); 2325eaa3783bSRichard Henderson tcg_gen_not_reg(tmp, tcg_r2); 2326eaa3783bSRichard Henderson ret = do_unit(ctx, rt, tcg_r1, tmp, cf, is_tc, tcg_gen_add_reg); 2327b2167459SRichard Henderson return nullify_end(ctx, ret); 2328b2167459SRichard Henderson } 2329b2167459SRichard Henderson 2330869051eaSRichard Henderson static DisasJumpType trans_dcor(DisasContext *ctx, uint32_t insn, 2331b2167459SRichard Henderson const DisasInsn *di) 2332b2167459SRichard Henderson { 2333b2167459SRichard Henderson unsigned r2 = extract32(insn, 21, 5); 2334b2167459SRichard Henderson unsigned cf = extract32(insn, 12, 4); 2335b2167459SRichard Henderson unsigned is_i = extract32(insn, 6, 1); 2336b2167459SRichard Henderson unsigned rt = extract32(insn, 0, 5); 2337eaa3783bSRichard Henderson TCGv_reg tmp; 2338869051eaSRichard Henderson DisasJumpType ret; 2339b2167459SRichard Henderson 2340b2167459SRichard Henderson nullify_over(ctx); 2341b2167459SRichard Henderson 2342b2167459SRichard Henderson tmp = get_temp(ctx); 2343eaa3783bSRichard Henderson tcg_gen_shri_reg(tmp, cpu_psw_cb, 3); 2344b2167459SRichard Henderson if (!is_i) { 2345eaa3783bSRichard Henderson tcg_gen_not_reg(tmp, tmp); 2346b2167459SRichard Henderson } 2347eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, tmp, 0x11111111); 2348eaa3783bSRichard Henderson tcg_gen_muli_reg(tmp, tmp, 6); 2349b2167459SRichard Henderson ret = do_unit(ctx, rt, tmp, load_gpr(ctx, r2), cf, false, 2350eaa3783bSRichard Henderson is_i ? tcg_gen_add_reg : tcg_gen_sub_reg); 2351b2167459SRichard Henderson 2352b2167459SRichard Henderson return nullify_end(ctx, ret); 2353b2167459SRichard Henderson } 2354b2167459SRichard Henderson 2355869051eaSRichard Henderson static DisasJumpType trans_ds(DisasContext *ctx, uint32_t insn, 2356b2167459SRichard Henderson const DisasInsn *di) 2357b2167459SRichard Henderson { 2358b2167459SRichard Henderson unsigned r2 = extract32(insn, 21, 5); 2359b2167459SRichard Henderson unsigned r1 = extract32(insn, 16, 5); 2360b2167459SRichard Henderson unsigned cf = extract32(insn, 12, 4); 2361b2167459SRichard Henderson unsigned rt = extract32(insn, 0, 5); 2362eaa3783bSRichard Henderson TCGv_reg dest, add1, add2, addc, zero, in1, in2; 2363b2167459SRichard Henderson 2364b2167459SRichard Henderson nullify_over(ctx); 2365b2167459SRichard Henderson 2366b2167459SRichard Henderson in1 = load_gpr(ctx, r1); 2367b2167459SRichard Henderson in2 = load_gpr(ctx, r2); 2368b2167459SRichard Henderson 2369b2167459SRichard Henderson add1 = tcg_temp_new(); 2370b2167459SRichard Henderson add2 = tcg_temp_new(); 2371b2167459SRichard Henderson addc = tcg_temp_new(); 2372b2167459SRichard Henderson dest = tcg_temp_new(); 2373eaa3783bSRichard Henderson zero = tcg_const_reg(0); 2374b2167459SRichard Henderson 2375b2167459SRichard Henderson /* Form R1 << 1 | PSW[CB]{8}. */ 2376eaa3783bSRichard Henderson tcg_gen_add_reg(add1, in1, in1); 2377eaa3783bSRichard Henderson tcg_gen_add_reg(add1, add1, cpu_psw_cb_msb); 2378b2167459SRichard Henderson 2379b2167459SRichard Henderson /* Add or subtract R2, depending on PSW[V]. Proper computation of 2380b2167459SRichard Henderson carry{8} requires that we subtract via + ~R2 + 1, as described in 2381b2167459SRichard Henderson the manual. By extracting and masking V, we can produce the 2382b2167459SRichard Henderson proper inputs to the addition without movcond. */ 2383eaa3783bSRichard Henderson tcg_gen_sari_reg(addc, cpu_psw_v, TARGET_REGISTER_BITS - 1); 2384eaa3783bSRichard Henderson tcg_gen_xor_reg(add2, in2, addc); 2385eaa3783bSRichard Henderson tcg_gen_andi_reg(addc, addc, 1); 2386b2167459SRichard Henderson /* ??? This is only correct for 32-bit. */ 2387b2167459SRichard Henderson tcg_gen_add2_i32(dest, cpu_psw_cb_msb, add1, zero, add2, zero); 2388b2167459SRichard Henderson tcg_gen_add2_i32(dest, cpu_psw_cb_msb, dest, cpu_psw_cb_msb, addc, zero); 2389b2167459SRichard Henderson 2390b2167459SRichard Henderson tcg_temp_free(addc); 2391b2167459SRichard Henderson tcg_temp_free(zero); 2392b2167459SRichard Henderson 2393b2167459SRichard Henderson /* Write back the result register. */ 2394b2167459SRichard Henderson save_gpr(ctx, rt, dest); 2395b2167459SRichard Henderson 2396b2167459SRichard Henderson /* Write back PSW[CB]. */ 2397eaa3783bSRichard Henderson tcg_gen_xor_reg(cpu_psw_cb, add1, add2); 2398eaa3783bSRichard Henderson tcg_gen_xor_reg(cpu_psw_cb, cpu_psw_cb, dest); 2399b2167459SRichard Henderson 2400b2167459SRichard Henderson /* Write back PSW[V] for the division step. */ 2401eaa3783bSRichard Henderson tcg_gen_neg_reg(cpu_psw_v, cpu_psw_cb_msb); 2402eaa3783bSRichard Henderson tcg_gen_xor_reg(cpu_psw_v, cpu_psw_v, in2); 2403b2167459SRichard Henderson 2404b2167459SRichard Henderson /* Install the new nullification. */ 2405b2167459SRichard Henderson if (cf) { 2406eaa3783bSRichard Henderson TCGv_reg sv = NULL; 2407b2167459SRichard Henderson if (cf >> 1 == 6) { 2408b2167459SRichard Henderson /* ??? The lshift is supposed to contribute to overflow. */ 2409b2167459SRichard Henderson sv = do_add_sv(ctx, dest, add1, add2); 2410b2167459SRichard Henderson } 2411b2167459SRichard Henderson ctx->null_cond = do_cond(cf, dest, cpu_psw_cb_msb, sv); 2412b2167459SRichard Henderson } 2413b2167459SRichard Henderson 2414b2167459SRichard Henderson tcg_temp_free(add1); 2415b2167459SRichard Henderson tcg_temp_free(add2); 2416b2167459SRichard Henderson tcg_temp_free(dest); 2417b2167459SRichard Henderson 2418869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 2419b2167459SRichard Henderson } 2420b2167459SRichard Henderson 2421b2167459SRichard Henderson static const DisasInsn table_arith_log[] = { 2422b2167459SRichard Henderson { 0x08000240u, 0xfc00ffffu, trans_nop }, /* or x,y,0 */ 2423b2167459SRichard Henderson { 0x08000240u, 0xffe0ffe0u, trans_copy }, /* or x,0,t */ 2424eaa3783bSRichard Henderson { 0x08000000u, 0xfc000fe0u, trans_log, .f.ttt = tcg_gen_andc_reg }, 2425eaa3783bSRichard Henderson { 0x08000200u, 0xfc000fe0u, trans_log, .f.ttt = tcg_gen_and_reg }, 2426eaa3783bSRichard Henderson { 0x08000240u, 0xfc000fe0u, trans_log, .f.ttt = tcg_gen_or_reg }, 2427eaa3783bSRichard Henderson { 0x08000280u, 0xfc000fe0u, trans_log, .f.ttt = tcg_gen_xor_reg }, 2428b2167459SRichard Henderson { 0x08000880u, 0xfc000fe0u, trans_cmpclr }, 2429b2167459SRichard Henderson { 0x08000380u, 0xfc000fe0u, trans_uxor }, 2430b2167459SRichard Henderson { 0x08000980u, 0xfc000fa0u, trans_uaddcm }, 2431b2167459SRichard Henderson { 0x08000b80u, 0xfc1f0fa0u, trans_dcor }, 2432b2167459SRichard Henderson { 0x08000440u, 0xfc000fe0u, trans_ds }, 2433b2167459SRichard Henderson { 0x08000700u, 0xfc0007e0u, trans_add }, /* add */ 2434b2167459SRichard Henderson { 0x08000400u, 0xfc0006e0u, trans_sub }, /* sub; sub,b; sub,tsv */ 2435b2167459SRichard Henderson { 0x080004c0u, 0xfc0007e0u, trans_sub }, /* sub,tc; sub,tsv,tc */ 2436b2167459SRichard Henderson { 0x08000200u, 0xfc000320u, trans_add }, /* shladd */ 2437b2167459SRichard Henderson }; 2438b2167459SRichard Henderson 2439869051eaSRichard Henderson static DisasJumpType trans_addi(DisasContext *ctx, uint32_t insn) 2440b2167459SRichard Henderson { 2441eaa3783bSRichard Henderson target_sreg im = low_sextract(insn, 0, 11); 2442b2167459SRichard Henderson unsigned e1 = extract32(insn, 11, 1); 2443b2167459SRichard Henderson unsigned cf = extract32(insn, 12, 4); 2444b2167459SRichard Henderson unsigned rt = extract32(insn, 16, 5); 2445b2167459SRichard Henderson unsigned r2 = extract32(insn, 21, 5); 2446b2167459SRichard Henderson unsigned o1 = extract32(insn, 26, 1); 2447eaa3783bSRichard Henderson TCGv_reg tcg_im, tcg_r2; 2448869051eaSRichard Henderson DisasJumpType ret; 2449b2167459SRichard Henderson 2450b2167459SRichard Henderson if (cf) { 2451b2167459SRichard Henderson nullify_over(ctx); 2452b2167459SRichard Henderson } 2453b2167459SRichard Henderson 2454b2167459SRichard Henderson tcg_im = load_const(ctx, im); 2455b2167459SRichard Henderson tcg_r2 = load_gpr(ctx, r2); 2456b2167459SRichard Henderson ret = do_add(ctx, rt, tcg_im, tcg_r2, 0, false, e1, !o1, false, cf); 2457b2167459SRichard Henderson 2458b2167459SRichard Henderson return nullify_end(ctx, ret); 2459b2167459SRichard Henderson } 2460b2167459SRichard Henderson 2461869051eaSRichard Henderson static DisasJumpType trans_subi(DisasContext *ctx, uint32_t insn) 2462b2167459SRichard Henderson { 2463eaa3783bSRichard Henderson target_sreg im = low_sextract(insn, 0, 11); 2464b2167459SRichard Henderson unsigned e1 = extract32(insn, 11, 1); 2465b2167459SRichard Henderson unsigned cf = extract32(insn, 12, 4); 2466b2167459SRichard Henderson unsigned rt = extract32(insn, 16, 5); 2467b2167459SRichard Henderson unsigned r2 = extract32(insn, 21, 5); 2468eaa3783bSRichard Henderson TCGv_reg tcg_im, tcg_r2; 2469869051eaSRichard Henderson DisasJumpType ret; 2470b2167459SRichard Henderson 2471b2167459SRichard Henderson if (cf) { 2472b2167459SRichard Henderson nullify_over(ctx); 2473b2167459SRichard Henderson } 2474b2167459SRichard Henderson 2475b2167459SRichard Henderson tcg_im = load_const(ctx, im); 2476b2167459SRichard Henderson tcg_r2 = load_gpr(ctx, r2); 2477b2167459SRichard Henderson ret = do_sub(ctx, rt, tcg_im, tcg_r2, e1, false, false, cf); 2478b2167459SRichard Henderson 2479b2167459SRichard Henderson return nullify_end(ctx, ret); 2480b2167459SRichard Henderson } 2481b2167459SRichard Henderson 2482869051eaSRichard Henderson static DisasJumpType trans_cmpiclr(DisasContext *ctx, uint32_t insn) 2483b2167459SRichard Henderson { 2484eaa3783bSRichard Henderson target_sreg im = low_sextract(insn, 0, 11); 2485b2167459SRichard Henderson unsigned cf = extract32(insn, 12, 4); 2486b2167459SRichard Henderson unsigned rt = extract32(insn, 16, 5); 2487b2167459SRichard Henderson unsigned r2 = extract32(insn, 21, 5); 2488eaa3783bSRichard Henderson TCGv_reg tcg_im, tcg_r2; 2489869051eaSRichard Henderson DisasJumpType ret; 2490b2167459SRichard Henderson 2491b2167459SRichard Henderson if (cf) { 2492b2167459SRichard Henderson nullify_over(ctx); 2493b2167459SRichard Henderson } 2494b2167459SRichard Henderson 2495b2167459SRichard Henderson tcg_im = load_const(ctx, im); 2496b2167459SRichard Henderson tcg_r2 = load_gpr(ctx, r2); 2497b2167459SRichard Henderson ret = do_cmpclr(ctx, rt, tcg_im, tcg_r2, cf); 2498b2167459SRichard Henderson 2499b2167459SRichard Henderson return nullify_end(ctx, ret); 2500b2167459SRichard Henderson } 2501b2167459SRichard Henderson 2502869051eaSRichard Henderson static DisasJumpType trans_ld_idx_i(DisasContext *ctx, uint32_t insn, 250396d6407fSRichard Henderson const DisasInsn *di) 250496d6407fSRichard Henderson { 250596d6407fSRichard Henderson unsigned rt = extract32(insn, 0, 5); 250696d6407fSRichard Henderson unsigned m = extract32(insn, 5, 1); 250796d6407fSRichard Henderson unsigned sz = extract32(insn, 6, 2); 250896d6407fSRichard Henderson unsigned a = extract32(insn, 13, 1); 250996d6407fSRichard Henderson int disp = low_sextract(insn, 16, 5); 251096d6407fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 251196d6407fSRichard Henderson int modify = (m ? (a ? -1 : 1) : 0); 251296d6407fSRichard Henderson TCGMemOp mop = MO_TE | sz; 251396d6407fSRichard Henderson 251496d6407fSRichard Henderson return do_load(ctx, rt, rb, 0, 0, disp, modify, mop); 251596d6407fSRichard Henderson } 251696d6407fSRichard Henderson 2517869051eaSRichard Henderson static DisasJumpType trans_ld_idx_x(DisasContext *ctx, uint32_t insn, 251896d6407fSRichard Henderson const DisasInsn *di) 251996d6407fSRichard Henderson { 252096d6407fSRichard Henderson unsigned rt = extract32(insn, 0, 5); 252196d6407fSRichard Henderson unsigned m = extract32(insn, 5, 1); 252296d6407fSRichard Henderson unsigned sz = extract32(insn, 6, 2); 252396d6407fSRichard Henderson unsigned u = extract32(insn, 13, 1); 252496d6407fSRichard Henderson unsigned rx = extract32(insn, 16, 5); 252596d6407fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 252696d6407fSRichard Henderson TCGMemOp mop = MO_TE | sz; 252796d6407fSRichard Henderson 252896d6407fSRichard Henderson return do_load(ctx, rt, rb, rx, u ? sz : 0, 0, m, mop); 252996d6407fSRichard Henderson } 253096d6407fSRichard Henderson 2531869051eaSRichard Henderson static DisasJumpType trans_st_idx_i(DisasContext *ctx, uint32_t insn, 253296d6407fSRichard Henderson const DisasInsn *di) 253396d6407fSRichard Henderson { 253496d6407fSRichard Henderson int disp = low_sextract(insn, 0, 5); 253596d6407fSRichard Henderson unsigned m = extract32(insn, 5, 1); 253696d6407fSRichard Henderson unsigned sz = extract32(insn, 6, 2); 253796d6407fSRichard Henderson unsigned a = extract32(insn, 13, 1); 253896d6407fSRichard Henderson unsigned rr = extract32(insn, 16, 5); 253996d6407fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 254096d6407fSRichard Henderson int modify = (m ? (a ? -1 : 1) : 0); 254196d6407fSRichard Henderson TCGMemOp mop = MO_TE | sz; 254296d6407fSRichard Henderson 254396d6407fSRichard Henderson return do_store(ctx, rr, rb, disp, modify, mop); 254496d6407fSRichard Henderson } 254596d6407fSRichard Henderson 2546869051eaSRichard Henderson static DisasJumpType trans_ldcw(DisasContext *ctx, uint32_t insn, 254796d6407fSRichard Henderson const DisasInsn *di) 254896d6407fSRichard Henderson { 254996d6407fSRichard Henderson unsigned rt = extract32(insn, 0, 5); 255096d6407fSRichard Henderson unsigned m = extract32(insn, 5, 1); 255196d6407fSRichard Henderson unsigned i = extract32(insn, 12, 1); 255296d6407fSRichard Henderson unsigned au = extract32(insn, 13, 1); 255396d6407fSRichard Henderson unsigned rx = extract32(insn, 16, 5); 255496d6407fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 255596d6407fSRichard Henderson TCGMemOp mop = MO_TEUL | MO_ALIGN_16; 2556eaa3783bSRichard Henderson TCGv_reg zero, addr, base, dest; 255796d6407fSRichard Henderson int modify, disp = 0, scale = 0; 255896d6407fSRichard Henderson 255996d6407fSRichard Henderson nullify_over(ctx); 256096d6407fSRichard Henderson 256196d6407fSRichard Henderson /* ??? Share more code with do_load and do_load_{32,64}. */ 256296d6407fSRichard Henderson 256396d6407fSRichard Henderson if (i) { 256496d6407fSRichard Henderson modify = (m ? (au ? -1 : 1) : 0); 256596d6407fSRichard Henderson disp = low_sextract(rx, 0, 5); 256696d6407fSRichard Henderson rx = 0; 256796d6407fSRichard Henderson } else { 256896d6407fSRichard Henderson modify = m; 256996d6407fSRichard Henderson if (au) { 257096d6407fSRichard Henderson scale = mop & MO_SIZE; 257196d6407fSRichard Henderson } 257296d6407fSRichard Henderson } 257396d6407fSRichard Henderson if (modify) { 257496d6407fSRichard Henderson /* Base register modification. Make sure if RT == RB, we see 257596d6407fSRichard Henderson the result of the load. */ 257696d6407fSRichard Henderson dest = get_temp(ctx); 257796d6407fSRichard Henderson } else { 257896d6407fSRichard Henderson dest = dest_gpr(ctx, rt); 257996d6407fSRichard Henderson } 258096d6407fSRichard Henderson 258196d6407fSRichard Henderson addr = tcg_temp_new(); 258296d6407fSRichard Henderson base = load_gpr(ctx, rb); 258396d6407fSRichard Henderson if (rx) { 2584eaa3783bSRichard Henderson tcg_gen_shli_reg(addr, cpu_gr[rx], scale); 2585eaa3783bSRichard Henderson tcg_gen_add_reg(addr, addr, base); 258696d6407fSRichard Henderson } else { 2587eaa3783bSRichard Henderson tcg_gen_addi_reg(addr, base, disp); 258896d6407fSRichard Henderson } 258996d6407fSRichard Henderson 2590eaa3783bSRichard Henderson zero = tcg_const_reg(0); 2591eaa3783bSRichard Henderson tcg_gen_atomic_xchg_reg(dest, (modify <= 0 ? addr : base), 25923d68ee7bSRichard Henderson zero, ctx->mmu_idx, mop); 259396d6407fSRichard Henderson if (modify) { 259496d6407fSRichard Henderson save_gpr(ctx, rb, addr); 259596d6407fSRichard Henderson } 259696d6407fSRichard Henderson save_gpr(ctx, rt, dest); 259796d6407fSRichard Henderson 2598869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 259996d6407fSRichard Henderson } 260096d6407fSRichard Henderson 2601869051eaSRichard Henderson static DisasJumpType trans_stby(DisasContext *ctx, uint32_t insn, 260296d6407fSRichard Henderson const DisasInsn *di) 260396d6407fSRichard Henderson { 2604eaa3783bSRichard Henderson target_sreg disp = low_sextract(insn, 0, 5); 260596d6407fSRichard Henderson unsigned m = extract32(insn, 5, 1); 260696d6407fSRichard Henderson unsigned a = extract32(insn, 13, 1); 260796d6407fSRichard Henderson unsigned rt = extract32(insn, 16, 5); 260896d6407fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 2609eaa3783bSRichard Henderson TCGv_reg addr, val; 261096d6407fSRichard Henderson 261196d6407fSRichard Henderson nullify_over(ctx); 261296d6407fSRichard Henderson 261396d6407fSRichard Henderson addr = tcg_temp_new(); 261496d6407fSRichard Henderson if (m || disp == 0) { 2615eaa3783bSRichard Henderson tcg_gen_mov_reg(addr, load_gpr(ctx, rb)); 261696d6407fSRichard Henderson } else { 2617eaa3783bSRichard Henderson tcg_gen_addi_reg(addr, load_gpr(ctx, rb), disp); 261896d6407fSRichard Henderson } 261996d6407fSRichard Henderson val = load_gpr(ctx, rt); 262096d6407fSRichard Henderson 262196d6407fSRichard Henderson if (a) { 2622f9f46db4SEmilio G. Cota if (tb_cflags(ctx->base.tb) & CF_PARALLEL) { 2623f9f46db4SEmilio G. Cota gen_helper_stby_e_parallel(cpu_env, addr, val); 2624f9f46db4SEmilio G. Cota } else { 262596d6407fSRichard Henderson gen_helper_stby_e(cpu_env, addr, val); 2626f9f46db4SEmilio G. Cota } 2627f9f46db4SEmilio G. Cota } else { 2628f9f46db4SEmilio G. Cota if (tb_cflags(ctx->base.tb) & CF_PARALLEL) { 2629f9f46db4SEmilio G. Cota gen_helper_stby_b_parallel(cpu_env, addr, val); 263096d6407fSRichard Henderson } else { 263196d6407fSRichard Henderson gen_helper_stby_b(cpu_env, addr, val); 263296d6407fSRichard Henderson } 2633f9f46db4SEmilio G. Cota } 263496d6407fSRichard Henderson 263596d6407fSRichard Henderson if (m) { 2636eaa3783bSRichard Henderson tcg_gen_addi_reg(addr, addr, disp); 2637eaa3783bSRichard Henderson tcg_gen_andi_reg(addr, addr, ~3); 263896d6407fSRichard Henderson save_gpr(ctx, rb, addr); 263996d6407fSRichard Henderson } 264096d6407fSRichard Henderson tcg_temp_free(addr); 264196d6407fSRichard Henderson 2642869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 264396d6407fSRichard Henderson } 264496d6407fSRichard Henderson 264596d6407fSRichard Henderson static const DisasInsn table_index_mem[] = { 264696d6407fSRichard Henderson { 0x0c001000u, 0xfc001300, trans_ld_idx_i }, /* LD[BHWD], im */ 264796d6407fSRichard Henderson { 0x0c000000u, 0xfc001300, trans_ld_idx_x }, /* LD[BHWD], rx */ 264896d6407fSRichard Henderson { 0x0c001200u, 0xfc001300, trans_st_idx_i }, /* ST[BHWD] */ 264996d6407fSRichard Henderson { 0x0c0001c0u, 0xfc0003c0, trans_ldcw }, 265096d6407fSRichard Henderson { 0x0c001300u, 0xfc0013c0, trans_stby }, 265196d6407fSRichard Henderson }; 265296d6407fSRichard Henderson 2653869051eaSRichard Henderson static DisasJumpType trans_ldil(DisasContext *ctx, uint32_t insn) 2654b2167459SRichard Henderson { 2655b2167459SRichard Henderson unsigned rt = extract32(insn, 21, 5); 2656eaa3783bSRichard Henderson target_sreg i = assemble_21(insn); 2657eaa3783bSRichard Henderson TCGv_reg tcg_rt = dest_gpr(ctx, rt); 2658b2167459SRichard Henderson 2659eaa3783bSRichard Henderson tcg_gen_movi_reg(tcg_rt, i); 2660b2167459SRichard Henderson save_gpr(ctx, rt, tcg_rt); 2661b2167459SRichard Henderson cond_free(&ctx->null_cond); 2662b2167459SRichard Henderson 2663869051eaSRichard Henderson return DISAS_NEXT; 2664b2167459SRichard Henderson } 2665b2167459SRichard Henderson 2666869051eaSRichard Henderson static DisasJumpType trans_addil(DisasContext *ctx, uint32_t insn) 2667b2167459SRichard Henderson { 2668b2167459SRichard Henderson unsigned rt = extract32(insn, 21, 5); 2669eaa3783bSRichard Henderson target_sreg i = assemble_21(insn); 2670eaa3783bSRichard Henderson TCGv_reg tcg_rt = load_gpr(ctx, rt); 2671eaa3783bSRichard Henderson TCGv_reg tcg_r1 = dest_gpr(ctx, 1); 2672b2167459SRichard Henderson 2673eaa3783bSRichard Henderson tcg_gen_addi_reg(tcg_r1, tcg_rt, i); 2674b2167459SRichard Henderson save_gpr(ctx, 1, tcg_r1); 2675b2167459SRichard Henderson cond_free(&ctx->null_cond); 2676b2167459SRichard Henderson 2677869051eaSRichard Henderson return DISAS_NEXT; 2678b2167459SRichard Henderson } 2679b2167459SRichard Henderson 2680869051eaSRichard Henderson static DisasJumpType trans_ldo(DisasContext *ctx, uint32_t insn) 2681b2167459SRichard Henderson { 2682b2167459SRichard Henderson unsigned rb = extract32(insn, 21, 5); 2683b2167459SRichard Henderson unsigned rt = extract32(insn, 16, 5); 2684eaa3783bSRichard Henderson target_sreg i = assemble_16(insn); 2685eaa3783bSRichard Henderson TCGv_reg tcg_rt = dest_gpr(ctx, rt); 2686b2167459SRichard Henderson 2687b2167459SRichard Henderson /* Special case rb == 0, for the LDI pseudo-op. 2688b2167459SRichard Henderson The COPY pseudo-op is handled for free within tcg_gen_addi_tl. */ 2689b2167459SRichard Henderson if (rb == 0) { 2690eaa3783bSRichard Henderson tcg_gen_movi_reg(tcg_rt, i); 2691b2167459SRichard Henderson } else { 2692eaa3783bSRichard Henderson tcg_gen_addi_reg(tcg_rt, cpu_gr[rb], i); 2693b2167459SRichard Henderson } 2694b2167459SRichard Henderson save_gpr(ctx, rt, tcg_rt); 2695b2167459SRichard Henderson cond_free(&ctx->null_cond); 2696b2167459SRichard Henderson 2697869051eaSRichard Henderson return DISAS_NEXT; 2698b2167459SRichard Henderson } 2699b2167459SRichard Henderson 2700869051eaSRichard Henderson static DisasJumpType trans_load(DisasContext *ctx, uint32_t insn, 270196d6407fSRichard Henderson bool is_mod, TCGMemOp mop) 270296d6407fSRichard Henderson { 270396d6407fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 270496d6407fSRichard Henderson unsigned rt = extract32(insn, 16, 5); 2705eaa3783bSRichard Henderson target_sreg i = assemble_16(insn); 270696d6407fSRichard Henderson 270796d6407fSRichard Henderson return do_load(ctx, rt, rb, 0, 0, i, is_mod ? (i < 0 ? -1 : 1) : 0, mop); 270896d6407fSRichard Henderson } 270996d6407fSRichard Henderson 2710869051eaSRichard Henderson static DisasJumpType trans_load_w(DisasContext *ctx, uint32_t insn) 271196d6407fSRichard Henderson { 271296d6407fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 271396d6407fSRichard Henderson unsigned rt = extract32(insn, 16, 5); 2714eaa3783bSRichard Henderson target_sreg i = assemble_16a(insn); 271596d6407fSRichard Henderson unsigned ext2 = extract32(insn, 1, 2); 271696d6407fSRichard Henderson 271796d6407fSRichard Henderson switch (ext2) { 271896d6407fSRichard Henderson case 0: 271996d6407fSRichard Henderson case 1: 272096d6407fSRichard Henderson /* FLDW without modification. */ 272196d6407fSRichard Henderson return do_floadw(ctx, ext2 * 32 + rt, rb, 0, 0, i, 0); 272296d6407fSRichard Henderson case 2: 272396d6407fSRichard Henderson /* LDW with modification. Note that the sign of I selects 272496d6407fSRichard Henderson post-dec vs pre-inc. */ 272596d6407fSRichard Henderson return do_load(ctx, rt, rb, 0, 0, i, (i < 0 ? 1 : -1), MO_TEUL); 272696d6407fSRichard Henderson default: 272796d6407fSRichard Henderson return gen_illegal(ctx); 272896d6407fSRichard Henderson } 272996d6407fSRichard Henderson } 273096d6407fSRichard Henderson 2731869051eaSRichard Henderson static DisasJumpType trans_fload_mod(DisasContext *ctx, uint32_t insn) 273296d6407fSRichard Henderson { 2733eaa3783bSRichard Henderson target_sreg i = assemble_16a(insn); 273496d6407fSRichard Henderson unsigned t1 = extract32(insn, 1, 1); 273596d6407fSRichard Henderson unsigned a = extract32(insn, 2, 1); 273696d6407fSRichard Henderson unsigned t0 = extract32(insn, 16, 5); 273796d6407fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 273896d6407fSRichard Henderson 273996d6407fSRichard Henderson /* FLDW with modification. */ 274096d6407fSRichard Henderson return do_floadw(ctx, t1 * 32 + t0, rb, 0, 0, i, (a ? -1 : 1)); 274196d6407fSRichard Henderson } 274296d6407fSRichard Henderson 2743869051eaSRichard Henderson static DisasJumpType trans_store(DisasContext *ctx, uint32_t insn, 274496d6407fSRichard Henderson bool is_mod, TCGMemOp mop) 274596d6407fSRichard Henderson { 274696d6407fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 274796d6407fSRichard Henderson unsigned rt = extract32(insn, 16, 5); 2748eaa3783bSRichard Henderson target_sreg i = assemble_16(insn); 274996d6407fSRichard Henderson 275096d6407fSRichard Henderson return do_store(ctx, rt, rb, i, is_mod ? (i < 0 ? -1 : 1) : 0, mop); 275196d6407fSRichard Henderson } 275296d6407fSRichard Henderson 2753869051eaSRichard Henderson static DisasJumpType trans_store_w(DisasContext *ctx, uint32_t insn) 275496d6407fSRichard Henderson { 275596d6407fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 275696d6407fSRichard Henderson unsigned rt = extract32(insn, 16, 5); 2757eaa3783bSRichard Henderson target_sreg i = assemble_16a(insn); 275896d6407fSRichard Henderson unsigned ext2 = extract32(insn, 1, 2); 275996d6407fSRichard Henderson 276096d6407fSRichard Henderson switch (ext2) { 276196d6407fSRichard Henderson case 0: 276296d6407fSRichard Henderson case 1: 276396d6407fSRichard Henderson /* FSTW without modification. */ 276496d6407fSRichard Henderson return do_fstorew(ctx, ext2 * 32 + rt, rb, 0, 0, i, 0); 276596d6407fSRichard Henderson case 2: 276696d6407fSRichard Henderson /* LDW with modification. */ 276796d6407fSRichard Henderson return do_store(ctx, rt, rb, i, (i < 0 ? 1 : -1), MO_TEUL); 276896d6407fSRichard Henderson default: 276996d6407fSRichard Henderson return gen_illegal(ctx); 277096d6407fSRichard Henderson } 277196d6407fSRichard Henderson } 277296d6407fSRichard Henderson 2773869051eaSRichard Henderson static DisasJumpType trans_fstore_mod(DisasContext *ctx, uint32_t insn) 277496d6407fSRichard Henderson { 2775eaa3783bSRichard Henderson target_sreg i = assemble_16a(insn); 277696d6407fSRichard Henderson unsigned t1 = extract32(insn, 1, 1); 277796d6407fSRichard Henderson unsigned a = extract32(insn, 2, 1); 277896d6407fSRichard Henderson unsigned t0 = extract32(insn, 16, 5); 277996d6407fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 278096d6407fSRichard Henderson 278196d6407fSRichard Henderson /* FSTW with modification. */ 278296d6407fSRichard Henderson return do_fstorew(ctx, t1 * 32 + t0, rb, 0, 0, i, (a ? -1 : 1)); 278396d6407fSRichard Henderson } 278496d6407fSRichard Henderson 2785869051eaSRichard Henderson static DisasJumpType trans_copr_w(DisasContext *ctx, uint32_t insn) 278696d6407fSRichard Henderson { 278796d6407fSRichard Henderson unsigned t0 = extract32(insn, 0, 5); 278896d6407fSRichard Henderson unsigned m = extract32(insn, 5, 1); 278996d6407fSRichard Henderson unsigned t1 = extract32(insn, 6, 1); 279096d6407fSRichard Henderson unsigned ext3 = extract32(insn, 7, 3); 279196d6407fSRichard Henderson /* unsigned cc = extract32(insn, 10, 2); */ 279296d6407fSRichard Henderson unsigned i = extract32(insn, 12, 1); 279396d6407fSRichard Henderson unsigned ua = extract32(insn, 13, 1); 279496d6407fSRichard Henderson unsigned rx = extract32(insn, 16, 5); 279596d6407fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 279696d6407fSRichard Henderson unsigned rt = t1 * 32 + t0; 279796d6407fSRichard Henderson int modify = (m ? (ua ? -1 : 1) : 0); 279896d6407fSRichard Henderson int disp, scale; 279996d6407fSRichard Henderson 280096d6407fSRichard Henderson if (i == 0) { 280196d6407fSRichard Henderson scale = (ua ? 2 : 0); 280296d6407fSRichard Henderson disp = 0; 280396d6407fSRichard Henderson modify = m; 280496d6407fSRichard Henderson } else { 280596d6407fSRichard Henderson disp = low_sextract(rx, 0, 5); 280696d6407fSRichard Henderson scale = 0; 280796d6407fSRichard Henderson rx = 0; 280896d6407fSRichard Henderson modify = (m ? (ua ? -1 : 1) : 0); 280996d6407fSRichard Henderson } 281096d6407fSRichard Henderson 281196d6407fSRichard Henderson switch (ext3) { 281296d6407fSRichard Henderson case 0: /* FLDW */ 281396d6407fSRichard Henderson return do_floadw(ctx, rt, rb, rx, scale, disp, modify); 281496d6407fSRichard Henderson case 4: /* FSTW */ 281596d6407fSRichard Henderson return do_fstorew(ctx, rt, rb, rx, scale, disp, modify); 281696d6407fSRichard Henderson } 281796d6407fSRichard Henderson return gen_illegal(ctx); 281896d6407fSRichard Henderson } 281996d6407fSRichard Henderson 2820869051eaSRichard Henderson static DisasJumpType trans_copr_dw(DisasContext *ctx, uint32_t insn) 282196d6407fSRichard Henderson { 282296d6407fSRichard Henderson unsigned rt = extract32(insn, 0, 5); 282396d6407fSRichard Henderson unsigned m = extract32(insn, 5, 1); 282496d6407fSRichard Henderson unsigned ext4 = extract32(insn, 6, 4); 282596d6407fSRichard Henderson /* unsigned cc = extract32(insn, 10, 2); */ 282696d6407fSRichard Henderson unsigned i = extract32(insn, 12, 1); 282796d6407fSRichard Henderson unsigned ua = extract32(insn, 13, 1); 282896d6407fSRichard Henderson unsigned rx = extract32(insn, 16, 5); 282996d6407fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 283096d6407fSRichard Henderson int modify = (m ? (ua ? -1 : 1) : 0); 283196d6407fSRichard Henderson int disp, scale; 283296d6407fSRichard Henderson 283396d6407fSRichard Henderson if (i == 0) { 283496d6407fSRichard Henderson scale = (ua ? 3 : 0); 283596d6407fSRichard Henderson disp = 0; 283696d6407fSRichard Henderson modify = m; 283796d6407fSRichard Henderson } else { 283896d6407fSRichard Henderson disp = low_sextract(rx, 0, 5); 283996d6407fSRichard Henderson scale = 0; 284096d6407fSRichard Henderson rx = 0; 284196d6407fSRichard Henderson modify = (m ? (ua ? -1 : 1) : 0); 284296d6407fSRichard Henderson } 284396d6407fSRichard Henderson 284496d6407fSRichard Henderson switch (ext4) { 284596d6407fSRichard Henderson case 0: /* FLDD */ 284696d6407fSRichard Henderson return do_floadd(ctx, rt, rb, rx, scale, disp, modify); 284796d6407fSRichard Henderson case 8: /* FSTD */ 284896d6407fSRichard Henderson return do_fstored(ctx, rt, rb, rx, scale, disp, modify); 284996d6407fSRichard Henderson default: 285096d6407fSRichard Henderson return gen_illegal(ctx); 285196d6407fSRichard Henderson } 285296d6407fSRichard Henderson } 285396d6407fSRichard Henderson 2854869051eaSRichard Henderson static DisasJumpType trans_cmpb(DisasContext *ctx, uint32_t insn, 285598cd9ca7SRichard Henderson bool is_true, bool is_imm, bool is_dw) 285698cd9ca7SRichard Henderson { 2857eaa3783bSRichard Henderson target_sreg disp = assemble_12(insn) * 4; 285898cd9ca7SRichard Henderson unsigned n = extract32(insn, 1, 1); 285998cd9ca7SRichard Henderson unsigned c = extract32(insn, 13, 3); 286098cd9ca7SRichard Henderson unsigned r = extract32(insn, 21, 5); 286198cd9ca7SRichard Henderson unsigned cf = c * 2 + !is_true; 2862eaa3783bSRichard Henderson TCGv_reg dest, in1, in2, sv; 286398cd9ca7SRichard Henderson DisasCond cond; 286498cd9ca7SRichard Henderson 286598cd9ca7SRichard Henderson nullify_over(ctx); 286698cd9ca7SRichard Henderson 286798cd9ca7SRichard Henderson if (is_imm) { 286898cd9ca7SRichard Henderson in1 = load_const(ctx, low_sextract(insn, 16, 5)); 286998cd9ca7SRichard Henderson } else { 287098cd9ca7SRichard Henderson in1 = load_gpr(ctx, extract32(insn, 16, 5)); 287198cd9ca7SRichard Henderson } 287298cd9ca7SRichard Henderson in2 = load_gpr(ctx, r); 287398cd9ca7SRichard Henderson dest = get_temp(ctx); 287498cd9ca7SRichard Henderson 2875eaa3783bSRichard Henderson tcg_gen_sub_reg(dest, in1, in2); 287698cd9ca7SRichard Henderson 2877f764718dSRichard Henderson sv = NULL; 287898cd9ca7SRichard Henderson if (c == 6) { 287998cd9ca7SRichard Henderson sv = do_sub_sv(ctx, dest, in1, in2); 288098cd9ca7SRichard Henderson } 288198cd9ca7SRichard Henderson 288298cd9ca7SRichard Henderson cond = do_sub_cond(cf, dest, in1, in2, sv); 288398cd9ca7SRichard Henderson return do_cbranch(ctx, disp, n, &cond); 288498cd9ca7SRichard Henderson } 288598cd9ca7SRichard Henderson 2886869051eaSRichard Henderson static DisasJumpType trans_addb(DisasContext *ctx, uint32_t insn, 288798cd9ca7SRichard Henderson bool is_true, bool is_imm) 288898cd9ca7SRichard Henderson { 2889eaa3783bSRichard Henderson target_sreg disp = assemble_12(insn) * 4; 289098cd9ca7SRichard Henderson unsigned n = extract32(insn, 1, 1); 289198cd9ca7SRichard Henderson unsigned c = extract32(insn, 13, 3); 289298cd9ca7SRichard Henderson unsigned r = extract32(insn, 21, 5); 289398cd9ca7SRichard Henderson unsigned cf = c * 2 + !is_true; 2894eaa3783bSRichard Henderson TCGv_reg dest, in1, in2, sv, cb_msb; 289598cd9ca7SRichard Henderson DisasCond cond; 289698cd9ca7SRichard Henderson 289798cd9ca7SRichard Henderson nullify_over(ctx); 289898cd9ca7SRichard Henderson 289998cd9ca7SRichard Henderson if (is_imm) { 290098cd9ca7SRichard Henderson in1 = load_const(ctx, low_sextract(insn, 16, 5)); 290198cd9ca7SRichard Henderson } else { 290298cd9ca7SRichard Henderson in1 = load_gpr(ctx, extract32(insn, 16, 5)); 290398cd9ca7SRichard Henderson } 290498cd9ca7SRichard Henderson in2 = load_gpr(ctx, r); 290598cd9ca7SRichard Henderson dest = dest_gpr(ctx, r); 2906f764718dSRichard Henderson sv = NULL; 2907f764718dSRichard Henderson cb_msb = NULL; 290898cd9ca7SRichard Henderson 290998cd9ca7SRichard Henderson switch (c) { 291098cd9ca7SRichard Henderson default: 2911eaa3783bSRichard Henderson tcg_gen_add_reg(dest, in1, in2); 291298cd9ca7SRichard Henderson break; 291398cd9ca7SRichard Henderson case 4: case 5: 291498cd9ca7SRichard Henderson cb_msb = get_temp(ctx); 2915eaa3783bSRichard Henderson tcg_gen_movi_reg(cb_msb, 0); 2916eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, in1, cb_msb, in2, cb_msb); 291798cd9ca7SRichard Henderson break; 291898cd9ca7SRichard Henderson case 6: 2919eaa3783bSRichard Henderson tcg_gen_add_reg(dest, in1, in2); 292098cd9ca7SRichard Henderson sv = do_add_sv(ctx, dest, in1, in2); 292198cd9ca7SRichard Henderson break; 292298cd9ca7SRichard Henderson } 292398cd9ca7SRichard Henderson 292498cd9ca7SRichard Henderson cond = do_cond(cf, dest, cb_msb, sv); 292598cd9ca7SRichard Henderson return do_cbranch(ctx, disp, n, &cond); 292698cd9ca7SRichard Henderson } 292798cd9ca7SRichard Henderson 2928869051eaSRichard Henderson static DisasJumpType trans_bb(DisasContext *ctx, uint32_t insn) 292998cd9ca7SRichard Henderson { 2930eaa3783bSRichard Henderson target_sreg disp = assemble_12(insn) * 4; 293198cd9ca7SRichard Henderson unsigned n = extract32(insn, 1, 1); 293298cd9ca7SRichard Henderson unsigned c = extract32(insn, 15, 1); 293398cd9ca7SRichard Henderson unsigned r = extract32(insn, 16, 5); 293498cd9ca7SRichard Henderson unsigned p = extract32(insn, 21, 5); 293598cd9ca7SRichard Henderson unsigned i = extract32(insn, 26, 1); 2936eaa3783bSRichard Henderson TCGv_reg tmp, tcg_r; 293798cd9ca7SRichard Henderson DisasCond cond; 293898cd9ca7SRichard Henderson 293998cd9ca7SRichard Henderson nullify_over(ctx); 294098cd9ca7SRichard Henderson 294198cd9ca7SRichard Henderson tmp = tcg_temp_new(); 294298cd9ca7SRichard Henderson tcg_r = load_gpr(ctx, r); 294398cd9ca7SRichard Henderson if (i) { 2944eaa3783bSRichard Henderson tcg_gen_shli_reg(tmp, tcg_r, p); 294598cd9ca7SRichard Henderson } else { 2946eaa3783bSRichard Henderson tcg_gen_shl_reg(tmp, tcg_r, cpu_sar); 294798cd9ca7SRichard Henderson } 294898cd9ca7SRichard Henderson 294998cd9ca7SRichard Henderson cond = cond_make_0(c ? TCG_COND_GE : TCG_COND_LT, tmp); 295098cd9ca7SRichard Henderson tcg_temp_free(tmp); 295198cd9ca7SRichard Henderson return do_cbranch(ctx, disp, n, &cond); 295298cd9ca7SRichard Henderson } 295398cd9ca7SRichard Henderson 2954869051eaSRichard Henderson static DisasJumpType trans_movb(DisasContext *ctx, uint32_t insn, bool is_imm) 295598cd9ca7SRichard Henderson { 2956eaa3783bSRichard Henderson target_sreg disp = assemble_12(insn) * 4; 295798cd9ca7SRichard Henderson unsigned n = extract32(insn, 1, 1); 295898cd9ca7SRichard Henderson unsigned c = extract32(insn, 13, 3); 295998cd9ca7SRichard Henderson unsigned t = extract32(insn, 16, 5); 296098cd9ca7SRichard Henderson unsigned r = extract32(insn, 21, 5); 2961eaa3783bSRichard Henderson TCGv_reg dest; 296298cd9ca7SRichard Henderson DisasCond cond; 296398cd9ca7SRichard Henderson 296498cd9ca7SRichard Henderson nullify_over(ctx); 296598cd9ca7SRichard Henderson 296698cd9ca7SRichard Henderson dest = dest_gpr(ctx, r); 296798cd9ca7SRichard Henderson if (is_imm) { 2968eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, low_sextract(t, 0, 5)); 296998cd9ca7SRichard Henderson } else if (t == 0) { 2970eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 297198cd9ca7SRichard Henderson } else { 2972eaa3783bSRichard Henderson tcg_gen_mov_reg(dest, cpu_gr[t]); 297398cd9ca7SRichard Henderson } 297498cd9ca7SRichard Henderson 297598cd9ca7SRichard Henderson cond = do_sed_cond(c, dest); 297698cd9ca7SRichard Henderson return do_cbranch(ctx, disp, n, &cond); 297798cd9ca7SRichard Henderson } 297898cd9ca7SRichard Henderson 2979869051eaSRichard Henderson static DisasJumpType trans_shrpw_sar(DisasContext *ctx, uint32_t insn, 29800b1347d2SRichard Henderson const DisasInsn *di) 29810b1347d2SRichard Henderson { 29820b1347d2SRichard Henderson unsigned rt = extract32(insn, 0, 5); 29830b1347d2SRichard Henderson unsigned c = extract32(insn, 13, 3); 29840b1347d2SRichard Henderson unsigned r1 = extract32(insn, 16, 5); 29850b1347d2SRichard Henderson unsigned r2 = extract32(insn, 21, 5); 2986eaa3783bSRichard Henderson TCGv_reg dest; 29870b1347d2SRichard Henderson 29880b1347d2SRichard Henderson if (c) { 29890b1347d2SRichard Henderson nullify_over(ctx); 29900b1347d2SRichard Henderson } 29910b1347d2SRichard Henderson 29920b1347d2SRichard Henderson dest = dest_gpr(ctx, rt); 29930b1347d2SRichard Henderson if (r1 == 0) { 2994eaa3783bSRichard Henderson tcg_gen_ext32u_reg(dest, load_gpr(ctx, r2)); 2995eaa3783bSRichard Henderson tcg_gen_shr_reg(dest, dest, cpu_sar); 29960b1347d2SRichard Henderson } else if (r1 == r2) { 29970b1347d2SRichard Henderson TCGv_i32 t32 = tcg_temp_new_i32(); 2998eaa3783bSRichard Henderson tcg_gen_trunc_reg_i32(t32, load_gpr(ctx, r2)); 29990b1347d2SRichard Henderson tcg_gen_rotr_i32(t32, t32, cpu_sar); 3000eaa3783bSRichard Henderson tcg_gen_extu_i32_reg(dest, t32); 30010b1347d2SRichard Henderson tcg_temp_free_i32(t32); 30020b1347d2SRichard Henderson } else { 30030b1347d2SRichard Henderson TCGv_i64 t = tcg_temp_new_i64(); 30040b1347d2SRichard Henderson TCGv_i64 s = tcg_temp_new_i64(); 30050b1347d2SRichard Henderson 3006eaa3783bSRichard Henderson tcg_gen_concat_reg_i64(t, load_gpr(ctx, r2), load_gpr(ctx, r1)); 3007eaa3783bSRichard Henderson tcg_gen_extu_reg_i64(s, cpu_sar); 30080b1347d2SRichard Henderson tcg_gen_shr_i64(t, t, s); 3009eaa3783bSRichard Henderson tcg_gen_trunc_i64_reg(dest, t); 30100b1347d2SRichard Henderson 30110b1347d2SRichard Henderson tcg_temp_free_i64(t); 30120b1347d2SRichard Henderson tcg_temp_free_i64(s); 30130b1347d2SRichard Henderson } 30140b1347d2SRichard Henderson save_gpr(ctx, rt, dest); 30150b1347d2SRichard Henderson 30160b1347d2SRichard Henderson /* Install the new nullification. */ 30170b1347d2SRichard Henderson cond_free(&ctx->null_cond); 30180b1347d2SRichard Henderson if (c) { 30190b1347d2SRichard Henderson ctx->null_cond = do_sed_cond(c, dest); 30200b1347d2SRichard Henderson } 3021869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 30220b1347d2SRichard Henderson } 30230b1347d2SRichard Henderson 3024869051eaSRichard Henderson static DisasJumpType trans_shrpw_imm(DisasContext *ctx, uint32_t insn, 30250b1347d2SRichard Henderson const DisasInsn *di) 30260b1347d2SRichard Henderson { 30270b1347d2SRichard Henderson unsigned rt = extract32(insn, 0, 5); 30280b1347d2SRichard Henderson unsigned cpos = extract32(insn, 5, 5); 30290b1347d2SRichard Henderson unsigned c = extract32(insn, 13, 3); 30300b1347d2SRichard Henderson unsigned r1 = extract32(insn, 16, 5); 30310b1347d2SRichard Henderson unsigned r2 = extract32(insn, 21, 5); 30320b1347d2SRichard Henderson unsigned sa = 31 - cpos; 3033eaa3783bSRichard Henderson TCGv_reg dest, t2; 30340b1347d2SRichard Henderson 30350b1347d2SRichard Henderson if (c) { 30360b1347d2SRichard Henderson nullify_over(ctx); 30370b1347d2SRichard Henderson } 30380b1347d2SRichard Henderson 30390b1347d2SRichard Henderson dest = dest_gpr(ctx, rt); 30400b1347d2SRichard Henderson t2 = load_gpr(ctx, r2); 30410b1347d2SRichard Henderson if (r1 == r2) { 30420b1347d2SRichard Henderson TCGv_i32 t32 = tcg_temp_new_i32(); 3043eaa3783bSRichard Henderson tcg_gen_trunc_reg_i32(t32, t2); 30440b1347d2SRichard Henderson tcg_gen_rotri_i32(t32, t32, sa); 3045eaa3783bSRichard Henderson tcg_gen_extu_i32_reg(dest, t32); 30460b1347d2SRichard Henderson tcg_temp_free_i32(t32); 30470b1347d2SRichard Henderson } else if (r1 == 0) { 3048eaa3783bSRichard Henderson tcg_gen_extract_reg(dest, t2, sa, 32 - sa); 30490b1347d2SRichard Henderson } else { 3050eaa3783bSRichard Henderson TCGv_reg t0 = tcg_temp_new(); 3051eaa3783bSRichard Henderson tcg_gen_extract_reg(t0, t2, sa, 32 - sa); 3052eaa3783bSRichard Henderson tcg_gen_deposit_reg(dest, t0, cpu_gr[r1], 32 - sa, sa); 30530b1347d2SRichard Henderson tcg_temp_free(t0); 30540b1347d2SRichard Henderson } 30550b1347d2SRichard Henderson save_gpr(ctx, rt, dest); 30560b1347d2SRichard Henderson 30570b1347d2SRichard Henderson /* Install the new nullification. */ 30580b1347d2SRichard Henderson cond_free(&ctx->null_cond); 30590b1347d2SRichard Henderson if (c) { 30600b1347d2SRichard Henderson ctx->null_cond = do_sed_cond(c, dest); 30610b1347d2SRichard Henderson } 3062869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 30630b1347d2SRichard Henderson } 30640b1347d2SRichard Henderson 3065869051eaSRichard Henderson static DisasJumpType trans_extrw_sar(DisasContext *ctx, uint32_t insn, 30660b1347d2SRichard Henderson const DisasInsn *di) 30670b1347d2SRichard Henderson { 30680b1347d2SRichard Henderson unsigned clen = extract32(insn, 0, 5); 30690b1347d2SRichard Henderson unsigned is_se = extract32(insn, 10, 1); 30700b1347d2SRichard Henderson unsigned c = extract32(insn, 13, 3); 30710b1347d2SRichard Henderson unsigned rt = extract32(insn, 16, 5); 30720b1347d2SRichard Henderson unsigned rr = extract32(insn, 21, 5); 30730b1347d2SRichard Henderson unsigned len = 32 - clen; 3074eaa3783bSRichard Henderson TCGv_reg dest, src, tmp; 30750b1347d2SRichard Henderson 30760b1347d2SRichard Henderson if (c) { 30770b1347d2SRichard Henderson nullify_over(ctx); 30780b1347d2SRichard Henderson } 30790b1347d2SRichard Henderson 30800b1347d2SRichard Henderson dest = dest_gpr(ctx, rt); 30810b1347d2SRichard Henderson src = load_gpr(ctx, rr); 30820b1347d2SRichard Henderson tmp = tcg_temp_new(); 30830b1347d2SRichard Henderson 30840b1347d2SRichard Henderson /* Recall that SAR is using big-endian bit numbering. */ 3085eaa3783bSRichard Henderson tcg_gen_xori_reg(tmp, cpu_sar, TARGET_REGISTER_BITS - 1); 30860b1347d2SRichard Henderson if (is_se) { 3087eaa3783bSRichard Henderson tcg_gen_sar_reg(dest, src, tmp); 3088eaa3783bSRichard Henderson tcg_gen_sextract_reg(dest, dest, 0, len); 30890b1347d2SRichard Henderson } else { 3090eaa3783bSRichard Henderson tcg_gen_shr_reg(dest, src, tmp); 3091eaa3783bSRichard Henderson tcg_gen_extract_reg(dest, dest, 0, len); 30920b1347d2SRichard Henderson } 30930b1347d2SRichard Henderson tcg_temp_free(tmp); 30940b1347d2SRichard Henderson save_gpr(ctx, rt, dest); 30950b1347d2SRichard Henderson 30960b1347d2SRichard Henderson /* Install the new nullification. */ 30970b1347d2SRichard Henderson cond_free(&ctx->null_cond); 30980b1347d2SRichard Henderson if (c) { 30990b1347d2SRichard Henderson ctx->null_cond = do_sed_cond(c, dest); 31000b1347d2SRichard Henderson } 3101869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 31020b1347d2SRichard Henderson } 31030b1347d2SRichard Henderson 3104869051eaSRichard Henderson static DisasJumpType trans_extrw_imm(DisasContext *ctx, uint32_t insn, 31050b1347d2SRichard Henderson const DisasInsn *di) 31060b1347d2SRichard Henderson { 31070b1347d2SRichard Henderson unsigned clen = extract32(insn, 0, 5); 31080b1347d2SRichard Henderson unsigned pos = extract32(insn, 5, 5); 31090b1347d2SRichard Henderson unsigned is_se = extract32(insn, 10, 1); 31100b1347d2SRichard Henderson unsigned c = extract32(insn, 13, 3); 31110b1347d2SRichard Henderson unsigned rt = extract32(insn, 16, 5); 31120b1347d2SRichard Henderson unsigned rr = extract32(insn, 21, 5); 31130b1347d2SRichard Henderson unsigned len = 32 - clen; 31140b1347d2SRichard Henderson unsigned cpos = 31 - pos; 3115eaa3783bSRichard Henderson TCGv_reg dest, src; 31160b1347d2SRichard Henderson 31170b1347d2SRichard Henderson if (c) { 31180b1347d2SRichard Henderson nullify_over(ctx); 31190b1347d2SRichard Henderson } 31200b1347d2SRichard Henderson 31210b1347d2SRichard Henderson dest = dest_gpr(ctx, rt); 31220b1347d2SRichard Henderson src = load_gpr(ctx, rr); 31230b1347d2SRichard Henderson if (is_se) { 3124eaa3783bSRichard Henderson tcg_gen_sextract_reg(dest, src, cpos, len); 31250b1347d2SRichard Henderson } else { 3126eaa3783bSRichard Henderson tcg_gen_extract_reg(dest, src, cpos, len); 31270b1347d2SRichard Henderson } 31280b1347d2SRichard Henderson save_gpr(ctx, rt, dest); 31290b1347d2SRichard Henderson 31300b1347d2SRichard Henderson /* Install the new nullification. */ 31310b1347d2SRichard Henderson cond_free(&ctx->null_cond); 31320b1347d2SRichard Henderson if (c) { 31330b1347d2SRichard Henderson ctx->null_cond = do_sed_cond(c, dest); 31340b1347d2SRichard Henderson } 3135869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 31360b1347d2SRichard Henderson } 31370b1347d2SRichard Henderson 31380b1347d2SRichard Henderson static const DisasInsn table_sh_ex[] = { 31390b1347d2SRichard Henderson { 0xd0000000u, 0xfc001fe0u, trans_shrpw_sar }, 31400b1347d2SRichard Henderson { 0xd0000800u, 0xfc001c00u, trans_shrpw_imm }, 31410b1347d2SRichard Henderson { 0xd0001000u, 0xfc001be0u, trans_extrw_sar }, 31420b1347d2SRichard Henderson { 0xd0001800u, 0xfc001800u, trans_extrw_imm }, 31430b1347d2SRichard Henderson }; 31440b1347d2SRichard Henderson 3145869051eaSRichard Henderson static DisasJumpType trans_depw_imm_c(DisasContext *ctx, uint32_t insn, 31460b1347d2SRichard Henderson const DisasInsn *di) 31470b1347d2SRichard Henderson { 31480b1347d2SRichard Henderson unsigned clen = extract32(insn, 0, 5); 31490b1347d2SRichard Henderson unsigned cpos = extract32(insn, 5, 5); 31500b1347d2SRichard Henderson unsigned nz = extract32(insn, 10, 1); 31510b1347d2SRichard Henderson unsigned c = extract32(insn, 13, 3); 3152eaa3783bSRichard Henderson target_sreg val = low_sextract(insn, 16, 5); 31530b1347d2SRichard Henderson unsigned rt = extract32(insn, 21, 5); 31540b1347d2SRichard Henderson unsigned len = 32 - clen; 3155eaa3783bSRichard Henderson target_sreg mask0, mask1; 3156eaa3783bSRichard Henderson TCGv_reg dest; 31570b1347d2SRichard Henderson 31580b1347d2SRichard Henderson if (c) { 31590b1347d2SRichard Henderson nullify_over(ctx); 31600b1347d2SRichard Henderson } 31610b1347d2SRichard Henderson if (cpos + len > 32) { 31620b1347d2SRichard Henderson len = 32 - cpos; 31630b1347d2SRichard Henderson } 31640b1347d2SRichard Henderson 31650b1347d2SRichard Henderson dest = dest_gpr(ctx, rt); 31660b1347d2SRichard Henderson mask0 = deposit64(0, cpos, len, val); 31670b1347d2SRichard Henderson mask1 = deposit64(-1, cpos, len, val); 31680b1347d2SRichard Henderson 31690b1347d2SRichard Henderson if (nz) { 3170eaa3783bSRichard Henderson TCGv_reg src = load_gpr(ctx, rt); 31710b1347d2SRichard Henderson if (mask1 != -1) { 3172eaa3783bSRichard Henderson tcg_gen_andi_reg(dest, src, mask1); 31730b1347d2SRichard Henderson src = dest; 31740b1347d2SRichard Henderson } 3175eaa3783bSRichard Henderson tcg_gen_ori_reg(dest, src, mask0); 31760b1347d2SRichard Henderson } else { 3177eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, mask0); 31780b1347d2SRichard Henderson } 31790b1347d2SRichard Henderson save_gpr(ctx, rt, dest); 31800b1347d2SRichard Henderson 31810b1347d2SRichard Henderson /* Install the new nullification. */ 31820b1347d2SRichard Henderson cond_free(&ctx->null_cond); 31830b1347d2SRichard Henderson if (c) { 31840b1347d2SRichard Henderson ctx->null_cond = do_sed_cond(c, dest); 31850b1347d2SRichard Henderson } 3186869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 31870b1347d2SRichard Henderson } 31880b1347d2SRichard Henderson 3189869051eaSRichard Henderson static DisasJumpType trans_depw_imm(DisasContext *ctx, uint32_t insn, 31900b1347d2SRichard Henderson const DisasInsn *di) 31910b1347d2SRichard Henderson { 31920b1347d2SRichard Henderson unsigned clen = extract32(insn, 0, 5); 31930b1347d2SRichard Henderson unsigned cpos = extract32(insn, 5, 5); 31940b1347d2SRichard Henderson unsigned nz = extract32(insn, 10, 1); 31950b1347d2SRichard Henderson unsigned c = extract32(insn, 13, 3); 31960b1347d2SRichard Henderson unsigned rr = extract32(insn, 16, 5); 31970b1347d2SRichard Henderson unsigned rt = extract32(insn, 21, 5); 31980b1347d2SRichard Henderson unsigned rs = nz ? rt : 0; 31990b1347d2SRichard Henderson unsigned len = 32 - clen; 3200eaa3783bSRichard Henderson TCGv_reg dest, val; 32010b1347d2SRichard Henderson 32020b1347d2SRichard Henderson if (c) { 32030b1347d2SRichard Henderson nullify_over(ctx); 32040b1347d2SRichard Henderson } 32050b1347d2SRichard Henderson if (cpos + len > 32) { 32060b1347d2SRichard Henderson len = 32 - cpos; 32070b1347d2SRichard Henderson } 32080b1347d2SRichard Henderson 32090b1347d2SRichard Henderson dest = dest_gpr(ctx, rt); 32100b1347d2SRichard Henderson val = load_gpr(ctx, rr); 32110b1347d2SRichard Henderson if (rs == 0) { 3212eaa3783bSRichard Henderson tcg_gen_deposit_z_reg(dest, val, cpos, len); 32130b1347d2SRichard Henderson } else { 3214eaa3783bSRichard Henderson tcg_gen_deposit_reg(dest, cpu_gr[rs], val, cpos, len); 32150b1347d2SRichard Henderson } 32160b1347d2SRichard Henderson save_gpr(ctx, rt, dest); 32170b1347d2SRichard Henderson 32180b1347d2SRichard Henderson /* Install the new nullification. */ 32190b1347d2SRichard Henderson cond_free(&ctx->null_cond); 32200b1347d2SRichard Henderson if (c) { 32210b1347d2SRichard Henderson ctx->null_cond = do_sed_cond(c, dest); 32220b1347d2SRichard Henderson } 3223869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 32240b1347d2SRichard Henderson } 32250b1347d2SRichard Henderson 3226869051eaSRichard Henderson static DisasJumpType trans_depw_sar(DisasContext *ctx, uint32_t insn, 32270b1347d2SRichard Henderson const DisasInsn *di) 32280b1347d2SRichard Henderson { 32290b1347d2SRichard Henderson unsigned clen = extract32(insn, 0, 5); 32300b1347d2SRichard Henderson unsigned nz = extract32(insn, 10, 1); 32310b1347d2SRichard Henderson unsigned i = extract32(insn, 12, 1); 32320b1347d2SRichard Henderson unsigned c = extract32(insn, 13, 3); 32330b1347d2SRichard Henderson unsigned rt = extract32(insn, 21, 5); 32340b1347d2SRichard Henderson unsigned rs = nz ? rt : 0; 32350b1347d2SRichard Henderson unsigned len = 32 - clen; 3236eaa3783bSRichard Henderson TCGv_reg val, mask, tmp, shift, dest; 32370b1347d2SRichard Henderson unsigned msb = 1U << (len - 1); 32380b1347d2SRichard Henderson 32390b1347d2SRichard Henderson if (c) { 32400b1347d2SRichard Henderson nullify_over(ctx); 32410b1347d2SRichard Henderson } 32420b1347d2SRichard Henderson 32430b1347d2SRichard Henderson if (i) { 32440b1347d2SRichard Henderson val = load_const(ctx, low_sextract(insn, 16, 5)); 32450b1347d2SRichard Henderson } else { 32460b1347d2SRichard Henderson val = load_gpr(ctx, extract32(insn, 16, 5)); 32470b1347d2SRichard Henderson } 32480b1347d2SRichard Henderson dest = dest_gpr(ctx, rt); 32490b1347d2SRichard Henderson shift = tcg_temp_new(); 32500b1347d2SRichard Henderson tmp = tcg_temp_new(); 32510b1347d2SRichard Henderson 32520b1347d2SRichard Henderson /* Convert big-endian bit numbering in SAR to left-shift. */ 3253eaa3783bSRichard Henderson tcg_gen_xori_reg(shift, cpu_sar, TARGET_REGISTER_BITS - 1); 32540b1347d2SRichard Henderson 3255eaa3783bSRichard Henderson mask = tcg_const_reg(msb + (msb - 1)); 3256eaa3783bSRichard Henderson tcg_gen_and_reg(tmp, val, mask); 32570b1347d2SRichard Henderson if (rs) { 3258eaa3783bSRichard Henderson tcg_gen_shl_reg(mask, mask, shift); 3259eaa3783bSRichard Henderson tcg_gen_shl_reg(tmp, tmp, shift); 3260eaa3783bSRichard Henderson tcg_gen_andc_reg(dest, cpu_gr[rs], mask); 3261eaa3783bSRichard Henderson tcg_gen_or_reg(dest, dest, tmp); 32620b1347d2SRichard Henderson } else { 3263eaa3783bSRichard Henderson tcg_gen_shl_reg(dest, tmp, shift); 32640b1347d2SRichard Henderson } 32650b1347d2SRichard Henderson tcg_temp_free(shift); 32660b1347d2SRichard Henderson tcg_temp_free(mask); 32670b1347d2SRichard Henderson tcg_temp_free(tmp); 32680b1347d2SRichard Henderson save_gpr(ctx, rt, dest); 32690b1347d2SRichard Henderson 32700b1347d2SRichard Henderson /* Install the new nullification. */ 32710b1347d2SRichard Henderson cond_free(&ctx->null_cond); 32720b1347d2SRichard Henderson if (c) { 32730b1347d2SRichard Henderson ctx->null_cond = do_sed_cond(c, dest); 32740b1347d2SRichard Henderson } 3275869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 32760b1347d2SRichard Henderson } 32770b1347d2SRichard Henderson 32780b1347d2SRichard Henderson static const DisasInsn table_depw[] = { 32790b1347d2SRichard Henderson { 0xd4000000u, 0xfc000be0u, trans_depw_sar }, 32800b1347d2SRichard Henderson { 0xd4000800u, 0xfc001800u, trans_depw_imm }, 32810b1347d2SRichard Henderson { 0xd4001800u, 0xfc001800u, trans_depw_imm_c }, 32820b1347d2SRichard Henderson }; 32830b1347d2SRichard Henderson 3284869051eaSRichard Henderson static DisasJumpType trans_be(DisasContext *ctx, uint32_t insn, bool is_l) 328598cd9ca7SRichard Henderson { 328698cd9ca7SRichard Henderson unsigned n = extract32(insn, 1, 1); 328798cd9ca7SRichard Henderson unsigned b = extract32(insn, 21, 5); 3288eaa3783bSRichard Henderson target_sreg disp = assemble_17(insn); 328998cd9ca7SRichard Henderson 329098cd9ca7SRichard Henderson /* unsigned s = low_uextract(insn, 13, 3); */ 329198cd9ca7SRichard Henderson /* ??? It seems like there should be a good way of using 329298cd9ca7SRichard Henderson "be disp(sr2, r0)", the canonical gateway entry mechanism 329398cd9ca7SRichard Henderson to our advantage. But that appears to be inconvenient to 329498cd9ca7SRichard Henderson manage along side branch delay slots. Therefore we handle 329598cd9ca7SRichard Henderson entry into the gateway page via absolute address. */ 329698cd9ca7SRichard Henderson 329798cd9ca7SRichard Henderson /* Since we don't implement spaces, just branch. Do notice the special 329898cd9ca7SRichard Henderson case of "be disp(*,r0)" using a direct branch to disp, so that we can 329998cd9ca7SRichard Henderson goto_tb to the TB containing the syscall. */ 330098cd9ca7SRichard Henderson if (b == 0) { 330198cd9ca7SRichard Henderson return do_dbranch(ctx, disp, is_l ? 31 : 0, n); 330298cd9ca7SRichard Henderson } else { 3303eaa3783bSRichard Henderson TCGv_reg tmp = get_temp(ctx); 3304eaa3783bSRichard Henderson tcg_gen_addi_reg(tmp, load_gpr(ctx, b), disp); 330598cd9ca7SRichard Henderson return do_ibranch(ctx, tmp, is_l ? 31 : 0, n); 330698cd9ca7SRichard Henderson } 330798cd9ca7SRichard Henderson } 330898cd9ca7SRichard Henderson 3309869051eaSRichard Henderson static DisasJumpType trans_bl(DisasContext *ctx, uint32_t insn, 331098cd9ca7SRichard Henderson const DisasInsn *di) 331198cd9ca7SRichard Henderson { 331298cd9ca7SRichard Henderson unsigned n = extract32(insn, 1, 1); 331398cd9ca7SRichard Henderson unsigned link = extract32(insn, 21, 5); 3314eaa3783bSRichard Henderson target_sreg disp = assemble_17(insn); 331598cd9ca7SRichard Henderson 331698cd9ca7SRichard Henderson return do_dbranch(ctx, iaoq_dest(ctx, disp), link, n); 331798cd9ca7SRichard Henderson } 331898cd9ca7SRichard Henderson 3319869051eaSRichard Henderson static DisasJumpType trans_bl_long(DisasContext *ctx, uint32_t insn, 332098cd9ca7SRichard Henderson const DisasInsn *di) 332198cd9ca7SRichard Henderson { 332298cd9ca7SRichard Henderson unsigned n = extract32(insn, 1, 1); 3323eaa3783bSRichard Henderson target_sreg disp = assemble_22(insn); 332498cd9ca7SRichard Henderson 332598cd9ca7SRichard Henderson return do_dbranch(ctx, iaoq_dest(ctx, disp), 2, n); 332698cd9ca7SRichard Henderson } 332798cd9ca7SRichard Henderson 3328869051eaSRichard Henderson static DisasJumpType trans_blr(DisasContext *ctx, uint32_t insn, 332998cd9ca7SRichard Henderson const DisasInsn *di) 333098cd9ca7SRichard Henderson { 333198cd9ca7SRichard Henderson unsigned n = extract32(insn, 1, 1); 333298cd9ca7SRichard Henderson unsigned rx = extract32(insn, 16, 5); 333398cd9ca7SRichard Henderson unsigned link = extract32(insn, 21, 5); 3334eaa3783bSRichard Henderson TCGv_reg tmp = get_temp(ctx); 333598cd9ca7SRichard Henderson 3336eaa3783bSRichard Henderson tcg_gen_shli_reg(tmp, load_gpr(ctx, rx), 3); 3337eaa3783bSRichard Henderson tcg_gen_addi_reg(tmp, tmp, ctx->iaoq_f + 8); 333898cd9ca7SRichard Henderson return do_ibranch(ctx, tmp, link, n); 333998cd9ca7SRichard Henderson } 334098cd9ca7SRichard Henderson 3341869051eaSRichard Henderson static DisasJumpType trans_bv(DisasContext *ctx, uint32_t insn, 334298cd9ca7SRichard Henderson const DisasInsn *di) 334398cd9ca7SRichard Henderson { 334498cd9ca7SRichard Henderson unsigned n = extract32(insn, 1, 1); 334598cd9ca7SRichard Henderson unsigned rx = extract32(insn, 16, 5); 334698cd9ca7SRichard Henderson unsigned rb = extract32(insn, 21, 5); 3347eaa3783bSRichard Henderson TCGv_reg dest; 334898cd9ca7SRichard Henderson 334998cd9ca7SRichard Henderson if (rx == 0) { 335098cd9ca7SRichard Henderson dest = load_gpr(ctx, rb); 335198cd9ca7SRichard Henderson } else { 335298cd9ca7SRichard Henderson dest = get_temp(ctx); 3353eaa3783bSRichard Henderson tcg_gen_shli_reg(dest, load_gpr(ctx, rx), 3); 3354eaa3783bSRichard Henderson tcg_gen_add_reg(dest, dest, load_gpr(ctx, rb)); 335598cd9ca7SRichard Henderson } 335698cd9ca7SRichard Henderson return do_ibranch(ctx, dest, 0, n); 335798cd9ca7SRichard Henderson } 335898cd9ca7SRichard Henderson 3359869051eaSRichard Henderson static DisasJumpType trans_bve(DisasContext *ctx, uint32_t insn, 336098cd9ca7SRichard Henderson const DisasInsn *di) 336198cd9ca7SRichard Henderson { 336298cd9ca7SRichard Henderson unsigned n = extract32(insn, 1, 1); 336398cd9ca7SRichard Henderson unsigned rb = extract32(insn, 21, 5); 336498cd9ca7SRichard Henderson unsigned link = extract32(insn, 13, 1) ? 2 : 0; 336598cd9ca7SRichard Henderson 336698cd9ca7SRichard Henderson return do_ibranch(ctx, load_gpr(ctx, rb), link, n); 336798cd9ca7SRichard Henderson } 336898cd9ca7SRichard Henderson 336998cd9ca7SRichard Henderson static const DisasInsn table_branch[] = { 337098cd9ca7SRichard Henderson { 0xe8000000u, 0xfc006000u, trans_bl }, /* B,L and B,L,PUSH */ 337198cd9ca7SRichard Henderson { 0xe800a000u, 0xfc00e000u, trans_bl_long }, 337298cd9ca7SRichard Henderson { 0xe8004000u, 0xfc00fffdu, trans_blr }, 337398cd9ca7SRichard Henderson { 0xe800c000u, 0xfc00fffdu, trans_bv }, 337498cd9ca7SRichard Henderson { 0xe800d000u, 0xfc00dffcu, trans_bve }, 337598cd9ca7SRichard Henderson }; 337698cd9ca7SRichard Henderson 3377869051eaSRichard Henderson static DisasJumpType trans_fop_wew_0c(DisasContext *ctx, uint32_t insn, 3378ebe9383cSRichard Henderson const DisasInsn *di) 3379ebe9383cSRichard Henderson { 3380ebe9383cSRichard Henderson unsigned rt = extract32(insn, 0, 5); 3381ebe9383cSRichard Henderson unsigned ra = extract32(insn, 21, 5); 3382eff235ebSPaolo Bonzini return do_fop_wew(ctx, rt, ra, di->f.wew); 3383ebe9383cSRichard Henderson } 3384ebe9383cSRichard Henderson 3385869051eaSRichard Henderson static DisasJumpType trans_fop_wew_0e(DisasContext *ctx, uint32_t insn, 3386ebe9383cSRichard Henderson const DisasInsn *di) 3387ebe9383cSRichard Henderson { 3388ebe9383cSRichard Henderson unsigned rt = assemble_rt64(insn); 3389ebe9383cSRichard Henderson unsigned ra = assemble_ra64(insn); 3390eff235ebSPaolo Bonzini return do_fop_wew(ctx, rt, ra, di->f.wew); 3391ebe9383cSRichard Henderson } 3392ebe9383cSRichard Henderson 3393869051eaSRichard Henderson static DisasJumpType trans_fop_ded(DisasContext *ctx, uint32_t insn, 3394ebe9383cSRichard Henderson const DisasInsn *di) 3395ebe9383cSRichard Henderson { 3396ebe9383cSRichard Henderson unsigned rt = extract32(insn, 0, 5); 3397ebe9383cSRichard Henderson unsigned ra = extract32(insn, 21, 5); 3398eff235ebSPaolo Bonzini return do_fop_ded(ctx, rt, ra, di->f.ded); 3399ebe9383cSRichard Henderson } 3400ebe9383cSRichard Henderson 3401869051eaSRichard Henderson static DisasJumpType trans_fop_wed_0c(DisasContext *ctx, uint32_t insn, 3402ebe9383cSRichard Henderson const DisasInsn *di) 3403ebe9383cSRichard Henderson { 3404ebe9383cSRichard Henderson unsigned rt = extract32(insn, 0, 5); 3405ebe9383cSRichard Henderson unsigned ra = extract32(insn, 21, 5); 3406eff235ebSPaolo Bonzini return do_fop_wed(ctx, rt, ra, di->f.wed); 3407ebe9383cSRichard Henderson } 3408ebe9383cSRichard Henderson 3409869051eaSRichard Henderson static DisasJumpType trans_fop_wed_0e(DisasContext *ctx, uint32_t insn, 3410ebe9383cSRichard Henderson const DisasInsn *di) 3411ebe9383cSRichard Henderson { 3412ebe9383cSRichard Henderson unsigned rt = assemble_rt64(insn); 3413ebe9383cSRichard Henderson unsigned ra = extract32(insn, 21, 5); 3414eff235ebSPaolo Bonzini return do_fop_wed(ctx, rt, ra, di->f.wed); 3415ebe9383cSRichard Henderson } 3416ebe9383cSRichard Henderson 3417869051eaSRichard Henderson static DisasJumpType trans_fop_dew_0c(DisasContext *ctx, uint32_t insn, 3418ebe9383cSRichard Henderson const DisasInsn *di) 3419ebe9383cSRichard Henderson { 3420ebe9383cSRichard Henderson unsigned rt = extract32(insn, 0, 5); 3421ebe9383cSRichard Henderson unsigned ra = extract32(insn, 21, 5); 3422eff235ebSPaolo Bonzini return do_fop_dew(ctx, rt, ra, di->f.dew); 3423ebe9383cSRichard Henderson } 3424ebe9383cSRichard Henderson 3425869051eaSRichard Henderson static DisasJumpType trans_fop_dew_0e(DisasContext *ctx, uint32_t insn, 3426ebe9383cSRichard Henderson const DisasInsn *di) 3427ebe9383cSRichard Henderson { 3428ebe9383cSRichard Henderson unsigned rt = extract32(insn, 0, 5); 3429ebe9383cSRichard Henderson unsigned ra = assemble_ra64(insn); 3430eff235ebSPaolo Bonzini return do_fop_dew(ctx, rt, ra, di->f.dew); 3431ebe9383cSRichard Henderson } 3432ebe9383cSRichard Henderson 3433869051eaSRichard Henderson static DisasJumpType trans_fop_weww_0c(DisasContext *ctx, uint32_t insn, 3434ebe9383cSRichard Henderson const DisasInsn *di) 3435ebe9383cSRichard Henderson { 3436ebe9383cSRichard Henderson unsigned rt = extract32(insn, 0, 5); 3437ebe9383cSRichard Henderson unsigned rb = extract32(insn, 16, 5); 3438ebe9383cSRichard Henderson unsigned ra = extract32(insn, 21, 5); 3439eff235ebSPaolo Bonzini return do_fop_weww(ctx, rt, ra, rb, di->f.weww); 3440ebe9383cSRichard Henderson } 3441ebe9383cSRichard Henderson 3442869051eaSRichard Henderson static DisasJumpType trans_fop_weww_0e(DisasContext *ctx, uint32_t insn, 3443ebe9383cSRichard Henderson const DisasInsn *di) 3444ebe9383cSRichard Henderson { 3445ebe9383cSRichard Henderson unsigned rt = assemble_rt64(insn); 3446ebe9383cSRichard Henderson unsigned rb = assemble_rb64(insn); 3447ebe9383cSRichard Henderson unsigned ra = assemble_ra64(insn); 3448eff235ebSPaolo Bonzini return do_fop_weww(ctx, rt, ra, rb, di->f.weww); 3449ebe9383cSRichard Henderson } 3450ebe9383cSRichard Henderson 3451869051eaSRichard Henderson static DisasJumpType trans_fop_dedd(DisasContext *ctx, uint32_t insn, 3452ebe9383cSRichard Henderson const DisasInsn *di) 3453ebe9383cSRichard Henderson { 3454ebe9383cSRichard Henderson unsigned rt = extract32(insn, 0, 5); 3455ebe9383cSRichard Henderson unsigned rb = extract32(insn, 16, 5); 3456ebe9383cSRichard Henderson unsigned ra = extract32(insn, 21, 5); 3457eff235ebSPaolo Bonzini return do_fop_dedd(ctx, rt, ra, rb, di->f.dedd); 3458ebe9383cSRichard Henderson } 3459ebe9383cSRichard Henderson 3460ebe9383cSRichard Henderson static void gen_fcpy_s(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 3461ebe9383cSRichard Henderson { 3462ebe9383cSRichard Henderson tcg_gen_mov_i32(dst, src); 3463ebe9383cSRichard Henderson } 3464ebe9383cSRichard Henderson 3465ebe9383cSRichard Henderson static void gen_fcpy_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 3466ebe9383cSRichard Henderson { 3467ebe9383cSRichard Henderson tcg_gen_mov_i64(dst, src); 3468ebe9383cSRichard Henderson } 3469ebe9383cSRichard Henderson 3470ebe9383cSRichard Henderson static void gen_fabs_s(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 3471ebe9383cSRichard Henderson { 3472ebe9383cSRichard Henderson tcg_gen_andi_i32(dst, src, INT32_MAX); 3473ebe9383cSRichard Henderson } 3474ebe9383cSRichard Henderson 3475ebe9383cSRichard Henderson static void gen_fabs_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 3476ebe9383cSRichard Henderson { 3477ebe9383cSRichard Henderson tcg_gen_andi_i64(dst, src, INT64_MAX); 3478ebe9383cSRichard Henderson } 3479ebe9383cSRichard Henderson 3480ebe9383cSRichard Henderson static void gen_fneg_s(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 3481ebe9383cSRichard Henderson { 3482ebe9383cSRichard Henderson tcg_gen_xori_i32(dst, src, INT32_MIN); 3483ebe9383cSRichard Henderson } 3484ebe9383cSRichard Henderson 3485ebe9383cSRichard Henderson static void gen_fneg_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 3486ebe9383cSRichard Henderson { 3487ebe9383cSRichard Henderson tcg_gen_xori_i64(dst, src, INT64_MIN); 3488ebe9383cSRichard Henderson } 3489ebe9383cSRichard Henderson 3490ebe9383cSRichard Henderson static void gen_fnegabs_s(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 3491ebe9383cSRichard Henderson { 3492ebe9383cSRichard Henderson tcg_gen_ori_i32(dst, src, INT32_MIN); 3493ebe9383cSRichard Henderson } 3494ebe9383cSRichard Henderson 3495ebe9383cSRichard Henderson static void gen_fnegabs_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 3496ebe9383cSRichard Henderson { 3497ebe9383cSRichard Henderson tcg_gen_ori_i64(dst, src, INT64_MIN); 3498ebe9383cSRichard Henderson } 3499ebe9383cSRichard Henderson 3500869051eaSRichard Henderson static DisasJumpType do_fcmp_s(DisasContext *ctx, unsigned ra, unsigned rb, 3501ebe9383cSRichard Henderson unsigned y, unsigned c) 3502ebe9383cSRichard Henderson { 3503ebe9383cSRichard Henderson TCGv_i32 ta, tb, tc, ty; 3504ebe9383cSRichard Henderson 3505ebe9383cSRichard Henderson nullify_over(ctx); 3506ebe9383cSRichard Henderson 3507ebe9383cSRichard Henderson ta = load_frw0_i32(ra); 3508ebe9383cSRichard Henderson tb = load_frw0_i32(rb); 3509ebe9383cSRichard Henderson ty = tcg_const_i32(y); 3510ebe9383cSRichard Henderson tc = tcg_const_i32(c); 3511ebe9383cSRichard Henderson 3512ebe9383cSRichard Henderson gen_helper_fcmp_s(cpu_env, ta, tb, ty, tc); 3513ebe9383cSRichard Henderson 3514ebe9383cSRichard Henderson tcg_temp_free_i32(ta); 3515ebe9383cSRichard Henderson tcg_temp_free_i32(tb); 3516ebe9383cSRichard Henderson tcg_temp_free_i32(ty); 3517ebe9383cSRichard Henderson tcg_temp_free_i32(tc); 3518ebe9383cSRichard Henderson 3519869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 3520ebe9383cSRichard Henderson } 3521ebe9383cSRichard Henderson 3522869051eaSRichard Henderson static DisasJumpType trans_fcmp_s_0c(DisasContext *ctx, uint32_t insn, 3523ebe9383cSRichard Henderson const DisasInsn *di) 3524ebe9383cSRichard Henderson { 3525ebe9383cSRichard Henderson unsigned c = extract32(insn, 0, 5); 3526ebe9383cSRichard Henderson unsigned y = extract32(insn, 13, 3); 3527ebe9383cSRichard Henderson unsigned rb = extract32(insn, 16, 5); 3528ebe9383cSRichard Henderson unsigned ra = extract32(insn, 21, 5); 3529ebe9383cSRichard Henderson return do_fcmp_s(ctx, ra, rb, y, c); 3530ebe9383cSRichard Henderson } 3531ebe9383cSRichard Henderson 3532869051eaSRichard Henderson static DisasJumpType trans_fcmp_s_0e(DisasContext *ctx, uint32_t insn, 3533ebe9383cSRichard Henderson const DisasInsn *di) 3534ebe9383cSRichard Henderson { 3535ebe9383cSRichard Henderson unsigned c = extract32(insn, 0, 5); 3536ebe9383cSRichard Henderson unsigned y = extract32(insn, 13, 3); 3537ebe9383cSRichard Henderson unsigned rb = assemble_rb64(insn); 3538ebe9383cSRichard Henderson unsigned ra = assemble_ra64(insn); 3539ebe9383cSRichard Henderson return do_fcmp_s(ctx, ra, rb, y, c); 3540ebe9383cSRichard Henderson } 3541ebe9383cSRichard Henderson 3542869051eaSRichard Henderson static DisasJumpType trans_fcmp_d(DisasContext *ctx, uint32_t insn, 3543ebe9383cSRichard Henderson const DisasInsn *di) 3544ebe9383cSRichard Henderson { 3545ebe9383cSRichard Henderson unsigned c = extract32(insn, 0, 5); 3546ebe9383cSRichard Henderson unsigned y = extract32(insn, 13, 3); 3547ebe9383cSRichard Henderson unsigned rb = extract32(insn, 16, 5); 3548ebe9383cSRichard Henderson unsigned ra = extract32(insn, 21, 5); 3549ebe9383cSRichard Henderson TCGv_i64 ta, tb; 3550ebe9383cSRichard Henderson TCGv_i32 tc, ty; 3551ebe9383cSRichard Henderson 3552ebe9383cSRichard Henderson nullify_over(ctx); 3553ebe9383cSRichard Henderson 3554ebe9383cSRichard Henderson ta = load_frd0(ra); 3555ebe9383cSRichard Henderson tb = load_frd0(rb); 3556ebe9383cSRichard Henderson ty = tcg_const_i32(y); 3557ebe9383cSRichard Henderson tc = tcg_const_i32(c); 3558ebe9383cSRichard Henderson 3559ebe9383cSRichard Henderson gen_helper_fcmp_d(cpu_env, ta, tb, ty, tc); 3560ebe9383cSRichard Henderson 3561ebe9383cSRichard Henderson tcg_temp_free_i64(ta); 3562ebe9383cSRichard Henderson tcg_temp_free_i64(tb); 3563ebe9383cSRichard Henderson tcg_temp_free_i32(ty); 3564ebe9383cSRichard Henderson tcg_temp_free_i32(tc); 3565ebe9383cSRichard Henderson 3566869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 3567ebe9383cSRichard Henderson } 3568ebe9383cSRichard Henderson 3569869051eaSRichard Henderson static DisasJumpType trans_ftest_t(DisasContext *ctx, uint32_t insn, 3570ebe9383cSRichard Henderson const DisasInsn *di) 3571ebe9383cSRichard Henderson { 3572ebe9383cSRichard Henderson unsigned y = extract32(insn, 13, 3); 3573ebe9383cSRichard Henderson unsigned cbit = (y ^ 1) - 1; 3574eaa3783bSRichard Henderson TCGv_reg t; 3575ebe9383cSRichard Henderson 3576ebe9383cSRichard Henderson nullify_over(ctx); 3577ebe9383cSRichard Henderson 3578ebe9383cSRichard Henderson t = tcg_temp_new(); 3579eaa3783bSRichard Henderson tcg_gen_ld32u_reg(t, cpu_env, offsetof(CPUHPPAState, fr0_shadow)); 3580eaa3783bSRichard Henderson tcg_gen_extract_reg(t, t, 21 - cbit, 1); 3581ebe9383cSRichard Henderson ctx->null_cond = cond_make_0(TCG_COND_NE, t); 3582ebe9383cSRichard Henderson tcg_temp_free(t); 3583ebe9383cSRichard Henderson 3584869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 3585ebe9383cSRichard Henderson } 3586ebe9383cSRichard Henderson 3587869051eaSRichard Henderson static DisasJumpType trans_ftest_q(DisasContext *ctx, uint32_t insn, 3588ebe9383cSRichard Henderson const DisasInsn *di) 3589ebe9383cSRichard Henderson { 3590ebe9383cSRichard Henderson unsigned c = extract32(insn, 0, 5); 3591ebe9383cSRichard Henderson int mask; 3592ebe9383cSRichard Henderson bool inv = false; 3593eaa3783bSRichard Henderson TCGv_reg t; 3594ebe9383cSRichard Henderson 3595ebe9383cSRichard Henderson nullify_over(ctx); 3596ebe9383cSRichard Henderson 3597ebe9383cSRichard Henderson t = tcg_temp_new(); 3598eaa3783bSRichard Henderson tcg_gen_ld32u_reg(t, cpu_env, offsetof(CPUHPPAState, fr0_shadow)); 3599ebe9383cSRichard Henderson 3600ebe9383cSRichard Henderson switch (c) { 3601ebe9383cSRichard Henderson case 0: /* simple */ 3602eaa3783bSRichard Henderson tcg_gen_andi_reg(t, t, 0x4000000); 3603ebe9383cSRichard Henderson ctx->null_cond = cond_make_0(TCG_COND_NE, t); 3604ebe9383cSRichard Henderson goto done; 3605ebe9383cSRichard Henderson case 2: /* rej */ 3606ebe9383cSRichard Henderson inv = true; 3607ebe9383cSRichard Henderson /* fallthru */ 3608ebe9383cSRichard Henderson case 1: /* acc */ 3609ebe9383cSRichard Henderson mask = 0x43ff800; 3610ebe9383cSRichard Henderson break; 3611ebe9383cSRichard Henderson case 6: /* rej8 */ 3612ebe9383cSRichard Henderson inv = true; 3613ebe9383cSRichard Henderson /* fallthru */ 3614ebe9383cSRichard Henderson case 5: /* acc8 */ 3615ebe9383cSRichard Henderson mask = 0x43f8000; 3616ebe9383cSRichard Henderson break; 3617ebe9383cSRichard Henderson case 9: /* acc6 */ 3618ebe9383cSRichard Henderson mask = 0x43e0000; 3619ebe9383cSRichard Henderson break; 3620ebe9383cSRichard Henderson case 13: /* acc4 */ 3621ebe9383cSRichard Henderson mask = 0x4380000; 3622ebe9383cSRichard Henderson break; 3623ebe9383cSRichard Henderson case 17: /* acc2 */ 3624ebe9383cSRichard Henderson mask = 0x4200000; 3625ebe9383cSRichard Henderson break; 3626ebe9383cSRichard Henderson default: 3627ebe9383cSRichard Henderson return gen_illegal(ctx); 3628ebe9383cSRichard Henderson } 3629ebe9383cSRichard Henderson if (inv) { 3630eaa3783bSRichard Henderson TCGv_reg c = load_const(ctx, mask); 3631eaa3783bSRichard Henderson tcg_gen_or_reg(t, t, c); 3632ebe9383cSRichard Henderson ctx->null_cond = cond_make(TCG_COND_EQ, t, c); 3633ebe9383cSRichard Henderson } else { 3634eaa3783bSRichard Henderson tcg_gen_andi_reg(t, t, mask); 3635ebe9383cSRichard Henderson ctx->null_cond = cond_make_0(TCG_COND_EQ, t); 3636ebe9383cSRichard Henderson } 3637ebe9383cSRichard Henderson done: 3638869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 3639ebe9383cSRichard Henderson } 3640ebe9383cSRichard Henderson 3641869051eaSRichard Henderson static DisasJumpType trans_xmpyu(DisasContext *ctx, uint32_t insn, 3642ebe9383cSRichard Henderson const DisasInsn *di) 3643ebe9383cSRichard Henderson { 3644ebe9383cSRichard Henderson unsigned rt = extract32(insn, 0, 5); 3645ebe9383cSRichard Henderson unsigned rb = assemble_rb64(insn); 3646ebe9383cSRichard Henderson unsigned ra = assemble_ra64(insn); 3647ebe9383cSRichard Henderson TCGv_i64 a, b; 3648ebe9383cSRichard Henderson 3649ebe9383cSRichard Henderson nullify_over(ctx); 3650ebe9383cSRichard Henderson 3651ebe9383cSRichard Henderson a = load_frw0_i64(ra); 3652ebe9383cSRichard Henderson b = load_frw0_i64(rb); 3653ebe9383cSRichard Henderson tcg_gen_mul_i64(a, a, b); 3654ebe9383cSRichard Henderson save_frd(rt, a); 3655ebe9383cSRichard Henderson tcg_temp_free_i64(a); 3656ebe9383cSRichard Henderson tcg_temp_free_i64(b); 3657ebe9383cSRichard Henderson 3658869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 3659ebe9383cSRichard Henderson } 3660ebe9383cSRichard Henderson 3661eff235ebSPaolo Bonzini #define FOP_DED trans_fop_ded, .f.ded 3662eff235ebSPaolo Bonzini #define FOP_DEDD trans_fop_dedd, .f.dedd 3663ebe9383cSRichard Henderson 3664eff235ebSPaolo Bonzini #define FOP_WEW trans_fop_wew_0c, .f.wew 3665eff235ebSPaolo Bonzini #define FOP_DEW trans_fop_dew_0c, .f.dew 3666eff235ebSPaolo Bonzini #define FOP_WED trans_fop_wed_0c, .f.wed 3667eff235ebSPaolo Bonzini #define FOP_WEWW trans_fop_weww_0c, .f.weww 3668ebe9383cSRichard Henderson 3669ebe9383cSRichard Henderson static const DisasInsn table_float_0c[] = { 3670ebe9383cSRichard Henderson /* floating point class zero */ 3671ebe9383cSRichard Henderson { 0x30004000, 0xfc1fffe0, FOP_WEW = gen_fcpy_s }, 3672ebe9383cSRichard Henderson { 0x30006000, 0xfc1fffe0, FOP_WEW = gen_fabs_s }, 3673ebe9383cSRichard Henderson { 0x30008000, 0xfc1fffe0, FOP_WEW = gen_helper_fsqrt_s }, 3674ebe9383cSRichard Henderson { 0x3000a000, 0xfc1fffe0, FOP_WEW = gen_helper_frnd_s }, 3675ebe9383cSRichard Henderson { 0x3000c000, 0xfc1fffe0, FOP_WEW = gen_fneg_s }, 3676ebe9383cSRichard Henderson { 0x3000e000, 0xfc1fffe0, FOP_WEW = gen_fnegabs_s }, 3677ebe9383cSRichard Henderson 3678ebe9383cSRichard Henderson { 0x30004800, 0xfc1fffe0, FOP_DED = gen_fcpy_d }, 3679ebe9383cSRichard Henderson { 0x30006800, 0xfc1fffe0, FOP_DED = gen_fabs_d }, 3680ebe9383cSRichard Henderson { 0x30008800, 0xfc1fffe0, FOP_DED = gen_helper_fsqrt_d }, 3681ebe9383cSRichard Henderson { 0x3000a800, 0xfc1fffe0, FOP_DED = gen_helper_frnd_d }, 3682ebe9383cSRichard Henderson { 0x3000c800, 0xfc1fffe0, FOP_DED = gen_fneg_d }, 3683ebe9383cSRichard Henderson { 0x3000e800, 0xfc1fffe0, FOP_DED = gen_fnegabs_d }, 3684ebe9383cSRichard Henderson 3685ebe9383cSRichard Henderson /* floating point class three */ 3686ebe9383cSRichard Henderson { 0x30000600, 0xfc00ffe0, FOP_WEWW = gen_helper_fadd_s }, 3687ebe9383cSRichard Henderson { 0x30002600, 0xfc00ffe0, FOP_WEWW = gen_helper_fsub_s }, 3688ebe9383cSRichard Henderson { 0x30004600, 0xfc00ffe0, FOP_WEWW = gen_helper_fmpy_s }, 3689ebe9383cSRichard Henderson { 0x30006600, 0xfc00ffe0, FOP_WEWW = gen_helper_fdiv_s }, 3690ebe9383cSRichard Henderson 3691ebe9383cSRichard Henderson { 0x30000e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fadd_d }, 3692ebe9383cSRichard Henderson { 0x30002e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fsub_d }, 3693ebe9383cSRichard Henderson { 0x30004e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fmpy_d }, 3694ebe9383cSRichard Henderson { 0x30006e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fdiv_d }, 3695ebe9383cSRichard Henderson 3696ebe9383cSRichard Henderson /* floating point class one */ 3697ebe9383cSRichard Henderson /* float/float */ 3698ebe9383cSRichard Henderson { 0x30000a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_d_s }, 3699ebe9383cSRichard Henderson { 0x30002200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_s_d }, 3700ebe9383cSRichard Henderson /* int/float */ 3701ebe9383cSRichard Henderson { 0x30008200, 0xfc1fffe0, FOP_WEW = gen_helper_fcnv_w_s }, 3702ebe9383cSRichard Henderson { 0x30008a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_dw_s }, 3703ebe9383cSRichard Henderson { 0x3000a200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_w_d }, 3704ebe9383cSRichard Henderson { 0x3000aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_dw_d }, 3705ebe9383cSRichard Henderson /* float/int */ 3706ebe9383cSRichard Henderson { 0x30010200, 0xfc1fffe0, FOP_WEW = gen_helper_fcnv_s_w }, 3707ebe9383cSRichard Henderson { 0x30010a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_d_w }, 3708ebe9383cSRichard Henderson { 0x30012200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_s_dw }, 3709ebe9383cSRichard Henderson { 0x30012a00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_d_dw }, 3710ebe9383cSRichard Henderson /* float/int truncate */ 3711ebe9383cSRichard Henderson { 0x30018200, 0xfc1fffe0, FOP_WEW = gen_helper_fcnv_t_s_w }, 3712ebe9383cSRichard Henderson { 0x30018a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_t_d_w }, 3713ebe9383cSRichard Henderson { 0x3001a200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_t_s_dw }, 3714ebe9383cSRichard Henderson { 0x3001aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_t_d_dw }, 3715ebe9383cSRichard Henderson /* uint/float */ 3716ebe9383cSRichard Henderson { 0x30028200, 0xfc1fffe0, FOP_WEW = gen_helper_fcnv_uw_s }, 3717ebe9383cSRichard Henderson { 0x30028a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_udw_s }, 3718ebe9383cSRichard Henderson { 0x3002a200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_uw_d }, 3719ebe9383cSRichard Henderson { 0x3002aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_udw_d }, 3720ebe9383cSRichard Henderson /* float/uint */ 3721ebe9383cSRichard Henderson { 0x30030200, 0xfc1fffe0, FOP_WEW = gen_helper_fcnv_s_uw }, 3722ebe9383cSRichard Henderson { 0x30030a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_d_uw }, 3723ebe9383cSRichard Henderson { 0x30032200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_s_udw }, 3724ebe9383cSRichard Henderson { 0x30032a00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_d_udw }, 3725ebe9383cSRichard Henderson /* float/uint truncate */ 3726ebe9383cSRichard Henderson { 0x30038200, 0xfc1fffe0, FOP_WEW = gen_helper_fcnv_t_s_uw }, 3727ebe9383cSRichard Henderson { 0x30038a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_t_d_uw }, 3728ebe9383cSRichard Henderson { 0x3003a200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_t_s_udw }, 3729ebe9383cSRichard Henderson { 0x3003aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_t_d_udw }, 3730ebe9383cSRichard Henderson 3731ebe9383cSRichard Henderson /* floating point class two */ 3732ebe9383cSRichard Henderson { 0x30000400, 0xfc001fe0, trans_fcmp_s_0c }, 3733ebe9383cSRichard Henderson { 0x30000c00, 0xfc001fe0, trans_fcmp_d }, 3734ebe9383cSRichard Henderson { 0x30002420, 0xffffffe0, trans_ftest_q }, 3735ebe9383cSRichard Henderson { 0x30000420, 0xffff1fff, trans_ftest_t }, 3736ebe9383cSRichard Henderson 3737ebe9383cSRichard Henderson /* FID. Note that ra == rt == 0, which via fcpy puts 0 into fr0. 3738ebe9383cSRichard Henderson This is machine/revision == 0, which is reserved for simulator. */ 3739ebe9383cSRichard Henderson { 0x30000000, 0xffffffff, FOP_WEW = gen_fcpy_s }, 3740ebe9383cSRichard Henderson }; 3741ebe9383cSRichard Henderson 3742ebe9383cSRichard Henderson #undef FOP_WEW 3743ebe9383cSRichard Henderson #undef FOP_DEW 3744ebe9383cSRichard Henderson #undef FOP_WED 3745ebe9383cSRichard Henderson #undef FOP_WEWW 3746eff235ebSPaolo Bonzini #define FOP_WEW trans_fop_wew_0e, .f.wew 3747eff235ebSPaolo Bonzini #define FOP_DEW trans_fop_dew_0e, .f.dew 3748eff235ebSPaolo Bonzini #define FOP_WED trans_fop_wed_0e, .f.wed 3749eff235ebSPaolo Bonzini #define FOP_WEWW trans_fop_weww_0e, .f.weww 3750ebe9383cSRichard Henderson 3751ebe9383cSRichard Henderson static const DisasInsn table_float_0e[] = { 3752ebe9383cSRichard Henderson /* floating point class zero */ 3753ebe9383cSRichard Henderson { 0x38004000, 0xfc1fff20, FOP_WEW = gen_fcpy_s }, 3754ebe9383cSRichard Henderson { 0x38006000, 0xfc1fff20, FOP_WEW = gen_fabs_s }, 3755ebe9383cSRichard Henderson { 0x38008000, 0xfc1fff20, FOP_WEW = gen_helper_fsqrt_s }, 3756ebe9383cSRichard Henderson { 0x3800a000, 0xfc1fff20, FOP_WEW = gen_helper_frnd_s }, 3757ebe9383cSRichard Henderson { 0x3800c000, 0xfc1fff20, FOP_WEW = gen_fneg_s }, 3758ebe9383cSRichard Henderson { 0x3800e000, 0xfc1fff20, FOP_WEW = gen_fnegabs_s }, 3759ebe9383cSRichard Henderson 3760ebe9383cSRichard Henderson { 0x38004800, 0xfc1fffe0, FOP_DED = gen_fcpy_d }, 3761ebe9383cSRichard Henderson { 0x38006800, 0xfc1fffe0, FOP_DED = gen_fabs_d }, 3762ebe9383cSRichard Henderson { 0x38008800, 0xfc1fffe0, FOP_DED = gen_helper_fsqrt_d }, 3763ebe9383cSRichard Henderson { 0x3800a800, 0xfc1fffe0, FOP_DED = gen_helper_frnd_d }, 3764ebe9383cSRichard Henderson { 0x3800c800, 0xfc1fffe0, FOP_DED = gen_fneg_d }, 3765ebe9383cSRichard Henderson { 0x3800e800, 0xfc1fffe0, FOP_DED = gen_fnegabs_d }, 3766ebe9383cSRichard Henderson 3767ebe9383cSRichard Henderson /* floating point class three */ 3768ebe9383cSRichard Henderson { 0x38000600, 0xfc00ef20, FOP_WEWW = gen_helper_fadd_s }, 3769ebe9383cSRichard Henderson { 0x38002600, 0xfc00ef20, FOP_WEWW = gen_helper_fsub_s }, 3770ebe9383cSRichard Henderson { 0x38004600, 0xfc00ef20, FOP_WEWW = gen_helper_fmpy_s }, 3771ebe9383cSRichard Henderson { 0x38006600, 0xfc00ef20, FOP_WEWW = gen_helper_fdiv_s }, 3772ebe9383cSRichard Henderson 3773ebe9383cSRichard Henderson { 0x38000e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fadd_d }, 3774ebe9383cSRichard Henderson { 0x38002e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fsub_d }, 3775ebe9383cSRichard Henderson { 0x38004e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fmpy_d }, 3776ebe9383cSRichard Henderson { 0x38006e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fdiv_d }, 3777ebe9383cSRichard Henderson 3778ebe9383cSRichard Henderson { 0x38004700, 0xfc00ef60, trans_xmpyu }, 3779ebe9383cSRichard Henderson 3780ebe9383cSRichard Henderson /* floating point class one */ 3781ebe9383cSRichard Henderson /* float/float */ 3782ebe9383cSRichard Henderson { 0x38000a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_d_s }, 3783ebe9383cSRichard Henderson { 0x38002200, 0xfc1fffc0, FOP_DEW = gen_helper_fcnv_s_d }, 3784ebe9383cSRichard Henderson /* int/float */ 3785ebe9383cSRichard Henderson { 0x38008200, 0xfc1ffe60, FOP_WEW = gen_helper_fcnv_w_s }, 3786ebe9383cSRichard Henderson { 0x38008a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_dw_s }, 3787ebe9383cSRichard Henderson { 0x3800a200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_w_d }, 3788ebe9383cSRichard Henderson { 0x3800aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_dw_d }, 3789ebe9383cSRichard Henderson /* float/int */ 3790ebe9383cSRichard Henderson { 0x38010200, 0xfc1ffe60, FOP_WEW = gen_helper_fcnv_s_w }, 3791ebe9383cSRichard Henderson { 0x38010a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_d_w }, 3792ebe9383cSRichard Henderson { 0x38012200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_s_dw }, 3793ebe9383cSRichard Henderson { 0x38012a00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_d_dw }, 3794ebe9383cSRichard Henderson /* float/int truncate */ 3795ebe9383cSRichard Henderson { 0x38018200, 0xfc1ffe60, FOP_WEW = gen_helper_fcnv_t_s_w }, 3796ebe9383cSRichard Henderson { 0x38018a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_t_d_w }, 3797ebe9383cSRichard Henderson { 0x3801a200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_t_s_dw }, 3798ebe9383cSRichard Henderson { 0x3801aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_t_d_dw }, 3799ebe9383cSRichard Henderson /* uint/float */ 3800ebe9383cSRichard Henderson { 0x38028200, 0xfc1ffe60, FOP_WEW = gen_helper_fcnv_uw_s }, 3801ebe9383cSRichard Henderson { 0x38028a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_udw_s }, 3802ebe9383cSRichard Henderson { 0x3802a200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_uw_d }, 3803ebe9383cSRichard Henderson { 0x3802aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_udw_d }, 3804ebe9383cSRichard Henderson /* float/uint */ 3805ebe9383cSRichard Henderson { 0x38030200, 0xfc1ffe60, FOP_WEW = gen_helper_fcnv_s_uw }, 3806ebe9383cSRichard Henderson { 0x38030a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_d_uw }, 3807ebe9383cSRichard Henderson { 0x38032200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_s_udw }, 3808ebe9383cSRichard Henderson { 0x38032a00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_d_udw }, 3809ebe9383cSRichard Henderson /* float/uint truncate */ 3810ebe9383cSRichard Henderson { 0x38038200, 0xfc1ffe60, FOP_WEW = gen_helper_fcnv_t_s_uw }, 3811ebe9383cSRichard Henderson { 0x38038a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_t_d_uw }, 3812ebe9383cSRichard Henderson { 0x3803a200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_t_s_udw }, 3813ebe9383cSRichard Henderson { 0x3803aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_t_d_udw }, 3814ebe9383cSRichard Henderson 3815ebe9383cSRichard Henderson /* floating point class two */ 3816ebe9383cSRichard Henderson { 0x38000400, 0xfc000f60, trans_fcmp_s_0e }, 3817ebe9383cSRichard Henderson { 0x38000c00, 0xfc001fe0, trans_fcmp_d }, 3818ebe9383cSRichard Henderson }; 3819ebe9383cSRichard Henderson 3820ebe9383cSRichard Henderson #undef FOP_WEW 3821ebe9383cSRichard Henderson #undef FOP_DEW 3822ebe9383cSRichard Henderson #undef FOP_WED 3823ebe9383cSRichard Henderson #undef FOP_WEWW 3824ebe9383cSRichard Henderson #undef FOP_DED 3825ebe9383cSRichard Henderson #undef FOP_DEDD 3826ebe9383cSRichard Henderson 3827ebe9383cSRichard Henderson /* Convert the fmpyadd single-precision register encodings to standard. */ 3828ebe9383cSRichard Henderson static inline int fmpyadd_s_reg(unsigned r) 3829ebe9383cSRichard Henderson { 3830ebe9383cSRichard Henderson return (r & 16) * 2 + 16 + (r & 15); 3831ebe9383cSRichard Henderson } 3832ebe9383cSRichard Henderson 3833869051eaSRichard Henderson static DisasJumpType trans_fmpyadd(DisasContext *ctx, 3834869051eaSRichard Henderson uint32_t insn, bool is_sub) 3835ebe9383cSRichard Henderson { 3836ebe9383cSRichard Henderson unsigned tm = extract32(insn, 0, 5); 3837ebe9383cSRichard Henderson unsigned f = extract32(insn, 5, 1); 3838ebe9383cSRichard Henderson unsigned ra = extract32(insn, 6, 5); 3839ebe9383cSRichard Henderson unsigned ta = extract32(insn, 11, 5); 3840ebe9383cSRichard Henderson unsigned rm2 = extract32(insn, 16, 5); 3841ebe9383cSRichard Henderson unsigned rm1 = extract32(insn, 21, 5); 3842ebe9383cSRichard Henderson 3843ebe9383cSRichard Henderson nullify_over(ctx); 3844ebe9383cSRichard Henderson 3845ebe9383cSRichard Henderson /* Independent multiply & add/sub, with undefined behaviour 3846ebe9383cSRichard Henderson if outputs overlap inputs. */ 3847ebe9383cSRichard Henderson if (f == 0) { 3848ebe9383cSRichard Henderson tm = fmpyadd_s_reg(tm); 3849ebe9383cSRichard Henderson ra = fmpyadd_s_reg(ra); 3850ebe9383cSRichard Henderson ta = fmpyadd_s_reg(ta); 3851ebe9383cSRichard Henderson rm2 = fmpyadd_s_reg(rm2); 3852ebe9383cSRichard Henderson rm1 = fmpyadd_s_reg(rm1); 3853ebe9383cSRichard Henderson do_fop_weww(ctx, tm, rm1, rm2, gen_helper_fmpy_s); 3854ebe9383cSRichard Henderson do_fop_weww(ctx, ta, ta, ra, 3855ebe9383cSRichard Henderson is_sub ? gen_helper_fsub_s : gen_helper_fadd_s); 3856ebe9383cSRichard Henderson } else { 3857ebe9383cSRichard Henderson do_fop_dedd(ctx, tm, rm1, rm2, gen_helper_fmpy_d); 3858ebe9383cSRichard Henderson do_fop_dedd(ctx, ta, ta, ra, 3859ebe9383cSRichard Henderson is_sub ? gen_helper_fsub_d : gen_helper_fadd_d); 3860ebe9383cSRichard Henderson } 3861ebe9383cSRichard Henderson 3862869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 3863ebe9383cSRichard Henderson } 3864ebe9383cSRichard Henderson 3865869051eaSRichard Henderson static DisasJumpType trans_fmpyfadd_s(DisasContext *ctx, uint32_t insn, 3866ebe9383cSRichard Henderson const DisasInsn *di) 3867ebe9383cSRichard Henderson { 3868ebe9383cSRichard Henderson unsigned rt = assemble_rt64(insn); 3869ebe9383cSRichard Henderson unsigned neg = extract32(insn, 5, 1); 3870ebe9383cSRichard Henderson unsigned rm1 = assemble_ra64(insn); 3871ebe9383cSRichard Henderson unsigned rm2 = assemble_rb64(insn); 3872ebe9383cSRichard Henderson unsigned ra3 = assemble_rc64(insn); 3873ebe9383cSRichard Henderson TCGv_i32 a, b, c; 3874ebe9383cSRichard Henderson 3875ebe9383cSRichard Henderson nullify_over(ctx); 3876ebe9383cSRichard Henderson a = load_frw0_i32(rm1); 3877ebe9383cSRichard Henderson b = load_frw0_i32(rm2); 3878ebe9383cSRichard Henderson c = load_frw0_i32(ra3); 3879ebe9383cSRichard Henderson 3880ebe9383cSRichard Henderson if (neg) { 3881ebe9383cSRichard Henderson gen_helper_fmpynfadd_s(a, cpu_env, a, b, c); 3882ebe9383cSRichard Henderson } else { 3883ebe9383cSRichard Henderson gen_helper_fmpyfadd_s(a, cpu_env, a, b, c); 3884ebe9383cSRichard Henderson } 3885ebe9383cSRichard Henderson 3886ebe9383cSRichard Henderson tcg_temp_free_i32(b); 3887ebe9383cSRichard Henderson tcg_temp_free_i32(c); 3888ebe9383cSRichard Henderson save_frw_i32(rt, a); 3889ebe9383cSRichard Henderson tcg_temp_free_i32(a); 3890869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 3891ebe9383cSRichard Henderson } 3892ebe9383cSRichard Henderson 3893869051eaSRichard Henderson static DisasJumpType trans_fmpyfadd_d(DisasContext *ctx, uint32_t insn, 3894ebe9383cSRichard Henderson const DisasInsn *di) 3895ebe9383cSRichard Henderson { 3896ebe9383cSRichard Henderson unsigned rt = extract32(insn, 0, 5); 3897ebe9383cSRichard Henderson unsigned neg = extract32(insn, 5, 1); 3898ebe9383cSRichard Henderson unsigned rm1 = extract32(insn, 21, 5); 3899ebe9383cSRichard Henderson unsigned rm2 = extract32(insn, 16, 5); 3900ebe9383cSRichard Henderson unsigned ra3 = assemble_rc64(insn); 3901ebe9383cSRichard Henderson TCGv_i64 a, b, c; 3902ebe9383cSRichard Henderson 3903ebe9383cSRichard Henderson nullify_over(ctx); 3904ebe9383cSRichard Henderson a = load_frd0(rm1); 3905ebe9383cSRichard Henderson b = load_frd0(rm2); 3906ebe9383cSRichard Henderson c = load_frd0(ra3); 3907ebe9383cSRichard Henderson 3908ebe9383cSRichard Henderson if (neg) { 3909ebe9383cSRichard Henderson gen_helper_fmpynfadd_d(a, cpu_env, a, b, c); 3910ebe9383cSRichard Henderson } else { 3911ebe9383cSRichard Henderson gen_helper_fmpyfadd_d(a, cpu_env, a, b, c); 3912ebe9383cSRichard Henderson } 3913ebe9383cSRichard Henderson 3914ebe9383cSRichard Henderson tcg_temp_free_i64(b); 3915ebe9383cSRichard Henderson tcg_temp_free_i64(c); 3916ebe9383cSRichard Henderson save_frd(rt, a); 3917ebe9383cSRichard Henderson tcg_temp_free_i64(a); 3918869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 3919ebe9383cSRichard Henderson } 3920ebe9383cSRichard Henderson 3921ebe9383cSRichard Henderson static const DisasInsn table_fp_fused[] = { 3922ebe9383cSRichard Henderson { 0xb8000000u, 0xfc000800u, trans_fmpyfadd_s }, 3923ebe9383cSRichard Henderson { 0xb8000800u, 0xfc0019c0u, trans_fmpyfadd_d } 3924ebe9383cSRichard Henderson }; 3925ebe9383cSRichard Henderson 3926869051eaSRichard Henderson static DisasJumpType translate_table_int(DisasContext *ctx, uint32_t insn, 392761766fe9SRichard Henderson const DisasInsn table[], size_t n) 392861766fe9SRichard Henderson { 392961766fe9SRichard Henderson size_t i; 393061766fe9SRichard Henderson for (i = 0; i < n; ++i) { 393161766fe9SRichard Henderson if ((insn & table[i].mask) == table[i].insn) { 393261766fe9SRichard Henderson return table[i].trans(ctx, insn, &table[i]); 393361766fe9SRichard Henderson } 393461766fe9SRichard Henderson } 393561766fe9SRichard Henderson return gen_illegal(ctx); 393661766fe9SRichard Henderson } 393761766fe9SRichard Henderson 393861766fe9SRichard Henderson #define translate_table(ctx, insn, table) \ 393961766fe9SRichard Henderson translate_table_int(ctx, insn, table, ARRAY_SIZE(table)) 394061766fe9SRichard Henderson 3941869051eaSRichard Henderson static DisasJumpType translate_one(DisasContext *ctx, uint32_t insn) 394261766fe9SRichard Henderson { 394361766fe9SRichard Henderson uint32_t opc = extract32(insn, 26, 6); 394461766fe9SRichard Henderson 394561766fe9SRichard Henderson switch (opc) { 394698a9cb79SRichard Henderson case 0x00: /* system op */ 394798a9cb79SRichard Henderson return translate_table(ctx, insn, table_system); 394898a9cb79SRichard Henderson case 0x01: 394998a9cb79SRichard Henderson return translate_table(ctx, insn, table_mem_mgmt); 3950b2167459SRichard Henderson case 0x02: 3951b2167459SRichard Henderson return translate_table(ctx, insn, table_arith_log); 395296d6407fSRichard Henderson case 0x03: 395396d6407fSRichard Henderson return translate_table(ctx, insn, table_index_mem); 3954ebe9383cSRichard Henderson case 0x06: 3955ebe9383cSRichard Henderson return trans_fmpyadd(ctx, insn, false); 3956b2167459SRichard Henderson case 0x08: 3957b2167459SRichard Henderson return trans_ldil(ctx, insn); 395896d6407fSRichard Henderson case 0x09: 395996d6407fSRichard Henderson return trans_copr_w(ctx, insn); 3960b2167459SRichard Henderson case 0x0A: 3961b2167459SRichard Henderson return trans_addil(ctx, insn); 396296d6407fSRichard Henderson case 0x0B: 396396d6407fSRichard Henderson return trans_copr_dw(ctx, insn); 3964ebe9383cSRichard Henderson case 0x0C: 3965ebe9383cSRichard Henderson return translate_table(ctx, insn, table_float_0c); 3966b2167459SRichard Henderson case 0x0D: 3967b2167459SRichard Henderson return trans_ldo(ctx, insn); 3968ebe9383cSRichard Henderson case 0x0E: 3969ebe9383cSRichard Henderson return translate_table(ctx, insn, table_float_0e); 397096d6407fSRichard Henderson 397196d6407fSRichard Henderson case 0x10: 397296d6407fSRichard Henderson return trans_load(ctx, insn, false, MO_UB); 397396d6407fSRichard Henderson case 0x11: 397496d6407fSRichard Henderson return trans_load(ctx, insn, false, MO_TEUW); 397596d6407fSRichard Henderson case 0x12: 397696d6407fSRichard Henderson return trans_load(ctx, insn, false, MO_TEUL); 397796d6407fSRichard Henderson case 0x13: 397896d6407fSRichard Henderson return trans_load(ctx, insn, true, MO_TEUL); 397996d6407fSRichard Henderson case 0x16: 398096d6407fSRichard Henderson return trans_fload_mod(ctx, insn); 398196d6407fSRichard Henderson case 0x17: 398296d6407fSRichard Henderson return trans_load_w(ctx, insn); 398396d6407fSRichard Henderson case 0x18: 398496d6407fSRichard Henderson return trans_store(ctx, insn, false, MO_UB); 398596d6407fSRichard Henderson case 0x19: 398696d6407fSRichard Henderson return trans_store(ctx, insn, false, MO_TEUW); 398796d6407fSRichard Henderson case 0x1A: 398896d6407fSRichard Henderson return trans_store(ctx, insn, false, MO_TEUL); 398996d6407fSRichard Henderson case 0x1B: 399096d6407fSRichard Henderson return trans_store(ctx, insn, true, MO_TEUL); 399196d6407fSRichard Henderson case 0x1E: 399296d6407fSRichard Henderson return trans_fstore_mod(ctx, insn); 399396d6407fSRichard Henderson case 0x1F: 399496d6407fSRichard Henderson return trans_store_w(ctx, insn); 399596d6407fSRichard Henderson 399698cd9ca7SRichard Henderson case 0x20: 399798cd9ca7SRichard Henderson return trans_cmpb(ctx, insn, true, false, false); 399898cd9ca7SRichard Henderson case 0x21: 399998cd9ca7SRichard Henderson return trans_cmpb(ctx, insn, true, true, false); 400098cd9ca7SRichard Henderson case 0x22: 400198cd9ca7SRichard Henderson return trans_cmpb(ctx, insn, false, false, false); 400298cd9ca7SRichard Henderson case 0x23: 400398cd9ca7SRichard Henderson return trans_cmpb(ctx, insn, false, true, false); 4004b2167459SRichard Henderson case 0x24: 4005b2167459SRichard Henderson return trans_cmpiclr(ctx, insn); 4006b2167459SRichard Henderson case 0x25: 4007b2167459SRichard Henderson return trans_subi(ctx, insn); 4008ebe9383cSRichard Henderson case 0x26: 4009ebe9383cSRichard Henderson return trans_fmpyadd(ctx, insn, true); 401098cd9ca7SRichard Henderson case 0x27: 401198cd9ca7SRichard Henderson return trans_cmpb(ctx, insn, true, false, true); 401298cd9ca7SRichard Henderson case 0x28: 401398cd9ca7SRichard Henderson return trans_addb(ctx, insn, true, false); 401498cd9ca7SRichard Henderson case 0x29: 401598cd9ca7SRichard Henderson return trans_addb(ctx, insn, true, true); 401698cd9ca7SRichard Henderson case 0x2A: 401798cd9ca7SRichard Henderson return trans_addb(ctx, insn, false, false); 401898cd9ca7SRichard Henderson case 0x2B: 401998cd9ca7SRichard Henderson return trans_addb(ctx, insn, false, true); 4020b2167459SRichard Henderson case 0x2C: 4021b2167459SRichard Henderson case 0x2D: 4022b2167459SRichard Henderson return trans_addi(ctx, insn); 4023ebe9383cSRichard Henderson case 0x2E: 4024ebe9383cSRichard Henderson return translate_table(ctx, insn, table_fp_fused); 402598cd9ca7SRichard Henderson case 0x2F: 402698cd9ca7SRichard Henderson return trans_cmpb(ctx, insn, false, false, true); 402796d6407fSRichard Henderson 402898cd9ca7SRichard Henderson case 0x30: 402998cd9ca7SRichard Henderson case 0x31: 403098cd9ca7SRichard Henderson return trans_bb(ctx, insn); 403198cd9ca7SRichard Henderson case 0x32: 403298cd9ca7SRichard Henderson return trans_movb(ctx, insn, false); 403398cd9ca7SRichard Henderson case 0x33: 403498cd9ca7SRichard Henderson return trans_movb(ctx, insn, true); 40350b1347d2SRichard Henderson case 0x34: 40360b1347d2SRichard Henderson return translate_table(ctx, insn, table_sh_ex); 40370b1347d2SRichard Henderson case 0x35: 40380b1347d2SRichard Henderson return translate_table(ctx, insn, table_depw); 403998cd9ca7SRichard Henderson case 0x38: 404098cd9ca7SRichard Henderson return trans_be(ctx, insn, false); 404198cd9ca7SRichard Henderson case 0x39: 404298cd9ca7SRichard Henderson return trans_be(ctx, insn, true); 404398cd9ca7SRichard Henderson case 0x3A: 404498cd9ca7SRichard Henderson return translate_table(ctx, insn, table_branch); 404596d6407fSRichard Henderson 404696d6407fSRichard Henderson case 0x04: /* spopn */ 404796d6407fSRichard Henderson case 0x05: /* diag */ 404896d6407fSRichard Henderson case 0x0F: /* product specific */ 404996d6407fSRichard Henderson break; 405096d6407fSRichard Henderson 405196d6407fSRichard Henderson case 0x07: /* unassigned */ 405296d6407fSRichard Henderson case 0x15: /* unassigned */ 405396d6407fSRichard Henderson case 0x1D: /* unassigned */ 405496d6407fSRichard Henderson case 0x37: /* unassigned */ 405596d6407fSRichard Henderson case 0x3F: /* unassigned */ 405661766fe9SRichard Henderson default: 405761766fe9SRichard Henderson break; 405861766fe9SRichard Henderson } 405961766fe9SRichard Henderson return gen_illegal(ctx); 406061766fe9SRichard Henderson } 406161766fe9SRichard Henderson 406251b061fbSRichard Henderson static int hppa_tr_init_disas_context(DisasContextBase *dcbase, 406351b061fbSRichard Henderson CPUState *cs, int max_insns) 406461766fe9SRichard Henderson { 406551b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 4066f764718dSRichard Henderson int bound; 406761766fe9SRichard Henderson 406851b061fbSRichard Henderson ctx->cs = cs; 40693d68ee7bSRichard Henderson 40703d68ee7bSRichard Henderson #ifdef CONFIG_USER_ONLY 40713d68ee7bSRichard Henderson ctx->privilege = MMU_USER_IDX; 40723d68ee7bSRichard Henderson ctx->mmu_idx = MMU_USER_IDX; 40733d68ee7bSRichard Henderson #else 40743d68ee7bSRichard Henderson ctx->privilege = ctx->base.pc_first & 3; 40753d68ee7bSRichard Henderson ctx->mmu_idx = (ctx->base.tb->flags & PSW_D 40763d68ee7bSRichard Henderson ? ctx->privilege : MMU_PHYS_IDX); 40773d68ee7bSRichard Henderson #endif 40783d68ee7bSRichard Henderson ctx->iaoq_f = ctx->base.pc_first; 40793d68ee7bSRichard Henderson ctx->iaoq_b = ctx->base.tb->cs_base; 40803d68ee7bSRichard Henderson ctx->base.pc_first &= -4; 40813d68ee7bSRichard Henderson 408251b061fbSRichard Henderson ctx->iaoq_n = -1; 4083f764718dSRichard Henderson ctx->iaoq_n_var = NULL; 408461766fe9SRichard Henderson 40853d68ee7bSRichard Henderson /* Bound the number of instructions by those left on the page. */ 40863d68ee7bSRichard Henderson bound = -(ctx->base.pc_first | TARGET_PAGE_MASK) / 4; 40873d68ee7bSRichard Henderson bound = MIN(max_insns, bound); 40883d68ee7bSRichard Henderson 408951b061fbSRichard Henderson ctx->ntemps = 0; 4090f764718dSRichard Henderson memset(ctx->temps, 0, sizeof(ctx->temps)); 409161766fe9SRichard Henderson 40923d68ee7bSRichard Henderson return bound; 409361766fe9SRichard Henderson } 409461766fe9SRichard Henderson 409551b061fbSRichard Henderson static void hppa_tr_tb_start(DisasContextBase *dcbase, CPUState *cs) 409651b061fbSRichard Henderson { 409751b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 409861766fe9SRichard Henderson 40993d68ee7bSRichard Henderson /* Seed the nullification status from PSW[N], as saved in TB->FLAGS. */ 410051b061fbSRichard Henderson ctx->null_cond = cond_make_f(); 410151b061fbSRichard Henderson ctx->psw_n_nonzero = false; 41023d68ee7bSRichard Henderson if (ctx->base.tb->flags & PSW_N) { 410351b061fbSRichard Henderson ctx->null_cond.c = TCG_COND_ALWAYS; 410451b061fbSRichard Henderson ctx->psw_n_nonzero = true; 4105129e9cc3SRichard Henderson } 410651b061fbSRichard Henderson ctx->null_lab = NULL; 410761766fe9SRichard Henderson } 410861766fe9SRichard Henderson 410951b061fbSRichard Henderson static void hppa_tr_insn_start(DisasContextBase *dcbase, CPUState *cs) 411051b061fbSRichard Henderson { 411151b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 411251b061fbSRichard Henderson 411351b061fbSRichard Henderson tcg_gen_insn_start(ctx->iaoq_f, ctx->iaoq_b); 411451b061fbSRichard Henderson } 411551b061fbSRichard Henderson 411651b061fbSRichard Henderson static bool hppa_tr_breakpoint_check(DisasContextBase *dcbase, CPUState *cs, 411751b061fbSRichard Henderson const CPUBreakpoint *bp) 411851b061fbSRichard Henderson { 411951b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 412051b061fbSRichard Henderson 412151b061fbSRichard Henderson ctx->base.is_jmp = gen_excp(ctx, EXCP_DEBUG); 41223d68ee7bSRichard Henderson ctx->base.pc_next = (ctx->iaoq_f & -4) + 4; 412351b061fbSRichard Henderson return true; 412451b061fbSRichard Henderson } 412551b061fbSRichard Henderson 412651b061fbSRichard Henderson static void hppa_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs) 412751b061fbSRichard Henderson { 412851b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 412951b061fbSRichard Henderson CPUHPPAState *env = cs->env_ptr; 413051b061fbSRichard Henderson DisasJumpType ret; 413151b061fbSRichard Henderson int i, n; 413251b061fbSRichard Henderson 413351b061fbSRichard Henderson /* Execute one insn. */ 4134ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY 413551b061fbSRichard Henderson if (ctx->iaoq_f < TARGET_PAGE_SIZE) { 413651b061fbSRichard Henderson ret = do_page_zero(ctx); 4137869051eaSRichard Henderson assert(ret != DISAS_NEXT); 4138ba1d0b44SRichard Henderson } else 4139ba1d0b44SRichard Henderson #endif 4140ba1d0b44SRichard Henderson { 414161766fe9SRichard Henderson /* Always fetch the insn, even if nullified, so that we check 414261766fe9SRichard Henderson the page permissions for execute. */ 41433d68ee7bSRichard Henderson uint32_t insn = cpu_ldl_code(env, ctx->iaoq_f & -4); 414461766fe9SRichard Henderson 414561766fe9SRichard Henderson /* Set up the IA queue for the next insn. 414661766fe9SRichard Henderson This will be overwritten by a branch. */ 414751b061fbSRichard Henderson if (ctx->iaoq_b == -1) { 414851b061fbSRichard Henderson ctx->iaoq_n = -1; 414951b061fbSRichard Henderson ctx->iaoq_n_var = get_temp(ctx); 4150eaa3783bSRichard Henderson tcg_gen_addi_reg(ctx->iaoq_n_var, cpu_iaoq_b, 4); 415161766fe9SRichard Henderson } else { 415251b061fbSRichard Henderson ctx->iaoq_n = ctx->iaoq_b + 4; 4153f764718dSRichard Henderson ctx->iaoq_n_var = NULL; 415461766fe9SRichard Henderson } 415561766fe9SRichard Henderson 415651b061fbSRichard Henderson if (unlikely(ctx->null_cond.c == TCG_COND_ALWAYS)) { 415751b061fbSRichard Henderson ctx->null_cond.c = TCG_COND_NEVER; 4158869051eaSRichard Henderson ret = DISAS_NEXT; 4159129e9cc3SRichard Henderson } else { 416051b061fbSRichard Henderson ret = translate_one(ctx, insn); 416151b061fbSRichard Henderson assert(ctx->null_lab == NULL); 4162129e9cc3SRichard Henderson } 416361766fe9SRichard Henderson } 416461766fe9SRichard Henderson 416551b061fbSRichard Henderson /* Free any temporaries allocated. */ 416651b061fbSRichard Henderson for (i = 0, n = ctx->ntemps; i < n; ++i) { 416751b061fbSRichard Henderson tcg_temp_free(ctx->temps[i]); 4168f764718dSRichard Henderson ctx->temps[i] = NULL; 416961766fe9SRichard Henderson } 417051b061fbSRichard Henderson ctx->ntemps = 0; 417161766fe9SRichard Henderson 41723d68ee7bSRichard Henderson /* Advance the insn queue. Note that this check also detects 41733d68ee7bSRichard Henderson a priority change within the instruction queue. */ 417451b061fbSRichard Henderson if (ret == DISAS_NEXT && ctx->iaoq_b != ctx->iaoq_f + 4) { 417551b061fbSRichard Henderson if (ctx->null_cond.c == TCG_COND_NEVER 417651b061fbSRichard Henderson || ctx->null_cond.c == TCG_COND_ALWAYS) { 417751b061fbSRichard Henderson nullify_set(ctx, ctx->null_cond.c == TCG_COND_ALWAYS); 417851b061fbSRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_b, ctx->iaoq_n); 4179869051eaSRichard Henderson ret = DISAS_NORETURN; 4180129e9cc3SRichard Henderson } else { 4181869051eaSRichard Henderson ret = DISAS_IAQ_N_STALE; 418261766fe9SRichard Henderson } 4183129e9cc3SRichard Henderson } 418451b061fbSRichard Henderson ctx->iaoq_f = ctx->iaoq_b; 418551b061fbSRichard Henderson ctx->iaoq_b = ctx->iaoq_n; 418651b061fbSRichard Henderson ctx->base.is_jmp = ret; 418761766fe9SRichard Henderson 4188869051eaSRichard Henderson if (ret == DISAS_NORETURN || ret == DISAS_IAQ_N_UPDATED) { 418951b061fbSRichard Henderson return; 419061766fe9SRichard Henderson } 419151b061fbSRichard Henderson if (ctx->iaoq_f == -1) { 4192eaa3783bSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_f, cpu_iaoq_b); 419351b061fbSRichard Henderson copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_n, ctx->iaoq_n_var); 419451b061fbSRichard Henderson nullify_save(ctx); 419551b061fbSRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_UPDATED; 419651b061fbSRichard Henderson } else if (ctx->iaoq_b == -1) { 4197eaa3783bSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_b, ctx->iaoq_n_var); 419861766fe9SRichard Henderson } 419961766fe9SRichard Henderson } 420061766fe9SRichard Henderson 420151b061fbSRichard Henderson static void hppa_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs) 420251b061fbSRichard Henderson { 420351b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 4204*e1b5a5edSRichard Henderson DisasJumpType is_jmp = ctx->base.is_jmp; 420551b061fbSRichard Henderson 4206*e1b5a5edSRichard Henderson switch (is_jmp) { 4207869051eaSRichard Henderson case DISAS_NORETURN: 420861766fe9SRichard Henderson break; 420951b061fbSRichard Henderson case DISAS_TOO_MANY: 4210869051eaSRichard Henderson case DISAS_IAQ_N_STALE: 4211*e1b5a5edSRichard Henderson case DISAS_IAQ_N_STALE_EXIT: 421251b061fbSRichard Henderson copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_f, cpu_iaoq_f); 421351b061fbSRichard Henderson copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_b, cpu_iaoq_b); 421451b061fbSRichard Henderson nullify_save(ctx); 421561766fe9SRichard Henderson /* FALLTHRU */ 4216869051eaSRichard Henderson case DISAS_IAQ_N_UPDATED: 421751b061fbSRichard Henderson if (ctx->base.singlestep_enabled) { 421861766fe9SRichard Henderson gen_excp_1(EXCP_DEBUG); 4219*e1b5a5edSRichard Henderson } else if (is_jmp == DISAS_IAQ_N_STALE_EXIT) { 4220*e1b5a5edSRichard Henderson tcg_gen_exit_tb(0); 422161766fe9SRichard Henderson } else { 42227f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr(); 422361766fe9SRichard Henderson } 422461766fe9SRichard Henderson break; 422561766fe9SRichard Henderson default: 422651b061fbSRichard Henderson g_assert_not_reached(); 422761766fe9SRichard Henderson } 422861766fe9SRichard Henderson 422951b061fbSRichard Henderson /* We don't actually use this during normal translation, 423051b061fbSRichard Henderson but we should interact with the generic main loop. */ 42313d68ee7bSRichard Henderson ctx->base.pc_next = ctx->base.pc_first + 4 * ctx->base.num_insns; 423251b061fbSRichard Henderson } 423361766fe9SRichard Henderson 423451b061fbSRichard Henderson static void hppa_tr_disas_log(const DisasContextBase *dcbase, CPUState *cs) 423551b061fbSRichard Henderson { 4236eaa3783bSRichard Henderson target_ureg pc = dcbase->pc_first; 423761766fe9SRichard Henderson 4238ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY 4239ba1d0b44SRichard Henderson switch (pc) { 42407ad439dfSRichard Henderson case 0x00: 424151b061fbSRichard Henderson qemu_log("IN:\n0x00000000: (null)\n"); 4242ba1d0b44SRichard Henderson return; 42437ad439dfSRichard Henderson case 0xb0: 424451b061fbSRichard Henderson qemu_log("IN:\n0x000000b0: light-weight-syscall\n"); 4245ba1d0b44SRichard Henderson return; 42467ad439dfSRichard Henderson case 0xe0: 424751b061fbSRichard Henderson qemu_log("IN:\n0x000000e0: set-thread-pointer-syscall\n"); 4248ba1d0b44SRichard Henderson return; 42497ad439dfSRichard Henderson case 0x100: 425051b061fbSRichard Henderson qemu_log("IN:\n0x00000100: syscall\n"); 4251ba1d0b44SRichard Henderson return; 42527ad439dfSRichard Henderson } 4253ba1d0b44SRichard Henderson #endif 4254ba1d0b44SRichard Henderson 4255ba1d0b44SRichard Henderson qemu_log("IN: %s\n", lookup_symbol(pc)); 4256eaa3783bSRichard Henderson log_target_disas(cs, pc, dcbase->tb->size); 425761766fe9SRichard Henderson } 425851b061fbSRichard Henderson 425951b061fbSRichard Henderson static const TranslatorOps hppa_tr_ops = { 426051b061fbSRichard Henderson .init_disas_context = hppa_tr_init_disas_context, 426151b061fbSRichard Henderson .tb_start = hppa_tr_tb_start, 426251b061fbSRichard Henderson .insn_start = hppa_tr_insn_start, 426351b061fbSRichard Henderson .breakpoint_check = hppa_tr_breakpoint_check, 426451b061fbSRichard Henderson .translate_insn = hppa_tr_translate_insn, 426551b061fbSRichard Henderson .tb_stop = hppa_tr_tb_stop, 426651b061fbSRichard Henderson .disas_log = hppa_tr_disas_log, 426751b061fbSRichard Henderson }; 426851b061fbSRichard Henderson 426951b061fbSRichard Henderson void gen_intermediate_code(CPUState *cs, struct TranslationBlock *tb) 427051b061fbSRichard Henderson 427151b061fbSRichard Henderson { 427251b061fbSRichard Henderson DisasContext ctx; 427351b061fbSRichard Henderson translator_loop(&hppa_tr_ops, &ctx.base, cs, tb); 427461766fe9SRichard Henderson } 427561766fe9SRichard Henderson 427661766fe9SRichard Henderson void restore_state_to_opc(CPUHPPAState *env, TranslationBlock *tb, 427761766fe9SRichard Henderson target_ulong *data) 427861766fe9SRichard Henderson { 427961766fe9SRichard Henderson env->iaoq_f = data[0]; 428061766fe9SRichard Henderson if (data[1] != -1) { 428161766fe9SRichard Henderson env->iaoq_b = data[1]; 428261766fe9SRichard Henderson } 428361766fe9SRichard Henderson /* Since we were executing the instruction at IAOQ_F, and took some 428461766fe9SRichard Henderson sort of action that provoked the cpu_restore_state, we can infer 428561766fe9SRichard Henderson that the instruction was not nullified. */ 428661766fe9SRichard Henderson env->psw_n = 0; 428761766fe9SRichard Henderson } 4288