161766fe9SRichard Henderson /* 261766fe9SRichard Henderson * HPPA emulation cpu translation for qemu. 361766fe9SRichard Henderson * 461766fe9SRichard Henderson * Copyright (c) 2016 Richard Henderson <rth@twiddle.net> 561766fe9SRichard Henderson * 661766fe9SRichard Henderson * This library is free software; you can redistribute it and/or 761766fe9SRichard Henderson * modify it under the terms of the GNU Lesser General Public 861766fe9SRichard Henderson * License as published by the Free Software Foundation; either 9d6ea4236SChetan Pant * version 2.1 of the License, or (at your option) any later version. 1061766fe9SRichard Henderson * 1161766fe9SRichard Henderson * This library is distributed in the hope that it will be useful, 1261766fe9SRichard Henderson * but WITHOUT ANY WARRANTY; without even the implied warranty of 1361766fe9SRichard Henderson * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 1461766fe9SRichard Henderson * Lesser General Public License for more details. 1561766fe9SRichard Henderson * 1661766fe9SRichard Henderson * You should have received a copy of the GNU Lesser General Public 1761766fe9SRichard Henderson * License along with this library; if not, see <http://www.gnu.org/licenses/>. 1861766fe9SRichard Henderson */ 1961766fe9SRichard Henderson 2061766fe9SRichard Henderson #include "qemu/osdep.h" 2161766fe9SRichard Henderson #include "cpu.h" 2261766fe9SRichard Henderson #include "disas/disas.h" 2361766fe9SRichard Henderson #include "qemu/host-utils.h" 2461766fe9SRichard Henderson #include "exec/exec-all.h" 25dcb32f1dSPhilippe Mathieu-Daudé #include "tcg/tcg-op.h" 2661766fe9SRichard Henderson #include "exec/helper-proto.h" 2761766fe9SRichard Henderson #include "exec/helper-gen.h" 28869051eaSRichard Henderson #include "exec/translator.h" 2961766fe9SRichard Henderson #include "exec/log.h" 3061766fe9SRichard Henderson 31d53106c9SRichard Henderson #define HELPER_H "helper.h" 32d53106c9SRichard Henderson #include "exec/helper-info.c.inc" 33d53106c9SRichard Henderson #undef HELPER_H 34d53106c9SRichard Henderson 35d53106c9SRichard Henderson 36eaa3783bSRichard Henderson /* Since we have a distinction between register size and address size, 37eaa3783bSRichard Henderson we need to redefine all of these. */ 38eaa3783bSRichard Henderson 39eaa3783bSRichard Henderson #undef TCGv 40eaa3783bSRichard Henderson #undef tcg_temp_new 41eaa3783bSRichard Henderson #undef tcg_global_mem_new 42eaa3783bSRichard Henderson 43eaa3783bSRichard Henderson #if TARGET_LONG_BITS == 64 44eaa3783bSRichard Henderson #define TCGv_tl TCGv_i64 45eaa3783bSRichard Henderson #define tcg_temp_new_tl tcg_temp_new_i64 46eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64 47eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl tcg_gen_mov_i64 48eaa3783bSRichard Henderson #else 49eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl tcg_gen_extu_i32_i64 50eaa3783bSRichard Henderson #endif 51eaa3783bSRichard Henderson #else 52eaa3783bSRichard Henderson #define TCGv_tl TCGv_i32 53eaa3783bSRichard Henderson #define tcg_temp_new_tl tcg_temp_new_i32 54eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl tcg_gen_mov_i32 55eaa3783bSRichard Henderson #endif 56eaa3783bSRichard Henderson 57eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64 58eaa3783bSRichard Henderson #define TCGv_reg TCGv_i64 59eaa3783bSRichard Henderson 60eaa3783bSRichard Henderson #define tcg_temp_new tcg_temp_new_i64 61eaa3783bSRichard Henderson #define tcg_global_mem_new tcg_global_mem_new_i64 62eaa3783bSRichard Henderson 63eaa3783bSRichard Henderson #define tcg_gen_movi_reg tcg_gen_movi_i64 64eaa3783bSRichard Henderson #define tcg_gen_mov_reg tcg_gen_mov_i64 65eaa3783bSRichard Henderson #define tcg_gen_ld8u_reg tcg_gen_ld8u_i64 66eaa3783bSRichard Henderson #define tcg_gen_ld8s_reg tcg_gen_ld8s_i64 67eaa3783bSRichard Henderson #define tcg_gen_ld16u_reg tcg_gen_ld16u_i64 68eaa3783bSRichard Henderson #define tcg_gen_ld16s_reg tcg_gen_ld16s_i64 69eaa3783bSRichard Henderson #define tcg_gen_ld32u_reg tcg_gen_ld32u_i64 70eaa3783bSRichard Henderson #define tcg_gen_ld32s_reg tcg_gen_ld32s_i64 71eaa3783bSRichard Henderson #define tcg_gen_ld_reg tcg_gen_ld_i64 72eaa3783bSRichard Henderson #define tcg_gen_st8_reg tcg_gen_st8_i64 73eaa3783bSRichard Henderson #define tcg_gen_st16_reg tcg_gen_st16_i64 74eaa3783bSRichard Henderson #define tcg_gen_st32_reg tcg_gen_st32_i64 75eaa3783bSRichard Henderson #define tcg_gen_st_reg tcg_gen_st_i64 76eaa3783bSRichard Henderson #define tcg_gen_add_reg tcg_gen_add_i64 77eaa3783bSRichard Henderson #define tcg_gen_addi_reg tcg_gen_addi_i64 78eaa3783bSRichard Henderson #define tcg_gen_sub_reg tcg_gen_sub_i64 79eaa3783bSRichard Henderson #define tcg_gen_neg_reg tcg_gen_neg_i64 80eaa3783bSRichard Henderson #define tcg_gen_subfi_reg tcg_gen_subfi_i64 81eaa3783bSRichard Henderson #define tcg_gen_subi_reg tcg_gen_subi_i64 82eaa3783bSRichard Henderson #define tcg_gen_and_reg tcg_gen_and_i64 83eaa3783bSRichard Henderson #define tcg_gen_andi_reg tcg_gen_andi_i64 84eaa3783bSRichard Henderson #define tcg_gen_or_reg tcg_gen_or_i64 85eaa3783bSRichard Henderson #define tcg_gen_ori_reg tcg_gen_ori_i64 86eaa3783bSRichard Henderson #define tcg_gen_xor_reg tcg_gen_xor_i64 87eaa3783bSRichard Henderson #define tcg_gen_xori_reg tcg_gen_xori_i64 88eaa3783bSRichard Henderson #define tcg_gen_not_reg tcg_gen_not_i64 89eaa3783bSRichard Henderson #define tcg_gen_shl_reg tcg_gen_shl_i64 90eaa3783bSRichard Henderson #define tcg_gen_shli_reg tcg_gen_shli_i64 91eaa3783bSRichard Henderson #define tcg_gen_shr_reg tcg_gen_shr_i64 92eaa3783bSRichard Henderson #define tcg_gen_shri_reg tcg_gen_shri_i64 93eaa3783bSRichard Henderson #define tcg_gen_sar_reg tcg_gen_sar_i64 94eaa3783bSRichard Henderson #define tcg_gen_sari_reg tcg_gen_sari_i64 95eaa3783bSRichard Henderson #define tcg_gen_brcond_reg tcg_gen_brcond_i64 96eaa3783bSRichard Henderson #define tcg_gen_brcondi_reg tcg_gen_brcondi_i64 97eaa3783bSRichard Henderson #define tcg_gen_setcond_reg tcg_gen_setcond_i64 98eaa3783bSRichard Henderson #define tcg_gen_setcondi_reg tcg_gen_setcondi_i64 99eaa3783bSRichard Henderson #define tcg_gen_mul_reg tcg_gen_mul_i64 100eaa3783bSRichard Henderson #define tcg_gen_muli_reg tcg_gen_muli_i64 101eaa3783bSRichard Henderson #define tcg_gen_div_reg tcg_gen_div_i64 102eaa3783bSRichard Henderson #define tcg_gen_rem_reg tcg_gen_rem_i64 103eaa3783bSRichard Henderson #define tcg_gen_divu_reg tcg_gen_divu_i64 104eaa3783bSRichard Henderson #define tcg_gen_remu_reg tcg_gen_remu_i64 105eaa3783bSRichard Henderson #define tcg_gen_discard_reg tcg_gen_discard_i64 106eaa3783bSRichard Henderson #define tcg_gen_trunc_reg_i32 tcg_gen_extrl_i64_i32 107eaa3783bSRichard Henderson #define tcg_gen_trunc_i64_reg tcg_gen_mov_i64 108eaa3783bSRichard Henderson #define tcg_gen_extu_i32_reg tcg_gen_extu_i32_i64 109eaa3783bSRichard Henderson #define tcg_gen_ext_i32_reg tcg_gen_ext_i32_i64 110eaa3783bSRichard Henderson #define tcg_gen_extu_reg_i64 tcg_gen_mov_i64 111eaa3783bSRichard Henderson #define tcg_gen_ext_reg_i64 tcg_gen_mov_i64 112eaa3783bSRichard Henderson #define tcg_gen_ext8u_reg tcg_gen_ext8u_i64 113eaa3783bSRichard Henderson #define tcg_gen_ext8s_reg tcg_gen_ext8s_i64 114eaa3783bSRichard Henderson #define tcg_gen_ext16u_reg tcg_gen_ext16u_i64 115eaa3783bSRichard Henderson #define tcg_gen_ext16s_reg tcg_gen_ext16s_i64 116eaa3783bSRichard Henderson #define tcg_gen_ext32u_reg tcg_gen_ext32u_i64 117eaa3783bSRichard Henderson #define tcg_gen_ext32s_reg tcg_gen_ext32s_i64 118eaa3783bSRichard Henderson #define tcg_gen_bswap16_reg tcg_gen_bswap16_i64 119eaa3783bSRichard Henderson #define tcg_gen_bswap32_reg tcg_gen_bswap32_i64 120eaa3783bSRichard Henderson #define tcg_gen_bswap64_reg tcg_gen_bswap64_i64 121eaa3783bSRichard Henderson #define tcg_gen_concat_reg_i64 tcg_gen_concat32_i64 122eaa3783bSRichard Henderson #define tcg_gen_andc_reg tcg_gen_andc_i64 123eaa3783bSRichard Henderson #define tcg_gen_eqv_reg tcg_gen_eqv_i64 124eaa3783bSRichard Henderson #define tcg_gen_nand_reg tcg_gen_nand_i64 125eaa3783bSRichard Henderson #define tcg_gen_nor_reg tcg_gen_nor_i64 126eaa3783bSRichard Henderson #define tcg_gen_orc_reg tcg_gen_orc_i64 127eaa3783bSRichard Henderson #define tcg_gen_clz_reg tcg_gen_clz_i64 128eaa3783bSRichard Henderson #define tcg_gen_ctz_reg tcg_gen_ctz_i64 129eaa3783bSRichard Henderson #define tcg_gen_clzi_reg tcg_gen_clzi_i64 130eaa3783bSRichard Henderson #define tcg_gen_ctzi_reg tcg_gen_ctzi_i64 131eaa3783bSRichard Henderson #define tcg_gen_clrsb_reg tcg_gen_clrsb_i64 132eaa3783bSRichard Henderson #define tcg_gen_ctpop_reg tcg_gen_ctpop_i64 133eaa3783bSRichard Henderson #define tcg_gen_rotl_reg tcg_gen_rotl_i64 134eaa3783bSRichard Henderson #define tcg_gen_rotli_reg tcg_gen_rotli_i64 135eaa3783bSRichard Henderson #define tcg_gen_rotr_reg tcg_gen_rotr_i64 136eaa3783bSRichard Henderson #define tcg_gen_rotri_reg tcg_gen_rotri_i64 137eaa3783bSRichard Henderson #define tcg_gen_deposit_reg tcg_gen_deposit_i64 138eaa3783bSRichard Henderson #define tcg_gen_deposit_z_reg tcg_gen_deposit_z_i64 139eaa3783bSRichard Henderson #define tcg_gen_extract_reg tcg_gen_extract_i64 140eaa3783bSRichard Henderson #define tcg_gen_sextract_reg tcg_gen_sextract_i64 14105bfd4dbSRichard Henderson #define tcg_gen_extract2_reg tcg_gen_extract2_i64 14229dd6f64SRichard Henderson #define tcg_constant_reg tcg_constant_i64 143eaa3783bSRichard Henderson #define tcg_gen_movcond_reg tcg_gen_movcond_i64 144eaa3783bSRichard Henderson #define tcg_gen_add2_reg tcg_gen_add2_i64 145eaa3783bSRichard Henderson #define tcg_gen_sub2_reg tcg_gen_sub2_i64 146eaa3783bSRichard Henderson #define tcg_gen_qemu_ld_reg tcg_gen_qemu_ld_i64 147eaa3783bSRichard Henderson #define tcg_gen_qemu_st_reg tcg_gen_qemu_st_i64 148eaa3783bSRichard Henderson #define tcg_gen_atomic_xchg_reg tcg_gen_atomic_xchg_i64 1495bfa8034SRichard Henderson #define tcg_gen_trunc_reg_ptr tcg_gen_trunc_i64_ptr 150eaa3783bSRichard Henderson #else 151eaa3783bSRichard Henderson #define TCGv_reg TCGv_i32 152eaa3783bSRichard Henderson #define tcg_temp_new tcg_temp_new_i32 153eaa3783bSRichard Henderson #define tcg_global_mem_new tcg_global_mem_new_i32 154eaa3783bSRichard Henderson 155eaa3783bSRichard Henderson #define tcg_gen_movi_reg tcg_gen_movi_i32 156eaa3783bSRichard Henderson #define tcg_gen_mov_reg tcg_gen_mov_i32 157eaa3783bSRichard Henderson #define tcg_gen_ld8u_reg tcg_gen_ld8u_i32 158eaa3783bSRichard Henderson #define tcg_gen_ld8s_reg tcg_gen_ld8s_i32 159eaa3783bSRichard Henderson #define tcg_gen_ld16u_reg tcg_gen_ld16u_i32 160eaa3783bSRichard Henderson #define tcg_gen_ld16s_reg tcg_gen_ld16s_i32 161eaa3783bSRichard Henderson #define tcg_gen_ld32u_reg tcg_gen_ld_i32 162eaa3783bSRichard Henderson #define tcg_gen_ld32s_reg tcg_gen_ld_i32 163eaa3783bSRichard Henderson #define tcg_gen_ld_reg tcg_gen_ld_i32 164eaa3783bSRichard Henderson #define tcg_gen_st8_reg tcg_gen_st8_i32 165eaa3783bSRichard Henderson #define tcg_gen_st16_reg tcg_gen_st16_i32 166eaa3783bSRichard Henderson #define tcg_gen_st32_reg tcg_gen_st32_i32 167eaa3783bSRichard Henderson #define tcg_gen_st_reg tcg_gen_st_i32 168eaa3783bSRichard Henderson #define tcg_gen_add_reg tcg_gen_add_i32 169eaa3783bSRichard Henderson #define tcg_gen_addi_reg tcg_gen_addi_i32 170eaa3783bSRichard Henderson #define tcg_gen_sub_reg tcg_gen_sub_i32 171eaa3783bSRichard Henderson #define tcg_gen_neg_reg tcg_gen_neg_i32 172eaa3783bSRichard Henderson #define tcg_gen_subfi_reg tcg_gen_subfi_i32 173eaa3783bSRichard Henderson #define tcg_gen_subi_reg tcg_gen_subi_i32 174eaa3783bSRichard Henderson #define tcg_gen_and_reg tcg_gen_and_i32 175eaa3783bSRichard Henderson #define tcg_gen_andi_reg tcg_gen_andi_i32 176eaa3783bSRichard Henderson #define tcg_gen_or_reg tcg_gen_or_i32 177eaa3783bSRichard Henderson #define tcg_gen_ori_reg tcg_gen_ori_i32 178eaa3783bSRichard Henderson #define tcg_gen_xor_reg tcg_gen_xor_i32 179eaa3783bSRichard Henderson #define tcg_gen_xori_reg tcg_gen_xori_i32 180eaa3783bSRichard Henderson #define tcg_gen_not_reg tcg_gen_not_i32 181eaa3783bSRichard Henderson #define tcg_gen_shl_reg tcg_gen_shl_i32 182eaa3783bSRichard Henderson #define tcg_gen_shli_reg tcg_gen_shli_i32 183eaa3783bSRichard Henderson #define tcg_gen_shr_reg tcg_gen_shr_i32 184eaa3783bSRichard Henderson #define tcg_gen_shri_reg tcg_gen_shri_i32 185eaa3783bSRichard Henderson #define tcg_gen_sar_reg tcg_gen_sar_i32 186eaa3783bSRichard Henderson #define tcg_gen_sari_reg tcg_gen_sari_i32 187eaa3783bSRichard Henderson #define tcg_gen_brcond_reg tcg_gen_brcond_i32 188eaa3783bSRichard Henderson #define tcg_gen_brcondi_reg tcg_gen_brcondi_i32 189eaa3783bSRichard Henderson #define tcg_gen_setcond_reg tcg_gen_setcond_i32 190eaa3783bSRichard Henderson #define tcg_gen_setcondi_reg tcg_gen_setcondi_i32 191eaa3783bSRichard Henderson #define tcg_gen_mul_reg tcg_gen_mul_i32 192eaa3783bSRichard Henderson #define tcg_gen_muli_reg tcg_gen_muli_i32 193eaa3783bSRichard Henderson #define tcg_gen_div_reg tcg_gen_div_i32 194eaa3783bSRichard Henderson #define tcg_gen_rem_reg tcg_gen_rem_i32 195eaa3783bSRichard Henderson #define tcg_gen_divu_reg tcg_gen_divu_i32 196eaa3783bSRichard Henderson #define tcg_gen_remu_reg tcg_gen_remu_i32 197eaa3783bSRichard Henderson #define tcg_gen_discard_reg tcg_gen_discard_i32 198eaa3783bSRichard Henderson #define tcg_gen_trunc_reg_i32 tcg_gen_mov_i32 199eaa3783bSRichard Henderson #define tcg_gen_trunc_i64_reg tcg_gen_extrl_i64_i32 200eaa3783bSRichard Henderson #define tcg_gen_extu_i32_reg tcg_gen_mov_i32 201eaa3783bSRichard Henderson #define tcg_gen_ext_i32_reg tcg_gen_mov_i32 202eaa3783bSRichard Henderson #define tcg_gen_extu_reg_i64 tcg_gen_extu_i32_i64 203eaa3783bSRichard Henderson #define tcg_gen_ext_reg_i64 tcg_gen_ext_i32_i64 204eaa3783bSRichard Henderson #define tcg_gen_ext8u_reg tcg_gen_ext8u_i32 205eaa3783bSRichard Henderson #define tcg_gen_ext8s_reg tcg_gen_ext8s_i32 206eaa3783bSRichard Henderson #define tcg_gen_ext16u_reg tcg_gen_ext16u_i32 207eaa3783bSRichard Henderson #define tcg_gen_ext16s_reg tcg_gen_ext16s_i32 208eaa3783bSRichard Henderson #define tcg_gen_ext32u_reg tcg_gen_mov_i32 209eaa3783bSRichard Henderson #define tcg_gen_ext32s_reg tcg_gen_mov_i32 210eaa3783bSRichard Henderson #define tcg_gen_bswap16_reg tcg_gen_bswap16_i32 211eaa3783bSRichard Henderson #define tcg_gen_bswap32_reg tcg_gen_bswap32_i32 212eaa3783bSRichard Henderson #define tcg_gen_concat_reg_i64 tcg_gen_concat_i32_i64 213eaa3783bSRichard Henderson #define tcg_gen_andc_reg tcg_gen_andc_i32 214eaa3783bSRichard Henderson #define tcg_gen_eqv_reg tcg_gen_eqv_i32 215eaa3783bSRichard Henderson #define tcg_gen_nand_reg tcg_gen_nand_i32 216eaa3783bSRichard Henderson #define tcg_gen_nor_reg tcg_gen_nor_i32 217eaa3783bSRichard Henderson #define tcg_gen_orc_reg tcg_gen_orc_i32 218eaa3783bSRichard Henderson #define tcg_gen_clz_reg tcg_gen_clz_i32 219eaa3783bSRichard Henderson #define tcg_gen_ctz_reg tcg_gen_ctz_i32 220eaa3783bSRichard Henderson #define tcg_gen_clzi_reg tcg_gen_clzi_i32 221eaa3783bSRichard Henderson #define tcg_gen_ctzi_reg tcg_gen_ctzi_i32 222eaa3783bSRichard Henderson #define tcg_gen_clrsb_reg tcg_gen_clrsb_i32 223eaa3783bSRichard Henderson #define tcg_gen_ctpop_reg tcg_gen_ctpop_i32 224eaa3783bSRichard Henderson #define tcg_gen_rotl_reg tcg_gen_rotl_i32 225eaa3783bSRichard Henderson #define tcg_gen_rotli_reg tcg_gen_rotli_i32 226eaa3783bSRichard Henderson #define tcg_gen_rotr_reg tcg_gen_rotr_i32 227eaa3783bSRichard Henderson #define tcg_gen_rotri_reg tcg_gen_rotri_i32 228eaa3783bSRichard Henderson #define tcg_gen_deposit_reg tcg_gen_deposit_i32 229eaa3783bSRichard Henderson #define tcg_gen_deposit_z_reg tcg_gen_deposit_z_i32 230eaa3783bSRichard Henderson #define tcg_gen_extract_reg tcg_gen_extract_i32 231eaa3783bSRichard Henderson #define tcg_gen_sextract_reg tcg_gen_sextract_i32 23205bfd4dbSRichard Henderson #define tcg_gen_extract2_reg tcg_gen_extract2_i32 23329dd6f64SRichard Henderson #define tcg_constant_reg tcg_constant_i32 234eaa3783bSRichard Henderson #define tcg_gen_movcond_reg tcg_gen_movcond_i32 235eaa3783bSRichard Henderson #define tcg_gen_add2_reg tcg_gen_add2_i32 236eaa3783bSRichard Henderson #define tcg_gen_sub2_reg tcg_gen_sub2_i32 237eaa3783bSRichard Henderson #define tcg_gen_qemu_ld_reg tcg_gen_qemu_ld_i32 238eaa3783bSRichard Henderson #define tcg_gen_qemu_st_reg tcg_gen_qemu_st_i32 239eaa3783bSRichard Henderson #define tcg_gen_atomic_xchg_reg tcg_gen_atomic_xchg_i32 2405bfa8034SRichard Henderson #define tcg_gen_trunc_reg_ptr tcg_gen_ext_i32_ptr 241eaa3783bSRichard Henderson #endif /* TARGET_REGISTER_BITS */ 242eaa3783bSRichard Henderson 24361766fe9SRichard Henderson typedef struct DisasCond { 24461766fe9SRichard Henderson TCGCond c; 245eaa3783bSRichard Henderson TCGv_reg a0, a1; 24661766fe9SRichard Henderson } DisasCond; 24761766fe9SRichard Henderson 24861766fe9SRichard Henderson typedef struct DisasContext { 249d01a3625SRichard Henderson DisasContextBase base; 25061766fe9SRichard Henderson CPUState *cs; 25161766fe9SRichard Henderson 252eaa3783bSRichard Henderson target_ureg iaoq_f; 253eaa3783bSRichard Henderson target_ureg iaoq_b; 254eaa3783bSRichard Henderson target_ureg iaoq_n; 255eaa3783bSRichard Henderson TCGv_reg iaoq_n_var; 25661766fe9SRichard Henderson 257*e12c6309SRichard Henderson int ntempl; 25886f8d05fSRichard Henderson TCGv_tl templ[4]; 25961766fe9SRichard Henderson 26061766fe9SRichard Henderson DisasCond null_cond; 26161766fe9SRichard Henderson TCGLabel *null_lab; 26261766fe9SRichard Henderson 2631a19da0dSRichard Henderson uint32_t insn; 264494737b7SRichard Henderson uint32_t tb_flags; 2653d68ee7bSRichard Henderson int mmu_idx; 2663d68ee7bSRichard Henderson int privilege; 26761766fe9SRichard Henderson bool psw_n_nonzero; 268217d1a5eSRichard Henderson 269217d1a5eSRichard Henderson #ifdef CONFIG_USER_ONLY 270217d1a5eSRichard Henderson MemOp unalign; 271217d1a5eSRichard Henderson #endif 27261766fe9SRichard Henderson } DisasContext; 27361766fe9SRichard Henderson 274217d1a5eSRichard Henderson #ifdef CONFIG_USER_ONLY 275217d1a5eSRichard Henderson #define UNALIGN(C) (C)->unalign 276217d1a5eSRichard Henderson #else 2772d4afb03SRichard Henderson #define UNALIGN(C) MO_ALIGN 278217d1a5eSRichard Henderson #endif 279217d1a5eSRichard Henderson 280e36f27efSRichard Henderson /* Note that ssm/rsm instructions number PSW_W and PSW_E differently. */ 281451e4ffdSRichard Henderson static int expand_sm_imm(DisasContext *ctx, int val) 282e36f27efSRichard Henderson { 283e36f27efSRichard Henderson if (val & PSW_SM_E) { 284e36f27efSRichard Henderson val = (val & ~PSW_SM_E) | PSW_E; 285e36f27efSRichard Henderson } 286e36f27efSRichard Henderson if (val & PSW_SM_W) { 287e36f27efSRichard Henderson val = (val & ~PSW_SM_W) | PSW_W; 288e36f27efSRichard Henderson } 289e36f27efSRichard Henderson return val; 290e36f27efSRichard Henderson } 291e36f27efSRichard Henderson 292deee69a1SRichard Henderson /* Inverted space register indicates 0 means sr0 not inferred from base. */ 293451e4ffdSRichard Henderson static int expand_sr3x(DisasContext *ctx, int val) 294deee69a1SRichard Henderson { 295deee69a1SRichard Henderson return ~val; 296deee69a1SRichard Henderson } 297deee69a1SRichard Henderson 2981cd012a5SRichard Henderson /* Convert the M:A bits within a memory insn to the tri-state value 2991cd012a5SRichard Henderson we use for the final M. */ 300451e4ffdSRichard Henderson static int ma_to_m(DisasContext *ctx, int val) 3011cd012a5SRichard Henderson { 3021cd012a5SRichard Henderson return val & 2 ? (val & 1 ? -1 : 1) : 0; 3031cd012a5SRichard Henderson } 3041cd012a5SRichard Henderson 305740038d7SRichard Henderson /* Convert the sign of the displacement to a pre or post-modify. */ 306451e4ffdSRichard Henderson static int pos_to_m(DisasContext *ctx, int val) 307740038d7SRichard Henderson { 308740038d7SRichard Henderson return val ? 1 : -1; 309740038d7SRichard Henderson } 310740038d7SRichard Henderson 311451e4ffdSRichard Henderson static int neg_to_m(DisasContext *ctx, int val) 312740038d7SRichard Henderson { 313740038d7SRichard Henderson return val ? -1 : 1; 314740038d7SRichard Henderson } 315740038d7SRichard Henderson 316740038d7SRichard Henderson /* Used for branch targets and fp memory ops. */ 317451e4ffdSRichard Henderson static int expand_shl2(DisasContext *ctx, int val) 31801afb7beSRichard Henderson { 31901afb7beSRichard Henderson return val << 2; 32001afb7beSRichard Henderson } 32101afb7beSRichard Henderson 322740038d7SRichard Henderson /* Used for fp memory ops. */ 323451e4ffdSRichard Henderson static int expand_shl3(DisasContext *ctx, int val) 324740038d7SRichard Henderson { 325740038d7SRichard Henderson return val << 3; 326740038d7SRichard Henderson } 327740038d7SRichard Henderson 3280588e061SRichard Henderson /* Used for assemble_21. */ 329451e4ffdSRichard Henderson static int expand_shl11(DisasContext *ctx, int val) 3300588e061SRichard Henderson { 3310588e061SRichard Henderson return val << 11; 3320588e061SRichard Henderson } 3330588e061SRichard Henderson 33401afb7beSRichard Henderson 33540f9f908SRichard Henderson /* Include the auto-generated decoder. */ 336abff1abfSPaolo Bonzini #include "decode-insns.c.inc" 33740f9f908SRichard Henderson 33861766fe9SRichard Henderson /* We are not using a goto_tb (for whatever reason), but have updated 33961766fe9SRichard Henderson the iaq (for whatever reason), so don't do it again on exit. */ 340869051eaSRichard Henderson #define DISAS_IAQ_N_UPDATED DISAS_TARGET_0 34161766fe9SRichard Henderson 34261766fe9SRichard Henderson /* We are exiting the TB, but have neither emitted a goto_tb, nor 34361766fe9SRichard Henderson updated the iaq for the next instruction to be executed. */ 344869051eaSRichard Henderson #define DISAS_IAQ_N_STALE DISAS_TARGET_1 34561766fe9SRichard Henderson 346e1b5a5edSRichard Henderson /* Similarly, but we want to return to the main loop immediately 347e1b5a5edSRichard Henderson to recognize unmasked interrupts. */ 348e1b5a5edSRichard Henderson #define DISAS_IAQ_N_STALE_EXIT DISAS_TARGET_2 349c5d0aec2SRichard Henderson #define DISAS_EXIT DISAS_TARGET_3 350e1b5a5edSRichard Henderson 35161766fe9SRichard Henderson /* global register indexes */ 352eaa3783bSRichard Henderson static TCGv_reg cpu_gr[32]; 35333423472SRichard Henderson static TCGv_i64 cpu_sr[4]; 354494737b7SRichard Henderson static TCGv_i64 cpu_srH; 355eaa3783bSRichard Henderson static TCGv_reg cpu_iaoq_f; 356eaa3783bSRichard Henderson static TCGv_reg cpu_iaoq_b; 357c301f34eSRichard Henderson static TCGv_i64 cpu_iasq_f; 358c301f34eSRichard Henderson static TCGv_i64 cpu_iasq_b; 359eaa3783bSRichard Henderson static TCGv_reg cpu_sar; 360eaa3783bSRichard Henderson static TCGv_reg cpu_psw_n; 361eaa3783bSRichard Henderson static TCGv_reg cpu_psw_v; 362eaa3783bSRichard Henderson static TCGv_reg cpu_psw_cb; 363eaa3783bSRichard Henderson static TCGv_reg cpu_psw_cb_msb; 36461766fe9SRichard Henderson 36561766fe9SRichard Henderson void hppa_translate_init(void) 36661766fe9SRichard Henderson { 36761766fe9SRichard Henderson #define DEF_VAR(V) { &cpu_##V, #V, offsetof(CPUHPPAState, V) } 36861766fe9SRichard Henderson 369eaa3783bSRichard Henderson typedef struct { TCGv_reg *var; const char *name; int ofs; } GlobalVar; 37061766fe9SRichard Henderson static const GlobalVar vars[] = { 37135136a77SRichard Henderson { &cpu_sar, "sar", offsetof(CPUHPPAState, cr[CR_SAR]) }, 37261766fe9SRichard Henderson DEF_VAR(psw_n), 37361766fe9SRichard Henderson DEF_VAR(psw_v), 37461766fe9SRichard Henderson DEF_VAR(psw_cb), 37561766fe9SRichard Henderson DEF_VAR(psw_cb_msb), 37661766fe9SRichard Henderson DEF_VAR(iaoq_f), 37761766fe9SRichard Henderson DEF_VAR(iaoq_b), 37861766fe9SRichard Henderson }; 37961766fe9SRichard Henderson 38061766fe9SRichard Henderson #undef DEF_VAR 38161766fe9SRichard Henderson 38261766fe9SRichard Henderson /* Use the symbolic register names that match the disassembler. */ 38361766fe9SRichard Henderson static const char gr_names[32][4] = { 38461766fe9SRichard Henderson "r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7", 38561766fe9SRichard Henderson "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15", 38661766fe9SRichard Henderson "r16", "r17", "r18", "r19", "r20", "r21", "r22", "r23", 38761766fe9SRichard Henderson "r24", "r25", "r26", "r27", "r28", "r29", "r30", "r31" 38861766fe9SRichard Henderson }; 38933423472SRichard Henderson /* SR[4-7] are not global registers so that we can index them. */ 390494737b7SRichard Henderson static const char sr_names[5][4] = { 391494737b7SRichard Henderson "sr0", "sr1", "sr2", "sr3", "srH" 39233423472SRichard Henderson }; 39361766fe9SRichard Henderson 39461766fe9SRichard Henderson int i; 39561766fe9SRichard Henderson 396f764718dSRichard Henderson cpu_gr[0] = NULL; 39761766fe9SRichard Henderson for (i = 1; i < 32; i++) { 398ad75a51eSRichard Henderson cpu_gr[i] = tcg_global_mem_new(tcg_env, 39961766fe9SRichard Henderson offsetof(CPUHPPAState, gr[i]), 40061766fe9SRichard Henderson gr_names[i]); 40161766fe9SRichard Henderson } 40233423472SRichard Henderson for (i = 0; i < 4; i++) { 403ad75a51eSRichard Henderson cpu_sr[i] = tcg_global_mem_new_i64(tcg_env, 40433423472SRichard Henderson offsetof(CPUHPPAState, sr[i]), 40533423472SRichard Henderson sr_names[i]); 40633423472SRichard Henderson } 407ad75a51eSRichard Henderson cpu_srH = tcg_global_mem_new_i64(tcg_env, 408494737b7SRichard Henderson offsetof(CPUHPPAState, sr[4]), 409494737b7SRichard Henderson sr_names[4]); 41061766fe9SRichard Henderson 41161766fe9SRichard Henderson for (i = 0; i < ARRAY_SIZE(vars); ++i) { 41261766fe9SRichard Henderson const GlobalVar *v = &vars[i]; 413ad75a51eSRichard Henderson *v->var = tcg_global_mem_new(tcg_env, v->ofs, v->name); 41461766fe9SRichard Henderson } 415c301f34eSRichard Henderson 416ad75a51eSRichard Henderson cpu_iasq_f = tcg_global_mem_new_i64(tcg_env, 417c301f34eSRichard Henderson offsetof(CPUHPPAState, iasq_f), 418c301f34eSRichard Henderson "iasq_f"); 419ad75a51eSRichard Henderson cpu_iasq_b = tcg_global_mem_new_i64(tcg_env, 420c301f34eSRichard Henderson offsetof(CPUHPPAState, iasq_b), 421c301f34eSRichard Henderson "iasq_b"); 42261766fe9SRichard Henderson } 42361766fe9SRichard Henderson 424129e9cc3SRichard Henderson static DisasCond cond_make_f(void) 425129e9cc3SRichard Henderson { 426f764718dSRichard Henderson return (DisasCond){ 427f764718dSRichard Henderson .c = TCG_COND_NEVER, 428f764718dSRichard Henderson .a0 = NULL, 429f764718dSRichard Henderson .a1 = NULL, 430f764718dSRichard Henderson }; 431129e9cc3SRichard Henderson } 432129e9cc3SRichard Henderson 433df0232feSRichard Henderson static DisasCond cond_make_t(void) 434df0232feSRichard Henderson { 435df0232feSRichard Henderson return (DisasCond){ 436df0232feSRichard Henderson .c = TCG_COND_ALWAYS, 437df0232feSRichard Henderson .a0 = NULL, 438df0232feSRichard Henderson .a1 = NULL, 439df0232feSRichard Henderson }; 440df0232feSRichard Henderson } 441df0232feSRichard Henderson 442129e9cc3SRichard Henderson static DisasCond cond_make_n(void) 443129e9cc3SRichard Henderson { 444f764718dSRichard Henderson return (DisasCond){ 445f764718dSRichard Henderson .c = TCG_COND_NE, 446f764718dSRichard Henderson .a0 = cpu_psw_n, 4476e94937aSRichard Henderson .a1 = tcg_constant_reg(0) 448f764718dSRichard Henderson }; 449129e9cc3SRichard Henderson } 450129e9cc3SRichard Henderson 451b47a4a02SSven Schnelle static DisasCond cond_make_0_tmp(TCGCond c, TCGv_reg a0) 452b47a4a02SSven Schnelle { 453b47a4a02SSven Schnelle assert (c != TCG_COND_NEVER && c != TCG_COND_ALWAYS); 454b47a4a02SSven Schnelle return (DisasCond){ 4556e94937aSRichard Henderson .c = c, .a0 = a0, .a1 = tcg_constant_reg(0) 456b47a4a02SSven Schnelle }; 457b47a4a02SSven Schnelle } 458b47a4a02SSven Schnelle 459eaa3783bSRichard Henderson static DisasCond cond_make_0(TCGCond c, TCGv_reg a0) 460129e9cc3SRichard Henderson { 461b47a4a02SSven Schnelle TCGv_reg tmp = tcg_temp_new(); 462b47a4a02SSven Schnelle tcg_gen_mov_reg(tmp, a0); 463b47a4a02SSven Schnelle return cond_make_0_tmp(c, tmp); 464129e9cc3SRichard Henderson } 465129e9cc3SRichard Henderson 466eaa3783bSRichard Henderson static DisasCond cond_make(TCGCond c, TCGv_reg a0, TCGv_reg a1) 467129e9cc3SRichard Henderson { 468129e9cc3SRichard Henderson DisasCond r = { .c = c }; 469129e9cc3SRichard Henderson 470129e9cc3SRichard Henderson assert (c != TCG_COND_NEVER && c != TCG_COND_ALWAYS); 471129e9cc3SRichard Henderson r.a0 = tcg_temp_new(); 472eaa3783bSRichard Henderson tcg_gen_mov_reg(r.a0, a0); 473129e9cc3SRichard Henderson r.a1 = tcg_temp_new(); 474eaa3783bSRichard Henderson tcg_gen_mov_reg(r.a1, a1); 475129e9cc3SRichard Henderson 476129e9cc3SRichard Henderson return r; 477129e9cc3SRichard Henderson } 478129e9cc3SRichard Henderson 479129e9cc3SRichard Henderson static void cond_free(DisasCond *cond) 480129e9cc3SRichard Henderson { 481129e9cc3SRichard Henderson switch (cond->c) { 482129e9cc3SRichard Henderson default: 483f764718dSRichard Henderson cond->a0 = NULL; 484f764718dSRichard Henderson cond->a1 = NULL; 485129e9cc3SRichard Henderson /* fallthru */ 486129e9cc3SRichard Henderson case TCG_COND_ALWAYS: 487129e9cc3SRichard Henderson cond->c = TCG_COND_NEVER; 488129e9cc3SRichard Henderson break; 489129e9cc3SRichard Henderson case TCG_COND_NEVER: 490129e9cc3SRichard Henderson break; 491129e9cc3SRichard Henderson } 492129e9cc3SRichard Henderson } 493129e9cc3SRichard Henderson 49486f8d05fSRichard Henderson #ifndef CONFIG_USER_ONLY 49586f8d05fSRichard Henderson static TCGv_tl get_temp_tl(DisasContext *ctx) 49686f8d05fSRichard Henderson { 49786f8d05fSRichard Henderson unsigned i = ctx->ntempl++; 49886f8d05fSRichard Henderson g_assert(i < ARRAY_SIZE(ctx->templ)); 49986f8d05fSRichard Henderson return ctx->templ[i] = tcg_temp_new_tl(); 50086f8d05fSRichard Henderson } 50186f8d05fSRichard Henderson #endif 50286f8d05fSRichard Henderson 503eaa3783bSRichard Henderson static TCGv_reg load_const(DisasContext *ctx, target_sreg v) 50461766fe9SRichard Henderson { 505*e12c6309SRichard Henderson TCGv_reg t = tcg_temp_new(); 506eaa3783bSRichard Henderson tcg_gen_movi_reg(t, v); 50761766fe9SRichard Henderson return t; 50861766fe9SRichard Henderson } 50961766fe9SRichard Henderson 510eaa3783bSRichard Henderson static TCGv_reg load_gpr(DisasContext *ctx, unsigned reg) 51161766fe9SRichard Henderson { 51261766fe9SRichard Henderson if (reg == 0) { 513*e12c6309SRichard Henderson TCGv_reg t = tcg_temp_new(); 514eaa3783bSRichard Henderson tcg_gen_movi_reg(t, 0); 51561766fe9SRichard Henderson return t; 51661766fe9SRichard Henderson } else { 51761766fe9SRichard Henderson return cpu_gr[reg]; 51861766fe9SRichard Henderson } 51961766fe9SRichard Henderson } 52061766fe9SRichard Henderson 521eaa3783bSRichard Henderson static TCGv_reg dest_gpr(DisasContext *ctx, unsigned reg) 52261766fe9SRichard Henderson { 523129e9cc3SRichard Henderson if (reg == 0 || ctx->null_cond.c != TCG_COND_NEVER) { 524*e12c6309SRichard Henderson return tcg_temp_new(); 52561766fe9SRichard Henderson } else { 52661766fe9SRichard Henderson return cpu_gr[reg]; 52761766fe9SRichard Henderson } 52861766fe9SRichard Henderson } 52961766fe9SRichard Henderson 530eaa3783bSRichard Henderson static void save_or_nullify(DisasContext *ctx, TCGv_reg dest, TCGv_reg t) 531129e9cc3SRichard Henderson { 532129e9cc3SRichard Henderson if (ctx->null_cond.c != TCG_COND_NEVER) { 533eaa3783bSRichard Henderson tcg_gen_movcond_reg(ctx->null_cond.c, dest, ctx->null_cond.a0, 534129e9cc3SRichard Henderson ctx->null_cond.a1, dest, t); 535129e9cc3SRichard Henderson } else { 536eaa3783bSRichard Henderson tcg_gen_mov_reg(dest, t); 537129e9cc3SRichard Henderson } 538129e9cc3SRichard Henderson } 539129e9cc3SRichard Henderson 540eaa3783bSRichard Henderson static void save_gpr(DisasContext *ctx, unsigned reg, TCGv_reg t) 541129e9cc3SRichard Henderson { 542129e9cc3SRichard Henderson if (reg != 0) { 543129e9cc3SRichard Henderson save_or_nullify(ctx, cpu_gr[reg], t); 544129e9cc3SRichard Henderson } 545129e9cc3SRichard Henderson } 546129e9cc3SRichard Henderson 547e03b5686SMarc-André Lureau #if HOST_BIG_ENDIAN 54896d6407fSRichard Henderson # define HI_OFS 0 54996d6407fSRichard Henderson # define LO_OFS 4 55096d6407fSRichard Henderson #else 55196d6407fSRichard Henderson # define HI_OFS 4 55296d6407fSRichard Henderson # define LO_OFS 0 55396d6407fSRichard Henderson #endif 55496d6407fSRichard Henderson 55596d6407fSRichard Henderson static TCGv_i32 load_frw_i32(unsigned rt) 55696d6407fSRichard Henderson { 55796d6407fSRichard Henderson TCGv_i32 ret = tcg_temp_new_i32(); 558ad75a51eSRichard Henderson tcg_gen_ld_i32(ret, tcg_env, 55996d6407fSRichard Henderson offsetof(CPUHPPAState, fr[rt & 31]) 56096d6407fSRichard Henderson + (rt & 32 ? LO_OFS : HI_OFS)); 56196d6407fSRichard Henderson return ret; 56296d6407fSRichard Henderson } 56396d6407fSRichard Henderson 564ebe9383cSRichard Henderson static TCGv_i32 load_frw0_i32(unsigned rt) 565ebe9383cSRichard Henderson { 566ebe9383cSRichard Henderson if (rt == 0) { 5670992a930SRichard Henderson TCGv_i32 ret = tcg_temp_new_i32(); 5680992a930SRichard Henderson tcg_gen_movi_i32(ret, 0); 5690992a930SRichard Henderson return ret; 570ebe9383cSRichard Henderson } else { 571ebe9383cSRichard Henderson return load_frw_i32(rt); 572ebe9383cSRichard Henderson } 573ebe9383cSRichard Henderson } 574ebe9383cSRichard Henderson 575ebe9383cSRichard Henderson static TCGv_i64 load_frw0_i64(unsigned rt) 576ebe9383cSRichard Henderson { 577ebe9383cSRichard Henderson TCGv_i64 ret = tcg_temp_new_i64(); 5780992a930SRichard Henderson if (rt == 0) { 5790992a930SRichard Henderson tcg_gen_movi_i64(ret, 0); 5800992a930SRichard Henderson } else { 581ad75a51eSRichard Henderson tcg_gen_ld32u_i64(ret, tcg_env, 582ebe9383cSRichard Henderson offsetof(CPUHPPAState, fr[rt & 31]) 583ebe9383cSRichard Henderson + (rt & 32 ? LO_OFS : HI_OFS)); 584ebe9383cSRichard Henderson } 5850992a930SRichard Henderson return ret; 586ebe9383cSRichard Henderson } 587ebe9383cSRichard Henderson 58896d6407fSRichard Henderson static void save_frw_i32(unsigned rt, TCGv_i32 val) 58996d6407fSRichard Henderson { 590ad75a51eSRichard Henderson tcg_gen_st_i32(val, tcg_env, 59196d6407fSRichard Henderson offsetof(CPUHPPAState, fr[rt & 31]) 59296d6407fSRichard Henderson + (rt & 32 ? LO_OFS : HI_OFS)); 59396d6407fSRichard Henderson } 59496d6407fSRichard Henderson 59596d6407fSRichard Henderson #undef HI_OFS 59696d6407fSRichard Henderson #undef LO_OFS 59796d6407fSRichard Henderson 59896d6407fSRichard Henderson static TCGv_i64 load_frd(unsigned rt) 59996d6407fSRichard Henderson { 60096d6407fSRichard Henderson TCGv_i64 ret = tcg_temp_new_i64(); 601ad75a51eSRichard Henderson tcg_gen_ld_i64(ret, tcg_env, offsetof(CPUHPPAState, fr[rt])); 60296d6407fSRichard Henderson return ret; 60396d6407fSRichard Henderson } 60496d6407fSRichard Henderson 605ebe9383cSRichard Henderson static TCGv_i64 load_frd0(unsigned rt) 606ebe9383cSRichard Henderson { 607ebe9383cSRichard Henderson if (rt == 0) { 6080992a930SRichard Henderson TCGv_i64 ret = tcg_temp_new_i64(); 6090992a930SRichard Henderson tcg_gen_movi_i64(ret, 0); 6100992a930SRichard Henderson return ret; 611ebe9383cSRichard Henderson } else { 612ebe9383cSRichard Henderson return load_frd(rt); 613ebe9383cSRichard Henderson } 614ebe9383cSRichard Henderson } 615ebe9383cSRichard Henderson 61696d6407fSRichard Henderson static void save_frd(unsigned rt, TCGv_i64 val) 61796d6407fSRichard Henderson { 618ad75a51eSRichard Henderson tcg_gen_st_i64(val, tcg_env, offsetof(CPUHPPAState, fr[rt])); 61996d6407fSRichard Henderson } 62096d6407fSRichard Henderson 62133423472SRichard Henderson static void load_spr(DisasContext *ctx, TCGv_i64 dest, unsigned reg) 62233423472SRichard Henderson { 62333423472SRichard Henderson #ifdef CONFIG_USER_ONLY 62433423472SRichard Henderson tcg_gen_movi_i64(dest, 0); 62533423472SRichard Henderson #else 62633423472SRichard Henderson if (reg < 4) { 62733423472SRichard Henderson tcg_gen_mov_i64(dest, cpu_sr[reg]); 628494737b7SRichard Henderson } else if (ctx->tb_flags & TB_FLAG_SR_SAME) { 629494737b7SRichard Henderson tcg_gen_mov_i64(dest, cpu_srH); 63033423472SRichard Henderson } else { 631ad75a51eSRichard Henderson tcg_gen_ld_i64(dest, tcg_env, offsetof(CPUHPPAState, sr[reg])); 63233423472SRichard Henderson } 63333423472SRichard Henderson #endif 63433423472SRichard Henderson } 63533423472SRichard Henderson 636129e9cc3SRichard Henderson /* Skip over the implementation of an insn that has been nullified. 637129e9cc3SRichard Henderson Use this when the insn is too complex for a conditional move. */ 638129e9cc3SRichard Henderson static void nullify_over(DisasContext *ctx) 639129e9cc3SRichard Henderson { 640129e9cc3SRichard Henderson if (ctx->null_cond.c != TCG_COND_NEVER) { 641129e9cc3SRichard Henderson /* The always condition should have been handled in the main loop. */ 642129e9cc3SRichard Henderson assert(ctx->null_cond.c != TCG_COND_ALWAYS); 643129e9cc3SRichard Henderson 644129e9cc3SRichard Henderson ctx->null_lab = gen_new_label(); 645129e9cc3SRichard Henderson 646129e9cc3SRichard Henderson /* If we're using PSW[N], copy it to a temp because... */ 6476e94937aSRichard Henderson if (ctx->null_cond.a0 == cpu_psw_n) { 648129e9cc3SRichard Henderson ctx->null_cond.a0 = tcg_temp_new(); 649eaa3783bSRichard Henderson tcg_gen_mov_reg(ctx->null_cond.a0, cpu_psw_n); 650129e9cc3SRichard Henderson } 651129e9cc3SRichard Henderson /* ... we clear it before branching over the implementation, 652129e9cc3SRichard Henderson so that (1) it's clear after nullifying this insn and 653129e9cc3SRichard Henderson (2) if this insn nullifies the next, PSW[N] is valid. */ 654129e9cc3SRichard Henderson if (ctx->psw_n_nonzero) { 655129e9cc3SRichard Henderson ctx->psw_n_nonzero = false; 656eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, 0); 657129e9cc3SRichard Henderson } 658129e9cc3SRichard Henderson 659eaa3783bSRichard Henderson tcg_gen_brcond_reg(ctx->null_cond.c, ctx->null_cond.a0, 660129e9cc3SRichard Henderson ctx->null_cond.a1, ctx->null_lab); 661129e9cc3SRichard Henderson cond_free(&ctx->null_cond); 662129e9cc3SRichard Henderson } 663129e9cc3SRichard Henderson } 664129e9cc3SRichard Henderson 665129e9cc3SRichard Henderson /* Save the current nullification state to PSW[N]. */ 666129e9cc3SRichard Henderson static void nullify_save(DisasContext *ctx) 667129e9cc3SRichard Henderson { 668129e9cc3SRichard Henderson if (ctx->null_cond.c == TCG_COND_NEVER) { 669129e9cc3SRichard Henderson if (ctx->psw_n_nonzero) { 670eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, 0); 671129e9cc3SRichard Henderson } 672129e9cc3SRichard Henderson return; 673129e9cc3SRichard Henderson } 6746e94937aSRichard Henderson if (ctx->null_cond.a0 != cpu_psw_n) { 675eaa3783bSRichard Henderson tcg_gen_setcond_reg(ctx->null_cond.c, cpu_psw_n, 676129e9cc3SRichard Henderson ctx->null_cond.a0, ctx->null_cond.a1); 677129e9cc3SRichard Henderson ctx->psw_n_nonzero = true; 678129e9cc3SRichard Henderson } 679129e9cc3SRichard Henderson cond_free(&ctx->null_cond); 680129e9cc3SRichard Henderson } 681129e9cc3SRichard Henderson 682129e9cc3SRichard Henderson /* Set a PSW[N] to X. The intention is that this is used immediately 683129e9cc3SRichard Henderson before a goto_tb/exit_tb, so that there is no fallthru path to other 684129e9cc3SRichard Henderson code within the TB. Therefore we do not update psw_n_nonzero. */ 685129e9cc3SRichard Henderson static void nullify_set(DisasContext *ctx, bool x) 686129e9cc3SRichard Henderson { 687129e9cc3SRichard Henderson if (ctx->psw_n_nonzero || x) { 688eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, x); 689129e9cc3SRichard Henderson } 690129e9cc3SRichard Henderson } 691129e9cc3SRichard Henderson 692129e9cc3SRichard Henderson /* Mark the end of an instruction that may have been nullified. 69340f9f908SRichard Henderson This is the pair to nullify_over. Always returns true so that 69440f9f908SRichard Henderson it may be tail-called from a translate function. */ 69531234768SRichard Henderson static bool nullify_end(DisasContext *ctx) 696129e9cc3SRichard Henderson { 697129e9cc3SRichard Henderson TCGLabel *null_lab = ctx->null_lab; 69831234768SRichard Henderson DisasJumpType status = ctx->base.is_jmp; 699129e9cc3SRichard Henderson 700f49b3537SRichard Henderson /* For NEXT, NORETURN, STALE, we can easily continue (or exit). 701f49b3537SRichard Henderson For UPDATED, we cannot update on the nullified path. */ 702f49b3537SRichard Henderson assert(status != DISAS_IAQ_N_UPDATED); 703f49b3537SRichard Henderson 704129e9cc3SRichard Henderson if (likely(null_lab == NULL)) { 705129e9cc3SRichard Henderson /* The current insn wasn't conditional or handled the condition 706129e9cc3SRichard Henderson applied to it without a branch, so the (new) setting of 707129e9cc3SRichard Henderson NULL_COND can be applied directly to the next insn. */ 70831234768SRichard Henderson return true; 709129e9cc3SRichard Henderson } 710129e9cc3SRichard Henderson ctx->null_lab = NULL; 711129e9cc3SRichard Henderson 712129e9cc3SRichard Henderson if (likely(ctx->null_cond.c == TCG_COND_NEVER)) { 713129e9cc3SRichard Henderson /* The next instruction will be unconditional, 714129e9cc3SRichard Henderson and NULL_COND already reflects that. */ 715129e9cc3SRichard Henderson gen_set_label(null_lab); 716129e9cc3SRichard Henderson } else { 717129e9cc3SRichard Henderson /* The insn that we just executed is itself nullifying the next 718129e9cc3SRichard Henderson instruction. Store the condition in the PSW[N] global. 719129e9cc3SRichard Henderson We asserted PSW[N] = 0 in nullify_over, so that after the 720129e9cc3SRichard Henderson label we have the proper value in place. */ 721129e9cc3SRichard Henderson nullify_save(ctx); 722129e9cc3SRichard Henderson gen_set_label(null_lab); 723129e9cc3SRichard Henderson ctx->null_cond = cond_make_n(); 724129e9cc3SRichard Henderson } 725869051eaSRichard Henderson if (status == DISAS_NORETURN) { 72631234768SRichard Henderson ctx->base.is_jmp = DISAS_NEXT; 727129e9cc3SRichard Henderson } 72831234768SRichard Henderson return true; 729129e9cc3SRichard Henderson } 730129e9cc3SRichard Henderson 731eaa3783bSRichard Henderson static void copy_iaoq_entry(TCGv_reg dest, target_ureg ival, TCGv_reg vval) 73261766fe9SRichard Henderson { 73361766fe9SRichard Henderson if (unlikely(ival == -1)) { 734eaa3783bSRichard Henderson tcg_gen_mov_reg(dest, vval); 73561766fe9SRichard Henderson } else { 736eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, ival); 73761766fe9SRichard Henderson } 73861766fe9SRichard Henderson } 73961766fe9SRichard Henderson 740eaa3783bSRichard Henderson static inline target_ureg iaoq_dest(DisasContext *ctx, target_sreg disp) 74161766fe9SRichard Henderson { 74261766fe9SRichard Henderson return ctx->iaoq_f + disp + 8; 74361766fe9SRichard Henderson } 74461766fe9SRichard Henderson 74561766fe9SRichard Henderson static void gen_excp_1(int exception) 74661766fe9SRichard Henderson { 747ad75a51eSRichard Henderson gen_helper_excp(tcg_env, tcg_constant_i32(exception)); 74861766fe9SRichard Henderson } 74961766fe9SRichard Henderson 75031234768SRichard Henderson static void gen_excp(DisasContext *ctx, int exception) 75161766fe9SRichard Henderson { 75261766fe9SRichard Henderson copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_f, cpu_iaoq_f); 75361766fe9SRichard Henderson copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_b, cpu_iaoq_b); 754129e9cc3SRichard Henderson nullify_save(ctx); 75561766fe9SRichard Henderson gen_excp_1(exception); 75631234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 75761766fe9SRichard Henderson } 75861766fe9SRichard Henderson 75931234768SRichard Henderson static bool gen_excp_iir(DisasContext *ctx, int exc) 7601a19da0dSRichard Henderson { 76131234768SRichard Henderson nullify_over(ctx); 76229dd6f64SRichard Henderson tcg_gen_st_reg(tcg_constant_reg(ctx->insn), 763ad75a51eSRichard Henderson tcg_env, offsetof(CPUHPPAState, cr[CR_IIR])); 76431234768SRichard Henderson gen_excp(ctx, exc); 76531234768SRichard Henderson return nullify_end(ctx); 7661a19da0dSRichard Henderson } 7671a19da0dSRichard Henderson 76831234768SRichard Henderson static bool gen_illegal(DisasContext *ctx) 76961766fe9SRichard Henderson { 77031234768SRichard Henderson return gen_excp_iir(ctx, EXCP_ILL); 77161766fe9SRichard Henderson } 77261766fe9SRichard Henderson 77340f9f908SRichard Henderson #ifdef CONFIG_USER_ONLY 77440f9f908SRichard Henderson #define CHECK_MOST_PRIVILEGED(EXCP) \ 77540f9f908SRichard Henderson return gen_excp_iir(ctx, EXCP) 77640f9f908SRichard Henderson #else 777e1b5a5edSRichard Henderson #define CHECK_MOST_PRIVILEGED(EXCP) \ 778e1b5a5edSRichard Henderson do { \ 779e1b5a5edSRichard Henderson if (ctx->privilege != 0) { \ 78031234768SRichard Henderson return gen_excp_iir(ctx, EXCP); \ 781e1b5a5edSRichard Henderson } \ 782e1b5a5edSRichard Henderson } while (0) 78340f9f908SRichard Henderson #endif 784e1b5a5edSRichard Henderson 785eaa3783bSRichard Henderson static bool use_goto_tb(DisasContext *ctx, target_ureg dest) 78661766fe9SRichard Henderson { 78757f91498SRichard Henderson return translator_use_goto_tb(&ctx->base, dest); 78861766fe9SRichard Henderson } 78961766fe9SRichard Henderson 790129e9cc3SRichard Henderson /* If the next insn is to be nullified, and it's on the same page, 791129e9cc3SRichard Henderson and we're not attempting to set a breakpoint on it, then we can 792129e9cc3SRichard Henderson totally skip the nullified insn. This avoids creating and 793129e9cc3SRichard Henderson executing a TB that merely branches to the next TB. */ 794129e9cc3SRichard Henderson static bool use_nullify_skip(DisasContext *ctx) 795129e9cc3SRichard Henderson { 796129e9cc3SRichard Henderson return (((ctx->iaoq_b ^ ctx->iaoq_f) & TARGET_PAGE_MASK) == 0 797129e9cc3SRichard Henderson && !cpu_breakpoint_test(ctx->cs, ctx->iaoq_b, BP_ANY)); 798129e9cc3SRichard Henderson } 799129e9cc3SRichard Henderson 80061766fe9SRichard Henderson static void gen_goto_tb(DisasContext *ctx, int which, 801eaa3783bSRichard Henderson target_ureg f, target_ureg b) 80261766fe9SRichard Henderson { 80361766fe9SRichard Henderson if (f != -1 && b != -1 && use_goto_tb(ctx, f)) { 80461766fe9SRichard Henderson tcg_gen_goto_tb(which); 805eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_iaoq_f, f); 806eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_iaoq_b, b); 80707ea28b4SRichard Henderson tcg_gen_exit_tb(ctx->base.tb, which); 80861766fe9SRichard Henderson } else { 80961766fe9SRichard Henderson copy_iaoq_entry(cpu_iaoq_f, f, cpu_iaoq_b); 81061766fe9SRichard Henderson copy_iaoq_entry(cpu_iaoq_b, b, ctx->iaoq_n_var); 8117f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr(); 81261766fe9SRichard Henderson } 81361766fe9SRichard Henderson } 81461766fe9SRichard Henderson 815b47a4a02SSven Schnelle static bool cond_need_sv(int c) 816b47a4a02SSven Schnelle { 817b47a4a02SSven Schnelle return c == 2 || c == 3 || c == 6; 818b47a4a02SSven Schnelle } 819b47a4a02SSven Schnelle 820b47a4a02SSven Schnelle static bool cond_need_cb(int c) 821b47a4a02SSven Schnelle { 822b47a4a02SSven Schnelle return c == 4 || c == 5; 823b47a4a02SSven Schnelle } 824b47a4a02SSven Schnelle 825b47a4a02SSven Schnelle /* 826b47a4a02SSven Schnelle * Compute conditional for arithmetic. See Page 5-3, Table 5-1, of 827b47a4a02SSven Schnelle * the Parisc 1.1 Architecture Reference Manual for details. 828b47a4a02SSven Schnelle */ 829b2167459SRichard Henderson 830eaa3783bSRichard Henderson static DisasCond do_cond(unsigned cf, TCGv_reg res, 831eaa3783bSRichard Henderson TCGv_reg cb_msb, TCGv_reg sv) 832b2167459SRichard Henderson { 833b2167459SRichard Henderson DisasCond cond; 834eaa3783bSRichard Henderson TCGv_reg tmp; 835b2167459SRichard Henderson 836b2167459SRichard Henderson switch (cf >> 1) { 837b47a4a02SSven Schnelle case 0: /* Never / TR (0 / 1) */ 838b2167459SRichard Henderson cond = cond_make_f(); 839b2167459SRichard Henderson break; 840b2167459SRichard Henderson case 1: /* = / <> (Z / !Z) */ 841b2167459SRichard Henderson cond = cond_make_0(TCG_COND_EQ, res); 842b2167459SRichard Henderson break; 843b47a4a02SSven Schnelle case 2: /* < / >= (N ^ V / !(N ^ V) */ 844b47a4a02SSven Schnelle tmp = tcg_temp_new(); 845b47a4a02SSven Schnelle tcg_gen_xor_reg(tmp, res, sv); 846b47a4a02SSven Schnelle cond = cond_make_0_tmp(TCG_COND_LT, tmp); 847b2167459SRichard Henderson break; 848b47a4a02SSven Schnelle case 3: /* <= / > (N ^ V) | Z / !((N ^ V) | Z) */ 849b47a4a02SSven Schnelle /* 850b47a4a02SSven Schnelle * Simplify: 851b47a4a02SSven Schnelle * (N ^ V) | Z 852b47a4a02SSven Schnelle * ((res < 0) ^ (sv < 0)) | !res 853b47a4a02SSven Schnelle * ((res ^ sv) < 0) | !res 854b47a4a02SSven Schnelle * (~(res ^ sv) >= 0) | !res 855b47a4a02SSven Schnelle * !(~(res ^ sv) >> 31) | !res 856b47a4a02SSven Schnelle * !(~(res ^ sv) >> 31 & res) 857b47a4a02SSven Schnelle */ 858b47a4a02SSven Schnelle tmp = tcg_temp_new(); 859b47a4a02SSven Schnelle tcg_gen_eqv_reg(tmp, res, sv); 860b47a4a02SSven Schnelle tcg_gen_sari_reg(tmp, tmp, TARGET_REGISTER_BITS - 1); 861b47a4a02SSven Schnelle tcg_gen_and_reg(tmp, tmp, res); 862b47a4a02SSven Schnelle cond = cond_make_0_tmp(TCG_COND_EQ, tmp); 863b2167459SRichard Henderson break; 864b2167459SRichard Henderson case 4: /* NUV / UV (!C / C) */ 865b2167459SRichard Henderson cond = cond_make_0(TCG_COND_EQ, cb_msb); 866b2167459SRichard Henderson break; 867b2167459SRichard Henderson case 5: /* ZNV / VNZ (!C | Z / C & !Z) */ 868b2167459SRichard Henderson tmp = tcg_temp_new(); 869eaa3783bSRichard Henderson tcg_gen_neg_reg(tmp, cb_msb); 870eaa3783bSRichard Henderson tcg_gen_and_reg(tmp, tmp, res); 871b47a4a02SSven Schnelle cond = cond_make_0_tmp(TCG_COND_EQ, tmp); 872b2167459SRichard Henderson break; 873b2167459SRichard Henderson case 6: /* SV / NSV (V / !V) */ 874b2167459SRichard Henderson cond = cond_make_0(TCG_COND_LT, sv); 875b2167459SRichard Henderson break; 876b2167459SRichard Henderson case 7: /* OD / EV */ 877b2167459SRichard Henderson tmp = tcg_temp_new(); 878eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, res, 1); 879b47a4a02SSven Schnelle cond = cond_make_0_tmp(TCG_COND_NE, tmp); 880b2167459SRichard Henderson break; 881b2167459SRichard Henderson default: 882b2167459SRichard Henderson g_assert_not_reached(); 883b2167459SRichard Henderson } 884b2167459SRichard Henderson if (cf & 1) { 885b2167459SRichard Henderson cond.c = tcg_invert_cond(cond.c); 886b2167459SRichard Henderson } 887b2167459SRichard Henderson 888b2167459SRichard Henderson return cond; 889b2167459SRichard Henderson } 890b2167459SRichard Henderson 891b2167459SRichard Henderson /* Similar, but for the special case of subtraction without borrow, we 892b2167459SRichard Henderson can use the inputs directly. This can allow other computation to be 893b2167459SRichard Henderson deleted as unused. */ 894b2167459SRichard Henderson 895eaa3783bSRichard Henderson static DisasCond do_sub_cond(unsigned cf, TCGv_reg res, 896eaa3783bSRichard Henderson TCGv_reg in1, TCGv_reg in2, TCGv_reg sv) 897b2167459SRichard Henderson { 898b2167459SRichard Henderson DisasCond cond; 899b2167459SRichard Henderson 900b2167459SRichard Henderson switch (cf >> 1) { 901b2167459SRichard Henderson case 1: /* = / <> */ 902b2167459SRichard Henderson cond = cond_make(TCG_COND_EQ, in1, in2); 903b2167459SRichard Henderson break; 904b2167459SRichard Henderson case 2: /* < / >= */ 905b2167459SRichard Henderson cond = cond_make(TCG_COND_LT, in1, in2); 906b2167459SRichard Henderson break; 907b2167459SRichard Henderson case 3: /* <= / > */ 908b2167459SRichard Henderson cond = cond_make(TCG_COND_LE, in1, in2); 909b2167459SRichard Henderson break; 910b2167459SRichard Henderson case 4: /* << / >>= */ 911b2167459SRichard Henderson cond = cond_make(TCG_COND_LTU, in1, in2); 912b2167459SRichard Henderson break; 913b2167459SRichard Henderson case 5: /* <<= / >> */ 914b2167459SRichard Henderson cond = cond_make(TCG_COND_LEU, in1, in2); 915b2167459SRichard Henderson break; 916b2167459SRichard Henderson default: 917b47a4a02SSven Schnelle return do_cond(cf, res, NULL, sv); 918b2167459SRichard Henderson } 919b2167459SRichard Henderson if (cf & 1) { 920b2167459SRichard Henderson cond.c = tcg_invert_cond(cond.c); 921b2167459SRichard Henderson } 922b2167459SRichard Henderson 923b2167459SRichard Henderson return cond; 924b2167459SRichard Henderson } 925b2167459SRichard Henderson 926df0232feSRichard Henderson /* 927df0232feSRichard Henderson * Similar, but for logicals, where the carry and overflow bits are not 928df0232feSRichard Henderson * computed, and use of them is undefined. 929df0232feSRichard Henderson * 930df0232feSRichard Henderson * Undefined or not, hardware does not trap. It seems reasonable to 931df0232feSRichard Henderson * assume hardware treats cases c={4,5,6} as if C=0 & V=0, since that's 932df0232feSRichard Henderson * how cases c={2,3} are treated. 933df0232feSRichard Henderson */ 934b2167459SRichard Henderson 935eaa3783bSRichard Henderson static DisasCond do_log_cond(unsigned cf, TCGv_reg res) 936b2167459SRichard Henderson { 937df0232feSRichard Henderson switch (cf) { 938df0232feSRichard Henderson case 0: /* never */ 939df0232feSRichard Henderson case 9: /* undef, C */ 940df0232feSRichard Henderson case 11: /* undef, C & !Z */ 941df0232feSRichard Henderson case 12: /* undef, V */ 942df0232feSRichard Henderson return cond_make_f(); 943df0232feSRichard Henderson 944df0232feSRichard Henderson case 1: /* true */ 945df0232feSRichard Henderson case 8: /* undef, !C */ 946df0232feSRichard Henderson case 10: /* undef, !C | Z */ 947df0232feSRichard Henderson case 13: /* undef, !V */ 948df0232feSRichard Henderson return cond_make_t(); 949df0232feSRichard Henderson 950df0232feSRichard Henderson case 2: /* == */ 951df0232feSRichard Henderson return cond_make_0(TCG_COND_EQ, res); 952df0232feSRichard Henderson case 3: /* <> */ 953df0232feSRichard Henderson return cond_make_0(TCG_COND_NE, res); 954df0232feSRichard Henderson case 4: /* < */ 955df0232feSRichard Henderson return cond_make_0(TCG_COND_LT, res); 956df0232feSRichard Henderson case 5: /* >= */ 957df0232feSRichard Henderson return cond_make_0(TCG_COND_GE, res); 958df0232feSRichard Henderson case 6: /* <= */ 959df0232feSRichard Henderson return cond_make_0(TCG_COND_LE, res); 960df0232feSRichard Henderson case 7: /* > */ 961df0232feSRichard Henderson return cond_make_0(TCG_COND_GT, res); 962df0232feSRichard Henderson 963df0232feSRichard Henderson case 14: /* OD */ 964df0232feSRichard Henderson case 15: /* EV */ 965df0232feSRichard Henderson return do_cond(cf, res, NULL, NULL); 966df0232feSRichard Henderson 967df0232feSRichard Henderson default: 968df0232feSRichard Henderson g_assert_not_reached(); 969b2167459SRichard Henderson } 970b2167459SRichard Henderson } 971b2167459SRichard Henderson 97298cd9ca7SRichard Henderson /* Similar, but for shift/extract/deposit conditions. */ 97398cd9ca7SRichard Henderson 974eaa3783bSRichard Henderson static DisasCond do_sed_cond(unsigned orig, TCGv_reg res) 97598cd9ca7SRichard Henderson { 97698cd9ca7SRichard Henderson unsigned c, f; 97798cd9ca7SRichard Henderson 97898cd9ca7SRichard Henderson /* Convert the compressed condition codes to standard. 97998cd9ca7SRichard Henderson 0-2 are the same as logicals (nv,<,<=), while 3 is OD. 98098cd9ca7SRichard Henderson 4-7 are the reverse of 0-3. */ 98198cd9ca7SRichard Henderson c = orig & 3; 98298cd9ca7SRichard Henderson if (c == 3) { 98398cd9ca7SRichard Henderson c = 7; 98498cd9ca7SRichard Henderson } 98598cd9ca7SRichard Henderson f = (orig & 4) / 4; 98698cd9ca7SRichard Henderson 98798cd9ca7SRichard Henderson return do_log_cond(c * 2 + f, res); 98898cd9ca7SRichard Henderson } 98998cd9ca7SRichard Henderson 990b2167459SRichard Henderson /* Similar, but for unit conditions. */ 991b2167459SRichard Henderson 992eaa3783bSRichard Henderson static DisasCond do_unit_cond(unsigned cf, TCGv_reg res, 993eaa3783bSRichard Henderson TCGv_reg in1, TCGv_reg in2) 994b2167459SRichard Henderson { 995b2167459SRichard Henderson DisasCond cond; 996eaa3783bSRichard Henderson TCGv_reg tmp, cb = NULL; 997b2167459SRichard Henderson 998b2167459SRichard Henderson if (cf & 8) { 999b2167459SRichard Henderson /* Since we want to test lots of carry-out bits all at once, do not 1000b2167459SRichard Henderson * do our normal thing and compute carry-in of bit B+1 since that 1001b2167459SRichard Henderson * leaves us with carry bits spread across two words. 1002b2167459SRichard Henderson */ 1003b2167459SRichard Henderson cb = tcg_temp_new(); 1004b2167459SRichard Henderson tmp = tcg_temp_new(); 1005eaa3783bSRichard Henderson tcg_gen_or_reg(cb, in1, in2); 1006eaa3783bSRichard Henderson tcg_gen_and_reg(tmp, in1, in2); 1007eaa3783bSRichard Henderson tcg_gen_andc_reg(cb, cb, res); 1008eaa3783bSRichard Henderson tcg_gen_or_reg(cb, cb, tmp); 1009b2167459SRichard Henderson } 1010b2167459SRichard Henderson 1011b2167459SRichard Henderson switch (cf >> 1) { 1012b2167459SRichard Henderson case 0: /* never / TR */ 1013b2167459SRichard Henderson case 1: /* undefined */ 1014b2167459SRichard Henderson case 5: /* undefined */ 1015b2167459SRichard Henderson cond = cond_make_f(); 1016b2167459SRichard Henderson break; 1017b2167459SRichard Henderson 1018b2167459SRichard Henderson case 2: /* SBZ / NBZ */ 1019b2167459SRichard Henderson /* See hasless(v,1) from 1020b2167459SRichard Henderson * https://graphics.stanford.edu/~seander/bithacks.html#ZeroInWord 1021b2167459SRichard Henderson */ 1022b2167459SRichard Henderson tmp = tcg_temp_new(); 1023eaa3783bSRichard Henderson tcg_gen_subi_reg(tmp, res, 0x01010101u); 1024eaa3783bSRichard Henderson tcg_gen_andc_reg(tmp, tmp, res); 1025eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, tmp, 0x80808080u); 1026b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, tmp); 1027b2167459SRichard Henderson break; 1028b2167459SRichard Henderson 1029b2167459SRichard Henderson case 3: /* SHZ / NHZ */ 1030b2167459SRichard Henderson tmp = tcg_temp_new(); 1031eaa3783bSRichard Henderson tcg_gen_subi_reg(tmp, res, 0x00010001u); 1032eaa3783bSRichard Henderson tcg_gen_andc_reg(tmp, tmp, res); 1033eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, tmp, 0x80008000u); 1034b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, tmp); 1035b2167459SRichard Henderson break; 1036b2167459SRichard Henderson 1037b2167459SRichard Henderson case 4: /* SDC / NDC */ 1038eaa3783bSRichard Henderson tcg_gen_andi_reg(cb, cb, 0x88888888u); 1039b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, cb); 1040b2167459SRichard Henderson break; 1041b2167459SRichard Henderson 1042b2167459SRichard Henderson case 6: /* SBC / NBC */ 1043eaa3783bSRichard Henderson tcg_gen_andi_reg(cb, cb, 0x80808080u); 1044b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, cb); 1045b2167459SRichard Henderson break; 1046b2167459SRichard Henderson 1047b2167459SRichard Henderson case 7: /* SHC / NHC */ 1048eaa3783bSRichard Henderson tcg_gen_andi_reg(cb, cb, 0x80008000u); 1049b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, cb); 1050b2167459SRichard Henderson break; 1051b2167459SRichard Henderson 1052b2167459SRichard Henderson default: 1053b2167459SRichard Henderson g_assert_not_reached(); 1054b2167459SRichard Henderson } 1055b2167459SRichard Henderson if (cf & 1) { 1056b2167459SRichard Henderson cond.c = tcg_invert_cond(cond.c); 1057b2167459SRichard Henderson } 1058b2167459SRichard Henderson 1059b2167459SRichard Henderson return cond; 1060b2167459SRichard Henderson } 1061b2167459SRichard Henderson 1062b2167459SRichard Henderson /* Compute signed overflow for addition. */ 1063eaa3783bSRichard Henderson static TCGv_reg do_add_sv(DisasContext *ctx, TCGv_reg res, 1064eaa3783bSRichard Henderson TCGv_reg in1, TCGv_reg in2) 1065b2167459SRichard Henderson { 1066*e12c6309SRichard Henderson TCGv_reg sv = tcg_temp_new(); 1067eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 1068b2167459SRichard Henderson 1069eaa3783bSRichard Henderson tcg_gen_xor_reg(sv, res, in1); 1070eaa3783bSRichard Henderson tcg_gen_xor_reg(tmp, in1, in2); 1071eaa3783bSRichard Henderson tcg_gen_andc_reg(sv, sv, tmp); 1072b2167459SRichard Henderson 1073b2167459SRichard Henderson return sv; 1074b2167459SRichard Henderson } 1075b2167459SRichard Henderson 1076b2167459SRichard Henderson /* Compute signed overflow for subtraction. */ 1077eaa3783bSRichard Henderson static TCGv_reg do_sub_sv(DisasContext *ctx, TCGv_reg res, 1078eaa3783bSRichard Henderson TCGv_reg in1, TCGv_reg in2) 1079b2167459SRichard Henderson { 1080*e12c6309SRichard Henderson TCGv_reg sv = tcg_temp_new(); 1081eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 1082b2167459SRichard Henderson 1083eaa3783bSRichard Henderson tcg_gen_xor_reg(sv, res, in1); 1084eaa3783bSRichard Henderson tcg_gen_xor_reg(tmp, in1, in2); 1085eaa3783bSRichard Henderson tcg_gen_and_reg(sv, sv, tmp); 1086b2167459SRichard Henderson 1087b2167459SRichard Henderson return sv; 1088b2167459SRichard Henderson } 1089b2167459SRichard Henderson 109031234768SRichard Henderson static void do_add(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1091eaa3783bSRichard Henderson TCGv_reg in2, unsigned shift, bool is_l, 1092eaa3783bSRichard Henderson bool is_tsv, bool is_tc, bool is_c, unsigned cf) 1093b2167459SRichard Henderson { 1094eaa3783bSRichard Henderson TCGv_reg dest, cb, cb_msb, sv, tmp; 1095b2167459SRichard Henderson unsigned c = cf >> 1; 1096b2167459SRichard Henderson DisasCond cond; 1097b2167459SRichard Henderson 1098b2167459SRichard Henderson dest = tcg_temp_new(); 1099f764718dSRichard Henderson cb = NULL; 1100f764718dSRichard Henderson cb_msb = NULL; 1101b2167459SRichard Henderson 1102b2167459SRichard Henderson if (shift) { 1103*e12c6309SRichard Henderson tmp = tcg_temp_new(); 1104eaa3783bSRichard Henderson tcg_gen_shli_reg(tmp, in1, shift); 1105b2167459SRichard Henderson in1 = tmp; 1106b2167459SRichard Henderson } 1107b2167459SRichard Henderson 1108b47a4a02SSven Schnelle if (!is_l || cond_need_cb(c)) { 110929dd6f64SRichard Henderson TCGv_reg zero = tcg_constant_reg(0); 1110*e12c6309SRichard Henderson cb_msb = tcg_temp_new(); 1111eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, in1, zero, in2, zero); 1112b2167459SRichard Henderson if (is_c) { 1113eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, dest, cb_msb, cpu_psw_cb_msb, zero); 1114b2167459SRichard Henderson } 1115b2167459SRichard Henderson if (!is_l) { 1116*e12c6309SRichard Henderson cb = tcg_temp_new(); 1117eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, in1, in2); 1118eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, dest); 1119b2167459SRichard Henderson } 1120b2167459SRichard Henderson } else { 1121eaa3783bSRichard Henderson tcg_gen_add_reg(dest, in1, in2); 1122b2167459SRichard Henderson if (is_c) { 1123eaa3783bSRichard Henderson tcg_gen_add_reg(dest, dest, cpu_psw_cb_msb); 1124b2167459SRichard Henderson } 1125b2167459SRichard Henderson } 1126b2167459SRichard Henderson 1127b2167459SRichard Henderson /* Compute signed overflow if required. */ 1128f764718dSRichard Henderson sv = NULL; 1129b47a4a02SSven Schnelle if (is_tsv || cond_need_sv(c)) { 1130b2167459SRichard Henderson sv = do_add_sv(ctx, dest, in1, in2); 1131b2167459SRichard Henderson if (is_tsv) { 1132b2167459SRichard Henderson /* ??? Need to include overflow from shift. */ 1133ad75a51eSRichard Henderson gen_helper_tsv(tcg_env, sv); 1134b2167459SRichard Henderson } 1135b2167459SRichard Henderson } 1136b2167459SRichard Henderson 1137b2167459SRichard Henderson /* Emit any conditional trap before any writeback. */ 1138b2167459SRichard Henderson cond = do_cond(cf, dest, cb_msb, sv); 1139b2167459SRichard Henderson if (is_tc) { 1140b2167459SRichard Henderson tmp = tcg_temp_new(); 1141eaa3783bSRichard Henderson tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1); 1142ad75a51eSRichard Henderson gen_helper_tcond(tcg_env, tmp); 1143b2167459SRichard Henderson } 1144b2167459SRichard Henderson 1145b2167459SRichard Henderson /* Write back the result. */ 1146b2167459SRichard Henderson if (!is_l) { 1147b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb, cb); 1148b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb_msb, cb_msb); 1149b2167459SRichard Henderson } 1150b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1151b2167459SRichard Henderson 1152b2167459SRichard Henderson /* Install the new nullification. */ 1153b2167459SRichard Henderson cond_free(&ctx->null_cond); 1154b2167459SRichard Henderson ctx->null_cond = cond; 1155b2167459SRichard Henderson } 1156b2167459SRichard Henderson 11570c982a28SRichard Henderson static bool do_add_reg(DisasContext *ctx, arg_rrr_cf_sh *a, 11580c982a28SRichard Henderson bool is_l, bool is_tsv, bool is_tc, bool is_c) 11590c982a28SRichard Henderson { 11600c982a28SRichard Henderson TCGv_reg tcg_r1, tcg_r2; 11610c982a28SRichard Henderson 11620c982a28SRichard Henderson if (a->cf) { 11630c982a28SRichard Henderson nullify_over(ctx); 11640c982a28SRichard Henderson } 11650c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 11660c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 11670c982a28SRichard Henderson do_add(ctx, a->t, tcg_r1, tcg_r2, a->sh, is_l, is_tsv, is_tc, is_c, a->cf); 11680c982a28SRichard Henderson return nullify_end(ctx); 11690c982a28SRichard Henderson } 11700c982a28SRichard Henderson 11710588e061SRichard Henderson static bool do_add_imm(DisasContext *ctx, arg_rri_cf *a, 11720588e061SRichard Henderson bool is_tsv, bool is_tc) 11730588e061SRichard Henderson { 11740588e061SRichard Henderson TCGv_reg tcg_im, tcg_r2; 11750588e061SRichard Henderson 11760588e061SRichard Henderson if (a->cf) { 11770588e061SRichard Henderson nullify_over(ctx); 11780588e061SRichard Henderson } 11790588e061SRichard Henderson tcg_im = load_const(ctx, a->i); 11800588e061SRichard Henderson tcg_r2 = load_gpr(ctx, a->r); 11810588e061SRichard Henderson do_add(ctx, a->t, tcg_im, tcg_r2, 0, 0, is_tsv, is_tc, 0, a->cf); 11820588e061SRichard Henderson return nullify_end(ctx); 11830588e061SRichard Henderson } 11840588e061SRichard Henderson 118531234768SRichard Henderson static void do_sub(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1186eaa3783bSRichard Henderson TCGv_reg in2, bool is_tsv, bool is_b, 1187eaa3783bSRichard Henderson bool is_tc, unsigned cf) 1188b2167459SRichard Henderson { 1189eaa3783bSRichard Henderson TCGv_reg dest, sv, cb, cb_msb, zero, tmp; 1190b2167459SRichard Henderson unsigned c = cf >> 1; 1191b2167459SRichard Henderson DisasCond cond; 1192b2167459SRichard Henderson 1193b2167459SRichard Henderson dest = tcg_temp_new(); 1194b2167459SRichard Henderson cb = tcg_temp_new(); 1195b2167459SRichard Henderson cb_msb = tcg_temp_new(); 1196b2167459SRichard Henderson 119729dd6f64SRichard Henderson zero = tcg_constant_reg(0); 1198b2167459SRichard Henderson if (is_b) { 1199b2167459SRichard Henderson /* DEST,C = IN1 + ~IN2 + C. */ 1200eaa3783bSRichard Henderson tcg_gen_not_reg(cb, in2); 1201eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, in1, zero, cpu_psw_cb_msb, zero); 1202eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, dest, cb_msb, cb, zero); 1203eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, in1); 1204eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, dest); 1205b2167459SRichard Henderson } else { 1206b2167459SRichard Henderson /* DEST,C = IN1 + ~IN2 + 1. We can produce the same result in fewer 1207b2167459SRichard Henderson operations by seeding the high word with 1 and subtracting. */ 1208eaa3783bSRichard Henderson tcg_gen_movi_reg(cb_msb, 1); 1209eaa3783bSRichard Henderson tcg_gen_sub2_reg(dest, cb_msb, in1, cb_msb, in2, zero); 1210eaa3783bSRichard Henderson tcg_gen_eqv_reg(cb, in1, in2); 1211eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, dest); 1212b2167459SRichard Henderson } 1213b2167459SRichard Henderson 1214b2167459SRichard Henderson /* Compute signed overflow if required. */ 1215f764718dSRichard Henderson sv = NULL; 1216b47a4a02SSven Schnelle if (is_tsv || cond_need_sv(c)) { 1217b2167459SRichard Henderson sv = do_sub_sv(ctx, dest, in1, in2); 1218b2167459SRichard Henderson if (is_tsv) { 1219ad75a51eSRichard Henderson gen_helper_tsv(tcg_env, sv); 1220b2167459SRichard Henderson } 1221b2167459SRichard Henderson } 1222b2167459SRichard Henderson 1223b2167459SRichard Henderson /* Compute the condition. We cannot use the special case for borrow. */ 1224b2167459SRichard Henderson if (!is_b) { 1225b2167459SRichard Henderson cond = do_sub_cond(cf, dest, in1, in2, sv); 1226b2167459SRichard Henderson } else { 1227b2167459SRichard Henderson cond = do_cond(cf, dest, cb_msb, sv); 1228b2167459SRichard Henderson } 1229b2167459SRichard Henderson 1230b2167459SRichard Henderson /* Emit any conditional trap before any writeback. */ 1231b2167459SRichard Henderson if (is_tc) { 1232b2167459SRichard Henderson tmp = tcg_temp_new(); 1233eaa3783bSRichard Henderson tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1); 1234ad75a51eSRichard Henderson gen_helper_tcond(tcg_env, tmp); 1235b2167459SRichard Henderson } 1236b2167459SRichard Henderson 1237b2167459SRichard Henderson /* Write back the result. */ 1238b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb, cb); 1239b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb_msb, cb_msb); 1240b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1241b2167459SRichard Henderson 1242b2167459SRichard Henderson /* Install the new nullification. */ 1243b2167459SRichard Henderson cond_free(&ctx->null_cond); 1244b2167459SRichard Henderson ctx->null_cond = cond; 1245b2167459SRichard Henderson } 1246b2167459SRichard Henderson 12470c982a28SRichard Henderson static bool do_sub_reg(DisasContext *ctx, arg_rrr_cf *a, 12480c982a28SRichard Henderson bool is_tsv, bool is_b, bool is_tc) 12490c982a28SRichard Henderson { 12500c982a28SRichard Henderson TCGv_reg tcg_r1, tcg_r2; 12510c982a28SRichard Henderson 12520c982a28SRichard Henderson if (a->cf) { 12530c982a28SRichard Henderson nullify_over(ctx); 12540c982a28SRichard Henderson } 12550c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 12560c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 12570c982a28SRichard Henderson do_sub(ctx, a->t, tcg_r1, tcg_r2, is_tsv, is_b, is_tc, a->cf); 12580c982a28SRichard Henderson return nullify_end(ctx); 12590c982a28SRichard Henderson } 12600c982a28SRichard Henderson 12610588e061SRichard Henderson static bool do_sub_imm(DisasContext *ctx, arg_rri_cf *a, bool is_tsv) 12620588e061SRichard Henderson { 12630588e061SRichard Henderson TCGv_reg tcg_im, tcg_r2; 12640588e061SRichard Henderson 12650588e061SRichard Henderson if (a->cf) { 12660588e061SRichard Henderson nullify_over(ctx); 12670588e061SRichard Henderson } 12680588e061SRichard Henderson tcg_im = load_const(ctx, a->i); 12690588e061SRichard Henderson tcg_r2 = load_gpr(ctx, a->r); 12700588e061SRichard Henderson do_sub(ctx, a->t, tcg_im, tcg_r2, is_tsv, 0, 0, a->cf); 12710588e061SRichard Henderson return nullify_end(ctx); 12720588e061SRichard Henderson } 12730588e061SRichard Henderson 127431234768SRichard Henderson static void do_cmpclr(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1275eaa3783bSRichard Henderson TCGv_reg in2, unsigned cf) 1276b2167459SRichard Henderson { 1277eaa3783bSRichard Henderson TCGv_reg dest, sv; 1278b2167459SRichard Henderson DisasCond cond; 1279b2167459SRichard Henderson 1280b2167459SRichard Henderson dest = tcg_temp_new(); 1281eaa3783bSRichard Henderson tcg_gen_sub_reg(dest, in1, in2); 1282b2167459SRichard Henderson 1283b2167459SRichard Henderson /* Compute signed overflow if required. */ 1284f764718dSRichard Henderson sv = NULL; 1285b47a4a02SSven Schnelle if (cond_need_sv(cf >> 1)) { 1286b2167459SRichard Henderson sv = do_sub_sv(ctx, dest, in1, in2); 1287b2167459SRichard Henderson } 1288b2167459SRichard Henderson 1289b2167459SRichard Henderson /* Form the condition for the compare. */ 1290b2167459SRichard Henderson cond = do_sub_cond(cf, dest, in1, in2, sv); 1291b2167459SRichard Henderson 1292b2167459SRichard Henderson /* Clear. */ 1293eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 1294b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1295b2167459SRichard Henderson 1296b2167459SRichard Henderson /* Install the new nullification. */ 1297b2167459SRichard Henderson cond_free(&ctx->null_cond); 1298b2167459SRichard Henderson ctx->null_cond = cond; 1299b2167459SRichard Henderson } 1300b2167459SRichard Henderson 130131234768SRichard Henderson static void do_log(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1302eaa3783bSRichard Henderson TCGv_reg in2, unsigned cf, 1303eaa3783bSRichard Henderson void (*fn)(TCGv_reg, TCGv_reg, TCGv_reg)) 1304b2167459SRichard Henderson { 1305eaa3783bSRichard Henderson TCGv_reg dest = dest_gpr(ctx, rt); 1306b2167459SRichard Henderson 1307b2167459SRichard Henderson /* Perform the operation, and writeback. */ 1308b2167459SRichard Henderson fn(dest, in1, in2); 1309b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1310b2167459SRichard Henderson 1311b2167459SRichard Henderson /* Install the new nullification. */ 1312b2167459SRichard Henderson cond_free(&ctx->null_cond); 1313b2167459SRichard Henderson if (cf) { 1314b2167459SRichard Henderson ctx->null_cond = do_log_cond(cf, dest); 1315b2167459SRichard Henderson } 1316b2167459SRichard Henderson } 1317b2167459SRichard Henderson 13180c982a28SRichard Henderson static bool do_log_reg(DisasContext *ctx, arg_rrr_cf *a, 13190c982a28SRichard Henderson void (*fn)(TCGv_reg, TCGv_reg, TCGv_reg)) 13200c982a28SRichard Henderson { 13210c982a28SRichard Henderson TCGv_reg tcg_r1, tcg_r2; 13220c982a28SRichard Henderson 13230c982a28SRichard Henderson if (a->cf) { 13240c982a28SRichard Henderson nullify_over(ctx); 13250c982a28SRichard Henderson } 13260c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 13270c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 13280c982a28SRichard Henderson do_log(ctx, a->t, tcg_r1, tcg_r2, a->cf, fn); 13290c982a28SRichard Henderson return nullify_end(ctx); 13300c982a28SRichard Henderson } 13310c982a28SRichard Henderson 133231234768SRichard Henderson static void do_unit(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1333eaa3783bSRichard Henderson TCGv_reg in2, unsigned cf, bool is_tc, 1334eaa3783bSRichard Henderson void (*fn)(TCGv_reg, TCGv_reg, TCGv_reg)) 1335b2167459SRichard Henderson { 1336eaa3783bSRichard Henderson TCGv_reg dest; 1337b2167459SRichard Henderson DisasCond cond; 1338b2167459SRichard Henderson 1339b2167459SRichard Henderson if (cf == 0) { 1340b2167459SRichard Henderson dest = dest_gpr(ctx, rt); 1341b2167459SRichard Henderson fn(dest, in1, in2); 1342b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1343b2167459SRichard Henderson cond_free(&ctx->null_cond); 1344b2167459SRichard Henderson } else { 1345b2167459SRichard Henderson dest = tcg_temp_new(); 1346b2167459SRichard Henderson fn(dest, in1, in2); 1347b2167459SRichard Henderson 1348b2167459SRichard Henderson cond = do_unit_cond(cf, dest, in1, in2); 1349b2167459SRichard Henderson 1350b2167459SRichard Henderson if (is_tc) { 1351eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 1352eaa3783bSRichard Henderson tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1); 1353ad75a51eSRichard Henderson gen_helper_tcond(tcg_env, tmp); 1354b2167459SRichard Henderson } 1355b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1356b2167459SRichard Henderson 1357b2167459SRichard Henderson cond_free(&ctx->null_cond); 1358b2167459SRichard Henderson ctx->null_cond = cond; 1359b2167459SRichard Henderson } 1360b2167459SRichard Henderson } 1361b2167459SRichard Henderson 136286f8d05fSRichard Henderson #ifndef CONFIG_USER_ONLY 13638d6ae7fbSRichard Henderson /* The "normal" usage is SP >= 0, wherein SP == 0 selects the space 13648d6ae7fbSRichard Henderson from the top 2 bits of the base register. There are a few system 13658d6ae7fbSRichard Henderson instructions that have a 3-bit space specifier, for which SR0 is 13668d6ae7fbSRichard Henderson not special. To handle this, pass ~SP. */ 136786f8d05fSRichard Henderson static TCGv_i64 space_select(DisasContext *ctx, int sp, TCGv_reg base) 136886f8d05fSRichard Henderson { 136986f8d05fSRichard Henderson TCGv_ptr ptr; 137086f8d05fSRichard Henderson TCGv_reg tmp; 137186f8d05fSRichard Henderson TCGv_i64 spc; 137286f8d05fSRichard Henderson 137386f8d05fSRichard Henderson if (sp != 0) { 13748d6ae7fbSRichard Henderson if (sp < 0) { 13758d6ae7fbSRichard Henderson sp = ~sp; 13768d6ae7fbSRichard Henderson } 13778d6ae7fbSRichard Henderson spc = get_temp_tl(ctx); 13788d6ae7fbSRichard Henderson load_spr(ctx, spc, sp); 13798d6ae7fbSRichard Henderson return spc; 138086f8d05fSRichard Henderson } 1381494737b7SRichard Henderson if (ctx->tb_flags & TB_FLAG_SR_SAME) { 1382494737b7SRichard Henderson return cpu_srH; 1383494737b7SRichard Henderson } 138486f8d05fSRichard Henderson 138586f8d05fSRichard Henderson ptr = tcg_temp_new_ptr(); 138686f8d05fSRichard Henderson tmp = tcg_temp_new(); 138786f8d05fSRichard Henderson spc = get_temp_tl(ctx); 138886f8d05fSRichard Henderson 138986f8d05fSRichard Henderson tcg_gen_shri_reg(tmp, base, TARGET_REGISTER_BITS - 5); 139086f8d05fSRichard Henderson tcg_gen_andi_reg(tmp, tmp, 030); 139186f8d05fSRichard Henderson tcg_gen_trunc_reg_ptr(ptr, tmp); 139286f8d05fSRichard Henderson 1393ad75a51eSRichard Henderson tcg_gen_add_ptr(ptr, ptr, tcg_env); 139486f8d05fSRichard Henderson tcg_gen_ld_i64(spc, ptr, offsetof(CPUHPPAState, sr[4])); 139586f8d05fSRichard Henderson 139686f8d05fSRichard Henderson return spc; 139786f8d05fSRichard Henderson } 139886f8d05fSRichard Henderson #endif 139986f8d05fSRichard Henderson 140086f8d05fSRichard Henderson static void form_gva(DisasContext *ctx, TCGv_tl *pgva, TCGv_reg *pofs, 140186f8d05fSRichard Henderson unsigned rb, unsigned rx, int scale, target_sreg disp, 140286f8d05fSRichard Henderson unsigned sp, int modify, bool is_phys) 140386f8d05fSRichard Henderson { 140486f8d05fSRichard Henderson TCGv_reg base = load_gpr(ctx, rb); 140586f8d05fSRichard Henderson TCGv_reg ofs; 140686f8d05fSRichard Henderson 140786f8d05fSRichard Henderson /* Note that RX is mutually exclusive with DISP. */ 140886f8d05fSRichard Henderson if (rx) { 1409*e12c6309SRichard Henderson ofs = tcg_temp_new(); 141086f8d05fSRichard Henderson tcg_gen_shli_reg(ofs, cpu_gr[rx], scale); 141186f8d05fSRichard Henderson tcg_gen_add_reg(ofs, ofs, base); 141286f8d05fSRichard Henderson } else if (disp || modify) { 1413*e12c6309SRichard Henderson ofs = tcg_temp_new(); 141486f8d05fSRichard Henderson tcg_gen_addi_reg(ofs, base, disp); 141586f8d05fSRichard Henderson } else { 141686f8d05fSRichard Henderson ofs = base; 141786f8d05fSRichard Henderson } 141886f8d05fSRichard Henderson 141986f8d05fSRichard Henderson *pofs = ofs; 142086f8d05fSRichard Henderson #ifdef CONFIG_USER_ONLY 142186f8d05fSRichard Henderson *pgva = (modify <= 0 ? ofs : base); 142286f8d05fSRichard Henderson #else 142386f8d05fSRichard Henderson TCGv_tl addr = get_temp_tl(ctx); 142486f8d05fSRichard Henderson tcg_gen_extu_reg_tl(addr, modify <= 0 ? ofs : base); 1425494737b7SRichard Henderson if (ctx->tb_flags & PSW_W) { 142686f8d05fSRichard Henderson tcg_gen_andi_tl(addr, addr, 0x3fffffffffffffffull); 142786f8d05fSRichard Henderson } 142886f8d05fSRichard Henderson if (!is_phys) { 142986f8d05fSRichard Henderson tcg_gen_or_tl(addr, addr, space_select(ctx, sp, base)); 143086f8d05fSRichard Henderson } 143186f8d05fSRichard Henderson *pgva = addr; 143286f8d05fSRichard Henderson #endif 143386f8d05fSRichard Henderson } 143486f8d05fSRichard Henderson 143596d6407fSRichard Henderson /* Emit a memory load. The modify parameter should be 143696d6407fSRichard Henderson * < 0 for pre-modify, 143796d6407fSRichard Henderson * > 0 for post-modify, 143896d6407fSRichard Henderson * = 0 for no base register update. 143996d6407fSRichard Henderson */ 144096d6407fSRichard Henderson static void do_load_32(DisasContext *ctx, TCGv_i32 dest, unsigned rb, 1441eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 144214776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 144396d6407fSRichard Henderson { 144486f8d05fSRichard Henderson TCGv_reg ofs; 144586f8d05fSRichard Henderson TCGv_tl addr; 144696d6407fSRichard Henderson 144796d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 144896d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 144996d6407fSRichard Henderson 145086f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 145186f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 1452217d1a5eSRichard Henderson tcg_gen_qemu_ld_reg(dest, addr, ctx->mmu_idx, mop | UNALIGN(ctx)); 145386f8d05fSRichard Henderson if (modify) { 145486f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 145596d6407fSRichard Henderson } 145696d6407fSRichard Henderson } 145796d6407fSRichard Henderson 145896d6407fSRichard Henderson static void do_load_64(DisasContext *ctx, TCGv_i64 dest, unsigned rb, 1459eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 146014776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 146196d6407fSRichard Henderson { 146286f8d05fSRichard Henderson TCGv_reg ofs; 146386f8d05fSRichard Henderson TCGv_tl addr; 146496d6407fSRichard Henderson 146596d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 146696d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 146796d6407fSRichard Henderson 146886f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 146986f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 1470217d1a5eSRichard Henderson tcg_gen_qemu_ld_i64(dest, addr, ctx->mmu_idx, mop | UNALIGN(ctx)); 147186f8d05fSRichard Henderson if (modify) { 147286f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 147396d6407fSRichard Henderson } 147496d6407fSRichard Henderson } 147596d6407fSRichard Henderson 147696d6407fSRichard Henderson static void do_store_32(DisasContext *ctx, TCGv_i32 src, unsigned rb, 1477eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 147814776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 147996d6407fSRichard Henderson { 148086f8d05fSRichard Henderson TCGv_reg ofs; 148186f8d05fSRichard Henderson TCGv_tl addr; 148296d6407fSRichard Henderson 148396d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 148496d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 148596d6407fSRichard Henderson 148686f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 148786f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 1488217d1a5eSRichard Henderson tcg_gen_qemu_st_i32(src, addr, ctx->mmu_idx, mop | UNALIGN(ctx)); 148986f8d05fSRichard Henderson if (modify) { 149086f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 149196d6407fSRichard Henderson } 149296d6407fSRichard Henderson } 149396d6407fSRichard Henderson 149496d6407fSRichard Henderson static void do_store_64(DisasContext *ctx, TCGv_i64 src, unsigned rb, 1495eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 149614776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 149796d6407fSRichard Henderson { 149886f8d05fSRichard Henderson TCGv_reg ofs; 149986f8d05fSRichard Henderson TCGv_tl addr; 150096d6407fSRichard Henderson 150196d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 150296d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 150396d6407fSRichard Henderson 150486f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 150586f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 1506217d1a5eSRichard Henderson tcg_gen_qemu_st_i64(src, addr, ctx->mmu_idx, mop | UNALIGN(ctx)); 150786f8d05fSRichard Henderson if (modify) { 150886f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 150996d6407fSRichard Henderson } 151096d6407fSRichard Henderson } 151196d6407fSRichard Henderson 1512eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64 1513eaa3783bSRichard Henderson #define do_load_reg do_load_64 1514eaa3783bSRichard Henderson #define do_store_reg do_store_64 151596d6407fSRichard Henderson #else 1516eaa3783bSRichard Henderson #define do_load_reg do_load_32 1517eaa3783bSRichard Henderson #define do_store_reg do_store_32 151896d6407fSRichard Henderson #endif 151996d6407fSRichard Henderson 15201cd012a5SRichard Henderson static bool do_load(DisasContext *ctx, unsigned rt, unsigned rb, 1521eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 152214776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 152396d6407fSRichard Henderson { 1524eaa3783bSRichard Henderson TCGv_reg dest; 152596d6407fSRichard Henderson 152696d6407fSRichard Henderson nullify_over(ctx); 152796d6407fSRichard Henderson 152896d6407fSRichard Henderson if (modify == 0) { 152996d6407fSRichard Henderson /* No base register update. */ 153096d6407fSRichard Henderson dest = dest_gpr(ctx, rt); 153196d6407fSRichard Henderson } else { 153296d6407fSRichard Henderson /* Make sure if RT == RB, we see the result of the load. */ 1533*e12c6309SRichard Henderson dest = tcg_temp_new(); 153496d6407fSRichard Henderson } 153586f8d05fSRichard Henderson do_load_reg(ctx, dest, rb, rx, scale, disp, sp, modify, mop); 153696d6407fSRichard Henderson save_gpr(ctx, rt, dest); 153796d6407fSRichard Henderson 15381cd012a5SRichard Henderson return nullify_end(ctx); 153996d6407fSRichard Henderson } 154096d6407fSRichard Henderson 1541740038d7SRichard Henderson static bool do_floadw(DisasContext *ctx, unsigned rt, unsigned rb, 1542eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 154386f8d05fSRichard Henderson unsigned sp, int modify) 154496d6407fSRichard Henderson { 154596d6407fSRichard Henderson TCGv_i32 tmp; 154696d6407fSRichard Henderson 154796d6407fSRichard Henderson nullify_over(ctx); 154896d6407fSRichard Henderson 154996d6407fSRichard Henderson tmp = tcg_temp_new_i32(); 155086f8d05fSRichard Henderson do_load_32(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUL); 155196d6407fSRichard Henderson save_frw_i32(rt, tmp); 155296d6407fSRichard Henderson 155396d6407fSRichard Henderson if (rt == 0) { 1554ad75a51eSRichard Henderson gen_helper_loaded_fr0(tcg_env); 155596d6407fSRichard Henderson } 155696d6407fSRichard Henderson 1557740038d7SRichard Henderson return nullify_end(ctx); 155896d6407fSRichard Henderson } 155996d6407fSRichard Henderson 1560740038d7SRichard Henderson static bool trans_fldw(DisasContext *ctx, arg_ldst *a) 1561740038d7SRichard Henderson { 1562740038d7SRichard Henderson return do_floadw(ctx, a->t, a->b, a->x, a->scale ? 2 : 0, 1563740038d7SRichard Henderson a->disp, a->sp, a->m); 1564740038d7SRichard Henderson } 1565740038d7SRichard Henderson 1566740038d7SRichard Henderson static bool do_floadd(DisasContext *ctx, unsigned rt, unsigned rb, 1567eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 156886f8d05fSRichard Henderson unsigned sp, int modify) 156996d6407fSRichard Henderson { 157096d6407fSRichard Henderson TCGv_i64 tmp; 157196d6407fSRichard Henderson 157296d6407fSRichard Henderson nullify_over(ctx); 157396d6407fSRichard Henderson 157496d6407fSRichard Henderson tmp = tcg_temp_new_i64(); 1575fc313c64SFrédéric Pétrot do_load_64(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUQ); 157696d6407fSRichard Henderson save_frd(rt, tmp); 157796d6407fSRichard Henderson 157896d6407fSRichard Henderson if (rt == 0) { 1579ad75a51eSRichard Henderson gen_helper_loaded_fr0(tcg_env); 158096d6407fSRichard Henderson } 158196d6407fSRichard Henderson 1582740038d7SRichard Henderson return nullify_end(ctx); 1583740038d7SRichard Henderson } 1584740038d7SRichard Henderson 1585740038d7SRichard Henderson static bool trans_fldd(DisasContext *ctx, arg_ldst *a) 1586740038d7SRichard Henderson { 1587740038d7SRichard Henderson return do_floadd(ctx, a->t, a->b, a->x, a->scale ? 3 : 0, 1588740038d7SRichard Henderson a->disp, a->sp, a->m); 158996d6407fSRichard Henderson } 159096d6407fSRichard Henderson 15911cd012a5SRichard Henderson static bool do_store(DisasContext *ctx, unsigned rt, unsigned rb, 159286f8d05fSRichard Henderson target_sreg disp, unsigned sp, 159314776ab5STony Nguyen int modify, MemOp mop) 159496d6407fSRichard Henderson { 159596d6407fSRichard Henderson nullify_over(ctx); 159686f8d05fSRichard Henderson do_store_reg(ctx, load_gpr(ctx, rt), rb, 0, 0, disp, sp, modify, mop); 15971cd012a5SRichard Henderson return nullify_end(ctx); 159896d6407fSRichard Henderson } 159996d6407fSRichard Henderson 1600740038d7SRichard Henderson static bool do_fstorew(DisasContext *ctx, unsigned rt, unsigned rb, 1601eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 160286f8d05fSRichard Henderson unsigned sp, int modify) 160396d6407fSRichard Henderson { 160496d6407fSRichard Henderson TCGv_i32 tmp; 160596d6407fSRichard Henderson 160696d6407fSRichard Henderson nullify_over(ctx); 160796d6407fSRichard Henderson 160896d6407fSRichard Henderson tmp = load_frw_i32(rt); 160986f8d05fSRichard Henderson do_store_32(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUL); 161096d6407fSRichard Henderson 1611740038d7SRichard Henderson return nullify_end(ctx); 161296d6407fSRichard Henderson } 161396d6407fSRichard Henderson 1614740038d7SRichard Henderson static bool trans_fstw(DisasContext *ctx, arg_ldst *a) 1615740038d7SRichard Henderson { 1616740038d7SRichard Henderson return do_fstorew(ctx, a->t, a->b, a->x, a->scale ? 2 : 0, 1617740038d7SRichard Henderson a->disp, a->sp, a->m); 1618740038d7SRichard Henderson } 1619740038d7SRichard Henderson 1620740038d7SRichard Henderson static bool do_fstored(DisasContext *ctx, unsigned rt, unsigned rb, 1621eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 162286f8d05fSRichard Henderson unsigned sp, int modify) 162396d6407fSRichard Henderson { 162496d6407fSRichard Henderson TCGv_i64 tmp; 162596d6407fSRichard Henderson 162696d6407fSRichard Henderson nullify_over(ctx); 162796d6407fSRichard Henderson 162896d6407fSRichard Henderson tmp = load_frd(rt); 1629fc313c64SFrédéric Pétrot do_store_64(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUQ); 163096d6407fSRichard Henderson 1631740038d7SRichard Henderson return nullify_end(ctx); 1632740038d7SRichard Henderson } 1633740038d7SRichard Henderson 1634740038d7SRichard Henderson static bool trans_fstd(DisasContext *ctx, arg_ldst *a) 1635740038d7SRichard Henderson { 1636740038d7SRichard Henderson return do_fstored(ctx, a->t, a->b, a->x, a->scale ? 3 : 0, 1637740038d7SRichard Henderson a->disp, a->sp, a->m); 163896d6407fSRichard Henderson } 163996d6407fSRichard Henderson 16401ca74648SRichard Henderson static bool do_fop_wew(DisasContext *ctx, unsigned rt, unsigned ra, 1641ebe9383cSRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i32)) 1642ebe9383cSRichard Henderson { 1643ebe9383cSRichard Henderson TCGv_i32 tmp; 1644ebe9383cSRichard Henderson 1645ebe9383cSRichard Henderson nullify_over(ctx); 1646ebe9383cSRichard Henderson tmp = load_frw0_i32(ra); 1647ebe9383cSRichard Henderson 1648ad75a51eSRichard Henderson func(tmp, tcg_env, tmp); 1649ebe9383cSRichard Henderson 1650ebe9383cSRichard Henderson save_frw_i32(rt, tmp); 16511ca74648SRichard Henderson return nullify_end(ctx); 1652ebe9383cSRichard Henderson } 1653ebe9383cSRichard Henderson 16541ca74648SRichard Henderson static bool do_fop_wed(DisasContext *ctx, unsigned rt, unsigned ra, 1655ebe9383cSRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i64)) 1656ebe9383cSRichard Henderson { 1657ebe9383cSRichard Henderson TCGv_i32 dst; 1658ebe9383cSRichard Henderson TCGv_i64 src; 1659ebe9383cSRichard Henderson 1660ebe9383cSRichard Henderson nullify_over(ctx); 1661ebe9383cSRichard Henderson src = load_frd(ra); 1662ebe9383cSRichard Henderson dst = tcg_temp_new_i32(); 1663ebe9383cSRichard Henderson 1664ad75a51eSRichard Henderson func(dst, tcg_env, src); 1665ebe9383cSRichard Henderson 1666ebe9383cSRichard Henderson save_frw_i32(rt, dst); 16671ca74648SRichard Henderson return nullify_end(ctx); 1668ebe9383cSRichard Henderson } 1669ebe9383cSRichard Henderson 16701ca74648SRichard Henderson static bool do_fop_ded(DisasContext *ctx, unsigned rt, unsigned ra, 1671ebe9383cSRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i64)) 1672ebe9383cSRichard Henderson { 1673ebe9383cSRichard Henderson TCGv_i64 tmp; 1674ebe9383cSRichard Henderson 1675ebe9383cSRichard Henderson nullify_over(ctx); 1676ebe9383cSRichard Henderson tmp = load_frd0(ra); 1677ebe9383cSRichard Henderson 1678ad75a51eSRichard Henderson func(tmp, tcg_env, tmp); 1679ebe9383cSRichard Henderson 1680ebe9383cSRichard Henderson save_frd(rt, tmp); 16811ca74648SRichard Henderson return nullify_end(ctx); 1682ebe9383cSRichard Henderson } 1683ebe9383cSRichard Henderson 16841ca74648SRichard Henderson static bool do_fop_dew(DisasContext *ctx, unsigned rt, unsigned ra, 1685ebe9383cSRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i32)) 1686ebe9383cSRichard Henderson { 1687ebe9383cSRichard Henderson TCGv_i32 src; 1688ebe9383cSRichard Henderson TCGv_i64 dst; 1689ebe9383cSRichard Henderson 1690ebe9383cSRichard Henderson nullify_over(ctx); 1691ebe9383cSRichard Henderson src = load_frw0_i32(ra); 1692ebe9383cSRichard Henderson dst = tcg_temp_new_i64(); 1693ebe9383cSRichard Henderson 1694ad75a51eSRichard Henderson func(dst, tcg_env, src); 1695ebe9383cSRichard Henderson 1696ebe9383cSRichard Henderson save_frd(rt, dst); 16971ca74648SRichard Henderson return nullify_end(ctx); 1698ebe9383cSRichard Henderson } 1699ebe9383cSRichard Henderson 17001ca74648SRichard Henderson static bool do_fop_weww(DisasContext *ctx, unsigned rt, 1701ebe9383cSRichard Henderson unsigned ra, unsigned rb, 170231234768SRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i32, TCGv_i32)) 1703ebe9383cSRichard Henderson { 1704ebe9383cSRichard Henderson TCGv_i32 a, b; 1705ebe9383cSRichard Henderson 1706ebe9383cSRichard Henderson nullify_over(ctx); 1707ebe9383cSRichard Henderson a = load_frw0_i32(ra); 1708ebe9383cSRichard Henderson b = load_frw0_i32(rb); 1709ebe9383cSRichard Henderson 1710ad75a51eSRichard Henderson func(a, tcg_env, a, b); 1711ebe9383cSRichard Henderson 1712ebe9383cSRichard Henderson save_frw_i32(rt, a); 17131ca74648SRichard Henderson return nullify_end(ctx); 1714ebe9383cSRichard Henderson } 1715ebe9383cSRichard Henderson 17161ca74648SRichard Henderson static bool do_fop_dedd(DisasContext *ctx, unsigned rt, 1717ebe9383cSRichard Henderson unsigned ra, unsigned rb, 171831234768SRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i64, TCGv_i64)) 1719ebe9383cSRichard Henderson { 1720ebe9383cSRichard Henderson TCGv_i64 a, b; 1721ebe9383cSRichard Henderson 1722ebe9383cSRichard Henderson nullify_over(ctx); 1723ebe9383cSRichard Henderson a = load_frd0(ra); 1724ebe9383cSRichard Henderson b = load_frd0(rb); 1725ebe9383cSRichard Henderson 1726ad75a51eSRichard Henderson func(a, tcg_env, a, b); 1727ebe9383cSRichard Henderson 1728ebe9383cSRichard Henderson save_frd(rt, a); 17291ca74648SRichard Henderson return nullify_end(ctx); 1730ebe9383cSRichard Henderson } 1731ebe9383cSRichard Henderson 173298cd9ca7SRichard Henderson /* Emit an unconditional branch to a direct target, which may or may not 173398cd9ca7SRichard Henderson have already had nullification handled. */ 173401afb7beSRichard Henderson static bool do_dbranch(DisasContext *ctx, target_ureg dest, 173598cd9ca7SRichard Henderson unsigned link, bool is_n) 173698cd9ca7SRichard Henderson { 173798cd9ca7SRichard Henderson if (ctx->null_cond.c == TCG_COND_NEVER && ctx->null_lab == NULL) { 173898cd9ca7SRichard Henderson if (link != 0) { 173998cd9ca7SRichard Henderson copy_iaoq_entry(cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 174098cd9ca7SRichard Henderson } 174198cd9ca7SRichard Henderson ctx->iaoq_n = dest; 174298cd9ca7SRichard Henderson if (is_n) { 174398cd9ca7SRichard Henderson ctx->null_cond.c = TCG_COND_ALWAYS; 174498cd9ca7SRichard Henderson } 174598cd9ca7SRichard Henderson } else { 174698cd9ca7SRichard Henderson nullify_over(ctx); 174798cd9ca7SRichard Henderson 174898cd9ca7SRichard Henderson if (link != 0) { 174998cd9ca7SRichard Henderson copy_iaoq_entry(cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 175098cd9ca7SRichard Henderson } 175198cd9ca7SRichard Henderson 175298cd9ca7SRichard Henderson if (is_n && use_nullify_skip(ctx)) { 175398cd9ca7SRichard Henderson nullify_set(ctx, 0); 175498cd9ca7SRichard Henderson gen_goto_tb(ctx, 0, dest, dest + 4); 175598cd9ca7SRichard Henderson } else { 175698cd9ca7SRichard Henderson nullify_set(ctx, is_n); 175798cd9ca7SRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_b, dest); 175898cd9ca7SRichard Henderson } 175998cd9ca7SRichard Henderson 176031234768SRichard Henderson nullify_end(ctx); 176198cd9ca7SRichard Henderson 176298cd9ca7SRichard Henderson nullify_set(ctx, 0); 176398cd9ca7SRichard Henderson gen_goto_tb(ctx, 1, ctx->iaoq_b, ctx->iaoq_n); 176431234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 176598cd9ca7SRichard Henderson } 176601afb7beSRichard Henderson return true; 176798cd9ca7SRichard Henderson } 176898cd9ca7SRichard Henderson 176998cd9ca7SRichard Henderson /* Emit a conditional branch to a direct target. If the branch itself 177098cd9ca7SRichard Henderson is nullified, we should have already used nullify_over. */ 177101afb7beSRichard Henderson static bool do_cbranch(DisasContext *ctx, target_sreg disp, bool is_n, 177298cd9ca7SRichard Henderson DisasCond *cond) 177398cd9ca7SRichard Henderson { 1774eaa3783bSRichard Henderson target_ureg dest = iaoq_dest(ctx, disp); 177598cd9ca7SRichard Henderson TCGLabel *taken = NULL; 177698cd9ca7SRichard Henderson TCGCond c = cond->c; 177798cd9ca7SRichard Henderson bool n; 177898cd9ca7SRichard Henderson 177998cd9ca7SRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 178098cd9ca7SRichard Henderson 178198cd9ca7SRichard Henderson /* Handle TRUE and NEVER as direct branches. */ 178298cd9ca7SRichard Henderson if (c == TCG_COND_ALWAYS) { 178301afb7beSRichard Henderson return do_dbranch(ctx, dest, 0, is_n && disp >= 0); 178498cd9ca7SRichard Henderson } 178598cd9ca7SRichard Henderson if (c == TCG_COND_NEVER) { 178601afb7beSRichard Henderson return do_dbranch(ctx, ctx->iaoq_n, 0, is_n && disp < 0); 178798cd9ca7SRichard Henderson } 178898cd9ca7SRichard Henderson 178998cd9ca7SRichard Henderson taken = gen_new_label(); 1790eaa3783bSRichard Henderson tcg_gen_brcond_reg(c, cond->a0, cond->a1, taken); 179198cd9ca7SRichard Henderson cond_free(cond); 179298cd9ca7SRichard Henderson 179398cd9ca7SRichard Henderson /* Not taken: Condition not satisfied; nullify on backward branches. */ 179498cd9ca7SRichard Henderson n = is_n && disp < 0; 179598cd9ca7SRichard Henderson if (n && use_nullify_skip(ctx)) { 179698cd9ca7SRichard Henderson nullify_set(ctx, 0); 1797a881c8e7SRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_n, ctx->iaoq_n + 4); 179898cd9ca7SRichard Henderson } else { 179998cd9ca7SRichard Henderson if (!n && ctx->null_lab) { 180098cd9ca7SRichard Henderson gen_set_label(ctx->null_lab); 180198cd9ca7SRichard Henderson ctx->null_lab = NULL; 180298cd9ca7SRichard Henderson } 180398cd9ca7SRichard Henderson nullify_set(ctx, n); 1804c301f34eSRichard Henderson if (ctx->iaoq_n == -1) { 1805c301f34eSRichard Henderson /* The temporary iaoq_n_var died at the branch above. 1806c301f34eSRichard Henderson Regenerate it here instead of saving it. */ 1807c301f34eSRichard Henderson tcg_gen_addi_reg(ctx->iaoq_n_var, cpu_iaoq_b, 4); 1808c301f34eSRichard Henderson } 1809a881c8e7SRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_b, ctx->iaoq_n); 181098cd9ca7SRichard Henderson } 181198cd9ca7SRichard Henderson 181298cd9ca7SRichard Henderson gen_set_label(taken); 181398cd9ca7SRichard Henderson 181498cd9ca7SRichard Henderson /* Taken: Condition satisfied; nullify on forward branches. */ 181598cd9ca7SRichard Henderson n = is_n && disp >= 0; 181698cd9ca7SRichard Henderson if (n && use_nullify_skip(ctx)) { 181798cd9ca7SRichard Henderson nullify_set(ctx, 0); 1818a881c8e7SRichard Henderson gen_goto_tb(ctx, 1, dest, dest + 4); 181998cd9ca7SRichard Henderson } else { 182098cd9ca7SRichard Henderson nullify_set(ctx, n); 1821a881c8e7SRichard Henderson gen_goto_tb(ctx, 1, ctx->iaoq_b, dest); 182298cd9ca7SRichard Henderson } 182398cd9ca7SRichard Henderson 182498cd9ca7SRichard Henderson /* Not taken: the branch itself was nullified. */ 182598cd9ca7SRichard Henderson if (ctx->null_lab) { 182698cd9ca7SRichard Henderson gen_set_label(ctx->null_lab); 182798cd9ca7SRichard Henderson ctx->null_lab = NULL; 182831234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 182998cd9ca7SRichard Henderson } else { 183031234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 183198cd9ca7SRichard Henderson } 183201afb7beSRichard Henderson return true; 183398cd9ca7SRichard Henderson } 183498cd9ca7SRichard Henderson 183598cd9ca7SRichard Henderson /* Emit an unconditional branch to an indirect target. This handles 183698cd9ca7SRichard Henderson nullification of the branch itself. */ 183701afb7beSRichard Henderson static bool do_ibranch(DisasContext *ctx, TCGv_reg dest, 183898cd9ca7SRichard Henderson unsigned link, bool is_n) 183998cd9ca7SRichard Henderson { 1840eaa3783bSRichard Henderson TCGv_reg a0, a1, next, tmp; 184198cd9ca7SRichard Henderson TCGCond c; 184298cd9ca7SRichard Henderson 184398cd9ca7SRichard Henderson assert(ctx->null_lab == NULL); 184498cd9ca7SRichard Henderson 184598cd9ca7SRichard Henderson if (ctx->null_cond.c == TCG_COND_NEVER) { 184698cd9ca7SRichard Henderson if (link != 0) { 184798cd9ca7SRichard Henderson copy_iaoq_entry(cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 184898cd9ca7SRichard Henderson } 1849*e12c6309SRichard Henderson next = tcg_temp_new(); 1850eaa3783bSRichard Henderson tcg_gen_mov_reg(next, dest); 185198cd9ca7SRichard Henderson if (is_n) { 1852c301f34eSRichard Henderson if (use_nullify_skip(ctx)) { 1853c301f34eSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_f, next); 1854c301f34eSRichard Henderson tcg_gen_addi_reg(cpu_iaoq_b, next, 4); 1855c301f34eSRichard Henderson nullify_set(ctx, 0); 185631234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_UPDATED; 185701afb7beSRichard Henderson return true; 1858c301f34eSRichard Henderson } 185998cd9ca7SRichard Henderson ctx->null_cond.c = TCG_COND_ALWAYS; 186098cd9ca7SRichard Henderson } 1861c301f34eSRichard Henderson ctx->iaoq_n = -1; 1862c301f34eSRichard Henderson ctx->iaoq_n_var = next; 186398cd9ca7SRichard Henderson } else if (is_n && use_nullify_skip(ctx)) { 186498cd9ca7SRichard Henderson /* The (conditional) branch, B, nullifies the next insn, N, 186598cd9ca7SRichard Henderson and we're allowed to skip execution N (no single-step or 18664137cb83SRichard Henderson tracepoint in effect). Since the goto_ptr that we must use 186798cd9ca7SRichard Henderson for the indirect branch consumes no special resources, we 186898cd9ca7SRichard Henderson can (conditionally) skip B and continue execution. */ 186998cd9ca7SRichard Henderson /* The use_nullify_skip test implies we have a known control path. */ 187098cd9ca7SRichard Henderson tcg_debug_assert(ctx->iaoq_b != -1); 187198cd9ca7SRichard Henderson tcg_debug_assert(ctx->iaoq_n != -1); 187298cd9ca7SRichard Henderson 187398cd9ca7SRichard Henderson /* We do have to handle the non-local temporary, DEST, before 187498cd9ca7SRichard Henderson branching. Since IOAQ_F is not really live at this point, we 187598cd9ca7SRichard Henderson can simply store DEST optimistically. Similarly with IAOQ_B. */ 1876eaa3783bSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_f, dest); 1877eaa3783bSRichard Henderson tcg_gen_addi_reg(cpu_iaoq_b, dest, 4); 187898cd9ca7SRichard Henderson 187998cd9ca7SRichard Henderson nullify_over(ctx); 188098cd9ca7SRichard Henderson if (link != 0) { 1881eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_gr[link], ctx->iaoq_n); 188298cd9ca7SRichard Henderson } 18837f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr(); 188401afb7beSRichard Henderson return nullify_end(ctx); 188598cd9ca7SRichard Henderson } else { 188698cd9ca7SRichard Henderson c = ctx->null_cond.c; 188798cd9ca7SRichard Henderson a0 = ctx->null_cond.a0; 188898cd9ca7SRichard Henderson a1 = ctx->null_cond.a1; 188998cd9ca7SRichard Henderson 189098cd9ca7SRichard Henderson tmp = tcg_temp_new(); 1891*e12c6309SRichard Henderson next = tcg_temp_new(); 189298cd9ca7SRichard Henderson 189398cd9ca7SRichard Henderson copy_iaoq_entry(tmp, ctx->iaoq_n, ctx->iaoq_n_var); 1894eaa3783bSRichard Henderson tcg_gen_movcond_reg(c, next, a0, a1, tmp, dest); 189598cd9ca7SRichard Henderson ctx->iaoq_n = -1; 189698cd9ca7SRichard Henderson ctx->iaoq_n_var = next; 189798cd9ca7SRichard Henderson 189898cd9ca7SRichard Henderson if (link != 0) { 1899eaa3783bSRichard Henderson tcg_gen_movcond_reg(c, cpu_gr[link], a0, a1, cpu_gr[link], tmp); 190098cd9ca7SRichard Henderson } 190198cd9ca7SRichard Henderson 190298cd9ca7SRichard Henderson if (is_n) { 190398cd9ca7SRichard Henderson /* The branch nullifies the next insn, which means the state of N 190498cd9ca7SRichard Henderson after the branch is the inverse of the state of N that applied 190598cd9ca7SRichard Henderson to the branch. */ 1906eaa3783bSRichard Henderson tcg_gen_setcond_reg(tcg_invert_cond(c), cpu_psw_n, a0, a1); 190798cd9ca7SRichard Henderson cond_free(&ctx->null_cond); 190898cd9ca7SRichard Henderson ctx->null_cond = cond_make_n(); 190998cd9ca7SRichard Henderson ctx->psw_n_nonzero = true; 191098cd9ca7SRichard Henderson } else { 191198cd9ca7SRichard Henderson cond_free(&ctx->null_cond); 191298cd9ca7SRichard Henderson } 191398cd9ca7SRichard Henderson } 191401afb7beSRichard Henderson return true; 191598cd9ca7SRichard Henderson } 191698cd9ca7SRichard Henderson 1917660eefe1SRichard Henderson /* Implement 1918660eefe1SRichard Henderson * if (IAOQ_Front{30..31} < GR[b]{30..31}) 1919660eefe1SRichard Henderson * IAOQ_Next{30..31} ← GR[b]{30..31}; 1920660eefe1SRichard Henderson * else 1921660eefe1SRichard Henderson * IAOQ_Next{30..31} ← IAOQ_Front{30..31}; 1922660eefe1SRichard Henderson * which keeps the privilege level from being increased. 1923660eefe1SRichard Henderson */ 1924660eefe1SRichard Henderson static TCGv_reg do_ibranch_priv(DisasContext *ctx, TCGv_reg offset) 1925660eefe1SRichard Henderson { 1926660eefe1SRichard Henderson TCGv_reg dest; 1927660eefe1SRichard Henderson switch (ctx->privilege) { 1928660eefe1SRichard Henderson case 0: 1929660eefe1SRichard Henderson /* Privilege 0 is maximum and is allowed to decrease. */ 1930660eefe1SRichard Henderson return offset; 1931660eefe1SRichard Henderson case 3: 1932993119feSRichard Henderson /* Privilege 3 is minimum and is never allowed to increase. */ 1933*e12c6309SRichard Henderson dest = tcg_temp_new(); 1934660eefe1SRichard Henderson tcg_gen_ori_reg(dest, offset, 3); 1935660eefe1SRichard Henderson break; 1936660eefe1SRichard Henderson default: 1937*e12c6309SRichard Henderson dest = tcg_temp_new(); 1938660eefe1SRichard Henderson tcg_gen_andi_reg(dest, offset, -4); 1939660eefe1SRichard Henderson tcg_gen_ori_reg(dest, dest, ctx->privilege); 1940660eefe1SRichard Henderson tcg_gen_movcond_reg(TCG_COND_GTU, dest, dest, offset, dest, offset); 1941660eefe1SRichard Henderson break; 1942660eefe1SRichard Henderson } 1943660eefe1SRichard Henderson return dest; 1944660eefe1SRichard Henderson } 1945660eefe1SRichard Henderson 1946ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY 19477ad439dfSRichard Henderson /* On Linux, page zero is normally marked execute only + gateway. 19487ad439dfSRichard Henderson Therefore normal read or write is supposed to fail, but specific 19497ad439dfSRichard Henderson offsets have kernel code mapped to raise permissions to implement 19507ad439dfSRichard Henderson system calls. Handling this via an explicit check here, rather 19517ad439dfSRichard Henderson in than the "be disp(sr2,r0)" instruction that probably sent us 19527ad439dfSRichard Henderson here, is the easiest way to handle the branch delay slot on the 19537ad439dfSRichard Henderson aforementioned BE. */ 195431234768SRichard Henderson static void do_page_zero(DisasContext *ctx) 19557ad439dfSRichard Henderson { 19567ad439dfSRichard Henderson /* If by some means we get here with PSW[N]=1, that implies that 19577ad439dfSRichard Henderson the B,GATE instruction would be skipped, and we'd fault on the 19588b81968cSMichael Tokarev next insn within the privileged page. */ 19597ad439dfSRichard Henderson switch (ctx->null_cond.c) { 19607ad439dfSRichard Henderson case TCG_COND_NEVER: 19617ad439dfSRichard Henderson break; 19627ad439dfSRichard Henderson case TCG_COND_ALWAYS: 1963eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, 0); 19647ad439dfSRichard Henderson goto do_sigill; 19657ad439dfSRichard Henderson default: 19667ad439dfSRichard Henderson /* Since this is always the first (and only) insn within the 19677ad439dfSRichard Henderson TB, we should know the state of PSW[N] from TB->FLAGS. */ 19687ad439dfSRichard Henderson g_assert_not_reached(); 19697ad439dfSRichard Henderson } 19707ad439dfSRichard Henderson 19717ad439dfSRichard Henderson /* Check that we didn't arrive here via some means that allowed 19727ad439dfSRichard Henderson non-sequential instruction execution. Normally the PSW[B] bit 19737ad439dfSRichard Henderson detects this by disallowing the B,GATE instruction to execute 19747ad439dfSRichard Henderson under such conditions. */ 19757ad439dfSRichard Henderson if (ctx->iaoq_b != ctx->iaoq_f + 4) { 19767ad439dfSRichard Henderson goto do_sigill; 19777ad439dfSRichard Henderson } 19787ad439dfSRichard Henderson 1979ebd0e151SRichard Henderson switch (ctx->iaoq_f & -4) { 19807ad439dfSRichard Henderson case 0x00: /* Null pointer call */ 19812986721dSRichard Henderson gen_excp_1(EXCP_IMP); 198231234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 198331234768SRichard Henderson break; 19847ad439dfSRichard Henderson 19857ad439dfSRichard Henderson case 0xb0: /* LWS */ 19867ad439dfSRichard Henderson gen_excp_1(EXCP_SYSCALL_LWS); 198731234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 198831234768SRichard Henderson break; 19897ad439dfSRichard Henderson 19907ad439dfSRichard Henderson case 0xe0: /* SET_THREAD_POINTER */ 1991ad75a51eSRichard Henderson tcg_gen_st_reg(cpu_gr[26], tcg_env, offsetof(CPUHPPAState, cr[27])); 1992ebd0e151SRichard Henderson tcg_gen_ori_reg(cpu_iaoq_f, cpu_gr[31], 3); 1993eaa3783bSRichard Henderson tcg_gen_addi_reg(cpu_iaoq_b, cpu_iaoq_f, 4); 199431234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_UPDATED; 199531234768SRichard Henderson break; 19967ad439dfSRichard Henderson 19977ad439dfSRichard Henderson case 0x100: /* SYSCALL */ 19987ad439dfSRichard Henderson gen_excp_1(EXCP_SYSCALL); 199931234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 200031234768SRichard Henderson break; 20017ad439dfSRichard Henderson 20027ad439dfSRichard Henderson default: 20037ad439dfSRichard Henderson do_sigill: 20042986721dSRichard Henderson gen_excp_1(EXCP_ILL); 200531234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 200631234768SRichard Henderson break; 20077ad439dfSRichard Henderson } 20087ad439dfSRichard Henderson } 2009ba1d0b44SRichard Henderson #endif 20107ad439dfSRichard Henderson 2011deee69a1SRichard Henderson static bool trans_nop(DisasContext *ctx, arg_nop *a) 2012b2167459SRichard Henderson { 2013b2167459SRichard Henderson cond_free(&ctx->null_cond); 201431234768SRichard Henderson return true; 2015b2167459SRichard Henderson } 2016b2167459SRichard Henderson 201740f9f908SRichard Henderson static bool trans_break(DisasContext *ctx, arg_break *a) 201898a9cb79SRichard Henderson { 201931234768SRichard Henderson return gen_excp_iir(ctx, EXCP_BREAK); 202098a9cb79SRichard Henderson } 202198a9cb79SRichard Henderson 2022e36f27efSRichard Henderson static bool trans_sync(DisasContext *ctx, arg_sync *a) 202398a9cb79SRichard Henderson { 202498a9cb79SRichard Henderson /* No point in nullifying the memory barrier. */ 202598a9cb79SRichard Henderson tcg_gen_mb(TCG_BAR_SC | TCG_MO_ALL); 202698a9cb79SRichard Henderson 202798a9cb79SRichard Henderson cond_free(&ctx->null_cond); 202831234768SRichard Henderson return true; 202998a9cb79SRichard Henderson } 203098a9cb79SRichard Henderson 2031c603e14aSRichard Henderson static bool trans_mfia(DisasContext *ctx, arg_mfia *a) 203298a9cb79SRichard Henderson { 2033c603e14aSRichard Henderson unsigned rt = a->t; 2034eaa3783bSRichard Henderson TCGv_reg tmp = dest_gpr(ctx, rt); 2035eaa3783bSRichard Henderson tcg_gen_movi_reg(tmp, ctx->iaoq_f); 203698a9cb79SRichard Henderson save_gpr(ctx, rt, tmp); 203798a9cb79SRichard Henderson 203898a9cb79SRichard Henderson cond_free(&ctx->null_cond); 203931234768SRichard Henderson return true; 204098a9cb79SRichard Henderson } 204198a9cb79SRichard Henderson 2042c603e14aSRichard Henderson static bool trans_mfsp(DisasContext *ctx, arg_mfsp *a) 204398a9cb79SRichard Henderson { 2044c603e14aSRichard Henderson unsigned rt = a->t; 2045c603e14aSRichard Henderson unsigned rs = a->sp; 204633423472SRichard Henderson TCGv_i64 t0 = tcg_temp_new_i64(); 204733423472SRichard Henderson TCGv_reg t1 = tcg_temp_new(); 204898a9cb79SRichard Henderson 204933423472SRichard Henderson load_spr(ctx, t0, rs); 205033423472SRichard Henderson tcg_gen_shri_i64(t0, t0, 32); 205133423472SRichard Henderson tcg_gen_trunc_i64_reg(t1, t0); 205233423472SRichard Henderson 205333423472SRichard Henderson save_gpr(ctx, rt, t1); 205498a9cb79SRichard Henderson 205598a9cb79SRichard Henderson cond_free(&ctx->null_cond); 205631234768SRichard Henderson return true; 205798a9cb79SRichard Henderson } 205898a9cb79SRichard Henderson 2059c603e14aSRichard Henderson static bool trans_mfctl(DisasContext *ctx, arg_mfctl *a) 206098a9cb79SRichard Henderson { 2061c603e14aSRichard Henderson unsigned rt = a->t; 2062c603e14aSRichard Henderson unsigned ctl = a->r; 2063eaa3783bSRichard Henderson TCGv_reg tmp; 206498a9cb79SRichard Henderson 206598a9cb79SRichard Henderson switch (ctl) { 206635136a77SRichard Henderson case CR_SAR: 206798a9cb79SRichard Henderson #ifdef TARGET_HPPA64 2068c603e14aSRichard Henderson if (a->e == 0) { 206998a9cb79SRichard Henderson /* MFSAR without ,W masks low 5 bits. */ 207098a9cb79SRichard Henderson tmp = dest_gpr(ctx, rt); 2071eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, cpu_sar, 31); 207298a9cb79SRichard Henderson save_gpr(ctx, rt, tmp); 207335136a77SRichard Henderson goto done; 207498a9cb79SRichard Henderson } 207598a9cb79SRichard Henderson #endif 207698a9cb79SRichard Henderson save_gpr(ctx, rt, cpu_sar); 207735136a77SRichard Henderson goto done; 207835136a77SRichard Henderson case CR_IT: /* Interval Timer */ 207935136a77SRichard Henderson /* FIXME: Respect PSW_S bit. */ 208035136a77SRichard Henderson nullify_over(ctx); 208198a9cb79SRichard Henderson tmp = dest_gpr(ctx, rt); 2082dfd1b812SRichard Henderson if (translator_io_start(&ctx->base)) { 208349c29d6cSRichard Henderson gen_helper_read_interval_timer(tmp); 208431234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 208549c29d6cSRichard Henderson } else { 208649c29d6cSRichard Henderson gen_helper_read_interval_timer(tmp); 208749c29d6cSRichard Henderson } 208898a9cb79SRichard Henderson save_gpr(ctx, rt, tmp); 208931234768SRichard Henderson return nullify_end(ctx); 209098a9cb79SRichard Henderson case 26: 209198a9cb79SRichard Henderson case 27: 209298a9cb79SRichard Henderson break; 209398a9cb79SRichard Henderson default: 209498a9cb79SRichard Henderson /* All other control registers are privileged. */ 209535136a77SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG); 209635136a77SRichard Henderson break; 209798a9cb79SRichard Henderson } 209898a9cb79SRichard Henderson 2099*e12c6309SRichard Henderson tmp = tcg_temp_new(); 2100ad75a51eSRichard Henderson tcg_gen_ld_reg(tmp, tcg_env, offsetof(CPUHPPAState, cr[ctl])); 210135136a77SRichard Henderson save_gpr(ctx, rt, tmp); 210235136a77SRichard Henderson 210335136a77SRichard Henderson done: 210498a9cb79SRichard Henderson cond_free(&ctx->null_cond); 210531234768SRichard Henderson return true; 210698a9cb79SRichard Henderson } 210798a9cb79SRichard Henderson 2108c603e14aSRichard Henderson static bool trans_mtsp(DisasContext *ctx, arg_mtsp *a) 210933423472SRichard Henderson { 2110c603e14aSRichard Henderson unsigned rr = a->r; 2111c603e14aSRichard Henderson unsigned rs = a->sp; 211233423472SRichard Henderson TCGv_i64 t64; 211333423472SRichard Henderson 211433423472SRichard Henderson if (rs >= 5) { 211533423472SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG); 211633423472SRichard Henderson } 211733423472SRichard Henderson nullify_over(ctx); 211833423472SRichard Henderson 211933423472SRichard Henderson t64 = tcg_temp_new_i64(); 212033423472SRichard Henderson tcg_gen_extu_reg_i64(t64, load_gpr(ctx, rr)); 212133423472SRichard Henderson tcg_gen_shli_i64(t64, t64, 32); 212233423472SRichard Henderson 212333423472SRichard Henderson if (rs >= 4) { 2124ad75a51eSRichard Henderson tcg_gen_st_i64(t64, tcg_env, offsetof(CPUHPPAState, sr[rs])); 2125494737b7SRichard Henderson ctx->tb_flags &= ~TB_FLAG_SR_SAME; 212633423472SRichard Henderson } else { 212733423472SRichard Henderson tcg_gen_mov_i64(cpu_sr[rs], t64); 212833423472SRichard Henderson } 212933423472SRichard Henderson 213031234768SRichard Henderson return nullify_end(ctx); 213133423472SRichard Henderson } 213233423472SRichard Henderson 2133c603e14aSRichard Henderson static bool trans_mtctl(DisasContext *ctx, arg_mtctl *a) 213498a9cb79SRichard Henderson { 2135c603e14aSRichard Henderson unsigned ctl = a->t; 21364845f015SSven Schnelle TCGv_reg reg; 2137eaa3783bSRichard Henderson TCGv_reg tmp; 213898a9cb79SRichard Henderson 213935136a77SRichard Henderson if (ctl == CR_SAR) { 21404845f015SSven Schnelle reg = load_gpr(ctx, a->r); 214198a9cb79SRichard Henderson tmp = tcg_temp_new(); 214235136a77SRichard Henderson tcg_gen_andi_reg(tmp, reg, TARGET_REGISTER_BITS - 1); 214398a9cb79SRichard Henderson save_or_nullify(ctx, cpu_sar, tmp); 214498a9cb79SRichard Henderson 214598a9cb79SRichard Henderson cond_free(&ctx->null_cond); 214631234768SRichard Henderson return true; 214798a9cb79SRichard Henderson } 214898a9cb79SRichard Henderson 214935136a77SRichard Henderson /* All other control registers are privileged or read-only. */ 215035136a77SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG); 215135136a77SRichard Henderson 2152c603e14aSRichard Henderson #ifndef CONFIG_USER_ONLY 215335136a77SRichard Henderson nullify_over(ctx); 21544845f015SSven Schnelle reg = load_gpr(ctx, a->r); 21554845f015SSven Schnelle 215635136a77SRichard Henderson switch (ctl) { 215735136a77SRichard Henderson case CR_IT: 2158ad75a51eSRichard Henderson gen_helper_write_interval_timer(tcg_env, reg); 215935136a77SRichard Henderson break; 21604f5f2548SRichard Henderson case CR_EIRR: 2161ad75a51eSRichard Henderson gen_helper_write_eirr(tcg_env, reg); 21624f5f2548SRichard Henderson break; 21634f5f2548SRichard Henderson case CR_EIEM: 2164ad75a51eSRichard Henderson gen_helper_write_eiem(tcg_env, reg); 216531234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 21664f5f2548SRichard Henderson break; 21674f5f2548SRichard Henderson 216835136a77SRichard Henderson case CR_IIASQ: 216935136a77SRichard Henderson case CR_IIAOQ: 217035136a77SRichard Henderson /* FIXME: Respect PSW_Q bit */ 217135136a77SRichard Henderson /* The write advances the queue and stores to the back element. */ 2172*e12c6309SRichard Henderson tmp = tcg_temp_new(); 2173ad75a51eSRichard Henderson tcg_gen_ld_reg(tmp, tcg_env, 217435136a77SRichard Henderson offsetof(CPUHPPAState, cr_back[ctl - CR_IIASQ])); 2175ad75a51eSRichard Henderson tcg_gen_st_reg(tmp, tcg_env, offsetof(CPUHPPAState, cr[ctl])); 2176ad75a51eSRichard Henderson tcg_gen_st_reg(reg, tcg_env, 217735136a77SRichard Henderson offsetof(CPUHPPAState, cr_back[ctl - CR_IIASQ])); 217835136a77SRichard Henderson break; 217935136a77SRichard Henderson 2180d5de20bdSSven Schnelle case CR_PID1: 2181d5de20bdSSven Schnelle case CR_PID2: 2182d5de20bdSSven Schnelle case CR_PID3: 2183d5de20bdSSven Schnelle case CR_PID4: 2184ad75a51eSRichard Henderson tcg_gen_st_reg(reg, tcg_env, offsetof(CPUHPPAState, cr[ctl])); 2185d5de20bdSSven Schnelle #ifndef CONFIG_USER_ONLY 2186ad75a51eSRichard Henderson gen_helper_change_prot_id(tcg_env); 2187d5de20bdSSven Schnelle #endif 2188d5de20bdSSven Schnelle break; 2189d5de20bdSSven Schnelle 219035136a77SRichard Henderson default: 2191ad75a51eSRichard Henderson tcg_gen_st_reg(reg, tcg_env, offsetof(CPUHPPAState, cr[ctl])); 219235136a77SRichard Henderson break; 219335136a77SRichard Henderson } 219431234768SRichard Henderson return nullify_end(ctx); 21954f5f2548SRichard Henderson #endif 219635136a77SRichard Henderson } 219735136a77SRichard Henderson 2198c603e14aSRichard Henderson static bool trans_mtsarcm(DisasContext *ctx, arg_mtsarcm *a) 219998a9cb79SRichard Henderson { 2200eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 220198a9cb79SRichard Henderson 2202c603e14aSRichard Henderson tcg_gen_not_reg(tmp, load_gpr(ctx, a->r)); 2203eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, tmp, TARGET_REGISTER_BITS - 1); 220498a9cb79SRichard Henderson save_or_nullify(ctx, cpu_sar, tmp); 220598a9cb79SRichard Henderson 220698a9cb79SRichard Henderson cond_free(&ctx->null_cond); 220731234768SRichard Henderson return true; 220898a9cb79SRichard Henderson } 220998a9cb79SRichard Henderson 2210e36f27efSRichard Henderson static bool trans_ldsid(DisasContext *ctx, arg_ldsid *a) 221198a9cb79SRichard Henderson { 2212e36f27efSRichard Henderson TCGv_reg dest = dest_gpr(ctx, a->t); 221398a9cb79SRichard Henderson 22142330504cSHelge Deller #ifdef CONFIG_USER_ONLY 22152330504cSHelge Deller /* We don't implement space registers in user mode. */ 2216eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 22172330504cSHelge Deller #else 22182330504cSHelge Deller TCGv_i64 t0 = tcg_temp_new_i64(); 22192330504cSHelge Deller 2220e36f27efSRichard Henderson tcg_gen_mov_i64(t0, space_select(ctx, a->sp, load_gpr(ctx, a->b))); 22212330504cSHelge Deller tcg_gen_shri_i64(t0, t0, 32); 22222330504cSHelge Deller tcg_gen_trunc_i64_reg(dest, t0); 22232330504cSHelge Deller #endif 2224e36f27efSRichard Henderson save_gpr(ctx, a->t, dest); 222598a9cb79SRichard Henderson 222698a9cb79SRichard Henderson cond_free(&ctx->null_cond); 222731234768SRichard Henderson return true; 222898a9cb79SRichard Henderson } 222998a9cb79SRichard Henderson 2230e36f27efSRichard Henderson static bool trans_rsm(DisasContext *ctx, arg_rsm *a) 2231e36f27efSRichard Henderson { 2232e36f27efSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2233e1b5a5edSRichard Henderson #ifndef CONFIG_USER_ONLY 2234e1b5a5edSRichard Henderson TCGv_reg tmp; 2235e1b5a5edSRichard Henderson 2236e1b5a5edSRichard Henderson nullify_over(ctx); 2237e1b5a5edSRichard Henderson 2238*e12c6309SRichard Henderson tmp = tcg_temp_new(); 2239ad75a51eSRichard Henderson tcg_gen_ld_reg(tmp, tcg_env, offsetof(CPUHPPAState, psw)); 2240e36f27efSRichard Henderson tcg_gen_andi_reg(tmp, tmp, ~a->i); 2241ad75a51eSRichard Henderson gen_helper_swap_system_mask(tmp, tcg_env, tmp); 2242e36f27efSRichard Henderson save_gpr(ctx, a->t, tmp); 2243e1b5a5edSRichard Henderson 2244e1b5a5edSRichard Henderson /* Exit the TB to recognize new interrupts, e.g. PSW_M. */ 224531234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 224631234768SRichard Henderson return nullify_end(ctx); 2247e36f27efSRichard Henderson #endif 2248e1b5a5edSRichard Henderson } 2249e1b5a5edSRichard Henderson 2250e36f27efSRichard Henderson static bool trans_ssm(DisasContext *ctx, arg_ssm *a) 2251e1b5a5edSRichard Henderson { 2252e36f27efSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2253e36f27efSRichard Henderson #ifndef CONFIG_USER_ONLY 2254e1b5a5edSRichard Henderson TCGv_reg tmp; 2255e1b5a5edSRichard Henderson 2256e1b5a5edSRichard Henderson nullify_over(ctx); 2257e1b5a5edSRichard Henderson 2258*e12c6309SRichard Henderson tmp = tcg_temp_new(); 2259ad75a51eSRichard Henderson tcg_gen_ld_reg(tmp, tcg_env, offsetof(CPUHPPAState, psw)); 2260e36f27efSRichard Henderson tcg_gen_ori_reg(tmp, tmp, a->i); 2261ad75a51eSRichard Henderson gen_helper_swap_system_mask(tmp, tcg_env, tmp); 2262e36f27efSRichard Henderson save_gpr(ctx, a->t, tmp); 2263e1b5a5edSRichard Henderson 2264e1b5a5edSRichard Henderson /* Exit the TB to recognize new interrupts, e.g. PSW_I. */ 226531234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 226631234768SRichard Henderson return nullify_end(ctx); 2267e36f27efSRichard Henderson #endif 2268e1b5a5edSRichard Henderson } 2269e1b5a5edSRichard Henderson 2270c603e14aSRichard Henderson static bool trans_mtsm(DisasContext *ctx, arg_mtsm *a) 2271e1b5a5edSRichard Henderson { 2272e1b5a5edSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2273c603e14aSRichard Henderson #ifndef CONFIG_USER_ONLY 2274c603e14aSRichard Henderson TCGv_reg tmp, reg; 2275e1b5a5edSRichard Henderson nullify_over(ctx); 2276e1b5a5edSRichard Henderson 2277c603e14aSRichard Henderson reg = load_gpr(ctx, a->r); 2278*e12c6309SRichard Henderson tmp = tcg_temp_new(); 2279ad75a51eSRichard Henderson gen_helper_swap_system_mask(tmp, tcg_env, reg); 2280e1b5a5edSRichard Henderson 2281e1b5a5edSRichard Henderson /* Exit the TB to recognize new interrupts. */ 228231234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 228331234768SRichard Henderson return nullify_end(ctx); 2284c603e14aSRichard Henderson #endif 2285e1b5a5edSRichard Henderson } 2286f49b3537SRichard Henderson 2287e36f27efSRichard Henderson static bool do_rfi(DisasContext *ctx, bool rfi_r) 2288f49b3537SRichard Henderson { 2289f49b3537SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2290e36f27efSRichard Henderson #ifndef CONFIG_USER_ONLY 2291f49b3537SRichard Henderson nullify_over(ctx); 2292f49b3537SRichard Henderson 2293e36f27efSRichard Henderson if (rfi_r) { 2294ad75a51eSRichard Henderson gen_helper_rfi_r(tcg_env); 2295f49b3537SRichard Henderson } else { 2296ad75a51eSRichard Henderson gen_helper_rfi(tcg_env); 2297f49b3537SRichard Henderson } 229831234768SRichard Henderson /* Exit the TB to recognize new interrupts. */ 229907ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 230031234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 2301f49b3537SRichard Henderson 230231234768SRichard Henderson return nullify_end(ctx); 2303e36f27efSRichard Henderson #endif 2304f49b3537SRichard Henderson } 23056210db05SHelge Deller 2306e36f27efSRichard Henderson static bool trans_rfi(DisasContext *ctx, arg_rfi *a) 2307e36f27efSRichard Henderson { 2308e36f27efSRichard Henderson return do_rfi(ctx, false); 2309e36f27efSRichard Henderson } 2310e36f27efSRichard Henderson 2311e36f27efSRichard Henderson static bool trans_rfi_r(DisasContext *ctx, arg_rfi_r *a) 2312e36f27efSRichard Henderson { 2313e36f27efSRichard Henderson return do_rfi(ctx, true); 2314e36f27efSRichard Henderson } 2315e36f27efSRichard Henderson 231696927adbSRichard Henderson static bool trans_halt(DisasContext *ctx, arg_halt *a) 23176210db05SHelge Deller { 23186210db05SHelge Deller CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 231996927adbSRichard Henderson #ifndef CONFIG_USER_ONLY 23206210db05SHelge Deller nullify_over(ctx); 2321ad75a51eSRichard Henderson gen_helper_halt(tcg_env); 232231234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 232331234768SRichard Henderson return nullify_end(ctx); 232496927adbSRichard Henderson #endif 23256210db05SHelge Deller } 232696927adbSRichard Henderson 232796927adbSRichard Henderson static bool trans_reset(DisasContext *ctx, arg_reset *a) 232896927adbSRichard Henderson { 232996927adbSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 233096927adbSRichard Henderson #ifndef CONFIG_USER_ONLY 233196927adbSRichard Henderson nullify_over(ctx); 2332ad75a51eSRichard Henderson gen_helper_reset(tcg_env); 233396927adbSRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 233496927adbSRichard Henderson return nullify_end(ctx); 233596927adbSRichard Henderson #endif 233696927adbSRichard Henderson } 2337e1b5a5edSRichard Henderson 23384a4554c6SHelge Deller static bool trans_getshadowregs(DisasContext *ctx, arg_getshadowregs *a) 23394a4554c6SHelge Deller { 23404a4554c6SHelge Deller CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 23414a4554c6SHelge Deller #ifndef CONFIG_USER_ONLY 23424a4554c6SHelge Deller nullify_over(ctx); 2343ad75a51eSRichard Henderson gen_helper_getshadowregs(tcg_env); 23444a4554c6SHelge Deller return nullify_end(ctx); 23454a4554c6SHelge Deller #endif 23464a4554c6SHelge Deller } 23474a4554c6SHelge Deller 2348deee69a1SRichard Henderson static bool trans_nop_addrx(DisasContext *ctx, arg_ldst *a) 234998a9cb79SRichard Henderson { 2350deee69a1SRichard Henderson if (a->m) { 2351deee69a1SRichard Henderson TCGv_reg dest = dest_gpr(ctx, a->b); 2352deee69a1SRichard Henderson TCGv_reg src1 = load_gpr(ctx, a->b); 2353deee69a1SRichard Henderson TCGv_reg src2 = load_gpr(ctx, a->x); 235498a9cb79SRichard Henderson 235598a9cb79SRichard Henderson /* The only thing we need to do is the base register modification. */ 2356eaa3783bSRichard Henderson tcg_gen_add_reg(dest, src1, src2); 2357deee69a1SRichard Henderson save_gpr(ctx, a->b, dest); 2358deee69a1SRichard Henderson } 235998a9cb79SRichard Henderson cond_free(&ctx->null_cond); 236031234768SRichard Henderson return true; 236198a9cb79SRichard Henderson } 236298a9cb79SRichard Henderson 2363deee69a1SRichard Henderson static bool trans_probe(DisasContext *ctx, arg_probe *a) 236498a9cb79SRichard Henderson { 236586f8d05fSRichard Henderson TCGv_reg dest, ofs; 2366eed14219SRichard Henderson TCGv_i32 level, want; 236786f8d05fSRichard Henderson TCGv_tl addr; 236898a9cb79SRichard Henderson 236998a9cb79SRichard Henderson nullify_over(ctx); 237098a9cb79SRichard Henderson 2371deee69a1SRichard Henderson dest = dest_gpr(ctx, a->t); 2372deee69a1SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, 0, 0, 0, a->sp, 0, false); 2373eed14219SRichard Henderson 2374deee69a1SRichard Henderson if (a->imm) { 237529dd6f64SRichard Henderson level = tcg_constant_i32(a->ri); 237698a9cb79SRichard Henderson } else { 2377eed14219SRichard Henderson level = tcg_temp_new_i32(); 2378deee69a1SRichard Henderson tcg_gen_trunc_reg_i32(level, load_gpr(ctx, a->ri)); 2379eed14219SRichard Henderson tcg_gen_andi_i32(level, level, 3); 238098a9cb79SRichard Henderson } 238129dd6f64SRichard Henderson want = tcg_constant_i32(a->write ? PAGE_WRITE : PAGE_READ); 2382eed14219SRichard Henderson 2383ad75a51eSRichard Henderson gen_helper_probe(dest, tcg_env, addr, level, want); 2384eed14219SRichard Henderson 2385deee69a1SRichard Henderson save_gpr(ctx, a->t, dest); 238631234768SRichard Henderson return nullify_end(ctx); 238798a9cb79SRichard Henderson } 238898a9cb79SRichard Henderson 2389deee69a1SRichard Henderson static bool trans_ixtlbx(DisasContext *ctx, arg_ixtlbx *a) 23908d6ae7fbSRichard Henderson { 2391deee69a1SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2392deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY 23938d6ae7fbSRichard Henderson TCGv_tl addr; 23948d6ae7fbSRichard Henderson TCGv_reg ofs, reg; 23958d6ae7fbSRichard Henderson 23968d6ae7fbSRichard Henderson nullify_over(ctx); 23978d6ae7fbSRichard Henderson 2398deee69a1SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, 0, 0, 0, a->sp, 0, false); 2399deee69a1SRichard Henderson reg = load_gpr(ctx, a->r); 2400deee69a1SRichard Henderson if (a->addr) { 2401ad75a51eSRichard Henderson gen_helper_itlba(tcg_env, addr, reg); 24028d6ae7fbSRichard Henderson } else { 2403ad75a51eSRichard Henderson gen_helper_itlbp(tcg_env, addr, reg); 24048d6ae7fbSRichard Henderson } 24058d6ae7fbSRichard Henderson 240632dc7569SSven Schnelle /* Exit TB for TLB change if mmu is enabled. */ 240732dc7569SSven Schnelle if (ctx->tb_flags & PSW_C) { 240831234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 240931234768SRichard Henderson } 241031234768SRichard Henderson return nullify_end(ctx); 2411deee69a1SRichard Henderson #endif 24128d6ae7fbSRichard Henderson } 241363300a00SRichard Henderson 2414deee69a1SRichard Henderson static bool trans_pxtlbx(DisasContext *ctx, arg_pxtlbx *a) 241563300a00SRichard Henderson { 2416deee69a1SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2417deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY 241863300a00SRichard Henderson TCGv_tl addr; 241963300a00SRichard Henderson TCGv_reg ofs; 242063300a00SRichard Henderson 242163300a00SRichard Henderson nullify_over(ctx); 242263300a00SRichard Henderson 2423deee69a1SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, a->x, 0, 0, a->sp, a->m, false); 2424deee69a1SRichard Henderson if (a->m) { 2425deee69a1SRichard Henderson save_gpr(ctx, a->b, ofs); 242663300a00SRichard Henderson } 2427deee69a1SRichard Henderson if (a->local) { 2428ad75a51eSRichard Henderson gen_helper_ptlbe(tcg_env); 242963300a00SRichard Henderson } else { 2430ad75a51eSRichard Henderson gen_helper_ptlb(tcg_env, addr); 243163300a00SRichard Henderson } 243263300a00SRichard Henderson 243363300a00SRichard Henderson /* Exit TB for TLB change if mmu is enabled. */ 243432dc7569SSven Schnelle if (ctx->tb_flags & PSW_C) { 243531234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 243631234768SRichard Henderson } 243731234768SRichard Henderson return nullify_end(ctx); 2438deee69a1SRichard Henderson #endif 243963300a00SRichard Henderson } 24402dfcca9fSRichard Henderson 24416797c315SNick Hudson /* 24426797c315SNick Hudson * Implement the pcxl and pcxl2 Fast TLB Insert instructions. 24436797c315SNick Hudson * See 24446797c315SNick Hudson * https://parisc.wiki.kernel.org/images-parisc/a/a9/Pcxl2_ers.pdf 24456797c315SNick Hudson * page 13-9 (195/206) 24466797c315SNick Hudson */ 24476797c315SNick Hudson static bool trans_ixtlbxf(DisasContext *ctx, arg_ixtlbxf *a) 24486797c315SNick Hudson { 24496797c315SNick Hudson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 24506797c315SNick Hudson #ifndef CONFIG_USER_ONLY 24516797c315SNick Hudson TCGv_tl addr, atl, stl; 24526797c315SNick Hudson TCGv_reg reg; 24536797c315SNick Hudson 24546797c315SNick Hudson nullify_over(ctx); 24556797c315SNick Hudson 24566797c315SNick Hudson /* 24576797c315SNick Hudson * FIXME: 24586797c315SNick Hudson * if (not (pcxl or pcxl2)) 24596797c315SNick Hudson * return gen_illegal(ctx); 24606797c315SNick Hudson * 24616797c315SNick Hudson * Note for future: these are 32-bit systems; no hppa64. 24626797c315SNick Hudson */ 24636797c315SNick Hudson 24646797c315SNick Hudson atl = tcg_temp_new_tl(); 24656797c315SNick Hudson stl = tcg_temp_new_tl(); 24666797c315SNick Hudson addr = tcg_temp_new_tl(); 24676797c315SNick Hudson 2468ad75a51eSRichard Henderson tcg_gen_ld32u_i64(stl, tcg_env, 24696797c315SNick Hudson a->data ? offsetof(CPUHPPAState, cr[CR_ISR]) 24706797c315SNick Hudson : offsetof(CPUHPPAState, cr[CR_IIASQ])); 2471ad75a51eSRichard Henderson tcg_gen_ld32u_i64(atl, tcg_env, 24726797c315SNick Hudson a->data ? offsetof(CPUHPPAState, cr[CR_IOR]) 24736797c315SNick Hudson : offsetof(CPUHPPAState, cr[CR_IIAOQ])); 24746797c315SNick Hudson tcg_gen_shli_i64(stl, stl, 32); 24756797c315SNick Hudson tcg_gen_or_tl(addr, atl, stl); 24766797c315SNick Hudson 24776797c315SNick Hudson reg = load_gpr(ctx, a->r); 24786797c315SNick Hudson if (a->addr) { 2479ad75a51eSRichard Henderson gen_helper_itlba(tcg_env, addr, reg); 24806797c315SNick Hudson } else { 2481ad75a51eSRichard Henderson gen_helper_itlbp(tcg_env, addr, reg); 24826797c315SNick Hudson } 24836797c315SNick Hudson 24846797c315SNick Hudson /* Exit TB for TLB change if mmu is enabled. */ 24856797c315SNick Hudson if (ctx->tb_flags & PSW_C) { 24866797c315SNick Hudson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 24876797c315SNick Hudson } 24886797c315SNick Hudson return nullify_end(ctx); 24896797c315SNick Hudson #endif 24906797c315SNick Hudson } 24916797c315SNick Hudson 2492deee69a1SRichard Henderson static bool trans_lpa(DisasContext *ctx, arg_ldst *a) 24932dfcca9fSRichard Henderson { 2494deee69a1SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2495deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY 24962dfcca9fSRichard Henderson TCGv_tl vaddr; 24972dfcca9fSRichard Henderson TCGv_reg ofs, paddr; 24982dfcca9fSRichard Henderson 24992dfcca9fSRichard Henderson nullify_over(ctx); 25002dfcca9fSRichard Henderson 2501deee69a1SRichard Henderson form_gva(ctx, &vaddr, &ofs, a->b, a->x, 0, 0, a->sp, a->m, false); 25022dfcca9fSRichard Henderson 25032dfcca9fSRichard Henderson paddr = tcg_temp_new(); 2504ad75a51eSRichard Henderson gen_helper_lpa(paddr, tcg_env, vaddr); 25052dfcca9fSRichard Henderson 25062dfcca9fSRichard Henderson /* Note that physical address result overrides base modification. */ 2507deee69a1SRichard Henderson if (a->m) { 2508deee69a1SRichard Henderson save_gpr(ctx, a->b, ofs); 25092dfcca9fSRichard Henderson } 2510deee69a1SRichard Henderson save_gpr(ctx, a->t, paddr); 25112dfcca9fSRichard Henderson 251231234768SRichard Henderson return nullify_end(ctx); 2513deee69a1SRichard Henderson #endif 25142dfcca9fSRichard Henderson } 251543a97b81SRichard Henderson 2516deee69a1SRichard Henderson static bool trans_lci(DisasContext *ctx, arg_lci *a) 251743a97b81SRichard Henderson { 251843a97b81SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 251943a97b81SRichard Henderson 252043a97b81SRichard Henderson /* The Coherence Index is an implementation-defined function of the 252143a97b81SRichard Henderson physical address. Two addresses with the same CI have a coherent 252243a97b81SRichard Henderson view of the cache. Our implementation is to return 0 for all, 252343a97b81SRichard Henderson since the entire address space is coherent. */ 252429dd6f64SRichard Henderson save_gpr(ctx, a->t, tcg_constant_reg(0)); 252543a97b81SRichard Henderson 252631234768SRichard Henderson cond_free(&ctx->null_cond); 252731234768SRichard Henderson return true; 252843a97b81SRichard Henderson } 252998a9cb79SRichard Henderson 25300c982a28SRichard Henderson static bool trans_add(DisasContext *ctx, arg_rrr_cf_sh *a) 2531b2167459SRichard Henderson { 25320c982a28SRichard Henderson return do_add_reg(ctx, a, false, false, false, false); 2533b2167459SRichard Henderson } 2534b2167459SRichard Henderson 25350c982a28SRichard Henderson static bool trans_add_l(DisasContext *ctx, arg_rrr_cf_sh *a) 2536b2167459SRichard Henderson { 25370c982a28SRichard Henderson return do_add_reg(ctx, a, true, false, false, false); 2538b2167459SRichard Henderson } 2539b2167459SRichard Henderson 25400c982a28SRichard Henderson static bool trans_add_tsv(DisasContext *ctx, arg_rrr_cf_sh *a) 2541b2167459SRichard Henderson { 25420c982a28SRichard Henderson return do_add_reg(ctx, a, false, true, false, false); 2543b2167459SRichard Henderson } 2544b2167459SRichard Henderson 25450c982a28SRichard Henderson static bool trans_add_c(DisasContext *ctx, arg_rrr_cf_sh *a) 2546b2167459SRichard Henderson { 25470c982a28SRichard Henderson return do_add_reg(ctx, a, false, false, false, true); 25480c982a28SRichard Henderson } 2549b2167459SRichard Henderson 25500c982a28SRichard Henderson static bool trans_add_c_tsv(DisasContext *ctx, arg_rrr_cf_sh *a) 25510c982a28SRichard Henderson { 25520c982a28SRichard Henderson return do_add_reg(ctx, a, false, true, false, true); 25530c982a28SRichard Henderson } 25540c982a28SRichard Henderson 25550c982a28SRichard Henderson static bool trans_sub(DisasContext *ctx, arg_rrr_cf *a) 25560c982a28SRichard Henderson { 25570c982a28SRichard Henderson return do_sub_reg(ctx, a, false, false, false); 25580c982a28SRichard Henderson } 25590c982a28SRichard Henderson 25600c982a28SRichard Henderson static bool trans_sub_tsv(DisasContext *ctx, arg_rrr_cf *a) 25610c982a28SRichard Henderson { 25620c982a28SRichard Henderson return do_sub_reg(ctx, a, true, false, false); 25630c982a28SRichard Henderson } 25640c982a28SRichard Henderson 25650c982a28SRichard Henderson static bool trans_sub_tc(DisasContext *ctx, arg_rrr_cf *a) 25660c982a28SRichard Henderson { 25670c982a28SRichard Henderson return do_sub_reg(ctx, a, false, false, true); 25680c982a28SRichard Henderson } 25690c982a28SRichard Henderson 25700c982a28SRichard Henderson static bool trans_sub_tsv_tc(DisasContext *ctx, arg_rrr_cf *a) 25710c982a28SRichard Henderson { 25720c982a28SRichard Henderson return do_sub_reg(ctx, a, true, false, true); 25730c982a28SRichard Henderson } 25740c982a28SRichard Henderson 25750c982a28SRichard Henderson static bool trans_sub_b(DisasContext *ctx, arg_rrr_cf *a) 25760c982a28SRichard Henderson { 25770c982a28SRichard Henderson return do_sub_reg(ctx, a, false, true, false); 25780c982a28SRichard Henderson } 25790c982a28SRichard Henderson 25800c982a28SRichard Henderson static bool trans_sub_b_tsv(DisasContext *ctx, arg_rrr_cf *a) 25810c982a28SRichard Henderson { 25820c982a28SRichard Henderson return do_sub_reg(ctx, a, true, true, false); 25830c982a28SRichard Henderson } 25840c982a28SRichard Henderson 25850c982a28SRichard Henderson static bool trans_andcm(DisasContext *ctx, arg_rrr_cf *a) 25860c982a28SRichard Henderson { 25870c982a28SRichard Henderson return do_log_reg(ctx, a, tcg_gen_andc_reg); 25880c982a28SRichard Henderson } 25890c982a28SRichard Henderson 25900c982a28SRichard Henderson static bool trans_and(DisasContext *ctx, arg_rrr_cf *a) 25910c982a28SRichard Henderson { 25920c982a28SRichard Henderson return do_log_reg(ctx, a, tcg_gen_and_reg); 25930c982a28SRichard Henderson } 25940c982a28SRichard Henderson 25950c982a28SRichard Henderson static bool trans_or(DisasContext *ctx, arg_rrr_cf *a) 25960c982a28SRichard Henderson { 25970c982a28SRichard Henderson if (a->cf == 0) { 25980c982a28SRichard Henderson unsigned r2 = a->r2; 25990c982a28SRichard Henderson unsigned r1 = a->r1; 26000c982a28SRichard Henderson unsigned rt = a->t; 26010c982a28SRichard Henderson 26027aee8189SRichard Henderson if (rt == 0) { /* NOP */ 26037aee8189SRichard Henderson cond_free(&ctx->null_cond); 26047aee8189SRichard Henderson return true; 26057aee8189SRichard Henderson } 26067aee8189SRichard Henderson if (r2 == 0) { /* COPY */ 2607b2167459SRichard Henderson if (r1 == 0) { 2608eaa3783bSRichard Henderson TCGv_reg dest = dest_gpr(ctx, rt); 2609eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 2610b2167459SRichard Henderson save_gpr(ctx, rt, dest); 2611b2167459SRichard Henderson } else { 2612b2167459SRichard Henderson save_gpr(ctx, rt, cpu_gr[r1]); 2613b2167459SRichard Henderson } 2614b2167459SRichard Henderson cond_free(&ctx->null_cond); 261531234768SRichard Henderson return true; 2616b2167459SRichard Henderson } 26177aee8189SRichard Henderson #ifndef CONFIG_USER_ONLY 26187aee8189SRichard Henderson /* These are QEMU extensions and are nops in the real architecture: 26197aee8189SRichard Henderson * 26207aee8189SRichard Henderson * or %r10,%r10,%r10 -- idle loop; wait for interrupt 26217aee8189SRichard Henderson * or %r31,%r31,%r31 -- death loop; offline cpu 26227aee8189SRichard Henderson * currently implemented as idle. 26237aee8189SRichard Henderson */ 26247aee8189SRichard Henderson if ((rt == 10 || rt == 31) && r1 == rt && r2 == rt) { /* PAUSE */ 26257aee8189SRichard Henderson /* No need to check for supervisor, as userland can only pause 26267aee8189SRichard Henderson until the next timer interrupt. */ 26277aee8189SRichard Henderson nullify_over(ctx); 26287aee8189SRichard Henderson 26297aee8189SRichard Henderson /* Advance the instruction queue. */ 26307aee8189SRichard Henderson copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b); 26317aee8189SRichard Henderson copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_n, ctx->iaoq_n_var); 26327aee8189SRichard Henderson nullify_set(ctx, 0); 26337aee8189SRichard Henderson 26347aee8189SRichard Henderson /* Tell the qemu main loop to halt until this cpu has work. */ 2635ad75a51eSRichard Henderson tcg_gen_st_i32(tcg_constant_i32(1), tcg_env, 263629dd6f64SRichard Henderson offsetof(CPUState, halted) - offsetof(HPPACPU, env)); 26377aee8189SRichard Henderson gen_excp_1(EXCP_HALTED); 26387aee8189SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 26397aee8189SRichard Henderson 26407aee8189SRichard Henderson return nullify_end(ctx); 26417aee8189SRichard Henderson } 26427aee8189SRichard Henderson #endif 26437aee8189SRichard Henderson } 26440c982a28SRichard Henderson return do_log_reg(ctx, a, tcg_gen_or_reg); 26457aee8189SRichard Henderson } 2646b2167459SRichard Henderson 26470c982a28SRichard Henderson static bool trans_xor(DisasContext *ctx, arg_rrr_cf *a) 2648b2167459SRichard Henderson { 26490c982a28SRichard Henderson return do_log_reg(ctx, a, tcg_gen_xor_reg); 26500c982a28SRichard Henderson } 26510c982a28SRichard Henderson 26520c982a28SRichard Henderson static bool trans_cmpclr(DisasContext *ctx, arg_rrr_cf *a) 26530c982a28SRichard Henderson { 2654eaa3783bSRichard Henderson TCGv_reg tcg_r1, tcg_r2; 2655b2167459SRichard Henderson 26560c982a28SRichard Henderson if (a->cf) { 2657b2167459SRichard Henderson nullify_over(ctx); 2658b2167459SRichard Henderson } 26590c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 26600c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 26610c982a28SRichard Henderson do_cmpclr(ctx, a->t, tcg_r1, tcg_r2, a->cf); 266231234768SRichard Henderson return nullify_end(ctx); 2663b2167459SRichard Henderson } 2664b2167459SRichard Henderson 26650c982a28SRichard Henderson static bool trans_uxor(DisasContext *ctx, arg_rrr_cf *a) 2666b2167459SRichard Henderson { 2667eaa3783bSRichard Henderson TCGv_reg tcg_r1, tcg_r2; 2668b2167459SRichard Henderson 26690c982a28SRichard Henderson if (a->cf) { 2670b2167459SRichard Henderson nullify_over(ctx); 2671b2167459SRichard Henderson } 26720c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 26730c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 26740c982a28SRichard Henderson do_unit(ctx, a->t, tcg_r1, tcg_r2, a->cf, false, tcg_gen_xor_reg); 267531234768SRichard Henderson return nullify_end(ctx); 2676b2167459SRichard Henderson } 2677b2167459SRichard Henderson 26780c982a28SRichard Henderson static bool do_uaddcm(DisasContext *ctx, arg_rrr_cf *a, bool is_tc) 2679b2167459SRichard Henderson { 2680eaa3783bSRichard Henderson TCGv_reg tcg_r1, tcg_r2, tmp; 2681b2167459SRichard Henderson 26820c982a28SRichard Henderson if (a->cf) { 2683b2167459SRichard Henderson nullify_over(ctx); 2684b2167459SRichard Henderson } 26850c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 26860c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 2687*e12c6309SRichard Henderson tmp = tcg_temp_new(); 2688eaa3783bSRichard Henderson tcg_gen_not_reg(tmp, tcg_r2); 26890c982a28SRichard Henderson do_unit(ctx, a->t, tcg_r1, tmp, a->cf, is_tc, tcg_gen_add_reg); 269031234768SRichard Henderson return nullify_end(ctx); 2691b2167459SRichard Henderson } 2692b2167459SRichard Henderson 26930c982a28SRichard Henderson static bool trans_uaddcm(DisasContext *ctx, arg_rrr_cf *a) 2694b2167459SRichard Henderson { 26950c982a28SRichard Henderson return do_uaddcm(ctx, a, false); 26960c982a28SRichard Henderson } 26970c982a28SRichard Henderson 26980c982a28SRichard Henderson static bool trans_uaddcm_tc(DisasContext *ctx, arg_rrr_cf *a) 26990c982a28SRichard Henderson { 27000c982a28SRichard Henderson return do_uaddcm(ctx, a, true); 27010c982a28SRichard Henderson } 27020c982a28SRichard Henderson 27030c982a28SRichard Henderson static bool do_dcor(DisasContext *ctx, arg_rr_cf *a, bool is_i) 27040c982a28SRichard Henderson { 2705eaa3783bSRichard Henderson TCGv_reg tmp; 2706b2167459SRichard Henderson 2707b2167459SRichard Henderson nullify_over(ctx); 2708b2167459SRichard Henderson 2709*e12c6309SRichard Henderson tmp = tcg_temp_new(); 2710eaa3783bSRichard Henderson tcg_gen_shri_reg(tmp, cpu_psw_cb, 3); 2711b2167459SRichard Henderson if (!is_i) { 2712eaa3783bSRichard Henderson tcg_gen_not_reg(tmp, tmp); 2713b2167459SRichard Henderson } 2714eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, tmp, 0x11111111); 2715eaa3783bSRichard Henderson tcg_gen_muli_reg(tmp, tmp, 6); 271660e29463SSven Schnelle do_unit(ctx, a->t, load_gpr(ctx, a->r), tmp, a->cf, false, 2717eaa3783bSRichard Henderson is_i ? tcg_gen_add_reg : tcg_gen_sub_reg); 271831234768SRichard Henderson return nullify_end(ctx); 2719b2167459SRichard Henderson } 2720b2167459SRichard Henderson 27210c982a28SRichard Henderson static bool trans_dcor(DisasContext *ctx, arg_rr_cf *a) 2722b2167459SRichard Henderson { 27230c982a28SRichard Henderson return do_dcor(ctx, a, false); 27240c982a28SRichard Henderson } 27250c982a28SRichard Henderson 27260c982a28SRichard Henderson static bool trans_dcor_i(DisasContext *ctx, arg_rr_cf *a) 27270c982a28SRichard Henderson { 27280c982a28SRichard Henderson return do_dcor(ctx, a, true); 27290c982a28SRichard Henderson } 27300c982a28SRichard Henderson 27310c982a28SRichard Henderson static bool trans_ds(DisasContext *ctx, arg_rrr_cf *a) 27320c982a28SRichard Henderson { 2733eaa3783bSRichard Henderson TCGv_reg dest, add1, add2, addc, zero, in1, in2; 2734b2167459SRichard Henderson 2735b2167459SRichard Henderson nullify_over(ctx); 2736b2167459SRichard Henderson 27370c982a28SRichard Henderson in1 = load_gpr(ctx, a->r1); 27380c982a28SRichard Henderson in2 = load_gpr(ctx, a->r2); 2739b2167459SRichard Henderson 2740b2167459SRichard Henderson add1 = tcg_temp_new(); 2741b2167459SRichard Henderson add2 = tcg_temp_new(); 2742b2167459SRichard Henderson addc = tcg_temp_new(); 2743b2167459SRichard Henderson dest = tcg_temp_new(); 274429dd6f64SRichard Henderson zero = tcg_constant_reg(0); 2745b2167459SRichard Henderson 2746b2167459SRichard Henderson /* Form R1 << 1 | PSW[CB]{8}. */ 2747eaa3783bSRichard Henderson tcg_gen_add_reg(add1, in1, in1); 2748eaa3783bSRichard Henderson tcg_gen_add_reg(add1, add1, cpu_psw_cb_msb); 2749b2167459SRichard Henderson 2750b2167459SRichard Henderson /* Add or subtract R2, depending on PSW[V]. Proper computation of 2751b2167459SRichard Henderson carry{8} requires that we subtract via + ~R2 + 1, as described in 2752b2167459SRichard Henderson the manual. By extracting and masking V, we can produce the 2753b2167459SRichard Henderson proper inputs to the addition without movcond. */ 2754eaa3783bSRichard Henderson tcg_gen_sari_reg(addc, cpu_psw_v, TARGET_REGISTER_BITS - 1); 2755eaa3783bSRichard Henderson tcg_gen_xor_reg(add2, in2, addc); 2756eaa3783bSRichard Henderson tcg_gen_andi_reg(addc, addc, 1); 2757b2167459SRichard Henderson /* ??? This is only correct for 32-bit. */ 2758b2167459SRichard Henderson tcg_gen_add2_i32(dest, cpu_psw_cb_msb, add1, zero, add2, zero); 2759b2167459SRichard Henderson tcg_gen_add2_i32(dest, cpu_psw_cb_msb, dest, cpu_psw_cb_msb, addc, zero); 2760b2167459SRichard Henderson 2761b2167459SRichard Henderson /* Write back the result register. */ 27620c982a28SRichard Henderson save_gpr(ctx, a->t, dest); 2763b2167459SRichard Henderson 2764b2167459SRichard Henderson /* Write back PSW[CB]. */ 2765eaa3783bSRichard Henderson tcg_gen_xor_reg(cpu_psw_cb, add1, add2); 2766eaa3783bSRichard Henderson tcg_gen_xor_reg(cpu_psw_cb, cpu_psw_cb, dest); 2767b2167459SRichard Henderson 2768b2167459SRichard Henderson /* Write back PSW[V] for the division step. */ 2769eaa3783bSRichard Henderson tcg_gen_neg_reg(cpu_psw_v, cpu_psw_cb_msb); 2770eaa3783bSRichard Henderson tcg_gen_xor_reg(cpu_psw_v, cpu_psw_v, in2); 2771b2167459SRichard Henderson 2772b2167459SRichard Henderson /* Install the new nullification. */ 27730c982a28SRichard Henderson if (a->cf) { 2774eaa3783bSRichard Henderson TCGv_reg sv = NULL; 2775b47a4a02SSven Schnelle if (cond_need_sv(a->cf >> 1)) { 2776b2167459SRichard Henderson /* ??? The lshift is supposed to contribute to overflow. */ 2777b2167459SRichard Henderson sv = do_add_sv(ctx, dest, add1, add2); 2778b2167459SRichard Henderson } 27790c982a28SRichard Henderson ctx->null_cond = do_cond(a->cf, dest, cpu_psw_cb_msb, sv); 2780b2167459SRichard Henderson } 2781b2167459SRichard Henderson 278231234768SRichard Henderson return nullify_end(ctx); 2783b2167459SRichard Henderson } 2784b2167459SRichard Henderson 27850588e061SRichard Henderson static bool trans_addi(DisasContext *ctx, arg_rri_cf *a) 2786b2167459SRichard Henderson { 27870588e061SRichard Henderson return do_add_imm(ctx, a, false, false); 27880588e061SRichard Henderson } 27890588e061SRichard Henderson 27900588e061SRichard Henderson static bool trans_addi_tsv(DisasContext *ctx, arg_rri_cf *a) 27910588e061SRichard Henderson { 27920588e061SRichard Henderson return do_add_imm(ctx, a, true, false); 27930588e061SRichard Henderson } 27940588e061SRichard Henderson 27950588e061SRichard Henderson static bool trans_addi_tc(DisasContext *ctx, arg_rri_cf *a) 27960588e061SRichard Henderson { 27970588e061SRichard Henderson return do_add_imm(ctx, a, false, true); 27980588e061SRichard Henderson } 27990588e061SRichard Henderson 28000588e061SRichard Henderson static bool trans_addi_tc_tsv(DisasContext *ctx, arg_rri_cf *a) 28010588e061SRichard Henderson { 28020588e061SRichard Henderson return do_add_imm(ctx, a, true, true); 28030588e061SRichard Henderson } 28040588e061SRichard Henderson 28050588e061SRichard Henderson static bool trans_subi(DisasContext *ctx, arg_rri_cf *a) 28060588e061SRichard Henderson { 28070588e061SRichard Henderson return do_sub_imm(ctx, a, false); 28080588e061SRichard Henderson } 28090588e061SRichard Henderson 28100588e061SRichard Henderson static bool trans_subi_tsv(DisasContext *ctx, arg_rri_cf *a) 28110588e061SRichard Henderson { 28120588e061SRichard Henderson return do_sub_imm(ctx, a, true); 28130588e061SRichard Henderson } 28140588e061SRichard Henderson 28150588e061SRichard Henderson static bool trans_cmpiclr(DisasContext *ctx, arg_rri_cf *a) 28160588e061SRichard Henderson { 2817eaa3783bSRichard Henderson TCGv_reg tcg_im, tcg_r2; 2818b2167459SRichard Henderson 28190588e061SRichard Henderson if (a->cf) { 2820b2167459SRichard Henderson nullify_over(ctx); 2821b2167459SRichard Henderson } 2822b2167459SRichard Henderson 28230588e061SRichard Henderson tcg_im = load_const(ctx, a->i); 28240588e061SRichard Henderson tcg_r2 = load_gpr(ctx, a->r); 28250588e061SRichard Henderson do_cmpclr(ctx, a->t, tcg_im, tcg_r2, a->cf); 2826b2167459SRichard Henderson 282731234768SRichard Henderson return nullify_end(ctx); 2828b2167459SRichard Henderson } 2829b2167459SRichard Henderson 28301cd012a5SRichard Henderson static bool trans_ld(DisasContext *ctx, arg_ldst *a) 283196d6407fSRichard Henderson { 28320786a3b6SHelge Deller if (unlikely(TARGET_REGISTER_BITS == 32 && a->size > MO_32)) { 28330786a3b6SHelge Deller return gen_illegal(ctx); 28340786a3b6SHelge Deller } else { 28351cd012a5SRichard Henderson return do_load(ctx, a->t, a->b, a->x, a->scale ? a->size : 0, 28361cd012a5SRichard Henderson a->disp, a->sp, a->m, a->size | MO_TE); 283796d6407fSRichard Henderson } 28380786a3b6SHelge Deller } 283996d6407fSRichard Henderson 28401cd012a5SRichard Henderson static bool trans_st(DisasContext *ctx, arg_ldst *a) 284196d6407fSRichard Henderson { 28421cd012a5SRichard Henderson assert(a->x == 0 && a->scale == 0); 28430786a3b6SHelge Deller if (unlikely(TARGET_REGISTER_BITS == 32 && a->size > MO_32)) { 28440786a3b6SHelge Deller return gen_illegal(ctx); 28450786a3b6SHelge Deller } else { 28461cd012a5SRichard Henderson return do_store(ctx, a->t, a->b, a->disp, a->sp, a->m, a->size | MO_TE); 284796d6407fSRichard Henderson } 28480786a3b6SHelge Deller } 284996d6407fSRichard Henderson 28501cd012a5SRichard Henderson static bool trans_ldc(DisasContext *ctx, arg_ldst *a) 285196d6407fSRichard Henderson { 2852b1af755cSRichard Henderson MemOp mop = MO_TE | MO_ALIGN | a->size; 285386f8d05fSRichard Henderson TCGv_reg zero, dest, ofs; 285486f8d05fSRichard Henderson TCGv_tl addr; 285596d6407fSRichard Henderson 285696d6407fSRichard Henderson nullify_over(ctx); 285796d6407fSRichard Henderson 28581cd012a5SRichard Henderson if (a->m) { 285986f8d05fSRichard Henderson /* Base register modification. Make sure if RT == RB, 286086f8d05fSRichard Henderson we see the result of the load. */ 2861*e12c6309SRichard Henderson dest = tcg_temp_new(); 286296d6407fSRichard Henderson } else { 28631cd012a5SRichard Henderson dest = dest_gpr(ctx, a->t); 286496d6407fSRichard Henderson } 286596d6407fSRichard Henderson 28661cd012a5SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, a->x, a->scale ? a->size : 0, 28671cd012a5SRichard Henderson a->disp, a->sp, a->m, ctx->mmu_idx == MMU_PHYS_IDX); 2868b1af755cSRichard Henderson 2869b1af755cSRichard Henderson /* 2870b1af755cSRichard Henderson * For hppa1.1, LDCW is undefined unless aligned mod 16. 2871b1af755cSRichard Henderson * However actual hardware succeeds with aligned mod 4. 2872b1af755cSRichard Henderson * Detect this case and log a GUEST_ERROR. 2873b1af755cSRichard Henderson * 2874b1af755cSRichard Henderson * TODO: HPPA64 relaxes the over-alignment requirement 2875b1af755cSRichard Henderson * with the ,co completer. 2876b1af755cSRichard Henderson */ 2877b1af755cSRichard Henderson gen_helper_ldc_check(addr); 2878b1af755cSRichard Henderson 287929dd6f64SRichard Henderson zero = tcg_constant_reg(0); 288086f8d05fSRichard Henderson tcg_gen_atomic_xchg_reg(dest, addr, zero, ctx->mmu_idx, mop); 2881b1af755cSRichard Henderson 28821cd012a5SRichard Henderson if (a->m) { 28831cd012a5SRichard Henderson save_gpr(ctx, a->b, ofs); 288496d6407fSRichard Henderson } 28851cd012a5SRichard Henderson save_gpr(ctx, a->t, dest); 288696d6407fSRichard Henderson 288731234768SRichard Henderson return nullify_end(ctx); 288896d6407fSRichard Henderson } 288996d6407fSRichard Henderson 28901cd012a5SRichard Henderson static bool trans_stby(DisasContext *ctx, arg_stby *a) 289196d6407fSRichard Henderson { 289286f8d05fSRichard Henderson TCGv_reg ofs, val; 289386f8d05fSRichard Henderson TCGv_tl addr; 289496d6407fSRichard Henderson 289596d6407fSRichard Henderson nullify_over(ctx); 289696d6407fSRichard Henderson 28971cd012a5SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, 0, 0, a->disp, a->sp, a->m, 289886f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 28991cd012a5SRichard Henderson val = load_gpr(ctx, a->r); 29001cd012a5SRichard Henderson if (a->a) { 2901f9f46db4SEmilio G. Cota if (tb_cflags(ctx->base.tb) & CF_PARALLEL) { 2902ad75a51eSRichard Henderson gen_helper_stby_e_parallel(tcg_env, addr, val); 2903f9f46db4SEmilio G. Cota } else { 2904ad75a51eSRichard Henderson gen_helper_stby_e(tcg_env, addr, val); 2905f9f46db4SEmilio G. Cota } 2906f9f46db4SEmilio G. Cota } else { 2907f9f46db4SEmilio G. Cota if (tb_cflags(ctx->base.tb) & CF_PARALLEL) { 2908ad75a51eSRichard Henderson gen_helper_stby_b_parallel(tcg_env, addr, val); 290996d6407fSRichard Henderson } else { 2910ad75a51eSRichard Henderson gen_helper_stby_b(tcg_env, addr, val); 291196d6407fSRichard Henderson } 2912f9f46db4SEmilio G. Cota } 29131cd012a5SRichard Henderson if (a->m) { 291486f8d05fSRichard Henderson tcg_gen_andi_reg(ofs, ofs, ~3); 29151cd012a5SRichard Henderson save_gpr(ctx, a->b, ofs); 291696d6407fSRichard Henderson } 291796d6407fSRichard Henderson 291831234768SRichard Henderson return nullify_end(ctx); 291996d6407fSRichard Henderson } 292096d6407fSRichard Henderson 29211cd012a5SRichard Henderson static bool trans_lda(DisasContext *ctx, arg_ldst *a) 2922d0a851ccSRichard Henderson { 2923d0a851ccSRichard Henderson int hold_mmu_idx = ctx->mmu_idx; 2924d0a851ccSRichard Henderson 2925d0a851ccSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2926d0a851ccSRichard Henderson ctx->mmu_idx = MMU_PHYS_IDX; 29271cd012a5SRichard Henderson trans_ld(ctx, a); 2928d0a851ccSRichard Henderson ctx->mmu_idx = hold_mmu_idx; 292931234768SRichard Henderson return true; 2930d0a851ccSRichard Henderson } 2931d0a851ccSRichard Henderson 29321cd012a5SRichard Henderson static bool trans_sta(DisasContext *ctx, arg_ldst *a) 2933d0a851ccSRichard Henderson { 2934d0a851ccSRichard Henderson int hold_mmu_idx = ctx->mmu_idx; 2935d0a851ccSRichard Henderson 2936d0a851ccSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2937d0a851ccSRichard Henderson ctx->mmu_idx = MMU_PHYS_IDX; 29381cd012a5SRichard Henderson trans_st(ctx, a); 2939d0a851ccSRichard Henderson ctx->mmu_idx = hold_mmu_idx; 294031234768SRichard Henderson return true; 2941d0a851ccSRichard Henderson } 294295412a61SRichard Henderson 29430588e061SRichard Henderson static bool trans_ldil(DisasContext *ctx, arg_ldil *a) 2944b2167459SRichard Henderson { 29450588e061SRichard Henderson TCGv_reg tcg_rt = dest_gpr(ctx, a->t); 2946b2167459SRichard Henderson 29470588e061SRichard Henderson tcg_gen_movi_reg(tcg_rt, a->i); 29480588e061SRichard Henderson save_gpr(ctx, a->t, tcg_rt); 2949b2167459SRichard Henderson cond_free(&ctx->null_cond); 295031234768SRichard Henderson return true; 2951b2167459SRichard Henderson } 2952b2167459SRichard Henderson 29530588e061SRichard Henderson static bool trans_addil(DisasContext *ctx, arg_addil *a) 2954b2167459SRichard Henderson { 29550588e061SRichard Henderson TCGv_reg tcg_rt = load_gpr(ctx, a->r); 2956eaa3783bSRichard Henderson TCGv_reg tcg_r1 = dest_gpr(ctx, 1); 2957b2167459SRichard Henderson 29580588e061SRichard Henderson tcg_gen_addi_reg(tcg_r1, tcg_rt, a->i); 2959b2167459SRichard Henderson save_gpr(ctx, 1, tcg_r1); 2960b2167459SRichard Henderson cond_free(&ctx->null_cond); 296131234768SRichard Henderson return true; 2962b2167459SRichard Henderson } 2963b2167459SRichard Henderson 29640588e061SRichard Henderson static bool trans_ldo(DisasContext *ctx, arg_ldo *a) 2965b2167459SRichard Henderson { 29660588e061SRichard Henderson TCGv_reg tcg_rt = dest_gpr(ctx, a->t); 2967b2167459SRichard Henderson 2968b2167459SRichard Henderson /* Special case rb == 0, for the LDI pseudo-op. 2969b2167459SRichard Henderson The COPY pseudo-op is handled for free within tcg_gen_addi_tl. */ 29700588e061SRichard Henderson if (a->b == 0) { 29710588e061SRichard Henderson tcg_gen_movi_reg(tcg_rt, a->i); 2972b2167459SRichard Henderson } else { 29730588e061SRichard Henderson tcg_gen_addi_reg(tcg_rt, cpu_gr[a->b], a->i); 2974b2167459SRichard Henderson } 29750588e061SRichard Henderson save_gpr(ctx, a->t, tcg_rt); 2976b2167459SRichard Henderson cond_free(&ctx->null_cond); 297731234768SRichard Henderson return true; 2978b2167459SRichard Henderson } 2979b2167459SRichard Henderson 298001afb7beSRichard Henderson static bool do_cmpb(DisasContext *ctx, unsigned r, TCGv_reg in1, 298101afb7beSRichard Henderson unsigned c, unsigned f, unsigned n, int disp) 298298cd9ca7SRichard Henderson { 298301afb7beSRichard Henderson TCGv_reg dest, in2, sv; 298498cd9ca7SRichard Henderson DisasCond cond; 298598cd9ca7SRichard Henderson 298698cd9ca7SRichard Henderson in2 = load_gpr(ctx, r); 2987*e12c6309SRichard Henderson dest = tcg_temp_new(); 298898cd9ca7SRichard Henderson 2989eaa3783bSRichard Henderson tcg_gen_sub_reg(dest, in1, in2); 299098cd9ca7SRichard Henderson 2991f764718dSRichard Henderson sv = NULL; 2992b47a4a02SSven Schnelle if (cond_need_sv(c)) { 299398cd9ca7SRichard Henderson sv = do_sub_sv(ctx, dest, in1, in2); 299498cd9ca7SRichard Henderson } 299598cd9ca7SRichard Henderson 299601afb7beSRichard Henderson cond = do_sub_cond(c * 2 + f, dest, in1, in2, sv); 299701afb7beSRichard Henderson return do_cbranch(ctx, disp, n, &cond); 299898cd9ca7SRichard Henderson } 299998cd9ca7SRichard Henderson 300001afb7beSRichard Henderson static bool trans_cmpb(DisasContext *ctx, arg_cmpb *a) 300198cd9ca7SRichard Henderson { 300201afb7beSRichard Henderson nullify_over(ctx); 300301afb7beSRichard Henderson return do_cmpb(ctx, a->r2, load_gpr(ctx, a->r1), a->c, a->f, a->n, a->disp); 300401afb7beSRichard Henderson } 300501afb7beSRichard Henderson 300601afb7beSRichard Henderson static bool trans_cmpbi(DisasContext *ctx, arg_cmpbi *a) 300701afb7beSRichard Henderson { 300801afb7beSRichard Henderson nullify_over(ctx); 300901afb7beSRichard Henderson return do_cmpb(ctx, a->r, load_const(ctx, a->i), a->c, a->f, a->n, a->disp); 301001afb7beSRichard Henderson } 301101afb7beSRichard Henderson 301201afb7beSRichard Henderson static bool do_addb(DisasContext *ctx, unsigned r, TCGv_reg in1, 301301afb7beSRichard Henderson unsigned c, unsigned f, unsigned n, int disp) 301401afb7beSRichard Henderson { 301501afb7beSRichard Henderson TCGv_reg dest, in2, sv, cb_msb; 301698cd9ca7SRichard Henderson DisasCond cond; 301798cd9ca7SRichard Henderson 301898cd9ca7SRichard Henderson in2 = load_gpr(ctx, r); 301943675d20SSven Schnelle dest = tcg_temp_new(); 3020f764718dSRichard Henderson sv = NULL; 3021f764718dSRichard Henderson cb_msb = NULL; 302298cd9ca7SRichard Henderson 3023b47a4a02SSven Schnelle if (cond_need_cb(c)) { 3024*e12c6309SRichard Henderson cb_msb = tcg_temp_new(); 3025eaa3783bSRichard Henderson tcg_gen_movi_reg(cb_msb, 0); 3026eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, in1, cb_msb, in2, cb_msb); 3027b47a4a02SSven Schnelle } else { 3028eaa3783bSRichard Henderson tcg_gen_add_reg(dest, in1, in2); 3029b47a4a02SSven Schnelle } 3030b47a4a02SSven Schnelle if (cond_need_sv(c)) { 303198cd9ca7SRichard Henderson sv = do_add_sv(ctx, dest, in1, in2); 303298cd9ca7SRichard Henderson } 303398cd9ca7SRichard Henderson 303401afb7beSRichard Henderson cond = do_cond(c * 2 + f, dest, cb_msb, sv); 303543675d20SSven Schnelle save_gpr(ctx, r, dest); 303601afb7beSRichard Henderson return do_cbranch(ctx, disp, n, &cond); 303798cd9ca7SRichard Henderson } 303898cd9ca7SRichard Henderson 303901afb7beSRichard Henderson static bool trans_addb(DisasContext *ctx, arg_addb *a) 304098cd9ca7SRichard Henderson { 304101afb7beSRichard Henderson nullify_over(ctx); 304201afb7beSRichard Henderson return do_addb(ctx, a->r2, load_gpr(ctx, a->r1), a->c, a->f, a->n, a->disp); 304301afb7beSRichard Henderson } 304401afb7beSRichard Henderson 304501afb7beSRichard Henderson static bool trans_addbi(DisasContext *ctx, arg_addbi *a) 304601afb7beSRichard Henderson { 304701afb7beSRichard Henderson nullify_over(ctx); 304801afb7beSRichard Henderson return do_addb(ctx, a->r, load_const(ctx, a->i), a->c, a->f, a->n, a->disp); 304901afb7beSRichard Henderson } 305001afb7beSRichard Henderson 305101afb7beSRichard Henderson static bool trans_bb_sar(DisasContext *ctx, arg_bb_sar *a) 305201afb7beSRichard Henderson { 3053eaa3783bSRichard Henderson TCGv_reg tmp, tcg_r; 305498cd9ca7SRichard Henderson DisasCond cond; 305598cd9ca7SRichard Henderson 305698cd9ca7SRichard Henderson nullify_over(ctx); 305798cd9ca7SRichard Henderson 305898cd9ca7SRichard Henderson tmp = tcg_temp_new(); 305901afb7beSRichard Henderson tcg_r = load_gpr(ctx, a->r); 3060eaa3783bSRichard Henderson tcg_gen_shl_reg(tmp, tcg_r, cpu_sar); 306198cd9ca7SRichard Henderson 306201afb7beSRichard Henderson cond = cond_make_0(a->c ? TCG_COND_GE : TCG_COND_LT, tmp); 306301afb7beSRichard Henderson return do_cbranch(ctx, a->disp, a->n, &cond); 306498cd9ca7SRichard Henderson } 306598cd9ca7SRichard Henderson 306601afb7beSRichard Henderson static bool trans_bb_imm(DisasContext *ctx, arg_bb_imm *a) 306798cd9ca7SRichard Henderson { 306801afb7beSRichard Henderson TCGv_reg tmp, tcg_r; 306901afb7beSRichard Henderson DisasCond cond; 307001afb7beSRichard Henderson 307101afb7beSRichard Henderson nullify_over(ctx); 307201afb7beSRichard Henderson 307301afb7beSRichard Henderson tmp = tcg_temp_new(); 307401afb7beSRichard Henderson tcg_r = load_gpr(ctx, a->r); 307501afb7beSRichard Henderson tcg_gen_shli_reg(tmp, tcg_r, a->p); 307601afb7beSRichard Henderson 307701afb7beSRichard Henderson cond = cond_make_0(a->c ? TCG_COND_GE : TCG_COND_LT, tmp); 307801afb7beSRichard Henderson return do_cbranch(ctx, a->disp, a->n, &cond); 307901afb7beSRichard Henderson } 308001afb7beSRichard Henderson 308101afb7beSRichard Henderson static bool trans_movb(DisasContext *ctx, arg_movb *a) 308201afb7beSRichard Henderson { 3083eaa3783bSRichard Henderson TCGv_reg dest; 308498cd9ca7SRichard Henderson DisasCond cond; 308598cd9ca7SRichard Henderson 308698cd9ca7SRichard Henderson nullify_over(ctx); 308798cd9ca7SRichard Henderson 308801afb7beSRichard Henderson dest = dest_gpr(ctx, a->r2); 308901afb7beSRichard Henderson if (a->r1 == 0) { 3090eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 309198cd9ca7SRichard Henderson } else { 309201afb7beSRichard Henderson tcg_gen_mov_reg(dest, cpu_gr[a->r1]); 309398cd9ca7SRichard Henderson } 309498cd9ca7SRichard Henderson 309501afb7beSRichard Henderson cond = do_sed_cond(a->c, dest); 309601afb7beSRichard Henderson return do_cbranch(ctx, a->disp, a->n, &cond); 309701afb7beSRichard Henderson } 309801afb7beSRichard Henderson 309901afb7beSRichard Henderson static bool trans_movbi(DisasContext *ctx, arg_movbi *a) 310001afb7beSRichard Henderson { 310101afb7beSRichard Henderson TCGv_reg dest; 310201afb7beSRichard Henderson DisasCond cond; 310301afb7beSRichard Henderson 310401afb7beSRichard Henderson nullify_over(ctx); 310501afb7beSRichard Henderson 310601afb7beSRichard Henderson dest = dest_gpr(ctx, a->r); 310701afb7beSRichard Henderson tcg_gen_movi_reg(dest, a->i); 310801afb7beSRichard Henderson 310901afb7beSRichard Henderson cond = do_sed_cond(a->c, dest); 311001afb7beSRichard Henderson return do_cbranch(ctx, a->disp, a->n, &cond); 311198cd9ca7SRichard Henderson } 311298cd9ca7SRichard Henderson 311330878590SRichard Henderson static bool trans_shrpw_sar(DisasContext *ctx, arg_shrpw_sar *a) 31140b1347d2SRichard Henderson { 3115eaa3783bSRichard Henderson TCGv_reg dest; 31160b1347d2SRichard Henderson 311730878590SRichard Henderson if (a->c) { 31180b1347d2SRichard Henderson nullify_over(ctx); 31190b1347d2SRichard Henderson } 31200b1347d2SRichard Henderson 312130878590SRichard Henderson dest = dest_gpr(ctx, a->t); 312230878590SRichard Henderson if (a->r1 == 0) { 312330878590SRichard Henderson tcg_gen_ext32u_reg(dest, load_gpr(ctx, a->r2)); 3124eaa3783bSRichard Henderson tcg_gen_shr_reg(dest, dest, cpu_sar); 312530878590SRichard Henderson } else if (a->r1 == a->r2) { 31260b1347d2SRichard Henderson TCGv_i32 t32 = tcg_temp_new_i32(); 312730878590SRichard Henderson tcg_gen_trunc_reg_i32(t32, load_gpr(ctx, a->r2)); 31280b1347d2SRichard Henderson tcg_gen_rotr_i32(t32, t32, cpu_sar); 3129eaa3783bSRichard Henderson tcg_gen_extu_i32_reg(dest, t32); 31300b1347d2SRichard Henderson } else { 31310b1347d2SRichard Henderson TCGv_i64 t = tcg_temp_new_i64(); 31320b1347d2SRichard Henderson TCGv_i64 s = tcg_temp_new_i64(); 31330b1347d2SRichard Henderson 313430878590SRichard Henderson tcg_gen_concat_reg_i64(t, load_gpr(ctx, a->r2), load_gpr(ctx, a->r1)); 3135eaa3783bSRichard Henderson tcg_gen_extu_reg_i64(s, cpu_sar); 31360b1347d2SRichard Henderson tcg_gen_shr_i64(t, t, s); 3137eaa3783bSRichard Henderson tcg_gen_trunc_i64_reg(dest, t); 31380b1347d2SRichard Henderson } 313930878590SRichard Henderson save_gpr(ctx, a->t, dest); 31400b1347d2SRichard Henderson 31410b1347d2SRichard Henderson /* Install the new nullification. */ 31420b1347d2SRichard Henderson cond_free(&ctx->null_cond); 314330878590SRichard Henderson if (a->c) { 314430878590SRichard Henderson ctx->null_cond = do_sed_cond(a->c, dest); 31450b1347d2SRichard Henderson } 314631234768SRichard Henderson return nullify_end(ctx); 31470b1347d2SRichard Henderson } 31480b1347d2SRichard Henderson 314930878590SRichard Henderson static bool trans_shrpw_imm(DisasContext *ctx, arg_shrpw_imm *a) 31500b1347d2SRichard Henderson { 315130878590SRichard Henderson unsigned sa = 31 - a->cpos; 3152eaa3783bSRichard Henderson TCGv_reg dest, t2; 31530b1347d2SRichard Henderson 315430878590SRichard Henderson if (a->c) { 31550b1347d2SRichard Henderson nullify_over(ctx); 31560b1347d2SRichard Henderson } 31570b1347d2SRichard Henderson 315830878590SRichard Henderson dest = dest_gpr(ctx, a->t); 315930878590SRichard Henderson t2 = load_gpr(ctx, a->r2); 316005bfd4dbSRichard Henderson if (a->r1 == 0) { 316105bfd4dbSRichard Henderson tcg_gen_extract_reg(dest, t2, sa, 32 - sa); 316205bfd4dbSRichard Henderson } else if (TARGET_REGISTER_BITS == 32) { 316305bfd4dbSRichard Henderson tcg_gen_extract2_reg(dest, t2, cpu_gr[a->r1], sa); 316405bfd4dbSRichard Henderson } else if (a->r1 == a->r2) { 31650b1347d2SRichard Henderson TCGv_i32 t32 = tcg_temp_new_i32(); 3166eaa3783bSRichard Henderson tcg_gen_trunc_reg_i32(t32, t2); 31670b1347d2SRichard Henderson tcg_gen_rotri_i32(t32, t32, sa); 3168eaa3783bSRichard Henderson tcg_gen_extu_i32_reg(dest, t32); 31690b1347d2SRichard Henderson } else { 317005bfd4dbSRichard Henderson TCGv_i64 t64 = tcg_temp_new_i64(); 317105bfd4dbSRichard Henderson tcg_gen_concat_reg_i64(t64, t2, cpu_gr[a->r1]); 317205bfd4dbSRichard Henderson tcg_gen_shri_i64(t64, t64, sa); 317305bfd4dbSRichard Henderson tcg_gen_trunc_i64_reg(dest, t64); 31740b1347d2SRichard Henderson } 317530878590SRichard Henderson save_gpr(ctx, a->t, dest); 31760b1347d2SRichard Henderson 31770b1347d2SRichard Henderson /* Install the new nullification. */ 31780b1347d2SRichard Henderson cond_free(&ctx->null_cond); 317930878590SRichard Henderson if (a->c) { 318030878590SRichard Henderson ctx->null_cond = do_sed_cond(a->c, dest); 31810b1347d2SRichard Henderson } 318231234768SRichard Henderson return nullify_end(ctx); 31830b1347d2SRichard Henderson } 31840b1347d2SRichard Henderson 318530878590SRichard Henderson static bool trans_extrw_sar(DisasContext *ctx, arg_extrw_sar *a) 31860b1347d2SRichard Henderson { 318730878590SRichard Henderson unsigned len = 32 - a->clen; 3188eaa3783bSRichard Henderson TCGv_reg dest, src, tmp; 31890b1347d2SRichard Henderson 319030878590SRichard Henderson if (a->c) { 31910b1347d2SRichard Henderson nullify_over(ctx); 31920b1347d2SRichard Henderson } 31930b1347d2SRichard Henderson 319430878590SRichard Henderson dest = dest_gpr(ctx, a->t); 319530878590SRichard Henderson src = load_gpr(ctx, a->r); 31960b1347d2SRichard Henderson tmp = tcg_temp_new(); 31970b1347d2SRichard Henderson 31980b1347d2SRichard Henderson /* Recall that SAR is using big-endian bit numbering. */ 3199eaa3783bSRichard Henderson tcg_gen_xori_reg(tmp, cpu_sar, TARGET_REGISTER_BITS - 1); 320030878590SRichard Henderson if (a->se) { 3201eaa3783bSRichard Henderson tcg_gen_sar_reg(dest, src, tmp); 3202eaa3783bSRichard Henderson tcg_gen_sextract_reg(dest, dest, 0, len); 32030b1347d2SRichard Henderson } else { 3204eaa3783bSRichard Henderson tcg_gen_shr_reg(dest, src, tmp); 3205eaa3783bSRichard Henderson tcg_gen_extract_reg(dest, dest, 0, len); 32060b1347d2SRichard Henderson } 320730878590SRichard Henderson save_gpr(ctx, a->t, dest); 32080b1347d2SRichard Henderson 32090b1347d2SRichard Henderson /* Install the new nullification. */ 32100b1347d2SRichard Henderson cond_free(&ctx->null_cond); 321130878590SRichard Henderson if (a->c) { 321230878590SRichard Henderson ctx->null_cond = do_sed_cond(a->c, dest); 32130b1347d2SRichard Henderson } 321431234768SRichard Henderson return nullify_end(ctx); 32150b1347d2SRichard Henderson } 32160b1347d2SRichard Henderson 321730878590SRichard Henderson static bool trans_extrw_imm(DisasContext *ctx, arg_extrw_imm *a) 32180b1347d2SRichard Henderson { 321930878590SRichard Henderson unsigned len = 32 - a->clen; 322030878590SRichard Henderson unsigned cpos = 31 - a->pos; 3221eaa3783bSRichard Henderson TCGv_reg dest, src; 32220b1347d2SRichard Henderson 322330878590SRichard Henderson if (a->c) { 32240b1347d2SRichard Henderson nullify_over(ctx); 32250b1347d2SRichard Henderson } 32260b1347d2SRichard Henderson 322730878590SRichard Henderson dest = dest_gpr(ctx, a->t); 322830878590SRichard Henderson src = load_gpr(ctx, a->r); 322930878590SRichard Henderson if (a->se) { 3230eaa3783bSRichard Henderson tcg_gen_sextract_reg(dest, src, cpos, len); 32310b1347d2SRichard Henderson } else { 3232eaa3783bSRichard Henderson tcg_gen_extract_reg(dest, src, cpos, len); 32330b1347d2SRichard Henderson } 323430878590SRichard Henderson save_gpr(ctx, a->t, dest); 32350b1347d2SRichard Henderson 32360b1347d2SRichard Henderson /* Install the new nullification. */ 32370b1347d2SRichard Henderson cond_free(&ctx->null_cond); 323830878590SRichard Henderson if (a->c) { 323930878590SRichard Henderson ctx->null_cond = do_sed_cond(a->c, dest); 32400b1347d2SRichard Henderson } 324131234768SRichard Henderson return nullify_end(ctx); 32420b1347d2SRichard Henderson } 32430b1347d2SRichard Henderson 324430878590SRichard Henderson static bool trans_depwi_imm(DisasContext *ctx, arg_depwi_imm *a) 32450b1347d2SRichard Henderson { 324630878590SRichard Henderson unsigned len = 32 - a->clen; 3247eaa3783bSRichard Henderson target_sreg mask0, mask1; 3248eaa3783bSRichard Henderson TCGv_reg dest; 32490b1347d2SRichard Henderson 325030878590SRichard Henderson if (a->c) { 32510b1347d2SRichard Henderson nullify_over(ctx); 32520b1347d2SRichard Henderson } 325330878590SRichard Henderson if (a->cpos + len > 32) { 325430878590SRichard Henderson len = 32 - a->cpos; 32550b1347d2SRichard Henderson } 32560b1347d2SRichard Henderson 325730878590SRichard Henderson dest = dest_gpr(ctx, a->t); 325830878590SRichard Henderson mask0 = deposit64(0, a->cpos, len, a->i); 325930878590SRichard Henderson mask1 = deposit64(-1, a->cpos, len, a->i); 32600b1347d2SRichard Henderson 326130878590SRichard Henderson if (a->nz) { 326230878590SRichard Henderson TCGv_reg src = load_gpr(ctx, a->t); 32630b1347d2SRichard Henderson if (mask1 != -1) { 3264eaa3783bSRichard Henderson tcg_gen_andi_reg(dest, src, mask1); 32650b1347d2SRichard Henderson src = dest; 32660b1347d2SRichard Henderson } 3267eaa3783bSRichard Henderson tcg_gen_ori_reg(dest, src, mask0); 32680b1347d2SRichard Henderson } else { 3269eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, mask0); 32700b1347d2SRichard Henderson } 327130878590SRichard Henderson save_gpr(ctx, a->t, dest); 32720b1347d2SRichard Henderson 32730b1347d2SRichard Henderson /* Install the new nullification. */ 32740b1347d2SRichard Henderson cond_free(&ctx->null_cond); 327530878590SRichard Henderson if (a->c) { 327630878590SRichard Henderson ctx->null_cond = do_sed_cond(a->c, dest); 32770b1347d2SRichard Henderson } 327831234768SRichard Henderson return nullify_end(ctx); 32790b1347d2SRichard Henderson } 32800b1347d2SRichard Henderson 328130878590SRichard Henderson static bool trans_depw_imm(DisasContext *ctx, arg_depw_imm *a) 32820b1347d2SRichard Henderson { 328330878590SRichard Henderson unsigned rs = a->nz ? a->t : 0; 328430878590SRichard Henderson unsigned len = 32 - a->clen; 3285eaa3783bSRichard Henderson TCGv_reg dest, val; 32860b1347d2SRichard Henderson 328730878590SRichard Henderson if (a->c) { 32880b1347d2SRichard Henderson nullify_over(ctx); 32890b1347d2SRichard Henderson } 329030878590SRichard Henderson if (a->cpos + len > 32) { 329130878590SRichard Henderson len = 32 - a->cpos; 32920b1347d2SRichard Henderson } 32930b1347d2SRichard Henderson 329430878590SRichard Henderson dest = dest_gpr(ctx, a->t); 329530878590SRichard Henderson val = load_gpr(ctx, a->r); 32960b1347d2SRichard Henderson if (rs == 0) { 329730878590SRichard Henderson tcg_gen_deposit_z_reg(dest, val, a->cpos, len); 32980b1347d2SRichard Henderson } else { 329930878590SRichard Henderson tcg_gen_deposit_reg(dest, cpu_gr[rs], val, a->cpos, len); 33000b1347d2SRichard Henderson } 330130878590SRichard Henderson save_gpr(ctx, a->t, dest); 33020b1347d2SRichard Henderson 33030b1347d2SRichard Henderson /* Install the new nullification. */ 33040b1347d2SRichard Henderson cond_free(&ctx->null_cond); 330530878590SRichard Henderson if (a->c) { 330630878590SRichard Henderson ctx->null_cond = do_sed_cond(a->c, dest); 33070b1347d2SRichard Henderson } 330831234768SRichard Henderson return nullify_end(ctx); 33090b1347d2SRichard Henderson } 33100b1347d2SRichard Henderson 331130878590SRichard Henderson static bool do_depw_sar(DisasContext *ctx, unsigned rt, unsigned c, 331230878590SRichard Henderson unsigned nz, unsigned clen, TCGv_reg val) 33130b1347d2SRichard Henderson { 33140b1347d2SRichard Henderson unsigned rs = nz ? rt : 0; 33150b1347d2SRichard Henderson unsigned len = 32 - clen; 331630878590SRichard Henderson TCGv_reg mask, tmp, shift, dest; 33170b1347d2SRichard Henderson unsigned msb = 1U << (len - 1); 33180b1347d2SRichard Henderson 33190b1347d2SRichard Henderson dest = dest_gpr(ctx, rt); 33200b1347d2SRichard Henderson shift = tcg_temp_new(); 33210b1347d2SRichard Henderson tmp = tcg_temp_new(); 33220b1347d2SRichard Henderson 33230b1347d2SRichard Henderson /* Convert big-endian bit numbering in SAR to left-shift. */ 3324eaa3783bSRichard Henderson tcg_gen_xori_reg(shift, cpu_sar, TARGET_REGISTER_BITS - 1); 33250b1347d2SRichard Henderson 33260992a930SRichard Henderson mask = tcg_temp_new(); 33270992a930SRichard Henderson tcg_gen_movi_reg(mask, msb + (msb - 1)); 3328eaa3783bSRichard Henderson tcg_gen_and_reg(tmp, val, mask); 33290b1347d2SRichard Henderson if (rs) { 3330eaa3783bSRichard Henderson tcg_gen_shl_reg(mask, mask, shift); 3331eaa3783bSRichard Henderson tcg_gen_shl_reg(tmp, tmp, shift); 3332eaa3783bSRichard Henderson tcg_gen_andc_reg(dest, cpu_gr[rs], mask); 3333eaa3783bSRichard Henderson tcg_gen_or_reg(dest, dest, tmp); 33340b1347d2SRichard Henderson } else { 3335eaa3783bSRichard Henderson tcg_gen_shl_reg(dest, tmp, shift); 33360b1347d2SRichard Henderson } 33370b1347d2SRichard Henderson save_gpr(ctx, rt, dest); 33380b1347d2SRichard Henderson 33390b1347d2SRichard Henderson /* Install the new nullification. */ 33400b1347d2SRichard Henderson cond_free(&ctx->null_cond); 33410b1347d2SRichard Henderson if (c) { 33420b1347d2SRichard Henderson ctx->null_cond = do_sed_cond(c, dest); 33430b1347d2SRichard Henderson } 334431234768SRichard Henderson return nullify_end(ctx); 33450b1347d2SRichard Henderson } 33460b1347d2SRichard Henderson 334730878590SRichard Henderson static bool trans_depw_sar(DisasContext *ctx, arg_depw_sar *a) 334830878590SRichard Henderson { 3349a6deecceSSven Schnelle if (a->c) { 3350a6deecceSSven Schnelle nullify_over(ctx); 3351a6deecceSSven Schnelle } 335230878590SRichard Henderson return do_depw_sar(ctx, a->t, a->c, a->nz, a->clen, load_gpr(ctx, a->r)); 335330878590SRichard Henderson } 335430878590SRichard Henderson 335530878590SRichard Henderson static bool trans_depwi_sar(DisasContext *ctx, arg_depwi_sar *a) 335630878590SRichard Henderson { 3357a6deecceSSven Schnelle if (a->c) { 3358a6deecceSSven Schnelle nullify_over(ctx); 3359a6deecceSSven Schnelle } 336030878590SRichard Henderson return do_depw_sar(ctx, a->t, a->c, a->nz, a->clen, load_const(ctx, a->i)); 336130878590SRichard Henderson } 33620b1347d2SRichard Henderson 33638340f534SRichard Henderson static bool trans_be(DisasContext *ctx, arg_be *a) 336498cd9ca7SRichard Henderson { 3365660eefe1SRichard Henderson TCGv_reg tmp; 336698cd9ca7SRichard Henderson 3367c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY 336898cd9ca7SRichard Henderson /* ??? It seems like there should be a good way of using 336998cd9ca7SRichard Henderson "be disp(sr2, r0)", the canonical gateway entry mechanism 337098cd9ca7SRichard Henderson to our advantage. But that appears to be inconvenient to 337198cd9ca7SRichard Henderson manage along side branch delay slots. Therefore we handle 337298cd9ca7SRichard Henderson entry into the gateway page via absolute address. */ 337398cd9ca7SRichard Henderson /* Since we don't implement spaces, just branch. Do notice the special 337498cd9ca7SRichard Henderson case of "be disp(*,r0)" using a direct branch to disp, so that we can 337598cd9ca7SRichard Henderson goto_tb to the TB containing the syscall. */ 33768340f534SRichard Henderson if (a->b == 0) { 33778340f534SRichard Henderson return do_dbranch(ctx, a->disp, a->l, a->n); 337898cd9ca7SRichard Henderson } 3379c301f34eSRichard Henderson #else 3380c301f34eSRichard Henderson nullify_over(ctx); 3381660eefe1SRichard Henderson #endif 3382660eefe1SRichard Henderson 3383*e12c6309SRichard Henderson tmp = tcg_temp_new(); 33848340f534SRichard Henderson tcg_gen_addi_reg(tmp, load_gpr(ctx, a->b), a->disp); 3385660eefe1SRichard Henderson tmp = do_ibranch_priv(ctx, tmp); 3386c301f34eSRichard Henderson 3387c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY 33888340f534SRichard Henderson return do_ibranch(ctx, tmp, a->l, a->n); 3389c301f34eSRichard Henderson #else 3390c301f34eSRichard Henderson TCGv_i64 new_spc = tcg_temp_new_i64(); 3391c301f34eSRichard Henderson 33928340f534SRichard Henderson load_spr(ctx, new_spc, a->sp); 33938340f534SRichard Henderson if (a->l) { 3394c301f34eSRichard Henderson copy_iaoq_entry(cpu_gr[31], ctx->iaoq_n, ctx->iaoq_n_var); 3395c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_sr[0], cpu_iasq_f); 3396c301f34eSRichard Henderson } 33978340f534SRichard Henderson if (a->n && use_nullify_skip(ctx)) { 3398c301f34eSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_f, tmp); 3399c301f34eSRichard Henderson tcg_gen_addi_reg(cpu_iaoq_b, cpu_iaoq_f, 4); 3400c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, new_spc); 3401c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_b, cpu_iasq_f); 3402c301f34eSRichard Henderson } else { 3403c301f34eSRichard Henderson copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b); 3404c301f34eSRichard Henderson if (ctx->iaoq_b == -1) { 3405c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b); 3406c301f34eSRichard Henderson } 3407c301f34eSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_b, tmp); 3408c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_b, new_spc); 34098340f534SRichard Henderson nullify_set(ctx, a->n); 3410c301f34eSRichard Henderson } 3411c301f34eSRichard Henderson tcg_gen_lookup_and_goto_ptr(); 341231234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 341331234768SRichard Henderson return nullify_end(ctx); 3414c301f34eSRichard Henderson #endif 341598cd9ca7SRichard Henderson } 341698cd9ca7SRichard Henderson 34178340f534SRichard Henderson static bool trans_bl(DisasContext *ctx, arg_bl *a) 341898cd9ca7SRichard Henderson { 34198340f534SRichard Henderson return do_dbranch(ctx, iaoq_dest(ctx, a->disp), a->l, a->n); 342098cd9ca7SRichard Henderson } 342198cd9ca7SRichard Henderson 34228340f534SRichard Henderson static bool trans_b_gate(DisasContext *ctx, arg_b_gate *a) 342343e05652SRichard Henderson { 34248340f534SRichard Henderson target_ureg dest = iaoq_dest(ctx, a->disp); 342543e05652SRichard Henderson 34266e5f5300SSven Schnelle nullify_over(ctx); 34276e5f5300SSven Schnelle 342843e05652SRichard Henderson /* Make sure the caller hasn't done something weird with the queue. 342943e05652SRichard Henderson * ??? This is not quite the same as the PSW[B] bit, which would be 343043e05652SRichard Henderson * expensive to track. Real hardware will trap for 343143e05652SRichard Henderson * b gateway 343243e05652SRichard Henderson * b gateway+4 (in delay slot of first branch) 343343e05652SRichard Henderson * However, checking for a non-sequential instruction queue *will* 343443e05652SRichard Henderson * diagnose the security hole 343543e05652SRichard Henderson * b gateway 343643e05652SRichard Henderson * b evil 343743e05652SRichard Henderson * in which instructions at evil would run with increased privs. 343843e05652SRichard Henderson */ 343943e05652SRichard Henderson if (ctx->iaoq_b == -1 || ctx->iaoq_b != ctx->iaoq_f + 4) { 344043e05652SRichard Henderson return gen_illegal(ctx); 344143e05652SRichard Henderson } 344243e05652SRichard Henderson 344343e05652SRichard Henderson #ifndef CONFIG_USER_ONLY 344443e05652SRichard Henderson if (ctx->tb_flags & PSW_C) { 3445b77af26eSRichard Henderson CPUHPPAState *env = cpu_env(ctx->cs); 344643e05652SRichard Henderson int type = hppa_artype_for_page(env, ctx->base.pc_next); 344743e05652SRichard Henderson /* If we could not find a TLB entry, then we need to generate an 344843e05652SRichard Henderson ITLB miss exception so the kernel will provide it. 344943e05652SRichard Henderson The resulting TLB fill operation will invalidate this TB and 345043e05652SRichard Henderson we will re-translate, at which point we *will* be able to find 345143e05652SRichard Henderson the TLB entry and determine if this is in fact a gateway page. */ 345243e05652SRichard Henderson if (type < 0) { 345331234768SRichard Henderson gen_excp(ctx, EXCP_ITLB_MISS); 345431234768SRichard Henderson return true; 345543e05652SRichard Henderson } 345643e05652SRichard Henderson /* No change for non-gateway pages or for priv decrease. */ 345743e05652SRichard Henderson if (type >= 4 && type - 4 < ctx->privilege) { 345843e05652SRichard Henderson dest = deposit32(dest, 0, 2, type - 4); 345943e05652SRichard Henderson } 346043e05652SRichard Henderson } else { 346143e05652SRichard Henderson dest &= -4; /* priv = 0 */ 346243e05652SRichard Henderson } 346343e05652SRichard Henderson #endif 346443e05652SRichard Henderson 34656e5f5300SSven Schnelle if (a->l) { 34666e5f5300SSven Schnelle TCGv_reg tmp = dest_gpr(ctx, a->l); 34676e5f5300SSven Schnelle if (ctx->privilege < 3) { 34686e5f5300SSven Schnelle tcg_gen_andi_reg(tmp, tmp, -4); 34696e5f5300SSven Schnelle } 34706e5f5300SSven Schnelle tcg_gen_ori_reg(tmp, tmp, ctx->privilege); 34716e5f5300SSven Schnelle save_gpr(ctx, a->l, tmp); 34726e5f5300SSven Schnelle } 34736e5f5300SSven Schnelle 34746e5f5300SSven Schnelle return do_dbranch(ctx, dest, 0, a->n); 347543e05652SRichard Henderson } 347643e05652SRichard Henderson 34778340f534SRichard Henderson static bool trans_blr(DisasContext *ctx, arg_blr *a) 347898cd9ca7SRichard Henderson { 3479b35aec85SRichard Henderson if (a->x) { 3480*e12c6309SRichard Henderson TCGv_reg tmp = tcg_temp_new(); 34818340f534SRichard Henderson tcg_gen_shli_reg(tmp, load_gpr(ctx, a->x), 3); 3482eaa3783bSRichard Henderson tcg_gen_addi_reg(tmp, tmp, ctx->iaoq_f + 8); 3483660eefe1SRichard Henderson /* The computation here never changes privilege level. */ 34848340f534SRichard Henderson return do_ibranch(ctx, tmp, a->l, a->n); 3485b35aec85SRichard Henderson } else { 3486b35aec85SRichard Henderson /* BLR R0,RX is a good way to load PC+8 into RX. */ 3487b35aec85SRichard Henderson return do_dbranch(ctx, ctx->iaoq_f + 8, a->l, a->n); 3488b35aec85SRichard Henderson } 348998cd9ca7SRichard Henderson } 349098cd9ca7SRichard Henderson 34918340f534SRichard Henderson static bool trans_bv(DisasContext *ctx, arg_bv *a) 349298cd9ca7SRichard Henderson { 3493eaa3783bSRichard Henderson TCGv_reg dest; 349498cd9ca7SRichard Henderson 34958340f534SRichard Henderson if (a->x == 0) { 34968340f534SRichard Henderson dest = load_gpr(ctx, a->b); 349798cd9ca7SRichard Henderson } else { 3498*e12c6309SRichard Henderson dest = tcg_temp_new(); 34998340f534SRichard Henderson tcg_gen_shli_reg(dest, load_gpr(ctx, a->x), 3); 35008340f534SRichard Henderson tcg_gen_add_reg(dest, dest, load_gpr(ctx, a->b)); 350198cd9ca7SRichard Henderson } 3502660eefe1SRichard Henderson dest = do_ibranch_priv(ctx, dest); 35038340f534SRichard Henderson return do_ibranch(ctx, dest, 0, a->n); 350498cd9ca7SRichard Henderson } 350598cd9ca7SRichard Henderson 35068340f534SRichard Henderson static bool trans_bve(DisasContext *ctx, arg_bve *a) 350798cd9ca7SRichard Henderson { 3508660eefe1SRichard Henderson TCGv_reg dest; 350998cd9ca7SRichard Henderson 3510c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY 35118340f534SRichard Henderson dest = do_ibranch_priv(ctx, load_gpr(ctx, a->b)); 35128340f534SRichard Henderson return do_ibranch(ctx, dest, a->l, a->n); 3513c301f34eSRichard Henderson #else 3514c301f34eSRichard Henderson nullify_over(ctx); 35158340f534SRichard Henderson dest = do_ibranch_priv(ctx, load_gpr(ctx, a->b)); 3516c301f34eSRichard Henderson 3517c301f34eSRichard Henderson copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b); 3518c301f34eSRichard Henderson if (ctx->iaoq_b == -1) { 3519c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b); 3520c301f34eSRichard Henderson } 3521c301f34eSRichard Henderson copy_iaoq_entry(cpu_iaoq_b, -1, dest); 3522c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_b, space_select(ctx, 0, dest)); 35238340f534SRichard Henderson if (a->l) { 35248340f534SRichard Henderson copy_iaoq_entry(cpu_gr[a->l], ctx->iaoq_n, ctx->iaoq_n_var); 3525c301f34eSRichard Henderson } 35268340f534SRichard Henderson nullify_set(ctx, a->n); 3527c301f34eSRichard Henderson tcg_gen_lookup_and_goto_ptr(); 352831234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 352931234768SRichard Henderson return nullify_end(ctx); 3530c301f34eSRichard Henderson #endif 353198cd9ca7SRichard Henderson } 353298cd9ca7SRichard Henderson 35331ca74648SRichard Henderson /* 35341ca74648SRichard Henderson * Float class 0 35351ca74648SRichard Henderson */ 3536ebe9383cSRichard Henderson 35371ca74648SRichard Henderson static void gen_fcpy_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 3538ebe9383cSRichard Henderson { 3539ebe9383cSRichard Henderson tcg_gen_mov_i32(dst, src); 3540ebe9383cSRichard Henderson } 3541ebe9383cSRichard Henderson 354259f8c04bSHelge Deller static bool trans_fid_f(DisasContext *ctx, arg_fid_f *a) 354359f8c04bSHelge Deller { 3544a300dad3SRichard Henderson uint64_t ret; 3545a300dad3SRichard Henderson 3546a300dad3SRichard Henderson if (TARGET_REGISTER_BITS == 64) { 3547a300dad3SRichard Henderson ret = 0x13080000000000ULL; /* PA8700 (PCX-W2) */ 3548a300dad3SRichard Henderson } else { 3549a300dad3SRichard Henderson ret = 0x0f080000000000ULL; /* PA7300LC (PCX-L2) */ 3550a300dad3SRichard Henderson } 3551a300dad3SRichard Henderson 355259f8c04bSHelge Deller nullify_over(ctx); 3553a300dad3SRichard Henderson save_frd(0, tcg_constant_i64(ret)); 355459f8c04bSHelge Deller return nullify_end(ctx); 355559f8c04bSHelge Deller } 355659f8c04bSHelge Deller 35571ca74648SRichard Henderson static bool trans_fcpy_f(DisasContext *ctx, arg_fclass01 *a) 35581ca74648SRichard Henderson { 35591ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_fcpy_f); 35601ca74648SRichard Henderson } 35611ca74648SRichard Henderson 3562ebe9383cSRichard Henderson static void gen_fcpy_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 3563ebe9383cSRichard Henderson { 3564ebe9383cSRichard Henderson tcg_gen_mov_i64(dst, src); 3565ebe9383cSRichard Henderson } 3566ebe9383cSRichard Henderson 35671ca74648SRichard Henderson static bool trans_fcpy_d(DisasContext *ctx, arg_fclass01 *a) 35681ca74648SRichard Henderson { 35691ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_fcpy_d); 35701ca74648SRichard Henderson } 35711ca74648SRichard Henderson 35721ca74648SRichard Henderson static void gen_fabs_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 3573ebe9383cSRichard Henderson { 3574ebe9383cSRichard Henderson tcg_gen_andi_i32(dst, src, INT32_MAX); 3575ebe9383cSRichard Henderson } 3576ebe9383cSRichard Henderson 35771ca74648SRichard Henderson static bool trans_fabs_f(DisasContext *ctx, arg_fclass01 *a) 35781ca74648SRichard Henderson { 35791ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_fabs_f); 35801ca74648SRichard Henderson } 35811ca74648SRichard Henderson 3582ebe9383cSRichard Henderson static void gen_fabs_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 3583ebe9383cSRichard Henderson { 3584ebe9383cSRichard Henderson tcg_gen_andi_i64(dst, src, INT64_MAX); 3585ebe9383cSRichard Henderson } 3586ebe9383cSRichard Henderson 35871ca74648SRichard Henderson static bool trans_fabs_d(DisasContext *ctx, arg_fclass01 *a) 35881ca74648SRichard Henderson { 35891ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_fabs_d); 35901ca74648SRichard Henderson } 35911ca74648SRichard Henderson 35921ca74648SRichard Henderson static bool trans_fsqrt_f(DisasContext *ctx, arg_fclass01 *a) 35931ca74648SRichard Henderson { 35941ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fsqrt_s); 35951ca74648SRichard Henderson } 35961ca74648SRichard Henderson 35971ca74648SRichard Henderson static bool trans_fsqrt_d(DisasContext *ctx, arg_fclass01 *a) 35981ca74648SRichard Henderson { 35991ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fsqrt_d); 36001ca74648SRichard Henderson } 36011ca74648SRichard Henderson 36021ca74648SRichard Henderson static bool trans_frnd_f(DisasContext *ctx, arg_fclass01 *a) 36031ca74648SRichard Henderson { 36041ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_frnd_s); 36051ca74648SRichard Henderson } 36061ca74648SRichard Henderson 36071ca74648SRichard Henderson static bool trans_frnd_d(DisasContext *ctx, arg_fclass01 *a) 36081ca74648SRichard Henderson { 36091ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_frnd_d); 36101ca74648SRichard Henderson } 36111ca74648SRichard Henderson 36121ca74648SRichard Henderson static void gen_fneg_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 3613ebe9383cSRichard Henderson { 3614ebe9383cSRichard Henderson tcg_gen_xori_i32(dst, src, INT32_MIN); 3615ebe9383cSRichard Henderson } 3616ebe9383cSRichard Henderson 36171ca74648SRichard Henderson static bool trans_fneg_f(DisasContext *ctx, arg_fclass01 *a) 36181ca74648SRichard Henderson { 36191ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_fneg_f); 36201ca74648SRichard Henderson } 36211ca74648SRichard Henderson 3622ebe9383cSRichard Henderson static void gen_fneg_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 3623ebe9383cSRichard Henderson { 3624ebe9383cSRichard Henderson tcg_gen_xori_i64(dst, src, INT64_MIN); 3625ebe9383cSRichard Henderson } 3626ebe9383cSRichard Henderson 36271ca74648SRichard Henderson static bool trans_fneg_d(DisasContext *ctx, arg_fclass01 *a) 36281ca74648SRichard Henderson { 36291ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_fneg_d); 36301ca74648SRichard Henderson } 36311ca74648SRichard Henderson 36321ca74648SRichard Henderson static void gen_fnegabs_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 3633ebe9383cSRichard Henderson { 3634ebe9383cSRichard Henderson tcg_gen_ori_i32(dst, src, INT32_MIN); 3635ebe9383cSRichard Henderson } 3636ebe9383cSRichard Henderson 36371ca74648SRichard Henderson static bool trans_fnegabs_f(DisasContext *ctx, arg_fclass01 *a) 36381ca74648SRichard Henderson { 36391ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_fnegabs_f); 36401ca74648SRichard Henderson } 36411ca74648SRichard Henderson 3642ebe9383cSRichard Henderson static void gen_fnegabs_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 3643ebe9383cSRichard Henderson { 3644ebe9383cSRichard Henderson tcg_gen_ori_i64(dst, src, INT64_MIN); 3645ebe9383cSRichard Henderson } 3646ebe9383cSRichard Henderson 36471ca74648SRichard Henderson static bool trans_fnegabs_d(DisasContext *ctx, arg_fclass01 *a) 36481ca74648SRichard Henderson { 36491ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_fnegabs_d); 36501ca74648SRichard Henderson } 36511ca74648SRichard Henderson 36521ca74648SRichard Henderson /* 36531ca74648SRichard Henderson * Float class 1 36541ca74648SRichard Henderson */ 36551ca74648SRichard Henderson 36561ca74648SRichard Henderson static bool trans_fcnv_d_f(DisasContext *ctx, arg_fclass01 *a) 36571ca74648SRichard Henderson { 36581ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_d_s); 36591ca74648SRichard Henderson } 36601ca74648SRichard Henderson 36611ca74648SRichard Henderson static bool trans_fcnv_f_d(DisasContext *ctx, arg_fclass01 *a) 36621ca74648SRichard Henderson { 36631ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_s_d); 36641ca74648SRichard Henderson } 36651ca74648SRichard Henderson 36661ca74648SRichard Henderson static bool trans_fcnv_w_f(DisasContext *ctx, arg_fclass01 *a) 36671ca74648SRichard Henderson { 36681ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_w_s); 36691ca74648SRichard Henderson } 36701ca74648SRichard Henderson 36711ca74648SRichard Henderson static bool trans_fcnv_q_f(DisasContext *ctx, arg_fclass01 *a) 36721ca74648SRichard Henderson { 36731ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_dw_s); 36741ca74648SRichard Henderson } 36751ca74648SRichard Henderson 36761ca74648SRichard Henderson static bool trans_fcnv_w_d(DisasContext *ctx, arg_fclass01 *a) 36771ca74648SRichard Henderson { 36781ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_w_d); 36791ca74648SRichard Henderson } 36801ca74648SRichard Henderson 36811ca74648SRichard Henderson static bool trans_fcnv_q_d(DisasContext *ctx, arg_fclass01 *a) 36821ca74648SRichard Henderson { 36831ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_dw_d); 36841ca74648SRichard Henderson } 36851ca74648SRichard Henderson 36861ca74648SRichard Henderson static bool trans_fcnv_f_w(DisasContext *ctx, arg_fclass01 *a) 36871ca74648SRichard Henderson { 36881ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_s_w); 36891ca74648SRichard Henderson } 36901ca74648SRichard Henderson 36911ca74648SRichard Henderson static bool trans_fcnv_d_w(DisasContext *ctx, arg_fclass01 *a) 36921ca74648SRichard Henderson { 36931ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_d_w); 36941ca74648SRichard Henderson } 36951ca74648SRichard Henderson 36961ca74648SRichard Henderson static bool trans_fcnv_f_q(DisasContext *ctx, arg_fclass01 *a) 36971ca74648SRichard Henderson { 36981ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_s_dw); 36991ca74648SRichard Henderson } 37001ca74648SRichard Henderson 37011ca74648SRichard Henderson static bool trans_fcnv_d_q(DisasContext *ctx, arg_fclass01 *a) 37021ca74648SRichard Henderson { 37031ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_d_dw); 37041ca74648SRichard Henderson } 37051ca74648SRichard Henderson 37061ca74648SRichard Henderson static bool trans_fcnv_t_f_w(DisasContext *ctx, arg_fclass01 *a) 37071ca74648SRichard Henderson { 37081ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_t_s_w); 37091ca74648SRichard Henderson } 37101ca74648SRichard Henderson 37111ca74648SRichard Henderson static bool trans_fcnv_t_d_w(DisasContext *ctx, arg_fclass01 *a) 37121ca74648SRichard Henderson { 37131ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_t_d_w); 37141ca74648SRichard Henderson } 37151ca74648SRichard Henderson 37161ca74648SRichard Henderson static bool trans_fcnv_t_f_q(DisasContext *ctx, arg_fclass01 *a) 37171ca74648SRichard Henderson { 37181ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_t_s_dw); 37191ca74648SRichard Henderson } 37201ca74648SRichard Henderson 37211ca74648SRichard Henderson static bool trans_fcnv_t_d_q(DisasContext *ctx, arg_fclass01 *a) 37221ca74648SRichard Henderson { 37231ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_t_d_dw); 37241ca74648SRichard Henderson } 37251ca74648SRichard Henderson 37261ca74648SRichard Henderson static bool trans_fcnv_uw_f(DisasContext *ctx, arg_fclass01 *a) 37271ca74648SRichard Henderson { 37281ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_uw_s); 37291ca74648SRichard Henderson } 37301ca74648SRichard Henderson 37311ca74648SRichard Henderson static bool trans_fcnv_uq_f(DisasContext *ctx, arg_fclass01 *a) 37321ca74648SRichard Henderson { 37331ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_udw_s); 37341ca74648SRichard Henderson } 37351ca74648SRichard Henderson 37361ca74648SRichard Henderson static bool trans_fcnv_uw_d(DisasContext *ctx, arg_fclass01 *a) 37371ca74648SRichard Henderson { 37381ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_uw_d); 37391ca74648SRichard Henderson } 37401ca74648SRichard Henderson 37411ca74648SRichard Henderson static bool trans_fcnv_uq_d(DisasContext *ctx, arg_fclass01 *a) 37421ca74648SRichard Henderson { 37431ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_udw_d); 37441ca74648SRichard Henderson } 37451ca74648SRichard Henderson 37461ca74648SRichard Henderson static bool trans_fcnv_f_uw(DisasContext *ctx, arg_fclass01 *a) 37471ca74648SRichard Henderson { 37481ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_s_uw); 37491ca74648SRichard Henderson } 37501ca74648SRichard Henderson 37511ca74648SRichard Henderson static bool trans_fcnv_d_uw(DisasContext *ctx, arg_fclass01 *a) 37521ca74648SRichard Henderson { 37531ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_d_uw); 37541ca74648SRichard Henderson } 37551ca74648SRichard Henderson 37561ca74648SRichard Henderson static bool trans_fcnv_f_uq(DisasContext *ctx, arg_fclass01 *a) 37571ca74648SRichard Henderson { 37581ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_s_udw); 37591ca74648SRichard Henderson } 37601ca74648SRichard Henderson 37611ca74648SRichard Henderson static bool trans_fcnv_d_uq(DisasContext *ctx, arg_fclass01 *a) 37621ca74648SRichard Henderson { 37631ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_d_udw); 37641ca74648SRichard Henderson } 37651ca74648SRichard Henderson 37661ca74648SRichard Henderson static bool trans_fcnv_t_f_uw(DisasContext *ctx, arg_fclass01 *a) 37671ca74648SRichard Henderson { 37681ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_t_s_uw); 37691ca74648SRichard Henderson } 37701ca74648SRichard Henderson 37711ca74648SRichard Henderson static bool trans_fcnv_t_d_uw(DisasContext *ctx, arg_fclass01 *a) 37721ca74648SRichard Henderson { 37731ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_t_d_uw); 37741ca74648SRichard Henderson } 37751ca74648SRichard Henderson 37761ca74648SRichard Henderson static bool trans_fcnv_t_f_uq(DisasContext *ctx, arg_fclass01 *a) 37771ca74648SRichard Henderson { 37781ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_t_s_udw); 37791ca74648SRichard Henderson } 37801ca74648SRichard Henderson 37811ca74648SRichard Henderson static bool trans_fcnv_t_d_uq(DisasContext *ctx, arg_fclass01 *a) 37821ca74648SRichard Henderson { 37831ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_t_d_udw); 37841ca74648SRichard Henderson } 37851ca74648SRichard Henderson 37861ca74648SRichard Henderson /* 37871ca74648SRichard Henderson * Float class 2 37881ca74648SRichard Henderson */ 37891ca74648SRichard Henderson 37901ca74648SRichard Henderson static bool trans_fcmp_f(DisasContext *ctx, arg_fclass2 *a) 3791ebe9383cSRichard Henderson { 3792ebe9383cSRichard Henderson TCGv_i32 ta, tb, tc, ty; 3793ebe9383cSRichard Henderson 3794ebe9383cSRichard Henderson nullify_over(ctx); 3795ebe9383cSRichard Henderson 37961ca74648SRichard Henderson ta = load_frw0_i32(a->r1); 37971ca74648SRichard Henderson tb = load_frw0_i32(a->r2); 379829dd6f64SRichard Henderson ty = tcg_constant_i32(a->y); 379929dd6f64SRichard Henderson tc = tcg_constant_i32(a->c); 3800ebe9383cSRichard Henderson 3801ad75a51eSRichard Henderson gen_helper_fcmp_s(tcg_env, ta, tb, ty, tc); 3802ebe9383cSRichard Henderson 38031ca74648SRichard Henderson return nullify_end(ctx); 3804ebe9383cSRichard Henderson } 3805ebe9383cSRichard Henderson 38061ca74648SRichard Henderson static bool trans_fcmp_d(DisasContext *ctx, arg_fclass2 *a) 3807ebe9383cSRichard Henderson { 3808ebe9383cSRichard Henderson TCGv_i64 ta, tb; 3809ebe9383cSRichard Henderson TCGv_i32 tc, ty; 3810ebe9383cSRichard Henderson 3811ebe9383cSRichard Henderson nullify_over(ctx); 3812ebe9383cSRichard Henderson 38131ca74648SRichard Henderson ta = load_frd0(a->r1); 38141ca74648SRichard Henderson tb = load_frd0(a->r2); 381529dd6f64SRichard Henderson ty = tcg_constant_i32(a->y); 381629dd6f64SRichard Henderson tc = tcg_constant_i32(a->c); 3817ebe9383cSRichard Henderson 3818ad75a51eSRichard Henderson gen_helper_fcmp_d(tcg_env, ta, tb, ty, tc); 3819ebe9383cSRichard Henderson 382031234768SRichard Henderson return nullify_end(ctx); 3821ebe9383cSRichard Henderson } 3822ebe9383cSRichard Henderson 38231ca74648SRichard Henderson static bool trans_ftest(DisasContext *ctx, arg_ftest *a) 3824ebe9383cSRichard Henderson { 3825eaa3783bSRichard Henderson TCGv_reg t; 3826ebe9383cSRichard Henderson 3827ebe9383cSRichard Henderson nullify_over(ctx); 3828ebe9383cSRichard Henderson 3829*e12c6309SRichard Henderson t = tcg_temp_new(); 3830ad75a51eSRichard Henderson tcg_gen_ld32u_reg(t, tcg_env, offsetof(CPUHPPAState, fr0_shadow)); 3831ebe9383cSRichard Henderson 38321ca74648SRichard Henderson if (a->y == 1) { 3833ebe9383cSRichard Henderson int mask; 3834ebe9383cSRichard Henderson bool inv = false; 3835ebe9383cSRichard Henderson 38361ca74648SRichard Henderson switch (a->c) { 3837ebe9383cSRichard Henderson case 0: /* simple */ 3838eaa3783bSRichard Henderson tcg_gen_andi_reg(t, t, 0x4000000); 3839ebe9383cSRichard Henderson ctx->null_cond = cond_make_0(TCG_COND_NE, t); 3840ebe9383cSRichard Henderson goto done; 3841ebe9383cSRichard Henderson case 2: /* rej */ 3842ebe9383cSRichard Henderson inv = true; 3843ebe9383cSRichard Henderson /* fallthru */ 3844ebe9383cSRichard Henderson case 1: /* acc */ 3845ebe9383cSRichard Henderson mask = 0x43ff800; 3846ebe9383cSRichard Henderson break; 3847ebe9383cSRichard Henderson case 6: /* rej8 */ 3848ebe9383cSRichard Henderson inv = true; 3849ebe9383cSRichard Henderson /* fallthru */ 3850ebe9383cSRichard Henderson case 5: /* acc8 */ 3851ebe9383cSRichard Henderson mask = 0x43f8000; 3852ebe9383cSRichard Henderson break; 3853ebe9383cSRichard Henderson case 9: /* acc6 */ 3854ebe9383cSRichard Henderson mask = 0x43e0000; 3855ebe9383cSRichard Henderson break; 3856ebe9383cSRichard Henderson case 13: /* acc4 */ 3857ebe9383cSRichard Henderson mask = 0x4380000; 3858ebe9383cSRichard Henderson break; 3859ebe9383cSRichard Henderson case 17: /* acc2 */ 3860ebe9383cSRichard Henderson mask = 0x4200000; 3861ebe9383cSRichard Henderson break; 3862ebe9383cSRichard Henderson default: 38631ca74648SRichard Henderson gen_illegal(ctx); 38641ca74648SRichard Henderson return true; 3865ebe9383cSRichard Henderson } 3866ebe9383cSRichard Henderson if (inv) { 3867eaa3783bSRichard Henderson TCGv_reg c = load_const(ctx, mask); 3868eaa3783bSRichard Henderson tcg_gen_or_reg(t, t, c); 3869ebe9383cSRichard Henderson ctx->null_cond = cond_make(TCG_COND_EQ, t, c); 3870ebe9383cSRichard Henderson } else { 3871eaa3783bSRichard Henderson tcg_gen_andi_reg(t, t, mask); 3872ebe9383cSRichard Henderson ctx->null_cond = cond_make_0(TCG_COND_EQ, t); 3873ebe9383cSRichard Henderson } 38741ca74648SRichard Henderson } else { 38751ca74648SRichard Henderson unsigned cbit = (a->y ^ 1) - 1; 38761ca74648SRichard Henderson 38771ca74648SRichard Henderson tcg_gen_extract_reg(t, t, 21 - cbit, 1); 38781ca74648SRichard Henderson ctx->null_cond = cond_make_0(TCG_COND_NE, t); 38791ca74648SRichard Henderson } 38801ca74648SRichard Henderson 3881ebe9383cSRichard Henderson done: 388231234768SRichard Henderson return nullify_end(ctx); 3883ebe9383cSRichard Henderson } 3884ebe9383cSRichard Henderson 38851ca74648SRichard Henderson /* 38861ca74648SRichard Henderson * Float class 2 38871ca74648SRichard Henderson */ 38881ca74648SRichard Henderson 38891ca74648SRichard Henderson static bool trans_fadd_f(DisasContext *ctx, arg_fclass3 *a) 3890ebe9383cSRichard Henderson { 38911ca74648SRichard Henderson return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fadd_s); 38921ca74648SRichard Henderson } 38931ca74648SRichard Henderson 38941ca74648SRichard Henderson static bool trans_fadd_d(DisasContext *ctx, arg_fclass3 *a) 38951ca74648SRichard Henderson { 38961ca74648SRichard Henderson return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fadd_d); 38971ca74648SRichard Henderson } 38981ca74648SRichard Henderson 38991ca74648SRichard Henderson static bool trans_fsub_f(DisasContext *ctx, arg_fclass3 *a) 39001ca74648SRichard Henderson { 39011ca74648SRichard Henderson return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fsub_s); 39021ca74648SRichard Henderson } 39031ca74648SRichard Henderson 39041ca74648SRichard Henderson static bool trans_fsub_d(DisasContext *ctx, arg_fclass3 *a) 39051ca74648SRichard Henderson { 39061ca74648SRichard Henderson return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fsub_d); 39071ca74648SRichard Henderson } 39081ca74648SRichard Henderson 39091ca74648SRichard Henderson static bool trans_fmpy_f(DisasContext *ctx, arg_fclass3 *a) 39101ca74648SRichard Henderson { 39111ca74648SRichard Henderson return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fmpy_s); 39121ca74648SRichard Henderson } 39131ca74648SRichard Henderson 39141ca74648SRichard Henderson static bool trans_fmpy_d(DisasContext *ctx, arg_fclass3 *a) 39151ca74648SRichard Henderson { 39161ca74648SRichard Henderson return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fmpy_d); 39171ca74648SRichard Henderson } 39181ca74648SRichard Henderson 39191ca74648SRichard Henderson static bool trans_fdiv_f(DisasContext *ctx, arg_fclass3 *a) 39201ca74648SRichard Henderson { 39211ca74648SRichard Henderson return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fdiv_s); 39221ca74648SRichard Henderson } 39231ca74648SRichard Henderson 39241ca74648SRichard Henderson static bool trans_fdiv_d(DisasContext *ctx, arg_fclass3 *a) 39251ca74648SRichard Henderson { 39261ca74648SRichard Henderson return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fdiv_d); 39271ca74648SRichard Henderson } 39281ca74648SRichard Henderson 39291ca74648SRichard Henderson static bool trans_xmpyu(DisasContext *ctx, arg_xmpyu *a) 39301ca74648SRichard Henderson { 39311ca74648SRichard Henderson TCGv_i64 x, y; 3932ebe9383cSRichard Henderson 3933ebe9383cSRichard Henderson nullify_over(ctx); 3934ebe9383cSRichard Henderson 39351ca74648SRichard Henderson x = load_frw0_i64(a->r1); 39361ca74648SRichard Henderson y = load_frw0_i64(a->r2); 39371ca74648SRichard Henderson tcg_gen_mul_i64(x, x, y); 39381ca74648SRichard Henderson save_frd(a->t, x); 3939ebe9383cSRichard Henderson 394031234768SRichard Henderson return nullify_end(ctx); 3941ebe9383cSRichard Henderson } 3942ebe9383cSRichard Henderson 3943ebe9383cSRichard Henderson /* Convert the fmpyadd single-precision register encodings to standard. */ 3944ebe9383cSRichard Henderson static inline int fmpyadd_s_reg(unsigned r) 3945ebe9383cSRichard Henderson { 3946ebe9383cSRichard Henderson return (r & 16) * 2 + 16 + (r & 15); 3947ebe9383cSRichard Henderson } 3948ebe9383cSRichard Henderson 3949b1e2af57SRichard Henderson static bool do_fmpyadd_s(DisasContext *ctx, arg_mpyadd *a, bool is_sub) 3950ebe9383cSRichard Henderson { 3951b1e2af57SRichard Henderson int tm = fmpyadd_s_reg(a->tm); 3952b1e2af57SRichard Henderson int ra = fmpyadd_s_reg(a->ra); 3953b1e2af57SRichard Henderson int ta = fmpyadd_s_reg(a->ta); 3954b1e2af57SRichard Henderson int rm2 = fmpyadd_s_reg(a->rm2); 3955b1e2af57SRichard Henderson int rm1 = fmpyadd_s_reg(a->rm1); 3956ebe9383cSRichard Henderson 3957ebe9383cSRichard Henderson nullify_over(ctx); 3958ebe9383cSRichard Henderson 3959ebe9383cSRichard Henderson do_fop_weww(ctx, tm, rm1, rm2, gen_helper_fmpy_s); 3960ebe9383cSRichard Henderson do_fop_weww(ctx, ta, ta, ra, 3961ebe9383cSRichard Henderson is_sub ? gen_helper_fsub_s : gen_helper_fadd_s); 3962ebe9383cSRichard Henderson 396331234768SRichard Henderson return nullify_end(ctx); 3964ebe9383cSRichard Henderson } 3965ebe9383cSRichard Henderson 3966b1e2af57SRichard Henderson static bool trans_fmpyadd_f(DisasContext *ctx, arg_mpyadd *a) 3967b1e2af57SRichard Henderson { 3968b1e2af57SRichard Henderson return do_fmpyadd_s(ctx, a, false); 3969b1e2af57SRichard Henderson } 3970b1e2af57SRichard Henderson 3971b1e2af57SRichard Henderson static bool trans_fmpysub_f(DisasContext *ctx, arg_mpyadd *a) 3972b1e2af57SRichard Henderson { 3973b1e2af57SRichard Henderson return do_fmpyadd_s(ctx, a, true); 3974b1e2af57SRichard Henderson } 3975b1e2af57SRichard Henderson 3976b1e2af57SRichard Henderson static bool do_fmpyadd_d(DisasContext *ctx, arg_mpyadd *a, bool is_sub) 3977b1e2af57SRichard Henderson { 3978b1e2af57SRichard Henderson nullify_over(ctx); 3979b1e2af57SRichard Henderson 3980b1e2af57SRichard Henderson do_fop_dedd(ctx, a->tm, a->rm1, a->rm2, gen_helper_fmpy_d); 3981b1e2af57SRichard Henderson do_fop_dedd(ctx, a->ta, a->ta, a->ra, 3982b1e2af57SRichard Henderson is_sub ? gen_helper_fsub_d : gen_helper_fadd_d); 3983b1e2af57SRichard Henderson 3984b1e2af57SRichard Henderson return nullify_end(ctx); 3985b1e2af57SRichard Henderson } 3986b1e2af57SRichard Henderson 3987b1e2af57SRichard Henderson static bool trans_fmpyadd_d(DisasContext *ctx, arg_mpyadd *a) 3988b1e2af57SRichard Henderson { 3989b1e2af57SRichard Henderson return do_fmpyadd_d(ctx, a, false); 3990b1e2af57SRichard Henderson } 3991b1e2af57SRichard Henderson 3992b1e2af57SRichard Henderson static bool trans_fmpysub_d(DisasContext *ctx, arg_mpyadd *a) 3993b1e2af57SRichard Henderson { 3994b1e2af57SRichard Henderson return do_fmpyadd_d(ctx, a, true); 3995b1e2af57SRichard Henderson } 3996b1e2af57SRichard Henderson 3997c3bad4f8SRichard Henderson static bool trans_fmpyfadd_f(DisasContext *ctx, arg_fmpyfadd_f *a) 3998ebe9383cSRichard Henderson { 3999c3bad4f8SRichard Henderson TCGv_i32 x, y, z; 4000ebe9383cSRichard Henderson 4001ebe9383cSRichard Henderson nullify_over(ctx); 4002c3bad4f8SRichard Henderson x = load_frw0_i32(a->rm1); 4003c3bad4f8SRichard Henderson y = load_frw0_i32(a->rm2); 4004c3bad4f8SRichard Henderson z = load_frw0_i32(a->ra3); 4005ebe9383cSRichard Henderson 4006c3bad4f8SRichard Henderson if (a->neg) { 4007ad75a51eSRichard Henderson gen_helper_fmpynfadd_s(x, tcg_env, x, y, z); 4008ebe9383cSRichard Henderson } else { 4009ad75a51eSRichard Henderson gen_helper_fmpyfadd_s(x, tcg_env, x, y, z); 4010ebe9383cSRichard Henderson } 4011ebe9383cSRichard Henderson 4012c3bad4f8SRichard Henderson save_frw_i32(a->t, x); 401331234768SRichard Henderson return nullify_end(ctx); 4014ebe9383cSRichard Henderson } 4015ebe9383cSRichard Henderson 4016c3bad4f8SRichard Henderson static bool trans_fmpyfadd_d(DisasContext *ctx, arg_fmpyfadd_d *a) 4017ebe9383cSRichard Henderson { 4018c3bad4f8SRichard Henderson TCGv_i64 x, y, z; 4019ebe9383cSRichard Henderson 4020ebe9383cSRichard Henderson nullify_over(ctx); 4021c3bad4f8SRichard Henderson x = load_frd0(a->rm1); 4022c3bad4f8SRichard Henderson y = load_frd0(a->rm2); 4023c3bad4f8SRichard Henderson z = load_frd0(a->ra3); 4024ebe9383cSRichard Henderson 4025c3bad4f8SRichard Henderson if (a->neg) { 4026ad75a51eSRichard Henderson gen_helper_fmpynfadd_d(x, tcg_env, x, y, z); 4027ebe9383cSRichard Henderson } else { 4028ad75a51eSRichard Henderson gen_helper_fmpyfadd_d(x, tcg_env, x, y, z); 4029ebe9383cSRichard Henderson } 4030ebe9383cSRichard Henderson 4031c3bad4f8SRichard Henderson save_frd(a->t, x); 403231234768SRichard Henderson return nullify_end(ctx); 4033ebe9383cSRichard Henderson } 4034ebe9383cSRichard Henderson 403515da177bSSven Schnelle static bool trans_diag(DisasContext *ctx, arg_diag *a) 403615da177bSSven Schnelle { 4037cf6b28d4SHelge Deller CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 4038cf6b28d4SHelge Deller #ifndef CONFIG_USER_ONLY 4039cf6b28d4SHelge Deller if (a->i == 0x100) { 4040cf6b28d4SHelge Deller /* emulate PDC BTLB, called by SeaBIOS-hppa */ 4041ad75a51eSRichard Henderson nullify_over(ctx); 4042ad75a51eSRichard Henderson gen_helper_diag_btlb(tcg_env); 4043cf6b28d4SHelge Deller return nullify_end(ctx); 404415da177bSSven Schnelle } 4045ad75a51eSRichard Henderson #endif 4046ad75a51eSRichard Henderson qemu_log_mask(LOG_UNIMP, "DIAG opcode 0x%04x ignored\n", a->i); 4047ad75a51eSRichard Henderson return true; 4048ad75a51eSRichard Henderson } 404915da177bSSven Schnelle 4050b542683dSEmilio G. Cota static void hppa_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) 405161766fe9SRichard Henderson { 405251b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 4053f764718dSRichard Henderson int bound; 405461766fe9SRichard Henderson 405551b061fbSRichard Henderson ctx->cs = cs; 4056494737b7SRichard Henderson ctx->tb_flags = ctx->base.tb->flags; 40573d68ee7bSRichard Henderson 40583d68ee7bSRichard Henderson #ifdef CONFIG_USER_ONLY 4059c01e5dfbSHelge Deller ctx->privilege = MMU_IDX_TO_PRIV(MMU_USER_IDX); 40603d68ee7bSRichard Henderson ctx->mmu_idx = MMU_USER_IDX; 4061c01e5dfbSHelge Deller ctx->iaoq_f = ctx->base.pc_first | ctx->privilege; 4062c01e5dfbSHelge Deller ctx->iaoq_b = ctx->base.tb->cs_base | ctx->privilege; 4063217d1a5eSRichard Henderson ctx->unalign = (ctx->tb_flags & TB_FLAG_UNALIGN ? MO_UNALN : MO_ALIGN); 4064c301f34eSRichard Henderson #else 4065494737b7SRichard Henderson ctx->privilege = (ctx->tb_flags >> TB_FLAG_PRIV_SHIFT) & 3; 4066bb67ec32SRichard Henderson ctx->mmu_idx = (ctx->tb_flags & PSW_D 4067bb67ec32SRichard Henderson ? PRIV_P_TO_MMU_IDX(ctx->privilege, ctx->tb_flags & PSW_P) 4068bb67ec32SRichard Henderson : MMU_PHYS_IDX); 40693d68ee7bSRichard Henderson 4070c301f34eSRichard Henderson /* Recover the IAOQ values from the GVA + PRIV. */ 4071c301f34eSRichard Henderson uint64_t cs_base = ctx->base.tb->cs_base; 4072c301f34eSRichard Henderson uint64_t iasq_f = cs_base & ~0xffffffffull; 4073c301f34eSRichard Henderson int32_t diff = cs_base; 4074c301f34eSRichard Henderson 4075c301f34eSRichard Henderson ctx->iaoq_f = (ctx->base.pc_first & ~iasq_f) + ctx->privilege; 4076c301f34eSRichard Henderson ctx->iaoq_b = (diff ? ctx->iaoq_f + diff : -1); 4077c301f34eSRichard Henderson #endif 407851b061fbSRichard Henderson ctx->iaoq_n = -1; 4079f764718dSRichard Henderson ctx->iaoq_n_var = NULL; 408061766fe9SRichard Henderson 40813d68ee7bSRichard Henderson /* Bound the number of instructions by those left on the page. */ 40823d68ee7bSRichard Henderson bound = -(ctx->base.pc_first | TARGET_PAGE_MASK) / 4; 4083b542683dSEmilio G. Cota ctx->base.max_insns = MIN(ctx->base.max_insns, bound); 40843d68ee7bSRichard Henderson 408586f8d05fSRichard Henderson ctx->ntempl = 0; 408686f8d05fSRichard Henderson memset(ctx->templ, 0, sizeof(ctx->templ)); 408761766fe9SRichard Henderson } 408861766fe9SRichard Henderson 408951b061fbSRichard Henderson static void hppa_tr_tb_start(DisasContextBase *dcbase, CPUState *cs) 409051b061fbSRichard Henderson { 409151b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 409261766fe9SRichard Henderson 40933d68ee7bSRichard Henderson /* Seed the nullification status from PSW[N], as saved in TB->FLAGS. */ 409451b061fbSRichard Henderson ctx->null_cond = cond_make_f(); 409551b061fbSRichard Henderson ctx->psw_n_nonzero = false; 4096494737b7SRichard Henderson if (ctx->tb_flags & PSW_N) { 409751b061fbSRichard Henderson ctx->null_cond.c = TCG_COND_ALWAYS; 409851b061fbSRichard Henderson ctx->psw_n_nonzero = true; 4099129e9cc3SRichard Henderson } 410051b061fbSRichard Henderson ctx->null_lab = NULL; 410161766fe9SRichard Henderson } 410261766fe9SRichard Henderson 410351b061fbSRichard Henderson static void hppa_tr_insn_start(DisasContextBase *dcbase, CPUState *cs) 410451b061fbSRichard Henderson { 410551b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 410651b061fbSRichard Henderson 410751b061fbSRichard Henderson tcg_gen_insn_start(ctx->iaoq_f, ctx->iaoq_b); 410851b061fbSRichard Henderson } 410951b061fbSRichard Henderson 411051b061fbSRichard Henderson static void hppa_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs) 411151b061fbSRichard Henderson { 411251b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 4113b77af26eSRichard Henderson CPUHPPAState *env = cpu_env(cs); 411451b061fbSRichard Henderson DisasJumpType ret; 411551b061fbSRichard Henderson int i, n; 411651b061fbSRichard Henderson 411751b061fbSRichard Henderson /* Execute one insn. */ 4118ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY 4119c301f34eSRichard Henderson if (ctx->base.pc_next < TARGET_PAGE_SIZE) { 412031234768SRichard Henderson do_page_zero(ctx); 412131234768SRichard Henderson ret = ctx->base.is_jmp; 4122869051eaSRichard Henderson assert(ret != DISAS_NEXT); 4123ba1d0b44SRichard Henderson } else 4124ba1d0b44SRichard Henderson #endif 4125ba1d0b44SRichard Henderson { 412661766fe9SRichard Henderson /* Always fetch the insn, even if nullified, so that we check 412761766fe9SRichard Henderson the page permissions for execute. */ 41284e116893SIlya Leoshkevich uint32_t insn = translator_ldl(env, &ctx->base, ctx->base.pc_next); 412961766fe9SRichard Henderson 413061766fe9SRichard Henderson /* Set up the IA queue for the next insn. 413161766fe9SRichard Henderson This will be overwritten by a branch. */ 413251b061fbSRichard Henderson if (ctx->iaoq_b == -1) { 413351b061fbSRichard Henderson ctx->iaoq_n = -1; 4134*e12c6309SRichard Henderson ctx->iaoq_n_var = tcg_temp_new(); 4135eaa3783bSRichard Henderson tcg_gen_addi_reg(ctx->iaoq_n_var, cpu_iaoq_b, 4); 413661766fe9SRichard Henderson } else { 413751b061fbSRichard Henderson ctx->iaoq_n = ctx->iaoq_b + 4; 4138f764718dSRichard Henderson ctx->iaoq_n_var = NULL; 413961766fe9SRichard Henderson } 414061766fe9SRichard Henderson 414151b061fbSRichard Henderson if (unlikely(ctx->null_cond.c == TCG_COND_ALWAYS)) { 414251b061fbSRichard Henderson ctx->null_cond.c = TCG_COND_NEVER; 4143869051eaSRichard Henderson ret = DISAS_NEXT; 4144129e9cc3SRichard Henderson } else { 41451a19da0dSRichard Henderson ctx->insn = insn; 414631274b46SRichard Henderson if (!decode(ctx, insn)) { 414731274b46SRichard Henderson gen_illegal(ctx); 414831274b46SRichard Henderson } 414931234768SRichard Henderson ret = ctx->base.is_jmp; 415051b061fbSRichard Henderson assert(ctx->null_lab == NULL); 4151129e9cc3SRichard Henderson } 415261766fe9SRichard Henderson } 415361766fe9SRichard Henderson 4154af187238SRichard Henderson /* Forget any temporaries allocated. */ 415586f8d05fSRichard Henderson for (i = 0, n = ctx->ntempl; i < n; ++i) { 415686f8d05fSRichard Henderson ctx->templ[i] = NULL; 415786f8d05fSRichard Henderson } 415886f8d05fSRichard Henderson ctx->ntempl = 0; 415961766fe9SRichard Henderson 41603d68ee7bSRichard Henderson /* Advance the insn queue. Note that this check also detects 41613d68ee7bSRichard Henderson a priority change within the instruction queue. */ 416251b061fbSRichard Henderson if (ret == DISAS_NEXT && ctx->iaoq_b != ctx->iaoq_f + 4) { 4163c301f34eSRichard Henderson if (ctx->iaoq_b != -1 && ctx->iaoq_n != -1 4164c301f34eSRichard Henderson && use_goto_tb(ctx, ctx->iaoq_b) 4165c301f34eSRichard Henderson && (ctx->null_cond.c == TCG_COND_NEVER 4166c301f34eSRichard Henderson || ctx->null_cond.c == TCG_COND_ALWAYS)) { 416751b061fbSRichard Henderson nullify_set(ctx, ctx->null_cond.c == TCG_COND_ALWAYS); 416851b061fbSRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_b, ctx->iaoq_n); 416931234768SRichard Henderson ctx->base.is_jmp = ret = DISAS_NORETURN; 4170129e9cc3SRichard Henderson } else { 417131234768SRichard Henderson ctx->base.is_jmp = ret = DISAS_IAQ_N_STALE; 417261766fe9SRichard Henderson } 4173129e9cc3SRichard Henderson } 417451b061fbSRichard Henderson ctx->iaoq_f = ctx->iaoq_b; 417551b061fbSRichard Henderson ctx->iaoq_b = ctx->iaoq_n; 4176c301f34eSRichard Henderson ctx->base.pc_next += 4; 417761766fe9SRichard Henderson 4178c5d0aec2SRichard Henderson switch (ret) { 4179c5d0aec2SRichard Henderson case DISAS_NORETURN: 4180c5d0aec2SRichard Henderson case DISAS_IAQ_N_UPDATED: 4181c5d0aec2SRichard Henderson break; 4182c5d0aec2SRichard Henderson 4183c5d0aec2SRichard Henderson case DISAS_NEXT: 4184c5d0aec2SRichard Henderson case DISAS_IAQ_N_STALE: 4185c5d0aec2SRichard Henderson case DISAS_IAQ_N_STALE_EXIT: 418651b061fbSRichard Henderson if (ctx->iaoq_f == -1) { 4187eaa3783bSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_f, cpu_iaoq_b); 418851b061fbSRichard Henderson copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_n, ctx->iaoq_n_var); 4189c301f34eSRichard Henderson #ifndef CONFIG_USER_ONLY 4190c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b); 4191c301f34eSRichard Henderson #endif 419251b061fbSRichard Henderson nullify_save(ctx); 4193c5d0aec2SRichard Henderson ctx->base.is_jmp = (ret == DISAS_IAQ_N_STALE_EXIT 4194c5d0aec2SRichard Henderson ? DISAS_EXIT 4195c5d0aec2SRichard Henderson : DISAS_IAQ_N_UPDATED); 419651b061fbSRichard Henderson } else if (ctx->iaoq_b == -1) { 4197eaa3783bSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_b, ctx->iaoq_n_var); 419861766fe9SRichard Henderson } 4199c5d0aec2SRichard Henderson break; 4200c5d0aec2SRichard Henderson 4201c5d0aec2SRichard Henderson default: 4202c5d0aec2SRichard Henderson g_assert_not_reached(); 4203c5d0aec2SRichard Henderson } 420461766fe9SRichard Henderson } 420561766fe9SRichard Henderson 420651b061fbSRichard Henderson static void hppa_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs) 420751b061fbSRichard Henderson { 420851b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 4209e1b5a5edSRichard Henderson DisasJumpType is_jmp = ctx->base.is_jmp; 421051b061fbSRichard Henderson 4211e1b5a5edSRichard Henderson switch (is_jmp) { 4212869051eaSRichard Henderson case DISAS_NORETURN: 421361766fe9SRichard Henderson break; 421451b061fbSRichard Henderson case DISAS_TOO_MANY: 4215869051eaSRichard Henderson case DISAS_IAQ_N_STALE: 4216e1b5a5edSRichard Henderson case DISAS_IAQ_N_STALE_EXIT: 421751b061fbSRichard Henderson copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_f, cpu_iaoq_f); 421851b061fbSRichard Henderson copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_b, cpu_iaoq_b); 421951b061fbSRichard Henderson nullify_save(ctx); 422061766fe9SRichard Henderson /* FALLTHRU */ 4221869051eaSRichard Henderson case DISAS_IAQ_N_UPDATED: 42228532a14eSRichard Henderson if (is_jmp != DISAS_IAQ_N_STALE_EXIT) { 42237f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr(); 42248532a14eSRichard Henderson break; 422561766fe9SRichard Henderson } 4226c5d0aec2SRichard Henderson /* FALLTHRU */ 4227c5d0aec2SRichard Henderson case DISAS_EXIT: 4228c5d0aec2SRichard Henderson tcg_gen_exit_tb(NULL, 0); 422961766fe9SRichard Henderson break; 423061766fe9SRichard Henderson default: 423151b061fbSRichard Henderson g_assert_not_reached(); 423261766fe9SRichard Henderson } 423351b061fbSRichard Henderson } 423461766fe9SRichard Henderson 42358eb806a7SRichard Henderson static void hppa_tr_disas_log(const DisasContextBase *dcbase, 42368eb806a7SRichard Henderson CPUState *cs, FILE *logfile) 423751b061fbSRichard Henderson { 4238c301f34eSRichard Henderson target_ulong pc = dcbase->pc_first; 423961766fe9SRichard Henderson 4240ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY 4241ba1d0b44SRichard Henderson switch (pc) { 42427ad439dfSRichard Henderson case 0x00: 42438eb806a7SRichard Henderson fprintf(logfile, "IN:\n0x00000000: (null)\n"); 4244ba1d0b44SRichard Henderson return; 42457ad439dfSRichard Henderson case 0xb0: 42468eb806a7SRichard Henderson fprintf(logfile, "IN:\n0x000000b0: light-weight-syscall\n"); 4247ba1d0b44SRichard Henderson return; 42487ad439dfSRichard Henderson case 0xe0: 42498eb806a7SRichard Henderson fprintf(logfile, "IN:\n0x000000e0: set-thread-pointer-syscall\n"); 4250ba1d0b44SRichard Henderson return; 42517ad439dfSRichard Henderson case 0x100: 42528eb806a7SRichard Henderson fprintf(logfile, "IN:\n0x00000100: syscall\n"); 4253ba1d0b44SRichard Henderson return; 42547ad439dfSRichard Henderson } 4255ba1d0b44SRichard Henderson #endif 4256ba1d0b44SRichard Henderson 42578eb806a7SRichard Henderson fprintf(logfile, "IN: %s\n", lookup_symbol(pc)); 42588eb806a7SRichard Henderson target_disas(logfile, cs, pc, dcbase->tb->size); 425961766fe9SRichard Henderson } 426051b061fbSRichard Henderson 426151b061fbSRichard Henderson static const TranslatorOps hppa_tr_ops = { 426251b061fbSRichard Henderson .init_disas_context = hppa_tr_init_disas_context, 426351b061fbSRichard Henderson .tb_start = hppa_tr_tb_start, 426451b061fbSRichard Henderson .insn_start = hppa_tr_insn_start, 426551b061fbSRichard Henderson .translate_insn = hppa_tr_translate_insn, 426651b061fbSRichard Henderson .tb_stop = hppa_tr_tb_stop, 426751b061fbSRichard Henderson .disas_log = hppa_tr_disas_log, 426851b061fbSRichard Henderson }; 426951b061fbSRichard Henderson 4270597f9b2dSRichard Henderson void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int *max_insns, 4271306c8721SRichard Henderson target_ulong pc, void *host_pc) 427251b061fbSRichard Henderson { 427351b061fbSRichard Henderson DisasContext ctx; 4274306c8721SRichard Henderson translator_loop(cs, tb, max_insns, pc, host_pc, &hppa_tr_ops, &ctx.base); 427561766fe9SRichard Henderson } 4276