161766fe9SRichard Henderson /* 261766fe9SRichard Henderson * HPPA emulation cpu translation for qemu. 361766fe9SRichard Henderson * 461766fe9SRichard Henderson * Copyright (c) 2016 Richard Henderson <rth@twiddle.net> 561766fe9SRichard Henderson * 661766fe9SRichard Henderson * This library is free software; you can redistribute it and/or 761766fe9SRichard Henderson * modify it under the terms of the GNU Lesser General Public 861766fe9SRichard Henderson * License as published by the Free Software Foundation; either 961766fe9SRichard Henderson * version 2 of the License, or (at your option) any later version. 1061766fe9SRichard Henderson * 1161766fe9SRichard Henderson * This library is distributed in the hope that it will be useful, 1261766fe9SRichard Henderson * but WITHOUT ANY WARRANTY; without even the implied warranty of 1361766fe9SRichard Henderson * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 1461766fe9SRichard Henderson * Lesser General Public License for more details. 1561766fe9SRichard Henderson * 1661766fe9SRichard Henderson * You should have received a copy of the GNU Lesser General Public 1761766fe9SRichard Henderson * License along with this library; if not, see <http://www.gnu.org/licenses/>. 1861766fe9SRichard Henderson */ 1961766fe9SRichard Henderson 2061766fe9SRichard Henderson #include "qemu/osdep.h" 2161766fe9SRichard Henderson #include "cpu.h" 2261766fe9SRichard Henderson #include "disas/disas.h" 2361766fe9SRichard Henderson #include "qemu/host-utils.h" 2461766fe9SRichard Henderson #include "exec/exec-all.h" 2561766fe9SRichard Henderson #include "tcg-op.h" 2661766fe9SRichard Henderson #include "exec/cpu_ldst.h" 2761766fe9SRichard Henderson #include "exec/helper-proto.h" 2861766fe9SRichard Henderson #include "exec/helper-gen.h" 29869051eaSRichard Henderson #include "exec/translator.h" 3061766fe9SRichard Henderson #include "trace-tcg.h" 3161766fe9SRichard Henderson #include "exec/log.h" 3261766fe9SRichard Henderson 33eaa3783bSRichard Henderson /* Since we have a distinction between register size and address size, 34eaa3783bSRichard Henderson we need to redefine all of these. */ 35eaa3783bSRichard Henderson 36eaa3783bSRichard Henderson #undef TCGv 37eaa3783bSRichard Henderson #undef tcg_temp_new 38eaa3783bSRichard Henderson #undef tcg_global_reg_new 39eaa3783bSRichard Henderson #undef tcg_global_mem_new 40eaa3783bSRichard Henderson #undef tcg_temp_local_new 41eaa3783bSRichard Henderson #undef tcg_temp_free 42eaa3783bSRichard Henderson 43eaa3783bSRichard Henderson #if TARGET_LONG_BITS == 64 44eaa3783bSRichard Henderson #define TCGv_tl TCGv_i64 45eaa3783bSRichard Henderson #define tcg_temp_new_tl tcg_temp_new_i64 46eaa3783bSRichard Henderson #define tcg_temp_free_tl tcg_temp_free_i64 47eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64 48eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl tcg_gen_mov_i64 49eaa3783bSRichard Henderson #else 50eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl tcg_gen_extu_i32_i64 51eaa3783bSRichard Henderson #endif 52eaa3783bSRichard Henderson #else 53eaa3783bSRichard Henderson #define TCGv_tl TCGv_i32 54eaa3783bSRichard Henderson #define tcg_temp_new_tl tcg_temp_new_i32 55eaa3783bSRichard Henderson #define tcg_temp_free_tl tcg_temp_free_i32 56eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl tcg_gen_mov_i32 57eaa3783bSRichard Henderson #endif 58eaa3783bSRichard Henderson 59eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64 60eaa3783bSRichard Henderson #define TCGv_reg TCGv_i64 61eaa3783bSRichard Henderson 62eaa3783bSRichard Henderson #define tcg_temp_new tcg_temp_new_i64 63eaa3783bSRichard Henderson #define tcg_global_reg_new tcg_global_reg_new_i64 64eaa3783bSRichard Henderson #define tcg_global_mem_new tcg_global_mem_new_i64 65eaa3783bSRichard Henderson #define tcg_temp_local_new tcg_temp_local_new_i64 66eaa3783bSRichard Henderson #define tcg_temp_free tcg_temp_free_i64 67eaa3783bSRichard Henderson 68eaa3783bSRichard Henderson #define tcg_gen_movi_reg tcg_gen_movi_i64 69eaa3783bSRichard Henderson #define tcg_gen_mov_reg tcg_gen_mov_i64 70eaa3783bSRichard Henderson #define tcg_gen_ld8u_reg tcg_gen_ld8u_i64 71eaa3783bSRichard Henderson #define tcg_gen_ld8s_reg tcg_gen_ld8s_i64 72eaa3783bSRichard Henderson #define tcg_gen_ld16u_reg tcg_gen_ld16u_i64 73eaa3783bSRichard Henderson #define tcg_gen_ld16s_reg tcg_gen_ld16s_i64 74eaa3783bSRichard Henderson #define tcg_gen_ld32u_reg tcg_gen_ld32u_i64 75eaa3783bSRichard Henderson #define tcg_gen_ld32s_reg tcg_gen_ld32s_i64 76eaa3783bSRichard Henderson #define tcg_gen_ld_reg tcg_gen_ld_i64 77eaa3783bSRichard Henderson #define tcg_gen_st8_reg tcg_gen_st8_i64 78eaa3783bSRichard Henderson #define tcg_gen_st16_reg tcg_gen_st16_i64 79eaa3783bSRichard Henderson #define tcg_gen_st32_reg tcg_gen_st32_i64 80eaa3783bSRichard Henderson #define tcg_gen_st_reg tcg_gen_st_i64 81eaa3783bSRichard Henderson #define tcg_gen_add_reg tcg_gen_add_i64 82eaa3783bSRichard Henderson #define tcg_gen_addi_reg tcg_gen_addi_i64 83eaa3783bSRichard Henderson #define tcg_gen_sub_reg tcg_gen_sub_i64 84eaa3783bSRichard Henderson #define tcg_gen_neg_reg tcg_gen_neg_i64 85eaa3783bSRichard Henderson #define tcg_gen_subfi_reg tcg_gen_subfi_i64 86eaa3783bSRichard Henderson #define tcg_gen_subi_reg tcg_gen_subi_i64 87eaa3783bSRichard Henderson #define tcg_gen_and_reg tcg_gen_and_i64 88eaa3783bSRichard Henderson #define tcg_gen_andi_reg tcg_gen_andi_i64 89eaa3783bSRichard Henderson #define tcg_gen_or_reg tcg_gen_or_i64 90eaa3783bSRichard Henderson #define tcg_gen_ori_reg tcg_gen_ori_i64 91eaa3783bSRichard Henderson #define tcg_gen_xor_reg tcg_gen_xor_i64 92eaa3783bSRichard Henderson #define tcg_gen_xori_reg tcg_gen_xori_i64 93eaa3783bSRichard Henderson #define tcg_gen_not_reg tcg_gen_not_i64 94eaa3783bSRichard Henderson #define tcg_gen_shl_reg tcg_gen_shl_i64 95eaa3783bSRichard Henderson #define tcg_gen_shli_reg tcg_gen_shli_i64 96eaa3783bSRichard Henderson #define tcg_gen_shr_reg tcg_gen_shr_i64 97eaa3783bSRichard Henderson #define tcg_gen_shri_reg tcg_gen_shri_i64 98eaa3783bSRichard Henderson #define tcg_gen_sar_reg tcg_gen_sar_i64 99eaa3783bSRichard Henderson #define tcg_gen_sari_reg tcg_gen_sari_i64 100eaa3783bSRichard Henderson #define tcg_gen_brcond_reg tcg_gen_brcond_i64 101eaa3783bSRichard Henderson #define tcg_gen_brcondi_reg tcg_gen_brcondi_i64 102eaa3783bSRichard Henderson #define tcg_gen_setcond_reg tcg_gen_setcond_i64 103eaa3783bSRichard Henderson #define tcg_gen_setcondi_reg tcg_gen_setcondi_i64 104eaa3783bSRichard Henderson #define tcg_gen_mul_reg tcg_gen_mul_i64 105eaa3783bSRichard Henderson #define tcg_gen_muli_reg tcg_gen_muli_i64 106eaa3783bSRichard Henderson #define tcg_gen_div_reg tcg_gen_div_i64 107eaa3783bSRichard Henderson #define tcg_gen_rem_reg tcg_gen_rem_i64 108eaa3783bSRichard Henderson #define tcg_gen_divu_reg tcg_gen_divu_i64 109eaa3783bSRichard Henderson #define tcg_gen_remu_reg tcg_gen_remu_i64 110eaa3783bSRichard Henderson #define tcg_gen_discard_reg tcg_gen_discard_i64 111eaa3783bSRichard Henderson #define tcg_gen_trunc_reg_i32 tcg_gen_extrl_i64_i32 112eaa3783bSRichard Henderson #define tcg_gen_trunc_i64_reg tcg_gen_mov_i64 113eaa3783bSRichard Henderson #define tcg_gen_extu_i32_reg tcg_gen_extu_i32_i64 114eaa3783bSRichard Henderson #define tcg_gen_ext_i32_reg tcg_gen_ext_i32_i64 115eaa3783bSRichard Henderson #define tcg_gen_extu_reg_i64 tcg_gen_mov_i64 116eaa3783bSRichard Henderson #define tcg_gen_ext_reg_i64 tcg_gen_mov_i64 117eaa3783bSRichard Henderson #define tcg_gen_ext8u_reg tcg_gen_ext8u_i64 118eaa3783bSRichard Henderson #define tcg_gen_ext8s_reg tcg_gen_ext8s_i64 119eaa3783bSRichard Henderson #define tcg_gen_ext16u_reg tcg_gen_ext16u_i64 120eaa3783bSRichard Henderson #define tcg_gen_ext16s_reg tcg_gen_ext16s_i64 121eaa3783bSRichard Henderson #define tcg_gen_ext32u_reg tcg_gen_ext32u_i64 122eaa3783bSRichard Henderson #define tcg_gen_ext32s_reg tcg_gen_ext32s_i64 123eaa3783bSRichard Henderson #define tcg_gen_bswap16_reg tcg_gen_bswap16_i64 124eaa3783bSRichard Henderson #define tcg_gen_bswap32_reg tcg_gen_bswap32_i64 125eaa3783bSRichard Henderson #define tcg_gen_bswap64_reg tcg_gen_bswap64_i64 126eaa3783bSRichard Henderson #define tcg_gen_concat_reg_i64 tcg_gen_concat32_i64 127eaa3783bSRichard Henderson #define tcg_gen_andc_reg tcg_gen_andc_i64 128eaa3783bSRichard Henderson #define tcg_gen_eqv_reg tcg_gen_eqv_i64 129eaa3783bSRichard Henderson #define tcg_gen_nand_reg tcg_gen_nand_i64 130eaa3783bSRichard Henderson #define tcg_gen_nor_reg tcg_gen_nor_i64 131eaa3783bSRichard Henderson #define tcg_gen_orc_reg tcg_gen_orc_i64 132eaa3783bSRichard Henderson #define tcg_gen_clz_reg tcg_gen_clz_i64 133eaa3783bSRichard Henderson #define tcg_gen_ctz_reg tcg_gen_ctz_i64 134eaa3783bSRichard Henderson #define tcg_gen_clzi_reg tcg_gen_clzi_i64 135eaa3783bSRichard Henderson #define tcg_gen_ctzi_reg tcg_gen_ctzi_i64 136eaa3783bSRichard Henderson #define tcg_gen_clrsb_reg tcg_gen_clrsb_i64 137eaa3783bSRichard Henderson #define tcg_gen_ctpop_reg tcg_gen_ctpop_i64 138eaa3783bSRichard Henderson #define tcg_gen_rotl_reg tcg_gen_rotl_i64 139eaa3783bSRichard Henderson #define tcg_gen_rotli_reg tcg_gen_rotli_i64 140eaa3783bSRichard Henderson #define tcg_gen_rotr_reg tcg_gen_rotr_i64 141eaa3783bSRichard Henderson #define tcg_gen_rotri_reg tcg_gen_rotri_i64 142eaa3783bSRichard Henderson #define tcg_gen_deposit_reg tcg_gen_deposit_i64 143eaa3783bSRichard Henderson #define tcg_gen_deposit_z_reg tcg_gen_deposit_z_i64 144eaa3783bSRichard Henderson #define tcg_gen_extract_reg tcg_gen_extract_i64 145eaa3783bSRichard Henderson #define tcg_gen_sextract_reg tcg_gen_sextract_i64 146eaa3783bSRichard Henderson #define tcg_const_reg tcg_const_i64 147eaa3783bSRichard Henderson #define tcg_const_local_reg tcg_const_local_i64 148eaa3783bSRichard Henderson #define tcg_gen_movcond_reg tcg_gen_movcond_i64 149eaa3783bSRichard Henderson #define tcg_gen_add2_reg tcg_gen_add2_i64 150eaa3783bSRichard Henderson #define tcg_gen_sub2_reg tcg_gen_sub2_i64 151eaa3783bSRichard Henderson #define tcg_gen_qemu_ld_reg tcg_gen_qemu_ld_i64 152eaa3783bSRichard Henderson #define tcg_gen_qemu_st_reg tcg_gen_qemu_st_i64 153eaa3783bSRichard Henderson #define tcg_gen_atomic_xchg_reg tcg_gen_atomic_xchg_i64 1545bfa8034SRichard Henderson #define tcg_gen_trunc_reg_ptr tcg_gen_trunc_i64_ptr 155eaa3783bSRichard Henderson #else 156eaa3783bSRichard Henderson #define TCGv_reg TCGv_i32 157eaa3783bSRichard Henderson #define tcg_temp_new tcg_temp_new_i32 158eaa3783bSRichard Henderson #define tcg_global_reg_new tcg_global_reg_new_i32 159eaa3783bSRichard Henderson #define tcg_global_mem_new tcg_global_mem_new_i32 160eaa3783bSRichard Henderson #define tcg_temp_local_new tcg_temp_local_new_i32 161eaa3783bSRichard Henderson #define tcg_temp_free tcg_temp_free_i32 162eaa3783bSRichard Henderson 163eaa3783bSRichard Henderson #define tcg_gen_movi_reg tcg_gen_movi_i32 164eaa3783bSRichard Henderson #define tcg_gen_mov_reg tcg_gen_mov_i32 165eaa3783bSRichard Henderson #define tcg_gen_ld8u_reg tcg_gen_ld8u_i32 166eaa3783bSRichard Henderson #define tcg_gen_ld8s_reg tcg_gen_ld8s_i32 167eaa3783bSRichard Henderson #define tcg_gen_ld16u_reg tcg_gen_ld16u_i32 168eaa3783bSRichard Henderson #define tcg_gen_ld16s_reg tcg_gen_ld16s_i32 169eaa3783bSRichard Henderson #define tcg_gen_ld32u_reg tcg_gen_ld_i32 170eaa3783bSRichard Henderson #define tcg_gen_ld32s_reg tcg_gen_ld_i32 171eaa3783bSRichard Henderson #define tcg_gen_ld_reg tcg_gen_ld_i32 172eaa3783bSRichard Henderson #define tcg_gen_st8_reg tcg_gen_st8_i32 173eaa3783bSRichard Henderson #define tcg_gen_st16_reg tcg_gen_st16_i32 174eaa3783bSRichard Henderson #define tcg_gen_st32_reg tcg_gen_st32_i32 175eaa3783bSRichard Henderson #define tcg_gen_st_reg tcg_gen_st_i32 176eaa3783bSRichard Henderson #define tcg_gen_add_reg tcg_gen_add_i32 177eaa3783bSRichard Henderson #define tcg_gen_addi_reg tcg_gen_addi_i32 178eaa3783bSRichard Henderson #define tcg_gen_sub_reg tcg_gen_sub_i32 179eaa3783bSRichard Henderson #define tcg_gen_neg_reg tcg_gen_neg_i32 180eaa3783bSRichard Henderson #define tcg_gen_subfi_reg tcg_gen_subfi_i32 181eaa3783bSRichard Henderson #define tcg_gen_subi_reg tcg_gen_subi_i32 182eaa3783bSRichard Henderson #define tcg_gen_and_reg tcg_gen_and_i32 183eaa3783bSRichard Henderson #define tcg_gen_andi_reg tcg_gen_andi_i32 184eaa3783bSRichard Henderson #define tcg_gen_or_reg tcg_gen_or_i32 185eaa3783bSRichard Henderson #define tcg_gen_ori_reg tcg_gen_ori_i32 186eaa3783bSRichard Henderson #define tcg_gen_xor_reg tcg_gen_xor_i32 187eaa3783bSRichard Henderson #define tcg_gen_xori_reg tcg_gen_xori_i32 188eaa3783bSRichard Henderson #define tcg_gen_not_reg tcg_gen_not_i32 189eaa3783bSRichard Henderson #define tcg_gen_shl_reg tcg_gen_shl_i32 190eaa3783bSRichard Henderson #define tcg_gen_shli_reg tcg_gen_shli_i32 191eaa3783bSRichard Henderson #define tcg_gen_shr_reg tcg_gen_shr_i32 192eaa3783bSRichard Henderson #define tcg_gen_shri_reg tcg_gen_shri_i32 193eaa3783bSRichard Henderson #define tcg_gen_sar_reg tcg_gen_sar_i32 194eaa3783bSRichard Henderson #define tcg_gen_sari_reg tcg_gen_sari_i32 195eaa3783bSRichard Henderson #define tcg_gen_brcond_reg tcg_gen_brcond_i32 196eaa3783bSRichard Henderson #define tcg_gen_brcondi_reg tcg_gen_brcondi_i32 197eaa3783bSRichard Henderson #define tcg_gen_setcond_reg tcg_gen_setcond_i32 198eaa3783bSRichard Henderson #define tcg_gen_setcondi_reg tcg_gen_setcondi_i32 199eaa3783bSRichard Henderson #define tcg_gen_mul_reg tcg_gen_mul_i32 200eaa3783bSRichard Henderson #define tcg_gen_muli_reg tcg_gen_muli_i32 201eaa3783bSRichard Henderson #define tcg_gen_div_reg tcg_gen_div_i32 202eaa3783bSRichard Henderson #define tcg_gen_rem_reg tcg_gen_rem_i32 203eaa3783bSRichard Henderson #define tcg_gen_divu_reg tcg_gen_divu_i32 204eaa3783bSRichard Henderson #define tcg_gen_remu_reg tcg_gen_remu_i32 205eaa3783bSRichard Henderson #define tcg_gen_discard_reg tcg_gen_discard_i32 206eaa3783bSRichard Henderson #define tcg_gen_trunc_reg_i32 tcg_gen_mov_i32 207eaa3783bSRichard Henderson #define tcg_gen_trunc_i64_reg tcg_gen_extrl_i64_i32 208eaa3783bSRichard Henderson #define tcg_gen_extu_i32_reg tcg_gen_mov_i32 209eaa3783bSRichard Henderson #define tcg_gen_ext_i32_reg tcg_gen_mov_i32 210eaa3783bSRichard Henderson #define tcg_gen_extu_reg_i64 tcg_gen_extu_i32_i64 211eaa3783bSRichard Henderson #define tcg_gen_ext_reg_i64 tcg_gen_ext_i32_i64 212eaa3783bSRichard Henderson #define tcg_gen_ext8u_reg tcg_gen_ext8u_i32 213eaa3783bSRichard Henderson #define tcg_gen_ext8s_reg tcg_gen_ext8s_i32 214eaa3783bSRichard Henderson #define tcg_gen_ext16u_reg tcg_gen_ext16u_i32 215eaa3783bSRichard Henderson #define tcg_gen_ext16s_reg tcg_gen_ext16s_i32 216eaa3783bSRichard Henderson #define tcg_gen_ext32u_reg tcg_gen_mov_i32 217eaa3783bSRichard Henderson #define tcg_gen_ext32s_reg tcg_gen_mov_i32 218eaa3783bSRichard Henderson #define tcg_gen_bswap16_reg tcg_gen_bswap16_i32 219eaa3783bSRichard Henderson #define tcg_gen_bswap32_reg tcg_gen_bswap32_i32 220eaa3783bSRichard Henderson #define tcg_gen_concat_reg_i64 tcg_gen_concat_i32_i64 221eaa3783bSRichard Henderson #define tcg_gen_andc_reg tcg_gen_andc_i32 222eaa3783bSRichard Henderson #define tcg_gen_eqv_reg tcg_gen_eqv_i32 223eaa3783bSRichard Henderson #define tcg_gen_nand_reg tcg_gen_nand_i32 224eaa3783bSRichard Henderson #define tcg_gen_nor_reg tcg_gen_nor_i32 225eaa3783bSRichard Henderson #define tcg_gen_orc_reg tcg_gen_orc_i32 226eaa3783bSRichard Henderson #define tcg_gen_clz_reg tcg_gen_clz_i32 227eaa3783bSRichard Henderson #define tcg_gen_ctz_reg tcg_gen_ctz_i32 228eaa3783bSRichard Henderson #define tcg_gen_clzi_reg tcg_gen_clzi_i32 229eaa3783bSRichard Henderson #define tcg_gen_ctzi_reg tcg_gen_ctzi_i32 230eaa3783bSRichard Henderson #define tcg_gen_clrsb_reg tcg_gen_clrsb_i32 231eaa3783bSRichard Henderson #define tcg_gen_ctpop_reg tcg_gen_ctpop_i32 232eaa3783bSRichard Henderson #define tcg_gen_rotl_reg tcg_gen_rotl_i32 233eaa3783bSRichard Henderson #define tcg_gen_rotli_reg tcg_gen_rotli_i32 234eaa3783bSRichard Henderson #define tcg_gen_rotr_reg tcg_gen_rotr_i32 235eaa3783bSRichard Henderson #define tcg_gen_rotri_reg tcg_gen_rotri_i32 236eaa3783bSRichard Henderson #define tcg_gen_deposit_reg tcg_gen_deposit_i32 237eaa3783bSRichard Henderson #define tcg_gen_deposit_z_reg tcg_gen_deposit_z_i32 238eaa3783bSRichard Henderson #define tcg_gen_extract_reg tcg_gen_extract_i32 239eaa3783bSRichard Henderson #define tcg_gen_sextract_reg tcg_gen_sextract_i32 240eaa3783bSRichard Henderson #define tcg_const_reg tcg_const_i32 241eaa3783bSRichard Henderson #define tcg_const_local_reg tcg_const_local_i32 242eaa3783bSRichard Henderson #define tcg_gen_movcond_reg tcg_gen_movcond_i32 243eaa3783bSRichard Henderson #define tcg_gen_add2_reg tcg_gen_add2_i32 244eaa3783bSRichard Henderson #define tcg_gen_sub2_reg tcg_gen_sub2_i32 245eaa3783bSRichard Henderson #define tcg_gen_qemu_ld_reg tcg_gen_qemu_ld_i32 246eaa3783bSRichard Henderson #define tcg_gen_qemu_st_reg tcg_gen_qemu_st_i32 247eaa3783bSRichard Henderson #define tcg_gen_atomic_xchg_reg tcg_gen_atomic_xchg_i32 2485bfa8034SRichard Henderson #define tcg_gen_trunc_reg_ptr tcg_gen_ext_i32_ptr 249eaa3783bSRichard Henderson #endif /* TARGET_REGISTER_BITS */ 250eaa3783bSRichard Henderson 25161766fe9SRichard Henderson typedef struct DisasCond { 25261766fe9SRichard Henderson TCGCond c; 253eaa3783bSRichard Henderson TCGv_reg a0, a1; 25461766fe9SRichard Henderson bool a0_is_n; 25561766fe9SRichard Henderson bool a1_is_0; 25661766fe9SRichard Henderson } DisasCond; 25761766fe9SRichard Henderson 25861766fe9SRichard Henderson typedef struct DisasContext { 259d01a3625SRichard Henderson DisasContextBase base; 26061766fe9SRichard Henderson CPUState *cs; 26161766fe9SRichard Henderson 262eaa3783bSRichard Henderson target_ureg iaoq_f; 263eaa3783bSRichard Henderson target_ureg iaoq_b; 264eaa3783bSRichard Henderson target_ureg iaoq_n; 265eaa3783bSRichard Henderson TCGv_reg iaoq_n_var; 26661766fe9SRichard Henderson 26786f8d05fSRichard Henderson int ntempr, ntempl; 2685eecd37aSRichard Henderson TCGv_reg tempr[8]; 26986f8d05fSRichard Henderson TCGv_tl templ[4]; 27061766fe9SRichard Henderson 27161766fe9SRichard Henderson DisasCond null_cond; 27261766fe9SRichard Henderson TCGLabel *null_lab; 27361766fe9SRichard Henderson 2741a19da0dSRichard Henderson uint32_t insn; 275494737b7SRichard Henderson uint32_t tb_flags; 2763d68ee7bSRichard Henderson int mmu_idx; 2773d68ee7bSRichard Henderson int privilege; 27861766fe9SRichard Henderson bool psw_n_nonzero; 27961766fe9SRichard Henderson } DisasContext; 28061766fe9SRichard Henderson 281e36f27efSRichard Henderson /* Note that ssm/rsm instructions number PSW_W and PSW_E differently. */ 282e36f27efSRichard Henderson static int expand_sm_imm(int val) 283e36f27efSRichard Henderson { 284e36f27efSRichard Henderson if (val & PSW_SM_E) { 285e36f27efSRichard Henderson val = (val & ~PSW_SM_E) | PSW_E; 286e36f27efSRichard Henderson } 287e36f27efSRichard Henderson if (val & PSW_SM_W) { 288e36f27efSRichard Henderson val = (val & ~PSW_SM_W) | PSW_W; 289e36f27efSRichard Henderson } 290e36f27efSRichard Henderson return val; 291e36f27efSRichard Henderson } 292e36f27efSRichard Henderson 293deee69a1SRichard Henderson /* Inverted space register indicates 0 means sr0 not inferred from base. */ 294deee69a1SRichard Henderson static int expand_sr3x(int val) 295deee69a1SRichard Henderson { 296deee69a1SRichard Henderson return ~val; 297deee69a1SRichard Henderson } 298deee69a1SRichard Henderson 2991cd012a5SRichard Henderson /* Convert the M:A bits within a memory insn to the tri-state value 3001cd012a5SRichard Henderson we use for the final M. */ 3011cd012a5SRichard Henderson static int ma_to_m(int val) 3021cd012a5SRichard Henderson { 3031cd012a5SRichard Henderson return val & 2 ? (val & 1 ? -1 : 1) : 0; 3041cd012a5SRichard Henderson } 3051cd012a5SRichard Henderson 306740038d7SRichard Henderson /* Convert the sign of the displacement to a pre or post-modify. */ 307740038d7SRichard Henderson static int pos_to_m(int val) 308740038d7SRichard Henderson { 309740038d7SRichard Henderson return val ? 1 : -1; 310740038d7SRichard Henderson } 311740038d7SRichard Henderson 312740038d7SRichard Henderson static int neg_to_m(int val) 313740038d7SRichard Henderson { 314740038d7SRichard Henderson return val ? -1 : 1; 315740038d7SRichard Henderson } 316740038d7SRichard Henderson 317740038d7SRichard Henderson /* Used for branch targets and fp memory ops. */ 31801afb7beSRichard Henderson static int expand_shl2(int val) 31901afb7beSRichard Henderson { 32001afb7beSRichard Henderson return val << 2; 32101afb7beSRichard Henderson } 32201afb7beSRichard Henderson 323740038d7SRichard Henderson /* Used for fp memory ops. */ 324740038d7SRichard Henderson static int expand_shl3(int val) 325740038d7SRichard Henderson { 326740038d7SRichard Henderson return val << 3; 327740038d7SRichard Henderson } 328740038d7SRichard Henderson 3290588e061SRichard Henderson /* Used for assemble_21. */ 3300588e061SRichard Henderson static int expand_shl11(int val) 3310588e061SRichard Henderson { 3320588e061SRichard Henderson return val << 11; 3330588e061SRichard Henderson } 3340588e061SRichard Henderson 33501afb7beSRichard Henderson 33640f9f908SRichard Henderson /* Include the auto-generated decoder. */ 33740f9f908SRichard Henderson #include "decode.inc.c" 33840f9f908SRichard Henderson 33961766fe9SRichard Henderson /* We are not using a goto_tb (for whatever reason), but have updated 34061766fe9SRichard Henderson the iaq (for whatever reason), so don't do it again on exit. */ 341869051eaSRichard Henderson #define DISAS_IAQ_N_UPDATED DISAS_TARGET_0 34261766fe9SRichard Henderson 34361766fe9SRichard Henderson /* We are exiting the TB, but have neither emitted a goto_tb, nor 34461766fe9SRichard Henderson updated the iaq for the next instruction to be executed. */ 345869051eaSRichard Henderson #define DISAS_IAQ_N_STALE DISAS_TARGET_1 34661766fe9SRichard Henderson 347e1b5a5edSRichard Henderson /* Similarly, but we want to return to the main loop immediately 348e1b5a5edSRichard Henderson to recognize unmasked interrupts. */ 349e1b5a5edSRichard Henderson #define DISAS_IAQ_N_STALE_EXIT DISAS_TARGET_2 350e1b5a5edSRichard Henderson 35161766fe9SRichard Henderson /* global register indexes */ 352eaa3783bSRichard Henderson static TCGv_reg cpu_gr[32]; 35333423472SRichard Henderson static TCGv_i64 cpu_sr[4]; 354494737b7SRichard Henderson static TCGv_i64 cpu_srH; 355eaa3783bSRichard Henderson static TCGv_reg cpu_iaoq_f; 356eaa3783bSRichard Henderson static TCGv_reg cpu_iaoq_b; 357c301f34eSRichard Henderson static TCGv_i64 cpu_iasq_f; 358c301f34eSRichard Henderson static TCGv_i64 cpu_iasq_b; 359eaa3783bSRichard Henderson static TCGv_reg cpu_sar; 360eaa3783bSRichard Henderson static TCGv_reg cpu_psw_n; 361eaa3783bSRichard Henderson static TCGv_reg cpu_psw_v; 362eaa3783bSRichard Henderson static TCGv_reg cpu_psw_cb; 363eaa3783bSRichard Henderson static TCGv_reg cpu_psw_cb_msb; 36461766fe9SRichard Henderson 36561766fe9SRichard Henderson #include "exec/gen-icount.h" 36661766fe9SRichard Henderson 36761766fe9SRichard Henderson void hppa_translate_init(void) 36861766fe9SRichard Henderson { 36961766fe9SRichard Henderson #define DEF_VAR(V) { &cpu_##V, #V, offsetof(CPUHPPAState, V) } 37061766fe9SRichard Henderson 371eaa3783bSRichard Henderson typedef struct { TCGv_reg *var; const char *name; int ofs; } GlobalVar; 37261766fe9SRichard Henderson static const GlobalVar vars[] = { 37335136a77SRichard Henderson { &cpu_sar, "sar", offsetof(CPUHPPAState, cr[CR_SAR]) }, 37461766fe9SRichard Henderson DEF_VAR(psw_n), 37561766fe9SRichard Henderson DEF_VAR(psw_v), 37661766fe9SRichard Henderson DEF_VAR(psw_cb), 37761766fe9SRichard Henderson DEF_VAR(psw_cb_msb), 37861766fe9SRichard Henderson DEF_VAR(iaoq_f), 37961766fe9SRichard Henderson DEF_VAR(iaoq_b), 38061766fe9SRichard Henderson }; 38161766fe9SRichard Henderson 38261766fe9SRichard Henderson #undef DEF_VAR 38361766fe9SRichard Henderson 38461766fe9SRichard Henderson /* Use the symbolic register names that match the disassembler. */ 38561766fe9SRichard Henderson static const char gr_names[32][4] = { 38661766fe9SRichard Henderson "r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7", 38761766fe9SRichard Henderson "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15", 38861766fe9SRichard Henderson "r16", "r17", "r18", "r19", "r20", "r21", "r22", "r23", 38961766fe9SRichard Henderson "r24", "r25", "r26", "r27", "r28", "r29", "r30", "r31" 39061766fe9SRichard Henderson }; 39133423472SRichard Henderson /* SR[4-7] are not global registers so that we can index them. */ 392494737b7SRichard Henderson static const char sr_names[5][4] = { 393494737b7SRichard Henderson "sr0", "sr1", "sr2", "sr3", "srH" 39433423472SRichard Henderson }; 39561766fe9SRichard Henderson 39661766fe9SRichard Henderson int i; 39761766fe9SRichard Henderson 398f764718dSRichard Henderson cpu_gr[0] = NULL; 39961766fe9SRichard Henderson for (i = 1; i < 32; i++) { 40061766fe9SRichard Henderson cpu_gr[i] = tcg_global_mem_new(cpu_env, 40161766fe9SRichard Henderson offsetof(CPUHPPAState, gr[i]), 40261766fe9SRichard Henderson gr_names[i]); 40361766fe9SRichard Henderson } 40433423472SRichard Henderson for (i = 0; i < 4; i++) { 40533423472SRichard Henderson cpu_sr[i] = tcg_global_mem_new_i64(cpu_env, 40633423472SRichard Henderson offsetof(CPUHPPAState, sr[i]), 40733423472SRichard Henderson sr_names[i]); 40833423472SRichard Henderson } 409494737b7SRichard Henderson cpu_srH = tcg_global_mem_new_i64(cpu_env, 410494737b7SRichard Henderson offsetof(CPUHPPAState, sr[4]), 411494737b7SRichard Henderson sr_names[4]); 41261766fe9SRichard Henderson 41361766fe9SRichard Henderson for (i = 0; i < ARRAY_SIZE(vars); ++i) { 41461766fe9SRichard Henderson const GlobalVar *v = &vars[i]; 41561766fe9SRichard Henderson *v->var = tcg_global_mem_new(cpu_env, v->ofs, v->name); 41661766fe9SRichard Henderson } 417c301f34eSRichard Henderson 418c301f34eSRichard Henderson cpu_iasq_f = tcg_global_mem_new_i64(cpu_env, 419c301f34eSRichard Henderson offsetof(CPUHPPAState, iasq_f), 420c301f34eSRichard Henderson "iasq_f"); 421c301f34eSRichard Henderson cpu_iasq_b = tcg_global_mem_new_i64(cpu_env, 422c301f34eSRichard Henderson offsetof(CPUHPPAState, iasq_b), 423c301f34eSRichard Henderson "iasq_b"); 42461766fe9SRichard Henderson } 42561766fe9SRichard Henderson 426129e9cc3SRichard Henderson static DisasCond cond_make_f(void) 427129e9cc3SRichard Henderson { 428f764718dSRichard Henderson return (DisasCond){ 429f764718dSRichard Henderson .c = TCG_COND_NEVER, 430f764718dSRichard Henderson .a0 = NULL, 431f764718dSRichard Henderson .a1 = NULL, 432f764718dSRichard Henderson }; 433129e9cc3SRichard Henderson } 434129e9cc3SRichard Henderson 435*df0232feSRichard Henderson static DisasCond cond_make_t(void) 436*df0232feSRichard Henderson { 437*df0232feSRichard Henderson return (DisasCond){ 438*df0232feSRichard Henderson .c = TCG_COND_ALWAYS, 439*df0232feSRichard Henderson .a0 = NULL, 440*df0232feSRichard Henderson .a1 = NULL, 441*df0232feSRichard Henderson }; 442*df0232feSRichard Henderson } 443*df0232feSRichard Henderson 444129e9cc3SRichard Henderson static DisasCond cond_make_n(void) 445129e9cc3SRichard Henderson { 446f764718dSRichard Henderson return (DisasCond){ 447f764718dSRichard Henderson .c = TCG_COND_NE, 448f764718dSRichard Henderson .a0 = cpu_psw_n, 449f764718dSRichard Henderson .a0_is_n = true, 450f764718dSRichard Henderson .a1 = NULL, 451f764718dSRichard Henderson .a1_is_0 = true 452f764718dSRichard Henderson }; 453129e9cc3SRichard Henderson } 454129e9cc3SRichard Henderson 455eaa3783bSRichard Henderson static DisasCond cond_make_0(TCGCond c, TCGv_reg a0) 456129e9cc3SRichard Henderson { 457f764718dSRichard Henderson DisasCond r = { .c = c, .a1 = NULL, .a1_is_0 = true }; 458129e9cc3SRichard Henderson 459129e9cc3SRichard Henderson assert (c != TCG_COND_NEVER && c != TCG_COND_ALWAYS); 460129e9cc3SRichard Henderson r.a0 = tcg_temp_new(); 461eaa3783bSRichard Henderson tcg_gen_mov_reg(r.a0, a0); 462129e9cc3SRichard Henderson 463129e9cc3SRichard Henderson return r; 464129e9cc3SRichard Henderson } 465129e9cc3SRichard Henderson 466eaa3783bSRichard Henderson static DisasCond cond_make(TCGCond c, TCGv_reg a0, TCGv_reg a1) 467129e9cc3SRichard Henderson { 468129e9cc3SRichard Henderson DisasCond r = { .c = c }; 469129e9cc3SRichard Henderson 470129e9cc3SRichard Henderson assert (c != TCG_COND_NEVER && c != TCG_COND_ALWAYS); 471129e9cc3SRichard Henderson r.a0 = tcg_temp_new(); 472eaa3783bSRichard Henderson tcg_gen_mov_reg(r.a0, a0); 473129e9cc3SRichard Henderson r.a1 = tcg_temp_new(); 474eaa3783bSRichard Henderson tcg_gen_mov_reg(r.a1, a1); 475129e9cc3SRichard Henderson 476129e9cc3SRichard Henderson return r; 477129e9cc3SRichard Henderson } 478129e9cc3SRichard Henderson 479129e9cc3SRichard Henderson static void cond_prep(DisasCond *cond) 480129e9cc3SRichard Henderson { 481129e9cc3SRichard Henderson if (cond->a1_is_0) { 482129e9cc3SRichard Henderson cond->a1_is_0 = false; 483eaa3783bSRichard Henderson cond->a1 = tcg_const_reg(0); 484129e9cc3SRichard Henderson } 485129e9cc3SRichard Henderson } 486129e9cc3SRichard Henderson 487129e9cc3SRichard Henderson static void cond_free(DisasCond *cond) 488129e9cc3SRichard Henderson { 489129e9cc3SRichard Henderson switch (cond->c) { 490129e9cc3SRichard Henderson default: 491129e9cc3SRichard Henderson if (!cond->a0_is_n) { 492129e9cc3SRichard Henderson tcg_temp_free(cond->a0); 493129e9cc3SRichard Henderson } 494129e9cc3SRichard Henderson if (!cond->a1_is_0) { 495129e9cc3SRichard Henderson tcg_temp_free(cond->a1); 496129e9cc3SRichard Henderson } 497129e9cc3SRichard Henderson cond->a0_is_n = false; 498129e9cc3SRichard Henderson cond->a1_is_0 = false; 499f764718dSRichard Henderson cond->a0 = NULL; 500f764718dSRichard Henderson cond->a1 = NULL; 501129e9cc3SRichard Henderson /* fallthru */ 502129e9cc3SRichard Henderson case TCG_COND_ALWAYS: 503129e9cc3SRichard Henderson cond->c = TCG_COND_NEVER; 504129e9cc3SRichard Henderson break; 505129e9cc3SRichard Henderson case TCG_COND_NEVER: 506129e9cc3SRichard Henderson break; 507129e9cc3SRichard Henderson } 508129e9cc3SRichard Henderson } 509129e9cc3SRichard Henderson 510eaa3783bSRichard Henderson static TCGv_reg get_temp(DisasContext *ctx) 51161766fe9SRichard Henderson { 51286f8d05fSRichard Henderson unsigned i = ctx->ntempr++; 51386f8d05fSRichard Henderson g_assert(i < ARRAY_SIZE(ctx->tempr)); 51486f8d05fSRichard Henderson return ctx->tempr[i] = tcg_temp_new(); 51561766fe9SRichard Henderson } 51661766fe9SRichard Henderson 51786f8d05fSRichard Henderson #ifndef CONFIG_USER_ONLY 51886f8d05fSRichard Henderson static TCGv_tl get_temp_tl(DisasContext *ctx) 51986f8d05fSRichard Henderson { 52086f8d05fSRichard Henderson unsigned i = ctx->ntempl++; 52186f8d05fSRichard Henderson g_assert(i < ARRAY_SIZE(ctx->templ)); 52286f8d05fSRichard Henderson return ctx->templ[i] = tcg_temp_new_tl(); 52386f8d05fSRichard Henderson } 52486f8d05fSRichard Henderson #endif 52586f8d05fSRichard Henderson 526eaa3783bSRichard Henderson static TCGv_reg load_const(DisasContext *ctx, target_sreg v) 52761766fe9SRichard Henderson { 528eaa3783bSRichard Henderson TCGv_reg t = get_temp(ctx); 529eaa3783bSRichard Henderson tcg_gen_movi_reg(t, v); 53061766fe9SRichard Henderson return t; 53161766fe9SRichard Henderson } 53261766fe9SRichard Henderson 533eaa3783bSRichard Henderson static TCGv_reg load_gpr(DisasContext *ctx, unsigned reg) 53461766fe9SRichard Henderson { 53561766fe9SRichard Henderson if (reg == 0) { 536eaa3783bSRichard Henderson TCGv_reg t = get_temp(ctx); 537eaa3783bSRichard Henderson tcg_gen_movi_reg(t, 0); 53861766fe9SRichard Henderson return t; 53961766fe9SRichard Henderson } else { 54061766fe9SRichard Henderson return cpu_gr[reg]; 54161766fe9SRichard Henderson } 54261766fe9SRichard Henderson } 54361766fe9SRichard Henderson 544eaa3783bSRichard Henderson static TCGv_reg dest_gpr(DisasContext *ctx, unsigned reg) 54561766fe9SRichard Henderson { 546129e9cc3SRichard Henderson if (reg == 0 || ctx->null_cond.c != TCG_COND_NEVER) { 54761766fe9SRichard Henderson return get_temp(ctx); 54861766fe9SRichard Henderson } else { 54961766fe9SRichard Henderson return cpu_gr[reg]; 55061766fe9SRichard Henderson } 55161766fe9SRichard Henderson } 55261766fe9SRichard Henderson 553eaa3783bSRichard Henderson static void save_or_nullify(DisasContext *ctx, TCGv_reg dest, TCGv_reg t) 554129e9cc3SRichard Henderson { 555129e9cc3SRichard Henderson if (ctx->null_cond.c != TCG_COND_NEVER) { 556129e9cc3SRichard Henderson cond_prep(&ctx->null_cond); 557eaa3783bSRichard Henderson tcg_gen_movcond_reg(ctx->null_cond.c, dest, ctx->null_cond.a0, 558129e9cc3SRichard Henderson ctx->null_cond.a1, dest, t); 559129e9cc3SRichard Henderson } else { 560eaa3783bSRichard Henderson tcg_gen_mov_reg(dest, t); 561129e9cc3SRichard Henderson } 562129e9cc3SRichard Henderson } 563129e9cc3SRichard Henderson 564eaa3783bSRichard Henderson static void save_gpr(DisasContext *ctx, unsigned reg, TCGv_reg t) 565129e9cc3SRichard Henderson { 566129e9cc3SRichard Henderson if (reg != 0) { 567129e9cc3SRichard Henderson save_or_nullify(ctx, cpu_gr[reg], t); 568129e9cc3SRichard Henderson } 569129e9cc3SRichard Henderson } 570129e9cc3SRichard Henderson 57196d6407fSRichard Henderson #ifdef HOST_WORDS_BIGENDIAN 57296d6407fSRichard Henderson # define HI_OFS 0 57396d6407fSRichard Henderson # define LO_OFS 4 57496d6407fSRichard Henderson #else 57596d6407fSRichard Henderson # define HI_OFS 4 57696d6407fSRichard Henderson # define LO_OFS 0 57796d6407fSRichard Henderson #endif 57896d6407fSRichard Henderson 57996d6407fSRichard Henderson static TCGv_i32 load_frw_i32(unsigned rt) 58096d6407fSRichard Henderson { 58196d6407fSRichard Henderson TCGv_i32 ret = tcg_temp_new_i32(); 58296d6407fSRichard Henderson tcg_gen_ld_i32(ret, cpu_env, 58396d6407fSRichard Henderson offsetof(CPUHPPAState, fr[rt & 31]) 58496d6407fSRichard Henderson + (rt & 32 ? LO_OFS : HI_OFS)); 58596d6407fSRichard Henderson return ret; 58696d6407fSRichard Henderson } 58796d6407fSRichard Henderson 588ebe9383cSRichard Henderson static TCGv_i32 load_frw0_i32(unsigned rt) 589ebe9383cSRichard Henderson { 590ebe9383cSRichard Henderson if (rt == 0) { 591ebe9383cSRichard Henderson return tcg_const_i32(0); 592ebe9383cSRichard Henderson } else { 593ebe9383cSRichard Henderson return load_frw_i32(rt); 594ebe9383cSRichard Henderson } 595ebe9383cSRichard Henderson } 596ebe9383cSRichard Henderson 597ebe9383cSRichard Henderson static TCGv_i64 load_frw0_i64(unsigned rt) 598ebe9383cSRichard Henderson { 599ebe9383cSRichard Henderson if (rt == 0) { 600ebe9383cSRichard Henderson return tcg_const_i64(0); 601ebe9383cSRichard Henderson } else { 602ebe9383cSRichard Henderson TCGv_i64 ret = tcg_temp_new_i64(); 603ebe9383cSRichard Henderson tcg_gen_ld32u_i64(ret, cpu_env, 604ebe9383cSRichard Henderson offsetof(CPUHPPAState, fr[rt & 31]) 605ebe9383cSRichard Henderson + (rt & 32 ? LO_OFS : HI_OFS)); 606ebe9383cSRichard Henderson return ret; 607ebe9383cSRichard Henderson } 608ebe9383cSRichard Henderson } 609ebe9383cSRichard Henderson 61096d6407fSRichard Henderson static void save_frw_i32(unsigned rt, TCGv_i32 val) 61196d6407fSRichard Henderson { 61296d6407fSRichard Henderson tcg_gen_st_i32(val, cpu_env, 61396d6407fSRichard Henderson offsetof(CPUHPPAState, fr[rt & 31]) 61496d6407fSRichard Henderson + (rt & 32 ? LO_OFS : HI_OFS)); 61596d6407fSRichard Henderson } 61696d6407fSRichard Henderson 61796d6407fSRichard Henderson #undef HI_OFS 61896d6407fSRichard Henderson #undef LO_OFS 61996d6407fSRichard Henderson 62096d6407fSRichard Henderson static TCGv_i64 load_frd(unsigned rt) 62196d6407fSRichard Henderson { 62296d6407fSRichard Henderson TCGv_i64 ret = tcg_temp_new_i64(); 62396d6407fSRichard Henderson tcg_gen_ld_i64(ret, cpu_env, offsetof(CPUHPPAState, fr[rt])); 62496d6407fSRichard Henderson return ret; 62596d6407fSRichard Henderson } 62696d6407fSRichard Henderson 627ebe9383cSRichard Henderson static TCGv_i64 load_frd0(unsigned rt) 628ebe9383cSRichard Henderson { 629ebe9383cSRichard Henderson if (rt == 0) { 630ebe9383cSRichard Henderson return tcg_const_i64(0); 631ebe9383cSRichard Henderson } else { 632ebe9383cSRichard Henderson return load_frd(rt); 633ebe9383cSRichard Henderson } 634ebe9383cSRichard Henderson } 635ebe9383cSRichard Henderson 63696d6407fSRichard Henderson static void save_frd(unsigned rt, TCGv_i64 val) 63796d6407fSRichard Henderson { 63896d6407fSRichard Henderson tcg_gen_st_i64(val, cpu_env, offsetof(CPUHPPAState, fr[rt])); 63996d6407fSRichard Henderson } 64096d6407fSRichard Henderson 64133423472SRichard Henderson static void load_spr(DisasContext *ctx, TCGv_i64 dest, unsigned reg) 64233423472SRichard Henderson { 64333423472SRichard Henderson #ifdef CONFIG_USER_ONLY 64433423472SRichard Henderson tcg_gen_movi_i64(dest, 0); 64533423472SRichard Henderson #else 64633423472SRichard Henderson if (reg < 4) { 64733423472SRichard Henderson tcg_gen_mov_i64(dest, cpu_sr[reg]); 648494737b7SRichard Henderson } else if (ctx->tb_flags & TB_FLAG_SR_SAME) { 649494737b7SRichard Henderson tcg_gen_mov_i64(dest, cpu_srH); 65033423472SRichard Henderson } else { 65133423472SRichard Henderson tcg_gen_ld_i64(dest, cpu_env, offsetof(CPUHPPAState, sr[reg])); 65233423472SRichard Henderson } 65333423472SRichard Henderson #endif 65433423472SRichard Henderson } 65533423472SRichard Henderson 656129e9cc3SRichard Henderson /* Skip over the implementation of an insn that has been nullified. 657129e9cc3SRichard Henderson Use this when the insn is too complex for a conditional move. */ 658129e9cc3SRichard Henderson static void nullify_over(DisasContext *ctx) 659129e9cc3SRichard Henderson { 660129e9cc3SRichard Henderson if (ctx->null_cond.c != TCG_COND_NEVER) { 661129e9cc3SRichard Henderson /* The always condition should have been handled in the main loop. */ 662129e9cc3SRichard Henderson assert(ctx->null_cond.c != TCG_COND_ALWAYS); 663129e9cc3SRichard Henderson 664129e9cc3SRichard Henderson ctx->null_lab = gen_new_label(); 665129e9cc3SRichard Henderson cond_prep(&ctx->null_cond); 666129e9cc3SRichard Henderson 667129e9cc3SRichard Henderson /* If we're using PSW[N], copy it to a temp because... */ 668129e9cc3SRichard Henderson if (ctx->null_cond.a0_is_n) { 669129e9cc3SRichard Henderson ctx->null_cond.a0_is_n = false; 670129e9cc3SRichard Henderson ctx->null_cond.a0 = tcg_temp_new(); 671eaa3783bSRichard Henderson tcg_gen_mov_reg(ctx->null_cond.a0, cpu_psw_n); 672129e9cc3SRichard Henderson } 673129e9cc3SRichard Henderson /* ... we clear it before branching over the implementation, 674129e9cc3SRichard Henderson so that (1) it's clear after nullifying this insn and 675129e9cc3SRichard Henderson (2) if this insn nullifies the next, PSW[N] is valid. */ 676129e9cc3SRichard Henderson if (ctx->psw_n_nonzero) { 677129e9cc3SRichard Henderson ctx->psw_n_nonzero = false; 678eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, 0); 679129e9cc3SRichard Henderson } 680129e9cc3SRichard Henderson 681eaa3783bSRichard Henderson tcg_gen_brcond_reg(ctx->null_cond.c, ctx->null_cond.a0, 682129e9cc3SRichard Henderson ctx->null_cond.a1, ctx->null_lab); 683129e9cc3SRichard Henderson cond_free(&ctx->null_cond); 684129e9cc3SRichard Henderson } 685129e9cc3SRichard Henderson } 686129e9cc3SRichard Henderson 687129e9cc3SRichard Henderson /* Save the current nullification state to PSW[N]. */ 688129e9cc3SRichard Henderson static void nullify_save(DisasContext *ctx) 689129e9cc3SRichard Henderson { 690129e9cc3SRichard Henderson if (ctx->null_cond.c == TCG_COND_NEVER) { 691129e9cc3SRichard Henderson if (ctx->psw_n_nonzero) { 692eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, 0); 693129e9cc3SRichard Henderson } 694129e9cc3SRichard Henderson return; 695129e9cc3SRichard Henderson } 696129e9cc3SRichard Henderson if (!ctx->null_cond.a0_is_n) { 697129e9cc3SRichard Henderson cond_prep(&ctx->null_cond); 698eaa3783bSRichard Henderson tcg_gen_setcond_reg(ctx->null_cond.c, cpu_psw_n, 699129e9cc3SRichard Henderson ctx->null_cond.a0, ctx->null_cond.a1); 700129e9cc3SRichard Henderson ctx->psw_n_nonzero = true; 701129e9cc3SRichard Henderson } 702129e9cc3SRichard Henderson cond_free(&ctx->null_cond); 703129e9cc3SRichard Henderson } 704129e9cc3SRichard Henderson 705129e9cc3SRichard Henderson /* Set a PSW[N] to X. The intention is that this is used immediately 706129e9cc3SRichard Henderson before a goto_tb/exit_tb, so that there is no fallthru path to other 707129e9cc3SRichard Henderson code within the TB. Therefore we do not update psw_n_nonzero. */ 708129e9cc3SRichard Henderson static void nullify_set(DisasContext *ctx, bool x) 709129e9cc3SRichard Henderson { 710129e9cc3SRichard Henderson if (ctx->psw_n_nonzero || x) { 711eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, x); 712129e9cc3SRichard Henderson } 713129e9cc3SRichard Henderson } 714129e9cc3SRichard Henderson 715129e9cc3SRichard Henderson /* Mark the end of an instruction that may have been nullified. 71640f9f908SRichard Henderson This is the pair to nullify_over. Always returns true so that 71740f9f908SRichard Henderson it may be tail-called from a translate function. */ 71831234768SRichard Henderson static bool nullify_end(DisasContext *ctx) 719129e9cc3SRichard Henderson { 720129e9cc3SRichard Henderson TCGLabel *null_lab = ctx->null_lab; 72131234768SRichard Henderson DisasJumpType status = ctx->base.is_jmp; 722129e9cc3SRichard Henderson 723f49b3537SRichard Henderson /* For NEXT, NORETURN, STALE, we can easily continue (or exit). 724f49b3537SRichard Henderson For UPDATED, we cannot update on the nullified path. */ 725f49b3537SRichard Henderson assert(status != DISAS_IAQ_N_UPDATED); 726f49b3537SRichard Henderson 727129e9cc3SRichard Henderson if (likely(null_lab == NULL)) { 728129e9cc3SRichard Henderson /* The current insn wasn't conditional or handled the condition 729129e9cc3SRichard Henderson applied to it without a branch, so the (new) setting of 730129e9cc3SRichard Henderson NULL_COND can be applied directly to the next insn. */ 73131234768SRichard Henderson return true; 732129e9cc3SRichard Henderson } 733129e9cc3SRichard Henderson ctx->null_lab = NULL; 734129e9cc3SRichard Henderson 735129e9cc3SRichard Henderson if (likely(ctx->null_cond.c == TCG_COND_NEVER)) { 736129e9cc3SRichard Henderson /* The next instruction will be unconditional, 737129e9cc3SRichard Henderson and NULL_COND already reflects that. */ 738129e9cc3SRichard Henderson gen_set_label(null_lab); 739129e9cc3SRichard Henderson } else { 740129e9cc3SRichard Henderson /* The insn that we just executed is itself nullifying the next 741129e9cc3SRichard Henderson instruction. Store the condition in the PSW[N] global. 742129e9cc3SRichard Henderson We asserted PSW[N] = 0 in nullify_over, so that after the 743129e9cc3SRichard Henderson label we have the proper value in place. */ 744129e9cc3SRichard Henderson nullify_save(ctx); 745129e9cc3SRichard Henderson gen_set_label(null_lab); 746129e9cc3SRichard Henderson ctx->null_cond = cond_make_n(); 747129e9cc3SRichard Henderson } 748869051eaSRichard Henderson if (status == DISAS_NORETURN) { 74931234768SRichard Henderson ctx->base.is_jmp = DISAS_NEXT; 750129e9cc3SRichard Henderson } 75131234768SRichard Henderson return true; 752129e9cc3SRichard Henderson } 753129e9cc3SRichard Henderson 754eaa3783bSRichard Henderson static void copy_iaoq_entry(TCGv_reg dest, target_ureg ival, TCGv_reg vval) 75561766fe9SRichard Henderson { 75661766fe9SRichard Henderson if (unlikely(ival == -1)) { 757eaa3783bSRichard Henderson tcg_gen_mov_reg(dest, vval); 75861766fe9SRichard Henderson } else { 759eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, ival); 76061766fe9SRichard Henderson } 76161766fe9SRichard Henderson } 76261766fe9SRichard Henderson 763eaa3783bSRichard Henderson static inline target_ureg iaoq_dest(DisasContext *ctx, target_sreg disp) 76461766fe9SRichard Henderson { 76561766fe9SRichard Henderson return ctx->iaoq_f + disp + 8; 76661766fe9SRichard Henderson } 76761766fe9SRichard Henderson 76861766fe9SRichard Henderson static void gen_excp_1(int exception) 76961766fe9SRichard Henderson { 77061766fe9SRichard Henderson TCGv_i32 t = tcg_const_i32(exception); 77161766fe9SRichard Henderson gen_helper_excp(cpu_env, t); 77261766fe9SRichard Henderson tcg_temp_free_i32(t); 77361766fe9SRichard Henderson } 77461766fe9SRichard Henderson 77531234768SRichard Henderson static void gen_excp(DisasContext *ctx, int exception) 77661766fe9SRichard Henderson { 77761766fe9SRichard Henderson copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_f, cpu_iaoq_f); 77861766fe9SRichard Henderson copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_b, cpu_iaoq_b); 779129e9cc3SRichard Henderson nullify_save(ctx); 78061766fe9SRichard Henderson gen_excp_1(exception); 78131234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 78261766fe9SRichard Henderson } 78361766fe9SRichard Henderson 78431234768SRichard Henderson static bool gen_excp_iir(DisasContext *ctx, int exc) 7851a19da0dSRichard Henderson { 78631234768SRichard Henderson TCGv_reg tmp; 78731234768SRichard Henderson 78831234768SRichard Henderson nullify_over(ctx); 78931234768SRichard Henderson tmp = tcg_const_reg(ctx->insn); 7901a19da0dSRichard Henderson tcg_gen_st_reg(tmp, cpu_env, offsetof(CPUHPPAState, cr[CR_IIR])); 7911a19da0dSRichard Henderson tcg_temp_free(tmp); 79231234768SRichard Henderson gen_excp(ctx, exc); 79331234768SRichard Henderson return nullify_end(ctx); 7941a19da0dSRichard Henderson } 7951a19da0dSRichard Henderson 79631234768SRichard Henderson static bool gen_illegal(DisasContext *ctx) 79761766fe9SRichard Henderson { 79831234768SRichard Henderson return gen_excp_iir(ctx, EXCP_ILL); 79961766fe9SRichard Henderson } 80061766fe9SRichard Henderson 80140f9f908SRichard Henderson #ifdef CONFIG_USER_ONLY 80240f9f908SRichard Henderson #define CHECK_MOST_PRIVILEGED(EXCP) \ 80340f9f908SRichard Henderson return gen_excp_iir(ctx, EXCP) 80440f9f908SRichard Henderson #else 805e1b5a5edSRichard Henderson #define CHECK_MOST_PRIVILEGED(EXCP) \ 806e1b5a5edSRichard Henderson do { \ 807e1b5a5edSRichard Henderson if (ctx->privilege != 0) { \ 80831234768SRichard Henderson return gen_excp_iir(ctx, EXCP); \ 809e1b5a5edSRichard Henderson } \ 810e1b5a5edSRichard Henderson } while (0) 81140f9f908SRichard Henderson #endif 812e1b5a5edSRichard Henderson 813eaa3783bSRichard Henderson static bool use_goto_tb(DisasContext *ctx, target_ureg dest) 81461766fe9SRichard Henderson { 81561766fe9SRichard Henderson /* Suppress goto_tb in the case of single-steping and IO. */ 81631234768SRichard Henderson if ((tb_cflags(ctx->base.tb) & CF_LAST_IO) 81731234768SRichard Henderson || ctx->base.singlestep_enabled) { 81861766fe9SRichard Henderson return false; 81961766fe9SRichard Henderson } 82061766fe9SRichard Henderson return true; 82161766fe9SRichard Henderson } 82261766fe9SRichard Henderson 823129e9cc3SRichard Henderson /* If the next insn is to be nullified, and it's on the same page, 824129e9cc3SRichard Henderson and we're not attempting to set a breakpoint on it, then we can 825129e9cc3SRichard Henderson totally skip the nullified insn. This avoids creating and 826129e9cc3SRichard Henderson executing a TB that merely branches to the next TB. */ 827129e9cc3SRichard Henderson static bool use_nullify_skip(DisasContext *ctx) 828129e9cc3SRichard Henderson { 829129e9cc3SRichard Henderson return (((ctx->iaoq_b ^ ctx->iaoq_f) & TARGET_PAGE_MASK) == 0 830129e9cc3SRichard Henderson && !cpu_breakpoint_test(ctx->cs, ctx->iaoq_b, BP_ANY)); 831129e9cc3SRichard Henderson } 832129e9cc3SRichard Henderson 83361766fe9SRichard Henderson static void gen_goto_tb(DisasContext *ctx, int which, 834eaa3783bSRichard Henderson target_ureg f, target_ureg b) 83561766fe9SRichard Henderson { 83661766fe9SRichard Henderson if (f != -1 && b != -1 && use_goto_tb(ctx, f)) { 83761766fe9SRichard Henderson tcg_gen_goto_tb(which); 838eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_iaoq_f, f); 839eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_iaoq_b, b); 84007ea28b4SRichard Henderson tcg_gen_exit_tb(ctx->base.tb, which); 84161766fe9SRichard Henderson } else { 84261766fe9SRichard Henderson copy_iaoq_entry(cpu_iaoq_f, f, cpu_iaoq_b); 84361766fe9SRichard Henderson copy_iaoq_entry(cpu_iaoq_b, b, ctx->iaoq_n_var); 844d01a3625SRichard Henderson if (ctx->base.singlestep_enabled) { 84561766fe9SRichard Henderson gen_excp_1(EXCP_DEBUG); 84661766fe9SRichard Henderson } else { 8477f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr(); 84861766fe9SRichard Henderson } 84961766fe9SRichard Henderson } 85061766fe9SRichard Henderson } 85161766fe9SRichard Henderson 852b2167459SRichard Henderson /* The parisc documentation describes only the general interpretation of 853b2167459SRichard Henderson the conditions, without describing their exact implementation. The 854b2167459SRichard Henderson interpretations do not stand up well when considering ADD,C and SUB,B. 855b2167459SRichard Henderson However, considering the Addition, Subtraction and Logical conditions 856b2167459SRichard Henderson as a whole it would appear that these relations are similar to what 857b2167459SRichard Henderson a traditional NZCV set of flags would produce. */ 858b2167459SRichard Henderson 859eaa3783bSRichard Henderson static DisasCond do_cond(unsigned cf, TCGv_reg res, 860eaa3783bSRichard Henderson TCGv_reg cb_msb, TCGv_reg sv) 861b2167459SRichard Henderson { 862b2167459SRichard Henderson DisasCond cond; 863eaa3783bSRichard Henderson TCGv_reg tmp; 864b2167459SRichard Henderson 865b2167459SRichard Henderson switch (cf >> 1) { 866b2167459SRichard Henderson case 0: /* Never / TR */ 867b2167459SRichard Henderson cond = cond_make_f(); 868b2167459SRichard Henderson break; 869b2167459SRichard Henderson case 1: /* = / <> (Z / !Z) */ 870b2167459SRichard Henderson cond = cond_make_0(TCG_COND_EQ, res); 871b2167459SRichard Henderson break; 872b2167459SRichard Henderson case 2: /* < / >= (N / !N) */ 873b2167459SRichard Henderson cond = cond_make_0(TCG_COND_LT, res); 874b2167459SRichard Henderson break; 875b2167459SRichard Henderson case 3: /* <= / > (N | Z / !N & !Z) */ 876b2167459SRichard Henderson cond = cond_make_0(TCG_COND_LE, res); 877b2167459SRichard Henderson break; 878b2167459SRichard Henderson case 4: /* NUV / UV (!C / C) */ 879b2167459SRichard Henderson cond = cond_make_0(TCG_COND_EQ, cb_msb); 880b2167459SRichard Henderson break; 881b2167459SRichard Henderson case 5: /* ZNV / VNZ (!C | Z / C & !Z) */ 882b2167459SRichard Henderson tmp = tcg_temp_new(); 883eaa3783bSRichard Henderson tcg_gen_neg_reg(tmp, cb_msb); 884eaa3783bSRichard Henderson tcg_gen_and_reg(tmp, tmp, res); 885b2167459SRichard Henderson cond = cond_make_0(TCG_COND_EQ, tmp); 886b2167459SRichard Henderson tcg_temp_free(tmp); 887b2167459SRichard Henderson break; 888b2167459SRichard Henderson case 6: /* SV / NSV (V / !V) */ 889b2167459SRichard Henderson cond = cond_make_0(TCG_COND_LT, sv); 890b2167459SRichard Henderson break; 891b2167459SRichard Henderson case 7: /* OD / EV */ 892b2167459SRichard Henderson tmp = tcg_temp_new(); 893eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, res, 1); 894b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, tmp); 895b2167459SRichard Henderson tcg_temp_free(tmp); 896b2167459SRichard Henderson break; 897b2167459SRichard Henderson default: 898b2167459SRichard Henderson g_assert_not_reached(); 899b2167459SRichard Henderson } 900b2167459SRichard Henderson if (cf & 1) { 901b2167459SRichard Henderson cond.c = tcg_invert_cond(cond.c); 902b2167459SRichard Henderson } 903b2167459SRichard Henderson 904b2167459SRichard Henderson return cond; 905b2167459SRichard Henderson } 906b2167459SRichard Henderson 907b2167459SRichard Henderson /* Similar, but for the special case of subtraction without borrow, we 908b2167459SRichard Henderson can use the inputs directly. This can allow other computation to be 909b2167459SRichard Henderson deleted as unused. */ 910b2167459SRichard Henderson 911eaa3783bSRichard Henderson static DisasCond do_sub_cond(unsigned cf, TCGv_reg res, 912eaa3783bSRichard Henderson TCGv_reg in1, TCGv_reg in2, TCGv_reg sv) 913b2167459SRichard Henderson { 914b2167459SRichard Henderson DisasCond cond; 915b2167459SRichard Henderson 916b2167459SRichard Henderson switch (cf >> 1) { 917b2167459SRichard Henderson case 1: /* = / <> */ 918b2167459SRichard Henderson cond = cond_make(TCG_COND_EQ, in1, in2); 919b2167459SRichard Henderson break; 920b2167459SRichard Henderson case 2: /* < / >= */ 921b2167459SRichard Henderson cond = cond_make(TCG_COND_LT, in1, in2); 922b2167459SRichard Henderson break; 923b2167459SRichard Henderson case 3: /* <= / > */ 924b2167459SRichard Henderson cond = cond_make(TCG_COND_LE, in1, in2); 925b2167459SRichard Henderson break; 926b2167459SRichard Henderson case 4: /* << / >>= */ 927b2167459SRichard Henderson cond = cond_make(TCG_COND_LTU, in1, in2); 928b2167459SRichard Henderson break; 929b2167459SRichard Henderson case 5: /* <<= / >> */ 930b2167459SRichard Henderson cond = cond_make(TCG_COND_LEU, in1, in2); 931b2167459SRichard Henderson break; 932b2167459SRichard Henderson default: 933b2167459SRichard Henderson return do_cond(cf, res, sv, sv); 934b2167459SRichard Henderson } 935b2167459SRichard Henderson if (cf & 1) { 936b2167459SRichard Henderson cond.c = tcg_invert_cond(cond.c); 937b2167459SRichard Henderson } 938b2167459SRichard Henderson 939b2167459SRichard Henderson return cond; 940b2167459SRichard Henderson } 941b2167459SRichard Henderson 942*df0232feSRichard Henderson /* 943*df0232feSRichard Henderson * Similar, but for logicals, where the carry and overflow bits are not 944*df0232feSRichard Henderson * computed, and use of them is undefined. 945*df0232feSRichard Henderson * 946*df0232feSRichard Henderson * Undefined or not, hardware does not trap. It seems reasonable to 947*df0232feSRichard Henderson * assume hardware treats cases c={4,5,6} as if C=0 & V=0, since that's 948*df0232feSRichard Henderson * how cases c={2,3} are treated. 949*df0232feSRichard Henderson */ 950b2167459SRichard Henderson 951eaa3783bSRichard Henderson static DisasCond do_log_cond(unsigned cf, TCGv_reg res) 952b2167459SRichard Henderson { 953*df0232feSRichard Henderson switch (cf) { 954*df0232feSRichard Henderson case 0: /* never */ 955*df0232feSRichard Henderson case 9: /* undef, C */ 956*df0232feSRichard Henderson case 11: /* undef, C & !Z */ 957*df0232feSRichard Henderson case 12: /* undef, V */ 958*df0232feSRichard Henderson return cond_make_f(); 959*df0232feSRichard Henderson 960*df0232feSRichard Henderson case 1: /* true */ 961*df0232feSRichard Henderson case 8: /* undef, !C */ 962*df0232feSRichard Henderson case 10: /* undef, !C | Z */ 963*df0232feSRichard Henderson case 13: /* undef, !V */ 964*df0232feSRichard Henderson return cond_make_t(); 965*df0232feSRichard Henderson 966*df0232feSRichard Henderson case 2: /* == */ 967*df0232feSRichard Henderson return cond_make_0(TCG_COND_EQ, res); 968*df0232feSRichard Henderson case 3: /* <> */ 969*df0232feSRichard Henderson return cond_make_0(TCG_COND_NE, res); 970*df0232feSRichard Henderson case 4: /* < */ 971*df0232feSRichard Henderson return cond_make_0(TCG_COND_LT, res); 972*df0232feSRichard Henderson case 5: /* >= */ 973*df0232feSRichard Henderson return cond_make_0(TCG_COND_GE, res); 974*df0232feSRichard Henderson case 6: /* <= */ 975*df0232feSRichard Henderson return cond_make_0(TCG_COND_LE, res); 976*df0232feSRichard Henderson case 7: /* > */ 977*df0232feSRichard Henderson return cond_make_0(TCG_COND_GT, res); 978*df0232feSRichard Henderson 979*df0232feSRichard Henderson case 14: /* OD */ 980*df0232feSRichard Henderson case 15: /* EV */ 981*df0232feSRichard Henderson return do_cond(cf, res, NULL, NULL); 982*df0232feSRichard Henderson 983*df0232feSRichard Henderson default: 984*df0232feSRichard Henderson g_assert_not_reached(); 985b2167459SRichard Henderson } 986b2167459SRichard Henderson } 987b2167459SRichard Henderson 98898cd9ca7SRichard Henderson /* Similar, but for shift/extract/deposit conditions. */ 98998cd9ca7SRichard Henderson 990eaa3783bSRichard Henderson static DisasCond do_sed_cond(unsigned orig, TCGv_reg res) 99198cd9ca7SRichard Henderson { 99298cd9ca7SRichard Henderson unsigned c, f; 99398cd9ca7SRichard Henderson 99498cd9ca7SRichard Henderson /* Convert the compressed condition codes to standard. 99598cd9ca7SRichard Henderson 0-2 are the same as logicals (nv,<,<=), while 3 is OD. 99698cd9ca7SRichard Henderson 4-7 are the reverse of 0-3. */ 99798cd9ca7SRichard Henderson c = orig & 3; 99898cd9ca7SRichard Henderson if (c == 3) { 99998cd9ca7SRichard Henderson c = 7; 100098cd9ca7SRichard Henderson } 100198cd9ca7SRichard Henderson f = (orig & 4) / 4; 100298cd9ca7SRichard Henderson 100398cd9ca7SRichard Henderson return do_log_cond(c * 2 + f, res); 100498cd9ca7SRichard Henderson } 100598cd9ca7SRichard Henderson 1006b2167459SRichard Henderson /* Similar, but for unit conditions. */ 1007b2167459SRichard Henderson 1008eaa3783bSRichard Henderson static DisasCond do_unit_cond(unsigned cf, TCGv_reg res, 1009eaa3783bSRichard Henderson TCGv_reg in1, TCGv_reg in2) 1010b2167459SRichard Henderson { 1011b2167459SRichard Henderson DisasCond cond; 1012eaa3783bSRichard Henderson TCGv_reg tmp, cb = NULL; 1013b2167459SRichard Henderson 1014b2167459SRichard Henderson if (cf & 8) { 1015b2167459SRichard Henderson /* Since we want to test lots of carry-out bits all at once, do not 1016b2167459SRichard Henderson * do our normal thing and compute carry-in of bit B+1 since that 1017b2167459SRichard Henderson * leaves us with carry bits spread across two words. 1018b2167459SRichard Henderson */ 1019b2167459SRichard Henderson cb = tcg_temp_new(); 1020b2167459SRichard Henderson tmp = tcg_temp_new(); 1021eaa3783bSRichard Henderson tcg_gen_or_reg(cb, in1, in2); 1022eaa3783bSRichard Henderson tcg_gen_and_reg(tmp, in1, in2); 1023eaa3783bSRichard Henderson tcg_gen_andc_reg(cb, cb, res); 1024eaa3783bSRichard Henderson tcg_gen_or_reg(cb, cb, tmp); 1025b2167459SRichard Henderson tcg_temp_free(tmp); 1026b2167459SRichard Henderson } 1027b2167459SRichard Henderson 1028b2167459SRichard Henderson switch (cf >> 1) { 1029b2167459SRichard Henderson case 0: /* never / TR */ 1030b2167459SRichard Henderson case 1: /* undefined */ 1031b2167459SRichard Henderson case 5: /* undefined */ 1032b2167459SRichard Henderson cond = cond_make_f(); 1033b2167459SRichard Henderson break; 1034b2167459SRichard Henderson 1035b2167459SRichard Henderson case 2: /* SBZ / NBZ */ 1036b2167459SRichard Henderson /* See hasless(v,1) from 1037b2167459SRichard Henderson * https://graphics.stanford.edu/~seander/bithacks.html#ZeroInWord 1038b2167459SRichard Henderson */ 1039b2167459SRichard Henderson tmp = tcg_temp_new(); 1040eaa3783bSRichard Henderson tcg_gen_subi_reg(tmp, res, 0x01010101u); 1041eaa3783bSRichard Henderson tcg_gen_andc_reg(tmp, tmp, res); 1042eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, tmp, 0x80808080u); 1043b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, tmp); 1044b2167459SRichard Henderson tcg_temp_free(tmp); 1045b2167459SRichard Henderson break; 1046b2167459SRichard Henderson 1047b2167459SRichard Henderson case 3: /* SHZ / NHZ */ 1048b2167459SRichard Henderson tmp = tcg_temp_new(); 1049eaa3783bSRichard Henderson tcg_gen_subi_reg(tmp, res, 0x00010001u); 1050eaa3783bSRichard Henderson tcg_gen_andc_reg(tmp, tmp, res); 1051eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, tmp, 0x80008000u); 1052b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, tmp); 1053b2167459SRichard Henderson tcg_temp_free(tmp); 1054b2167459SRichard Henderson break; 1055b2167459SRichard Henderson 1056b2167459SRichard Henderson case 4: /* SDC / NDC */ 1057eaa3783bSRichard Henderson tcg_gen_andi_reg(cb, cb, 0x88888888u); 1058b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, cb); 1059b2167459SRichard Henderson break; 1060b2167459SRichard Henderson 1061b2167459SRichard Henderson case 6: /* SBC / NBC */ 1062eaa3783bSRichard Henderson tcg_gen_andi_reg(cb, cb, 0x80808080u); 1063b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, cb); 1064b2167459SRichard Henderson break; 1065b2167459SRichard Henderson 1066b2167459SRichard Henderson case 7: /* SHC / NHC */ 1067eaa3783bSRichard Henderson tcg_gen_andi_reg(cb, cb, 0x80008000u); 1068b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, cb); 1069b2167459SRichard Henderson break; 1070b2167459SRichard Henderson 1071b2167459SRichard Henderson default: 1072b2167459SRichard Henderson g_assert_not_reached(); 1073b2167459SRichard Henderson } 1074b2167459SRichard Henderson if (cf & 8) { 1075b2167459SRichard Henderson tcg_temp_free(cb); 1076b2167459SRichard Henderson } 1077b2167459SRichard Henderson if (cf & 1) { 1078b2167459SRichard Henderson cond.c = tcg_invert_cond(cond.c); 1079b2167459SRichard Henderson } 1080b2167459SRichard Henderson 1081b2167459SRichard Henderson return cond; 1082b2167459SRichard Henderson } 1083b2167459SRichard Henderson 1084b2167459SRichard Henderson /* Compute signed overflow for addition. */ 1085eaa3783bSRichard Henderson static TCGv_reg do_add_sv(DisasContext *ctx, TCGv_reg res, 1086eaa3783bSRichard Henderson TCGv_reg in1, TCGv_reg in2) 1087b2167459SRichard Henderson { 1088eaa3783bSRichard Henderson TCGv_reg sv = get_temp(ctx); 1089eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 1090b2167459SRichard Henderson 1091eaa3783bSRichard Henderson tcg_gen_xor_reg(sv, res, in1); 1092eaa3783bSRichard Henderson tcg_gen_xor_reg(tmp, in1, in2); 1093eaa3783bSRichard Henderson tcg_gen_andc_reg(sv, sv, tmp); 1094b2167459SRichard Henderson tcg_temp_free(tmp); 1095b2167459SRichard Henderson 1096b2167459SRichard Henderson return sv; 1097b2167459SRichard Henderson } 1098b2167459SRichard Henderson 1099b2167459SRichard Henderson /* Compute signed overflow for subtraction. */ 1100eaa3783bSRichard Henderson static TCGv_reg do_sub_sv(DisasContext *ctx, TCGv_reg res, 1101eaa3783bSRichard Henderson TCGv_reg in1, TCGv_reg in2) 1102b2167459SRichard Henderson { 1103eaa3783bSRichard Henderson TCGv_reg sv = get_temp(ctx); 1104eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 1105b2167459SRichard Henderson 1106eaa3783bSRichard Henderson tcg_gen_xor_reg(sv, res, in1); 1107eaa3783bSRichard Henderson tcg_gen_xor_reg(tmp, in1, in2); 1108eaa3783bSRichard Henderson tcg_gen_and_reg(sv, sv, tmp); 1109b2167459SRichard Henderson tcg_temp_free(tmp); 1110b2167459SRichard Henderson 1111b2167459SRichard Henderson return sv; 1112b2167459SRichard Henderson } 1113b2167459SRichard Henderson 111431234768SRichard Henderson static void do_add(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1115eaa3783bSRichard Henderson TCGv_reg in2, unsigned shift, bool is_l, 1116eaa3783bSRichard Henderson bool is_tsv, bool is_tc, bool is_c, unsigned cf) 1117b2167459SRichard Henderson { 1118eaa3783bSRichard Henderson TCGv_reg dest, cb, cb_msb, sv, tmp; 1119b2167459SRichard Henderson unsigned c = cf >> 1; 1120b2167459SRichard Henderson DisasCond cond; 1121b2167459SRichard Henderson 1122b2167459SRichard Henderson dest = tcg_temp_new(); 1123f764718dSRichard Henderson cb = NULL; 1124f764718dSRichard Henderson cb_msb = NULL; 1125b2167459SRichard Henderson 1126b2167459SRichard Henderson if (shift) { 1127b2167459SRichard Henderson tmp = get_temp(ctx); 1128eaa3783bSRichard Henderson tcg_gen_shli_reg(tmp, in1, shift); 1129b2167459SRichard Henderson in1 = tmp; 1130b2167459SRichard Henderson } 1131b2167459SRichard Henderson 1132b2167459SRichard Henderson if (!is_l || c == 4 || c == 5) { 1133eaa3783bSRichard Henderson TCGv_reg zero = tcg_const_reg(0); 1134b2167459SRichard Henderson cb_msb = get_temp(ctx); 1135eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, in1, zero, in2, zero); 1136b2167459SRichard Henderson if (is_c) { 1137eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, dest, cb_msb, cpu_psw_cb_msb, zero); 1138b2167459SRichard Henderson } 1139b2167459SRichard Henderson tcg_temp_free(zero); 1140b2167459SRichard Henderson if (!is_l) { 1141b2167459SRichard Henderson cb = get_temp(ctx); 1142eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, in1, in2); 1143eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, dest); 1144b2167459SRichard Henderson } 1145b2167459SRichard Henderson } else { 1146eaa3783bSRichard Henderson tcg_gen_add_reg(dest, in1, in2); 1147b2167459SRichard Henderson if (is_c) { 1148eaa3783bSRichard Henderson tcg_gen_add_reg(dest, dest, cpu_psw_cb_msb); 1149b2167459SRichard Henderson } 1150b2167459SRichard Henderson } 1151b2167459SRichard Henderson 1152b2167459SRichard Henderson /* Compute signed overflow if required. */ 1153f764718dSRichard Henderson sv = NULL; 1154b2167459SRichard Henderson if (is_tsv || c == 6) { 1155b2167459SRichard Henderson sv = do_add_sv(ctx, dest, in1, in2); 1156b2167459SRichard Henderson if (is_tsv) { 1157b2167459SRichard Henderson /* ??? Need to include overflow from shift. */ 1158b2167459SRichard Henderson gen_helper_tsv(cpu_env, sv); 1159b2167459SRichard Henderson } 1160b2167459SRichard Henderson } 1161b2167459SRichard Henderson 1162b2167459SRichard Henderson /* Emit any conditional trap before any writeback. */ 1163b2167459SRichard Henderson cond = do_cond(cf, dest, cb_msb, sv); 1164b2167459SRichard Henderson if (is_tc) { 1165b2167459SRichard Henderson cond_prep(&cond); 1166b2167459SRichard Henderson tmp = tcg_temp_new(); 1167eaa3783bSRichard Henderson tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1); 1168b2167459SRichard Henderson gen_helper_tcond(cpu_env, tmp); 1169b2167459SRichard Henderson tcg_temp_free(tmp); 1170b2167459SRichard Henderson } 1171b2167459SRichard Henderson 1172b2167459SRichard Henderson /* Write back the result. */ 1173b2167459SRichard Henderson if (!is_l) { 1174b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb, cb); 1175b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb_msb, cb_msb); 1176b2167459SRichard Henderson } 1177b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1178b2167459SRichard Henderson tcg_temp_free(dest); 1179b2167459SRichard Henderson 1180b2167459SRichard Henderson /* Install the new nullification. */ 1181b2167459SRichard Henderson cond_free(&ctx->null_cond); 1182b2167459SRichard Henderson ctx->null_cond = cond; 1183b2167459SRichard Henderson } 1184b2167459SRichard Henderson 11850c982a28SRichard Henderson static bool do_add_reg(DisasContext *ctx, arg_rrr_cf_sh *a, 11860c982a28SRichard Henderson bool is_l, bool is_tsv, bool is_tc, bool is_c) 11870c982a28SRichard Henderson { 11880c982a28SRichard Henderson TCGv_reg tcg_r1, tcg_r2; 11890c982a28SRichard Henderson 11900c982a28SRichard Henderson if (a->cf) { 11910c982a28SRichard Henderson nullify_over(ctx); 11920c982a28SRichard Henderson } 11930c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 11940c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 11950c982a28SRichard Henderson do_add(ctx, a->t, tcg_r1, tcg_r2, a->sh, is_l, is_tsv, is_tc, is_c, a->cf); 11960c982a28SRichard Henderson return nullify_end(ctx); 11970c982a28SRichard Henderson } 11980c982a28SRichard Henderson 11990588e061SRichard Henderson static bool do_add_imm(DisasContext *ctx, arg_rri_cf *a, 12000588e061SRichard Henderson bool is_tsv, bool is_tc) 12010588e061SRichard Henderson { 12020588e061SRichard Henderson TCGv_reg tcg_im, tcg_r2; 12030588e061SRichard Henderson 12040588e061SRichard Henderson if (a->cf) { 12050588e061SRichard Henderson nullify_over(ctx); 12060588e061SRichard Henderson } 12070588e061SRichard Henderson tcg_im = load_const(ctx, a->i); 12080588e061SRichard Henderson tcg_r2 = load_gpr(ctx, a->r); 12090588e061SRichard Henderson do_add(ctx, a->t, tcg_im, tcg_r2, 0, 0, is_tsv, is_tc, 0, a->cf); 12100588e061SRichard Henderson return nullify_end(ctx); 12110588e061SRichard Henderson } 12120588e061SRichard Henderson 121331234768SRichard Henderson static void do_sub(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1214eaa3783bSRichard Henderson TCGv_reg in2, bool is_tsv, bool is_b, 1215eaa3783bSRichard Henderson bool is_tc, unsigned cf) 1216b2167459SRichard Henderson { 1217eaa3783bSRichard Henderson TCGv_reg dest, sv, cb, cb_msb, zero, tmp; 1218b2167459SRichard Henderson unsigned c = cf >> 1; 1219b2167459SRichard Henderson DisasCond cond; 1220b2167459SRichard Henderson 1221b2167459SRichard Henderson dest = tcg_temp_new(); 1222b2167459SRichard Henderson cb = tcg_temp_new(); 1223b2167459SRichard Henderson cb_msb = tcg_temp_new(); 1224b2167459SRichard Henderson 1225eaa3783bSRichard Henderson zero = tcg_const_reg(0); 1226b2167459SRichard Henderson if (is_b) { 1227b2167459SRichard Henderson /* DEST,C = IN1 + ~IN2 + C. */ 1228eaa3783bSRichard Henderson tcg_gen_not_reg(cb, in2); 1229eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, in1, zero, cpu_psw_cb_msb, zero); 1230eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, dest, cb_msb, cb, zero); 1231eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, in1); 1232eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, dest); 1233b2167459SRichard Henderson } else { 1234b2167459SRichard Henderson /* DEST,C = IN1 + ~IN2 + 1. We can produce the same result in fewer 1235b2167459SRichard Henderson operations by seeding the high word with 1 and subtracting. */ 1236eaa3783bSRichard Henderson tcg_gen_movi_reg(cb_msb, 1); 1237eaa3783bSRichard Henderson tcg_gen_sub2_reg(dest, cb_msb, in1, cb_msb, in2, zero); 1238eaa3783bSRichard Henderson tcg_gen_eqv_reg(cb, in1, in2); 1239eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, dest); 1240b2167459SRichard Henderson } 1241b2167459SRichard Henderson tcg_temp_free(zero); 1242b2167459SRichard Henderson 1243b2167459SRichard Henderson /* Compute signed overflow if required. */ 1244f764718dSRichard Henderson sv = NULL; 1245b2167459SRichard Henderson if (is_tsv || c == 6) { 1246b2167459SRichard Henderson sv = do_sub_sv(ctx, dest, in1, in2); 1247b2167459SRichard Henderson if (is_tsv) { 1248b2167459SRichard Henderson gen_helper_tsv(cpu_env, sv); 1249b2167459SRichard Henderson } 1250b2167459SRichard Henderson } 1251b2167459SRichard Henderson 1252b2167459SRichard Henderson /* Compute the condition. We cannot use the special case for borrow. */ 1253b2167459SRichard Henderson if (!is_b) { 1254b2167459SRichard Henderson cond = do_sub_cond(cf, dest, in1, in2, sv); 1255b2167459SRichard Henderson } else { 1256b2167459SRichard Henderson cond = do_cond(cf, dest, cb_msb, sv); 1257b2167459SRichard Henderson } 1258b2167459SRichard Henderson 1259b2167459SRichard Henderson /* Emit any conditional trap before any writeback. */ 1260b2167459SRichard Henderson if (is_tc) { 1261b2167459SRichard Henderson cond_prep(&cond); 1262b2167459SRichard Henderson tmp = tcg_temp_new(); 1263eaa3783bSRichard Henderson tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1); 1264b2167459SRichard Henderson gen_helper_tcond(cpu_env, tmp); 1265b2167459SRichard Henderson tcg_temp_free(tmp); 1266b2167459SRichard Henderson } 1267b2167459SRichard Henderson 1268b2167459SRichard Henderson /* Write back the result. */ 1269b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb, cb); 1270b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb_msb, cb_msb); 1271b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1272b2167459SRichard Henderson tcg_temp_free(dest); 1273b2167459SRichard Henderson 1274b2167459SRichard Henderson /* Install the new nullification. */ 1275b2167459SRichard Henderson cond_free(&ctx->null_cond); 1276b2167459SRichard Henderson ctx->null_cond = cond; 1277b2167459SRichard Henderson } 1278b2167459SRichard Henderson 12790c982a28SRichard Henderson static bool do_sub_reg(DisasContext *ctx, arg_rrr_cf *a, 12800c982a28SRichard Henderson bool is_tsv, bool is_b, bool is_tc) 12810c982a28SRichard Henderson { 12820c982a28SRichard Henderson TCGv_reg tcg_r1, tcg_r2; 12830c982a28SRichard Henderson 12840c982a28SRichard Henderson if (a->cf) { 12850c982a28SRichard Henderson nullify_over(ctx); 12860c982a28SRichard Henderson } 12870c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 12880c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 12890c982a28SRichard Henderson do_sub(ctx, a->t, tcg_r1, tcg_r2, is_tsv, is_b, is_tc, a->cf); 12900c982a28SRichard Henderson return nullify_end(ctx); 12910c982a28SRichard Henderson } 12920c982a28SRichard Henderson 12930588e061SRichard Henderson static bool do_sub_imm(DisasContext *ctx, arg_rri_cf *a, bool is_tsv) 12940588e061SRichard Henderson { 12950588e061SRichard Henderson TCGv_reg tcg_im, tcg_r2; 12960588e061SRichard Henderson 12970588e061SRichard Henderson if (a->cf) { 12980588e061SRichard Henderson nullify_over(ctx); 12990588e061SRichard Henderson } 13000588e061SRichard Henderson tcg_im = load_const(ctx, a->i); 13010588e061SRichard Henderson tcg_r2 = load_gpr(ctx, a->r); 13020588e061SRichard Henderson do_sub(ctx, a->t, tcg_im, tcg_r2, is_tsv, 0, 0, a->cf); 13030588e061SRichard Henderson return nullify_end(ctx); 13040588e061SRichard Henderson } 13050588e061SRichard Henderson 130631234768SRichard Henderson static void do_cmpclr(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1307eaa3783bSRichard Henderson TCGv_reg in2, unsigned cf) 1308b2167459SRichard Henderson { 1309eaa3783bSRichard Henderson TCGv_reg dest, sv; 1310b2167459SRichard Henderson DisasCond cond; 1311b2167459SRichard Henderson 1312b2167459SRichard Henderson dest = tcg_temp_new(); 1313eaa3783bSRichard Henderson tcg_gen_sub_reg(dest, in1, in2); 1314b2167459SRichard Henderson 1315b2167459SRichard Henderson /* Compute signed overflow if required. */ 1316f764718dSRichard Henderson sv = NULL; 1317b2167459SRichard Henderson if ((cf >> 1) == 6) { 1318b2167459SRichard Henderson sv = do_sub_sv(ctx, dest, in1, in2); 1319b2167459SRichard Henderson } 1320b2167459SRichard Henderson 1321b2167459SRichard Henderson /* Form the condition for the compare. */ 1322b2167459SRichard Henderson cond = do_sub_cond(cf, dest, in1, in2, sv); 1323b2167459SRichard Henderson 1324b2167459SRichard Henderson /* Clear. */ 1325eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 1326b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1327b2167459SRichard Henderson tcg_temp_free(dest); 1328b2167459SRichard Henderson 1329b2167459SRichard Henderson /* Install the new nullification. */ 1330b2167459SRichard Henderson cond_free(&ctx->null_cond); 1331b2167459SRichard Henderson ctx->null_cond = cond; 1332b2167459SRichard Henderson } 1333b2167459SRichard Henderson 133431234768SRichard Henderson static void do_log(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1335eaa3783bSRichard Henderson TCGv_reg in2, unsigned cf, 1336eaa3783bSRichard Henderson void (*fn)(TCGv_reg, TCGv_reg, TCGv_reg)) 1337b2167459SRichard Henderson { 1338eaa3783bSRichard Henderson TCGv_reg dest = dest_gpr(ctx, rt); 1339b2167459SRichard Henderson 1340b2167459SRichard Henderson /* Perform the operation, and writeback. */ 1341b2167459SRichard Henderson fn(dest, in1, in2); 1342b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1343b2167459SRichard Henderson 1344b2167459SRichard Henderson /* Install the new nullification. */ 1345b2167459SRichard Henderson cond_free(&ctx->null_cond); 1346b2167459SRichard Henderson if (cf) { 1347b2167459SRichard Henderson ctx->null_cond = do_log_cond(cf, dest); 1348b2167459SRichard Henderson } 1349b2167459SRichard Henderson } 1350b2167459SRichard Henderson 13510c982a28SRichard Henderson static bool do_log_reg(DisasContext *ctx, arg_rrr_cf *a, 13520c982a28SRichard Henderson void (*fn)(TCGv_reg, TCGv_reg, TCGv_reg)) 13530c982a28SRichard Henderson { 13540c982a28SRichard Henderson TCGv_reg tcg_r1, tcg_r2; 13550c982a28SRichard Henderson 13560c982a28SRichard Henderson if (a->cf) { 13570c982a28SRichard Henderson nullify_over(ctx); 13580c982a28SRichard Henderson } 13590c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 13600c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 13610c982a28SRichard Henderson do_log(ctx, a->t, tcg_r1, tcg_r2, a->cf, fn); 13620c982a28SRichard Henderson return nullify_end(ctx); 13630c982a28SRichard Henderson } 13640c982a28SRichard Henderson 136531234768SRichard Henderson static void do_unit(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1366eaa3783bSRichard Henderson TCGv_reg in2, unsigned cf, bool is_tc, 1367eaa3783bSRichard Henderson void (*fn)(TCGv_reg, TCGv_reg, TCGv_reg)) 1368b2167459SRichard Henderson { 1369eaa3783bSRichard Henderson TCGv_reg dest; 1370b2167459SRichard Henderson DisasCond cond; 1371b2167459SRichard Henderson 1372b2167459SRichard Henderson if (cf == 0) { 1373b2167459SRichard Henderson dest = dest_gpr(ctx, rt); 1374b2167459SRichard Henderson fn(dest, in1, in2); 1375b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1376b2167459SRichard Henderson cond_free(&ctx->null_cond); 1377b2167459SRichard Henderson } else { 1378b2167459SRichard Henderson dest = tcg_temp_new(); 1379b2167459SRichard Henderson fn(dest, in1, in2); 1380b2167459SRichard Henderson 1381b2167459SRichard Henderson cond = do_unit_cond(cf, dest, in1, in2); 1382b2167459SRichard Henderson 1383b2167459SRichard Henderson if (is_tc) { 1384eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 1385b2167459SRichard Henderson cond_prep(&cond); 1386eaa3783bSRichard Henderson tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1); 1387b2167459SRichard Henderson gen_helper_tcond(cpu_env, tmp); 1388b2167459SRichard Henderson tcg_temp_free(tmp); 1389b2167459SRichard Henderson } 1390b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1391b2167459SRichard Henderson 1392b2167459SRichard Henderson cond_free(&ctx->null_cond); 1393b2167459SRichard Henderson ctx->null_cond = cond; 1394b2167459SRichard Henderson } 1395b2167459SRichard Henderson } 1396b2167459SRichard Henderson 139786f8d05fSRichard Henderson #ifndef CONFIG_USER_ONLY 13988d6ae7fbSRichard Henderson /* The "normal" usage is SP >= 0, wherein SP == 0 selects the space 13998d6ae7fbSRichard Henderson from the top 2 bits of the base register. There are a few system 14008d6ae7fbSRichard Henderson instructions that have a 3-bit space specifier, for which SR0 is 14018d6ae7fbSRichard Henderson not special. To handle this, pass ~SP. */ 140286f8d05fSRichard Henderson static TCGv_i64 space_select(DisasContext *ctx, int sp, TCGv_reg base) 140386f8d05fSRichard Henderson { 140486f8d05fSRichard Henderson TCGv_ptr ptr; 140586f8d05fSRichard Henderson TCGv_reg tmp; 140686f8d05fSRichard Henderson TCGv_i64 spc; 140786f8d05fSRichard Henderson 140886f8d05fSRichard Henderson if (sp != 0) { 14098d6ae7fbSRichard Henderson if (sp < 0) { 14108d6ae7fbSRichard Henderson sp = ~sp; 14118d6ae7fbSRichard Henderson } 14128d6ae7fbSRichard Henderson spc = get_temp_tl(ctx); 14138d6ae7fbSRichard Henderson load_spr(ctx, spc, sp); 14148d6ae7fbSRichard Henderson return spc; 141586f8d05fSRichard Henderson } 1416494737b7SRichard Henderson if (ctx->tb_flags & TB_FLAG_SR_SAME) { 1417494737b7SRichard Henderson return cpu_srH; 1418494737b7SRichard Henderson } 141986f8d05fSRichard Henderson 142086f8d05fSRichard Henderson ptr = tcg_temp_new_ptr(); 142186f8d05fSRichard Henderson tmp = tcg_temp_new(); 142286f8d05fSRichard Henderson spc = get_temp_tl(ctx); 142386f8d05fSRichard Henderson 142486f8d05fSRichard Henderson tcg_gen_shri_reg(tmp, base, TARGET_REGISTER_BITS - 5); 142586f8d05fSRichard Henderson tcg_gen_andi_reg(tmp, tmp, 030); 142686f8d05fSRichard Henderson tcg_gen_trunc_reg_ptr(ptr, tmp); 142786f8d05fSRichard Henderson tcg_temp_free(tmp); 142886f8d05fSRichard Henderson 142986f8d05fSRichard Henderson tcg_gen_add_ptr(ptr, ptr, cpu_env); 143086f8d05fSRichard Henderson tcg_gen_ld_i64(spc, ptr, offsetof(CPUHPPAState, sr[4])); 143186f8d05fSRichard Henderson tcg_temp_free_ptr(ptr); 143286f8d05fSRichard Henderson 143386f8d05fSRichard Henderson return spc; 143486f8d05fSRichard Henderson } 143586f8d05fSRichard Henderson #endif 143686f8d05fSRichard Henderson 143786f8d05fSRichard Henderson static void form_gva(DisasContext *ctx, TCGv_tl *pgva, TCGv_reg *pofs, 143886f8d05fSRichard Henderson unsigned rb, unsigned rx, int scale, target_sreg disp, 143986f8d05fSRichard Henderson unsigned sp, int modify, bool is_phys) 144086f8d05fSRichard Henderson { 144186f8d05fSRichard Henderson TCGv_reg base = load_gpr(ctx, rb); 144286f8d05fSRichard Henderson TCGv_reg ofs; 144386f8d05fSRichard Henderson 144486f8d05fSRichard Henderson /* Note that RX is mutually exclusive with DISP. */ 144586f8d05fSRichard Henderson if (rx) { 144686f8d05fSRichard Henderson ofs = get_temp(ctx); 144786f8d05fSRichard Henderson tcg_gen_shli_reg(ofs, cpu_gr[rx], scale); 144886f8d05fSRichard Henderson tcg_gen_add_reg(ofs, ofs, base); 144986f8d05fSRichard Henderson } else if (disp || modify) { 145086f8d05fSRichard Henderson ofs = get_temp(ctx); 145186f8d05fSRichard Henderson tcg_gen_addi_reg(ofs, base, disp); 145286f8d05fSRichard Henderson } else { 145386f8d05fSRichard Henderson ofs = base; 145486f8d05fSRichard Henderson } 145586f8d05fSRichard Henderson 145686f8d05fSRichard Henderson *pofs = ofs; 145786f8d05fSRichard Henderson #ifdef CONFIG_USER_ONLY 145886f8d05fSRichard Henderson *pgva = (modify <= 0 ? ofs : base); 145986f8d05fSRichard Henderson #else 146086f8d05fSRichard Henderson TCGv_tl addr = get_temp_tl(ctx); 146186f8d05fSRichard Henderson tcg_gen_extu_reg_tl(addr, modify <= 0 ? ofs : base); 1462494737b7SRichard Henderson if (ctx->tb_flags & PSW_W) { 146386f8d05fSRichard Henderson tcg_gen_andi_tl(addr, addr, 0x3fffffffffffffffull); 146486f8d05fSRichard Henderson } 146586f8d05fSRichard Henderson if (!is_phys) { 146686f8d05fSRichard Henderson tcg_gen_or_tl(addr, addr, space_select(ctx, sp, base)); 146786f8d05fSRichard Henderson } 146886f8d05fSRichard Henderson *pgva = addr; 146986f8d05fSRichard Henderson #endif 147086f8d05fSRichard Henderson } 147186f8d05fSRichard Henderson 147296d6407fSRichard Henderson /* Emit a memory load. The modify parameter should be 147396d6407fSRichard Henderson * < 0 for pre-modify, 147496d6407fSRichard Henderson * > 0 for post-modify, 147596d6407fSRichard Henderson * = 0 for no base register update. 147696d6407fSRichard Henderson */ 147796d6407fSRichard Henderson static void do_load_32(DisasContext *ctx, TCGv_i32 dest, unsigned rb, 1478eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 147986f8d05fSRichard Henderson unsigned sp, int modify, TCGMemOp mop) 148096d6407fSRichard Henderson { 148186f8d05fSRichard Henderson TCGv_reg ofs; 148286f8d05fSRichard Henderson TCGv_tl addr; 148396d6407fSRichard Henderson 148496d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 148596d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 148696d6407fSRichard Henderson 148786f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 148886f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 148986f8d05fSRichard Henderson tcg_gen_qemu_ld_reg(dest, addr, ctx->mmu_idx, mop); 149086f8d05fSRichard Henderson if (modify) { 149186f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 149296d6407fSRichard Henderson } 149396d6407fSRichard Henderson } 149496d6407fSRichard Henderson 149596d6407fSRichard Henderson static void do_load_64(DisasContext *ctx, TCGv_i64 dest, unsigned rb, 1496eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 149786f8d05fSRichard Henderson unsigned sp, int modify, TCGMemOp mop) 149896d6407fSRichard Henderson { 149986f8d05fSRichard Henderson TCGv_reg ofs; 150086f8d05fSRichard Henderson TCGv_tl addr; 150196d6407fSRichard Henderson 150296d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 150396d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 150496d6407fSRichard Henderson 150586f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 150686f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 15073d68ee7bSRichard Henderson tcg_gen_qemu_ld_i64(dest, addr, ctx->mmu_idx, mop); 150886f8d05fSRichard Henderson if (modify) { 150986f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 151096d6407fSRichard Henderson } 151196d6407fSRichard Henderson } 151296d6407fSRichard Henderson 151396d6407fSRichard Henderson static void do_store_32(DisasContext *ctx, TCGv_i32 src, unsigned rb, 1514eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 151586f8d05fSRichard Henderson unsigned sp, int modify, TCGMemOp mop) 151696d6407fSRichard Henderson { 151786f8d05fSRichard Henderson TCGv_reg ofs; 151886f8d05fSRichard Henderson TCGv_tl addr; 151996d6407fSRichard Henderson 152096d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 152196d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 152296d6407fSRichard Henderson 152386f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 152486f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 152586f8d05fSRichard Henderson tcg_gen_qemu_st_i32(src, addr, ctx->mmu_idx, mop); 152686f8d05fSRichard Henderson if (modify) { 152786f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 152896d6407fSRichard Henderson } 152996d6407fSRichard Henderson } 153096d6407fSRichard Henderson 153196d6407fSRichard Henderson static void do_store_64(DisasContext *ctx, TCGv_i64 src, unsigned rb, 1532eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 153386f8d05fSRichard Henderson unsigned sp, int modify, TCGMemOp mop) 153496d6407fSRichard Henderson { 153586f8d05fSRichard Henderson TCGv_reg ofs; 153686f8d05fSRichard Henderson TCGv_tl addr; 153796d6407fSRichard Henderson 153896d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 153996d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 154096d6407fSRichard Henderson 154186f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 154286f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 154386f8d05fSRichard Henderson tcg_gen_qemu_st_i64(src, addr, ctx->mmu_idx, mop); 154486f8d05fSRichard Henderson if (modify) { 154586f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 154696d6407fSRichard Henderson } 154796d6407fSRichard Henderson } 154896d6407fSRichard Henderson 1549eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64 1550eaa3783bSRichard Henderson #define do_load_reg do_load_64 1551eaa3783bSRichard Henderson #define do_store_reg do_store_64 155296d6407fSRichard Henderson #else 1553eaa3783bSRichard Henderson #define do_load_reg do_load_32 1554eaa3783bSRichard Henderson #define do_store_reg do_store_32 155596d6407fSRichard Henderson #endif 155696d6407fSRichard Henderson 15571cd012a5SRichard Henderson static bool do_load(DisasContext *ctx, unsigned rt, unsigned rb, 1558eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 155986f8d05fSRichard Henderson unsigned sp, int modify, TCGMemOp mop) 156096d6407fSRichard Henderson { 1561eaa3783bSRichard Henderson TCGv_reg dest; 156296d6407fSRichard Henderson 156396d6407fSRichard Henderson nullify_over(ctx); 156496d6407fSRichard Henderson 156596d6407fSRichard Henderson if (modify == 0) { 156696d6407fSRichard Henderson /* No base register update. */ 156796d6407fSRichard Henderson dest = dest_gpr(ctx, rt); 156896d6407fSRichard Henderson } else { 156996d6407fSRichard Henderson /* Make sure if RT == RB, we see the result of the load. */ 157096d6407fSRichard Henderson dest = get_temp(ctx); 157196d6407fSRichard Henderson } 157286f8d05fSRichard Henderson do_load_reg(ctx, dest, rb, rx, scale, disp, sp, modify, mop); 157396d6407fSRichard Henderson save_gpr(ctx, rt, dest); 157496d6407fSRichard Henderson 15751cd012a5SRichard Henderson return nullify_end(ctx); 157696d6407fSRichard Henderson } 157796d6407fSRichard Henderson 1578740038d7SRichard Henderson static bool do_floadw(DisasContext *ctx, unsigned rt, unsigned rb, 1579eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 158086f8d05fSRichard Henderson unsigned sp, int modify) 158196d6407fSRichard Henderson { 158296d6407fSRichard Henderson TCGv_i32 tmp; 158396d6407fSRichard Henderson 158496d6407fSRichard Henderson nullify_over(ctx); 158596d6407fSRichard Henderson 158696d6407fSRichard Henderson tmp = tcg_temp_new_i32(); 158786f8d05fSRichard Henderson do_load_32(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUL); 158896d6407fSRichard Henderson save_frw_i32(rt, tmp); 158996d6407fSRichard Henderson tcg_temp_free_i32(tmp); 159096d6407fSRichard Henderson 159196d6407fSRichard Henderson if (rt == 0) { 159296d6407fSRichard Henderson gen_helper_loaded_fr0(cpu_env); 159396d6407fSRichard Henderson } 159496d6407fSRichard Henderson 1595740038d7SRichard Henderson return nullify_end(ctx); 159696d6407fSRichard Henderson } 159796d6407fSRichard Henderson 1598740038d7SRichard Henderson static bool trans_fldw(DisasContext *ctx, arg_ldst *a) 1599740038d7SRichard Henderson { 1600740038d7SRichard Henderson return do_floadw(ctx, a->t, a->b, a->x, a->scale ? 2 : 0, 1601740038d7SRichard Henderson a->disp, a->sp, a->m); 1602740038d7SRichard Henderson } 1603740038d7SRichard Henderson 1604740038d7SRichard Henderson static bool do_floadd(DisasContext *ctx, unsigned rt, unsigned rb, 1605eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 160686f8d05fSRichard Henderson unsigned sp, int modify) 160796d6407fSRichard Henderson { 160896d6407fSRichard Henderson TCGv_i64 tmp; 160996d6407fSRichard Henderson 161096d6407fSRichard Henderson nullify_over(ctx); 161196d6407fSRichard Henderson 161296d6407fSRichard Henderson tmp = tcg_temp_new_i64(); 161386f8d05fSRichard Henderson do_load_64(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEQ); 161496d6407fSRichard Henderson save_frd(rt, tmp); 161596d6407fSRichard Henderson tcg_temp_free_i64(tmp); 161696d6407fSRichard Henderson 161796d6407fSRichard Henderson if (rt == 0) { 161896d6407fSRichard Henderson gen_helper_loaded_fr0(cpu_env); 161996d6407fSRichard Henderson } 162096d6407fSRichard Henderson 1621740038d7SRichard Henderson return nullify_end(ctx); 1622740038d7SRichard Henderson } 1623740038d7SRichard Henderson 1624740038d7SRichard Henderson static bool trans_fldd(DisasContext *ctx, arg_ldst *a) 1625740038d7SRichard Henderson { 1626740038d7SRichard Henderson return do_floadd(ctx, a->t, a->b, a->x, a->scale ? 3 : 0, 1627740038d7SRichard Henderson a->disp, a->sp, a->m); 162896d6407fSRichard Henderson } 162996d6407fSRichard Henderson 16301cd012a5SRichard Henderson static bool do_store(DisasContext *ctx, unsigned rt, unsigned rb, 163186f8d05fSRichard Henderson target_sreg disp, unsigned sp, 163286f8d05fSRichard Henderson int modify, TCGMemOp mop) 163396d6407fSRichard Henderson { 163496d6407fSRichard Henderson nullify_over(ctx); 163586f8d05fSRichard Henderson do_store_reg(ctx, load_gpr(ctx, rt), rb, 0, 0, disp, sp, modify, mop); 16361cd012a5SRichard Henderson return nullify_end(ctx); 163796d6407fSRichard Henderson } 163896d6407fSRichard Henderson 1639740038d7SRichard Henderson static bool do_fstorew(DisasContext *ctx, unsigned rt, unsigned rb, 1640eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 164186f8d05fSRichard Henderson unsigned sp, int modify) 164296d6407fSRichard Henderson { 164396d6407fSRichard Henderson TCGv_i32 tmp; 164496d6407fSRichard Henderson 164596d6407fSRichard Henderson nullify_over(ctx); 164696d6407fSRichard Henderson 164796d6407fSRichard Henderson tmp = load_frw_i32(rt); 164886f8d05fSRichard Henderson do_store_32(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUL); 164996d6407fSRichard Henderson tcg_temp_free_i32(tmp); 165096d6407fSRichard Henderson 1651740038d7SRichard Henderson return nullify_end(ctx); 165296d6407fSRichard Henderson } 165396d6407fSRichard Henderson 1654740038d7SRichard Henderson static bool trans_fstw(DisasContext *ctx, arg_ldst *a) 1655740038d7SRichard Henderson { 1656740038d7SRichard Henderson return do_fstorew(ctx, a->t, a->b, a->x, a->scale ? 2 : 0, 1657740038d7SRichard Henderson a->disp, a->sp, a->m); 1658740038d7SRichard Henderson } 1659740038d7SRichard Henderson 1660740038d7SRichard Henderson static bool do_fstored(DisasContext *ctx, unsigned rt, unsigned rb, 1661eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 166286f8d05fSRichard Henderson unsigned sp, int modify) 166396d6407fSRichard Henderson { 166496d6407fSRichard Henderson TCGv_i64 tmp; 166596d6407fSRichard Henderson 166696d6407fSRichard Henderson nullify_over(ctx); 166796d6407fSRichard Henderson 166896d6407fSRichard Henderson tmp = load_frd(rt); 166986f8d05fSRichard Henderson do_store_64(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEQ); 167096d6407fSRichard Henderson tcg_temp_free_i64(tmp); 167196d6407fSRichard Henderson 1672740038d7SRichard Henderson return nullify_end(ctx); 1673740038d7SRichard Henderson } 1674740038d7SRichard Henderson 1675740038d7SRichard Henderson static bool trans_fstd(DisasContext *ctx, arg_ldst *a) 1676740038d7SRichard Henderson { 1677740038d7SRichard Henderson return do_fstored(ctx, a->t, a->b, a->x, a->scale ? 3 : 0, 1678740038d7SRichard Henderson a->disp, a->sp, a->m); 167996d6407fSRichard Henderson } 168096d6407fSRichard Henderson 16811ca74648SRichard Henderson static bool do_fop_wew(DisasContext *ctx, unsigned rt, unsigned ra, 1682ebe9383cSRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i32)) 1683ebe9383cSRichard Henderson { 1684ebe9383cSRichard Henderson TCGv_i32 tmp; 1685ebe9383cSRichard Henderson 1686ebe9383cSRichard Henderson nullify_over(ctx); 1687ebe9383cSRichard Henderson tmp = load_frw0_i32(ra); 1688ebe9383cSRichard Henderson 1689ebe9383cSRichard Henderson func(tmp, cpu_env, tmp); 1690ebe9383cSRichard Henderson 1691ebe9383cSRichard Henderson save_frw_i32(rt, tmp); 1692ebe9383cSRichard Henderson tcg_temp_free_i32(tmp); 16931ca74648SRichard Henderson return nullify_end(ctx); 1694ebe9383cSRichard Henderson } 1695ebe9383cSRichard Henderson 16961ca74648SRichard Henderson static bool do_fop_wed(DisasContext *ctx, unsigned rt, unsigned ra, 1697ebe9383cSRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i64)) 1698ebe9383cSRichard Henderson { 1699ebe9383cSRichard Henderson TCGv_i32 dst; 1700ebe9383cSRichard Henderson TCGv_i64 src; 1701ebe9383cSRichard Henderson 1702ebe9383cSRichard Henderson nullify_over(ctx); 1703ebe9383cSRichard Henderson src = load_frd(ra); 1704ebe9383cSRichard Henderson dst = tcg_temp_new_i32(); 1705ebe9383cSRichard Henderson 1706ebe9383cSRichard Henderson func(dst, cpu_env, src); 1707ebe9383cSRichard Henderson 1708ebe9383cSRichard Henderson tcg_temp_free_i64(src); 1709ebe9383cSRichard Henderson save_frw_i32(rt, dst); 1710ebe9383cSRichard Henderson tcg_temp_free_i32(dst); 17111ca74648SRichard Henderson return nullify_end(ctx); 1712ebe9383cSRichard Henderson } 1713ebe9383cSRichard Henderson 17141ca74648SRichard Henderson static bool do_fop_ded(DisasContext *ctx, unsigned rt, unsigned ra, 1715ebe9383cSRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i64)) 1716ebe9383cSRichard Henderson { 1717ebe9383cSRichard Henderson TCGv_i64 tmp; 1718ebe9383cSRichard Henderson 1719ebe9383cSRichard Henderson nullify_over(ctx); 1720ebe9383cSRichard Henderson tmp = load_frd0(ra); 1721ebe9383cSRichard Henderson 1722ebe9383cSRichard Henderson func(tmp, cpu_env, tmp); 1723ebe9383cSRichard Henderson 1724ebe9383cSRichard Henderson save_frd(rt, tmp); 1725ebe9383cSRichard Henderson tcg_temp_free_i64(tmp); 17261ca74648SRichard Henderson return nullify_end(ctx); 1727ebe9383cSRichard Henderson } 1728ebe9383cSRichard Henderson 17291ca74648SRichard Henderson static bool do_fop_dew(DisasContext *ctx, unsigned rt, unsigned ra, 1730ebe9383cSRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i32)) 1731ebe9383cSRichard Henderson { 1732ebe9383cSRichard Henderson TCGv_i32 src; 1733ebe9383cSRichard Henderson TCGv_i64 dst; 1734ebe9383cSRichard Henderson 1735ebe9383cSRichard Henderson nullify_over(ctx); 1736ebe9383cSRichard Henderson src = load_frw0_i32(ra); 1737ebe9383cSRichard Henderson dst = tcg_temp_new_i64(); 1738ebe9383cSRichard Henderson 1739ebe9383cSRichard Henderson func(dst, cpu_env, src); 1740ebe9383cSRichard Henderson 1741ebe9383cSRichard Henderson tcg_temp_free_i32(src); 1742ebe9383cSRichard Henderson save_frd(rt, dst); 1743ebe9383cSRichard Henderson tcg_temp_free_i64(dst); 17441ca74648SRichard Henderson return nullify_end(ctx); 1745ebe9383cSRichard Henderson } 1746ebe9383cSRichard Henderson 17471ca74648SRichard Henderson static bool do_fop_weww(DisasContext *ctx, unsigned rt, 1748ebe9383cSRichard Henderson unsigned ra, unsigned rb, 174931234768SRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i32, TCGv_i32)) 1750ebe9383cSRichard Henderson { 1751ebe9383cSRichard Henderson TCGv_i32 a, b; 1752ebe9383cSRichard Henderson 1753ebe9383cSRichard Henderson nullify_over(ctx); 1754ebe9383cSRichard Henderson a = load_frw0_i32(ra); 1755ebe9383cSRichard Henderson b = load_frw0_i32(rb); 1756ebe9383cSRichard Henderson 1757ebe9383cSRichard Henderson func(a, cpu_env, a, b); 1758ebe9383cSRichard Henderson 1759ebe9383cSRichard Henderson tcg_temp_free_i32(b); 1760ebe9383cSRichard Henderson save_frw_i32(rt, a); 1761ebe9383cSRichard Henderson tcg_temp_free_i32(a); 17621ca74648SRichard Henderson return nullify_end(ctx); 1763ebe9383cSRichard Henderson } 1764ebe9383cSRichard Henderson 17651ca74648SRichard Henderson static bool do_fop_dedd(DisasContext *ctx, unsigned rt, 1766ebe9383cSRichard Henderson unsigned ra, unsigned rb, 176731234768SRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i64, TCGv_i64)) 1768ebe9383cSRichard Henderson { 1769ebe9383cSRichard Henderson TCGv_i64 a, b; 1770ebe9383cSRichard Henderson 1771ebe9383cSRichard Henderson nullify_over(ctx); 1772ebe9383cSRichard Henderson a = load_frd0(ra); 1773ebe9383cSRichard Henderson b = load_frd0(rb); 1774ebe9383cSRichard Henderson 1775ebe9383cSRichard Henderson func(a, cpu_env, a, b); 1776ebe9383cSRichard Henderson 1777ebe9383cSRichard Henderson tcg_temp_free_i64(b); 1778ebe9383cSRichard Henderson save_frd(rt, a); 1779ebe9383cSRichard Henderson tcg_temp_free_i64(a); 17801ca74648SRichard Henderson return nullify_end(ctx); 1781ebe9383cSRichard Henderson } 1782ebe9383cSRichard Henderson 178398cd9ca7SRichard Henderson /* Emit an unconditional branch to a direct target, which may or may not 178498cd9ca7SRichard Henderson have already had nullification handled. */ 178501afb7beSRichard Henderson static bool do_dbranch(DisasContext *ctx, target_ureg dest, 178698cd9ca7SRichard Henderson unsigned link, bool is_n) 178798cd9ca7SRichard Henderson { 178898cd9ca7SRichard Henderson if (ctx->null_cond.c == TCG_COND_NEVER && ctx->null_lab == NULL) { 178998cd9ca7SRichard Henderson if (link != 0) { 179098cd9ca7SRichard Henderson copy_iaoq_entry(cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 179198cd9ca7SRichard Henderson } 179298cd9ca7SRichard Henderson ctx->iaoq_n = dest; 179398cd9ca7SRichard Henderson if (is_n) { 179498cd9ca7SRichard Henderson ctx->null_cond.c = TCG_COND_ALWAYS; 179598cd9ca7SRichard Henderson } 179698cd9ca7SRichard Henderson } else { 179798cd9ca7SRichard Henderson nullify_over(ctx); 179898cd9ca7SRichard Henderson 179998cd9ca7SRichard Henderson if (link != 0) { 180098cd9ca7SRichard Henderson copy_iaoq_entry(cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 180198cd9ca7SRichard Henderson } 180298cd9ca7SRichard Henderson 180398cd9ca7SRichard Henderson if (is_n && use_nullify_skip(ctx)) { 180498cd9ca7SRichard Henderson nullify_set(ctx, 0); 180598cd9ca7SRichard Henderson gen_goto_tb(ctx, 0, dest, dest + 4); 180698cd9ca7SRichard Henderson } else { 180798cd9ca7SRichard Henderson nullify_set(ctx, is_n); 180898cd9ca7SRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_b, dest); 180998cd9ca7SRichard Henderson } 181098cd9ca7SRichard Henderson 181131234768SRichard Henderson nullify_end(ctx); 181298cd9ca7SRichard Henderson 181398cd9ca7SRichard Henderson nullify_set(ctx, 0); 181498cd9ca7SRichard Henderson gen_goto_tb(ctx, 1, ctx->iaoq_b, ctx->iaoq_n); 181531234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 181698cd9ca7SRichard Henderson } 181701afb7beSRichard Henderson return true; 181898cd9ca7SRichard Henderson } 181998cd9ca7SRichard Henderson 182098cd9ca7SRichard Henderson /* Emit a conditional branch to a direct target. If the branch itself 182198cd9ca7SRichard Henderson is nullified, we should have already used nullify_over. */ 182201afb7beSRichard Henderson static bool do_cbranch(DisasContext *ctx, target_sreg disp, bool is_n, 182398cd9ca7SRichard Henderson DisasCond *cond) 182498cd9ca7SRichard Henderson { 1825eaa3783bSRichard Henderson target_ureg dest = iaoq_dest(ctx, disp); 182698cd9ca7SRichard Henderson TCGLabel *taken = NULL; 182798cd9ca7SRichard Henderson TCGCond c = cond->c; 182898cd9ca7SRichard Henderson bool n; 182998cd9ca7SRichard Henderson 183098cd9ca7SRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 183198cd9ca7SRichard Henderson 183298cd9ca7SRichard Henderson /* Handle TRUE and NEVER as direct branches. */ 183398cd9ca7SRichard Henderson if (c == TCG_COND_ALWAYS) { 183401afb7beSRichard Henderson return do_dbranch(ctx, dest, 0, is_n && disp >= 0); 183598cd9ca7SRichard Henderson } 183698cd9ca7SRichard Henderson if (c == TCG_COND_NEVER) { 183701afb7beSRichard Henderson return do_dbranch(ctx, ctx->iaoq_n, 0, is_n && disp < 0); 183898cd9ca7SRichard Henderson } 183998cd9ca7SRichard Henderson 184098cd9ca7SRichard Henderson taken = gen_new_label(); 184198cd9ca7SRichard Henderson cond_prep(cond); 1842eaa3783bSRichard Henderson tcg_gen_brcond_reg(c, cond->a0, cond->a1, taken); 184398cd9ca7SRichard Henderson cond_free(cond); 184498cd9ca7SRichard Henderson 184598cd9ca7SRichard Henderson /* Not taken: Condition not satisfied; nullify on backward branches. */ 184698cd9ca7SRichard Henderson n = is_n && disp < 0; 184798cd9ca7SRichard Henderson if (n && use_nullify_skip(ctx)) { 184898cd9ca7SRichard Henderson nullify_set(ctx, 0); 1849a881c8e7SRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_n, ctx->iaoq_n + 4); 185098cd9ca7SRichard Henderson } else { 185198cd9ca7SRichard Henderson if (!n && ctx->null_lab) { 185298cd9ca7SRichard Henderson gen_set_label(ctx->null_lab); 185398cd9ca7SRichard Henderson ctx->null_lab = NULL; 185498cd9ca7SRichard Henderson } 185598cd9ca7SRichard Henderson nullify_set(ctx, n); 1856c301f34eSRichard Henderson if (ctx->iaoq_n == -1) { 1857c301f34eSRichard Henderson /* The temporary iaoq_n_var died at the branch above. 1858c301f34eSRichard Henderson Regenerate it here instead of saving it. */ 1859c301f34eSRichard Henderson tcg_gen_addi_reg(ctx->iaoq_n_var, cpu_iaoq_b, 4); 1860c301f34eSRichard Henderson } 1861a881c8e7SRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_b, ctx->iaoq_n); 186298cd9ca7SRichard Henderson } 186398cd9ca7SRichard Henderson 186498cd9ca7SRichard Henderson gen_set_label(taken); 186598cd9ca7SRichard Henderson 186698cd9ca7SRichard Henderson /* Taken: Condition satisfied; nullify on forward branches. */ 186798cd9ca7SRichard Henderson n = is_n && disp >= 0; 186898cd9ca7SRichard Henderson if (n && use_nullify_skip(ctx)) { 186998cd9ca7SRichard Henderson nullify_set(ctx, 0); 1870a881c8e7SRichard Henderson gen_goto_tb(ctx, 1, dest, dest + 4); 187198cd9ca7SRichard Henderson } else { 187298cd9ca7SRichard Henderson nullify_set(ctx, n); 1873a881c8e7SRichard Henderson gen_goto_tb(ctx, 1, ctx->iaoq_b, dest); 187498cd9ca7SRichard Henderson } 187598cd9ca7SRichard Henderson 187698cd9ca7SRichard Henderson /* Not taken: the branch itself was nullified. */ 187798cd9ca7SRichard Henderson if (ctx->null_lab) { 187898cd9ca7SRichard Henderson gen_set_label(ctx->null_lab); 187998cd9ca7SRichard Henderson ctx->null_lab = NULL; 188031234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 188198cd9ca7SRichard Henderson } else { 188231234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 188398cd9ca7SRichard Henderson } 188401afb7beSRichard Henderson return true; 188598cd9ca7SRichard Henderson } 188698cd9ca7SRichard Henderson 188798cd9ca7SRichard Henderson /* Emit an unconditional branch to an indirect target. This handles 188898cd9ca7SRichard Henderson nullification of the branch itself. */ 188901afb7beSRichard Henderson static bool do_ibranch(DisasContext *ctx, TCGv_reg dest, 189098cd9ca7SRichard Henderson unsigned link, bool is_n) 189198cd9ca7SRichard Henderson { 1892eaa3783bSRichard Henderson TCGv_reg a0, a1, next, tmp; 189398cd9ca7SRichard Henderson TCGCond c; 189498cd9ca7SRichard Henderson 189598cd9ca7SRichard Henderson assert(ctx->null_lab == NULL); 189698cd9ca7SRichard Henderson 189798cd9ca7SRichard Henderson if (ctx->null_cond.c == TCG_COND_NEVER) { 189898cd9ca7SRichard Henderson if (link != 0) { 189998cd9ca7SRichard Henderson copy_iaoq_entry(cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 190098cd9ca7SRichard Henderson } 190198cd9ca7SRichard Henderson next = get_temp(ctx); 1902eaa3783bSRichard Henderson tcg_gen_mov_reg(next, dest); 190398cd9ca7SRichard Henderson if (is_n) { 1904c301f34eSRichard Henderson if (use_nullify_skip(ctx)) { 1905c301f34eSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_f, next); 1906c301f34eSRichard Henderson tcg_gen_addi_reg(cpu_iaoq_b, next, 4); 1907c301f34eSRichard Henderson nullify_set(ctx, 0); 190831234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_UPDATED; 190901afb7beSRichard Henderson return true; 1910c301f34eSRichard Henderson } 191198cd9ca7SRichard Henderson ctx->null_cond.c = TCG_COND_ALWAYS; 191298cd9ca7SRichard Henderson } 1913c301f34eSRichard Henderson ctx->iaoq_n = -1; 1914c301f34eSRichard Henderson ctx->iaoq_n_var = next; 191598cd9ca7SRichard Henderson } else if (is_n && use_nullify_skip(ctx)) { 191698cd9ca7SRichard Henderson /* The (conditional) branch, B, nullifies the next insn, N, 191798cd9ca7SRichard Henderson and we're allowed to skip execution N (no single-step or 19184137cb83SRichard Henderson tracepoint in effect). Since the goto_ptr that we must use 191998cd9ca7SRichard Henderson for the indirect branch consumes no special resources, we 192098cd9ca7SRichard Henderson can (conditionally) skip B and continue execution. */ 192198cd9ca7SRichard Henderson /* The use_nullify_skip test implies we have a known control path. */ 192298cd9ca7SRichard Henderson tcg_debug_assert(ctx->iaoq_b != -1); 192398cd9ca7SRichard Henderson tcg_debug_assert(ctx->iaoq_n != -1); 192498cd9ca7SRichard Henderson 192598cd9ca7SRichard Henderson /* We do have to handle the non-local temporary, DEST, before 192698cd9ca7SRichard Henderson branching. Since IOAQ_F is not really live at this point, we 192798cd9ca7SRichard Henderson can simply store DEST optimistically. Similarly with IAOQ_B. */ 1928eaa3783bSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_f, dest); 1929eaa3783bSRichard Henderson tcg_gen_addi_reg(cpu_iaoq_b, dest, 4); 193098cd9ca7SRichard Henderson 193198cd9ca7SRichard Henderson nullify_over(ctx); 193298cd9ca7SRichard Henderson if (link != 0) { 1933eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_gr[link], ctx->iaoq_n); 193498cd9ca7SRichard Henderson } 19357f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr(); 193601afb7beSRichard Henderson return nullify_end(ctx); 193798cd9ca7SRichard Henderson } else { 193898cd9ca7SRichard Henderson cond_prep(&ctx->null_cond); 193998cd9ca7SRichard Henderson c = ctx->null_cond.c; 194098cd9ca7SRichard Henderson a0 = ctx->null_cond.a0; 194198cd9ca7SRichard Henderson a1 = ctx->null_cond.a1; 194298cd9ca7SRichard Henderson 194398cd9ca7SRichard Henderson tmp = tcg_temp_new(); 194498cd9ca7SRichard Henderson next = get_temp(ctx); 194598cd9ca7SRichard Henderson 194698cd9ca7SRichard Henderson copy_iaoq_entry(tmp, ctx->iaoq_n, ctx->iaoq_n_var); 1947eaa3783bSRichard Henderson tcg_gen_movcond_reg(c, next, a0, a1, tmp, dest); 194898cd9ca7SRichard Henderson ctx->iaoq_n = -1; 194998cd9ca7SRichard Henderson ctx->iaoq_n_var = next; 195098cd9ca7SRichard Henderson 195198cd9ca7SRichard Henderson if (link != 0) { 1952eaa3783bSRichard Henderson tcg_gen_movcond_reg(c, cpu_gr[link], a0, a1, cpu_gr[link], tmp); 195398cd9ca7SRichard Henderson } 195498cd9ca7SRichard Henderson 195598cd9ca7SRichard Henderson if (is_n) { 195698cd9ca7SRichard Henderson /* The branch nullifies the next insn, which means the state of N 195798cd9ca7SRichard Henderson after the branch is the inverse of the state of N that applied 195898cd9ca7SRichard Henderson to the branch. */ 1959eaa3783bSRichard Henderson tcg_gen_setcond_reg(tcg_invert_cond(c), cpu_psw_n, a0, a1); 196098cd9ca7SRichard Henderson cond_free(&ctx->null_cond); 196198cd9ca7SRichard Henderson ctx->null_cond = cond_make_n(); 196298cd9ca7SRichard Henderson ctx->psw_n_nonzero = true; 196398cd9ca7SRichard Henderson } else { 196498cd9ca7SRichard Henderson cond_free(&ctx->null_cond); 196598cd9ca7SRichard Henderson } 196698cd9ca7SRichard Henderson } 196701afb7beSRichard Henderson return true; 196898cd9ca7SRichard Henderson } 196998cd9ca7SRichard Henderson 1970660eefe1SRichard Henderson /* Implement 1971660eefe1SRichard Henderson * if (IAOQ_Front{30..31} < GR[b]{30..31}) 1972660eefe1SRichard Henderson * IAOQ_Next{30..31} ← GR[b]{30..31}; 1973660eefe1SRichard Henderson * else 1974660eefe1SRichard Henderson * IAOQ_Next{30..31} ← IAOQ_Front{30..31}; 1975660eefe1SRichard Henderson * which keeps the privilege level from being increased. 1976660eefe1SRichard Henderson */ 1977660eefe1SRichard Henderson static TCGv_reg do_ibranch_priv(DisasContext *ctx, TCGv_reg offset) 1978660eefe1SRichard Henderson { 1979660eefe1SRichard Henderson TCGv_reg dest; 1980660eefe1SRichard Henderson switch (ctx->privilege) { 1981660eefe1SRichard Henderson case 0: 1982660eefe1SRichard Henderson /* Privilege 0 is maximum and is allowed to decrease. */ 1983660eefe1SRichard Henderson return offset; 1984660eefe1SRichard Henderson case 3: 1985660eefe1SRichard Henderson /* Privilege 3 is minimum and is never allowed increase. */ 1986660eefe1SRichard Henderson dest = get_temp(ctx); 1987660eefe1SRichard Henderson tcg_gen_ori_reg(dest, offset, 3); 1988660eefe1SRichard Henderson break; 1989660eefe1SRichard Henderson default: 1990660eefe1SRichard Henderson dest = tcg_temp_new(); 1991660eefe1SRichard Henderson tcg_gen_andi_reg(dest, offset, -4); 1992660eefe1SRichard Henderson tcg_gen_ori_reg(dest, dest, ctx->privilege); 1993660eefe1SRichard Henderson tcg_gen_movcond_reg(TCG_COND_GTU, dest, dest, offset, dest, offset); 1994660eefe1SRichard Henderson tcg_temp_free(dest); 1995660eefe1SRichard Henderson break; 1996660eefe1SRichard Henderson } 1997660eefe1SRichard Henderson return dest; 1998660eefe1SRichard Henderson } 1999660eefe1SRichard Henderson 2000ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY 20017ad439dfSRichard Henderson /* On Linux, page zero is normally marked execute only + gateway. 20027ad439dfSRichard Henderson Therefore normal read or write is supposed to fail, but specific 20037ad439dfSRichard Henderson offsets have kernel code mapped to raise permissions to implement 20047ad439dfSRichard Henderson system calls. Handling this via an explicit check here, rather 20057ad439dfSRichard Henderson in than the "be disp(sr2,r0)" instruction that probably sent us 20067ad439dfSRichard Henderson here, is the easiest way to handle the branch delay slot on the 20077ad439dfSRichard Henderson aforementioned BE. */ 200831234768SRichard Henderson static void do_page_zero(DisasContext *ctx) 20097ad439dfSRichard Henderson { 20107ad439dfSRichard Henderson /* If by some means we get here with PSW[N]=1, that implies that 20117ad439dfSRichard Henderson the B,GATE instruction would be skipped, and we'd fault on the 20127ad439dfSRichard Henderson next insn within the privilaged page. */ 20137ad439dfSRichard Henderson switch (ctx->null_cond.c) { 20147ad439dfSRichard Henderson case TCG_COND_NEVER: 20157ad439dfSRichard Henderson break; 20167ad439dfSRichard Henderson case TCG_COND_ALWAYS: 2017eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, 0); 20187ad439dfSRichard Henderson goto do_sigill; 20197ad439dfSRichard Henderson default: 20207ad439dfSRichard Henderson /* Since this is always the first (and only) insn within the 20217ad439dfSRichard Henderson TB, we should know the state of PSW[N] from TB->FLAGS. */ 20227ad439dfSRichard Henderson g_assert_not_reached(); 20237ad439dfSRichard Henderson } 20247ad439dfSRichard Henderson 20257ad439dfSRichard Henderson /* Check that we didn't arrive here via some means that allowed 20267ad439dfSRichard Henderson non-sequential instruction execution. Normally the PSW[B] bit 20277ad439dfSRichard Henderson detects this by disallowing the B,GATE instruction to execute 20287ad439dfSRichard Henderson under such conditions. */ 20297ad439dfSRichard Henderson if (ctx->iaoq_b != ctx->iaoq_f + 4) { 20307ad439dfSRichard Henderson goto do_sigill; 20317ad439dfSRichard Henderson } 20327ad439dfSRichard Henderson 2033ebd0e151SRichard Henderson switch (ctx->iaoq_f & -4) { 20347ad439dfSRichard Henderson case 0x00: /* Null pointer call */ 20352986721dSRichard Henderson gen_excp_1(EXCP_IMP); 203631234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 203731234768SRichard Henderson break; 20387ad439dfSRichard Henderson 20397ad439dfSRichard Henderson case 0xb0: /* LWS */ 20407ad439dfSRichard Henderson gen_excp_1(EXCP_SYSCALL_LWS); 204131234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 204231234768SRichard Henderson break; 20437ad439dfSRichard Henderson 20447ad439dfSRichard Henderson case 0xe0: /* SET_THREAD_POINTER */ 204535136a77SRichard Henderson tcg_gen_st_reg(cpu_gr[26], cpu_env, offsetof(CPUHPPAState, cr[27])); 2046ebd0e151SRichard Henderson tcg_gen_ori_reg(cpu_iaoq_f, cpu_gr[31], 3); 2047eaa3783bSRichard Henderson tcg_gen_addi_reg(cpu_iaoq_b, cpu_iaoq_f, 4); 204831234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_UPDATED; 204931234768SRichard Henderson break; 20507ad439dfSRichard Henderson 20517ad439dfSRichard Henderson case 0x100: /* SYSCALL */ 20527ad439dfSRichard Henderson gen_excp_1(EXCP_SYSCALL); 205331234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 205431234768SRichard Henderson break; 20557ad439dfSRichard Henderson 20567ad439dfSRichard Henderson default: 20577ad439dfSRichard Henderson do_sigill: 20582986721dSRichard Henderson gen_excp_1(EXCP_ILL); 205931234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 206031234768SRichard Henderson break; 20617ad439dfSRichard Henderson } 20627ad439dfSRichard Henderson } 2063ba1d0b44SRichard Henderson #endif 20647ad439dfSRichard Henderson 2065deee69a1SRichard Henderson static bool trans_nop(DisasContext *ctx, arg_nop *a) 2066b2167459SRichard Henderson { 2067b2167459SRichard Henderson cond_free(&ctx->null_cond); 206831234768SRichard Henderson return true; 2069b2167459SRichard Henderson } 2070b2167459SRichard Henderson 207140f9f908SRichard Henderson static bool trans_break(DisasContext *ctx, arg_break *a) 207298a9cb79SRichard Henderson { 207331234768SRichard Henderson return gen_excp_iir(ctx, EXCP_BREAK); 207498a9cb79SRichard Henderson } 207598a9cb79SRichard Henderson 2076e36f27efSRichard Henderson static bool trans_sync(DisasContext *ctx, arg_sync *a) 207798a9cb79SRichard Henderson { 207898a9cb79SRichard Henderson /* No point in nullifying the memory barrier. */ 207998a9cb79SRichard Henderson tcg_gen_mb(TCG_BAR_SC | TCG_MO_ALL); 208098a9cb79SRichard Henderson 208198a9cb79SRichard Henderson cond_free(&ctx->null_cond); 208231234768SRichard Henderson return true; 208398a9cb79SRichard Henderson } 208498a9cb79SRichard Henderson 2085c603e14aSRichard Henderson static bool trans_mfia(DisasContext *ctx, arg_mfia *a) 208698a9cb79SRichard Henderson { 2087c603e14aSRichard Henderson unsigned rt = a->t; 2088eaa3783bSRichard Henderson TCGv_reg tmp = dest_gpr(ctx, rt); 2089eaa3783bSRichard Henderson tcg_gen_movi_reg(tmp, ctx->iaoq_f); 209098a9cb79SRichard Henderson save_gpr(ctx, rt, tmp); 209198a9cb79SRichard Henderson 209298a9cb79SRichard Henderson cond_free(&ctx->null_cond); 209331234768SRichard Henderson return true; 209498a9cb79SRichard Henderson } 209598a9cb79SRichard Henderson 2096c603e14aSRichard Henderson static bool trans_mfsp(DisasContext *ctx, arg_mfsp *a) 209798a9cb79SRichard Henderson { 2098c603e14aSRichard Henderson unsigned rt = a->t; 2099c603e14aSRichard Henderson unsigned rs = a->sp; 210033423472SRichard Henderson TCGv_i64 t0 = tcg_temp_new_i64(); 210133423472SRichard Henderson TCGv_reg t1 = tcg_temp_new(); 210298a9cb79SRichard Henderson 210333423472SRichard Henderson load_spr(ctx, t0, rs); 210433423472SRichard Henderson tcg_gen_shri_i64(t0, t0, 32); 210533423472SRichard Henderson tcg_gen_trunc_i64_reg(t1, t0); 210633423472SRichard Henderson 210733423472SRichard Henderson save_gpr(ctx, rt, t1); 210833423472SRichard Henderson tcg_temp_free(t1); 210933423472SRichard Henderson tcg_temp_free_i64(t0); 211098a9cb79SRichard Henderson 211198a9cb79SRichard Henderson cond_free(&ctx->null_cond); 211231234768SRichard Henderson return true; 211398a9cb79SRichard Henderson } 211498a9cb79SRichard Henderson 2115c603e14aSRichard Henderson static bool trans_mfctl(DisasContext *ctx, arg_mfctl *a) 211698a9cb79SRichard Henderson { 2117c603e14aSRichard Henderson unsigned rt = a->t; 2118c603e14aSRichard Henderson unsigned ctl = a->r; 2119eaa3783bSRichard Henderson TCGv_reg tmp; 212098a9cb79SRichard Henderson 212198a9cb79SRichard Henderson switch (ctl) { 212235136a77SRichard Henderson case CR_SAR: 212398a9cb79SRichard Henderson #ifdef TARGET_HPPA64 2124c603e14aSRichard Henderson if (a->e == 0) { 212598a9cb79SRichard Henderson /* MFSAR without ,W masks low 5 bits. */ 212698a9cb79SRichard Henderson tmp = dest_gpr(ctx, rt); 2127eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, cpu_sar, 31); 212898a9cb79SRichard Henderson save_gpr(ctx, rt, tmp); 212935136a77SRichard Henderson goto done; 213098a9cb79SRichard Henderson } 213198a9cb79SRichard Henderson #endif 213298a9cb79SRichard Henderson save_gpr(ctx, rt, cpu_sar); 213335136a77SRichard Henderson goto done; 213435136a77SRichard Henderson case CR_IT: /* Interval Timer */ 213535136a77SRichard Henderson /* FIXME: Respect PSW_S bit. */ 213635136a77SRichard Henderson nullify_over(ctx); 213798a9cb79SRichard Henderson tmp = dest_gpr(ctx, rt); 213884b41e65SEmilio G. Cota if (tb_cflags(ctx->base.tb) & CF_USE_ICOUNT) { 213949c29d6cSRichard Henderson gen_io_start(); 214049c29d6cSRichard Henderson gen_helper_read_interval_timer(tmp); 214149c29d6cSRichard Henderson gen_io_end(); 214231234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 214349c29d6cSRichard Henderson } else { 214449c29d6cSRichard Henderson gen_helper_read_interval_timer(tmp); 214549c29d6cSRichard Henderson } 214698a9cb79SRichard Henderson save_gpr(ctx, rt, tmp); 214731234768SRichard Henderson return nullify_end(ctx); 214898a9cb79SRichard Henderson case 26: 214998a9cb79SRichard Henderson case 27: 215098a9cb79SRichard Henderson break; 215198a9cb79SRichard Henderson default: 215298a9cb79SRichard Henderson /* All other control registers are privileged. */ 215335136a77SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG); 215435136a77SRichard Henderson break; 215598a9cb79SRichard Henderson } 215698a9cb79SRichard Henderson 215735136a77SRichard Henderson tmp = get_temp(ctx); 215835136a77SRichard Henderson tcg_gen_ld_reg(tmp, cpu_env, offsetof(CPUHPPAState, cr[ctl])); 215935136a77SRichard Henderson save_gpr(ctx, rt, tmp); 216035136a77SRichard Henderson 216135136a77SRichard Henderson done: 216298a9cb79SRichard Henderson cond_free(&ctx->null_cond); 216331234768SRichard Henderson return true; 216498a9cb79SRichard Henderson } 216598a9cb79SRichard Henderson 2166c603e14aSRichard Henderson static bool trans_mtsp(DisasContext *ctx, arg_mtsp *a) 216733423472SRichard Henderson { 2168c603e14aSRichard Henderson unsigned rr = a->r; 2169c603e14aSRichard Henderson unsigned rs = a->sp; 217033423472SRichard Henderson TCGv_i64 t64; 217133423472SRichard Henderson 217233423472SRichard Henderson if (rs >= 5) { 217333423472SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG); 217433423472SRichard Henderson } 217533423472SRichard Henderson nullify_over(ctx); 217633423472SRichard Henderson 217733423472SRichard Henderson t64 = tcg_temp_new_i64(); 217833423472SRichard Henderson tcg_gen_extu_reg_i64(t64, load_gpr(ctx, rr)); 217933423472SRichard Henderson tcg_gen_shli_i64(t64, t64, 32); 218033423472SRichard Henderson 218133423472SRichard Henderson if (rs >= 4) { 218233423472SRichard Henderson tcg_gen_st_i64(t64, cpu_env, offsetof(CPUHPPAState, sr[rs])); 2183494737b7SRichard Henderson ctx->tb_flags &= ~TB_FLAG_SR_SAME; 218433423472SRichard Henderson } else { 218533423472SRichard Henderson tcg_gen_mov_i64(cpu_sr[rs], t64); 218633423472SRichard Henderson } 218733423472SRichard Henderson tcg_temp_free_i64(t64); 218833423472SRichard Henderson 218931234768SRichard Henderson return nullify_end(ctx); 219033423472SRichard Henderson } 219133423472SRichard Henderson 2192c603e14aSRichard Henderson static bool trans_mtctl(DisasContext *ctx, arg_mtctl *a) 219398a9cb79SRichard Henderson { 2194c603e14aSRichard Henderson unsigned ctl = a->t; 2195c603e14aSRichard Henderson TCGv_reg reg = load_gpr(ctx, a->r); 2196eaa3783bSRichard Henderson TCGv_reg tmp; 219798a9cb79SRichard Henderson 219835136a77SRichard Henderson if (ctl == CR_SAR) { 219998a9cb79SRichard Henderson tmp = tcg_temp_new(); 220035136a77SRichard Henderson tcg_gen_andi_reg(tmp, reg, TARGET_REGISTER_BITS - 1); 220198a9cb79SRichard Henderson save_or_nullify(ctx, cpu_sar, tmp); 220298a9cb79SRichard Henderson tcg_temp_free(tmp); 220398a9cb79SRichard Henderson 220498a9cb79SRichard Henderson cond_free(&ctx->null_cond); 220531234768SRichard Henderson return true; 220698a9cb79SRichard Henderson } 220798a9cb79SRichard Henderson 220835136a77SRichard Henderson /* All other control registers are privileged or read-only. */ 220935136a77SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG); 221035136a77SRichard Henderson 2211c603e14aSRichard Henderson #ifndef CONFIG_USER_ONLY 221235136a77SRichard Henderson nullify_over(ctx); 221335136a77SRichard Henderson switch (ctl) { 221435136a77SRichard Henderson case CR_IT: 221549c29d6cSRichard Henderson gen_helper_write_interval_timer(cpu_env, reg); 221635136a77SRichard Henderson break; 22174f5f2548SRichard Henderson case CR_EIRR: 22184f5f2548SRichard Henderson gen_helper_write_eirr(cpu_env, reg); 22194f5f2548SRichard Henderson break; 22204f5f2548SRichard Henderson case CR_EIEM: 22214f5f2548SRichard Henderson gen_helper_write_eiem(cpu_env, reg); 222231234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 22234f5f2548SRichard Henderson break; 22244f5f2548SRichard Henderson 222535136a77SRichard Henderson case CR_IIASQ: 222635136a77SRichard Henderson case CR_IIAOQ: 222735136a77SRichard Henderson /* FIXME: Respect PSW_Q bit */ 222835136a77SRichard Henderson /* The write advances the queue and stores to the back element. */ 222935136a77SRichard Henderson tmp = get_temp(ctx); 223035136a77SRichard Henderson tcg_gen_ld_reg(tmp, cpu_env, 223135136a77SRichard Henderson offsetof(CPUHPPAState, cr_back[ctl - CR_IIASQ])); 223235136a77SRichard Henderson tcg_gen_st_reg(tmp, cpu_env, offsetof(CPUHPPAState, cr[ctl])); 223335136a77SRichard Henderson tcg_gen_st_reg(reg, cpu_env, 223435136a77SRichard Henderson offsetof(CPUHPPAState, cr_back[ctl - CR_IIASQ])); 223535136a77SRichard Henderson break; 223635136a77SRichard Henderson 223735136a77SRichard Henderson default: 223835136a77SRichard Henderson tcg_gen_st_reg(reg, cpu_env, offsetof(CPUHPPAState, cr[ctl])); 223935136a77SRichard Henderson break; 224035136a77SRichard Henderson } 224131234768SRichard Henderson return nullify_end(ctx); 22424f5f2548SRichard Henderson #endif 224335136a77SRichard Henderson } 224435136a77SRichard Henderson 2245c603e14aSRichard Henderson static bool trans_mtsarcm(DisasContext *ctx, arg_mtsarcm *a) 224698a9cb79SRichard Henderson { 2247eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 224898a9cb79SRichard Henderson 2249c603e14aSRichard Henderson tcg_gen_not_reg(tmp, load_gpr(ctx, a->r)); 2250eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, tmp, TARGET_REGISTER_BITS - 1); 225198a9cb79SRichard Henderson save_or_nullify(ctx, cpu_sar, tmp); 225298a9cb79SRichard Henderson tcg_temp_free(tmp); 225398a9cb79SRichard Henderson 225498a9cb79SRichard Henderson cond_free(&ctx->null_cond); 225531234768SRichard Henderson return true; 225698a9cb79SRichard Henderson } 225798a9cb79SRichard Henderson 2258e36f27efSRichard Henderson static bool trans_ldsid(DisasContext *ctx, arg_ldsid *a) 225998a9cb79SRichard Henderson { 2260e36f27efSRichard Henderson TCGv_reg dest = dest_gpr(ctx, a->t); 226198a9cb79SRichard Henderson 22622330504cSHelge Deller #ifdef CONFIG_USER_ONLY 22632330504cSHelge Deller /* We don't implement space registers in user mode. */ 2264eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 22652330504cSHelge Deller #else 22662330504cSHelge Deller TCGv_i64 t0 = tcg_temp_new_i64(); 22672330504cSHelge Deller 2268e36f27efSRichard Henderson tcg_gen_mov_i64(t0, space_select(ctx, a->sp, load_gpr(ctx, a->b))); 22692330504cSHelge Deller tcg_gen_shri_i64(t0, t0, 32); 22702330504cSHelge Deller tcg_gen_trunc_i64_reg(dest, t0); 22712330504cSHelge Deller 22722330504cSHelge Deller tcg_temp_free_i64(t0); 22732330504cSHelge Deller #endif 2274e36f27efSRichard Henderson save_gpr(ctx, a->t, dest); 227598a9cb79SRichard Henderson 227698a9cb79SRichard Henderson cond_free(&ctx->null_cond); 227731234768SRichard Henderson return true; 227898a9cb79SRichard Henderson } 227998a9cb79SRichard Henderson 2280e36f27efSRichard Henderson static bool trans_rsm(DisasContext *ctx, arg_rsm *a) 2281e36f27efSRichard Henderson { 2282e36f27efSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2283e1b5a5edSRichard Henderson #ifndef CONFIG_USER_ONLY 2284e1b5a5edSRichard Henderson TCGv_reg tmp; 2285e1b5a5edSRichard Henderson 2286e1b5a5edSRichard Henderson nullify_over(ctx); 2287e1b5a5edSRichard Henderson 2288e1b5a5edSRichard Henderson tmp = get_temp(ctx); 2289e1b5a5edSRichard Henderson tcg_gen_ld_reg(tmp, cpu_env, offsetof(CPUHPPAState, psw)); 2290e36f27efSRichard Henderson tcg_gen_andi_reg(tmp, tmp, ~a->i); 2291e1b5a5edSRichard Henderson gen_helper_swap_system_mask(tmp, cpu_env, tmp); 2292e36f27efSRichard Henderson save_gpr(ctx, a->t, tmp); 2293e1b5a5edSRichard Henderson 2294e1b5a5edSRichard Henderson /* Exit the TB to recognize new interrupts, e.g. PSW_M. */ 229531234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 229631234768SRichard Henderson return nullify_end(ctx); 2297e36f27efSRichard Henderson #endif 2298e1b5a5edSRichard Henderson } 2299e1b5a5edSRichard Henderson 2300e36f27efSRichard Henderson static bool trans_ssm(DisasContext *ctx, arg_ssm *a) 2301e1b5a5edSRichard Henderson { 2302e36f27efSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2303e36f27efSRichard Henderson #ifndef CONFIG_USER_ONLY 2304e1b5a5edSRichard Henderson TCGv_reg tmp; 2305e1b5a5edSRichard Henderson 2306e1b5a5edSRichard Henderson nullify_over(ctx); 2307e1b5a5edSRichard Henderson 2308e1b5a5edSRichard Henderson tmp = get_temp(ctx); 2309e1b5a5edSRichard Henderson tcg_gen_ld_reg(tmp, cpu_env, offsetof(CPUHPPAState, psw)); 2310e36f27efSRichard Henderson tcg_gen_ori_reg(tmp, tmp, a->i); 2311e1b5a5edSRichard Henderson gen_helper_swap_system_mask(tmp, cpu_env, tmp); 2312e36f27efSRichard Henderson save_gpr(ctx, a->t, tmp); 2313e1b5a5edSRichard Henderson 2314e1b5a5edSRichard Henderson /* Exit the TB to recognize new interrupts, e.g. PSW_I. */ 231531234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 231631234768SRichard Henderson return nullify_end(ctx); 2317e36f27efSRichard Henderson #endif 2318e1b5a5edSRichard Henderson } 2319e1b5a5edSRichard Henderson 2320c603e14aSRichard Henderson static bool trans_mtsm(DisasContext *ctx, arg_mtsm *a) 2321e1b5a5edSRichard Henderson { 2322e1b5a5edSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2323c603e14aSRichard Henderson #ifndef CONFIG_USER_ONLY 2324c603e14aSRichard Henderson TCGv_reg tmp, reg; 2325e1b5a5edSRichard Henderson nullify_over(ctx); 2326e1b5a5edSRichard Henderson 2327c603e14aSRichard Henderson reg = load_gpr(ctx, a->r); 2328e1b5a5edSRichard Henderson tmp = get_temp(ctx); 2329e1b5a5edSRichard Henderson gen_helper_swap_system_mask(tmp, cpu_env, reg); 2330e1b5a5edSRichard Henderson 2331e1b5a5edSRichard Henderson /* Exit the TB to recognize new interrupts. */ 233231234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 233331234768SRichard Henderson return nullify_end(ctx); 2334c603e14aSRichard Henderson #endif 2335e1b5a5edSRichard Henderson } 2336f49b3537SRichard Henderson 2337e36f27efSRichard Henderson static bool do_rfi(DisasContext *ctx, bool rfi_r) 2338f49b3537SRichard Henderson { 2339f49b3537SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2340e36f27efSRichard Henderson #ifndef CONFIG_USER_ONLY 2341f49b3537SRichard Henderson nullify_over(ctx); 2342f49b3537SRichard Henderson 2343e36f27efSRichard Henderson if (rfi_r) { 2344f49b3537SRichard Henderson gen_helper_rfi_r(cpu_env); 2345f49b3537SRichard Henderson } else { 2346f49b3537SRichard Henderson gen_helper_rfi(cpu_env); 2347f49b3537SRichard Henderson } 234831234768SRichard Henderson /* Exit the TB to recognize new interrupts. */ 2349f49b3537SRichard Henderson if (ctx->base.singlestep_enabled) { 2350f49b3537SRichard Henderson gen_excp_1(EXCP_DEBUG); 2351f49b3537SRichard Henderson } else { 235207ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 2353f49b3537SRichard Henderson } 235431234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 2355f49b3537SRichard Henderson 235631234768SRichard Henderson return nullify_end(ctx); 2357e36f27efSRichard Henderson #endif 2358f49b3537SRichard Henderson } 23596210db05SHelge Deller 2360e36f27efSRichard Henderson static bool trans_rfi(DisasContext *ctx, arg_rfi *a) 2361e36f27efSRichard Henderson { 2362e36f27efSRichard Henderson return do_rfi(ctx, false); 2363e36f27efSRichard Henderson } 2364e36f27efSRichard Henderson 2365e36f27efSRichard Henderson static bool trans_rfi_r(DisasContext *ctx, arg_rfi_r *a) 2366e36f27efSRichard Henderson { 2367e36f27efSRichard Henderson return do_rfi(ctx, true); 2368e36f27efSRichard Henderson } 2369e36f27efSRichard Henderson 237096927adbSRichard Henderson static bool trans_halt(DisasContext *ctx, arg_halt *a) 23716210db05SHelge Deller { 23726210db05SHelge Deller CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 237396927adbSRichard Henderson #ifndef CONFIG_USER_ONLY 23746210db05SHelge Deller nullify_over(ctx); 23756210db05SHelge Deller gen_helper_halt(cpu_env); 237631234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 237731234768SRichard Henderson return nullify_end(ctx); 237896927adbSRichard Henderson #endif 23796210db05SHelge Deller } 238096927adbSRichard Henderson 238196927adbSRichard Henderson static bool trans_reset(DisasContext *ctx, arg_reset *a) 238296927adbSRichard Henderson { 238396927adbSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 238496927adbSRichard Henderson #ifndef CONFIG_USER_ONLY 238596927adbSRichard Henderson nullify_over(ctx); 238696927adbSRichard Henderson gen_helper_reset(cpu_env); 238796927adbSRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 238896927adbSRichard Henderson return nullify_end(ctx); 238996927adbSRichard Henderson #endif 239096927adbSRichard Henderson } 2391e1b5a5edSRichard Henderson 2392deee69a1SRichard Henderson static bool trans_nop_addrx(DisasContext *ctx, arg_ldst *a) 239398a9cb79SRichard Henderson { 2394deee69a1SRichard Henderson if (a->m) { 2395deee69a1SRichard Henderson TCGv_reg dest = dest_gpr(ctx, a->b); 2396deee69a1SRichard Henderson TCGv_reg src1 = load_gpr(ctx, a->b); 2397deee69a1SRichard Henderson TCGv_reg src2 = load_gpr(ctx, a->x); 239898a9cb79SRichard Henderson 239998a9cb79SRichard Henderson /* The only thing we need to do is the base register modification. */ 2400eaa3783bSRichard Henderson tcg_gen_add_reg(dest, src1, src2); 2401deee69a1SRichard Henderson save_gpr(ctx, a->b, dest); 2402deee69a1SRichard Henderson } 240398a9cb79SRichard Henderson cond_free(&ctx->null_cond); 240431234768SRichard Henderson return true; 240598a9cb79SRichard Henderson } 240698a9cb79SRichard Henderson 2407deee69a1SRichard Henderson static bool trans_probe(DisasContext *ctx, arg_probe *a) 240898a9cb79SRichard Henderson { 240986f8d05fSRichard Henderson TCGv_reg dest, ofs; 2410eed14219SRichard Henderson TCGv_i32 level, want; 241186f8d05fSRichard Henderson TCGv_tl addr; 241298a9cb79SRichard Henderson 241398a9cb79SRichard Henderson nullify_over(ctx); 241498a9cb79SRichard Henderson 2415deee69a1SRichard Henderson dest = dest_gpr(ctx, a->t); 2416deee69a1SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, 0, 0, 0, a->sp, 0, false); 2417eed14219SRichard Henderson 2418deee69a1SRichard Henderson if (a->imm) { 2419deee69a1SRichard Henderson level = tcg_const_i32(a->ri); 242098a9cb79SRichard Henderson } else { 2421eed14219SRichard Henderson level = tcg_temp_new_i32(); 2422deee69a1SRichard Henderson tcg_gen_trunc_reg_i32(level, load_gpr(ctx, a->ri)); 2423eed14219SRichard Henderson tcg_gen_andi_i32(level, level, 3); 242498a9cb79SRichard Henderson } 2425deee69a1SRichard Henderson want = tcg_const_i32(a->write ? PAGE_WRITE : PAGE_READ); 2426eed14219SRichard Henderson 2427eed14219SRichard Henderson gen_helper_probe(dest, cpu_env, addr, level, want); 2428eed14219SRichard Henderson 2429eed14219SRichard Henderson tcg_temp_free_i32(want); 2430eed14219SRichard Henderson tcg_temp_free_i32(level); 2431eed14219SRichard Henderson 2432deee69a1SRichard Henderson save_gpr(ctx, a->t, dest); 243331234768SRichard Henderson return nullify_end(ctx); 243498a9cb79SRichard Henderson } 243598a9cb79SRichard Henderson 2436deee69a1SRichard Henderson static bool trans_ixtlbx(DisasContext *ctx, arg_ixtlbx *a) 24378d6ae7fbSRichard Henderson { 2438deee69a1SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2439deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY 24408d6ae7fbSRichard Henderson TCGv_tl addr; 24418d6ae7fbSRichard Henderson TCGv_reg ofs, reg; 24428d6ae7fbSRichard Henderson 24438d6ae7fbSRichard Henderson nullify_over(ctx); 24448d6ae7fbSRichard Henderson 2445deee69a1SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, 0, 0, 0, a->sp, 0, false); 2446deee69a1SRichard Henderson reg = load_gpr(ctx, a->r); 2447deee69a1SRichard Henderson if (a->addr) { 24488d6ae7fbSRichard Henderson gen_helper_itlba(cpu_env, addr, reg); 24498d6ae7fbSRichard Henderson } else { 24508d6ae7fbSRichard Henderson gen_helper_itlbp(cpu_env, addr, reg); 24518d6ae7fbSRichard Henderson } 24528d6ae7fbSRichard Henderson 24538d6ae7fbSRichard Henderson /* Exit TB for ITLB change if mmu is enabled. This *should* not be 24548d6ae7fbSRichard Henderson the case, since the OS TLB fill handler runs with mmu disabled. */ 2455deee69a1SRichard Henderson if (!a->data && (ctx->tb_flags & PSW_C)) { 245631234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 245731234768SRichard Henderson } 245831234768SRichard Henderson return nullify_end(ctx); 2459deee69a1SRichard Henderson #endif 24608d6ae7fbSRichard Henderson } 246163300a00SRichard Henderson 2462deee69a1SRichard Henderson static bool trans_pxtlbx(DisasContext *ctx, arg_pxtlbx *a) 246363300a00SRichard Henderson { 2464deee69a1SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2465deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY 246663300a00SRichard Henderson TCGv_tl addr; 246763300a00SRichard Henderson TCGv_reg ofs; 246863300a00SRichard Henderson 246963300a00SRichard Henderson nullify_over(ctx); 247063300a00SRichard Henderson 2471deee69a1SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, a->x, 0, 0, a->sp, a->m, false); 2472deee69a1SRichard Henderson if (a->m) { 2473deee69a1SRichard Henderson save_gpr(ctx, a->b, ofs); 247463300a00SRichard Henderson } 2475deee69a1SRichard Henderson if (a->local) { 247663300a00SRichard Henderson gen_helper_ptlbe(cpu_env); 247763300a00SRichard Henderson } else { 247863300a00SRichard Henderson gen_helper_ptlb(cpu_env, addr); 247963300a00SRichard Henderson } 248063300a00SRichard Henderson 248163300a00SRichard Henderson /* Exit TB for TLB change if mmu is enabled. */ 2482deee69a1SRichard Henderson if (!a->data && (ctx->tb_flags & PSW_C)) { 248331234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 248431234768SRichard Henderson } 248531234768SRichard Henderson return nullify_end(ctx); 2486deee69a1SRichard Henderson #endif 248763300a00SRichard Henderson } 24882dfcca9fSRichard Henderson 2489deee69a1SRichard Henderson static bool trans_lpa(DisasContext *ctx, arg_ldst *a) 24902dfcca9fSRichard Henderson { 2491deee69a1SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2492deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY 24932dfcca9fSRichard Henderson TCGv_tl vaddr; 24942dfcca9fSRichard Henderson TCGv_reg ofs, paddr; 24952dfcca9fSRichard Henderson 24962dfcca9fSRichard Henderson nullify_over(ctx); 24972dfcca9fSRichard Henderson 2498deee69a1SRichard Henderson form_gva(ctx, &vaddr, &ofs, a->b, a->x, 0, 0, a->sp, a->m, false); 24992dfcca9fSRichard Henderson 25002dfcca9fSRichard Henderson paddr = tcg_temp_new(); 25012dfcca9fSRichard Henderson gen_helper_lpa(paddr, cpu_env, vaddr); 25022dfcca9fSRichard Henderson 25032dfcca9fSRichard Henderson /* Note that physical address result overrides base modification. */ 2504deee69a1SRichard Henderson if (a->m) { 2505deee69a1SRichard Henderson save_gpr(ctx, a->b, ofs); 25062dfcca9fSRichard Henderson } 2507deee69a1SRichard Henderson save_gpr(ctx, a->t, paddr); 25082dfcca9fSRichard Henderson tcg_temp_free(paddr); 25092dfcca9fSRichard Henderson 251031234768SRichard Henderson return nullify_end(ctx); 2511deee69a1SRichard Henderson #endif 25122dfcca9fSRichard Henderson } 251343a97b81SRichard Henderson 2514deee69a1SRichard Henderson static bool trans_lci(DisasContext *ctx, arg_lci *a) 251543a97b81SRichard Henderson { 251643a97b81SRichard Henderson TCGv_reg ci; 251743a97b81SRichard Henderson 251843a97b81SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 251943a97b81SRichard Henderson 252043a97b81SRichard Henderson /* The Coherence Index is an implementation-defined function of the 252143a97b81SRichard Henderson physical address. Two addresses with the same CI have a coherent 252243a97b81SRichard Henderson view of the cache. Our implementation is to return 0 for all, 252343a97b81SRichard Henderson since the entire address space is coherent. */ 252443a97b81SRichard Henderson ci = tcg_const_reg(0); 2525deee69a1SRichard Henderson save_gpr(ctx, a->t, ci); 252643a97b81SRichard Henderson tcg_temp_free(ci); 252743a97b81SRichard Henderson 252831234768SRichard Henderson cond_free(&ctx->null_cond); 252931234768SRichard Henderson return true; 253043a97b81SRichard Henderson } 253198a9cb79SRichard Henderson 25320c982a28SRichard Henderson static bool trans_add(DisasContext *ctx, arg_rrr_cf_sh *a) 2533b2167459SRichard Henderson { 25340c982a28SRichard Henderson return do_add_reg(ctx, a, false, false, false, false); 2535b2167459SRichard Henderson } 2536b2167459SRichard Henderson 25370c982a28SRichard Henderson static bool trans_add_l(DisasContext *ctx, arg_rrr_cf_sh *a) 2538b2167459SRichard Henderson { 25390c982a28SRichard Henderson return do_add_reg(ctx, a, true, false, false, false); 2540b2167459SRichard Henderson } 2541b2167459SRichard Henderson 25420c982a28SRichard Henderson static bool trans_add_tsv(DisasContext *ctx, arg_rrr_cf_sh *a) 2543b2167459SRichard Henderson { 25440c982a28SRichard Henderson return do_add_reg(ctx, a, false, true, false, false); 2545b2167459SRichard Henderson } 2546b2167459SRichard Henderson 25470c982a28SRichard Henderson static bool trans_add_c(DisasContext *ctx, arg_rrr_cf_sh *a) 2548b2167459SRichard Henderson { 25490c982a28SRichard Henderson return do_add_reg(ctx, a, false, false, false, true); 25500c982a28SRichard Henderson } 2551b2167459SRichard Henderson 25520c982a28SRichard Henderson static bool trans_add_c_tsv(DisasContext *ctx, arg_rrr_cf_sh *a) 25530c982a28SRichard Henderson { 25540c982a28SRichard Henderson return do_add_reg(ctx, a, false, true, false, true); 25550c982a28SRichard Henderson } 25560c982a28SRichard Henderson 25570c982a28SRichard Henderson static bool trans_sub(DisasContext *ctx, arg_rrr_cf *a) 25580c982a28SRichard Henderson { 25590c982a28SRichard Henderson return do_sub_reg(ctx, a, false, false, false); 25600c982a28SRichard Henderson } 25610c982a28SRichard Henderson 25620c982a28SRichard Henderson static bool trans_sub_tsv(DisasContext *ctx, arg_rrr_cf *a) 25630c982a28SRichard Henderson { 25640c982a28SRichard Henderson return do_sub_reg(ctx, a, true, false, false); 25650c982a28SRichard Henderson } 25660c982a28SRichard Henderson 25670c982a28SRichard Henderson static bool trans_sub_tc(DisasContext *ctx, arg_rrr_cf *a) 25680c982a28SRichard Henderson { 25690c982a28SRichard Henderson return do_sub_reg(ctx, a, false, false, true); 25700c982a28SRichard Henderson } 25710c982a28SRichard Henderson 25720c982a28SRichard Henderson static bool trans_sub_tsv_tc(DisasContext *ctx, arg_rrr_cf *a) 25730c982a28SRichard Henderson { 25740c982a28SRichard Henderson return do_sub_reg(ctx, a, true, false, true); 25750c982a28SRichard Henderson } 25760c982a28SRichard Henderson 25770c982a28SRichard Henderson static bool trans_sub_b(DisasContext *ctx, arg_rrr_cf *a) 25780c982a28SRichard Henderson { 25790c982a28SRichard Henderson return do_sub_reg(ctx, a, false, true, false); 25800c982a28SRichard Henderson } 25810c982a28SRichard Henderson 25820c982a28SRichard Henderson static bool trans_sub_b_tsv(DisasContext *ctx, arg_rrr_cf *a) 25830c982a28SRichard Henderson { 25840c982a28SRichard Henderson return do_sub_reg(ctx, a, true, true, false); 25850c982a28SRichard Henderson } 25860c982a28SRichard Henderson 25870c982a28SRichard Henderson static bool trans_andcm(DisasContext *ctx, arg_rrr_cf *a) 25880c982a28SRichard Henderson { 25890c982a28SRichard Henderson return do_log_reg(ctx, a, tcg_gen_andc_reg); 25900c982a28SRichard Henderson } 25910c982a28SRichard Henderson 25920c982a28SRichard Henderson static bool trans_and(DisasContext *ctx, arg_rrr_cf *a) 25930c982a28SRichard Henderson { 25940c982a28SRichard Henderson return do_log_reg(ctx, a, tcg_gen_and_reg); 25950c982a28SRichard Henderson } 25960c982a28SRichard Henderson 25970c982a28SRichard Henderson static bool trans_or(DisasContext *ctx, arg_rrr_cf *a) 25980c982a28SRichard Henderson { 25990c982a28SRichard Henderson if (a->cf == 0) { 26000c982a28SRichard Henderson unsigned r2 = a->r2; 26010c982a28SRichard Henderson unsigned r1 = a->r1; 26020c982a28SRichard Henderson unsigned rt = a->t; 26030c982a28SRichard Henderson 26047aee8189SRichard Henderson if (rt == 0) { /* NOP */ 26057aee8189SRichard Henderson cond_free(&ctx->null_cond); 26067aee8189SRichard Henderson return true; 26077aee8189SRichard Henderson } 26087aee8189SRichard Henderson if (r2 == 0) { /* COPY */ 2609b2167459SRichard Henderson if (r1 == 0) { 2610eaa3783bSRichard Henderson TCGv_reg dest = dest_gpr(ctx, rt); 2611eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 2612b2167459SRichard Henderson save_gpr(ctx, rt, dest); 2613b2167459SRichard Henderson } else { 2614b2167459SRichard Henderson save_gpr(ctx, rt, cpu_gr[r1]); 2615b2167459SRichard Henderson } 2616b2167459SRichard Henderson cond_free(&ctx->null_cond); 261731234768SRichard Henderson return true; 2618b2167459SRichard Henderson } 26197aee8189SRichard Henderson #ifndef CONFIG_USER_ONLY 26207aee8189SRichard Henderson /* These are QEMU extensions and are nops in the real architecture: 26217aee8189SRichard Henderson * 26227aee8189SRichard Henderson * or %r10,%r10,%r10 -- idle loop; wait for interrupt 26237aee8189SRichard Henderson * or %r31,%r31,%r31 -- death loop; offline cpu 26247aee8189SRichard Henderson * currently implemented as idle. 26257aee8189SRichard Henderson */ 26267aee8189SRichard Henderson if ((rt == 10 || rt == 31) && r1 == rt && r2 == rt) { /* PAUSE */ 26277aee8189SRichard Henderson TCGv_i32 tmp; 26287aee8189SRichard Henderson 26297aee8189SRichard Henderson /* No need to check for supervisor, as userland can only pause 26307aee8189SRichard Henderson until the next timer interrupt. */ 26317aee8189SRichard Henderson nullify_over(ctx); 26327aee8189SRichard Henderson 26337aee8189SRichard Henderson /* Advance the instruction queue. */ 26347aee8189SRichard Henderson copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b); 26357aee8189SRichard Henderson copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_n, ctx->iaoq_n_var); 26367aee8189SRichard Henderson nullify_set(ctx, 0); 26377aee8189SRichard Henderson 26387aee8189SRichard Henderson /* Tell the qemu main loop to halt until this cpu has work. */ 26397aee8189SRichard Henderson tmp = tcg_const_i32(1); 26407aee8189SRichard Henderson tcg_gen_st_i32(tmp, cpu_env, -offsetof(HPPACPU, env) + 26417aee8189SRichard Henderson offsetof(CPUState, halted)); 26427aee8189SRichard Henderson tcg_temp_free_i32(tmp); 26437aee8189SRichard Henderson gen_excp_1(EXCP_HALTED); 26447aee8189SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 26457aee8189SRichard Henderson 26467aee8189SRichard Henderson return nullify_end(ctx); 26477aee8189SRichard Henderson } 26487aee8189SRichard Henderson #endif 26497aee8189SRichard Henderson } 26500c982a28SRichard Henderson return do_log_reg(ctx, a, tcg_gen_or_reg); 26517aee8189SRichard Henderson } 2652b2167459SRichard Henderson 26530c982a28SRichard Henderson static bool trans_xor(DisasContext *ctx, arg_rrr_cf *a) 2654b2167459SRichard Henderson { 26550c982a28SRichard Henderson return do_log_reg(ctx, a, tcg_gen_xor_reg); 26560c982a28SRichard Henderson } 26570c982a28SRichard Henderson 26580c982a28SRichard Henderson static bool trans_cmpclr(DisasContext *ctx, arg_rrr_cf *a) 26590c982a28SRichard Henderson { 2660eaa3783bSRichard Henderson TCGv_reg tcg_r1, tcg_r2; 2661b2167459SRichard Henderson 26620c982a28SRichard Henderson if (a->cf) { 2663b2167459SRichard Henderson nullify_over(ctx); 2664b2167459SRichard Henderson } 26650c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 26660c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 26670c982a28SRichard Henderson do_cmpclr(ctx, a->t, tcg_r1, tcg_r2, a->cf); 266831234768SRichard Henderson return nullify_end(ctx); 2669b2167459SRichard Henderson } 2670b2167459SRichard Henderson 26710c982a28SRichard Henderson static bool trans_uxor(DisasContext *ctx, arg_rrr_cf *a) 2672b2167459SRichard Henderson { 2673eaa3783bSRichard Henderson TCGv_reg tcg_r1, tcg_r2; 2674b2167459SRichard Henderson 26750c982a28SRichard Henderson if (a->cf) { 2676b2167459SRichard Henderson nullify_over(ctx); 2677b2167459SRichard Henderson } 26780c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 26790c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 26800c982a28SRichard Henderson do_unit(ctx, a->t, tcg_r1, tcg_r2, a->cf, false, tcg_gen_xor_reg); 268131234768SRichard Henderson return nullify_end(ctx); 2682b2167459SRichard Henderson } 2683b2167459SRichard Henderson 26840c982a28SRichard Henderson static bool do_uaddcm(DisasContext *ctx, arg_rrr_cf *a, bool is_tc) 2685b2167459SRichard Henderson { 2686eaa3783bSRichard Henderson TCGv_reg tcg_r1, tcg_r2, tmp; 2687b2167459SRichard Henderson 26880c982a28SRichard Henderson if (a->cf) { 2689b2167459SRichard Henderson nullify_over(ctx); 2690b2167459SRichard Henderson } 26910c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 26920c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 2693b2167459SRichard Henderson tmp = get_temp(ctx); 2694eaa3783bSRichard Henderson tcg_gen_not_reg(tmp, tcg_r2); 26950c982a28SRichard Henderson do_unit(ctx, a->t, tcg_r1, tmp, a->cf, is_tc, tcg_gen_add_reg); 269631234768SRichard Henderson return nullify_end(ctx); 2697b2167459SRichard Henderson } 2698b2167459SRichard Henderson 26990c982a28SRichard Henderson static bool trans_uaddcm(DisasContext *ctx, arg_rrr_cf *a) 2700b2167459SRichard Henderson { 27010c982a28SRichard Henderson return do_uaddcm(ctx, a, false); 27020c982a28SRichard Henderson } 27030c982a28SRichard Henderson 27040c982a28SRichard Henderson static bool trans_uaddcm_tc(DisasContext *ctx, arg_rrr_cf *a) 27050c982a28SRichard Henderson { 27060c982a28SRichard Henderson return do_uaddcm(ctx, a, true); 27070c982a28SRichard Henderson } 27080c982a28SRichard Henderson 27090c982a28SRichard Henderson static bool do_dcor(DisasContext *ctx, arg_rr_cf *a, bool is_i) 27100c982a28SRichard Henderson { 2711eaa3783bSRichard Henderson TCGv_reg tmp; 2712b2167459SRichard Henderson 2713b2167459SRichard Henderson nullify_over(ctx); 2714b2167459SRichard Henderson 2715b2167459SRichard Henderson tmp = get_temp(ctx); 2716eaa3783bSRichard Henderson tcg_gen_shri_reg(tmp, cpu_psw_cb, 3); 2717b2167459SRichard Henderson if (!is_i) { 2718eaa3783bSRichard Henderson tcg_gen_not_reg(tmp, tmp); 2719b2167459SRichard Henderson } 2720eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, tmp, 0x11111111); 2721eaa3783bSRichard Henderson tcg_gen_muli_reg(tmp, tmp, 6); 27220c982a28SRichard Henderson do_unit(ctx, a->t, tmp, load_gpr(ctx, a->r), a->cf, false, 2723eaa3783bSRichard Henderson is_i ? tcg_gen_add_reg : tcg_gen_sub_reg); 272431234768SRichard Henderson return nullify_end(ctx); 2725b2167459SRichard Henderson } 2726b2167459SRichard Henderson 27270c982a28SRichard Henderson static bool trans_dcor(DisasContext *ctx, arg_rr_cf *a) 2728b2167459SRichard Henderson { 27290c982a28SRichard Henderson return do_dcor(ctx, a, false); 27300c982a28SRichard Henderson } 27310c982a28SRichard Henderson 27320c982a28SRichard Henderson static bool trans_dcor_i(DisasContext *ctx, arg_rr_cf *a) 27330c982a28SRichard Henderson { 27340c982a28SRichard Henderson return do_dcor(ctx, a, true); 27350c982a28SRichard Henderson } 27360c982a28SRichard Henderson 27370c982a28SRichard Henderson static bool trans_ds(DisasContext *ctx, arg_rrr_cf *a) 27380c982a28SRichard Henderson { 2739eaa3783bSRichard Henderson TCGv_reg dest, add1, add2, addc, zero, in1, in2; 2740b2167459SRichard Henderson 2741b2167459SRichard Henderson nullify_over(ctx); 2742b2167459SRichard Henderson 27430c982a28SRichard Henderson in1 = load_gpr(ctx, a->r1); 27440c982a28SRichard Henderson in2 = load_gpr(ctx, a->r2); 2745b2167459SRichard Henderson 2746b2167459SRichard Henderson add1 = tcg_temp_new(); 2747b2167459SRichard Henderson add2 = tcg_temp_new(); 2748b2167459SRichard Henderson addc = tcg_temp_new(); 2749b2167459SRichard Henderson dest = tcg_temp_new(); 2750eaa3783bSRichard Henderson zero = tcg_const_reg(0); 2751b2167459SRichard Henderson 2752b2167459SRichard Henderson /* Form R1 << 1 | PSW[CB]{8}. */ 2753eaa3783bSRichard Henderson tcg_gen_add_reg(add1, in1, in1); 2754eaa3783bSRichard Henderson tcg_gen_add_reg(add1, add1, cpu_psw_cb_msb); 2755b2167459SRichard Henderson 2756b2167459SRichard Henderson /* Add or subtract R2, depending on PSW[V]. Proper computation of 2757b2167459SRichard Henderson carry{8} requires that we subtract via + ~R2 + 1, as described in 2758b2167459SRichard Henderson the manual. By extracting and masking V, we can produce the 2759b2167459SRichard Henderson proper inputs to the addition without movcond. */ 2760eaa3783bSRichard Henderson tcg_gen_sari_reg(addc, cpu_psw_v, TARGET_REGISTER_BITS - 1); 2761eaa3783bSRichard Henderson tcg_gen_xor_reg(add2, in2, addc); 2762eaa3783bSRichard Henderson tcg_gen_andi_reg(addc, addc, 1); 2763b2167459SRichard Henderson /* ??? This is only correct for 32-bit. */ 2764b2167459SRichard Henderson tcg_gen_add2_i32(dest, cpu_psw_cb_msb, add1, zero, add2, zero); 2765b2167459SRichard Henderson tcg_gen_add2_i32(dest, cpu_psw_cb_msb, dest, cpu_psw_cb_msb, addc, zero); 2766b2167459SRichard Henderson 2767b2167459SRichard Henderson tcg_temp_free(addc); 2768b2167459SRichard Henderson tcg_temp_free(zero); 2769b2167459SRichard Henderson 2770b2167459SRichard Henderson /* Write back the result register. */ 27710c982a28SRichard Henderson save_gpr(ctx, a->t, dest); 2772b2167459SRichard Henderson 2773b2167459SRichard Henderson /* Write back PSW[CB]. */ 2774eaa3783bSRichard Henderson tcg_gen_xor_reg(cpu_psw_cb, add1, add2); 2775eaa3783bSRichard Henderson tcg_gen_xor_reg(cpu_psw_cb, cpu_psw_cb, dest); 2776b2167459SRichard Henderson 2777b2167459SRichard Henderson /* Write back PSW[V] for the division step. */ 2778eaa3783bSRichard Henderson tcg_gen_neg_reg(cpu_psw_v, cpu_psw_cb_msb); 2779eaa3783bSRichard Henderson tcg_gen_xor_reg(cpu_psw_v, cpu_psw_v, in2); 2780b2167459SRichard Henderson 2781b2167459SRichard Henderson /* Install the new nullification. */ 27820c982a28SRichard Henderson if (a->cf) { 2783eaa3783bSRichard Henderson TCGv_reg sv = NULL; 27840c982a28SRichard Henderson if (a->cf >> 1 == 6) { 2785b2167459SRichard Henderson /* ??? The lshift is supposed to contribute to overflow. */ 2786b2167459SRichard Henderson sv = do_add_sv(ctx, dest, add1, add2); 2787b2167459SRichard Henderson } 27880c982a28SRichard Henderson ctx->null_cond = do_cond(a->cf, dest, cpu_psw_cb_msb, sv); 2789b2167459SRichard Henderson } 2790b2167459SRichard Henderson 2791b2167459SRichard Henderson tcg_temp_free(add1); 2792b2167459SRichard Henderson tcg_temp_free(add2); 2793b2167459SRichard Henderson tcg_temp_free(dest); 2794b2167459SRichard Henderson 279531234768SRichard Henderson return nullify_end(ctx); 2796b2167459SRichard Henderson } 2797b2167459SRichard Henderson 27980588e061SRichard Henderson static bool trans_addi(DisasContext *ctx, arg_rri_cf *a) 2799b2167459SRichard Henderson { 28000588e061SRichard Henderson return do_add_imm(ctx, a, false, false); 28010588e061SRichard Henderson } 28020588e061SRichard Henderson 28030588e061SRichard Henderson static bool trans_addi_tsv(DisasContext *ctx, arg_rri_cf *a) 28040588e061SRichard Henderson { 28050588e061SRichard Henderson return do_add_imm(ctx, a, true, false); 28060588e061SRichard Henderson } 28070588e061SRichard Henderson 28080588e061SRichard Henderson static bool trans_addi_tc(DisasContext *ctx, arg_rri_cf *a) 28090588e061SRichard Henderson { 28100588e061SRichard Henderson return do_add_imm(ctx, a, false, true); 28110588e061SRichard Henderson } 28120588e061SRichard Henderson 28130588e061SRichard Henderson static bool trans_addi_tc_tsv(DisasContext *ctx, arg_rri_cf *a) 28140588e061SRichard Henderson { 28150588e061SRichard Henderson return do_add_imm(ctx, a, true, true); 28160588e061SRichard Henderson } 28170588e061SRichard Henderson 28180588e061SRichard Henderson static bool trans_subi(DisasContext *ctx, arg_rri_cf *a) 28190588e061SRichard Henderson { 28200588e061SRichard Henderson return do_sub_imm(ctx, a, false); 28210588e061SRichard Henderson } 28220588e061SRichard Henderson 28230588e061SRichard Henderson static bool trans_subi_tsv(DisasContext *ctx, arg_rri_cf *a) 28240588e061SRichard Henderson { 28250588e061SRichard Henderson return do_sub_imm(ctx, a, true); 28260588e061SRichard Henderson } 28270588e061SRichard Henderson 28280588e061SRichard Henderson static bool trans_cmpiclr(DisasContext *ctx, arg_rri_cf *a) 28290588e061SRichard Henderson { 2830eaa3783bSRichard Henderson TCGv_reg tcg_im, tcg_r2; 2831b2167459SRichard Henderson 28320588e061SRichard Henderson if (a->cf) { 2833b2167459SRichard Henderson nullify_over(ctx); 2834b2167459SRichard Henderson } 2835b2167459SRichard Henderson 28360588e061SRichard Henderson tcg_im = load_const(ctx, a->i); 28370588e061SRichard Henderson tcg_r2 = load_gpr(ctx, a->r); 28380588e061SRichard Henderson do_cmpclr(ctx, a->t, tcg_im, tcg_r2, a->cf); 2839b2167459SRichard Henderson 284031234768SRichard Henderson return nullify_end(ctx); 2841b2167459SRichard Henderson } 2842b2167459SRichard Henderson 28431cd012a5SRichard Henderson static bool trans_ld(DisasContext *ctx, arg_ldst *a) 284496d6407fSRichard Henderson { 28451cd012a5SRichard Henderson return do_load(ctx, a->t, a->b, a->x, a->scale ? a->size : 0, 28461cd012a5SRichard Henderson a->disp, a->sp, a->m, a->size | MO_TE); 284796d6407fSRichard Henderson } 284896d6407fSRichard Henderson 28491cd012a5SRichard Henderson static bool trans_st(DisasContext *ctx, arg_ldst *a) 285096d6407fSRichard Henderson { 28511cd012a5SRichard Henderson assert(a->x == 0 && a->scale == 0); 28521cd012a5SRichard Henderson return do_store(ctx, a->t, a->b, a->disp, a->sp, a->m, a->size | MO_TE); 285396d6407fSRichard Henderson } 285496d6407fSRichard Henderson 28551cd012a5SRichard Henderson static bool trans_ldc(DisasContext *ctx, arg_ldst *a) 285696d6407fSRichard Henderson { 28571cd012a5SRichard Henderson TCGMemOp mop = MO_TEUL | MO_ALIGN_16 | a->size; 285886f8d05fSRichard Henderson TCGv_reg zero, dest, ofs; 285986f8d05fSRichard Henderson TCGv_tl addr; 286096d6407fSRichard Henderson 286196d6407fSRichard Henderson nullify_over(ctx); 286296d6407fSRichard Henderson 28631cd012a5SRichard Henderson if (a->m) { 286486f8d05fSRichard Henderson /* Base register modification. Make sure if RT == RB, 286586f8d05fSRichard Henderson we see the result of the load. */ 286696d6407fSRichard Henderson dest = get_temp(ctx); 286796d6407fSRichard Henderson } else { 28681cd012a5SRichard Henderson dest = dest_gpr(ctx, a->t); 286996d6407fSRichard Henderson } 287096d6407fSRichard Henderson 28711cd012a5SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, a->x, a->scale ? a->size : 0, 28721cd012a5SRichard Henderson a->disp, a->sp, a->m, ctx->mmu_idx == MMU_PHYS_IDX); 2873eaa3783bSRichard Henderson zero = tcg_const_reg(0); 287486f8d05fSRichard Henderson tcg_gen_atomic_xchg_reg(dest, addr, zero, ctx->mmu_idx, mop); 28751cd012a5SRichard Henderson if (a->m) { 28761cd012a5SRichard Henderson save_gpr(ctx, a->b, ofs); 287796d6407fSRichard Henderson } 28781cd012a5SRichard Henderson save_gpr(ctx, a->t, dest); 287996d6407fSRichard Henderson 288031234768SRichard Henderson return nullify_end(ctx); 288196d6407fSRichard Henderson } 288296d6407fSRichard Henderson 28831cd012a5SRichard Henderson static bool trans_stby(DisasContext *ctx, arg_stby *a) 288496d6407fSRichard Henderson { 288586f8d05fSRichard Henderson TCGv_reg ofs, val; 288686f8d05fSRichard Henderson TCGv_tl addr; 288796d6407fSRichard Henderson 288896d6407fSRichard Henderson nullify_over(ctx); 288996d6407fSRichard Henderson 28901cd012a5SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, 0, 0, a->disp, a->sp, a->m, 289186f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 28921cd012a5SRichard Henderson val = load_gpr(ctx, a->r); 28931cd012a5SRichard Henderson if (a->a) { 2894f9f46db4SEmilio G. Cota if (tb_cflags(ctx->base.tb) & CF_PARALLEL) { 2895f9f46db4SEmilio G. Cota gen_helper_stby_e_parallel(cpu_env, addr, val); 2896f9f46db4SEmilio G. Cota } else { 289796d6407fSRichard Henderson gen_helper_stby_e(cpu_env, addr, val); 2898f9f46db4SEmilio G. Cota } 2899f9f46db4SEmilio G. Cota } else { 2900f9f46db4SEmilio G. Cota if (tb_cflags(ctx->base.tb) & CF_PARALLEL) { 2901f9f46db4SEmilio G. Cota gen_helper_stby_b_parallel(cpu_env, addr, val); 290296d6407fSRichard Henderson } else { 290396d6407fSRichard Henderson gen_helper_stby_b(cpu_env, addr, val); 290496d6407fSRichard Henderson } 2905f9f46db4SEmilio G. Cota } 29061cd012a5SRichard Henderson if (a->m) { 290786f8d05fSRichard Henderson tcg_gen_andi_reg(ofs, ofs, ~3); 29081cd012a5SRichard Henderson save_gpr(ctx, a->b, ofs); 290996d6407fSRichard Henderson } 291096d6407fSRichard Henderson 291131234768SRichard Henderson return nullify_end(ctx); 291296d6407fSRichard Henderson } 291396d6407fSRichard Henderson 29141cd012a5SRichard Henderson static bool trans_lda(DisasContext *ctx, arg_ldst *a) 2915d0a851ccSRichard Henderson { 2916d0a851ccSRichard Henderson int hold_mmu_idx = ctx->mmu_idx; 2917d0a851ccSRichard Henderson 2918d0a851ccSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2919d0a851ccSRichard Henderson ctx->mmu_idx = MMU_PHYS_IDX; 29201cd012a5SRichard Henderson trans_ld(ctx, a); 2921d0a851ccSRichard Henderson ctx->mmu_idx = hold_mmu_idx; 292231234768SRichard Henderson return true; 2923d0a851ccSRichard Henderson } 2924d0a851ccSRichard Henderson 29251cd012a5SRichard Henderson static bool trans_sta(DisasContext *ctx, arg_ldst *a) 2926d0a851ccSRichard Henderson { 2927d0a851ccSRichard Henderson int hold_mmu_idx = ctx->mmu_idx; 2928d0a851ccSRichard Henderson 2929d0a851ccSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2930d0a851ccSRichard Henderson ctx->mmu_idx = MMU_PHYS_IDX; 29311cd012a5SRichard Henderson trans_st(ctx, a); 2932d0a851ccSRichard Henderson ctx->mmu_idx = hold_mmu_idx; 293331234768SRichard Henderson return true; 2934d0a851ccSRichard Henderson } 293595412a61SRichard Henderson 29360588e061SRichard Henderson static bool trans_ldil(DisasContext *ctx, arg_ldil *a) 2937b2167459SRichard Henderson { 29380588e061SRichard Henderson TCGv_reg tcg_rt = dest_gpr(ctx, a->t); 2939b2167459SRichard Henderson 29400588e061SRichard Henderson tcg_gen_movi_reg(tcg_rt, a->i); 29410588e061SRichard Henderson save_gpr(ctx, a->t, tcg_rt); 2942b2167459SRichard Henderson cond_free(&ctx->null_cond); 294331234768SRichard Henderson return true; 2944b2167459SRichard Henderson } 2945b2167459SRichard Henderson 29460588e061SRichard Henderson static bool trans_addil(DisasContext *ctx, arg_addil *a) 2947b2167459SRichard Henderson { 29480588e061SRichard Henderson TCGv_reg tcg_rt = load_gpr(ctx, a->r); 2949eaa3783bSRichard Henderson TCGv_reg tcg_r1 = dest_gpr(ctx, 1); 2950b2167459SRichard Henderson 29510588e061SRichard Henderson tcg_gen_addi_reg(tcg_r1, tcg_rt, a->i); 2952b2167459SRichard Henderson save_gpr(ctx, 1, tcg_r1); 2953b2167459SRichard Henderson cond_free(&ctx->null_cond); 295431234768SRichard Henderson return true; 2955b2167459SRichard Henderson } 2956b2167459SRichard Henderson 29570588e061SRichard Henderson static bool trans_ldo(DisasContext *ctx, arg_ldo *a) 2958b2167459SRichard Henderson { 29590588e061SRichard Henderson TCGv_reg tcg_rt = dest_gpr(ctx, a->t); 2960b2167459SRichard Henderson 2961b2167459SRichard Henderson /* Special case rb == 0, for the LDI pseudo-op. 2962b2167459SRichard Henderson The COPY pseudo-op is handled for free within tcg_gen_addi_tl. */ 29630588e061SRichard Henderson if (a->b == 0) { 29640588e061SRichard Henderson tcg_gen_movi_reg(tcg_rt, a->i); 2965b2167459SRichard Henderson } else { 29660588e061SRichard Henderson tcg_gen_addi_reg(tcg_rt, cpu_gr[a->b], a->i); 2967b2167459SRichard Henderson } 29680588e061SRichard Henderson save_gpr(ctx, a->t, tcg_rt); 2969b2167459SRichard Henderson cond_free(&ctx->null_cond); 297031234768SRichard Henderson return true; 2971b2167459SRichard Henderson } 2972b2167459SRichard Henderson 297301afb7beSRichard Henderson static bool do_cmpb(DisasContext *ctx, unsigned r, TCGv_reg in1, 297401afb7beSRichard Henderson unsigned c, unsigned f, unsigned n, int disp) 297598cd9ca7SRichard Henderson { 297601afb7beSRichard Henderson TCGv_reg dest, in2, sv; 297798cd9ca7SRichard Henderson DisasCond cond; 297898cd9ca7SRichard Henderson 297998cd9ca7SRichard Henderson in2 = load_gpr(ctx, r); 298098cd9ca7SRichard Henderson dest = get_temp(ctx); 298198cd9ca7SRichard Henderson 2982eaa3783bSRichard Henderson tcg_gen_sub_reg(dest, in1, in2); 298398cd9ca7SRichard Henderson 2984f764718dSRichard Henderson sv = NULL; 298598cd9ca7SRichard Henderson if (c == 6) { 298698cd9ca7SRichard Henderson sv = do_sub_sv(ctx, dest, in1, in2); 298798cd9ca7SRichard Henderson } 298898cd9ca7SRichard Henderson 298901afb7beSRichard Henderson cond = do_sub_cond(c * 2 + f, dest, in1, in2, sv); 299001afb7beSRichard Henderson return do_cbranch(ctx, disp, n, &cond); 299198cd9ca7SRichard Henderson } 299298cd9ca7SRichard Henderson 299301afb7beSRichard Henderson static bool trans_cmpb(DisasContext *ctx, arg_cmpb *a) 299498cd9ca7SRichard Henderson { 299501afb7beSRichard Henderson nullify_over(ctx); 299601afb7beSRichard Henderson return do_cmpb(ctx, a->r2, load_gpr(ctx, a->r1), a->c, a->f, a->n, a->disp); 299701afb7beSRichard Henderson } 299801afb7beSRichard Henderson 299901afb7beSRichard Henderson static bool trans_cmpbi(DisasContext *ctx, arg_cmpbi *a) 300001afb7beSRichard Henderson { 300101afb7beSRichard Henderson nullify_over(ctx); 300201afb7beSRichard Henderson return do_cmpb(ctx, a->r, load_const(ctx, a->i), a->c, a->f, a->n, a->disp); 300301afb7beSRichard Henderson } 300401afb7beSRichard Henderson 300501afb7beSRichard Henderson static bool do_addb(DisasContext *ctx, unsigned r, TCGv_reg in1, 300601afb7beSRichard Henderson unsigned c, unsigned f, unsigned n, int disp) 300701afb7beSRichard Henderson { 300801afb7beSRichard Henderson TCGv_reg dest, in2, sv, cb_msb; 300998cd9ca7SRichard Henderson DisasCond cond; 301098cd9ca7SRichard Henderson 301198cd9ca7SRichard Henderson in2 = load_gpr(ctx, r); 301298cd9ca7SRichard Henderson dest = dest_gpr(ctx, r); 3013f764718dSRichard Henderson sv = NULL; 3014f764718dSRichard Henderson cb_msb = NULL; 301598cd9ca7SRichard Henderson 301698cd9ca7SRichard Henderson switch (c) { 301798cd9ca7SRichard Henderson default: 3018eaa3783bSRichard Henderson tcg_gen_add_reg(dest, in1, in2); 301998cd9ca7SRichard Henderson break; 302098cd9ca7SRichard Henderson case 4: case 5: 302198cd9ca7SRichard Henderson cb_msb = get_temp(ctx); 3022eaa3783bSRichard Henderson tcg_gen_movi_reg(cb_msb, 0); 3023eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, in1, cb_msb, in2, cb_msb); 302498cd9ca7SRichard Henderson break; 302598cd9ca7SRichard Henderson case 6: 3026eaa3783bSRichard Henderson tcg_gen_add_reg(dest, in1, in2); 302798cd9ca7SRichard Henderson sv = do_add_sv(ctx, dest, in1, in2); 302898cd9ca7SRichard Henderson break; 302998cd9ca7SRichard Henderson } 303098cd9ca7SRichard Henderson 303101afb7beSRichard Henderson cond = do_cond(c * 2 + f, dest, cb_msb, sv); 303201afb7beSRichard Henderson return do_cbranch(ctx, disp, n, &cond); 303398cd9ca7SRichard Henderson } 303498cd9ca7SRichard Henderson 303501afb7beSRichard Henderson static bool trans_addb(DisasContext *ctx, arg_addb *a) 303698cd9ca7SRichard Henderson { 303701afb7beSRichard Henderson nullify_over(ctx); 303801afb7beSRichard Henderson return do_addb(ctx, a->r2, load_gpr(ctx, a->r1), a->c, a->f, a->n, a->disp); 303901afb7beSRichard Henderson } 304001afb7beSRichard Henderson 304101afb7beSRichard Henderson static bool trans_addbi(DisasContext *ctx, arg_addbi *a) 304201afb7beSRichard Henderson { 304301afb7beSRichard Henderson nullify_over(ctx); 304401afb7beSRichard Henderson return do_addb(ctx, a->r, load_const(ctx, a->i), a->c, a->f, a->n, a->disp); 304501afb7beSRichard Henderson } 304601afb7beSRichard Henderson 304701afb7beSRichard Henderson static bool trans_bb_sar(DisasContext *ctx, arg_bb_sar *a) 304801afb7beSRichard Henderson { 3049eaa3783bSRichard Henderson TCGv_reg tmp, tcg_r; 305098cd9ca7SRichard Henderson DisasCond cond; 305198cd9ca7SRichard Henderson 305298cd9ca7SRichard Henderson nullify_over(ctx); 305398cd9ca7SRichard Henderson 305498cd9ca7SRichard Henderson tmp = tcg_temp_new(); 305501afb7beSRichard Henderson tcg_r = load_gpr(ctx, a->r); 3056eaa3783bSRichard Henderson tcg_gen_shl_reg(tmp, tcg_r, cpu_sar); 305798cd9ca7SRichard Henderson 305801afb7beSRichard Henderson cond = cond_make_0(a->c ? TCG_COND_GE : TCG_COND_LT, tmp); 305998cd9ca7SRichard Henderson tcg_temp_free(tmp); 306001afb7beSRichard Henderson return do_cbranch(ctx, a->disp, a->n, &cond); 306198cd9ca7SRichard Henderson } 306298cd9ca7SRichard Henderson 306301afb7beSRichard Henderson static bool trans_bb_imm(DisasContext *ctx, arg_bb_imm *a) 306498cd9ca7SRichard Henderson { 306501afb7beSRichard Henderson TCGv_reg tmp, tcg_r; 306601afb7beSRichard Henderson DisasCond cond; 306701afb7beSRichard Henderson 306801afb7beSRichard Henderson nullify_over(ctx); 306901afb7beSRichard Henderson 307001afb7beSRichard Henderson tmp = tcg_temp_new(); 307101afb7beSRichard Henderson tcg_r = load_gpr(ctx, a->r); 307201afb7beSRichard Henderson tcg_gen_shli_reg(tmp, tcg_r, a->p); 307301afb7beSRichard Henderson 307401afb7beSRichard Henderson cond = cond_make_0(a->c ? TCG_COND_GE : TCG_COND_LT, tmp); 307501afb7beSRichard Henderson tcg_temp_free(tmp); 307601afb7beSRichard Henderson return do_cbranch(ctx, a->disp, a->n, &cond); 307701afb7beSRichard Henderson } 307801afb7beSRichard Henderson 307901afb7beSRichard Henderson static bool trans_movb(DisasContext *ctx, arg_movb *a) 308001afb7beSRichard Henderson { 3081eaa3783bSRichard Henderson TCGv_reg dest; 308298cd9ca7SRichard Henderson DisasCond cond; 308398cd9ca7SRichard Henderson 308498cd9ca7SRichard Henderson nullify_over(ctx); 308598cd9ca7SRichard Henderson 308601afb7beSRichard Henderson dest = dest_gpr(ctx, a->r2); 308701afb7beSRichard Henderson if (a->r1 == 0) { 3088eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 308998cd9ca7SRichard Henderson } else { 309001afb7beSRichard Henderson tcg_gen_mov_reg(dest, cpu_gr[a->r1]); 309198cd9ca7SRichard Henderson } 309298cd9ca7SRichard Henderson 309301afb7beSRichard Henderson cond = do_sed_cond(a->c, dest); 309401afb7beSRichard Henderson return do_cbranch(ctx, a->disp, a->n, &cond); 309501afb7beSRichard Henderson } 309601afb7beSRichard Henderson 309701afb7beSRichard Henderson static bool trans_movbi(DisasContext *ctx, arg_movbi *a) 309801afb7beSRichard Henderson { 309901afb7beSRichard Henderson TCGv_reg dest; 310001afb7beSRichard Henderson DisasCond cond; 310101afb7beSRichard Henderson 310201afb7beSRichard Henderson nullify_over(ctx); 310301afb7beSRichard Henderson 310401afb7beSRichard Henderson dest = dest_gpr(ctx, a->r); 310501afb7beSRichard Henderson tcg_gen_movi_reg(dest, a->i); 310601afb7beSRichard Henderson 310701afb7beSRichard Henderson cond = do_sed_cond(a->c, dest); 310801afb7beSRichard Henderson return do_cbranch(ctx, a->disp, a->n, &cond); 310998cd9ca7SRichard Henderson } 311098cd9ca7SRichard Henderson 311130878590SRichard Henderson static bool trans_shrpw_sar(DisasContext *ctx, arg_shrpw_sar *a) 31120b1347d2SRichard Henderson { 3113eaa3783bSRichard Henderson TCGv_reg dest; 31140b1347d2SRichard Henderson 311530878590SRichard Henderson if (a->c) { 31160b1347d2SRichard Henderson nullify_over(ctx); 31170b1347d2SRichard Henderson } 31180b1347d2SRichard Henderson 311930878590SRichard Henderson dest = dest_gpr(ctx, a->t); 312030878590SRichard Henderson if (a->r1 == 0) { 312130878590SRichard Henderson tcg_gen_ext32u_reg(dest, load_gpr(ctx, a->r2)); 3122eaa3783bSRichard Henderson tcg_gen_shr_reg(dest, dest, cpu_sar); 312330878590SRichard Henderson } else if (a->r1 == a->r2) { 31240b1347d2SRichard Henderson TCGv_i32 t32 = tcg_temp_new_i32(); 312530878590SRichard Henderson tcg_gen_trunc_reg_i32(t32, load_gpr(ctx, a->r2)); 31260b1347d2SRichard Henderson tcg_gen_rotr_i32(t32, t32, cpu_sar); 3127eaa3783bSRichard Henderson tcg_gen_extu_i32_reg(dest, t32); 31280b1347d2SRichard Henderson tcg_temp_free_i32(t32); 31290b1347d2SRichard Henderson } else { 31300b1347d2SRichard Henderson TCGv_i64 t = tcg_temp_new_i64(); 31310b1347d2SRichard Henderson TCGv_i64 s = tcg_temp_new_i64(); 31320b1347d2SRichard Henderson 313330878590SRichard Henderson tcg_gen_concat_reg_i64(t, load_gpr(ctx, a->r2), load_gpr(ctx, a->r1)); 3134eaa3783bSRichard Henderson tcg_gen_extu_reg_i64(s, cpu_sar); 31350b1347d2SRichard Henderson tcg_gen_shr_i64(t, t, s); 3136eaa3783bSRichard Henderson tcg_gen_trunc_i64_reg(dest, t); 31370b1347d2SRichard Henderson 31380b1347d2SRichard Henderson tcg_temp_free_i64(t); 31390b1347d2SRichard Henderson tcg_temp_free_i64(s); 31400b1347d2SRichard Henderson } 314130878590SRichard Henderson save_gpr(ctx, a->t, dest); 31420b1347d2SRichard Henderson 31430b1347d2SRichard Henderson /* Install the new nullification. */ 31440b1347d2SRichard Henderson cond_free(&ctx->null_cond); 314530878590SRichard Henderson if (a->c) { 314630878590SRichard Henderson ctx->null_cond = do_sed_cond(a->c, dest); 31470b1347d2SRichard Henderson } 314831234768SRichard Henderson return nullify_end(ctx); 31490b1347d2SRichard Henderson } 31500b1347d2SRichard Henderson 315130878590SRichard Henderson static bool trans_shrpw_imm(DisasContext *ctx, arg_shrpw_imm *a) 31520b1347d2SRichard Henderson { 315330878590SRichard Henderson unsigned sa = 31 - a->cpos; 3154eaa3783bSRichard Henderson TCGv_reg dest, t2; 31550b1347d2SRichard Henderson 315630878590SRichard Henderson if (a->c) { 31570b1347d2SRichard Henderson nullify_over(ctx); 31580b1347d2SRichard Henderson } 31590b1347d2SRichard Henderson 316030878590SRichard Henderson dest = dest_gpr(ctx, a->t); 316130878590SRichard Henderson t2 = load_gpr(ctx, a->r2); 316230878590SRichard Henderson if (a->r1 == a->r2) { 31630b1347d2SRichard Henderson TCGv_i32 t32 = tcg_temp_new_i32(); 3164eaa3783bSRichard Henderson tcg_gen_trunc_reg_i32(t32, t2); 31650b1347d2SRichard Henderson tcg_gen_rotri_i32(t32, t32, sa); 3166eaa3783bSRichard Henderson tcg_gen_extu_i32_reg(dest, t32); 31670b1347d2SRichard Henderson tcg_temp_free_i32(t32); 316830878590SRichard Henderson } else if (a->r1 == 0) { 3169eaa3783bSRichard Henderson tcg_gen_extract_reg(dest, t2, sa, 32 - sa); 31700b1347d2SRichard Henderson } else { 3171eaa3783bSRichard Henderson TCGv_reg t0 = tcg_temp_new(); 3172eaa3783bSRichard Henderson tcg_gen_extract_reg(t0, t2, sa, 32 - sa); 317330878590SRichard Henderson tcg_gen_deposit_reg(dest, t0, cpu_gr[a->r1], 32 - sa, sa); 31740b1347d2SRichard Henderson tcg_temp_free(t0); 31750b1347d2SRichard Henderson } 317630878590SRichard Henderson save_gpr(ctx, a->t, dest); 31770b1347d2SRichard Henderson 31780b1347d2SRichard Henderson /* Install the new nullification. */ 31790b1347d2SRichard Henderson cond_free(&ctx->null_cond); 318030878590SRichard Henderson if (a->c) { 318130878590SRichard Henderson ctx->null_cond = do_sed_cond(a->c, dest); 31820b1347d2SRichard Henderson } 318331234768SRichard Henderson return nullify_end(ctx); 31840b1347d2SRichard Henderson } 31850b1347d2SRichard Henderson 318630878590SRichard Henderson static bool trans_extrw_sar(DisasContext *ctx, arg_extrw_sar *a) 31870b1347d2SRichard Henderson { 318830878590SRichard Henderson unsigned len = 32 - a->clen; 3189eaa3783bSRichard Henderson TCGv_reg dest, src, tmp; 31900b1347d2SRichard Henderson 319130878590SRichard Henderson if (a->c) { 31920b1347d2SRichard Henderson nullify_over(ctx); 31930b1347d2SRichard Henderson } 31940b1347d2SRichard Henderson 319530878590SRichard Henderson dest = dest_gpr(ctx, a->t); 319630878590SRichard Henderson src = load_gpr(ctx, a->r); 31970b1347d2SRichard Henderson tmp = tcg_temp_new(); 31980b1347d2SRichard Henderson 31990b1347d2SRichard Henderson /* Recall that SAR is using big-endian bit numbering. */ 3200eaa3783bSRichard Henderson tcg_gen_xori_reg(tmp, cpu_sar, TARGET_REGISTER_BITS - 1); 320130878590SRichard Henderson if (a->se) { 3202eaa3783bSRichard Henderson tcg_gen_sar_reg(dest, src, tmp); 3203eaa3783bSRichard Henderson tcg_gen_sextract_reg(dest, dest, 0, len); 32040b1347d2SRichard Henderson } else { 3205eaa3783bSRichard Henderson tcg_gen_shr_reg(dest, src, tmp); 3206eaa3783bSRichard Henderson tcg_gen_extract_reg(dest, dest, 0, len); 32070b1347d2SRichard Henderson } 32080b1347d2SRichard Henderson tcg_temp_free(tmp); 320930878590SRichard Henderson save_gpr(ctx, a->t, dest); 32100b1347d2SRichard Henderson 32110b1347d2SRichard Henderson /* Install the new nullification. */ 32120b1347d2SRichard Henderson cond_free(&ctx->null_cond); 321330878590SRichard Henderson if (a->c) { 321430878590SRichard Henderson ctx->null_cond = do_sed_cond(a->c, dest); 32150b1347d2SRichard Henderson } 321631234768SRichard Henderson return nullify_end(ctx); 32170b1347d2SRichard Henderson } 32180b1347d2SRichard Henderson 321930878590SRichard Henderson static bool trans_extrw_imm(DisasContext *ctx, arg_extrw_imm *a) 32200b1347d2SRichard Henderson { 322130878590SRichard Henderson unsigned len = 32 - a->clen; 322230878590SRichard Henderson unsigned cpos = 31 - a->pos; 3223eaa3783bSRichard Henderson TCGv_reg dest, src; 32240b1347d2SRichard Henderson 322530878590SRichard Henderson if (a->c) { 32260b1347d2SRichard Henderson nullify_over(ctx); 32270b1347d2SRichard Henderson } 32280b1347d2SRichard Henderson 322930878590SRichard Henderson dest = dest_gpr(ctx, a->t); 323030878590SRichard Henderson src = load_gpr(ctx, a->r); 323130878590SRichard Henderson if (a->se) { 3232eaa3783bSRichard Henderson tcg_gen_sextract_reg(dest, src, cpos, len); 32330b1347d2SRichard Henderson } else { 3234eaa3783bSRichard Henderson tcg_gen_extract_reg(dest, src, cpos, len); 32350b1347d2SRichard Henderson } 323630878590SRichard Henderson save_gpr(ctx, a->t, dest); 32370b1347d2SRichard Henderson 32380b1347d2SRichard Henderson /* Install the new nullification. */ 32390b1347d2SRichard Henderson cond_free(&ctx->null_cond); 324030878590SRichard Henderson if (a->c) { 324130878590SRichard Henderson ctx->null_cond = do_sed_cond(a->c, dest); 32420b1347d2SRichard Henderson } 324331234768SRichard Henderson return nullify_end(ctx); 32440b1347d2SRichard Henderson } 32450b1347d2SRichard Henderson 324630878590SRichard Henderson static bool trans_depwi_imm(DisasContext *ctx, arg_depwi_imm *a) 32470b1347d2SRichard Henderson { 324830878590SRichard Henderson unsigned len = 32 - a->clen; 3249eaa3783bSRichard Henderson target_sreg mask0, mask1; 3250eaa3783bSRichard Henderson TCGv_reg dest; 32510b1347d2SRichard Henderson 325230878590SRichard Henderson if (a->c) { 32530b1347d2SRichard Henderson nullify_over(ctx); 32540b1347d2SRichard Henderson } 325530878590SRichard Henderson if (a->cpos + len > 32) { 325630878590SRichard Henderson len = 32 - a->cpos; 32570b1347d2SRichard Henderson } 32580b1347d2SRichard Henderson 325930878590SRichard Henderson dest = dest_gpr(ctx, a->t); 326030878590SRichard Henderson mask0 = deposit64(0, a->cpos, len, a->i); 326130878590SRichard Henderson mask1 = deposit64(-1, a->cpos, len, a->i); 32620b1347d2SRichard Henderson 326330878590SRichard Henderson if (a->nz) { 326430878590SRichard Henderson TCGv_reg src = load_gpr(ctx, a->t); 32650b1347d2SRichard Henderson if (mask1 != -1) { 3266eaa3783bSRichard Henderson tcg_gen_andi_reg(dest, src, mask1); 32670b1347d2SRichard Henderson src = dest; 32680b1347d2SRichard Henderson } 3269eaa3783bSRichard Henderson tcg_gen_ori_reg(dest, src, mask0); 32700b1347d2SRichard Henderson } else { 3271eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, mask0); 32720b1347d2SRichard Henderson } 327330878590SRichard Henderson save_gpr(ctx, a->t, dest); 32740b1347d2SRichard Henderson 32750b1347d2SRichard Henderson /* Install the new nullification. */ 32760b1347d2SRichard Henderson cond_free(&ctx->null_cond); 327730878590SRichard Henderson if (a->c) { 327830878590SRichard Henderson ctx->null_cond = do_sed_cond(a->c, dest); 32790b1347d2SRichard Henderson } 328031234768SRichard Henderson return nullify_end(ctx); 32810b1347d2SRichard Henderson } 32820b1347d2SRichard Henderson 328330878590SRichard Henderson static bool trans_depw_imm(DisasContext *ctx, arg_depw_imm *a) 32840b1347d2SRichard Henderson { 328530878590SRichard Henderson unsigned rs = a->nz ? a->t : 0; 328630878590SRichard Henderson unsigned len = 32 - a->clen; 3287eaa3783bSRichard Henderson TCGv_reg dest, val; 32880b1347d2SRichard Henderson 328930878590SRichard Henderson if (a->c) { 32900b1347d2SRichard Henderson nullify_over(ctx); 32910b1347d2SRichard Henderson } 329230878590SRichard Henderson if (a->cpos + len > 32) { 329330878590SRichard Henderson len = 32 - a->cpos; 32940b1347d2SRichard Henderson } 32950b1347d2SRichard Henderson 329630878590SRichard Henderson dest = dest_gpr(ctx, a->t); 329730878590SRichard Henderson val = load_gpr(ctx, a->r); 32980b1347d2SRichard Henderson if (rs == 0) { 329930878590SRichard Henderson tcg_gen_deposit_z_reg(dest, val, a->cpos, len); 33000b1347d2SRichard Henderson } else { 330130878590SRichard Henderson tcg_gen_deposit_reg(dest, cpu_gr[rs], val, a->cpos, len); 33020b1347d2SRichard Henderson } 330330878590SRichard Henderson save_gpr(ctx, a->t, dest); 33040b1347d2SRichard Henderson 33050b1347d2SRichard Henderson /* Install the new nullification. */ 33060b1347d2SRichard Henderson cond_free(&ctx->null_cond); 330730878590SRichard Henderson if (a->c) { 330830878590SRichard Henderson ctx->null_cond = do_sed_cond(a->c, dest); 33090b1347d2SRichard Henderson } 331031234768SRichard Henderson return nullify_end(ctx); 33110b1347d2SRichard Henderson } 33120b1347d2SRichard Henderson 331330878590SRichard Henderson static bool do_depw_sar(DisasContext *ctx, unsigned rt, unsigned c, 331430878590SRichard Henderson unsigned nz, unsigned clen, TCGv_reg val) 33150b1347d2SRichard Henderson { 33160b1347d2SRichard Henderson unsigned rs = nz ? rt : 0; 33170b1347d2SRichard Henderson unsigned len = 32 - clen; 331830878590SRichard Henderson TCGv_reg mask, tmp, shift, dest; 33190b1347d2SRichard Henderson unsigned msb = 1U << (len - 1); 33200b1347d2SRichard Henderson 33210b1347d2SRichard Henderson if (c) { 33220b1347d2SRichard Henderson nullify_over(ctx); 33230b1347d2SRichard Henderson } 33240b1347d2SRichard Henderson 33250b1347d2SRichard Henderson dest = dest_gpr(ctx, rt); 33260b1347d2SRichard Henderson shift = tcg_temp_new(); 33270b1347d2SRichard Henderson tmp = tcg_temp_new(); 33280b1347d2SRichard Henderson 33290b1347d2SRichard Henderson /* Convert big-endian bit numbering in SAR to left-shift. */ 3330eaa3783bSRichard Henderson tcg_gen_xori_reg(shift, cpu_sar, TARGET_REGISTER_BITS - 1); 33310b1347d2SRichard Henderson 3332eaa3783bSRichard Henderson mask = tcg_const_reg(msb + (msb - 1)); 3333eaa3783bSRichard Henderson tcg_gen_and_reg(tmp, val, mask); 33340b1347d2SRichard Henderson if (rs) { 3335eaa3783bSRichard Henderson tcg_gen_shl_reg(mask, mask, shift); 3336eaa3783bSRichard Henderson tcg_gen_shl_reg(tmp, tmp, shift); 3337eaa3783bSRichard Henderson tcg_gen_andc_reg(dest, cpu_gr[rs], mask); 3338eaa3783bSRichard Henderson tcg_gen_or_reg(dest, dest, tmp); 33390b1347d2SRichard Henderson } else { 3340eaa3783bSRichard Henderson tcg_gen_shl_reg(dest, tmp, shift); 33410b1347d2SRichard Henderson } 33420b1347d2SRichard Henderson tcg_temp_free(shift); 33430b1347d2SRichard Henderson tcg_temp_free(mask); 33440b1347d2SRichard Henderson tcg_temp_free(tmp); 33450b1347d2SRichard Henderson save_gpr(ctx, rt, dest); 33460b1347d2SRichard Henderson 33470b1347d2SRichard Henderson /* Install the new nullification. */ 33480b1347d2SRichard Henderson cond_free(&ctx->null_cond); 33490b1347d2SRichard Henderson if (c) { 33500b1347d2SRichard Henderson ctx->null_cond = do_sed_cond(c, dest); 33510b1347d2SRichard Henderson } 335231234768SRichard Henderson return nullify_end(ctx); 33530b1347d2SRichard Henderson } 33540b1347d2SRichard Henderson 335530878590SRichard Henderson static bool trans_depw_sar(DisasContext *ctx, arg_depw_sar *a) 335630878590SRichard Henderson { 335730878590SRichard Henderson return do_depw_sar(ctx, a->t, a->c, a->nz, a->clen, load_gpr(ctx, a->r)); 335830878590SRichard Henderson } 335930878590SRichard Henderson 336030878590SRichard Henderson static bool trans_depwi_sar(DisasContext *ctx, arg_depwi_sar *a) 336130878590SRichard Henderson { 336230878590SRichard Henderson return do_depw_sar(ctx, a->t, a->c, a->nz, a->clen, load_const(ctx, a->i)); 336330878590SRichard Henderson } 33640b1347d2SRichard Henderson 33658340f534SRichard Henderson static bool trans_be(DisasContext *ctx, arg_be *a) 336698cd9ca7SRichard Henderson { 3367660eefe1SRichard Henderson TCGv_reg tmp; 336898cd9ca7SRichard Henderson 3369c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY 337098cd9ca7SRichard Henderson /* ??? It seems like there should be a good way of using 337198cd9ca7SRichard Henderson "be disp(sr2, r0)", the canonical gateway entry mechanism 337298cd9ca7SRichard Henderson to our advantage. But that appears to be inconvenient to 337398cd9ca7SRichard Henderson manage along side branch delay slots. Therefore we handle 337498cd9ca7SRichard Henderson entry into the gateway page via absolute address. */ 337598cd9ca7SRichard Henderson /* Since we don't implement spaces, just branch. Do notice the special 337698cd9ca7SRichard Henderson case of "be disp(*,r0)" using a direct branch to disp, so that we can 337798cd9ca7SRichard Henderson goto_tb to the TB containing the syscall. */ 33788340f534SRichard Henderson if (a->b == 0) { 33798340f534SRichard Henderson return do_dbranch(ctx, a->disp, a->l, a->n); 338098cd9ca7SRichard Henderson } 3381c301f34eSRichard Henderson #else 3382c301f34eSRichard Henderson nullify_over(ctx); 3383660eefe1SRichard Henderson #endif 3384660eefe1SRichard Henderson 3385660eefe1SRichard Henderson tmp = get_temp(ctx); 33868340f534SRichard Henderson tcg_gen_addi_reg(tmp, load_gpr(ctx, a->b), a->disp); 3387660eefe1SRichard Henderson tmp = do_ibranch_priv(ctx, tmp); 3388c301f34eSRichard Henderson 3389c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY 33908340f534SRichard Henderson return do_ibranch(ctx, tmp, a->l, a->n); 3391c301f34eSRichard Henderson #else 3392c301f34eSRichard Henderson TCGv_i64 new_spc = tcg_temp_new_i64(); 3393c301f34eSRichard Henderson 33948340f534SRichard Henderson load_spr(ctx, new_spc, a->sp); 33958340f534SRichard Henderson if (a->l) { 3396c301f34eSRichard Henderson copy_iaoq_entry(cpu_gr[31], ctx->iaoq_n, ctx->iaoq_n_var); 3397c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_sr[0], cpu_iasq_f); 3398c301f34eSRichard Henderson } 33998340f534SRichard Henderson if (a->n && use_nullify_skip(ctx)) { 3400c301f34eSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_f, tmp); 3401c301f34eSRichard Henderson tcg_gen_addi_reg(cpu_iaoq_b, cpu_iaoq_f, 4); 3402c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, new_spc); 3403c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_b, cpu_iasq_f); 3404c301f34eSRichard Henderson } else { 3405c301f34eSRichard Henderson copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b); 3406c301f34eSRichard Henderson if (ctx->iaoq_b == -1) { 3407c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b); 3408c301f34eSRichard Henderson } 3409c301f34eSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_b, tmp); 3410c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_b, new_spc); 34118340f534SRichard Henderson nullify_set(ctx, a->n); 3412c301f34eSRichard Henderson } 3413c301f34eSRichard Henderson tcg_temp_free_i64(new_spc); 3414c301f34eSRichard Henderson tcg_gen_lookup_and_goto_ptr(); 341531234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 341631234768SRichard Henderson return nullify_end(ctx); 3417c301f34eSRichard Henderson #endif 341898cd9ca7SRichard Henderson } 341998cd9ca7SRichard Henderson 34208340f534SRichard Henderson static bool trans_bl(DisasContext *ctx, arg_bl *a) 342198cd9ca7SRichard Henderson { 34228340f534SRichard Henderson return do_dbranch(ctx, iaoq_dest(ctx, a->disp), a->l, a->n); 342398cd9ca7SRichard Henderson } 342498cd9ca7SRichard Henderson 34258340f534SRichard Henderson static bool trans_b_gate(DisasContext *ctx, arg_b_gate *a) 342643e05652SRichard Henderson { 34278340f534SRichard Henderson target_ureg dest = iaoq_dest(ctx, a->disp); 342843e05652SRichard Henderson 342943e05652SRichard Henderson /* Make sure the caller hasn't done something weird with the queue. 343043e05652SRichard Henderson * ??? This is not quite the same as the PSW[B] bit, which would be 343143e05652SRichard Henderson * expensive to track. Real hardware will trap for 343243e05652SRichard Henderson * b gateway 343343e05652SRichard Henderson * b gateway+4 (in delay slot of first branch) 343443e05652SRichard Henderson * However, checking for a non-sequential instruction queue *will* 343543e05652SRichard Henderson * diagnose the security hole 343643e05652SRichard Henderson * b gateway 343743e05652SRichard Henderson * b evil 343843e05652SRichard Henderson * in which instructions at evil would run with increased privs. 343943e05652SRichard Henderson */ 344043e05652SRichard Henderson if (ctx->iaoq_b == -1 || ctx->iaoq_b != ctx->iaoq_f + 4) { 344143e05652SRichard Henderson return gen_illegal(ctx); 344243e05652SRichard Henderson } 344343e05652SRichard Henderson 344443e05652SRichard Henderson #ifndef CONFIG_USER_ONLY 344543e05652SRichard Henderson if (ctx->tb_flags & PSW_C) { 344643e05652SRichard Henderson CPUHPPAState *env = ctx->cs->env_ptr; 344743e05652SRichard Henderson int type = hppa_artype_for_page(env, ctx->base.pc_next); 344843e05652SRichard Henderson /* If we could not find a TLB entry, then we need to generate an 344943e05652SRichard Henderson ITLB miss exception so the kernel will provide it. 345043e05652SRichard Henderson The resulting TLB fill operation will invalidate this TB and 345143e05652SRichard Henderson we will re-translate, at which point we *will* be able to find 345243e05652SRichard Henderson the TLB entry and determine if this is in fact a gateway page. */ 345343e05652SRichard Henderson if (type < 0) { 345431234768SRichard Henderson gen_excp(ctx, EXCP_ITLB_MISS); 345531234768SRichard Henderson return true; 345643e05652SRichard Henderson } 345743e05652SRichard Henderson /* No change for non-gateway pages or for priv decrease. */ 345843e05652SRichard Henderson if (type >= 4 && type - 4 < ctx->privilege) { 345943e05652SRichard Henderson dest = deposit32(dest, 0, 2, type - 4); 346043e05652SRichard Henderson } 346143e05652SRichard Henderson } else { 346243e05652SRichard Henderson dest &= -4; /* priv = 0 */ 346343e05652SRichard Henderson } 346443e05652SRichard Henderson #endif 346543e05652SRichard Henderson 34668340f534SRichard Henderson return do_dbranch(ctx, dest, a->l, a->n); 346743e05652SRichard Henderson } 346843e05652SRichard Henderson 34698340f534SRichard Henderson static bool trans_blr(DisasContext *ctx, arg_blr *a) 347098cd9ca7SRichard Henderson { 3471eaa3783bSRichard Henderson TCGv_reg tmp = get_temp(ctx); 347298cd9ca7SRichard Henderson 34738340f534SRichard Henderson tcg_gen_shli_reg(tmp, load_gpr(ctx, a->x), 3); 3474eaa3783bSRichard Henderson tcg_gen_addi_reg(tmp, tmp, ctx->iaoq_f + 8); 3475660eefe1SRichard Henderson /* The computation here never changes privilege level. */ 34768340f534SRichard Henderson return do_ibranch(ctx, tmp, a->l, a->n); 347798cd9ca7SRichard Henderson } 347898cd9ca7SRichard Henderson 34798340f534SRichard Henderson static bool trans_bv(DisasContext *ctx, arg_bv *a) 348098cd9ca7SRichard Henderson { 3481eaa3783bSRichard Henderson TCGv_reg dest; 348298cd9ca7SRichard Henderson 34838340f534SRichard Henderson if (a->x == 0) { 34848340f534SRichard Henderson dest = load_gpr(ctx, a->b); 348598cd9ca7SRichard Henderson } else { 348698cd9ca7SRichard Henderson dest = get_temp(ctx); 34878340f534SRichard Henderson tcg_gen_shli_reg(dest, load_gpr(ctx, a->x), 3); 34888340f534SRichard Henderson tcg_gen_add_reg(dest, dest, load_gpr(ctx, a->b)); 348998cd9ca7SRichard Henderson } 3490660eefe1SRichard Henderson dest = do_ibranch_priv(ctx, dest); 34918340f534SRichard Henderson return do_ibranch(ctx, dest, 0, a->n); 349298cd9ca7SRichard Henderson } 349398cd9ca7SRichard Henderson 34948340f534SRichard Henderson static bool trans_bve(DisasContext *ctx, arg_bve *a) 349598cd9ca7SRichard Henderson { 3496660eefe1SRichard Henderson TCGv_reg dest; 349798cd9ca7SRichard Henderson 3498c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY 34998340f534SRichard Henderson dest = do_ibranch_priv(ctx, load_gpr(ctx, a->b)); 35008340f534SRichard Henderson return do_ibranch(ctx, dest, a->l, a->n); 3501c301f34eSRichard Henderson #else 3502c301f34eSRichard Henderson nullify_over(ctx); 35038340f534SRichard Henderson dest = do_ibranch_priv(ctx, load_gpr(ctx, a->b)); 3504c301f34eSRichard Henderson 3505c301f34eSRichard Henderson copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b); 3506c301f34eSRichard Henderson if (ctx->iaoq_b == -1) { 3507c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b); 3508c301f34eSRichard Henderson } 3509c301f34eSRichard Henderson copy_iaoq_entry(cpu_iaoq_b, -1, dest); 3510c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_b, space_select(ctx, 0, dest)); 35118340f534SRichard Henderson if (a->l) { 35128340f534SRichard Henderson copy_iaoq_entry(cpu_gr[a->l], ctx->iaoq_n, ctx->iaoq_n_var); 3513c301f34eSRichard Henderson } 35148340f534SRichard Henderson nullify_set(ctx, a->n); 3515c301f34eSRichard Henderson tcg_gen_lookup_and_goto_ptr(); 351631234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 351731234768SRichard Henderson return nullify_end(ctx); 3518c301f34eSRichard Henderson #endif 351998cd9ca7SRichard Henderson } 352098cd9ca7SRichard Henderson 35211ca74648SRichard Henderson /* 35221ca74648SRichard Henderson * Float class 0 35231ca74648SRichard Henderson */ 3524ebe9383cSRichard Henderson 35251ca74648SRichard Henderson static void gen_fcpy_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 3526ebe9383cSRichard Henderson { 3527ebe9383cSRichard Henderson tcg_gen_mov_i32(dst, src); 3528ebe9383cSRichard Henderson } 3529ebe9383cSRichard Henderson 35301ca74648SRichard Henderson static bool trans_fcpy_f(DisasContext *ctx, arg_fclass01 *a) 35311ca74648SRichard Henderson { 35321ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_fcpy_f); 35331ca74648SRichard Henderson } 35341ca74648SRichard Henderson 3535ebe9383cSRichard Henderson static void gen_fcpy_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 3536ebe9383cSRichard Henderson { 3537ebe9383cSRichard Henderson tcg_gen_mov_i64(dst, src); 3538ebe9383cSRichard Henderson } 3539ebe9383cSRichard Henderson 35401ca74648SRichard Henderson static bool trans_fcpy_d(DisasContext *ctx, arg_fclass01 *a) 35411ca74648SRichard Henderson { 35421ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_fcpy_d); 35431ca74648SRichard Henderson } 35441ca74648SRichard Henderson 35451ca74648SRichard Henderson static void gen_fabs_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 3546ebe9383cSRichard Henderson { 3547ebe9383cSRichard Henderson tcg_gen_andi_i32(dst, src, INT32_MAX); 3548ebe9383cSRichard Henderson } 3549ebe9383cSRichard Henderson 35501ca74648SRichard Henderson static bool trans_fabs_f(DisasContext *ctx, arg_fclass01 *a) 35511ca74648SRichard Henderson { 35521ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_fabs_f); 35531ca74648SRichard Henderson } 35541ca74648SRichard Henderson 3555ebe9383cSRichard Henderson static void gen_fabs_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 3556ebe9383cSRichard Henderson { 3557ebe9383cSRichard Henderson tcg_gen_andi_i64(dst, src, INT64_MAX); 3558ebe9383cSRichard Henderson } 3559ebe9383cSRichard Henderson 35601ca74648SRichard Henderson static bool trans_fabs_d(DisasContext *ctx, arg_fclass01 *a) 35611ca74648SRichard Henderson { 35621ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_fabs_d); 35631ca74648SRichard Henderson } 35641ca74648SRichard Henderson 35651ca74648SRichard Henderson static bool trans_fsqrt_f(DisasContext *ctx, arg_fclass01 *a) 35661ca74648SRichard Henderson { 35671ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fsqrt_s); 35681ca74648SRichard Henderson } 35691ca74648SRichard Henderson 35701ca74648SRichard Henderson static bool trans_fsqrt_d(DisasContext *ctx, arg_fclass01 *a) 35711ca74648SRichard Henderson { 35721ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fsqrt_d); 35731ca74648SRichard Henderson } 35741ca74648SRichard Henderson 35751ca74648SRichard Henderson static bool trans_frnd_f(DisasContext *ctx, arg_fclass01 *a) 35761ca74648SRichard Henderson { 35771ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_frnd_s); 35781ca74648SRichard Henderson } 35791ca74648SRichard Henderson 35801ca74648SRichard Henderson static bool trans_frnd_d(DisasContext *ctx, arg_fclass01 *a) 35811ca74648SRichard Henderson { 35821ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_frnd_d); 35831ca74648SRichard Henderson } 35841ca74648SRichard Henderson 35851ca74648SRichard Henderson static void gen_fneg_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 3586ebe9383cSRichard Henderson { 3587ebe9383cSRichard Henderson tcg_gen_xori_i32(dst, src, INT32_MIN); 3588ebe9383cSRichard Henderson } 3589ebe9383cSRichard Henderson 35901ca74648SRichard Henderson static bool trans_fneg_f(DisasContext *ctx, arg_fclass01 *a) 35911ca74648SRichard Henderson { 35921ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_fneg_f); 35931ca74648SRichard Henderson } 35941ca74648SRichard Henderson 3595ebe9383cSRichard Henderson static void gen_fneg_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 3596ebe9383cSRichard Henderson { 3597ebe9383cSRichard Henderson tcg_gen_xori_i64(dst, src, INT64_MIN); 3598ebe9383cSRichard Henderson } 3599ebe9383cSRichard Henderson 36001ca74648SRichard Henderson static bool trans_fneg_d(DisasContext *ctx, arg_fclass01 *a) 36011ca74648SRichard Henderson { 36021ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_fneg_d); 36031ca74648SRichard Henderson } 36041ca74648SRichard Henderson 36051ca74648SRichard Henderson static void gen_fnegabs_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 3606ebe9383cSRichard Henderson { 3607ebe9383cSRichard Henderson tcg_gen_ori_i32(dst, src, INT32_MIN); 3608ebe9383cSRichard Henderson } 3609ebe9383cSRichard Henderson 36101ca74648SRichard Henderson static bool trans_fnegabs_f(DisasContext *ctx, arg_fclass01 *a) 36111ca74648SRichard Henderson { 36121ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_fnegabs_f); 36131ca74648SRichard Henderson } 36141ca74648SRichard Henderson 3615ebe9383cSRichard Henderson static void gen_fnegabs_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 3616ebe9383cSRichard Henderson { 3617ebe9383cSRichard Henderson tcg_gen_ori_i64(dst, src, INT64_MIN); 3618ebe9383cSRichard Henderson } 3619ebe9383cSRichard Henderson 36201ca74648SRichard Henderson static bool trans_fnegabs_d(DisasContext *ctx, arg_fclass01 *a) 36211ca74648SRichard Henderson { 36221ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_fnegabs_d); 36231ca74648SRichard Henderson } 36241ca74648SRichard Henderson 36251ca74648SRichard Henderson /* 36261ca74648SRichard Henderson * Float class 1 36271ca74648SRichard Henderson */ 36281ca74648SRichard Henderson 36291ca74648SRichard Henderson static bool trans_fcnv_d_f(DisasContext *ctx, arg_fclass01 *a) 36301ca74648SRichard Henderson { 36311ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_d_s); 36321ca74648SRichard Henderson } 36331ca74648SRichard Henderson 36341ca74648SRichard Henderson static bool trans_fcnv_f_d(DisasContext *ctx, arg_fclass01 *a) 36351ca74648SRichard Henderson { 36361ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_s_d); 36371ca74648SRichard Henderson } 36381ca74648SRichard Henderson 36391ca74648SRichard Henderson static bool trans_fcnv_w_f(DisasContext *ctx, arg_fclass01 *a) 36401ca74648SRichard Henderson { 36411ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_w_s); 36421ca74648SRichard Henderson } 36431ca74648SRichard Henderson 36441ca74648SRichard Henderson static bool trans_fcnv_q_f(DisasContext *ctx, arg_fclass01 *a) 36451ca74648SRichard Henderson { 36461ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_dw_s); 36471ca74648SRichard Henderson } 36481ca74648SRichard Henderson 36491ca74648SRichard Henderson static bool trans_fcnv_w_d(DisasContext *ctx, arg_fclass01 *a) 36501ca74648SRichard Henderson { 36511ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_w_d); 36521ca74648SRichard Henderson } 36531ca74648SRichard Henderson 36541ca74648SRichard Henderson static bool trans_fcnv_q_d(DisasContext *ctx, arg_fclass01 *a) 36551ca74648SRichard Henderson { 36561ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_dw_d); 36571ca74648SRichard Henderson } 36581ca74648SRichard Henderson 36591ca74648SRichard Henderson static bool trans_fcnv_f_w(DisasContext *ctx, arg_fclass01 *a) 36601ca74648SRichard Henderson { 36611ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_s_w); 36621ca74648SRichard Henderson } 36631ca74648SRichard Henderson 36641ca74648SRichard Henderson static bool trans_fcnv_d_w(DisasContext *ctx, arg_fclass01 *a) 36651ca74648SRichard Henderson { 36661ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_d_w); 36671ca74648SRichard Henderson } 36681ca74648SRichard Henderson 36691ca74648SRichard Henderson static bool trans_fcnv_f_q(DisasContext *ctx, arg_fclass01 *a) 36701ca74648SRichard Henderson { 36711ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_s_dw); 36721ca74648SRichard Henderson } 36731ca74648SRichard Henderson 36741ca74648SRichard Henderson static bool trans_fcnv_d_q(DisasContext *ctx, arg_fclass01 *a) 36751ca74648SRichard Henderson { 36761ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_d_dw); 36771ca74648SRichard Henderson } 36781ca74648SRichard Henderson 36791ca74648SRichard Henderson static bool trans_fcnv_t_f_w(DisasContext *ctx, arg_fclass01 *a) 36801ca74648SRichard Henderson { 36811ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_t_s_w); 36821ca74648SRichard Henderson } 36831ca74648SRichard Henderson 36841ca74648SRichard Henderson static bool trans_fcnv_t_d_w(DisasContext *ctx, arg_fclass01 *a) 36851ca74648SRichard Henderson { 36861ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_t_d_w); 36871ca74648SRichard Henderson } 36881ca74648SRichard Henderson 36891ca74648SRichard Henderson static bool trans_fcnv_t_f_q(DisasContext *ctx, arg_fclass01 *a) 36901ca74648SRichard Henderson { 36911ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_t_s_dw); 36921ca74648SRichard Henderson } 36931ca74648SRichard Henderson 36941ca74648SRichard Henderson static bool trans_fcnv_t_d_q(DisasContext *ctx, arg_fclass01 *a) 36951ca74648SRichard Henderson { 36961ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_t_d_dw); 36971ca74648SRichard Henderson } 36981ca74648SRichard Henderson 36991ca74648SRichard Henderson static bool trans_fcnv_uw_f(DisasContext *ctx, arg_fclass01 *a) 37001ca74648SRichard Henderson { 37011ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_uw_s); 37021ca74648SRichard Henderson } 37031ca74648SRichard Henderson 37041ca74648SRichard Henderson static bool trans_fcnv_uq_f(DisasContext *ctx, arg_fclass01 *a) 37051ca74648SRichard Henderson { 37061ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_udw_s); 37071ca74648SRichard Henderson } 37081ca74648SRichard Henderson 37091ca74648SRichard Henderson static bool trans_fcnv_uw_d(DisasContext *ctx, arg_fclass01 *a) 37101ca74648SRichard Henderson { 37111ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_uw_d); 37121ca74648SRichard Henderson } 37131ca74648SRichard Henderson 37141ca74648SRichard Henderson static bool trans_fcnv_uq_d(DisasContext *ctx, arg_fclass01 *a) 37151ca74648SRichard Henderson { 37161ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_udw_d); 37171ca74648SRichard Henderson } 37181ca74648SRichard Henderson 37191ca74648SRichard Henderson static bool trans_fcnv_f_uw(DisasContext *ctx, arg_fclass01 *a) 37201ca74648SRichard Henderson { 37211ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_s_uw); 37221ca74648SRichard Henderson } 37231ca74648SRichard Henderson 37241ca74648SRichard Henderson static bool trans_fcnv_d_uw(DisasContext *ctx, arg_fclass01 *a) 37251ca74648SRichard Henderson { 37261ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_d_uw); 37271ca74648SRichard Henderson } 37281ca74648SRichard Henderson 37291ca74648SRichard Henderson static bool trans_fcnv_f_uq(DisasContext *ctx, arg_fclass01 *a) 37301ca74648SRichard Henderson { 37311ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_s_udw); 37321ca74648SRichard Henderson } 37331ca74648SRichard Henderson 37341ca74648SRichard Henderson static bool trans_fcnv_d_uq(DisasContext *ctx, arg_fclass01 *a) 37351ca74648SRichard Henderson { 37361ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_d_udw); 37371ca74648SRichard Henderson } 37381ca74648SRichard Henderson 37391ca74648SRichard Henderson static bool trans_fcnv_t_f_uw(DisasContext *ctx, arg_fclass01 *a) 37401ca74648SRichard Henderson { 37411ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_t_s_uw); 37421ca74648SRichard Henderson } 37431ca74648SRichard Henderson 37441ca74648SRichard Henderson static bool trans_fcnv_t_d_uw(DisasContext *ctx, arg_fclass01 *a) 37451ca74648SRichard Henderson { 37461ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_t_d_uw); 37471ca74648SRichard Henderson } 37481ca74648SRichard Henderson 37491ca74648SRichard Henderson static bool trans_fcnv_t_f_uq(DisasContext *ctx, arg_fclass01 *a) 37501ca74648SRichard Henderson { 37511ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_t_s_udw); 37521ca74648SRichard Henderson } 37531ca74648SRichard Henderson 37541ca74648SRichard Henderson static bool trans_fcnv_t_d_uq(DisasContext *ctx, arg_fclass01 *a) 37551ca74648SRichard Henderson { 37561ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_t_d_udw); 37571ca74648SRichard Henderson } 37581ca74648SRichard Henderson 37591ca74648SRichard Henderson /* 37601ca74648SRichard Henderson * Float class 2 37611ca74648SRichard Henderson */ 37621ca74648SRichard Henderson 37631ca74648SRichard Henderson static bool trans_fcmp_f(DisasContext *ctx, arg_fclass2 *a) 3764ebe9383cSRichard Henderson { 3765ebe9383cSRichard Henderson TCGv_i32 ta, tb, tc, ty; 3766ebe9383cSRichard Henderson 3767ebe9383cSRichard Henderson nullify_over(ctx); 3768ebe9383cSRichard Henderson 37691ca74648SRichard Henderson ta = load_frw0_i32(a->r1); 37701ca74648SRichard Henderson tb = load_frw0_i32(a->r2); 37711ca74648SRichard Henderson ty = tcg_const_i32(a->y); 37721ca74648SRichard Henderson tc = tcg_const_i32(a->c); 3773ebe9383cSRichard Henderson 3774ebe9383cSRichard Henderson gen_helper_fcmp_s(cpu_env, ta, tb, ty, tc); 3775ebe9383cSRichard Henderson 3776ebe9383cSRichard Henderson tcg_temp_free_i32(ta); 3777ebe9383cSRichard Henderson tcg_temp_free_i32(tb); 3778ebe9383cSRichard Henderson tcg_temp_free_i32(ty); 3779ebe9383cSRichard Henderson tcg_temp_free_i32(tc); 3780ebe9383cSRichard Henderson 37811ca74648SRichard Henderson return nullify_end(ctx); 3782ebe9383cSRichard Henderson } 3783ebe9383cSRichard Henderson 37841ca74648SRichard Henderson static bool trans_fcmp_d(DisasContext *ctx, arg_fclass2 *a) 3785ebe9383cSRichard Henderson { 3786ebe9383cSRichard Henderson TCGv_i64 ta, tb; 3787ebe9383cSRichard Henderson TCGv_i32 tc, ty; 3788ebe9383cSRichard Henderson 3789ebe9383cSRichard Henderson nullify_over(ctx); 3790ebe9383cSRichard Henderson 37911ca74648SRichard Henderson ta = load_frd0(a->r1); 37921ca74648SRichard Henderson tb = load_frd0(a->r2); 37931ca74648SRichard Henderson ty = tcg_const_i32(a->y); 37941ca74648SRichard Henderson tc = tcg_const_i32(a->c); 3795ebe9383cSRichard Henderson 3796ebe9383cSRichard Henderson gen_helper_fcmp_d(cpu_env, ta, tb, ty, tc); 3797ebe9383cSRichard Henderson 3798ebe9383cSRichard Henderson tcg_temp_free_i64(ta); 3799ebe9383cSRichard Henderson tcg_temp_free_i64(tb); 3800ebe9383cSRichard Henderson tcg_temp_free_i32(ty); 3801ebe9383cSRichard Henderson tcg_temp_free_i32(tc); 3802ebe9383cSRichard Henderson 380331234768SRichard Henderson return nullify_end(ctx); 3804ebe9383cSRichard Henderson } 3805ebe9383cSRichard Henderson 38061ca74648SRichard Henderson static bool trans_ftest(DisasContext *ctx, arg_ftest *a) 3807ebe9383cSRichard Henderson { 3808eaa3783bSRichard Henderson TCGv_reg t; 3809ebe9383cSRichard Henderson 3810ebe9383cSRichard Henderson nullify_over(ctx); 3811ebe9383cSRichard Henderson 38121ca74648SRichard Henderson t = get_temp(ctx); 3813eaa3783bSRichard Henderson tcg_gen_ld32u_reg(t, cpu_env, offsetof(CPUHPPAState, fr0_shadow)); 3814ebe9383cSRichard Henderson 38151ca74648SRichard Henderson if (a->y == 1) { 3816ebe9383cSRichard Henderson int mask; 3817ebe9383cSRichard Henderson bool inv = false; 3818ebe9383cSRichard Henderson 38191ca74648SRichard Henderson switch (a->c) { 3820ebe9383cSRichard Henderson case 0: /* simple */ 3821eaa3783bSRichard Henderson tcg_gen_andi_reg(t, t, 0x4000000); 3822ebe9383cSRichard Henderson ctx->null_cond = cond_make_0(TCG_COND_NE, t); 3823ebe9383cSRichard Henderson goto done; 3824ebe9383cSRichard Henderson case 2: /* rej */ 3825ebe9383cSRichard Henderson inv = true; 3826ebe9383cSRichard Henderson /* fallthru */ 3827ebe9383cSRichard Henderson case 1: /* acc */ 3828ebe9383cSRichard Henderson mask = 0x43ff800; 3829ebe9383cSRichard Henderson break; 3830ebe9383cSRichard Henderson case 6: /* rej8 */ 3831ebe9383cSRichard Henderson inv = true; 3832ebe9383cSRichard Henderson /* fallthru */ 3833ebe9383cSRichard Henderson case 5: /* acc8 */ 3834ebe9383cSRichard Henderson mask = 0x43f8000; 3835ebe9383cSRichard Henderson break; 3836ebe9383cSRichard Henderson case 9: /* acc6 */ 3837ebe9383cSRichard Henderson mask = 0x43e0000; 3838ebe9383cSRichard Henderson break; 3839ebe9383cSRichard Henderson case 13: /* acc4 */ 3840ebe9383cSRichard Henderson mask = 0x4380000; 3841ebe9383cSRichard Henderson break; 3842ebe9383cSRichard Henderson case 17: /* acc2 */ 3843ebe9383cSRichard Henderson mask = 0x4200000; 3844ebe9383cSRichard Henderson break; 3845ebe9383cSRichard Henderson default: 38461ca74648SRichard Henderson gen_illegal(ctx); 38471ca74648SRichard Henderson return true; 3848ebe9383cSRichard Henderson } 3849ebe9383cSRichard Henderson if (inv) { 3850eaa3783bSRichard Henderson TCGv_reg c = load_const(ctx, mask); 3851eaa3783bSRichard Henderson tcg_gen_or_reg(t, t, c); 3852ebe9383cSRichard Henderson ctx->null_cond = cond_make(TCG_COND_EQ, t, c); 3853ebe9383cSRichard Henderson } else { 3854eaa3783bSRichard Henderson tcg_gen_andi_reg(t, t, mask); 3855ebe9383cSRichard Henderson ctx->null_cond = cond_make_0(TCG_COND_EQ, t); 3856ebe9383cSRichard Henderson } 38571ca74648SRichard Henderson } else { 38581ca74648SRichard Henderson unsigned cbit = (a->y ^ 1) - 1; 38591ca74648SRichard Henderson 38601ca74648SRichard Henderson tcg_gen_extract_reg(t, t, 21 - cbit, 1); 38611ca74648SRichard Henderson ctx->null_cond = cond_make_0(TCG_COND_NE, t); 38621ca74648SRichard Henderson tcg_temp_free(t); 38631ca74648SRichard Henderson } 38641ca74648SRichard Henderson 3865ebe9383cSRichard Henderson done: 386631234768SRichard Henderson return nullify_end(ctx); 3867ebe9383cSRichard Henderson } 3868ebe9383cSRichard Henderson 38691ca74648SRichard Henderson /* 38701ca74648SRichard Henderson * Float class 2 38711ca74648SRichard Henderson */ 38721ca74648SRichard Henderson 38731ca74648SRichard Henderson static bool trans_fadd_f(DisasContext *ctx, arg_fclass3 *a) 3874ebe9383cSRichard Henderson { 38751ca74648SRichard Henderson return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fadd_s); 38761ca74648SRichard Henderson } 38771ca74648SRichard Henderson 38781ca74648SRichard Henderson static bool trans_fadd_d(DisasContext *ctx, arg_fclass3 *a) 38791ca74648SRichard Henderson { 38801ca74648SRichard Henderson return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fadd_d); 38811ca74648SRichard Henderson } 38821ca74648SRichard Henderson 38831ca74648SRichard Henderson static bool trans_fsub_f(DisasContext *ctx, arg_fclass3 *a) 38841ca74648SRichard Henderson { 38851ca74648SRichard Henderson return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fsub_s); 38861ca74648SRichard Henderson } 38871ca74648SRichard Henderson 38881ca74648SRichard Henderson static bool trans_fsub_d(DisasContext *ctx, arg_fclass3 *a) 38891ca74648SRichard Henderson { 38901ca74648SRichard Henderson return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fsub_d); 38911ca74648SRichard Henderson } 38921ca74648SRichard Henderson 38931ca74648SRichard Henderson static bool trans_fmpy_f(DisasContext *ctx, arg_fclass3 *a) 38941ca74648SRichard Henderson { 38951ca74648SRichard Henderson return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fmpy_s); 38961ca74648SRichard Henderson } 38971ca74648SRichard Henderson 38981ca74648SRichard Henderson static bool trans_fmpy_d(DisasContext *ctx, arg_fclass3 *a) 38991ca74648SRichard Henderson { 39001ca74648SRichard Henderson return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fmpy_d); 39011ca74648SRichard Henderson } 39021ca74648SRichard Henderson 39031ca74648SRichard Henderson static bool trans_fdiv_f(DisasContext *ctx, arg_fclass3 *a) 39041ca74648SRichard Henderson { 39051ca74648SRichard Henderson return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fdiv_s); 39061ca74648SRichard Henderson } 39071ca74648SRichard Henderson 39081ca74648SRichard Henderson static bool trans_fdiv_d(DisasContext *ctx, arg_fclass3 *a) 39091ca74648SRichard Henderson { 39101ca74648SRichard Henderson return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fdiv_d); 39111ca74648SRichard Henderson } 39121ca74648SRichard Henderson 39131ca74648SRichard Henderson static bool trans_xmpyu(DisasContext *ctx, arg_xmpyu *a) 39141ca74648SRichard Henderson { 39151ca74648SRichard Henderson TCGv_i64 x, y; 3916ebe9383cSRichard Henderson 3917ebe9383cSRichard Henderson nullify_over(ctx); 3918ebe9383cSRichard Henderson 39191ca74648SRichard Henderson x = load_frw0_i64(a->r1); 39201ca74648SRichard Henderson y = load_frw0_i64(a->r2); 39211ca74648SRichard Henderson tcg_gen_mul_i64(x, x, y); 39221ca74648SRichard Henderson save_frd(a->t, x); 39231ca74648SRichard Henderson tcg_temp_free_i64(x); 39241ca74648SRichard Henderson tcg_temp_free_i64(y); 3925ebe9383cSRichard Henderson 392631234768SRichard Henderson return nullify_end(ctx); 3927ebe9383cSRichard Henderson } 3928ebe9383cSRichard Henderson 3929ebe9383cSRichard Henderson /* Convert the fmpyadd single-precision register encodings to standard. */ 3930ebe9383cSRichard Henderson static inline int fmpyadd_s_reg(unsigned r) 3931ebe9383cSRichard Henderson { 3932ebe9383cSRichard Henderson return (r & 16) * 2 + 16 + (r & 15); 3933ebe9383cSRichard Henderson } 3934ebe9383cSRichard Henderson 3935b1e2af57SRichard Henderson static bool do_fmpyadd_s(DisasContext *ctx, arg_mpyadd *a, bool is_sub) 3936ebe9383cSRichard Henderson { 3937b1e2af57SRichard Henderson int tm = fmpyadd_s_reg(a->tm); 3938b1e2af57SRichard Henderson int ra = fmpyadd_s_reg(a->ra); 3939b1e2af57SRichard Henderson int ta = fmpyadd_s_reg(a->ta); 3940b1e2af57SRichard Henderson int rm2 = fmpyadd_s_reg(a->rm2); 3941b1e2af57SRichard Henderson int rm1 = fmpyadd_s_reg(a->rm1); 3942ebe9383cSRichard Henderson 3943ebe9383cSRichard Henderson nullify_over(ctx); 3944ebe9383cSRichard Henderson 3945ebe9383cSRichard Henderson do_fop_weww(ctx, tm, rm1, rm2, gen_helper_fmpy_s); 3946ebe9383cSRichard Henderson do_fop_weww(ctx, ta, ta, ra, 3947ebe9383cSRichard Henderson is_sub ? gen_helper_fsub_s : gen_helper_fadd_s); 3948ebe9383cSRichard Henderson 394931234768SRichard Henderson return nullify_end(ctx); 3950ebe9383cSRichard Henderson } 3951ebe9383cSRichard Henderson 3952b1e2af57SRichard Henderson static bool trans_fmpyadd_f(DisasContext *ctx, arg_mpyadd *a) 3953b1e2af57SRichard Henderson { 3954b1e2af57SRichard Henderson return do_fmpyadd_s(ctx, a, false); 3955b1e2af57SRichard Henderson } 3956b1e2af57SRichard Henderson 3957b1e2af57SRichard Henderson static bool trans_fmpysub_f(DisasContext *ctx, arg_mpyadd *a) 3958b1e2af57SRichard Henderson { 3959b1e2af57SRichard Henderson return do_fmpyadd_s(ctx, a, true); 3960b1e2af57SRichard Henderson } 3961b1e2af57SRichard Henderson 3962b1e2af57SRichard Henderson static bool do_fmpyadd_d(DisasContext *ctx, arg_mpyadd *a, bool is_sub) 3963b1e2af57SRichard Henderson { 3964b1e2af57SRichard Henderson nullify_over(ctx); 3965b1e2af57SRichard Henderson 3966b1e2af57SRichard Henderson do_fop_dedd(ctx, a->tm, a->rm1, a->rm2, gen_helper_fmpy_d); 3967b1e2af57SRichard Henderson do_fop_dedd(ctx, a->ta, a->ta, a->ra, 3968b1e2af57SRichard Henderson is_sub ? gen_helper_fsub_d : gen_helper_fadd_d); 3969b1e2af57SRichard Henderson 3970b1e2af57SRichard Henderson return nullify_end(ctx); 3971b1e2af57SRichard Henderson } 3972b1e2af57SRichard Henderson 3973b1e2af57SRichard Henderson static bool trans_fmpyadd_d(DisasContext *ctx, arg_mpyadd *a) 3974b1e2af57SRichard Henderson { 3975b1e2af57SRichard Henderson return do_fmpyadd_d(ctx, a, false); 3976b1e2af57SRichard Henderson } 3977b1e2af57SRichard Henderson 3978b1e2af57SRichard Henderson static bool trans_fmpysub_d(DisasContext *ctx, arg_mpyadd *a) 3979b1e2af57SRichard Henderson { 3980b1e2af57SRichard Henderson return do_fmpyadd_d(ctx, a, true); 3981b1e2af57SRichard Henderson } 3982b1e2af57SRichard Henderson 3983c3bad4f8SRichard Henderson static bool trans_fmpyfadd_f(DisasContext *ctx, arg_fmpyfadd_f *a) 3984ebe9383cSRichard Henderson { 3985c3bad4f8SRichard Henderson TCGv_i32 x, y, z; 3986ebe9383cSRichard Henderson 3987ebe9383cSRichard Henderson nullify_over(ctx); 3988c3bad4f8SRichard Henderson x = load_frw0_i32(a->rm1); 3989c3bad4f8SRichard Henderson y = load_frw0_i32(a->rm2); 3990c3bad4f8SRichard Henderson z = load_frw0_i32(a->ra3); 3991ebe9383cSRichard Henderson 3992c3bad4f8SRichard Henderson if (a->neg) { 3993c3bad4f8SRichard Henderson gen_helper_fmpynfadd_s(x, cpu_env, x, y, z); 3994ebe9383cSRichard Henderson } else { 3995c3bad4f8SRichard Henderson gen_helper_fmpyfadd_s(x, cpu_env, x, y, z); 3996ebe9383cSRichard Henderson } 3997ebe9383cSRichard Henderson 3998c3bad4f8SRichard Henderson tcg_temp_free_i32(y); 3999c3bad4f8SRichard Henderson tcg_temp_free_i32(z); 4000c3bad4f8SRichard Henderson save_frw_i32(a->t, x); 4001c3bad4f8SRichard Henderson tcg_temp_free_i32(x); 400231234768SRichard Henderson return nullify_end(ctx); 4003ebe9383cSRichard Henderson } 4004ebe9383cSRichard Henderson 4005c3bad4f8SRichard Henderson static bool trans_fmpyfadd_d(DisasContext *ctx, arg_fmpyfadd_d *a) 4006ebe9383cSRichard Henderson { 4007c3bad4f8SRichard Henderson TCGv_i64 x, y, z; 4008ebe9383cSRichard Henderson 4009ebe9383cSRichard Henderson nullify_over(ctx); 4010c3bad4f8SRichard Henderson x = load_frd0(a->rm1); 4011c3bad4f8SRichard Henderson y = load_frd0(a->rm2); 4012c3bad4f8SRichard Henderson z = load_frd0(a->ra3); 4013ebe9383cSRichard Henderson 4014c3bad4f8SRichard Henderson if (a->neg) { 4015c3bad4f8SRichard Henderson gen_helper_fmpynfadd_d(x, cpu_env, x, y, z); 4016ebe9383cSRichard Henderson } else { 4017c3bad4f8SRichard Henderson gen_helper_fmpyfadd_d(x, cpu_env, x, y, z); 4018ebe9383cSRichard Henderson } 4019ebe9383cSRichard Henderson 4020c3bad4f8SRichard Henderson tcg_temp_free_i64(y); 4021c3bad4f8SRichard Henderson tcg_temp_free_i64(z); 4022c3bad4f8SRichard Henderson save_frd(a->t, x); 4023c3bad4f8SRichard Henderson tcg_temp_free_i64(x); 402431234768SRichard Henderson return nullify_end(ctx); 4025ebe9383cSRichard Henderson } 4026ebe9383cSRichard Henderson 4027b542683dSEmilio G. Cota static void hppa_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) 402861766fe9SRichard Henderson { 402951b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 4030f764718dSRichard Henderson int bound; 403161766fe9SRichard Henderson 403251b061fbSRichard Henderson ctx->cs = cs; 4033494737b7SRichard Henderson ctx->tb_flags = ctx->base.tb->flags; 40343d68ee7bSRichard Henderson 40353d68ee7bSRichard Henderson #ifdef CONFIG_USER_ONLY 40363d68ee7bSRichard Henderson ctx->privilege = MMU_USER_IDX; 40373d68ee7bSRichard Henderson ctx->mmu_idx = MMU_USER_IDX; 4038ebd0e151SRichard Henderson ctx->iaoq_f = ctx->base.pc_first | MMU_USER_IDX; 4039ebd0e151SRichard Henderson ctx->iaoq_b = ctx->base.tb->cs_base | MMU_USER_IDX; 4040c301f34eSRichard Henderson #else 4041494737b7SRichard Henderson ctx->privilege = (ctx->tb_flags >> TB_FLAG_PRIV_SHIFT) & 3; 4042494737b7SRichard Henderson ctx->mmu_idx = (ctx->tb_flags & PSW_D ? ctx->privilege : MMU_PHYS_IDX); 40433d68ee7bSRichard Henderson 4044c301f34eSRichard Henderson /* Recover the IAOQ values from the GVA + PRIV. */ 4045c301f34eSRichard Henderson uint64_t cs_base = ctx->base.tb->cs_base; 4046c301f34eSRichard Henderson uint64_t iasq_f = cs_base & ~0xffffffffull; 4047c301f34eSRichard Henderson int32_t diff = cs_base; 4048c301f34eSRichard Henderson 4049c301f34eSRichard Henderson ctx->iaoq_f = (ctx->base.pc_first & ~iasq_f) + ctx->privilege; 4050c301f34eSRichard Henderson ctx->iaoq_b = (diff ? ctx->iaoq_f + diff : -1); 4051c301f34eSRichard Henderson #endif 405251b061fbSRichard Henderson ctx->iaoq_n = -1; 4053f764718dSRichard Henderson ctx->iaoq_n_var = NULL; 405461766fe9SRichard Henderson 40553d68ee7bSRichard Henderson /* Bound the number of instructions by those left on the page. */ 40563d68ee7bSRichard Henderson bound = -(ctx->base.pc_first | TARGET_PAGE_MASK) / 4; 4057b542683dSEmilio G. Cota ctx->base.max_insns = MIN(ctx->base.max_insns, bound); 40583d68ee7bSRichard Henderson 405986f8d05fSRichard Henderson ctx->ntempr = 0; 406086f8d05fSRichard Henderson ctx->ntempl = 0; 406186f8d05fSRichard Henderson memset(ctx->tempr, 0, sizeof(ctx->tempr)); 406286f8d05fSRichard Henderson memset(ctx->templ, 0, sizeof(ctx->templ)); 406361766fe9SRichard Henderson } 406461766fe9SRichard Henderson 406551b061fbSRichard Henderson static void hppa_tr_tb_start(DisasContextBase *dcbase, CPUState *cs) 406651b061fbSRichard Henderson { 406751b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 406861766fe9SRichard Henderson 40693d68ee7bSRichard Henderson /* Seed the nullification status from PSW[N], as saved in TB->FLAGS. */ 407051b061fbSRichard Henderson ctx->null_cond = cond_make_f(); 407151b061fbSRichard Henderson ctx->psw_n_nonzero = false; 4072494737b7SRichard Henderson if (ctx->tb_flags & PSW_N) { 407351b061fbSRichard Henderson ctx->null_cond.c = TCG_COND_ALWAYS; 407451b061fbSRichard Henderson ctx->psw_n_nonzero = true; 4075129e9cc3SRichard Henderson } 407651b061fbSRichard Henderson ctx->null_lab = NULL; 407761766fe9SRichard Henderson } 407861766fe9SRichard Henderson 407951b061fbSRichard Henderson static void hppa_tr_insn_start(DisasContextBase *dcbase, CPUState *cs) 408051b061fbSRichard Henderson { 408151b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 408251b061fbSRichard Henderson 408351b061fbSRichard Henderson tcg_gen_insn_start(ctx->iaoq_f, ctx->iaoq_b); 408451b061fbSRichard Henderson } 408551b061fbSRichard Henderson 408651b061fbSRichard Henderson static bool hppa_tr_breakpoint_check(DisasContextBase *dcbase, CPUState *cs, 408751b061fbSRichard Henderson const CPUBreakpoint *bp) 408851b061fbSRichard Henderson { 408951b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 409051b061fbSRichard Henderson 409131234768SRichard Henderson gen_excp(ctx, EXCP_DEBUG); 4092c301f34eSRichard Henderson ctx->base.pc_next += 4; 409351b061fbSRichard Henderson return true; 409451b061fbSRichard Henderson } 409551b061fbSRichard Henderson 409651b061fbSRichard Henderson static void hppa_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs) 409751b061fbSRichard Henderson { 409851b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 409951b061fbSRichard Henderson CPUHPPAState *env = cs->env_ptr; 410051b061fbSRichard Henderson DisasJumpType ret; 410151b061fbSRichard Henderson int i, n; 410251b061fbSRichard Henderson 410351b061fbSRichard Henderson /* Execute one insn. */ 4104ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY 4105c301f34eSRichard Henderson if (ctx->base.pc_next < TARGET_PAGE_SIZE) { 410631234768SRichard Henderson do_page_zero(ctx); 410731234768SRichard Henderson ret = ctx->base.is_jmp; 4108869051eaSRichard Henderson assert(ret != DISAS_NEXT); 4109ba1d0b44SRichard Henderson } else 4110ba1d0b44SRichard Henderson #endif 4111ba1d0b44SRichard Henderson { 411261766fe9SRichard Henderson /* Always fetch the insn, even if nullified, so that we check 411361766fe9SRichard Henderson the page permissions for execute. */ 4114c301f34eSRichard Henderson uint32_t insn = cpu_ldl_code(env, ctx->base.pc_next); 411561766fe9SRichard Henderson 411661766fe9SRichard Henderson /* Set up the IA queue for the next insn. 411761766fe9SRichard Henderson This will be overwritten by a branch. */ 411851b061fbSRichard Henderson if (ctx->iaoq_b == -1) { 411951b061fbSRichard Henderson ctx->iaoq_n = -1; 412051b061fbSRichard Henderson ctx->iaoq_n_var = get_temp(ctx); 4121eaa3783bSRichard Henderson tcg_gen_addi_reg(ctx->iaoq_n_var, cpu_iaoq_b, 4); 412261766fe9SRichard Henderson } else { 412351b061fbSRichard Henderson ctx->iaoq_n = ctx->iaoq_b + 4; 4124f764718dSRichard Henderson ctx->iaoq_n_var = NULL; 412561766fe9SRichard Henderson } 412661766fe9SRichard Henderson 412751b061fbSRichard Henderson if (unlikely(ctx->null_cond.c == TCG_COND_ALWAYS)) { 412851b061fbSRichard Henderson ctx->null_cond.c = TCG_COND_NEVER; 4129869051eaSRichard Henderson ret = DISAS_NEXT; 4130129e9cc3SRichard Henderson } else { 41311a19da0dSRichard Henderson ctx->insn = insn; 413231274b46SRichard Henderson if (!decode(ctx, insn)) { 413331274b46SRichard Henderson gen_illegal(ctx); 413431274b46SRichard Henderson } 413531234768SRichard Henderson ret = ctx->base.is_jmp; 413651b061fbSRichard Henderson assert(ctx->null_lab == NULL); 4137129e9cc3SRichard Henderson } 413861766fe9SRichard Henderson } 413961766fe9SRichard Henderson 414051b061fbSRichard Henderson /* Free any temporaries allocated. */ 414186f8d05fSRichard Henderson for (i = 0, n = ctx->ntempr; i < n; ++i) { 414286f8d05fSRichard Henderson tcg_temp_free(ctx->tempr[i]); 414386f8d05fSRichard Henderson ctx->tempr[i] = NULL; 414461766fe9SRichard Henderson } 414586f8d05fSRichard Henderson for (i = 0, n = ctx->ntempl; i < n; ++i) { 414686f8d05fSRichard Henderson tcg_temp_free_tl(ctx->templ[i]); 414786f8d05fSRichard Henderson ctx->templ[i] = NULL; 414886f8d05fSRichard Henderson } 414986f8d05fSRichard Henderson ctx->ntempr = 0; 415086f8d05fSRichard Henderson ctx->ntempl = 0; 415161766fe9SRichard Henderson 41523d68ee7bSRichard Henderson /* Advance the insn queue. Note that this check also detects 41533d68ee7bSRichard Henderson a priority change within the instruction queue. */ 415451b061fbSRichard Henderson if (ret == DISAS_NEXT && ctx->iaoq_b != ctx->iaoq_f + 4) { 4155c301f34eSRichard Henderson if (ctx->iaoq_b != -1 && ctx->iaoq_n != -1 4156c301f34eSRichard Henderson && use_goto_tb(ctx, ctx->iaoq_b) 4157c301f34eSRichard Henderson && (ctx->null_cond.c == TCG_COND_NEVER 4158c301f34eSRichard Henderson || ctx->null_cond.c == TCG_COND_ALWAYS)) { 415951b061fbSRichard Henderson nullify_set(ctx, ctx->null_cond.c == TCG_COND_ALWAYS); 416051b061fbSRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_b, ctx->iaoq_n); 416131234768SRichard Henderson ctx->base.is_jmp = ret = DISAS_NORETURN; 4162129e9cc3SRichard Henderson } else { 416331234768SRichard Henderson ctx->base.is_jmp = ret = DISAS_IAQ_N_STALE; 416461766fe9SRichard Henderson } 4165129e9cc3SRichard Henderson } 416651b061fbSRichard Henderson ctx->iaoq_f = ctx->iaoq_b; 416751b061fbSRichard Henderson ctx->iaoq_b = ctx->iaoq_n; 4168c301f34eSRichard Henderson ctx->base.pc_next += 4; 416961766fe9SRichard Henderson 4170869051eaSRichard Henderson if (ret == DISAS_NORETURN || ret == DISAS_IAQ_N_UPDATED) { 417151b061fbSRichard Henderson return; 417261766fe9SRichard Henderson } 417351b061fbSRichard Henderson if (ctx->iaoq_f == -1) { 4174eaa3783bSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_f, cpu_iaoq_b); 417551b061fbSRichard Henderson copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_n, ctx->iaoq_n_var); 4176c301f34eSRichard Henderson #ifndef CONFIG_USER_ONLY 4177c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b); 4178c301f34eSRichard Henderson #endif 417951b061fbSRichard Henderson nullify_save(ctx); 418051b061fbSRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_UPDATED; 418151b061fbSRichard Henderson } else if (ctx->iaoq_b == -1) { 4182eaa3783bSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_b, ctx->iaoq_n_var); 418361766fe9SRichard Henderson } 418461766fe9SRichard Henderson } 418561766fe9SRichard Henderson 418651b061fbSRichard Henderson static void hppa_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs) 418751b061fbSRichard Henderson { 418851b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 4189e1b5a5edSRichard Henderson DisasJumpType is_jmp = ctx->base.is_jmp; 419051b061fbSRichard Henderson 4191e1b5a5edSRichard Henderson switch (is_jmp) { 4192869051eaSRichard Henderson case DISAS_NORETURN: 419361766fe9SRichard Henderson break; 419451b061fbSRichard Henderson case DISAS_TOO_MANY: 4195869051eaSRichard Henderson case DISAS_IAQ_N_STALE: 4196e1b5a5edSRichard Henderson case DISAS_IAQ_N_STALE_EXIT: 419751b061fbSRichard Henderson copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_f, cpu_iaoq_f); 419851b061fbSRichard Henderson copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_b, cpu_iaoq_b); 419951b061fbSRichard Henderson nullify_save(ctx); 420061766fe9SRichard Henderson /* FALLTHRU */ 4201869051eaSRichard Henderson case DISAS_IAQ_N_UPDATED: 420251b061fbSRichard Henderson if (ctx->base.singlestep_enabled) { 420361766fe9SRichard Henderson gen_excp_1(EXCP_DEBUG); 4204e1b5a5edSRichard Henderson } else if (is_jmp == DISAS_IAQ_N_STALE_EXIT) { 420507ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 420661766fe9SRichard Henderson } else { 42077f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr(); 420861766fe9SRichard Henderson } 420961766fe9SRichard Henderson break; 421061766fe9SRichard Henderson default: 421151b061fbSRichard Henderson g_assert_not_reached(); 421261766fe9SRichard Henderson } 421351b061fbSRichard Henderson } 421461766fe9SRichard Henderson 421551b061fbSRichard Henderson static void hppa_tr_disas_log(const DisasContextBase *dcbase, CPUState *cs) 421651b061fbSRichard Henderson { 4217c301f34eSRichard Henderson target_ulong pc = dcbase->pc_first; 421861766fe9SRichard Henderson 4219ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY 4220ba1d0b44SRichard Henderson switch (pc) { 42217ad439dfSRichard Henderson case 0x00: 422251b061fbSRichard Henderson qemu_log("IN:\n0x00000000: (null)\n"); 4223ba1d0b44SRichard Henderson return; 42247ad439dfSRichard Henderson case 0xb0: 422551b061fbSRichard Henderson qemu_log("IN:\n0x000000b0: light-weight-syscall\n"); 4226ba1d0b44SRichard Henderson return; 42277ad439dfSRichard Henderson case 0xe0: 422851b061fbSRichard Henderson qemu_log("IN:\n0x000000e0: set-thread-pointer-syscall\n"); 4229ba1d0b44SRichard Henderson return; 42307ad439dfSRichard Henderson case 0x100: 423151b061fbSRichard Henderson qemu_log("IN:\n0x00000100: syscall\n"); 4232ba1d0b44SRichard Henderson return; 42337ad439dfSRichard Henderson } 4234ba1d0b44SRichard Henderson #endif 4235ba1d0b44SRichard Henderson 4236ba1d0b44SRichard Henderson qemu_log("IN: %s\n", lookup_symbol(pc)); 4237eaa3783bSRichard Henderson log_target_disas(cs, pc, dcbase->tb->size); 423861766fe9SRichard Henderson } 423951b061fbSRichard Henderson 424051b061fbSRichard Henderson static const TranslatorOps hppa_tr_ops = { 424151b061fbSRichard Henderson .init_disas_context = hppa_tr_init_disas_context, 424251b061fbSRichard Henderson .tb_start = hppa_tr_tb_start, 424351b061fbSRichard Henderson .insn_start = hppa_tr_insn_start, 424451b061fbSRichard Henderson .breakpoint_check = hppa_tr_breakpoint_check, 424551b061fbSRichard Henderson .translate_insn = hppa_tr_translate_insn, 424651b061fbSRichard Henderson .tb_stop = hppa_tr_tb_stop, 424751b061fbSRichard Henderson .disas_log = hppa_tr_disas_log, 424851b061fbSRichard Henderson }; 424951b061fbSRichard Henderson 425051b061fbSRichard Henderson void gen_intermediate_code(CPUState *cs, struct TranslationBlock *tb) 425151b061fbSRichard Henderson 425251b061fbSRichard Henderson { 425351b061fbSRichard Henderson DisasContext ctx; 425451b061fbSRichard Henderson translator_loop(&hppa_tr_ops, &ctx.base, cs, tb); 425561766fe9SRichard Henderson } 425661766fe9SRichard Henderson 425761766fe9SRichard Henderson void restore_state_to_opc(CPUHPPAState *env, TranslationBlock *tb, 425861766fe9SRichard Henderson target_ulong *data) 425961766fe9SRichard Henderson { 426061766fe9SRichard Henderson env->iaoq_f = data[0]; 426186f8d05fSRichard Henderson if (data[1] != (target_ureg)-1) { 426261766fe9SRichard Henderson env->iaoq_b = data[1]; 426361766fe9SRichard Henderson } 426461766fe9SRichard Henderson /* Since we were executing the instruction at IAOQ_F, and took some 426561766fe9SRichard Henderson sort of action that provoked the cpu_restore_state, we can infer 426661766fe9SRichard Henderson that the instruction was not nullified. */ 426761766fe9SRichard Henderson env->psw_n = 0; 426861766fe9SRichard Henderson } 4269