xref: /openbmc/qemu/target/hppa/translate.c (revision deee69a19fd734b9feadec1d79b23215e54998d6)
161766fe9SRichard Henderson /*
261766fe9SRichard Henderson  * HPPA emulation cpu translation for qemu.
361766fe9SRichard Henderson  *
461766fe9SRichard Henderson  * Copyright (c) 2016 Richard Henderson <rth@twiddle.net>
561766fe9SRichard Henderson  *
661766fe9SRichard Henderson  * This library is free software; you can redistribute it and/or
761766fe9SRichard Henderson  * modify it under the terms of the GNU Lesser General Public
861766fe9SRichard Henderson  * License as published by the Free Software Foundation; either
961766fe9SRichard Henderson  * version 2 of the License, or (at your option) any later version.
1061766fe9SRichard Henderson  *
1161766fe9SRichard Henderson  * This library is distributed in the hope that it will be useful,
1261766fe9SRichard Henderson  * but WITHOUT ANY WARRANTY; without even the implied warranty of
1361766fe9SRichard Henderson  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
1461766fe9SRichard Henderson  * Lesser General Public License for more details.
1561766fe9SRichard Henderson  *
1661766fe9SRichard Henderson  * You should have received a copy of the GNU Lesser General Public
1761766fe9SRichard Henderson  * License along with this library; if not, see <http://www.gnu.org/licenses/>.
1861766fe9SRichard Henderson  */
1961766fe9SRichard Henderson 
2061766fe9SRichard Henderson #include "qemu/osdep.h"
2161766fe9SRichard Henderson #include "cpu.h"
2261766fe9SRichard Henderson #include "disas/disas.h"
2361766fe9SRichard Henderson #include "qemu/host-utils.h"
2461766fe9SRichard Henderson #include "exec/exec-all.h"
2561766fe9SRichard Henderson #include "tcg-op.h"
2661766fe9SRichard Henderson #include "exec/cpu_ldst.h"
2761766fe9SRichard Henderson #include "exec/helper-proto.h"
2861766fe9SRichard Henderson #include "exec/helper-gen.h"
29869051eaSRichard Henderson #include "exec/translator.h"
3061766fe9SRichard Henderson #include "trace-tcg.h"
3161766fe9SRichard Henderson #include "exec/log.h"
3261766fe9SRichard Henderson 
33eaa3783bSRichard Henderson /* Since we have a distinction between register size and address size,
34eaa3783bSRichard Henderson    we need to redefine all of these.  */
35eaa3783bSRichard Henderson 
36eaa3783bSRichard Henderson #undef TCGv
37eaa3783bSRichard Henderson #undef tcg_temp_new
38eaa3783bSRichard Henderson #undef tcg_global_reg_new
39eaa3783bSRichard Henderson #undef tcg_global_mem_new
40eaa3783bSRichard Henderson #undef tcg_temp_local_new
41eaa3783bSRichard Henderson #undef tcg_temp_free
42eaa3783bSRichard Henderson 
43eaa3783bSRichard Henderson #if TARGET_LONG_BITS == 64
44eaa3783bSRichard Henderson #define TCGv_tl              TCGv_i64
45eaa3783bSRichard Henderson #define tcg_temp_new_tl      tcg_temp_new_i64
46eaa3783bSRichard Henderson #define tcg_temp_free_tl     tcg_temp_free_i64
47eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64
48eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl  tcg_gen_mov_i64
49eaa3783bSRichard Henderson #else
50eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl  tcg_gen_extu_i32_i64
51eaa3783bSRichard Henderson #endif
52eaa3783bSRichard Henderson #else
53eaa3783bSRichard Henderson #define TCGv_tl              TCGv_i32
54eaa3783bSRichard Henderson #define tcg_temp_new_tl      tcg_temp_new_i32
55eaa3783bSRichard Henderson #define tcg_temp_free_tl     tcg_temp_free_i32
56eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl  tcg_gen_mov_i32
57eaa3783bSRichard Henderson #endif
58eaa3783bSRichard Henderson 
59eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64
60eaa3783bSRichard Henderson #define TCGv_reg             TCGv_i64
61eaa3783bSRichard Henderson 
62eaa3783bSRichard Henderson #define tcg_temp_new         tcg_temp_new_i64
63eaa3783bSRichard Henderson #define tcg_global_reg_new   tcg_global_reg_new_i64
64eaa3783bSRichard Henderson #define tcg_global_mem_new   tcg_global_mem_new_i64
65eaa3783bSRichard Henderson #define tcg_temp_local_new   tcg_temp_local_new_i64
66eaa3783bSRichard Henderson #define tcg_temp_free        tcg_temp_free_i64
67eaa3783bSRichard Henderson 
68eaa3783bSRichard Henderson #define tcg_gen_movi_reg     tcg_gen_movi_i64
69eaa3783bSRichard Henderson #define tcg_gen_mov_reg      tcg_gen_mov_i64
70eaa3783bSRichard Henderson #define tcg_gen_ld8u_reg     tcg_gen_ld8u_i64
71eaa3783bSRichard Henderson #define tcg_gen_ld8s_reg     tcg_gen_ld8s_i64
72eaa3783bSRichard Henderson #define tcg_gen_ld16u_reg    tcg_gen_ld16u_i64
73eaa3783bSRichard Henderson #define tcg_gen_ld16s_reg    tcg_gen_ld16s_i64
74eaa3783bSRichard Henderson #define tcg_gen_ld32u_reg    tcg_gen_ld32u_i64
75eaa3783bSRichard Henderson #define tcg_gen_ld32s_reg    tcg_gen_ld32s_i64
76eaa3783bSRichard Henderson #define tcg_gen_ld_reg       tcg_gen_ld_i64
77eaa3783bSRichard Henderson #define tcg_gen_st8_reg      tcg_gen_st8_i64
78eaa3783bSRichard Henderson #define tcg_gen_st16_reg     tcg_gen_st16_i64
79eaa3783bSRichard Henderson #define tcg_gen_st32_reg     tcg_gen_st32_i64
80eaa3783bSRichard Henderson #define tcg_gen_st_reg       tcg_gen_st_i64
81eaa3783bSRichard Henderson #define tcg_gen_add_reg      tcg_gen_add_i64
82eaa3783bSRichard Henderson #define tcg_gen_addi_reg     tcg_gen_addi_i64
83eaa3783bSRichard Henderson #define tcg_gen_sub_reg      tcg_gen_sub_i64
84eaa3783bSRichard Henderson #define tcg_gen_neg_reg      tcg_gen_neg_i64
85eaa3783bSRichard Henderson #define tcg_gen_subfi_reg    tcg_gen_subfi_i64
86eaa3783bSRichard Henderson #define tcg_gen_subi_reg     tcg_gen_subi_i64
87eaa3783bSRichard Henderson #define tcg_gen_and_reg      tcg_gen_and_i64
88eaa3783bSRichard Henderson #define tcg_gen_andi_reg     tcg_gen_andi_i64
89eaa3783bSRichard Henderson #define tcg_gen_or_reg       tcg_gen_or_i64
90eaa3783bSRichard Henderson #define tcg_gen_ori_reg      tcg_gen_ori_i64
91eaa3783bSRichard Henderson #define tcg_gen_xor_reg      tcg_gen_xor_i64
92eaa3783bSRichard Henderson #define tcg_gen_xori_reg     tcg_gen_xori_i64
93eaa3783bSRichard Henderson #define tcg_gen_not_reg      tcg_gen_not_i64
94eaa3783bSRichard Henderson #define tcg_gen_shl_reg      tcg_gen_shl_i64
95eaa3783bSRichard Henderson #define tcg_gen_shli_reg     tcg_gen_shli_i64
96eaa3783bSRichard Henderson #define tcg_gen_shr_reg      tcg_gen_shr_i64
97eaa3783bSRichard Henderson #define tcg_gen_shri_reg     tcg_gen_shri_i64
98eaa3783bSRichard Henderson #define tcg_gen_sar_reg      tcg_gen_sar_i64
99eaa3783bSRichard Henderson #define tcg_gen_sari_reg     tcg_gen_sari_i64
100eaa3783bSRichard Henderson #define tcg_gen_brcond_reg   tcg_gen_brcond_i64
101eaa3783bSRichard Henderson #define tcg_gen_brcondi_reg  tcg_gen_brcondi_i64
102eaa3783bSRichard Henderson #define tcg_gen_setcond_reg  tcg_gen_setcond_i64
103eaa3783bSRichard Henderson #define tcg_gen_setcondi_reg tcg_gen_setcondi_i64
104eaa3783bSRichard Henderson #define tcg_gen_mul_reg      tcg_gen_mul_i64
105eaa3783bSRichard Henderson #define tcg_gen_muli_reg     tcg_gen_muli_i64
106eaa3783bSRichard Henderson #define tcg_gen_div_reg      tcg_gen_div_i64
107eaa3783bSRichard Henderson #define tcg_gen_rem_reg      tcg_gen_rem_i64
108eaa3783bSRichard Henderson #define tcg_gen_divu_reg     tcg_gen_divu_i64
109eaa3783bSRichard Henderson #define tcg_gen_remu_reg     tcg_gen_remu_i64
110eaa3783bSRichard Henderson #define tcg_gen_discard_reg  tcg_gen_discard_i64
111eaa3783bSRichard Henderson #define tcg_gen_trunc_reg_i32 tcg_gen_extrl_i64_i32
112eaa3783bSRichard Henderson #define tcg_gen_trunc_i64_reg tcg_gen_mov_i64
113eaa3783bSRichard Henderson #define tcg_gen_extu_i32_reg tcg_gen_extu_i32_i64
114eaa3783bSRichard Henderson #define tcg_gen_ext_i32_reg  tcg_gen_ext_i32_i64
115eaa3783bSRichard Henderson #define tcg_gen_extu_reg_i64 tcg_gen_mov_i64
116eaa3783bSRichard Henderson #define tcg_gen_ext_reg_i64  tcg_gen_mov_i64
117eaa3783bSRichard Henderson #define tcg_gen_ext8u_reg    tcg_gen_ext8u_i64
118eaa3783bSRichard Henderson #define tcg_gen_ext8s_reg    tcg_gen_ext8s_i64
119eaa3783bSRichard Henderson #define tcg_gen_ext16u_reg   tcg_gen_ext16u_i64
120eaa3783bSRichard Henderson #define tcg_gen_ext16s_reg   tcg_gen_ext16s_i64
121eaa3783bSRichard Henderson #define tcg_gen_ext32u_reg   tcg_gen_ext32u_i64
122eaa3783bSRichard Henderson #define tcg_gen_ext32s_reg   tcg_gen_ext32s_i64
123eaa3783bSRichard Henderson #define tcg_gen_bswap16_reg  tcg_gen_bswap16_i64
124eaa3783bSRichard Henderson #define tcg_gen_bswap32_reg  tcg_gen_bswap32_i64
125eaa3783bSRichard Henderson #define tcg_gen_bswap64_reg  tcg_gen_bswap64_i64
126eaa3783bSRichard Henderson #define tcg_gen_concat_reg_i64 tcg_gen_concat32_i64
127eaa3783bSRichard Henderson #define tcg_gen_andc_reg     tcg_gen_andc_i64
128eaa3783bSRichard Henderson #define tcg_gen_eqv_reg      tcg_gen_eqv_i64
129eaa3783bSRichard Henderson #define tcg_gen_nand_reg     tcg_gen_nand_i64
130eaa3783bSRichard Henderson #define tcg_gen_nor_reg      tcg_gen_nor_i64
131eaa3783bSRichard Henderson #define tcg_gen_orc_reg      tcg_gen_orc_i64
132eaa3783bSRichard Henderson #define tcg_gen_clz_reg      tcg_gen_clz_i64
133eaa3783bSRichard Henderson #define tcg_gen_ctz_reg      tcg_gen_ctz_i64
134eaa3783bSRichard Henderson #define tcg_gen_clzi_reg     tcg_gen_clzi_i64
135eaa3783bSRichard Henderson #define tcg_gen_ctzi_reg     tcg_gen_ctzi_i64
136eaa3783bSRichard Henderson #define tcg_gen_clrsb_reg    tcg_gen_clrsb_i64
137eaa3783bSRichard Henderson #define tcg_gen_ctpop_reg    tcg_gen_ctpop_i64
138eaa3783bSRichard Henderson #define tcg_gen_rotl_reg     tcg_gen_rotl_i64
139eaa3783bSRichard Henderson #define tcg_gen_rotli_reg    tcg_gen_rotli_i64
140eaa3783bSRichard Henderson #define tcg_gen_rotr_reg     tcg_gen_rotr_i64
141eaa3783bSRichard Henderson #define tcg_gen_rotri_reg    tcg_gen_rotri_i64
142eaa3783bSRichard Henderson #define tcg_gen_deposit_reg  tcg_gen_deposit_i64
143eaa3783bSRichard Henderson #define tcg_gen_deposit_z_reg tcg_gen_deposit_z_i64
144eaa3783bSRichard Henderson #define tcg_gen_extract_reg  tcg_gen_extract_i64
145eaa3783bSRichard Henderson #define tcg_gen_sextract_reg tcg_gen_sextract_i64
146eaa3783bSRichard Henderson #define tcg_const_reg        tcg_const_i64
147eaa3783bSRichard Henderson #define tcg_const_local_reg  tcg_const_local_i64
148eaa3783bSRichard Henderson #define tcg_gen_movcond_reg  tcg_gen_movcond_i64
149eaa3783bSRichard Henderson #define tcg_gen_add2_reg     tcg_gen_add2_i64
150eaa3783bSRichard Henderson #define tcg_gen_sub2_reg     tcg_gen_sub2_i64
151eaa3783bSRichard Henderson #define tcg_gen_qemu_ld_reg  tcg_gen_qemu_ld_i64
152eaa3783bSRichard Henderson #define tcg_gen_qemu_st_reg  tcg_gen_qemu_st_i64
153eaa3783bSRichard Henderson #define tcg_gen_atomic_xchg_reg tcg_gen_atomic_xchg_i64
1545bfa8034SRichard Henderson #define tcg_gen_trunc_reg_ptr   tcg_gen_trunc_i64_ptr
155eaa3783bSRichard Henderson #else
156eaa3783bSRichard Henderson #define TCGv_reg             TCGv_i32
157eaa3783bSRichard Henderson #define tcg_temp_new         tcg_temp_new_i32
158eaa3783bSRichard Henderson #define tcg_global_reg_new   tcg_global_reg_new_i32
159eaa3783bSRichard Henderson #define tcg_global_mem_new   tcg_global_mem_new_i32
160eaa3783bSRichard Henderson #define tcg_temp_local_new   tcg_temp_local_new_i32
161eaa3783bSRichard Henderson #define tcg_temp_free        tcg_temp_free_i32
162eaa3783bSRichard Henderson 
163eaa3783bSRichard Henderson #define tcg_gen_movi_reg     tcg_gen_movi_i32
164eaa3783bSRichard Henderson #define tcg_gen_mov_reg      tcg_gen_mov_i32
165eaa3783bSRichard Henderson #define tcg_gen_ld8u_reg     tcg_gen_ld8u_i32
166eaa3783bSRichard Henderson #define tcg_gen_ld8s_reg     tcg_gen_ld8s_i32
167eaa3783bSRichard Henderson #define tcg_gen_ld16u_reg    tcg_gen_ld16u_i32
168eaa3783bSRichard Henderson #define tcg_gen_ld16s_reg    tcg_gen_ld16s_i32
169eaa3783bSRichard Henderson #define tcg_gen_ld32u_reg    tcg_gen_ld_i32
170eaa3783bSRichard Henderson #define tcg_gen_ld32s_reg    tcg_gen_ld_i32
171eaa3783bSRichard Henderson #define tcg_gen_ld_reg       tcg_gen_ld_i32
172eaa3783bSRichard Henderson #define tcg_gen_st8_reg      tcg_gen_st8_i32
173eaa3783bSRichard Henderson #define tcg_gen_st16_reg     tcg_gen_st16_i32
174eaa3783bSRichard Henderson #define tcg_gen_st32_reg     tcg_gen_st32_i32
175eaa3783bSRichard Henderson #define tcg_gen_st_reg       tcg_gen_st_i32
176eaa3783bSRichard Henderson #define tcg_gen_add_reg      tcg_gen_add_i32
177eaa3783bSRichard Henderson #define tcg_gen_addi_reg     tcg_gen_addi_i32
178eaa3783bSRichard Henderson #define tcg_gen_sub_reg      tcg_gen_sub_i32
179eaa3783bSRichard Henderson #define tcg_gen_neg_reg      tcg_gen_neg_i32
180eaa3783bSRichard Henderson #define tcg_gen_subfi_reg    tcg_gen_subfi_i32
181eaa3783bSRichard Henderson #define tcg_gen_subi_reg     tcg_gen_subi_i32
182eaa3783bSRichard Henderson #define tcg_gen_and_reg      tcg_gen_and_i32
183eaa3783bSRichard Henderson #define tcg_gen_andi_reg     tcg_gen_andi_i32
184eaa3783bSRichard Henderson #define tcg_gen_or_reg       tcg_gen_or_i32
185eaa3783bSRichard Henderson #define tcg_gen_ori_reg      tcg_gen_ori_i32
186eaa3783bSRichard Henderson #define tcg_gen_xor_reg      tcg_gen_xor_i32
187eaa3783bSRichard Henderson #define tcg_gen_xori_reg     tcg_gen_xori_i32
188eaa3783bSRichard Henderson #define tcg_gen_not_reg      tcg_gen_not_i32
189eaa3783bSRichard Henderson #define tcg_gen_shl_reg      tcg_gen_shl_i32
190eaa3783bSRichard Henderson #define tcg_gen_shli_reg     tcg_gen_shli_i32
191eaa3783bSRichard Henderson #define tcg_gen_shr_reg      tcg_gen_shr_i32
192eaa3783bSRichard Henderson #define tcg_gen_shri_reg     tcg_gen_shri_i32
193eaa3783bSRichard Henderson #define tcg_gen_sar_reg      tcg_gen_sar_i32
194eaa3783bSRichard Henderson #define tcg_gen_sari_reg     tcg_gen_sari_i32
195eaa3783bSRichard Henderson #define tcg_gen_brcond_reg   tcg_gen_brcond_i32
196eaa3783bSRichard Henderson #define tcg_gen_brcondi_reg  tcg_gen_brcondi_i32
197eaa3783bSRichard Henderson #define tcg_gen_setcond_reg  tcg_gen_setcond_i32
198eaa3783bSRichard Henderson #define tcg_gen_setcondi_reg tcg_gen_setcondi_i32
199eaa3783bSRichard Henderson #define tcg_gen_mul_reg      tcg_gen_mul_i32
200eaa3783bSRichard Henderson #define tcg_gen_muli_reg     tcg_gen_muli_i32
201eaa3783bSRichard Henderson #define tcg_gen_div_reg      tcg_gen_div_i32
202eaa3783bSRichard Henderson #define tcg_gen_rem_reg      tcg_gen_rem_i32
203eaa3783bSRichard Henderson #define tcg_gen_divu_reg     tcg_gen_divu_i32
204eaa3783bSRichard Henderson #define tcg_gen_remu_reg     tcg_gen_remu_i32
205eaa3783bSRichard Henderson #define tcg_gen_discard_reg  tcg_gen_discard_i32
206eaa3783bSRichard Henderson #define tcg_gen_trunc_reg_i32 tcg_gen_mov_i32
207eaa3783bSRichard Henderson #define tcg_gen_trunc_i64_reg tcg_gen_extrl_i64_i32
208eaa3783bSRichard Henderson #define tcg_gen_extu_i32_reg tcg_gen_mov_i32
209eaa3783bSRichard Henderson #define tcg_gen_ext_i32_reg  tcg_gen_mov_i32
210eaa3783bSRichard Henderson #define tcg_gen_extu_reg_i64 tcg_gen_extu_i32_i64
211eaa3783bSRichard Henderson #define tcg_gen_ext_reg_i64  tcg_gen_ext_i32_i64
212eaa3783bSRichard Henderson #define tcg_gen_ext8u_reg    tcg_gen_ext8u_i32
213eaa3783bSRichard Henderson #define tcg_gen_ext8s_reg    tcg_gen_ext8s_i32
214eaa3783bSRichard Henderson #define tcg_gen_ext16u_reg   tcg_gen_ext16u_i32
215eaa3783bSRichard Henderson #define tcg_gen_ext16s_reg   tcg_gen_ext16s_i32
216eaa3783bSRichard Henderson #define tcg_gen_ext32u_reg   tcg_gen_mov_i32
217eaa3783bSRichard Henderson #define tcg_gen_ext32s_reg   tcg_gen_mov_i32
218eaa3783bSRichard Henderson #define tcg_gen_bswap16_reg  tcg_gen_bswap16_i32
219eaa3783bSRichard Henderson #define tcg_gen_bswap32_reg  tcg_gen_bswap32_i32
220eaa3783bSRichard Henderson #define tcg_gen_concat_reg_i64 tcg_gen_concat_i32_i64
221eaa3783bSRichard Henderson #define tcg_gen_andc_reg     tcg_gen_andc_i32
222eaa3783bSRichard Henderson #define tcg_gen_eqv_reg      tcg_gen_eqv_i32
223eaa3783bSRichard Henderson #define tcg_gen_nand_reg     tcg_gen_nand_i32
224eaa3783bSRichard Henderson #define tcg_gen_nor_reg      tcg_gen_nor_i32
225eaa3783bSRichard Henderson #define tcg_gen_orc_reg      tcg_gen_orc_i32
226eaa3783bSRichard Henderson #define tcg_gen_clz_reg      tcg_gen_clz_i32
227eaa3783bSRichard Henderson #define tcg_gen_ctz_reg      tcg_gen_ctz_i32
228eaa3783bSRichard Henderson #define tcg_gen_clzi_reg     tcg_gen_clzi_i32
229eaa3783bSRichard Henderson #define tcg_gen_ctzi_reg     tcg_gen_ctzi_i32
230eaa3783bSRichard Henderson #define tcg_gen_clrsb_reg    tcg_gen_clrsb_i32
231eaa3783bSRichard Henderson #define tcg_gen_ctpop_reg    tcg_gen_ctpop_i32
232eaa3783bSRichard Henderson #define tcg_gen_rotl_reg     tcg_gen_rotl_i32
233eaa3783bSRichard Henderson #define tcg_gen_rotli_reg    tcg_gen_rotli_i32
234eaa3783bSRichard Henderson #define tcg_gen_rotr_reg     tcg_gen_rotr_i32
235eaa3783bSRichard Henderson #define tcg_gen_rotri_reg    tcg_gen_rotri_i32
236eaa3783bSRichard Henderson #define tcg_gen_deposit_reg  tcg_gen_deposit_i32
237eaa3783bSRichard Henderson #define tcg_gen_deposit_z_reg tcg_gen_deposit_z_i32
238eaa3783bSRichard Henderson #define tcg_gen_extract_reg  tcg_gen_extract_i32
239eaa3783bSRichard Henderson #define tcg_gen_sextract_reg tcg_gen_sextract_i32
240eaa3783bSRichard Henderson #define tcg_const_reg        tcg_const_i32
241eaa3783bSRichard Henderson #define tcg_const_local_reg  tcg_const_local_i32
242eaa3783bSRichard Henderson #define tcg_gen_movcond_reg  tcg_gen_movcond_i32
243eaa3783bSRichard Henderson #define tcg_gen_add2_reg     tcg_gen_add2_i32
244eaa3783bSRichard Henderson #define tcg_gen_sub2_reg     tcg_gen_sub2_i32
245eaa3783bSRichard Henderson #define tcg_gen_qemu_ld_reg  tcg_gen_qemu_ld_i32
246eaa3783bSRichard Henderson #define tcg_gen_qemu_st_reg  tcg_gen_qemu_st_i32
247eaa3783bSRichard Henderson #define tcg_gen_atomic_xchg_reg tcg_gen_atomic_xchg_i32
2485bfa8034SRichard Henderson #define tcg_gen_trunc_reg_ptr   tcg_gen_ext_i32_ptr
249eaa3783bSRichard Henderson #endif /* TARGET_REGISTER_BITS */
250eaa3783bSRichard Henderson 
25161766fe9SRichard Henderson typedef struct DisasCond {
25261766fe9SRichard Henderson     TCGCond c;
253eaa3783bSRichard Henderson     TCGv_reg a0, a1;
25461766fe9SRichard Henderson     bool a0_is_n;
25561766fe9SRichard Henderson     bool a1_is_0;
25661766fe9SRichard Henderson } DisasCond;
25761766fe9SRichard Henderson 
25861766fe9SRichard Henderson typedef struct DisasContext {
259d01a3625SRichard Henderson     DisasContextBase base;
26061766fe9SRichard Henderson     CPUState *cs;
26161766fe9SRichard Henderson 
262eaa3783bSRichard Henderson     target_ureg iaoq_f;
263eaa3783bSRichard Henderson     target_ureg iaoq_b;
264eaa3783bSRichard Henderson     target_ureg iaoq_n;
265eaa3783bSRichard Henderson     TCGv_reg iaoq_n_var;
26661766fe9SRichard Henderson 
26786f8d05fSRichard Henderson     int ntempr, ntempl;
2685eecd37aSRichard Henderson     TCGv_reg tempr[8];
26986f8d05fSRichard Henderson     TCGv_tl  templ[4];
27061766fe9SRichard Henderson 
27161766fe9SRichard Henderson     DisasCond null_cond;
27261766fe9SRichard Henderson     TCGLabel *null_lab;
27361766fe9SRichard Henderson 
2741a19da0dSRichard Henderson     uint32_t insn;
275494737b7SRichard Henderson     uint32_t tb_flags;
2763d68ee7bSRichard Henderson     int mmu_idx;
2773d68ee7bSRichard Henderson     int privilege;
27861766fe9SRichard Henderson     bool psw_n_nonzero;
27961766fe9SRichard Henderson } DisasContext;
28061766fe9SRichard Henderson 
281e36f27efSRichard Henderson /* Note that ssm/rsm instructions number PSW_W and PSW_E differently.  */
282e36f27efSRichard Henderson static int expand_sm_imm(int val)
283e36f27efSRichard Henderson {
284e36f27efSRichard Henderson     if (val & PSW_SM_E) {
285e36f27efSRichard Henderson         val = (val & ~PSW_SM_E) | PSW_E;
286e36f27efSRichard Henderson     }
287e36f27efSRichard Henderson     if (val & PSW_SM_W) {
288e36f27efSRichard Henderson         val = (val & ~PSW_SM_W) | PSW_W;
289e36f27efSRichard Henderson     }
290e36f27efSRichard Henderson     return val;
291e36f27efSRichard Henderson }
292e36f27efSRichard Henderson 
293*deee69a1SRichard Henderson /* Inverted space register indicates 0 means sr0 not inferred from base.  */
294*deee69a1SRichard Henderson static int expand_sr3x(int val)
295*deee69a1SRichard Henderson {
296*deee69a1SRichard Henderson     return ~val;
297*deee69a1SRichard Henderson }
298*deee69a1SRichard Henderson 
29940f9f908SRichard Henderson /* Include the auto-generated decoder.  */
30040f9f908SRichard Henderson #include "decode.inc.c"
30140f9f908SRichard Henderson 
30261766fe9SRichard Henderson /* We are not using a goto_tb (for whatever reason), but have updated
30361766fe9SRichard Henderson    the iaq (for whatever reason), so don't do it again on exit.  */
304869051eaSRichard Henderson #define DISAS_IAQ_N_UPDATED  DISAS_TARGET_0
30561766fe9SRichard Henderson 
30661766fe9SRichard Henderson /* We are exiting the TB, but have neither emitted a goto_tb, nor
30761766fe9SRichard Henderson    updated the iaq for the next instruction to be executed.  */
308869051eaSRichard Henderson #define DISAS_IAQ_N_STALE    DISAS_TARGET_1
30961766fe9SRichard Henderson 
310e1b5a5edSRichard Henderson /* Similarly, but we want to return to the main loop immediately
311e1b5a5edSRichard Henderson    to recognize unmasked interrupts.  */
312e1b5a5edSRichard Henderson #define DISAS_IAQ_N_STALE_EXIT      DISAS_TARGET_2
313e1b5a5edSRichard Henderson 
31461766fe9SRichard Henderson typedef struct DisasInsn {
31561766fe9SRichard Henderson     uint32_t insn, mask;
31631234768SRichard Henderson     bool (*trans)(DisasContext *ctx, uint32_t insn,
31761766fe9SRichard Henderson                   const struct DisasInsn *f);
318b2167459SRichard Henderson     union {
319eaa3783bSRichard Henderson         void (*ttt)(TCGv_reg, TCGv_reg, TCGv_reg);
320eff235ebSPaolo Bonzini         void (*weww)(TCGv_i32, TCGv_env, TCGv_i32, TCGv_i32);
321eff235ebSPaolo Bonzini         void (*dedd)(TCGv_i64, TCGv_env, TCGv_i64, TCGv_i64);
322eff235ebSPaolo Bonzini         void (*wew)(TCGv_i32, TCGv_env, TCGv_i32);
323eff235ebSPaolo Bonzini         void (*ded)(TCGv_i64, TCGv_env, TCGv_i64);
324eff235ebSPaolo Bonzini         void (*wed)(TCGv_i32, TCGv_env, TCGv_i64);
325eff235ebSPaolo Bonzini         void (*dew)(TCGv_i64, TCGv_env, TCGv_i32);
326eff235ebSPaolo Bonzini     } f;
32761766fe9SRichard Henderson } DisasInsn;
32861766fe9SRichard Henderson 
32961766fe9SRichard Henderson /* global register indexes */
330eaa3783bSRichard Henderson static TCGv_reg cpu_gr[32];
33133423472SRichard Henderson static TCGv_i64 cpu_sr[4];
332494737b7SRichard Henderson static TCGv_i64 cpu_srH;
333eaa3783bSRichard Henderson static TCGv_reg cpu_iaoq_f;
334eaa3783bSRichard Henderson static TCGv_reg cpu_iaoq_b;
335c301f34eSRichard Henderson static TCGv_i64 cpu_iasq_f;
336c301f34eSRichard Henderson static TCGv_i64 cpu_iasq_b;
337eaa3783bSRichard Henderson static TCGv_reg cpu_sar;
338eaa3783bSRichard Henderson static TCGv_reg cpu_psw_n;
339eaa3783bSRichard Henderson static TCGv_reg cpu_psw_v;
340eaa3783bSRichard Henderson static TCGv_reg cpu_psw_cb;
341eaa3783bSRichard Henderson static TCGv_reg cpu_psw_cb_msb;
34261766fe9SRichard Henderson 
34361766fe9SRichard Henderson #include "exec/gen-icount.h"
34461766fe9SRichard Henderson 
34561766fe9SRichard Henderson void hppa_translate_init(void)
34661766fe9SRichard Henderson {
34761766fe9SRichard Henderson #define DEF_VAR(V)  { &cpu_##V, #V, offsetof(CPUHPPAState, V) }
34861766fe9SRichard Henderson 
349eaa3783bSRichard Henderson     typedef struct { TCGv_reg *var; const char *name; int ofs; } GlobalVar;
35061766fe9SRichard Henderson     static const GlobalVar vars[] = {
35135136a77SRichard Henderson         { &cpu_sar, "sar", offsetof(CPUHPPAState, cr[CR_SAR]) },
35261766fe9SRichard Henderson         DEF_VAR(psw_n),
35361766fe9SRichard Henderson         DEF_VAR(psw_v),
35461766fe9SRichard Henderson         DEF_VAR(psw_cb),
35561766fe9SRichard Henderson         DEF_VAR(psw_cb_msb),
35661766fe9SRichard Henderson         DEF_VAR(iaoq_f),
35761766fe9SRichard Henderson         DEF_VAR(iaoq_b),
35861766fe9SRichard Henderson     };
35961766fe9SRichard Henderson 
36061766fe9SRichard Henderson #undef DEF_VAR
36161766fe9SRichard Henderson 
36261766fe9SRichard Henderson     /* Use the symbolic register names that match the disassembler.  */
36361766fe9SRichard Henderson     static const char gr_names[32][4] = {
36461766fe9SRichard Henderson         "r0",  "r1",  "r2",  "r3",  "r4",  "r5",  "r6",  "r7",
36561766fe9SRichard Henderson         "r8",  "r9",  "r10", "r11", "r12", "r13", "r14", "r15",
36661766fe9SRichard Henderson         "r16", "r17", "r18", "r19", "r20", "r21", "r22", "r23",
36761766fe9SRichard Henderson         "r24", "r25", "r26", "r27", "r28", "r29", "r30", "r31"
36861766fe9SRichard Henderson     };
36933423472SRichard Henderson     /* SR[4-7] are not global registers so that we can index them.  */
370494737b7SRichard Henderson     static const char sr_names[5][4] = {
371494737b7SRichard Henderson         "sr0", "sr1", "sr2", "sr3", "srH"
37233423472SRichard Henderson     };
37361766fe9SRichard Henderson 
37461766fe9SRichard Henderson     int i;
37561766fe9SRichard Henderson 
376f764718dSRichard Henderson     cpu_gr[0] = NULL;
37761766fe9SRichard Henderson     for (i = 1; i < 32; i++) {
37861766fe9SRichard Henderson         cpu_gr[i] = tcg_global_mem_new(cpu_env,
37961766fe9SRichard Henderson                                        offsetof(CPUHPPAState, gr[i]),
38061766fe9SRichard Henderson                                        gr_names[i]);
38161766fe9SRichard Henderson     }
38233423472SRichard Henderson     for (i = 0; i < 4; i++) {
38333423472SRichard Henderson         cpu_sr[i] = tcg_global_mem_new_i64(cpu_env,
38433423472SRichard Henderson                                            offsetof(CPUHPPAState, sr[i]),
38533423472SRichard Henderson                                            sr_names[i]);
38633423472SRichard Henderson     }
387494737b7SRichard Henderson     cpu_srH = tcg_global_mem_new_i64(cpu_env,
388494737b7SRichard Henderson                                      offsetof(CPUHPPAState, sr[4]),
389494737b7SRichard Henderson                                      sr_names[4]);
39061766fe9SRichard Henderson 
39161766fe9SRichard Henderson     for (i = 0; i < ARRAY_SIZE(vars); ++i) {
39261766fe9SRichard Henderson         const GlobalVar *v = &vars[i];
39361766fe9SRichard Henderson         *v->var = tcg_global_mem_new(cpu_env, v->ofs, v->name);
39461766fe9SRichard Henderson     }
395c301f34eSRichard Henderson 
396c301f34eSRichard Henderson     cpu_iasq_f = tcg_global_mem_new_i64(cpu_env,
397c301f34eSRichard Henderson                                         offsetof(CPUHPPAState, iasq_f),
398c301f34eSRichard Henderson                                         "iasq_f");
399c301f34eSRichard Henderson     cpu_iasq_b = tcg_global_mem_new_i64(cpu_env,
400c301f34eSRichard Henderson                                         offsetof(CPUHPPAState, iasq_b),
401c301f34eSRichard Henderson                                         "iasq_b");
40261766fe9SRichard Henderson }
40361766fe9SRichard Henderson 
404129e9cc3SRichard Henderson static DisasCond cond_make_f(void)
405129e9cc3SRichard Henderson {
406f764718dSRichard Henderson     return (DisasCond){
407f764718dSRichard Henderson         .c = TCG_COND_NEVER,
408f764718dSRichard Henderson         .a0 = NULL,
409f764718dSRichard Henderson         .a1 = NULL,
410f764718dSRichard Henderson     };
411129e9cc3SRichard Henderson }
412129e9cc3SRichard Henderson 
413129e9cc3SRichard Henderson static DisasCond cond_make_n(void)
414129e9cc3SRichard Henderson {
415f764718dSRichard Henderson     return (DisasCond){
416f764718dSRichard Henderson         .c = TCG_COND_NE,
417f764718dSRichard Henderson         .a0 = cpu_psw_n,
418f764718dSRichard Henderson         .a0_is_n = true,
419f764718dSRichard Henderson         .a1 = NULL,
420f764718dSRichard Henderson         .a1_is_0 = true
421f764718dSRichard Henderson     };
422129e9cc3SRichard Henderson }
423129e9cc3SRichard Henderson 
424eaa3783bSRichard Henderson static DisasCond cond_make_0(TCGCond c, TCGv_reg a0)
425129e9cc3SRichard Henderson {
426f764718dSRichard Henderson     DisasCond r = { .c = c, .a1 = NULL, .a1_is_0 = true };
427129e9cc3SRichard Henderson 
428129e9cc3SRichard Henderson     assert (c != TCG_COND_NEVER && c != TCG_COND_ALWAYS);
429129e9cc3SRichard Henderson     r.a0 = tcg_temp_new();
430eaa3783bSRichard Henderson     tcg_gen_mov_reg(r.a0, a0);
431129e9cc3SRichard Henderson 
432129e9cc3SRichard Henderson     return r;
433129e9cc3SRichard Henderson }
434129e9cc3SRichard Henderson 
435eaa3783bSRichard Henderson static DisasCond cond_make(TCGCond c, TCGv_reg a0, TCGv_reg a1)
436129e9cc3SRichard Henderson {
437129e9cc3SRichard Henderson     DisasCond r = { .c = c };
438129e9cc3SRichard Henderson 
439129e9cc3SRichard Henderson     assert (c != TCG_COND_NEVER && c != TCG_COND_ALWAYS);
440129e9cc3SRichard Henderson     r.a0 = tcg_temp_new();
441eaa3783bSRichard Henderson     tcg_gen_mov_reg(r.a0, a0);
442129e9cc3SRichard Henderson     r.a1 = tcg_temp_new();
443eaa3783bSRichard Henderson     tcg_gen_mov_reg(r.a1, a1);
444129e9cc3SRichard Henderson 
445129e9cc3SRichard Henderson     return r;
446129e9cc3SRichard Henderson }
447129e9cc3SRichard Henderson 
448129e9cc3SRichard Henderson static void cond_prep(DisasCond *cond)
449129e9cc3SRichard Henderson {
450129e9cc3SRichard Henderson     if (cond->a1_is_0) {
451129e9cc3SRichard Henderson         cond->a1_is_0 = false;
452eaa3783bSRichard Henderson         cond->a1 = tcg_const_reg(0);
453129e9cc3SRichard Henderson     }
454129e9cc3SRichard Henderson }
455129e9cc3SRichard Henderson 
456129e9cc3SRichard Henderson static void cond_free(DisasCond *cond)
457129e9cc3SRichard Henderson {
458129e9cc3SRichard Henderson     switch (cond->c) {
459129e9cc3SRichard Henderson     default:
460129e9cc3SRichard Henderson         if (!cond->a0_is_n) {
461129e9cc3SRichard Henderson             tcg_temp_free(cond->a0);
462129e9cc3SRichard Henderson         }
463129e9cc3SRichard Henderson         if (!cond->a1_is_0) {
464129e9cc3SRichard Henderson             tcg_temp_free(cond->a1);
465129e9cc3SRichard Henderson         }
466129e9cc3SRichard Henderson         cond->a0_is_n = false;
467129e9cc3SRichard Henderson         cond->a1_is_0 = false;
468f764718dSRichard Henderson         cond->a0 = NULL;
469f764718dSRichard Henderson         cond->a1 = NULL;
470129e9cc3SRichard Henderson         /* fallthru */
471129e9cc3SRichard Henderson     case TCG_COND_ALWAYS:
472129e9cc3SRichard Henderson         cond->c = TCG_COND_NEVER;
473129e9cc3SRichard Henderson         break;
474129e9cc3SRichard Henderson     case TCG_COND_NEVER:
475129e9cc3SRichard Henderson         break;
476129e9cc3SRichard Henderson     }
477129e9cc3SRichard Henderson }
478129e9cc3SRichard Henderson 
479eaa3783bSRichard Henderson static TCGv_reg get_temp(DisasContext *ctx)
48061766fe9SRichard Henderson {
48186f8d05fSRichard Henderson     unsigned i = ctx->ntempr++;
48286f8d05fSRichard Henderson     g_assert(i < ARRAY_SIZE(ctx->tempr));
48386f8d05fSRichard Henderson     return ctx->tempr[i] = tcg_temp_new();
48461766fe9SRichard Henderson }
48561766fe9SRichard Henderson 
48686f8d05fSRichard Henderson #ifndef CONFIG_USER_ONLY
48786f8d05fSRichard Henderson static TCGv_tl get_temp_tl(DisasContext *ctx)
48886f8d05fSRichard Henderson {
48986f8d05fSRichard Henderson     unsigned i = ctx->ntempl++;
49086f8d05fSRichard Henderson     g_assert(i < ARRAY_SIZE(ctx->templ));
49186f8d05fSRichard Henderson     return ctx->templ[i] = tcg_temp_new_tl();
49286f8d05fSRichard Henderson }
49386f8d05fSRichard Henderson #endif
49486f8d05fSRichard Henderson 
495eaa3783bSRichard Henderson static TCGv_reg load_const(DisasContext *ctx, target_sreg v)
49661766fe9SRichard Henderson {
497eaa3783bSRichard Henderson     TCGv_reg t = get_temp(ctx);
498eaa3783bSRichard Henderson     tcg_gen_movi_reg(t, v);
49961766fe9SRichard Henderson     return t;
50061766fe9SRichard Henderson }
50161766fe9SRichard Henderson 
502eaa3783bSRichard Henderson static TCGv_reg load_gpr(DisasContext *ctx, unsigned reg)
50361766fe9SRichard Henderson {
50461766fe9SRichard Henderson     if (reg == 0) {
505eaa3783bSRichard Henderson         TCGv_reg t = get_temp(ctx);
506eaa3783bSRichard Henderson         tcg_gen_movi_reg(t, 0);
50761766fe9SRichard Henderson         return t;
50861766fe9SRichard Henderson     } else {
50961766fe9SRichard Henderson         return cpu_gr[reg];
51061766fe9SRichard Henderson     }
51161766fe9SRichard Henderson }
51261766fe9SRichard Henderson 
513eaa3783bSRichard Henderson static TCGv_reg dest_gpr(DisasContext *ctx, unsigned reg)
51461766fe9SRichard Henderson {
515129e9cc3SRichard Henderson     if (reg == 0 || ctx->null_cond.c != TCG_COND_NEVER) {
51661766fe9SRichard Henderson         return get_temp(ctx);
51761766fe9SRichard Henderson     } else {
51861766fe9SRichard Henderson         return cpu_gr[reg];
51961766fe9SRichard Henderson     }
52061766fe9SRichard Henderson }
52161766fe9SRichard Henderson 
522eaa3783bSRichard Henderson static void save_or_nullify(DisasContext *ctx, TCGv_reg dest, TCGv_reg t)
523129e9cc3SRichard Henderson {
524129e9cc3SRichard Henderson     if (ctx->null_cond.c != TCG_COND_NEVER) {
525129e9cc3SRichard Henderson         cond_prep(&ctx->null_cond);
526eaa3783bSRichard Henderson         tcg_gen_movcond_reg(ctx->null_cond.c, dest, ctx->null_cond.a0,
527129e9cc3SRichard Henderson                            ctx->null_cond.a1, dest, t);
528129e9cc3SRichard Henderson     } else {
529eaa3783bSRichard Henderson         tcg_gen_mov_reg(dest, t);
530129e9cc3SRichard Henderson     }
531129e9cc3SRichard Henderson }
532129e9cc3SRichard Henderson 
533eaa3783bSRichard Henderson static void save_gpr(DisasContext *ctx, unsigned reg, TCGv_reg t)
534129e9cc3SRichard Henderson {
535129e9cc3SRichard Henderson     if (reg != 0) {
536129e9cc3SRichard Henderson         save_or_nullify(ctx, cpu_gr[reg], t);
537129e9cc3SRichard Henderson     }
538129e9cc3SRichard Henderson }
539129e9cc3SRichard Henderson 
54096d6407fSRichard Henderson #ifdef HOST_WORDS_BIGENDIAN
54196d6407fSRichard Henderson # define HI_OFS  0
54296d6407fSRichard Henderson # define LO_OFS  4
54396d6407fSRichard Henderson #else
54496d6407fSRichard Henderson # define HI_OFS  4
54596d6407fSRichard Henderson # define LO_OFS  0
54696d6407fSRichard Henderson #endif
54796d6407fSRichard Henderson 
54896d6407fSRichard Henderson static TCGv_i32 load_frw_i32(unsigned rt)
54996d6407fSRichard Henderson {
55096d6407fSRichard Henderson     TCGv_i32 ret = tcg_temp_new_i32();
55196d6407fSRichard Henderson     tcg_gen_ld_i32(ret, cpu_env,
55296d6407fSRichard Henderson                    offsetof(CPUHPPAState, fr[rt & 31])
55396d6407fSRichard Henderson                    + (rt & 32 ? LO_OFS : HI_OFS));
55496d6407fSRichard Henderson     return ret;
55596d6407fSRichard Henderson }
55696d6407fSRichard Henderson 
557ebe9383cSRichard Henderson static TCGv_i32 load_frw0_i32(unsigned rt)
558ebe9383cSRichard Henderson {
559ebe9383cSRichard Henderson     if (rt == 0) {
560ebe9383cSRichard Henderson         return tcg_const_i32(0);
561ebe9383cSRichard Henderson     } else {
562ebe9383cSRichard Henderson         return load_frw_i32(rt);
563ebe9383cSRichard Henderson     }
564ebe9383cSRichard Henderson }
565ebe9383cSRichard Henderson 
566ebe9383cSRichard Henderson static TCGv_i64 load_frw0_i64(unsigned rt)
567ebe9383cSRichard Henderson {
568ebe9383cSRichard Henderson     if (rt == 0) {
569ebe9383cSRichard Henderson         return tcg_const_i64(0);
570ebe9383cSRichard Henderson     } else {
571ebe9383cSRichard Henderson         TCGv_i64 ret = tcg_temp_new_i64();
572ebe9383cSRichard Henderson         tcg_gen_ld32u_i64(ret, cpu_env,
573ebe9383cSRichard Henderson                           offsetof(CPUHPPAState, fr[rt & 31])
574ebe9383cSRichard Henderson                           + (rt & 32 ? LO_OFS : HI_OFS));
575ebe9383cSRichard Henderson         return ret;
576ebe9383cSRichard Henderson     }
577ebe9383cSRichard Henderson }
578ebe9383cSRichard Henderson 
57996d6407fSRichard Henderson static void save_frw_i32(unsigned rt, TCGv_i32 val)
58096d6407fSRichard Henderson {
58196d6407fSRichard Henderson     tcg_gen_st_i32(val, cpu_env,
58296d6407fSRichard Henderson                    offsetof(CPUHPPAState, fr[rt & 31])
58396d6407fSRichard Henderson                    + (rt & 32 ? LO_OFS : HI_OFS));
58496d6407fSRichard Henderson }
58596d6407fSRichard Henderson 
58696d6407fSRichard Henderson #undef HI_OFS
58796d6407fSRichard Henderson #undef LO_OFS
58896d6407fSRichard Henderson 
58996d6407fSRichard Henderson static TCGv_i64 load_frd(unsigned rt)
59096d6407fSRichard Henderson {
59196d6407fSRichard Henderson     TCGv_i64 ret = tcg_temp_new_i64();
59296d6407fSRichard Henderson     tcg_gen_ld_i64(ret, cpu_env, offsetof(CPUHPPAState, fr[rt]));
59396d6407fSRichard Henderson     return ret;
59496d6407fSRichard Henderson }
59596d6407fSRichard Henderson 
596ebe9383cSRichard Henderson static TCGv_i64 load_frd0(unsigned rt)
597ebe9383cSRichard Henderson {
598ebe9383cSRichard Henderson     if (rt == 0) {
599ebe9383cSRichard Henderson         return tcg_const_i64(0);
600ebe9383cSRichard Henderson     } else {
601ebe9383cSRichard Henderson         return load_frd(rt);
602ebe9383cSRichard Henderson     }
603ebe9383cSRichard Henderson }
604ebe9383cSRichard Henderson 
60596d6407fSRichard Henderson static void save_frd(unsigned rt, TCGv_i64 val)
60696d6407fSRichard Henderson {
60796d6407fSRichard Henderson     tcg_gen_st_i64(val, cpu_env, offsetof(CPUHPPAState, fr[rt]));
60896d6407fSRichard Henderson }
60996d6407fSRichard Henderson 
61033423472SRichard Henderson static void load_spr(DisasContext *ctx, TCGv_i64 dest, unsigned reg)
61133423472SRichard Henderson {
61233423472SRichard Henderson #ifdef CONFIG_USER_ONLY
61333423472SRichard Henderson     tcg_gen_movi_i64(dest, 0);
61433423472SRichard Henderson #else
61533423472SRichard Henderson     if (reg < 4) {
61633423472SRichard Henderson         tcg_gen_mov_i64(dest, cpu_sr[reg]);
617494737b7SRichard Henderson     } else if (ctx->tb_flags & TB_FLAG_SR_SAME) {
618494737b7SRichard Henderson         tcg_gen_mov_i64(dest, cpu_srH);
61933423472SRichard Henderson     } else {
62033423472SRichard Henderson         tcg_gen_ld_i64(dest, cpu_env, offsetof(CPUHPPAState, sr[reg]));
62133423472SRichard Henderson     }
62233423472SRichard Henderson #endif
62333423472SRichard Henderson }
62433423472SRichard Henderson 
625129e9cc3SRichard Henderson /* Skip over the implementation of an insn that has been nullified.
626129e9cc3SRichard Henderson    Use this when the insn is too complex for a conditional move.  */
627129e9cc3SRichard Henderson static void nullify_over(DisasContext *ctx)
628129e9cc3SRichard Henderson {
629129e9cc3SRichard Henderson     if (ctx->null_cond.c != TCG_COND_NEVER) {
630129e9cc3SRichard Henderson         /* The always condition should have been handled in the main loop.  */
631129e9cc3SRichard Henderson         assert(ctx->null_cond.c != TCG_COND_ALWAYS);
632129e9cc3SRichard Henderson 
633129e9cc3SRichard Henderson         ctx->null_lab = gen_new_label();
634129e9cc3SRichard Henderson         cond_prep(&ctx->null_cond);
635129e9cc3SRichard Henderson 
636129e9cc3SRichard Henderson         /* If we're using PSW[N], copy it to a temp because... */
637129e9cc3SRichard Henderson         if (ctx->null_cond.a0_is_n) {
638129e9cc3SRichard Henderson             ctx->null_cond.a0_is_n = false;
639129e9cc3SRichard Henderson             ctx->null_cond.a0 = tcg_temp_new();
640eaa3783bSRichard Henderson             tcg_gen_mov_reg(ctx->null_cond.a0, cpu_psw_n);
641129e9cc3SRichard Henderson         }
642129e9cc3SRichard Henderson         /* ... we clear it before branching over the implementation,
643129e9cc3SRichard Henderson            so that (1) it's clear after nullifying this insn and
644129e9cc3SRichard Henderson            (2) if this insn nullifies the next, PSW[N] is valid.  */
645129e9cc3SRichard Henderson         if (ctx->psw_n_nonzero) {
646129e9cc3SRichard Henderson             ctx->psw_n_nonzero = false;
647eaa3783bSRichard Henderson             tcg_gen_movi_reg(cpu_psw_n, 0);
648129e9cc3SRichard Henderson         }
649129e9cc3SRichard Henderson 
650eaa3783bSRichard Henderson         tcg_gen_brcond_reg(ctx->null_cond.c, ctx->null_cond.a0,
651129e9cc3SRichard Henderson                           ctx->null_cond.a1, ctx->null_lab);
652129e9cc3SRichard Henderson         cond_free(&ctx->null_cond);
653129e9cc3SRichard Henderson     }
654129e9cc3SRichard Henderson }
655129e9cc3SRichard Henderson 
656129e9cc3SRichard Henderson /* Save the current nullification state to PSW[N].  */
657129e9cc3SRichard Henderson static void nullify_save(DisasContext *ctx)
658129e9cc3SRichard Henderson {
659129e9cc3SRichard Henderson     if (ctx->null_cond.c == TCG_COND_NEVER) {
660129e9cc3SRichard Henderson         if (ctx->psw_n_nonzero) {
661eaa3783bSRichard Henderson             tcg_gen_movi_reg(cpu_psw_n, 0);
662129e9cc3SRichard Henderson         }
663129e9cc3SRichard Henderson         return;
664129e9cc3SRichard Henderson     }
665129e9cc3SRichard Henderson     if (!ctx->null_cond.a0_is_n) {
666129e9cc3SRichard Henderson         cond_prep(&ctx->null_cond);
667eaa3783bSRichard Henderson         tcg_gen_setcond_reg(ctx->null_cond.c, cpu_psw_n,
668129e9cc3SRichard Henderson                            ctx->null_cond.a0, ctx->null_cond.a1);
669129e9cc3SRichard Henderson         ctx->psw_n_nonzero = true;
670129e9cc3SRichard Henderson     }
671129e9cc3SRichard Henderson     cond_free(&ctx->null_cond);
672129e9cc3SRichard Henderson }
673129e9cc3SRichard Henderson 
674129e9cc3SRichard Henderson /* Set a PSW[N] to X.  The intention is that this is used immediately
675129e9cc3SRichard Henderson    before a goto_tb/exit_tb, so that there is no fallthru path to other
676129e9cc3SRichard Henderson    code within the TB.  Therefore we do not update psw_n_nonzero.  */
677129e9cc3SRichard Henderson static void nullify_set(DisasContext *ctx, bool x)
678129e9cc3SRichard Henderson {
679129e9cc3SRichard Henderson     if (ctx->psw_n_nonzero || x) {
680eaa3783bSRichard Henderson         tcg_gen_movi_reg(cpu_psw_n, x);
681129e9cc3SRichard Henderson     }
682129e9cc3SRichard Henderson }
683129e9cc3SRichard Henderson 
684129e9cc3SRichard Henderson /* Mark the end of an instruction that may have been nullified.
68540f9f908SRichard Henderson    This is the pair to nullify_over.  Always returns true so that
68640f9f908SRichard Henderson    it may be tail-called from a translate function.  */
68731234768SRichard Henderson static bool nullify_end(DisasContext *ctx)
688129e9cc3SRichard Henderson {
689129e9cc3SRichard Henderson     TCGLabel *null_lab = ctx->null_lab;
69031234768SRichard Henderson     DisasJumpType status = ctx->base.is_jmp;
691129e9cc3SRichard Henderson 
692f49b3537SRichard Henderson     /* For NEXT, NORETURN, STALE, we can easily continue (or exit).
693f49b3537SRichard Henderson        For UPDATED, we cannot update on the nullified path.  */
694f49b3537SRichard Henderson     assert(status != DISAS_IAQ_N_UPDATED);
695f49b3537SRichard Henderson 
696129e9cc3SRichard Henderson     if (likely(null_lab == NULL)) {
697129e9cc3SRichard Henderson         /* The current insn wasn't conditional or handled the condition
698129e9cc3SRichard Henderson            applied to it without a branch, so the (new) setting of
699129e9cc3SRichard Henderson            NULL_COND can be applied directly to the next insn.  */
70031234768SRichard Henderson         return true;
701129e9cc3SRichard Henderson     }
702129e9cc3SRichard Henderson     ctx->null_lab = NULL;
703129e9cc3SRichard Henderson 
704129e9cc3SRichard Henderson     if (likely(ctx->null_cond.c == TCG_COND_NEVER)) {
705129e9cc3SRichard Henderson         /* The next instruction will be unconditional,
706129e9cc3SRichard Henderson            and NULL_COND already reflects that.  */
707129e9cc3SRichard Henderson         gen_set_label(null_lab);
708129e9cc3SRichard Henderson     } else {
709129e9cc3SRichard Henderson         /* The insn that we just executed is itself nullifying the next
710129e9cc3SRichard Henderson            instruction.  Store the condition in the PSW[N] global.
711129e9cc3SRichard Henderson            We asserted PSW[N] = 0 in nullify_over, so that after the
712129e9cc3SRichard Henderson            label we have the proper value in place.  */
713129e9cc3SRichard Henderson         nullify_save(ctx);
714129e9cc3SRichard Henderson         gen_set_label(null_lab);
715129e9cc3SRichard Henderson         ctx->null_cond = cond_make_n();
716129e9cc3SRichard Henderson     }
717869051eaSRichard Henderson     if (status == DISAS_NORETURN) {
71831234768SRichard Henderson         ctx->base.is_jmp = DISAS_NEXT;
719129e9cc3SRichard Henderson     }
72031234768SRichard Henderson     return true;
721129e9cc3SRichard Henderson }
722129e9cc3SRichard Henderson 
723eaa3783bSRichard Henderson static void copy_iaoq_entry(TCGv_reg dest, target_ureg ival, TCGv_reg vval)
72461766fe9SRichard Henderson {
72561766fe9SRichard Henderson     if (unlikely(ival == -1)) {
726eaa3783bSRichard Henderson         tcg_gen_mov_reg(dest, vval);
72761766fe9SRichard Henderson     } else {
728eaa3783bSRichard Henderson         tcg_gen_movi_reg(dest, ival);
72961766fe9SRichard Henderson     }
73061766fe9SRichard Henderson }
73161766fe9SRichard Henderson 
732eaa3783bSRichard Henderson static inline target_ureg iaoq_dest(DisasContext *ctx, target_sreg disp)
73361766fe9SRichard Henderson {
73461766fe9SRichard Henderson     return ctx->iaoq_f + disp + 8;
73561766fe9SRichard Henderson }
73661766fe9SRichard Henderson 
73761766fe9SRichard Henderson static void gen_excp_1(int exception)
73861766fe9SRichard Henderson {
73961766fe9SRichard Henderson     TCGv_i32 t = tcg_const_i32(exception);
74061766fe9SRichard Henderson     gen_helper_excp(cpu_env, t);
74161766fe9SRichard Henderson     tcg_temp_free_i32(t);
74261766fe9SRichard Henderson }
74361766fe9SRichard Henderson 
74431234768SRichard Henderson static void gen_excp(DisasContext *ctx, int exception)
74561766fe9SRichard Henderson {
74661766fe9SRichard Henderson     copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_f, cpu_iaoq_f);
74761766fe9SRichard Henderson     copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_b, cpu_iaoq_b);
748129e9cc3SRichard Henderson     nullify_save(ctx);
74961766fe9SRichard Henderson     gen_excp_1(exception);
75031234768SRichard Henderson     ctx->base.is_jmp = DISAS_NORETURN;
75161766fe9SRichard Henderson }
75261766fe9SRichard Henderson 
75331234768SRichard Henderson static bool gen_excp_iir(DisasContext *ctx, int exc)
7541a19da0dSRichard Henderson {
75531234768SRichard Henderson     TCGv_reg tmp;
75631234768SRichard Henderson 
75731234768SRichard Henderson     nullify_over(ctx);
75831234768SRichard Henderson     tmp = tcg_const_reg(ctx->insn);
7591a19da0dSRichard Henderson     tcg_gen_st_reg(tmp, cpu_env, offsetof(CPUHPPAState, cr[CR_IIR]));
7601a19da0dSRichard Henderson     tcg_temp_free(tmp);
76131234768SRichard Henderson     gen_excp(ctx, exc);
76231234768SRichard Henderson     return nullify_end(ctx);
7631a19da0dSRichard Henderson }
7641a19da0dSRichard Henderson 
76531234768SRichard Henderson static bool gen_illegal(DisasContext *ctx)
76661766fe9SRichard Henderson {
76731234768SRichard Henderson     return gen_excp_iir(ctx, EXCP_ILL);
76861766fe9SRichard Henderson }
76961766fe9SRichard Henderson 
77040f9f908SRichard Henderson #ifdef CONFIG_USER_ONLY
77140f9f908SRichard Henderson #define CHECK_MOST_PRIVILEGED(EXCP) \
77240f9f908SRichard Henderson     return gen_excp_iir(ctx, EXCP)
77340f9f908SRichard Henderson #else
774e1b5a5edSRichard Henderson #define CHECK_MOST_PRIVILEGED(EXCP) \
775e1b5a5edSRichard Henderson     do {                                     \
776e1b5a5edSRichard Henderson         if (ctx->privilege != 0) {           \
77731234768SRichard Henderson             return gen_excp_iir(ctx, EXCP);  \
778e1b5a5edSRichard Henderson         }                                    \
779e1b5a5edSRichard Henderson     } while (0)
78040f9f908SRichard Henderson #endif
781e1b5a5edSRichard Henderson 
782eaa3783bSRichard Henderson static bool use_goto_tb(DisasContext *ctx, target_ureg dest)
78361766fe9SRichard Henderson {
78461766fe9SRichard Henderson     /* Suppress goto_tb in the case of single-steping and IO.  */
78531234768SRichard Henderson     if ((tb_cflags(ctx->base.tb) & CF_LAST_IO)
78631234768SRichard Henderson         || ctx->base.singlestep_enabled) {
78761766fe9SRichard Henderson         return false;
78861766fe9SRichard Henderson     }
78961766fe9SRichard Henderson     return true;
79061766fe9SRichard Henderson }
79161766fe9SRichard Henderson 
792129e9cc3SRichard Henderson /* If the next insn is to be nullified, and it's on the same page,
793129e9cc3SRichard Henderson    and we're not attempting to set a breakpoint on it, then we can
794129e9cc3SRichard Henderson    totally skip the nullified insn.  This avoids creating and
795129e9cc3SRichard Henderson    executing a TB that merely branches to the next TB.  */
796129e9cc3SRichard Henderson static bool use_nullify_skip(DisasContext *ctx)
797129e9cc3SRichard Henderson {
798129e9cc3SRichard Henderson     return (((ctx->iaoq_b ^ ctx->iaoq_f) & TARGET_PAGE_MASK) == 0
799129e9cc3SRichard Henderson             && !cpu_breakpoint_test(ctx->cs, ctx->iaoq_b, BP_ANY));
800129e9cc3SRichard Henderson }
801129e9cc3SRichard Henderson 
80261766fe9SRichard Henderson static void gen_goto_tb(DisasContext *ctx, int which,
803eaa3783bSRichard Henderson                         target_ureg f, target_ureg b)
80461766fe9SRichard Henderson {
80561766fe9SRichard Henderson     if (f != -1 && b != -1 && use_goto_tb(ctx, f)) {
80661766fe9SRichard Henderson         tcg_gen_goto_tb(which);
807eaa3783bSRichard Henderson         tcg_gen_movi_reg(cpu_iaoq_f, f);
808eaa3783bSRichard Henderson         tcg_gen_movi_reg(cpu_iaoq_b, b);
80907ea28b4SRichard Henderson         tcg_gen_exit_tb(ctx->base.tb, which);
81061766fe9SRichard Henderson     } else {
81161766fe9SRichard Henderson         copy_iaoq_entry(cpu_iaoq_f, f, cpu_iaoq_b);
81261766fe9SRichard Henderson         copy_iaoq_entry(cpu_iaoq_b, b, ctx->iaoq_n_var);
813d01a3625SRichard Henderson         if (ctx->base.singlestep_enabled) {
81461766fe9SRichard Henderson             gen_excp_1(EXCP_DEBUG);
81561766fe9SRichard Henderson         } else {
8167f11636dSEmilio G. Cota             tcg_gen_lookup_and_goto_ptr();
81761766fe9SRichard Henderson         }
81861766fe9SRichard Henderson     }
81961766fe9SRichard Henderson }
82061766fe9SRichard Henderson 
821b2167459SRichard Henderson /* PA has a habit of taking the LSB of a field and using that as the sign,
822b2167459SRichard Henderson    with the rest of the field becoming the least significant bits.  */
823eaa3783bSRichard Henderson static target_sreg low_sextract(uint32_t val, int pos, int len)
824b2167459SRichard Henderson {
825eaa3783bSRichard Henderson     target_ureg x = -(target_ureg)extract32(val, pos, 1);
826b2167459SRichard Henderson     x = (x << (len - 1)) | extract32(val, pos + 1, len - 1);
827b2167459SRichard Henderson     return x;
828b2167459SRichard Henderson }
829b2167459SRichard Henderson 
830ebe9383cSRichard Henderson static unsigned assemble_rt64(uint32_t insn)
831ebe9383cSRichard Henderson {
832ebe9383cSRichard Henderson     unsigned r1 = extract32(insn, 6, 1);
833ebe9383cSRichard Henderson     unsigned r0 = extract32(insn, 0, 5);
834ebe9383cSRichard Henderson     return r1 * 32 + r0;
835ebe9383cSRichard Henderson }
836ebe9383cSRichard Henderson 
837ebe9383cSRichard Henderson static unsigned assemble_ra64(uint32_t insn)
838ebe9383cSRichard Henderson {
839ebe9383cSRichard Henderson     unsigned r1 = extract32(insn, 7, 1);
840ebe9383cSRichard Henderson     unsigned r0 = extract32(insn, 21, 5);
841ebe9383cSRichard Henderson     return r1 * 32 + r0;
842ebe9383cSRichard Henderson }
843ebe9383cSRichard Henderson 
844ebe9383cSRichard Henderson static unsigned assemble_rb64(uint32_t insn)
845ebe9383cSRichard Henderson {
846ebe9383cSRichard Henderson     unsigned r1 = extract32(insn, 12, 1);
847ebe9383cSRichard Henderson     unsigned r0 = extract32(insn, 16, 5);
848ebe9383cSRichard Henderson     return r1 * 32 + r0;
849ebe9383cSRichard Henderson }
850ebe9383cSRichard Henderson 
851ebe9383cSRichard Henderson static unsigned assemble_rc64(uint32_t insn)
852ebe9383cSRichard Henderson {
853ebe9383cSRichard Henderson     unsigned r2 = extract32(insn, 8, 1);
854ebe9383cSRichard Henderson     unsigned r1 = extract32(insn, 13, 3);
855ebe9383cSRichard Henderson     unsigned r0 = extract32(insn, 9, 2);
856ebe9383cSRichard Henderson     return r2 * 32 + r1 * 4 + r0;
857ebe9383cSRichard Henderson }
858ebe9383cSRichard Henderson 
859c603e14aSRichard Henderson static inline unsigned assemble_sr3(uint32_t insn)
86033423472SRichard Henderson {
86133423472SRichard Henderson     unsigned s2 = extract32(insn, 13, 1);
86233423472SRichard Henderson     unsigned s0 = extract32(insn, 14, 2);
86333423472SRichard Henderson     return s2 * 4 + s0;
86433423472SRichard Henderson }
86533423472SRichard Henderson 
866eaa3783bSRichard Henderson static target_sreg assemble_12(uint32_t insn)
86798cd9ca7SRichard Henderson {
868eaa3783bSRichard Henderson     target_ureg x = -(target_ureg)(insn & 1);
86998cd9ca7SRichard Henderson     x = (x <<  1) | extract32(insn, 2, 1);
87098cd9ca7SRichard Henderson     x = (x << 10) | extract32(insn, 3, 10);
87198cd9ca7SRichard Henderson     return x;
87298cd9ca7SRichard Henderson }
87398cd9ca7SRichard Henderson 
874eaa3783bSRichard Henderson static target_sreg assemble_16(uint32_t insn)
875b2167459SRichard Henderson {
876b2167459SRichard Henderson     /* Take the name from PA2.0, which produces a 16-bit number
877b2167459SRichard Henderson        only with wide mode; otherwise a 14-bit number.  Since we don't
878b2167459SRichard Henderson        implement wide mode, this is always the 14-bit number.  */
879b2167459SRichard Henderson     return low_sextract(insn, 0, 14);
880b2167459SRichard Henderson }
881b2167459SRichard Henderson 
882eaa3783bSRichard Henderson static target_sreg assemble_16a(uint32_t insn)
88396d6407fSRichard Henderson {
88496d6407fSRichard Henderson     /* Take the name from PA2.0, which produces a 14-bit shifted number
88596d6407fSRichard Henderson        only with wide mode; otherwise a 12-bit shifted number.  Since we
88696d6407fSRichard Henderson        don't implement wide mode, this is always the 12-bit number.  */
887eaa3783bSRichard Henderson     target_ureg x = -(target_ureg)(insn & 1);
88896d6407fSRichard Henderson     x = (x << 11) | extract32(insn, 2, 11);
88996d6407fSRichard Henderson     return x << 2;
89096d6407fSRichard Henderson }
89196d6407fSRichard Henderson 
892eaa3783bSRichard Henderson static target_sreg assemble_17(uint32_t insn)
89398cd9ca7SRichard Henderson {
894eaa3783bSRichard Henderson     target_ureg x = -(target_ureg)(insn & 1);
89598cd9ca7SRichard Henderson     x = (x <<  5) | extract32(insn, 16, 5);
89698cd9ca7SRichard Henderson     x = (x <<  1) | extract32(insn, 2, 1);
89798cd9ca7SRichard Henderson     x = (x << 10) | extract32(insn, 3, 10);
89898cd9ca7SRichard Henderson     return x << 2;
89998cd9ca7SRichard Henderson }
90098cd9ca7SRichard Henderson 
901eaa3783bSRichard Henderson static target_sreg assemble_21(uint32_t insn)
902b2167459SRichard Henderson {
903eaa3783bSRichard Henderson     target_ureg x = -(target_ureg)(insn & 1);
904b2167459SRichard Henderson     x = (x << 11) | extract32(insn, 1, 11);
905b2167459SRichard Henderson     x = (x <<  2) | extract32(insn, 14, 2);
906b2167459SRichard Henderson     x = (x <<  5) | extract32(insn, 16, 5);
907b2167459SRichard Henderson     x = (x <<  2) | extract32(insn, 12, 2);
908b2167459SRichard Henderson     return x << 11;
909b2167459SRichard Henderson }
910b2167459SRichard Henderson 
911eaa3783bSRichard Henderson static target_sreg assemble_22(uint32_t insn)
91298cd9ca7SRichard Henderson {
913eaa3783bSRichard Henderson     target_ureg x = -(target_ureg)(insn & 1);
91498cd9ca7SRichard Henderson     x = (x << 10) | extract32(insn, 16, 10);
91598cd9ca7SRichard Henderson     x = (x <<  1) | extract32(insn, 2, 1);
91698cd9ca7SRichard Henderson     x = (x << 10) | extract32(insn, 3, 10);
91798cd9ca7SRichard Henderson     return x << 2;
91898cd9ca7SRichard Henderson }
91998cd9ca7SRichard Henderson 
920b2167459SRichard Henderson /* The parisc documentation describes only the general interpretation of
921b2167459SRichard Henderson    the conditions, without describing their exact implementation.  The
922b2167459SRichard Henderson    interpretations do not stand up well when considering ADD,C and SUB,B.
923b2167459SRichard Henderson    However, considering the Addition, Subtraction and Logical conditions
924b2167459SRichard Henderson    as a whole it would appear that these relations are similar to what
925b2167459SRichard Henderson    a traditional NZCV set of flags would produce.  */
926b2167459SRichard Henderson 
927eaa3783bSRichard Henderson static DisasCond do_cond(unsigned cf, TCGv_reg res,
928eaa3783bSRichard Henderson                          TCGv_reg cb_msb, TCGv_reg sv)
929b2167459SRichard Henderson {
930b2167459SRichard Henderson     DisasCond cond;
931eaa3783bSRichard Henderson     TCGv_reg tmp;
932b2167459SRichard Henderson 
933b2167459SRichard Henderson     switch (cf >> 1) {
934b2167459SRichard Henderson     case 0: /* Never / TR */
935b2167459SRichard Henderson         cond = cond_make_f();
936b2167459SRichard Henderson         break;
937b2167459SRichard Henderson     case 1: /* = / <>        (Z / !Z) */
938b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_EQ, res);
939b2167459SRichard Henderson         break;
940b2167459SRichard Henderson     case 2: /* < / >=        (N / !N) */
941b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_LT, res);
942b2167459SRichard Henderson         break;
943b2167459SRichard Henderson     case 3: /* <= / >        (N | Z / !N & !Z) */
944b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_LE, res);
945b2167459SRichard Henderson         break;
946b2167459SRichard Henderson     case 4: /* NUV / UV      (!C / C) */
947b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_EQ, cb_msb);
948b2167459SRichard Henderson         break;
949b2167459SRichard Henderson     case 5: /* ZNV / VNZ     (!C | Z / C & !Z) */
950b2167459SRichard Henderson         tmp = tcg_temp_new();
951eaa3783bSRichard Henderson         tcg_gen_neg_reg(tmp, cb_msb);
952eaa3783bSRichard Henderson         tcg_gen_and_reg(tmp, tmp, res);
953b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_EQ, tmp);
954b2167459SRichard Henderson         tcg_temp_free(tmp);
955b2167459SRichard Henderson         break;
956b2167459SRichard Henderson     case 6: /* SV / NSV      (V / !V) */
957b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_LT, sv);
958b2167459SRichard Henderson         break;
959b2167459SRichard Henderson     case 7: /* OD / EV */
960b2167459SRichard Henderson         tmp = tcg_temp_new();
961eaa3783bSRichard Henderson         tcg_gen_andi_reg(tmp, res, 1);
962b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_NE, tmp);
963b2167459SRichard Henderson         tcg_temp_free(tmp);
964b2167459SRichard Henderson         break;
965b2167459SRichard Henderson     default:
966b2167459SRichard Henderson         g_assert_not_reached();
967b2167459SRichard Henderson     }
968b2167459SRichard Henderson     if (cf & 1) {
969b2167459SRichard Henderson         cond.c = tcg_invert_cond(cond.c);
970b2167459SRichard Henderson     }
971b2167459SRichard Henderson 
972b2167459SRichard Henderson     return cond;
973b2167459SRichard Henderson }
974b2167459SRichard Henderson 
975b2167459SRichard Henderson /* Similar, but for the special case of subtraction without borrow, we
976b2167459SRichard Henderson    can use the inputs directly.  This can allow other computation to be
977b2167459SRichard Henderson    deleted as unused.  */
978b2167459SRichard Henderson 
979eaa3783bSRichard Henderson static DisasCond do_sub_cond(unsigned cf, TCGv_reg res,
980eaa3783bSRichard Henderson                              TCGv_reg in1, TCGv_reg in2, TCGv_reg sv)
981b2167459SRichard Henderson {
982b2167459SRichard Henderson     DisasCond cond;
983b2167459SRichard Henderson 
984b2167459SRichard Henderson     switch (cf >> 1) {
985b2167459SRichard Henderson     case 1: /* = / <> */
986b2167459SRichard Henderson         cond = cond_make(TCG_COND_EQ, in1, in2);
987b2167459SRichard Henderson         break;
988b2167459SRichard Henderson     case 2: /* < / >= */
989b2167459SRichard Henderson         cond = cond_make(TCG_COND_LT, in1, in2);
990b2167459SRichard Henderson         break;
991b2167459SRichard Henderson     case 3: /* <= / > */
992b2167459SRichard Henderson         cond = cond_make(TCG_COND_LE, in1, in2);
993b2167459SRichard Henderson         break;
994b2167459SRichard Henderson     case 4: /* << / >>= */
995b2167459SRichard Henderson         cond = cond_make(TCG_COND_LTU, in1, in2);
996b2167459SRichard Henderson         break;
997b2167459SRichard Henderson     case 5: /* <<= / >> */
998b2167459SRichard Henderson         cond = cond_make(TCG_COND_LEU, in1, in2);
999b2167459SRichard Henderson         break;
1000b2167459SRichard Henderson     default:
1001b2167459SRichard Henderson         return do_cond(cf, res, sv, sv);
1002b2167459SRichard Henderson     }
1003b2167459SRichard Henderson     if (cf & 1) {
1004b2167459SRichard Henderson         cond.c = tcg_invert_cond(cond.c);
1005b2167459SRichard Henderson     }
1006b2167459SRichard Henderson 
1007b2167459SRichard Henderson     return cond;
1008b2167459SRichard Henderson }
1009b2167459SRichard Henderson 
1010b2167459SRichard Henderson /* Similar, but for logicals, where the carry and overflow bits are not
1011b2167459SRichard Henderson    computed, and use of them is undefined.  */
1012b2167459SRichard Henderson 
1013eaa3783bSRichard Henderson static DisasCond do_log_cond(unsigned cf, TCGv_reg res)
1014b2167459SRichard Henderson {
1015b2167459SRichard Henderson     switch (cf >> 1) {
1016b2167459SRichard Henderson     case 4: case 5: case 6:
1017b2167459SRichard Henderson         cf &= 1;
1018b2167459SRichard Henderson         break;
1019b2167459SRichard Henderson     }
1020b2167459SRichard Henderson     return do_cond(cf, res, res, res);
1021b2167459SRichard Henderson }
1022b2167459SRichard Henderson 
102398cd9ca7SRichard Henderson /* Similar, but for shift/extract/deposit conditions.  */
102498cd9ca7SRichard Henderson 
1025eaa3783bSRichard Henderson static DisasCond do_sed_cond(unsigned orig, TCGv_reg res)
102698cd9ca7SRichard Henderson {
102798cd9ca7SRichard Henderson     unsigned c, f;
102898cd9ca7SRichard Henderson 
102998cd9ca7SRichard Henderson     /* Convert the compressed condition codes to standard.
103098cd9ca7SRichard Henderson        0-2 are the same as logicals (nv,<,<=), while 3 is OD.
103198cd9ca7SRichard Henderson        4-7 are the reverse of 0-3.  */
103298cd9ca7SRichard Henderson     c = orig & 3;
103398cd9ca7SRichard Henderson     if (c == 3) {
103498cd9ca7SRichard Henderson         c = 7;
103598cd9ca7SRichard Henderson     }
103698cd9ca7SRichard Henderson     f = (orig & 4) / 4;
103798cd9ca7SRichard Henderson 
103898cd9ca7SRichard Henderson     return do_log_cond(c * 2 + f, res);
103998cd9ca7SRichard Henderson }
104098cd9ca7SRichard Henderson 
1041b2167459SRichard Henderson /* Similar, but for unit conditions.  */
1042b2167459SRichard Henderson 
1043eaa3783bSRichard Henderson static DisasCond do_unit_cond(unsigned cf, TCGv_reg res,
1044eaa3783bSRichard Henderson                               TCGv_reg in1, TCGv_reg in2)
1045b2167459SRichard Henderson {
1046b2167459SRichard Henderson     DisasCond cond;
1047eaa3783bSRichard Henderson     TCGv_reg tmp, cb = NULL;
1048b2167459SRichard Henderson 
1049b2167459SRichard Henderson     if (cf & 8) {
1050b2167459SRichard Henderson         /* Since we want to test lots of carry-out bits all at once, do not
1051b2167459SRichard Henderson          * do our normal thing and compute carry-in of bit B+1 since that
1052b2167459SRichard Henderson          * leaves us with carry bits spread across two words.
1053b2167459SRichard Henderson          */
1054b2167459SRichard Henderson         cb = tcg_temp_new();
1055b2167459SRichard Henderson         tmp = tcg_temp_new();
1056eaa3783bSRichard Henderson         tcg_gen_or_reg(cb, in1, in2);
1057eaa3783bSRichard Henderson         tcg_gen_and_reg(tmp, in1, in2);
1058eaa3783bSRichard Henderson         tcg_gen_andc_reg(cb, cb, res);
1059eaa3783bSRichard Henderson         tcg_gen_or_reg(cb, cb, tmp);
1060b2167459SRichard Henderson         tcg_temp_free(tmp);
1061b2167459SRichard Henderson     }
1062b2167459SRichard Henderson 
1063b2167459SRichard Henderson     switch (cf >> 1) {
1064b2167459SRichard Henderson     case 0: /* never / TR */
1065b2167459SRichard Henderson     case 1: /* undefined */
1066b2167459SRichard Henderson     case 5: /* undefined */
1067b2167459SRichard Henderson         cond = cond_make_f();
1068b2167459SRichard Henderson         break;
1069b2167459SRichard Henderson 
1070b2167459SRichard Henderson     case 2: /* SBZ / NBZ */
1071b2167459SRichard Henderson         /* See hasless(v,1) from
1072b2167459SRichard Henderson          * https://graphics.stanford.edu/~seander/bithacks.html#ZeroInWord
1073b2167459SRichard Henderson          */
1074b2167459SRichard Henderson         tmp = tcg_temp_new();
1075eaa3783bSRichard Henderson         tcg_gen_subi_reg(tmp, res, 0x01010101u);
1076eaa3783bSRichard Henderson         tcg_gen_andc_reg(tmp, tmp, res);
1077eaa3783bSRichard Henderson         tcg_gen_andi_reg(tmp, tmp, 0x80808080u);
1078b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_NE, tmp);
1079b2167459SRichard Henderson         tcg_temp_free(tmp);
1080b2167459SRichard Henderson         break;
1081b2167459SRichard Henderson 
1082b2167459SRichard Henderson     case 3: /* SHZ / NHZ */
1083b2167459SRichard Henderson         tmp = tcg_temp_new();
1084eaa3783bSRichard Henderson         tcg_gen_subi_reg(tmp, res, 0x00010001u);
1085eaa3783bSRichard Henderson         tcg_gen_andc_reg(tmp, tmp, res);
1086eaa3783bSRichard Henderson         tcg_gen_andi_reg(tmp, tmp, 0x80008000u);
1087b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_NE, tmp);
1088b2167459SRichard Henderson         tcg_temp_free(tmp);
1089b2167459SRichard Henderson         break;
1090b2167459SRichard Henderson 
1091b2167459SRichard Henderson     case 4: /* SDC / NDC */
1092eaa3783bSRichard Henderson         tcg_gen_andi_reg(cb, cb, 0x88888888u);
1093b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_NE, cb);
1094b2167459SRichard Henderson         break;
1095b2167459SRichard Henderson 
1096b2167459SRichard Henderson     case 6: /* SBC / NBC */
1097eaa3783bSRichard Henderson         tcg_gen_andi_reg(cb, cb, 0x80808080u);
1098b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_NE, cb);
1099b2167459SRichard Henderson         break;
1100b2167459SRichard Henderson 
1101b2167459SRichard Henderson     case 7: /* SHC / NHC */
1102eaa3783bSRichard Henderson         tcg_gen_andi_reg(cb, cb, 0x80008000u);
1103b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_NE, cb);
1104b2167459SRichard Henderson         break;
1105b2167459SRichard Henderson 
1106b2167459SRichard Henderson     default:
1107b2167459SRichard Henderson         g_assert_not_reached();
1108b2167459SRichard Henderson     }
1109b2167459SRichard Henderson     if (cf & 8) {
1110b2167459SRichard Henderson         tcg_temp_free(cb);
1111b2167459SRichard Henderson     }
1112b2167459SRichard Henderson     if (cf & 1) {
1113b2167459SRichard Henderson         cond.c = tcg_invert_cond(cond.c);
1114b2167459SRichard Henderson     }
1115b2167459SRichard Henderson 
1116b2167459SRichard Henderson     return cond;
1117b2167459SRichard Henderson }
1118b2167459SRichard Henderson 
1119b2167459SRichard Henderson /* Compute signed overflow for addition.  */
1120eaa3783bSRichard Henderson static TCGv_reg do_add_sv(DisasContext *ctx, TCGv_reg res,
1121eaa3783bSRichard Henderson                           TCGv_reg in1, TCGv_reg in2)
1122b2167459SRichard Henderson {
1123eaa3783bSRichard Henderson     TCGv_reg sv = get_temp(ctx);
1124eaa3783bSRichard Henderson     TCGv_reg tmp = tcg_temp_new();
1125b2167459SRichard Henderson 
1126eaa3783bSRichard Henderson     tcg_gen_xor_reg(sv, res, in1);
1127eaa3783bSRichard Henderson     tcg_gen_xor_reg(tmp, in1, in2);
1128eaa3783bSRichard Henderson     tcg_gen_andc_reg(sv, sv, tmp);
1129b2167459SRichard Henderson     tcg_temp_free(tmp);
1130b2167459SRichard Henderson 
1131b2167459SRichard Henderson     return sv;
1132b2167459SRichard Henderson }
1133b2167459SRichard Henderson 
1134b2167459SRichard Henderson /* Compute signed overflow for subtraction.  */
1135eaa3783bSRichard Henderson static TCGv_reg do_sub_sv(DisasContext *ctx, TCGv_reg res,
1136eaa3783bSRichard Henderson                           TCGv_reg in1, TCGv_reg in2)
1137b2167459SRichard Henderson {
1138eaa3783bSRichard Henderson     TCGv_reg sv = get_temp(ctx);
1139eaa3783bSRichard Henderson     TCGv_reg tmp = tcg_temp_new();
1140b2167459SRichard Henderson 
1141eaa3783bSRichard Henderson     tcg_gen_xor_reg(sv, res, in1);
1142eaa3783bSRichard Henderson     tcg_gen_xor_reg(tmp, in1, in2);
1143eaa3783bSRichard Henderson     tcg_gen_and_reg(sv, sv, tmp);
1144b2167459SRichard Henderson     tcg_temp_free(tmp);
1145b2167459SRichard Henderson 
1146b2167459SRichard Henderson     return sv;
1147b2167459SRichard Henderson }
1148b2167459SRichard Henderson 
114931234768SRichard Henderson static void do_add(DisasContext *ctx, unsigned rt, TCGv_reg in1,
1150eaa3783bSRichard Henderson                    TCGv_reg in2, unsigned shift, bool is_l,
1151eaa3783bSRichard Henderson                    bool is_tsv, bool is_tc, bool is_c, unsigned cf)
1152b2167459SRichard Henderson {
1153eaa3783bSRichard Henderson     TCGv_reg dest, cb, cb_msb, sv, tmp;
1154b2167459SRichard Henderson     unsigned c = cf >> 1;
1155b2167459SRichard Henderson     DisasCond cond;
1156b2167459SRichard Henderson 
1157b2167459SRichard Henderson     dest = tcg_temp_new();
1158f764718dSRichard Henderson     cb = NULL;
1159f764718dSRichard Henderson     cb_msb = NULL;
1160b2167459SRichard Henderson 
1161b2167459SRichard Henderson     if (shift) {
1162b2167459SRichard Henderson         tmp = get_temp(ctx);
1163eaa3783bSRichard Henderson         tcg_gen_shli_reg(tmp, in1, shift);
1164b2167459SRichard Henderson         in1 = tmp;
1165b2167459SRichard Henderson     }
1166b2167459SRichard Henderson 
1167b2167459SRichard Henderson     if (!is_l || c == 4 || c == 5) {
1168eaa3783bSRichard Henderson         TCGv_reg zero = tcg_const_reg(0);
1169b2167459SRichard Henderson         cb_msb = get_temp(ctx);
1170eaa3783bSRichard Henderson         tcg_gen_add2_reg(dest, cb_msb, in1, zero, in2, zero);
1171b2167459SRichard Henderson         if (is_c) {
1172eaa3783bSRichard Henderson             tcg_gen_add2_reg(dest, cb_msb, dest, cb_msb, cpu_psw_cb_msb, zero);
1173b2167459SRichard Henderson         }
1174b2167459SRichard Henderson         tcg_temp_free(zero);
1175b2167459SRichard Henderson         if (!is_l) {
1176b2167459SRichard Henderson             cb = get_temp(ctx);
1177eaa3783bSRichard Henderson             tcg_gen_xor_reg(cb, in1, in2);
1178eaa3783bSRichard Henderson             tcg_gen_xor_reg(cb, cb, dest);
1179b2167459SRichard Henderson         }
1180b2167459SRichard Henderson     } else {
1181eaa3783bSRichard Henderson         tcg_gen_add_reg(dest, in1, in2);
1182b2167459SRichard Henderson         if (is_c) {
1183eaa3783bSRichard Henderson             tcg_gen_add_reg(dest, dest, cpu_psw_cb_msb);
1184b2167459SRichard Henderson         }
1185b2167459SRichard Henderson     }
1186b2167459SRichard Henderson 
1187b2167459SRichard Henderson     /* Compute signed overflow if required.  */
1188f764718dSRichard Henderson     sv = NULL;
1189b2167459SRichard Henderson     if (is_tsv || c == 6) {
1190b2167459SRichard Henderson         sv = do_add_sv(ctx, dest, in1, in2);
1191b2167459SRichard Henderson         if (is_tsv) {
1192b2167459SRichard Henderson             /* ??? Need to include overflow from shift.  */
1193b2167459SRichard Henderson             gen_helper_tsv(cpu_env, sv);
1194b2167459SRichard Henderson         }
1195b2167459SRichard Henderson     }
1196b2167459SRichard Henderson 
1197b2167459SRichard Henderson     /* Emit any conditional trap before any writeback.  */
1198b2167459SRichard Henderson     cond = do_cond(cf, dest, cb_msb, sv);
1199b2167459SRichard Henderson     if (is_tc) {
1200b2167459SRichard Henderson         cond_prep(&cond);
1201b2167459SRichard Henderson         tmp = tcg_temp_new();
1202eaa3783bSRichard Henderson         tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1);
1203b2167459SRichard Henderson         gen_helper_tcond(cpu_env, tmp);
1204b2167459SRichard Henderson         tcg_temp_free(tmp);
1205b2167459SRichard Henderson     }
1206b2167459SRichard Henderson 
1207b2167459SRichard Henderson     /* Write back the result.  */
1208b2167459SRichard Henderson     if (!is_l) {
1209b2167459SRichard Henderson         save_or_nullify(ctx, cpu_psw_cb, cb);
1210b2167459SRichard Henderson         save_or_nullify(ctx, cpu_psw_cb_msb, cb_msb);
1211b2167459SRichard Henderson     }
1212b2167459SRichard Henderson     save_gpr(ctx, rt, dest);
1213b2167459SRichard Henderson     tcg_temp_free(dest);
1214b2167459SRichard Henderson 
1215b2167459SRichard Henderson     /* Install the new nullification.  */
1216b2167459SRichard Henderson     cond_free(&ctx->null_cond);
1217b2167459SRichard Henderson     ctx->null_cond = cond;
1218b2167459SRichard Henderson }
1219b2167459SRichard Henderson 
122031234768SRichard Henderson static void do_sub(DisasContext *ctx, unsigned rt, TCGv_reg in1,
1221eaa3783bSRichard Henderson                    TCGv_reg in2, bool is_tsv, bool is_b,
1222eaa3783bSRichard Henderson                    bool is_tc, unsigned cf)
1223b2167459SRichard Henderson {
1224eaa3783bSRichard Henderson     TCGv_reg dest, sv, cb, cb_msb, zero, tmp;
1225b2167459SRichard Henderson     unsigned c = cf >> 1;
1226b2167459SRichard Henderson     DisasCond cond;
1227b2167459SRichard Henderson 
1228b2167459SRichard Henderson     dest = tcg_temp_new();
1229b2167459SRichard Henderson     cb = tcg_temp_new();
1230b2167459SRichard Henderson     cb_msb = tcg_temp_new();
1231b2167459SRichard Henderson 
1232eaa3783bSRichard Henderson     zero = tcg_const_reg(0);
1233b2167459SRichard Henderson     if (is_b) {
1234b2167459SRichard Henderson         /* DEST,C = IN1 + ~IN2 + C.  */
1235eaa3783bSRichard Henderson         tcg_gen_not_reg(cb, in2);
1236eaa3783bSRichard Henderson         tcg_gen_add2_reg(dest, cb_msb, in1, zero, cpu_psw_cb_msb, zero);
1237eaa3783bSRichard Henderson         tcg_gen_add2_reg(dest, cb_msb, dest, cb_msb, cb, zero);
1238eaa3783bSRichard Henderson         tcg_gen_xor_reg(cb, cb, in1);
1239eaa3783bSRichard Henderson         tcg_gen_xor_reg(cb, cb, dest);
1240b2167459SRichard Henderson     } else {
1241b2167459SRichard Henderson         /* DEST,C = IN1 + ~IN2 + 1.  We can produce the same result in fewer
1242b2167459SRichard Henderson            operations by seeding the high word with 1 and subtracting.  */
1243eaa3783bSRichard Henderson         tcg_gen_movi_reg(cb_msb, 1);
1244eaa3783bSRichard Henderson         tcg_gen_sub2_reg(dest, cb_msb, in1, cb_msb, in2, zero);
1245eaa3783bSRichard Henderson         tcg_gen_eqv_reg(cb, in1, in2);
1246eaa3783bSRichard Henderson         tcg_gen_xor_reg(cb, cb, dest);
1247b2167459SRichard Henderson     }
1248b2167459SRichard Henderson     tcg_temp_free(zero);
1249b2167459SRichard Henderson 
1250b2167459SRichard Henderson     /* Compute signed overflow if required.  */
1251f764718dSRichard Henderson     sv = NULL;
1252b2167459SRichard Henderson     if (is_tsv || c == 6) {
1253b2167459SRichard Henderson         sv = do_sub_sv(ctx, dest, in1, in2);
1254b2167459SRichard Henderson         if (is_tsv) {
1255b2167459SRichard Henderson             gen_helper_tsv(cpu_env, sv);
1256b2167459SRichard Henderson         }
1257b2167459SRichard Henderson     }
1258b2167459SRichard Henderson 
1259b2167459SRichard Henderson     /* Compute the condition.  We cannot use the special case for borrow.  */
1260b2167459SRichard Henderson     if (!is_b) {
1261b2167459SRichard Henderson         cond = do_sub_cond(cf, dest, in1, in2, sv);
1262b2167459SRichard Henderson     } else {
1263b2167459SRichard Henderson         cond = do_cond(cf, dest, cb_msb, sv);
1264b2167459SRichard Henderson     }
1265b2167459SRichard Henderson 
1266b2167459SRichard Henderson     /* Emit any conditional trap before any writeback.  */
1267b2167459SRichard Henderson     if (is_tc) {
1268b2167459SRichard Henderson         cond_prep(&cond);
1269b2167459SRichard Henderson         tmp = tcg_temp_new();
1270eaa3783bSRichard Henderson         tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1);
1271b2167459SRichard Henderson         gen_helper_tcond(cpu_env, tmp);
1272b2167459SRichard Henderson         tcg_temp_free(tmp);
1273b2167459SRichard Henderson     }
1274b2167459SRichard Henderson 
1275b2167459SRichard Henderson     /* Write back the result.  */
1276b2167459SRichard Henderson     save_or_nullify(ctx, cpu_psw_cb, cb);
1277b2167459SRichard Henderson     save_or_nullify(ctx, cpu_psw_cb_msb, cb_msb);
1278b2167459SRichard Henderson     save_gpr(ctx, rt, dest);
1279b2167459SRichard Henderson     tcg_temp_free(dest);
1280b2167459SRichard Henderson 
1281b2167459SRichard Henderson     /* Install the new nullification.  */
1282b2167459SRichard Henderson     cond_free(&ctx->null_cond);
1283b2167459SRichard Henderson     ctx->null_cond = cond;
1284b2167459SRichard Henderson }
1285b2167459SRichard Henderson 
128631234768SRichard Henderson static void do_cmpclr(DisasContext *ctx, unsigned rt, TCGv_reg in1,
1287eaa3783bSRichard Henderson                       TCGv_reg in2, unsigned cf)
1288b2167459SRichard Henderson {
1289eaa3783bSRichard Henderson     TCGv_reg dest, sv;
1290b2167459SRichard Henderson     DisasCond cond;
1291b2167459SRichard Henderson 
1292b2167459SRichard Henderson     dest = tcg_temp_new();
1293eaa3783bSRichard Henderson     tcg_gen_sub_reg(dest, in1, in2);
1294b2167459SRichard Henderson 
1295b2167459SRichard Henderson     /* Compute signed overflow if required.  */
1296f764718dSRichard Henderson     sv = NULL;
1297b2167459SRichard Henderson     if ((cf >> 1) == 6) {
1298b2167459SRichard Henderson         sv = do_sub_sv(ctx, dest, in1, in2);
1299b2167459SRichard Henderson     }
1300b2167459SRichard Henderson 
1301b2167459SRichard Henderson     /* Form the condition for the compare.  */
1302b2167459SRichard Henderson     cond = do_sub_cond(cf, dest, in1, in2, sv);
1303b2167459SRichard Henderson 
1304b2167459SRichard Henderson     /* Clear.  */
1305eaa3783bSRichard Henderson     tcg_gen_movi_reg(dest, 0);
1306b2167459SRichard Henderson     save_gpr(ctx, rt, dest);
1307b2167459SRichard Henderson     tcg_temp_free(dest);
1308b2167459SRichard Henderson 
1309b2167459SRichard Henderson     /* Install the new nullification.  */
1310b2167459SRichard Henderson     cond_free(&ctx->null_cond);
1311b2167459SRichard Henderson     ctx->null_cond = cond;
1312b2167459SRichard Henderson }
1313b2167459SRichard Henderson 
131431234768SRichard Henderson static void do_log(DisasContext *ctx, unsigned rt, TCGv_reg in1,
1315eaa3783bSRichard Henderson                    TCGv_reg in2, unsigned cf,
1316eaa3783bSRichard Henderson                    void (*fn)(TCGv_reg, TCGv_reg, TCGv_reg))
1317b2167459SRichard Henderson {
1318eaa3783bSRichard Henderson     TCGv_reg dest = dest_gpr(ctx, rt);
1319b2167459SRichard Henderson 
1320b2167459SRichard Henderson     /* Perform the operation, and writeback.  */
1321b2167459SRichard Henderson     fn(dest, in1, in2);
1322b2167459SRichard Henderson     save_gpr(ctx, rt, dest);
1323b2167459SRichard Henderson 
1324b2167459SRichard Henderson     /* Install the new nullification.  */
1325b2167459SRichard Henderson     cond_free(&ctx->null_cond);
1326b2167459SRichard Henderson     if (cf) {
1327b2167459SRichard Henderson         ctx->null_cond = do_log_cond(cf, dest);
1328b2167459SRichard Henderson     }
1329b2167459SRichard Henderson }
1330b2167459SRichard Henderson 
133131234768SRichard Henderson static void do_unit(DisasContext *ctx, unsigned rt, TCGv_reg in1,
1332eaa3783bSRichard Henderson                     TCGv_reg in2, unsigned cf, bool is_tc,
1333eaa3783bSRichard Henderson                     void (*fn)(TCGv_reg, TCGv_reg, TCGv_reg))
1334b2167459SRichard Henderson {
1335eaa3783bSRichard Henderson     TCGv_reg dest;
1336b2167459SRichard Henderson     DisasCond cond;
1337b2167459SRichard Henderson 
1338b2167459SRichard Henderson     if (cf == 0) {
1339b2167459SRichard Henderson         dest = dest_gpr(ctx, rt);
1340b2167459SRichard Henderson         fn(dest, in1, in2);
1341b2167459SRichard Henderson         save_gpr(ctx, rt, dest);
1342b2167459SRichard Henderson         cond_free(&ctx->null_cond);
1343b2167459SRichard Henderson     } else {
1344b2167459SRichard Henderson         dest = tcg_temp_new();
1345b2167459SRichard Henderson         fn(dest, in1, in2);
1346b2167459SRichard Henderson 
1347b2167459SRichard Henderson         cond = do_unit_cond(cf, dest, in1, in2);
1348b2167459SRichard Henderson 
1349b2167459SRichard Henderson         if (is_tc) {
1350eaa3783bSRichard Henderson             TCGv_reg tmp = tcg_temp_new();
1351b2167459SRichard Henderson             cond_prep(&cond);
1352eaa3783bSRichard Henderson             tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1);
1353b2167459SRichard Henderson             gen_helper_tcond(cpu_env, tmp);
1354b2167459SRichard Henderson             tcg_temp_free(tmp);
1355b2167459SRichard Henderson         }
1356b2167459SRichard Henderson         save_gpr(ctx, rt, dest);
1357b2167459SRichard Henderson 
1358b2167459SRichard Henderson         cond_free(&ctx->null_cond);
1359b2167459SRichard Henderson         ctx->null_cond = cond;
1360b2167459SRichard Henderson     }
1361b2167459SRichard Henderson }
1362b2167459SRichard Henderson 
136386f8d05fSRichard Henderson #ifndef CONFIG_USER_ONLY
13648d6ae7fbSRichard Henderson /* The "normal" usage is SP >= 0, wherein SP == 0 selects the space
13658d6ae7fbSRichard Henderson    from the top 2 bits of the base register.  There are a few system
13668d6ae7fbSRichard Henderson    instructions that have a 3-bit space specifier, for which SR0 is
13678d6ae7fbSRichard Henderson    not special.  To handle this, pass ~SP.  */
136886f8d05fSRichard Henderson static TCGv_i64 space_select(DisasContext *ctx, int sp, TCGv_reg base)
136986f8d05fSRichard Henderson {
137086f8d05fSRichard Henderson     TCGv_ptr ptr;
137186f8d05fSRichard Henderson     TCGv_reg tmp;
137286f8d05fSRichard Henderson     TCGv_i64 spc;
137386f8d05fSRichard Henderson 
137486f8d05fSRichard Henderson     if (sp != 0) {
13758d6ae7fbSRichard Henderson         if (sp < 0) {
13768d6ae7fbSRichard Henderson             sp = ~sp;
13778d6ae7fbSRichard Henderson         }
13788d6ae7fbSRichard Henderson         spc = get_temp_tl(ctx);
13798d6ae7fbSRichard Henderson         load_spr(ctx, spc, sp);
13808d6ae7fbSRichard Henderson         return spc;
138186f8d05fSRichard Henderson     }
1382494737b7SRichard Henderson     if (ctx->tb_flags & TB_FLAG_SR_SAME) {
1383494737b7SRichard Henderson         return cpu_srH;
1384494737b7SRichard Henderson     }
138586f8d05fSRichard Henderson 
138686f8d05fSRichard Henderson     ptr = tcg_temp_new_ptr();
138786f8d05fSRichard Henderson     tmp = tcg_temp_new();
138886f8d05fSRichard Henderson     spc = get_temp_tl(ctx);
138986f8d05fSRichard Henderson 
139086f8d05fSRichard Henderson     tcg_gen_shri_reg(tmp, base, TARGET_REGISTER_BITS - 5);
139186f8d05fSRichard Henderson     tcg_gen_andi_reg(tmp, tmp, 030);
139286f8d05fSRichard Henderson     tcg_gen_trunc_reg_ptr(ptr, tmp);
139386f8d05fSRichard Henderson     tcg_temp_free(tmp);
139486f8d05fSRichard Henderson 
139586f8d05fSRichard Henderson     tcg_gen_add_ptr(ptr, ptr, cpu_env);
139686f8d05fSRichard Henderson     tcg_gen_ld_i64(spc, ptr, offsetof(CPUHPPAState, sr[4]));
139786f8d05fSRichard Henderson     tcg_temp_free_ptr(ptr);
139886f8d05fSRichard Henderson 
139986f8d05fSRichard Henderson     return spc;
140086f8d05fSRichard Henderson }
140186f8d05fSRichard Henderson #endif
140286f8d05fSRichard Henderson 
140386f8d05fSRichard Henderson static void form_gva(DisasContext *ctx, TCGv_tl *pgva, TCGv_reg *pofs,
140486f8d05fSRichard Henderson                      unsigned rb, unsigned rx, int scale, target_sreg disp,
140586f8d05fSRichard Henderson                      unsigned sp, int modify, bool is_phys)
140686f8d05fSRichard Henderson {
140786f8d05fSRichard Henderson     TCGv_reg base = load_gpr(ctx, rb);
140886f8d05fSRichard Henderson     TCGv_reg ofs;
140986f8d05fSRichard Henderson 
141086f8d05fSRichard Henderson     /* Note that RX is mutually exclusive with DISP.  */
141186f8d05fSRichard Henderson     if (rx) {
141286f8d05fSRichard Henderson         ofs = get_temp(ctx);
141386f8d05fSRichard Henderson         tcg_gen_shli_reg(ofs, cpu_gr[rx], scale);
141486f8d05fSRichard Henderson         tcg_gen_add_reg(ofs, ofs, base);
141586f8d05fSRichard Henderson     } else if (disp || modify) {
141686f8d05fSRichard Henderson         ofs = get_temp(ctx);
141786f8d05fSRichard Henderson         tcg_gen_addi_reg(ofs, base, disp);
141886f8d05fSRichard Henderson     } else {
141986f8d05fSRichard Henderson         ofs = base;
142086f8d05fSRichard Henderson     }
142186f8d05fSRichard Henderson 
142286f8d05fSRichard Henderson     *pofs = ofs;
142386f8d05fSRichard Henderson #ifdef CONFIG_USER_ONLY
142486f8d05fSRichard Henderson     *pgva = (modify <= 0 ? ofs : base);
142586f8d05fSRichard Henderson #else
142686f8d05fSRichard Henderson     TCGv_tl addr = get_temp_tl(ctx);
142786f8d05fSRichard Henderson     tcg_gen_extu_reg_tl(addr, modify <= 0 ? ofs : base);
1428494737b7SRichard Henderson     if (ctx->tb_flags & PSW_W) {
142986f8d05fSRichard Henderson         tcg_gen_andi_tl(addr, addr, 0x3fffffffffffffffull);
143086f8d05fSRichard Henderson     }
143186f8d05fSRichard Henderson     if (!is_phys) {
143286f8d05fSRichard Henderson         tcg_gen_or_tl(addr, addr, space_select(ctx, sp, base));
143386f8d05fSRichard Henderson     }
143486f8d05fSRichard Henderson     *pgva = addr;
143586f8d05fSRichard Henderson #endif
143686f8d05fSRichard Henderson }
143786f8d05fSRichard Henderson 
143896d6407fSRichard Henderson /* Emit a memory load.  The modify parameter should be
143996d6407fSRichard Henderson  * < 0 for pre-modify,
144096d6407fSRichard Henderson  * > 0 for post-modify,
144196d6407fSRichard Henderson  * = 0 for no base register update.
144296d6407fSRichard Henderson  */
144396d6407fSRichard Henderson static void do_load_32(DisasContext *ctx, TCGv_i32 dest, unsigned rb,
1444eaa3783bSRichard Henderson                        unsigned rx, int scale, target_sreg disp,
144586f8d05fSRichard Henderson                        unsigned sp, int modify, TCGMemOp mop)
144696d6407fSRichard Henderson {
144786f8d05fSRichard Henderson     TCGv_reg ofs;
144886f8d05fSRichard Henderson     TCGv_tl addr;
144996d6407fSRichard Henderson 
145096d6407fSRichard Henderson     /* Caller uses nullify_over/nullify_end.  */
145196d6407fSRichard Henderson     assert(ctx->null_cond.c == TCG_COND_NEVER);
145296d6407fSRichard Henderson 
145386f8d05fSRichard Henderson     form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify,
145486f8d05fSRichard Henderson              ctx->mmu_idx == MMU_PHYS_IDX);
145586f8d05fSRichard Henderson     tcg_gen_qemu_ld_reg(dest, addr, ctx->mmu_idx, mop);
145686f8d05fSRichard Henderson     if (modify) {
145786f8d05fSRichard Henderson         save_gpr(ctx, rb, ofs);
145896d6407fSRichard Henderson     }
145996d6407fSRichard Henderson }
146096d6407fSRichard Henderson 
146196d6407fSRichard Henderson static void do_load_64(DisasContext *ctx, TCGv_i64 dest, unsigned rb,
1462eaa3783bSRichard Henderson                        unsigned rx, int scale, target_sreg disp,
146386f8d05fSRichard Henderson                        unsigned sp, int modify, TCGMemOp mop)
146496d6407fSRichard Henderson {
146586f8d05fSRichard Henderson     TCGv_reg ofs;
146686f8d05fSRichard Henderson     TCGv_tl addr;
146796d6407fSRichard Henderson 
146896d6407fSRichard Henderson     /* Caller uses nullify_over/nullify_end.  */
146996d6407fSRichard Henderson     assert(ctx->null_cond.c == TCG_COND_NEVER);
147096d6407fSRichard Henderson 
147186f8d05fSRichard Henderson     form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify,
147286f8d05fSRichard Henderson              ctx->mmu_idx == MMU_PHYS_IDX);
14733d68ee7bSRichard Henderson     tcg_gen_qemu_ld_i64(dest, addr, ctx->mmu_idx, mop);
147486f8d05fSRichard Henderson     if (modify) {
147586f8d05fSRichard Henderson         save_gpr(ctx, rb, ofs);
147696d6407fSRichard Henderson     }
147796d6407fSRichard Henderson }
147896d6407fSRichard Henderson 
147996d6407fSRichard Henderson static void do_store_32(DisasContext *ctx, TCGv_i32 src, unsigned rb,
1480eaa3783bSRichard Henderson                         unsigned rx, int scale, target_sreg disp,
148186f8d05fSRichard Henderson                         unsigned sp, int modify, TCGMemOp mop)
148296d6407fSRichard Henderson {
148386f8d05fSRichard Henderson     TCGv_reg ofs;
148486f8d05fSRichard Henderson     TCGv_tl addr;
148596d6407fSRichard Henderson 
148696d6407fSRichard Henderson     /* Caller uses nullify_over/nullify_end.  */
148796d6407fSRichard Henderson     assert(ctx->null_cond.c == TCG_COND_NEVER);
148896d6407fSRichard Henderson 
148986f8d05fSRichard Henderson     form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify,
149086f8d05fSRichard Henderson              ctx->mmu_idx == MMU_PHYS_IDX);
149186f8d05fSRichard Henderson     tcg_gen_qemu_st_i32(src, addr, ctx->mmu_idx, mop);
149286f8d05fSRichard Henderson     if (modify) {
149386f8d05fSRichard Henderson         save_gpr(ctx, rb, ofs);
149496d6407fSRichard Henderson     }
149596d6407fSRichard Henderson }
149696d6407fSRichard Henderson 
149796d6407fSRichard Henderson static void do_store_64(DisasContext *ctx, TCGv_i64 src, unsigned rb,
1498eaa3783bSRichard Henderson                         unsigned rx, int scale, target_sreg disp,
149986f8d05fSRichard Henderson                         unsigned sp, int modify, TCGMemOp mop)
150096d6407fSRichard Henderson {
150186f8d05fSRichard Henderson     TCGv_reg ofs;
150286f8d05fSRichard Henderson     TCGv_tl addr;
150396d6407fSRichard Henderson 
150496d6407fSRichard Henderson     /* Caller uses nullify_over/nullify_end.  */
150596d6407fSRichard Henderson     assert(ctx->null_cond.c == TCG_COND_NEVER);
150696d6407fSRichard Henderson 
150786f8d05fSRichard Henderson     form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify,
150886f8d05fSRichard Henderson              ctx->mmu_idx == MMU_PHYS_IDX);
150986f8d05fSRichard Henderson     tcg_gen_qemu_st_i64(src, addr, ctx->mmu_idx, mop);
151086f8d05fSRichard Henderson     if (modify) {
151186f8d05fSRichard Henderson         save_gpr(ctx, rb, ofs);
151296d6407fSRichard Henderson     }
151396d6407fSRichard Henderson }
151496d6407fSRichard Henderson 
1515eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64
1516eaa3783bSRichard Henderson #define do_load_reg   do_load_64
1517eaa3783bSRichard Henderson #define do_store_reg  do_store_64
151896d6407fSRichard Henderson #else
1519eaa3783bSRichard Henderson #define do_load_reg   do_load_32
1520eaa3783bSRichard Henderson #define do_store_reg  do_store_32
152196d6407fSRichard Henderson #endif
152296d6407fSRichard Henderson 
152331234768SRichard Henderson static void do_load(DisasContext *ctx, unsigned rt, unsigned rb,
1524eaa3783bSRichard Henderson                     unsigned rx, int scale, target_sreg disp,
152586f8d05fSRichard Henderson                     unsigned sp, int modify, TCGMemOp mop)
152696d6407fSRichard Henderson {
1527eaa3783bSRichard Henderson     TCGv_reg dest;
152896d6407fSRichard Henderson 
152996d6407fSRichard Henderson     nullify_over(ctx);
153096d6407fSRichard Henderson 
153196d6407fSRichard Henderson     if (modify == 0) {
153296d6407fSRichard Henderson         /* No base register update.  */
153396d6407fSRichard Henderson         dest = dest_gpr(ctx, rt);
153496d6407fSRichard Henderson     } else {
153596d6407fSRichard Henderson         /* Make sure if RT == RB, we see the result of the load.  */
153696d6407fSRichard Henderson         dest = get_temp(ctx);
153796d6407fSRichard Henderson     }
153886f8d05fSRichard Henderson     do_load_reg(ctx, dest, rb, rx, scale, disp, sp, modify, mop);
153996d6407fSRichard Henderson     save_gpr(ctx, rt, dest);
154096d6407fSRichard Henderson 
154131234768SRichard Henderson     nullify_end(ctx);
154296d6407fSRichard Henderson }
154396d6407fSRichard Henderson 
154431234768SRichard Henderson static void do_floadw(DisasContext *ctx, unsigned rt, unsigned rb,
1545eaa3783bSRichard Henderson                       unsigned rx, int scale, target_sreg disp,
154686f8d05fSRichard Henderson                       unsigned sp, int modify)
154796d6407fSRichard Henderson {
154896d6407fSRichard Henderson     TCGv_i32 tmp;
154996d6407fSRichard Henderson 
155096d6407fSRichard Henderson     nullify_over(ctx);
155196d6407fSRichard Henderson 
155296d6407fSRichard Henderson     tmp = tcg_temp_new_i32();
155386f8d05fSRichard Henderson     do_load_32(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUL);
155496d6407fSRichard Henderson     save_frw_i32(rt, tmp);
155596d6407fSRichard Henderson     tcg_temp_free_i32(tmp);
155696d6407fSRichard Henderson 
155796d6407fSRichard Henderson     if (rt == 0) {
155896d6407fSRichard Henderson         gen_helper_loaded_fr0(cpu_env);
155996d6407fSRichard Henderson     }
156096d6407fSRichard Henderson 
156131234768SRichard Henderson     nullify_end(ctx);
156296d6407fSRichard Henderson }
156396d6407fSRichard Henderson 
156431234768SRichard Henderson static void do_floadd(DisasContext *ctx, unsigned rt, unsigned rb,
1565eaa3783bSRichard Henderson                       unsigned rx, int scale, target_sreg disp,
156686f8d05fSRichard Henderson                       unsigned sp, int modify)
156796d6407fSRichard Henderson {
156896d6407fSRichard Henderson     TCGv_i64 tmp;
156996d6407fSRichard Henderson 
157096d6407fSRichard Henderson     nullify_over(ctx);
157196d6407fSRichard Henderson 
157296d6407fSRichard Henderson     tmp = tcg_temp_new_i64();
157386f8d05fSRichard Henderson     do_load_64(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEQ);
157496d6407fSRichard Henderson     save_frd(rt, tmp);
157596d6407fSRichard Henderson     tcg_temp_free_i64(tmp);
157696d6407fSRichard Henderson 
157796d6407fSRichard Henderson     if (rt == 0) {
157896d6407fSRichard Henderson         gen_helper_loaded_fr0(cpu_env);
157996d6407fSRichard Henderson     }
158096d6407fSRichard Henderson 
158131234768SRichard Henderson     nullify_end(ctx);
158296d6407fSRichard Henderson }
158396d6407fSRichard Henderson 
158431234768SRichard Henderson static void do_store(DisasContext *ctx, unsigned rt, unsigned rb,
158586f8d05fSRichard Henderson                      target_sreg disp, unsigned sp,
158686f8d05fSRichard Henderson                      int modify, TCGMemOp mop)
158796d6407fSRichard Henderson {
158896d6407fSRichard Henderson     nullify_over(ctx);
158986f8d05fSRichard Henderson     do_store_reg(ctx, load_gpr(ctx, rt), rb, 0, 0, disp, sp, modify, mop);
159031234768SRichard Henderson     nullify_end(ctx);
159196d6407fSRichard Henderson }
159296d6407fSRichard Henderson 
159331234768SRichard Henderson static void do_fstorew(DisasContext *ctx, unsigned rt, unsigned rb,
1594eaa3783bSRichard Henderson                        unsigned rx, int scale, target_sreg disp,
159586f8d05fSRichard Henderson                        unsigned sp, int modify)
159696d6407fSRichard Henderson {
159796d6407fSRichard Henderson     TCGv_i32 tmp;
159896d6407fSRichard Henderson 
159996d6407fSRichard Henderson     nullify_over(ctx);
160096d6407fSRichard Henderson 
160196d6407fSRichard Henderson     tmp = load_frw_i32(rt);
160286f8d05fSRichard Henderson     do_store_32(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUL);
160396d6407fSRichard Henderson     tcg_temp_free_i32(tmp);
160496d6407fSRichard Henderson 
160531234768SRichard Henderson     nullify_end(ctx);
160696d6407fSRichard Henderson }
160796d6407fSRichard Henderson 
160831234768SRichard Henderson static void do_fstored(DisasContext *ctx, unsigned rt, unsigned rb,
1609eaa3783bSRichard Henderson                        unsigned rx, int scale, target_sreg disp,
161086f8d05fSRichard Henderson                        unsigned sp, int modify)
161196d6407fSRichard Henderson {
161296d6407fSRichard Henderson     TCGv_i64 tmp;
161396d6407fSRichard Henderson 
161496d6407fSRichard Henderson     nullify_over(ctx);
161596d6407fSRichard Henderson 
161696d6407fSRichard Henderson     tmp = load_frd(rt);
161786f8d05fSRichard Henderson     do_store_64(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEQ);
161896d6407fSRichard Henderson     tcg_temp_free_i64(tmp);
161996d6407fSRichard Henderson 
162031234768SRichard Henderson     nullify_end(ctx);
162196d6407fSRichard Henderson }
162296d6407fSRichard Henderson 
162331234768SRichard Henderson static void do_fop_wew(DisasContext *ctx, unsigned rt, unsigned ra,
1624ebe9383cSRichard Henderson                        void (*func)(TCGv_i32, TCGv_env, TCGv_i32))
1625ebe9383cSRichard Henderson {
1626ebe9383cSRichard Henderson     TCGv_i32 tmp;
1627ebe9383cSRichard Henderson 
1628ebe9383cSRichard Henderson     nullify_over(ctx);
1629ebe9383cSRichard Henderson     tmp = load_frw0_i32(ra);
1630ebe9383cSRichard Henderson 
1631ebe9383cSRichard Henderson     func(tmp, cpu_env, tmp);
1632ebe9383cSRichard Henderson 
1633ebe9383cSRichard Henderson     save_frw_i32(rt, tmp);
1634ebe9383cSRichard Henderson     tcg_temp_free_i32(tmp);
163531234768SRichard Henderson     nullify_end(ctx);
1636ebe9383cSRichard Henderson }
1637ebe9383cSRichard Henderson 
163831234768SRichard Henderson static void do_fop_wed(DisasContext *ctx, unsigned rt, unsigned ra,
1639ebe9383cSRichard Henderson                        void (*func)(TCGv_i32, TCGv_env, TCGv_i64))
1640ebe9383cSRichard Henderson {
1641ebe9383cSRichard Henderson     TCGv_i32 dst;
1642ebe9383cSRichard Henderson     TCGv_i64 src;
1643ebe9383cSRichard Henderson 
1644ebe9383cSRichard Henderson     nullify_over(ctx);
1645ebe9383cSRichard Henderson     src = load_frd(ra);
1646ebe9383cSRichard Henderson     dst = tcg_temp_new_i32();
1647ebe9383cSRichard Henderson 
1648ebe9383cSRichard Henderson     func(dst, cpu_env, src);
1649ebe9383cSRichard Henderson 
1650ebe9383cSRichard Henderson     tcg_temp_free_i64(src);
1651ebe9383cSRichard Henderson     save_frw_i32(rt, dst);
1652ebe9383cSRichard Henderson     tcg_temp_free_i32(dst);
165331234768SRichard Henderson     nullify_end(ctx);
1654ebe9383cSRichard Henderson }
1655ebe9383cSRichard Henderson 
165631234768SRichard Henderson static void do_fop_ded(DisasContext *ctx, unsigned rt, unsigned ra,
1657ebe9383cSRichard Henderson                        void (*func)(TCGv_i64, TCGv_env, TCGv_i64))
1658ebe9383cSRichard Henderson {
1659ebe9383cSRichard Henderson     TCGv_i64 tmp;
1660ebe9383cSRichard Henderson 
1661ebe9383cSRichard Henderson     nullify_over(ctx);
1662ebe9383cSRichard Henderson     tmp = load_frd0(ra);
1663ebe9383cSRichard Henderson 
1664ebe9383cSRichard Henderson     func(tmp, cpu_env, tmp);
1665ebe9383cSRichard Henderson 
1666ebe9383cSRichard Henderson     save_frd(rt, tmp);
1667ebe9383cSRichard Henderson     tcg_temp_free_i64(tmp);
166831234768SRichard Henderson     nullify_end(ctx);
1669ebe9383cSRichard Henderson }
1670ebe9383cSRichard Henderson 
167131234768SRichard Henderson static void do_fop_dew(DisasContext *ctx, unsigned rt, unsigned ra,
1672ebe9383cSRichard Henderson                        void (*func)(TCGv_i64, TCGv_env, TCGv_i32))
1673ebe9383cSRichard Henderson {
1674ebe9383cSRichard Henderson     TCGv_i32 src;
1675ebe9383cSRichard Henderson     TCGv_i64 dst;
1676ebe9383cSRichard Henderson 
1677ebe9383cSRichard Henderson     nullify_over(ctx);
1678ebe9383cSRichard Henderson     src = load_frw0_i32(ra);
1679ebe9383cSRichard Henderson     dst = tcg_temp_new_i64();
1680ebe9383cSRichard Henderson 
1681ebe9383cSRichard Henderson     func(dst, cpu_env, src);
1682ebe9383cSRichard Henderson 
1683ebe9383cSRichard Henderson     tcg_temp_free_i32(src);
1684ebe9383cSRichard Henderson     save_frd(rt, dst);
1685ebe9383cSRichard Henderson     tcg_temp_free_i64(dst);
168631234768SRichard Henderson     nullify_end(ctx);
1687ebe9383cSRichard Henderson }
1688ebe9383cSRichard Henderson 
168931234768SRichard Henderson static void do_fop_weww(DisasContext *ctx, unsigned rt,
1690ebe9383cSRichard Henderson                         unsigned ra, unsigned rb,
169131234768SRichard Henderson                         void (*func)(TCGv_i32, TCGv_env, TCGv_i32, TCGv_i32))
1692ebe9383cSRichard Henderson {
1693ebe9383cSRichard Henderson     TCGv_i32 a, b;
1694ebe9383cSRichard Henderson 
1695ebe9383cSRichard Henderson     nullify_over(ctx);
1696ebe9383cSRichard Henderson     a = load_frw0_i32(ra);
1697ebe9383cSRichard Henderson     b = load_frw0_i32(rb);
1698ebe9383cSRichard Henderson 
1699ebe9383cSRichard Henderson     func(a, cpu_env, a, b);
1700ebe9383cSRichard Henderson 
1701ebe9383cSRichard Henderson     tcg_temp_free_i32(b);
1702ebe9383cSRichard Henderson     save_frw_i32(rt, a);
1703ebe9383cSRichard Henderson     tcg_temp_free_i32(a);
170431234768SRichard Henderson     nullify_end(ctx);
1705ebe9383cSRichard Henderson }
1706ebe9383cSRichard Henderson 
170731234768SRichard Henderson static void do_fop_dedd(DisasContext *ctx, unsigned rt,
1708ebe9383cSRichard Henderson                         unsigned ra, unsigned rb,
170931234768SRichard Henderson                         void (*func)(TCGv_i64, TCGv_env, TCGv_i64, TCGv_i64))
1710ebe9383cSRichard Henderson {
1711ebe9383cSRichard Henderson     TCGv_i64 a, b;
1712ebe9383cSRichard Henderson 
1713ebe9383cSRichard Henderson     nullify_over(ctx);
1714ebe9383cSRichard Henderson     a = load_frd0(ra);
1715ebe9383cSRichard Henderson     b = load_frd0(rb);
1716ebe9383cSRichard Henderson 
1717ebe9383cSRichard Henderson     func(a, cpu_env, a, b);
1718ebe9383cSRichard Henderson 
1719ebe9383cSRichard Henderson     tcg_temp_free_i64(b);
1720ebe9383cSRichard Henderson     save_frd(rt, a);
1721ebe9383cSRichard Henderson     tcg_temp_free_i64(a);
172231234768SRichard Henderson     nullify_end(ctx);
1723ebe9383cSRichard Henderson }
1724ebe9383cSRichard Henderson 
172598cd9ca7SRichard Henderson /* Emit an unconditional branch to a direct target, which may or may not
172698cd9ca7SRichard Henderson    have already had nullification handled.  */
172731234768SRichard Henderson static void do_dbranch(DisasContext *ctx, target_ureg dest,
172898cd9ca7SRichard Henderson                        unsigned link, bool is_n)
172998cd9ca7SRichard Henderson {
173098cd9ca7SRichard Henderson     if (ctx->null_cond.c == TCG_COND_NEVER && ctx->null_lab == NULL) {
173198cd9ca7SRichard Henderson         if (link != 0) {
173298cd9ca7SRichard Henderson             copy_iaoq_entry(cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var);
173398cd9ca7SRichard Henderson         }
173498cd9ca7SRichard Henderson         ctx->iaoq_n = dest;
173598cd9ca7SRichard Henderson         if (is_n) {
173698cd9ca7SRichard Henderson             ctx->null_cond.c = TCG_COND_ALWAYS;
173798cd9ca7SRichard Henderson         }
173898cd9ca7SRichard Henderson     } else {
173998cd9ca7SRichard Henderson         nullify_over(ctx);
174098cd9ca7SRichard Henderson 
174198cd9ca7SRichard Henderson         if (link != 0) {
174298cd9ca7SRichard Henderson             copy_iaoq_entry(cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var);
174398cd9ca7SRichard Henderson         }
174498cd9ca7SRichard Henderson 
174598cd9ca7SRichard Henderson         if (is_n && use_nullify_skip(ctx)) {
174698cd9ca7SRichard Henderson             nullify_set(ctx, 0);
174798cd9ca7SRichard Henderson             gen_goto_tb(ctx, 0, dest, dest + 4);
174898cd9ca7SRichard Henderson         } else {
174998cd9ca7SRichard Henderson             nullify_set(ctx, is_n);
175098cd9ca7SRichard Henderson             gen_goto_tb(ctx, 0, ctx->iaoq_b, dest);
175198cd9ca7SRichard Henderson         }
175298cd9ca7SRichard Henderson 
175331234768SRichard Henderson         nullify_end(ctx);
175498cd9ca7SRichard Henderson 
175598cd9ca7SRichard Henderson         nullify_set(ctx, 0);
175698cd9ca7SRichard Henderson         gen_goto_tb(ctx, 1, ctx->iaoq_b, ctx->iaoq_n);
175731234768SRichard Henderson         ctx->base.is_jmp = DISAS_NORETURN;
175898cd9ca7SRichard Henderson     }
175998cd9ca7SRichard Henderson }
176098cd9ca7SRichard Henderson 
176198cd9ca7SRichard Henderson /* Emit a conditional branch to a direct target.  If the branch itself
176298cd9ca7SRichard Henderson    is nullified, we should have already used nullify_over.  */
176331234768SRichard Henderson static void do_cbranch(DisasContext *ctx, target_sreg disp, bool is_n,
176498cd9ca7SRichard Henderson                        DisasCond *cond)
176598cd9ca7SRichard Henderson {
1766eaa3783bSRichard Henderson     target_ureg dest = iaoq_dest(ctx, disp);
176798cd9ca7SRichard Henderson     TCGLabel *taken = NULL;
176898cd9ca7SRichard Henderson     TCGCond c = cond->c;
176998cd9ca7SRichard Henderson     bool n;
177098cd9ca7SRichard Henderson 
177198cd9ca7SRichard Henderson     assert(ctx->null_cond.c == TCG_COND_NEVER);
177298cd9ca7SRichard Henderson 
177398cd9ca7SRichard Henderson     /* Handle TRUE and NEVER as direct branches.  */
177498cd9ca7SRichard Henderson     if (c == TCG_COND_ALWAYS) {
177531234768SRichard Henderson         do_dbranch(ctx, dest, 0, is_n && disp >= 0);
177631234768SRichard Henderson         return;
177798cd9ca7SRichard Henderson     }
177898cd9ca7SRichard Henderson     if (c == TCG_COND_NEVER) {
177931234768SRichard Henderson         do_dbranch(ctx, ctx->iaoq_n, 0, is_n && disp < 0);
178031234768SRichard Henderson         return;
178198cd9ca7SRichard Henderson     }
178298cd9ca7SRichard Henderson 
178398cd9ca7SRichard Henderson     taken = gen_new_label();
178498cd9ca7SRichard Henderson     cond_prep(cond);
1785eaa3783bSRichard Henderson     tcg_gen_brcond_reg(c, cond->a0, cond->a1, taken);
178698cd9ca7SRichard Henderson     cond_free(cond);
178798cd9ca7SRichard Henderson 
178898cd9ca7SRichard Henderson     /* Not taken: Condition not satisfied; nullify on backward branches. */
178998cd9ca7SRichard Henderson     n = is_n && disp < 0;
179098cd9ca7SRichard Henderson     if (n && use_nullify_skip(ctx)) {
179198cd9ca7SRichard Henderson         nullify_set(ctx, 0);
1792a881c8e7SRichard Henderson         gen_goto_tb(ctx, 0, ctx->iaoq_n, ctx->iaoq_n + 4);
179398cd9ca7SRichard Henderson     } else {
179498cd9ca7SRichard Henderson         if (!n && ctx->null_lab) {
179598cd9ca7SRichard Henderson             gen_set_label(ctx->null_lab);
179698cd9ca7SRichard Henderson             ctx->null_lab = NULL;
179798cd9ca7SRichard Henderson         }
179898cd9ca7SRichard Henderson         nullify_set(ctx, n);
1799c301f34eSRichard Henderson         if (ctx->iaoq_n == -1) {
1800c301f34eSRichard Henderson             /* The temporary iaoq_n_var died at the branch above.
1801c301f34eSRichard Henderson                Regenerate it here instead of saving it.  */
1802c301f34eSRichard Henderson             tcg_gen_addi_reg(ctx->iaoq_n_var, cpu_iaoq_b, 4);
1803c301f34eSRichard Henderson         }
1804a881c8e7SRichard Henderson         gen_goto_tb(ctx, 0, ctx->iaoq_b, ctx->iaoq_n);
180598cd9ca7SRichard Henderson     }
180698cd9ca7SRichard Henderson 
180798cd9ca7SRichard Henderson     gen_set_label(taken);
180898cd9ca7SRichard Henderson 
180998cd9ca7SRichard Henderson     /* Taken: Condition satisfied; nullify on forward branches.  */
181098cd9ca7SRichard Henderson     n = is_n && disp >= 0;
181198cd9ca7SRichard Henderson     if (n && use_nullify_skip(ctx)) {
181298cd9ca7SRichard Henderson         nullify_set(ctx, 0);
1813a881c8e7SRichard Henderson         gen_goto_tb(ctx, 1, dest, dest + 4);
181498cd9ca7SRichard Henderson     } else {
181598cd9ca7SRichard Henderson         nullify_set(ctx, n);
1816a881c8e7SRichard Henderson         gen_goto_tb(ctx, 1, ctx->iaoq_b, dest);
181798cd9ca7SRichard Henderson     }
181898cd9ca7SRichard Henderson 
181998cd9ca7SRichard Henderson     /* Not taken: the branch itself was nullified.  */
182098cd9ca7SRichard Henderson     if (ctx->null_lab) {
182198cd9ca7SRichard Henderson         gen_set_label(ctx->null_lab);
182298cd9ca7SRichard Henderson         ctx->null_lab = NULL;
182331234768SRichard Henderson         ctx->base.is_jmp = DISAS_IAQ_N_STALE;
182498cd9ca7SRichard Henderson     } else {
182531234768SRichard Henderson         ctx->base.is_jmp = DISAS_NORETURN;
182698cd9ca7SRichard Henderson     }
182798cd9ca7SRichard Henderson }
182898cd9ca7SRichard Henderson 
182998cd9ca7SRichard Henderson /* Emit an unconditional branch to an indirect target.  This handles
183098cd9ca7SRichard Henderson    nullification of the branch itself.  */
183131234768SRichard Henderson static void do_ibranch(DisasContext *ctx, TCGv_reg dest,
183298cd9ca7SRichard Henderson                        unsigned link, bool is_n)
183398cd9ca7SRichard Henderson {
1834eaa3783bSRichard Henderson     TCGv_reg a0, a1, next, tmp;
183598cd9ca7SRichard Henderson     TCGCond c;
183698cd9ca7SRichard Henderson 
183798cd9ca7SRichard Henderson     assert(ctx->null_lab == NULL);
183898cd9ca7SRichard Henderson 
183998cd9ca7SRichard Henderson     if (ctx->null_cond.c == TCG_COND_NEVER) {
184098cd9ca7SRichard Henderson         if (link != 0) {
184198cd9ca7SRichard Henderson             copy_iaoq_entry(cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var);
184298cd9ca7SRichard Henderson         }
184398cd9ca7SRichard Henderson         next = get_temp(ctx);
1844eaa3783bSRichard Henderson         tcg_gen_mov_reg(next, dest);
184598cd9ca7SRichard Henderson         if (is_n) {
1846c301f34eSRichard Henderson             if (use_nullify_skip(ctx)) {
1847c301f34eSRichard Henderson                 tcg_gen_mov_reg(cpu_iaoq_f, next);
1848c301f34eSRichard Henderson                 tcg_gen_addi_reg(cpu_iaoq_b, next, 4);
1849c301f34eSRichard Henderson                 nullify_set(ctx, 0);
185031234768SRichard Henderson                 ctx->base.is_jmp = DISAS_IAQ_N_UPDATED;
185131234768SRichard Henderson                 return;
1852c301f34eSRichard Henderson             }
185398cd9ca7SRichard Henderson             ctx->null_cond.c = TCG_COND_ALWAYS;
185498cd9ca7SRichard Henderson         }
1855c301f34eSRichard Henderson         ctx->iaoq_n = -1;
1856c301f34eSRichard Henderson         ctx->iaoq_n_var = next;
185798cd9ca7SRichard Henderson     } else if (is_n && use_nullify_skip(ctx)) {
185898cd9ca7SRichard Henderson         /* The (conditional) branch, B, nullifies the next insn, N,
185998cd9ca7SRichard Henderson            and we're allowed to skip execution N (no single-step or
18604137cb83SRichard Henderson            tracepoint in effect).  Since the goto_ptr that we must use
186198cd9ca7SRichard Henderson            for the indirect branch consumes no special resources, we
186298cd9ca7SRichard Henderson            can (conditionally) skip B and continue execution.  */
186398cd9ca7SRichard Henderson         /* The use_nullify_skip test implies we have a known control path.  */
186498cd9ca7SRichard Henderson         tcg_debug_assert(ctx->iaoq_b != -1);
186598cd9ca7SRichard Henderson         tcg_debug_assert(ctx->iaoq_n != -1);
186698cd9ca7SRichard Henderson 
186798cd9ca7SRichard Henderson         /* We do have to handle the non-local temporary, DEST, before
186898cd9ca7SRichard Henderson            branching.  Since IOAQ_F is not really live at this point, we
186998cd9ca7SRichard Henderson            can simply store DEST optimistically.  Similarly with IAOQ_B.  */
1870eaa3783bSRichard Henderson         tcg_gen_mov_reg(cpu_iaoq_f, dest);
1871eaa3783bSRichard Henderson         tcg_gen_addi_reg(cpu_iaoq_b, dest, 4);
187298cd9ca7SRichard Henderson 
187398cd9ca7SRichard Henderson         nullify_over(ctx);
187498cd9ca7SRichard Henderson         if (link != 0) {
1875eaa3783bSRichard Henderson             tcg_gen_movi_reg(cpu_gr[link], ctx->iaoq_n);
187698cd9ca7SRichard Henderson         }
18777f11636dSEmilio G. Cota         tcg_gen_lookup_and_goto_ptr();
187831234768SRichard Henderson         nullify_end(ctx);
187998cd9ca7SRichard Henderson     } else {
188098cd9ca7SRichard Henderson         cond_prep(&ctx->null_cond);
188198cd9ca7SRichard Henderson         c = ctx->null_cond.c;
188298cd9ca7SRichard Henderson         a0 = ctx->null_cond.a0;
188398cd9ca7SRichard Henderson         a1 = ctx->null_cond.a1;
188498cd9ca7SRichard Henderson 
188598cd9ca7SRichard Henderson         tmp = tcg_temp_new();
188698cd9ca7SRichard Henderson         next = get_temp(ctx);
188798cd9ca7SRichard Henderson 
188898cd9ca7SRichard Henderson         copy_iaoq_entry(tmp, ctx->iaoq_n, ctx->iaoq_n_var);
1889eaa3783bSRichard Henderson         tcg_gen_movcond_reg(c, next, a0, a1, tmp, dest);
189098cd9ca7SRichard Henderson         ctx->iaoq_n = -1;
189198cd9ca7SRichard Henderson         ctx->iaoq_n_var = next;
189298cd9ca7SRichard Henderson 
189398cd9ca7SRichard Henderson         if (link != 0) {
1894eaa3783bSRichard Henderson             tcg_gen_movcond_reg(c, cpu_gr[link], a0, a1, cpu_gr[link], tmp);
189598cd9ca7SRichard Henderson         }
189698cd9ca7SRichard Henderson 
189798cd9ca7SRichard Henderson         if (is_n) {
189898cd9ca7SRichard Henderson             /* The branch nullifies the next insn, which means the state of N
189998cd9ca7SRichard Henderson                after the branch is the inverse of the state of N that applied
190098cd9ca7SRichard Henderson                to the branch.  */
1901eaa3783bSRichard Henderson             tcg_gen_setcond_reg(tcg_invert_cond(c), cpu_psw_n, a0, a1);
190298cd9ca7SRichard Henderson             cond_free(&ctx->null_cond);
190398cd9ca7SRichard Henderson             ctx->null_cond = cond_make_n();
190498cd9ca7SRichard Henderson             ctx->psw_n_nonzero = true;
190598cd9ca7SRichard Henderson         } else {
190698cd9ca7SRichard Henderson             cond_free(&ctx->null_cond);
190798cd9ca7SRichard Henderson         }
190898cd9ca7SRichard Henderson     }
190998cd9ca7SRichard Henderson }
191098cd9ca7SRichard Henderson 
1911660eefe1SRichard Henderson /* Implement
1912660eefe1SRichard Henderson  *    if (IAOQ_Front{30..31} < GR[b]{30..31})
1913660eefe1SRichard Henderson  *      IAOQ_Next{30..31} ← GR[b]{30..31};
1914660eefe1SRichard Henderson  *    else
1915660eefe1SRichard Henderson  *      IAOQ_Next{30..31} ← IAOQ_Front{30..31};
1916660eefe1SRichard Henderson  * which keeps the privilege level from being increased.
1917660eefe1SRichard Henderson  */
1918660eefe1SRichard Henderson static TCGv_reg do_ibranch_priv(DisasContext *ctx, TCGv_reg offset)
1919660eefe1SRichard Henderson {
1920660eefe1SRichard Henderson     TCGv_reg dest;
1921660eefe1SRichard Henderson     switch (ctx->privilege) {
1922660eefe1SRichard Henderson     case 0:
1923660eefe1SRichard Henderson         /* Privilege 0 is maximum and is allowed to decrease.  */
1924660eefe1SRichard Henderson         return offset;
1925660eefe1SRichard Henderson     case 3:
1926660eefe1SRichard Henderson         /* Privilege 3 is minimum and is never allowed increase.  */
1927660eefe1SRichard Henderson         dest = get_temp(ctx);
1928660eefe1SRichard Henderson         tcg_gen_ori_reg(dest, offset, 3);
1929660eefe1SRichard Henderson         break;
1930660eefe1SRichard Henderson     default:
1931660eefe1SRichard Henderson         dest = tcg_temp_new();
1932660eefe1SRichard Henderson         tcg_gen_andi_reg(dest, offset, -4);
1933660eefe1SRichard Henderson         tcg_gen_ori_reg(dest, dest, ctx->privilege);
1934660eefe1SRichard Henderson         tcg_gen_movcond_reg(TCG_COND_GTU, dest, dest, offset, dest, offset);
1935660eefe1SRichard Henderson         tcg_temp_free(dest);
1936660eefe1SRichard Henderson         break;
1937660eefe1SRichard Henderson     }
1938660eefe1SRichard Henderson     return dest;
1939660eefe1SRichard Henderson }
1940660eefe1SRichard Henderson 
1941ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY
19427ad439dfSRichard Henderson /* On Linux, page zero is normally marked execute only + gateway.
19437ad439dfSRichard Henderson    Therefore normal read or write is supposed to fail, but specific
19447ad439dfSRichard Henderson    offsets have kernel code mapped to raise permissions to implement
19457ad439dfSRichard Henderson    system calls.  Handling this via an explicit check here, rather
19467ad439dfSRichard Henderson    in than the "be disp(sr2,r0)" instruction that probably sent us
19477ad439dfSRichard Henderson    here, is the easiest way to handle the branch delay slot on the
19487ad439dfSRichard Henderson    aforementioned BE.  */
194931234768SRichard Henderson static void do_page_zero(DisasContext *ctx)
19507ad439dfSRichard Henderson {
19517ad439dfSRichard Henderson     /* If by some means we get here with PSW[N]=1, that implies that
19527ad439dfSRichard Henderson        the B,GATE instruction would be skipped, and we'd fault on the
19537ad439dfSRichard Henderson        next insn within the privilaged page.  */
19547ad439dfSRichard Henderson     switch (ctx->null_cond.c) {
19557ad439dfSRichard Henderson     case TCG_COND_NEVER:
19567ad439dfSRichard Henderson         break;
19577ad439dfSRichard Henderson     case TCG_COND_ALWAYS:
1958eaa3783bSRichard Henderson         tcg_gen_movi_reg(cpu_psw_n, 0);
19597ad439dfSRichard Henderson         goto do_sigill;
19607ad439dfSRichard Henderson     default:
19617ad439dfSRichard Henderson         /* Since this is always the first (and only) insn within the
19627ad439dfSRichard Henderson            TB, we should know the state of PSW[N] from TB->FLAGS.  */
19637ad439dfSRichard Henderson         g_assert_not_reached();
19647ad439dfSRichard Henderson     }
19657ad439dfSRichard Henderson 
19667ad439dfSRichard Henderson     /* Check that we didn't arrive here via some means that allowed
19677ad439dfSRichard Henderson        non-sequential instruction execution.  Normally the PSW[B] bit
19687ad439dfSRichard Henderson        detects this by disallowing the B,GATE instruction to execute
19697ad439dfSRichard Henderson        under such conditions.  */
19707ad439dfSRichard Henderson     if (ctx->iaoq_b != ctx->iaoq_f + 4) {
19717ad439dfSRichard Henderson         goto do_sigill;
19727ad439dfSRichard Henderson     }
19737ad439dfSRichard Henderson 
1974ebd0e151SRichard Henderson     switch (ctx->iaoq_f & -4) {
19757ad439dfSRichard Henderson     case 0x00: /* Null pointer call */
19762986721dSRichard Henderson         gen_excp_1(EXCP_IMP);
197731234768SRichard Henderson         ctx->base.is_jmp = DISAS_NORETURN;
197831234768SRichard Henderson         break;
19797ad439dfSRichard Henderson 
19807ad439dfSRichard Henderson     case 0xb0: /* LWS */
19817ad439dfSRichard Henderson         gen_excp_1(EXCP_SYSCALL_LWS);
198231234768SRichard Henderson         ctx->base.is_jmp = DISAS_NORETURN;
198331234768SRichard Henderson         break;
19847ad439dfSRichard Henderson 
19857ad439dfSRichard Henderson     case 0xe0: /* SET_THREAD_POINTER */
198635136a77SRichard Henderson         tcg_gen_st_reg(cpu_gr[26], cpu_env, offsetof(CPUHPPAState, cr[27]));
1987ebd0e151SRichard Henderson         tcg_gen_ori_reg(cpu_iaoq_f, cpu_gr[31], 3);
1988eaa3783bSRichard Henderson         tcg_gen_addi_reg(cpu_iaoq_b, cpu_iaoq_f, 4);
198931234768SRichard Henderson         ctx->base.is_jmp = DISAS_IAQ_N_UPDATED;
199031234768SRichard Henderson         break;
19917ad439dfSRichard Henderson 
19927ad439dfSRichard Henderson     case 0x100: /* SYSCALL */
19937ad439dfSRichard Henderson         gen_excp_1(EXCP_SYSCALL);
199431234768SRichard Henderson         ctx->base.is_jmp = DISAS_NORETURN;
199531234768SRichard Henderson         break;
19967ad439dfSRichard Henderson 
19977ad439dfSRichard Henderson     default:
19987ad439dfSRichard Henderson     do_sigill:
19992986721dSRichard Henderson         gen_excp_1(EXCP_ILL);
200031234768SRichard Henderson         ctx->base.is_jmp = DISAS_NORETURN;
200131234768SRichard Henderson         break;
20027ad439dfSRichard Henderson     }
20037ad439dfSRichard Henderson }
2004ba1d0b44SRichard Henderson #endif
20057ad439dfSRichard Henderson 
2006*deee69a1SRichard Henderson static bool trans_nop(DisasContext *ctx, arg_nop *a)
2007b2167459SRichard Henderson {
2008b2167459SRichard Henderson     cond_free(&ctx->null_cond);
200931234768SRichard Henderson     return true;
2010b2167459SRichard Henderson }
2011b2167459SRichard Henderson 
201240f9f908SRichard Henderson static bool trans_break(DisasContext *ctx, arg_break *a)
201398a9cb79SRichard Henderson {
201431234768SRichard Henderson     return gen_excp_iir(ctx, EXCP_BREAK);
201598a9cb79SRichard Henderson }
201698a9cb79SRichard Henderson 
2017e36f27efSRichard Henderson static bool trans_sync(DisasContext *ctx, arg_sync *a)
201898a9cb79SRichard Henderson {
201998a9cb79SRichard Henderson     /* No point in nullifying the memory barrier.  */
202098a9cb79SRichard Henderson     tcg_gen_mb(TCG_BAR_SC | TCG_MO_ALL);
202198a9cb79SRichard Henderson 
202298a9cb79SRichard Henderson     cond_free(&ctx->null_cond);
202331234768SRichard Henderson     return true;
202498a9cb79SRichard Henderson }
202598a9cb79SRichard Henderson 
2026c603e14aSRichard Henderson static bool trans_mfia(DisasContext *ctx, arg_mfia *a)
202798a9cb79SRichard Henderson {
2028c603e14aSRichard Henderson     unsigned rt = a->t;
2029eaa3783bSRichard Henderson     TCGv_reg tmp = dest_gpr(ctx, rt);
2030eaa3783bSRichard Henderson     tcg_gen_movi_reg(tmp, ctx->iaoq_f);
203198a9cb79SRichard Henderson     save_gpr(ctx, rt, tmp);
203298a9cb79SRichard Henderson 
203398a9cb79SRichard Henderson     cond_free(&ctx->null_cond);
203431234768SRichard Henderson     return true;
203598a9cb79SRichard Henderson }
203698a9cb79SRichard Henderson 
2037c603e14aSRichard Henderson static bool trans_mfsp(DisasContext *ctx, arg_mfsp *a)
203898a9cb79SRichard Henderson {
2039c603e14aSRichard Henderson     unsigned rt = a->t;
2040c603e14aSRichard Henderson     unsigned rs = a->sp;
204133423472SRichard Henderson     TCGv_i64 t0 = tcg_temp_new_i64();
204233423472SRichard Henderson     TCGv_reg t1 = tcg_temp_new();
204398a9cb79SRichard Henderson 
204433423472SRichard Henderson     load_spr(ctx, t0, rs);
204533423472SRichard Henderson     tcg_gen_shri_i64(t0, t0, 32);
204633423472SRichard Henderson     tcg_gen_trunc_i64_reg(t1, t0);
204733423472SRichard Henderson 
204833423472SRichard Henderson     save_gpr(ctx, rt, t1);
204933423472SRichard Henderson     tcg_temp_free(t1);
205033423472SRichard Henderson     tcg_temp_free_i64(t0);
205198a9cb79SRichard Henderson 
205298a9cb79SRichard Henderson     cond_free(&ctx->null_cond);
205331234768SRichard Henderson     return true;
205498a9cb79SRichard Henderson }
205598a9cb79SRichard Henderson 
2056c603e14aSRichard Henderson static bool trans_mfctl(DisasContext *ctx, arg_mfctl *a)
205798a9cb79SRichard Henderson {
2058c603e14aSRichard Henderson     unsigned rt = a->t;
2059c603e14aSRichard Henderson     unsigned ctl = a->r;
2060eaa3783bSRichard Henderson     TCGv_reg tmp;
206198a9cb79SRichard Henderson 
206298a9cb79SRichard Henderson     switch (ctl) {
206335136a77SRichard Henderson     case CR_SAR:
206498a9cb79SRichard Henderson #ifdef TARGET_HPPA64
2065c603e14aSRichard Henderson         if (a->e == 0) {
206698a9cb79SRichard Henderson             /* MFSAR without ,W masks low 5 bits.  */
206798a9cb79SRichard Henderson             tmp = dest_gpr(ctx, rt);
2068eaa3783bSRichard Henderson             tcg_gen_andi_reg(tmp, cpu_sar, 31);
206998a9cb79SRichard Henderson             save_gpr(ctx, rt, tmp);
207035136a77SRichard Henderson             goto done;
207198a9cb79SRichard Henderson         }
207298a9cb79SRichard Henderson #endif
207398a9cb79SRichard Henderson         save_gpr(ctx, rt, cpu_sar);
207435136a77SRichard Henderson         goto done;
207535136a77SRichard Henderson     case CR_IT: /* Interval Timer */
207635136a77SRichard Henderson         /* FIXME: Respect PSW_S bit.  */
207735136a77SRichard Henderson         nullify_over(ctx);
207898a9cb79SRichard Henderson         tmp = dest_gpr(ctx, rt);
207984b41e65SEmilio G. Cota         if (tb_cflags(ctx->base.tb) & CF_USE_ICOUNT) {
208049c29d6cSRichard Henderson             gen_io_start();
208149c29d6cSRichard Henderson             gen_helper_read_interval_timer(tmp);
208249c29d6cSRichard Henderson             gen_io_end();
208331234768SRichard Henderson             ctx->base.is_jmp = DISAS_IAQ_N_STALE;
208449c29d6cSRichard Henderson         } else {
208549c29d6cSRichard Henderson             gen_helper_read_interval_timer(tmp);
208649c29d6cSRichard Henderson         }
208798a9cb79SRichard Henderson         save_gpr(ctx, rt, tmp);
208831234768SRichard Henderson         return nullify_end(ctx);
208998a9cb79SRichard Henderson     case 26:
209098a9cb79SRichard Henderson     case 27:
209198a9cb79SRichard Henderson         break;
209298a9cb79SRichard Henderson     default:
209398a9cb79SRichard Henderson         /* All other control registers are privileged.  */
209435136a77SRichard Henderson         CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG);
209535136a77SRichard Henderson         break;
209698a9cb79SRichard Henderson     }
209798a9cb79SRichard Henderson 
209835136a77SRichard Henderson     tmp = get_temp(ctx);
209935136a77SRichard Henderson     tcg_gen_ld_reg(tmp, cpu_env, offsetof(CPUHPPAState, cr[ctl]));
210035136a77SRichard Henderson     save_gpr(ctx, rt, tmp);
210135136a77SRichard Henderson 
210235136a77SRichard Henderson  done:
210398a9cb79SRichard Henderson     cond_free(&ctx->null_cond);
210431234768SRichard Henderson     return true;
210598a9cb79SRichard Henderson }
210698a9cb79SRichard Henderson 
2107c603e14aSRichard Henderson static bool trans_mtsp(DisasContext *ctx, arg_mtsp *a)
210833423472SRichard Henderson {
2109c603e14aSRichard Henderson     unsigned rr = a->r;
2110c603e14aSRichard Henderson     unsigned rs = a->sp;
211133423472SRichard Henderson     TCGv_i64 t64;
211233423472SRichard Henderson 
211333423472SRichard Henderson     if (rs >= 5) {
211433423472SRichard Henderson         CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG);
211533423472SRichard Henderson     }
211633423472SRichard Henderson     nullify_over(ctx);
211733423472SRichard Henderson 
211833423472SRichard Henderson     t64 = tcg_temp_new_i64();
211933423472SRichard Henderson     tcg_gen_extu_reg_i64(t64, load_gpr(ctx, rr));
212033423472SRichard Henderson     tcg_gen_shli_i64(t64, t64, 32);
212133423472SRichard Henderson 
212233423472SRichard Henderson     if (rs >= 4) {
212333423472SRichard Henderson         tcg_gen_st_i64(t64, cpu_env, offsetof(CPUHPPAState, sr[rs]));
2124494737b7SRichard Henderson         ctx->tb_flags &= ~TB_FLAG_SR_SAME;
212533423472SRichard Henderson     } else {
212633423472SRichard Henderson         tcg_gen_mov_i64(cpu_sr[rs], t64);
212733423472SRichard Henderson     }
212833423472SRichard Henderson     tcg_temp_free_i64(t64);
212933423472SRichard Henderson 
213031234768SRichard Henderson     return nullify_end(ctx);
213133423472SRichard Henderson }
213233423472SRichard Henderson 
2133c603e14aSRichard Henderson static bool trans_mtctl(DisasContext *ctx, arg_mtctl *a)
213498a9cb79SRichard Henderson {
2135c603e14aSRichard Henderson     unsigned ctl = a->t;
2136c603e14aSRichard Henderson     TCGv_reg reg = load_gpr(ctx, a->r);
2137eaa3783bSRichard Henderson     TCGv_reg tmp;
213898a9cb79SRichard Henderson 
213935136a77SRichard Henderson     if (ctl == CR_SAR) {
214098a9cb79SRichard Henderson         tmp = tcg_temp_new();
214135136a77SRichard Henderson         tcg_gen_andi_reg(tmp, reg, TARGET_REGISTER_BITS - 1);
214298a9cb79SRichard Henderson         save_or_nullify(ctx, cpu_sar, tmp);
214398a9cb79SRichard Henderson         tcg_temp_free(tmp);
214498a9cb79SRichard Henderson 
214598a9cb79SRichard Henderson         cond_free(&ctx->null_cond);
214631234768SRichard Henderson         return true;
214798a9cb79SRichard Henderson     }
214898a9cb79SRichard Henderson 
214935136a77SRichard Henderson     /* All other control registers are privileged or read-only.  */
215035136a77SRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG);
215135136a77SRichard Henderson 
2152c603e14aSRichard Henderson #ifndef CONFIG_USER_ONLY
215335136a77SRichard Henderson     nullify_over(ctx);
215435136a77SRichard Henderson     switch (ctl) {
215535136a77SRichard Henderson     case CR_IT:
215649c29d6cSRichard Henderson         gen_helper_write_interval_timer(cpu_env, reg);
215735136a77SRichard Henderson         break;
21584f5f2548SRichard Henderson     case CR_EIRR:
21594f5f2548SRichard Henderson         gen_helper_write_eirr(cpu_env, reg);
21604f5f2548SRichard Henderson         break;
21614f5f2548SRichard Henderson     case CR_EIEM:
21624f5f2548SRichard Henderson         gen_helper_write_eiem(cpu_env, reg);
216331234768SRichard Henderson         ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT;
21644f5f2548SRichard Henderson         break;
21654f5f2548SRichard Henderson 
216635136a77SRichard Henderson     case CR_IIASQ:
216735136a77SRichard Henderson     case CR_IIAOQ:
216835136a77SRichard Henderson         /* FIXME: Respect PSW_Q bit */
216935136a77SRichard Henderson         /* The write advances the queue and stores to the back element.  */
217035136a77SRichard Henderson         tmp = get_temp(ctx);
217135136a77SRichard Henderson         tcg_gen_ld_reg(tmp, cpu_env,
217235136a77SRichard Henderson                        offsetof(CPUHPPAState, cr_back[ctl - CR_IIASQ]));
217335136a77SRichard Henderson         tcg_gen_st_reg(tmp, cpu_env, offsetof(CPUHPPAState, cr[ctl]));
217435136a77SRichard Henderson         tcg_gen_st_reg(reg, cpu_env,
217535136a77SRichard Henderson                        offsetof(CPUHPPAState, cr_back[ctl - CR_IIASQ]));
217635136a77SRichard Henderson         break;
217735136a77SRichard Henderson 
217835136a77SRichard Henderson     default:
217935136a77SRichard Henderson         tcg_gen_st_reg(reg, cpu_env, offsetof(CPUHPPAState, cr[ctl]));
218035136a77SRichard Henderson         break;
218135136a77SRichard Henderson     }
218231234768SRichard Henderson     return nullify_end(ctx);
21834f5f2548SRichard Henderson #endif
218435136a77SRichard Henderson }
218535136a77SRichard Henderson 
2186c603e14aSRichard Henderson static bool trans_mtsarcm(DisasContext *ctx, arg_mtsarcm *a)
218798a9cb79SRichard Henderson {
2188eaa3783bSRichard Henderson     TCGv_reg tmp = tcg_temp_new();
218998a9cb79SRichard Henderson 
2190c603e14aSRichard Henderson     tcg_gen_not_reg(tmp, load_gpr(ctx, a->r));
2191eaa3783bSRichard Henderson     tcg_gen_andi_reg(tmp, tmp, TARGET_REGISTER_BITS - 1);
219298a9cb79SRichard Henderson     save_or_nullify(ctx, cpu_sar, tmp);
219398a9cb79SRichard Henderson     tcg_temp_free(tmp);
219498a9cb79SRichard Henderson 
219598a9cb79SRichard Henderson     cond_free(&ctx->null_cond);
219631234768SRichard Henderson     return true;
219798a9cb79SRichard Henderson }
219898a9cb79SRichard Henderson 
2199e36f27efSRichard Henderson static bool trans_ldsid(DisasContext *ctx, arg_ldsid *a)
220098a9cb79SRichard Henderson {
2201e36f27efSRichard Henderson     TCGv_reg dest = dest_gpr(ctx, a->t);
220298a9cb79SRichard Henderson 
22032330504cSHelge Deller #ifdef CONFIG_USER_ONLY
22042330504cSHelge Deller     /* We don't implement space registers in user mode. */
2205eaa3783bSRichard Henderson     tcg_gen_movi_reg(dest, 0);
22062330504cSHelge Deller #else
22072330504cSHelge Deller     TCGv_i64 t0 = tcg_temp_new_i64();
22082330504cSHelge Deller 
2209e36f27efSRichard Henderson     tcg_gen_mov_i64(t0, space_select(ctx, a->sp, load_gpr(ctx, a->b)));
22102330504cSHelge Deller     tcg_gen_shri_i64(t0, t0, 32);
22112330504cSHelge Deller     tcg_gen_trunc_i64_reg(dest, t0);
22122330504cSHelge Deller 
22132330504cSHelge Deller     tcg_temp_free_i64(t0);
22142330504cSHelge Deller #endif
2215e36f27efSRichard Henderson     save_gpr(ctx, a->t, dest);
221698a9cb79SRichard Henderson 
221798a9cb79SRichard Henderson     cond_free(&ctx->null_cond);
221831234768SRichard Henderson     return true;
221998a9cb79SRichard Henderson }
222098a9cb79SRichard Henderson 
2221e36f27efSRichard Henderson static bool trans_rsm(DisasContext *ctx, arg_rsm *a)
2222e36f27efSRichard Henderson {
2223e36f27efSRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
2224e1b5a5edSRichard Henderson #ifndef CONFIG_USER_ONLY
2225e1b5a5edSRichard Henderson     TCGv_reg tmp;
2226e1b5a5edSRichard Henderson 
2227e1b5a5edSRichard Henderson     nullify_over(ctx);
2228e1b5a5edSRichard Henderson 
2229e1b5a5edSRichard Henderson     tmp = get_temp(ctx);
2230e1b5a5edSRichard Henderson     tcg_gen_ld_reg(tmp, cpu_env, offsetof(CPUHPPAState, psw));
2231e36f27efSRichard Henderson     tcg_gen_andi_reg(tmp, tmp, ~a->i);
2232e1b5a5edSRichard Henderson     gen_helper_swap_system_mask(tmp, cpu_env, tmp);
2233e36f27efSRichard Henderson     save_gpr(ctx, a->t, tmp);
2234e1b5a5edSRichard Henderson 
2235e1b5a5edSRichard Henderson     /* Exit the TB to recognize new interrupts, e.g. PSW_M.  */
223631234768SRichard Henderson     ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT;
223731234768SRichard Henderson     return nullify_end(ctx);
2238e36f27efSRichard Henderson #endif
2239e1b5a5edSRichard Henderson }
2240e1b5a5edSRichard Henderson 
2241e36f27efSRichard Henderson static bool trans_ssm(DisasContext *ctx, arg_ssm *a)
2242e1b5a5edSRichard Henderson {
2243e36f27efSRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
2244e36f27efSRichard Henderson #ifndef CONFIG_USER_ONLY
2245e1b5a5edSRichard Henderson     TCGv_reg tmp;
2246e1b5a5edSRichard Henderson 
2247e1b5a5edSRichard Henderson     nullify_over(ctx);
2248e1b5a5edSRichard Henderson 
2249e1b5a5edSRichard Henderson     tmp = get_temp(ctx);
2250e1b5a5edSRichard Henderson     tcg_gen_ld_reg(tmp, cpu_env, offsetof(CPUHPPAState, psw));
2251e36f27efSRichard Henderson     tcg_gen_ori_reg(tmp, tmp, a->i);
2252e1b5a5edSRichard Henderson     gen_helper_swap_system_mask(tmp, cpu_env, tmp);
2253e36f27efSRichard Henderson     save_gpr(ctx, a->t, tmp);
2254e1b5a5edSRichard Henderson 
2255e1b5a5edSRichard Henderson     /* Exit the TB to recognize new interrupts, e.g. PSW_I.  */
225631234768SRichard Henderson     ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT;
225731234768SRichard Henderson     return nullify_end(ctx);
2258e36f27efSRichard Henderson #endif
2259e1b5a5edSRichard Henderson }
2260e1b5a5edSRichard Henderson 
2261c603e14aSRichard Henderson static bool trans_mtsm(DisasContext *ctx, arg_mtsm *a)
2262e1b5a5edSRichard Henderson {
2263e1b5a5edSRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
2264c603e14aSRichard Henderson #ifndef CONFIG_USER_ONLY
2265c603e14aSRichard Henderson     TCGv_reg tmp, reg;
2266e1b5a5edSRichard Henderson     nullify_over(ctx);
2267e1b5a5edSRichard Henderson 
2268c603e14aSRichard Henderson     reg = load_gpr(ctx, a->r);
2269e1b5a5edSRichard Henderson     tmp = get_temp(ctx);
2270e1b5a5edSRichard Henderson     gen_helper_swap_system_mask(tmp, cpu_env, reg);
2271e1b5a5edSRichard Henderson 
2272e1b5a5edSRichard Henderson     /* Exit the TB to recognize new interrupts.  */
227331234768SRichard Henderson     ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT;
227431234768SRichard Henderson     return nullify_end(ctx);
2275c603e14aSRichard Henderson #endif
2276e1b5a5edSRichard Henderson }
2277f49b3537SRichard Henderson 
2278e36f27efSRichard Henderson static bool do_rfi(DisasContext *ctx, bool rfi_r)
2279f49b3537SRichard Henderson {
2280f49b3537SRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
2281e36f27efSRichard Henderson #ifndef CONFIG_USER_ONLY
2282f49b3537SRichard Henderson     nullify_over(ctx);
2283f49b3537SRichard Henderson 
2284e36f27efSRichard Henderson     if (rfi_r) {
2285f49b3537SRichard Henderson         gen_helper_rfi_r(cpu_env);
2286f49b3537SRichard Henderson     } else {
2287f49b3537SRichard Henderson         gen_helper_rfi(cpu_env);
2288f49b3537SRichard Henderson     }
228931234768SRichard Henderson     /* Exit the TB to recognize new interrupts.  */
2290f49b3537SRichard Henderson     if (ctx->base.singlestep_enabled) {
2291f49b3537SRichard Henderson         gen_excp_1(EXCP_DEBUG);
2292f49b3537SRichard Henderson     } else {
229307ea28b4SRichard Henderson         tcg_gen_exit_tb(NULL, 0);
2294f49b3537SRichard Henderson     }
229531234768SRichard Henderson     ctx->base.is_jmp = DISAS_NORETURN;
2296f49b3537SRichard Henderson 
229731234768SRichard Henderson     return nullify_end(ctx);
2298e36f27efSRichard Henderson #endif
2299f49b3537SRichard Henderson }
23006210db05SHelge Deller 
2301e36f27efSRichard Henderson static bool trans_rfi(DisasContext *ctx, arg_rfi *a)
2302e36f27efSRichard Henderson {
2303e36f27efSRichard Henderson     return do_rfi(ctx, false);
2304e36f27efSRichard Henderson }
2305e36f27efSRichard Henderson 
2306e36f27efSRichard Henderson static bool trans_rfi_r(DisasContext *ctx, arg_rfi_r *a)
2307e36f27efSRichard Henderson {
2308e36f27efSRichard Henderson     return do_rfi(ctx, true);
2309e36f27efSRichard Henderson }
2310e36f27efSRichard Henderson 
2311e36f27efSRichard Henderson #ifndef CONFIG_USER_ONLY
231231234768SRichard Henderson static bool gen_hlt(DisasContext *ctx, int reset)
23136210db05SHelge Deller {
23146210db05SHelge Deller     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
23156210db05SHelge Deller     nullify_over(ctx);
23166210db05SHelge Deller     if (reset) {
23176210db05SHelge Deller         gen_helper_reset(cpu_env);
23186210db05SHelge Deller     } else {
23196210db05SHelge Deller         gen_helper_halt(cpu_env);
23206210db05SHelge Deller     }
232131234768SRichard Henderson     ctx->base.is_jmp = DISAS_NORETURN;
232231234768SRichard Henderson     return nullify_end(ctx);
23236210db05SHelge Deller }
2324e1b5a5edSRichard Henderson #endif /* !CONFIG_USER_ONLY */
2325e1b5a5edSRichard Henderson 
2326*deee69a1SRichard Henderson static bool trans_nop_addrx(DisasContext *ctx, arg_ldst *a)
232798a9cb79SRichard Henderson {
2328*deee69a1SRichard Henderson     if (a->m) {
2329*deee69a1SRichard Henderson         TCGv_reg dest = dest_gpr(ctx, a->b);
2330*deee69a1SRichard Henderson         TCGv_reg src1 = load_gpr(ctx, a->b);
2331*deee69a1SRichard Henderson         TCGv_reg src2 = load_gpr(ctx, a->x);
233298a9cb79SRichard Henderson 
233398a9cb79SRichard Henderson         /* The only thing we need to do is the base register modification.  */
2334eaa3783bSRichard Henderson         tcg_gen_add_reg(dest, src1, src2);
2335*deee69a1SRichard Henderson         save_gpr(ctx, a->b, dest);
2336*deee69a1SRichard Henderson     }
233798a9cb79SRichard Henderson     cond_free(&ctx->null_cond);
233831234768SRichard Henderson     return true;
233998a9cb79SRichard Henderson }
234098a9cb79SRichard Henderson 
2341*deee69a1SRichard Henderson static bool trans_probe(DisasContext *ctx, arg_probe *a)
234298a9cb79SRichard Henderson {
234386f8d05fSRichard Henderson     TCGv_reg dest, ofs;
2344eed14219SRichard Henderson     TCGv_i32 level, want;
234586f8d05fSRichard Henderson     TCGv_tl addr;
234698a9cb79SRichard Henderson 
234798a9cb79SRichard Henderson     nullify_over(ctx);
234898a9cb79SRichard Henderson 
2349*deee69a1SRichard Henderson     dest = dest_gpr(ctx, a->t);
2350*deee69a1SRichard Henderson     form_gva(ctx, &addr, &ofs, a->b, 0, 0, 0, a->sp, 0, false);
2351eed14219SRichard Henderson 
2352*deee69a1SRichard Henderson     if (a->imm) {
2353*deee69a1SRichard Henderson         level = tcg_const_i32(a->ri);
235498a9cb79SRichard Henderson     } else {
2355eed14219SRichard Henderson         level = tcg_temp_new_i32();
2356*deee69a1SRichard Henderson         tcg_gen_trunc_reg_i32(level, load_gpr(ctx, a->ri));
2357eed14219SRichard Henderson         tcg_gen_andi_i32(level, level, 3);
235898a9cb79SRichard Henderson     }
2359*deee69a1SRichard Henderson     want = tcg_const_i32(a->write ? PAGE_WRITE : PAGE_READ);
2360eed14219SRichard Henderson 
2361eed14219SRichard Henderson     gen_helper_probe(dest, cpu_env, addr, level, want);
2362eed14219SRichard Henderson 
2363eed14219SRichard Henderson     tcg_temp_free_i32(want);
2364eed14219SRichard Henderson     tcg_temp_free_i32(level);
2365eed14219SRichard Henderson 
2366*deee69a1SRichard Henderson     save_gpr(ctx, a->t, dest);
236731234768SRichard Henderson     return nullify_end(ctx);
236898a9cb79SRichard Henderson }
236998a9cb79SRichard Henderson 
2370*deee69a1SRichard Henderson static bool trans_ixtlbx(DisasContext *ctx, arg_ixtlbx *a)
23718d6ae7fbSRichard Henderson {
2372*deee69a1SRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
2373*deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY
23748d6ae7fbSRichard Henderson     TCGv_tl addr;
23758d6ae7fbSRichard Henderson     TCGv_reg ofs, reg;
23768d6ae7fbSRichard Henderson 
23778d6ae7fbSRichard Henderson     nullify_over(ctx);
23788d6ae7fbSRichard Henderson 
2379*deee69a1SRichard Henderson     form_gva(ctx, &addr, &ofs, a->b, 0, 0, 0, a->sp, 0, false);
2380*deee69a1SRichard Henderson     reg = load_gpr(ctx, a->r);
2381*deee69a1SRichard Henderson     if (a->addr) {
23828d6ae7fbSRichard Henderson         gen_helper_itlba(cpu_env, addr, reg);
23838d6ae7fbSRichard Henderson     } else {
23848d6ae7fbSRichard Henderson         gen_helper_itlbp(cpu_env, addr, reg);
23858d6ae7fbSRichard Henderson     }
23868d6ae7fbSRichard Henderson 
23878d6ae7fbSRichard Henderson     /* Exit TB for ITLB change if mmu is enabled.  This *should* not be
23888d6ae7fbSRichard Henderson        the case, since the OS TLB fill handler runs with mmu disabled.  */
2389*deee69a1SRichard Henderson     if (!a->data && (ctx->tb_flags & PSW_C)) {
239031234768SRichard Henderson         ctx->base.is_jmp = DISAS_IAQ_N_STALE;
239131234768SRichard Henderson     }
239231234768SRichard Henderson     return nullify_end(ctx);
2393*deee69a1SRichard Henderson #endif
23948d6ae7fbSRichard Henderson }
239563300a00SRichard Henderson 
2396*deee69a1SRichard Henderson static bool trans_pxtlbx(DisasContext *ctx, arg_pxtlbx *a)
239763300a00SRichard Henderson {
2398*deee69a1SRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
2399*deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY
240063300a00SRichard Henderson     TCGv_tl addr;
240163300a00SRichard Henderson     TCGv_reg ofs;
240263300a00SRichard Henderson 
240363300a00SRichard Henderson     nullify_over(ctx);
240463300a00SRichard Henderson 
2405*deee69a1SRichard Henderson     form_gva(ctx, &addr, &ofs, a->b, a->x, 0, 0, a->sp, a->m, false);
2406*deee69a1SRichard Henderson     if (a->m) {
2407*deee69a1SRichard Henderson         save_gpr(ctx, a->b, ofs);
240863300a00SRichard Henderson     }
2409*deee69a1SRichard Henderson     if (a->local) {
241063300a00SRichard Henderson         gen_helper_ptlbe(cpu_env);
241163300a00SRichard Henderson     } else {
241263300a00SRichard Henderson         gen_helper_ptlb(cpu_env, addr);
241363300a00SRichard Henderson     }
241463300a00SRichard Henderson 
241563300a00SRichard Henderson     /* Exit TB for TLB change if mmu is enabled.  */
2416*deee69a1SRichard Henderson     if (!a->data && (ctx->tb_flags & PSW_C)) {
241731234768SRichard Henderson         ctx->base.is_jmp = DISAS_IAQ_N_STALE;
241831234768SRichard Henderson     }
241931234768SRichard Henderson     return nullify_end(ctx);
2420*deee69a1SRichard Henderson #endif
242163300a00SRichard Henderson }
24222dfcca9fSRichard Henderson 
2423*deee69a1SRichard Henderson static bool trans_lpa(DisasContext *ctx, arg_ldst *a)
24242dfcca9fSRichard Henderson {
2425*deee69a1SRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
2426*deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY
24272dfcca9fSRichard Henderson     TCGv_tl vaddr;
24282dfcca9fSRichard Henderson     TCGv_reg ofs, paddr;
24292dfcca9fSRichard Henderson 
24302dfcca9fSRichard Henderson     nullify_over(ctx);
24312dfcca9fSRichard Henderson 
2432*deee69a1SRichard Henderson     form_gva(ctx, &vaddr, &ofs, a->b, a->x, 0, 0, a->sp, a->m, false);
24332dfcca9fSRichard Henderson 
24342dfcca9fSRichard Henderson     paddr = tcg_temp_new();
24352dfcca9fSRichard Henderson     gen_helper_lpa(paddr, cpu_env, vaddr);
24362dfcca9fSRichard Henderson 
24372dfcca9fSRichard Henderson     /* Note that physical address result overrides base modification.  */
2438*deee69a1SRichard Henderson     if (a->m) {
2439*deee69a1SRichard Henderson         save_gpr(ctx, a->b, ofs);
24402dfcca9fSRichard Henderson     }
2441*deee69a1SRichard Henderson     save_gpr(ctx, a->t, paddr);
24422dfcca9fSRichard Henderson     tcg_temp_free(paddr);
24432dfcca9fSRichard Henderson 
244431234768SRichard Henderson     return nullify_end(ctx);
2445*deee69a1SRichard Henderson #endif
24462dfcca9fSRichard Henderson }
244743a97b81SRichard Henderson 
2448*deee69a1SRichard Henderson static bool trans_lci(DisasContext *ctx, arg_lci *a)
244943a97b81SRichard Henderson {
245043a97b81SRichard Henderson     TCGv_reg ci;
245143a97b81SRichard Henderson 
245243a97b81SRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
245343a97b81SRichard Henderson 
245443a97b81SRichard Henderson     /* The Coherence Index is an implementation-defined function of the
245543a97b81SRichard Henderson        physical address.  Two addresses with the same CI have a coherent
245643a97b81SRichard Henderson        view of the cache.  Our implementation is to return 0 for all,
245743a97b81SRichard Henderson        since the entire address space is coherent.  */
245843a97b81SRichard Henderson     ci = tcg_const_reg(0);
2459*deee69a1SRichard Henderson     save_gpr(ctx, a->t, ci);
246043a97b81SRichard Henderson     tcg_temp_free(ci);
246143a97b81SRichard Henderson 
246231234768SRichard Henderson     cond_free(&ctx->null_cond);
246331234768SRichard Henderson     return true;
246443a97b81SRichard Henderson }
246598a9cb79SRichard Henderson 
246631234768SRichard Henderson static bool trans_add(DisasContext *ctx, uint32_t insn, const DisasInsn *di)
2467b2167459SRichard Henderson {
2468b2167459SRichard Henderson     unsigned r2 = extract32(insn, 21, 5);
2469b2167459SRichard Henderson     unsigned r1 = extract32(insn, 16, 5);
2470b2167459SRichard Henderson     unsigned cf = extract32(insn, 12, 4);
2471b2167459SRichard Henderson     unsigned ext = extract32(insn, 8, 4);
2472b2167459SRichard Henderson     unsigned shift = extract32(insn, 6, 2);
2473b2167459SRichard Henderson     unsigned rt = extract32(insn,  0, 5);
2474eaa3783bSRichard Henderson     TCGv_reg tcg_r1, tcg_r2;
2475b2167459SRichard Henderson     bool is_c = false;
2476b2167459SRichard Henderson     bool is_l = false;
2477b2167459SRichard Henderson     bool is_tc = false;
2478b2167459SRichard Henderson     bool is_tsv = false;
2479b2167459SRichard Henderson 
2480b2167459SRichard Henderson     switch (ext) {
2481b2167459SRichard Henderson     case 0x6: /* ADD, SHLADD */
2482b2167459SRichard Henderson         break;
2483b2167459SRichard Henderson     case 0xa: /* ADD,L, SHLADD,L */
2484b2167459SRichard Henderson         is_l = true;
2485b2167459SRichard Henderson         break;
2486b2167459SRichard Henderson     case 0xe: /* ADD,TSV, SHLADD,TSV (1) */
2487b2167459SRichard Henderson         is_tsv = true;
2488b2167459SRichard Henderson         break;
2489b2167459SRichard Henderson     case 0x7: /* ADD,C */
2490b2167459SRichard Henderson         is_c = true;
2491b2167459SRichard Henderson         break;
2492b2167459SRichard Henderson     case 0xf: /* ADD,C,TSV */
2493b2167459SRichard Henderson         is_c = is_tsv = true;
2494b2167459SRichard Henderson         break;
2495b2167459SRichard Henderson     default:
2496b2167459SRichard Henderson         return gen_illegal(ctx);
2497b2167459SRichard Henderson     }
2498b2167459SRichard Henderson 
2499b2167459SRichard Henderson     if (cf) {
2500b2167459SRichard Henderson         nullify_over(ctx);
2501b2167459SRichard Henderson     }
2502b2167459SRichard Henderson     tcg_r1 = load_gpr(ctx, r1);
2503b2167459SRichard Henderson     tcg_r2 = load_gpr(ctx, r2);
250431234768SRichard Henderson     do_add(ctx, rt, tcg_r1, tcg_r2, shift, is_l, is_tsv, is_tc, is_c, cf);
250531234768SRichard Henderson     return nullify_end(ctx);
2506b2167459SRichard Henderson }
2507b2167459SRichard Henderson 
250831234768SRichard Henderson static bool trans_sub(DisasContext *ctx, uint32_t insn, const DisasInsn *di)
2509b2167459SRichard Henderson {
2510b2167459SRichard Henderson     unsigned r2 = extract32(insn, 21, 5);
2511b2167459SRichard Henderson     unsigned r1 = extract32(insn, 16, 5);
2512b2167459SRichard Henderson     unsigned cf = extract32(insn, 12, 4);
2513b2167459SRichard Henderson     unsigned ext = extract32(insn, 6, 6);
2514b2167459SRichard Henderson     unsigned rt = extract32(insn,  0, 5);
2515eaa3783bSRichard Henderson     TCGv_reg tcg_r1, tcg_r2;
2516b2167459SRichard Henderson     bool is_b = false;
2517b2167459SRichard Henderson     bool is_tc = false;
2518b2167459SRichard Henderson     bool is_tsv = false;
2519b2167459SRichard Henderson 
2520b2167459SRichard Henderson     switch (ext) {
2521b2167459SRichard Henderson     case 0x10: /* SUB */
2522b2167459SRichard Henderson         break;
2523b2167459SRichard Henderson     case 0x30: /* SUB,TSV */
2524b2167459SRichard Henderson         is_tsv = true;
2525b2167459SRichard Henderson         break;
2526b2167459SRichard Henderson     case 0x14: /* SUB,B */
2527b2167459SRichard Henderson         is_b = true;
2528b2167459SRichard Henderson         break;
2529b2167459SRichard Henderson     case 0x34: /* SUB,B,TSV */
2530b2167459SRichard Henderson         is_b = is_tsv = true;
2531b2167459SRichard Henderson         break;
2532b2167459SRichard Henderson     case 0x13: /* SUB,TC */
2533b2167459SRichard Henderson         is_tc = true;
2534b2167459SRichard Henderson         break;
2535b2167459SRichard Henderson     case 0x33: /* SUB,TSV,TC */
2536b2167459SRichard Henderson         is_tc = is_tsv = true;
2537b2167459SRichard Henderson         break;
2538b2167459SRichard Henderson     default:
2539b2167459SRichard Henderson         return gen_illegal(ctx);
2540b2167459SRichard Henderson     }
2541b2167459SRichard Henderson 
2542b2167459SRichard Henderson     if (cf) {
2543b2167459SRichard Henderson         nullify_over(ctx);
2544b2167459SRichard Henderson     }
2545b2167459SRichard Henderson     tcg_r1 = load_gpr(ctx, r1);
2546b2167459SRichard Henderson     tcg_r2 = load_gpr(ctx, r2);
254731234768SRichard Henderson     do_sub(ctx, rt, tcg_r1, tcg_r2, is_tsv, is_b, is_tc, cf);
254831234768SRichard Henderson     return nullify_end(ctx);
2549b2167459SRichard Henderson }
2550b2167459SRichard Henderson 
255131234768SRichard Henderson static bool trans_log(DisasContext *ctx, uint32_t insn, const DisasInsn *di)
2552b2167459SRichard Henderson {
2553b2167459SRichard Henderson     unsigned r2 = extract32(insn, 21, 5);
2554b2167459SRichard Henderson     unsigned r1 = extract32(insn, 16, 5);
2555b2167459SRichard Henderson     unsigned cf = extract32(insn, 12, 4);
2556b2167459SRichard Henderson     unsigned rt = extract32(insn,  0, 5);
2557eaa3783bSRichard Henderson     TCGv_reg tcg_r1, tcg_r2;
2558b2167459SRichard Henderson 
2559b2167459SRichard Henderson     if (cf) {
2560b2167459SRichard Henderson         nullify_over(ctx);
2561b2167459SRichard Henderson     }
2562b2167459SRichard Henderson     tcg_r1 = load_gpr(ctx, r1);
2563b2167459SRichard Henderson     tcg_r2 = load_gpr(ctx, r2);
256431234768SRichard Henderson     do_log(ctx, rt, tcg_r1, tcg_r2, cf, di->f.ttt);
256531234768SRichard Henderson     return nullify_end(ctx);
2566b2167459SRichard Henderson }
2567b2167459SRichard Henderson 
25687aee8189SRichard Henderson static bool trans_or(DisasContext *ctx, uint32_t insn, const DisasInsn *di)
2569b2167459SRichard Henderson {
25707aee8189SRichard Henderson     unsigned r2 = extract32(insn, 21, 5);
2571b2167459SRichard Henderson     unsigned r1 = extract32(insn, 16, 5);
25727aee8189SRichard Henderson     unsigned cf = extract32(insn, 12, 4);
2573b2167459SRichard Henderson     unsigned rt = extract32(insn,  0, 5);
25747aee8189SRichard Henderson     TCGv_reg tcg_r1, tcg_r2;
2575b2167459SRichard Henderson 
25767aee8189SRichard Henderson     if (cf == 0) {
25777aee8189SRichard Henderson         if (rt == 0) { /* NOP */
25787aee8189SRichard Henderson             cond_free(&ctx->null_cond);
25797aee8189SRichard Henderson             return true;
25807aee8189SRichard Henderson         }
25817aee8189SRichard Henderson         if (r2 == 0) { /* COPY */
2582b2167459SRichard Henderson             if (r1 == 0) {
2583eaa3783bSRichard Henderson                 TCGv_reg dest = dest_gpr(ctx, rt);
2584eaa3783bSRichard Henderson                 tcg_gen_movi_reg(dest, 0);
2585b2167459SRichard Henderson                 save_gpr(ctx, rt, dest);
2586b2167459SRichard Henderson             } else {
2587b2167459SRichard Henderson                 save_gpr(ctx, rt, cpu_gr[r1]);
2588b2167459SRichard Henderson             }
2589b2167459SRichard Henderson             cond_free(&ctx->null_cond);
259031234768SRichard Henderson             return true;
2591b2167459SRichard Henderson         }
25927aee8189SRichard Henderson #ifndef CONFIG_USER_ONLY
25937aee8189SRichard Henderson         /* These are QEMU extensions and are nops in the real architecture:
25947aee8189SRichard Henderson          *
25957aee8189SRichard Henderson          * or %r10,%r10,%r10 -- idle loop; wait for interrupt
25967aee8189SRichard Henderson          * or %r31,%r31,%r31 -- death loop; offline cpu
25977aee8189SRichard Henderson          *                      currently implemented as idle.
25987aee8189SRichard Henderson          */
25997aee8189SRichard Henderson         if ((rt == 10 || rt == 31) && r1 == rt && r2 == rt) { /* PAUSE */
26007aee8189SRichard Henderson             TCGv_i32 tmp;
26017aee8189SRichard Henderson 
26027aee8189SRichard Henderson             /* No need to check for supervisor, as userland can only pause
26037aee8189SRichard Henderson                until the next timer interrupt.  */
26047aee8189SRichard Henderson             nullify_over(ctx);
26057aee8189SRichard Henderson 
26067aee8189SRichard Henderson             /* Advance the instruction queue.  */
26077aee8189SRichard Henderson             copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b);
26087aee8189SRichard Henderson             copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_n, ctx->iaoq_n_var);
26097aee8189SRichard Henderson             nullify_set(ctx, 0);
26107aee8189SRichard Henderson 
26117aee8189SRichard Henderson             /* Tell the qemu main loop to halt until this cpu has work.  */
26127aee8189SRichard Henderson             tmp = tcg_const_i32(1);
26137aee8189SRichard Henderson             tcg_gen_st_i32(tmp, cpu_env, -offsetof(HPPACPU, env) +
26147aee8189SRichard Henderson                                          offsetof(CPUState, halted));
26157aee8189SRichard Henderson             tcg_temp_free_i32(tmp);
26167aee8189SRichard Henderson             gen_excp_1(EXCP_HALTED);
26177aee8189SRichard Henderson             ctx->base.is_jmp = DISAS_NORETURN;
26187aee8189SRichard Henderson 
26197aee8189SRichard Henderson             return nullify_end(ctx);
26207aee8189SRichard Henderson         }
26217aee8189SRichard Henderson #endif
26227aee8189SRichard Henderson     }
26237aee8189SRichard Henderson 
26247aee8189SRichard Henderson     if (cf) {
26257aee8189SRichard Henderson         nullify_over(ctx);
26267aee8189SRichard Henderson     }
26277aee8189SRichard Henderson     tcg_r1 = load_gpr(ctx, r1);
26287aee8189SRichard Henderson     tcg_r2 = load_gpr(ctx, r2);
26297aee8189SRichard Henderson     do_log(ctx, rt, tcg_r1, tcg_r2, cf, tcg_gen_or_reg);
26307aee8189SRichard Henderson     return nullify_end(ctx);
26317aee8189SRichard Henderson }
2632b2167459SRichard Henderson 
263331234768SRichard Henderson static bool trans_cmpclr(DisasContext *ctx, uint32_t insn, const DisasInsn *di)
2634b2167459SRichard Henderson {
2635b2167459SRichard Henderson     unsigned r2 = extract32(insn, 21, 5);
2636b2167459SRichard Henderson     unsigned r1 = extract32(insn, 16, 5);
2637b2167459SRichard Henderson     unsigned cf = extract32(insn, 12, 4);
2638b2167459SRichard Henderson     unsigned rt = extract32(insn,  0, 5);
2639eaa3783bSRichard Henderson     TCGv_reg tcg_r1, tcg_r2;
2640b2167459SRichard Henderson 
2641b2167459SRichard Henderson     if (cf) {
2642b2167459SRichard Henderson         nullify_over(ctx);
2643b2167459SRichard Henderson     }
2644b2167459SRichard Henderson     tcg_r1 = load_gpr(ctx, r1);
2645b2167459SRichard Henderson     tcg_r2 = load_gpr(ctx, r2);
264631234768SRichard Henderson     do_cmpclr(ctx, rt, tcg_r1, tcg_r2, cf);
264731234768SRichard Henderson     return nullify_end(ctx);
2648b2167459SRichard Henderson }
2649b2167459SRichard Henderson 
265031234768SRichard Henderson static bool trans_uxor(DisasContext *ctx, uint32_t insn, const DisasInsn *di)
2651b2167459SRichard Henderson {
2652b2167459SRichard Henderson     unsigned r2 = extract32(insn, 21, 5);
2653b2167459SRichard Henderson     unsigned r1 = extract32(insn, 16, 5);
2654b2167459SRichard Henderson     unsigned cf = extract32(insn, 12, 4);
2655b2167459SRichard Henderson     unsigned rt = extract32(insn,  0, 5);
2656eaa3783bSRichard Henderson     TCGv_reg tcg_r1, tcg_r2;
2657b2167459SRichard Henderson 
2658b2167459SRichard Henderson     if (cf) {
2659b2167459SRichard Henderson         nullify_over(ctx);
2660b2167459SRichard Henderson     }
2661b2167459SRichard Henderson     tcg_r1 = load_gpr(ctx, r1);
2662b2167459SRichard Henderson     tcg_r2 = load_gpr(ctx, r2);
266331234768SRichard Henderson     do_unit(ctx, rt, tcg_r1, tcg_r2, cf, false, tcg_gen_xor_reg);
266431234768SRichard Henderson     return nullify_end(ctx);
2665b2167459SRichard Henderson }
2666b2167459SRichard Henderson 
266731234768SRichard Henderson static bool trans_uaddcm(DisasContext *ctx, uint32_t insn, const DisasInsn *di)
2668b2167459SRichard Henderson {
2669b2167459SRichard Henderson     unsigned r2 = extract32(insn, 21, 5);
2670b2167459SRichard Henderson     unsigned r1 = extract32(insn, 16, 5);
2671b2167459SRichard Henderson     unsigned cf = extract32(insn, 12, 4);
2672b2167459SRichard Henderson     unsigned is_tc = extract32(insn, 6, 1);
2673b2167459SRichard Henderson     unsigned rt = extract32(insn,  0, 5);
2674eaa3783bSRichard Henderson     TCGv_reg tcg_r1, tcg_r2, tmp;
2675b2167459SRichard Henderson 
2676b2167459SRichard Henderson     if (cf) {
2677b2167459SRichard Henderson         nullify_over(ctx);
2678b2167459SRichard Henderson     }
2679b2167459SRichard Henderson     tcg_r1 = load_gpr(ctx, r1);
2680b2167459SRichard Henderson     tcg_r2 = load_gpr(ctx, r2);
2681b2167459SRichard Henderson     tmp = get_temp(ctx);
2682eaa3783bSRichard Henderson     tcg_gen_not_reg(tmp, tcg_r2);
268331234768SRichard Henderson     do_unit(ctx, rt, tcg_r1, tmp, cf, is_tc, tcg_gen_add_reg);
268431234768SRichard Henderson     return nullify_end(ctx);
2685b2167459SRichard Henderson }
2686b2167459SRichard Henderson 
268731234768SRichard Henderson static bool trans_dcor(DisasContext *ctx, uint32_t insn, const DisasInsn *di)
2688b2167459SRichard Henderson {
2689b2167459SRichard Henderson     unsigned r2 = extract32(insn, 21, 5);
2690b2167459SRichard Henderson     unsigned cf = extract32(insn, 12, 4);
2691b2167459SRichard Henderson     unsigned is_i = extract32(insn, 6, 1);
2692b2167459SRichard Henderson     unsigned rt = extract32(insn,  0, 5);
2693eaa3783bSRichard Henderson     TCGv_reg tmp;
2694b2167459SRichard Henderson 
2695b2167459SRichard Henderson     nullify_over(ctx);
2696b2167459SRichard Henderson 
2697b2167459SRichard Henderson     tmp = get_temp(ctx);
2698eaa3783bSRichard Henderson     tcg_gen_shri_reg(tmp, cpu_psw_cb, 3);
2699b2167459SRichard Henderson     if (!is_i) {
2700eaa3783bSRichard Henderson         tcg_gen_not_reg(tmp, tmp);
2701b2167459SRichard Henderson     }
2702eaa3783bSRichard Henderson     tcg_gen_andi_reg(tmp, tmp, 0x11111111);
2703eaa3783bSRichard Henderson     tcg_gen_muli_reg(tmp, tmp, 6);
270431234768SRichard Henderson     do_unit(ctx, rt, tmp, load_gpr(ctx, r2), cf, false,
2705eaa3783bSRichard Henderson             is_i ? tcg_gen_add_reg : tcg_gen_sub_reg);
2706b2167459SRichard Henderson 
270731234768SRichard Henderson     return nullify_end(ctx);
2708b2167459SRichard Henderson }
2709b2167459SRichard Henderson 
271031234768SRichard Henderson static bool trans_ds(DisasContext *ctx, uint32_t insn, const DisasInsn *di)
2711b2167459SRichard Henderson {
2712b2167459SRichard Henderson     unsigned r2 = extract32(insn, 21, 5);
2713b2167459SRichard Henderson     unsigned r1 = extract32(insn, 16, 5);
2714b2167459SRichard Henderson     unsigned cf = extract32(insn, 12, 4);
2715b2167459SRichard Henderson     unsigned rt = extract32(insn,  0, 5);
2716eaa3783bSRichard Henderson     TCGv_reg dest, add1, add2, addc, zero, in1, in2;
2717b2167459SRichard Henderson 
2718b2167459SRichard Henderson     nullify_over(ctx);
2719b2167459SRichard Henderson 
2720b2167459SRichard Henderson     in1 = load_gpr(ctx, r1);
2721b2167459SRichard Henderson     in2 = load_gpr(ctx, r2);
2722b2167459SRichard Henderson 
2723b2167459SRichard Henderson     add1 = tcg_temp_new();
2724b2167459SRichard Henderson     add2 = tcg_temp_new();
2725b2167459SRichard Henderson     addc = tcg_temp_new();
2726b2167459SRichard Henderson     dest = tcg_temp_new();
2727eaa3783bSRichard Henderson     zero = tcg_const_reg(0);
2728b2167459SRichard Henderson 
2729b2167459SRichard Henderson     /* Form R1 << 1 | PSW[CB]{8}.  */
2730eaa3783bSRichard Henderson     tcg_gen_add_reg(add1, in1, in1);
2731eaa3783bSRichard Henderson     tcg_gen_add_reg(add1, add1, cpu_psw_cb_msb);
2732b2167459SRichard Henderson 
2733b2167459SRichard Henderson     /* Add or subtract R2, depending on PSW[V].  Proper computation of
2734b2167459SRichard Henderson        carry{8} requires that we subtract via + ~R2 + 1, as described in
2735b2167459SRichard Henderson        the manual.  By extracting and masking V, we can produce the
2736b2167459SRichard Henderson        proper inputs to the addition without movcond.  */
2737eaa3783bSRichard Henderson     tcg_gen_sari_reg(addc, cpu_psw_v, TARGET_REGISTER_BITS - 1);
2738eaa3783bSRichard Henderson     tcg_gen_xor_reg(add2, in2, addc);
2739eaa3783bSRichard Henderson     tcg_gen_andi_reg(addc, addc, 1);
2740b2167459SRichard Henderson     /* ??? This is only correct for 32-bit.  */
2741b2167459SRichard Henderson     tcg_gen_add2_i32(dest, cpu_psw_cb_msb, add1, zero, add2, zero);
2742b2167459SRichard Henderson     tcg_gen_add2_i32(dest, cpu_psw_cb_msb, dest, cpu_psw_cb_msb, addc, zero);
2743b2167459SRichard Henderson 
2744b2167459SRichard Henderson     tcg_temp_free(addc);
2745b2167459SRichard Henderson     tcg_temp_free(zero);
2746b2167459SRichard Henderson 
2747b2167459SRichard Henderson     /* Write back the result register.  */
2748b2167459SRichard Henderson     save_gpr(ctx, rt, dest);
2749b2167459SRichard Henderson 
2750b2167459SRichard Henderson     /* Write back PSW[CB].  */
2751eaa3783bSRichard Henderson     tcg_gen_xor_reg(cpu_psw_cb, add1, add2);
2752eaa3783bSRichard Henderson     tcg_gen_xor_reg(cpu_psw_cb, cpu_psw_cb, dest);
2753b2167459SRichard Henderson 
2754b2167459SRichard Henderson     /* Write back PSW[V] for the division step.  */
2755eaa3783bSRichard Henderson     tcg_gen_neg_reg(cpu_psw_v, cpu_psw_cb_msb);
2756eaa3783bSRichard Henderson     tcg_gen_xor_reg(cpu_psw_v, cpu_psw_v, in2);
2757b2167459SRichard Henderson 
2758b2167459SRichard Henderson     /* Install the new nullification.  */
2759b2167459SRichard Henderson     if (cf) {
2760eaa3783bSRichard Henderson         TCGv_reg sv = NULL;
2761b2167459SRichard Henderson         if (cf >> 1 == 6) {
2762b2167459SRichard Henderson             /* ??? The lshift is supposed to contribute to overflow.  */
2763b2167459SRichard Henderson             sv = do_add_sv(ctx, dest, add1, add2);
2764b2167459SRichard Henderson         }
2765b2167459SRichard Henderson         ctx->null_cond = do_cond(cf, dest, cpu_psw_cb_msb, sv);
2766b2167459SRichard Henderson     }
2767b2167459SRichard Henderson 
2768b2167459SRichard Henderson     tcg_temp_free(add1);
2769b2167459SRichard Henderson     tcg_temp_free(add2);
2770b2167459SRichard Henderson     tcg_temp_free(dest);
2771b2167459SRichard Henderson 
277231234768SRichard Henderson     return nullify_end(ctx);
2773b2167459SRichard Henderson }
2774b2167459SRichard Henderson 
2775b2167459SRichard Henderson static const DisasInsn table_arith_log[] = {
27767aee8189SRichard Henderson     { 0x08000240u, 0xfc000fe0u, trans_or },
2777eaa3783bSRichard Henderson     { 0x08000000u, 0xfc000fe0u, trans_log, .f.ttt = tcg_gen_andc_reg },
2778eaa3783bSRichard Henderson     { 0x08000200u, 0xfc000fe0u, trans_log, .f.ttt = tcg_gen_and_reg },
2779eaa3783bSRichard Henderson     { 0x08000280u, 0xfc000fe0u, trans_log, .f.ttt = tcg_gen_xor_reg },
2780b2167459SRichard Henderson     { 0x08000880u, 0xfc000fe0u, trans_cmpclr },
2781b2167459SRichard Henderson     { 0x08000380u, 0xfc000fe0u, trans_uxor },
2782b2167459SRichard Henderson     { 0x08000980u, 0xfc000fa0u, trans_uaddcm },
2783b2167459SRichard Henderson     { 0x08000b80u, 0xfc1f0fa0u, trans_dcor },
2784b2167459SRichard Henderson     { 0x08000440u, 0xfc000fe0u, trans_ds },
2785b2167459SRichard Henderson     { 0x08000700u, 0xfc0007e0u, trans_add }, /* add */
2786b2167459SRichard Henderson     { 0x08000400u, 0xfc0006e0u, trans_sub }, /* sub; sub,b; sub,tsv */
2787b2167459SRichard Henderson     { 0x080004c0u, 0xfc0007e0u, trans_sub }, /* sub,tc; sub,tsv,tc */
2788b2167459SRichard Henderson     { 0x08000200u, 0xfc000320u, trans_add }, /* shladd */
2789b2167459SRichard Henderson };
2790b2167459SRichard Henderson 
279131234768SRichard Henderson static bool trans_addi(DisasContext *ctx, uint32_t insn)
2792b2167459SRichard Henderson {
2793eaa3783bSRichard Henderson     target_sreg im = low_sextract(insn, 0, 11);
2794b2167459SRichard Henderson     unsigned e1 = extract32(insn, 11, 1);
2795b2167459SRichard Henderson     unsigned cf = extract32(insn, 12, 4);
2796b2167459SRichard Henderson     unsigned rt = extract32(insn, 16, 5);
2797b2167459SRichard Henderson     unsigned r2 = extract32(insn, 21, 5);
2798b2167459SRichard Henderson     unsigned o1 = extract32(insn, 26, 1);
2799eaa3783bSRichard Henderson     TCGv_reg tcg_im, tcg_r2;
2800b2167459SRichard Henderson 
2801b2167459SRichard Henderson     if (cf) {
2802b2167459SRichard Henderson         nullify_over(ctx);
2803b2167459SRichard Henderson     }
2804b2167459SRichard Henderson 
2805b2167459SRichard Henderson     tcg_im = load_const(ctx, im);
2806b2167459SRichard Henderson     tcg_r2 = load_gpr(ctx, r2);
280731234768SRichard Henderson     do_add(ctx, rt, tcg_im, tcg_r2, 0, false, e1, !o1, false, cf);
2808b2167459SRichard Henderson 
280931234768SRichard Henderson     return nullify_end(ctx);
2810b2167459SRichard Henderson }
2811b2167459SRichard Henderson 
281231234768SRichard Henderson static bool trans_subi(DisasContext *ctx, uint32_t insn)
2813b2167459SRichard Henderson {
2814eaa3783bSRichard Henderson     target_sreg im = low_sextract(insn, 0, 11);
2815b2167459SRichard Henderson     unsigned e1 = extract32(insn, 11, 1);
2816b2167459SRichard Henderson     unsigned cf = extract32(insn, 12, 4);
2817b2167459SRichard Henderson     unsigned rt = extract32(insn, 16, 5);
2818b2167459SRichard Henderson     unsigned r2 = extract32(insn, 21, 5);
2819eaa3783bSRichard Henderson     TCGv_reg tcg_im, tcg_r2;
2820b2167459SRichard Henderson 
2821b2167459SRichard Henderson     if (cf) {
2822b2167459SRichard Henderson         nullify_over(ctx);
2823b2167459SRichard Henderson     }
2824b2167459SRichard Henderson 
2825b2167459SRichard Henderson     tcg_im = load_const(ctx, im);
2826b2167459SRichard Henderson     tcg_r2 = load_gpr(ctx, r2);
282731234768SRichard Henderson     do_sub(ctx, rt, tcg_im, tcg_r2, e1, false, false, cf);
2828b2167459SRichard Henderson 
282931234768SRichard Henderson     return nullify_end(ctx);
2830b2167459SRichard Henderson }
2831b2167459SRichard Henderson 
283231234768SRichard Henderson static bool trans_cmpiclr(DisasContext *ctx, uint32_t insn)
2833b2167459SRichard Henderson {
2834eaa3783bSRichard Henderson     target_sreg im = low_sextract(insn, 0, 11);
2835b2167459SRichard Henderson     unsigned cf = extract32(insn, 12, 4);
2836b2167459SRichard Henderson     unsigned rt = extract32(insn, 16, 5);
2837b2167459SRichard Henderson     unsigned r2 = extract32(insn, 21, 5);
2838eaa3783bSRichard Henderson     TCGv_reg tcg_im, tcg_r2;
2839b2167459SRichard Henderson 
2840b2167459SRichard Henderson     if (cf) {
2841b2167459SRichard Henderson         nullify_over(ctx);
2842b2167459SRichard Henderson     }
2843b2167459SRichard Henderson 
2844b2167459SRichard Henderson     tcg_im = load_const(ctx, im);
2845b2167459SRichard Henderson     tcg_r2 = load_gpr(ctx, r2);
284631234768SRichard Henderson     do_cmpclr(ctx, rt, tcg_im, tcg_r2, cf);
2847b2167459SRichard Henderson 
284831234768SRichard Henderson     return nullify_end(ctx);
2849b2167459SRichard Henderson }
2850b2167459SRichard Henderson 
285131234768SRichard Henderson static bool trans_ld_idx_i(DisasContext *ctx, uint32_t insn,
285296d6407fSRichard Henderson                            const DisasInsn *di)
285396d6407fSRichard Henderson {
285496d6407fSRichard Henderson     unsigned rt = extract32(insn, 0, 5);
285596d6407fSRichard Henderson     unsigned m = extract32(insn, 5, 1);
285696d6407fSRichard Henderson     unsigned sz = extract32(insn, 6, 2);
285796d6407fSRichard Henderson     unsigned a = extract32(insn, 13, 1);
285886f8d05fSRichard Henderson     unsigned sp = extract32(insn, 14, 2);
285996d6407fSRichard Henderson     int disp = low_sextract(insn, 16, 5);
286096d6407fSRichard Henderson     unsigned rb = extract32(insn, 21, 5);
286196d6407fSRichard Henderson     int modify = (m ? (a ? -1 : 1) : 0);
286296d6407fSRichard Henderson     TCGMemOp mop = MO_TE | sz;
286396d6407fSRichard Henderson 
286431234768SRichard Henderson     do_load(ctx, rt, rb, 0, 0, disp, sp, modify, mop);
286531234768SRichard Henderson     return true;
286696d6407fSRichard Henderson }
286796d6407fSRichard Henderson 
286831234768SRichard Henderson static bool trans_ld_idx_x(DisasContext *ctx, uint32_t insn,
286996d6407fSRichard Henderson                            const DisasInsn *di)
287096d6407fSRichard Henderson {
287196d6407fSRichard Henderson     unsigned rt = extract32(insn, 0, 5);
287296d6407fSRichard Henderson     unsigned m = extract32(insn, 5, 1);
287396d6407fSRichard Henderson     unsigned sz = extract32(insn, 6, 2);
287496d6407fSRichard Henderson     unsigned u = extract32(insn, 13, 1);
287586f8d05fSRichard Henderson     unsigned sp = extract32(insn, 14, 2);
287696d6407fSRichard Henderson     unsigned rx = extract32(insn, 16, 5);
287796d6407fSRichard Henderson     unsigned rb = extract32(insn, 21, 5);
287896d6407fSRichard Henderson     TCGMemOp mop = MO_TE | sz;
287996d6407fSRichard Henderson 
288031234768SRichard Henderson     do_load(ctx, rt, rb, rx, u ? sz : 0, 0, sp, m, mop);
288131234768SRichard Henderson     return true;
288296d6407fSRichard Henderson }
288396d6407fSRichard Henderson 
288431234768SRichard Henderson static bool trans_st_idx_i(DisasContext *ctx, uint32_t insn,
288596d6407fSRichard Henderson                            const DisasInsn *di)
288696d6407fSRichard Henderson {
288796d6407fSRichard Henderson     int disp = low_sextract(insn, 0, 5);
288896d6407fSRichard Henderson     unsigned m = extract32(insn, 5, 1);
288996d6407fSRichard Henderson     unsigned sz = extract32(insn, 6, 2);
289096d6407fSRichard Henderson     unsigned a = extract32(insn, 13, 1);
289186f8d05fSRichard Henderson     unsigned sp = extract32(insn, 14, 2);
289296d6407fSRichard Henderson     unsigned rr = extract32(insn, 16, 5);
289396d6407fSRichard Henderson     unsigned rb = extract32(insn, 21, 5);
289496d6407fSRichard Henderson     int modify = (m ? (a ? -1 : 1) : 0);
289596d6407fSRichard Henderson     TCGMemOp mop = MO_TE | sz;
289696d6407fSRichard Henderson 
289731234768SRichard Henderson     do_store(ctx, rr, rb, disp, sp, modify, mop);
289831234768SRichard Henderson     return true;
289996d6407fSRichard Henderson }
290096d6407fSRichard Henderson 
290131234768SRichard Henderson static bool trans_ldcw(DisasContext *ctx, uint32_t insn, const DisasInsn *di)
290296d6407fSRichard Henderson {
290396d6407fSRichard Henderson     unsigned rt = extract32(insn, 0, 5);
290496d6407fSRichard Henderson     unsigned m = extract32(insn, 5, 1);
290596d6407fSRichard Henderson     unsigned i = extract32(insn, 12, 1);
290696d6407fSRichard Henderson     unsigned au = extract32(insn, 13, 1);
290786f8d05fSRichard Henderson     unsigned sp = extract32(insn, 14, 2);
290896d6407fSRichard Henderson     unsigned rx = extract32(insn, 16, 5);
290996d6407fSRichard Henderson     unsigned rb = extract32(insn, 21, 5);
291096d6407fSRichard Henderson     TCGMemOp mop = MO_TEUL | MO_ALIGN_16;
291186f8d05fSRichard Henderson     TCGv_reg zero, dest, ofs;
291286f8d05fSRichard Henderson     TCGv_tl addr;
291396d6407fSRichard Henderson     int modify, disp = 0, scale = 0;
291496d6407fSRichard Henderson 
291596d6407fSRichard Henderson     nullify_over(ctx);
291696d6407fSRichard Henderson 
291796d6407fSRichard Henderson     if (i) {
291896d6407fSRichard Henderson         modify = (m ? (au ? -1 : 1) : 0);
291996d6407fSRichard Henderson         disp = low_sextract(rx, 0, 5);
292096d6407fSRichard Henderson         rx = 0;
292196d6407fSRichard Henderson     } else {
292296d6407fSRichard Henderson         modify = m;
292396d6407fSRichard Henderson         if (au) {
292496d6407fSRichard Henderson             scale = mop & MO_SIZE;
292596d6407fSRichard Henderson         }
292696d6407fSRichard Henderson     }
292796d6407fSRichard Henderson     if (modify) {
292886f8d05fSRichard Henderson         /* Base register modification.  Make sure if RT == RB,
292986f8d05fSRichard Henderson            we see the result of the load.  */
293096d6407fSRichard Henderson         dest = get_temp(ctx);
293196d6407fSRichard Henderson     } else {
293296d6407fSRichard Henderson         dest = dest_gpr(ctx, rt);
293396d6407fSRichard Henderson     }
293496d6407fSRichard Henderson 
293586f8d05fSRichard Henderson     form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify,
293686f8d05fSRichard Henderson              ctx->mmu_idx == MMU_PHYS_IDX);
2937eaa3783bSRichard Henderson     zero = tcg_const_reg(0);
293886f8d05fSRichard Henderson     tcg_gen_atomic_xchg_reg(dest, addr, zero, ctx->mmu_idx, mop);
293996d6407fSRichard Henderson     if (modify) {
294086f8d05fSRichard Henderson         save_gpr(ctx, rb, ofs);
294196d6407fSRichard Henderson     }
294296d6407fSRichard Henderson     save_gpr(ctx, rt, dest);
294396d6407fSRichard Henderson 
294431234768SRichard Henderson     return nullify_end(ctx);
294596d6407fSRichard Henderson }
294696d6407fSRichard Henderson 
294731234768SRichard Henderson static bool trans_stby(DisasContext *ctx, uint32_t insn, const DisasInsn *di)
294896d6407fSRichard Henderson {
2949eaa3783bSRichard Henderson     target_sreg disp = low_sextract(insn, 0, 5);
295096d6407fSRichard Henderson     unsigned m = extract32(insn, 5, 1);
295196d6407fSRichard Henderson     unsigned a = extract32(insn, 13, 1);
295286f8d05fSRichard Henderson     unsigned sp = extract32(insn, 14, 2);
295396d6407fSRichard Henderson     unsigned rt = extract32(insn, 16, 5);
295496d6407fSRichard Henderson     unsigned rb = extract32(insn, 21, 5);
295586f8d05fSRichard Henderson     TCGv_reg ofs, val;
295686f8d05fSRichard Henderson     TCGv_tl addr;
295796d6407fSRichard Henderson 
295896d6407fSRichard Henderson     nullify_over(ctx);
295996d6407fSRichard Henderson 
296086f8d05fSRichard Henderson     form_gva(ctx, &addr, &ofs, rb, 0, 0, disp, sp, m,
296186f8d05fSRichard Henderson              ctx->mmu_idx == MMU_PHYS_IDX);
296296d6407fSRichard Henderson     val = load_gpr(ctx, rt);
296396d6407fSRichard Henderson     if (a) {
2964f9f46db4SEmilio G. Cota         if (tb_cflags(ctx->base.tb) & CF_PARALLEL) {
2965f9f46db4SEmilio G. Cota             gen_helper_stby_e_parallel(cpu_env, addr, val);
2966f9f46db4SEmilio G. Cota         } else {
296796d6407fSRichard Henderson             gen_helper_stby_e(cpu_env, addr, val);
2968f9f46db4SEmilio G. Cota         }
2969f9f46db4SEmilio G. Cota     } else {
2970f9f46db4SEmilio G. Cota         if (tb_cflags(ctx->base.tb) & CF_PARALLEL) {
2971f9f46db4SEmilio G. Cota             gen_helper_stby_b_parallel(cpu_env, addr, val);
297296d6407fSRichard Henderson         } else {
297396d6407fSRichard Henderson             gen_helper_stby_b(cpu_env, addr, val);
297496d6407fSRichard Henderson         }
2975f9f46db4SEmilio G. Cota     }
297696d6407fSRichard Henderson 
297796d6407fSRichard Henderson     if (m) {
297886f8d05fSRichard Henderson         tcg_gen_andi_reg(ofs, ofs, ~3);
297986f8d05fSRichard Henderson         save_gpr(ctx, rb, ofs);
298096d6407fSRichard Henderson     }
298196d6407fSRichard Henderson 
298231234768SRichard Henderson     return nullify_end(ctx);
298396d6407fSRichard Henderson }
298496d6407fSRichard Henderson 
2985d0a851ccSRichard Henderson #ifndef CONFIG_USER_ONLY
298631234768SRichard Henderson static bool trans_ldwa_idx_i(DisasContext *ctx, uint32_t insn,
2987d0a851ccSRichard Henderson                              const DisasInsn *di)
2988d0a851ccSRichard Henderson {
2989d0a851ccSRichard Henderson     int hold_mmu_idx = ctx->mmu_idx;
2990d0a851ccSRichard Henderson 
2991d0a851ccSRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
2992d0a851ccSRichard Henderson 
2993d0a851ccSRichard Henderson     /* ??? needs fixing for hppa64 -- ldda does not follow the same
2994d0a851ccSRichard Henderson        format wrt the sub-opcode in bits 6:9.  */
2995d0a851ccSRichard Henderson     ctx->mmu_idx = MMU_PHYS_IDX;
299631234768SRichard Henderson     trans_ld_idx_i(ctx, insn, di);
2997d0a851ccSRichard Henderson     ctx->mmu_idx = hold_mmu_idx;
299831234768SRichard Henderson     return true;
2999d0a851ccSRichard Henderson }
3000d0a851ccSRichard Henderson 
300131234768SRichard Henderson static bool trans_ldwa_idx_x(DisasContext *ctx, uint32_t insn,
3002d0a851ccSRichard Henderson                              const DisasInsn *di)
3003d0a851ccSRichard Henderson {
3004d0a851ccSRichard Henderson     int hold_mmu_idx = ctx->mmu_idx;
3005d0a851ccSRichard Henderson 
3006d0a851ccSRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
3007d0a851ccSRichard Henderson 
3008d0a851ccSRichard Henderson     /* ??? needs fixing for hppa64 -- ldda does not follow the same
3009d0a851ccSRichard Henderson        format wrt the sub-opcode in bits 6:9.  */
3010d0a851ccSRichard Henderson     ctx->mmu_idx = MMU_PHYS_IDX;
301131234768SRichard Henderson     trans_ld_idx_x(ctx, insn, di);
3012d0a851ccSRichard Henderson     ctx->mmu_idx = hold_mmu_idx;
301331234768SRichard Henderson     return true;
3014d0a851ccSRichard Henderson }
301595412a61SRichard Henderson 
301631234768SRichard Henderson static bool trans_stwa_idx_i(DisasContext *ctx, uint32_t insn,
301795412a61SRichard Henderson                              const DisasInsn *di)
301895412a61SRichard Henderson {
301995412a61SRichard Henderson     int hold_mmu_idx = ctx->mmu_idx;
302095412a61SRichard Henderson 
302195412a61SRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
302295412a61SRichard Henderson 
302395412a61SRichard Henderson     /* ??? needs fixing for hppa64 -- ldda does not follow the same
302495412a61SRichard Henderson        format wrt the sub-opcode in bits 6:9.  */
302595412a61SRichard Henderson     ctx->mmu_idx = MMU_PHYS_IDX;
302631234768SRichard Henderson     trans_st_idx_i(ctx, insn, di);
302795412a61SRichard Henderson     ctx->mmu_idx = hold_mmu_idx;
302831234768SRichard Henderson     return true;
302995412a61SRichard Henderson }
3030d0a851ccSRichard Henderson #endif
3031d0a851ccSRichard Henderson 
303296d6407fSRichard Henderson static const DisasInsn table_index_mem[] = {
303396d6407fSRichard Henderson     { 0x0c001000u, 0xfc001300, trans_ld_idx_i }, /* LD[BHWD], im */
303496d6407fSRichard Henderson     { 0x0c000000u, 0xfc001300, trans_ld_idx_x }, /* LD[BHWD], rx */
303596d6407fSRichard Henderson     { 0x0c001200u, 0xfc001300, trans_st_idx_i }, /* ST[BHWD] */
303696d6407fSRichard Henderson     { 0x0c0001c0u, 0xfc0003c0, trans_ldcw },
303796d6407fSRichard Henderson     { 0x0c001300u, 0xfc0013c0, trans_stby },
3038d0a851ccSRichard Henderson #ifndef CONFIG_USER_ONLY
3039d0a851ccSRichard Henderson     { 0x0c000180u, 0xfc00d3c0, trans_ldwa_idx_x }, /* LDWA, rx */
304095412a61SRichard Henderson     { 0x0c001180u, 0xfc00d3c0, trans_ldwa_idx_i }, /* LDWA, im */
304195412a61SRichard Henderson     { 0x0c001380u, 0xfc00d3c0, trans_stwa_idx_i }, /* STWA, im */
3042d0a851ccSRichard Henderson #endif
304396d6407fSRichard Henderson };
304496d6407fSRichard Henderson 
304531234768SRichard Henderson static bool trans_ldil(DisasContext *ctx, uint32_t insn)
3046b2167459SRichard Henderson {
3047b2167459SRichard Henderson     unsigned rt = extract32(insn, 21, 5);
3048eaa3783bSRichard Henderson     target_sreg i = assemble_21(insn);
3049eaa3783bSRichard Henderson     TCGv_reg tcg_rt = dest_gpr(ctx, rt);
3050b2167459SRichard Henderson 
3051eaa3783bSRichard Henderson     tcg_gen_movi_reg(tcg_rt, i);
3052b2167459SRichard Henderson     save_gpr(ctx, rt, tcg_rt);
3053b2167459SRichard Henderson     cond_free(&ctx->null_cond);
305431234768SRichard Henderson     return true;
3055b2167459SRichard Henderson }
3056b2167459SRichard Henderson 
305731234768SRichard Henderson static bool trans_addil(DisasContext *ctx, uint32_t insn)
3058b2167459SRichard Henderson {
3059b2167459SRichard Henderson     unsigned rt = extract32(insn, 21, 5);
3060eaa3783bSRichard Henderson     target_sreg i = assemble_21(insn);
3061eaa3783bSRichard Henderson     TCGv_reg tcg_rt = load_gpr(ctx, rt);
3062eaa3783bSRichard Henderson     TCGv_reg tcg_r1 = dest_gpr(ctx, 1);
3063b2167459SRichard Henderson 
3064eaa3783bSRichard Henderson     tcg_gen_addi_reg(tcg_r1, tcg_rt, i);
3065b2167459SRichard Henderson     save_gpr(ctx, 1, tcg_r1);
3066b2167459SRichard Henderson     cond_free(&ctx->null_cond);
306731234768SRichard Henderson     return true;
3068b2167459SRichard Henderson }
3069b2167459SRichard Henderson 
307031234768SRichard Henderson static bool trans_ldo(DisasContext *ctx, uint32_t insn)
3071b2167459SRichard Henderson {
3072b2167459SRichard Henderson     unsigned rb = extract32(insn, 21, 5);
3073b2167459SRichard Henderson     unsigned rt = extract32(insn, 16, 5);
3074eaa3783bSRichard Henderson     target_sreg i = assemble_16(insn);
3075eaa3783bSRichard Henderson     TCGv_reg tcg_rt = dest_gpr(ctx, rt);
3076b2167459SRichard Henderson 
3077b2167459SRichard Henderson     /* Special case rb == 0, for the LDI pseudo-op.
3078b2167459SRichard Henderson        The COPY pseudo-op is handled for free within tcg_gen_addi_tl.  */
3079b2167459SRichard Henderson     if (rb == 0) {
3080eaa3783bSRichard Henderson         tcg_gen_movi_reg(tcg_rt, i);
3081b2167459SRichard Henderson     } else {
3082eaa3783bSRichard Henderson         tcg_gen_addi_reg(tcg_rt, cpu_gr[rb], i);
3083b2167459SRichard Henderson     }
3084b2167459SRichard Henderson     save_gpr(ctx, rt, tcg_rt);
3085b2167459SRichard Henderson     cond_free(&ctx->null_cond);
308631234768SRichard Henderson     return true;
3087b2167459SRichard Henderson }
3088b2167459SRichard Henderson 
308931234768SRichard Henderson static bool trans_load(DisasContext *ctx, uint32_t insn,
309096d6407fSRichard Henderson                        bool is_mod, TCGMemOp mop)
309196d6407fSRichard Henderson {
309296d6407fSRichard Henderson     unsigned rb = extract32(insn, 21, 5);
309396d6407fSRichard Henderson     unsigned rt = extract32(insn, 16, 5);
309486f8d05fSRichard Henderson     unsigned sp = extract32(insn, 14, 2);
3095eaa3783bSRichard Henderson     target_sreg i = assemble_16(insn);
309696d6407fSRichard Henderson 
309731234768SRichard Henderson     do_load(ctx, rt, rb, 0, 0, i, sp, is_mod ? (i < 0 ? -1 : 1) : 0, mop);
309831234768SRichard Henderson     return true;
309996d6407fSRichard Henderson }
310096d6407fSRichard Henderson 
310131234768SRichard Henderson static bool trans_load_w(DisasContext *ctx, uint32_t insn)
310296d6407fSRichard Henderson {
310396d6407fSRichard Henderson     unsigned rb = extract32(insn, 21, 5);
310496d6407fSRichard Henderson     unsigned rt = extract32(insn, 16, 5);
310586f8d05fSRichard Henderson     unsigned sp = extract32(insn, 14, 2);
3106eaa3783bSRichard Henderson     target_sreg i = assemble_16a(insn);
310796d6407fSRichard Henderson     unsigned ext2 = extract32(insn, 1, 2);
310896d6407fSRichard Henderson 
310996d6407fSRichard Henderson     switch (ext2) {
311096d6407fSRichard Henderson     case 0:
311196d6407fSRichard Henderson     case 1:
311296d6407fSRichard Henderson         /* FLDW without modification.  */
311331234768SRichard Henderson         do_floadw(ctx, ext2 * 32 + rt, rb, 0, 0, i, sp, 0);
311431234768SRichard Henderson         break;
311596d6407fSRichard Henderson     case 2:
311696d6407fSRichard Henderson         /* LDW with modification.  Note that the sign of I selects
311796d6407fSRichard Henderson            post-dec vs pre-inc.  */
311831234768SRichard Henderson         do_load(ctx, rt, rb, 0, 0, i, sp, (i < 0 ? 1 : -1), MO_TEUL);
311931234768SRichard Henderson         break;
312096d6407fSRichard Henderson     default:
312196d6407fSRichard Henderson         return gen_illegal(ctx);
312296d6407fSRichard Henderson     }
312331234768SRichard Henderson     return true;
312496d6407fSRichard Henderson }
312596d6407fSRichard Henderson 
312631234768SRichard Henderson static bool trans_fload_mod(DisasContext *ctx, uint32_t insn)
312796d6407fSRichard Henderson {
3128eaa3783bSRichard Henderson     target_sreg i = assemble_16a(insn);
312996d6407fSRichard Henderson     unsigned t1 = extract32(insn, 1, 1);
313096d6407fSRichard Henderson     unsigned a = extract32(insn, 2, 1);
313186f8d05fSRichard Henderson     unsigned sp = extract32(insn, 14, 2);
313296d6407fSRichard Henderson     unsigned t0 = extract32(insn, 16, 5);
313396d6407fSRichard Henderson     unsigned rb = extract32(insn, 21, 5);
313496d6407fSRichard Henderson 
313596d6407fSRichard Henderson     /* FLDW with modification.  */
313631234768SRichard Henderson     do_floadw(ctx, t1 * 32 + t0, rb, 0, 0, i, sp, (a ? -1 : 1));
313731234768SRichard Henderson     return true;
313896d6407fSRichard Henderson }
313996d6407fSRichard Henderson 
314031234768SRichard Henderson static bool trans_store(DisasContext *ctx, uint32_t insn,
314196d6407fSRichard Henderson                         bool is_mod, TCGMemOp mop)
314296d6407fSRichard Henderson {
314396d6407fSRichard Henderson     unsigned rb = extract32(insn, 21, 5);
314496d6407fSRichard Henderson     unsigned rt = extract32(insn, 16, 5);
314586f8d05fSRichard Henderson     unsigned sp = extract32(insn, 14, 2);
3146eaa3783bSRichard Henderson     target_sreg i = assemble_16(insn);
314796d6407fSRichard Henderson 
314831234768SRichard Henderson     do_store(ctx, rt, rb, i, sp, is_mod ? (i < 0 ? -1 : 1) : 0, mop);
314931234768SRichard Henderson     return true;
315096d6407fSRichard Henderson }
315196d6407fSRichard Henderson 
315231234768SRichard Henderson static bool trans_store_w(DisasContext *ctx, uint32_t insn)
315396d6407fSRichard Henderson {
315496d6407fSRichard Henderson     unsigned rb = extract32(insn, 21, 5);
315596d6407fSRichard Henderson     unsigned rt = extract32(insn, 16, 5);
315686f8d05fSRichard Henderson     unsigned sp = extract32(insn, 14, 2);
3157eaa3783bSRichard Henderson     target_sreg i = assemble_16a(insn);
315896d6407fSRichard Henderson     unsigned ext2 = extract32(insn, 1, 2);
315996d6407fSRichard Henderson 
316096d6407fSRichard Henderson     switch (ext2) {
316196d6407fSRichard Henderson     case 0:
316296d6407fSRichard Henderson     case 1:
316396d6407fSRichard Henderson         /* FSTW without modification.  */
316431234768SRichard Henderson         do_fstorew(ctx, ext2 * 32 + rt, rb, 0, 0, i, sp, 0);
316531234768SRichard Henderson         break;
316696d6407fSRichard Henderson     case 2:
31673f7367e2SHelge Deller         /* STW with modification.  */
316831234768SRichard Henderson         do_store(ctx, rt, rb, i, sp, (i < 0 ? 1 : -1), MO_TEUL);
316931234768SRichard Henderson         break;
317096d6407fSRichard Henderson     default:
317196d6407fSRichard Henderson         return gen_illegal(ctx);
317296d6407fSRichard Henderson     }
317331234768SRichard Henderson     return true;
317496d6407fSRichard Henderson }
317596d6407fSRichard Henderson 
317631234768SRichard Henderson static bool trans_fstore_mod(DisasContext *ctx, uint32_t insn)
317796d6407fSRichard Henderson {
3178eaa3783bSRichard Henderson     target_sreg i = assemble_16a(insn);
317996d6407fSRichard Henderson     unsigned t1 = extract32(insn, 1, 1);
318096d6407fSRichard Henderson     unsigned a = extract32(insn, 2, 1);
318186f8d05fSRichard Henderson     unsigned sp = extract32(insn, 14, 2);
318296d6407fSRichard Henderson     unsigned t0 = extract32(insn, 16, 5);
318396d6407fSRichard Henderson     unsigned rb = extract32(insn, 21, 5);
318496d6407fSRichard Henderson 
318596d6407fSRichard Henderson     /* FSTW with modification.  */
318631234768SRichard Henderson     do_fstorew(ctx, t1 * 32 + t0, rb, 0, 0, i, sp, (a ? -1 : 1));
318731234768SRichard Henderson     return true;
318896d6407fSRichard Henderson }
318996d6407fSRichard Henderson 
319031234768SRichard Henderson static bool trans_copr_w(DisasContext *ctx, uint32_t insn)
319196d6407fSRichard Henderson {
319296d6407fSRichard Henderson     unsigned t0 = extract32(insn, 0, 5);
319396d6407fSRichard Henderson     unsigned m = extract32(insn, 5, 1);
319496d6407fSRichard Henderson     unsigned t1 = extract32(insn, 6, 1);
319596d6407fSRichard Henderson     unsigned ext3 = extract32(insn, 7, 3);
319696d6407fSRichard Henderson     /* unsigned cc = extract32(insn, 10, 2); */
319796d6407fSRichard Henderson     unsigned i = extract32(insn, 12, 1);
319896d6407fSRichard Henderson     unsigned ua = extract32(insn, 13, 1);
319986f8d05fSRichard Henderson     unsigned sp = extract32(insn, 14, 2);
320096d6407fSRichard Henderson     unsigned rx = extract32(insn, 16, 5);
320196d6407fSRichard Henderson     unsigned rb = extract32(insn, 21, 5);
320296d6407fSRichard Henderson     unsigned rt = t1 * 32 + t0;
320396d6407fSRichard Henderson     int modify = (m ? (ua ? -1 : 1) : 0);
320496d6407fSRichard Henderson     int disp, scale;
320596d6407fSRichard Henderson 
320696d6407fSRichard Henderson     if (i == 0) {
320796d6407fSRichard Henderson         scale = (ua ? 2 : 0);
320896d6407fSRichard Henderson         disp = 0;
320996d6407fSRichard Henderson         modify = m;
321096d6407fSRichard Henderson     } else {
321196d6407fSRichard Henderson         disp = low_sextract(rx, 0, 5);
321296d6407fSRichard Henderson         scale = 0;
321396d6407fSRichard Henderson         rx = 0;
321496d6407fSRichard Henderson         modify = (m ? (ua ? -1 : 1) : 0);
321596d6407fSRichard Henderson     }
321696d6407fSRichard Henderson 
321796d6407fSRichard Henderson     switch (ext3) {
321896d6407fSRichard Henderson     case 0: /* FLDW */
321931234768SRichard Henderson         do_floadw(ctx, rt, rb, rx, scale, disp, sp, modify);
322031234768SRichard Henderson         break;
322196d6407fSRichard Henderson     case 4: /* FSTW */
322231234768SRichard Henderson         do_fstorew(ctx, rt, rb, rx, scale, disp, sp, modify);
322331234768SRichard Henderson         break;
322431234768SRichard Henderson     default:
322596d6407fSRichard Henderson         return gen_illegal(ctx);
322696d6407fSRichard Henderson     }
322731234768SRichard Henderson     return true;
322831234768SRichard Henderson }
322996d6407fSRichard Henderson 
323031234768SRichard Henderson static bool trans_copr_dw(DisasContext *ctx, uint32_t insn)
323196d6407fSRichard Henderson {
323296d6407fSRichard Henderson     unsigned rt = extract32(insn, 0, 5);
323396d6407fSRichard Henderson     unsigned m = extract32(insn, 5, 1);
323496d6407fSRichard Henderson     unsigned ext4 = extract32(insn, 6, 4);
323596d6407fSRichard Henderson     /* unsigned cc = extract32(insn, 10, 2); */
323696d6407fSRichard Henderson     unsigned i = extract32(insn, 12, 1);
323796d6407fSRichard Henderson     unsigned ua = extract32(insn, 13, 1);
323886f8d05fSRichard Henderson     unsigned sp = extract32(insn, 14, 2);
323996d6407fSRichard Henderson     unsigned rx = extract32(insn, 16, 5);
324096d6407fSRichard Henderson     unsigned rb = extract32(insn, 21, 5);
324196d6407fSRichard Henderson     int modify = (m ? (ua ? -1 : 1) : 0);
324296d6407fSRichard Henderson     int disp, scale;
324396d6407fSRichard Henderson 
324496d6407fSRichard Henderson     if (i == 0) {
324596d6407fSRichard Henderson         scale = (ua ? 3 : 0);
324696d6407fSRichard Henderson         disp = 0;
324796d6407fSRichard Henderson         modify = m;
324896d6407fSRichard Henderson     } else {
324996d6407fSRichard Henderson         disp = low_sextract(rx, 0, 5);
325096d6407fSRichard Henderson         scale = 0;
325196d6407fSRichard Henderson         rx = 0;
325296d6407fSRichard Henderson         modify = (m ? (ua ? -1 : 1) : 0);
325396d6407fSRichard Henderson     }
325496d6407fSRichard Henderson 
325596d6407fSRichard Henderson     switch (ext4) {
325696d6407fSRichard Henderson     case 0: /* FLDD */
325731234768SRichard Henderson         do_floadd(ctx, rt, rb, rx, scale, disp, sp, modify);
325831234768SRichard Henderson         break;
325996d6407fSRichard Henderson     case 8: /* FSTD */
326031234768SRichard Henderson         do_fstored(ctx, rt, rb, rx, scale, disp, sp, modify);
326131234768SRichard Henderson         break;
326296d6407fSRichard Henderson     default:
326396d6407fSRichard Henderson         return gen_illegal(ctx);
326496d6407fSRichard Henderson     }
326531234768SRichard Henderson     return true;
326696d6407fSRichard Henderson }
326796d6407fSRichard Henderson 
326831234768SRichard Henderson static bool trans_cmpb(DisasContext *ctx, uint32_t insn,
326998cd9ca7SRichard Henderson                        bool is_true, bool is_imm, bool is_dw)
327098cd9ca7SRichard Henderson {
3271eaa3783bSRichard Henderson     target_sreg disp = assemble_12(insn) * 4;
327298cd9ca7SRichard Henderson     unsigned n = extract32(insn, 1, 1);
327398cd9ca7SRichard Henderson     unsigned c = extract32(insn, 13, 3);
327498cd9ca7SRichard Henderson     unsigned r = extract32(insn, 21, 5);
327598cd9ca7SRichard Henderson     unsigned cf = c * 2 + !is_true;
3276eaa3783bSRichard Henderson     TCGv_reg dest, in1, in2, sv;
327798cd9ca7SRichard Henderson     DisasCond cond;
327898cd9ca7SRichard Henderson 
327998cd9ca7SRichard Henderson     nullify_over(ctx);
328098cd9ca7SRichard Henderson 
328198cd9ca7SRichard Henderson     if (is_imm) {
328298cd9ca7SRichard Henderson         in1 = load_const(ctx, low_sextract(insn, 16, 5));
328398cd9ca7SRichard Henderson     } else {
328498cd9ca7SRichard Henderson         in1 = load_gpr(ctx, extract32(insn, 16, 5));
328598cd9ca7SRichard Henderson     }
328698cd9ca7SRichard Henderson     in2 = load_gpr(ctx, r);
328798cd9ca7SRichard Henderson     dest = get_temp(ctx);
328898cd9ca7SRichard Henderson 
3289eaa3783bSRichard Henderson     tcg_gen_sub_reg(dest, in1, in2);
329098cd9ca7SRichard Henderson 
3291f764718dSRichard Henderson     sv = NULL;
329298cd9ca7SRichard Henderson     if (c == 6) {
329398cd9ca7SRichard Henderson         sv = do_sub_sv(ctx, dest, in1, in2);
329498cd9ca7SRichard Henderson     }
329598cd9ca7SRichard Henderson 
329698cd9ca7SRichard Henderson     cond = do_sub_cond(cf, dest, in1, in2, sv);
329731234768SRichard Henderson     do_cbranch(ctx, disp, n, &cond);
329831234768SRichard Henderson     return true;
329998cd9ca7SRichard Henderson }
330098cd9ca7SRichard Henderson 
330131234768SRichard Henderson static bool trans_addb(DisasContext *ctx, uint32_t insn,
330298cd9ca7SRichard Henderson                        bool is_true, bool is_imm)
330398cd9ca7SRichard Henderson {
3304eaa3783bSRichard Henderson     target_sreg disp = assemble_12(insn) * 4;
330598cd9ca7SRichard Henderson     unsigned n = extract32(insn, 1, 1);
330698cd9ca7SRichard Henderson     unsigned c = extract32(insn, 13, 3);
330798cd9ca7SRichard Henderson     unsigned r = extract32(insn, 21, 5);
330898cd9ca7SRichard Henderson     unsigned cf = c * 2 + !is_true;
3309eaa3783bSRichard Henderson     TCGv_reg dest, in1, in2, sv, cb_msb;
331098cd9ca7SRichard Henderson     DisasCond cond;
331198cd9ca7SRichard Henderson 
331298cd9ca7SRichard Henderson     nullify_over(ctx);
331398cd9ca7SRichard Henderson 
331498cd9ca7SRichard Henderson     if (is_imm) {
331598cd9ca7SRichard Henderson         in1 = load_const(ctx, low_sextract(insn, 16, 5));
331698cd9ca7SRichard Henderson     } else {
331798cd9ca7SRichard Henderson         in1 = load_gpr(ctx, extract32(insn, 16, 5));
331898cd9ca7SRichard Henderson     }
331998cd9ca7SRichard Henderson     in2 = load_gpr(ctx, r);
332098cd9ca7SRichard Henderson     dest = dest_gpr(ctx, r);
3321f764718dSRichard Henderson     sv = NULL;
3322f764718dSRichard Henderson     cb_msb = NULL;
332398cd9ca7SRichard Henderson 
332498cd9ca7SRichard Henderson     switch (c) {
332598cd9ca7SRichard Henderson     default:
3326eaa3783bSRichard Henderson         tcg_gen_add_reg(dest, in1, in2);
332798cd9ca7SRichard Henderson         break;
332898cd9ca7SRichard Henderson     case 4: case 5:
332998cd9ca7SRichard Henderson         cb_msb = get_temp(ctx);
3330eaa3783bSRichard Henderson         tcg_gen_movi_reg(cb_msb, 0);
3331eaa3783bSRichard Henderson         tcg_gen_add2_reg(dest, cb_msb, in1, cb_msb, in2, cb_msb);
333298cd9ca7SRichard Henderson         break;
333398cd9ca7SRichard Henderson     case 6:
3334eaa3783bSRichard Henderson         tcg_gen_add_reg(dest, in1, in2);
333598cd9ca7SRichard Henderson         sv = do_add_sv(ctx, dest, in1, in2);
333698cd9ca7SRichard Henderson         break;
333798cd9ca7SRichard Henderson     }
333898cd9ca7SRichard Henderson 
333998cd9ca7SRichard Henderson     cond = do_cond(cf, dest, cb_msb, sv);
334031234768SRichard Henderson     do_cbranch(ctx, disp, n, &cond);
334131234768SRichard Henderson     return true;
334298cd9ca7SRichard Henderson }
334398cd9ca7SRichard Henderson 
334431234768SRichard Henderson static bool trans_bb(DisasContext *ctx, uint32_t insn)
334598cd9ca7SRichard Henderson {
3346eaa3783bSRichard Henderson     target_sreg disp = assemble_12(insn) * 4;
334798cd9ca7SRichard Henderson     unsigned n = extract32(insn, 1, 1);
334898cd9ca7SRichard Henderson     unsigned c = extract32(insn, 15, 1);
334998cd9ca7SRichard Henderson     unsigned r = extract32(insn, 16, 5);
335098cd9ca7SRichard Henderson     unsigned p = extract32(insn, 21, 5);
335198cd9ca7SRichard Henderson     unsigned i = extract32(insn, 26, 1);
3352eaa3783bSRichard Henderson     TCGv_reg tmp, tcg_r;
335398cd9ca7SRichard Henderson     DisasCond cond;
335498cd9ca7SRichard Henderson 
335598cd9ca7SRichard Henderson     nullify_over(ctx);
335698cd9ca7SRichard Henderson 
335798cd9ca7SRichard Henderson     tmp = tcg_temp_new();
335898cd9ca7SRichard Henderson     tcg_r = load_gpr(ctx, r);
335998cd9ca7SRichard Henderson     if (i) {
3360eaa3783bSRichard Henderson         tcg_gen_shli_reg(tmp, tcg_r, p);
336198cd9ca7SRichard Henderson     } else {
3362eaa3783bSRichard Henderson         tcg_gen_shl_reg(tmp, tcg_r, cpu_sar);
336398cd9ca7SRichard Henderson     }
336498cd9ca7SRichard Henderson 
336598cd9ca7SRichard Henderson     cond = cond_make_0(c ? TCG_COND_GE : TCG_COND_LT, tmp);
336698cd9ca7SRichard Henderson     tcg_temp_free(tmp);
336731234768SRichard Henderson     do_cbranch(ctx, disp, n, &cond);
336831234768SRichard Henderson     return true;
336998cd9ca7SRichard Henderson }
337098cd9ca7SRichard Henderson 
337131234768SRichard Henderson static bool trans_movb(DisasContext *ctx, uint32_t insn, bool is_imm)
337298cd9ca7SRichard Henderson {
3373eaa3783bSRichard Henderson     target_sreg disp = assemble_12(insn) * 4;
337498cd9ca7SRichard Henderson     unsigned n = extract32(insn, 1, 1);
337598cd9ca7SRichard Henderson     unsigned c = extract32(insn, 13, 3);
337698cd9ca7SRichard Henderson     unsigned t = extract32(insn, 16, 5);
337798cd9ca7SRichard Henderson     unsigned r = extract32(insn, 21, 5);
3378eaa3783bSRichard Henderson     TCGv_reg dest;
337998cd9ca7SRichard Henderson     DisasCond cond;
338098cd9ca7SRichard Henderson 
338198cd9ca7SRichard Henderson     nullify_over(ctx);
338298cd9ca7SRichard Henderson 
338398cd9ca7SRichard Henderson     dest = dest_gpr(ctx, r);
338498cd9ca7SRichard Henderson     if (is_imm) {
3385eaa3783bSRichard Henderson         tcg_gen_movi_reg(dest, low_sextract(t, 0, 5));
338698cd9ca7SRichard Henderson     } else if (t == 0) {
3387eaa3783bSRichard Henderson         tcg_gen_movi_reg(dest, 0);
338898cd9ca7SRichard Henderson     } else {
3389eaa3783bSRichard Henderson         tcg_gen_mov_reg(dest, cpu_gr[t]);
339098cd9ca7SRichard Henderson     }
339198cd9ca7SRichard Henderson 
339298cd9ca7SRichard Henderson     cond = do_sed_cond(c, dest);
339331234768SRichard Henderson     do_cbranch(ctx, disp, n, &cond);
339431234768SRichard Henderson     return true;
339598cd9ca7SRichard Henderson }
339698cd9ca7SRichard Henderson 
339731234768SRichard Henderson static bool trans_shrpw_sar(DisasContext *ctx, uint32_t insn,
33980b1347d2SRichard Henderson                             const DisasInsn *di)
33990b1347d2SRichard Henderson {
34000b1347d2SRichard Henderson     unsigned rt = extract32(insn, 0, 5);
34010b1347d2SRichard Henderson     unsigned c = extract32(insn, 13, 3);
34020b1347d2SRichard Henderson     unsigned r1 = extract32(insn, 16, 5);
34030b1347d2SRichard Henderson     unsigned r2 = extract32(insn, 21, 5);
3404eaa3783bSRichard Henderson     TCGv_reg dest;
34050b1347d2SRichard Henderson 
34060b1347d2SRichard Henderson     if (c) {
34070b1347d2SRichard Henderson         nullify_over(ctx);
34080b1347d2SRichard Henderson     }
34090b1347d2SRichard Henderson 
34100b1347d2SRichard Henderson     dest = dest_gpr(ctx, rt);
34110b1347d2SRichard Henderson     if (r1 == 0) {
3412eaa3783bSRichard Henderson         tcg_gen_ext32u_reg(dest, load_gpr(ctx, r2));
3413eaa3783bSRichard Henderson         tcg_gen_shr_reg(dest, dest, cpu_sar);
34140b1347d2SRichard Henderson     } else if (r1 == r2) {
34150b1347d2SRichard Henderson         TCGv_i32 t32 = tcg_temp_new_i32();
3416eaa3783bSRichard Henderson         tcg_gen_trunc_reg_i32(t32, load_gpr(ctx, r2));
34170b1347d2SRichard Henderson         tcg_gen_rotr_i32(t32, t32, cpu_sar);
3418eaa3783bSRichard Henderson         tcg_gen_extu_i32_reg(dest, t32);
34190b1347d2SRichard Henderson         tcg_temp_free_i32(t32);
34200b1347d2SRichard Henderson     } else {
34210b1347d2SRichard Henderson         TCGv_i64 t = tcg_temp_new_i64();
34220b1347d2SRichard Henderson         TCGv_i64 s = tcg_temp_new_i64();
34230b1347d2SRichard Henderson 
3424eaa3783bSRichard Henderson         tcg_gen_concat_reg_i64(t, load_gpr(ctx, r2), load_gpr(ctx, r1));
3425eaa3783bSRichard Henderson         tcg_gen_extu_reg_i64(s, cpu_sar);
34260b1347d2SRichard Henderson         tcg_gen_shr_i64(t, t, s);
3427eaa3783bSRichard Henderson         tcg_gen_trunc_i64_reg(dest, t);
34280b1347d2SRichard Henderson 
34290b1347d2SRichard Henderson         tcg_temp_free_i64(t);
34300b1347d2SRichard Henderson         tcg_temp_free_i64(s);
34310b1347d2SRichard Henderson     }
34320b1347d2SRichard Henderson     save_gpr(ctx, rt, dest);
34330b1347d2SRichard Henderson 
34340b1347d2SRichard Henderson     /* Install the new nullification.  */
34350b1347d2SRichard Henderson     cond_free(&ctx->null_cond);
34360b1347d2SRichard Henderson     if (c) {
34370b1347d2SRichard Henderson         ctx->null_cond = do_sed_cond(c, dest);
34380b1347d2SRichard Henderson     }
343931234768SRichard Henderson     return nullify_end(ctx);
34400b1347d2SRichard Henderson }
34410b1347d2SRichard Henderson 
344231234768SRichard Henderson static bool trans_shrpw_imm(DisasContext *ctx, uint32_t insn,
34430b1347d2SRichard Henderson                             const DisasInsn *di)
34440b1347d2SRichard Henderson {
34450b1347d2SRichard Henderson     unsigned rt = extract32(insn, 0, 5);
34460b1347d2SRichard Henderson     unsigned cpos = extract32(insn, 5, 5);
34470b1347d2SRichard Henderson     unsigned c = extract32(insn, 13, 3);
34480b1347d2SRichard Henderson     unsigned r1 = extract32(insn, 16, 5);
34490b1347d2SRichard Henderson     unsigned r2 = extract32(insn, 21, 5);
34500b1347d2SRichard Henderson     unsigned sa = 31 - cpos;
3451eaa3783bSRichard Henderson     TCGv_reg dest, t2;
34520b1347d2SRichard Henderson 
34530b1347d2SRichard Henderson     if (c) {
34540b1347d2SRichard Henderson         nullify_over(ctx);
34550b1347d2SRichard Henderson     }
34560b1347d2SRichard Henderson 
34570b1347d2SRichard Henderson     dest = dest_gpr(ctx, rt);
34580b1347d2SRichard Henderson     t2 = load_gpr(ctx, r2);
34590b1347d2SRichard Henderson     if (r1 == r2) {
34600b1347d2SRichard Henderson         TCGv_i32 t32 = tcg_temp_new_i32();
3461eaa3783bSRichard Henderson         tcg_gen_trunc_reg_i32(t32, t2);
34620b1347d2SRichard Henderson         tcg_gen_rotri_i32(t32, t32, sa);
3463eaa3783bSRichard Henderson         tcg_gen_extu_i32_reg(dest, t32);
34640b1347d2SRichard Henderson         tcg_temp_free_i32(t32);
34650b1347d2SRichard Henderson     } else if (r1 == 0) {
3466eaa3783bSRichard Henderson         tcg_gen_extract_reg(dest, t2, sa, 32 - sa);
34670b1347d2SRichard Henderson     } else {
3468eaa3783bSRichard Henderson         TCGv_reg t0 = tcg_temp_new();
3469eaa3783bSRichard Henderson         tcg_gen_extract_reg(t0, t2, sa, 32 - sa);
3470eaa3783bSRichard Henderson         tcg_gen_deposit_reg(dest, t0, cpu_gr[r1], 32 - sa, sa);
34710b1347d2SRichard Henderson         tcg_temp_free(t0);
34720b1347d2SRichard Henderson     }
34730b1347d2SRichard Henderson     save_gpr(ctx, rt, dest);
34740b1347d2SRichard Henderson 
34750b1347d2SRichard Henderson     /* Install the new nullification.  */
34760b1347d2SRichard Henderson     cond_free(&ctx->null_cond);
34770b1347d2SRichard Henderson     if (c) {
34780b1347d2SRichard Henderson         ctx->null_cond = do_sed_cond(c, dest);
34790b1347d2SRichard Henderson     }
348031234768SRichard Henderson     return nullify_end(ctx);
34810b1347d2SRichard Henderson }
34820b1347d2SRichard Henderson 
348331234768SRichard Henderson static bool trans_extrw_sar(DisasContext *ctx, uint32_t insn,
34840b1347d2SRichard Henderson                             const DisasInsn *di)
34850b1347d2SRichard Henderson {
34860b1347d2SRichard Henderson     unsigned clen = extract32(insn, 0, 5);
34870b1347d2SRichard Henderson     unsigned is_se = extract32(insn, 10, 1);
34880b1347d2SRichard Henderson     unsigned c = extract32(insn, 13, 3);
34890b1347d2SRichard Henderson     unsigned rt = extract32(insn, 16, 5);
34900b1347d2SRichard Henderson     unsigned rr = extract32(insn, 21, 5);
34910b1347d2SRichard Henderson     unsigned len = 32 - clen;
3492eaa3783bSRichard Henderson     TCGv_reg dest, src, tmp;
34930b1347d2SRichard Henderson 
34940b1347d2SRichard Henderson     if (c) {
34950b1347d2SRichard Henderson         nullify_over(ctx);
34960b1347d2SRichard Henderson     }
34970b1347d2SRichard Henderson 
34980b1347d2SRichard Henderson     dest = dest_gpr(ctx, rt);
34990b1347d2SRichard Henderson     src = load_gpr(ctx, rr);
35000b1347d2SRichard Henderson     tmp = tcg_temp_new();
35010b1347d2SRichard Henderson 
35020b1347d2SRichard Henderson     /* Recall that SAR is using big-endian bit numbering.  */
3503eaa3783bSRichard Henderson     tcg_gen_xori_reg(tmp, cpu_sar, TARGET_REGISTER_BITS - 1);
35040b1347d2SRichard Henderson     if (is_se) {
3505eaa3783bSRichard Henderson         tcg_gen_sar_reg(dest, src, tmp);
3506eaa3783bSRichard Henderson         tcg_gen_sextract_reg(dest, dest, 0, len);
35070b1347d2SRichard Henderson     } else {
3508eaa3783bSRichard Henderson         tcg_gen_shr_reg(dest, src, tmp);
3509eaa3783bSRichard Henderson         tcg_gen_extract_reg(dest, dest, 0, len);
35100b1347d2SRichard Henderson     }
35110b1347d2SRichard Henderson     tcg_temp_free(tmp);
35120b1347d2SRichard Henderson     save_gpr(ctx, rt, dest);
35130b1347d2SRichard Henderson 
35140b1347d2SRichard Henderson     /* Install the new nullification.  */
35150b1347d2SRichard Henderson     cond_free(&ctx->null_cond);
35160b1347d2SRichard Henderson     if (c) {
35170b1347d2SRichard Henderson         ctx->null_cond = do_sed_cond(c, dest);
35180b1347d2SRichard Henderson     }
351931234768SRichard Henderson     return nullify_end(ctx);
35200b1347d2SRichard Henderson }
35210b1347d2SRichard Henderson 
352231234768SRichard Henderson static bool trans_extrw_imm(DisasContext *ctx, uint32_t insn,
35230b1347d2SRichard Henderson                             const DisasInsn *di)
35240b1347d2SRichard Henderson {
35250b1347d2SRichard Henderson     unsigned clen = extract32(insn, 0, 5);
35260b1347d2SRichard Henderson     unsigned pos = extract32(insn, 5, 5);
35270b1347d2SRichard Henderson     unsigned is_se = extract32(insn, 10, 1);
35280b1347d2SRichard Henderson     unsigned c = extract32(insn, 13, 3);
35290b1347d2SRichard Henderson     unsigned rt = extract32(insn, 16, 5);
35300b1347d2SRichard Henderson     unsigned rr = extract32(insn, 21, 5);
35310b1347d2SRichard Henderson     unsigned len = 32 - clen;
35320b1347d2SRichard Henderson     unsigned cpos = 31 - pos;
3533eaa3783bSRichard Henderson     TCGv_reg dest, src;
35340b1347d2SRichard Henderson 
35350b1347d2SRichard Henderson     if (c) {
35360b1347d2SRichard Henderson         nullify_over(ctx);
35370b1347d2SRichard Henderson     }
35380b1347d2SRichard Henderson 
35390b1347d2SRichard Henderson     dest = dest_gpr(ctx, rt);
35400b1347d2SRichard Henderson     src = load_gpr(ctx, rr);
35410b1347d2SRichard Henderson     if (is_se) {
3542eaa3783bSRichard Henderson         tcg_gen_sextract_reg(dest, src, cpos, len);
35430b1347d2SRichard Henderson     } else {
3544eaa3783bSRichard Henderson         tcg_gen_extract_reg(dest, src, cpos, len);
35450b1347d2SRichard Henderson     }
35460b1347d2SRichard Henderson     save_gpr(ctx, rt, dest);
35470b1347d2SRichard Henderson 
35480b1347d2SRichard Henderson     /* Install the new nullification.  */
35490b1347d2SRichard Henderson     cond_free(&ctx->null_cond);
35500b1347d2SRichard Henderson     if (c) {
35510b1347d2SRichard Henderson         ctx->null_cond = do_sed_cond(c, dest);
35520b1347d2SRichard Henderson     }
355331234768SRichard Henderson     return nullify_end(ctx);
35540b1347d2SRichard Henderson }
35550b1347d2SRichard Henderson 
35560b1347d2SRichard Henderson static const DisasInsn table_sh_ex[] = {
35570b1347d2SRichard Henderson     { 0xd0000000u, 0xfc001fe0u, trans_shrpw_sar },
35580b1347d2SRichard Henderson     { 0xd0000800u, 0xfc001c00u, trans_shrpw_imm },
35590b1347d2SRichard Henderson     { 0xd0001000u, 0xfc001be0u, trans_extrw_sar },
35600b1347d2SRichard Henderson     { 0xd0001800u, 0xfc001800u, trans_extrw_imm },
35610b1347d2SRichard Henderson };
35620b1347d2SRichard Henderson 
356331234768SRichard Henderson static bool trans_depw_imm_c(DisasContext *ctx, uint32_t insn,
35640b1347d2SRichard Henderson                              const DisasInsn *di)
35650b1347d2SRichard Henderson {
35660b1347d2SRichard Henderson     unsigned clen = extract32(insn, 0, 5);
35670b1347d2SRichard Henderson     unsigned cpos = extract32(insn, 5, 5);
35680b1347d2SRichard Henderson     unsigned nz = extract32(insn, 10, 1);
35690b1347d2SRichard Henderson     unsigned c = extract32(insn, 13, 3);
3570eaa3783bSRichard Henderson     target_sreg val = low_sextract(insn, 16, 5);
35710b1347d2SRichard Henderson     unsigned rt = extract32(insn, 21, 5);
35720b1347d2SRichard Henderson     unsigned len = 32 - clen;
3573eaa3783bSRichard Henderson     target_sreg mask0, mask1;
3574eaa3783bSRichard Henderson     TCGv_reg dest;
35750b1347d2SRichard Henderson 
35760b1347d2SRichard Henderson     if (c) {
35770b1347d2SRichard Henderson         nullify_over(ctx);
35780b1347d2SRichard Henderson     }
35790b1347d2SRichard Henderson     if (cpos + len > 32) {
35800b1347d2SRichard Henderson         len = 32 - cpos;
35810b1347d2SRichard Henderson     }
35820b1347d2SRichard Henderson 
35830b1347d2SRichard Henderson     dest = dest_gpr(ctx, rt);
35840b1347d2SRichard Henderson     mask0 = deposit64(0, cpos, len, val);
35850b1347d2SRichard Henderson     mask1 = deposit64(-1, cpos, len, val);
35860b1347d2SRichard Henderson 
35870b1347d2SRichard Henderson     if (nz) {
3588eaa3783bSRichard Henderson         TCGv_reg src = load_gpr(ctx, rt);
35890b1347d2SRichard Henderson         if (mask1 != -1) {
3590eaa3783bSRichard Henderson             tcg_gen_andi_reg(dest, src, mask1);
35910b1347d2SRichard Henderson             src = dest;
35920b1347d2SRichard Henderson         }
3593eaa3783bSRichard Henderson         tcg_gen_ori_reg(dest, src, mask0);
35940b1347d2SRichard Henderson     } else {
3595eaa3783bSRichard Henderson         tcg_gen_movi_reg(dest, mask0);
35960b1347d2SRichard Henderson     }
35970b1347d2SRichard Henderson     save_gpr(ctx, rt, dest);
35980b1347d2SRichard Henderson 
35990b1347d2SRichard Henderson     /* Install the new nullification.  */
36000b1347d2SRichard Henderson     cond_free(&ctx->null_cond);
36010b1347d2SRichard Henderson     if (c) {
36020b1347d2SRichard Henderson         ctx->null_cond = do_sed_cond(c, dest);
36030b1347d2SRichard Henderson     }
360431234768SRichard Henderson     return nullify_end(ctx);
36050b1347d2SRichard Henderson }
36060b1347d2SRichard Henderson 
360731234768SRichard Henderson static bool trans_depw_imm(DisasContext *ctx, uint32_t insn,
36080b1347d2SRichard Henderson                            const DisasInsn *di)
36090b1347d2SRichard Henderson {
36100b1347d2SRichard Henderson     unsigned clen = extract32(insn, 0, 5);
36110b1347d2SRichard Henderson     unsigned cpos = extract32(insn, 5, 5);
36120b1347d2SRichard Henderson     unsigned nz = extract32(insn, 10, 1);
36130b1347d2SRichard Henderson     unsigned c = extract32(insn, 13, 3);
36140b1347d2SRichard Henderson     unsigned rr = extract32(insn, 16, 5);
36150b1347d2SRichard Henderson     unsigned rt = extract32(insn, 21, 5);
36160b1347d2SRichard Henderson     unsigned rs = nz ? rt : 0;
36170b1347d2SRichard Henderson     unsigned len = 32 - clen;
3618eaa3783bSRichard Henderson     TCGv_reg dest, val;
36190b1347d2SRichard Henderson 
36200b1347d2SRichard Henderson     if (c) {
36210b1347d2SRichard Henderson         nullify_over(ctx);
36220b1347d2SRichard Henderson     }
36230b1347d2SRichard Henderson     if (cpos + len > 32) {
36240b1347d2SRichard Henderson         len = 32 - cpos;
36250b1347d2SRichard Henderson     }
36260b1347d2SRichard Henderson 
36270b1347d2SRichard Henderson     dest = dest_gpr(ctx, rt);
36280b1347d2SRichard Henderson     val = load_gpr(ctx, rr);
36290b1347d2SRichard Henderson     if (rs == 0) {
3630eaa3783bSRichard Henderson         tcg_gen_deposit_z_reg(dest, val, cpos, len);
36310b1347d2SRichard Henderson     } else {
3632eaa3783bSRichard Henderson         tcg_gen_deposit_reg(dest, cpu_gr[rs], val, cpos, len);
36330b1347d2SRichard Henderson     }
36340b1347d2SRichard Henderson     save_gpr(ctx, rt, dest);
36350b1347d2SRichard Henderson 
36360b1347d2SRichard Henderson     /* Install the new nullification.  */
36370b1347d2SRichard Henderson     cond_free(&ctx->null_cond);
36380b1347d2SRichard Henderson     if (c) {
36390b1347d2SRichard Henderson         ctx->null_cond = do_sed_cond(c, dest);
36400b1347d2SRichard Henderson     }
364131234768SRichard Henderson     return nullify_end(ctx);
36420b1347d2SRichard Henderson }
36430b1347d2SRichard Henderson 
364431234768SRichard Henderson static bool trans_depw_sar(DisasContext *ctx, uint32_t insn,
36450b1347d2SRichard Henderson                            const DisasInsn *di)
36460b1347d2SRichard Henderson {
36470b1347d2SRichard Henderson     unsigned clen = extract32(insn, 0, 5);
36480b1347d2SRichard Henderson     unsigned nz = extract32(insn, 10, 1);
36490b1347d2SRichard Henderson     unsigned i = extract32(insn, 12, 1);
36500b1347d2SRichard Henderson     unsigned c = extract32(insn, 13, 3);
36510b1347d2SRichard Henderson     unsigned rt = extract32(insn, 21, 5);
36520b1347d2SRichard Henderson     unsigned rs = nz ? rt : 0;
36530b1347d2SRichard Henderson     unsigned len = 32 - clen;
3654eaa3783bSRichard Henderson     TCGv_reg val, mask, tmp, shift, dest;
36550b1347d2SRichard Henderson     unsigned msb = 1U << (len - 1);
36560b1347d2SRichard Henderson 
36570b1347d2SRichard Henderson     if (c) {
36580b1347d2SRichard Henderson         nullify_over(ctx);
36590b1347d2SRichard Henderson     }
36600b1347d2SRichard Henderson 
36610b1347d2SRichard Henderson     if (i) {
36620b1347d2SRichard Henderson         val = load_const(ctx, low_sextract(insn, 16, 5));
36630b1347d2SRichard Henderson     } else {
36640b1347d2SRichard Henderson         val = load_gpr(ctx, extract32(insn, 16, 5));
36650b1347d2SRichard Henderson     }
36660b1347d2SRichard Henderson     dest = dest_gpr(ctx, rt);
36670b1347d2SRichard Henderson     shift = tcg_temp_new();
36680b1347d2SRichard Henderson     tmp = tcg_temp_new();
36690b1347d2SRichard Henderson 
36700b1347d2SRichard Henderson     /* Convert big-endian bit numbering in SAR to left-shift.  */
3671eaa3783bSRichard Henderson     tcg_gen_xori_reg(shift, cpu_sar, TARGET_REGISTER_BITS - 1);
36720b1347d2SRichard Henderson 
3673eaa3783bSRichard Henderson     mask = tcg_const_reg(msb + (msb - 1));
3674eaa3783bSRichard Henderson     tcg_gen_and_reg(tmp, val, mask);
36750b1347d2SRichard Henderson     if (rs) {
3676eaa3783bSRichard Henderson         tcg_gen_shl_reg(mask, mask, shift);
3677eaa3783bSRichard Henderson         tcg_gen_shl_reg(tmp, tmp, shift);
3678eaa3783bSRichard Henderson         tcg_gen_andc_reg(dest, cpu_gr[rs], mask);
3679eaa3783bSRichard Henderson         tcg_gen_or_reg(dest, dest, tmp);
36800b1347d2SRichard Henderson     } else {
3681eaa3783bSRichard Henderson         tcg_gen_shl_reg(dest, tmp, shift);
36820b1347d2SRichard Henderson     }
36830b1347d2SRichard Henderson     tcg_temp_free(shift);
36840b1347d2SRichard Henderson     tcg_temp_free(mask);
36850b1347d2SRichard Henderson     tcg_temp_free(tmp);
36860b1347d2SRichard Henderson     save_gpr(ctx, rt, dest);
36870b1347d2SRichard Henderson 
36880b1347d2SRichard Henderson     /* Install the new nullification.  */
36890b1347d2SRichard Henderson     cond_free(&ctx->null_cond);
36900b1347d2SRichard Henderson     if (c) {
36910b1347d2SRichard Henderson         ctx->null_cond = do_sed_cond(c, dest);
36920b1347d2SRichard Henderson     }
369331234768SRichard Henderson     return nullify_end(ctx);
36940b1347d2SRichard Henderson }
36950b1347d2SRichard Henderson 
36960b1347d2SRichard Henderson static const DisasInsn table_depw[] = {
36970b1347d2SRichard Henderson     { 0xd4000000u, 0xfc000be0u, trans_depw_sar },
36980b1347d2SRichard Henderson     { 0xd4000800u, 0xfc001800u, trans_depw_imm },
36990b1347d2SRichard Henderson     { 0xd4001800u, 0xfc001800u, trans_depw_imm_c },
37000b1347d2SRichard Henderson };
37010b1347d2SRichard Henderson 
370231234768SRichard Henderson static bool trans_be(DisasContext *ctx, uint32_t insn, bool is_l)
370398cd9ca7SRichard Henderson {
370498cd9ca7SRichard Henderson     unsigned n = extract32(insn, 1, 1);
370598cd9ca7SRichard Henderson     unsigned b = extract32(insn, 21, 5);
3706eaa3783bSRichard Henderson     target_sreg disp = assemble_17(insn);
3707660eefe1SRichard Henderson     TCGv_reg tmp;
370898cd9ca7SRichard Henderson 
3709c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY
371098cd9ca7SRichard Henderson     /* ??? It seems like there should be a good way of using
371198cd9ca7SRichard Henderson        "be disp(sr2, r0)", the canonical gateway entry mechanism
371298cd9ca7SRichard Henderson        to our advantage.  But that appears to be inconvenient to
371398cd9ca7SRichard Henderson        manage along side branch delay slots.  Therefore we handle
371498cd9ca7SRichard Henderson        entry into the gateway page via absolute address.  */
371598cd9ca7SRichard Henderson     /* Since we don't implement spaces, just branch.  Do notice the special
371698cd9ca7SRichard Henderson        case of "be disp(*,r0)" using a direct branch to disp, so that we can
371798cd9ca7SRichard Henderson        goto_tb to the TB containing the syscall.  */
371898cd9ca7SRichard Henderson     if (b == 0) {
371931234768SRichard Henderson         do_dbranch(ctx, disp, is_l ? 31 : 0, n);
372031234768SRichard Henderson         return true;
372198cd9ca7SRichard Henderson     }
3722c301f34eSRichard Henderson #else
3723c301f34eSRichard Henderson     int sp = assemble_sr3(insn);
3724c301f34eSRichard Henderson     nullify_over(ctx);
3725660eefe1SRichard Henderson #endif
3726660eefe1SRichard Henderson 
3727660eefe1SRichard Henderson     tmp = get_temp(ctx);
3728660eefe1SRichard Henderson     tcg_gen_addi_reg(tmp, load_gpr(ctx, b), disp);
3729660eefe1SRichard Henderson     tmp = do_ibranch_priv(ctx, tmp);
3730c301f34eSRichard Henderson 
3731c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY
373231234768SRichard Henderson     do_ibranch(ctx, tmp, is_l ? 31 : 0, n);
3733c301f34eSRichard Henderson #else
3734c301f34eSRichard Henderson     TCGv_i64 new_spc = tcg_temp_new_i64();
3735c301f34eSRichard Henderson 
3736c301f34eSRichard Henderson     load_spr(ctx, new_spc, sp);
3737c301f34eSRichard Henderson     if (is_l) {
3738c301f34eSRichard Henderson         copy_iaoq_entry(cpu_gr[31], ctx->iaoq_n, ctx->iaoq_n_var);
3739c301f34eSRichard Henderson         tcg_gen_mov_i64(cpu_sr[0], cpu_iasq_f);
3740c301f34eSRichard Henderson     }
3741c301f34eSRichard Henderson     if (n && use_nullify_skip(ctx)) {
3742c301f34eSRichard Henderson         tcg_gen_mov_reg(cpu_iaoq_f, tmp);
3743c301f34eSRichard Henderson         tcg_gen_addi_reg(cpu_iaoq_b, cpu_iaoq_f, 4);
3744c301f34eSRichard Henderson         tcg_gen_mov_i64(cpu_iasq_f, new_spc);
3745c301f34eSRichard Henderson         tcg_gen_mov_i64(cpu_iasq_b, cpu_iasq_f);
3746c301f34eSRichard Henderson     } else {
3747c301f34eSRichard Henderson         copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b);
3748c301f34eSRichard Henderson         if (ctx->iaoq_b == -1) {
3749c301f34eSRichard Henderson             tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b);
3750c301f34eSRichard Henderson         }
3751c301f34eSRichard Henderson         tcg_gen_mov_reg(cpu_iaoq_b, tmp);
3752c301f34eSRichard Henderson         tcg_gen_mov_i64(cpu_iasq_b, new_spc);
3753c301f34eSRichard Henderson         nullify_set(ctx, n);
3754c301f34eSRichard Henderson     }
3755c301f34eSRichard Henderson     tcg_temp_free_i64(new_spc);
3756c301f34eSRichard Henderson     tcg_gen_lookup_and_goto_ptr();
375731234768SRichard Henderson     ctx->base.is_jmp = DISAS_NORETURN;
375831234768SRichard Henderson     return nullify_end(ctx);
3759c301f34eSRichard Henderson #endif
376031234768SRichard Henderson     return true;
376198cd9ca7SRichard Henderson }
376298cd9ca7SRichard Henderson 
376331234768SRichard Henderson static bool trans_bl(DisasContext *ctx, uint32_t insn, const DisasInsn *di)
376498cd9ca7SRichard Henderson {
376598cd9ca7SRichard Henderson     unsigned n = extract32(insn, 1, 1);
376698cd9ca7SRichard Henderson     unsigned link = extract32(insn, 21, 5);
3767eaa3783bSRichard Henderson     target_sreg disp = assemble_17(insn);
376898cd9ca7SRichard Henderson 
376931234768SRichard Henderson     do_dbranch(ctx, iaoq_dest(ctx, disp), link, n);
377031234768SRichard Henderson     return true;
377198cd9ca7SRichard Henderson }
377298cd9ca7SRichard Henderson 
377331234768SRichard Henderson static bool trans_b_gate(DisasContext *ctx, uint32_t insn, const DisasInsn *di)
377443e05652SRichard Henderson {
377543e05652SRichard Henderson     unsigned n = extract32(insn, 1, 1);
377643e05652SRichard Henderson     unsigned link = extract32(insn, 21, 5);
377743e05652SRichard Henderson     target_sreg disp = assemble_17(insn);
377843e05652SRichard Henderson     target_ureg dest = iaoq_dest(ctx, disp);
377943e05652SRichard Henderson 
378043e05652SRichard Henderson     /* Make sure the caller hasn't done something weird with the queue.
378143e05652SRichard Henderson      * ??? This is not quite the same as the PSW[B] bit, which would be
378243e05652SRichard Henderson      * expensive to track.  Real hardware will trap for
378343e05652SRichard Henderson      *    b  gateway
378443e05652SRichard Henderson      *    b  gateway+4  (in delay slot of first branch)
378543e05652SRichard Henderson      * However, checking for a non-sequential instruction queue *will*
378643e05652SRichard Henderson      * diagnose the security hole
378743e05652SRichard Henderson      *    b  gateway
378843e05652SRichard Henderson      *    b  evil
378943e05652SRichard Henderson      * in which instructions at evil would run with increased privs.
379043e05652SRichard Henderson      */
379143e05652SRichard Henderson     if (ctx->iaoq_b == -1 || ctx->iaoq_b != ctx->iaoq_f + 4) {
379243e05652SRichard Henderson         return gen_illegal(ctx);
379343e05652SRichard Henderson     }
379443e05652SRichard Henderson 
379543e05652SRichard Henderson #ifndef CONFIG_USER_ONLY
379643e05652SRichard Henderson     if (ctx->tb_flags & PSW_C) {
379743e05652SRichard Henderson         CPUHPPAState *env = ctx->cs->env_ptr;
379843e05652SRichard Henderson         int type = hppa_artype_for_page(env, ctx->base.pc_next);
379943e05652SRichard Henderson         /* If we could not find a TLB entry, then we need to generate an
380043e05652SRichard Henderson            ITLB miss exception so the kernel will provide it.
380143e05652SRichard Henderson            The resulting TLB fill operation will invalidate this TB and
380243e05652SRichard Henderson            we will re-translate, at which point we *will* be able to find
380343e05652SRichard Henderson            the TLB entry and determine if this is in fact a gateway page.  */
380443e05652SRichard Henderson         if (type < 0) {
380531234768SRichard Henderson             gen_excp(ctx, EXCP_ITLB_MISS);
380631234768SRichard Henderson             return true;
380743e05652SRichard Henderson         }
380843e05652SRichard Henderson         /* No change for non-gateway pages or for priv decrease.  */
380943e05652SRichard Henderson         if (type >= 4 && type - 4 < ctx->privilege) {
381043e05652SRichard Henderson             dest = deposit32(dest, 0, 2, type - 4);
381143e05652SRichard Henderson         }
381243e05652SRichard Henderson     } else {
381343e05652SRichard Henderson         dest &= -4;  /* priv = 0 */
381443e05652SRichard Henderson     }
381543e05652SRichard Henderson #endif
381643e05652SRichard Henderson 
381731234768SRichard Henderson     do_dbranch(ctx, dest, link, n);
381831234768SRichard Henderson     return true;
381943e05652SRichard Henderson }
382043e05652SRichard Henderson 
382131234768SRichard Henderson static bool trans_bl_long(DisasContext *ctx, uint32_t insn, const DisasInsn *di)
382298cd9ca7SRichard Henderson {
382398cd9ca7SRichard Henderson     unsigned n = extract32(insn, 1, 1);
3824eaa3783bSRichard Henderson     target_sreg disp = assemble_22(insn);
382598cd9ca7SRichard Henderson 
382631234768SRichard Henderson     do_dbranch(ctx, iaoq_dest(ctx, disp), 2, n);
382731234768SRichard Henderson     return true;
382898cd9ca7SRichard Henderson }
382998cd9ca7SRichard Henderson 
383031234768SRichard Henderson static bool trans_blr(DisasContext *ctx, uint32_t insn, const DisasInsn *di)
383198cd9ca7SRichard Henderson {
383298cd9ca7SRichard Henderson     unsigned n = extract32(insn, 1, 1);
383398cd9ca7SRichard Henderson     unsigned rx = extract32(insn, 16, 5);
383498cd9ca7SRichard Henderson     unsigned link = extract32(insn, 21, 5);
3835eaa3783bSRichard Henderson     TCGv_reg tmp = get_temp(ctx);
383698cd9ca7SRichard Henderson 
3837eaa3783bSRichard Henderson     tcg_gen_shli_reg(tmp, load_gpr(ctx, rx), 3);
3838eaa3783bSRichard Henderson     tcg_gen_addi_reg(tmp, tmp, ctx->iaoq_f + 8);
3839660eefe1SRichard Henderson     /* The computation here never changes privilege level.  */
384031234768SRichard Henderson     do_ibranch(ctx, tmp, link, n);
384131234768SRichard Henderson     return true;
384298cd9ca7SRichard Henderson }
384398cd9ca7SRichard Henderson 
384431234768SRichard Henderson static bool trans_bv(DisasContext *ctx, uint32_t insn, const DisasInsn *di)
384598cd9ca7SRichard Henderson {
384698cd9ca7SRichard Henderson     unsigned n = extract32(insn, 1, 1);
384798cd9ca7SRichard Henderson     unsigned rx = extract32(insn, 16, 5);
384898cd9ca7SRichard Henderson     unsigned rb = extract32(insn, 21, 5);
3849eaa3783bSRichard Henderson     TCGv_reg dest;
385098cd9ca7SRichard Henderson 
385198cd9ca7SRichard Henderson     if (rx == 0) {
385298cd9ca7SRichard Henderson         dest = load_gpr(ctx, rb);
385398cd9ca7SRichard Henderson     } else {
385498cd9ca7SRichard Henderson         dest = get_temp(ctx);
3855eaa3783bSRichard Henderson         tcg_gen_shli_reg(dest, load_gpr(ctx, rx), 3);
3856eaa3783bSRichard Henderson         tcg_gen_add_reg(dest, dest, load_gpr(ctx, rb));
385798cd9ca7SRichard Henderson     }
3858660eefe1SRichard Henderson     dest = do_ibranch_priv(ctx, dest);
385931234768SRichard Henderson     do_ibranch(ctx, dest, 0, n);
386031234768SRichard Henderson     return true;
386198cd9ca7SRichard Henderson }
386298cd9ca7SRichard Henderson 
386331234768SRichard Henderson static bool trans_bve(DisasContext *ctx, uint32_t insn, const DisasInsn *di)
386498cd9ca7SRichard Henderson {
386598cd9ca7SRichard Henderson     unsigned n = extract32(insn, 1, 1);
386698cd9ca7SRichard Henderson     unsigned rb = extract32(insn, 21, 5);
386798cd9ca7SRichard Henderson     unsigned link = extract32(insn, 13, 1) ? 2 : 0;
3868660eefe1SRichard Henderson     TCGv_reg dest;
386998cd9ca7SRichard Henderson 
3870c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY
3871660eefe1SRichard Henderson     dest = do_ibranch_priv(ctx, load_gpr(ctx, rb));
387231234768SRichard Henderson     do_ibranch(ctx, dest, link, n);
3873c301f34eSRichard Henderson #else
3874c301f34eSRichard Henderson     nullify_over(ctx);
3875c301f34eSRichard Henderson     dest = do_ibranch_priv(ctx, load_gpr(ctx, rb));
3876c301f34eSRichard Henderson 
3877c301f34eSRichard Henderson     copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b);
3878c301f34eSRichard Henderson     if (ctx->iaoq_b == -1) {
3879c301f34eSRichard Henderson         tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b);
3880c301f34eSRichard Henderson     }
3881c301f34eSRichard Henderson     copy_iaoq_entry(cpu_iaoq_b, -1, dest);
3882c301f34eSRichard Henderson     tcg_gen_mov_i64(cpu_iasq_b, space_select(ctx, 0, dest));
3883c301f34eSRichard Henderson     if (link) {
3884c301f34eSRichard Henderson         copy_iaoq_entry(cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var);
3885c301f34eSRichard Henderson     }
3886c301f34eSRichard Henderson     nullify_set(ctx, n);
3887c301f34eSRichard Henderson     tcg_gen_lookup_and_goto_ptr();
388831234768SRichard Henderson     ctx->base.is_jmp = DISAS_NORETURN;
388931234768SRichard Henderson     return nullify_end(ctx);
3890c301f34eSRichard Henderson #endif
389131234768SRichard Henderson     return true;
389298cd9ca7SRichard Henderson }
389398cd9ca7SRichard Henderson 
389498cd9ca7SRichard Henderson static const DisasInsn table_branch[] = {
389598cd9ca7SRichard Henderson     { 0xe8000000u, 0xfc006000u, trans_bl }, /* B,L and B,L,PUSH */
389698cd9ca7SRichard Henderson     { 0xe800a000u, 0xfc00e000u, trans_bl_long },
389798cd9ca7SRichard Henderson     { 0xe8004000u, 0xfc00fffdu, trans_blr },
389898cd9ca7SRichard Henderson     { 0xe800c000u, 0xfc00fffdu, trans_bv },
389998cd9ca7SRichard Henderson     { 0xe800d000u, 0xfc00dffcu, trans_bve },
390043e05652SRichard Henderson     { 0xe8002000u, 0xfc00e000u, trans_b_gate },
390198cd9ca7SRichard Henderson };
390298cd9ca7SRichard Henderson 
390331234768SRichard Henderson static bool trans_fop_wew_0c(DisasContext *ctx, uint32_t insn,
3904ebe9383cSRichard Henderson                              const DisasInsn *di)
3905ebe9383cSRichard Henderson {
3906ebe9383cSRichard Henderson     unsigned rt = extract32(insn, 0, 5);
3907ebe9383cSRichard Henderson     unsigned ra = extract32(insn, 21, 5);
390831234768SRichard Henderson     do_fop_wew(ctx, rt, ra, di->f.wew);
390931234768SRichard Henderson     return true;
3910ebe9383cSRichard Henderson }
3911ebe9383cSRichard Henderson 
391231234768SRichard Henderson static bool trans_fop_wew_0e(DisasContext *ctx, uint32_t insn,
3913ebe9383cSRichard Henderson                              const DisasInsn *di)
3914ebe9383cSRichard Henderson {
3915ebe9383cSRichard Henderson     unsigned rt = assemble_rt64(insn);
3916ebe9383cSRichard Henderson     unsigned ra = assemble_ra64(insn);
391731234768SRichard Henderson     do_fop_wew(ctx, rt, ra, di->f.wew);
391831234768SRichard Henderson     return true;
3919ebe9383cSRichard Henderson }
3920ebe9383cSRichard Henderson 
392131234768SRichard Henderson static bool trans_fop_ded(DisasContext *ctx, uint32_t insn,
3922ebe9383cSRichard Henderson                           const DisasInsn *di)
3923ebe9383cSRichard Henderson {
3924ebe9383cSRichard Henderson     unsigned rt = extract32(insn, 0, 5);
3925ebe9383cSRichard Henderson     unsigned ra = extract32(insn, 21, 5);
392631234768SRichard Henderson     do_fop_ded(ctx, rt, ra, di->f.ded);
392731234768SRichard Henderson     return true;
3928ebe9383cSRichard Henderson }
3929ebe9383cSRichard Henderson 
393031234768SRichard Henderson static bool trans_fop_wed_0c(DisasContext *ctx, uint32_t insn,
3931ebe9383cSRichard Henderson                              const DisasInsn *di)
3932ebe9383cSRichard Henderson {
3933ebe9383cSRichard Henderson     unsigned rt = extract32(insn, 0, 5);
3934ebe9383cSRichard Henderson     unsigned ra = extract32(insn, 21, 5);
393531234768SRichard Henderson     do_fop_wed(ctx, rt, ra, di->f.wed);
393631234768SRichard Henderson     return true;
3937ebe9383cSRichard Henderson }
3938ebe9383cSRichard Henderson 
393931234768SRichard Henderson static bool trans_fop_wed_0e(DisasContext *ctx, uint32_t insn,
3940ebe9383cSRichard Henderson                              const DisasInsn *di)
3941ebe9383cSRichard Henderson {
3942ebe9383cSRichard Henderson     unsigned rt = assemble_rt64(insn);
3943ebe9383cSRichard Henderson     unsigned ra = extract32(insn, 21, 5);
394431234768SRichard Henderson     do_fop_wed(ctx, rt, ra, di->f.wed);
394531234768SRichard Henderson     return true;
3946ebe9383cSRichard Henderson }
3947ebe9383cSRichard Henderson 
394831234768SRichard Henderson static bool trans_fop_dew_0c(DisasContext *ctx, uint32_t insn,
3949ebe9383cSRichard Henderson                              const DisasInsn *di)
3950ebe9383cSRichard Henderson {
3951ebe9383cSRichard Henderson     unsigned rt = extract32(insn, 0, 5);
3952ebe9383cSRichard Henderson     unsigned ra = extract32(insn, 21, 5);
395331234768SRichard Henderson     do_fop_dew(ctx, rt, ra, di->f.dew);
395431234768SRichard Henderson     return true;
3955ebe9383cSRichard Henderson }
3956ebe9383cSRichard Henderson 
395731234768SRichard Henderson static bool trans_fop_dew_0e(DisasContext *ctx, uint32_t insn,
3958ebe9383cSRichard Henderson                              const DisasInsn *di)
3959ebe9383cSRichard Henderson {
3960ebe9383cSRichard Henderson     unsigned rt = extract32(insn, 0, 5);
3961ebe9383cSRichard Henderson     unsigned ra = assemble_ra64(insn);
396231234768SRichard Henderson     do_fop_dew(ctx, rt, ra, di->f.dew);
396331234768SRichard Henderson     return true;
3964ebe9383cSRichard Henderson }
3965ebe9383cSRichard Henderson 
396631234768SRichard Henderson static bool trans_fop_weww_0c(DisasContext *ctx, uint32_t insn,
3967ebe9383cSRichard Henderson                               const DisasInsn *di)
3968ebe9383cSRichard Henderson {
3969ebe9383cSRichard Henderson     unsigned rt = extract32(insn, 0, 5);
3970ebe9383cSRichard Henderson     unsigned rb = extract32(insn, 16, 5);
3971ebe9383cSRichard Henderson     unsigned ra = extract32(insn, 21, 5);
397231234768SRichard Henderson     do_fop_weww(ctx, rt, ra, rb, di->f.weww);
397331234768SRichard Henderson     return true;
3974ebe9383cSRichard Henderson }
3975ebe9383cSRichard Henderson 
397631234768SRichard Henderson static bool trans_fop_weww_0e(DisasContext *ctx, uint32_t insn,
3977ebe9383cSRichard Henderson                               const DisasInsn *di)
3978ebe9383cSRichard Henderson {
3979ebe9383cSRichard Henderson     unsigned rt = assemble_rt64(insn);
3980ebe9383cSRichard Henderson     unsigned rb = assemble_rb64(insn);
3981ebe9383cSRichard Henderson     unsigned ra = assemble_ra64(insn);
398231234768SRichard Henderson     do_fop_weww(ctx, rt, ra, rb, di->f.weww);
398331234768SRichard Henderson     return true;
3984ebe9383cSRichard Henderson }
3985ebe9383cSRichard Henderson 
398631234768SRichard Henderson static bool trans_fop_dedd(DisasContext *ctx, uint32_t insn,
3987ebe9383cSRichard Henderson                            const DisasInsn *di)
3988ebe9383cSRichard Henderson {
3989ebe9383cSRichard Henderson     unsigned rt = extract32(insn, 0, 5);
3990ebe9383cSRichard Henderson     unsigned rb = extract32(insn, 16, 5);
3991ebe9383cSRichard Henderson     unsigned ra = extract32(insn, 21, 5);
399231234768SRichard Henderson     do_fop_dedd(ctx, rt, ra, rb, di->f.dedd);
399331234768SRichard Henderson     return true;
3994ebe9383cSRichard Henderson }
3995ebe9383cSRichard Henderson 
3996ebe9383cSRichard Henderson static void gen_fcpy_s(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src)
3997ebe9383cSRichard Henderson {
3998ebe9383cSRichard Henderson     tcg_gen_mov_i32(dst, src);
3999ebe9383cSRichard Henderson }
4000ebe9383cSRichard Henderson 
4001ebe9383cSRichard Henderson static void gen_fcpy_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src)
4002ebe9383cSRichard Henderson {
4003ebe9383cSRichard Henderson     tcg_gen_mov_i64(dst, src);
4004ebe9383cSRichard Henderson }
4005ebe9383cSRichard Henderson 
4006ebe9383cSRichard Henderson static void gen_fabs_s(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src)
4007ebe9383cSRichard Henderson {
4008ebe9383cSRichard Henderson     tcg_gen_andi_i32(dst, src, INT32_MAX);
4009ebe9383cSRichard Henderson }
4010ebe9383cSRichard Henderson 
4011ebe9383cSRichard Henderson static void gen_fabs_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src)
4012ebe9383cSRichard Henderson {
4013ebe9383cSRichard Henderson     tcg_gen_andi_i64(dst, src, INT64_MAX);
4014ebe9383cSRichard Henderson }
4015ebe9383cSRichard Henderson 
4016ebe9383cSRichard Henderson static void gen_fneg_s(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src)
4017ebe9383cSRichard Henderson {
4018ebe9383cSRichard Henderson     tcg_gen_xori_i32(dst, src, INT32_MIN);
4019ebe9383cSRichard Henderson }
4020ebe9383cSRichard Henderson 
4021ebe9383cSRichard Henderson static void gen_fneg_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src)
4022ebe9383cSRichard Henderson {
4023ebe9383cSRichard Henderson     tcg_gen_xori_i64(dst, src, INT64_MIN);
4024ebe9383cSRichard Henderson }
4025ebe9383cSRichard Henderson 
4026ebe9383cSRichard Henderson static void gen_fnegabs_s(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src)
4027ebe9383cSRichard Henderson {
4028ebe9383cSRichard Henderson     tcg_gen_ori_i32(dst, src, INT32_MIN);
4029ebe9383cSRichard Henderson }
4030ebe9383cSRichard Henderson 
4031ebe9383cSRichard Henderson static void gen_fnegabs_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src)
4032ebe9383cSRichard Henderson {
4033ebe9383cSRichard Henderson     tcg_gen_ori_i64(dst, src, INT64_MIN);
4034ebe9383cSRichard Henderson }
4035ebe9383cSRichard Henderson 
403631234768SRichard Henderson static void do_fcmp_s(DisasContext *ctx, unsigned ra, unsigned rb,
4037ebe9383cSRichard Henderson                       unsigned y, unsigned c)
4038ebe9383cSRichard Henderson {
4039ebe9383cSRichard Henderson     TCGv_i32 ta, tb, tc, ty;
4040ebe9383cSRichard Henderson 
4041ebe9383cSRichard Henderson     nullify_over(ctx);
4042ebe9383cSRichard Henderson 
4043ebe9383cSRichard Henderson     ta = load_frw0_i32(ra);
4044ebe9383cSRichard Henderson     tb = load_frw0_i32(rb);
4045ebe9383cSRichard Henderson     ty = tcg_const_i32(y);
4046ebe9383cSRichard Henderson     tc = tcg_const_i32(c);
4047ebe9383cSRichard Henderson 
4048ebe9383cSRichard Henderson     gen_helper_fcmp_s(cpu_env, ta, tb, ty, tc);
4049ebe9383cSRichard Henderson 
4050ebe9383cSRichard Henderson     tcg_temp_free_i32(ta);
4051ebe9383cSRichard Henderson     tcg_temp_free_i32(tb);
4052ebe9383cSRichard Henderson     tcg_temp_free_i32(ty);
4053ebe9383cSRichard Henderson     tcg_temp_free_i32(tc);
4054ebe9383cSRichard Henderson 
405531234768SRichard Henderson     nullify_end(ctx);
4056ebe9383cSRichard Henderson }
4057ebe9383cSRichard Henderson 
405831234768SRichard Henderson static bool trans_fcmp_s_0c(DisasContext *ctx, uint32_t insn,
4059ebe9383cSRichard Henderson                             const DisasInsn *di)
4060ebe9383cSRichard Henderson {
4061ebe9383cSRichard Henderson     unsigned c = extract32(insn, 0, 5);
4062ebe9383cSRichard Henderson     unsigned y = extract32(insn, 13, 3);
4063ebe9383cSRichard Henderson     unsigned rb = extract32(insn, 16, 5);
4064ebe9383cSRichard Henderson     unsigned ra = extract32(insn, 21, 5);
406531234768SRichard Henderson     do_fcmp_s(ctx, ra, rb, y, c);
406631234768SRichard Henderson     return true;
4067ebe9383cSRichard Henderson }
4068ebe9383cSRichard Henderson 
406931234768SRichard Henderson static bool trans_fcmp_s_0e(DisasContext *ctx, uint32_t insn,
4070ebe9383cSRichard Henderson                             const DisasInsn *di)
4071ebe9383cSRichard Henderson {
4072ebe9383cSRichard Henderson     unsigned c = extract32(insn, 0, 5);
4073ebe9383cSRichard Henderson     unsigned y = extract32(insn, 13, 3);
4074ebe9383cSRichard Henderson     unsigned rb = assemble_rb64(insn);
4075ebe9383cSRichard Henderson     unsigned ra = assemble_ra64(insn);
407631234768SRichard Henderson     do_fcmp_s(ctx, ra, rb, y, c);
407731234768SRichard Henderson     return true;
4078ebe9383cSRichard Henderson }
4079ebe9383cSRichard Henderson 
408031234768SRichard Henderson static bool trans_fcmp_d(DisasContext *ctx, uint32_t insn, const DisasInsn *di)
4081ebe9383cSRichard Henderson {
4082ebe9383cSRichard Henderson     unsigned c = extract32(insn, 0, 5);
4083ebe9383cSRichard Henderson     unsigned y = extract32(insn, 13, 3);
4084ebe9383cSRichard Henderson     unsigned rb = extract32(insn, 16, 5);
4085ebe9383cSRichard Henderson     unsigned ra = extract32(insn, 21, 5);
4086ebe9383cSRichard Henderson     TCGv_i64 ta, tb;
4087ebe9383cSRichard Henderson     TCGv_i32 tc, ty;
4088ebe9383cSRichard Henderson 
4089ebe9383cSRichard Henderson     nullify_over(ctx);
4090ebe9383cSRichard Henderson 
4091ebe9383cSRichard Henderson     ta = load_frd0(ra);
4092ebe9383cSRichard Henderson     tb = load_frd0(rb);
4093ebe9383cSRichard Henderson     ty = tcg_const_i32(y);
4094ebe9383cSRichard Henderson     tc = tcg_const_i32(c);
4095ebe9383cSRichard Henderson 
4096ebe9383cSRichard Henderson     gen_helper_fcmp_d(cpu_env, ta, tb, ty, tc);
4097ebe9383cSRichard Henderson 
4098ebe9383cSRichard Henderson     tcg_temp_free_i64(ta);
4099ebe9383cSRichard Henderson     tcg_temp_free_i64(tb);
4100ebe9383cSRichard Henderson     tcg_temp_free_i32(ty);
4101ebe9383cSRichard Henderson     tcg_temp_free_i32(tc);
4102ebe9383cSRichard Henderson 
410331234768SRichard Henderson     return nullify_end(ctx);
4104ebe9383cSRichard Henderson }
4105ebe9383cSRichard Henderson 
410631234768SRichard Henderson static bool trans_ftest_t(DisasContext *ctx, uint32_t insn,
4107ebe9383cSRichard Henderson                           const DisasInsn *di)
4108ebe9383cSRichard Henderson {
4109ebe9383cSRichard Henderson     unsigned y = extract32(insn, 13, 3);
4110ebe9383cSRichard Henderson     unsigned cbit = (y ^ 1) - 1;
4111eaa3783bSRichard Henderson     TCGv_reg t;
4112ebe9383cSRichard Henderson 
4113ebe9383cSRichard Henderson     nullify_over(ctx);
4114ebe9383cSRichard Henderson 
4115ebe9383cSRichard Henderson     t = tcg_temp_new();
4116eaa3783bSRichard Henderson     tcg_gen_ld32u_reg(t, cpu_env, offsetof(CPUHPPAState, fr0_shadow));
4117eaa3783bSRichard Henderson     tcg_gen_extract_reg(t, t, 21 - cbit, 1);
4118ebe9383cSRichard Henderson     ctx->null_cond = cond_make_0(TCG_COND_NE, t);
4119ebe9383cSRichard Henderson     tcg_temp_free(t);
4120ebe9383cSRichard Henderson 
412131234768SRichard Henderson     return nullify_end(ctx);
4122ebe9383cSRichard Henderson }
4123ebe9383cSRichard Henderson 
412431234768SRichard Henderson static bool trans_ftest_q(DisasContext *ctx, uint32_t insn,
4125ebe9383cSRichard Henderson                           const DisasInsn *di)
4126ebe9383cSRichard Henderson {
4127ebe9383cSRichard Henderson     unsigned c = extract32(insn, 0, 5);
4128ebe9383cSRichard Henderson     int mask;
4129ebe9383cSRichard Henderson     bool inv = false;
4130eaa3783bSRichard Henderson     TCGv_reg t;
4131ebe9383cSRichard Henderson 
4132ebe9383cSRichard Henderson     nullify_over(ctx);
4133ebe9383cSRichard Henderson 
4134ebe9383cSRichard Henderson     t = tcg_temp_new();
4135eaa3783bSRichard Henderson     tcg_gen_ld32u_reg(t, cpu_env, offsetof(CPUHPPAState, fr0_shadow));
4136ebe9383cSRichard Henderson 
4137ebe9383cSRichard Henderson     switch (c) {
4138ebe9383cSRichard Henderson     case 0: /* simple */
4139eaa3783bSRichard Henderson         tcg_gen_andi_reg(t, t, 0x4000000);
4140ebe9383cSRichard Henderson         ctx->null_cond = cond_make_0(TCG_COND_NE, t);
4141ebe9383cSRichard Henderson         goto done;
4142ebe9383cSRichard Henderson     case 2: /* rej */
4143ebe9383cSRichard Henderson         inv = true;
4144ebe9383cSRichard Henderson         /* fallthru */
4145ebe9383cSRichard Henderson     case 1: /* acc */
4146ebe9383cSRichard Henderson         mask = 0x43ff800;
4147ebe9383cSRichard Henderson         break;
4148ebe9383cSRichard Henderson     case 6: /* rej8 */
4149ebe9383cSRichard Henderson         inv = true;
4150ebe9383cSRichard Henderson         /* fallthru */
4151ebe9383cSRichard Henderson     case 5: /* acc8 */
4152ebe9383cSRichard Henderson         mask = 0x43f8000;
4153ebe9383cSRichard Henderson         break;
4154ebe9383cSRichard Henderson     case 9: /* acc6 */
4155ebe9383cSRichard Henderson         mask = 0x43e0000;
4156ebe9383cSRichard Henderson         break;
4157ebe9383cSRichard Henderson     case 13: /* acc4 */
4158ebe9383cSRichard Henderson         mask = 0x4380000;
4159ebe9383cSRichard Henderson         break;
4160ebe9383cSRichard Henderson     case 17: /* acc2 */
4161ebe9383cSRichard Henderson         mask = 0x4200000;
4162ebe9383cSRichard Henderson         break;
4163ebe9383cSRichard Henderson     default:
4164ebe9383cSRichard Henderson         return gen_illegal(ctx);
4165ebe9383cSRichard Henderson     }
4166ebe9383cSRichard Henderson     if (inv) {
4167eaa3783bSRichard Henderson         TCGv_reg c = load_const(ctx, mask);
4168eaa3783bSRichard Henderson         tcg_gen_or_reg(t, t, c);
4169ebe9383cSRichard Henderson         ctx->null_cond = cond_make(TCG_COND_EQ, t, c);
4170ebe9383cSRichard Henderson     } else {
4171eaa3783bSRichard Henderson         tcg_gen_andi_reg(t, t, mask);
4172ebe9383cSRichard Henderson         ctx->null_cond = cond_make_0(TCG_COND_EQ, t);
4173ebe9383cSRichard Henderson     }
4174ebe9383cSRichard Henderson  done:
417531234768SRichard Henderson     return nullify_end(ctx);
4176ebe9383cSRichard Henderson }
4177ebe9383cSRichard Henderson 
417831234768SRichard Henderson static bool trans_xmpyu(DisasContext *ctx, uint32_t insn, const DisasInsn *di)
4179ebe9383cSRichard Henderson {
4180ebe9383cSRichard Henderson     unsigned rt = extract32(insn, 0, 5);
4181ebe9383cSRichard Henderson     unsigned rb = assemble_rb64(insn);
4182ebe9383cSRichard Henderson     unsigned ra = assemble_ra64(insn);
4183ebe9383cSRichard Henderson     TCGv_i64 a, b;
4184ebe9383cSRichard Henderson 
4185ebe9383cSRichard Henderson     nullify_over(ctx);
4186ebe9383cSRichard Henderson 
4187ebe9383cSRichard Henderson     a = load_frw0_i64(ra);
4188ebe9383cSRichard Henderson     b = load_frw0_i64(rb);
4189ebe9383cSRichard Henderson     tcg_gen_mul_i64(a, a, b);
4190ebe9383cSRichard Henderson     save_frd(rt, a);
4191ebe9383cSRichard Henderson     tcg_temp_free_i64(a);
4192ebe9383cSRichard Henderson     tcg_temp_free_i64(b);
4193ebe9383cSRichard Henderson 
419431234768SRichard Henderson     return nullify_end(ctx);
4195ebe9383cSRichard Henderson }
4196ebe9383cSRichard Henderson 
4197eff235ebSPaolo Bonzini #define FOP_DED  trans_fop_ded, .f.ded
4198eff235ebSPaolo Bonzini #define FOP_DEDD trans_fop_dedd, .f.dedd
4199ebe9383cSRichard Henderson 
4200eff235ebSPaolo Bonzini #define FOP_WEW  trans_fop_wew_0c, .f.wew
4201eff235ebSPaolo Bonzini #define FOP_DEW  trans_fop_dew_0c, .f.dew
4202eff235ebSPaolo Bonzini #define FOP_WED  trans_fop_wed_0c, .f.wed
4203eff235ebSPaolo Bonzini #define FOP_WEWW trans_fop_weww_0c, .f.weww
4204ebe9383cSRichard Henderson 
4205ebe9383cSRichard Henderson static const DisasInsn table_float_0c[] = {
4206ebe9383cSRichard Henderson     /* floating point class zero */
4207ebe9383cSRichard Henderson     { 0x30004000, 0xfc1fffe0, FOP_WEW = gen_fcpy_s },
4208ebe9383cSRichard Henderson     { 0x30006000, 0xfc1fffe0, FOP_WEW = gen_fabs_s },
4209ebe9383cSRichard Henderson     { 0x30008000, 0xfc1fffe0, FOP_WEW = gen_helper_fsqrt_s },
4210ebe9383cSRichard Henderson     { 0x3000a000, 0xfc1fffe0, FOP_WEW = gen_helper_frnd_s },
4211ebe9383cSRichard Henderson     { 0x3000c000, 0xfc1fffe0, FOP_WEW = gen_fneg_s },
4212ebe9383cSRichard Henderson     { 0x3000e000, 0xfc1fffe0, FOP_WEW = gen_fnegabs_s },
4213ebe9383cSRichard Henderson 
4214ebe9383cSRichard Henderson     { 0x30004800, 0xfc1fffe0, FOP_DED = gen_fcpy_d },
4215ebe9383cSRichard Henderson     { 0x30006800, 0xfc1fffe0, FOP_DED = gen_fabs_d },
4216ebe9383cSRichard Henderson     { 0x30008800, 0xfc1fffe0, FOP_DED = gen_helper_fsqrt_d },
4217ebe9383cSRichard Henderson     { 0x3000a800, 0xfc1fffe0, FOP_DED = gen_helper_frnd_d },
4218ebe9383cSRichard Henderson     { 0x3000c800, 0xfc1fffe0, FOP_DED = gen_fneg_d },
4219ebe9383cSRichard Henderson     { 0x3000e800, 0xfc1fffe0, FOP_DED = gen_fnegabs_d },
4220ebe9383cSRichard Henderson 
4221ebe9383cSRichard Henderson     /* floating point class three */
4222ebe9383cSRichard Henderson     { 0x30000600, 0xfc00ffe0, FOP_WEWW = gen_helper_fadd_s },
4223ebe9383cSRichard Henderson     { 0x30002600, 0xfc00ffe0, FOP_WEWW = gen_helper_fsub_s },
4224ebe9383cSRichard Henderson     { 0x30004600, 0xfc00ffe0, FOP_WEWW = gen_helper_fmpy_s },
4225ebe9383cSRichard Henderson     { 0x30006600, 0xfc00ffe0, FOP_WEWW = gen_helper_fdiv_s },
4226ebe9383cSRichard Henderson 
4227ebe9383cSRichard Henderson     { 0x30000e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fadd_d },
4228ebe9383cSRichard Henderson     { 0x30002e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fsub_d },
4229ebe9383cSRichard Henderson     { 0x30004e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fmpy_d },
4230ebe9383cSRichard Henderson     { 0x30006e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fdiv_d },
4231ebe9383cSRichard Henderson 
4232ebe9383cSRichard Henderson     /* floating point class one */
4233ebe9383cSRichard Henderson     /* float/float */
4234ebe9383cSRichard Henderson     { 0x30000a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_d_s },
4235ebe9383cSRichard Henderson     { 0x30002200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_s_d },
4236ebe9383cSRichard Henderson     /* int/float */
4237ebe9383cSRichard Henderson     { 0x30008200, 0xfc1fffe0, FOP_WEW = gen_helper_fcnv_w_s },
4238ebe9383cSRichard Henderson     { 0x30008a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_dw_s },
4239ebe9383cSRichard Henderson     { 0x3000a200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_w_d },
4240ebe9383cSRichard Henderson     { 0x3000aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_dw_d },
4241ebe9383cSRichard Henderson     /* float/int */
4242ebe9383cSRichard Henderson     { 0x30010200, 0xfc1fffe0, FOP_WEW = gen_helper_fcnv_s_w },
4243ebe9383cSRichard Henderson     { 0x30010a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_d_w },
4244ebe9383cSRichard Henderson     { 0x30012200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_s_dw },
4245ebe9383cSRichard Henderson     { 0x30012a00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_d_dw },
4246ebe9383cSRichard Henderson     /* float/int truncate */
4247ebe9383cSRichard Henderson     { 0x30018200, 0xfc1fffe0, FOP_WEW = gen_helper_fcnv_t_s_w },
4248ebe9383cSRichard Henderson     { 0x30018a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_t_d_w },
4249ebe9383cSRichard Henderson     { 0x3001a200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_t_s_dw },
4250ebe9383cSRichard Henderson     { 0x3001aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_t_d_dw },
4251ebe9383cSRichard Henderson     /* uint/float */
4252ebe9383cSRichard Henderson     { 0x30028200, 0xfc1fffe0, FOP_WEW = gen_helper_fcnv_uw_s },
4253ebe9383cSRichard Henderson     { 0x30028a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_udw_s },
4254ebe9383cSRichard Henderson     { 0x3002a200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_uw_d },
4255ebe9383cSRichard Henderson     { 0x3002aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_udw_d },
4256ebe9383cSRichard Henderson     /* float/uint */
4257ebe9383cSRichard Henderson     { 0x30030200, 0xfc1fffe0, FOP_WEW = gen_helper_fcnv_s_uw },
4258ebe9383cSRichard Henderson     { 0x30030a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_d_uw },
4259ebe9383cSRichard Henderson     { 0x30032200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_s_udw },
4260ebe9383cSRichard Henderson     { 0x30032a00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_d_udw },
4261ebe9383cSRichard Henderson     /* float/uint truncate */
4262ebe9383cSRichard Henderson     { 0x30038200, 0xfc1fffe0, FOP_WEW = gen_helper_fcnv_t_s_uw },
4263ebe9383cSRichard Henderson     { 0x30038a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_t_d_uw },
4264ebe9383cSRichard Henderson     { 0x3003a200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_t_s_udw },
4265ebe9383cSRichard Henderson     { 0x3003aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_t_d_udw },
4266ebe9383cSRichard Henderson 
4267ebe9383cSRichard Henderson     /* floating point class two */
4268ebe9383cSRichard Henderson     { 0x30000400, 0xfc001fe0, trans_fcmp_s_0c },
4269ebe9383cSRichard Henderson     { 0x30000c00, 0xfc001fe0, trans_fcmp_d },
4270ebe9383cSRichard Henderson     { 0x30002420, 0xffffffe0, trans_ftest_q },
4271ebe9383cSRichard Henderson     { 0x30000420, 0xffff1fff, trans_ftest_t },
4272ebe9383cSRichard Henderson 
4273ebe9383cSRichard Henderson     /* FID.  Note that ra == rt == 0, which via fcpy puts 0 into fr0.
4274ebe9383cSRichard Henderson        This is machine/revision == 0, which is reserved for simulator.  */
4275ebe9383cSRichard Henderson     { 0x30000000, 0xffffffff, FOP_WEW = gen_fcpy_s },
4276ebe9383cSRichard Henderson };
4277ebe9383cSRichard Henderson 
4278ebe9383cSRichard Henderson #undef FOP_WEW
4279ebe9383cSRichard Henderson #undef FOP_DEW
4280ebe9383cSRichard Henderson #undef FOP_WED
4281ebe9383cSRichard Henderson #undef FOP_WEWW
4282eff235ebSPaolo Bonzini #define FOP_WEW  trans_fop_wew_0e, .f.wew
4283eff235ebSPaolo Bonzini #define FOP_DEW  trans_fop_dew_0e, .f.dew
4284eff235ebSPaolo Bonzini #define FOP_WED  trans_fop_wed_0e, .f.wed
4285eff235ebSPaolo Bonzini #define FOP_WEWW trans_fop_weww_0e, .f.weww
4286ebe9383cSRichard Henderson 
4287ebe9383cSRichard Henderson static const DisasInsn table_float_0e[] = {
4288ebe9383cSRichard Henderson     /* floating point class zero */
4289ebe9383cSRichard Henderson     { 0x38004000, 0xfc1fff20, FOP_WEW = gen_fcpy_s },
4290ebe9383cSRichard Henderson     { 0x38006000, 0xfc1fff20, FOP_WEW = gen_fabs_s },
4291ebe9383cSRichard Henderson     { 0x38008000, 0xfc1fff20, FOP_WEW = gen_helper_fsqrt_s },
4292ebe9383cSRichard Henderson     { 0x3800a000, 0xfc1fff20, FOP_WEW = gen_helper_frnd_s },
4293ebe9383cSRichard Henderson     { 0x3800c000, 0xfc1fff20, FOP_WEW = gen_fneg_s },
4294ebe9383cSRichard Henderson     { 0x3800e000, 0xfc1fff20, FOP_WEW = gen_fnegabs_s },
4295ebe9383cSRichard Henderson 
4296ebe9383cSRichard Henderson     { 0x38004800, 0xfc1fffe0, FOP_DED = gen_fcpy_d },
4297ebe9383cSRichard Henderson     { 0x38006800, 0xfc1fffe0, FOP_DED = gen_fabs_d },
4298ebe9383cSRichard Henderson     { 0x38008800, 0xfc1fffe0, FOP_DED = gen_helper_fsqrt_d },
4299ebe9383cSRichard Henderson     { 0x3800a800, 0xfc1fffe0, FOP_DED = gen_helper_frnd_d },
4300ebe9383cSRichard Henderson     { 0x3800c800, 0xfc1fffe0, FOP_DED = gen_fneg_d },
4301ebe9383cSRichard Henderson     { 0x3800e800, 0xfc1fffe0, FOP_DED = gen_fnegabs_d },
4302ebe9383cSRichard Henderson 
4303ebe9383cSRichard Henderson     /* floating point class three */
4304ebe9383cSRichard Henderson     { 0x38000600, 0xfc00ef20, FOP_WEWW = gen_helper_fadd_s },
4305ebe9383cSRichard Henderson     { 0x38002600, 0xfc00ef20, FOP_WEWW = gen_helper_fsub_s },
4306ebe9383cSRichard Henderson     { 0x38004600, 0xfc00ef20, FOP_WEWW = gen_helper_fmpy_s },
4307ebe9383cSRichard Henderson     { 0x38006600, 0xfc00ef20, FOP_WEWW = gen_helper_fdiv_s },
4308ebe9383cSRichard Henderson 
4309ebe9383cSRichard Henderson     { 0x38000e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fadd_d },
4310ebe9383cSRichard Henderson     { 0x38002e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fsub_d },
4311ebe9383cSRichard Henderson     { 0x38004e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fmpy_d },
4312ebe9383cSRichard Henderson     { 0x38006e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fdiv_d },
4313ebe9383cSRichard Henderson 
4314ebe9383cSRichard Henderson     { 0x38004700, 0xfc00ef60, trans_xmpyu },
4315ebe9383cSRichard Henderson 
4316ebe9383cSRichard Henderson     /* floating point class one */
4317ebe9383cSRichard Henderson     /* float/float */
4318ebe9383cSRichard Henderson     { 0x38000a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_d_s },
4319fe0a69ccSRichard Henderson     { 0x38002200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_s_d },
4320ebe9383cSRichard Henderson     /* int/float */
4321fe0a69ccSRichard Henderson     { 0x38008200, 0xfc1ffe20, FOP_WEW = gen_helper_fcnv_w_s },
4322ebe9383cSRichard Henderson     { 0x38008a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_dw_s },
4323ebe9383cSRichard Henderson     { 0x3800a200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_w_d },
4324ebe9383cSRichard Henderson     { 0x3800aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_dw_d },
4325ebe9383cSRichard Henderson     /* float/int */
4326fe0a69ccSRichard Henderson     { 0x38010200, 0xfc1ffe20, FOP_WEW = gen_helper_fcnv_s_w },
4327ebe9383cSRichard Henderson     { 0x38010a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_d_w },
4328ebe9383cSRichard Henderson     { 0x38012200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_s_dw },
4329ebe9383cSRichard Henderson     { 0x38012a00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_d_dw },
4330ebe9383cSRichard Henderson     /* float/int truncate */
4331fe0a69ccSRichard Henderson     { 0x38018200, 0xfc1ffe20, FOP_WEW = gen_helper_fcnv_t_s_w },
4332ebe9383cSRichard Henderson     { 0x38018a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_t_d_w },
4333ebe9383cSRichard Henderson     { 0x3801a200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_t_s_dw },
4334ebe9383cSRichard Henderson     { 0x3801aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_t_d_dw },
4335ebe9383cSRichard Henderson     /* uint/float */
4336fe0a69ccSRichard Henderson     { 0x38028200, 0xfc1ffe20, FOP_WEW = gen_helper_fcnv_uw_s },
4337ebe9383cSRichard Henderson     { 0x38028a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_udw_s },
4338ebe9383cSRichard Henderson     { 0x3802a200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_uw_d },
4339ebe9383cSRichard Henderson     { 0x3802aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_udw_d },
4340ebe9383cSRichard Henderson     /* float/uint */
4341fe0a69ccSRichard Henderson     { 0x38030200, 0xfc1ffe20, FOP_WEW = gen_helper_fcnv_s_uw },
4342ebe9383cSRichard Henderson     { 0x38030a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_d_uw },
4343ebe9383cSRichard Henderson     { 0x38032200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_s_udw },
4344ebe9383cSRichard Henderson     { 0x38032a00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_d_udw },
4345ebe9383cSRichard Henderson     /* float/uint truncate */
4346fe0a69ccSRichard Henderson     { 0x38038200, 0xfc1ffe20, FOP_WEW = gen_helper_fcnv_t_s_uw },
4347ebe9383cSRichard Henderson     { 0x38038a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_t_d_uw },
4348ebe9383cSRichard Henderson     { 0x3803a200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_t_s_udw },
4349ebe9383cSRichard Henderson     { 0x3803aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_t_d_udw },
4350ebe9383cSRichard Henderson 
4351ebe9383cSRichard Henderson     /* floating point class two */
4352ebe9383cSRichard Henderson     { 0x38000400, 0xfc000f60, trans_fcmp_s_0e },
4353ebe9383cSRichard Henderson     { 0x38000c00, 0xfc001fe0, trans_fcmp_d },
4354ebe9383cSRichard Henderson };
4355ebe9383cSRichard Henderson 
4356ebe9383cSRichard Henderson #undef FOP_WEW
4357ebe9383cSRichard Henderson #undef FOP_DEW
4358ebe9383cSRichard Henderson #undef FOP_WED
4359ebe9383cSRichard Henderson #undef FOP_WEWW
4360ebe9383cSRichard Henderson #undef FOP_DED
4361ebe9383cSRichard Henderson #undef FOP_DEDD
4362ebe9383cSRichard Henderson 
4363ebe9383cSRichard Henderson /* Convert the fmpyadd single-precision register encodings to standard.  */
4364ebe9383cSRichard Henderson static inline int fmpyadd_s_reg(unsigned r)
4365ebe9383cSRichard Henderson {
4366ebe9383cSRichard Henderson     return (r & 16) * 2 + 16 + (r & 15);
4367ebe9383cSRichard Henderson }
4368ebe9383cSRichard Henderson 
436931234768SRichard Henderson static bool trans_fmpyadd(DisasContext *ctx, uint32_t insn, bool is_sub)
4370ebe9383cSRichard Henderson {
4371ebe9383cSRichard Henderson     unsigned tm = extract32(insn, 0, 5);
4372ebe9383cSRichard Henderson     unsigned f = extract32(insn, 5, 1);
4373ebe9383cSRichard Henderson     unsigned ra = extract32(insn, 6, 5);
4374ebe9383cSRichard Henderson     unsigned ta = extract32(insn, 11, 5);
4375ebe9383cSRichard Henderson     unsigned rm2 = extract32(insn, 16, 5);
4376ebe9383cSRichard Henderson     unsigned rm1 = extract32(insn, 21, 5);
4377ebe9383cSRichard Henderson 
4378ebe9383cSRichard Henderson     nullify_over(ctx);
4379ebe9383cSRichard Henderson 
4380ebe9383cSRichard Henderson     /* Independent multiply & add/sub, with undefined behaviour
4381ebe9383cSRichard Henderson        if outputs overlap inputs.  */
4382ebe9383cSRichard Henderson     if (f == 0) {
4383ebe9383cSRichard Henderson         tm = fmpyadd_s_reg(tm);
4384ebe9383cSRichard Henderson         ra = fmpyadd_s_reg(ra);
4385ebe9383cSRichard Henderson         ta = fmpyadd_s_reg(ta);
4386ebe9383cSRichard Henderson         rm2 = fmpyadd_s_reg(rm2);
4387ebe9383cSRichard Henderson         rm1 = fmpyadd_s_reg(rm1);
4388ebe9383cSRichard Henderson         do_fop_weww(ctx, tm, rm1, rm2, gen_helper_fmpy_s);
4389ebe9383cSRichard Henderson         do_fop_weww(ctx, ta, ta, ra,
4390ebe9383cSRichard Henderson                     is_sub ? gen_helper_fsub_s : gen_helper_fadd_s);
4391ebe9383cSRichard Henderson     } else {
4392ebe9383cSRichard Henderson         do_fop_dedd(ctx, tm, rm1, rm2, gen_helper_fmpy_d);
4393ebe9383cSRichard Henderson         do_fop_dedd(ctx, ta, ta, ra,
4394ebe9383cSRichard Henderson                     is_sub ? gen_helper_fsub_d : gen_helper_fadd_d);
4395ebe9383cSRichard Henderson     }
4396ebe9383cSRichard Henderson 
439731234768SRichard Henderson     return nullify_end(ctx);
4398ebe9383cSRichard Henderson }
4399ebe9383cSRichard Henderson 
440031234768SRichard Henderson static bool trans_fmpyfadd_s(DisasContext *ctx, uint32_t insn,
4401ebe9383cSRichard Henderson                              const DisasInsn *di)
4402ebe9383cSRichard Henderson {
4403ebe9383cSRichard Henderson     unsigned rt = assemble_rt64(insn);
4404ebe9383cSRichard Henderson     unsigned neg = extract32(insn, 5, 1);
4405ebe9383cSRichard Henderson     unsigned rm1 = assemble_ra64(insn);
4406ebe9383cSRichard Henderson     unsigned rm2 = assemble_rb64(insn);
4407ebe9383cSRichard Henderson     unsigned ra3 = assemble_rc64(insn);
4408ebe9383cSRichard Henderson     TCGv_i32 a, b, c;
4409ebe9383cSRichard Henderson 
4410ebe9383cSRichard Henderson     nullify_over(ctx);
4411ebe9383cSRichard Henderson     a = load_frw0_i32(rm1);
4412ebe9383cSRichard Henderson     b = load_frw0_i32(rm2);
4413ebe9383cSRichard Henderson     c = load_frw0_i32(ra3);
4414ebe9383cSRichard Henderson 
4415ebe9383cSRichard Henderson     if (neg) {
4416ebe9383cSRichard Henderson         gen_helper_fmpynfadd_s(a, cpu_env, a, b, c);
4417ebe9383cSRichard Henderson     } else {
4418ebe9383cSRichard Henderson         gen_helper_fmpyfadd_s(a, cpu_env, a, b, c);
4419ebe9383cSRichard Henderson     }
4420ebe9383cSRichard Henderson 
4421ebe9383cSRichard Henderson     tcg_temp_free_i32(b);
4422ebe9383cSRichard Henderson     tcg_temp_free_i32(c);
4423ebe9383cSRichard Henderson     save_frw_i32(rt, a);
4424ebe9383cSRichard Henderson     tcg_temp_free_i32(a);
442531234768SRichard Henderson     return nullify_end(ctx);
4426ebe9383cSRichard Henderson }
4427ebe9383cSRichard Henderson 
442831234768SRichard Henderson static bool trans_fmpyfadd_d(DisasContext *ctx, uint32_t insn,
4429ebe9383cSRichard Henderson                              const DisasInsn *di)
4430ebe9383cSRichard Henderson {
4431ebe9383cSRichard Henderson     unsigned rt = extract32(insn, 0, 5);
4432ebe9383cSRichard Henderson     unsigned neg = extract32(insn, 5, 1);
4433ebe9383cSRichard Henderson     unsigned rm1 = extract32(insn, 21, 5);
4434ebe9383cSRichard Henderson     unsigned rm2 = extract32(insn, 16, 5);
4435ebe9383cSRichard Henderson     unsigned ra3 = assemble_rc64(insn);
4436ebe9383cSRichard Henderson     TCGv_i64 a, b, c;
4437ebe9383cSRichard Henderson 
4438ebe9383cSRichard Henderson     nullify_over(ctx);
4439ebe9383cSRichard Henderson     a = load_frd0(rm1);
4440ebe9383cSRichard Henderson     b = load_frd0(rm2);
4441ebe9383cSRichard Henderson     c = load_frd0(ra3);
4442ebe9383cSRichard Henderson 
4443ebe9383cSRichard Henderson     if (neg) {
4444ebe9383cSRichard Henderson         gen_helper_fmpynfadd_d(a, cpu_env, a, b, c);
4445ebe9383cSRichard Henderson     } else {
4446ebe9383cSRichard Henderson         gen_helper_fmpyfadd_d(a, cpu_env, a, b, c);
4447ebe9383cSRichard Henderson     }
4448ebe9383cSRichard Henderson 
4449ebe9383cSRichard Henderson     tcg_temp_free_i64(b);
4450ebe9383cSRichard Henderson     tcg_temp_free_i64(c);
4451ebe9383cSRichard Henderson     save_frd(rt, a);
4452ebe9383cSRichard Henderson     tcg_temp_free_i64(a);
445331234768SRichard Henderson     return nullify_end(ctx);
4454ebe9383cSRichard Henderson }
4455ebe9383cSRichard Henderson 
4456ebe9383cSRichard Henderson static const DisasInsn table_fp_fused[] = {
4457ebe9383cSRichard Henderson     { 0xb8000000u, 0xfc000800u, trans_fmpyfadd_s },
4458ebe9383cSRichard Henderson     { 0xb8000800u, 0xfc0019c0u, trans_fmpyfadd_d }
4459ebe9383cSRichard Henderson };
4460ebe9383cSRichard Henderson 
446131234768SRichard Henderson static void translate_table_int(DisasContext *ctx, uint32_t insn,
446261766fe9SRichard Henderson                                 const DisasInsn table[], size_t n)
446361766fe9SRichard Henderson {
446461766fe9SRichard Henderson     size_t i;
446561766fe9SRichard Henderson     for (i = 0; i < n; ++i) {
446661766fe9SRichard Henderson         if ((insn & table[i].mask) == table[i].insn) {
446731234768SRichard Henderson             table[i].trans(ctx, insn, &table[i]);
446831234768SRichard Henderson             return;
446961766fe9SRichard Henderson         }
447061766fe9SRichard Henderson     }
4471b36942a6SRichard Henderson     qemu_log_mask(LOG_UNIMP, "UNIMP insn %08x @ " TARGET_FMT_lx "\n",
4472b36942a6SRichard Henderson                   insn, ctx->base.pc_next);
447331234768SRichard Henderson     gen_illegal(ctx);
447461766fe9SRichard Henderson }
447561766fe9SRichard Henderson 
447661766fe9SRichard Henderson #define translate_table(ctx, insn, table) \
447761766fe9SRichard Henderson     translate_table_int(ctx, insn, table, ARRAY_SIZE(table))
447861766fe9SRichard Henderson 
447931234768SRichard Henderson static void translate_one(DisasContext *ctx, uint32_t insn)
448061766fe9SRichard Henderson {
448140f9f908SRichard Henderson     uint32_t opc;
448261766fe9SRichard Henderson 
448340f9f908SRichard Henderson     /* Transition to the auto-generated decoder.  */
448440f9f908SRichard Henderson     if (decode(ctx, insn)) {
448540f9f908SRichard Henderson         return;
448640f9f908SRichard Henderson     }
448740f9f908SRichard Henderson 
448840f9f908SRichard Henderson     opc = extract32(insn, 26, 6);
448961766fe9SRichard Henderson     switch (opc) {
4490b2167459SRichard Henderson     case 0x02:
449131234768SRichard Henderson         translate_table(ctx, insn, table_arith_log);
449231234768SRichard Henderson         return;
449396d6407fSRichard Henderson     case 0x03:
449431234768SRichard Henderson         translate_table(ctx, insn, table_index_mem);
449531234768SRichard Henderson         return;
4496ebe9383cSRichard Henderson     case 0x06:
449731234768SRichard Henderson         trans_fmpyadd(ctx, insn, false);
449831234768SRichard Henderson         return;
4499b2167459SRichard Henderson     case 0x08:
450031234768SRichard Henderson         trans_ldil(ctx, insn);
450131234768SRichard Henderson         return;
450296d6407fSRichard Henderson     case 0x09:
450331234768SRichard Henderson         trans_copr_w(ctx, insn);
450431234768SRichard Henderson         return;
4505b2167459SRichard Henderson     case 0x0A:
450631234768SRichard Henderson         trans_addil(ctx, insn);
450731234768SRichard Henderson         return;
450896d6407fSRichard Henderson     case 0x0B:
450931234768SRichard Henderson         trans_copr_dw(ctx, insn);
451031234768SRichard Henderson         return;
4511ebe9383cSRichard Henderson     case 0x0C:
451231234768SRichard Henderson         translate_table(ctx, insn, table_float_0c);
451331234768SRichard Henderson         return;
4514b2167459SRichard Henderson     case 0x0D:
451531234768SRichard Henderson         trans_ldo(ctx, insn);
451631234768SRichard Henderson         return;
4517ebe9383cSRichard Henderson     case 0x0E:
451831234768SRichard Henderson         translate_table(ctx, insn, table_float_0e);
451931234768SRichard Henderson         return;
452096d6407fSRichard Henderson 
452196d6407fSRichard Henderson     case 0x10:
452231234768SRichard Henderson         trans_load(ctx, insn, false, MO_UB);
452331234768SRichard Henderson         return;
452496d6407fSRichard Henderson     case 0x11:
452531234768SRichard Henderson         trans_load(ctx, insn, false, MO_TEUW);
452631234768SRichard Henderson         return;
452796d6407fSRichard Henderson     case 0x12:
452831234768SRichard Henderson         trans_load(ctx, insn, false, MO_TEUL);
452931234768SRichard Henderson         return;
453096d6407fSRichard Henderson     case 0x13:
453131234768SRichard Henderson         trans_load(ctx, insn, true, MO_TEUL);
453231234768SRichard Henderson         return;
453396d6407fSRichard Henderson     case 0x16:
453431234768SRichard Henderson         trans_fload_mod(ctx, insn);
453531234768SRichard Henderson         return;
453696d6407fSRichard Henderson     case 0x17:
453731234768SRichard Henderson         trans_load_w(ctx, insn);
453831234768SRichard Henderson         return;
453996d6407fSRichard Henderson     case 0x18:
454031234768SRichard Henderson         trans_store(ctx, insn, false, MO_UB);
454131234768SRichard Henderson         return;
454296d6407fSRichard Henderson     case 0x19:
454331234768SRichard Henderson         trans_store(ctx, insn, false, MO_TEUW);
454431234768SRichard Henderson         return;
454596d6407fSRichard Henderson     case 0x1A:
454631234768SRichard Henderson         trans_store(ctx, insn, false, MO_TEUL);
454731234768SRichard Henderson         return;
454896d6407fSRichard Henderson     case 0x1B:
454931234768SRichard Henderson         trans_store(ctx, insn, true, MO_TEUL);
455031234768SRichard Henderson         return;
455196d6407fSRichard Henderson     case 0x1E:
455231234768SRichard Henderson         trans_fstore_mod(ctx, insn);
455331234768SRichard Henderson         return;
455496d6407fSRichard Henderson     case 0x1F:
455531234768SRichard Henderson         trans_store_w(ctx, insn);
455631234768SRichard Henderson         return;
455796d6407fSRichard Henderson 
455898cd9ca7SRichard Henderson     case 0x20:
455931234768SRichard Henderson         trans_cmpb(ctx, insn, true, false, false);
456031234768SRichard Henderson         return;
456198cd9ca7SRichard Henderson     case 0x21:
456231234768SRichard Henderson         trans_cmpb(ctx, insn, true, true, false);
456331234768SRichard Henderson         return;
456498cd9ca7SRichard Henderson     case 0x22:
456531234768SRichard Henderson         trans_cmpb(ctx, insn, false, false, false);
456631234768SRichard Henderson         return;
456798cd9ca7SRichard Henderson     case 0x23:
456831234768SRichard Henderson         trans_cmpb(ctx, insn, false, true, false);
456931234768SRichard Henderson         return;
4570b2167459SRichard Henderson     case 0x24:
457131234768SRichard Henderson         trans_cmpiclr(ctx, insn);
457231234768SRichard Henderson         return;
4573b2167459SRichard Henderson     case 0x25:
457431234768SRichard Henderson         trans_subi(ctx, insn);
457531234768SRichard Henderson         return;
4576ebe9383cSRichard Henderson     case 0x26:
457731234768SRichard Henderson         trans_fmpyadd(ctx, insn, true);
457831234768SRichard Henderson         return;
457998cd9ca7SRichard Henderson     case 0x27:
458031234768SRichard Henderson         trans_cmpb(ctx, insn, true, false, true);
458131234768SRichard Henderson         return;
458298cd9ca7SRichard Henderson     case 0x28:
458331234768SRichard Henderson         trans_addb(ctx, insn, true, false);
458431234768SRichard Henderson         return;
458598cd9ca7SRichard Henderson     case 0x29:
458631234768SRichard Henderson         trans_addb(ctx, insn, true, true);
458731234768SRichard Henderson         return;
458898cd9ca7SRichard Henderson     case 0x2A:
458931234768SRichard Henderson         trans_addb(ctx, insn, false, false);
459031234768SRichard Henderson         return;
459198cd9ca7SRichard Henderson     case 0x2B:
459231234768SRichard Henderson         trans_addb(ctx, insn, false, true);
459331234768SRichard Henderson         return;
4594b2167459SRichard Henderson     case 0x2C:
4595b2167459SRichard Henderson     case 0x2D:
459631234768SRichard Henderson         trans_addi(ctx, insn);
459731234768SRichard Henderson         return;
4598ebe9383cSRichard Henderson     case 0x2E:
459931234768SRichard Henderson         translate_table(ctx, insn, table_fp_fused);
460031234768SRichard Henderson         return;
460198cd9ca7SRichard Henderson     case 0x2F:
460231234768SRichard Henderson         trans_cmpb(ctx, insn, false, false, true);
460331234768SRichard Henderson         return;
460496d6407fSRichard Henderson 
460598cd9ca7SRichard Henderson     case 0x30:
460698cd9ca7SRichard Henderson     case 0x31:
460731234768SRichard Henderson         trans_bb(ctx, insn);
460831234768SRichard Henderson         return;
460998cd9ca7SRichard Henderson     case 0x32:
461031234768SRichard Henderson         trans_movb(ctx, insn, false);
461131234768SRichard Henderson         return;
461298cd9ca7SRichard Henderson     case 0x33:
461331234768SRichard Henderson         trans_movb(ctx, insn, true);
461431234768SRichard Henderson         return;
46150b1347d2SRichard Henderson     case 0x34:
461631234768SRichard Henderson         translate_table(ctx, insn, table_sh_ex);
461731234768SRichard Henderson         return;
46180b1347d2SRichard Henderson     case 0x35:
461931234768SRichard Henderson         translate_table(ctx, insn, table_depw);
462031234768SRichard Henderson         return;
462198cd9ca7SRichard Henderson     case 0x38:
462231234768SRichard Henderson         trans_be(ctx, insn, false);
462331234768SRichard Henderson         return;
462498cd9ca7SRichard Henderson     case 0x39:
462531234768SRichard Henderson         trans_be(ctx, insn, true);
462631234768SRichard Henderson         return;
462798cd9ca7SRichard Henderson     case 0x3A:
462831234768SRichard Henderson         translate_table(ctx, insn, table_branch);
462931234768SRichard Henderson         return;
463096d6407fSRichard Henderson 
463196d6407fSRichard Henderson     case 0x04: /* spopn */
463296d6407fSRichard Henderson     case 0x05: /* diag */
463396d6407fSRichard Henderson     case 0x0F: /* product specific */
463496d6407fSRichard Henderson         break;
463596d6407fSRichard Henderson 
463696d6407fSRichard Henderson     case 0x07: /* unassigned */
463796d6407fSRichard Henderson     case 0x15: /* unassigned */
463896d6407fSRichard Henderson     case 0x1D: /* unassigned */
463996d6407fSRichard Henderson     case 0x37: /* unassigned */
46406210db05SHelge Deller         break;
46416210db05SHelge Deller     case 0x3F:
46426210db05SHelge Deller #ifndef CONFIG_USER_ONLY
46436210db05SHelge Deller         /* Unassigned, but use as system-halt.  */
46446210db05SHelge Deller         if (insn == 0xfffdead0) {
464531234768SRichard Henderson             gen_hlt(ctx, 0); /* halt system */
464631234768SRichard Henderson             return;
46476210db05SHelge Deller         }
46486210db05SHelge Deller         if (insn == 0xfffdead1) {
464931234768SRichard Henderson             gen_hlt(ctx, 1); /* reset system */
465031234768SRichard Henderson             return;
46516210db05SHelge Deller         }
46526210db05SHelge Deller #endif
46536210db05SHelge Deller         break;
465461766fe9SRichard Henderson     default:
465561766fe9SRichard Henderson         break;
465661766fe9SRichard Henderson     }
465731234768SRichard Henderson     gen_illegal(ctx);
465861766fe9SRichard Henderson }
465961766fe9SRichard Henderson 
4660b542683dSEmilio G. Cota static void hppa_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs)
466161766fe9SRichard Henderson {
466251b061fbSRichard Henderson     DisasContext *ctx = container_of(dcbase, DisasContext, base);
4663f764718dSRichard Henderson     int bound;
466461766fe9SRichard Henderson 
466551b061fbSRichard Henderson     ctx->cs = cs;
4666494737b7SRichard Henderson     ctx->tb_flags = ctx->base.tb->flags;
46673d68ee7bSRichard Henderson 
46683d68ee7bSRichard Henderson #ifdef CONFIG_USER_ONLY
46693d68ee7bSRichard Henderson     ctx->privilege = MMU_USER_IDX;
46703d68ee7bSRichard Henderson     ctx->mmu_idx = MMU_USER_IDX;
4671ebd0e151SRichard Henderson     ctx->iaoq_f = ctx->base.pc_first | MMU_USER_IDX;
4672ebd0e151SRichard Henderson     ctx->iaoq_b = ctx->base.tb->cs_base | MMU_USER_IDX;
4673c301f34eSRichard Henderson #else
4674494737b7SRichard Henderson     ctx->privilege = (ctx->tb_flags >> TB_FLAG_PRIV_SHIFT) & 3;
4675494737b7SRichard Henderson     ctx->mmu_idx = (ctx->tb_flags & PSW_D ? ctx->privilege : MMU_PHYS_IDX);
46763d68ee7bSRichard Henderson 
4677c301f34eSRichard Henderson     /* Recover the IAOQ values from the GVA + PRIV.  */
4678c301f34eSRichard Henderson     uint64_t cs_base = ctx->base.tb->cs_base;
4679c301f34eSRichard Henderson     uint64_t iasq_f = cs_base & ~0xffffffffull;
4680c301f34eSRichard Henderson     int32_t diff = cs_base;
4681c301f34eSRichard Henderson 
4682c301f34eSRichard Henderson     ctx->iaoq_f = (ctx->base.pc_first & ~iasq_f) + ctx->privilege;
4683c301f34eSRichard Henderson     ctx->iaoq_b = (diff ? ctx->iaoq_f + diff : -1);
4684c301f34eSRichard Henderson #endif
468551b061fbSRichard Henderson     ctx->iaoq_n = -1;
4686f764718dSRichard Henderson     ctx->iaoq_n_var = NULL;
468761766fe9SRichard Henderson 
46883d68ee7bSRichard Henderson     /* Bound the number of instructions by those left on the page.  */
46893d68ee7bSRichard Henderson     bound = -(ctx->base.pc_first | TARGET_PAGE_MASK) / 4;
4690b542683dSEmilio G. Cota     ctx->base.max_insns = MIN(ctx->base.max_insns, bound);
46913d68ee7bSRichard Henderson 
469286f8d05fSRichard Henderson     ctx->ntempr = 0;
469386f8d05fSRichard Henderson     ctx->ntempl = 0;
469486f8d05fSRichard Henderson     memset(ctx->tempr, 0, sizeof(ctx->tempr));
469586f8d05fSRichard Henderson     memset(ctx->templ, 0, sizeof(ctx->templ));
469661766fe9SRichard Henderson }
469761766fe9SRichard Henderson 
469851b061fbSRichard Henderson static void hppa_tr_tb_start(DisasContextBase *dcbase, CPUState *cs)
469951b061fbSRichard Henderson {
470051b061fbSRichard Henderson     DisasContext *ctx = container_of(dcbase, DisasContext, base);
470161766fe9SRichard Henderson 
47023d68ee7bSRichard Henderson     /* Seed the nullification status from PSW[N], as saved in TB->FLAGS.  */
470351b061fbSRichard Henderson     ctx->null_cond = cond_make_f();
470451b061fbSRichard Henderson     ctx->psw_n_nonzero = false;
4705494737b7SRichard Henderson     if (ctx->tb_flags & PSW_N) {
470651b061fbSRichard Henderson         ctx->null_cond.c = TCG_COND_ALWAYS;
470751b061fbSRichard Henderson         ctx->psw_n_nonzero = true;
4708129e9cc3SRichard Henderson     }
470951b061fbSRichard Henderson     ctx->null_lab = NULL;
471061766fe9SRichard Henderson }
471161766fe9SRichard Henderson 
471251b061fbSRichard Henderson static void hppa_tr_insn_start(DisasContextBase *dcbase, CPUState *cs)
471351b061fbSRichard Henderson {
471451b061fbSRichard Henderson     DisasContext *ctx = container_of(dcbase, DisasContext, base);
471551b061fbSRichard Henderson 
471651b061fbSRichard Henderson     tcg_gen_insn_start(ctx->iaoq_f, ctx->iaoq_b);
471751b061fbSRichard Henderson }
471851b061fbSRichard Henderson 
471951b061fbSRichard Henderson static bool hppa_tr_breakpoint_check(DisasContextBase *dcbase, CPUState *cs,
472051b061fbSRichard Henderson                                       const CPUBreakpoint *bp)
472151b061fbSRichard Henderson {
472251b061fbSRichard Henderson     DisasContext *ctx = container_of(dcbase, DisasContext, base);
472351b061fbSRichard Henderson 
472431234768SRichard Henderson     gen_excp(ctx, EXCP_DEBUG);
4725c301f34eSRichard Henderson     ctx->base.pc_next += 4;
472651b061fbSRichard Henderson     return true;
472751b061fbSRichard Henderson }
472851b061fbSRichard Henderson 
472951b061fbSRichard Henderson static void hppa_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs)
473051b061fbSRichard Henderson {
473151b061fbSRichard Henderson     DisasContext *ctx = container_of(dcbase, DisasContext, base);
473251b061fbSRichard Henderson     CPUHPPAState *env = cs->env_ptr;
473351b061fbSRichard Henderson     DisasJumpType ret;
473451b061fbSRichard Henderson     int i, n;
473551b061fbSRichard Henderson 
473651b061fbSRichard Henderson     /* Execute one insn.  */
4737ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY
4738c301f34eSRichard Henderson     if (ctx->base.pc_next < TARGET_PAGE_SIZE) {
473931234768SRichard Henderson         do_page_zero(ctx);
474031234768SRichard Henderson         ret = ctx->base.is_jmp;
4741869051eaSRichard Henderson         assert(ret != DISAS_NEXT);
4742ba1d0b44SRichard Henderson     } else
4743ba1d0b44SRichard Henderson #endif
4744ba1d0b44SRichard Henderson     {
474561766fe9SRichard Henderson         /* Always fetch the insn, even if nullified, so that we check
474661766fe9SRichard Henderson            the page permissions for execute.  */
4747c301f34eSRichard Henderson         uint32_t insn = cpu_ldl_code(env, ctx->base.pc_next);
474861766fe9SRichard Henderson 
474961766fe9SRichard Henderson         /* Set up the IA queue for the next insn.
475061766fe9SRichard Henderson            This will be overwritten by a branch.  */
475151b061fbSRichard Henderson         if (ctx->iaoq_b == -1) {
475251b061fbSRichard Henderson             ctx->iaoq_n = -1;
475351b061fbSRichard Henderson             ctx->iaoq_n_var = get_temp(ctx);
4754eaa3783bSRichard Henderson             tcg_gen_addi_reg(ctx->iaoq_n_var, cpu_iaoq_b, 4);
475561766fe9SRichard Henderson         } else {
475651b061fbSRichard Henderson             ctx->iaoq_n = ctx->iaoq_b + 4;
4757f764718dSRichard Henderson             ctx->iaoq_n_var = NULL;
475861766fe9SRichard Henderson         }
475961766fe9SRichard Henderson 
476051b061fbSRichard Henderson         if (unlikely(ctx->null_cond.c == TCG_COND_ALWAYS)) {
476151b061fbSRichard Henderson             ctx->null_cond.c = TCG_COND_NEVER;
4762869051eaSRichard Henderson             ret = DISAS_NEXT;
4763129e9cc3SRichard Henderson         } else {
47641a19da0dSRichard Henderson             ctx->insn = insn;
476531234768SRichard Henderson             translate_one(ctx, insn);
476631234768SRichard Henderson             ret = ctx->base.is_jmp;
476751b061fbSRichard Henderson             assert(ctx->null_lab == NULL);
4768129e9cc3SRichard Henderson         }
476961766fe9SRichard Henderson     }
477061766fe9SRichard Henderson 
477151b061fbSRichard Henderson     /* Free any temporaries allocated.  */
477286f8d05fSRichard Henderson     for (i = 0, n = ctx->ntempr; i < n; ++i) {
477386f8d05fSRichard Henderson         tcg_temp_free(ctx->tempr[i]);
477486f8d05fSRichard Henderson         ctx->tempr[i] = NULL;
477561766fe9SRichard Henderson     }
477686f8d05fSRichard Henderson     for (i = 0, n = ctx->ntempl; i < n; ++i) {
477786f8d05fSRichard Henderson         tcg_temp_free_tl(ctx->templ[i]);
477886f8d05fSRichard Henderson         ctx->templ[i] = NULL;
477986f8d05fSRichard Henderson     }
478086f8d05fSRichard Henderson     ctx->ntempr = 0;
478186f8d05fSRichard Henderson     ctx->ntempl = 0;
478261766fe9SRichard Henderson 
47833d68ee7bSRichard Henderson     /* Advance the insn queue.  Note that this check also detects
47843d68ee7bSRichard Henderson        a priority change within the instruction queue.  */
478551b061fbSRichard Henderson     if (ret == DISAS_NEXT && ctx->iaoq_b != ctx->iaoq_f + 4) {
4786c301f34eSRichard Henderson         if (ctx->iaoq_b != -1 && ctx->iaoq_n != -1
4787c301f34eSRichard Henderson             && use_goto_tb(ctx, ctx->iaoq_b)
4788c301f34eSRichard Henderson             && (ctx->null_cond.c == TCG_COND_NEVER
4789c301f34eSRichard Henderson                 || ctx->null_cond.c == TCG_COND_ALWAYS)) {
479051b061fbSRichard Henderson             nullify_set(ctx, ctx->null_cond.c == TCG_COND_ALWAYS);
479151b061fbSRichard Henderson             gen_goto_tb(ctx, 0, ctx->iaoq_b, ctx->iaoq_n);
479231234768SRichard Henderson             ctx->base.is_jmp = ret = DISAS_NORETURN;
4793129e9cc3SRichard Henderson         } else {
479431234768SRichard Henderson             ctx->base.is_jmp = ret = DISAS_IAQ_N_STALE;
479561766fe9SRichard Henderson         }
4796129e9cc3SRichard Henderson     }
479751b061fbSRichard Henderson     ctx->iaoq_f = ctx->iaoq_b;
479851b061fbSRichard Henderson     ctx->iaoq_b = ctx->iaoq_n;
4799c301f34eSRichard Henderson     ctx->base.pc_next += 4;
480061766fe9SRichard Henderson 
4801869051eaSRichard Henderson     if (ret == DISAS_NORETURN || ret == DISAS_IAQ_N_UPDATED) {
480251b061fbSRichard Henderson         return;
480361766fe9SRichard Henderson     }
480451b061fbSRichard Henderson     if (ctx->iaoq_f == -1) {
4805eaa3783bSRichard Henderson         tcg_gen_mov_reg(cpu_iaoq_f, cpu_iaoq_b);
480651b061fbSRichard Henderson         copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_n, ctx->iaoq_n_var);
4807c301f34eSRichard Henderson #ifndef CONFIG_USER_ONLY
4808c301f34eSRichard Henderson         tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b);
4809c301f34eSRichard Henderson #endif
481051b061fbSRichard Henderson         nullify_save(ctx);
481151b061fbSRichard Henderson         ctx->base.is_jmp = DISAS_IAQ_N_UPDATED;
481251b061fbSRichard Henderson     } else if (ctx->iaoq_b == -1) {
4813eaa3783bSRichard Henderson         tcg_gen_mov_reg(cpu_iaoq_b, ctx->iaoq_n_var);
481461766fe9SRichard Henderson     }
481561766fe9SRichard Henderson }
481661766fe9SRichard Henderson 
481751b061fbSRichard Henderson static void hppa_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs)
481851b061fbSRichard Henderson {
481951b061fbSRichard Henderson     DisasContext *ctx = container_of(dcbase, DisasContext, base);
4820e1b5a5edSRichard Henderson     DisasJumpType is_jmp = ctx->base.is_jmp;
482151b061fbSRichard Henderson 
4822e1b5a5edSRichard Henderson     switch (is_jmp) {
4823869051eaSRichard Henderson     case DISAS_NORETURN:
482461766fe9SRichard Henderson         break;
482551b061fbSRichard Henderson     case DISAS_TOO_MANY:
4826869051eaSRichard Henderson     case DISAS_IAQ_N_STALE:
4827e1b5a5edSRichard Henderson     case DISAS_IAQ_N_STALE_EXIT:
482851b061fbSRichard Henderson         copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_f, cpu_iaoq_f);
482951b061fbSRichard Henderson         copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_b, cpu_iaoq_b);
483051b061fbSRichard Henderson         nullify_save(ctx);
483161766fe9SRichard Henderson         /* FALLTHRU */
4832869051eaSRichard Henderson     case DISAS_IAQ_N_UPDATED:
483351b061fbSRichard Henderson         if (ctx->base.singlestep_enabled) {
483461766fe9SRichard Henderson             gen_excp_1(EXCP_DEBUG);
4835e1b5a5edSRichard Henderson         } else if (is_jmp == DISAS_IAQ_N_STALE_EXIT) {
483607ea28b4SRichard Henderson             tcg_gen_exit_tb(NULL, 0);
483761766fe9SRichard Henderson         } else {
48387f11636dSEmilio G. Cota             tcg_gen_lookup_and_goto_ptr();
483961766fe9SRichard Henderson         }
484061766fe9SRichard Henderson         break;
484161766fe9SRichard Henderson     default:
484251b061fbSRichard Henderson         g_assert_not_reached();
484361766fe9SRichard Henderson     }
484451b061fbSRichard Henderson }
484561766fe9SRichard Henderson 
484651b061fbSRichard Henderson static void hppa_tr_disas_log(const DisasContextBase *dcbase, CPUState *cs)
484751b061fbSRichard Henderson {
4848c301f34eSRichard Henderson     target_ulong pc = dcbase->pc_first;
484961766fe9SRichard Henderson 
4850ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY
4851ba1d0b44SRichard Henderson     switch (pc) {
48527ad439dfSRichard Henderson     case 0x00:
485351b061fbSRichard Henderson         qemu_log("IN:\n0x00000000:  (null)\n");
4854ba1d0b44SRichard Henderson         return;
48557ad439dfSRichard Henderson     case 0xb0:
485651b061fbSRichard Henderson         qemu_log("IN:\n0x000000b0:  light-weight-syscall\n");
4857ba1d0b44SRichard Henderson         return;
48587ad439dfSRichard Henderson     case 0xe0:
485951b061fbSRichard Henderson         qemu_log("IN:\n0x000000e0:  set-thread-pointer-syscall\n");
4860ba1d0b44SRichard Henderson         return;
48617ad439dfSRichard Henderson     case 0x100:
486251b061fbSRichard Henderson         qemu_log("IN:\n0x00000100:  syscall\n");
4863ba1d0b44SRichard Henderson         return;
48647ad439dfSRichard Henderson     }
4865ba1d0b44SRichard Henderson #endif
4866ba1d0b44SRichard Henderson 
4867ba1d0b44SRichard Henderson     qemu_log("IN: %s\n", lookup_symbol(pc));
4868eaa3783bSRichard Henderson     log_target_disas(cs, pc, dcbase->tb->size);
486961766fe9SRichard Henderson }
487051b061fbSRichard Henderson 
487151b061fbSRichard Henderson static const TranslatorOps hppa_tr_ops = {
487251b061fbSRichard Henderson     .init_disas_context = hppa_tr_init_disas_context,
487351b061fbSRichard Henderson     .tb_start           = hppa_tr_tb_start,
487451b061fbSRichard Henderson     .insn_start         = hppa_tr_insn_start,
487551b061fbSRichard Henderson     .breakpoint_check   = hppa_tr_breakpoint_check,
487651b061fbSRichard Henderson     .translate_insn     = hppa_tr_translate_insn,
487751b061fbSRichard Henderson     .tb_stop            = hppa_tr_tb_stop,
487851b061fbSRichard Henderson     .disas_log          = hppa_tr_disas_log,
487951b061fbSRichard Henderson };
488051b061fbSRichard Henderson 
488151b061fbSRichard Henderson void gen_intermediate_code(CPUState *cs, struct TranslationBlock *tb)
488251b061fbSRichard Henderson 
488351b061fbSRichard Henderson {
488451b061fbSRichard Henderson     DisasContext ctx;
488551b061fbSRichard Henderson     translator_loop(&hppa_tr_ops, &ctx.base, cs, tb);
488661766fe9SRichard Henderson }
488761766fe9SRichard Henderson 
488861766fe9SRichard Henderson void restore_state_to_opc(CPUHPPAState *env, TranslationBlock *tb,
488961766fe9SRichard Henderson                           target_ulong *data)
489061766fe9SRichard Henderson {
489161766fe9SRichard Henderson     env->iaoq_f = data[0];
489286f8d05fSRichard Henderson     if (data[1] != (target_ureg)-1) {
489361766fe9SRichard Henderson         env->iaoq_b = data[1];
489461766fe9SRichard Henderson     }
489561766fe9SRichard Henderson     /* Since we were executing the instruction at IAOQ_F, and took some
489661766fe9SRichard Henderson        sort of action that provoked the cpu_restore_state, we can infer
489761766fe9SRichard Henderson        that the instruction was not nullified.  */
489861766fe9SRichard Henderson     env->psw_n = 0;
489961766fe9SRichard Henderson }
4900