161766fe9SRichard Henderson /* 261766fe9SRichard Henderson * HPPA emulation cpu translation for qemu. 361766fe9SRichard Henderson * 461766fe9SRichard Henderson * Copyright (c) 2016 Richard Henderson <rth@twiddle.net> 561766fe9SRichard Henderson * 661766fe9SRichard Henderson * This library is free software; you can redistribute it and/or 761766fe9SRichard Henderson * modify it under the terms of the GNU Lesser General Public 861766fe9SRichard Henderson * License as published by the Free Software Foundation; either 961766fe9SRichard Henderson * version 2 of the License, or (at your option) any later version. 1061766fe9SRichard Henderson * 1161766fe9SRichard Henderson * This library is distributed in the hope that it will be useful, 1261766fe9SRichard Henderson * but WITHOUT ANY WARRANTY; without even the implied warranty of 1361766fe9SRichard Henderson * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 1461766fe9SRichard Henderson * Lesser General Public License for more details. 1561766fe9SRichard Henderson * 1661766fe9SRichard Henderson * You should have received a copy of the GNU Lesser General Public 1761766fe9SRichard Henderson * License along with this library; if not, see <http://www.gnu.org/licenses/>. 1861766fe9SRichard Henderson */ 1961766fe9SRichard Henderson 2061766fe9SRichard Henderson #include "qemu/osdep.h" 2161766fe9SRichard Henderson #include "cpu.h" 2261766fe9SRichard Henderson #include "disas/disas.h" 2361766fe9SRichard Henderson #include "qemu/host-utils.h" 2461766fe9SRichard Henderson #include "exec/exec-all.h" 2561766fe9SRichard Henderson #include "tcg-op.h" 2661766fe9SRichard Henderson #include "exec/cpu_ldst.h" 2761766fe9SRichard Henderson #include "exec/helper-proto.h" 2861766fe9SRichard Henderson #include "exec/helper-gen.h" 29869051eaSRichard Henderson #include "exec/translator.h" 3061766fe9SRichard Henderson #include "trace-tcg.h" 3161766fe9SRichard Henderson #include "exec/log.h" 3261766fe9SRichard Henderson 33eaa3783bSRichard Henderson /* Since we have a distinction between register size and address size, 34eaa3783bSRichard Henderson we need to redefine all of these. */ 35eaa3783bSRichard Henderson 36eaa3783bSRichard Henderson #undef TCGv 37eaa3783bSRichard Henderson #undef tcg_temp_new 38eaa3783bSRichard Henderson #undef tcg_global_reg_new 39eaa3783bSRichard Henderson #undef tcg_global_mem_new 40eaa3783bSRichard Henderson #undef tcg_temp_local_new 41eaa3783bSRichard Henderson #undef tcg_temp_free 42eaa3783bSRichard Henderson 43eaa3783bSRichard Henderson #if TARGET_LONG_BITS == 64 44eaa3783bSRichard Henderson #define TCGv_tl TCGv_i64 45eaa3783bSRichard Henderson #define tcg_temp_new_tl tcg_temp_new_i64 46eaa3783bSRichard Henderson #define tcg_temp_free_tl tcg_temp_free_i64 47eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64 48eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl tcg_gen_mov_i64 49eaa3783bSRichard Henderson #else 50eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl tcg_gen_extu_i32_i64 51eaa3783bSRichard Henderson #endif 52eaa3783bSRichard Henderson #else 53eaa3783bSRichard Henderson #define TCGv_tl TCGv_i32 54eaa3783bSRichard Henderson #define tcg_temp_new_tl tcg_temp_new_i32 55eaa3783bSRichard Henderson #define tcg_temp_free_tl tcg_temp_free_i32 56eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl tcg_gen_mov_i32 57eaa3783bSRichard Henderson #endif 58eaa3783bSRichard Henderson 59eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64 60eaa3783bSRichard Henderson #define TCGv_reg TCGv_i64 61eaa3783bSRichard Henderson 62eaa3783bSRichard Henderson #define tcg_temp_new tcg_temp_new_i64 63eaa3783bSRichard Henderson #define tcg_global_reg_new tcg_global_reg_new_i64 64eaa3783bSRichard Henderson #define tcg_global_mem_new tcg_global_mem_new_i64 65eaa3783bSRichard Henderson #define tcg_temp_local_new tcg_temp_local_new_i64 66eaa3783bSRichard Henderson #define tcg_temp_free tcg_temp_free_i64 67eaa3783bSRichard Henderson 68eaa3783bSRichard Henderson #define tcg_gen_movi_reg tcg_gen_movi_i64 69eaa3783bSRichard Henderson #define tcg_gen_mov_reg tcg_gen_mov_i64 70eaa3783bSRichard Henderson #define tcg_gen_ld8u_reg tcg_gen_ld8u_i64 71eaa3783bSRichard Henderson #define tcg_gen_ld8s_reg tcg_gen_ld8s_i64 72eaa3783bSRichard Henderson #define tcg_gen_ld16u_reg tcg_gen_ld16u_i64 73eaa3783bSRichard Henderson #define tcg_gen_ld16s_reg tcg_gen_ld16s_i64 74eaa3783bSRichard Henderson #define tcg_gen_ld32u_reg tcg_gen_ld32u_i64 75eaa3783bSRichard Henderson #define tcg_gen_ld32s_reg tcg_gen_ld32s_i64 76eaa3783bSRichard Henderson #define tcg_gen_ld_reg tcg_gen_ld_i64 77eaa3783bSRichard Henderson #define tcg_gen_st8_reg tcg_gen_st8_i64 78eaa3783bSRichard Henderson #define tcg_gen_st16_reg tcg_gen_st16_i64 79eaa3783bSRichard Henderson #define tcg_gen_st32_reg tcg_gen_st32_i64 80eaa3783bSRichard Henderson #define tcg_gen_st_reg tcg_gen_st_i64 81eaa3783bSRichard Henderson #define tcg_gen_add_reg tcg_gen_add_i64 82eaa3783bSRichard Henderson #define tcg_gen_addi_reg tcg_gen_addi_i64 83eaa3783bSRichard Henderson #define tcg_gen_sub_reg tcg_gen_sub_i64 84eaa3783bSRichard Henderson #define tcg_gen_neg_reg tcg_gen_neg_i64 85eaa3783bSRichard Henderson #define tcg_gen_subfi_reg tcg_gen_subfi_i64 86eaa3783bSRichard Henderson #define tcg_gen_subi_reg tcg_gen_subi_i64 87eaa3783bSRichard Henderson #define tcg_gen_and_reg tcg_gen_and_i64 88eaa3783bSRichard Henderson #define tcg_gen_andi_reg tcg_gen_andi_i64 89eaa3783bSRichard Henderson #define tcg_gen_or_reg tcg_gen_or_i64 90eaa3783bSRichard Henderson #define tcg_gen_ori_reg tcg_gen_ori_i64 91eaa3783bSRichard Henderson #define tcg_gen_xor_reg tcg_gen_xor_i64 92eaa3783bSRichard Henderson #define tcg_gen_xori_reg tcg_gen_xori_i64 93eaa3783bSRichard Henderson #define tcg_gen_not_reg tcg_gen_not_i64 94eaa3783bSRichard Henderson #define tcg_gen_shl_reg tcg_gen_shl_i64 95eaa3783bSRichard Henderson #define tcg_gen_shli_reg tcg_gen_shli_i64 96eaa3783bSRichard Henderson #define tcg_gen_shr_reg tcg_gen_shr_i64 97eaa3783bSRichard Henderson #define tcg_gen_shri_reg tcg_gen_shri_i64 98eaa3783bSRichard Henderson #define tcg_gen_sar_reg tcg_gen_sar_i64 99eaa3783bSRichard Henderson #define tcg_gen_sari_reg tcg_gen_sari_i64 100eaa3783bSRichard Henderson #define tcg_gen_brcond_reg tcg_gen_brcond_i64 101eaa3783bSRichard Henderson #define tcg_gen_brcondi_reg tcg_gen_brcondi_i64 102eaa3783bSRichard Henderson #define tcg_gen_setcond_reg tcg_gen_setcond_i64 103eaa3783bSRichard Henderson #define tcg_gen_setcondi_reg tcg_gen_setcondi_i64 104eaa3783bSRichard Henderson #define tcg_gen_mul_reg tcg_gen_mul_i64 105eaa3783bSRichard Henderson #define tcg_gen_muli_reg tcg_gen_muli_i64 106eaa3783bSRichard Henderson #define tcg_gen_div_reg tcg_gen_div_i64 107eaa3783bSRichard Henderson #define tcg_gen_rem_reg tcg_gen_rem_i64 108eaa3783bSRichard Henderson #define tcg_gen_divu_reg tcg_gen_divu_i64 109eaa3783bSRichard Henderson #define tcg_gen_remu_reg tcg_gen_remu_i64 110eaa3783bSRichard Henderson #define tcg_gen_discard_reg tcg_gen_discard_i64 111eaa3783bSRichard Henderson #define tcg_gen_trunc_reg_i32 tcg_gen_extrl_i64_i32 112eaa3783bSRichard Henderson #define tcg_gen_trunc_i64_reg tcg_gen_mov_i64 113eaa3783bSRichard Henderson #define tcg_gen_extu_i32_reg tcg_gen_extu_i32_i64 114eaa3783bSRichard Henderson #define tcg_gen_ext_i32_reg tcg_gen_ext_i32_i64 115eaa3783bSRichard Henderson #define tcg_gen_extu_reg_i64 tcg_gen_mov_i64 116eaa3783bSRichard Henderson #define tcg_gen_ext_reg_i64 tcg_gen_mov_i64 117eaa3783bSRichard Henderson #define tcg_gen_ext8u_reg tcg_gen_ext8u_i64 118eaa3783bSRichard Henderson #define tcg_gen_ext8s_reg tcg_gen_ext8s_i64 119eaa3783bSRichard Henderson #define tcg_gen_ext16u_reg tcg_gen_ext16u_i64 120eaa3783bSRichard Henderson #define tcg_gen_ext16s_reg tcg_gen_ext16s_i64 121eaa3783bSRichard Henderson #define tcg_gen_ext32u_reg tcg_gen_ext32u_i64 122eaa3783bSRichard Henderson #define tcg_gen_ext32s_reg tcg_gen_ext32s_i64 123eaa3783bSRichard Henderson #define tcg_gen_bswap16_reg tcg_gen_bswap16_i64 124eaa3783bSRichard Henderson #define tcg_gen_bswap32_reg tcg_gen_bswap32_i64 125eaa3783bSRichard Henderson #define tcg_gen_bswap64_reg tcg_gen_bswap64_i64 126eaa3783bSRichard Henderson #define tcg_gen_concat_reg_i64 tcg_gen_concat32_i64 127eaa3783bSRichard Henderson #define tcg_gen_andc_reg tcg_gen_andc_i64 128eaa3783bSRichard Henderson #define tcg_gen_eqv_reg tcg_gen_eqv_i64 129eaa3783bSRichard Henderson #define tcg_gen_nand_reg tcg_gen_nand_i64 130eaa3783bSRichard Henderson #define tcg_gen_nor_reg tcg_gen_nor_i64 131eaa3783bSRichard Henderson #define tcg_gen_orc_reg tcg_gen_orc_i64 132eaa3783bSRichard Henderson #define tcg_gen_clz_reg tcg_gen_clz_i64 133eaa3783bSRichard Henderson #define tcg_gen_ctz_reg tcg_gen_ctz_i64 134eaa3783bSRichard Henderson #define tcg_gen_clzi_reg tcg_gen_clzi_i64 135eaa3783bSRichard Henderson #define tcg_gen_ctzi_reg tcg_gen_ctzi_i64 136eaa3783bSRichard Henderson #define tcg_gen_clrsb_reg tcg_gen_clrsb_i64 137eaa3783bSRichard Henderson #define tcg_gen_ctpop_reg tcg_gen_ctpop_i64 138eaa3783bSRichard Henderson #define tcg_gen_rotl_reg tcg_gen_rotl_i64 139eaa3783bSRichard Henderson #define tcg_gen_rotli_reg tcg_gen_rotli_i64 140eaa3783bSRichard Henderson #define tcg_gen_rotr_reg tcg_gen_rotr_i64 141eaa3783bSRichard Henderson #define tcg_gen_rotri_reg tcg_gen_rotri_i64 142eaa3783bSRichard Henderson #define tcg_gen_deposit_reg tcg_gen_deposit_i64 143eaa3783bSRichard Henderson #define tcg_gen_deposit_z_reg tcg_gen_deposit_z_i64 144eaa3783bSRichard Henderson #define tcg_gen_extract_reg tcg_gen_extract_i64 145eaa3783bSRichard Henderson #define tcg_gen_sextract_reg tcg_gen_sextract_i64 146eaa3783bSRichard Henderson #define tcg_const_reg tcg_const_i64 147eaa3783bSRichard Henderson #define tcg_const_local_reg tcg_const_local_i64 148eaa3783bSRichard Henderson #define tcg_gen_movcond_reg tcg_gen_movcond_i64 149eaa3783bSRichard Henderson #define tcg_gen_add2_reg tcg_gen_add2_i64 150eaa3783bSRichard Henderson #define tcg_gen_sub2_reg tcg_gen_sub2_i64 151eaa3783bSRichard Henderson #define tcg_gen_qemu_ld_reg tcg_gen_qemu_ld_i64 152eaa3783bSRichard Henderson #define tcg_gen_qemu_st_reg tcg_gen_qemu_st_i64 153eaa3783bSRichard Henderson #define tcg_gen_atomic_xchg_reg tcg_gen_atomic_xchg_i64 1545bfa8034SRichard Henderson #define tcg_gen_trunc_reg_ptr tcg_gen_trunc_i64_ptr 155eaa3783bSRichard Henderson #else 156eaa3783bSRichard Henderson #define TCGv_reg TCGv_i32 157eaa3783bSRichard Henderson #define tcg_temp_new tcg_temp_new_i32 158eaa3783bSRichard Henderson #define tcg_global_reg_new tcg_global_reg_new_i32 159eaa3783bSRichard Henderson #define tcg_global_mem_new tcg_global_mem_new_i32 160eaa3783bSRichard Henderson #define tcg_temp_local_new tcg_temp_local_new_i32 161eaa3783bSRichard Henderson #define tcg_temp_free tcg_temp_free_i32 162eaa3783bSRichard Henderson 163eaa3783bSRichard Henderson #define tcg_gen_movi_reg tcg_gen_movi_i32 164eaa3783bSRichard Henderson #define tcg_gen_mov_reg tcg_gen_mov_i32 165eaa3783bSRichard Henderson #define tcg_gen_ld8u_reg tcg_gen_ld8u_i32 166eaa3783bSRichard Henderson #define tcg_gen_ld8s_reg tcg_gen_ld8s_i32 167eaa3783bSRichard Henderson #define tcg_gen_ld16u_reg tcg_gen_ld16u_i32 168eaa3783bSRichard Henderson #define tcg_gen_ld16s_reg tcg_gen_ld16s_i32 169eaa3783bSRichard Henderson #define tcg_gen_ld32u_reg tcg_gen_ld_i32 170eaa3783bSRichard Henderson #define tcg_gen_ld32s_reg tcg_gen_ld_i32 171eaa3783bSRichard Henderson #define tcg_gen_ld_reg tcg_gen_ld_i32 172eaa3783bSRichard Henderson #define tcg_gen_st8_reg tcg_gen_st8_i32 173eaa3783bSRichard Henderson #define tcg_gen_st16_reg tcg_gen_st16_i32 174eaa3783bSRichard Henderson #define tcg_gen_st32_reg tcg_gen_st32_i32 175eaa3783bSRichard Henderson #define tcg_gen_st_reg tcg_gen_st_i32 176eaa3783bSRichard Henderson #define tcg_gen_add_reg tcg_gen_add_i32 177eaa3783bSRichard Henderson #define tcg_gen_addi_reg tcg_gen_addi_i32 178eaa3783bSRichard Henderson #define tcg_gen_sub_reg tcg_gen_sub_i32 179eaa3783bSRichard Henderson #define tcg_gen_neg_reg tcg_gen_neg_i32 180eaa3783bSRichard Henderson #define tcg_gen_subfi_reg tcg_gen_subfi_i32 181eaa3783bSRichard Henderson #define tcg_gen_subi_reg tcg_gen_subi_i32 182eaa3783bSRichard Henderson #define tcg_gen_and_reg tcg_gen_and_i32 183eaa3783bSRichard Henderson #define tcg_gen_andi_reg tcg_gen_andi_i32 184eaa3783bSRichard Henderson #define tcg_gen_or_reg tcg_gen_or_i32 185eaa3783bSRichard Henderson #define tcg_gen_ori_reg tcg_gen_ori_i32 186eaa3783bSRichard Henderson #define tcg_gen_xor_reg tcg_gen_xor_i32 187eaa3783bSRichard Henderson #define tcg_gen_xori_reg tcg_gen_xori_i32 188eaa3783bSRichard Henderson #define tcg_gen_not_reg tcg_gen_not_i32 189eaa3783bSRichard Henderson #define tcg_gen_shl_reg tcg_gen_shl_i32 190eaa3783bSRichard Henderson #define tcg_gen_shli_reg tcg_gen_shli_i32 191eaa3783bSRichard Henderson #define tcg_gen_shr_reg tcg_gen_shr_i32 192eaa3783bSRichard Henderson #define tcg_gen_shri_reg tcg_gen_shri_i32 193eaa3783bSRichard Henderson #define tcg_gen_sar_reg tcg_gen_sar_i32 194eaa3783bSRichard Henderson #define tcg_gen_sari_reg tcg_gen_sari_i32 195eaa3783bSRichard Henderson #define tcg_gen_brcond_reg tcg_gen_brcond_i32 196eaa3783bSRichard Henderson #define tcg_gen_brcondi_reg tcg_gen_brcondi_i32 197eaa3783bSRichard Henderson #define tcg_gen_setcond_reg tcg_gen_setcond_i32 198eaa3783bSRichard Henderson #define tcg_gen_setcondi_reg tcg_gen_setcondi_i32 199eaa3783bSRichard Henderson #define tcg_gen_mul_reg tcg_gen_mul_i32 200eaa3783bSRichard Henderson #define tcg_gen_muli_reg tcg_gen_muli_i32 201eaa3783bSRichard Henderson #define tcg_gen_div_reg tcg_gen_div_i32 202eaa3783bSRichard Henderson #define tcg_gen_rem_reg tcg_gen_rem_i32 203eaa3783bSRichard Henderson #define tcg_gen_divu_reg tcg_gen_divu_i32 204eaa3783bSRichard Henderson #define tcg_gen_remu_reg tcg_gen_remu_i32 205eaa3783bSRichard Henderson #define tcg_gen_discard_reg tcg_gen_discard_i32 206eaa3783bSRichard Henderson #define tcg_gen_trunc_reg_i32 tcg_gen_mov_i32 207eaa3783bSRichard Henderson #define tcg_gen_trunc_i64_reg tcg_gen_extrl_i64_i32 208eaa3783bSRichard Henderson #define tcg_gen_extu_i32_reg tcg_gen_mov_i32 209eaa3783bSRichard Henderson #define tcg_gen_ext_i32_reg tcg_gen_mov_i32 210eaa3783bSRichard Henderson #define tcg_gen_extu_reg_i64 tcg_gen_extu_i32_i64 211eaa3783bSRichard Henderson #define tcg_gen_ext_reg_i64 tcg_gen_ext_i32_i64 212eaa3783bSRichard Henderson #define tcg_gen_ext8u_reg tcg_gen_ext8u_i32 213eaa3783bSRichard Henderson #define tcg_gen_ext8s_reg tcg_gen_ext8s_i32 214eaa3783bSRichard Henderson #define tcg_gen_ext16u_reg tcg_gen_ext16u_i32 215eaa3783bSRichard Henderson #define tcg_gen_ext16s_reg tcg_gen_ext16s_i32 216eaa3783bSRichard Henderson #define tcg_gen_ext32u_reg tcg_gen_mov_i32 217eaa3783bSRichard Henderson #define tcg_gen_ext32s_reg tcg_gen_mov_i32 218eaa3783bSRichard Henderson #define tcg_gen_bswap16_reg tcg_gen_bswap16_i32 219eaa3783bSRichard Henderson #define tcg_gen_bswap32_reg tcg_gen_bswap32_i32 220eaa3783bSRichard Henderson #define tcg_gen_concat_reg_i64 tcg_gen_concat_i32_i64 221eaa3783bSRichard Henderson #define tcg_gen_andc_reg tcg_gen_andc_i32 222eaa3783bSRichard Henderson #define tcg_gen_eqv_reg tcg_gen_eqv_i32 223eaa3783bSRichard Henderson #define tcg_gen_nand_reg tcg_gen_nand_i32 224eaa3783bSRichard Henderson #define tcg_gen_nor_reg tcg_gen_nor_i32 225eaa3783bSRichard Henderson #define tcg_gen_orc_reg tcg_gen_orc_i32 226eaa3783bSRichard Henderson #define tcg_gen_clz_reg tcg_gen_clz_i32 227eaa3783bSRichard Henderson #define tcg_gen_ctz_reg tcg_gen_ctz_i32 228eaa3783bSRichard Henderson #define tcg_gen_clzi_reg tcg_gen_clzi_i32 229eaa3783bSRichard Henderson #define tcg_gen_ctzi_reg tcg_gen_ctzi_i32 230eaa3783bSRichard Henderson #define tcg_gen_clrsb_reg tcg_gen_clrsb_i32 231eaa3783bSRichard Henderson #define tcg_gen_ctpop_reg tcg_gen_ctpop_i32 232eaa3783bSRichard Henderson #define tcg_gen_rotl_reg tcg_gen_rotl_i32 233eaa3783bSRichard Henderson #define tcg_gen_rotli_reg tcg_gen_rotli_i32 234eaa3783bSRichard Henderson #define tcg_gen_rotr_reg tcg_gen_rotr_i32 235eaa3783bSRichard Henderson #define tcg_gen_rotri_reg tcg_gen_rotri_i32 236eaa3783bSRichard Henderson #define tcg_gen_deposit_reg tcg_gen_deposit_i32 237eaa3783bSRichard Henderson #define tcg_gen_deposit_z_reg tcg_gen_deposit_z_i32 238eaa3783bSRichard Henderson #define tcg_gen_extract_reg tcg_gen_extract_i32 239eaa3783bSRichard Henderson #define tcg_gen_sextract_reg tcg_gen_sextract_i32 240eaa3783bSRichard Henderson #define tcg_const_reg tcg_const_i32 241eaa3783bSRichard Henderson #define tcg_const_local_reg tcg_const_local_i32 242eaa3783bSRichard Henderson #define tcg_gen_movcond_reg tcg_gen_movcond_i32 243eaa3783bSRichard Henderson #define tcg_gen_add2_reg tcg_gen_add2_i32 244eaa3783bSRichard Henderson #define tcg_gen_sub2_reg tcg_gen_sub2_i32 245eaa3783bSRichard Henderson #define tcg_gen_qemu_ld_reg tcg_gen_qemu_ld_i32 246eaa3783bSRichard Henderson #define tcg_gen_qemu_st_reg tcg_gen_qemu_st_i32 247eaa3783bSRichard Henderson #define tcg_gen_atomic_xchg_reg tcg_gen_atomic_xchg_i32 2485bfa8034SRichard Henderson #define tcg_gen_trunc_reg_ptr tcg_gen_ext_i32_ptr 249eaa3783bSRichard Henderson #endif /* TARGET_REGISTER_BITS */ 250eaa3783bSRichard Henderson 25161766fe9SRichard Henderson typedef struct DisasCond { 25261766fe9SRichard Henderson TCGCond c; 253eaa3783bSRichard Henderson TCGv_reg a0, a1; 25461766fe9SRichard Henderson bool a0_is_n; 25561766fe9SRichard Henderson bool a1_is_0; 25661766fe9SRichard Henderson } DisasCond; 25761766fe9SRichard Henderson 25861766fe9SRichard Henderson typedef struct DisasContext { 259d01a3625SRichard Henderson DisasContextBase base; 26061766fe9SRichard Henderson CPUState *cs; 26161766fe9SRichard Henderson 262eaa3783bSRichard Henderson target_ureg iaoq_f; 263eaa3783bSRichard Henderson target_ureg iaoq_b; 264eaa3783bSRichard Henderson target_ureg iaoq_n; 265eaa3783bSRichard Henderson TCGv_reg iaoq_n_var; 26661766fe9SRichard Henderson 26786f8d05fSRichard Henderson int ntempr, ntempl; 2685eecd37aSRichard Henderson TCGv_reg tempr[8]; 26986f8d05fSRichard Henderson TCGv_tl templ[4]; 27061766fe9SRichard Henderson 27161766fe9SRichard Henderson DisasCond null_cond; 27261766fe9SRichard Henderson TCGLabel *null_lab; 27361766fe9SRichard Henderson 2741a19da0dSRichard Henderson uint32_t insn; 275494737b7SRichard Henderson uint32_t tb_flags; 2763d68ee7bSRichard Henderson int mmu_idx; 2773d68ee7bSRichard Henderson int privilege; 27861766fe9SRichard Henderson bool psw_n_nonzero; 27961766fe9SRichard Henderson } DisasContext; 28061766fe9SRichard Henderson 281e36f27efSRichard Henderson /* Note that ssm/rsm instructions number PSW_W and PSW_E differently. */ 282e36f27efSRichard Henderson static int expand_sm_imm(int val) 283e36f27efSRichard Henderson { 284e36f27efSRichard Henderson if (val & PSW_SM_E) { 285e36f27efSRichard Henderson val = (val & ~PSW_SM_E) | PSW_E; 286e36f27efSRichard Henderson } 287e36f27efSRichard Henderson if (val & PSW_SM_W) { 288e36f27efSRichard Henderson val = (val & ~PSW_SM_W) | PSW_W; 289e36f27efSRichard Henderson } 290e36f27efSRichard Henderson return val; 291e36f27efSRichard Henderson } 292e36f27efSRichard Henderson 293deee69a1SRichard Henderson /* Inverted space register indicates 0 means sr0 not inferred from base. */ 294deee69a1SRichard Henderson static int expand_sr3x(int val) 295deee69a1SRichard Henderson { 296deee69a1SRichard Henderson return ~val; 297deee69a1SRichard Henderson } 298deee69a1SRichard Henderson 2991cd012a5SRichard Henderson /* Convert the M:A bits within a memory insn to the tri-state value 3001cd012a5SRichard Henderson we use for the final M. */ 3011cd012a5SRichard Henderson static int ma_to_m(int val) 3021cd012a5SRichard Henderson { 3031cd012a5SRichard Henderson return val & 2 ? (val & 1 ? -1 : 1) : 0; 3041cd012a5SRichard Henderson } 3051cd012a5SRichard Henderson 306740038d7SRichard Henderson /* Convert the sign of the displacement to a pre or post-modify. */ 307740038d7SRichard Henderson static int pos_to_m(int val) 308740038d7SRichard Henderson { 309740038d7SRichard Henderson return val ? 1 : -1; 310740038d7SRichard Henderson } 311740038d7SRichard Henderson 312740038d7SRichard Henderson static int neg_to_m(int val) 313740038d7SRichard Henderson { 314740038d7SRichard Henderson return val ? -1 : 1; 315740038d7SRichard Henderson } 316740038d7SRichard Henderson 317740038d7SRichard Henderson /* Used for branch targets and fp memory ops. */ 31801afb7beSRichard Henderson static int expand_shl2(int val) 31901afb7beSRichard Henderson { 32001afb7beSRichard Henderson return val << 2; 32101afb7beSRichard Henderson } 32201afb7beSRichard Henderson 323740038d7SRichard Henderson /* Used for fp memory ops. */ 324740038d7SRichard Henderson static int expand_shl3(int val) 325740038d7SRichard Henderson { 326740038d7SRichard Henderson return val << 3; 327740038d7SRichard Henderson } 328740038d7SRichard Henderson 3290588e061SRichard Henderson /* Used for assemble_21. */ 3300588e061SRichard Henderson static int expand_shl11(int val) 3310588e061SRichard Henderson { 3320588e061SRichard Henderson return val << 11; 3330588e061SRichard Henderson } 3340588e061SRichard Henderson 33501afb7beSRichard Henderson 33640f9f908SRichard Henderson /* Include the auto-generated decoder. */ 33740f9f908SRichard Henderson #include "decode.inc.c" 33840f9f908SRichard Henderson 33961766fe9SRichard Henderson /* We are not using a goto_tb (for whatever reason), but have updated 34061766fe9SRichard Henderson the iaq (for whatever reason), so don't do it again on exit. */ 341869051eaSRichard Henderson #define DISAS_IAQ_N_UPDATED DISAS_TARGET_0 34261766fe9SRichard Henderson 34361766fe9SRichard Henderson /* We are exiting the TB, but have neither emitted a goto_tb, nor 34461766fe9SRichard Henderson updated the iaq for the next instruction to be executed. */ 345869051eaSRichard Henderson #define DISAS_IAQ_N_STALE DISAS_TARGET_1 34661766fe9SRichard Henderson 347e1b5a5edSRichard Henderson /* Similarly, but we want to return to the main loop immediately 348e1b5a5edSRichard Henderson to recognize unmasked interrupts. */ 349e1b5a5edSRichard Henderson #define DISAS_IAQ_N_STALE_EXIT DISAS_TARGET_2 350e1b5a5edSRichard Henderson 35161766fe9SRichard Henderson /* global register indexes */ 352eaa3783bSRichard Henderson static TCGv_reg cpu_gr[32]; 35333423472SRichard Henderson static TCGv_i64 cpu_sr[4]; 354494737b7SRichard Henderson static TCGv_i64 cpu_srH; 355eaa3783bSRichard Henderson static TCGv_reg cpu_iaoq_f; 356eaa3783bSRichard Henderson static TCGv_reg cpu_iaoq_b; 357c301f34eSRichard Henderson static TCGv_i64 cpu_iasq_f; 358c301f34eSRichard Henderson static TCGv_i64 cpu_iasq_b; 359eaa3783bSRichard Henderson static TCGv_reg cpu_sar; 360eaa3783bSRichard Henderson static TCGv_reg cpu_psw_n; 361eaa3783bSRichard Henderson static TCGv_reg cpu_psw_v; 362eaa3783bSRichard Henderson static TCGv_reg cpu_psw_cb; 363eaa3783bSRichard Henderson static TCGv_reg cpu_psw_cb_msb; 36461766fe9SRichard Henderson 36561766fe9SRichard Henderson #include "exec/gen-icount.h" 36661766fe9SRichard Henderson 36761766fe9SRichard Henderson void hppa_translate_init(void) 36861766fe9SRichard Henderson { 36961766fe9SRichard Henderson #define DEF_VAR(V) { &cpu_##V, #V, offsetof(CPUHPPAState, V) } 37061766fe9SRichard Henderson 371eaa3783bSRichard Henderson typedef struct { TCGv_reg *var; const char *name; int ofs; } GlobalVar; 37261766fe9SRichard Henderson static const GlobalVar vars[] = { 37335136a77SRichard Henderson { &cpu_sar, "sar", offsetof(CPUHPPAState, cr[CR_SAR]) }, 37461766fe9SRichard Henderson DEF_VAR(psw_n), 37561766fe9SRichard Henderson DEF_VAR(psw_v), 37661766fe9SRichard Henderson DEF_VAR(psw_cb), 37761766fe9SRichard Henderson DEF_VAR(psw_cb_msb), 37861766fe9SRichard Henderson DEF_VAR(iaoq_f), 37961766fe9SRichard Henderson DEF_VAR(iaoq_b), 38061766fe9SRichard Henderson }; 38161766fe9SRichard Henderson 38261766fe9SRichard Henderson #undef DEF_VAR 38361766fe9SRichard Henderson 38461766fe9SRichard Henderson /* Use the symbolic register names that match the disassembler. */ 38561766fe9SRichard Henderson static const char gr_names[32][4] = { 38661766fe9SRichard Henderson "r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7", 38761766fe9SRichard Henderson "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15", 38861766fe9SRichard Henderson "r16", "r17", "r18", "r19", "r20", "r21", "r22", "r23", 38961766fe9SRichard Henderson "r24", "r25", "r26", "r27", "r28", "r29", "r30", "r31" 39061766fe9SRichard Henderson }; 39133423472SRichard Henderson /* SR[4-7] are not global registers so that we can index them. */ 392494737b7SRichard Henderson static const char sr_names[5][4] = { 393494737b7SRichard Henderson "sr0", "sr1", "sr2", "sr3", "srH" 39433423472SRichard Henderson }; 39561766fe9SRichard Henderson 39661766fe9SRichard Henderson int i; 39761766fe9SRichard Henderson 398f764718dSRichard Henderson cpu_gr[0] = NULL; 39961766fe9SRichard Henderson for (i = 1; i < 32; i++) { 40061766fe9SRichard Henderson cpu_gr[i] = tcg_global_mem_new(cpu_env, 40161766fe9SRichard Henderson offsetof(CPUHPPAState, gr[i]), 40261766fe9SRichard Henderson gr_names[i]); 40361766fe9SRichard Henderson } 40433423472SRichard Henderson for (i = 0; i < 4; i++) { 40533423472SRichard Henderson cpu_sr[i] = tcg_global_mem_new_i64(cpu_env, 40633423472SRichard Henderson offsetof(CPUHPPAState, sr[i]), 40733423472SRichard Henderson sr_names[i]); 40833423472SRichard Henderson } 409494737b7SRichard Henderson cpu_srH = tcg_global_mem_new_i64(cpu_env, 410494737b7SRichard Henderson offsetof(CPUHPPAState, sr[4]), 411494737b7SRichard Henderson sr_names[4]); 41261766fe9SRichard Henderson 41361766fe9SRichard Henderson for (i = 0; i < ARRAY_SIZE(vars); ++i) { 41461766fe9SRichard Henderson const GlobalVar *v = &vars[i]; 41561766fe9SRichard Henderson *v->var = tcg_global_mem_new(cpu_env, v->ofs, v->name); 41661766fe9SRichard Henderson } 417c301f34eSRichard Henderson 418c301f34eSRichard Henderson cpu_iasq_f = tcg_global_mem_new_i64(cpu_env, 419c301f34eSRichard Henderson offsetof(CPUHPPAState, iasq_f), 420c301f34eSRichard Henderson "iasq_f"); 421c301f34eSRichard Henderson cpu_iasq_b = tcg_global_mem_new_i64(cpu_env, 422c301f34eSRichard Henderson offsetof(CPUHPPAState, iasq_b), 423c301f34eSRichard Henderson "iasq_b"); 42461766fe9SRichard Henderson } 42561766fe9SRichard Henderson 426129e9cc3SRichard Henderson static DisasCond cond_make_f(void) 427129e9cc3SRichard Henderson { 428f764718dSRichard Henderson return (DisasCond){ 429f764718dSRichard Henderson .c = TCG_COND_NEVER, 430f764718dSRichard Henderson .a0 = NULL, 431f764718dSRichard Henderson .a1 = NULL, 432f764718dSRichard Henderson }; 433129e9cc3SRichard Henderson } 434129e9cc3SRichard Henderson 435df0232feSRichard Henderson static DisasCond cond_make_t(void) 436df0232feSRichard Henderson { 437df0232feSRichard Henderson return (DisasCond){ 438df0232feSRichard Henderson .c = TCG_COND_ALWAYS, 439df0232feSRichard Henderson .a0 = NULL, 440df0232feSRichard Henderson .a1 = NULL, 441df0232feSRichard Henderson }; 442df0232feSRichard Henderson } 443df0232feSRichard Henderson 444129e9cc3SRichard Henderson static DisasCond cond_make_n(void) 445129e9cc3SRichard Henderson { 446f764718dSRichard Henderson return (DisasCond){ 447f764718dSRichard Henderson .c = TCG_COND_NE, 448f764718dSRichard Henderson .a0 = cpu_psw_n, 449f764718dSRichard Henderson .a0_is_n = true, 450f764718dSRichard Henderson .a1 = NULL, 451f764718dSRichard Henderson .a1_is_0 = true 452f764718dSRichard Henderson }; 453129e9cc3SRichard Henderson } 454129e9cc3SRichard Henderson 455b47a4a02SSven Schnelle static DisasCond cond_make_0_tmp(TCGCond c, TCGv_reg a0) 456b47a4a02SSven Schnelle { 457b47a4a02SSven Schnelle assert (c != TCG_COND_NEVER && c != TCG_COND_ALWAYS); 458b47a4a02SSven Schnelle return (DisasCond){ 459b47a4a02SSven Schnelle .c = c, .a0 = a0, .a1_is_0 = true 460b47a4a02SSven Schnelle }; 461b47a4a02SSven Schnelle } 462b47a4a02SSven Schnelle 463eaa3783bSRichard Henderson static DisasCond cond_make_0(TCGCond c, TCGv_reg a0) 464129e9cc3SRichard Henderson { 465b47a4a02SSven Schnelle TCGv_reg tmp = tcg_temp_new(); 466b47a4a02SSven Schnelle tcg_gen_mov_reg(tmp, a0); 467b47a4a02SSven Schnelle return cond_make_0_tmp(c, tmp); 468129e9cc3SRichard Henderson } 469129e9cc3SRichard Henderson 470eaa3783bSRichard Henderson static DisasCond cond_make(TCGCond c, TCGv_reg a0, TCGv_reg a1) 471129e9cc3SRichard Henderson { 472129e9cc3SRichard Henderson DisasCond r = { .c = c }; 473129e9cc3SRichard Henderson 474129e9cc3SRichard Henderson assert (c != TCG_COND_NEVER && c != TCG_COND_ALWAYS); 475129e9cc3SRichard Henderson r.a0 = tcg_temp_new(); 476eaa3783bSRichard Henderson tcg_gen_mov_reg(r.a0, a0); 477129e9cc3SRichard Henderson r.a1 = tcg_temp_new(); 478eaa3783bSRichard Henderson tcg_gen_mov_reg(r.a1, a1); 479129e9cc3SRichard Henderson 480129e9cc3SRichard Henderson return r; 481129e9cc3SRichard Henderson } 482129e9cc3SRichard Henderson 483129e9cc3SRichard Henderson static void cond_prep(DisasCond *cond) 484129e9cc3SRichard Henderson { 485129e9cc3SRichard Henderson if (cond->a1_is_0) { 486129e9cc3SRichard Henderson cond->a1_is_0 = false; 487eaa3783bSRichard Henderson cond->a1 = tcg_const_reg(0); 488129e9cc3SRichard Henderson } 489129e9cc3SRichard Henderson } 490129e9cc3SRichard Henderson 491129e9cc3SRichard Henderson static void cond_free(DisasCond *cond) 492129e9cc3SRichard Henderson { 493129e9cc3SRichard Henderson switch (cond->c) { 494129e9cc3SRichard Henderson default: 495129e9cc3SRichard Henderson if (!cond->a0_is_n) { 496129e9cc3SRichard Henderson tcg_temp_free(cond->a0); 497129e9cc3SRichard Henderson } 498129e9cc3SRichard Henderson if (!cond->a1_is_0) { 499129e9cc3SRichard Henderson tcg_temp_free(cond->a1); 500129e9cc3SRichard Henderson } 501129e9cc3SRichard Henderson cond->a0_is_n = false; 502129e9cc3SRichard Henderson cond->a1_is_0 = false; 503f764718dSRichard Henderson cond->a0 = NULL; 504f764718dSRichard Henderson cond->a1 = NULL; 505129e9cc3SRichard Henderson /* fallthru */ 506129e9cc3SRichard Henderson case TCG_COND_ALWAYS: 507129e9cc3SRichard Henderson cond->c = TCG_COND_NEVER; 508129e9cc3SRichard Henderson break; 509129e9cc3SRichard Henderson case TCG_COND_NEVER: 510129e9cc3SRichard Henderson break; 511129e9cc3SRichard Henderson } 512129e9cc3SRichard Henderson } 513129e9cc3SRichard Henderson 514eaa3783bSRichard Henderson static TCGv_reg get_temp(DisasContext *ctx) 51561766fe9SRichard Henderson { 51686f8d05fSRichard Henderson unsigned i = ctx->ntempr++; 51786f8d05fSRichard Henderson g_assert(i < ARRAY_SIZE(ctx->tempr)); 51886f8d05fSRichard Henderson return ctx->tempr[i] = tcg_temp_new(); 51961766fe9SRichard Henderson } 52061766fe9SRichard Henderson 52186f8d05fSRichard Henderson #ifndef CONFIG_USER_ONLY 52286f8d05fSRichard Henderson static TCGv_tl get_temp_tl(DisasContext *ctx) 52386f8d05fSRichard Henderson { 52486f8d05fSRichard Henderson unsigned i = ctx->ntempl++; 52586f8d05fSRichard Henderson g_assert(i < ARRAY_SIZE(ctx->templ)); 52686f8d05fSRichard Henderson return ctx->templ[i] = tcg_temp_new_tl(); 52786f8d05fSRichard Henderson } 52886f8d05fSRichard Henderson #endif 52986f8d05fSRichard Henderson 530eaa3783bSRichard Henderson static TCGv_reg load_const(DisasContext *ctx, target_sreg v) 53161766fe9SRichard Henderson { 532eaa3783bSRichard Henderson TCGv_reg t = get_temp(ctx); 533eaa3783bSRichard Henderson tcg_gen_movi_reg(t, v); 53461766fe9SRichard Henderson return t; 53561766fe9SRichard Henderson } 53661766fe9SRichard Henderson 537eaa3783bSRichard Henderson static TCGv_reg load_gpr(DisasContext *ctx, unsigned reg) 53861766fe9SRichard Henderson { 53961766fe9SRichard Henderson if (reg == 0) { 540eaa3783bSRichard Henderson TCGv_reg t = get_temp(ctx); 541eaa3783bSRichard Henderson tcg_gen_movi_reg(t, 0); 54261766fe9SRichard Henderson return t; 54361766fe9SRichard Henderson } else { 54461766fe9SRichard Henderson return cpu_gr[reg]; 54561766fe9SRichard Henderson } 54661766fe9SRichard Henderson } 54761766fe9SRichard Henderson 548eaa3783bSRichard Henderson static TCGv_reg dest_gpr(DisasContext *ctx, unsigned reg) 54961766fe9SRichard Henderson { 550129e9cc3SRichard Henderson if (reg == 0 || ctx->null_cond.c != TCG_COND_NEVER) { 55161766fe9SRichard Henderson return get_temp(ctx); 55261766fe9SRichard Henderson } else { 55361766fe9SRichard Henderson return cpu_gr[reg]; 55461766fe9SRichard Henderson } 55561766fe9SRichard Henderson } 55661766fe9SRichard Henderson 557eaa3783bSRichard Henderson static void save_or_nullify(DisasContext *ctx, TCGv_reg dest, TCGv_reg t) 558129e9cc3SRichard Henderson { 559129e9cc3SRichard Henderson if (ctx->null_cond.c != TCG_COND_NEVER) { 560129e9cc3SRichard Henderson cond_prep(&ctx->null_cond); 561eaa3783bSRichard Henderson tcg_gen_movcond_reg(ctx->null_cond.c, dest, ctx->null_cond.a0, 562129e9cc3SRichard Henderson ctx->null_cond.a1, dest, t); 563129e9cc3SRichard Henderson } else { 564eaa3783bSRichard Henderson tcg_gen_mov_reg(dest, t); 565129e9cc3SRichard Henderson } 566129e9cc3SRichard Henderson } 567129e9cc3SRichard Henderson 568eaa3783bSRichard Henderson static void save_gpr(DisasContext *ctx, unsigned reg, TCGv_reg t) 569129e9cc3SRichard Henderson { 570129e9cc3SRichard Henderson if (reg != 0) { 571129e9cc3SRichard Henderson save_or_nullify(ctx, cpu_gr[reg], t); 572129e9cc3SRichard Henderson } 573129e9cc3SRichard Henderson } 574129e9cc3SRichard Henderson 57596d6407fSRichard Henderson #ifdef HOST_WORDS_BIGENDIAN 57696d6407fSRichard Henderson # define HI_OFS 0 57796d6407fSRichard Henderson # define LO_OFS 4 57896d6407fSRichard Henderson #else 57996d6407fSRichard Henderson # define HI_OFS 4 58096d6407fSRichard Henderson # define LO_OFS 0 58196d6407fSRichard Henderson #endif 58296d6407fSRichard Henderson 58396d6407fSRichard Henderson static TCGv_i32 load_frw_i32(unsigned rt) 58496d6407fSRichard Henderson { 58596d6407fSRichard Henderson TCGv_i32 ret = tcg_temp_new_i32(); 58696d6407fSRichard Henderson tcg_gen_ld_i32(ret, cpu_env, 58796d6407fSRichard Henderson offsetof(CPUHPPAState, fr[rt & 31]) 58896d6407fSRichard Henderson + (rt & 32 ? LO_OFS : HI_OFS)); 58996d6407fSRichard Henderson return ret; 59096d6407fSRichard Henderson } 59196d6407fSRichard Henderson 592ebe9383cSRichard Henderson static TCGv_i32 load_frw0_i32(unsigned rt) 593ebe9383cSRichard Henderson { 594ebe9383cSRichard Henderson if (rt == 0) { 595ebe9383cSRichard Henderson return tcg_const_i32(0); 596ebe9383cSRichard Henderson } else { 597ebe9383cSRichard Henderson return load_frw_i32(rt); 598ebe9383cSRichard Henderson } 599ebe9383cSRichard Henderson } 600ebe9383cSRichard Henderson 601ebe9383cSRichard Henderson static TCGv_i64 load_frw0_i64(unsigned rt) 602ebe9383cSRichard Henderson { 603ebe9383cSRichard Henderson if (rt == 0) { 604ebe9383cSRichard Henderson return tcg_const_i64(0); 605ebe9383cSRichard Henderson } else { 606ebe9383cSRichard Henderson TCGv_i64 ret = tcg_temp_new_i64(); 607ebe9383cSRichard Henderson tcg_gen_ld32u_i64(ret, cpu_env, 608ebe9383cSRichard Henderson offsetof(CPUHPPAState, fr[rt & 31]) 609ebe9383cSRichard Henderson + (rt & 32 ? LO_OFS : HI_OFS)); 610ebe9383cSRichard Henderson return ret; 611ebe9383cSRichard Henderson } 612ebe9383cSRichard Henderson } 613ebe9383cSRichard Henderson 61496d6407fSRichard Henderson static void save_frw_i32(unsigned rt, TCGv_i32 val) 61596d6407fSRichard Henderson { 61696d6407fSRichard Henderson tcg_gen_st_i32(val, cpu_env, 61796d6407fSRichard Henderson offsetof(CPUHPPAState, fr[rt & 31]) 61896d6407fSRichard Henderson + (rt & 32 ? LO_OFS : HI_OFS)); 61996d6407fSRichard Henderson } 62096d6407fSRichard Henderson 62196d6407fSRichard Henderson #undef HI_OFS 62296d6407fSRichard Henderson #undef LO_OFS 62396d6407fSRichard Henderson 62496d6407fSRichard Henderson static TCGv_i64 load_frd(unsigned rt) 62596d6407fSRichard Henderson { 62696d6407fSRichard Henderson TCGv_i64 ret = tcg_temp_new_i64(); 62796d6407fSRichard Henderson tcg_gen_ld_i64(ret, cpu_env, offsetof(CPUHPPAState, fr[rt])); 62896d6407fSRichard Henderson return ret; 62996d6407fSRichard Henderson } 63096d6407fSRichard Henderson 631ebe9383cSRichard Henderson static TCGv_i64 load_frd0(unsigned rt) 632ebe9383cSRichard Henderson { 633ebe9383cSRichard Henderson if (rt == 0) { 634ebe9383cSRichard Henderson return tcg_const_i64(0); 635ebe9383cSRichard Henderson } else { 636ebe9383cSRichard Henderson return load_frd(rt); 637ebe9383cSRichard Henderson } 638ebe9383cSRichard Henderson } 639ebe9383cSRichard Henderson 64096d6407fSRichard Henderson static void save_frd(unsigned rt, TCGv_i64 val) 64196d6407fSRichard Henderson { 64296d6407fSRichard Henderson tcg_gen_st_i64(val, cpu_env, offsetof(CPUHPPAState, fr[rt])); 64396d6407fSRichard Henderson } 64496d6407fSRichard Henderson 64533423472SRichard Henderson static void load_spr(DisasContext *ctx, TCGv_i64 dest, unsigned reg) 64633423472SRichard Henderson { 64733423472SRichard Henderson #ifdef CONFIG_USER_ONLY 64833423472SRichard Henderson tcg_gen_movi_i64(dest, 0); 64933423472SRichard Henderson #else 65033423472SRichard Henderson if (reg < 4) { 65133423472SRichard Henderson tcg_gen_mov_i64(dest, cpu_sr[reg]); 652494737b7SRichard Henderson } else if (ctx->tb_flags & TB_FLAG_SR_SAME) { 653494737b7SRichard Henderson tcg_gen_mov_i64(dest, cpu_srH); 65433423472SRichard Henderson } else { 65533423472SRichard Henderson tcg_gen_ld_i64(dest, cpu_env, offsetof(CPUHPPAState, sr[reg])); 65633423472SRichard Henderson } 65733423472SRichard Henderson #endif 65833423472SRichard Henderson } 65933423472SRichard Henderson 660129e9cc3SRichard Henderson /* Skip over the implementation of an insn that has been nullified. 661129e9cc3SRichard Henderson Use this when the insn is too complex for a conditional move. */ 662129e9cc3SRichard Henderson static void nullify_over(DisasContext *ctx) 663129e9cc3SRichard Henderson { 664129e9cc3SRichard Henderson if (ctx->null_cond.c != TCG_COND_NEVER) { 665129e9cc3SRichard Henderson /* The always condition should have been handled in the main loop. */ 666129e9cc3SRichard Henderson assert(ctx->null_cond.c != TCG_COND_ALWAYS); 667129e9cc3SRichard Henderson 668129e9cc3SRichard Henderson ctx->null_lab = gen_new_label(); 669129e9cc3SRichard Henderson cond_prep(&ctx->null_cond); 670129e9cc3SRichard Henderson 671129e9cc3SRichard Henderson /* If we're using PSW[N], copy it to a temp because... */ 672129e9cc3SRichard Henderson if (ctx->null_cond.a0_is_n) { 673129e9cc3SRichard Henderson ctx->null_cond.a0_is_n = false; 674129e9cc3SRichard Henderson ctx->null_cond.a0 = tcg_temp_new(); 675eaa3783bSRichard Henderson tcg_gen_mov_reg(ctx->null_cond.a0, cpu_psw_n); 676129e9cc3SRichard Henderson } 677129e9cc3SRichard Henderson /* ... we clear it before branching over the implementation, 678129e9cc3SRichard Henderson so that (1) it's clear after nullifying this insn and 679129e9cc3SRichard Henderson (2) if this insn nullifies the next, PSW[N] is valid. */ 680129e9cc3SRichard Henderson if (ctx->psw_n_nonzero) { 681129e9cc3SRichard Henderson ctx->psw_n_nonzero = false; 682eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, 0); 683129e9cc3SRichard Henderson } 684129e9cc3SRichard Henderson 685eaa3783bSRichard Henderson tcg_gen_brcond_reg(ctx->null_cond.c, ctx->null_cond.a0, 686129e9cc3SRichard Henderson ctx->null_cond.a1, ctx->null_lab); 687129e9cc3SRichard Henderson cond_free(&ctx->null_cond); 688129e9cc3SRichard Henderson } 689129e9cc3SRichard Henderson } 690129e9cc3SRichard Henderson 691129e9cc3SRichard Henderson /* Save the current nullification state to PSW[N]. */ 692129e9cc3SRichard Henderson static void nullify_save(DisasContext *ctx) 693129e9cc3SRichard Henderson { 694129e9cc3SRichard Henderson if (ctx->null_cond.c == TCG_COND_NEVER) { 695129e9cc3SRichard Henderson if (ctx->psw_n_nonzero) { 696eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, 0); 697129e9cc3SRichard Henderson } 698129e9cc3SRichard Henderson return; 699129e9cc3SRichard Henderson } 700129e9cc3SRichard Henderson if (!ctx->null_cond.a0_is_n) { 701129e9cc3SRichard Henderson cond_prep(&ctx->null_cond); 702eaa3783bSRichard Henderson tcg_gen_setcond_reg(ctx->null_cond.c, cpu_psw_n, 703129e9cc3SRichard Henderson ctx->null_cond.a0, ctx->null_cond.a1); 704129e9cc3SRichard Henderson ctx->psw_n_nonzero = true; 705129e9cc3SRichard Henderson } 706129e9cc3SRichard Henderson cond_free(&ctx->null_cond); 707129e9cc3SRichard Henderson } 708129e9cc3SRichard Henderson 709129e9cc3SRichard Henderson /* Set a PSW[N] to X. The intention is that this is used immediately 710129e9cc3SRichard Henderson before a goto_tb/exit_tb, so that there is no fallthru path to other 711129e9cc3SRichard Henderson code within the TB. Therefore we do not update psw_n_nonzero. */ 712129e9cc3SRichard Henderson static void nullify_set(DisasContext *ctx, bool x) 713129e9cc3SRichard Henderson { 714129e9cc3SRichard Henderson if (ctx->psw_n_nonzero || x) { 715eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, x); 716129e9cc3SRichard Henderson } 717129e9cc3SRichard Henderson } 718129e9cc3SRichard Henderson 719129e9cc3SRichard Henderson /* Mark the end of an instruction that may have been nullified. 72040f9f908SRichard Henderson This is the pair to nullify_over. Always returns true so that 72140f9f908SRichard Henderson it may be tail-called from a translate function. */ 72231234768SRichard Henderson static bool nullify_end(DisasContext *ctx) 723129e9cc3SRichard Henderson { 724129e9cc3SRichard Henderson TCGLabel *null_lab = ctx->null_lab; 72531234768SRichard Henderson DisasJumpType status = ctx->base.is_jmp; 726129e9cc3SRichard Henderson 727f49b3537SRichard Henderson /* For NEXT, NORETURN, STALE, we can easily continue (or exit). 728f49b3537SRichard Henderson For UPDATED, we cannot update on the nullified path. */ 729f49b3537SRichard Henderson assert(status != DISAS_IAQ_N_UPDATED); 730f49b3537SRichard Henderson 731129e9cc3SRichard Henderson if (likely(null_lab == NULL)) { 732129e9cc3SRichard Henderson /* The current insn wasn't conditional or handled the condition 733129e9cc3SRichard Henderson applied to it without a branch, so the (new) setting of 734129e9cc3SRichard Henderson NULL_COND can be applied directly to the next insn. */ 73531234768SRichard Henderson return true; 736129e9cc3SRichard Henderson } 737129e9cc3SRichard Henderson ctx->null_lab = NULL; 738129e9cc3SRichard Henderson 739129e9cc3SRichard Henderson if (likely(ctx->null_cond.c == TCG_COND_NEVER)) { 740129e9cc3SRichard Henderson /* The next instruction will be unconditional, 741129e9cc3SRichard Henderson and NULL_COND already reflects that. */ 742129e9cc3SRichard Henderson gen_set_label(null_lab); 743129e9cc3SRichard Henderson } else { 744129e9cc3SRichard Henderson /* The insn that we just executed is itself nullifying the next 745129e9cc3SRichard Henderson instruction. Store the condition in the PSW[N] global. 746129e9cc3SRichard Henderson We asserted PSW[N] = 0 in nullify_over, so that after the 747129e9cc3SRichard Henderson label we have the proper value in place. */ 748129e9cc3SRichard Henderson nullify_save(ctx); 749129e9cc3SRichard Henderson gen_set_label(null_lab); 750129e9cc3SRichard Henderson ctx->null_cond = cond_make_n(); 751129e9cc3SRichard Henderson } 752869051eaSRichard Henderson if (status == DISAS_NORETURN) { 75331234768SRichard Henderson ctx->base.is_jmp = DISAS_NEXT; 754129e9cc3SRichard Henderson } 75531234768SRichard Henderson return true; 756129e9cc3SRichard Henderson } 757129e9cc3SRichard Henderson 758eaa3783bSRichard Henderson static void copy_iaoq_entry(TCGv_reg dest, target_ureg ival, TCGv_reg vval) 75961766fe9SRichard Henderson { 76061766fe9SRichard Henderson if (unlikely(ival == -1)) { 761eaa3783bSRichard Henderson tcg_gen_mov_reg(dest, vval); 76261766fe9SRichard Henderson } else { 763eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, ival); 76461766fe9SRichard Henderson } 76561766fe9SRichard Henderson } 76661766fe9SRichard Henderson 767eaa3783bSRichard Henderson static inline target_ureg iaoq_dest(DisasContext *ctx, target_sreg disp) 76861766fe9SRichard Henderson { 76961766fe9SRichard Henderson return ctx->iaoq_f + disp + 8; 77061766fe9SRichard Henderson } 77161766fe9SRichard Henderson 77261766fe9SRichard Henderson static void gen_excp_1(int exception) 77361766fe9SRichard Henderson { 77461766fe9SRichard Henderson TCGv_i32 t = tcg_const_i32(exception); 77561766fe9SRichard Henderson gen_helper_excp(cpu_env, t); 77661766fe9SRichard Henderson tcg_temp_free_i32(t); 77761766fe9SRichard Henderson } 77861766fe9SRichard Henderson 77931234768SRichard Henderson static void gen_excp(DisasContext *ctx, int exception) 78061766fe9SRichard Henderson { 78161766fe9SRichard Henderson copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_f, cpu_iaoq_f); 78261766fe9SRichard Henderson copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_b, cpu_iaoq_b); 783129e9cc3SRichard Henderson nullify_save(ctx); 78461766fe9SRichard Henderson gen_excp_1(exception); 78531234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 78661766fe9SRichard Henderson } 78761766fe9SRichard Henderson 78831234768SRichard Henderson static bool gen_excp_iir(DisasContext *ctx, int exc) 7891a19da0dSRichard Henderson { 79031234768SRichard Henderson TCGv_reg tmp; 79131234768SRichard Henderson 79231234768SRichard Henderson nullify_over(ctx); 79331234768SRichard Henderson tmp = tcg_const_reg(ctx->insn); 7941a19da0dSRichard Henderson tcg_gen_st_reg(tmp, cpu_env, offsetof(CPUHPPAState, cr[CR_IIR])); 7951a19da0dSRichard Henderson tcg_temp_free(tmp); 79631234768SRichard Henderson gen_excp(ctx, exc); 79731234768SRichard Henderson return nullify_end(ctx); 7981a19da0dSRichard Henderson } 7991a19da0dSRichard Henderson 80031234768SRichard Henderson static bool gen_illegal(DisasContext *ctx) 80161766fe9SRichard Henderson { 80231234768SRichard Henderson return gen_excp_iir(ctx, EXCP_ILL); 80361766fe9SRichard Henderson } 80461766fe9SRichard Henderson 80540f9f908SRichard Henderson #ifdef CONFIG_USER_ONLY 80640f9f908SRichard Henderson #define CHECK_MOST_PRIVILEGED(EXCP) \ 80740f9f908SRichard Henderson return gen_excp_iir(ctx, EXCP) 80840f9f908SRichard Henderson #else 809e1b5a5edSRichard Henderson #define CHECK_MOST_PRIVILEGED(EXCP) \ 810e1b5a5edSRichard Henderson do { \ 811e1b5a5edSRichard Henderson if (ctx->privilege != 0) { \ 81231234768SRichard Henderson return gen_excp_iir(ctx, EXCP); \ 813e1b5a5edSRichard Henderson } \ 814e1b5a5edSRichard Henderson } while (0) 81540f9f908SRichard Henderson #endif 816e1b5a5edSRichard Henderson 817eaa3783bSRichard Henderson static bool use_goto_tb(DisasContext *ctx, target_ureg dest) 81861766fe9SRichard Henderson { 819f3b423ecSRichard Henderson /* Suppress goto_tb for page crossing, IO, or single-steping. */ 820f3b423ecSRichard Henderson return !(((ctx->base.pc_first ^ dest) & TARGET_PAGE_MASK) 821f3b423ecSRichard Henderson || (tb_cflags(ctx->base.tb) & CF_LAST_IO) 822f3b423ecSRichard Henderson || ctx->base.singlestep_enabled); 82361766fe9SRichard Henderson } 82461766fe9SRichard Henderson 825129e9cc3SRichard Henderson /* If the next insn is to be nullified, and it's on the same page, 826129e9cc3SRichard Henderson and we're not attempting to set a breakpoint on it, then we can 827129e9cc3SRichard Henderson totally skip the nullified insn. This avoids creating and 828129e9cc3SRichard Henderson executing a TB that merely branches to the next TB. */ 829129e9cc3SRichard Henderson static bool use_nullify_skip(DisasContext *ctx) 830129e9cc3SRichard Henderson { 831129e9cc3SRichard Henderson return (((ctx->iaoq_b ^ ctx->iaoq_f) & TARGET_PAGE_MASK) == 0 832129e9cc3SRichard Henderson && !cpu_breakpoint_test(ctx->cs, ctx->iaoq_b, BP_ANY)); 833129e9cc3SRichard Henderson } 834129e9cc3SRichard Henderson 83561766fe9SRichard Henderson static void gen_goto_tb(DisasContext *ctx, int which, 836eaa3783bSRichard Henderson target_ureg f, target_ureg b) 83761766fe9SRichard Henderson { 83861766fe9SRichard Henderson if (f != -1 && b != -1 && use_goto_tb(ctx, f)) { 83961766fe9SRichard Henderson tcg_gen_goto_tb(which); 840eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_iaoq_f, f); 841eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_iaoq_b, b); 84207ea28b4SRichard Henderson tcg_gen_exit_tb(ctx->base.tb, which); 84361766fe9SRichard Henderson } else { 84461766fe9SRichard Henderson copy_iaoq_entry(cpu_iaoq_f, f, cpu_iaoq_b); 84561766fe9SRichard Henderson copy_iaoq_entry(cpu_iaoq_b, b, ctx->iaoq_n_var); 846d01a3625SRichard Henderson if (ctx->base.singlestep_enabled) { 84761766fe9SRichard Henderson gen_excp_1(EXCP_DEBUG); 84861766fe9SRichard Henderson } else { 8497f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr(); 85061766fe9SRichard Henderson } 85161766fe9SRichard Henderson } 85261766fe9SRichard Henderson } 85361766fe9SRichard Henderson 854b47a4a02SSven Schnelle static bool cond_need_sv(int c) 855b47a4a02SSven Schnelle { 856b47a4a02SSven Schnelle return c == 2 || c == 3 || c == 6; 857b47a4a02SSven Schnelle } 858b47a4a02SSven Schnelle 859b47a4a02SSven Schnelle static bool cond_need_cb(int c) 860b47a4a02SSven Schnelle { 861b47a4a02SSven Schnelle return c == 4 || c == 5; 862b47a4a02SSven Schnelle } 863b47a4a02SSven Schnelle 864b47a4a02SSven Schnelle /* 865b47a4a02SSven Schnelle * Compute conditional for arithmetic. See Page 5-3, Table 5-1, of 866b47a4a02SSven Schnelle * the Parisc 1.1 Architecture Reference Manual for details. 867b47a4a02SSven Schnelle */ 868b2167459SRichard Henderson 869eaa3783bSRichard Henderson static DisasCond do_cond(unsigned cf, TCGv_reg res, 870eaa3783bSRichard Henderson TCGv_reg cb_msb, TCGv_reg sv) 871b2167459SRichard Henderson { 872b2167459SRichard Henderson DisasCond cond; 873eaa3783bSRichard Henderson TCGv_reg tmp; 874b2167459SRichard Henderson 875b2167459SRichard Henderson switch (cf >> 1) { 876b47a4a02SSven Schnelle case 0: /* Never / TR (0 / 1) */ 877b2167459SRichard Henderson cond = cond_make_f(); 878b2167459SRichard Henderson break; 879b2167459SRichard Henderson case 1: /* = / <> (Z / !Z) */ 880b2167459SRichard Henderson cond = cond_make_0(TCG_COND_EQ, res); 881b2167459SRichard Henderson break; 882b47a4a02SSven Schnelle case 2: /* < / >= (N ^ V / !(N ^ V) */ 883b47a4a02SSven Schnelle tmp = tcg_temp_new(); 884b47a4a02SSven Schnelle tcg_gen_xor_reg(tmp, res, sv); 885b47a4a02SSven Schnelle cond = cond_make_0_tmp(TCG_COND_LT, tmp); 886b2167459SRichard Henderson break; 887b47a4a02SSven Schnelle case 3: /* <= / > (N ^ V) | Z / !((N ^ V) | Z) */ 888b47a4a02SSven Schnelle /* 889b47a4a02SSven Schnelle * Simplify: 890b47a4a02SSven Schnelle * (N ^ V) | Z 891b47a4a02SSven Schnelle * ((res < 0) ^ (sv < 0)) | !res 892b47a4a02SSven Schnelle * ((res ^ sv) < 0) | !res 893b47a4a02SSven Schnelle * (~(res ^ sv) >= 0) | !res 894b47a4a02SSven Schnelle * !(~(res ^ sv) >> 31) | !res 895b47a4a02SSven Schnelle * !(~(res ^ sv) >> 31 & res) 896b47a4a02SSven Schnelle */ 897b47a4a02SSven Schnelle tmp = tcg_temp_new(); 898b47a4a02SSven Schnelle tcg_gen_eqv_reg(tmp, res, sv); 899b47a4a02SSven Schnelle tcg_gen_sari_reg(tmp, tmp, TARGET_REGISTER_BITS - 1); 900b47a4a02SSven Schnelle tcg_gen_and_reg(tmp, tmp, res); 901b47a4a02SSven Schnelle cond = cond_make_0_tmp(TCG_COND_EQ, tmp); 902b2167459SRichard Henderson break; 903b2167459SRichard Henderson case 4: /* NUV / UV (!C / C) */ 904b2167459SRichard Henderson cond = cond_make_0(TCG_COND_EQ, cb_msb); 905b2167459SRichard Henderson break; 906b2167459SRichard Henderson case 5: /* ZNV / VNZ (!C | Z / C & !Z) */ 907b2167459SRichard Henderson tmp = tcg_temp_new(); 908eaa3783bSRichard Henderson tcg_gen_neg_reg(tmp, cb_msb); 909eaa3783bSRichard Henderson tcg_gen_and_reg(tmp, tmp, res); 910b47a4a02SSven Schnelle cond = cond_make_0_tmp(TCG_COND_EQ, tmp); 911b2167459SRichard Henderson break; 912b2167459SRichard Henderson case 6: /* SV / NSV (V / !V) */ 913b2167459SRichard Henderson cond = cond_make_0(TCG_COND_LT, sv); 914b2167459SRichard Henderson break; 915b2167459SRichard Henderson case 7: /* OD / EV */ 916b2167459SRichard Henderson tmp = tcg_temp_new(); 917eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, res, 1); 918b47a4a02SSven Schnelle cond = cond_make_0_tmp(TCG_COND_NE, tmp); 919b2167459SRichard Henderson break; 920b2167459SRichard Henderson default: 921b2167459SRichard Henderson g_assert_not_reached(); 922b2167459SRichard Henderson } 923b2167459SRichard Henderson if (cf & 1) { 924b2167459SRichard Henderson cond.c = tcg_invert_cond(cond.c); 925b2167459SRichard Henderson } 926b2167459SRichard Henderson 927b2167459SRichard Henderson return cond; 928b2167459SRichard Henderson } 929b2167459SRichard Henderson 930b2167459SRichard Henderson /* Similar, but for the special case of subtraction without borrow, we 931b2167459SRichard Henderson can use the inputs directly. This can allow other computation to be 932b2167459SRichard Henderson deleted as unused. */ 933b2167459SRichard Henderson 934eaa3783bSRichard Henderson static DisasCond do_sub_cond(unsigned cf, TCGv_reg res, 935eaa3783bSRichard Henderson TCGv_reg in1, TCGv_reg in2, TCGv_reg sv) 936b2167459SRichard Henderson { 937b2167459SRichard Henderson DisasCond cond; 938b2167459SRichard Henderson 939b2167459SRichard Henderson switch (cf >> 1) { 940b2167459SRichard Henderson case 1: /* = / <> */ 941b2167459SRichard Henderson cond = cond_make(TCG_COND_EQ, in1, in2); 942b2167459SRichard Henderson break; 943b2167459SRichard Henderson case 2: /* < / >= */ 944b2167459SRichard Henderson cond = cond_make(TCG_COND_LT, in1, in2); 945b2167459SRichard Henderson break; 946b2167459SRichard Henderson case 3: /* <= / > */ 947b2167459SRichard Henderson cond = cond_make(TCG_COND_LE, in1, in2); 948b2167459SRichard Henderson break; 949b2167459SRichard Henderson case 4: /* << / >>= */ 950b2167459SRichard Henderson cond = cond_make(TCG_COND_LTU, in1, in2); 951b2167459SRichard Henderson break; 952b2167459SRichard Henderson case 5: /* <<= / >> */ 953b2167459SRichard Henderson cond = cond_make(TCG_COND_LEU, in1, in2); 954b2167459SRichard Henderson break; 955b2167459SRichard Henderson default: 956b47a4a02SSven Schnelle return do_cond(cf, res, NULL, sv); 957b2167459SRichard Henderson } 958b2167459SRichard Henderson if (cf & 1) { 959b2167459SRichard Henderson cond.c = tcg_invert_cond(cond.c); 960b2167459SRichard Henderson } 961b2167459SRichard Henderson 962b2167459SRichard Henderson return cond; 963b2167459SRichard Henderson } 964b2167459SRichard Henderson 965df0232feSRichard Henderson /* 966df0232feSRichard Henderson * Similar, but for logicals, where the carry and overflow bits are not 967df0232feSRichard Henderson * computed, and use of them is undefined. 968df0232feSRichard Henderson * 969df0232feSRichard Henderson * Undefined or not, hardware does not trap. It seems reasonable to 970df0232feSRichard Henderson * assume hardware treats cases c={4,5,6} as if C=0 & V=0, since that's 971df0232feSRichard Henderson * how cases c={2,3} are treated. 972df0232feSRichard Henderson */ 973b2167459SRichard Henderson 974eaa3783bSRichard Henderson static DisasCond do_log_cond(unsigned cf, TCGv_reg res) 975b2167459SRichard Henderson { 976df0232feSRichard Henderson switch (cf) { 977df0232feSRichard Henderson case 0: /* never */ 978df0232feSRichard Henderson case 9: /* undef, C */ 979df0232feSRichard Henderson case 11: /* undef, C & !Z */ 980df0232feSRichard Henderson case 12: /* undef, V */ 981df0232feSRichard Henderson return cond_make_f(); 982df0232feSRichard Henderson 983df0232feSRichard Henderson case 1: /* true */ 984df0232feSRichard Henderson case 8: /* undef, !C */ 985df0232feSRichard Henderson case 10: /* undef, !C | Z */ 986df0232feSRichard Henderson case 13: /* undef, !V */ 987df0232feSRichard Henderson return cond_make_t(); 988df0232feSRichard Henderson 989df0232feSRichard Henderson case 2: /* == */ 990df0232feSRichard Henderson return cond_make_0(TCG_COND_EQ, res); 991df0232feSRichard Henderson case 3: /* <> */ 992df0232feSRichard Henderson return cond_make_0(TCG_COND_NE, res); 993df0232feSRichard Henderson case 4: /* < */ 994df0232feSRichard Henderson return cond_make_0(TCG_COND_LT, res); 995df0232feSRichard Henderson case 5: /* >= */ 996df0232feSRichard Henderson return cond_make_0(TCG_COND_GE, res); 997df0232feSRichard Henderson case 6: /* <= */ 998df0232feSRichard Henderson return cond_make_0(TCG_COND_LE, res); 999df0232feSRichard Henderson case 7: /* > */ 1000df0232feSRichard Henderson return cond_make_0(TCG_COND_GT, res); 1001df0232feSRichard Henderson 1002df0232feSRichard Henderson case 14: /* OD */ 1003df0232feSRichard Henderson case 15: /* EV */ 1004df0232feSRichard Henderson return do_cond(cf, res, NULL, NULL); 1005df0232feSRichard Henderson 1006df0232feSRichard Henderson default: 1007df0232feSRichard Henderson g_assert_not_reached(); 1008b2167459SRichard Henderson } 1009b2167459SRichard Henderson } 1010b2167459SRichard Henderson 101198cd9ca7SRichard Henderson /* Similar, but for shift/extract/deposit conditions. */ 101298cd9ca7SRichard Henderson 1013eaa3783bSRichard Henderson static DisasCond do_sed_cond(unsigned orig, TCGv_reg res) 101498cd9ca7SRichard Henderson { 101598cd9ca7SRichard Henderson unsigned c, f; 101698cd9ca7SRichard Henderson 101798cd9ca7SRichard Henderson /* Convert the compressed condition codes to standard. 101898cd9ca7SRichard Henderson 0-2 are the same as logicals (nv,<,<=), while 3 is OD. 101998cd9ca7SRichard Henderson 4-7 are the reverse of 0-3. */ 102098cd9ca7SRichard Henderson c = orig & 3; 102198cd9ca7SRichard Henderson if (c == 3) { 102298cd9ca7SRichard Henderson c = 7; 102398cd9ca7SRichard Henderson } 102498cd9ca7SRichard Henderson f = (orig & 4) / 4; 102598cd9ca7SRichard Henderson 102698cd9ca7SRichard Henderson return do_log_cond(c * 2 + f, res); 102798cd9ca7SRichard Henderson } 102898cd9ca7SRichard Henderson 1029b2167459SRichard Henderson /* Similar, but for unit conditions. */ 1030b2167459SRichard Henderson 1031eaa3783bSRichard Henderson static DisasCond do_unit_cond(unsigned cf, TCGv_reg res, 1032eaa3783bSRichard Henderson TCGv_reg in1, TCGv_reg in2) 1033b2167459SRichard Henderson { 1034b2167459SRichard Henderson DisasCond cond; 1035eaa3783bSRichard Henderson TCGv_reg tmp, cb = NULL; 1036b2167459SRichard Henderson 1037b2167459SRichard Henderson if (cf & 8) { 1038b2167459SRichard Henderson /* Since we want to test lots of carry-out bits all at once, do not 1039b2167459SRichard Henderson * do our normal thing and compute carry-in of bit B+1 since that 1040b2167459SRichard Henderson * leaves us with carry bits spread across two words. 1041b2167459SRichard Henderson */ 1042b2167459SRichard Henderson cb = tcg_temp_new(); 1043b2167459SRichard Henderson tmp = tcg_temp_new(); 1044eaa3783bSRichard Henderson tcg_gen_or_reg(cb, in1, in2); 1045eaa3783bSRichard Henderson tcg_gen_and_reg(tmp, in1, in2); 1046eaa3783bSRichard Henderson tcg_gen_andc_reg(cb, cb, res); 1047eaa3783bSRichard Henderson tcg_gen_or_reg(cb, cb, tmp); 1048b2167459SRichard Henderson tcg_temp_free(tmp); 1049b2167459SRichard Henderson } 1050b2167459SRichard Henderson 1051b2167459SRichard Henderson switch (cf >> 1) { 1052b2167459SRichard Henderson case 0: /* never / TR */ 1053b2167459SRichard Henderson case 1: /* undefined */ 1054b2167459SRichard Henderson case 5: /* undefined */ 1055b2167459SRichard Henderson cond = cond_make_f(); 1056b2167459SRichard Henderson break; 1057b2167459SRichard Henderson 1058b2167459SRichard Henderson case 2: /* SBZ / NBZ */ 1059b2167459SRichard Henderson /* See hasless(v,1) from 1060b2167459SRichard Henderson * https://graphics.stanford.edu/~seander/bithacks.html#ZeroInWord 1061b2167459SRichard Henderson */ 1062b2167459SRichard Henderson tmp = tcg_temp_new(); 1063eaa3783bSRichard Henderson tcg_gen_subi_reg(tmp, res, 0x01010101u); 1064eaa3783bSRichard Henderson tcg_gen_andc_reg(tmp, tmp, res); 1065eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, tmp, 0x80808080u); 1066b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, tmp); 1067b2167459SRichard Henderson tcg_temp_free(tmp); 1068b2167459SRichard Henderson break; 1069b2167459SRichard Henderson 1070b2167459SRichard Henderson case 3: /* SHZ / NHZ */ 1071b2167459SRichard Henderson tmp = tcg_temp_new(); 1072eaa3783bSRichard Henderson tcg_gen_subi_reg(tmp, res, 0x00010001u); 1073eaa3783bSRichard Henderson tcg_gen_andc_reg(tmp, tmp, res); 1074eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, tmp, 0x80008000u); 1075b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, tmp); 1076b2167459SRichard Henderson tcg_temp_free(tmp); 1077b2167459SRichard Henderson break; 1078b2167459SRichard Henderson 1079b2167459SRichard Henderson case 4: /* SDC / NDC */ 1080eaa3783bSRichard Henderson tcg_gen_andi_reg(cb, cb, 0x88888888u); 1081b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, cb); 1082b2167459SRichard Henderson break; 1083b2167459SRichard Henderson 1084b2167459SRichard Henderson case 6: /* SBC / NBC */ 1085eaa3783bSRichard Henderson tcg_gen_andi_reg(cb, cb, 0x80808080u); 1086b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, cb); 1087b2167459SRichard Henderson break; 1088b2167459SRichard Henderson 1089b2167459SRichard Henderson case 7: /* SHC / NHC */ 1090eaa3783bSRichard Henderson tcg_gen_andi_reg(cb, cb, 0x80008000u); 1091b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, cb); 1092b2167459SRichard Henderson break; 1093b2167459SRichard Henderson 1094b2167459SRichard Henderson default: 1095b2167459SRichard Henderson g_assert_not_reached(); 1096b2167459SRichard Henderson } 1097b2167459SRichard Henderson if (cf & 8) { 1098b2167459SRichard Henderson tcg_temp_free(cb); 1099b2167459SRichard Henderson } 1100b2167459SRichard Henderson if (cf & 1) { 1101b2167459SRichard Henderson cond.c = tcg_invert_cond(cond.c); 1102b2167459SRichard Henderson } 1103b2167459SRichard Henderson 1104b2167459SRichard Henderson return cond; 1105b2167459SRichard Henderson } 1106b2167459SRichard Henderson 1107b2167459SRichard Henderson /* Compute signed overflow for addition. */ 1108eaa3783bSRichard Henderson static TCGv_reg do_add_sv(DisasContext *ctx, TCGv_reg res, 1109eaa3783bSRichard Henderson TCGv_reg in1, TCGv_reg in2) 1110b2167459SRichard Henderson { 1111eaa3783bSRichard Henderson TCGv_reg sv = get_temp(ctx); 1112eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 1113b2167459SRichard Henderson 1114eaa3783bSRichard Henderson tcg_gen_xor_reg(sv, res, in1); 1115eaa3783bSRichard Henderson tcg_gen_xor_reg(tmp, in1, in2); 1116eaa3783bSRichard Henderson tcg_gen_andc_reg(sv, sv, tmp); 1117b2167459SRichard Henderson tcg_temp_free(tmp); 1118b2167459SRichard Henderson 1119b2167459SRichard Henderson return sv; 1120b2167459SRichard Henderson } 1121b2167459SRichard Henderson 1122b2167459SRichard Henderson /* Compute signed overflow for subtraction. */ 1123eaa3783bSRichard Henderson static TCGv_reg do_sub_sv(DisasContext *ctx, TCGv_reg res, 1124eaa3783bSRichard Henderson TCGv_reg in1, TCGv_reg in2) 1125b2167459SRichard Henderson { 1126eaa3783bSRichard Henderson TCGv_reg sv = get_temp(ctx); 1127eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 1128b2167459SRichard Henderson 1129eaa3783bSRichard Henderson tcg_gen_xor_reg(sv, res, in1); 1130eaa3783bSRichard Henderson tcg_gen_xor_reg(tmp, in1, in2); 1131eaa3783bSRichard Henderson tcg_gen_and_reg(sv, sv, tmp); 1132b2167459SRichard Henderson tcg_temp_free(tmp); 1133b2167459SRichard Henderson 1134b2167459SRichard Henderson return sv; 1135b2167459SRichard Henderson } 1136b2167459SRichard Henderson 113731234768SRichard Henderson static void do_add(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1138eaa3783bSRichard Henderson TCGv_reg in2, unsigned shift, bool is_l, 1139eaa3783bSRichard Henderson bool is_tsv, bool is_tc, bool is_c, unsigned cf) 1140b2167459SRichard Henderson { 1141eaa3783bSRichard Henderson TCGv_reg dest, cb, cb_msb, sv, tmp; 1142b2167459SRichard Henderson unsigned c = cf >> 1; 1143b2167459SRichard Henderson DisasCond cond; 1144b2167459SRichard Henderson 1145b2167459SRichard Henderson dest = tcg_temp_new(); 1146f764718dSRichard Henderson cb = NULL; 1147f764718dSRichard Henderson cb_msb = NULL; 1148b2167459SRichard Henderson 1149b2167459SRichard Henderson if (shift) { 1150b2167459SRichard Henderson tmp = get_temp(ctx); 1151eaa3783bSRichard Henderson tcg_gen_shli_reg(tmp, in1, shift); 1152b2167459SRichard Henderson in1 = tmp; 1153b2167459SRichard Henderson } 1154b2167459SRichard Henderson 1155b47a4a02SSven Schnelle if (!is_l || cond_need_cb(c)) { 1156eaa3783bSRichard Henderson TCGv_reg zero = tcg_const_reg(0); 1157b2167459SRichard Henderson cb_msb = get_temp(ctx); 1158eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, in1, zero, in2, zero); 1159b2167459SRichard Henderson if (is_c) { 1160eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, dest, cb_msb, cpu_psw_cb_msb, zero); 1161b2167459SRichard Henderson } 1162b2167459SRichard Henderson tcg_temp_free(zero); 1163b2167459SRichard Henderson if (!is_l) { 1164b2167459SRichard Henderson cb = get_temp(ctx); 1165eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, in1, in2); 1166eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, dest); 1167b2167459SRichard Henderson } 1168b2167459SRichard Henderson } else { 1169eaa3783bSRichard Henderson tcg_gen_add_reg(dest, in1, in2); 1170b2167459SRichard Henderson if (is_c) { 1171eaa3783bSRichard Henderson tcg_gen_add_reg(dest, dest, cpu_psw_cb_msb); 1172b2167459SRichard Henderson } 1173b2167459SRichard Henderson } 1174b2167459SRichard Henderson 1175b2167459SRichard Henderson /* Compute signed overflow if required. */ 1176f764718dSRichard Henderson sv = NULL; 1177b47a4a02SSven Schnelle if (is_tsv || cond_need_sv(c)) { 1178b2167459SRichard Henderson sv = do_add_sv(ctx, dest, in1, in2); 1179b2167459SRichard Henderson if (is_tsv) { 1180b2167459SRichard Henderson /* ??? Need to include overflow from shift. */ 1181b2167459SRichard Henderson gen_helper_tsv(cpu_env, sv); 1182b2167459SRichard Henderson } 1183b2167459SRichard Henderson } 1184b2167459SRichard Henderson 1185b2167459SRichard Henderson /* Emit any conditional trap before any writeback. */ 1186b2167459SRichard Henderson cond = do_cond(cf, dest, cb_msb, sv); 1187b2167459SRichard Henderson if (is_tc) { 1188b2167459SRichard Henderson cond_prep(&cond); 1189b2167459SRichard Henderson tmp = tcg_temp_new(); 1190eaa3783bSRichard Henderson tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1); 1191b2167459SRichard Henderson gen_helper_tcond(cpu_env, tmp); 1192b2167459SRichard Henderson tcg_temp_free(tmp); 1193b2167459SRichard Henderson } 1194b2167459SRichard Henderson 1195b2167459SRichard Henderson /* Write back the result. */ 1196b2167459SRichard Henderson if (!is_l) { 1197b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb, cb); 1198b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb_msb, cb_msb); 1199b2167459SRichard Henderson } 1200b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1201b2167459SRichard Henderson tcg_temp_free(dest); 1202b2167459SRichard Henderson 1203b2167459SRichard Henderson /* Install the new nullification. */ 1204b2167459SRichard Henderson cond_free(&ctx->null_cond); 1205b2167459SRichard Henderson ctx->null_cond = cond; 1206b2167459SRichard Henderson } 1207b2167459SRichard Henderson 12080c982a28SRichard Henderson static bool do_add_reg(DisasContext *ctx, arg_rrr_cf_sh *a, 12090c982a28SRichard Henderson bool is_l, bool is_tsv, bool is_tc, bool is_c) 12100c982a28SRichard Henderson { 12110c982a28SRichard Henderson TCGv_reg tcg_r1, tcg_r2; 12120c982a28SRichard Henderson 12130c982a28SRichard Henderson if (a->cf) { 12140c982a28SRichard Henderson nullify_over(ctx); 12150c982a28SRichard Henderson } 12160c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 12170c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 12180c982a28SRichard Henderson do_add(ctx, a->t, tcg_r1, tcg_r2, a->sh, is_l, is_tsv, is_tc, is_c, a->cf); 12190c982a28SRichard Henderson return nullify_end(ctx); 12200c982a28SRichard Henderson } 12210c982a28SRichard Henderson 12220588e061SRichard Henderson static bool do_add_imm(DisasContext *ctx, arg_rri_cf *a, 12230588e061SRichard Henderson bool is_tsv, bool is_tc) 12240588e061SRichard Henderson { 12250588e061SRichard Henderson TCGv_reg tcg_im, tcg_r2; 12260588e061SRichard Henderson 12270588e061SRichard Henderson if (a->cf) { 12280588e061SRichard Henderson nullify_over(ctx); 12290588e061SRichard Henderson } 12300588e061SRichard Henderson tcg_im = load_const(ctx, a->i); 12310588e061SRichard Henderson tcg_r2 = load_gpr(ctx, a->r); 12320588e061SRichard Henderson do_add(ctx, a->t, tcg_im, tcg_r2, 0, 0, is_tsv, is_tc, 0, a->cf); 12330588e061SRichard Henderson return nullify_end(ctx); 12340588e061SRichard Henderson } 12350588e061SRichard Henderson 123631234768SRichard Henderson static void do_sub(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1237eaa3783bSRichard Henderson TCGv_reg in2, bool is_tsv, bool is_b, 1238eaa3783bSRichard Henderson bool is_tc, unsigned cf) 1239b2167459SRichard Henderson { 1240eaa3783bSRichard Henderson TCGv_reg dest, sv, cb, cb_msb, zero, tmp; 1241b2167459SRichard Henderson unsigned c = cf >> 1; 1242b2167459SRichard Henderson DisasCond cond; 1243b2167459SRichard Henderson 1244b2167459SRichard Henderson dest = tcg_temp_new(); 1245b2167459SRichard Henderson cb = tcg_temp_new(); 1246b2167459SRichard Henderson cb_msb = tcg_temp_new(); 1247b2167459SRichard Henderson 1248eaa3783bSRichard Henderson zero = tcg_const_reg(0); 1249b2167459SRichard Henderson if (is_b) { 1250b2167459SRichard Henderson /* DEST,C = IN1 + ~IN2 + C. */ 1251eaa3783bSRichard Henderson tcg_gen_not_reg(cb, in2); 1252eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, in1, zero, cpu_psw_cb_msb, zero); 1253eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, dest, cb_msb, cb, zero); 1254eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, in1); 1255eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, dest); 1256b2167459SRichard Henderson } else { 1257b2167459SRichard Henderson /* DEST,C = IN1 + ~IN2 + 1. We can produce the same result in fewer 1258b2167459SRichard Henderson operations by seeding the high word with 1 and subtracting. */ 1259eaa3783bSRichard Henderson tcg_gen_movi_reg(cb_msb, 1); 1260eaa3783bSRichard Henderson tcg_gen_sub2_reg(dest, cb_msb, in1, cb_msb, in2, zero); 1261eaa3783bSRichard Henderson tcg_gen_eqv_reg(cb, in1, in2); 1262eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, dest); 1263b2167459SRichard Henderson } 1264b2167459SRichard Henderson tcg_temp_free(zero); 1265b2167459SRichard Henderson 1266b2167459SRichard Henderson /* Compute signed overflow if required. */ 1267f764718dSRichard Henderson sv = NULL; 1268b47a4a02SSven Schnelle if (is_tsv || cond_need_sv(c)) { 1269b2167459SRichard Henderson sv = do_sub_sv(ctx, dest, in1, in2); 1270b2167459SRichard Henderson if (is_tsv) { 1271b2167459SRichard Henderson gen_helper_tsv(cpu_env, sv); 1272b2167459SRichard Henderson } 1273b2167459SRichard Henderson } 1274b2167459SRichard Henderson 1275b2167459SRichard Henderson /* Compute the condition. We cannot use the special case for borrow. */ 1276b2167459SRichard Henderson if (!is_b) { 1277b2167459SRichard Henderson cond = do_sub_cond(cf, dest, in1, in2, sv); 1278b2167459SRichard Henderson } else { 1279b2167459SRichard Henderson cond = do_cond(cf, dest, cb_msb, sv); 1280b2167459SRichard Henderson } 1281b2167459SRichard Henderson 1282b2167459SRichard Henderson /* Emit any conditional trap before any writeback. */ 1283b2167459SRichard Henderson if (is_tc) { 1284b2167459SRichard Henderson cond_prep(&cond); 1285b2167459SRichard Henderson tmp = tcg_temp_new(); 1286eaa3783bSRichard Henderson tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1); 1287b2167459SRichard Henderson gen_helper_tcond(cpu_env, tmp); 1288b2167459SRichard Henderson tcg_temp_free(tmp); 1289b2167459SRichard Henderson } 1290b2167459SRichard Henderson 1291b2167459SRichard Henderson /* Write back the result. */ 1292b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb, cb); 1293b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb_msb, cb_msb); 1294b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1295b2167459SRichard Henderson tcg_temp_free(dest); 1296b2167459SRichard Henderson 1297b2167459SRichard Henderson /* Install the new nullification. */ 1298b2167459SRichard Henderson cond_free(&ctx->null_cond); 1299b2167459SRichard Henderson ctx->null_cond = cond; 1300b2167459SRichard Henderson } 1301b2167459SRichard Henderson 13020c982a28SRichard Henderson static bool do_sub_reg(DisasContext *ctx, arg_rrr_cf *a, 13030c982a28SRichard Henderson bool is_tsv, bool is_b, bool is_tc) 13040c982a28SRichard Henderson { 13050c982a28SRichard Henderson TCGv_reg tcg_r1, tcg_r2; 13060c982a28SRichard Henderson 13070c982a28SRichard Henderson if (a->cf) { 13080c982a28SRichard Henderson nullify_over(ctx); 13090c982a28SRichard Henderson } 13100c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 13110c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 13120c982a28SRichard Henderson do_sub(ctx, a->t, tcg_r1, tcg_r2, is_tsv, is_b, is_tc, a->cf); 13130c982a28SRichard Henderson return nullify_end(ctx); 13140c982a28SRichard Henderson } 13150c982a28SRichard Henderson 13160588e061SRichard Henderson static bool do_sub_imm(DisasContext *ctx, arg_rri_cf *a, bool is_tsv) 13170588e061SRichard Henderson { 13180588e061SRichard Henderson TCGv_reg tcg_im, tcg_r2; 13190588e061SRichard Henderson 13200588e061SRichard Henderson if (a->cf) { 13210588e061SRichard Henderson nullify_over(ctx); 13220588e061SRichard Henderson } 13230588e061SRichard Henderson tcg_im = load_const(ctx, a->i); 13240588e061SRichard Henderson tcg_r2 = load_gpr(ctx, a->r); 13250588e061SRichard Henderson do_sub(ctx, a->t, tcg_im, tcg_r2, is_tsv, 0, 0, a->cf); 13260588e061SRichard Henderson return nullify_end(ctx); 13270588e061SRichard Henderson } 13280588e061SRichard Henderson 132931234768SRichard Henderson static void do_cmpclr(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1330eaa3783bSRichard Henderson TCGv_reg in2, unsigned cf) 1331b2167459SRichard Henderson { 1332eaa3783bSRichard Henderson TCGv_reg dest, sv; 1333b2167459SRichard Henderson DisasCond cond; 1334b2167459SRichard Henderson 1335b2167459SRichard Henderson dest = tcg_temp_new(); 1336eaa3783bSRichard Henderson tcg_gen_sub_reg(dest, in1, in2); 1337b2167459SRichard Henderson 1338b2167459SRichard Henderson /* Compute signed overflow if required. */ 1339f764718dSRichard Henderson sv = NULL; 1340b47a4a02SSven Schnelle if (cond_need_sv(cf >> 1)) { 1341b2167459SRichard Henderson sv = do_sub_sv(ctx, dest, in1, in2); 1342b2167459SRichard Henderson } 1343b2167459SRichard Henderson 1344b2167459SRichard Henderson /* Form the condition for the compare. */ 1345b2167459SRichard Henderson cond = do_sub_cond(cf, dest, in1, in2, sv); 1346b2167459SRichard Henderson 1347b2167459SRichard Henderson /* Clear. */ 1348eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 1349b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1350b2167459SRichard Henderson tcg_temp_free(dest); 1351b2167459SRichard Henderson 1352b2167459SRichard Henderson /* Install the new nullification. */ 1353b2167459SRichard Henderson cond_free(&ctx->null_cond); 1354b2167459SRichard Henderson ctx->null_cond = cond; 1355b2167459SRichard Henderson } 1356b2167459SRichard Henderson 135731234768SRichard Henderson static void do_log(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1358eaa3783bSRichard Henderson TCGv_reg in2, unsigned cf, 1359eaa3783bSRichard Henderson void (*fn)(TCGv_reg, TCGv_reg, TCGv_reg)) 1360b2167459SRichard Henderson { 1361eaa3783bSRichard Henderson TCGv_reg dest = dest_gpr(ctx, rt); 1362b2167459SRichard Henderson 1363b2167459SRichard Henderson /* Perform the operation, and writeback. */ 1364b2167459SRichard Henderson fn(dest, in1, in2); 1365b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1366b2167459SRichard Henderson 1367b2167459SRichard Henderson /* Install the new nullification. */ 1368b2167459SRichard Henderson cond_free(&ctx->null_cond); 1369b2167459SRichard Henderson if (cf) { 1370b2167459SRichard Henderson ctx->null_cond = do_log_cond(cf, dest); 1371b2167459SRichard Henderson } 1372b2167459SRichard Henderson } 1373b2167459SRichard Henderson 13740c982a28SRichard Henderson static bool do_log_reg(DisasContext *ctx, arg_rrr_cf *a, 13750c982a28SRichard Henderson void (*fn)(TCGv_reg, TCGv_reg, TCGv_reg)) 13760c982a28SRichard Henderson { 13770c982a28SRichard Henderson TCGv_reg tcg_r1, tcg_r2; 13780c982a28SRichard Henderson 13790c982a28SRichard Henderson if (a->cf) { 13800c982a28SRichard Henderson nullify_over(ctx); 13810c982a28SRichard Henderson } 13820c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 13830c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 13840c982a28SRichard Henderson do_log(ctx, a->t, tcg_r1, tcg_r2, a->cf, fn); 13850c982a28SRichard Henderson return nullify_end(ctx); 13860c982a28SRichard Henderson } 13870c982a28SRichard Henderson 138831234768SRichard Henderson static void do_unit(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1389eaa3783bSRichard Henderson TCGv_reg in2, unsigned cf, bool is_tc, 1390eaa3783bSRichard Henderson void (*fn)(TCGv_reg, TCGv_reg, TCGv_reg)) 1391b2167459SRichard Henderson { 1392eaa3783bSRichard Henderson TCGv_reg dest; 1393b2167459SRichard Henderson DisasCond cond; 1394b2167459SRichard Henderson 1395b2167459SRichard Henderson if (cf == 0) { 1396b2167459SRichard Henderson dest = dest_gpr(ctx, rt); 1397b2167459SRichard Henderson fn(dest, in1, in2); 1398b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1399b2167459SRichard Henderson cond_free(&ctx->null_cond); 1400b2167459SRichard Henderson } else { 1401b2167459SRichard Henderson dest = tcg_temp_new(); 1402b2167459SRichard Henderson fn(dest, in1, in2); 1403b2167459SRichard Henderson 1404b2167459SRichard Henderson cond = do_unit_cond(cf, dest, in1, in2); 1405b2167459SRichard Henderson 1406b2167459SRichard Henderson if (is_tc) { 1407eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 1408b2167459SRichard Henderson cond_prep(&cond); 1409eaa3783bSRichard Henderson tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1); 1410b2167459SRichard Henderson gen_helper_tcond(cpu_env, tmp); 1411b2167459SRichard Henderson tcg_temp_free(tmp); 1412b2167459SRichard Henderson } 1413b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1414b2167459SRichard Henderson 1415b2167459SRichard Henderson cond_free(&ctx->null_cond); 1416b2167459SRichard Henderson ctx->null_cond = cond; 1417b2167459SRichard Henderson } 1418b2167459SRichard Henderson } 1419b2167459SRichard Henderson 142086f8d05fSRichard Henderson #ifndef CONFIG_USER_ONLY 14218d6ae7fbSRichard Henderson /* The "normal" usage is SP >= 0, wherein SP == 0 selects the space 14228d6ae7fbSRichard Henderson from the top 2 bits of the base register. There are a few system 14238d6ae7fbSRichard Henderson instructions that have a 3-bit space specifier, for which SR0 is 14248d6ae7fbSRichard Henderson not special. To handle this, pass ~SP. */ 142586f8d05fSRichard Henderson static TCGv_i64 space_select(DisasContext *ctx, int sp, TCGv_reg base) 142686f8d05fSRichard Henderson { 142786f8d05fSRichard Henderson TCGv_ptr ptr; 142886f8d05fSRichard Henderson TCGv_reg tmp; 142986f8d05fSRichard Henderson TCGv_i64 spc; 143086f8d05fSRichard Henderson 143186f8d05fSRichard Henderson if (sp != 0) { 14328d6ae7fbSRichard Henderson if (sp < 0) { 14338d6ae7fbSRichard Henderson sp = ~sp; 14348d6ae7fbSRichard Henderson } 14358d6ae7fbSRichard Henderson spc = get_temp_tl(ctx); 14368d6ae7fbSRichard Henderson load_spr(ctx, spc, sp); 14378d6ae7fbSRichard Henderson return spc; 143886f8d05fSRichard Henderson } 1439494737b7SRichard Henderson if (ctx->tb_flags & TB_FLAG_SR_SAME) { 1440494737b7SRichard Henderson return cpu_srH; 1441494737b7SRichard Henderson } 144286f8d05fSRichard Henderson 144386f8d05fSRichard Henderson ptr = tcg_temp_new_ptr(); 144486f8d05fSRichard Henderson tmp = tcg_temp_new(); 144586f8d05fSRichard Henderson spc = get_temp_tl(ctx); 144686f8d05fSRichard Henderson 144786f8d05fSRichard Henderson tcg_gen_shri_reg(tmp, base, TARGET_REGISTER_BITS - 5); 144886f8d05fSRichard Henderson tcg_gen_andi_reg(tmp, tmp, 030); 144986f8d05fSRichard Henderson tcg_gen_trunc_reg_ptr(ptr, tmp); 145086f8d05fSRichard Henderson tcg_temp_free(tmp); 145186f8d05fSRichard Henderson 145286f8d05fSRichard Henderson tcg_gen_add_ptr(ptr, ptr, cpu_env); 145386f8d05fSRichard Henderson tcg_gen_ld_i64(spc, ptr, offsetof(CPUHPPAState, sr[4])); 145486f8d05fSRichard Henderson tcg_temp_free_ptr(ptr); 145586f8d05fSRichard Henderson 145686f8d05fSRichard Henderson return spc; 145786f8d05fSRichard Henderson } 145886f8d05fSRichard Henderson #endif 145986f8d05fSRichard Henderson 146086f8d05fSRichard Henderson static void form_gva(DisasContext *ctx, TCGv_tl *pgva, TCGv_reg *pofs, 146186f8d05fSRichard Henderson unsigned rb, unsigned rx, int scale, target_sreg disp, 146286f8d05fSRichard Henderson unsigned sp, int modify, bool is_phys) 146386f8d05fSRichard Henderson { 146486f8d05fSRichard Henderson TCGv_reg base = load_gpr(ctx, rb); 146586f8d05fSRichard Henderson TCGv_reg ofs; 146686f8d05fSRichard Henderson 146786f8d05fSRichard Henderson /* Note that RX is mutually exclusive with DISP. */ 146886f8d05fSRichard Henderson if (rx) { 146986f8d05fSRichard Henderson ofs = get_temp(ctx); 147086f8d05fSRichard Henderson tcg_gen_shli_reg(ofs, cpu_gr[rx], scale); 147186f8d05fSRichard Henderson tcg_gen_add_reg(ofs, ofs, base); 147286f8d05fSRichard Henderson } else if (disp || modify) { 147386f8d05fSRichard Henderson ofs = get_temp(ctx); 147486f8d05fSRichard Henderson tcg_gen_addi_reg(ofs, base, disp); 147586f8d05fSRichard Henderson } else { 147686f8d05fSRichard Henderson ofs = base; 147786f8d05fSRichard Henderson } 147886f8d05fSRichard Henderson 147986f8d05fSRichard Henderson *pofs = ofs; 148086f8d05fSRichard Henderson #ifdef CONFIG_USER_ONLY 148186f8d05fSRichard Henderson *pgva = (modify <= 0 ? ofs : base); 148286f8d05fSRichard Henderson #else 148386f8d05fSRichard Henderson TCGv_tl addr = get_temp_tl(ctx); 148486f8d05fSRichard Henderson tcg_gen_extu_reg_tl(addr, modify <= 0 ? ofs : base); 1485494737b7SRichard Henderson if (ctx->tb_flags & PSW_W) { 148686f8d05fSRichard Henderson tcg_gen_andi_tl(addr, addr, 0x3fffffffffffffffull); 148786f8d05fSRichard Henderson } 148886f8d05fSRichard Henderson if (!is_phys) { 148986f8d05fSRichard Henderson tcg_gen_or_tl(addr, addr, space_select(ctx, sp, base)); 149086f8d05fSRichard Henderson } 149186f8d05fSRichard Henderson *pgva = addr; 149286f8d05fSRichard Henderson #endif 149386f8d05fSRichard Henderson } 149486f8d05fSRichard Henderson 149596d6407fSRichard Henderson /* Emit a memory load. The modify parameter should be 149696d6407fSRichard Henderson * < 0 for pre-modify, 149796d6407fSRichard Henderson * > 0 for post-modify, 149896d6407fSRichard Henderson * = 0 for no base register update. 149996d6407fSRichard Henderson */ 150096d6407fSRichard Henderson static void do_load_32(DisasContext *ctx, TCGv_i32 dest, unsigned rb, 1501eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 150286f8d05fSRichard Henderson unsigned sp, int modify, TCGMemOp mop) 150396d6407fSRichard Henderson { 150486f8d05fSRichard Henderson TCGv_reg ofs; 150586f8d05fSRichard Henderson TCGv_tl addr; 150696d6407fSRichard Henderson 150796d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 150896d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 150996d6407fSRichard Henderson 151086f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 151186f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 151286f8d05fSRichard Henderson tcg_gen_qemu_ld_reg(dest, addr, ctx->mmu_idx, mop); 151386f8d05fSRichard Henderson if (modify) { 151486f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 151596d6407fSRichard Henderson } 151696d6407fSRichard Henderson } 151796d6407fSRichard Henderson 151896d6407fSRichard Henderson static void do_load_64(DisasContext *ctx, TCGv_i64 dest, unsigned rb, 1519eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 152086f8d05fSRichard Henderson unsigned sp, int modify, TCGMemOp mop) 152196d6407fSRichard Henderson { 152286f8d05fSRichard Henderson TCGv_reg ofs; 152386f8d05fSRichard Henderson TCGv_tl addr; 152496d6407fSRichard Henderson 152596d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 152696d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 152796d6407fSRichard Henderson 152886f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 152986f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 15303d68ee7bSRichard Henderson tcg_gen_qemu_ld_i64(dest, addr, ctx->mmu_idx, mop); 153186f8d05fSRichard Henderson if (modify) { 153286f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 153396d6407fSRichard Henderson } 153496d6407fSRichard Henderson } 153596d6407fSRichard Henderson 153696d6407fSRichard Henderson static void do_store_32(DisasContext *ctx, TCGv_i32 src, unsigned rb, 1537eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 153886f8d05fSRichard Henderson unsigned sp, int modify, TCGMemOp mop) 153996d6407fSRichard Henderson { 154086f8d05fSRichard Henderson TCGv_reg ofs; 154186f8d05fSRichard Henderson TCGv_tl addr; 154296d6407fSRichard Henderson 154396d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 154496d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 154596d6407fSRichard Henderson 154686f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 154786f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 154886f8d05fSRichard Henderson tcg_gen_qemu_st_i32(src, addr, ctx->mmu_idx, mop); 154986f8d05fSRichard Henderson if (modify) { 155086f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 155196d6407fSRichard Henderson } 155296d6407fSRichard Henderson } 155396d6407fSRichard Henderson 155496d6407fSRichard Henderson static void do_store_64(DisasContext *ctx, TCGv_i64 src, unsigned rb, 1555eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 155686f8d05fSRichard Henderson unsigned sp, int modify, TCGMemOp mop) 155796d6407fSRichard Henderson { 155886f8d05fSRichard Henderson TCGv_reg ofs; 155986f8d05fSRichard Henderson TCGv_tl addr; 156096d6407fSRichard Henderson 156196d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 156296d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 156396d6407fSRichard Henderson 156486f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 156586f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 156686f8d05fSRichard Henderson tcg_gen_qemu_st_i64(src, addr, ctx->mmu_idx, mop); 156786f8d05fSRichard Henderson if (modify) { 156886f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 156996d6407fSRichard Henderson } 157096d6407fSRichard Henderson } 157196d6407fSRichard Henderson 1572eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64 1573eaa3783bSRichard Henderson #define do_load_reg do_load_64 1574eaa3783bSRichard Henderson #define do_store_reg do_store_64 157596d6407fSRichard Henderson #else 1576eaa3783bSRichard Henderson #define do_load_reg do_load_32 1577eaa3783bSRichard Henderson #define do_store_reg do_store_32 157896d6407fSRichard Henderson #endif 157996d6407fSRichard Henderson 15801cd012a5SRichard Henderson static bool do_load(DisasContext *ctx, unsigned rt, unsigned rb, 1581eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 158286f8d05fSRichard Henderson unsigned sp, int modify, TCGMemOp mop) 158396d6407fSRichard Henderson { 1584eaa3783bSRichard Henderson TCGv_reg dest; 158596d6407fSRichard Henderson 158696d6407fSRichard Henderson nullify_over(ctx); 158796d6407fSRichard Henderson 158896d6407fSRichard Henderson if (modify == 0) { 158996d6407fSRichard Henderson /* No base register update. */ 159096d6407fSRichard Henderson dest = dest_gpr(ctx, rt); 159196d6407fSRichard Henderson } else { 159296d6407fSRichard Henderson /* Make sure if RT == RB, we see the result of the load. */ 159396d6407fSRichard Henderson dest = get_temp(ctx); 159496d6407fSRichard Henderson } 159586f8d05fSRichard Henderson do_load_reg(ctx, dest, rb, rx, scale, disp, sp, modify, mop); 159696d6407fSRichard Henderson save_gpr(ctx, rt, dest); 159796d6407fSRichard Henderson 15981cd012a5SRichard Henderson return nullify_end(ctx); 159996d6407fSRichard Henderson } 160096d6407fSRichard Henderson 1601740038d7SRichard Henderson static bool do_floadw(DisasContext *ctx, unsigned rt, unsigned rb, 1602eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 160386f8d05fSRichard Henderson unsigned sp, int modify) 160496d6407fSRichard Henderson { 160596d6407fSRichard Henderson TCGv_i32 tmp; 160696d6407fSRichard Henderson 160796d6407fSRichard Henderson nullify_over(ctx); 160896d6407fSRichard Henderson 160996d6407fSRichard Henderson tmp = tcg_temp_new_i32(); 161086f8d05fSRichard Henderson do_load_32(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUL); 161196d6407fSRichard Henderson save_frw_i32(rt, tmp); 161296d6407fSRichard Henderson tcg_temp_free_i32(tmp); 161396d6407fSRichard Henderson 161496d6407fSRichard Henderson if (rt == 0) { 161596d6407fSRichard Henderson gen_helper_loaded_fr0(cpu_env); 161696d6407fSRichard Henderson } 161796d6407fSRichard Henderson 1618740038d7SRichard Henderson return nullify_end(ctx); 161996d6407fSRichard Henderson } 162096d6407fSRichard Henderson 1621740038d7SRichard Henderson static bool trans_fldw(DisasContext *ctx, arg_ldst *a) 1622740038d7SRichard Henderson { 1623740038d7SRichard Henderson return do_floadw(ctx, a->t, a->b, a->x, a->scale ? 2 : 0, 1624740038d7SRichard Henderson a->disp, a->sp, a->m); 1625740038d7SRichard Henderson } 1626740038d7SRichard Henderson 1627740038d7SRichard Henderson static bool do_floadd(DisasContext *ctx, unsigned rt, unsigned rb, 1628eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 162986f8d05fSRichard Henderson unsigned sp, int modify) 163096d6407fSRichard Henderson { 163196d6407fSRichard Henderson TCGv_i64 tmp; 163296d6407fSRichard Henderson 163396d6407fSRichard Henderson nullify_over(ctx); 163496d6407fSRichard Henderson 163596d6407fSRichard Henderson tmp = tcg_temp_new_i64(); 163686f8d05fSRichard Henderson do_load_64(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEQ); 163796d6407fSRichard Henderson save_frd(rt, tmp); 163896d6407fSRichard Henderson tcg_temp_free_i64(tmp); 163996d6407fSRichard Henderson 164096d6407fSRichard Henderson if (rt == 0) { 164196d6407fSRichard Henderson gen_helper_loaded_fr0(cpu_env); 164296d6407fSRichard Henderson } 164396d6407fSRichard Henderson 1644740038d7SRichard Henderson return nullify_end(ctx); 1645740038d7SRichard Henderson } 1646740038d7SRichard Henderson 1647740038d7SRichard Henderson static bool trans_fldd(DisasContext *ctx, arg_ldst *a) 1648740038d7SRichard Henderson { 1649740038d7SRichard Henderson return do_floadd(ctx, a->t, a->b, a->x, a->scale ? 3 : 0, 1650740038d7SRichard Henderson a->disp, a->sp, a->m); 165196d6407fSRichard Henderson } 165296d6407fSRichard Henderson 16531cd012a5SRichard Henderson static bool do_store(DisasContext *ctx, unsigned rt, unsigned rb, 165486f8d05fSRichard Henderson target_sreg disp, unsigned sp, 165586f8d05fSRichard Henderson int modify, TCGMemOp mop) 165696d6407fSRichard Henderson { 165796d6407fSRichard Henderson nullify_over(ctx); 165886f8d05fSRichard Henderson do_store_reg(ctx, load_gpr(ctx, rt), rb, 0, 0, disp, sp, modify, mop); 16591cd012a5SRichard Henderson return nullify_end(ctx); 166096d6407fSRichard Henderson } 166196d6407fSRichard Henderson 1662740038d7SRichard Henderson static bool do_fstorew(DisasContext *ctx, unsigned rt, unsigned rb, 1663eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 166486f8d05fSRichard Henderson unsigned sp, int modify) 166596d6407fSRichard Henderson { 166696d6407fSRichard Henderson TCGv_i32 tmp; 166796d6407fSRichard Henderson 166896d6407fSRichard Henderson nullify_over(ctx); 166996d6407fSRichard Henderson 167096d6407fSRichard Henderson tmp = load_frw_i32(rt); 167186f8d05fSRichard Henderson do_store_32(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUL); 167296d6407fSRichard Henderson tcg_temp_free_i32(tmp); 167396d6407fSRichard Henderson 1674740038d7SRichard Henderson return nullify_end(ctx); 167596d6407fSRichard Henderson } 167696d6407fSRichard Henderson 1677740038d7SRichard Henderson static bool trans_fstw(DisasContext *ctx, arg_ldst *a) 1678740038d7SRichard Henderson { 1679740038d7SRichard Henderson return do_fstorew(ctx, a->t, a->b, a->x, a->scale ? 2 : 0, 1680740038d7SRichard Henderson a->disp, a->sp, a->m); 1681740038d7SRichard Henderson } 1682740038d7SRichard Henderson 1683740038d7SRichard Henderson static bool do_fstored(DisasContext *ctx, unsigned rt, unsigned rb, 1684eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 168586f8d05fSRichard Henderson unsigned sp, int modify) 168696d6407fSRichard Henderson { 168796d6407fSRichard Henderson TCGv_i64 tmp; 168896d6407fSRichard Henderson 168996d6407fSRichard Henderson nullify_over(ctx); 169096d6407fSRichard Henderson 169196d6407fSRichard Henderson tmp = load_frd(rt); 169286f8d05fSRichard Henderson do_store_64(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEQ); 169396d6407fSRichard Henderson tcg_temp_free_i64(tmp); 169496d6407fSRichard Henderson 1695740038d7SRichard Henderson return nullify_end(ctx); 1696740038d7SRichard Henderson } 1697740038d7SRichard Henderson 1698740038d7SRichard Henderson static bool trans_fstd(DisasContext *ctx, arg_ldst *a) 1699740038d7SRichard Henderson { 1700740038d7SRichard Henderson return do_fstored(ctx, a->t, a->b, a->x, a->scale ? 3 : 0, 1701740038d7SRichard Henderson a->disp, a->sp, a->m); 170296d6407fSRichard Henderson } 170396d6407fSRichard Henderson 17041ca74648SRichard Henderson static bool do_fop_wew(DisasContext *ctx, unsigned rt, unsigned ra, 1705ebe9383cSRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i32)) 1706ebe9383cSRichard Henderson { 1707ebe9383cSRichard Henderson TCGv_i32 tmp; 1708ebe9383cSRichard Henderson 1709ebe9383cSRichard Henderson nullify_over(ctx); 1710ebe9383cSRichard Henderson tmp = load_frw0_i32(ra); 1711ebe9383cSRichard Henderson 1712ebe9383cSRichard Henderson func(tmp, cpu_env, tmp); 1713ebe9383cSRichard Henderson 1714ebe9383cSRichard Henderson save_frw_i32(rt, tmp); 1715ebe9383cSRichard Henderson tcg_temp_free_i32(tmp); 17161ca74648SRichard Henderson return nullify_end(ctx); 1717ebe9383cSRichard Henderson } 1718ebe9383cSRichard Henderson 17191ca74648SRichard Henderson static bool do_fop_wed(DisasContext *ctx, unsigned rt, unsigned ra, 1720ebe9383cSRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i64)) 1721ebe9383cSRichard Henderson { 1722ebe9383cSRichard Henderson TCGv_i32 dst; 1723ebe9383cSRichard Henderson TCGv_i64 src; 1724ebe9383cSRichard Henderson 1725ebe9383cSRichard Henderson nullify_over(ctx); 1726ebe9383cSRichard Henderson src = load_frd(ra); 1727ebe9383cSRichard Henderson dst = tcg_temp_new_i32(); 1728ebe9383cSRichard Henderson 1729ebe9383cSRichard Henderson func(dst, cpu_env, src); 1730ebe9383cSRichard Henderson 1731ebe9383cSRichard Henderson tcg_temp_free_i64(src); 1732ebe9383cSRichard Henderson save_frw_i32(rt, dst); 1733ebe9383cSRichard Henderson tcg_temp_free_i32(dst); 17341ca74648SRichard Henderson return nullify_end(ctx); 1735ebe9383cSRichard Henderson } 1736ebe9383cSRichard Henderson 17371ca74648SRichard Henderson static bool do_fop_ded(DisasContext *ctx, unsigned rt, unsigned ra, 1738ebe9383cSRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i64)) 1739ebe9383cSRichard Henderson { 1740ebe9383cSRichard Henderson TCGv_i64 tmp; 1741ebe9383cSRichard Henderson 1742ebe9383cSRichard Henderson nullify_over(ctx); 1743ebe9383cSRichard Henderson tmp = load_frd0(ra); 1744ebe9383cSRichard Henderson 1745ebe9383cSRichard Henderson func(tmp, cpu_env, tmp); 1746ebe9383cSRichard Henderson 1747ebe9383cSRichard Henderson save_frd(rt, tmp); 1748ebe9383cSRichard Henderson tcg_temp_free_i64(tmp); 17491ca74648SRichard Henderson return nullify_end(ctx); 1750ebe9383cSRichard Henderson } 1751ebe9383cSRichard Henderson 17521ca74648SRichard Henderson static bool do_fop_dew(DisasContext *ctx, unsigned rt, unsigned ra, 1753ebe9383cSRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i32)) 1754ebe9383cSRichard Henderson { 1755ebe9383cSRichard Henderson TCGv_i32 src; 1756ebe9383cSRichard Henderson TCGv_i64 dst; 1757ebe9383cSRichard Henderson 1758ebe9383cSRichard Henderson nullify_over(ctx); 1759ebe9383cSRichard Henderson src = load_frw0_i32(ra); 1760ebe9383cSRichard Henderson dst = tcg_temp_new_i64(); 1761ebe9383cSRichard Henderson 1762ebe9383cSRichard Henderson func(dst, cpu_env, src); 1763ebe9383cSRichard Henderson 1764ebe9383cSRichard Henderson tcg_temp_free_i32(src); 1765ebe9383cSRichard Henderson save_frd(rt, dst); 1766ebe9383cSRichard Henderson tcg_temp_free_i64(dst); 17671ca74648SRichard Henderson return nullify_end(ctx); 1768ebe9383cSRichard Henderson } 1769ebe9383cSRichard Henderson 17701ca74648SRichard Henderson static bool do_fop_weww(DisasContext *ctx, unsigned rt, 1771ebe9383cSRichard Henderson unsigned ra, unsigned rb, 177231234768SRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i32, TCGv_i32)) 1773ebe9383cSRichard Henderson { 1774ebe9383cSRichard Henderson TCGv_i32 a, b; 1775ebe9383cSRichard Henderson 1776ebe9383cSRichard Henderson nullify_over(ctx); 1777ebe9383cSRichard Henderson a = load_frw0_i32(ra); 1778ebe9383cSRichard Henderson b = load_frw0_i32(rb); 1779ebe9383cSRichard Henderson 1780ebe9383cSRichard Henderson func(a, cpu_env, a, b); 1781ebe9383cSRichard Henderson 1782ebe9383cSRichard Henderson tcg_temp_free_i32(b); 1783ebe9383cSRichard Henderson save_frw_i32(rt, a); 1784ebe9383cSRichard Henderson tcg_temp_free_i32(a); 17851ca74648SRichard Henderson return nullify_end(ctx); 1786ebe9383cSRichard Henderson } 1787ebe9383cSRichard Henderson 17881ca74648SRichard Henderson static bool do_fop_dedd(DisasContext *ctx, unsigned rt, 1789ebe9383cSRichard Henderson unsigned ra, unsigned rb, 179031234768SRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i64, TCGv_i64)) 1791ebe9383cSRichard Henderson { 1792ebe9383cSRichard Henderson TCGv_i64 a, b; 1793ebe9383cSRichard Henderson 1794ebe9383cSRichard Henderson nullify_over(ctx); 1795ebe9383cSRichard Henderson a = load_frd0(ra); 1796ebe9383cSRichard Henderson b = load_frd0(rb); 1797ebe9383cSRichard Henderson 1798ebe9383cSRichard Henderson func(a, cpu_env, a, b); 1799ebe9383cSRichard Henderson 1800ebe9383cSRichard Henderson tcg_temp_free_i64(b); 1801ebe9383cSRichard Henderson save_frd(rt, a); 1802ebe9383cSRichard Henderson tcg_temp_free_i64(a); 18031ca74648SRichard Henderson return nullify_end(ctx); 1804ebe9383cSRichard Henderson } 1805ebe9383cSRichard Henderson 180698cd9ca7SRichard Henderson /* Emit an unconditional branch to a direct target, which may or may not 180798cd9ca7SRichard Henderson have already had nullification handled. */ 180801afb7beSRichard Henderson static bool do_dbranch(DisasContext *ctx, target_ureg dest, 180998cd9ca7SRichard Henderson unsigned link, bool is_n) 181098cd9ca7SRichard Henderson { 181198cd9ca7SRichard Henderson if (ctx->null_cond.c == TCG_COND_NEVER && ctx->null_lab == NULL) { 181298cd9ca7SRichard Henderson if (link != 0) { 181398cd9ca7SRichard Henderson copy_iaoq_entry(cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 181498cd9ca7SRichard Henderson } 181598cd9ca7SRichard Henderson ctx->iaoq_n = dest; 181698cd9ca7SRichard Henderson if (is_n) { 181798cd9ca7SRichard Henderson ctx->null_cond.c = TCG_COND_ALWAYS; 181898cd9ca7SRichard Henderson } 181998cd9ca7SRichard Henderson } else { 182098cd9ca7SRichard Henderson nullify_over(ctx); 182198cd9ca7SRichard Henderson 182298cd9ca7SRichard Henderson if (link != 0) { 182398cd9ca7SRichard Henderson copy_iaoq_entry(cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 182498cd9ca7SRichard Henderson } 182598cd9ca7SRichard Henderson 182698cd9ca7SRichard Henderson if (is_n && use_nullify_skip(ctx)) { 182798cd9ca7SRichard Henderson nullify_set(ctx, 0); 182898cd9ca7SRichard Henderson gen_goto_tb(ctx, 0, dest, dest + 4); 182998cd9ca7SRichard Henderson } else { 183098cd9ca7SRichard Henderson nullify_set(ctx, is_n); 183198cd9ca7SRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_b, dest); 183298cd9ca7SRichard Henderson } 183398cd9ca7SRichard Henderson 183431234768SRichard Henderson nullify_end(ctx); 183598cd9ca7SRichard Henderson 183698cd9ca7SRichard Henderson nullify_set(ctx, 0); 183798cd9ca7SRichard Henderson gen_goto_tb(ctx, 1, ctx->iaoq_b, ctx->iaoq_n); 183831234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 183998cd9ca7SRichard Henderson } 184001afb7beSRichard Henderson return true; 184198cd9ca7SRichard Henderson } 184298cd9ca7SRichard Henderson 184398cd9ca7SRichard Henderson /* Emit a conditional branch to a direct target. If the branch itself 184498cd9ca7SRichard Henderson is nullified, we should have already used nullify_over. */ 184501afb7beSRichard Henderson static bool do_cbranch(DisasContext *ctx, target_sreg disp, bool is_n, 184698cd9ca7SRichard Henderson DisasCond *cond) 184798cd9ca7SRichard Henderson { 1848eaa3783bSRichard Henderson target_ureg dest = iaoq_dest(ctx, disp); 184998cd9ca7SRichard Henderson TCGLabel *taken = NULL; 185098cd9ca7SRichard Henderson TCGCond c = cond->c; 185198cd9ca7SRichard Henderson bool n; 185298cd9ca7SRichard Henderson 185398cd9ca7SRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 185498cd9ca7SRichard Henderson 185598cd9ca7SRichard Henderson /* Handle TRUE and NEVER as direct branches. */ 185698cd9ca7SRichard Henderson if (c == TCG_COND_ALWAYS) { 185701afb7beSRichard Henderson return do_dbranch(ctx, dest, 0, is_n && disp >= 0); 185898cd9ca7SRichard Henderson } 185998cd9ca7SRichard Henderson if (c == TCG_COND_NEVER) { 186001afb7beSRichard Henderson return do_dbranch(ctx, ctx->iaoq_n, 0, is_n && disp < 0); 186198cd9ca7SRichard Henderson } 186298cd9ca7SRichard Henderson 186398cd9ca7SRichard Henderson taken = gen_new_label(); 186498cd9ca7SRichard Henderson cond_prep(cond); 1865eaa3783bSRichard Henderson tcg_gen_brcond_reg(c, cond->a0, cond->a1, taken); 186698cd9ca7SRichard Henderson cond_free(cond); 186798cd9ca7SRichard Henderson 186898cd9ca7SRichard Henderson /* Not taken: Condition not satisfied; nullify on backward branches. */ 186998cd9ca7SRichard Henderson n = is_n && disp < 0; 187098cd9ca7SRichard Henderson if (n && use_nullify_skip(ctx)) { 187198cd9ca7SRichard Henderson nullify_set(ctx, 0); 1872a881c8e7SRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_n, ctx->iaoq_n + 4); 187398cd9ca7SRichard Henderson } else { 187498cd9ca7SRichard Henderson if (!n && ctx->null_lab) { 187598cd9ca7SRichard Henderson gen_set_label(ctx->null_lab); 187698cd9ca7SRichard Henderson ctx->null_lab = NULL; 187798cd9ca7SRichard Henderson } 187898cd9ca7SRichard Henderson nullify_set(ctx, n); 1879c301f34eSRichard Henderson if (ctx->iaoq_n == -1) { 1880c301f34eSRichard Henderson /* The temporary iaoq_n_var died at the branch above. 1881c301f34eSRichard Henderson Regenerate it here instead of saving it. */ 1882c301f34eSRichard Henderson tcg_gen_addi_reg(ctx->iaoq_n_var, cpu_iaoq_b, 4); 1883c301f34eSRichard Henderson } 1884a881c8e7SRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_b, ctx->iaoq_n); 188598cd9ca7SRichard Henderson } 188698cd9ca7SRichard Henderson 188798cd9ca7SRichard Henderson gen_set_label(taken); 188898cd9ca7SRichard Henderson 188998cd9ca7SRichard Henderson /* Taken: Condition satisfied; nullify on forward branches. */ 189098cd9ca7SRichard Henderson n = is_n && disp >= 0; 189198cd9ca7SRichard Henderson if (n && use_nullify_skip(ctx)) { 189298cd9ca7SRichard Henderson nullify_set(ctx, 0); 1893a881c8e7SRichard Henderson gen_goto_tb(ctx, 1, dest, dest + 4); 189498cd9ca7SRichard Henderson } else { 189598cd9ca7SRichard Henderson nullify_set(ctx, n); 1896a881c8e7SRichard Henderson gen_goto_tb(ctx, 1, ctx->iaoq_b, dest); 189798cd9ca7SRichard Henderson } 189898cd9ca7SRichard Henderson 189998cd9ca7SRichard Henderson /* Not taken: the branch itself was nullified. */ 190098cd9ca7SRichard Henderson if (ctx->null_lab) { 190198cd9ca7SRichard Henderson gen_set_label(ctx->null_lab); 190298cd9ca7SRichard Henderson ctx->null_lab = NULL; 190331234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 190498cd9ca7SRichard Henderson } else { 190531234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 190698cd9ca7SRichard Henderson } 190701afb7beSRichard Henderson return true; 190898cd9ca7SRichard Henderson } 190998cd9ca7SRichard Henderson 191098cd9ca7SRichard Henderson /* Emit an unconditional branch to an indirect target. This handles 191198cd9ca7SRichard Henderson nullification of the branch itself. */ 191201afb7beSRichard Henderson static bool do_ibranch(DisasContext *ctx, TCGv_reg dest, 191398cd9ca7SRichard Henderson unsigned link, bool is_n) 191498cd9ca7SRichard Henderson { 1915eaa3783bSRichard Henderson TCGv_reg a0, a1, next, tmp; 191698cd9ca7SRichard Henderson TCGCond c; 191798cd9ca7SRichard Henderson 191898cd9ca7SRichard Henderson assert(ctx->null_lab == NULL); 191998cd9ca7SRichard Henderson 192098cd9ca7SRichard Henderson if (ctx->null_cond.c == TCG_COND_NEVER) { 192198cd9ca7SRichard Henderson if (link != 0) { 192298cd9ca7SRichard Henderson copy_iaoq_entry(cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 192398cd9ca7SRichard Henderson } 192498cd9ca7SRichard Henderson next = get_temp(ctx); 1925eaa3783bSRichard Henderson tcg_gen_mov_reg(next, dest); 192698cd9ca7SRichard Henderson if (is_n) { 1927c301f34eSRichard Henderson if (use_nullify_skip(ctx)) { 1928c301f34eSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_f, next); 1929c301f34eSRichard Henderson tcg_gen_addi_reg(cpu_iaoq_b, next, 4); 1930c301f34eSRichard Henderson nullify_set(ctx, 0); 193131234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_UPDATED; 193201afb7beSRichard Henderson return true; 1933c301f34eSRichard Henderson } 193498cd9ca7SRichard Henderson ctx->null_cond.c = TCG_COND_ALWAYS; 193598cd9ca7SRichard Henderson } 1936c301f34eSRichard Henderson ctx->iaoq_n = -1; 1937c301f34eSRichard Henderson ctx->iaoq_n_var = next; 193898cd9ca7SRichard Henderson } else if (is_n && use_nullify_skip(ctx)) { 193998cd9ca7SRichard Henderson /* The (conditional) branch, B, nullifies the next insn, N, 194098cd9ca7SRichard Henderson and we're allowed to skip execution N (no single-step or 19414137cb83SRichard Henderson tracepoint in effect). Since the goto_ptr that we must use 194298cd9ca7SRichard Henderson for the indirect branch consumes no special resources, we 194398cd9ca7SRichard Henderson can (conditionally) skip B and continue execution. */ 194498cd9ca7SRichard Henderson /* The use_nullify_skip test implies we have a known control path. */ 194598cd9ca7SRichard Henderson tcg_debug_assert(ctx->iaoq_b != -1); 194698cd9ca7SRichard Henderson tcg_debug_assert(ctx->iaoq_n != -1); 194798cd9ca7SRichard Henderson 194898cd9ca7SRichard Henderson /* We do have to handle the non-local temporary, DEST, before 194998cd9ca7SRichard Henderson branching. Since IOAQ_F is not really live at this point, we 195098cd9ca7SRichard Henderson can simply store DEST optimistically. Similarly with IAOQ_B. */ 1951eaa3783bSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_f, dest); 1952eaa3783bSRichard Henderson tcg_gen_addi_reg(cpu_iaoq_b, dest, 4); 195398cd9ca7SRichard Henderson 195498cd9ca7SRichard Henderson nullify_over(ctx); 195598cd9ca7SRichard Henderson if (link != 0) { 1956eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_gr[link], ctx->iaoq_n); 195798cd9ca7SRichard Henderson } 19587f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr(); 195901afb7beSRichard Henderson return nullify_end(ctx); 196098cd9ca7SRichard Henderson } else { 196198cd9ca7SRichard Henderson cond_prep(&ctx->null_cond); 196298cd9ca7SRichard Henderson c = ctx->null_cond.c; 196398cd9ca7SRichard Henderson a0 = ctx->null_cond.a0; 196498cd9ca7SRichard Henderson a1 = ctx->null_cond.a1; 196598cd9ca7SRichard Henderson 196698cd9ca7SRichard Henderson tmp = tcg_temp_new(); 196798cd9ca7SRichard Henderson next = get_temp(ctx); 196898cd9ca7SRichard Henderson 196998cd9ca7SRichard Henderson copy_iaoq_entry(tmp, ctx->iaoq_n, ctx->iaoq_n_var); 1970eaa3783bSRichard Henderson tcg_gen_movcond_reg(c, next, a0, a1, tmp, dest); 197198cd9ca7SRichard Henderson ctx->iaoq_n = -1; 197298cd9ca7SRichard Henderson ctx->iaoq_n_var = next; 197398cd9ca7SRichard Henderson 197498cd9ca7SRichard Henderson if (link != 0) { 1975eaa3783bSRichard Henderson tcg_gen_movcond_reg(c, cpu_gr[link], a0, a1, cpu_gr[link], tmp); 197698cd9ca7SRichard Henderson } 197798cd9ca7SRichard Henderson 197898cd9ca7SRichard Henderson if (is_n) { 197998cd9ca7SRichard Henderson /* The branch nullifies the next insn, which means the state of N 198098cd9ca7SRichard Henderson after the branch is the inverse of the state of N that applied 198198cd9ca7SRichard Henderson to the branch. */ 1982eaa3783bSRichard Henderson tcg_gen_setcond_reg(tcg_invert_cond(c), cpu_psw_n, a0, a1); 198398cd9ca7SRichard Henderson cond_free(&ctx->null_cond); 198498cd9ca7SRichard Henderson ctx->null_cond = cond_make_n(); 198598cd9ca7SRichard Henderson ctx->psw_n_nonzero = true; 198698cd9ca7SRichard Henderson } else { 198798cd9ca7SRichard Henderson cond_free(&ctx->null_cond); 198898cd9ca7SRichard Henderson } 198998cd9ca7SRichard Henderson } 199001afb7beSRichard Henderson return true; 199198cd9ca7SRichard Henderson } 199298cd9ca7SRichard Henderson 1993660eefe1SRichard Henderson /* Implement 1994660eefe1SRichard Henderson * if (IAOQ_Front{30..31} < GR[b]{30..31}) 1995660eefe1SRichard Henderson * IAOQ_Next{30..31} ← GR[b]{30..31}; 1996660eefe1SRichard Henderson * else 1997660eefe1SRichard Henderson * IAOQ_Next{30..31} ← IAOQ_Front{30..31}; 1998660eefe1SRichard Henderson * which keeps the privilege level from being increased. 1999660eefe1SRichard Henderson */ 2000660eefe1SRichard Henderson static TCGv_reg do_ibranch_priv(DisasContext *ctx, TCGv_reg offset) 2001660eefe1SRichard Henderson { 2002660eefe1SRichard Henderson TCGv_reg dest; 2003660eefe1SRichard Henderson switch (ctx->privilege) { 2004660eefe1SRichard Henderson case 0: 2005660eefe1SRichard Henderson /* Privilege 0 is maximum and is allowed to decrease. */ 2006660eefe1SRichard Henderson return offset; 2007660eefe1SRichard Henderson case 3: 2008993119feSRichard Henderson /* Privilege 3 is minimum and is never allowed to increase. */ 2009660eefe1SRichard Henderson dest = get_temp(ctx); 2010660eefe1SRichard Henderson tcg_gen_ori_reg(dest, offset, 3); 2011660eefe1SRichard Henderson break; 2012660eefe1SRichard Henderson default: 2013993119feSRichard Henderson dest = get_temp(ctx); 2014660eefe1SRichard Henderson tcg_gen_andi_reg(dest, offset, -4); 2015660eefe1SRichard Henderson tcg_gen_ori_reg(dest, dest, ctx->privilege); 2016660eefe1SRichard Henderson tcg_gen_movcond_reg(TCG_COND_GTU, dest, dest, offset, dest, offset); 2017660eefe1SRichard Henderson break; 2018660eefe1SRichard Henderson } 2019660eefe1SRichard Henderson return dest; 2020660eefe1SRichard Henderson } 2021660eefe1SRichard Henderson 2022ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY 20237ad439dfSRichard Henderson /* On Linux, page zero is normally marked execute only + gateway. 20247ad439dfSRichard Henderson Therefore normal read or write is supposed to fail, but specific 20257ad439dfSRichard Henderson offsets have kernel code mapped to raise permissions to implement 20267ad439dfSRichard Henderson system calls. Handling this via an explicit check here, rather 20277ad439dfSRichard Henderson in than the "be disp(sr2,r0)" instruction that probably sent us 20287ad439dfSRichard Henderson here, is the easiest way to handle the branch delay slot on the 20297ad439dfSRichard Henderson aforementioned BE. */ 203031234768SRichard Henderson static void do_page_zero(DisasContext *ctx) 20317ad439dfSRichard Henderson { 20327ad439dfSRichard Henderson /* If by some means we get here with PSW[N]=1, that implies that 20337ad439dfSRichard Henderson the B,GATE instruction would be skipped, and we'd fault on the 20347ad439dfSRichard Henderson next insn within the privilaged page. */ 20357ad439dfSRichard Henderson switch (ctx->null_cond.c) { 20367ad439dfSRichard Henderson case TCG_COND_NEVER: 20377ad439dfSRichard Henderson break; 20387ad439dfSRichard Henderson case TCG_COND_ALWAYS: 2039eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, 0); 20407ad439dfSRichard Henderson goto do_sigill; 20417ad439dfSRichard Henderson default: 20427ad439dfSRichard Henderson /* Since this is always the first (and only) insn within the 20437ad439dfSRichard Henderson TB, we should know the state of PSW[N] from TB->FLAGS. */ 20447ad439dfSRichard Henderson g_assert_not_reached(); 20457ad439dfSRichard Henderson } 20467ad439dfSRichard Henderson 20477ad439dfSRichard Henderson /* Check that we didn't arrive here via some means that allowed 20487ad439dfSRichard Henderson non-sequential instruction execution. Normally the PSW[B] bit 20497ad439dfSRichard Henderson detects this by disallowing the B,GATE instruction to execute 20507ad439dfSRichard Henderson under such conditions. */ 20517ad439dfSRichard Henderson if (ctx->iaoq_b != ctx->iaoq_f + 4) { 20527ad439dfSRichard Henderson goto do_sigill; 20537ad439dfSRichard Henderson } 20547ad439dfSRichard Henderson 2055ebd0e151SRichard Henderson switch (ctx->iaoq_f & -4) { 20567ad439dfSRichard Henderson case 0x00: /* Null pointer call */ 20572986721dSRichard Henderson gen_excp_1(EXCP_IMP); 205831234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 205931234768SRichard Henderson break; 20607ad439dfSRichard Henderson 20617ad439dfSRichard Henderson case 0xb0: /* LWS */ 20627ad439dfSRichard Henderson gen_excp_1(EXCP_SYSCALL_LWS); 206331234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 206431234768SRichard Henderson break; 20657ad439dfSRichard Henderson 20667ad439dfSRichard Henderson case 0xe0: /* SET_THREAD_POINTER */ 206735136a77SRichard Henderson tcg_gen_st_reg(cpu_gr[26], cpu_env, offsetof(CPUHPPAState, cr[27])); 2068ebd0e151SRichard Henderson tcg_gen_ori_reg(cpu_iaoq_f, cpu_gr[31], 3); 2069eaa3783bSRichard Henderson tcg_gen_addi_reg(cpu_iaoq_b, cpu_iaoq_f, 4); 207031234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_UPDATED; 207131234768SRichard Henderson break; 20727ad439dfSRichard Henderson 20737ad439dfSRichard Henderson case 0x100: /* SYSCALL */ 20747ad439dfSRichard Henderson gen_excp_1(EXCP_SYSCALL); 207531234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 207631234768SRichard Henderson break; 20777ad439dfSRichard Henderson 20787ad439dfSRichard Henderson default: 20797ad439dfSRichard Henderson do_sigill: 20802986721dSRichard Henderson gen_excp_1(EXCP_ILL); 208131234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 208231234768SRichard Henderson break; 20837ad439dfSRichard Henderson } 20847ad439dfSRichard Henderson } 2085ba1d0b44SRichard Henderson #endif 20867ad439dfSRichard Henderson 2087deee69a1SRichard Henderson static bool trans_nop(DisasContext *ctx, arg_nop *a) 2088b2167459SRichard Henderson { 2089b2167459SRichard Henderson cond_free(&ctx->null_cond); 209031234768SRichard Henderson return true; 2091b2167459SRichard Henderson } 2092b2167459SRichard Henderson 209340f9f908SRichard Henderson static bool trans_break(DisasContext *ctx, arg_break *a) 209498a9cb79SRichard Henderson { 209531234768SRichard Henderson return gen_excp_iir(ctx, EXCP_BREAK); 209698a9cb79SRichard Henderson } 209798a9cb79SRichard Henderson 2098e36f27efSRichard Henderson static bool trans_sync(DisasContext *ctx, arg_sync *a) 209998a9cb79SRichard Henderson { 210098a9cb79SRichard Henderson /* No point in nullifying the memory barrier. */ 210198a9cb79SRichard Henderson tcg_gen_mb(TCG_BAR_SC | TCG_MO_ALL); 210298a9cb79SRichard Henderson 210398a9cb79SRichard Henderson cond_free(&ctx->null_cond); 210431234768SRichard Henderson return true; 210598a9cb79SRichard Henderson } 210698a9cb79SRichard Henderson 2107c603e14aSRichard Henderson static bool trans_mfia(DisasContext *ctx, arg_mfia *a) 210898a9cb79SRichard Henderson { 2109c603e14aSRichard Henderson unsigned rt = a->t; 2110eaa3783bSRichard Henderson TCGv_reg tmp = dest_gpr(ctx, rt); 2111eaa3783bSRichard Henderson tcg_gen_movi_reg(tmp, ctx->iaoq_f); 211298a9cb79SRichard Henderson save_gpr(ctx, rt, tmp); 211398a9cb79SRichard Henderson 211498a9cb79SRichard Henderson cond_free(&ctx->null_cond); 211531234768SRichard Henderson return true; 211698a9cb79SRichard Henderson } 211798a9cb79SRichard Henderson 2118c603e14aSRichard Henderson static bool trans_mfsp(DisasContext *ctx, arg_mfsp *a) 211998a9cb79SRichard Henderson { 2120c603e14aSRichard Henderson unsigned rt = a->t; 2121c603e14aSRichard Henderson unsigned rs = a->sp; 212233423472SRichard Henderson TCGv_i64 t0 = tcg_temp_new_i64(); 212333423472SRichard Henderson TCGv_reg t1 = tcg_temp_new(); 212498a9cb79SRichard Henderson 212533423472SRichard Henderson load_spr(ctx, t0, rs); 212633423472SRichard Henderson tcg_gen_shri_i64(t0, t0, 32); 212733423472SRichard Henderson tcg_gen_trunc_i64_reg(t1, t0); 212833423472SRichard Henderson 212933423472SRichard Henderson save_gpr(ctx, rt, t1); 213033423472SRichard Henderson tcg_temp_free(t1); 213133423472SRichard Henderson tcg_temp_free_i64(t0); 213298a9cb79SRichard Henderson 213398a9cb79SRichard Henderson cond_free(&ctx->null_cond); 213431234768SRichard Henderson return true; 213598a9cb79SRichard Henderson } 213698a9cb79SRichard Henderson 2137c603e14aSRichard Henderson static bool trans_mfctl(DisasContext *ctx, arg_mfctl *a) 213898a9cb79SRichard Henderson { 2139c603e14aSRichard Henderson unsigned rt = a->t; 2140c603e14aSRichard Henderson unsigned ctl = a->r; 2141eaa3783bSRichard Henderson TCGv_reg tmp; 214298a9cb79SRichard Henderson 214398a9cb79SRichard Henderson switch (ctl) { 214435136a77SRichard Henderson case CR_SAR: 214598a9cb79SRichard Henderson #ifdef TARGET_HPPA64 2146c603e14aSRichard Henderson if (a->e == 0) { 214798a9cb79SRichard Henderson /* MFSAR without ,W masks low 5 bits. */ 214898a9cb79SRichard Henderson tmp = dest_gpr(ctx, rt); 2149eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, cpu_sar, 31); 215098a9cb79SRichard Henderson save_gpr(ctx, rt, tmp); 215135136a77SRichard Henderson goto done; 215298a9cb79SRichard Henderson } 215398a9cb79SRichard Henderson #endif 215498a9cb79SRichard Henderson save_gpr(ctx, rt, cpu_sar); 215535136a77SRichard Henderson goto done; 215635136a77SRichard Henderson case CR_IT: /* Interval Timer */ 215735136a77SRichard Henderson /* FIXME: Respect PSW_S bit. */ 215835136a77SRichard Henderson nullify_over(ctx); 215998a9cb79SRichard Henderson tmp = dest_gpr(ctx, rt); 216084b41e65SEmilio G. Cota if (tb_cflags(ctx->base.tb) & CF_USE_ICOUNT) { 216149c29d6cSRichard Henderson gen_io_start(); 216249c29d6cSRichard Henderson gen_helper_read_interval_timer(tmp); 216349c29d6cSRichard Henderson gen_io_end(); 216431234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 216549c29d6cSRichard Henderson } else { 216649c29d6cSRichard Henderson gen_helper_read_interval_timer(tmp); 216749c29d6cSRichard Henderson } 216898a9cb79SRichard Henderson save_gpr(ctx, rt, tmp); 216931234768SRichard Henderson return nullify_end(ctx); 217098a9cb79SRichard Henderson case 26: 217198a9cb79SRichard Henderson case 27: 217298a9cb79SRichard Henderson break; 217398a9cb79SRichard Henderson default: 217498a9cb79SRichard Henderson /* All other control registers are privileged. */ 217535136a77SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG); 217635136a77SRichard Henderson break; 217798a9cb79SRichard Henderson } 217898a9cb79SRichard Henderson 217935136a77SRichard Henderson tmp = get_temp(ctx); 218035136a77SRichard Henderson tcg_gen_ld_reg(tmp, cpu_env, offsetof(CPUHPPAState, cr[ctl])); 218135136a77SRichard Henderson save_gpr(ctx, rt, tmp); 218235136a77SRichard Henderson 218335136a77SRichard Henderson done: 218498a9cb79SRichard Henderson cond_free(&ctx->null_cond); 218531234768SRichard Henderson return true; 218698a9cb79SRichard Henderson } 218798a9cb79SRichard Henderson 2188c603e14aSRichard Henderson static bool trans_mtsp(DisasContext *ctx, arg_mtsp *a) 218933423472SRichard Henderson { 2190c603e14aSRichard Henderson unsigned rr = a->r; 2191c603e14aSRichard Henderson unsigned rs = a->sp; 219233423472SRichard Henderson TCGv_i64 t64; 219333423472SRichard Henderson 219433423472SRichard Henderson if (rs >= 5) { 219533423472SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG); 219633423472SRichard Henderson } 219733423472SRichard Henderson nullify_over(ctx); 219833423472SRichard Henderson 219933423472SRichard Henderson t64 = tcg_temp_new_i64(); 220033423472SRichard Henderson tcg_gen_extu_reg_i64(t64, load_gpr(ctx, rr)); 220133423472SRichard Henderson tcg_gen_shli_i64(t64, t64, 32); 220233423472SRichard Henderson 220333423472SRichard Henderson if (rs >= 4) { 220433423472SRichard Henderson tcg_gen_st_i64(t64, cpu_env, offsetof(CPUHPPAState, sr[rs])); 2205494737b7SRichard Henderson ctx->tb_flags &= ~TB_FLAG_SR_SAME; 220633423472SRichard Henderson } else { 220733423472SRichard Henderson tcg_gen_mov_i64(cpu_sr[rs], t64); 220833423472SRichard Henderson } 220933423472SRichard Henderson tcg_temp_free_i64(t64); 221033423472SRichard Henderson 221131234768SRichard Henderson return nullify_end(ctx); 221233423472SRichard Henderson } 221333423472SRichard Henderson 2214c603e14aSRichard Henderson static bool trans_mtctl(DisasContext *ctx, arg_mtctl *a) 221598a9cb79SRichard Henderson { 2216c603e14aSRichard Henderson unsigned ctl = a->t; 2217c603e14aSRichard Henderson TCGv_reg reg = load_gpr(ctx, a->r); 2218eaa3783bSRichard Henderson TCGv_reg tmp; 221998a9cb79SRichard Henderson 222035136a77SRichard Henderson if (ctl == CR_SAR) { 222198a9cb79SRichard Henderson tmp = tcg_temp_new(); 222235136a77SRichard Henderson tcg_gen_andi_reg(tmp, reg, TARGET_REGISTER_BITS - 1); 222398a9cb79SRichard Henderson save_or_nullify(ctx, cpu_sar, tmp); 222498a9cb79SRichard Henderson tcg_temp_free(tmp); 222598a9cb79SRichard Henderson 222698a9cb79SRichard Henderson cond_free(&ctx->null_cond); 222731234768SRichard Henderson return true; 222898a9cb79SRichard Henderson } 222998a9cb79SRichard Henderson 223035136a77SRichard Henderson /* All other control registers are privileged or read-only. */ 223135136a77SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG); 223235136a77SRichard Henderson 2233c603e14aSRichard Henderson #ifndef CONFIG_USER_ONLY 223435136a77SRichard Henderson nullify_over(ctx); 223535136a77SRichard Henderson switch (ctl) { 223635136a77SRichard Henderson case CR_IT: 223749c29d6cSRichard Henderson gen_helper_write_interval_timer(cpu_env, reg); 223835136a77SRichard Henderson break; 22394f5f2548SRichard Henderson case CR_EIRR: 22404f5f2548SRichard Henderson gen_helper_write_eirr(cpu_env, reg); 22414f5f2548SRichard Henderson break; 22424f5f2548SRichard Henderson case CR_EIEM: 22434f5f2548SRichard Henderson gen_helper_write_eiem(cpu_env, reg); 224431234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 22454f5f2548SRichard Henderson break; 22464f5f2548SRichard Henderson 224735136a77SRichard Henderson case CR_IIASQ: 224835136a77SRichard Henderson case CR_IIAOQ: 224935136a77SRichard Henderson /* FIXME: Respect PSW_Q bit */ 225035136a77SRichard Henderson /* The write advances the queue and stores to the back element. */ 225135136a77SRichard Henderson tmp = get_temp(ctx); 225235136a77SRichard Henderson tcg_gen_ld_reg(tmp, cpu_env, 225335136a77SRichard Henderson offsetof(CPUHPPAState, cr_back[ctl - CR_IIASQ])); 225435136a77SRichard Henderson tcg_gen_st_reg(tmp, cpu_env, offsetof(CPUHPPAState, cr[ctl])); 225535136a77SRichard Henderson tcg_gen_st_reg(reg, cpu_env, 225635136a77SRichard Henderson offsetof(CPUHPPAState, cr_back[ctl - CR_IIASQ])); 225735136a77SRichard Henderson break; 225835136a77SRichard Henderson 2259*d5de20bdSSven Schnelle case CR_PID1: 2260*d5de20bdSSven Schnelle case CR_PID2: 2261*d5de20bdSSven Schnelle case CR_PID3: 2262*d5de20bdSSven Schnelle case CR_PID4: 2263*d5de20bdSSven Schnelle tcg_gen_st_reg(reg, cpu_env, offsetof(CPUHPPAState, cr[ctl])); 2264*d5de20bdSSven Schnelle #ifndef CONFIG_USER_ONLY 2265*d5de20bdSSven Schnelle gen_helper_change_prot_id(cpu_env); 2266*d5de20bdSSven Schnelle #endif 2267*d5de20bdSSven Schnelle break; 2268*d5de20bdSSven Schnelle 226935136a77SRichard Henderson default: 227035136a77SRichard Henderson tcg_gen_st_reg(reg, cpu_env, offsetof(CPUHPPAState, cr[ctl])); 227135136a77SRichard Henderson break; 227235136a77SRichard Henderson } 227331234768SRichard Henderson return nullify_end(ctx); 22744f5f2548SRichard Henderson #endif 227535136a77SRichard Henderson } 227635136a77SRichard Henderson 2277c603e14aSRichard Henderson static bool trans_mtsarcm(DisasContext *ctx, arg_mtsarcm *a) 227898a9cb79SRichard Henderson { 2279eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 228098a9cb79SRichard Henderson 2281c603e14aSRichard Henderson tcg_gen_not_reg(tmp, load_gpr(ctx, a->r)); 2282eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, tmp, TARGET_REGISTER_BITS - 1); 228398a9cb79SRichard Henderson save_or_nullify(ctx, cpu_sar, tmp); 228498a9cb79SRichard Henderson tcg_temp_free(tmp); 228598a9cb79SRichard Henderson 228698a9cb79SRichard Henderson cond_free(&ctx->null_cond); 228731234768SRichard Henderson return true; 228898a9cb79SRichard Henderson } 228998a9cb79SRichard Henderson 2290e36f27efSRichard Henderson static bool trans_ldsid(DisasContext *ctx, arg_ldsid *a) 229198a9cb79SRichard Henderson { 2292e36f27efSRichard Henderson TCGv_reg dest = dest_gpr(ctx, a->t); 229398a9cb79SRichard Henderson 22942330504cSHelge Deller #ifdef CONFIG_USER_ONLY 22952330504cSHelge Deller /* We don't implement space registers in user mode. */ 2296eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 22972330504cSHelge Deller #else 22982330504cSHelge Deller TCGv_i64 t0 = tcg_temp_new_i64(); 22992330504cSHelge Deller 2300e36f27efSRichard Henderson tcg_gen_mov_i64(t0, space_select(ctx, a->sp, load_gpr(ctx, a->b))); 23012330504cSHelge Deller tcg_gen_shri_i64(t0, t0, 32); 23022330504cSHelge Deller tcg_gen_trunc_i64_reg(dest, t0); 23032330504cSHelge Deller 23042330504cSHelge Deller tcg_temp_free_i64(t0); 23052330504cSHelge Deller #endif 2306e36f27efSRichard Henderson save_gpr(ctx, a->t, dest); 230798a9cb79SRichard Henderson 230898a9cb79SRichard Henderson cond_free(&ctx->null_cond); 230931234768SRichard Henderson return true; 231098a9cb79SRichard Henderson } 231198a9cb79SRichard Henderson 2312e36f27efSRichard Henderson static bool trans_rsm(DisasContext *ctx, arg_rsm *a) 2313e36f27efSRichard Henderson { 2314e36f27efSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2315e1b5a5edSRichard Henderson #ifndef CONFIG_USER_ONLY 2316e1b5a5edSRichard Henderson TCGv_reg tmp; 2317e1b5a5edSRichard Henderson 2318e1b5a5edSRichard Henderson nullify_over(ctx); 2319e1b5a5edSRichard Henderson 2320e1b5a5edSRichard Henderson tmp = get_temp(ctx); 2321e1b5a5edSRichard Henderson tcg_gen_ld_reg(tmp, cpu_env, offsetof(CPUHPPAState, psw)); 2322e36f27efSRichard Henderson tcg_gen_andi_reg(tmp, tmp, ~a->i); 2323e1b5a5edSRichard Henderson gen_helper_swap_system_mask(tmp, cpu_env, tmp); 2324e36f27efSRichard Henderson save_gpr(ctx, a->t, tmp); 2325e1b5a5edSRichard Henderson 2326e1b5a5edSRichard Henderson /* Exit the TB to recognize new interrupts, e.g. PSW_M. */ 232731234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 232831234768SRichard Henderson return nullify_end(ctx); 2329e36f27efSRichard Henderson #endif 2330e1b5a5edSRichard Henderson } 2331e1b5a5edSRichard Henderson 2332e36f27efSRichard Henderson static bool trans_ssm(DisasContext *ctx, arg_ssm *a) 2333e1b5a5edSRichard Henderson { 2334e36f27efSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2335e36f27efSRichard Henderson #ifndef CONFIG_USER_ONLY 2336e1b5a5edSRichard Henderson TCGv_reg tmp; 2337e1b5a5edSRichard Henderson 2338e1b5a5edSRichard Henderson nullify_over(ctx); 2339e1b5a5edSRichard Henderson 2340e1b5a5edSRichard Henderson tmp = get_temp(ctx); 2341e1b5a5edSRichard Henderson tcg_gen_ld_reg(tmp, cpu_env, offsetof(CPUHPPAState, psw)); 2342e36f27efSRichard Henderson tcg_gen_ori_reg(tmp, tmp, a->i); 2343e1b5a5edSRichard Henderson gen_helper_swap_system_mask(tmp, cpu_env, tmp); 2344e36f27efSRichard Henderson save_gpr(ctx, a->t, tmp); 2345e1b5a5edSRichard Henderson 2346e1b5a5edSRichard Henderson /* Exit the TB to recognize new interrupts, e.g. PSW_I. */ 234731234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 234831234768SRichard Henderson return nullify_end(ctx); 2349e36f27efSRichard Henderson #endif 2350e1b5a5edSRichard Henderson } 2351e1b5a5edSRichard Henderson 2352c603e14aSRichard Henderson static bool trans_mtsm(DisasContext *ctx, arg_mtsm *a) 2353e1b5a5edSRichard Henderson { 2354e1b5a5edSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2355c603e14aSRichard Henderson #ifndef CONFIG_USER_ONLY 2356c603e14aSRichard Henderson TCGv_reg tmp, reg; 2357e1b5a5edSRichard Henderson nullify_over(ctx); 2358e1b5a5edSRichard Henderson 2359c603e14aSRichard Henderson reg = load_gpr(ctx, a->r); 2360e1b5a5edSRichard Henderson tmp = get_temp(ctx); 2361e1b5a5edSRichard Henderson gen_helper_swap_system_mask(tmp, cpu_env, reg); 2362e1b5a5edSRichard Henderson 2363e1b5a5edSRichard Henderson /* Exit the TB to recognize new interrupts. */ 236431234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 236531234768SRichard Henderson return nullify_end(ctx); 2366c603e14aSRichard Henderson #endif 2367e1b5a5edSRichard Henderson } 2368f49b3537SRichard Henderson 2369e36f27efSRichard Henderson static bool do_rfi(DisasContext *ctx, bool rfi_r) 2370f49b3537SRichard Henderson { 2371f49b3537SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2372e36f27efSRichard Henderson #ifndef CONFIG_USER_ONLY 2373f49b3537SRichard Henderson nullify_over(ctx); 2374f49b3537SRichard Henderson 2375e36f27efSRichard Henderson if (rfi_r) { 2376f49b3537SRichard Henderson gen_helper_rfi_r(cpu_env); 2377f49b3537SRichard Henderson } else { 2378f49b3537SRichard Henderson gen_helper_rfi(cpu_env); 2379f49b3537SRichard Henderson } 238031234768SRichard Henderson /* Exit the TB to recognize new interrupts. */ 2381f49b3537SRichard Henderson if (ctx->base.singlestep_enabled) { 2382f49b3537SRichard Henderson gen_excp_1(EXCP_DEBUG); 2383f49b3537SRichard Henderson } else { 238407ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 2385f49b3537SRichard Henderson } 238631234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 2387f49b3537SRichard Henderson 238831234768SRichard Henderson return nullify_end(ctx); 2389e36f27efSRichard Henderson #endif 2390f49b3537SRichard Henderson } 23916210db05SHelge Deller 2392e36f27efSRichard Henderson static bool trans_rfi(DisasContext *ctx, arg_rfi *a) 2393e36f27efSRichard Henderson { 2394e36f27efSRichard Henderson return do_rfi(ctx, false); 2395e36f27efSRichard Henderson } 2396e36f27efSRichard Henderson 2397e36f27efSRichard Henderson static bool trans_rfi_r(DisasContext *ctx, arg_rfi_r *a) 2398e36f27efSRichard Henderson { 2399e36f27efSRichard Henderson return do_rfi(ctx, true); 2400e36f27efSRichard Henderson } 2401e36f27efSRichard Henderson 240296927adbSRichard Henderson static bool trans_halt(DisasContext *ctx, arg_halt *a) 24036210db05SHelge Deller { 24046210db05SHelge Deller CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 240596927adbSRichard Henderson #ifndef CONFIG_USER_ONLY 24066210db05SHelge Deller nullify_over(ctx); 24076210db05SHelge Deller gen_helper_halt(cpu_env); 240831234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 240931234768SRichard Henderson return nullify_end(ctx); 241096927adbSRichard Henderson #endif 24116210db05SHelge Deller } 241296927adbSRichard Henderson 241396927adbSRichard Henderson static bool trans_reset(DisasContext *ctx, arg_reset *a) 241496927adbSRichard Henderson { 241596927adbSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 241696927adbSRichard Henderson #ifndef CONFIG_USER_ONLY 241796927adbSRichard Henderson nullify_over(ctx); 241896927adbSRichard Henderson gen_helper_reset(cpu_env); 241996927adbSRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 242096927adbSRichard Henderson return nullify_end(ctx); 242196927adbSRichard Henderson #endif 242296927adbSRichard Henderson } 2423e1b5a5edSRichard Henderson 2424deee69a1SRichard Henderson static bool trans_nop_addrx(DisasContext *ctx, arg_ldst *a) 242598a9cb79SRichard Henderson { 2426deee69a1SRichard Henderson if (a->m) { 2427deee69a1SRichard Henderson TCGv_reg dest = dest_gpr(ctx, a->b); 2428deee69a1SRichard Henderson TCGv_reg src1 = load_gpr(ctx, a->b); 2429deee69a1SRichard Henderson TCGv_reg src2 = load_gpr(ctx, a->x); 243098a9cb79SRichard Henderson 243198a9cb79SRichard Henderson /* The only thing we need to do is the base register modification. */ 2432eaa3783bSRichard Henderson tcg_gen_add_reg(dest, src1, src2); 2433deee69a1SRichard Henderson save_gpr(ctx, a->b, dest); 2434deee69a1SRichard Henderson } 243598a9cb79SRichard Henderson cond_free(&ctx->null_cond); 243631234768SRichard Henderson return true; 243798a9cb79SRichard Henderson } 243898a9cb79SRichard Henderson 2439deee69a1SRichard Henderson static bool trans_probe(DisasContext *ctx, arg_probe *a) 244098a9cb79SRichard Henderson { 244186f8d05fSRichard Henderson TCGv_reg dest, ofs; 2442eed14219SRichard Henderson TCGv_i32 level, want; 244386f8d05fSRichard Henderson TCGv_tl addr; 244498a9cb79SRichard Henderson 244598a9cb79SRichard Henderson nullify_over(ctx); 244698a9cb79SRichard Henderson 2447deee69a1SRichard Henderson dest = dest_gpr(ctx, a->t); 2448deee69a1SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, 0, 0, 0, a->sp, 0, false); 2449eed14219SRichard Henderson 2450deee69a1SRichard Henderson if (a->imm) { 2451deee69a1SRichard Henderson level = tcg_const_i32(a->ri); 245298a9cb79SRichard Henderson } else { 2453eed14219SRichard Henderson level = tcg_temp_new_i32(); 2454deee69a1SRichard Henderson tcg_gen_trunc_reg_i32(level, load_gpr(ctx, a->ri)); 2455eed14219SRichard Henderson tcg_gen_andi_i32(level, level, 3); 245698a9cb79SRichard Henderson } 2457deee69a1SRichard Henderson want = tcg_const_i32(a->write ? PAGE_WRITE : PAGE_READ); 2458eed14219SRichard Henderson 2459eed14219SRichard Henderson gen_helper_probe(dest, cpu_env, addr, level, want); 2460eed14219SRichard Henderson 2461eed14219SRichard Henderson tcg_temp_free_i32(want); 2462eed14219SRichard Henderson tcg_temp_free_i32(level); 2463eed14219SRichard Henderson 2464deee69a1SRichard Henderson save_gpr(ctx, a->t, dest); 246531234768SRichard Henderson return nullify_end(ctx); 246698a9cb79SRichard Henderson } 246798a9cb79SRichard Henderson 2468deee69a1SRichard Henderson static bool trans_ixtlbx(DisasContext *ctx, arg_ixtlbx *a) 24698d6ae7fbSRichard Henderson { 2470deee69a1SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2471deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY 24728d6ae7fbSRichard Henderson TCGv_tl addr; 24738d6ae7fbSRichard Henderson TCGv_reg ofs, reg; 24748d6ae7fbSRichard Henderson 24758d6ae7fbSRichard Henderson nullify_over(ctx); 24768d6ae7fbSRichard Henderson 2477deee69a1SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, 0, 0, 0, a->sp, 0, false); 2478deee69a1SRichard Henderson reg = load_gpr(ctx, a->r); 2479deee69a1SRichard Henderson if (a->addr) { 24808d6ae7fbSRichard Henderson gen_helper_itlba(cpu_env, addr, reg); 24818d6ae7fbSRichard Henderson } else { 24828d6ae7fbSRichard Henderson gen_helper_itlbp(cpu_env, addr, reg); 24838d6ae7fbSRichard Henderson } 24848d6ae7fbSRichard Henderson 24858d6ae7fbSRichard Henderson /* Exit TB for ITLB change if mmu is enabled. This *should* not be 24868d6ae7fbSRichard Henderson the case, since the OS TLB fill handler runs with mmu disabled. */ 2487deee69a1SRichard Henderson if (!a->data && (ctx->tb_flags & PSW_C)) { 248831234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 248931234768SRichard Henderson } 249031234768SRichard Henderson return nullify_end(ctx); 2491deee69a1SRichard Henderson #endif 24928d6ae7fbSRichard Henderson } 249363300a00SRichard Henderson 2494deee69a1SRichard Henderson static bool trans_pxtlbx(DisasContext *ctx, arg_pxtlbx *a) 249563300a00SRichard Henderson { 2496deee69a1SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2497deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY 249863300a00SRichard Henderson TCGv_tl addr; 249963300a00SRichard Henderson TCGv_reg ofs; 250063300a00SRichard Henderson 250163300a00SRichard Henderson nullify_over(ctx); 250263300a00SRichard Henderson 2503deee69a1SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, a->x, 0, 0, a->sp, a->m, false); 2504deee69a1SRichard Henderson if (a->m) { 2505deee69a1SRichard Henderson save_gpr(ctx, a->b, ofs); 250663300a00SRichard Henderson } 2507deee69a1SRichard Henderson if (a->local) { 250863300a00SRichard Henderson gen_helper_ptlbe(cpu_env); 250963300a00SRichard Henderson } else { 251063300a00SRichard Henderson gen_helper_ptlb(cpu_env, addr); 251163300a00SRichard Henderson } 251263300a00SRichard Henderson 251363300a00SRichard Henderson /* Exit TB for TLB change if mmu is enabled. */ 2514deee69a1SRichard Henderson if (!a->data && (ctx->tb_flags & PSW_C)) { 251531234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 251631234768SRichard Henderson } 251731234768SRichard Henderson return nullify_end(ctx); 2518deee69a1SRichard Henderson #endif 251963300a00SRichard Henderson } 25202dfcca9fSRichard Henderson 2521deee69a1SRichard Henderson static bool trans_lpa(DisasContext *ctx, arg_ldst *a) 25222dfcca9fSRichard Henderson { 2523deee69a1SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2524deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY 25252dfcca9fSRichard Henderson TCGv_tl vaddr; 25262dfcca9fSRichard Henderson TCGv_reg ofs, paddr; 25272dfcca9fSRichard Henderson 25282dfcca9fSRichard Henderson nullify_over(ctx); 25292dfcca9fSRichard Henderson 2530deee69a1SRichard Henderson form_gva(ctx, &vaddr, &ofs, a->b, a->x, 0, 0, a->sp, a->m, false); 25312dfcca9fSRichard Henderson 25322dfcca9fSRichard Henderson paddr = tcg_temp_new(); 25332dfcca9fSRichard Henderson gen_helper_lpa(paddr, cpu_env, vaddr); 25342dfcca9fSRichard Henderson 25352dfcca9fSRichard Henderson /* Note that physical address result overrides base modification. */ 2536deee69a1SRichard Henderson if (a->m) { 2537deee69a1SRichard Henderson save_gpr(ctx, a->b, ofs); 25382dfcca9fSRichard Henderson } 2539deee69a1SRichard Henderson save_gpr(ctx, a->t, paddr); 25402dfcca9fSRichard Henderson tcg_temp_free(paddr); 25412dfcca9fSRichard Henderson 254231234768SRichard Henderson return nullify_end(ctx); 2543deee69a1SRichard Henderson #endif 25442dfcca9fSRichard Henderson } 254543a97b81SRichard Henderson 2546deee69a1SRichard Henderson static bool trans_lci(DisasContext *ctx, arg_lci *a) 254743a97b81SRichard Henderson { 254843a97b81SRichard Henderson TCGv_reg ci; 254943a97b81SRichard Henderson 255043a97b81SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 255143a97b81SRichard Henderson 255243a97b81SRichard Henderson /* The Coherence Index is an implementation-defined function of the 255343a97b81SRichard Henderson physical address. Two addresses with the same CI have a coherent 255443a97b81SRichard Henderson view of the cache. Our implementation is to return 0 for all, 255543a97b81SRichard Henderson since the entire address space is coherent. */ 255643a97b81SRichard Henderson ci = tcg_const_reg(0); 2557deee69a1SRichard Henderson save_gpr(ctx, a->t, ci); 255843a97b81SRichard Henderson tcg_temp_free(ci); 255943a97b81SRichard Henderson 256031234768SRichard Henderson cond_free(&ctx->null_cond); 256131234768SRichard Henderson return true; 256243a97b81SRichard Henderson } 256398a9cb79SRichard Henderson 25640c982a28SRichard Henderson static bool trans_add(DisasContext *ctx, arg_rrr_cf_sh *a) 2565b2167459SRichard Henderson { 25660c982a28SRichard Henderson return do_add_reg(ctx, a, false, false, false, false); 2567b2167459SRichard Henderson } 2568b2167459SRichard Henderson 25690c982a28SRichard Henderson static bool trans_add_l(DisasContext *ctx, arg_rrr_cf_sh *a) 2570b2167459SRichard Henderson { 25710c982a28SRichard Henderson return do_add_reg(ctx, a, true, false, false, false); 2572b2167459SRichard Henderson } 2573b2167459SRichard Henderson 25740c982a28SRichard Henderson static bool trans_add_tsv(DisasContext *ctx, arg_rrr_cf_sh *a) 2575b2167459SRichard Henderson { 25760c982a28SRichard Henderson return do_add_reg(ctx, a, false, true, false, false); 2577b2167459SRichard Henderson } 2578b2167459SRichard Henderson 25790c982a28SRichard Henderson static bool trans_add_c(DisasContext *ctx, arg_rrr_cf_sh *a) 2580b2167459SRichard Henderson { 25810c982a28SRichard Henderson return do_add_reg(ctx, a, false, false, false, true); 25820c982a28SRichard Henderson } 2583b2167459SRichard Henderson 25840c982a28SRichard Henderson static bool trans_add_c_tsv(DisasContext *ctx, arg_rrr_cf_sh *a) 25850c982a28SRichard Henderson { 25860c982a28SRichard Henderson return do_add_reg(ctx, a, false, true, false, true); 25870c982a28SRichard Henderson } 25880c982a28SRichard Henderson 25890c982a28SRichard Henderson static bool trans_sub(DisasContext *ctx, arg_rrr_cf *a) 25900c982a28SRichard Henderson { 25910c982a28SRichard Henderson return do_sub_reg(ctx, a, false, false, false); 25920c982a28SRichard Henderson } 25930c982a28SRichard Henderson 25940c982a28SRichard Henderson static bool trans_sub_tsv(DisasContext *ctx, arg_rrr_cf *a) 25950c982a28SRichard Henderson { 25960c982a28SRichard Henderson return do_sub_reg(ctx, a, true, false, false); 25970c982a28SRichard Henderson } 25980c982a28SRichard Henderson 25990c982a28SRichard Henderson static bool trans_sub_tc(DisasContext *ctx, arg_rrr_cf *a) 26000c982a28SRichard Henderson { 26010c982a28SRichard Henderson return do_sub_reg(ctx, a, false, false, true); 26020c982a28SRichard Henderson } 26030c982a28SRichard Henderson 26040c982a28SRichard Henderson static bool trans_sub_tsv_tc(DisasContext *ctx, arg_rrr_cf *a) 26050c982a28SRichard Henderson { 26060c982a28SRichard Henderson return do_sub_reg(ctx, a, true, false, true); 26070c982a28SRichard Henderson } 26080c982a28SRichard Henderson 26090c982a28SRichard Henderson static bool trans_sub_b(DisasContext *ctx, arg_rrr_cf *a) 26100c982a28SRichard Henderson { 26110c982a28SRichard Henderson return do_sub_reg(ctx, a, false, true, false); 26120c982a28SRichard Henderson } 26130c982a28SRichard Henderson 26140c982a28SRichard Henderson static bool trans_sub_b_tsv(DisasContext *ctx, arg_rrr_cf *a) 26150c982a28SRichard Henderson { 26160c982a28SRichard Henderson return do_sub_reg(ctx, a, true, true, false); 26170c982a28SRichard Henderson } 26180c982a28SRichard Henderson 26190c982a28SRichard Henderson static bool trans_andcm(DisasContext *ctx, arg_rrr_cf *a) 26200c982a28SRichard Henderson { 26210c982a28SRichard Henderson return do_log_reg(ctx, a, tcg_gen_andc_reg); 26220c982a28SRichard Henderson } 26230c982a28SRichard Henderson 26240c982a28SRichard Henderson static bool trans_and(DisasContext *ctx, arg_rrr_cf *a) 26250c982a28SRichard Henderson { 26260c982a28SRichard Henderson return do_log_reg(ctx, a, tcg_gen_and_reg); 26270c982a28SRichard Henderson } 26280c982a28SRichard Henderson 26290c982a28SRichard Henderson static bool trans_or(DisasContext *ctx, arg_rrr_cf *a) 26300c982a28SRichard Henderson { 26310c982a28SRichard Henderson if (a->cf == 0) { 26320c982a28SRichard Henderson unsigned r2 = a->r2; 26330c982a28SRichard Henderson unsigned r1 = a->r1; 26340c982a28SRichard Henderson unsigned rt = a->t; 26350c982a28SRichard Henderson 26367aee8189SRichard Henderson if (rt == 0) { /* NOP */ 26377aee8189SRichard Henderson cond_free(&ctx->null_cond); 26387aee8189SRichard Henderson return true; 26397aee8189SRichard Henderson } 26407aee8189SRichard Henderson if (r2 == 0) { /* COPY */ 2641b2167459SRichard Henderson if (r1 == 0) { 2642eaa3783bSRichard Henderson TCGv_reg dest = dest_gpr(ctx, rt); 2643eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 2644b2167459SRichard Henderson save_gpr(ctx, rt, dest); 2645b2167459SRichard Henderson } else { 2646b2167459SRichard Henderson save_gpr(ctx, rt, cpu_gr[r1]); 2647b2167459SRichard Henderson } 2648b2167459SRichard Henderson cond_free(&ctx->null_cond); 264931234768SRichard Henderson return true; 2650b2167459SRichard Henderson } 26517aee8189SRichard Henderson #ifndef CONFIG_USER_ONLY 26527aee8189SRichard Henderson /* These are QEMU extensions and are nops in the real architecture: 26537aee8189SRichard Henderson * 26547aee8189SRichard Henderson * or %r10,%r10,%r10 -- idle loop; wait for interrupt 26557aee8189SRichard Henderson * or %r31,%r31,%r31 -- death loop; offline cpu 26567aee8189SRichard Henderson * currently implemented as idle. 26577aee8189SRichard Henderson */ 26587aee8189SRichard Henderson if ((rt == 10 || rt == 31) && r1 == rt && r2 == rt) { /* PAUSE */ 26597aee8189SRichard Henderson TCGv_i32 tmp; 26607aee8189SRichard Henderson 26617aee8189SRichard Henderson /* No need to check for supervisor, as userland can only pause 26627aee8189SRichard Henderson until the next timer interrupt. */ 26637aee8189SRichard Henderson nullify_over(ctx); 26647aee8189SRichard Henderson 26657aee8189SRichard Henderson /* Advance the instruction queue. */ 26667aee8189SRichard Henderson copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b); 26677aee8189SRichard Henderson copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_n, ctx->iaoq_n_var); 26687aee8189SRichard Henderson nullify_set(ctx, 0); 26697aee8189SRichard Henderson 26707aee8189SRichard Henderson /* Tell the qemu main loop to halt until this cpu has work. */ 26717aee8189SRichard Henderson tmp = tcg_const_i32(1); 26727aee8189SRichard Henderson tcg_gen_st_i32(tmp, cpu_env, -offsetof(HPPACPU, env) + 26737aee8189SRichard Henderson offsetof(CPUState, halted)); 26747aee8189SRichard Henderson tcg_temp_free_i32(tmp); 26757aee8189SRichard Henderson gen_excp_1(EXCP_HALTED); 26767aee8189SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 26777aee8189SRichard Henderson 26787aee8189SRichard Henderson return nullify_end(ctx); 26797aee8189SRichard Henderson } 26807aee8189SRichard Henderson #endif 26817aee8189SRichard Henderson } 26820c982a28SRichard Henderson return do_log_reg(ctx, a, tcg_gen_or_reg); 26837aee8189SRichard Henderson } 2684b2167459SRichard Henderson 26850c982a28SRichard Henderson static bool trans_xor(DisasContext *ctx, arg_rrr_cf *a) 2686b2167459SRichard Henderson { 26870c982a28SRichard Henderson return do_log_reg(ctx, a, tcg_gen_xor_reg); 26880c982a28SRichard Henderson } 26890c982a28SRichard Henderson 26900c982a28SRichard Henderson static bool trans_cmpclr(DisasContext *ctx, arg_rrr_cf *a) 26910c982a28SRichard Henderson { 2692eaa3783bSRichard Henderson TCGv_reg tcg_r1, tcg_r2; 2693b2167459SRichard Henderson 26940c982a28SRichard Henderson if (a->cf) { 2695b2167459SRichard Henderson nullify_over(ctx); 2696b2167459SRichard Henderson } 26970c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 26980c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 26990c982a28SRichard Henderson do_cmpclr(ctx, a->t, tcg_r1, tcg_r2, a->cf); 270031234768SRichard Henderson return nullify_end(ctx); 2701b2167459SRichard Henderson } 2702b2167459SRichard Henderson 27030c982a28SRichard Henderson static bool trans_uxor(DisasContext *ctx, arg_rrr_cf *a) 2704b2167459SRichard Henderson { 2705eaa3783bSRichard Henderson TCGv_reg tcg_r1, tcg_r2; 2706b2167459SRichard Henderson 27070c982a28SRichard Henderson if (a->cf) { 2708b2167459SRichard Henderson nullify_over(ctx); 2709b2167459SRichard Henderson } 27100c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 27110c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 27120c982a28SRichard Henderson do_unit(ctx, a->t, tcg_r1, tcg_r2, a->cf, false, tcg_gen_xor_reg); 271331234768SRichard Henderson return nullify_end(ctx); 2714b2167459SRichard Henderson } 2715b2167459SRichard Henderson 27160c982a28SRichard Henderson static bool do_uaddcm(DisasContext *ctx, arg_rrr_cf *a, bool is_tc) 2717b2167459SRichard Henderson { 2718eaa3783bSRichard Henderson TCGv_reg tcg_r1, tcg_r2, tmp; 2719b2167459SRichard Henderson 27200c982a28SRichard Henderson if (a->cf) { 2721b2167459SRichard Henderson nullify_over(ctx); 2722b2167459SRichard Henderson } 27230c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 27240c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 2725b2167459SRichard Henderson tmp = get_temp(ctx); 2726eaa3783bSRichard Henderson tcg_gen_not_reg(tmp, tcg_r2); 27270c982a28SRichard Henderson do_unit(ctx, a->t, tcg_r1, tmp, a->cf, is_tc, tcg_gen_add_reg); 272831234768SRichard Henderson return nullify_end(ctx); 2729b2167459SRichard Henderson } 2730b2167459SRichard Henderson 27310c982a28SRichard Henderson static bool trans_uaddcm(DisasContext *ctx, arg_rrr_cf *a) 2732b2167459SRichard Henderson { 27330c982a28SRichard Henderson return do_uaddcm(ctx, a, false); 27340c982a28SRichard Henderson } 27350c982a28SRichard Henderson 27360c982a28SRichard Henderson static bool trans_uaddcm_tc(DisasContext *ctx, arg_rrr_cf *a) 27370c982a28SRichard Henderson { 27380c982a28SRichard Henderson return do_uaddcm(ctx, a, true); 27390c982a28SRichard Henderson } 27400c982a28SRichard Henderson 27410c982a28SRichard Henderson static bool do_dcor(DisasContext *ctx, arg_rr_cf *a, bool is_i) 27420c982a28SRichard Henderson { 2743eaa3783bSRichard Henderson TCGv_reg tmp; 2744b2167459SRichard Henderson 2745b2167459SRichard Henderson nullify_over(ctx); 2746b2167459SRichard Henderson 2747b2167459SRichard Henderson tmp = get_temp(ctx); 2748eaa3783bSRichard Henderson tcg_gen_shri_reg(tmp, cpu_psw_cb, 3); 2749b2167459SRichard Henderson if (!is_i) { 2750eaa3783bSRichard Henderson tcg_gen_not_reg(tmp, tmp); 2751b2167459SRichard Henderson } 2752eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, tmp, 0x11111111); 2753eaa3783bSRichard Henderson tcg_gen_muli_reg(tmp, tmp, 6); 275460e29463SSven Schnelle do_unit(ctx, a->t, load_gpr(ctx, a->r), tmp, a->cf, false, 2755eaa3783bSRichard Henderson is_i ? tcg_gen_add_reg : tcg_gen_sub_reg); 275631234768SRichard Henderson return nullify_end(ctx); 2757b2167459SRichard Henderson } 2758b2167459SRichard Henderson 27590c982a28SRichard Henderson static bool trans_dcor(DisasContext *ctx, arg_rr_cf *a) 2760b2167459SRichard Henderson { 27610c982a28SRichard Henderson return do_dcor(ctx, a, false); 27620c982a28SRichard Henderson } 27630c982a28SRichard Henderson 27640c982a28SRichard Henderson static bool trans_dcor_i(DisasContext *ctx, arg_rr_cf *a) 27650c982a28SRichard Henderson { 27660c982a28SRichard Henderson return do_dcor(ctx, a, true); 27670c982a28SRichard Henderson } 27680c982a28SRichard Henderson 27690c982a28SRichard Henderson static bool trans_ds(DisasContext *ctx, arg_rrr_cf *a) 27700c982a28SRichard Henderson { 2771eaa3783bSRichard Henderson TCGv_reg dest, add1, add2, addc, zero, in1, in2; 2772b2167459SRichard Henderson 2773b2167459SRichard Henderson nullify_over(ctx); 2774b2167459SRichard Henderson 27750c982a28SRichard Henderson in1 = load_gpr(ctx, a->r1); 27760c982a28SRichard Henderson in2 = load_gpr(ctx, a->r2); 2777b2167459SRichard Henderson 2778b2167459SRichard Henderson add1 = tcg_temp_new(); 2779b2167459SRichard Henderson add2 = tcg_temp_new(); 2780b2167459SRichard Henderson addc = tcg_temp_new(); 2781b2167459SRichard Henderson dest = tcg_temp_new(); 2782eaa3783bSRichard Henderson zero = tcg_const_reg(0); 2783b2167459SRichard Henderson 2784b2167459SRichard Henderson /* Form R1 << 1 | PSW[CB]{8}. */ 2785eaa3783bSRichard Henderson tcg_gen_add_reg(add1, in1, in1); 2786eaa3783bSRichard Henderson tcg_gen_add_reg(add1, add1, cpu_psw_cb_msb); 2787b2167459SRichard Henderson 2788b2167459SRichard Henderson /* Add or subtract R2, depending on PSW[V]. Proper computation of 2789b2167459SRichard Henderson carry{8} requires that we subtract via + ~R2 + 1, as described in 2790b2167459SRichard Henderson the manual. By extracting and masking V, we can produce the 2791b2167459SRichard Henderson proper inputs to the addition without movcond. */ 2792eaa3783bSRichard Henderson tcg_gen_sari_reg(addc, cpu_psw_v, TARGET_REGISTER_BITS - 1); 2793eaa3783bSRichard Henderson tcg_gen_xor_reg(add2, in2, addc); 2794eaa3783bSRichard Henderson tcg_gen_andi_reg(addc, addc, 1); 2795b2167459SRichard Henderson /* ??? This is only correct for 32-bit. */ 2796b2167459SRichard Henderson tcg_gen_add2_i32(dest, cpu_psw_cb_msb, add1, zero, add2, zero); 2797b2167459SRichard Henderson tcg_gen_add2_i32(dest, cpu_psw_cb_msb, dest, cpu_psw_cb_msb, addc, zero); 2798b2167459SRichard Henderson 2799b2167459SRichard Henderson tcg_temp_free(addc); 2800b2167459SRichard Henderson tcg_temp_free(zero); 2801b2167459SRichard Henderson 2802b2167459SRichard Henderson /* Write back the result register. */ 28030c982a28SRichard Henderson save_gpr(ctx, a->t, dest); 2804b2167459SRichard Henderson 2805b2167459SRichard Henderson /* Write back PSW[CB]. */ 2806eaa3783bSRichard Henderson tcg_gen_xor_reg(cpu_psw_cb, add1, add2); 2807eaa3783bSRichard Henderson tcg_gen_xor_reg(cpu_psw_cb, cpu_psw_cb, dest); 2808b2167459SRichard Henderson 2809b2167459SRichard Henderson /* Write back PSW[V] for the division step. */ 2810eaa3783bSRichard Henderson tcg_gen_neg_reg(cpu_psw_v, cpu_psw_cb_msb); 2811eaa3783bSRichard Henderson tcg_gen_xor_reg(cpu_psw_v, cpu_psw_v, in2); 2812b2167459SRichard Henderson 2813b2167459SRichard Henderson /* Install the new nullification. */ 28140c982a28SRichard Henderson if (a->cf) { 2815eaa3783bSRichard Henderson TCGv_reg sv = NULL; 2816b47a4a02SSven Schnelle if (cond_need_sv(a->cf >> 1)) { 2817b2167459SRichard Henderson /* ??? The lshift is supposed to contribute to overflow. */ 2818b2167459SRichard Henderson sv = do_add_sv(ctx, dest, add1, add2); 2819b2167459SRichard Henderson } 28200c982a28SRichard Henderson ctx->null_cond = do_cond(a->cf, dest, cpu_psw_cb_msb, sv); 2821b2167459SRichard Henderson } 2822b2167459SRichard Henderson 2823b2167459SRichard Henderson tcg_temp_free(add1); 2824b2167459SRichard Henderson tcg_temp_free(add2); 2825b2167459SRichard Henderson tcg_temp_free(dest); 2826b2167459SRichard Henderson 282731234768SRichard Henderson return nullify_end(ctx); 2828b2167459SRichard Henderson } 2829b2167459SRichard Henderson 28300588e061SRichard Henderson static bool trans_addi(DisasContext *ctx, arg_rri_cf *a) 2831b2167459SRichard Henderson { 28320588e061SRichard Henderson return do_add_imm(ctx, a, false, false); 28330588e061SRichard Henderson } 28340588e061SRichard Henderson 28350588e061SRichard Henderson static bool trans_addi_tsv(DisasContext *ctx, arg_rri_cf *a) 28360588e061SRichard Henderson { 28370588e061SRichard Henderson return do_add_imm(ctx, a, true, false); 28380588e061SRichard Henderson } 28390588e061SRichard Henderson 28400588e061SRichard Henderson static bool trans_addi_tc(DisasContext *ctx, arg_rri_cf *a) 28410588e061SRichard Henderson { 28420588e061SRichard Henderson return do_add_imm(ctx, a, false, true); 28430588e061SRichard Henderson } 28440588e061SRichard Henderson 28450588e061SRichard Henderson static bool trans_addi_tc_tsv(DisasContext *ctx, arg_rri_cf *a) 28460588e061SRichard Henderson { 28470588e061SRichard Henderson return do_add_imm(ctx, a, true, true); 28480588e061SRichard Henderson } 28490588e061SRichard Henderson 28500588e061SRichard Henderson static bool trans_subi(DisasContext *ctx, arg_rri_cf *a) 28510588e061SRichard Henderson { 28520588e061SRichard Henderson return do_sub_imm(ctx, a, false); 28530588e061SRichard Henderson } 28540588e061SRichard Henderson 28550588e061SRichard Henderson static bool trans_subi_tsv(DisasContext *ctx, arg_rri_cf *a) 28560588e061SRichard Henderson { 28570588e061SRichard Henderson return do_sub_imm(ctx, a, true); 28580588e061SRichard Henderson } 28590588e061SRichard Henderson 28600588e061SRichard Henderson static bool trans_cmpiclr(DisasContext *ctx, arg_rri_cf *a) 28610588e061SRichard Henderson { 2862eaa3783bSRichard Henderson TCGv_reg tcg_im, tcg_r2; 2863b2167459SRichard Henderson 28640588e061SRichard Henderson if (a->cf) { 2865b2167459SRichard Henderson nullify_over(ctx); 2866b2167459SRichard Henderson } 2867b2167459SRichard Henderson 28680588e061SRichard Henderson tcg_im = load_const(ctx, a->i); 28690588e061SRichard Henderson tcg_r2 = load_gpr(ctx, a->r); 28700588e061SRichard Henderson do_cmpclr(ctx, a->t, tcg_im, tcg_r2, a->cf); 2871b2167459SRichard Henderson 287231234768SRichard Henderson return nullify_end(ctx); 2873b2167459SRichard Henderson } 2874b2167459SRichard Henderson 28751cd012a5SRichard Henderson static bool trans_ld(DisasContext *ctx, arg_ldst *a) 287696d6407fSRichard Henderson { 28771cd012a5SRichard Henderson return do_load(ctx, a->t, a->b, a->x, a->scale ? a->size : 0, 28781cd012a5SRichard Henderson a->disp, a->sp, a->m, a->size | MO_TE); 287996d6407fSRichard Henderson } 288096d6407fSRichard Henderson 28811cd012a5SRichard Henderson static bool trans_st(DisasContext *ctx, arg_ldst *a) 288296d6407fSRichard Henderson { 28831cd012a5SRichard Henderson assert(a->x == 0 && a->scale == 0); 28841cd012a5SRichard Henderson return do_store(ctx, a->t, a->b, a->disp, a->sp, a->m, a->size | MO_TE); 288596d6407fSRichard Henderson } 288696d6407fSRichard Henderson 28871cd012a5SRichard Henderson static bool trans_ldc(DisasContext *ctx, arg_ldst *a) 288896d6407fSRichard Henderson { 28891cd012a5SRichard Henderson TCGMemOp mop = MO_TEUL | MO_ALIGN_16 | a->size; 289086f8d05fSRichard Henderson TCGv_reg zero, dest, ofs; 289186f8d05fSRichard Henderson TCGv_tl addr; 289296d6407fSRichard Henderson 289396d6407fSRichard Henderson nullify_over(ctx); 289496d6407fSRichard Henderson 28951cd012a5SRichard Henderson if (a->m) { 289686f8d05fSRichard Henderson /* Base register modification. Make sure if RT == RB, 289786f8d05fSRichard Henderson we see the result of the load. */ 289896d6407fSRichard Henderson dest = get_temp(ctx); 289996d6407fSRichard Henderson } else { 29001cd012a5SRichard Henderson dest = dest_gpr(ctx, a->t); 290196d6407fSRichard Henderson } 290296d6407fSRichard Henderson 29031cd012a5SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, a->x, a->scale ? a->size : 0, 29041cd012a5SRichard Henderson a->disp, a->sp, a->m, ctx->mmu_idx == MMU_PHYS_IDX); 2905eaa3783bSRichard Henderson zero = tcg_const_reg(0); 290686f8d05fSRichard Henderson tcg_gen_atomic_xchg_reg(dest, addr, zero, ctx->mmu_idx, mop); 29071cd012a5SRichard Henderson if (a->m) { 29081cd012a5SRichard Henderson save_gpr(ctx, a->b, ofs); 290996d6407fSRichard Henderson } 29101cd012a5SRichard Henderson save_gpr(ctx, a->t, dest); 291196d6407fSRichard Henderson 291231234768SRichard Henderson return nullify_end(ctx); 291396d6407fSRichard Henderson } 291496d6407fSRichard Henderson 29151cd012a5SRichard Henderson static bool trans_stby(DisasContext *ctx, arg_stby *a) 291696d6407fSRichard Henderson { 291786f8d05fSRichard Henderson TCGv_reg ofs, val; 291886f8d05fSRichard Henderson TCGv_tl addr; 291996d6407fSRichard Henderson 292096d6407fSRichard Henderson nullify_over(ctx); 292196d6407fSRichard Henderson 29221cd012a5SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, 0, 0, a->disp, a->sp, a->m, 292386f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 29241cd012a5SRichard Henderson val = load_gpr(ctx, a->r); 29251cd012a5SRichard Henderson if (a->a) { 2926f9f46db4SEmilio G. Cota if (tb_cflags(ctx->base.tb) & CF_PARALLEL) { 2927f9f46db4SEmilio G. Cota gen_helper_stby_e_parallel(cpu_env, addr, val); 2928f9f46db4SEmilio G. Cota } else { 292996d6407fSRichard Henderson gen_helper_stby_e(cpu_env, addr, val); 2930f9f46db4SEmilio G. Cota } 2931f9f46db4SEmilio G. Cota } else { 2932f9f46db4SEmilio G. Cota if (tb_cflags(ctx->base.tb) & CF_PARALLEL) { 2933f9f46db4SEmilio G. Cota gen_helper_stby_b_parallel(cpu_env, addr, val); 293496d6407fSRichard Henderson } else { 293596d6407fSRichard Henderson gen_helper_stby_b(cpu_env, addr, val); 293696d6407fSRichard Henderson } 2937f9f46db4SEmilio G. Cota } 29381cd012a5SRichard Henderson if (a->m) { 293986f8d05fSRichard Henderson tcg_gen_andi_reg(ofs, ofs, ~3); 29401cd012a5SRichard Henderson save_gpr(ctx, a->b, ofs); 294196d6407fSRichard Henderson } 294296d6407fSRichard Henderson 294331234768SRichard Henderson return nullify_end(ctx); 294496d6407fSRichard Henderson } 294596d6407fSRichard Henderson 29461cd012a5SRichard Henderson static bool trans_lda(DisasContext *ctx, arg_ldst *a) 2947d0a851ccSRichard Henderson { 2948d0a851ccSRichard Henderson int hold_mmu_idx = ctx->mmu_idx; 2949d0a851ccSRichard Henderson 2950d0a851ccSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2951d0a851ccSRichard Henderson ctx->mmu_idx = MMU_PHYS_IDX; 29521cd012a5SRichard Henderson trans_ld(ctx, a); 2953d0a851ccSRichard Henderson ctx->mmu_idx = hold_mmu_idx; 295431234768SRichard Henderson return true; 2955d0a851ccSRichard Henderson } 2956d0a851ccSRichard Henderson 29571cd012a5SRichard Henderson static bool trans_sta(DisasContext *ctx, arg_ldst *a) 2958d0a851ccSRichard Henderson { 2959d0a851ccSRichard Henderson int hold_mmu_idx = ctx->mmu_idx; 2960d0a851ccSRichard Henderson 2961d0a851ccSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2962d0a851ccSRichard Henderson ctx->mmu_idx = MMU_PHYS_IDX; 29631cd012a5SRichard Henderson trans_st(ctx, a); 2964d0a851ccSRichard Henderson ctx->mmu_idx = hold_mmu_idx; 296531234768SRichard Henderson return true; 2966d0a851ccSRichard Henderson } 296795412a61SRichard Henderson 29680588e061SRichard Henderson static bool trans_ldil(DisasContext *ctx, arg_ldil *a) 2969b2167459SRichard Henderson { 29700588e061SRichard Henderson TCGv_reg tcg_rt = dest_gpr(ctx, a->t); 2971b2167459SRichard Henderson 29720588e061SRichard Henderson tcg_gen_movi_reg(tcg_rt, a->i); 29730588e061SRichard Henderson save_gpr(ctx, a->t, tcg_rt); 2974b2167459SRichard Henderson cond_free(&ctx->null_cond); 297531234768SRichard Henderson return true; 2976b2167459SRichard Henderson } 2977b2167459SRichard Henderson 29780588e061SRichard Henderson static bool trans_addil(DisasContext *ctx, arg_addil *a) 2979b2167459SRichard Henderson { 29800588e061SRichard Henderson TCGv_reg tcg_rt = load_gpr(ctx, a->r); 2981eaa3783bSRichard Henderson TCGv_reg tcg_r1 = dest_gpr(ctx, 1); 2982b2167459SRichard Henderson 29830588e061SRichard Henderson tcg_gen_addi_reg(tcg_r1, tcg_rt, a->i); 2984b2167459SRichard Henderson save_gpr(ctx, 1, tcg_r1); 2985b2167459SRichard Henderson cond_free(&ctx->null_cond); 298631234768SRichard Henderson return true; 2987b2167459SRichard Henderson } 2988b2167459SRichard Henderson 29890588e061SRichard Henderson static bool trans_ldo(DisasContext *ctx, arg_ldo *a) 2990b2167459SRichard Henderson { 29910588e061SRichard Henderson TCGv_reg tcg_rt = dest_gpr(ctx, a->t); 2992b2167459SRichard Henderson 2993b2167459SRichard Henderson /* Special case rb == 0, for the LDI pseudo-op. 2994b2167459SRichard Henderson The COPY pseudo-op is handled for free within tcg_gen_addi_tl. */ 29950588e061SRichard Henderson if (a->b == 0) { 29960588e061SRichard Henderson tcg_gen_movi_reg(tcg_rt, a->i); 2997b2167459SRichard Henderson } else { 29980588e061SRichard Henderson tcg_gen_addi_reg(tcg_rt, cpu_gr[a->b], a->i); 2999b2167459SRichard Henderson } 30000588e061SRichard Henderson save_gpr(ctx, a->t, tcg_rt); 3001b2167459SRichard Henderson cond_free(&ctx->null_cond); 300231234768SRichard Henderson return true; 3003b2167459SRichard Henderson } 3004b2167459SRichard Henderson 300501afb7beSRichard Henderson static bool do_cmpb(DisasContext *ctx, unsigned r, TCGv_reg in1, 300601afb7beSRichard Henderson unsigned c, unsigned f, unsigned n, int disp) 300798cd9ca7SRichard Henderson { 300801afb7beSRichard Henderson TCGv_reg dest, in2, sv; 300998cd9ca7SRichard Henderson DisasCond cond; 301098cd9ca7SRichard Henderson 301198cd9ca7SRichard Henderson in2 = load_gpr(ctx, r); 301298cd9ca7SRichard Henderson dest = get_temp(ctx); 301398cd9ca7SRichard Henderson 3014eaa3783bSRichard Henderson tcg_gen_sub_reg(dest, in1, in2); 301598cd9ca7SRichard Henderson 3016f764718dSRichard Henderson sv = NULL; 3017b47a4a02SSven Schnelle if (cond_need_sv(c)) { 301898cd9ca7SRichard Henderson sv = do_sub_sv(ctx, dest, in1, in2); 301998cd9ca7SRichard Henderson } 302098cd9ca7SRichard Henderson 302101afb7beSRichard Henderson cond = do_sub_cond(c * 2 + f, dest, in1, in2, sv); 302201afb7beSRichard Henderson return do_cbranch(ctx, disp, n, &cond); 302398cd9ca7SRichard Henderson } 302498cd9ca7SRichard Henderson 302501afb7beSRichard Henderson static bool trans_cmpb(DisasContext *ctx, arg_cmpb *a) 302698cd9ca7SRichard Henderson { 302701afb7beSRichard Henderson nullify_over(ctx); 302801afb7beSRichard Henderson return do_cmpb(ctx, a->r2, load_gpr(ctx, a->r1), a->c, a->f, a->n, a->disp); 302901afb7beSRichard Henderson } 303001afb7beSRichard Henderson 303101afb7beSRichard Henderson static bool trans_cmpbi(DisasContext *ctx, arg_cmpbi *a) 303201afb7beSRichard Henderson { 303301afb7beSRichard Henderson nullify_over(ctx); 303401afb7beSRichard Henderson return do_cmpb(ctx, a->r, load_const(ctx, a->i), a->c, a->f, a->n, a->disp); 303501afb7beSRichard Henderson } 303601afb7beSRichard Henderson 303701afb7beSRichard Henderson static bool do_addb(DisasContext *ctx, unsigned r, TCGv_reg in1, 303801afb7beSRichard Henderson unsigned c, unsigned f, unsigned n, int disp) 303901afb7beSRichard Henderson { 304001afb7beSRichard Henderson TCGv_reg dest, in2, sv, cb_msb; 304198cd9ca7SRichard Henderson DisasCond cond; 304298cd9ca7SRichard Henderson 304398cd9ca7SRichard Henderson in2 = load_gpr(ctx, r); 304443675d20SSven Schnelle dest = tcg_temp_new(); 3045f764718dSRichard Henderson sv = NULL; 3046f764718dSRichard Henderson cb_msb = NULL; 304798cd9ca7SRichard Henderson 3048b47a4a02SSven Schnelle if (cond_need_cb(c)) { 304998cd9ca7SRichard Henderson cb_msb = get_temp(ctx); 3050eaa3783bSRichard Henderson tcg_gen_movi_reg(cb_msb, 0); 3051eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, in1, cb_msb, in2, cb_msb); 3052b47a4a02SSven Schnelle } else { 3053eaa3783bSRichard Henderson tcg_gen_add_reg(dest, in1, in2); 3054b47a4a02SSven Schnelle } 3055b47a4a02SSven Schnelle if (cond_need_sv(c)) { 305698cd9ca7SRichard Henderson sv = do_add_sv(ctx, dest, in1, in2); 305798cd9ca7SRichard Henderson } 305898cd9ca7SRichard Henderson 305901afb7beSRichard Henderson cond = do_cond(c * 2 + f, dest, cb_msb, sv); 306043675d20SSven Schnelle save_gpr(ctx, r, dest); 306143675d20SSven Schnelle tcg_temp_free(dest); 306201afb7beSRichard Henderson return do_cbranch(ctx, disp, n, &cond); 306398cd9ca7SRichard Henderson } 306498cd9ca7SRichard Henderson 306501afb7beSRichard Henderson static bool trans_addb(DisasContext *ctx, arg_addb *a) 306698cd9ca7SRichard Henderson { 306701afb7beSRichard Henderson nullify_over(ctx); 306801afb7beSRichard Henderson return do_addb(ctx, a->r2, load_gpr(ctx, a->r1), a->c, a->f, a->n, a->disp); 306901afb7beSRichard Henderson } 307001afb7beSRichard Henderson 307101afb7beSRichard Henderson static bool trans_addbi(DisasContext *ctx, arg_addbi *a) 307201afb7beSRichard Henderson { 307301afb7beSRichard Henderson nullify_over(ctx); 307401afb7beSRichard Henderson return do_addb(ctx, a->r, load_const(ctx, a->i), a->c, a->f, a->n, a->disp); 307501afb7beSRichard Henderson } 307601afb7beSRichard Henderson 307701afb7beSRichard Henderson static bool trans_bb_sar(DisasContext *ctx, arg_bb_sar *a) 307801afb7beSRichard Henderson { 3079eaa3783bSRichard Henderson TCGv_reg tmp, tcg_r; 308098cd9ca7SRichard Henderson DisasCond cond; 308198cd9ca7SRichard Henderson 308298cd9ca7SRichard Henderson nullify_over(ctx); 308398cd9ca7SRichard Henderson 308498cd9ca7SRichard Henderson tmp = tcg_temp_new(); 308501afb7beSRichard Henderson tcg_r = load_gpr(ctx, a->r); 3086eaa3783bSRichard Henderson tcg_gen_shl_reg(tmp, tcg_r, cpu_sar); 308798cd9ca7SRichard Henderson 308801afb7beSRichard Henderson cond = cond_make_0(a->c ? TCG_COND_GE : TCG_COND_LT, tmp); 308998cd9ca7SRichard Henderson tcg_temp_free(tmp); 309001afb7beSRichard Henderson return do_cbranch(ctx, a->disp, a->n, &cond); 309198cd9ca7SRichard Henderson } 309298cd9ca7SRichard Henderson 309301afb7beSRichard Henderson static bool trans_bb_imm(DisasContext *ctx, arg_bb_imm *a) 309498cd9ca7SRichard Henderson { 309501afb7beSRichard Henderson TCGv_reg tmp, tcg_r; 309601afb7beSRichard Henderson DisasCond cond; 309701afb7beSRichard Henderson 309801afb7beSRichard Henderson nullify_over(ctx); 309901afb7beSRichard Henderson 310001afb7beSRichard Henderson tmp = tcg_temp_new(); 310101afb7beSRichard Henderson tcg_r = load_gpr(ctx, a->r); 310201afb7beSRichard Henderson tcg_gen_shli_reg(tmp, tcg_r, a->p); 310301afb7beSRichard Henderson 310401afb7beSRichard Henderson cond = cond_make_0(a->c ? TCG_COND_GE : TCG_COND_LT, tmp); 310501afb7beSRichard Henderson tcg_temp_free(tmp); 310601afb7beSRichard Henderson return do_cbranch(ctx, a->disp, a->n, &cond); 310701afb7beSRichard Henderson } 310801afb7beSRichard Henderson 310901afb7beSRichard Henderson static bool trans_movb(DisasContext *ctx, arg_movb *a) 311001afb7beSRichard Henderson { 3111eaa3783bSRichard Henderson TCGv_reg dest; 311298cd9ca7SRichard Henderson DisasCond cond; 311398cd9ca7SRichard Henderson 311498cd9ca7SRichard Henderson nullify_over(ctx); 311598cd9ca7SRichard Henderson 311601afb7beSRichard Henderson dest = dest_gpr(ctx, a->r2); 311701afb7beSRichard Henderson if (a->r1 == 0) { 3118eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 311998cd9ca7SRichard Henderson } else { 312001afb7beSRichard Henderson tcg_gen_mov_reg(dest, cpu_gr[a->r1]); 312198cd9ca7SRichard Henderson } 312298cd9ca7SRichard Henderson 312301afb7beSRichard Henderson cond = do_sed_cond(a->c, dest); 312401afb7beSRichard Henderson return do_cbranch(ctx, a->disp, a->n, &cond); 312501afb7beSRichard Henderson } 312601afb7beSRichard Henderson 312701afb7beSRichard Henderson static bool trans_movbi(DisasContext *ctx, arg_movbi *a) 312801afb7beSRichard Henderson { 312901afb7beSRichard Henderson TCGv_reg dest; 313001afb7beSRichard Henderson DisasCond cond; 313101afb7beSRichard Henderson 313201afb7beSRichard Henderson nullify_over(ctx); 313301afb7beSRichard Henderson 313401afb7beSRichard Henderson dest = dest_gpr(ctx, a->r); 313501afb7beSRichard Henderson tcg_gen_movi_reg(dest, a->i); 313601afb7beSRichard Henderson 313701afb7beSRichard Henderson cond = do_sed_cond(a->c, dest); 313801afb7beSRichard Henderson return do_cbranch(ctx, a->disp, a->n, &cond); 313998cd9ca7SRichard Henderson } 314098cd9ca7SRichard Henderson 314130878590SRichard Henderson static bool trans_shrpw_sar(DisasContext *ctx, arg_shrpw_sar *a) 31420b1347d2SRichard Henderson { 3143eaa3783bSRichard Henderson TCGv_reg dest; 31440b1347d2SRichard Henderson 314530878590SRichard Henderson if (a->c) { 31460b1347d2SRichard Henderson nullify_over(ctx); 31470b1347d2SRichard Henderson } 31480b1347d2SRichard Henderson 314930878590SRichard Henderson dest = dest_gpr(ctx, a->t); 315030878590SRichard Henderson if (a->r1 == 0) { 315130878590SRichard Henderson tcg_gen_ext32u_reg(dest, load_gpr(ctx, a->r2)); 3152eaa3783bSRichard Henderson tcg_gen_shr_reg(dest, dest, cpu_sar); 315330878590SRichard Henderson } else if (a->r1 == a->r2) { 31540b1347d2SRichard Henderson TCGv_i32 t32 = tcg_temp_new_i32(); 315530878590SRichard Henderson tcg_gen_trunc_reg_i32(t32, load_gpr(ctx, a->r2)); 31560b1347d2SRichard Henderson tcg_gen_rotr_i32(t32, t32, cpu_sar); 3157eaa3783bSRichard Henderson tcg_gen_extu_i32_reg(dest, t32); 31580b1347d2SRichard Henderson tcg_temp_free_i32(t32); 31590b1347d2SRichard Henderson } else { 31600b1347d2SRichard Henderson TCGv_i64 t = tcg_temp_new_i64(); 31610b1347d2SRichard Henderson TCGv_i64 s = tcg_temp_new_i64(); 31620b1347d2SRichard Henderson 316330878590SRichard Henderson tcg_gen_concat_reg_i64(t, load_gpr(ctx, a->r2), load_gpr(ctx, a->r1)); 3164eaa3783bSRichard Henderson tcg_gen_extu_reg_i64(s, cpu_sar); 31650b1347d2SRichard Henderson tcg_gen_shr_i64(t, t, s); 3166eaa3783bSRichard Henderson tcg_gen_trunc_i64_reg(dest, t); 31670b1347d2SRichard Henderson 31680b1347d2SRichard Henderson tcg_temp_free_i64(t); 31690b1347d2SRichard Henderson tcg_temp_free_i64(s); 31700b1347d2SRichard Henderson } 317130878590SRichard Henderson save_gpr(ctx, a->t, dest); 31720b1347d2SRichard Henderson 31730b1347d2SRichard Henderson /* Install the new nullification. */ 31740b1347d2SRichard Henderson cond_free(&ctx->null_cond); 317530878590SRichard Henderson if (a->c) { 317630878590SRichard Henderson ctx->null_cond = do_sed_cond(a->c, dest); 31770b1347d2SRichard Henderson } 317831234768SRichard Henderson return nullify_end(ctx); 31790b1347d2SRichard Henderson } 31800b1347d2SRichard Henderson 318130878590SRichard Henderson static bool trans_shrpw_imm(DisasContext *ctx, arg_shrpw_imm *a) 31820b1347d2SRichard Henderson { 318330878590SRichard Henderson unsigned sa = 31 - a->cpos; 3184eaa3783bSRichard Henderson TCGv_reg dest, t2; 31850b1347d2SRichard Henderson 318630878590SRichard Henderson if (a->c) { 31870b1347d2SRichard Henderson nullify_over(ctx); 31880b1347d2SRichard Henderson } 31890b1347d2SRichard Henderson 319030878590SRichard Henderson dest = dest_gpr(ctx, a->t); 319130878590SRichard Henderson t2 = load_gpr(ctx, a->r2); 319230878590SRichard Henderson if (a->r1 == a->r2) { 31930b1347d2SRichard Henderson TCGv_i32 t32 = tcg_temp_new_i32(); 3194eaa3783bSRichard Henderson tcg_gen_trunc_reg_i32(t32, t2); 31950b1347d2SRichard Henderson tcg_gen_rotri_i32(t32, t32, sa); 3196eaa3783bSRichard Henderson tcg_gen_extu_i32_reg(dest, t32); 31970b1347d2SRichard Henderson tcg_temp_free_i32(t32); 319830878590SRichard Henderson } else if (a->r1 == 0) { 3199eaa3783bSRichard Henderson tcg_gen_extract_reg(dest, t2, sa, 32 - sa); 32000b1347d2SRichard Henderson } else { 3201eaa3783bSRichard Henderson TCGv_reg t0 = tcg_temp_new(); 3202eaa3783bSRichard Henderson tcg_gen_extract_reg(t0, t2, sa, 32 - sa); 320330878590SRichard Henderson tcg_gen_deposit_reg(dest, t0, cpu_gr[a->r1], 32 - sa, sa); 32040b1347d2SRichard Henderson tcg_temp_free(t0); 32050b1347d2SRichard Henderson } 320630878590SRichard Henderson save_gpr(ctx, a->t, dest); 32070b1347d2SRichard Henderson 32080b1347d2SRichard Henderson /* Install the new nullification. */ 32090b1347d2SRichard Henderson cond_free(&ctx->null_cond); 321030878590SRichard Henderson if (a->c) { 321130878590SRichard Henderson ctx->null_cond = do_sed_cond(a->c, dest); 32120b1347d2SRichard Henderson } 321331234768SRichard Henderson return nullify_end(ctx); 32140b1347d2SRichard Henderson } 32150b1347d2SRichard Henderson 321630878590SRichard Henderson static bool trans_extrw_sar(DisasContext *ctx, arg_extrw_sar *a) 32170b1347d2SRichard Henderson { 321830878590SRichard Henderson unsigned len = 32 - a->clen; 3219eaa3783bSRichard Henderson TCGv_reg dest, src, tmp; 32200b1347d2SRichard Henderson 322130878590SRichard Henderson if (a->c) { 32220b1347d2SRichard Henderson nullify_over(ctx); 32230b1347d2SRichard Henderson } 32240b1347d2SRichard Henderson 322530878590SRichard Henderson dest = dest_gpr(ctx, a->t); 322630878590SRichard Henderson src = load_gpr(ctx, a->r); 32270b1347d2SRichard Henderson tmp = tcg_temp_new(); 32280b1347d2SRichard Henderson 32290b1347d2SRichard Henderson /* Recall that SAR is using big-endian bit numbering. */ 3230eaa3783bSRichard Henderson tcg_gen_xori_reg(tmp, cpu_sar, TARGET_REGISTER_BITS - 1); 323130878590SRichard Henderson if (a->se) { 3232eaa3783bSRichard Henderson tcg_gen_sar_reg(dest, src, tmp); 3233eaa3783bSRichard Henderson tcg_gen_sextract_reg(dest, dest, 0, len); 32340b1347d2SRichard Henderson } else { 3235eaa3783bSRichard Henderson tcg_gen_shr_reg(dest, src, tmp); 3236eaa3783bSRichard Henderson tcg_gen_extract_reg(dest, dest, 0, len); 32370b1347d2SRichard Henderson } 32380b1347d2SRichard Henderson tcg_temp_free(tmp); 323930878590SRichard Henderson save_gpr(ctx, a->t, dest); 32400b1347d2SRichard Henderson 32410b1347d2SRichard Henderson /* Install the new nullification. */ 32420b1347d2SRichard Henderson cond_free(&ctx->null_cond); 324330878590SRichard Henderson if (a->c) { 324430878590SRichard Henderson ctx->null_cond = do_sed_cond(a->c, dest); 32450b1347d2SRichard Henderson } 324631234768SRichard Henderson return nullify_end(ctx); 32470b1347d2SRichard Henderson } 32480b1347d2SRichard Henderson 324930878590SRichard Henderson static bool trans_extrw_imm(DisasContext *ctx, arg_extrw_imm *a) 32500b1347d2SRichard Henderson { 325130878590SRichard Henderson unsigned len = 32 - a->clen; 325230878590SRichard Henderson unsigned cpos = 31 - a->pos; 3253eaa3783bSRichard Henderson TCGv_reg dest, src; 32540b1347d2SRichard Henderson 325530878590SRichard Henderson if (a->c) { 32560b1347d2SRichard Henderson nullify_over(ctx); 32570b1347d2SRichard Henderson } 32580b1347d2SRichard Henderson 325930878590SRichard Henderson dest = dest_gpr(ctx, a->t); 326030878590SRichard Henderson src = load_gpr(ctx, a->r); 326130878590SRichard Henderson if (a->se) { 3262eaa3783bSRichard Henderson tcg_gen_sextract_reg(dest, src, cpos, len); 32630b1347d2SRichard Henderson } else { 3264eaa3783bSRichard Henderson tcg_gen_extract_reg(dest, src, cpos, len); 32650b1347d2SRichard Henderson } 326630878590SRichard Henderson save_gpr(ctx, a->t, dest); 32670b1347d2SRichard Henderson 32680b1347d2SRichard Henderson /* Install the new nullification. */ 32690b1347d2SRichard Henderson cond_free(&ctx->null_cond); 327030878590SRichard Henderson if (a->c) { 327130878590SRichard Henderson ctx->null_cond = do_sed_cond(a->c, dest); 32720b1347d2SRichard Henderson } 327331234768SRichard Henderson return nullify_end(ctx); 32740b1347d2SRichard Henderson } 32750b1347d2SRichard Henderson 327630878590SRichard Henderson static bool trans_depwi_imm(DisasContext *ctx, arg_depwi_imm *a) 32770b1347d2SRichard Henderson { 327830878590SRichard Henderson unsigned len = 32 - a->clen; 3279eaa3783bSRichard Henderson target_sreg mask0, mask1; 3280eaa3783bSRichard Henderson TCGv_reg dest; 32810b1347d2SRichard Henderson 328230878590SRichard Henderson if (a->c) { 32830b1347d2SRichard Henderson nullify_over(ctx); 32840b1347d2SRichard Henderson } 328530878590SRichard Henderson if (a->cpos + len > 32) { 328630878590SRichard Henderson len = 32 - a->cpos; 32870b1347d2SRichard Henderson } 32880b1347d2SRichard Henderson 328930878590SRichard Henderson dest = dest_gpr(ctx, a->t); 329030878590SRichard Henderson mask0 = deposit64(0, a->cpos, len, a->i); 329130878590SRichard Henderson mask1 = deposit64(-1, a->cpos, len, a->i); 32920b1347d2SRichard Henderson 329330878590SRichard Henderson if (a->nz) { 329430878590SRichard Henderson TCGv_reg src = load_gpr(ctx, a->t); 32950b1347d2SRichard Henderson if (mask1 != -1) { 3296eaa3783bSRichard Henderson tcg_gen_andi_reg(dest, src, mask1); 32970b1347d2SRichard Henderson src = dest; 32980b1347d2SRichard Henderson } 3299eaa3783bSRichard Henderson tcg_gen_ori_reg(dest, src, mask0); 33000b1347d2SRichard Henderson } else { 3301eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, mask0); 33020b1347d2SRichard Henderson } 330330878590SRichard Henderson save_gpr(ctx, a->t, dest); 33040b1347d2SRichard Henderson 33050b1347d2SRichard Henderson /* Install the new nullification. */ 33060b1347d2SRichard Henderson cond_free(&ctx->null_cond); 330730878590SRichard Henderson if (a->c) { 330830878590SRichard Henderson ctx->null_cond = do_sed_cond(a->c, dest); 33090b1347d2SRichard Henderson } 331031234768SRichard Henderson return nullify_end(ctx); 33110b1347d2SRichard Henderson } 33120b1347d2SRichard Henderson 331330878590SRichard Henderson static bool trans_depw_imm(DisasContext *ctx, arg_depw_imm *a) 33140b1347d2SRichard Henderson { 331530878590SRichard Henderson unsigned rs = a->nz ? a->t : 0; 331630878590SRichard Henderson unsigned len = 32 - a->clen; 3317eaa3783bSRichard Henderson TCGv_reg dest, val; 33180b1347d2SRichard Henderson 331930878590SRichard Henderson if (a->c) { 33200b1347d2SRichard Henderson nullify_over(ctx); 33210b1347d2SRichard Henderson } 332230878590SRichard Henderson if (a->cpos + len > 32) { 332330878590SRichard Henderson len = 32 - a->cpos; 33240b1347d2SRichard Henderson } 33250b1347d2SRichard Henderson 332630878590SRichard Henderson dest = dest_gpr(ctx, a->t); 332730878590SRichard Henderson val = load_gpr(ctx, a->r); 33280b1347d2SRichard Henderson if (rs == 0) { 332930878590SRichard Henderson tcg_gen_deposit_z_reg(dest, val, a->cpos, len); 33300b1347d2SRichard Henderson } else { 333130878590SRichard Henderson tcg_gen_deposit_reg(dest, cpu_gr[rs], val, a->cpos, len); 33320b1347d2SRichard Henderson } 333330878590SRichard Henderson save_gpr(ctx, a->t, dest); 33340b1347d2SRichard Henderson 33350b1347d2SRichard Henderson /* Install the new nullification. */ 33360b1347d2SRichard Henderson cond_free(&ctx->null_cond); 333730878590SRichard Henderson if (a->c) { 333830878590SRichard Henderson ctx->null_cond = do_sed_cond(a->c, dest); 33390b1347d2SRichard Henderson } 334031234768SRichard Henderson return nullify_end(ctx); 33410b1347d2SRichard Henderson } 33420b1347d2SRichard Henderson 334330878590SRichard Henderson static bool do_depw_sar(DisasContext *ctx, unsigned rt, unsigned c, 334430878590SRichard Henderson unsigned nz, unsigned clen, TCGv_reg val) 33450b1347d2SRichard Henderson { 33460b1347d2SRichard Henderson unsigned rs = nz ? rt : 0; 33470b1347d2SRichard Henderson unsigned len = 32 - clen; 334830878590SRichard Henderson TCGv_reg mask, tmp, shift, dest; 33490b1347d2SRichard Henderson unsigned msb = 1U << (len - 1); 33500b1347d2SRichard Henderson 33510b1347d2SRichard Henderson if (c) { 33520b1347d2SRichard Henderson nullify_over(ctx); 33530b1347d2SRichard Henderson } 33540b1347d2SRichard Henderson 33550b1347d2SRichard Henderson dest = dest_gpr(ctx, rt); 33560b1347d2SRichard Henderson shift = tcg_temp_new(); 33570b1347d2SRichard Henderson tmp = tcg_temp_new(); 33580b1347d2SRichard Henderson 33590b1347d2SRichard Henderson /* Convert big-endian bit numbering in SAR to left-shift. */ 3360eaa3783bSRichard Henderson tcg_gen_xori_reg(shift, cpu_sar, TARGET_REGISTER_BITS - 1); 33610b1347d2SRichard Henderson 3362eaa3783bSRichard Henderson mask = tcg_const_reg(msb + (msb - 1)); 3363eaa3783bSRichard Henderson tcg_gen_and_reg(tmp, val, mask); 33640b1347d2SRichard Henderson if (rs) { 3365eaa3783bSRichard Henderson tcg_gen_shl_reg(mask, mask, shift); 3366eaa3783bSRichard Henderson tcg_gen_shl_reg(tmp, tmp, shift); 3367eaa3783bSRichard Henderson tcg_gen_andc_reg(dest, cpu_gr[rs], mask); 3368eaa3783bSRichard Henderson tcg_gen_or_reg(dest, dest, tmp); 33690b1347d2SRichard Henderson } else { 3370eaa3783bSRichard Henderson tcg_gen_shl_reg(dest, tmp, shift); 33710b1347d2SRichard Henderson } 33720b1347d2SRichard Henderson tcg_temp_free(shift); 33730b1347d2SRichard Henderson tcg_temp_free(mask); 33740b1347d2SRichard Henderson tcg_temp_free(tmp); 33750b1347d2SRichard Henderson save_gpr(ctx, rt, dest); 33760b1347d2SRichard Henderson 33770b1347d2SRichard Henderson /* Install the new nullification. */ 33780b1347d2SRichard Henderson cond_free(&ctx->null_cond); 33790b1347d2SRichard Henderson if (c) { 33800b1347d2SRichard Henderson ctx->null_cond = do_sed_cond(c, dest); 33810b1347d2SRichard Henderson } 338231234768SRichard Henderson return nullify_end(ctx); 33830b1347d2SRichard Henderson } 33840b1347d2SRichard Henderson 338530878590SRichard Henderson static bool trans_depw_sar(DisasContext *ctx, arg_depw_sar *a) 338630878590SRichard Henderson { 338730878590SRichard Henderson return do_depw_sar(ctx, a->t, a->c, a->nz, a->clen, load_gpr(ctx, a->r)); 338830878590SRichard Henderson } 338930878590SRichard Henderson 339030878590SRichard Henderson static bool trans_depwi_sar(DisasContext *ctx, arg_depwi_sar *a) 339130878590SRichard Henderson { 339230878590SRichard Henderson return do_depw_sar(ctx, a->t, a->c, a->nz, a->clen, load_const(ctx, a->i)); 339330878590SRichard Henderson } 33940b1347d2SRichard Henderson 33958340f534SRichard Henderson static bool trans_be(DisasContext *ctx, arg_be *a) 339698cd9ca7SRichard Henderson { 3397660eefe1SRichard Henderson TCGv_reg tmp; 339898cd9ca7SRichard Henderson 3399c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY 340098cd9ca7SRichard Henderson /* ??? It seems like there should be a good way of using 340198cd9ca7SRichard Henderson "be disp(sr2, r0)", the canonical gateway entry mechanism 340298cd9ca7SRichard Henderson to our advantage. But that appears to be inconvenient to 340398cd9ca7SRichard Henderson manage along side branch delay slots. Therefore we handle 340498cd9ca7SRichard Henderson entry into the gateway page via absolute address. */ 340598cd9ca7SRichard Henderson /* Since we don't implement spaces, just branch. Do notice the special 340698cd9ca7SRichard Henderson case of "be disp(*,r0)" using a direct branch to disp, so that we can 340798cd9ca7SRichard Henderson goto_tb to the TB containing the syscall. */ 34088340f534SRichard Henderson if (a->b == 0) { 34098340f534SRichard Henderson return do_dbranch(ctx, a->disp, a->l, a->n); 341098cd9ca7SRichard Henderson } 3411c301f34eSRichard Henderson #else 3412c301f34eSRichard Henderson nullify_over(ctx); 3413660eefe1SRichard Henderson #endif 3414660eefe1SRichard Henderson 3415660eefe1SRichard Henderson tmp = get_temp(ctx); 34168340f534SRichard Henderson tcg_gen_addi_reg(tmp, load_gpr(ctx, a->b), a->disp); 3417660eefe1SRichard Henderson tmp = do_ibranch_priv(ctx, tmp); 3418c301f34eSRichard Henderson 3419c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY 34208340f534SRichard Henderson return do_ibranch(ctx, tmp, a->l, a->n); 3421c301f34eSRichard Henderson #else 3422c301f34eSRichard Henderson TCGv_i64 new_spc = tcg_temp_new_i64(); 3423c301f34eSRichard Henderson 34248340f534SRichard Henderson load_spr(ctx, new_spc, a->sp); 34258340f534SRichard Henderson if (a->l) { 3426c301f34eSRichard Henderson copy_iaoq_entry(cpu_gr[31], ctx->iaoq_n, ctx->iaoq_n_var); 3427c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_sr[0], cpu_iasq_f); 3428c301f34eSRichard Henderson } 34298340f534SRichard Henderson if (a->n && use_nullify_skip(ctx)) { 3430c301f34eSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_f, tmp); 3431c301f34eSRichard Henderson tcg_gen_addi_reg(cpu_iaoq_b, cpu_iaoq_f, 4); 3432c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, new_spc); 3433c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_b, cpu_iasq_f); 3434c301f34eSRichard Henderson } else { 3435c301f34eSRichard Henderson copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b); 3436c301f34eSRichard Henderson if (ctx->iaoq_b == -1) { 3437c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b); 3438c301f34eSRichard Henderson } 3439c301f34eSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_b, tmp); 3440c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_b, new_spc); 34418340f534SRichard Henderson nullify_set(ctx, a->n); 3442c301f34eSRichard Henderson } 3443c301f34eSRichard Henderson tcg_temp_free_i64(new_spc); 3444c301f34eSRichard Henderson tcg_gen_lookup_and_goto_ptr(); 344531234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 344631234768SRichard Henderson return nullify_end(ctx); 3447c301f34eSRichard Henderson #endif 344898cd9ca7SRichard Henderson } 344998cd9ca7SRichard Henderson 34508340f534SRichard Henderson static bool trans_bl(DisasContext *ctx, arg_bl *a) 345198cd9ca7SRichard Henderson { 34528340f534SRichard Henderson return do_dbranch(ctx, iaoq_dest(ctx, a->disp), a->l, a->n); 345398cd9ca7SRichard Henderson } 345498cd9ca7SRichard Henderson 34558340f534SRichard Henderson static bool trans_b_gate(DisasContext *ctx, arg_b_gate *a) 345643e05652SRichard Henderson { 34578340f534SRichard Henderson target_ureg dest = iaoq_dest(ctx, a->disp); 345843e05652SRichard Henderson 34596e5f5300SSven Schnelle nullify_over(ctx); 34606e5f5300SSven Schnelle 346143e05652SRichard Henderson /* Make sure the caller hasn't done something weird with the queue. 346243e05652SRichard Henderson * ??? This is not quite the same as the PSW[B] bit, which would be 346343e05652SRichard Henderson * expensive to track. Real hardware will trap for 346443e05652SRichard Henderson * b gateway 346543e05652SRichard Henderson * b gateway+4 (in delay slot of first branch) 346643e05652SRichard Henderson * However, checking for a non-sequential instruction queue *will* 346743e05652SRichard Henderson * diagnose the security hole 346843e05652SRichard Henderson * b gateway 346943e05652SRichard Henderson * b evil 347043e05652SRichard Henderson * in which instructions at evil would run with increased privs. 347143e05652SRichard Henderson */ 347243e05652SRichard Henderson if (ctx->iaoq_b == -1 || ctx->iaoq_b != ctx->iaoq_f + 4) { 347343e05652SRichard Henderson return gen_illegal(ctx); 347443e05652SRichard Henderson } 347543e05652SRichard Henderson 347643e05652SRichard Henderson #ifndef CONFIG_USER_ONLY 347743e05652SRichard Henderson if (ctx->tb_flags & PSW_C) { 347843e05652SRichard Henderson CPUHPPAState *env = ctx->cs->env_ptr; 347943e05652SRichard Henderson int type = hppa_artype_for_page(env, ctx->base.pc_next); 348043e05652SRichard Henderson /* If we could not find a TLB entry, then we need to generate an 348143e05652SRichard Henderson ITLB miss exception so the kernel will provide it. 348243e05652SRichard Henderson The resulting TLB fill operation will invalidate this TB and 348343e05652SRichard Henderson we will re-translate, at which point we *will* be able to find 348443e05652SRichard Henderson the TLB entry and determine if this is in fact a gateway page. */ 348543e05652SRichard Henderson if (type < 0) { 348631234768SRichard Henderson gen_excp(ctx, EXCP_ITLB_MISS); 348731234768SRichard Henderson return true; 348843e05652SRichard Henderson } 348943e05652SRichard Henderson /* No change for non-gateway pages or for priv decrease. */ 349043e05652SRichard Henderson if (type >= 4 && type - 4 < ctx->privilege) { 349143e05652SRichard Henderson dest = deposit32(dest, 0, 2, type - 4); 349243e05652SRichard Henderson } 349343e05652SRichard Henderson } else { 349443e05652SRichard Henderson dest &= -4; /* priv = 0 */ 349543e05652SRichard Henderson } 349643e05652SRichard Henderson #endif 349743e05652SRichard Henderson 34986e5f5300SSven Schnelle if (a->l) { 34996e5f5300SSven Schnelle TCGv_reg tmp = dest_gpr(ctx, a->l); 35006e5f5300SSven Schnelle if (ctx->privilege < 3) { 35016e5f5300SSven Schnelle tcg_gen_andi_reg(tmp, tmp, -4); 35026e5f5300SSven Schnelle } 35036e5f5300SSven Schnelle tcg_gen_ori_reg(tmp, tmp, ctx->privilege); 35046e5f5300SSven Schnelle save_gpr(ctx, a->l, tmp); 35056e5f5300SSven Schnelle } 35066e5f5300SSven Schnelle 35076e5f5300SSven Schnelle return do_dbranch(ctx, dest, 0, a->n); 350843e05652SRichard Henderson } 350943e05652SRichard Henderson 35108340f534SRichard Henderson static bool trans_blr(DisasContext *ctx, arg_blr *a) 351198cd9ca7SRichard Henderson { 3512b35aec85SRichard Henderson if (a->x) { 3513eaa3783bSRichard Henderson TCGv_reg tmp = get_temp(ctx); 35148340f534SRichard Henderson tcg_gen_shli_reg(tmp, load_gpr(ctx, a->x), 3); 3515eaa3783bSRichard Henderson tcg_gen_addi_reg(tmp, tmp, ctx->iaoq_f + 8); 3516660eefe1SRichard Henderson /* The computation here never changes privilege level. */ 35178340f534SRichard Henderson return do_ibranch(ctx, tmp, a->l, a->n); 3518b35aec85SRichard Henderson } else { 3519b35aec85SRichard Henderson /* BLR R0,RX is a good way to load PC+8 into RX. */ 3520b35aec85SRichard Henderson return do_dbranch(ctx, ctx->iaoq_f + 8, a->l, a->n); 3521b35aec85SRichard Henderson } 352298cd9ca7SRichard Henderson } 352398cd9ca7SRichard Henderson 35248340f534SRichard Henderson static bool trans_bv(DisasContext *ctx, arg_bv *a) 352598cd9ca7SRichard Henderson { 3526eaa3783bSRichard Henderson TCGv_reg dest; 352798cd9ca7SRichard Henderson 35288340f534SRichard Henderson if (a->x == 0) { 35298340f534SRichard Henderson dest = load_gpr(ctx, a->b); 353098cd9ca7SRichard Henderson } else { 353198cd9ca7SRichard Henderson dest = get_temp(ctx); 35328340f534SRichard Henderson tcg_gen_shli_reg(dest, load_gpr(ctx, a->x), 3); 35338340f534SRichard Henderson tcg_gen_add_reg(dest, dest, load_gpr(ctx, a->b)); 353498cd9ca7SRichard Henderson } 3535660eefe1SRichard Henderson dest = do_ibranch_priv(ctx, dest); 35368340f534SRichard Henderson return do_ibranch(ctx, dest, 0, a->n); 353798cd9ca7SRichard Henderson } 353898cd9ca7SRichard Henderson 35398340f534SRichard Henderson static bool trans_bve(DisasContext *ctx, arg_bve *a) 354098cd9ca7SRichard Henderson { 3541660eefe1SRichard Henderson TCGv_reg dest; 354298cd9ca7SRichard Henderson 3543c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY 35448340f534SRichard Henderson dest = do_ibranch_priv(ctx, load_gpr(ctx, a->b)); 35458340f534SRichard Henderson return do_ibranch(ctx, dest, a->l, a->n); 3546c301f34eSRichard Henderson #else 3547c301f34eSRichard Henderson nullify_over(ctx); 35488340f534SRichard Henderson dest = do_ibranch_priv(ctx, load_gpr(ctx, a->b)); 3549c301f34eSRichard Henderson 3550c301f34eSRichard Henderson copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b); 3551c301f34eSRichard Henderson if (ctx->iaoq_b == -1) { 3552c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b); 3553c301f34eSRichard Henderson } 3554c301f34eSRichard Henderson copy_iaoq_entry(cpu_iaoq_b, -1, dest); 3555c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_b, space_select(ctx, 0, dest)); 35568340f534SRichard Henderson if (a->l) { 35578340f534SRichard Henderson copy_iaoq_entry(cpu_gr[a->l], ctx->iaoq_n, ctx->iaoq_n_var); 3558c301f34eSRichard Henderson } 35598340f534SRichard Henderson nullify_set(ctx, a->n); 3560c301f34eSRichard Henderson tcg_gen_lookup_and_goto_ptr(); 356131234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 356231234768SRichard Henderson return nullify_end(ctx); 3563c301f34eSRichard Henderson #endif 356498cd9ca7SRichard Henderson } 356598cd9ca7SRichard Henderson 35661ca74648SRichard Henderson /* 35671ca74648SRichard Henderson * Float class 0 35681ca74648SRichard Henderson */ 3569ebe9383cSRichard Henderson 35701ca74648SRichard Henderson static void gen_fcpy_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 3571ebe9383cSRichard Henderson { 3572ebe9383cSRichard Henderson tcg_gen_mov_i32(dst, src); 3573ebe9383cSRichard Henderson } 3574ebe9383cSRichard Henderson 35751ca74648SRichard Henderson static bool trans_fcpy_f(DisasContext *ctx, arg_fclass01 *a) 35761ca74648SRichard Henderson { 35771ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_fcpy_f); 35781ca74648SRichard Henderson } 35791ca74648SRichard Henderson 3580ebe9383cSRichard Henderson static void gen_fcpy_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 3581ebe9383cSRichard Henderson { 3582ebe9383cSRichard Henderson tcg_gen_mov_i64(dst, src); 3583ebe9383cSRichard Henderson } 3584ebe9383cSRichard Henderson 35851ca74648SRichard Henderson static bool trans_fcpy_d(DisasContext *ctx, arg_fclass01 *a) 35861ca74648SRichard Henderson { 35871ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_fcpy_d); 35881ca74648SRichard Henderson } 35891ca74648SRichard Henderson 35901ca74648SRichard Henderson static void gen_fabs_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 3591ebe9383cSRichard Henderson { 3592ebe9383cSRichard Henderson tcg_gen_andi_i32(dst, src, INT32_MAX); 3593ebe9383cSRichard Henderson } 3594ebe9383cSRichard Henderson 35951ca74648SRichard Henderson static bool trans_fabs_f(DisasContext *ctx, arg_fclass01 *a) 35961ca74648SRichard Henderson { 35971ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_fabs_f); 35981ca74648SRichard Henderson } 35991ca74648SRichard Henderson 3600ebe9383cSRichard Henderson static void gen_fabs_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 3601ebe9383cSRichard Henderson { 3602ebe9383cSRichard Henderson tcg_gen_andi_i64(dst, src, INT64_MAX); 3603ebe9383cSRichard Henderson } 3604ebe9383cSRichard Henderson 36051ca74648SRichard Henderson static bool trans_fabs_d(DisasContext *ctx, arg_fclass01 *a) 36061ca74648SRichard Henderson { 36071ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_fabs_d); 36081ca74648SRichard Henderson } 36091ca74648SRichard Henderson 36101ca74648SRichard Henderson static bool trans_fsqrt_f(DisasContext *ctx, arg_fclass01 *a) 36111ca74648SRichard Henderson { 36121ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fsqrt_s); 36131ca74648SRichard Henderson } 36141ca74648SRichard Henderson 36151ca74648SRichard Henderson static bool trans_fsqrt_d(DisasContext *ctx, arg_fclass01 *a) 36161ca74648SRichard Henderson { 36171ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fsqrt_d); 36181ca74648SRichard Henderson } 36191ca74648SRichard Henderson 36201ca74648SRichard Henderson static bool trans_frnd_f(DisasContext *ctx, arg_fclass01 *a) 36211ca74648SRichard Henderson { 36221ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_frnd_s); 36231ca74648SRichard Henderson } 36241ca74648SRichard Henderson 36251ca74648SRichard Henderson static bool trans_frnd_d(DisasContext *ctx, arg_fclass01 *a) 36261ca74648SRichard Henderson { 36271ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_frnd_d); 36281ca74648SRichard Henderson } 36291ca74648SRichard Henderson 36301ca74648SRichard Henderson static void gen_fneg_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 3631ebe9383cSRichard Henderson { 3632ebe9383cSRichard Henderson tcg_gen_xori_i32(dst, src, INT32_MIN); 3633ebe9383cSRichard Henderson } 3634ebe9383cSRichard Henderson 36351ca74648SRichard Henderson static bool trans_fneg_f(DisasContext *ctx, arg_fclass01 *a) 36361ca74648SRichard Henderson { 36371ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_fneg_f); 36381ca74648SRichard Henderson } 36391ca74648SRichard Henderson 3640ebe9383cSRichard Henderson static void gen_fneg_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 3641ebe9383cSRichard Henderson { 3642ebe9383cSRichard Henderson tcg_gen_xori_i64(dst, src, INT64_MIN); 3643ebe9383cSRichard Henderson } 3644ebe9383cSRichard Henderson 36451ca74648SRichard Henderson static bool trans_fneg_d(DisasContext *ctx, arg_fclass01 *a) 36461ca74648SRichard Henderson { 36471ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_fneg_d); 36481ca74648SRichard Henderson } 36491ca74648SRichard Henderson 36501ca74648SRichard Henderson static void gen_fnegabs_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 3651ebe9383cSRichard Henderson { 3652ebe9383cSRichard Henderson tcg_gen_ori_i32(dst, src, INT32_MIN); 3653ebe9383cSRichard Henderson } 3654ebe9383cSRichard Henderson 36551ca74648SRichard Henderson static bool trans_fnegabs_f(DisasContext *ctx, arg_fclass01 *a) 36561ca74648SRichard Henderson { 36571ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_fnegabs_f); 36581ca74648SRichard Henderson } 36591ca74648SRichard Henderson 3660ebe9383cSRichard Henderson static void gen_fnegabs_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 3661ebe9383cSRichard Henderson { 3662ebe9383cSRichard Henderson tcg_gen_ori_i64(dst, src, INT64_MIN); 3663ebe9383cSRichard Henderson } 3664ebe9383cSRichard Henderson 36651ca74648SRichard Henderson static bool trans_fnegabs_d(DisasContext *ctx, arg_fclass01 *a) 36661ca74648SRichard Henderson { 36671ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_fnegabs_d); 36681ca74648SRichard Henderson } 36691ca74648SRichard Henderson 36701ca74648SRichard Henderson /* 36711ca74648SRichard Henderson * Float class 1 36721ca74648SRichard Henderson */ 36731ca74648SRichard Henderson 36741ca74648SRichard Henderson static bool trans_fcnv_d_f(DisasContext *ctx, arg_fclass01 *a) 36751ca74648SRichard Henderson { 36761ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_d_s); 36771ca74648SRichard Henderson } 36781ca74648SRichard Henderson 36791ca74648SRichard Henderson static bool trans_fcnv_f_d(DisasContext *ctx, arg_fclass01 *a) 36801ca74648SRichard Henderson { 36811ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_s_d); 36821ca74648SRichard Henderson } 36831ca74648SRichard Henderson 36841ca74648SRichard Henderson static bool trans_fcnv_w_f(DisasContext *ctx, arg_fclass01 *a) 36851ca74648SRichard Henderson { 36861ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_w_s); 36871ca74648SRichard Henderson } 36881ca74648SRichard Henderson 36891ca74648SRichard Henderson static bool trans_fcnv_q_f(DisasContext *ctx, arg_fclass01 *a) 36901ca74648SRichard Henderson { 36911ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_dw_s); 36921ca74648SRichard Henderson } 36931ca74648SRichard Henderson 36941ca74648SRichard Henderson static bool trans_fcnv_w_d(DisasContext *ctx, arg_fclass01 *a) 36951ca74648SRichard Henderson { 36961ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_w_d); 36971ca74648SRichard Henderson } 36981ca74648SRichard Henderson 36991ca74648SRichard Henderson static bool trans_fcnv_q_d(DisasContext *ctx, arg_fclass01 *a) 37001ca74648SRichard Henderson { 37011ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_dw_d); 37021ca74648SRichard Henderson } 37031ca74648SRichard Henderson 37041ca74648SRichard Henderson static bool trans_fcnv_f_w(DisasContext *ctx, arg_fclass01 *a) 37051ca74648SRichard Henderson { 37061ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_s_w); 37071ca74648SRichard Henderson } 37081ca74648SRichard Henderson 37091ca74648SRichard Henderson static bool trans_fcnv_d_w(DisasContext *ctx, arg_fclass01 *a) 37101ca74648SRichard Henderson { 37111ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_d_w); 37121ca74648SRichard Henderson } 37131ca74648SRichard Henderson 37141ca74648SRichard Henderson static bool trans_fcnv_f_q(DisasContext *ctx, arg_fclass01 *a) 37151ca74648SRichard Henderson { 37161ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_s_dw); 37171ca74648SRichard Henderson } 37181ca74648SRichard Henderson 37191ca74648SRichard Henderson static bool trans_fcnv_d_q(DisasContext *ctx, arg_fclass01 *a) 37201ca74648SRichard Henderson { 37211ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_d_dw); 37221ca74648SRichard Henderson } 37231ca74648SRichard Henderson 37241ca74648SRichard Henderson static bool trans_fcnv_t_f_w(DisasContext *ctx, arg_fclass01 *a) 37251ca74648SRichard Henderson { 37261ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_t_s_w); 37271ca74648SRichard Henderson } 37281ca74648SRichard Henderson 37291ca74648SRichard Henderson static bool trans_fcnv_t_d_w(DisasContext *ctx, arg_fclass01 *a) 37301ca74648SRichard Henderson { 37311ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_t_d_w); 37321ca74648SRichard Henderson } 37331ca74648SRichard Henderson 37341ca74648SRichard Henderson static bool trans_fcnv_t_f_q(DisasContext *ctx, arg_fclass01 *a) 37351ca74648SRichard Henderson { 37361ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_t_s_dw); 37371ca74648SRichard Henderson } 37381ca74648SRichard Henderson 37391ca74648SRichard Henderson static bool trans_fcnv_t_d_q(DisasContext *ctx, arg_fclass01 *a) 37401ca74648SRichard Henderson { 37411ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_t_d_dw); 37421ca74648SRichard Henderson } 37431ca74648SRichard Henderson 37441ca74648SRichard Henderson static bool trans_fcnv_uw_f(DisasContext *ctx, arg_fclass01 *a) 37451ca74648SRichard Henderson { 37461ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_uw_s); 37471ca74648SRichard Henderson } 37481ca74648SRichard Henderson 37491ca74648SRichard Henderson static bool trans_fcnv_uq_f(DisasContext *ctx, arg_fclass01 *a) 37501ca74648SRichard Henderson { 37511ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_udw_s); 37521ca74648SRichard Henderson } 37531ca74648SRichard Henderson 37541ca74648SRichard Henderson static bool trans_fcnv_uw_d(DisasContext *ctx, arg_fclass01 *a) 37551ca74648SRichard Henderson { 37561ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_uw_d); 37571ca74648SRichard Henderson } 37581ca74648SRichard Henderson 37591ca74648SRichard Henderson static bool trans_fcnv_uq_d(DisasContext *ctx, arg_fclass01 *a) 37601ca74648SRichard Henderson { 37611ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_udw_d); 37621ca74648SRichard Henderson } 37631ca74648SRichard Henderson 37641ca74648SRichard Henderson static bool trans_fcnv_f_uw(DisasContext *ctx, arg_fclass01 *a) 37651ca74648SRichard Henderson { 37661ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_s_uw); 37671ca74648SRichard Henderson } 37681ca74648SRichard Henderson 37691ca74648SRichard Henderson static bool trans_fcnv_d_uw(DisasContext *ctx, arg_fclass01 *a) 37701ca74648SRichard Henderson { 37711ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_d_uw); 37721ca74648SRichard Henderson } 37731ca74648SRichard Henderson 37741ca74648SRichard Henderson static bool trans_fcnv_f_uq(DisasContext *ctx, arg_fclass01 *a) 37751ca74648SRichard Henderson { 37761ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_s_udw); 37771ca74648SRichard Henderson } 37781ca74648SRichard Henderson 37791ca74648SRichard Henderson static bool trans_fcnv_d_uq(DisasContext *ctx, arg_fclass01 *a) 37801ca74648SRichard Henderson { 37811ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_d_udw); 37821ca74648SRichard Henderson } 37831ca74648SRichard Henderson 37841ca74648SRichard Henderson static bool trans_fcnv_t_f_uw(DisasContext *ctx, arg_fclass01 *a) 37851ca74648SRichard Henderson { 37861ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_t_s_uw); 37871ca74648SRichard Henderson } 37881ca74648SRichard Henderson 37891ca74648SRichard Henderson static bool trans_fcnv_t_d_uw(DisasContext *ctx, arg_fclass01 *a) 37901ca74648SRichard Henderson { 37911ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_t_d_uw); 37921ca74648SRichard Henderson } 37931ca74648SRichard Henderson 37941ca74648SRichard Henderson static bool trans_fcnv_t_f_uq(DisasContext *ctx, arg_fclass01 *a) 37951ca74648SRichard Henderson { 37961ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_t_s_udw); 37971ca74648SRichard Henderson } 37981ca74648SRichard Henderson 37991ca74648SRichard Henderson static bool trans_fcnv_t_d_uq(DisasContext *ctx, arg_fclass01 *a) 38001ca74648SRichard Henderson { 38011ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_t_d_udw); 38021ca74648SRichard Henderson } 38031ca74648SRichard Henderson 38041ca74648SRichard Henderson /* 38051ca74648SRichard Henderson * Float class 2 38061ca74648SRichard Henderson */ 38071ca74648SRichard Henderson 38081ca74648SRichard Henderson static bool trans_fcmp_f(DisasContext *ctx, arg_fclass2 *a) 3809ebe9383cSRichard Henderson { 3810ebe9383cSRichard Henderson TCGv_i32 ta, tb, tc, ty; 3811ebe9383cSRichard Henderson 3812ebe9383cSRichard Henderson nullify_over(ctx); 3813ebe9383cSRichard Henderson 38141ca74648SRichard Henderson ta = load_frw0_i32(a->r1); 38151ca74648SRichard Henderson tb = load_frw0_i32(a->r2); 38161ca74648SRichard Henderson ty = tcg_const_i32(a->y); 38171ca74648SRichard Henderson tc = tcg_const_i32(a->c); 3818ebe9383cSRichard Henderson 3819ebe9383cSRichard Henderson gen_helper_fcmp_s(cpu_env, ta, tb, ty, tc); 3820ebe9383cSRichard Henderson 3821ebe9383cSRichard Henderson tcg_temp_free_i32(ta); 3822ebe9383cSRichard Henderson tcg_temp_free_i32(tb); 3823ebe9383cSRichard Henderson tcg_temp_free_i32(ty); 3824ebe9383cSRichard Henderson tcg_temp_free_i32(tc); 3825ebe9383cSRichard Henderson 38261ca74648SRichard Henderson return nullify_end(ctx); 3827ebe9383cSRichard Henderson } 3828ebe9383cSRichard Henderson 38291ca74648SRichard Henderson static bool trans_fcmp_d(DisasContext *ctx, arg_fclass2 *a) 3830ebe9383cSRichard Henderson { 3831ebe9383cSRichard Henderson TCGv_i64 ta, tb; 3832ebe9383cSRichard Henderson TCGv_i32 tc, ty; 3833ebe9383cSRichard Henderson 3834ebe9383cSRichard Henderson nullify_over(ctx); 3835ebe9383cSRichard Henderson 38361ca74648SRichard Henderson ta = load_frd0(a->r1); 38371ca74648SRichard Henderson tb = load_frd0(a->r2); 38381ca74648SRichard Henderson ty = tcg_const_i32(a->y); 38391ca74648SRichard Henderson tc = tcg_const_i32(a->c); 3840ebe9383cSRichard Henderson 3841ebe9383cSRichard Henderson gen_helper_fcmp_d(cpu_env, ta, tb, ty, tc); 3842ebe9383cSRichard Henderson 3843ebe9383cSRichard Henderson tcg_temp_free_i64(ta); 3844ebe9383cSRichard Henderson tcg_temp_free_i64(tb); 3845ebe9383cSRichard Henderson tcg_temp_free_i32(ty); 3846ebe9383cSRichard Henderson tcg_temp_free_i32(tc); 3847ebe9383cSRichard Henderson 384831234768SRichard Henderson return nullify_end(ctx); 3849ebe9383cSRichard Henderson } 3850ebe9383cSRichard Henderson 38511ca74648SRichard Henderson static bool trans_ftest(DisasContext *ctx, arg_ftest *a) 3852ebe9383cSRichard Henderson { 3853eaa3783bSRichard Henderson TCGv_reg t; 3854ebe9383cSRichard Henderson 3855ebe9383cSRichard Henderson nullify_over(ctx); 3856ebe9383cSRichard Henderson 38571ca74648SRichard Henderson t = get_temp(ctx); 3858eaa3783bSRichard Henderson tcg_gen_ld32u_reg(t, cpu_env, offsetof(CPUHPPAState, fr0_shadow)); 3859ebe9383cSRichard Henderson 38601ca74648SRichard Henderson if (a->y == 1) { 3861ebe9383cSRichard Henderson int mask; 3862ebe9383cSRichard Henderson bool inv = false; 3863ebe9383cSRichard Henderson 38641ca74648SRichard Henderson switch (a->c) { 3865ebe9383cSRichard Henderson case 0: /* simple */ 3866eaa3783bSRichard Henderson tcg_gen_andi_reg(t, t, 0x4000000); 3867ebe9383cSRichard Henderson ctx->null_cond = cond_make_0(TCG_COND_NE, t); 3868ebe9383cSRichard Henderson goto done; 3869ebe9383cSRichard Henderson case 2: /* rej */ 3870ebe9383cSRichard Henderson inv = true; 3871ebe9383cSRichard Henderson /* fallthru */ 3872ebe9383cSRichard Henderson case 1: /* acc */ 3873ebe9383cSRichard Henderson mask = 0x43ff800; 3874ebe9383cSRichard Henderson break; 3875ebe9383cSRichard Henderson case 6: /* rej8 */ 3876ebe9383cSRichard Henderson inv = true; 3877ebe9383cSRichard Henderson /* fallthru */ 3878ebe9383cSRichard Henderson case 5: /* acc8 */ 3879ebe9383cSRichard Henderson mask = 0x43f8000; 3880ebe9383cSRichard Henderson break; 3881ebe9383cSRichard Henderson case 9: /* acc6 */ 3882ebe9383cSRichard Henderson mask = 0x43e0000; 3883ebe9383cSRichard Henderson break; 3884ebe9383cSRichard Henderson case 13: /* acc4 */ 3885ebe9383cSRichard Henderson mask = 0x4380000; 3886ebe9383cSRichard Henderson break; 3887ebe9383cSRichard Henderson case 17: /* acc2 */ 3888ebe9383cSRichard Henderson mask = 0x4200000; 3889ebe9383cSRichard Henderson break; 3890ebe9383cSRichard Henderson default: 38911ca74648SRichard Henderson gen_illegal(ctx); 38921ca74648SRichard Henderson return true; 3893ebe9383cSRichard Henderson } 3894ebe9383cSRichard Henderson if (inv) { 3895eaa3783bSRichard Henderson TCGv_reg c = load_const(ctx, mask); 3896eaa3783bSRichard Henderson tcg_gen_or_reg(t, t, c); 3897ebe9383cSRichard Henderson ctx->null_cond = cond_make(TCG_COND_EQ, t, c); 3898ebe9383cSRichard Henderson } else { 3899eaa3783bSRichard Henderson tcg_gen_andi_reg(t, t, mask); 3900ebe9383cSRichard Henderson ctx->null_cond = cond_make_0(TCG_COND_EQ, t); 3901ebe9383cSRichard Henderson } 39021ca74648SRichard Henderson } else { 39031ca74648SRichard Henderson unsigned cbit = (a->y ^ 1) - 1; 39041ca74648SRichard Henderson 39051ca74648SRichard Henderson tcg_gen_extract_reg(t, t, 21 - cbit, 1); 39061ca74648SRichard Henderson ctx->null_cond = cond_make_0(TCG_COND_NE, t); 39071ca74648SRichard Henderson tcg_temp_free(t); 39081ca74648SRichard Henderson } 39091ca74648SRichard Henderson 3910ebe9383cSRichard Henderson done: 391131234768SRichard Henderson return nullify_end(ctx); 3912ebe9383cSRichard Henderson } 3913ebe9383cSRichard Henderson 39141ca74648SRichard Henderson /* 39151ca74648SRichard Henderson * Float class 2 39161ca74648SRichard Henderson */ 39171ca74648SRichard Henderson 39181ca74648SRichard Henderson static bool trans_fadd_f(DisasContext *ctx, arg_fclass3 *a) 3919ebe9383cSRichard Henderson { 39201ca74648SRichard Henderson return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fadd_s); 39211ca74648SRichard Henderson } 39221ca74648SRichard Henderson 39231ca74648SRichard Henderson static bool trans_fadd_d(DisasContext *ctx, arg_fclass3 *a) 39241ca74648SRichard Henderson { 39251ca74648SRichard Henderson return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fadd_d); 39261ca74648SRichard Henderson } 39271ca74648SRichard Henderson 39281ca74648SRichard Henderson static bool trans_fsub_f(DisasContext *ctx, arg_fclass3 *a) 39291ca74648SRichard Henderson { 39301ca74648SRichard Henderson return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fsub_s); 39311ca74648SRichard Henderson } 39321ca74648SRichard Henderson 39331ca74648SRichard Henderson static bool trans_fsub_d(DisasContext *ctx, arg_fclass3 *a) 39341ca74648SRichard Henderson { 39351ca74648SRichard Henderson return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fsub_d); 39361ca74648SRichard Henderson } 39371ca74648SRichard Henderson 39381ca74648SRichard Henderson static bool trans_fmpy_f(DisasContext *ctx, arg_fclass3 *a) 39391ca74648SRichard Henderson { 39401ca74648SRichard Henderson return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fmpy_s); 39411ca74648SRichard Henderson } 39421ca74648SRichard Henderson 39431ca74648SRichard Henderson static bool trans_fmpy_d(DisasContext *ctx, arg_fclass3 *a) 39441ca74648SRichard Henderson { 39451ca74648SRichard Henderson return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fmpy_d); 39461ca74648SRichard Henderson } 39471ca74648SRichard Henderson 39481ca74648SRichard Henderson static bool trans_fdiv_f(DisasContext *ctx, arg_fclass3 *a) 39491ca74648SRichard Henderson { 39501ca74648SRichard Henderson return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fdiv_s); 39511ca74648SRichard Henderson } 39521ca74648SRichard Henderson 39531ca74648SRichard Henderson static bool trans_fdiv_d(DisasContext *ctx, arg_fclass3 *a) 39541ca74648SRichard Henderson { 39551ca74648SRichard Henderson return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fdiv_d); 39561ca74648SRichard Henderson } 39571ca74648SRichard Henderson 39581ca74648SRichard Henderson static bool trans_xmpyu(DisasContext *ctx, arg_xmpyu *a) 39591ca74648SRichard Henderson { 39601ca74648SRichard Henderson TCGv_i64 x, y; 3961ebe9383cSRichard Henderson 3962ebe9383cSRichard Henderson nullify_over(ctx); 3963ebe9383cSRichard Henderson 39641ca74648SRichard Henderson x = load_frw0_i64(a->r1); 39651ca74648SRichard Henderson y = load_frw0_i64(a->r2); 39661ca74648SRichard Henderson tcg_gen_mul_i64(x, x, y); 39671ca74648SRichard Henderson save_frd(a->t, x); 39681ca74648SRichard Henderson tcg_temp_free_i64(x); 39691ca74648SRichard Henderson tcg_temp_free_i64(y); 3970ebe9383cSRichard Henderson 397131234768SRichard Henderson return nullify_end(ctx); 3972ebe9383cSRichard Henderson } 3973ebe9383cSRichard Henderson 3974ebe9383cSRichard Henderson /* Convert the fmpyadd single-precision register encodings to standard. */ 3975ebe9383cSRichard Henderson static inline int fmpyadd_s_reg(unsigned r) 3976ebe9383cSRichard Henderson { 3977ebe9383cSRichard Henderson return (r & 16) * 2 + 16 + (r & 15); 3978ebe9383cSRichard Henderson } 3979ebe9383cSRichard Henderson 3980b1e2af57SRichard Henderson static bool do_fmpyadd_s(DisasContext *ctx, arg_mpyadd *a, bool is_sub) 3981ebe9383cSRichard Henderson { 3982b1e2af57SRichard Henderson int tm = fmpyadd_s_reg(a->tm); 3983b1e2af57SRichard Henderson int ra = fmpyadd_s_reg(a->ra); 3984b1e2af57SRichard Henderson int ta = fmpyadd_s_reg(a->ta); 3985b1e2af57SRichard Henderson int rm2 = fmpyadd_s_reg(a->rm2); 3986b1e2af57SRichard Henderson int rm1 = fmpyadd_s_reg(a->rm1); 3987ebe9383cSRichard Henderson 3988ebe9383cSRichard Henderson nullify_over(ctx); 3989ebe9383cSRichard Henderson 3990ebe9383cSRichard Henderson do_fop_weww(ctx, tm, rm1, rm2, gen_helper_fmpy_s); 3991ebe9383cSRichard Henderson do_fop_weww(ctx, ta, ta, ra, 3992ebe9383cSRichard Henderson is_sub ? gen_helper_fsub_s : gen_helper_fadd_s); 3993ebe9383cSRichard Henderson 399431234768SRichard Henderson return nullify_end(ctx); 3995ebe9383cSRichard Henderson } 3996ebe9383cSRichard Henderson 3997b1e2af57SRichard Henderson static bool trans_fmpyadd_f(DisasContext *ctx, arg_mpyadd *a) 3998b1e2af57SRichard Henderson { 3999b1e2af57SRichard Henderson return do_fmpyadd_s(ctx, a, false); 4000b1e2af57SRichard Henderson } 4001b1e2af57SRichard Henderson 4002b1e2af57SRichard Henderson static bool trans_fmpysub_f(DisasContext *ctx, arg_mpyadd *a) 4003b1e2af57SRichard Henderson { 4004b1e2af57SRichard Henderson return do_fmpyadd_s(ctx, a, true); 4005b1e2af57SRichard Henderson } 4006b1e2af57SRichard Henderson 4007b1e2af57SRichard Henderson static bool do_fmpyadd_d(DisasContext *ctx, arg_mpyadd *a, bool is_sub) 4008b1e2af57SRichard Henderson { 4009b1e2af57SRichard Henderson nullify_over(ctx); 4010b1e2af57SRichard Henderson 4011b1e2af57SRichard Henderson do_fop_dedd(ctx, a->tm, a->rm1, a->rm2, gen_helper_fmpy_d); 4012b1e2af57SRichard Henderson do_fop_dedd(ctx, a->ta, a->ta, a->ra, 4013b1e2af57SRichard Henderson is_sub ? gen_helper_fsub_d : gen_helper_fadd_d); 4014b1e2af57SRichard Henderson 4015b1e2af57SRichard Henderson return nullify_end(ctx); 4016b1e2af57SRichard Henderson } 4017b1e2af57SRichard Henderson 4018b1e2af57SRichard Henderson static bool trans_fmpyadd_d(DisasContext *ctx, arg_mpyadd *a) 4019b1e2af57SRichard Henderson { 4020b1e2af57SRichard Henderson return do_fmpyadd_d(ctx, a, false); 4021b1e2af57SRichard Henderson } 4022b1e2af57SRichard Henderson 4023b1e2af57SRichard Henderson static bool trans_fmpysub_d(DisasContext *ctx, arg_mpyadd *a) 4024b1e2af57SRichard Henderson { 4025b1e2af57SRichard Henderson return do_fmpyadd_d(ctx, a, true); 4026b1e2af57SRichard Henderson } 4027b1e2af57SRichard Henderson 4028c3bad4f8SRichard Henderson static bool trans_fmpyfadd_f(DisasContext *ctx, arg_fmpyfadd_f *a) 4029ebe9383cSRichard Henderson { 4030c3bad4f8SRichard Henderson TCGv_i32 x, y, z; 4031ebe9383cSRichard Henderson 4032ebe9383cSRichard Henderson nullify_over(ctx); 4033c3bad4f8SRichard Henderson x = load_frw0_i32(a->rm1); 4034c3bad4f8SRichard Henderson y = load_frw0_i32(a->rm2); 4035c3bad4f8SRichard Henderson z = load_frw0_i32(a->ra3); 4036ebe9383cSRichard Henderson 4037c3bad4f8SRichard Henderson if (a->neg) { 4038c3bad4f8SRichard Henderson gen_helper_fmpynfadd_s(x, cpu_env, x, y, z); 4039ebe9383cSRichard Henderson } else { 4040c3bad4f8SRichard Henderson gen_helper_fmpyfadd_s(x, cpu_env, x, y, z); 4041ebe9383cSRichard Henderson } 4042ebe9383cSRichard Henderson 4043c3bad4f8SRichard Henderson tcg_temp_free_i32(y); 4044c3bad4f8SRichard Henderson tcg_temp_free_i32(z); 4045c3bad4f8SRichard Henderson save_frw_i32(a->t, x); 4046c3bad4f8SRichard Henderson tcg_temp_free_i32(x); 404731234768SRichard Henderson return nullify_end(ctx); 4048ebe9383cSRichard Henderson } 4049ebe9383cSRichard Henderson 4050c3bad4f8SRichard Henderson static bool trans_fmpyfadd_d(DisasContext *ctx, arg_fmpyfadd_d *a) 4051ebe9383cSRichard Henderson { 4052c3bad4f8SRichard Henderson TCGv_i64 x, y, z; 4053ebe9383cSRichard Henderson 4054ebe9383cSRichard Henderson nullify_over(ctx); 4055c3bad4f8SRichard Henderson x = load_frd0(a->rm1); 4056c3bad4f8SRichard Henderson y = load_frd0(a->rm2); 4057c3bad4f8SRichard Henderson z = load_frd0(a->ra3); 4058ebe9383cSRichard Henderson 4059c3bad4f8SRichard Henderson if (a->neg) { 4060c3bad4f8SRichard Henderson gen_helper_fmpynfadd_d(x, cpu_env, x, y, z); 4061ebe9383cSRichard Henderson } else { 4062c3bad4f8SRichard Henderson gen_helper_fmpyfadd_d(x, cpu_env, x, y, z); 4063ebe9383cSRichard Henderson } 4064ebe9383cSRichard Henderson 4065c3bad4f8SRichard Henderson tcg_temp_free_i64(y); 4066c3bad4f8SRichard Henderson tcg_temp_free_i64(z); 4067c3bad4f8SRichard Henderson save_frd(a->t, x); 4068c3bad4f8SRichard Henderson tcg_temp_free_i64(x); 406931234768SRichard Henderson return nullify_end(ctx); 4070ebe9383cSRichard Henderson } 4071ebe9383cSRichard Henderson 407215da177bSSven Schnelle static bool trans_diag(DisasContext *ctx, arg_diag *a) 407315da177bSSven Schnelle { 407415da177bSSven Schnelle qemu_log_mask(LOG_UNIMP, "DIAG opcode ignored\n"); 407515da177bSSven Schnelle cond_free(&ctx->null_cond); 407615da177bSSven Schnelle return true; 407715da177bSSven Schnelle } 407815da177bSSven Schnelle 4079b542683dSEmilio G. Cota static void hppa_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) 408061766fe9SRichard Henderson { 408151b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 4082f764718dSRichard Henderson int bound; 408361766fe9SRichard Henderson 408451b061fbSRichard Henderson ctx->cs = cs; 4085494737b7SRichard Henderson ctx->tb_flags = ctx->base.tb->flags; 40863d68ee7bSRichard Henderson 40873d68ee7bSRichard Henderson #ifdef CONFIG_USER_ONLY 40883d68ee7bSRichard Henderson ctx->privilege = MMU_USER_IDX; 40893d68ee7bSRichard Henderson ctx->mmu_idx = MMU_USER_IDX; 4090ebd0e151SRichard Henderson ctx->iaoq_f = ctx->base.pc_first | MMU_USER_IDX; 4091ebd0e151SRichard Henderson ctx->iaoq_b = ctx->base.tb->cs_base | MMU_USER_IDX; 4092c301f34eSRichard Henderson #else 4093494737b7SRichard Henderson ctx->privilege = (ctx->tb_flags >> TB_FLAG_PRIV_SHIFT) & 3; 4094494737b7SRichard Henderson ctx->mmu_idx = (ctx->tb_flags & PSW_D ? ctx->privilege : MMU_PHYS_IDX); 40953d68ee7bSRichard Henderson 4096c301f34eSRichard Henderson /* Recover the IAOQ values from the GVA + PRIV. */ 4097c301f34eSRichard Henderson uint64_t cs_base = ctx->base.tb->cs_base; 4098c301f34eSRichard Henderson uint64_t iasq_f = cs_base & ~0xffffffffull; 4099c301f34eSRichard Henderson int32_t diff = cs_base; 4100c301f34eSRichard Henderson 4101c301f34eSRichard Henderson ctx->iaoq_f = (ctx->base.pc_first & ~iasq_f) + ctx->privilege; 4102c301f34eSRichard Henderson ctx->iaoq_b = (diff ? ctx->iaoq_f + diff : -1); 4103c301f34eSRichard Henderson #endif 410451b061fbSRichard Henderson ctx->iaoq_n = -1; 4105f764718dSRichard Henderson ctx->iaoq_n_var = NULL; 410661766fe9SRichard Henderson 41073d68ee7bSRichard Henderson /* Bound the number of instructions by those left on the page. */ 41083d68ee7bSRichard Henderson bound = -(ctx->base.pc_first | TARGET_PAGE_MASK) / 4; 4109b542683dSEmilio G. Cota ctx->base.max_insns = MIN(ctx->base.max_insns, bound); 41103d68ee7bSRichard Henderson 411186f8d05fSRichard Henderson ctx->ntempr = 0; 411286f8d05fSRichard Henderson ctx->ntempl = 0; 411386f8d05fSRichard Henderson memset(ctx->tempr, 0, sizeof(ctx->tempr)); 411486f8d05fSRichard Henderson memset(ctx->templ, 0, sizeof(ctx->templ)); 411561766fe9SRichard Henderson } 411661766fe9SRichard Henderson 411751b061fbSRichard Henderson static void hppa_tr_tb_start(DisasContextBase *dcbase, CPUState *cs) 411851b061fbSRichard Henderson { 411951b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 412061766fe9SRichard Henderson 41213d68ee7bSRichard Henderson /* Seed the nullification status from PSW[N], as saved in TB->FLAGS. */ 412251b061fbSRichard Henderson ctx->null_cond = cond_make_f(); 412351b061fbSRichard Henderson ctx->psw_n_nonzero = false; 4124494737b7SRichard Henderson if (ctx->tb_flags & PSW_N) { 412551b061fbSRichard Henderson ctx->null_cond.c = TCG_COND_ALWAYS; 412651b061fbSRichard Henderson ctx->psw_n_nonzero = true; 4127129e9cc3SRichard Henderson } 412851b061fbSRichard Henderson ctx->null_lab = NULL; 412961766fe9SRichard Henderson } 413061766fe9SRichard Henderson 413151b061fbSRichard Henderson static void hppa_tr_insn_start(DisasContextBase *dcbase, CPUState *cs) 413251b061fbSRichard Henderson { 413351b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 413451b061fbSRichard Henderson 413551b061fbSRichard Henderson tcg_gen_insn_start(ctx->iaoq_f, ctx->iaoq_b); 413651b061fbSRichard Henderson } 413751b061fbSRichard Henderson 413851b061fbSRichard Henderson static bool hppa_tr_breakpoint_check(DisasContextBase *dcbase, CPUState *cs, 413951b061fbSRichard Henderson const CPUBreakpoint *bp) 414051b061fbSRichard Henderson { 414151b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 414251b061fbSRichard Henderson 414331234768SRichard Henderson gen_excp(ctx, EXCP_DEBUG); 4144c301f34eSRichard Henderson ctx->base.pc_next += 4; 414551b061fbSRichard Henderson return true; 414651b061fbSRichard Henderson } 414751b061fbSRichard Henderson 414851b061fbSRichard Henderson static void hppa_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs) 414951b061fbSRichard Henderson { 415051b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 415151b061fbSRichard Henderson CPUHPPAState *env = cs->env_ptr; 415251b061fbSRichard Henderson DisasJumpType ret; 415351b061fbSRichard Henderson int i, n; 415451b061fbSRichard Henderson 415551b061fbSRichard Henderson /* Execute one insn. */ 4156ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY 4157c301f34eSRichard Henderson if (ctx->base.pc_next < TARGET_PAGE_SIZE) { 415831234768SRichard Henderson do_page_zero(ctx); 415931234768SRichard Henderson ret = ctx->base.is_jmp; 4160869051eaSRichard Henderson assert(ret != DISAS_NEXT); 4161ba1d0b44SRichard Henderson } else 4162ba1d0b44SRichard Henderson #endif 4163ba1d0b44SRichard Henderson { 416461766fe9SRichard Henderson /* Always fetch the insn, even if nullified, so that we check 416561766fe9SRichard Henderson the page permissions for execute. */ 4166c301f34eSRichard Henderson uint32_t insn = cpu_ldl_code(env, ctx->base.pc_next); 416761766fe9SRichard Henderson 416861766fe9SRichard Henderson /* Set up the IA queue for the next insn. 416961766fe9SRichard Henderson This will be overwritten by a branch. */ 417051b061fbSRichard Henderson if (ctx->iaoq_b == -1) { 417151b061fbSRichard Henderson ctx->iaoq_n = -1; 417251b061fbSRichard Henderson ctx->iaoq_n_var = get_temp(ctx); 4173eaa3783bSRichard Henderson tcg_gen_addi_reg(ctx->iaoq_n_var, cpu_iaoq_b, 4); 417461766fe9SRichard Henderson } else { 417551b061fbSRichard Henderson ctx->iaoq_n = ctx->iaoq_b + 4; 4176f764718dSRichard Henderson ctx->iaoq_n_var = NULL; 417761766fe9SRichard Henderson } 417861766fe9SRichard Henderson 417951b061fbSRichard Henderson if (unlikely(ctx->null_cond.c == TCG_COND_ALWAYS)) { 418051b061fbSRichard Henderson ctx->null_cond.c = TCG_COND_NEVER; 4181869051eaSRichard Henderson ret = DISAS_NEXT; 4182129e9cc3SRichard Henderson } else { 41831a19da0dSRichard Henderson ctx->insn = insn; 418431274b46SRichard Henderson if (!decode(ctx, insn)) { 418531274b46SRichard Henderson gen_illegal(ctx); 418631274b46SRichard Henderson } 418731234768SRichard Henderson ret = ctx->base.is_jmp; 418851b061fbSRichard Henderson assert(ctx->null_lab == NULL); 4189129e9cc3SRichard Henderson } 419061766fe9SRichard Henderson } 419161766fe9SRichard Henderson 419251b061fbSRichard Henderson /* Free any temporaries allocated. */ 419386f8d05fSRichard Henderson for (i = 0, n = ctx->ntempr; i < n; ++i) { 419486f8d05fSRichard Henderson tcg_temp_free(ctx->tempr[i]); 419586f8d05fSRichard Henderson ctx->tempr[i] = NULL; 419661766fe9SRichard Henderson } 419786f8d05fSRichard Henderson for (i = 0, n = ctx->ntempl; i < n; ++i) { 419886f8d05fSRichard Henderson tcg_temp_free_tl(ctx->templ[i]); 419986f8d05fSRichard Henderson ctx->templ[i] = NULL; 420086f8d05fSRichard Henderson } 420186f8d05fSRichard Henderson ctx->ntempr = 0; 420286f8d05fSRichard Henderson ctx->ntempl = 0; 420361766fe9SRichard Henderson 42043d68ee7bSRichard Henderson /* Advance the insn queue. Note that this check also detects 42053d68ee7bSRichard Henderson a priority change within the instruction queue. */ 420651b061fbSRichard Henderson if (ret == DISAS_NEXT && ctx->iaoq_b != ctx->iaoq_f + 4) { 4207c301f34eSRichard Henderson if (ctx->iaoq_b != -1 && ctx->iaoq_n != -1 4208c301f34eSRichard Henderson && use_goto_tb(ctx, ctx->iaoq_b) 4209c301f34eSRichard Henderson && (ctx->null_cond.c == TCG_COND_NEVER 4210c301f34eSRichard Henderson || ctx->null_cond.c == TCG_COND_ALWAYS)) { 421151b061fbSRichard Henderson nullify_set(ctx, ctx->null_cond.c == TCG_COND_ALWAYS); 421251b061fbSRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_b, ctx->iaoq_n); 421331234768SRichard Henderson ctx->base.is_jmp = ret = DISAS_NORETURN; 4214129e9cc3SRichard Henderson } else { 421531234768SRichard Henderson ctx->base.is_jmp = ret = DISAS_IAQ_N_STALE; 421661766fe9SRichard Henderson } 4217129e9cc3SRichard Henderson } 421851b061fbSRichard Henderson ctx->iaoq_f = ctx->iaoq_b; 421951b061fbSRichard Henderson ctx->iaoq_b = ctx->iaoq_n; 4220c301f34eSRichard Henderson ctx->base.pc_next += 4; 422161766fe9SRichard Henderson 4222869051eaSRichard Henderson if (ret == DISAS_NORETURN || ret == DISAS_IAQ_N_UPDATED) { 422351b061fbSRichard Henderson return; 422461766fe9SRichard Henderson } 422551b061fbSRichard Henderson if (ctx->iaoq_f == -1) { 4226eaa3783bSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_f, cpu_iaoq_b); 422751b061fbSRichard Henderson copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_n, ctx->iaoq_n_var); 4228c301f34eSRichard Henderson #ifndef CONFIG_USER_ONLY 4229c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b); 4230c301f34eSRichard Henderson #endif 423151b061fbSRichard Henderson nullify_save(ctx); 423251b061fbSRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_UPDATED; 423351b061fbSRichard Henderson } else if (ctx->iaoq_b == -1) { 4234eaa3783bSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_b, ctx->iaoq_n_var); 423561766fe9SRichard Henderson } 423661766fe9SRichard Henderson } 423761766fe9SRichard Henderson 423851b061fbSRichard Henderson static void hppa_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs) 423951b061fbSRichard Henderson { 424051b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 4241e1b5a5edSRichard Henderson DisasJumpType is_jmp = ctx->base.is_jmp; 424251b061fbSRichard Henderson 4243e1b5a5edSRichard Henderson switch (is_jmp) { 4244869051eaSRichard Henderson case DISAS_NORETURN: 424561766fe9SRichard Henderson break; 424651b061fbSRichard Henderson case DISAS_TOO_MANY: 4247869051eaSRichard Henderson case DISAS_IAQ_N_STALE: 4248e1b5a5edSRichard Henderson case DISAS_IAQ_N_STALE_EXIT: 424951b061fbSRichard Henderson copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_f, cpu_iaoq_f); 425051b061fbSRichard Henderson copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_b, cpu_iaoq_b); 425151b061fbSRichard Henderson nullify_save(ctx); 425261766fe9SRichard Henderson /* FALLTHRU */ 4253869051eaSRichard Henderson case DISAS_IAQ_N_UPDATED: 425451b061fbSRichard Henderson if (ctx->base.singlestep_enabled) { 425561766fe9SRichard Henderson gen_excp_1(EXCP_DEBUG); 4256e1b5a5edSRichard Henderson } else if (is_jmp == DISAS_IAQ_N_STALE_EXIT) { 425707ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 425861766fe9SRichard Henderson } else { 42597f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr(); 426061766fe9SRichard Henderson } 426161766fe9SRichard Henderson break; 426261766fe9SRichard Henderson default: 426351b061fbSRichard Henderson g_assert_not_reached(); 426461766fe9SRichard Henderson } 426551b061fbSRichard Henderson } 426661766fe9SRichard Henderson 426751b061fbSRichard Henderson static void hppa_tr_disas_log(const DisasContextBase *dcbase, CPUState *cs) 426851b061fbSRichard Henderson { 4269c301f34eSRichard Henderson target_ulong pc = dcbase->pc_first; 427061766fe9SRichard Henderson 4271ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY 4272ba1d0b44SRichard Henderson switch (pc) { 42737ad439dfSRichard Henderson case 0x00: 427451b061fbSRichard Henderson qemu_log("IN:\n0x00000000: (null)\n"); 4275ba1d0b44SRichard Henderson return; 42767ad439dfSRichard Henderson case 0xb0: 427751b061fbSRichard Henderson qemu_log("IN:\n0x000000b0: light-weight-syscall\n"); 4278ba1d0b44SRichard Henderson return; 42797ad439dfSRichard Henderson case 0xe0: 428051b061fbSRichard Henderson qemu_log("IN:\n0x000000e0: set-thread-pointer-syscall\n"); 4281ba1d0b44SRichard Henderson return; 42827ad439dfSRichard Henderson case 0x100: 428351b061fbSRichard Henderson qemu_log("IN:\n0x00000100: syscall\n"); 4284ba1d0b44SRichard Henderson return; 42857ad439dfSRichard Henderson } 4286ba1d0b44SRichard Henderson #endif 4287ba1d0b44SRichard Henderson 4288ba1d0b44SRichard Henderson qemu_log("IN: %s\n", lookup_symbol(pc)); 4289eaa3783bSRichard Henderson log_target_disas(cs, pc, dcbase->tb->size); 429061766fe9SRichard Henderson } 429151b061fbSRichard Henderson 429251b061fbSRichard Henderson static const TranslatorOps hppa_tr_ops = { 429351b061fbSRichard Henderson .init_disas_context = hppa_tr_init_disas_context, 429451b061fbSRichard Henderson .tb_start = hppa_tr_tb_start, 429551b061fbSRichard Henderson .insn_start = hppa_tr_insn_start, 429651b061fbSRichard Henderson .breakpoint_check = hppa_tr_breakpoint_check, 429751b061fbSRichard Henderson .translate_insn = hppa_tr_translate_insn, 429851b061fbSRichard Henderson .tb_stop = hppa_tr_tb_stop, 429951b061fbSRichard Henderson .disas_log = hppa_tr_disas_log, 430051b061fbSRichard Henderson }; 430151b061fbSRichard Henderson 430251b061fbSRichard Henderson void gen_intermediate_code(CPUState *cs, struct TranslationBlock *tb) 430351b061fbSRichard Henderson 430451b061fbSRichard Henderson { 430551b061fbSRichard Henderson DisasContext ctx; 430651b061fbSRichard Henderson translator_loop(&hppa_tr_ops, &ctx.base, cs, tb); 430761766fe9SRichard Henderson } 430861766fe9SRichard Henderson 430961766fe9SRichard Henderson void restore_state_to_opc(CPUHPPAState *env, TranslationBlock *tb, 431061766fe9SRichard Henderson target_ulong *data) 431161766fe9SRichard Henderson { 431261766fe9SRichard Henderson env->iaoq_f = data[0]; 431386f8d05fSRichard Henderson if (data[1] != (target_ureg)-1) { 431461766fe9SRichard Henderson env->iaoq_b = data[1]; 431561766fe9SRichard Henderson } 431661766fe9SRichard Henderson /* Since we were executing the instruction at IAOQ_F, and took some 431761766fe9SRichard Henderson sort of action that provoked the cpu_restore_state, we can infer 431861766fe9SRichard Henderson that the instruction was not nullified. */ 431961766fe9SRichard Henderson env->psw_n = 0; 432061766fe9SRichard Henderson } 4321