161766fe9SRichard Henderson /* 261766fe9SRichard Henderson * HPPA emulation cpu translation for qemu. 361766fe9SRichard Henderson * 461766fe9SRichard Henderson * Copyright (c) 2016 Richard Henderson <rth@twiddle.net> 561766fe9SRichard Henderson * 661766fe9SRichard Henderson * This library is free software; you can redistribute it and/or 761766fe9SRichard Henderson * modify it under the terms of the GNU Lesser General Public 861766fe9SRichard Henderson * License as published by the Free Software Foundation; either 9d6ea4236SChetan Pant * version 2.1 of the License, or (at your option) any later version. 1061766fe9SRichard Henderson * 1161766fe9SRichard Henderson * This library is distributed in the hope that it will be useful, 1261766fe9SRichard Henderson * but WITHOUT ANY WARRANTY; without even the implied warranty of 1361766fe9SRichard Henderson * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 1461766fe9SRichard Henderson * Lesser General Public License for more details. 1561766fe9SRichard Henderson * 1661766fe9SRichard Henderson * You should have received a copy of the GNU Lesser General Public 1761766fe9SRichard Henderson * License along with this library; if not, see <http://www.gnu.org/licenses/>. 1861766fe9SRichard Henderson */ 1961766fe9SRichard Henderson 2061766fe9SRichard Henderson #include "qemu/osdep.h" 2161766fe9SRichard Henderson #include "cpu.h" 2261766fe9SRichard Henderson #include "disas/disas.h" 2361766fe9SRichard Henderson #include "qemu/host-utils.h" 2461766fe9SRichard Henderson #include "exec/exec-all.h" 2574781c08SPhilippe Mathieu-Daudé #include "exec/page-protection.h" 26dcb32f1dSPhilippe Mathieu-Daudé #include "tcg/tcg-op.h" 270843563fSRichard Henderson #include "tcg/tcg-op-gvec.h" 2861766fe9SRichard Henderson #include "exec/helper-proto.h" 2961766fe9SRichard Henderson #include "exec/helper-gen.h" 30869051eaSRichard Henderson #include "exec/translator.h" 3161766fe9SRichard Henderson #include "exec/log.h" 3261766fe9SRichard Henderson 33d53106c9SRichard Henderson #define HELPER_H "helper.h" 34d53106c9SRichard Henderson #include "exec/helper-info.c.inc" 35d53106c9SRichard Henderson #undef HELPER_H 36d53106c9SRichard Henderson 37aac0f603SRichard Henderson /* Choose to use explicit sizes within this file. */ 38aac0f603SRichard Henderson #undef tcg_temp_new 39d53106c9SRichard Henderson 4061766fe9SRichard Henderson typedef struct DisasCond { 4161766fe9SRichard Henderson TCGCond c; 426fd0c7bcSRichard Henderson TCGv_i64 a0, a1; 4361766fe9SRichard Henderson } DisasCond; 4461766fe9SRichard Henderson 4561766fe9SRichard Henderson typedef struct DisasContext { 46d01a3625SRichard Henderson DisasContextBase base; 4761766fe9SRichard Henderson CPUState *cs; 4861766fe9SRichard Henderson 49c53e401eSRichard Henderson uint64_t iaoq_f; 50c53e401eSRichard Henderson uint64_t iaoq_b; 51c53e401eSRichard Henderson uint64_t iaoq_n; 526fd0c7bcSRichard Henderson TCGv_i64 iaoq_n_var; 5361766fe9SRichard Henderson 5461766fe9SRichard Henderson DisasCond null_cond; 5561766fe9SRichard Henderson TCGLabel *null_lab; 5661766fe9SRichard Henderson 57a4db4a78SRichard Henderson TCGv_i64 zero; 58a4db4a78SRichard Henderson 591a19da0dSRichard Henderson uint32_t insn; 60494737b7SRichard Henderson uint32_t tb_flags; 613d68ee7bSRichard Henderson int mmu_idx; 623d68ee7bSRichard Henderson int privilege; 6361766fe9SRichard Henderson bool psw_n_nonzero; 64bd6243a3SRichard Henderson bool is_pa20; 6524638bd1SRichard Henderson bool insn_start_updated; 66217d1a5eSRichard Henderson 67217d1a5eSRichard Henderson #ifdef CONFIG_USER_ONLY 68217d1a5eSRichard Henderson MemOp unalign; 69217d1a5eSRichard Henderson #endif 7061766fe9SRichard Henderson } DisasContext; 7161766fe9SRichard Henderson 72217d1a5eSRichard Henderson #ifdef CONFIG_USER_ONLY 73217d1a5eSRichard Henderson #define UNALIGN(C) (C)->unalign 7417fe594cSRichard Henderson #define MMU_DISABLED(C) false 75217d1a5eSRichard Henderson #else 762d4afb03SRichard Henderson #define UNALIGN(C) MO_ALIGN 7717fe594cSRichard Henderson #define MMU_DISABLED(C) MMU_IDX_MMU_DISABLED((C)->mmu_idx) 78217d1a5eSRichard Henderson #endif 79217d1a5eSRichard Henderson 80e36f27efSRichard Henderson /* Note that ssm/rsm instructions number PSW_W and PSW_E differently. */ 81451e4ffdSRichard Henderson static int expand_sm_imm(DisasContext *ctx, int val) 82e36f27efSRichard Henderson { 83881d1073SHelge Deller /* Keep unimplemented bits disabled -- see cpu_hppa_put_psw. */ 84881d1073SHelge Deller if (ctx->is_pa20) { 85e36f27efSRichard Henderson if (val & PSW_SM_W) { 86881d1073SHelge Deller val |= PSW_W; 87881d1073SHelge Deller } 88881d1073SHelge Deller val &= ~(PSW_SM_W | PSW_SM_E | PSW_G); 89881d1073SHelge Deller } else { 90881d1073SHelge Deller val &= ~(PSW_SM_W | PSW_SM_E | PSW_O); 91e36f27efSRichard Henderson } 92e36f27efSRichard Henderson return val; 93e36f27efSRichard Henderson } 94e36f27efSRichard Henderson 95deee69a1SRichard Henderson /* Inverted space register indicates 0 means sr0 not inferred from base. */ 96451e4ffdSRichard Henderson static int expand_sr3x(DisasContext *ctx, int val) 97deee69a1SRichard Henderson { 98deee69a1SRichard Henderson return ~val; 99deee69a1SRichard Henderson } 100deee69a1SRichard Henderson 1011cd012a5SRichard Henderson /* Convert the M:A bits within a memory insn to the tri-state value 1021cd012a5SRichard Henderson we use for the final M. */ 103451e4ffdSRichard Henderson static int ma_to_m(DisasContext *ctx, int val) 1041cd012a5SRichard Henderson { 1051cd012a5SRichard Henderson return val & 2 ? (val & 1 ? -1 : 1) : 0; 1061cd012a5SRichard Henderson } 1071cd012a5SRichard Henderson 108740038d7SRichard Henderson /* Convert the sign of the displacement to a pre or post-modify. */ 109451e4ffdSRichard Henderson static int pos_to_m(DisasContext *ctx, int val) 110740038d7SRichard Henderson { 111740038d7SRichard Henderson return val ? 1 : -1; 112740038d7SRichard Henderson } 113740038d7SRichard Henderson 114451e4ffdSRichard Henderson static int neg_to_m(DisasContext *ctx, int val) 115740038d7SRichard Henderson { 116740038d7SRichard Henderson return val ? -1 : 1; 117740038d7SRichard Henderson } 118740038d7SRichard Henderson 119740038d7SRichard Henderson /* Used for branch targets and fp memory ops. */ 120451e4ffdSRichard Henderson static int expand_shl2(DisasContext *ctx, int val) 12101afb7beSRichard Henderson { 12201afb7beSRichard Henderson return val << 2; 12301afb7beSRichard Henderson } 12401afb7beSRichard Henderson 1250588e061SRichard Henderson /* Used for assemble_21. */ 126451e4ffdSRichard Henderson static int expand_shl11(DisasContext *ctx, int val) 1270588e061SRichard Henderson { 1280588e061SRichard Henderson return val << 11; 1290588e061SRichard Henderson } 1300588e061SRichard Henderson 13172ae4f2bSRichard Henderson static int assemble_6(DisasContext *ctx, int val) 13272ae4f2bSRichard Henderson { 13372ae4f2bSRichard Henderson /* 13472ae4f2bSRichard Henderson * Officially, 32 * x + 32 - y. 13572ae4f2bSRichard Henderson * Here, x is already in bit 5, and y is [4:0]. 13672ae4f2bSRichard Henderson * Since -y = ~y + 1, in 5 bits 32 - y => y ^ 31 + 1, 13772ae4f2bSRichard Henderson * with the overflow from bit 4 summing with x. 13872ae4f2bSRichard Henderson */ 13972ae4f2bSRichard Henderson return (val ^ 31) + 1; 14072ae4f2bSRichard Henderson } 14172ae4f2bSRichard Henderson 1424768c28eSRichard Henderson /* Expander for assemble_16a(s,cat(im10a,0),i). */ 1434768c28eSRichard Henderson static int expand_11a(DisasContext *ctx, int val) 1444768c28eSRichard Henderson { 1454768c28eSRichard Henderson /* 1464768c28eSRichard Henderson * @val is bit 0 and bits [4:15]. 1474768c28eSRichard Henderson * Swizzle thing around depending on PSW.W. 1484768c28eSRichard Henderson */ 1494768c28eSRichard Henderson int im10a = extract32(val, 1, 10); 1504768c28eSRichard Henderson int s = extract32(val, 11, 2); 1514768c28eSRichard Henderson int i = (-(val & 1) << 13) | (im10a << 3); 1524768c28eSRichard Henderson 1534768c28eSRichard Henderson if (ctx->tb_flags & PSW_W) { 1544768c28eSRichard Henderson i ^= s << 13; 1554768c28eSRichard Henderson } 1564768c28eSRichard Henderson return i; 1574768c28eSRichard Henderson } 1584768c28eSRichard Henderson 15946174e14SRichard Henderson /* Expander for assemble_16a(s,im11a,i). */ 16046174e14SRichard Henderson static int expand_12a(DisasContext *ctx, int val) 16146174e14SRichard Henderson { 16246174e14SRichard Henderson /* 16346174e14SRichard Henderson * @val is bit 0 and bits [3:15]. 16446174e14SRichard Henderson * Swizzle thing around depending on PSW.W. 16546174e14SRichard Henderson */ 16646174e14SRichard Henderson int im11a = extract32(val, 1, 11); 16746174e14SRichard Henderson int s = extract32(val, 12, 2); 16846174e14SRichard Henderson int i = (-(val & 1) << 13) | (im11a << 2); 16946174e14SRichard Henderson 17046174e14SRichard Henderson if (ctx->tb_flags & PSW_W) { 17146174e14SRichard Henderson i ^= s << 13; 17246174e14SRichard Henderson } 17346174e14SRichard Henderson return i; 17446174e14SRichard Henderson } 17546174e14SRichard Henderson 17672bace2dSRichard Henderson /* Expander for assemble_16(s,im14). */ 17772bace2dSRichard Henderson static int expand_16(DisasContext *ctx, int val) 17872bace2dSRichard Henderson { 17972bace2dSRichard Henderson /* 18072bace2dSRichard Henderson * @val is bits [0:15], containing both im14 and s. 18172bace2dSRichard Henderson * Swizzle thing around depending on PSW.W. 18272bace2dSRichard Henderson */ 18372bace2dSRichard Henderson int s = extract32(val, 14, 2); 18472bace2dSRichard Henderson int i = (-(val & 1) << 13) | extract32(val, 1, 13); 18572bace2dSRichard Henderson 18672bace2dSRichard Henderson if (ctx->tb_flags & PSW_W) { 18772bace2dSRichard Henderson i ^= s << 13; 18872bace2dSRichard Henderson } 18972bace2dSRichard Henderson return i; 19072bace2dSRichard Henderson } 19172bace2dSRichard Henderson 19272bace2dSRichard Henderson /* The sp field is only present with !PSW_W. */ 19372bace2dSRichard Henderson static int sp0_if_wide(DisasContext *ctx, int sp) 19472bace2dSRichard Henderson { 19572bace2dSRichard Henderson return ctx->tb_flags & PSW_W ? 0 : sp; 19672bace2dSRichard Henderson } 19772bace2dSRichard Henderson 198c65c3ee1SRichard Henderson /* Translate CMPI doubleword conditions to standard. */ 199c65c3ee1SRichard Henderson static int cmpbid_c(DisasContext *ctx, int val) 200c65c3ee1SRichard Henderson { 201c65c3ee1SRichard Henderson return val ? val : 4; /* 0 == "*<<" */ 202c65c3ee1SRichard Henderson } 203c65c3ee1SRichard Henderson 20482d0c831SRichard Henderson /* 20582d0c831SRichard Henderson * In many places pa1.x did not decode the bit that later became 20682d0c831SRichard Henderson * the pa2.0 D bit. Suppress D unless the cpu is pa2.0. 20782d0c831SRichard Henderson */ 20882d0c831SRichard Henderson static int pa20_d(DisasContext *ctx, int val) 20982d0c831SRichard Henderson { 21082d0c831SRichard Henderson return ctx->is_pa20 & val; 21182d0c831SRichard Henderson } 21201afb7beSRichard Henderson 21340f9f908SRichard Henderson /* Include the auto-generated decoder. */ 214abff1abfSPaolo Bonzini #include "decode-insns.c.inc" 21540f9f908SRichard Henderson 21661766fe9SRichard Henderson /* We are not using a goto_tb (for whatever reason), but have updated 21761766fe9SRichard Henderson the iaq (for whatever reason), so don't do it again on exit. */ 218869051eaSRichard Henderson #define DISAS_IAQ_N_UPDATED DISAS_TARGET_0 21961766fe9SRichard Henderson 22061766fe9SRichard Henderson /* We are exiting the TB, but have neither emitted a goto_tb, nor 22161766fe9SRichard Henderson updated the iaq for the next instruction to be executed. */ 222869051eaSRichard Henderson #define DISAS_IAQ_N_STALE DISAS_TARGET_1 22361766fe9SRichard Henderson 224e1b5a5edSRichard Henderson /* Similarly, but we want to return to the main loop immediately 225e1b5a5edSRichard Henderson to recognize unmasked interrupts. */ 226e1b5a5edSRichard Henderson #define DISAS_IAQ_N_STALE_EXIT DISAS_TARGET_2 227c5d0aec2SRichard Henderson #define DISAS_EXIT DISAS_TARGET_3 228e1b5a5edSRichard Henderson 22961766fe9SRichard Henderson /* global register indexes */ 2306fd0c7bcSRichard Henderson static TCGv_i64 cpu_gr[32]; 23133423472SRichard Henderson static TCGv_i64 cpu_sr[4]; 232494737b7SRichard Henderson static TCGv_i64 cpu_srH; 2336fd0c7bcSRichard Henderson static TCGv_i64 cpu_iaoq_f; 2346fd0c7bcSRichard Henderson static TCGv_i64 cpu_iaoq_b; 235c301f34eSRichard Henderson static TCGv_i64 cpu_iasq_f; 236c301f34eSRichard Henderson static TCGv_i64 cpu_iasq_b; 2376fd0c7bcSRichard Henderson static TCGv_i64 cpu_sar; 2386fd0c7bcSRichard Henderson static TCGv_i64 cpu_psw_n; 2396fd0c7bcSRichard Henderson static TCGv_i64 cpu_psw_v; 2406fd0c7bcSRichard Henderson static TCGv_i64 cpu_psw_cb; 2416fd0c7bcSRichard Henderson static TCGv_i64 cpu_psw_cb_msb; 24261766fe9SRichard Henderson 24361766fe9SRichard Henderson void hppa_translate_init(void) 24461766fe9SRichard Henderson { 24561766fe9SRichard Henderson #define DEF_VAR(V) { &cpu_##V, #V, offsetof(CPUHPPAState, V) } 24661766fe9SRichard Henderson 2476fd0c7bcSRichard Henderson typedef struct { TCGv_i64 *var; const char *name; int ofs; } GlobalVar; 24861766fe9SRichard Henderson static const GlobalVar vars[] = { 24935136a77SRichard Henderson { &cpu_sar, "sar", offsetof(CPUHPPAState, cr[CR_SAR]) }, 25061766fe9SRichard Henderson DEF_VAR(psw_n), 25161766fe9SRichard Henderson DEF_VAR(psw_v), 25261766fe9SRichard Henderson DEF_VAR(psw_cb), 25361766fe9SRichard Henderson DEF_VAR(psw_cb_msb), 25461766fe9SRichard Henderson DEF_VAR(iaoq_f), 25561766fe9SRichard Henderson DEF_VAR(iaoq_b), 25661766fe9SRichard Henderson }; 25761766fe9SRichard Henderson 25861766fe9SRichard Henderson #undef DEF_VAR 25961766fe9SRichard Henderson 26061766fe9SRichard Henderson /* Use the symbolic register names that match the disassembler. */ 26161766fe9SRichard Henderson static const char gr_names[32][4] = { 26261766fe9SRichard Henderson "r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7", 26361766fe9SRichard Henderson "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15", 26461766fe9SRichard Henderson "r16", "r17", "r18", "r19", "r20", "r21", "r22", "r23", 26561766fe9SRichard Henderson "r24", "r25", "r26", "r27", "r28", "r29", "r30", "r31" 26661766fe9SRichard Henderson }; 26733423472SRichard Henderson /* SR[4-7] are not global registers so that we can index them. */ 268494737b7SRichard Henderson static const char sr_names[5][4] = { 269494737b7SRichard Henderson "sr0", "sr1", "sr2", "sr3", "srH" 27033423472SRichard Henderson }; 27161766fe9SRichard Henderson 27261766fe9SRichard Henderson int i; 27361766fe9SRichard Henderson 274f764718dSRichard Henderson cpu_gr[0] = NULL; 27561766fe9SRichard Henderson for (i = 1; i < 32; i++) { 276ad75a51eSRichard Henderson cpu_gr[i] = tcg_global_mem_new(tcg_env, 27761766fe9SRichard Henderson offsetof(CPUHPPAState, gr[i]), 27861766fe9SRichard Henderson gr_names[i]); 27961766fe9SRichard Henderson } 28033423472SRichard Henderson for (i = 0; i < 4; i++) { 281ad75a51eSRichard Henderson cpu_sr[i] = tcg_global_mem_new_i64(tcg_env, 28233423472SRichard Henderson offsetof(CPUHPPAState, sr[i]), 28333423472SRichard Henderson sr_names[i]); 28433423472SRichard Henderson } 285ad75a51eSRichard Henderson cpu_srH = tcg_global_mem_new_i64(tcg_env, 286494737b7SRichard Henderson offsetof(CPUHPPAState, sr[4]), 287494737b7SRichard Henderson sr_names[4]); 28861766fe9SRichard Henderson 28961766fe9SRichard Henderson for (i = 0; i < ARRAY_SIZE(vars); ++i) { 29061766fe9SRichard Henderson const GlobalVar *v = &vars[i]; 291ad75a51eSRichard Henderson *v->var = tcg_global_mem_new(tcg_env, v->ofs, v->name); 29261766fe9SRichard Henderson } 293c301f34eSRichard Henderson 294ad75a51eSRichard Henderson cpu_iasq_f = tcg_global_mem_new_i64(tcg_env, 295c301f34eSRichard Henderson offsetof(CPUHPPAState, iasq_f), 296c301f34eSRichard Henderson "iasq_f"); 297ad75a51eSRichard Henderson cpu_iasq_b = tcg_global_mem_new_i64(tcg_env, 298c301f34eSRichard Henderson offsetof(CPUHPPAState, iasq_b), 299c301f34eSRichard Henderson "iasq_b"); 30061766fe9SRichard Henderson } 30161766fe9SRichard Henderson 302f5b5c857SRichard Henderson static void set_insn_breg(DisasContext *ctx, int breg) 303f5b5c857SRichard Henderson { 30424638bd1SRichard Henderson assert(!ctx->insn_start_updated); 30524638bd1SRichard Henderson ctx->insn_start_updated = true; 30624638bd1SRichard Henderson tcg_set_insn_start_param(ctx->base.insn_start, 2, breg); 307f5b5c857SRichard Henderson } 308f5b5c857SRichard Henderson 309129e9cc3SRichard Henderson static DisasCond cond_make_f(void) 310129e9cc3SRichard Henderson { 311f764718dSRichard Henderson return (DisasCond){ 312f764718dSRichard Henderson .c = TCG_COND_NEVER, 313f764718dSRichard Henderson .a0 = NULL, 314f764718dSRichard Henderson .a1 = NULL, 315f764718dSRichard Henderson }; 316129e9cc3SRichard Henderson } 317129e9cc3SRichard Henderson 318df0232feSRichard Henderson static DisasCond cond_make_t(void) 319df0232feSRichard Henderson { 320df0232feSRichard Henderson return (DisasCond){ 321df0232feSRichard Henderson .c = TCG_COND_ALWAYS, 322df0232feSRichard Henderson .a0 = NULL, 323df0232feSRichard Henderson .a1 = NULL, 324df0232feSRichard Henderson }; 325df0232feSRichard Henderson } 326df0232feSRichard Henderson 327129e9cc3SRichard Henderson static DisasCond cond_make_n(void) 328129e9cc3SRichard Henderson { 329f764718dSRichard Henderson return (DisasCond){ 330f764718dSRichard Henderson .c = TCG_COND_NE, 331f764718dSRichard Henderson .a0 = cpu_psw_n, 3326fd0c7bcSRichard Henderson .a1 = tcg_constant_i64(0) 333f764718dSRichard Henderson }; 334129e9cc3SRichard Henderson } 335129e9cc3SRichard Henderson 3366fd0c7bcSRichard Henderson static DisasCond cond_make_tmp(TCGCond c, TCGv_i64 a0, TCGv_i64 a1) 337b47a4a02SSven Schnelle { 338b47a4a02SSven Schnelle assert (c != TCG_COND_NEVER && c != TCG_COND_ALWAYS); 3394fe9533aSRichard Henderson return (DisasCond){ .c = c, .a0 = a0, .a1 = a1 }; 3404fe9533aSRichard Henderson } 3414fe9533aSRichard Henderson 3426fd0c7bcSRichard Henderson static DisasCond cond_make_0_tmp(TCGCond c, TCGv_i64 a0) 3434fe9533aSRichard Henderson { 3446fd0c7bcSRichard Henderson return cond_make_tmp(c, a0, tcg_constant_i64(0)); 345b47a4a02SSven Schnelle } 346b47a4a02SSven Schnelle 3476fd0c7bcSRichard Henderson static DisasCond cond_make_0(TCGCond c, TCGv_i64 a0) 348129e9cc3SRichard Henderson { 349aac0f603SRichard Henderson TCGv_i64 tmp = tcg_temp_new_i64(); 3506fd0c7bcSRichard Henderson tcg_gen_mov_i64(tmp, a0); 351b47a4a02SSven Schnelle return cond_make_0_tmp(c, tmp); 352129e9cc3SRichard Henderson } 353129e9cc3SRichard Henderson 3546fd0c7bcSRichard Henderson static DisasCond cond_make(TCGCond c, TCGv_i64 a0, TCGv_i64 a1) 355129e9cc3SRichard Henderson { 356aac0f603SRichard Henderson TCGv_i64 t0 = tcg_temp_new_i64(); 357aac0f603SRichard Henderson TCGv_i64 t1 = tcg_temp_new_i64(); 358129e9cc3SRichard Henderson 3596fd0c7bcSRichard Henderson tcg_gen_mov_i64(t0, a0); 3606fd0c7bcSRichard Henderson tcg_gen_mov_i64(t1, a1); 3614fe9533aSRichard Henderson return cond_make_tmp(c, t0, t1); 362129e9cc3SRichard Henderson } 363129e9cc3SRichard Henderson 364129e9cc3SRichard Henderson static void cond_free(DisasCond *cond) 365129e9cc3SRichard Henderson { 366129e9cc3SRichard Henderson switch (cond->c) { 367129e9cc3SRichard Henderson default: 368f764718dSRichard Henderson cond->a0 = NULL; 369f764718dSRichard Henderson cond->a1 = NULL; 370129e9cc3SRichard Henderson /* fallthru */ 371129e9cc3SRichard Henderson case TCG_COND_ALWAYS: 372129e9cc3SRichard Henderson cond->c = TCG_COND_NEVER; 373129e9cc3SRichard Henderson break; 374129e9cc3SRichard Henderson case TCG_COND_NEVER: 375129e9cc3SRichard Henderson break; 376129e9cc3SRichard Henderson } 377129e9cc3SRichard Henderson } 378129e9cc3SRichard Henderson 3796fd0c7bcSRichard Henderson static TCGv_i64 load_gpr(DisasContext *ctx, unsigned reg) 38061766fe9SRichard Henderson { 38161766fe9SRichard Henderson if (reg == 0) { 382bc3da3cfSRichard Henderson return ctx->zero; 38361766fe9SRichard Henderson } else { 38461766fe9SRichard Henderson return cpu_gr[reg]; 38561766fe9SRichard Henderson } 38661766fe9SRichard Henderson } 38761766fe9SRichard Henderson 3886fd0c7bcSRichard Henderson static TCGv_i64 dest_gpr(DisasContext *ctx, unsigned reg) 38961766fe9SRichard Henderson { 390129e9cc3SRichard Henderson if (reg == 0 || ctx->null_cond.c != TCG_COND_NEVER) { 391aac0f603SRichard Henderson return tcg_temp_new_i64(); 39261766fe9SRichard Henderson } else { 39361766fe9SRichard Henderson return cpu_gr[reg]; 39461766fe9SRichard Henderson } 39561766fe9SRichard Henderson } 39661766fe9SRichard Henderson 3976fd0c7bcSRichard Henderson static void save_or_nullify(DisasContext *ctx, TCGv_i64 dest, TCGv_i64 t) 398129e9cc3SRichard Henderson { 399129e9cc3SRichard Henderson if (ctx->null_cond.c != TCG_COND_NEVER) { 4006fd0c7bcSRichard Henderson tcg_gen_movcond_i64(ctx->null_cond.c, dest, ctx->null_cond.a0, 401129e9cc3SRichard Henderson ctx->null_cond.a1, dest, t); 402129e9cc3SRichard Henderson } else { 4036fd0c7bcSRichard Henderson tcg_gen_mov_i64(dest, t); 404129e9cc3SRichard Henderson } 405129e9cc3SRichard Henderson } 406129e9cc3SRichard Henderson 4076fd0c7bcSRichard Henderson static void save_gpr(DisasContext *ctx, unsigned reg, TCGv_i64 t) 408129e9cc3SRichard Henderson { 409129e9cc3SRichard Henderson if (reg != 0) { 410129e9cc3SRichard Henderson save_or_nullify(ctx, cpu_gr[reg], t); 411129e9cc3SRichard Henderson } 412129e9cc3SRichard Henderson } 413129e9cc3SRichard Henderson 414e03b5686SMarc-André Lureau #if HOST_BIG_ENDIAN 41596d6407fSRichard Henderson # define HI_OFS 0 41696d6407fSRichard Henderson # define LO_OFS 4 41796d6407fSRichard Henderson #else 41896d6407fSRichard Henderson # define HI_OFS 4 41996d6407fSRichard Henderson # define LO_OFS 0 42096d6407fSRichard Henderson #endif 42196d6407fSRichard Henderson 42296d6407fSRichard Henderson static TCGv_i32 load_frw_i32(unsigned rt) 42396d6407fSRichard Henderson { 42496d6407fSRichard Henderson TCGv_i32 ret = tcg_temp_new_i32(); 425ad75a51eSRichard Henderson tcg_gen_ld_i32(ret, tcg_env, 42696d6407fSRichard Henderson offsetof(CPUHPPAState, fr[rt & 31]) 42796d6407fSRichard Henderson + (rt & 32 ? LO_OFS : HI_OFS)); 42896d6407fSRichard Henderson return ret; 42996d6407fSRichard Henderson } 43096d6407fSRichard Henderson 431ebe9383cSRichard Henderson static TCGv_i32 load_frw0_i32(unsigned rt) 432ebe9383cSRichard Henderson { 433ebe9383cSRichard Henderson if (rt == 0) { 4340992a930SRichard Henderson TCGv_i32 ret = tcg_temp_new_i32(); 4350992a930SRichard Henderson tcg_gen_movi_i32(ret, 0); 4360992a930SRichard Henderson return ret; 437ebe9383cSRichard Henderson } else { 438ebe9383cSRichard Henderson return load_frw_i32(rt); 439ebe9383cSRichard Henderson } 440ebe9383cSRichard Henderson } 441ebe9383cSRichard Henderson 442ebe9383cSRichard Henderson static TCGv_i64 load_frw0_i64(unsigned rt) 443ebe9383cSRichard Henderson { 444ebe9383cSRichard Henderson TCGv_i64 ret = tcg_temp_new_i64(); 4450992a930SRichard Henderson if (rt == 0) { 4460992a930SRichard Henderson tcg_gen_movi_i64(ret, 0); 4470992a930SRichard Henderson } else { 448ad75a51eSRichard Henderson tcg_gen_ld32u_i64(ret, tcg_env, 449ebe9383cSRichard Henderson offsetof(CPUHPPAState, fr[rt & 31]) 450ebe9383cSRichard Henderson + (rt & 32 ? LO_OFS : HI_OFS)); 451ebe9383cSRichard Henderson } 4520992a930SRichard Henderson return ret; 453ebe9383cSRichard Henderson } 454ebe9383cSRichard Henderson 45596d6407fSRichard Henderson static void save_frw_i32(unsigned rt, TCGv_i32 val) 45696d6407fSRichard Henderson { 457ad75a51eSRichard Henderson tcg_gen_st_i32(val, tcg_env, 45896d6407fSRichard Henderson offsetof(CPUHPPAState, fr[rt & 31]) 45996d6407fSRichard Henderson + (rt & 32 ? LO_OFS : HI_OFS)); 46096d6407fSRichard Henderson } 46196d6407fSRichard Henderson 46296d6407fSRichard Henderson #undef HI_OFS 46396d6407fSRichard Henderson #undef LO_OFS 46496d6407fSRichard Henderson 46596d6407fSRichard Henderson static TCGv_i64 load_frd(unsigned rt) 46696d6407fSRichard Henderson { 46796d6407fSRichard Henderson TCGv_i64 ret = tcg_temp_new_i64(); 468ad75a51eSRichard Henderson tcg_gen_ld_i64(ret, tcg_env, offsetof(CPUHPPAState, fr[rt])); 46996d6407fSRichard Henderson return ret; 47096d6407fSRichard Henderson } 47196d6407fSRichard Henderson 472ebe9383cSRichard Henderson static TCGv_i64 load_frd0(unsigned rt) 473ebe9383cSRichard Henderson { 474ebe9383cSRichard Henderson if (rt == 0) { 4750992a930SRichard Henderson TCGv_i64 ret = tcg_temp_new_i64(); 4760992a930SRichard Henderson tcg_gen_movi_i64(ret, 0); 4770992a930SRichard Henderson return ret; 478ebe9383cSRichard Henderson } else { 479ebe9383cSRichard Henderson return load_frd(rt); 480ebe9383cSRichard Henderson } 481ebe9383cSRichard Henderson } 482ebe9383cSRichard Henderson 48396d6407fSRichard Henderson static void save_frd(unsigned rt, TCGv_i64 val) 48496d6407fSRichard Henderson { 485ad75a51eSRichard Henderson tcg_gen_st_i64(val, tcg_env, offsetof(CPUHPPAState, fr[rt])); 48696d6407fSRichard Henderson } 48796d6407fSRichard Henderson 48833423472SRichard Henderson static void load_spr(DisasContext *ctx, TCGv_i64 dest, unsigned reg) 48933423472SRichard Henderson { 49033423472SRichard Henderson #ifdef CONFIG_USER_ONLY 49133423472SRichard Henderson tcg_gen_movi_i64(dest, 0); 49233423472SRichard Henderson #else 49333423472SRichard Henderson if (reg < 4) { 49433423472SRichard Henderson tcg_gen_mov_i64(dest, cpu_sr[reg]); 495494737b7SRichard Henderson } else if (ctx->tb_flags & TB_FLAG_SR_SAME) { 496494737b7SRichard Henderson tcg_gen_mov_i64(dest, cpu_srH); 49733423472SRichard Henderson } else { 498ad75a51eSRichard Henderson tcg_gen_ld_i64(dest, tcg_env, offsetof(CPUHPPAState, sr[reg])); 49933423472SRichard Henderson } 50033423472SRichard Henderson #endif 50133423472SRichard Henderson } 50233423472SRichard Henderson 503129e9cc3SRichard Henderson /* Skip over the implementation of an insn that has been nullified. 504129e9cc3SRichard Henderson Use this when the insn is too complex for a conditional move. */ 505129e9cc3SRichard Henderson static void nullify_over(DisasContext *ctx) 506129e9cc3SRichard Henderson { 507129e9cc3SRichard Henderson if (ctx->null_cond.c != TCG_COND_NEVER) { 508129e9cc3SRichard Henderson /* The always condition should have been handled in the main loop. */ 509129e9cc3SRichard Henderson assert(ctx->null_cond.c != TCG_COND_ALWAYS); 510129e9cc3SRichard Henderson 511129e9cc3SRichard Henderson ctx->null_lab = gen_new_label(); 512129e9cc3SRichard Henderson 513129e9cc3SRichard Henderson /* If we're using PSW[N], copy it to a temp because... */ 5146e94937aSRichard Henderson if (ctx->null_cond.a0 == cpu_psw_n) { 515aac0f603SRichard Henderson ctx->null_cond.a0 = tcg_temp_new_i64(); 5166fd0c7bcSRichard Henderson tcg_gen_mov_i64(ctx->null_cond.a0, cpu_psw_n); 517129e9cc3SRichard Henderson } 518129e9cc3SRichard Henderson /* ... we clear it before branching over the implementation, 519129e9cc3SRichard Henderson so that (1) it's clear after nullifying this insn and 520129e9cc3SRichard Henderson (2) if this insn nullifies the next, PSW[N] is valid. */ 521129e9cc3SRichard Henderson if (ctx->psw_n_nonzero) { 522129e9cc3SRichard Henderson ctx->psw_n_nonzero = false; 5236fd0c7bcSRichard Henderson tcg_gen_movi_i64(cpu_psw_n, 0); 524129e9cc3SRichard Henderson } 525129e9cc3SRichard Henderson 5266fd0c7bcSRichard Henderson tcg_gen_brcond_i64(ctx->null_cond.c, ctx->null_cond.a0, 527129e9cc3SRichard Henderson ctx->null_cond.a1, ctx->null_lab); 528129e9cc3SRichard Henderson cond_free(&ctx->null_cond); 529129e9cc3SRichard Henderson } 530129e9cc3SRichard Henderson } 531129e9cc3SRichard Henderson 532129e9cc3SRichard Henderson /* Save the current nullification state to PSW[N]. */ 533129e9cc3SRichard Henderson static void nullify_save(DisasContext *ctx) 534129e9cc3SRichard Henderson { 535129e9cc3SRichard Henderson if (ctx->null_cond.c == TCG_COND_NEVER) { 536129e9cc3SRichard Henderson if (ctx->psw_n_nonzero) { 5376fd0c7bcSRichard Henderson tcg_gen_movi_i64(cpu_psw_n, 0); 538129e9cc3SRichard Henderson } 539129e9cc3SRichard Henderson return; 540129e9cc3SRichard Henderson } 5416e94937aSRichard Henderson if (ctx->null_cond.a0 != cpu_psw_n) { 5426fd0c7bcSRichard Henderson tcg_gen_setcond_i64(ctx->null_cond.c, cpu_psw_n, 543129e9cc3SRichard Henderson ctx->null_cond.a0, ctx->null_cond.a1); 544129e9cc3SRichard Henderson ctx->psw_n_nonzero = true; 545129e9cc3SRichard Henderson } 546129e9cc3SRichard Henderson cond_free(&ctx->null_cond); 547129e9cc3SRichard Henderson } 548129e9cc3SRichard Henderson 549129e9cc3SRichard Henderson /* Set a PSW[N] to X. The intention is that this is used immediately 550129e9cc3SRichard Henderson before a goto_tb/exit_tb, so that there is no fallthru path to other 551129e9cc3SRichard Henderson code within the TB. Therefore we do not update psw_n_nonzero. */ 552129e9cc3SRichard Henderson static void nullify_set(DisasContext *ctx, bool x) 553129e9cc3SRichard Henderson { 554129e9cc3SRichard Henderson if (ctx->psw_n_nonzero || x) { 5556fd0c7bcSRichard Henderson tcg_gen_movi_i64(cpu_psw_n, x); 556129e9cc3SRichard Henderson } 557129e9cc3SRichard Henderson } 558129e9cc3SRichard Henderson 559129e9cc3SRichard Henderson /* Mark the end of an instruction that may have been nullified. 56040f9f908SRichard Henderson This is the pair to nullify_over. Always returns true so that 56140f9f908SRichard Henderson it may be tail-called from a translate function. */ 56231234768SRichard Henderson static bool nullify_end(DisasContext *ctx) 563129e9cc3SRichard Henderson { 564129e9cc3SRichard Henderson TCGLabel *null_lab = ctx->null_lab; 56531234768SRichard Henderson DisasJumpType status = ctx->base.is_jmp; 566129e9cc3SRichard Henderson 567f49b3537SRichard Henderson /* For NEXT, NORETURN, STALE, we can easily continue (or exit). 568f49b3537SRichard Henderson For UPDATED, we cannot update on the nullified path. */ 569f49b3537SRichard Henderson assert(status != DISAS_IAQ_N_UPDATED); 570f49b3537SRichard Henderson 571129e9cc3SRichard Henderson if (likely(null_lab == NULL)) { 572129e9cc3SRichard Henderson /* The current insn wasn't conditional or handled the condition 573129e9cc3SRichard Henderson applied to it without a branch, so the (new) setting of 574129e9cc3SRichard Henderson NULL_COND can be applied directly to the next insn. */ 57531234768SRichard Henderson return true; 576129e9cc3SRichard Henderson } 577129e9cc3SRichard Henderson ctx->null_lab = NULL; 578129e9cc3SRichard Henderson 579129e9cc3SRichard Henderson if (likely(ctx->null_cond.c == TCG_COND_NEVER)) { 580129e9cc3SRichard Henderson /* The next instruction will be unconditional, 581129e9cc3SRichard Henderson and NULL_COND already reflects that. */ 582129e9cc3SRichard Henderson gen_set_label(null_lab); 583129e9cc3SRichard Henderson } else { 584129e9cc3SRichard Henderson /* The insn that we just executed is itself nullifying the next 585129e9cc3SRichard Henderson instruction. Store the condition in the PSW[N] global. 586129e9cc3SRichard Henderson We asserted PSW[N] = 0 in nullify_over, so that after the 587129e9cc3SRichard Henderson label we have the proper value in place. */ 588129e9cc3SRichard Henderson nullify_save(ctx); 589129e9cc3SRichard Henderson gen_set_label(null_lab); 590129e9cc3SRichard Henderson ctx->null_cond = cond_make_n(); 591129e9cc3SRichard Henderson } 592869051eaSRichard Henderson if (status == DISAS_NORETURN) { 59331234768SRichard Henderson ctx->base.is_jmp = DISAS_NEXT; 594129e9cc3SRichard Henderson } 59531234768SRichard Henderson return true; 596129e9cc3SRichard Henderson } 597129e9cc3SRichard Henderson 5986fd0c7bcSRichard Henderson static void copy_iaoq_entry(DisasContext *ctx, TCGv_i64 dest, 5996fd0c7bcSRichard Henderson uint64_t ival, TCGv_i64 vval) 60061766fe9SRichard Henderson { 6017d50b696SSven Schnelle uint64_t mask = gva_offset_mask(ctx->tb_flags); 602f13bf343SRichard Henderson 603f13bf343SRichard Henderson if (ival != -1) { 6046fd0c7bcSRichard Henderson tcg_gen_movi_i64(dest, ival & mask); 605f13bf343SRichard Henderson return; 606f13bf343SRichard Henderson } 607f13bf343SRichard Henderson tcg_debug_assert(vval != NULL); 608f13bf343SRichard Henderson 609f13bf343SRichard Henderson /* 610f13bf343SRichard Henderson * We know that the IAOQ is already properly masked. 611f13bf343SRichard Henderson * This optimization is primarily for "iaoq_f = iaoq_b". 612f13bf343SRichard Henderson */ 613f13bf343SRichard Henderson if (vval == cpu_iaoq_f || vval == cpu_iaoq_b) { 6146fd0c7bcSRichard Henderson tcg_gen_mov_i64(dest, vval); 61561766fe9SRichard Henderson } else { 6166fd0c7bcSRichard Henderson tcg_gen_andi_i64(dest, vval, mask); 61761766fe9SRichard Henderson } 61861766fe9SRichard Henderson } 61961766fe9SRichard Henderson 620c53e401eSRichard Henderson static inline uint64_t iaoq_dest(DisasContext *ctx, int64_t disp) 62161766fe9SRichard Henderson { 62261766fe9SRichard Henderson return ctx->iaoq_f + disp + 8; 62361766fe9SRichard Henderson } 62461766fe9SRichard Henderson 62561766fe9SRichard Henderson static void gen_excp_1(int exception) 62661766fe9SRichard Henderson { 627ad75a51eSRichard Henderson gen_helper_excp(tcg_env, tcg_constant_i32(exception)); 62861766fe9SRichard Henderson } 62961766fe9SRichard Henderson 63031234768SRichard Henderson static void gen_excp(DisasContext *ctx, int exception) 63161766fe9SRichard Henderson { 632741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, ctx->iaoq_f, cpu_iaoq_f); 633741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, ctx->iaoq_b, cpu_iaoq_b); 634129e9cc3SRichard Henderson nullify_save(ctx); 63561766fe9SRichard Henderson gen_excp_1(exception); 63631234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 63761766fe9SRichard Henderson } 63861766fe9SRichard Henderson 63931234768SRichard Henderson static bool gen_excp_iir(DisasContext *ctx, int exc) 6401a19da0dSRichard Henderson { 64131234768SRichard Henderson nullify_over(ctx); 6426fd0c7bcSRichard Henderson tcg_gen_st_i64(tcg_constant_i64(ctx->insn), 643ad75a51eSRichard Henderson tcg_env, offsetof(CPUHPPAState, cr[CR_IIR])); 64431234768SRichard Henderson gen_excp(ctx, exc); 64531234768SRichard Henderson return nullify_end(ctx); 6461a19da0dSRichard Henderson } 6471a19da0dSRichard Henderson 64831234768SRichard Henderson static bool gen_illegal(DisasContext *ctx) 64961766fe9SRichard Henderson { 65031234768SRichard Henderson return gen_excp_iir(ctx, EXCP_ILL); 65161766fe9SRichard Henderson } 65261766fe9SRichard Henderson 65340f9f908SRichard Henderson #ifdef CONFIG_USER_ONLY 65440f9f908SRichard Henderson #define CHECK_MOST_PRIVILEGED(EXCP) \ 65540f9f908SRichard Henderson return gen_excp_iir(ctx, EXCP) 65640f9f908SRichard Henderson #else 657e1b5a5edSRichard Henderson #define CHECK_MOST_PRIVILEGED(EXCP) \ 658e1b5a5edSRichard Henderson do { \ 659e1b5a5edSRichard Henderson if (ctx->privilege != 0) { \ 66031234768SRichard Henderson return gen_excp_iir(ctx, EXCP); \ 661e1b5a5edSRichard Henderson } \ 662e1b5a5edSRichard Henderson } while (0) 66340f9f908SRichard Henderson #endif 664e1b5a5edSRichard Henderson 6654e31e68bSRichard Henderson static bool use_goto_tb(DisasContext *ctx, uint64_t bofs, uint64_t nofs) 66661766fe9SRichard Henderson { 6674e31e68bSRichard Henderson return (bofs != -1 && nofs != -1 && 6684e31e68bSRichard Henderson translator_use_goto_tb(&ctx->base, bofs)); 66961766fe9SRichard Henderson } 67061766fe9SRichard Henderson 671129e9cc3SRichard Henderson /* If the next insn is to be nullified, and it's on the same page, 672129e9cc3SRichard Henderson and we're not attempting to set a breakpoint on it, then we can 673129e9cc3SRichard Henderson totally skip the nullified insn. This avoids creating and 674129e9cc3SRichard Henderson executing a TB that merely branches to the next TB. */ 675129e9cc3SRichard Henderson static bool use_nullify_skip(DisasContext *ctx) 676129e9cc3SRichard Henderson { 677129e9cc3SRichard Henderson return (((ctx->iaoq_b ^ ctx->iaoq_f) & TARGET_PAGE_MASK) == 0 678129e9cc3SRichard Henderson && !cpu_breakpoint_test(ctx->cs, ctx->iaoq_b, BP_ANY)); 679129e9cc3SRichard Henderson } 680129e9cc3SRichard Henderson 68161766fe9SRichard Henderson static void gen_goto_tb(DisasContext *ctx, int which, 6824e31e68bSRichard Henderson uint64_t b, uint64_t n) 68361766fe9SRichard Henderson { 6844e31e68bSRichard Henderson if (use_goto_tb(ctx, b, n)) { 68561766fe9SRichard Henderson tcg_gen_goto_tb(which); 6864e31e68bSRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, b, NULL); 6874e31e68bSRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, n, NULL); 68807ea28b4SRichard Henderson tcg_gen_exit_tb(ctx->base.tb, which); 68961766fe9SRichard Henderson } else { 6904e31e68bSRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, b, cpu_iaoq_b); 6914e31e68bSRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, n, ctx->iaoq_n_var); 6927f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr(); 69361766fe9SRichard Henderson } 69461766fe9SRichard Henderson } 69561766fe9SRichard Henderson 696b47a4a02SSven Schnelle static bool cond_need_sv(int c) 697b47a4a02SSven Schnelle { 698b47a4a02SSven Schnelle return c == 2 || c == 3 || c == 6; 699b47a4a02SSven Schnelle } 700b47a4a02SSven Schnelle 701b47a4a02SSven Schnelle static bool cond_need_cb(int c) 702b47a4a02SSven Schnelle { 703b47a4a02SSven Schnelle return c == 4 || c == 5; 704b47a4a02SSven Schnelle } 705b47a4a02SSven Schnelle 706b47a4a02SSven Schnelle /* 707b47a4a02SSven Schnelle * Compute conditional for arithmetic. See Page 5-3, Table 5-1, of 708b47a4a02SSven Schnelle * the Parisc 1.1 Architecture Reference Manual for details. 709b47a4a02SSven Schnelle */ 710b2167459SRichard Henderson 711a751eb31SRichard Henderson static DisasCond do_cond(DisasContext *ctx, unsigned cf, bool d, 712fe2d066aSRichard Henderson TCGv_i64 res, TCGv_i64 uv, TCGv_i64 sv) 713b2167459SRichard Henderson { 714b2167459SRichard Henderson DisasCond cond; 7156fd0c7bcSRichard Henderson TCGv_i64 tmp; 716b2167459SRichard Henderson 717b2167459SRichard Henderson switch (cf >> 1) { 718b47a4a02SSven Schnelle case 0: /* Never / TR (0 / 1) */ 719b2167459SRichard Henderson cond = cond_make_f(); 720b2167459SRichard Henderson break; 721b2167459SRichard Henderson case 1: /* = / <> (Z / !Z) */ 72282d0c831SRichard Henderson if (!d) { 723aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 7246fd0c7bcSRichard Henderson tcg_gen_ext32u_i64(tmp, res); 725a751eb31SRichard Henderson res = tmp; 726a751eb31SRichard Henderson } 727b2167459SRichard Henderson cond = cond_make_0(TCG_COND_EQ, res); 728b2167459SRichard Henderson break; 729b47a4a02SSven Schnelle case 2: /* < / >= (N ^ V / !(N ^ V) */ 730aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 7316fd0c7bcSRichard Henderson tcg_gen_xor_i64(tmp, res, sv); 73282d0c831SRichard Henderson if (!d) { 7336fd0c7bcSRichard Henderson tcg_gen_ext32s_i64(tmp, tmp); 734a751eb31SRichard Henderson } 735b47a4a02SSven Schnelle cond = cond_make_0_tmp(TCG_COND_LT, tmp); 736b2167459SRichard Henderson break; 737b47a4a02SSven Schnelle case 3: /* <= / > (N ^ V) | Z / !((N ^ V) | Z) */ 738b47a4a02SSven Schnelle /* 739b47a4a02SSven Schnelle * Simplify: 740b47a4a02SSven Schnelle * (N ^ V) | Z 741b47a4a02SSven Schnelle * ((res < 0) ^ (sv < 0)) | !res 742b47a4a02SSven Schnelle * ((res ^ sv) < 0) | !res 743b47a4a02SSven Schnelle * (~(res ^ sv) >= 0) | !res 744b47a4a02SSven Schnelle * !(~(res ^ sv) >> 31) | !res 745b47a4a02SSven Schnelle * !(~(res ^ sv) >> 31 & res) 746b47a4a02SSven Schnelle */ 747aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 7486fd0c7bcSRichard Henderson tcg_gen_eqv_i64(tmp, res, sv); 74982d0c831SRichard Henderson if (!d) { 7506fd0c7bcSRichard Henderson tcg_gen_sextract_i64(tmp, tmp, 31, 1); 7516fd0c7bcSRichard Henderson tcg_gen_and_i64(tmp, tmp, res); 7526fd0c7bcSRichard Henderson tcg_gen_ext32u_i64(tmp, tmp); 753a751eb31SRichard Henderson } else { 7546fd0c7bcSRichard Henderson tcg_gen_sari_i64(tmp, tmp, 63); 7556fd0c7bcSRichard Henderson tcg_gen_and_i64(tmp, tmp, res); 756a751eb31SRichard Henderson } 757b47a4a02SSven Schnelle cond = cond_make_0_tmp(TCG_COND_EQ, tmp); 758b2167459SRichard Henderson break; 759fe2d066aSRichard Henderson case 4: /* NUV / UV (!UV / UV) */ 760fe2d066aSRichard Henderson cond = cond_make_0(TCG_COND_EQ, uv); 761b2167459SRichard Henderson break; 762fe2d066aSRichard Henderson case 5: /* ZNV / VNZ (!UV | Z / UV & !Z) */ 763aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 764fe2d066aSRichard Henderson tcg_gen_movcond_i64(TCG_COND_EQ, tmp, uv, ctx->zero, ctx->zero, res); 76582d0c831SRichard Henderson if (!d) { 7666fd0c7bcSRichard Henderson tcg_gen_ext32u_i64(tmp, tmp); 767a751eb31SRichard Henderson } 768b47a4a02SSven Schnelle cond = cond_make_0_tmp(TCG_COND_EQ, tmp); 769b2167459SRichard Henderson break; 770b2167459SRichard Henderson case 6: /* SV / NSV (V / !V) */ 77182d0c831SRichard Henderson if (!d) { 772aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 7736fd0c7bcSRichard Henderson tcg_gen_ext32s_i64(tmp, sv); 774a751eb31SRichard Henderson sv = tmp; 775a751eb31SRichard Henderson } 776b2167459SRichard Henderson cond = cond_make_0(TCG_COND_LT, sv); 777b2167459SRichard Henderson break; 778b2167459SRichard Henderson case 7: /* OD / EV */ 779aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 7806fd0c7bcSRichard Henderson tcg_gen_andi_i64(tmp, res, 1); 781b47a4a02SSven Schnelle cond = cond_make_0_tmp(TCG_COND_NE, tmp); 782b2167459SRichard Henderson break; 783b2167459SRichard Henderson default: 784b2167459SRichard Henderson g_assert_not_reached(); 785b2167459SRichard Henderson } 786b2167459SRichard Henderson if (cf & 1) { 787b2167459SRichard Henderson cond.c = tcg_invert_cond(cond.c); 788b2167459SRichard Henderson } 789b2167459SRichard Henderson 790b2167459SRichard Henderson return cond; 791b2167459SRichard Henderson } 792b2167459SRichard Henderson 793b2167459SRichard Henderson /* Similar, but for the special case of subtraction without borrow, we 794b2167459SRichard Henderson can use the inputs directly. This can allow other computation to be 795b2167459SRichard Henderson deleted as unused. */ 796b2167459SRichard Henderson 7974fe9533aSRichard Henderson static DisasCond do_sub_cond(DisasContext *ctx, unsigned cf, bool d, 7986fd0c7bcSRichard Henderson TCGv_i64 res, TCGv_i64 in1, 7996fd0c7bcSRichard Henderson TCGv_i64 in2, TCGv_i64 sv) 800b2167459SRichard Henderson { 8014fe9533aSRichard Henderson TCGCond tc; 8024fe9533aSRichard Henderson bool ext_uns; 803b2167459SRichard Henderson 804b2167459SRichard Henderson switch (cf >> 1) { 805b2167459SRichard Henderson case 1: /* = / <> */ 8064fe9533aSRichard Henderson tc = TCG_COND_EQ; 8074fe9533aSRichard Henderson ext_uns = true; 808b2167459SRichard Henderson break; 809b2167459SRichard Henderson case 2: /* < / >= */ 8104fe9533aSRichard Henderson tc = TCG_COND_LT; 8114fe9533aSRichard Henderson ext_uns = false; 812b2167459SRichard Henderson break; 813b2167459SRichard Henderson case 3: /* <= / > */ 8144fe9533aSRichard Henderson tc = TCG_COND_LE; 8154fe9533aSRichard Henderson ext_uns = false; 816b2167459SRichard Henderson break; 817b2167459SRichard Henderson case 4: /* << / >>= */ 8184fe9533aSRichard Henderson tc = TCG_COND_LTU; 8194fe9533aSRichard Henderson ext_uns = true; 820b2167459SRichard Henderson break; 821b2167459SRichard Henderson case 5: /* <<= / >> */ 8224fe9533aSRichard Henderson tc = TCG_COND_LEU; 8234fe9533aSRichard Henderson ext_uns = true; 824b2167459SRichard Henderson break; 825b2167459SRichard Henderson default: 826a751eb31SRichard Henderson return do_cond(ctx, cf, d, res, NULL, sv); 827b2167459SRichard Henderson } 828b2167459SRichard Henderson 8294fe9533aSRichard Henderson if (cf & 1) { 8304fe9533aSRichard Henderson tc = tcg_invert_cond(tc); 8314fe9533aSRichard Henderson } 83282d0c831SRichard Henderson if (!d) { 833aac0f603SRichard Henderson TCGv_i64 t1 = tcg_temp_new_i64(); 834aac0f603SRichard Henderson TCGv_i64 t2 = tcg_temp_new_i64(); 8354fe9533aSRichard Henderson 8364fe9533aSRichard Henderson if (ext_uns) { 8376fd0c7bcSRichard Henderson tcg_gen_ext32u_i64(t1, in1); 8386fd0c7bcSRichard Henderson tcg_gen_ext32u_i64(t2, in2); 8394fe9533aSRichard Henderson } else { 8406fd0c7bcSRichard Henderson tcg_gen_ext32s_i64(t1, in1); 8416fd0c7bcSRichard Henderson tcg_gen_ext32s_i64(t2, in2); 8424fe9533aSRichard Henderson } 8434fe9533aSRichard Henderson return cond_make_tmp(tc, t1, t2); 8444fe9533aSRichard Henderson } 8454fe9533aSRichard Henderson return cond_make(tc, in1, in2); 846b2167459SRichard Henderson } 847b2167459SRichard Henderson 848df0232feSRichard Henderson /* 849df0232feSRichard Henderson * Similar, but for logicals, where the carry and overflow bits are not 850df0232feSRichard Henderson * computed, and use of them is undefined. 851df0232feSRichard Henderson * 852df0232feSRichard Henderson * Undefined or not, hardware does not trap. It seems reasonable to 853df0232feSRichard Henderson * assume hardware treats cases c={4,5,6} as if C=0 & V=0, since that's 854df0232feSRichard Henderson * how cases c={2,3} are treated. 855df0232feSRichard Henderson */ 856b2167459SRichard Henderson 857b5af8423SRichard Henderson static DisasCond do_log_cond(DisasContext *ctx, unsigned cf, bool d, 8586fd0c7bcSRichard Henderson TCGv_i64 res) 859b2167459SRichard Henderson { 860b5af8423SRichard Henderson TCGCond tc; 861b5af8423SRichard Henderson bool ext_uns; 862a751eb31SRichard Henderson 863df0232feSRichard Henderson switch (cf) { 864df0232feSRichard Henderson case 0: /* never */ 865df0232feSRichard Henderson case 9: /* undef, C */ 866df0232feSRichard Henderson case 11: /* undef, C & !Z */ 867df0232feSRichard Henderson case 12: /* undef, V */ 868df0232feSRichard Henderson return cond_make_f(); 869df0232feSRichard Henderson 870df0232feSRichard Henderson case 1: /* true */ 871df0232feSRichard Henderson case 8: /* undef, !C */ 872df0232feSRichard Henderson case 10: /* undef, !C | Z */ 873df0232feSRichard Henderson case 13: /* undef, !V */ 874df0232feSRichard Henderson return cond_make_t(); 875df0232feSRichard Henderson 876df0232feSRichard Henderson case 2: /* == */ 877b5af8423SRichard Henderson tc = TCG_COND_EQ; 878b5af8423SRichard Henderson ext_uns = true; 879b5af8423SRichard Henderson break; 880df0232feSRichard Henderson case 3: /* <> */ 881b5af8423SRichard Henderson tc = TCG_COND_NE; 882b5af8423SRichard Henderson ext_uns = true; 883b5af8423SRichard Henderson break; 884df0232feSRichard Henderson case 4: /* < */ 885b5af8423SRichard Henderson tc = TCG_COND_LT; 886b5af8423SRichard Henderson ext_uns = false; 887b5af8423SRichard Henderson break; 888df0232feSRichard Henderson case 5: /* >= */ 889b5af8423SRichard Henderson tc = TCG_COND_GE; 890b5af8423SRichard Henderson ext_uns = false; 891b5af8423SRichard Henderson break; 892df0232feSRichard Henderson case 6: /* <= */ 893b5af8423SRichard Henderson tc = TCG_COND_LE; 894b5af8423SRichard Henderson ext_uns = false; 895b5af8423SRichard Henderson break; 896df0232feSRichard Henderson case 7: /* > */ 897b5af8423SRichard Henderson tc = TCG_COND_GT; 898b5af8423SRichard Henderson ext_uns = false; 899b5af8423SRichard Henderson break; 900df0232feSRichard Henderson 901df0232feSRichard Henderson case 14: /* OD */ 902df0232feSRichard Henderson case 15: /* EV */ 903a751eb31SRichard Henderson return do_cond(ctx, cf, d, res, NULL, NULL); 904df0232feSRichard Henderson 905df0232feSRichard Henderson default: 906df0232feSRichard Henderson g_assert_not_reached(); 907b2167459SRichard Henderson } 908b5af8423SRichard Henderson 90982d0c831SRichard Henderson if (!d) { 910aac0f603SRichard Henderson TCGv_i64 tmp = tcg_temp_new_i64(); 911b5af8423SRichard Henderson 912b5af8423SRichard Henderson if (ext_uns) { 9136fd0c7bcSRichard Henderson tcg_gen_ext32u_i64(tmp, res); 914b5af8423SRichard Henderson } else { 9156fd0c7bcSRichard Henderson tcg_gen_ext32s_i64(tmp, res); 916b5af8423SRichard Henderson } 917b5af8423SRichard Henderson return cond_make_0_tmp(tc, tmp); 918b5af8423SRichard Henderson } 919b5af8423SRichard Henderson return cond_make_0(tc, res); 920b2167459SRichard Henderson } 921b2167459SRichard Henderson 92298cd9ca7SRichard Henderson /* Similar, but for shift/extract/deposit conditions. */ 92398cd9ca7SRichard Henderson 9244fa52edfSRichard Henderson static DisasCond do_sed_cond(DisasContext *ctx, unsigned orig, bool d, 9256fd0c7bcSRichard Henderson TCGv_i64 res) 92698cd9ca7SRichard Henderson { 92798cd9ca7SRichard Henderson unsigned c, f; 92898cd9ca7SRichard Henderson 92998cd9ca7SRichard Henderson /* Convert the compressed condition codes to standard. 93098cd9ca7SRichard Henderson 0-2 are the same as logicals (nv,<,<=), while 3 is OD. 93198cd9ca7SRichard Henderson 4-7 are the reverse of 0-3. */ 93298cd9ca7SRichard Henderson c = orig & 3; 93398cd9ca7SRichard Henderson if (c == 3) { 93498cd9ca7SRichard Henderson c = 7; 93598cd9ca7SRichard Henderson } 93698cd9ca7SRichard Henderson f = (orig & 4) / 4; 93798cd9ca7SRichard Henderson 938b5af8423SRichard Henderson return do_log_cond(ctx, c * 2 + f, d, res); 93998cd9ca7SRichard Henderson } 94098cd9ca7SRichard Henderson 94146bb3d46SRichard Henderson /* Similar, but for unit zero conditions. */ 94246bb3d46SRichard Henderson static DisasCond do_unit_zero_cond(unsigned cf, bool d, TCGv_i64 res) 943b2167459SRichard Henderson { 94446bb3d46SRichard Henderson TCGv_i64 tmp; 945c53e401eSRichard Henderson uint64_t d_repl = d ? 0x0000000100000001ull : 1; 94646bb3d46SRichard Henderson uint64_t ones = 0, sgns = 0; 947b2167459SRichard Henderson 948b2167459SRichard Henderson switch (cf >> 1) { 949578b8132SSven Schnelle case 1: /* SBW / NBW */ 950578b8132SSven Schnelle if (d) { 95146bb3d46SRichard Henderson ones = d_repl; 95246bb3d46SRichard Henderson sgns = d_repl << 31; 953578b8132SSven Schnelle } 954578b8132SSven Schnelle break; 955b2167459SRichard Henderson case 2: /* SBZ / NBZ */ 95646bb3d46SRichard Henderson ones = d_repl * 0x01010101u; 95746bb3d46SRichard Henderson sgns = ones << 7; 95846bb3d46SRichard Henderson break; 95946bb3d46SRichard Henderson case 3: /* SHZ / NHZ */ 96046bb3d46SRichard Henderson ones = d_repl * 0x00010001u; 96146bb3d46SRichard Henderson sgns = ones << 15; 96246bb3d46SRichard Henderson break; 96346bb3d46SRichard Henderson } 96446bb3d46SRichard Henderson if (ones == 0) { 96546bb3d46SRichard Henderson /* Undefined, or 0/1 (never/always). */ 96646bb3d46SRichard Henderson return cf & 1 ? cond_make_t() : cond_make_f(); 96746bb3d46SRichard Henderson } 96846bb3d46SRichard Henderson 96946bb3d46SRichard Henderson /* 97046bb3d46SRichard Henderson * See hasless(v,1) from 971b2167459SRichard Henderson * https://graphics.stanford.edu/~seander/bithacks.html#ZeroInWord 972b2167459SRichard Henderson */ 973aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 97446bb3d46SRichard Henderson tcg_gen_subi_i64(tmp, res, ones); 9756fd0c7bcSRichard Henderson tcg_gen_andc_i64(tmp, tmp, res); 97646bb3d46SRichard Henderson tcg_gen_andi_i64(tmp, tmp, sgns); 977b2167459SRichard Henderson 97846bb3d46SRichard Henderson return cond_make_0_tmp(cf & 1 ? TCG_COND_EQ : TCG_COND_NE, tmp); 979b2167459SRichard Henderson } 980b2167459SRichard Henderson 9816fd0c7bcSRichard Henderson static TCGv_i64 get_carry(DisasContext *ctx, bool d, 9826fd0c7bcSRichard Henderson TCGv_i64 cb, TCGv_i64 cb_msb) 98372ca8753SRichard Henderson { 98482d0c831SRichard Henderson if (!d) { 985aac0f603SRichard Henderson TCGv_i64 t = tcg_temp_new_i64(); 9866fd0c7bcSRichard Henderson tcg_gen_extract_i64(t, cb, 32, 1); 98772ca8753SRichard Henderson return t; 98872ca8753SRichard Henderson } 98972ca8753SRichard Henderson return cb_msb; 99072ca8753SRichard Henderson } 99172ca8753SRichard Henderson 9926fd0c7bcSRichard Henderson static TCGv_i64 get_psw_carry(DisasContext *ctx, bool d) 99372ca8753SRichard Henderson { 99472ca8753SRichard Henderson return get_carry(ctx, d, cpu_psw_cb, cpu_psw_cb_msb); 99572ca8753SRichard Henderson } 99672ca8753SRichard Henderson 997b2167459SRichard Henderson /* Compute signed overflow for addition. */ 9986fd0c7bcSRichard Henderson static TCGv_i64 do_add_sv(DisasContext *ctx, TCGv_i64 res, 999f8f5986eSRichard Henderson TCGv_i64 in1, TCGv_i64 in2, 1000f8f5986eSRichard Henderson TCGv_i64 orig_in1, int shift, bool d) 1001b2167459SRichard Henderson { 1002aac0f603SRichard Henderson TCGv_i64 sv = tcg_temp_new_i64(); 1003aac0f603SRichard Henderson TCGv_i64 tmp = tcg_temp_new_i64(); 1004b2167459SRichard Henderson 10056fd0c7bcSRichard Henderson tcg_gen_xor_i64(sv, res, in1); 10066fd0c7bcSRichard Henderson tcg_gen_xor_i64(tmp, in1, in2); 10076fd0c7bcSRichard Henderson tcg_gen_andc_i64(sv, sv, tmp); 1008b2167459SRichard Henderson 1009f8f5986eSRichard Henderson switch (shift) { 1010f8f5986eSRichard Henderson case 0: 1011f8f5986eSRichard Henderson break; 1012f8f5986eSRichard Henderson case 1: 1013f8f5986eSRichard Henderson /* Shift left by one and compare the sign. */ 1014f8f5986eSRichard Henderson tcg_gen_add_i64(tmp, orig_in1, orig_in1); 1015f8f5986eSRichard Henderson tcg_gen_xor_i64(tmp, tmp, orig_in1); 1016f8f5986eSRichard Henderson /* Incorporate into the overflow. */ 1017f8f5986eSRichard Henderson tcg_gen_or_i64(sv, sv, tmp); 1018f8f5986eSRichard Henderson break; 1019f8f5986eSRichard Henderson default: 1020f8f5986eSRichard Henderson { 1021f8f5986eSRichard Henderson int sign_bit = d ? 63 : 31; 1022f8f5986eSRichard Henderson 1023f8f5986eSRichard Henderson /* Compare the sign against all lower bits. */ 1024f8f5986eSRichard Henderson tcg_gen_sextract_i64(tmp, orig_in1, sign_bit, 1); 1025f8f5986eSRichard Henderson tcg_gen_xor_i64(tmp, tmp, orig_in1); 1026f8f5986eSRichard Henderson /* 1027f8f5986eSRichard Henderson * If one of the bits shifting into or through the sign 1028f8f5986eSRichard Henderson * differs, then we have overflow. 1029f8f5986eSRichard Henderson */ 1030f8f5986eSRichard Henderson tcg_gen_extract_i64(tmp, tmp, sign_bit - shift, shift); 1031f8f5986eSRichard Henderson tcg_gen_movcond_i64(TCG_COND_NE, sv, tmp, ctx->zero, 1032f8f5986eSRichard Henderson tcg_constant_i64(-1), sv); 1033f8f5986eSRichard Henderson } 1034f8f5986eSRichard Henderson } 1035b2167459SRichard Henderson return sv; 1036b2167459SRichard Henderson } 1037b2167459SRichard Henderson 1038f8f5986eSRichard Henderson /* Compute unsigned overflow for addition. */ 1039f8f5986eSRichard Henderson static TCGv_i64 do_add_uv(DisasContext *ctx, TCGv_i64 cb, TCGv_i64 cb_msb, 1040f8f5986eSRichard Henderson TCGv_i64 in1, int shift, bool d) 1041f8f5986eSRichard Henderson { 1042f8f5986eSRichard Henderson if (shift == 0) { 1043f8f5986eSRichard Henderson return get_carry(ctx, d, cb, cb_msb); 1044f8f5986eSRichard Henderson } else { 1045f8f5986eSRichard Henderson TCGv_i64 tmp = tcg_temp_new_i64(); 1046f8f5986eSRichard Henderson tcg_gen_extract_i64(tmp, in1, (d ? 63 : 31) - shift, shift); 1047f8f5986eSRichard Henderson tcg_gen_or_i64(tmp, tmp, get_carry(ctx, d, cb, cb_msb)); 1048f8f5986eSRichard Henderson return tmp; 1049f8f5986eSRichard Henderson } 1050f8f5986eSRichard Henderson } 1051f8f5986eSRichard Henderson 1052b2167459SRichard Henderson /* Compute signed overflow for subtraction. */ 10536fd0c7bcSRichard Henderson static TCGv_i64 do_sub_sv(DisasContext *ctx, TCGv_i64 res, 10546fd0c7bcSRichard Henderson TCGv_i64 in1, TCGv_i64 in2) 1055b2167459SRichard Henderson { 1056aac0f603SRichard Henderson TCGv_i64 sv = tcg_temp_new_i64(); 1057aac0f603SRichard Henderson TCGv_i64 tmp = tcg_temp_new_i64(); 1058b2167459SRichard Henderson 10596fd0c7bcSRichard Henderson tcg_gen_xor_i64(sv, res, in1); 10606fd0c7bcSRichard Henderson tcg_gen_xor_i64(tmp, in1, in2); 10616fd0c7bcSRichard Henderson tcg_gen_and_i64(sv, sv, tmp); 1062b2167459SRichard Henderson 1063b2167459SRichard Henderson return sv; 1064b2167459SRichard Henderson } 1065b2167459SRichard Henderson 1066f8f5986eSRichard Henderson static void do_add(DisasContext *ctx, unsigned rt, TCGv_i64 orig_in1, 10676fd0c7bcSRichard Henderson TCGv_i64 in2, unsigned shift, bool is_l, 1068faf97ba1SRichard Henderson bool is_tsv, bool is_tc, bool is_c, unsigned cf, bool d) 1069b2167459SRichard Henderson { 1070f8f5986eSRichard Henderson TCGv_i64 dest, cb, cb_msb, in1, uv, sv, tmp; 1071b2167459SRichard Henderson unsigned c = cf >> 1; 1072b2167459SRichard Henderson DisasCond cond; 1073b2167459SRichard Henderson 1074aac0f603SRichard Henderson dest = tcg_temp_new_i64(); 1075f764718dSRichard Henderson cb = NULL; 1076f764718dSRichard Henderson cb_msb = NULL; 1077b2167459SRichard Henderson 1078f8f5986eSRichard Henderson in1 = orig_in1; 1079b2167459SRichard Henderson if (shift) { 1080aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 10816fd0c7bcSRichard Henderson tcg_gen_shli_i64(tmp, in1, shift); 1082b2167459SRichard Henderson in1 = tmp; 1083b2167459SRichard Henderson } 1084b2167459SRichard Henderson 1085b47a4a02SSven Schnelle if (!is_l || cond_need_cb(c)) { 1086aac0f603SRichard Henderson cb_msb = tcg_temp_new_i64(); 1087aac0f603SRichard Henderson cb = tcg_temp_new_i64(); 1088bdcccc17SRichard Henderson 1089a4db4a78SRichard Henderson tcg_gen_add2_i64(dest, cb_msb, in1, ctx->zero, in2, ctx->zero); 1090b2167459SRichard Henderson if (is_c) { 10916fd0c7bcSRichard Henderson tcg_gen_add2_i64(dest, cb_msb, dest, cb_msb, 1092a4db4a78SRichard Henderson get_psw_carry(ctx, d), ctx->zero); 1093b2167459SRichard Henderson } 10946fd0c7bcSRichard Henderson tcg_gen_xor_i64(cb, in1, in2); 10956fd0c7bcSRichard Henderson tcg_gen_xor_i64(cb, cb, dest); 1096b2167459SRichard Henderson } else { 10976fd0c7bcSRichard Henderson tcg_gen_add_i64(dest, in1, in2); 1098b2167459SRichard Henderson if (is_c) { 10996fd0c7bcSRichard Henderson tcg_gen_add_i64(dest, dest, get_psw_carry(ctx, d)); 1100b2167459SRichard Henderson } 1101b2167459SRichard Henderson } 1102b2167459SRichard Henderson 1103b2167459SRichard Henderson /* Compute signed overflow if required. */ 1104f764718dSRichard Henderson sv = NULL; 1105b47a4a02SSven Schnelle if (is_tsv || cond_need_sv(c)) { 1106f8f5986eSRichard Henderson sv = do_add_sv(ctx, dest, in1, in2, orig_in1, shift, d); 1107b2167459SRichard Henderson if (is_tsv) { 1108bd1ad92cSSven Schnelle if (!d) { 1109bd1ad92cSSven Schnelle tcg_gen_ext32s_i64(sv, sv); 1110bd1ad92cSSven Schnelle } 1111ad75a51eSRichard Henderson gen_helper_tsv(tcg_env, sv); 1112b2167459SRichard Henderson } 1113b2167459SRichard Henderson } 1114b2167459SRichard Henderson 1115f8f5986eSRichard Henderson /* Compute unsigned overflow if required. */ 1116f8f5986eSRichard Henderson uv = NULL; 1117f8f5986eSRichard Henderson if (cond_need_cb(c)) { 1118f8f5986eSRichard Henderson uv = do_add_uv(ctx, cb, cb_msb, orig_in1, shift, d); 1119f8f5986eSRichard Henderson } 1120f8f5986eSRichard Henderson 1121b2167459SRichard Henderson /* Emit any conditional trap before any writeback. */ 1122f8f5986eSRichard Henderson cond = do_cond(ctx, cf, d, dest, uv, sv); 1123b2167459SRichard Henderson if (is_tc) { 1124aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 11256fd0c7bcSRichard Henderson tcg_gen_setcond_i64(cond.c, tmp, cond.a0, cond.a1); 1126ad75a51eSRichard Henderson gen_helper_tcond(tcg_env, tmp); 1127b2167459SRichard Henderson } 1128b2167459SRichard Henderson 1129b2167459SRichard Henderson /* Write back the result. */ 1130b2167459SRichard Henderson if (!is_l) { 1131b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb, cb); 1132b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb_msb, cb_msb); 1133b2167459SRichard Henderson } 1134b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1135b2167459SRichard Henderson 1136b2167459SRichard Henderson /* Install the new nullification. */ 1137b2167459SRichard Henderson cond_free(&ctx->null_cond); 1138b2167459SRichard Henderson ctx->null_cond = cond; 1139b2167459SRichard Henderson } 1140b2167459SRichard Henderson 1141faf97ba1SRichard Henderson static bool do_add_reg(DisasContext *ctx, arg_rrr_cf_d_sh *a, 11420c982a28SRichard Henderson bool is_l, bool is_tsv, bool is_tc, bool is_c) 11430c982a28SRichard Henderson { 11446fd0c7bcSRichard Henderson TCGv_i64 tcg_r1, tcg_r2; 11450c982a28SRichard Henderson 11460c982a28SRichard Henderson if (a->cf) { 11470c982a28SRichard Henderson nullify_over(ctx); 11480c982a28SRichard Henderson } 11490c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 11500c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 1151faf97ba1SRichard Henderson do_add(ctx, a->t, tcg_r1, tcg_r2, a->sh, is_l, 1152faf97ba1SRichard Henderson is_tsv, is_tc, is_c, a->cf, a->d); 11530c982a28SRichard Henderson return nullify_end(ctx); 11540c982a28SRichard Henderson } 11550c982a28SRichard Henderson 11560588e061SRichard Henderson static bool do_add_imm(DisasContext *ctx, arg_rri_cf *a, 11570588e061SRichard Henderson bool is_tsv, bool is_tc) 11580588e061SRichard Henderson { 11596fd0c7bcSRichard Henderson TCGv_i64 tcg_im, tcg_r2; 11600588e061SRichard Henderson 11610588e061SRichard Henderson if (a->cf) { 11620588e061SRichard Henderson nullify_over(ctx); 11630588e061SRichard Henderson } 11646fd0c7bcSRichard Henderson tcg_im = tcg_constant_i64(a->i); 11650588e061SRichard Henderson tcg_r2 = load_gpr(ctx, a->r); 1166faf97ba1SRichard Henderson /* All ADDI conditions are 32-bit. */ 1167faf97ba1SRichard Henderson do_add(ctx, a->t, tcg_im, tcg_r2, 0, 0, is_tsv, is_tc, 0, a->cf, false); 11680588e061SRichard Henderson return nullify_end(ctx); 11690588e061SRichard Henderson } 11700588e061SRichard Henderson 11716fd0c7bcSRichard Henderson static void do_sub(DisasContext *ctx, unsigned rt, TCGv_i64 in1, 11726fd0c7bcSRichard Henderson TCGv_i64 in2, bool is_tsv, bool is_b, 117363c427c6SRichard Henderson bool is_tc, unsigned cf, bool d) 1174b2167459SRichard Henderson { 1175a4db4a78SRichard Henderson TCGv_i64 dest, sv, cb, cb_msb, tmp; 1176b2167459SRichard Henderson unsigned c = cf >> 1; 1177b2167459SRichard Henderson DisasCond cond; 1178b2167459SRichard Henderson 1179aac0f603SRichard Henderson dest = tcg_temp_new_i64(); 1180aac0f603SRichard Henderson cb = tcg_temp_new_i64(); 1181aac0f603SRichard Henderson cb_msb = tcg_temp_new_i64(); 1182b2167459SRichard Henderson 1183b2167459SRichard Henderson if (is_b) { 1184b2167459SRichard Henderson /* DEST,C = IN1 + ~IN2 + C. */ 11856fd0c7bcSRichard Henderson tcg_gen_not_i64(cb, in2); 1186a4db4a78SRichard Henderson tcg_gen_add2_i64(dest, cb_msb, in1, ctx->zero, 1187a4db4a78SRichard Henderson get_psw_carry(ctx, d), ctx->zero); 1188a4db4a78SRichard Henderson tcg_gen_add2_i64(dest, cb_msb, dest, cb_msb, cb, ctx->zero); 11896fd0c7bcSRichard Henderson tcg_gen_xor_i64(cb, cb, in1); 11906fd0c7bcSRichard Henderson tcg_gen_xor_i64(cb, cb, dest); 1191b2167459SRichard Henderson } else { 1192bdcccc17SRichard Henderson /* 1193bdcccc17SRichard Henderson * DEST,C = IN1 + ~IN2 + 1. We can produce the same result in fewer 1194bdcccc17SRichard Henderson * operations by seeding the high word with 1 and subtracting. 1195bdcccc17SRichard Henderson */ 11966fd0c7bcSRichard Henderson TCGv_i64 one = tcg_constant_i64(1); 1197a4db4a78SRichard Henderson tcg_gen_sub2_i64(dest, cb_msb, in1, one, in2, ctx->zero); 11986fd0c7bcSRichard Henderson tcg_gen_eqv_i64(cb, in1, in2); 11996fd0c7bcSRichard Henderson tcg_gen_xor_i64(cb, cb, dest); 1200b2167459SRichard Henderson } 1201b2167459SRichard Henderson 1202b2167459SRichard Henderson /* Compute signed overflow if required. */ 1203f764718dSRichard Henderson sv = NULL; 1204b47a4a02SSven Schnelle if (is_tsv || cond_need_sv(c)) { 1205b2167459SRichard Henderson sv = do_sub_sv(ctx, dest, in1, in2); 1206b2167459SRichard Henderson if (is_tsv) { 1207bd1ad92cSSven Schnelle if (!d) { 1208bd1ad92cSSven Schnelle tcg_gen_ext32s_i64(sv, sv); 1209bd1ad92cSSven Schnelle } 1210ad75a51eSRichard Henderson gen_helper_tsv(tcg_env, sv); 1211b2167459SRichard Henderson } 1212b2167459SRichard Henderson } 1213b2167459SRichard Henderson 1214b2167459SRichard Henderson /* Compute the condition. We cannot use the special case for borrow. */ 1215b2167459SRichard Henderson if (!is_b) { 12164fe9533aSRichard Henderson cond = do_sub_cond(ctx, cf, d, dest, in1, in2, sv); 1217b2167459SRichard Henderson } else { 1218a751eb31SRichard Henderson cond = do_cond(ctx, cf, d, dest, get_carry(ctx, d, cb, cb_msb), sv); 1219b2167459SRichard Henderson } 1220b2167459SRichard Henderson 1221b2167459SRichard Henderson /* Emit any conditional trap before any writeback. */ 1222b2167459SRichard Henderson if (is_tc) { 1223aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 12246fd0c7bcSRichard Henderson tcg_gen_setcond_i64(cond.c, tmp, cond.a0, cond.a1); 1225ad75a51eSRichard Henderson gen_helper_tcond(tcg_env, tmp); 1226b2167459SRichard Henderson } 1227b2167459SRichard Henderson 1228b2167459SRichard Henderson /* Write back the result. */ 1229b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb, cb); 1230b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb_msb, cb_msb); 1231b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1232b2167459SRichard Henderson 1233b2167459SRichard Henderson /* Install the new nullification. */ 1234b2167459SRichard Henderson cond_free(&ctx->null_cond); 1235b2167459SRichard Henderson ctx->null_cond = cond; 1236b2167459SRichard Henderson } 1237b2167459SRichard Henderson 123863c427c6SRichard Henderson static bool do_sub_reg(DisasContext *ctx, arg_rrr_cf_d *a, 12390c982a28SRichard Henderson bool is_tsv, bool is_b, bool is_tc) 12400c982a28SRichard Henderson { 12416fd0c7bcSRichard Henderson TCGv_i64 tcg_r1, tcg_r2; 12420c982a28SRichard Henderson 12430c982a28SRichard Henderson if (a->cf) { 12440c982a28SRichard Henderson nullify_over(ctx); 12450c982a28SRichard Henderson } 12460c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 12470c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 124863c427c6SRichard Henderson do_sub(ctx, a->t, tcg_r1, tcg_r2, is_tsv, is_b, is_tc, a->cf, a->d); 12490c982a28SRichard Henderson return nullify_end(ctx); 12500c982a28SRichard Henderson } 12510c982a28SRichard Henderson 12520588e061SRichard Henderson static bool do_sub_imm(DisasContext *ctx, arg_rri_cf *a, bool is_tsv) 12530588e061SRichard Henderson { 12546fd0c7bcSRichard Henderson TCGv_i64 tcg_im, tcg_r2; 12550588e061SRichard Henderson 12560588e061SRichard Henderson if (a->cf) { 12570588e061SRichard Henderson nullify_over(ctx); 12580588e061SRichard Henderson } 12596fd0c7bcSRichard Henderson tcg_im = tcg_constant_i64(a->i); 12600588e061SRichard Henderson tcg_r2 = load_gpr(ctx, a->r); 126163c427c6SRichard Henderson /* All SUBI conditions are 32-bit. */ 126263c427c6SRichard Henderson do_sub(ctx, a->t, tcg_im, tcg_r2, is_tsv, 0, 0, a->cf, false); 12630588e061SRichard Henderson return nullify_end(ctx); 12640588e061SRichard Henderson } 12650588e061SRichard Henderson 12666fd0c7bcSRichard Henderson static void do_cmpclr(DisasContext *ctx, unsigned rt, TCGv_i64 in1, 12676fd0c7bcSRichard Henderson TCGv_i64 in2, unsigned cf, bool d) 1268b2167459SRichard Henderson { 12696fd0c7bcSRichard Henderson TCGv_i64 dest, sv; 1270b2167459SRichard Henderson DisasCond cond; 1271b2167459SRichard Henderson 1272aac0f603SRichard Henderson dest = tcg_temp_new_i64(); 12736fd0c7bcSRichard Henderson tcg_gen_sub_i64(dest, in1, in2); 1274b2167459SRichard Henderson 1275b2167459SRichard Henderson /* Compute signed overflow if required. */ 1276f764718dSRichard Henderson sv = NULL; 1277b47a4a02SSven Schnelle if (cond_need_sv(cf >> 1)) { 1278b2167459SRichard Henderson sv = do_sub_sv(ctx, dest, in1, in2); 1279b2167459SRichard Henderson } 1280b2167459SRichard Henderson 1281b2167459SRichard Henderson /* Form the condition for the compare. */ 12824fe9533aSRichard Henderson cond = do_sub_cond(ctx, cf, d, dest, in1, in2, sv); 1283b2167459SRichard Henderson 1284b2167459SRichard Henderson /* Clear. */ 12856fd0c7bcSRichard Henderson tcg_gen_movi_i64(dest, 0); 1286b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1287b2167459SRichard Henderson 1288b2167459SRichard Henderson /* Install the new nullification. */ 1289b2167459SRichard Henderson cond_free(&ctx->null_cond); 1290b2167459SRichard Henderson ctx->null_cond = cond; 1291b2167459SRichard Henderson } 1292b2167459SRichard Henderson 12936fd0c7bcSRichard Henderson static void do_log(DisasContext *ctx, unsigned rt, TCGv_i64 in1, 12946fd0c7bcSRichard Henderson TCGv_i64 in2, unsigned cf, bool d, 12956fd0c7bcSRichard Henderson void (*fn)(TCGv_i64, TCGv_i64, TCGv_i64)) 1296b2167459SRichard Henderson { 12976fd0c7bcSRichard Henderson TCGv_i64 dest = dest_gpr(ctx, rt); 1298b2167459SRichard Henderson 1299b2167459SRichard Henderson /* Perform the operation, and writeback. */ 1300b2167459SRichard Henderson fn(dest, in1, in2); 1301b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1302b2167459SRichard Henderson 1303b2167459SRichard Henderson /* Install the new nullification. */ 1304b2167459SRichard Henderson cond_free(&ctx->null_cond); 1305b2167459SRichard Henderson if (cf) { 1306b5af8423SRichard Henderson ctx->null_cond = do_log_cond(ctx, cf, d, dest); 1307b2167459SRichard Henderson } 1308b2167459SRichard Henderson } 1309b2167459SRichard Henderson 1310fa8e3bedSRichard Henderson static bool do_log_reg(DisasContext *ctx, arg_rrr_cf_d *a, 13116fd0c7bcSRichard Henderson void (*fn)(TCGv_i64, TCGv_i64, TCGv_i64)) 13120c982a28SRichard Henderson { 13136fd0c7bcSRichard Henderson TCGv_i64 tcg_r1, tcg_r2; 13140c982a28SRichard Henderson 13150c982a28SRichard Henderson if (a->cf) { 13160c982a28SRichard Henderson nullify_over(ctx); 13170c982a28SRichard Henderson } 13180c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 13190c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 1320fa8e3bedSRichard Henderson do_log(ctx, a->t, tcg_r1, tcg_r2, a->cf, a->d, fn); 13210c982a28SRichard Henderson return nullify_end(ctx); 13220c982a28SRichard Henderson } 13230c982a28SRichard Henderson 132446bb3d46SRichard Henderson static void do_unit_addsub(DisasContext *ctx, unsigned rt, TCGv_i64 in1, 132546bb3d46SRichard Henderson TCGv_i64 in2, unsigned cf, bool d, 132646bb3d46SRichard Henderson bool is_tc, bool is_add) 1327b2167459SRichard Henderson { 132846bb3d46SRichard Henderson TCGv_i64 dest = tcg_temp_new_i64(); 132946bb3d46SRichard Henderson uint64_t test_cb = 0; 1330b2167459SRichard Henderson DisasCond cond; 1331b2167459SRichard Henderson 133246bb3d46SRichard Henderson /* Select which carry-out bits to test. */ 133346bb3d46SRichard Henderson switch (cf >> 1) { 133446bb3d46SRichard Henderson case 4: /* NDC / SDC -- 4-bit carries */ 133546bb3d46SRichard Henderson test_cb = dup_const(MO_8, 0x88); 133646bb3d46SRichard Henderson break; 133746bb3d46SRichard Henderson case 5: /* NWC / SWC -- 32-bit carries */ 133846bb3d46SRichard Henderson if (d) { 133946bb3d46SRichard Henderson test_cb = dup_const(MO_32, INT32_MIN); 1340b2167459SRichard Henderson } else { 134146bb3d46SRichard Henderson cf &= 1; /* undefined -- map to never/always */ 134246bb3d46SRichard Henderson } 134346bb3d46SRichard Henderson break; 134446bb3d46SRichard Henderson case 6: /* NBC / SBC -- 8-bit carries */ 134546bb3d46SRichard Henderson test_cb = dup_const(MO_8, INT8_MIN); 134646bb3d46SRichard Henderson break; 134746bb3d46SRichard Henderson case 7: /* NHC / SHC -- 16-bit carries */ 134846bb3d46SRichard Henderson test_cb = dup_const(MO_16, INT16_MIN); 134946bb3d46SRichard Henderson break; 135046bb3d46SRichard Henderson } 135146bb3d46SRichard Henderson if (!d) { 135246bb3d46SRichard Henderson test_cb = (uint32_t)test_cb; 135346bb3d46SRichard Henderson } 1354b2167459SRichard Henderson 135546bb3d46SRichard Henderson if (!test_cb) { 135646bb3d46SRichard Henderson /* No need to compute carries if we don't need to test them. */ 135746bb3d46SRichard Henderson if (is_add) { 135846bb3d46SRichard Henderson tcg_gen_add_i64(dest, in1, in2); 135946bb3d46SRichard Henderson } else { 136046bb3d46SRichard Henderson tcg_gen_sub_i64(dest, in1, in2); 136146bb3d46SRichard Henderson } 136246bb3d46SRichard Henderson cond = do_unit_zero_cond(cf, d, dest); 136346bb3d46SRichard Henderson } else { 136446bb3d46SRichard Henderson TCGv_i64 cb = tcg_temp_new_i64(); 136546bb3d46SRichard Henderson 136646bb3d46SRichard Henderson if (d) { 136746bb3d46SRichard Henderson TCGv_i64 cb_msb = tcg_temp_new_i64(); 136846bb3d46SRichard Henderson if (is_add) { 136946bb3d46SRichard Henderson tcg_gen_add2_i64(dest, cb_msb, in1, ctx->zero, in2, ctx->zero); 137046bb3d46SRichard Henderson tcg_gen_xor_i64(cb, in1, in2); 137146bb3d46SRichard Henderson } else { 137246bb3d46SRichard Henderson /* See do_sub, !is_b. */ 137346bb3d46SRichard Henderson TCGv_i64 one = tcg_constant_i64(1); 137446bb3d46SRichard Henderson tcg_gen_sub2_i64(dest, cb_msb, in1, one, in2, ctx->zero); 137546bb3d46SRichard Henderson tcg_gen_eqv_i64(cb, in1, in2); 137646bb3d46SRichard Henderson } 137746bb3d46SRichard Henderson tcg_gen_xor_i64(cb, cb, dest); 137846bb3d46SRichard Henderson tcg_gen_extract2_i64(cb, cb, cb_msb, 1); 137946bb3d46SRichard Henderson } else { 138046bb3d46SRichard Henderson if (is_add) { 138146bb3d46SRichard Henderson tcg_gen_add_i64(dest, in1, in2); 138246bb3d46SRichard Henderson tcg_gen_xor_i64(cb, in1, in2); 138346bb3d46SRichard Henderson } else { 138446bb3d46SRichard Henderson tcg_gen_sub_i64(dest, in1, in2); 138546bb3d46SRichard Henderson tcg_gen_eqv_i64(cb, in1, in2); 138646bb3d46SRichard Henderson } 138746bb3d46SRichard Henderson tcg_gen_xor_i64(cb, cb, dest); 138846bb3d46SRichard Henderson tcg_gen_shri_i64(cb, cb, 1); 138946bb3d46SRichard Henderson } 139046bb3d46SRichard Henderson 139146bb3d46SRichard Henderson tcg_gen_andi_i64(cb, cb, test_cb); 139246bb3d46SRichard Henderson cond = cond_make_0_tmp(cf & 1 ? TCG_COND_EQ : TCG_COND_NE, cb); 139346bb3d46SRichard Henderson } 1394b2167459SRichard Henderson 1395b2167459SRichard Henderson if (is_tc) { 1396aac0f603SRichard Henderson TCGv_i64 tmp = tcg_temp_new_i64(); 13976fd0c7bcSRichard Henderson tcg_gen_setcond_i64(cond.c, tmp, cond.a0, cond.a1); 1398ad75a51eSRichard Henderson gen_helper_tcond(tcg_env, tmp); 1399b2167459SRichard Henderson } 1400b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1401b2167459SRichard Henderson 1402b2167459SRichard Henderson cond_free(&ctx->null_cond); 1403b2167459SRichard Henderson ctx->null_cond = cond; 1404b2167459SRichard Henderson } 1405b2167459SRichard Henderson 140686f8d05fSRichard Henderson #ifndef CONFIG_USER_ONLY 14078d6ae7fbSRichard Henderson /* The "normal" usage is SP >= 0, wherein SP == 0 selects the space 14088d6ae7fbSRichard Henderson from the top 2 bits of the base register. There are a few system 14098d6ae7fbSRichard Henderson instructions that have a 3-bit space specifier, for which SR0 is 14108d6ae7fbSRichard Henderson not special. To handle this, pass ~SP. */ 14116fd0c7bcSRichard Henderson static TCGv_i64 space_select(DisasContext *ctx, int sp, TCGv_i64 base) 141286f8d05fSRichard Henderson { 141386f8d05fSRichard Henderson TCGv_ptr ptr; 14146fd0c7bcSRichard Henderson TCGv_i64 tmp; 141586f8d05fSRichard Henderson TCGv_i64 spc; 141686f8d05fSRichard Henderson 141786f8d05fSRichard Henderson if (sp != 0) { 14188d6ae7fbSRichard Henderson if (sp < 0) { 14198d6ae7fbSRichard Henderson sp = ~sp; 14208d6ae7fbSRichard Henderson } 14216fd0c7bcSRichard Henderson spc = tcg_temp_new_i64(); 14228d6ae7fbSRichard Henderson load_spr(ctx, spc, sp); 14238d6ae7fbSRichard Henderson return spc; 142486f8d05fSRichard Henderson } 1425494737b7SRichard Henderson if (ctx->tb_flags & TB_FLAG_SR_SAME) { 1426494737b7SRichard Henderson return cpu_srH; 1427494737b7SRichard Henderson } 142886f8d05fSRichard Henderson 142986f8d05fSRichard Henderson ptr = tcg_temp_new_ptr(); 1430aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 14316fd0c7bcSRichard Henderson spc = tcg_temp_new_i64(); 143286f8d05fSRichard Henderson 1433698240d1SRichard Henderson /* Extract top 2 bits of the address, shift left 3 for uint64_t index. */ 14346fd0c7bcSRichard Henderson tcg_gen_shri_i64(tmp, base, (ctx->tb_flags & PSW_W ? 64 : 32) - 5); 14356fd0c7bcSRichard Henderson tcg_gen_andi_i64(tmp, tmp, 030); 14366fd0c7bcSRichard Henderson tcg_gen_trunc_i64_ptr(ptr, tmp); 143786f8d05fSRichard Henderson 1438ad75a51eSRichard Henderson tcg_gen_add_ptr(ptr, ptr, tcg_env); 143986f8d05fSRichard Henderson tcg_gen_ld_i64(spc, ptr, offsetof(CPUHPPAState, sr[4])); 144086f8d05fSRichard Henderson 144186f8d05fSRichard Henderson return spc; 144286f8d05fSRichard Henderson } 144386f8d05fSRichard Henderson #endif 144486f8d05fSRichard Henderson 14456fd0c7bcSRichard Henderson static void form_gva(DisasContext *ctx, TCGv_i64 *pgva, TCGv_i64 *pofs, 1446c53e401eSRichard Henderson unsigned rb, unsigned rx, int scale, int64_t disp, 144786f8d05fSRichard Henderson unsigned sp, int modify, bool is_phys) 144886f8d05fSRichard Henderson { 14496fd0c7bcSRichard Henderson TCGv_i64 base = load_gpr(ctx, rb); 14506fd0c7bcSRichard Henderson TCGv_i64 ofs; 14516fd0c7bcSRichard Henderson TCGv_i64 addr; 145286f8d05fSRichard Henderson 1453f5b5c857SRichard Henderson set_insn_breg(ctx, rb); 1454f5b5c857SRichard Henderson 145586f8d05fSRichard Henderson /* Note that RX is mutually exclusive with DISP. */ 145686f8d05fSRichard Henderson if (rx) { 1457aac0f603SRichard Henderson ofs = tcg_temp_new_i64(); 14586fd0c7bcSRichard Henderson tcg_gen_shli_i64(ofs, cpu_gr[rx], scale); 14596fd0c7bcSRichard Henderson tcg_gen_add_i64(ofs, ofs, base); 146086f8d05fSRichard Henderson } else if (disp || modify) { 1461aac0f603SRichard Henderson ofs = tcg_temp_new_i64(); 14626fd0c7bcSRichard Henderson tcg_gen_addi_i64(ofs, base, disp); 146386f8d05fSRichard Henderson } else { 146486f8d05fSRichard Henderson ofs = base; 146586f8d05fSRichard Henderson } 146686f8d05fSRichard Henderson 146786f8d05fSRichard Henderson *pofs = ofs; 14686fd0c7bcSRichard Henderson *pgva = addr = tcg_temp_new_i64(); 14697d50b696SSven Schnelle tcg_gen_andi_i64(addr, modify <= 0 ? ofs : base, 14707d50b696SSven Schnelle gva_offset_mask(ctx->tb_flags)); 1471698240d1SRichard Henderson #ifndef CONFIG_USER_ONLY 147286f8d05fSRichard Henderson if (!is_phys) { 1473d265360fSRichard Henderson tcg_gen_or_i64(addr, addr, space_select(ctx, sp, base)); 147486f8d05fSRichard Henderson } 147586f8d05fSRichard Henderson #endif 147686f8d05fSRichard Henderson } 147786f8d05fSRichard Henderson 147896d6407fSRichard Henderson /* Emit a memory load. The modify parameter should be 147996d6407fSRichard Henderson * < 0 for pre-modify, 148096d6407fSRichard Henderson * > 0 for post-modify, 148196d6407fSRichard Henderson * = 0 for no base register update. 148296d6407fSRichard Henderson */ 148396d6407fSRichard Henderson static void do_load_32(DisasContext *ctx, TCGv_i32 dest, unsigned rb, 1484c53e401eSRichard Henderson unsigned rx, int scale, int64_t disp, 148514776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 148696d6407fSRichard Henderson { 14876fd0c7bcSRichard Henderson TCGv_i64 ofs; 14886fd0c7bcSRichard Henderson TCGv_i64 addr; 148996d6407fSRichard Henderson 149096d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 149196d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 149296d6407fSRichard Henderson 149386f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 149417fe594cSRichard Henderson MMU_DISABLED(ctx)); 1495c1f55d97SRichard Henderson tcg_gen_qemu_ld_i32(dest, addr, ctx->mmu_idx, mop | UNALIGN(ctx)); 149686f8d05fSRichard Henderson if (modify) { 149786f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 149896d6407fSRichard Henderson } 149996d6407fSRichard Henderson } 150096d6407fSRichard Henderson 150196d6407fSRichard Henderson static void do_load_64(DisasContext *ctx, TCGv_i64 dest, unsigned rb, 1502c53e401eSRichard Henderson unsigned rx, int scale, int64_t disp, 150314776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 150496d6407fSRichard Henderson { 15056fd0c7bcSRichard Henderson TCGv_i64 ofs; 15066fd0c7bcSRichard Henderson TCGv_i64 addr; 150796d6407fSRichard Henderson 150896d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 150996d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 151096d6407fSRichard Henderson 151186f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 151217fe594cSRichard Henderson MMU_DISABLED(ctx)); 1513217d1a5eSRichard Henderson tcg_gen_qemu_ld_i64(dest, addr, ctx->mmu_idx, mop | UNALIGN(ctx)); 151486f8d05fSRichard Henderson if (modify) { 151586f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 151696d6407fSRichard Henderson } 151796d6407fSRichard Henderson } 151896d6407fSRichard Henderson 151996d6407fSRichard Henderson static void do_store_32(DisasContext *ctx, TCGv_i32 src, unsigned rb, 1520c53e401eSRichard Henderson unsigned rx, int scale, int64_t disp, 152114776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 152296d6407fSRichard Henderson { 15236fd0c7bcSRichard Henderson TCGv_i64 ofs; 15246fd0c7bcSRichard Henderson TCGv_i64 addr; 152596d6407fSRichard Henderson 152696d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 152796d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 152896d6407fSRichard Henderson 152986f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 153017fe594cSRichard Henderson MMU_DISABLED(ctx)); 1531217d1a5eSRichard Henderson tcg_gen_qemu_st_i32(src, addr, ctx->mmu_idx, mop | UNALIGN(ctx)); 153286f8d05fSRichard Henderson if (modify) { 153386f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 153496d6407fSRichard Henderson } 153596d6407fSRichard Henderson } 153696d6407fSRichard Henderson 153796d6407fSRichard Henderson static void do_store_64(DisasContext *ctx, TCGv_i64 src, unsigned rb, 1538c53e401eSRichard Henderson unsigned rx, int scale, int64_t disp, 153914776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 154096d6407fSRichard Henderson { 15416fd0c7bcSRichard Henderson TCGv_i64 ofs; 15426fd0c7bcSRichard Henderson TCGv_i64 addr; 154396d6407fSRichard Henderson 154496d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 154596d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 154696d6407fSRichard Henderson 154786f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 154817fe594cSRichard Henderson MMU_DISABLED(ctx)); 1549217d1a5eSRichard Henderson tcg_gen_qemu_st_i64(src, addr, ctx->mmu_idx, mop | UNALIGN(ctx)); 155086f8d05fSRichard Henderson if (modify) { 155186f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 155296d6407fSRichard Henderson } 155396d6407fSRichard Henderson } 155496d6407fSRichard Henderson 15551cd012a5SRichard Henderson static bool do_load(DisasContext *ctx, unsigned rt, unsigned rb, 1556c53e401eSRichard Henderson unsigned rx, int scale, int64_t disp, 155714776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 155896d6407fSRichard Henderson { 15596fd0c7bcSRichard Henderson TCGv_i64 dest; 156096d6407fSRichard Henderson 156196d6407fSRichard Henderson nullify_over(ctx); 156296d6407fSRichard Henderson 156396d6407fSRichard Henderson if (modify == 0) { 156496d6407fSRichard Henderson /* No base register update. */ 156596d6407fSRichard Henderson dest = dest_gpr(ctx, rt); 156696d6407fSRichard Henderson } else { 156796d6407fSRichard Henderson /* Make sure if RT == RB, we see the result of the load. */ 1568aac0f603SRichard Henderson dest = tcg_temp_new_i64(); 156996d6407fSRichard Henderson } 15706fd0c7bcSRichard Henderson do_load_64(ctx, dest, rb, rx, scale, disp, sp, modify, mop); 157196d6407fSRichard Henderson save_gpr(ctx, rt, dest); 157296d6407fSRichard Henderson 15731cd012a5SRichard Henderson return nullify_end(ctx); 157496d6407fSRichard Henderson } 157596d6407fSRichard Henderson 1576740038d7SRichard Henderson static bool do_floadw(DisasContext *ctx, unsigned rt, unsigned rb, 1577c53e401eSRichard Henderson unsigned rx, int scale, int64_t disp, 157886f8d05fSRichard Henderson unsigned sp, int modify) 157996d6407fSRichard Henderson { 158096d6407fSRichard Henderson TCGv_i32 tmp; 158196d6407fSRichard Henderson 158296d6407fSRichard Henderson nullify_over(ctx); 158396d6407fSRichard Henderson 158496d6407fSRichard Henderson tmp = tcg_temp_new_i32(); 158586f8d05fSRichard Henderson do_load_32(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUL); 158696d6407fSRichard Henderson save_frw_i32(rt, tmp); 158796d6407fSRichard Henderson 158896d6407fSRichard Henderson if (rt == 0) { 1589ad75a51eSRichard Henderson gen_helper_loaded_fr0(tcg_env); 159096d6407fSRichard Henderson } 159196d6407fSRichard Henderson 1592740038d7SRichard Henderson return nullify_end(ctx); 159396d6407fSRichard Henderson } 159496d6407fSRichard Henderson 1595740038d7SRichard Henderson static bool trans_fldw(DisasContext *ctx, arg_ldst *a) 1596740038d7SRichard Henderson { 1597740038d7SRichard Henderson return do_floadw(ctx, a->t, a->b, a->x, a->scale ? 2 : 0, 1598740038d7SRichard Henderson a->disp, a->sp, a->m); 1599740038d7SRichard Henderson } 1600740038d7SRichard Henderson 1601740038d7SRichard Henderson static bool do_floadd(DisasContext *ctx, unsigned rt, unsigned rb, 1602c53e401eSRichard Henderson unsigned rx, int scale, int64_t disp, 160386f8d05fSRichard Henderson unsigned sp, int modify) 160496d6407fSRichard Henderson { 160596d6407fSRichard Henderson TCGv_i64 tmp; 160696d6407fSRichard Henderson 160796d6407fSRichard Henderson nullify_over(ctx); 160896d6407fSRichard Henderson 160996d6407fSRichard Henderson tmp = tcg_temp_new_i64(); 1610fc313c64SFrédéric Pétrot do_load_64(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUQ); 161196d6407fSRichard Henderson save_frd(rt, tmp); 161296d6407fSRichard Henderson 161396d6407fSRichard Henderson if (rt == 0) { 1614ad75a51eSRichard Henderson gen_helper_loaded_fr0(tcg_env); 161596d6407fSRichard Henderson } 161696d6407fSRichard Henderson 1617740038d7SRichard Henderson return nullify_end(ctx); 1618740038d7SRichard Henderson } 1619740038d7SRichard Henderson 1620740038d7SRichard Henderson static bool trans_fldd(DisasContext *ctx, arg_ldst *a) 1621740038d7SRichard Henderson { 1622740038d7SRichard Henderson return do_floadd(ctx, a->t, a->b, a->x, a->scale ? 3 : 0, 1623740038d7SRichard Henderson a->disp, a->sp, a->m); 162496d6407fSRichard Henderson } 162596d6407fSRichard Henderson 16261cd012a5SRichard Henderson static bool do_store(DisasContext *ctx, unsigned rt, unsigned rb, 1627c53e401eSRichard Henderson int64_t disp, unsigned sp, 162814776ab5STony Nguyen int modify, MemOp mop) 162996d6407fSRichard Henderson { 163096d6407fSRichard Henderson nullify_over(ctx); 16316fd0c7bcSRichard Henderson do_store_64(ctx, load_gpr(ctx, rt), rb, 0, 0, disp, sp, modify, mop); 16321cd012a5SRichard Henderson return nullify_end(ctx); 163396d6407fSRichard Henderson } 163496d6407fSRichard Henderson 1635740038d7SRichard Henderson static bool do_fstorew(DisasContext *ctx, unsigned rt, unsigned rb, 1636c53e401eSRichard Henderson unsigned rx, int scale, int64_t disp, 163786f8d05fSRichard Henderson unsigned sp, int modify) 163896d6407fSRichard Henderson { 163996d6407fSRichard Henderson TCGv_i32 tmp; 164096d6407fSRichard Henderson 164196d6407fSRichard Henderson nullify_over(ctx); 164296d6407fSRichard Henderson 164396d6407fSRichard Henderson tmp = load_frw_i32(rt); 164486f8d05fSRichard Henderson do_store_32(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUL); 164596d6407fSRichard Henderson 1646740038d7SRichard Henderson return nullify_end(ctx); 164796d6407fSRichard Henderson } 164896d6407fSRichard Henderson 1649740038d7SRichard Henderson static bool trans_fstw(DisasContext *ctx, arg_ldst *a) 1650740038d7SRichard Henderson { 1651740038d7SRichard Henderson return do_fstorew(ctx, a->t, a->b, a->x, a->scale ? 2 : 0, 1652740038d7SRichard Henderson a->disp, a->sp, a->m); 1653740038d7SRichard Henderson } 1654740038d7SRichard Henderson 1655740038d7SRichard Henderson static bool do_fstored(DisasContext *ctx, unsigned rt, unsigned rb, 1656c53e401eSRichard Henderson unsigned rx, int scale, int64_t disp, 165786f8d05fSRichard Henderson unsigned sp, int modify) 165896d6407fSRichard Henderson { 165996d6407fSRichard Henderson TCGv_i64 tmp; 166096d6407fSRichard Henderson 166196d6407fSRichard Henderson nullify_over(ctx); 166296d6407fSRichard Henderson 166396d6407fSRichard Henderson tmp = load_frd(rt); 1664fc313c64SFrédéric Pétrot do_store_64(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUQ); 166596d6407fSRichard Henderson 1666740038d7SRichard Henderson return nullify_end(ctx); 1667740038d7SRichard Henderson } 1668740038d7SRichard Henderson 1669740038d7SRichard Henderson static bool trans_fstd(DisasContext *ctx, arg_ldst *a) 1670740038d7SRichard Henderson { 1671740038d7SRichard Henderson return do_fstored(ctx, a->t, a->b, a->x, a->scale ? 3 : 0, 1672740038d7SRichard Henderson a->disp, a->sp, a->m); 167396d6407fSRichard Henderson } 167496d6407fSRichard Henderson 16751ca74648SRichard Henderson static bool do_fop_wew(DisasContext *ctx, unsigned rt, unsigned ra, 1676ebe9383cSRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i32)) 1677ebe9383cSRichard Henderson { 1678ebe9383cSRichard Henderson TCGv_i32 tmp; 1679ebe9383cSRichard Henderson 1680ebe9383cSRichard Henderson nullify_over(ctx); 1681ebe9383cSRichard Henderson tmp = load_frw0_i32(ra); 1682ebe9383cSRichard Henderson 1683ad75a51eSRichard Henderson func(tmp, tcg_env, tmp); 1684ebe9383cSRichard Henderson 1685ebe9383cSRichard Henderson save_frw_i32(rt, tmp); 16861ca74648SRichard Henderson return nullify_end(ctx); 1687ebe9383cSRichard Henderson } 1688ebe9383cSRichard Henderson 16891ca74648SRichard Henderson static bool do_fop_wed(DisasContext *ctx, unsigned rt, unsigned ra, 1690ebe9383cSRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i64)) 1691ebe9383cSRichard Henderson { 1692ebe9383cSRichard Henderson TCGv_i32 dst; 1693ebe9383cSRichard Henderson TCGv_i64 src; 1694ebe9383cSRichard Henderson 1695ebe9383cSRichard Henderson nullify_over(ctx); 1696ebe9383cSRichard Henderson src = load_frd(ra); 1697ebe9383cSRichard Henderson dst = tcg_temp_new_i32(); 1698ebe9383cSRichard Henderson 1699ad75a51eSRichard Henderson func(dst, tcg_env, src); 1700ebe9383cSRichard Henderson 1701ebe9383cSRichard Henderson save_frw_i32(rt, dst); 17021ca74648SRichard Henderson return nullify_end(ctx); 1703ebe9383cSRichard Henderson } 1704ebe9383cSRichard Henderson 17051ca74648SRichard Henderson static bool do_fop_ded(DisasContext *ctx, unsigned rt, unsigned ra, 1706ebe9383cSRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i64)) 1707ebe9383cSRichard Henderson { 1708ebe9383cSRichard Henderson TCGv_i64 tmp; 1709ebe9383cSRichard Henderson 1710ebe9383cSRichard Henderson nullify_over(ctx); 1711ebe9383cSRichard Henderson tmp = load_frd0(ra); 1712ebe9383cSRichard Henderson 1713ad75a51eSRichard Henderson func(tmp, tcg_env, tmp); 1714ebe9383cSRichard Henderson 1715ebe9383cSRichard Henderson save_frd(rt, tmp); 17161ca74648SRichard Henderson return nullify_end(ctx); 1717ebe9383cSRichard Henderson } 1718ebe9383cSRichard Henderson 17191ca74648SRichard Henderson static bool do_fop_dew(DisasContext *ctx, unsigned rt, unsigned ra, 1720ebe9383cSRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i32)) 1721ebe9383cSRichard Henderson { 1722ebe9383cSRichard Henderson TCGv_i32 src; 1723ebe9383cSRichard Henderson TCGv_i64 dst; 1724ebe9383cSRichard Henderson 1725ebe9383cSRichard Henderson nullify_over(ctx); 1726ebe9383cSRichard Henderson src = load_frw0_i32(ra); 1727ebe9383cSRichard Henderson dst = tcg_temp_new_i64(); 1728ebe9383cSRichard Henderson 1729ad75a51eSRichard Henderson func(dst, tcg_env, src); 1730ebe9383cSRichard Henderson 1731ebe9383cSRichard Henderson save_frd(rt, dst); 17321ca74648SRichard Henderson return nullify_end(ctx); 1733ebe9383cSRichard Henderson } 1734ebe9383cSRichard Henderson 17351ca74648SRichard Henderson static bool do_fop_weww(DisasContext *ctx, unsigned rt, 1736ebe9383cSRichard Henderson unsigned ra, unsigned rb, 173731234768SRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i32, TCGv_i32)) 1738ebe9383cSRichard Henderson { 1739ebe9383cSRichard Henderson TCGv_i32 a, b; 1740ebe9383cSRichard Henderson 1741ebe9383cSRichard Henderson nullify_over(ctx); 1742ebe9383cSRichard Henderson a = load_frw0_i32(ra); 1743ebe9383cSRichard Henderson b = load_frw0_i32(rb); 1744ebe9383cSRichard Henderson 1745ad75a51eSRichard Henderson func(a, tcg_env, a, b); 1746ebe9383cSRichard Henderson 1747ebe9383cSRichard Henderson save_frw_i32(rt, a); 17481ca74648SRichard Henderson return nullify_end(ctx); 1749ebe9383cSRichard Henderson } 1750ebe9383cSRichard Henderson 17511ca74648SRichard Henderson static bool do_fop_dedd(DisasContext *ctx, unsigned rt, 1752ebe9383cSRichard Henderson unsigned ra, unsigned rb, 175331234768SRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i64, TCGv_i64)) 1754ebe9383cSRichard Henderson { 1755ebe9383cSRichard Henderson TCGv_i64 a, b; 1756ebe9383cSRichard Henderson 1757ebe9383cSRichard Henderson nullify_over(ctx); 1758ebe9383cSRichard Henderson a = load_frd0(ra); 1759ebe9383cSRichard Henderson b = load_frd0(rb); 1760ebe9383cSRichard Henderson 1761ad75a51eSRichard Henderson func(a, tcg_env, a, b); 1762ebe9383cSRichard Henderson 1763ebe9383cSRichard Henderson save_frd(rt, a); 17641ca74648SRichard Henderson return nullify_end(ctx); 1765ebe9383cSRichard Henderson } 1766ebe9383cSRichard Henderson 176798cd9ca7SRichard Henderson /* Emit an unconditional branch to a direct target, which may or may not 176898cd9ca7SRichard Henderson have already had nullification handled. */ 17692644f80bSRichard Henderson static bool do_dbranch(DisasContext *ctx, int64_t disp, 177098cd9ca7SRichard Henderson unsigned link, bool is_n) 177198cd9ca7SRichard Henderson { 17722644f80bSRichard Henderson uint64_t dest = iaoq_dest(ctx, disp); 17732644f80bSRichard Henderson 177498cd9ca7SRichard Henderson if (ctx->null_cond.c == TCG_COND_NEVER && ctx->null_lab == NULL) { 177598cd9ca7SRichard Henderson if (link != 0) { 1776741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 177798cd9ca7SRichard Henderson } 177898cd9ca7SRichard Henderson ctx->iaoq_n = dest; 177998cd9ca7SRichard Henderson if (is_n) { 178098cd9ca7SRichard Henderson ctx->null_cond.c = TCG_COND_ALWAYS; 178198cd9ca7SRichard Henderson } 178298cd9ca7SRichard Henderson } else { 178398cd9ca7SRichard Henderson nullify_over(ctx); 178498cd9ca7SRichard Henderson 178598cd9ca7SRichard Henderson if (link != 0) { 1786741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 178798cd9ca7SRichard Henderson } 178898cd9ca7SRichard Henderson 178998cd9ca7SRichard Henderson if (is_n && use_nullify_skip(ctx)) { 179098cd9ca7SRichard Henderson nullify_set(ctx, 0); 179198cd9ca7SRichard Henderson gen_goto_tb(ctx, 0, dest, dest + 4); 179298cd9ca7SRichard Henderson } else { 179398cd9ca7SRichard Henderson nullify_set(ctx, is_n); 179498cd9ca7SRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_b, dest); 179598cd9ca7SRichard Henderson } 179698cd9ca7SRichard Henderson 179731234768SRichard Henderson nullify_end(ctx); 179898cd9ca7SRichard Henderson 179998cd9ca7SRichard Henderson nullify_set(ctx, 0); 180098cd9ca7SRichard Henderson gen_goto_tb(ctx, 1, ctx->iaoq_b, ctx->iaoq_n); 180131234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 180298cd9ca7SRichard Henderson } 180301afb7beSRichard Henderson return true; 180498cd9ca7SRichard Henderson } 180598cd9ca7SRichard Henderson 180698cd9ca7SRichard Henderson /* Emit a conditional branch to a direct target. If the branch itself 180798cd9ca7SRichard Henderson is nullified, we should have already used nullify_over. */ 1808c53e401eSRichard Henderson static bool do_cbranch(DisasContext *ctx, int64_t disp, bool is_n, 180998cd9ca7SRichard Henderson DisasCond *cond) 181098cd9ca7SRichard Henderson { 1811c53e401eSRichard Henderson uint64_t dest = iaoq_dest(ctx, disp); 181298cd9ca7SRichard Henderson TCGLabel *taken = NULL; 181398cd9ca7SRichard Henderson TCGCond c = cond->c; 181498cd9ca7SRichard Henderson bool n; 181598cd9ca7SRichard Henderson 181698cd9ca7SRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 181798cd9ca7SRichard Henderson 181898cd9ca7SRichard Henderson /* Handle TRUE and NEVER as direct branches. */ 181998cd9ca7SRichard Henderson if (c == TCG_COND_ALWAYS) { 18202644f80bSRichard Henderson return do_dbranch(ctx, disp, 0, is_n && disp >= 0); 182198cd9ca7SRichard Henderson } 182298cd9ca7SRichard Henderson 182398cd9ca7SRichard Henderson taken = gen_new_label(); 18246fd0c7bcSRichard Henderson tcg_gen_brcond_i64(c, cond->a0, cond->a1, taken); 182598cd9ca7SRichard Henderson cond_free(cond); 182698cd9ca7SRichard Henderson 182798cd9ca7SRichard Henderson /* Not taken: Condition not satisfied; nullify on backward branches. */ 182898cd9ca7SRichard Henderson n = is_n && disp < 0; 182998cd9ca7SRichard Henderson if (n && use_nullify_skip(ctx)) { 183098cd9ca7SRichard Henderson nullify_set(ctx, 0); 1831a881c8e7SRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_n, ctx->iaoq_n + 4); 183298cd9ca7SRichard Henderson } else { 183398cd9ca7SRichard Henderson if (!n && ctx->null_lab) { 183498cd9ca7SRichard Henderson gen_set_label(ctx->null_lab); 183598cd9ca7SRichard Henderson ctx->null_lab = NULL; 183698cd9ca7SRichard Henderson } 183798cd9ca7SRichard Henderson nullify_set(ctx, n); 1838c301f34eSRichard Henderson if (ctx->iaoq_n == -1) { 1839c301f34eSRichard Henderson /* The temporary iaoq_n_var died at the branch above. 1840c301f34eSRichard Henderson Regenerate it here instead of saving it. */ 18416fd0c7bcSRichard Henderson tcg_gen_addi_i64(ctx->iaoq_n_var, cpu_iaoq_b, 4); 1842c301f34eSRichard Henderson } 1843a881c8e7SRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_b, ctx->iaoq_n); 184498cd9ca7SRichard Henderson } 184598cd9ca7SRichard Henderson 184698cd9ca7SRichard Henderson gen_set_label(taken); 184798cd9ca7SRichard Henderson 184898cd9ca7SRichard Henderson /* Taken: Condition satisfied; nullify on forward branches. */ 184998cd9ca7SRichard Henderson n = is_n && disp >= 0; 185098cd9ca7SRichard Henderson if (n && use_nullify_skip(ctx)) { 185198cd9ca7SRichard Henderson nullify_set(ctx, 0); 1852a881c8e7SRichard Henderson gen_goto_tb(ctx, 1, dest, dest + 4); 185398cd9ca7SRichard Henderson } else { 185498cd9ca7SRichard Henderson nullify_set(ctx, n); 1855a881c8e7SRichard Henderson gen_goto_tb(ctx, 1, ctx->iaoq_b, dest); 185698cd9ca7SRichard Henderson } 185798cd9ca7SRichard Henderson 185898cd9ca7SRichard Henderson /* Not taken: the branch itself was nullified. */ 185998cd9ca7SRichard Henderson if (ctx->null_lab) { 186098cd9ca7SRichard Henderson gen_set_label(ctx->null_lab); 186198cd9ca7SRichard Henderson ctx->null_lab = NULL; 186231234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 186398cd9ca7SRichard Henderson } else { 186431234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 186598cd9ca7SRichard Henderson } 186601afb7beSRichard Henderson return true; 186798cd9ca7SRichard Henderson } 186898cd9ca7SRichard Henderson 186998cd9ca7SRichard Henderson /* Emit an unconditional branch to an indirect target. This handles 187098cd9ca7SRichard Henderson nullification of the branch itself. */ 18716fd0c7bcSRichard Henderson static bool do_ibranch(DisasContext *ctx, TCGv_i64 dest, 187298cd9ca7SRichard Henderson unsigned link, bool is_n) 187398cd9ca7SRichard Henderson { 1874*d582c1faSRichard Henderson TCGv_i64 next; 187598cd9ca7SRichard Henderson 1876*d582c1faSRichard Henderson if (ctx->null_cond.c == TCG_COND_NEVER && ctx->null_lab == NULL) { 1877*d582c1faSRichard Henderson next = tcg_temp_new_i64(); 1878*d582c1faSRichard Henderson tcg_gen_mov_i64(next, dest); 187998cd9ca7SRichard Henderson 188098cd9ca7SRichard Henderson if (link != 0) { 1881741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 188298cd9ca7SRichard Henderson } 188398cd9ca7SRichard Henderson if (is_n) { 1884c301f34eSRichard Henderson if (use_nullify_skip(ctx)) { 1885a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, -1, next); 18866fd0c7bcSRichard Henderson tcg_gen_addi_i64(next, next, 4); 1887a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, -1, next); 1888c301f34eSRichard Henderson nullify_set(ctx, 0); 188931234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_UPDATED; 189001afb7beSRichard Henderson return true; 1891c301f34eSRichard Henderson } 189298cd9ca7SRichard Henderson ctx->null_cond.c = TCG_COND_ALWAYS; 189398cd9ca7SRichard Henderson } 1894c301f34eSRichard Henderson ctx->iaoq_n = -1; 1895c301f34eSRichard Henderson ctx->iaoq_n_var = next; 1896*d582c1faSRichard Henderson return true; 1897*d582c1faSRichard Henderson } 189898cd9ca7SRichard Henderson 1899*d582c1faSRichard Henderson nullify_over(ctx); 1900*d582c1faSRichard Henderson 1901*d582c1faSRichard Henderson if (is_n && use_nullify_skip(ctx)) { 1902a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, -1, dest); 1903aac0f603SRichard Henderson next = tcg_temp_new_i64(); 19046fd0c7bcSRichard Henderson tcg_gen_addi_i64(next, dest, 4); 1905a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, -1, next); 1906*d582c1faSRichard Henderson nullify_set(ctx, 0); 1907*d582c1faSRichard Henderson } else { 1908*d582c1faSRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b); 1909*d582c1faSRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, -1, dest); 1910*d582c1faSRichard Henderson nullify_set(ctx, is_n); 1911*d582c1faSRichard Henderson } 191298cd9ca7SRichard Henderson if (link != 0) { 19139a91dd84SRichard Henderson copy_iaoq_entry(ctx, cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 191498cd9ca7SRichard Henderson } 1915*d582c1faSRichard Henderson 19167f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr(); 1917*d582c1faSRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 191801afb7beSRichard Henderson return nullify_end(ctx); 191998cd9ca7SRichard Henderson } 192098cd9ca7SRichard Henderson 1921660eefe1SRichard Henderson /* Implement 1922660eefe1SRichard Henderson * if (IAOQ_Front{30..31} < GR[b]{30..31}) 1923660eefe1SRichard Henderson * IAOQ_Next{30..31} ← GR[b]{30..31}; 1924660eefe1SRichard Henderson * else 1925660eefe1SRichard Henderson * IAOQ_Next{30..31} ← IAOQ_Front{30..31}; 1926660eefe1SRichard Henderson * which keeps the privilege level from being increased. 1927660eefe1SRichard Henderson */ 19286fd0c7bcSRichard Henderson static TCGv_i64 do_ibranch_priv(DisasContext *ctx, TCGv_i64 offset) 1929660eefe1SRichard Henderson { 19306fd0c7bcSRichard Henderson TCGv_i64 dest; 1931660eefe1SRichard Henderson switch (ctx->privilege) { 1932660eefe1SRichard Henderson case 0: 1933660eefe1SRichard Henderson /* Privilege 0 is maximum and is allowed to decrease. */ 1934660eefe1SRichard Henderson return offset; 1935660eefe1SRichard Henderson case 3: 1936993119feSRichard Henderson /* Privilege 3 is minimum and is never allowed to increase. */ 1937aac0f603SRichard Henderson dest = tcg_temp_new_i64(); 19386fd0c7bcSRichard Henderson tcg_gen_ori_i64(dest, offset, 3); 1939660eefe1SRichard Henderson break; 1940660eefe1SRichard Henderson default: 1941aac0f603SRichard Henderson dest = tcg_temp_new_i64(); 19426fd0c7bcSRichard Henderson tcg_gen_andi_i64(dest, offset, -4); 19436fd0c7bcSRichard Henderson tcg_gen_ori_i64(dest, dest, ctx->privilege); 19446fd0c7bcSRichard Henderson tcg_gen_movcond_i64(TCG_COND_GTU, dest, dest, offset, dest, offset); 1945660eefe1SRichard Henderson break; 1946660eefe1SRichard Henderson } 1947660eefe1SRichard Henderson return dest; 1948660eefe1SRichard Henderson } 1949660eefe1SRichard Henderson 1950ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY 19517ad439dfSRichard Henderson /* On Linux, page zero is normally marked execute only + gateway. 19527ad439dfSRichard Henderson Therefore normal read or write is supposed to fail, but specific 19537ad439dfSRichard Henderson offsets have kernel code mapped to raise permissions to implement 19547ad439dfSRichard Henderson system calls. Handling this via an explicit check here, rather 19557ad439dfSRichard Henderson in than the "be disp(sr2,r0)" instruction that probably sent us 19567ad439dfSRichard Henderson here, is the easiest way to handle the branch delay slot on the 19577ad439dfSRichard Henderson aforementioned BE. */ 195831234768SRichard Henderson static void do_page_zero(DisasContext *ctx) 19597ad439dfSRichard Henderson { 19606fd0c7bcSRichard Henderson TCGv_i64 tmp; 1961a0180973SRichard Henderson 19627ad439dfSRichard Henderson /* If by some means we get here with PSW[N]=1, that implies that 19637ad439dfSRichard Henderson the B,GATE instruction would be skipped, and we'd fault on the 19648b81968cSMichael Tokarev next insn within the privileged page. */ 19657ad439dfSRichard Henderson switch (ctx->null_cond.c) { 19667ad439dfSRichard Henderson case TCG_COND_NEVER: 19677ad439dfSRichard Henderson break; 19687ad439dfSRichard Henderson case TCG_COND_ALWAYS: 19696fd0c7bcSRichard Henderson tcg_gen_movi_i64(cpu_psw_n, 0); 19707ad439dfSRichard Henderson goto do_sigill; 19717ad439dfSRichard Henderson default: 19727ad439dfSRichard Henderson /* Since this is always the first (and only) insn within the 19737ad439dfSRichard Henderson TB, we should know the state of PSW[N] from TB->FLAGS. */ 19747ad439dfSRichard Henderson g_assert_not_reached(); 19757ad439dfSRichard Henderson } 19767ad439dfSRichard Henderson 19777ad439dfSRichard Henderson /* Check that we didn't arrive here via some means that allowed 19787ad439dfSRichard Henderson non-sequential instruction execution. Normally the PSW[B] bit 19797ad439dfSRichard Henderson detects this by disallowing the B,GATE instruction to execute 19807ad439dfSRichard Henderson under such conditions. */ 19817ad439dfSRichard Henderson if (ctx->iaoq_b != ctx->iaoq_f + 4) { 19827ad439dfSRichard Henderson goto do_sigill; 19837ad439dfSRichard Henderson } 19847ad439dfSRichard Henderson 1985ebd0e151SRichard Henderson switch (ctx->iaoq_f & -4) { 19867ad439dfSRichard Henderson case 0x00: /* Null pointer call */ 19872986721dSRichard Henderson gen_excp_1(EXCP_IMP); 198831234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 198931234768SRichard Henderson break; 19907ad439dfSRichard Henderson 19917ad439dfSRichard Henderson case 0xb0: /* LWS */ 19927ad439dfSRichard Henderson gen_excp_1(EXCP_SYSCALL_LWS); 199331234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 199431234768SRichard Henderson break; 19957ad439dfSRichard Henderson 19967ad439dfSRichard Henderson case 0xe0: /* SET_THREAD_POINTER */ 19976fd0c7bcSRichard Henderson tcg_gen_st_i64(cpu_gr[26], tcg_env, offsetof(CPUHPPAState, cr[27])); 1998aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 19996fd0c7bcSRichard Henderson tcg_gen_ori_i64(tmp, cpu_gr[31], 3); 2000a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, -1, tmp); 20016fd0c7bcSRichard Henderson tcg_gen_addi_i64(tmp, tmp, 4); 2002a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, -1, tmp); 200331234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_UPDATED; 200431234768SRichard Henderson break; 20057ad439dfSRichard Henderson 20067ad439dfSRichard Henderson case 0x100: /* SYSCALL */ 20077ad439dfSRichard Henderson gen_excp_1(EXCP_SYSCALL); 200831234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 200931234768SRichard Henderson break; 20107ad439dfSRichard Henderson 20117ad439dfSRichard Henderson default: 20127ad439dfSRichard Henderson do_sigill: 20132986721dSRichard Henderson gen_excp_1(EXCP_ILL); 201431234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 201531234768SRichard Henderson break; 20167ad439dfSRichard Henderson } 20177ad439dfSRichard Henderson } 2018ba1d0b44SRichard Henderson #endif 20197ad439dfSRichard Henderson 2020deee69a1SRichard Henderson static bool trans_nop(DisasContext *ctx, arg_nop *a) 2021b2167459SRichard Henderson { 2022b2167459SRichard Henderson cond_free(&ctx->null_cond); 202331234768SRichard Henderson return true; 2024b2167459SRichard Henderson } 2025b2167459SRichard Henderson 202640f9f908SRichard Henderson static bool trans_break(DisasContext *ctx, arg_break *a) 202798a9cb79SRichard Henderson { 202831234768SRichard Henderson return gen_excp_iir(ctx, EXCP_BREAK); 202998a9cb79SRichard Henderson } 203098a9cb79SRichard Henderson 2031e36f27efSRichard Henderson static bool trans_sync(DisasContext *ctx, arg_sync *a) 203298a9cb79SRichard Henderson { 203398a9cb79SRichard Henderson /* No point in nullifying the memory barrier. */ 203498a9cb79SRichard Henderson tcg_gen_mb(TCG_BAR_SC | TCG_MO_ALL); 203598a9cb79SRichard Henderson 203698a9cb79SRichard Henderson cond_free(&ctx->null_cond); 203731234768SRichard Henderson return true; 203898a9cb79SRichard Henderson } 203998a9cb79SRichard Henderson 2040c603e14aSRichard Henderson static bool trans_mfia(DisasContext *ctx, arg_mfia *a) 204198a9cb79SRichard Henderson { 2042c603e14aSRichard Henderson unsigned rt = a->t; 20436fd0c7bcSRichard Henderson TCGv_i64 tmp = dest_gpr(ctx, rt); 2044b5e0b3a5SSven Schnelle tcg_gen_movi_i64(tmp, ctx->iaoq_f & ~3ULL); 204598a9cb79SRichard Henderson save_gpr(ctx, rt, tmp); 204698a9cb79SRichard Henderson 204798a9cb79SRichard Henderson cond_free(&ctx->null_cond); 204831234768SRichard Henderson return true; 204998a9cb79SRichard Henderson } 205098a9cb79SRichard Henderson 2051c603e14aSRichard Henderson static bool trans_mfsp(DisasContext *ctx, arg_mfsp *a) 205298a9cb79SRichard Henderson { 2053c603e14aSRichard Henderson unsigned rt = a->t; 2054c603e14aSRichard Henderson unsigned rs = a->sp; 205533423472SRichard Henderson TCGv_i64 t0 = tcg_temp_new_i64(); 205698a9cb79SRichard Henderson 205733423472SRichard Henderson load_spr(ctx, t0, rs); 205833423472SRichard Henderson tcg_gen_shri_i64(t0, t0, 32); 205933423472SRichard Henderson 2060967662cdSRichard Henderson save_gpr(ctx, rt, t0); 206198a9cb79SRichard Henderson 206298a9cb79SRichard Henderson cond_free(&ctx->null_cond); 206331234768SRichard Henderson return true; 206498a9cb79SRichard Henderson } 206598a9cb79SRichard Henderson 2066c603e14aSRichard Henderson static bool trans_mfctl(DisasContext *ctx, arg_mfctl *a) 206798a9cb79SRichard Henderson { 2068c603e14aSRichard Henderson unsigned rt = a->t; 2069c603e14aSRichard Henderson unsigned ctl = a->r; 20706fd0c7bcSRichard Henderson TCGv_i64 tmp; 207198a9cb79SRichard Henderson 207298a9cb79SRichard Henderson switch (ctl) { 207335136a77SRichard Henderson case CR_SAR: 2074c603e14aSRichard Henderson if (a->e == 0) { 207598a9cb79SRichard Henderson /* MFSAR without ,W masks low 5 bits. */ 207698a9cb79SRichard Henderson tmp = dest_gpr(ctx, rt); 20776fd0c7bcSRichard Henderson tcg_gen_andi_i64(tmp, cpu_sar, 31); 207898a9cb79SRichard Henderson save_gpr(ctx, rt, tmp); 207935136a77SRichard Henderson goto done; 208098a9cb79SRichard Henderson } 208198a9cb79SRichard Henderson save_gpr(ctx, rt, cpu_sar); 208235136a77SRichard Henderson goto done; 208335136a77SRichard Henderson case CR_IT: /* Interval Timer */ 208435136a77SRichard Henderson /* FIXME: Respect PSW_S bit. */ 208535136a77SRichard Henderson nullify_over(ctx); 208698a9cb79SRichard Henderson tmp = dest_gpr(ctx, rt); 2087dfd1b812SRichard Henderson if (translator_io_start(&ctx->base)) { 208831234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 208949c29d6cSRichard Henderson } 20900c58c1bcSRichard Henderson gen_helper_read_interval_timer(tmp); 209198a9cb79SRichard Henderson save_gpr(ctx, rt, tmp); 209231234768SRichard Henderson return nullify_end(ctx); 209398a9cb79SRichard Henderson case 26: 209498a9cb79SRichard Henderson case 27: 209598a9cb79SRichard Henderson break; 209698a9cb79SRichard Henderson default: 209798a9cb79SRichard Henderson /* All other control registers are privileged. */ 209835136a77SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG); 209935136a77SRichard Henderson break; 210098a9cb79SRichard Henderson } 210198a9cb79SRichard Henderson 2102aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 21036fd0c7bcSRichard Henderson tcg_gen_ld_i64(tmp, tcg_env, offsetof(CPUHPPAState, cr[ctl])); 210435136a77SRichard Henderson save_gpr(ctx, rt, tmp); 210535136a77SRichard Henderson 210635136a77SRichard Henderson done: 210798a9cb79SRichard Henderson cond_free(&ctx->null_cond); 210831234768SRichard Henderson return true; 210998a9cb79SRichard Henderson } 211098a9cb79SRichard Henderson 2111c603e14aSRichard Henderson static bool trans_mtsp(DisasContext *ctx, arg_mtsp *a) 211233423472SRichard Henderson { 2113c603e14aSRichard Henderson unsigned rr = a->r; 2114c603e14aSRichard Henderson unsigned rs = a->sp; 2115967662cdSRichard Henderson TCGv_i64 tmp; 211633423472SRichard Henderson 211733423472SRichard Henderson if (rs >= 5) { 211833423472SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG); 211933423472SRichard Henderson } 212033423472SRichard Henderson nullify_over(ctx); 212133423472SRichard Henderson 2122967662cdSRichard Henderson tmp = tcg_temp_new_i64(); 2123967662cdSRichard Henderson tcg_gen_shli_i64(tmp, load_gpr(ctx, rr), 32); 212433423472SRichard Henderson 212533423472SRichard Henderson if (rs >= 4) { 2126967662cdSRichard Henderson tcg_gen_st_i64(tmp, tcg_env, offsetof(CPUHPPAState, sr[rs])); 2127494737b7SRichard Henderson ctx->tb_flags &= ~TB_FLAG_SR_SAME; 212833423472SRichard Henderson } else { 2129967662cdSRichard Henderson tcg_gen_mov_i64(cpu_sr[rs], tmp); 213033423472SRichard Henderson } 213133423472SRichard Henderson 213231234768SRichard Henderson return nullify_end(ctx); 213333423472SRichard Henderson } 213433423472SRichard Henderson 2135c603e14aSRichard Henderson static bool trans_mtctl(DisasContext *ctx, arg_mtctl *a) 213698a9cb79SRichard Henderson { 2137c603e14aSRichard Henderson unsigned ctl = a->t; 21386fd0c7bcSRichard Henderson TCGv_i64 reg; 21396fd0c7bcSRichard Henderson TCGv_i64 tmp; 214098a9cb79SRichard Henderson 214135136a77SRichard Henderson if (ctl == CR_SAR) { 21424845f015SSven Schnelle reg = load_gpr(ctx, a->r); 2143aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 21446fd0c7bcSRichard Henderson tcg_gen_andi_i64(tmp, reg, ctx->is_pa20 ? 63 : 31); 214598a9cb79SRichard Henderson save_or_nullify(ctx, cpu_sar, tmp); 214698a9cb79SRichard Henderson 214798a9cb79SRichard Henderson cond_free(&ctx->null_cond); 214831234768SRichard Henderson return true; 214998a9cb79SRichard Henderson } 215098a9cb79SRichard Henderson 215135136a77SRichard Henderson /* All other control registers are privileged or read-only. */ 215235136a77SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG); 215335136a77SRichard Henderson 2154c603e14aSRichard Henderson #ifndef CONFIG_USER_ONLY 215535136a77SRichard Henderson nullify_over(ctx); 21564c34bab0SHelge Deller 21574c34bab0SHelge Deller if (ctx->is_pa20) { 21584845f015SSven Schnelle reg = load_gpr(ctx, a->r); 21594c34bab0SHelge Deller } else { 21604c34bab0SHelge Deller reg = tcg_temp_new_i64(); 21614c34bab0SHelge Deller tcg_gen_ext32u_i64(reg, load_gpr(ctx, a->r)); 21624c34bab0SHelge Deller } 21634845f015SSven Schnelle 216435136a77SRichard Henderson switch (ctl) { 216535136a77SRichard Henderson case CR_IT: 2166104281c1SRichard Henderson if (translator_io_start(&ctx->base)) { 2167104281c1SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 2168104281c1SRichard Henderson } 2169ad75a51eSRichard Henderson gen_helper_write_interval_timer(tcg_env, reg); 217035136a77SRichard Henderson break; 21714f5f2548SRichard Henderson case CR_EIRR: 21726ebebea7SRichard Henderson /* Helper modifies interrupt lines and is therefore IO. */ 21736ebebea7SRichard Henderson translator_io_start(&ctx->base); 2174ad75a51eSRichard Henderson gen_helper_write_eirr(tcg_env, reg); 21756ebebea7SRichard Henderson /* Exit to re-evaluate interrupts in the main loop. */ 217631234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 21774f5f2548SRichard Henderson break; 21784f5f2548SRichard Henderson 217935136a77SRichard Henderson case CR_IIASQ: 218035136a77SRichard Henderson case CR_IIAOQ: 218135136a77SRichard Henderson /* FIXME: Respect PSW_Q bit */ 218235136a77SRichard Henderson /* The write advances the queue and stores to the back element. */ 2183aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 21846fd0c7bcSRichard Henderson tcg_gen_ld_i64(tmp, tcg_env, 218535136a77SRichard Henderson offsetof(CPUHPPAState, cr_back[ctl - CR_IIASQ])); 21866fd0c7bcSRichard Henderson tcg_gen_st_i64(tmp, tcg_env, offsetof(CPUHPPAState, cr[ctl])); 21876fd0c7bcSRichard Henderson tcg_gen_st_i64(reg, tcg_env, 218835136a77SRichard Henderson offsetof(CPUHPPAState, cr_back[ctl - CR_IIASQ])); 218935136a77SRichard Henderson break; 219035136a77SRichard Henderson 2191d5de20bdSSven Schnelle case CR_PID1: 2192d5de20bdSSven Schnelle case CR_PID2: 2193d5de20bdSSven Schnelle case CR_PID3: 2194d5de20bdSSven Schnelle case CR_PID4: 21956fd0c7bcSRichard Henderson tcg_gen_st_i64(reg, tcg_env, offsetof(CPUHPPAState, cr[ctl])); 2196d5de20bdSSven Schnelle #ifndef CONFIG_USER_ONLY 2197ad75a51eSRichard Henderson gen_helper_change_prot_id(tcg_env); 2198d5de20bdSSven Schnelle #endif 2199d5de20bdSSven Schnelle break; 2200d5de20bdSSven Schnelle 22016ebebea7SRichard Henderson case CR_EIEM: 22026ebebea7SRichard Henderson /* Exit to re-evaluate interrupts in the main loop. */ 22036ebebea7SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 22046ebebea7SRichard Henderson /* FALLTHRU */ 220535136a77SRichard Henderson default: 22066fd0c7bcSRichard Henderson tcg_gen_st_i64(reg, tcg_env, offsetof(CPUHPPAState, cr[ctl])); 220735136a77SRichard Henderson break; 220835136a77SRichard Henderson } 220931234768SRichard Henderson return nullify_end(ctx); 22104f5f2548SRichard Henderson #endif 221135136a77SRichard Henderson } 221235136a77SRichard Henderson 2213c603e14aSRichard Henderson static bool trans_mtsarcm(DisasContext *ctx, arg_mtsarcm *a) 221498a9cb79SRichard Henderson { 2215aac0f603SRichard Henderson TCGv_i64 tmp = tcg_temp_new_i64(); 221698a9cb79SRichard Henderson 22176fd0c7bcSRichard Henderson tcg_gen_not_i64(tmp, load_gpr(ctx, a->r)); 22186fd0c7bcSRichard Henderson tcg_gen_andi_i64(tmp, tmp, ctx->is_pa20 ? 63 : 31); 221998a9cb79SRichard Henderson save_or_nullify(ctx, cpu_sar, tmp); 222098a9cb79SRichard Henderson 222198a9cb79SRichard Henderson cond_free(&ctx->null_cond); 222231234768SRichard Henderson return true; 222398a9cb79SRichard Henderson } 222498a9cb79SRichard Henderson 2225e36f27efSRichard Henderson static bool trans_ldsid(DisasContext *ctx, arg_ldsid *a) 222698a9cb79SRichard Henderson { 22276fd0c7bcSRichard Henderson TCGv_i64 dest = dest_gpr(ctx, a->t); 222898a9cb79SRichard Henderson 22292330504cSHelge Deller #ifdef CONFIG_USER_ONLY 22302330504cSHelge Deller /* We don't implement space registers in user mode. */ 22316fd0c7bcSRichard Henderson tcg_gen_movi_i64(dest, 0); 22322330504cSHelge Deller #else 2233967662cdSRichard Henderson tcg_gen_mov_i64(dest, space_select(ctx, a->sp, load_gpr(ctx, a->b))); 2234967662cdSRichard Henderson tcg_gen_shri_i64(dest, dest, 32); 22352330504cSHelge Deller #endif 2236e36f27efSRichard Henderson save_gpr(ctx, a->t, dest); 223798a9cb79SRichard Henderson 223898a9cb79SRichard Henderson cond_free(&ctx->null_cond); 223931234768SRichard Henderson return true; 224098a9cb79SRichard Henderson } 224198a9cb79SRichard Henderson 2242e36f27efSRichard Henderson static bool trans_rsm(DisasContext *ctx, arg_rsm *a) 2243e36f27efSRichard Henderson { 22447b2d70a1SHelge Deller #ifdef CONFIG_USER_ONLY 2245e36f27efSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 22467b2d70a1SHelge Deller #else 22476fd0c7bcSRichard Henderson TCGv_i64 tmp; 2248e1b5a5edSRichard Henderson 22497b2d70a1SHelge Deller /* HP-UX 11i and HP ODE use rsm for read-access to PSW */ 22507b2d70a1SHelge Deller if (a->i) { 22517b2d70a1SHelge Deller CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 22527b2d70a1SHelge Deller } 22537b2d70a1SHelge Deller 2254e1b5a5edSRichard Henderson nullify_over(ctx); 2255e1b5a5edSRichard Henderson 2256aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 22576fd0c7bcSRichard Henderson tcg_gen_ld_i64(tmp, tcg_env, offsetof(CPUHPPAState, psw)); 22586fd0c7bcSRichard Henderson tcg_gen_andi_i64(tmp, tmp, ~a->i); 2259ad75a51eSRichard Henderson gen_helper_swap_system_mask(tmp, tcg_env, tmp); 2260e36f27efSRichard Henderson save_gpr(ctx, a->t, tmp); 2261e1b5a5edSRichard Henderson 2262e1b5a5edSRichard Henderson /* Exit the TB to recognize new interrupts, e.g. PSW_M. */ 226331234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 226431234768SRichard Henderson return nullify_end(ctx); 2265e36f27efSRichard Henderson #endif 2266e1b5a5edSRichard Henderson } 2267e1b5a5edSRichard Henderson 2268e36f27efSRichard Henderson static bool trans_ssm(DisasContext *ctx, arg_ssm *a) 2269e1b5a5edSRichard Henderson { 2270e36f27efSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2271e36f27efSRichard Henderson #ifndef CONFIG_USER_ONLY 22726fd0c7bcSRichard Henderson TCGv_i64 tmp; 2273e1b5a5edSRichard Henderson 2274e1b5a5edSRichard Henderson nullify_over(ctx); 2275e1b5a5edSRichard Henderson 2276aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 22776fd0c7bcSRichard Henderson tcg_gen_ld_i64(tmp, tcg_env, offsetof(CPUHPPAState, psw)); 22786fd0c7bcSRichard Henderson tcg_gen_ori_i64(tmp, tmp, a->i); 2279ad75a51eSRichard Henderson gen_helper_swap_system_mask(tmp, tcg_env, tmp); 2280e36f27efSRichard Henderson save_gpr(ctx, a->t, tmp); 2281e1b5a5edSRichard Henderson 2282e1b5a5edSRichard Henderson /* Exit the TB to recognize new interrupts, e.g. PSW_I. */ 228331234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 228431234768SRichard Henderson return nullify_end(ctx); 2285e36f27efSRichard Henderson #endif 2286e1b5a5edSRichard Henderson } 2287e1b5a5edSRichard Henderson 2288c603e14aSRichard Henderson static bool trans_mtsm(DisasContext *ctx, arg_mtsm *a) 2289e1b5a5edSRichard Henderson { 2290e1b5a5edSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2291c603e14aSRichard Henderson #ifndef CONFIG_USER_ONLY 22926fd0c7bcSRichard Henderson TCGv_i64 tmp, reg; 2293e1b5a5edSRichard Henderson nullify_over(ctx); 2294e1b5a5edSRichard Henderson 2295c603e14aSRichard Henderson reg = load_gpr(ctx, a->r); 2296aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 2297ad75a51eSRichard Henderson gen_helper_swap_system_mask(tmp, tcg_env, reg); 2298e1b5a5edSRichard Henderson 2299e1b5a5edSRichard Henderson /* Exit the TB to recognize new interrupts. */ 230031234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 230131234768SRichard Henderson return nullify_end(ctx); 2302c603e14aSRichard Henderson #endif 2303e1b5a5edSRichard Henderson } 2304f49b3537SRichard Henderson 2305e36f27efSRichard Henderson static bool do_rfi(DisasContext *ctx, bool rfi_r) 2306f49b3537SRichard Henderson { 2307f49b3537SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2308e36f27efSRichard Henderson #ifndef CONFIG_USER_ONLY 2309f49b3537SRichard Henderson nullify_over(ctx); 2310f49b3537SRichard Henderson 2311e36f27efSRichard Henderson if (rfi_r) { 2312ad75a51eSRichard Henderson gen_helper_rfi_r(tcg_env); 2313f49b3537SRichard Henderson } else { 2314ad75a51eSRichard Henderson gen_helper_rfi(tcg_env); 2315f49b3537SRichard Henderson } 231631234768SRichard Henderson /* Exit the TB to recognize new interrupts. */ 231707ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 231831234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 2319f49b3537SRichard Henderson 232031234768SRichard Henderson return nullify_end(ctx); 2321e36f27efSRichard Henderson #endif 2322f49b3537SRichard Henderson } 23236210db05SHelge Deller 2324e36f27efSRichard Henderson static bool trans_rfi(DisasContext *ctx, arg_rfi *a) 2325e36f27efSRichard Henderson { 2326e36f27efSRichard Henderson return do_rfi(ctx, false); 2327e36f27efSRichard Henderson } 2328e36f27efSRichard Henderson 2329e36f27efSRichard Henderson static bool trans_rfi_r(DisasContext *ctx, arg_rfi_r *a) 2330e36f27efSRichard Henderson { 2331e36f27efSRichard Henderson return do_rfi(ctx, true); 2332e36f27efSRichard Henderson } 2333e36f27efSRichard Henderson 233496927adbSRichard Henderson static bool trans_halt(DisasContext *ctx, arg_halt *a) 23356210db05SHelge Deller { 23366210db05SHelge Deller CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 233796927adbSRichard Henderson #ifndef CONFIG_USER_ONLY 23386210db05SHelge Deller nullify_over(ctx); 2339ad75a51eSRichard Henderson gen_helper_halt(tcg_env); 234031234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 234131234768SRichard Henderson return nullify_end(ctx); 234296927adbSRichard Henderson #endif 23436210db05SHelge Deller } 234496927adbSRichard Henderson 234596927adbSRichard Henderson static bool trans_reset(DisasContext *ctx, arg_reset *a) 234696927adbSRichard Henderson { 234796927adbSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 234896927adbSRichard Henderson #ifndef CONFIG_USER_ONLY 234996927adbSRichard Henderson nullify_over(ctx); 2350ad75a51eSRichard Henderson gen_helper_reset(tcg_env); 235196927adbSRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 235296927adbSRichard Henderson return nullify_end(ctx); 235396927adbSRichard Henderson #endif 235496927adbSRichard Henderson } 2355e1b5a5edSRichard Henderson 2356558c09beSRichard Henderson static bool do_getshadowregs(DisasContext *ctx) 23574a4554c6SHelge Deller { 23584a4554c6SHelge Deller CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 23594a4554c6SHelge Deller nullify_over(ctx); 2360558c09beSRichard Henderson tcg_gen_ld_i64(cpu_gr[1], tcg_env, offsetof(CPUHPPAState, shadow[0])); 2361558c09beSRichard Henderson tcg_gen_ld_i64(cpu_gr[8], tcg_env, offsetof(CPUHPPAState, shadow[1])); 2362558c09beSRichard Henderson tcg_gen_ld_i64(cpu_gr[9], tcg_env, offsetof(CPUHPPAState, shadow[2])); 2363558c09beSRichard Henderson tcg_gen_ld_i64(cpu_gr[16], tcg_env, offsetof(CPUHPPAState, shadow[3])); 2364558c09beSRichard Henderson tcg_gen_ld_i64(cpu_gr[17], tcg_env, offsetof(CPUHPPAState, shadow[4])); 2365558c09beSRichard Henderson tcg_gen_ld_i64(cpu_gr[24], tcg_env, offsetof(CPUHPPAState, shadow[5])); 2366558c09beSRichard Henderson tcg_gen_ld_i64(cpu_gr[25], tcg_env, offsetof(CPUHPPAState, shadow[6])); 23674a4554c6SHelge Deller return nullify_end(ctx); 2368558c09beSRichard Henderson } 2369558c09beSRichard Henderson 23703bdf2081SHelge Deller static bool do_putshadowregs(DisasContext *ctx) 23713bdf2081SHelge Deller { 23723bdf2081SHelge Deller CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 23733bdf2081SHelge Deller nullify_over(ctx); 23743bdf2081SHelge Deller tcg_gen_st_i64(cpu_gr[1], tcg_env, offsetof(CPUHPPAState, shadow[0])); 23753bdf2081SHelge Deller tcg_gen_st_i64(cpu_gr[8], tcg_env, offsetof(CPUHPPAState, shadow[1])); 23763bdf2081SHelge Deller tcg_gen_st_i64(cpu_gr[9], tcg_env, offsetof(CPUHPPAState, shadow[2])); 23773bdf2081SHelge Deller tcg_gen_st_i64(cpu_gr[16], tcg_env, offsetof(CPUHPPAState, shadow[3])); 23783bdf2081SHelge Deller tcg_gen_st_i64(cpu_gr[17], tcg_env, offsetof(CPUHPPAState, shadow[4])); 23793bdf2081SHelge Deller tcg_gen_st_i64(cpu_gr[24], tcg_env, offsetof(CPUHPPAState, shadow[5])); 23803bdf2081SHelge Deller tcg_gen_st_i64(cpu_gr[25], tcg_env, offsetof(CPUHPPAState, shadow[6])); 23813bdf2081SHelge Deller return nullify_end(ctx); 23823bdf2081SHelge Deller } 23833bdf2081SHelge Deller 2384558c09beSRichard Henderson static bool trans_getshadowregs(DisasContext *ctx, arg_getshadowregs *a) 2385558c09beSRichard Henderson { 2386558c09beSRichard Henderson return do_getshadowregs(ctx); 23874a4554c6SHelge Deller } 23884a4554c6SHelge Deller 2389deee69a1SRichard Henderson static bool trans_nop_addrx(DisasContext *ctx, arg_ldst *a) 239098a9cb79SRichard Henderson { 2391deee69a1SRichard Henderson if (a->m) { 23926fd0c7bcSRichard Henderson TCGv_i64 dest = dest_gpr(ctx, a->b); 23936fd0c7bcSRichard Henderson TCGv_i64 src1 = load_gpr(ctx, a->b); 23946fd0c7bcSRichard Henderson TCGv_i64 src2 = load_gpr(ctx, a->x); 239598a9cb79SRichard Henderson 239698a9cb79SRichard Henderson /* The only thing we need to do is the base register modification. */ 23976fd0c7bcSRichard Henderson tcg_gen_add_i64(dest, src1, src2); 2398deee69a1SRichard Henderson save_gpr(ctx, a->b, dest); 2399deee69a1SRichard Henderson } 240098a9cb79SRichard Henderson cond_free(&ctx->null_cond); 240131234768SRichard Henderson return true; 240298a9cb79SRichard Henderson } 240398a9cb79SRichard Henderson 2404ad1fdacdSSven Schnelle static bool trans_fic(DisasContext *ctx, arg_ldst *a) 2405ad1fdacdSSven Schnelle { 2406ad1fdacdSSven Schnelle /* End TB for flush instruction cache, so we pick up new insns. */ 2407ad1fdacdSSven Schnelle ctx->base.is_jmp = DISAS_IAQ_N_STALE; 2408ad1fdacdSSven Schnelle return trans_nop_addrx(ctx, a); 2409ad1fdacdSSven Schnelle } 2410ad1fdacdSSven Schnelle 2411deee69a1SRichard Henderson static bool trans_probe(DisasContext *ctx, arg_probe *a) 241298a9cb79SRichard Henderson { 24136fd0c7bcSRichard Henderson TCGv_i64 dest, ofs; 2414eed14219SRichard Henderson TCGv_i32 level, want; 24156fd0c7bcSRichard Henderson TCGv_i64 addr; 241698a9cb79SRichard Henderson 241798a9cb79SRichard Henderson nullify_over(ctx); 241898a9cb79SRichard Henderson 2419deee69a1SRichard Henderson dest = dest_gpr(ctx, a->t); 2420deee69a1SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, 0, 0, 0, a->sp, 0, false); 2421eed14219SRichard Henderson 2422deee69a1SRichard Henderson if (a->imm) { 2423e5d487c9SRichard Henderson level = tcg_constant_i32(a->ri & 3); 242498a9cb79SRichard Henderson } else { 2425eed14219SRichard Henderson level = tcg_temp_new_i32(); 24266fd0c7bcSRichard Henderson tcg_gen_extrl_i64_i32(level, load_gpr(ctx, a->ri)); 2427eed14219SRichard Henderson tcg_gen_andi_i32(level, level, 3); 242898a9cb79SRichard Henderson } 242929dd6f64SRichard Henderson want = tcg_constant_i32(a->write ? PAGE_WRITE : PAGE_READ); 2430eed14219SRichard Henderson 2431ad75a51eSRichard Henderson gen_helper_probe(dest, tcg_env, addr, level, want); 2432eed14219SRichard Henderson 2433deee69a1SRichard Henderson save_gpr(ctx, a->t, dest); 243431234768SRichard Henderson return nullify_end(ctx); 243598a9cb79SRichard Henderson } 243698a9cb79SRichard Henderson 2437deee69a1SRichard Henderson static bool trans_ixtlbx(DisasContext *ctx, arg_ixtlbx *a) 24388d6ae7fbSRichard Henderson { 24398577f354SRichard Henderson if (ctx->is_pa20) { 24408577f354SRichard Henderson return false; 24418577f354SRichard Henderson } 2442deee69a1SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2443deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY 24446fd0c7bcSRichard Henderson TCGv_i64 addr; 24456fd0c7bcSRichard Henderson TCGv_i64 ofs, reg; 24468d6ae7fbSRichard Henderson 24478d6ae7fbSRichard Henderson nullify_over(ctx); 24488d6ae7fbSRichard Henderson 2449deee69a1SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, 0, 0, 0, a->sp, 0, false); 2450deee69a1SRichard Henderson reg = load_gpr(ctx, a->r); 2451deee69a1SRichard Henderson if (a->addr) { 24528577f354SRichard Henderson gen_helper_itlba_pa11(tcg_env, addr, reg); 24538d6ae7fbSRichard Henderson } else { 24548577f354SRichard Henderson gen_helper_itlbp_pa11(tcg_env, addr, reg); 24558d6ae7fbSRichard Henderson } 24568d6ae7fbSRichard Henderson 245732dc7569SSven Schnelle /* Exit TB for TLB change if mmu is enabled. */ 245832dc7569SSven Schnelle if (ctx->tb_flags & PSW_C) { 245931234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 246031234768SRichard Henderson } 246131234768SRichard Henderson return nullify_end(ctx); 2462deee69a1SRichard Henderson #endif 24638d6ae7fbSRichard Henderson } 246463300a00SRichard Henderson 2465eb25d10fSHelge Deller static bool do_pxtlb(DisasContext *ctx, arg_ldst *a, bool local) 246663300a00SRichard Henderson { 2467deee69a1SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2468deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY 24696fd0c7bcSRichard Henderson TCGv_i64 addr; 24706fd0c7bcSRichard Henderson TCGv_i64 ofs; 247163300a00SRichard Henderson 247263300a00SRichard Henderson nullify_over(ctx); 247363300a00SRichard Henderson 2474deee69a1SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, a->x, 0, 0, a->sp, a->m, false); 2475eb25d10fSHelge Deller 2476eb25d10fSHelge Deller /* 2477eb25d10fSHelge Deller * Page align now, rather than later, so that we can add in the 2478eb25d10fSHelge Deller * page_size field from pa2.0 from the low 4 bits of GR[b]. 2479eb25d10fSHelge Deller */ 2480eb25d10fSHelge Deller tcg_gen_andi_i64(addr, addr, TARGET_PAGE_MASK); 2481eb25d10fSHelge Deller if (ctx->is_pa20) { 2482eb25d10fSHelge Deller tcg_gen_deposit_i64(addr, addr, load_gpr(ctx, a->b), 0, 4); 248363300a00SRichard Henderson } 2484eb25d10fSHelge Deller 2485eb25d10fSHelge Deller if (local) { 2486eb25d10fSHelge Deller gen_helper_ptlb_l(tcg_env, addr); 248763300a00SRichard Henderson } else { 2488ad75a51eSRichard Henderson gen_helper_ptlb(tcg_env, addr); 248963300a00SRichard Henderson } 249063300a00SRichard Henderson 2491eb25d10fSHelge Deller if (a->m) { 2492eb25d10fSHelge Deller save_gpr(ctx, a->b, ofs); 2493eb25d10fSHelge Deller } 2494eb25d10fSHelge Deller 2495eb25d10fSHelge Deller /* Exit TB for TLB change if mmu is enabled. */ 2496eb25d10fSHelge Deller if (ctx->tb_flags & PSW_C) { 2497eb25d10fSHelge Deller ctx->base.is_jmp = DISAS_IAQ_N_STALE; 2498eb25d10fSHelge Deller } 2499eb25d10fSHelge Deller return nullify_end(ctx); 2500eb25d10fSHelge Deller #endif 2501eb25d10fSHelge Deller } 2502eb25d10fSHelge Deller 2503eb25d10fSHelge Deller static bool trans_pxtlb(DisasContext *ctx, arg_ldst *a) 2504eb25d10fSHelge Deller { 2505eb25d10fSHelge Deller return do_pxtlb(ctx, a, false); 2506eb25d10fSHelge Deller } 2507eb25d10fSHelge Deller 2508eb25d10fSHelge Deller static bool trans_pxtlb_l(DisasContext *ctx, arg_ldst *a) 2509eb25d10fSHelge Deller { 2510eb25d10fSHelge Deller return ctx->is_pa20 && do_pxtlb(ctx, a, true); 2511eb25d10fSHelge Deller } 2512eb25d10fSHelge Deller 2513eb25d10fSHelge Deller static bool trans_pxtlbe(DisasContext *ctx, arg_ldst *a) 2514eb25d10fSHelge Deller { 2515eb25d10fSHelge Deller CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2516eb25d10fSHelge Deller #ifndef CONFIG_USER_ONLY 2517eb25d10fSHelge Deller nullify_over(ctx); 2518eb25d10fSHelge Deller 2519eb25d10fSHelge Deller trans_nop_addrx(ctx, a); 2520eb25d10fSHelge Deller gen_helper_ptlbe(tcg_env); 2521eb25d10fSHelge Deller 252263300a00SRichard Henderson /* Exit TB for TLB change if mmu is enabled. */ 252332dc7569SSven Schnelle if (ctx->tb_flags & PSW_C) { 252431234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 252531234768SRichard Henderson } 252631234768SRichard Henderson return nullify_end(ctx); 2527deee69a1SRichard Henderson #endif 252863300a00SRichard Henderson } 25292dfcca9fSRichard Henderson 25306797c315SNick Hudson /* 25316797c315SNick Hudson * Implement the pcxl and pcxl2 Fast TLB Insert instructions. 25326797c315SNick Hudson * See 25336797c315SNick Hudson * https://parisc.wiki.kernel.org/images-parisc/a/a9/Pcxl2_ers.pdf 25346797c315SNick Hudson * page 13-9 (195/206) 25356797c315SNick Hudson */ 25366797c315SNick Hudson static bool trans_ixtlbxf(DisasContext *ctx, arg_ixtlbxf *a) 25376797c315SNick Hudson { 25388577f354SRichard Henderson if (ctx->is_pa20) { 25398577f354SRichard Henderson return false; 25408577f354SRichard Henderson } 25416797c315SNick Hudson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 25426797c315SNick Hudson #ifndef CONFIG_USER_ONLY 25436fd0c7bcSRichard Henderson TCGv_i64 addr, atl, stl; 25446fd0c7bcSRichard Henderson TCGv_i64 reg; 25456797c315SNick Hudson 25466797c315SNick Hudson nullify_over(ctx); 25476797c315SNick Hudson 25486797c315SNick Hudson /* 25496797c315SNick Hudson * FIXME: 25506797c315SNick Hudson * if (not (pcxl or pcxl2)) 25516797c315SNick Hudson * return gen_illegal(ctx); 25526797c315SNick Hudson */ 25536797c315SNick Hudson 25546fd0c7bcSRichard Henderson atl = tcg_temp_new_i64(); 25556fd0c7bcSRichard Henderson stl = tcg_temp_new_i64(); 25566fd0c7bcSRichard Henderson addr = tcg_temp_new_i64(); 25576797c315SNick Hudson 2558ad75a51eSRichard Henderson tcg_gen_ld32u_i64(stl, tcg_env, 25596797c315SNick Hudson a->data ? offsetof(CPUHPPAState, cr[CR_ISR]) 25606797c315SNick Hudson : offsetof(CPUHPPAState, cr[CR_IIASQ])); 2561ad75a51eSRichard Henderson tcg_gen_ld32u_i64(atl, tcg_env, 25626797c315SNick Hudson a->data ? offsetof(CPUHPPAState, cr[CR_IOR]) 25636797c315SNick Hudson : offsetof(CPUHPPAState, cr[CR_IIAOQ])); 25646797c315SNick Hudson tcg_gen_shli_i64(stl, stl, 32); 2565d265360fSRichard Henderson tcg_gen_or_i64(addr, atl, stl); 25666797c315SNick Hudson 25676797c315SNick Hudson reg = load_gpr(ctx, a->r); 25686797c315SNick Hudson if (a->addr) { 25698577f354SRichard Henderson gen_helper_itlba_pa11(tcg_env, addr, reg); 25706797c315SNick Hudson } else { 25718577f354SRichard Henderson gen_helper_itlbp_pa11(tcg_env, addr, reg); 25726797c315SNick Hudson } 25736797c315SNick Hudson 25746797c315SNick Hudson /* Exit TB for TLB change if mmu is enabled. */ 25756797c315SNick Hudson if (ctx->tb_flags & PSW_C) { 25766797c315SNick Hudson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 25776797c315SNick Hudson } 25786797c315SNick Hudson return nullify_end(ctx); 25796797c315SNick Hudson #endif 25806797c315SNick Hudson } 25816797c315SNick Hudson 25828577f354SRichard Henderson static bool trans_ixtlbt(DisasContext *ctx, arg_ixtlbt *a) 25838577f354SRichard Henderson { 25848577f354SRichard Henderson if (!ctx->is_pa20) { 25858577f354SRichard Henderson return false; 25868577f354SRichard Henderson } 25878577f354SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 25888577f354SRichard Henderson #ifndef CONFIG_USER_ONLY 25898577f354SRichard Henderson nullify_over(ctx); 25908577f354SRichard Henderson { 25918577f354SRichard Henderson TCGv_i64 src1 = load_gpr(ctx, a->r1); 25928577f354SRichard Henderson TCGv_i64 src2 = load_gpr(ctx, a->r2); 25938577f354SRichard Henderson 25948577f354SRichard Henderson if (a->data) { 25958577f354SRichard Henderson gen_helper_idtlbt_pa20(tcg_env, src1, src2); 25968577f354SRichard Henderson } else { 25978577f354SRichard Henderson gen_helper_iitlbt_pa20(tcg_env, src1, src2); 25988577f354SRichard Henderson } 25998577f354SRichard Henderson } 26008577f354SRichard Henderson /* Exit TB for TLB change if mmu is enabled. */ 26018577f354SRichard Henderson if (ctx->tb_flags & PSW_C) { 26028577f354SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 26038577f354SRichard Henderson } 26048577f354SRichard Henderson return nullify_end(ctx); 26058577f354SRichard Henderson #endif 26068577f354SRichard Henderson } 26078577f354SRichard Henderson 2608deee69a1SRichard Henderson static bool trans_lpa(DisasContext *ctx, arg_ldst *a) 26092dfcca9fSRichard Henderson { 2610deee69a1SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2611deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY 26126fd0c7bcSRichard Henderson TCGv_i64 vaddr; 26136fd0c7bcSRichard Henderson TCGv_i64 ofs, paddr; 26142dfcca9fSRichard Henderson 26152dfcca9fSRichard Henderson nullify_over(ctx); 26162dfcca9fSRichard Henderson 2617deee69a1SRichard Henderson form_gva(ctx, &vaddr, &ofs, a->b, a->x, 0, 0, a->sp, a->m, false); 26182dfcca9fSRichard Henderson 2619aac0f603SRichard Henderson paddr = tcg_temp_new_i64(); 2620ad75a51eSRichard Henderson gen_helper_lpa(paddr, tcg_env, vaddr); 26212dfcca9fSRichard Henderson 26222dfcca9fSRichard Henderson /* Note that physical address result overrides base modification. */ 2623deee69a1SRichard Henderson if (a->m) { 2624deee69a1SRichard Henderson save_gpr(ctx, a->b, ofs); 26252dfcca9fSRichard Henderson } 2626deee69a1SRichard Henderson save_gpr(ctx, a->t, paddr); 26272dfcca9fSRichard Henderson 262831234768SRichard Henderson return nullify_end(ctx); 2629deee69a1SRichard Henderson #endif 26302dfcca9fSRichard Henderson } 263143a97b81SRichard Henderson 2632deee69a1SRichard Henderson static bool trans_lci(DisasContext *ctx, arg_lci *a) 263343a97b81SRichard Henderson { 263443a97b81SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 263543a97b81SRichard Henderson 263643a97b81SRichard Henderson /* The Coherence Index is an implementation-defined function of the 263743a97b81SRichard Henderson physical address. Two addresses with the same CI have a coherent 263843a97b81SRichard Henderson view of the cache. Our implementation is to return 0 for all, 263943a97b81SRichard Henderson since the entire address space is coherent. */ 2640a4db4a78SRichard Henderson save_gpr(ctx, a->t, ctx->zero); 264143a97b81SRichard Henderson 264231234768SRichard Henderson cond_free(&ctx->null_cond); 264331234768SRichard Henderson return true; 264443a97b81SRichard Henderson } 264598a9cb79SRichard Henderson 2646faf97ba1SRichard Henderson static bool trans_add(DisasContext *ctx, arg_rrr_cf_d_sh *a) 2647b2167459SRichard Henderson { 26480c982a28SRichard Henderson return do_add_reg(ctx, a, false, false, false, false); 2649b2167459SRichard Henderson } 2650b2167459SRichard Henderson 2651faf97ba1SRichard Henderson static bool trans_add_l(DisasContext *ctx, arg_rrr_cf_d_sh *a) 2652b2167459SRichard Henderson { 26530c982a28SRichard Henderson return do_add_reg(ctx, a, true, false, false, false); 2654b2167459SRichard Henderson } 2655b2167459SRichard Henderson 2656faf97ba1SRichard Henderson static bool trans_add_tsv(DisasContext *ctx, arg_rrr_cf_d_sh *a) 2657b2167459SRichard Henderson { 26580c982a28SRichard Henderson return do_add_reg(ctx, a, false, true, false, false); 2659b2167459SRichard Henderson } 2660b2167459SRichard Henderson 2661faf97ba1SRichard Henderson static bool trans_add_c(DisasContext *ctx, arg_rrr_cf_d_sh *a) 2662b2167459SRichard Henderson { 26630c982a28SRichard Henderson return do_add_reg(ctx, a, false, false, false, true); 26640c982a28SRichard Henderson } 2665b2167459SRichard Henderson 2666faf97ba1SRichard Henderson static bool trans_add_c_tsv(DisasContext *ctx, arg_rrr_cf_d_sh *a) 26670c982a28SRichard Henderson { 26680c982a28SRichard Henderson return do_add_reg(ctx, a, false, true, false, true); 26690c982a28SRichard Henderson } 26700c982a28SRichard Henderson 267163c427c6SRichard Henderson static bool trans_sub(DisasContext *ctx, arg_rrr_cf_d *a) 26720c982a28SRichard Henderson { 26730c982a28SRichard Henderson return do_sub_reg(ctx, a, false, false, false); 26740c982a28SRichard Henderson } 26750c982a28SRichard Henderson 267663c427c6SRichard Henderson static bool trans_sub_tsv(DisasContext *ctx, arg_rrr_cf_d *a) 26770c982a28SRichard Henderson { 26780c982a28SRichard Henderson return do_sub_reg(ctx, a, true, false, false); 26790c982a28SRichard Henderson } 26800c982a28SRichard Henderson 268163c427c6SRichard Henderson static bool trans_sub_tc(DisasContext *ctx, arg_rrr_cf_d *a) 26820c982a28SRichard Henderson { 26830c982a28SRichard Henderson return do_sub_reg(ctx, a, false, false, true); 26840c982a28SRichard Henderson } 26850c982a28SRichard Henderson 268663c427c6SRichard Henderson static bool trans_sub_tsv_tc(DisasContext *ctx, arg_rrr_cf_d *a) 26870c982a28SRichard Henderson { 26880c982a28SRichard Henderson return do_sub_reg(ctx, a, true, false, true); 26890c982a28SRichard Henderson } 26900c982a28SRichard Henderson 269163c427c6SRichard Henderson static bool trans_sub_b(DisasContext *ctx, arg_rrr_cf_d *a) 26920c982a28SRichard Henderson { 26930c982a28SRichard Henderson return do_sub_reg(ctx, a, false, true, false); 26940c982a28SRichard Henderson } 26950c982a28SRichard Henderson 269663c427c6SRichard Henderson static bool trans_sub_b_tsv(DisasContext *ctx, arg_rrr_cf_d *a) 26970c982a28SRichard Henderson { 26980c982a28SRichard Henderson return do_sub_reg(ctx, a, true, true, false); 26990c982a28SRichard Henderson } 27000c982a28SRichard Henderson 2701fa8e3bedSRichard Henderson static bool trans_andcm(DisasContext *ctx, arg_rrr_cf_d *a) 27020c982a28SRichard Henderson { 27036fd0c7bcSRichard Henderson return do_log_reg(ctx, a, tcg_gen_andc_i64); 27040c982a28SRichard Henderson } 27050c982a28SRichard Henderson 2706fa8e3bedSRichard Henderson static bool trans_and(DisasContext *ctx, arg_rrr_cf_d *a) 27070c982a28SRichard Henderson { 27086fd0c7bcSRichard Henderson return do_log_reg(ctx, a, tcg_gen_and_i64); 27090c982a28SRichard Henderson } 27100c982a28SRichard Henderson 2711fa8e3bedSRichard Henderson static bool trans_or(DisasContext *ctx, arg_rrr_cf_d *a) 27120c982a28SRichard Henderson { 27130c982a28SRichard Henderson if (a->cf == 0) { 27140c982a28SRichard Henderson unsigned r2 = a->r2; 27150c982a28SRichard Henderson unsigned r1 = a->r1; 27160c982a28SRichard Henderson unsigned rt = a->t; 27170c982a28SRichard Henderson 27187aee8189SRichard Henderson if (rt == 0) { /* NOP */ 27197aee8189SRichard Henderson cond_free(&ctx->null_cond); 27207aee8189SRichard Henderson return true; 27217aee8189SRichard Henderson } 27227aee8189SRichard Henderson if (r2 == 0) { /* COPY */ 2723b2167459SRichard Henderson if (r1 == 0) { 27246fd0c7bcSRichard Henderson TCGv_i64 dest = dest_gpr(ctx, rt); 27256fd0c7bcSRichard Henderson tcg_gen_movi_i64(dest, 0); 2726b2167459SRichard Henderson save_gpr(ctx, rt, dest); 2727b2167459SRichard Henderson } else { 2728b2167459SRichard Henderson save_gpr(ctx, rt, cpu_gr[r1]); 2729b2167459SRichard Henderson } 2730b2167459SRichard Henderson cond_free(&ctx->null_cond); 273131234768SRichard Henderson return true; 2732b2167459SRichard Henderson } 27337aee8189SRichard Henderson #ifndef CONFIG_USER_ONLY 27347aee8189SRichard Henderson /* These are QEMU extensions and are nops in the real architecture: 27357aee8189SRichard Henderson * 27367aee8189SRichard Henderson * or %r10,%r10,%r10 -- idle loop; wait for interrupt 27377aee8189SRichard Henderson * or %r31,%r31,%r31 -- death loop; offline cpu 27387aee8189SRichard Henderson * currently implemented as idle. 27397aee8189SRichard Henderson */ 27407aee8189SRichard Henderson if ((rt == 10 || rt == 31) && r1 == rt && r2 == rt) { /* PAUSE */ 27417aee8189SRichard Henderson /* No need to check for supervisor, as userland can only pause 27427aee8189SRichard Henderson until the next timer interrupt. */ 27437aee8189SRichard Henderson nullify_over(ctx); 27447aee8189SRichard Henderson 27457aee8189SRichard Henderson /* Advance the instruction queue. */ 2746741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b); 2747741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, ctx->iaoq_n, ctx->iaoq_n_var); 27487aee8189SRichard Henderson nullify_set(ctx, 0); 27497aee8189SRichard Henderson 27507aee8189SRichard Henderson /* Tell the qemu main loop to halt until this cpu has work. */ 2751ad75a51eSRichard Henderson tcg_gen_st_i32(tcg_constant_i32(1), tcg_env, 275229dd6f64SRichard Henderson offsetof(CPUState, halted) - offsetof(HPPACPU, env)); 27537aee8189SRichard Henderson gen_excp_1(EXCP_HALTED); 27547aee8189SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 27557aee8189SRichard Henderson 27567aee8189SRichard Henderson return nullify_end(ctx); 27577aee8189SRichard Henderson } 27587aee8189SRichard Henderson #endif 27597aee8189SRichard Henderson } 27606fd0c7bcSRichard Henderson return do_log_reg(ctx, a, tcg_gen_or_i64); 27617aee8189SRichard Henderson } 2762b2167459SRichard Henderson 2763fa8e3bedSRichard Henderson static bool trans_xor(DisasContext *ctx, arg_rrr_cf_d *a) 2764b2167459SRichard Henderson { 27656fd0c7bcSRichard Henderson return do_log_reg(ctx, a, tcg_gen_xor_i64); 27660c982a28SRichard Henderson } 27670c982a28SRichard Henderson 2768345aa35fSRichard Henderson static bool trans_cmpclr(DisasContext *ctx, arg_rrr_cf_d *a) 27690c982a28SRichard Henderson { 27706fd0c7bcSRichard Henderson TCGv_i64 tcg_r1, tcg_r2; 2771b2167459SRichard Henderson 27720c982a28SRichard Henderson if (a->cf) { 2773b2167459SRichard Henderson nullify_over(ctx); 2774b2167459SRichard Henderson } 27750c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 27760c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 2777345aa35fSRichard Henderson do_cmpclr(ctx, a->t, tcg_r1, tcg_r2, a->cf, a->d); 277831234768SRichard Henderson return nullify_end(ctx); 2779b2167459SRichard Henderson } 2780b2167459SRichard Henderson 2781af240753SRichard Henderson static bool trans_uxor(DisasContext *ctx, arg_rrr_cf_d *a) 2782b2167459SRichard Henderson { 278346bb3d46SRichard Henderson TCGv_i64 tcg_r1, tcg_r2, dest; 2784b2167459SRichard Henderson 27850c982a28SRichard Henderson if (a->cf) { 2786b2167459SRichard Henderson nullify_over(ctx); 2787b2167459SRichard Henderson } 278846bb3d46SRichard Henderson 27890c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 27900c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 279146bb3d46SRichard Henderson dest = dest_gpr(ctx, a->t); 279246bb3d46SRichard Henderson 279346bb3d46SRichard Henderson tcg_gen_xor_i64(dest, tcg_r1, tcg_r2); 279446bb3d46SRichard Henderson save_gpr(ctx, a->t, dest); 279546bb3d46SRichard Henderson 279646bb3d46SRichard Henderson cond_free(&ctx->null_cond); 279746bb3d46SRichard Henderson if (a->cf) { 279846bb3d46SRichard Henderson ctx->null_cond = do_unit_zero_cond(a->cf, a->d, dest); 279946bb3d46SRichard Henderson } 280046bb3d46SRichard Henderson 280131234768SRichard Henderson return nullify_end(ctx); 2802b2167459SRichard Henderson } 2803b2167459SRichard Henderson 2804af240753SRichard Henderson static bool do_uaddcm(DisasContext *ctx, arg_rrr_cf_d *a, bool is_tc) 2805b2167459SRichard Henderson { 28066fd0c7bcSRichard Henderson TCGv_i64 tcg_r1, tcg_r2, tmp; 2807b2167459SRichard Henderson 2808ababac16SRichard Henderson if (a->cf == 0) { 2809ababac16SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 2810ababac16SRichard Henderson tmp = dest_gpr(ctx, a->t); 2811ababac16SRichard Henderson 2812ababac16SRichard Henderson if (a->r1 == 0) { 2813ababac16SRichard Henderson /* UADDCM r0,src,dst is the common idiom for dst = ~src. */ 2814ababac16SRichard Henderson tcg_gen_not_i64(tmp, tcg_r2); 2815ababac16SRichard Henderson } else { 2816ababac16SRichard Henderson /* 2817ababac16SRichard Henderson * Recall that r1 - r2 == r1 + ~r2 + 1. 2818ababac16SRichard Henderson * Thus r1 + ~r2 == r1 - r2 - 1, 2819ababac16SRichard Henderson * which does not require an extra temporary. 2820ababac16SRichard Henderson */ 2821ababac16SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 2822ababac16SRichard Henderson tcg_gen_sub_i64(tmp, tcg_r1, tcg_r2); 2823ababac16SRichard Henderson tcg_gen_subi_i64(tmp, tmp, 1); 2824b2167459SRichard Henderson } 2825ababac16SRichard Henderson save_gpr(ctx, a->t, tmp); 2826ababac16SRichard Henderson cond_free(&ctx->null_cond); 2827ababac16SRichard Henderson return true; 2828ababac16SRichard Henderson } 2829ababac16SRichard Henderson 2830ababac16SRichard Henderson nullify_over(ctx); 28310c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 28320c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 2833aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 28346fd0c7bcSRichard Henderson tcg_gen_not_i64(tmp, tcg_r2); 283546bb3d46SRichard Henderson do_unit_addsub(ctx, a->t, tcg_r1, tmp, a->cf, a->d, is_tc, true); 283631234768SRichard Henderson return nullify_end(ctx); 2837b2167459SRichard Henderson } 2838b2167459SRichard Henderson 2839af240753SRichard Henderson static bool trans_uaddcm(DisasContext *ctx, arg_rrr_cf_d *a) 2840b2167459SRichard Henderson { 28410c982a28SRichard Henderson return do_uaddcm(ctx, a, false); 28420c982a28SRichard Henderson } 28430c982a28SRichard Henderson 2844af240753SRichard Henderson static bool trans_uaddcm_tc(DisasContext *ctx, arg_rrr_cf_d *a) 28450c982a28SRichard Henderson { 28460c982a28SRichard Henderson return do_uaddcm(ctx, a, true); 28470c982a28SRichard Henderson } 28480c982a28SRichard Henderson 2849af240753SRichard Henderson static bool do_dcor(DisasContext *ctx, arg_rr_cf_d *a, bool is_i) 28500c982a28SRichard Henderson { 28516fd0c7bcSRichard Henderson TCGv_i64 tmp; 2852b2167459SRichard Henderson 2853b2167459SRichard Henderson nullify_over(ctx); 2854b2167459SRichard Henderson 2855aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 2856d0ae87a2SRichard Henderson tcg_gen_extract2_i64(tmp, cpu_psw_cb, cpu_psw_cb_msb, 4); 2857b2167459SRichard Henderson if (!is_i) { 28586fd0c7bcSRichard Henderson tcg_gen_not_i64(tmp, tmp); 2859b2167459SRichard Henderson } 28606fd0c7bcSRichard Henderson tcg_gen_andi_i64(tmp, tmp, (uint64_t)0x1111111111111111ull); 28616fd0c7bcSRichard Henderson tcg_gen_muli_i64(tmp, tmp, 6); 286246bb3d46SRichard Henderson do_unit_addsub(ctx, a->t, load_gpr(ctx, a->r), tmp, 286346bb3d46SRichard Henderson a->cf, a->d, false, is_i); 286431234768SRichard Henderson return nullify_end(ctx); 2865b2167459SRichard Henderson } 2866b2167459SRichard Henderson 2867af240753SRichard Henderson static bool trans_dcor(DisasContext *ctx, arg_rr_cf_d *a) 2868b2167459SRichard Henderson { 28690c982a28SRichard Henderson return do_dcor(ctx, a, false); 28700c982a28SRichard Henderson } 28710c982a28SRichard Henderson 2872af240753SRichard Henderson static bool trans_dcor_i(DisasContext *ctx, arg_rr_cf_d *a) 28730c982a28SRichard Henderson { 28740c982a28SRichard Henderson return do_dcor(ctx, a, true); 28750c982a28SRichard Henderson } 28760c982a28SRichard Henderson 28770c982a28SRichard Henderson static bool trans_ds(DisasContext *ctx, arg_rrr_cf *a) 28780c982a28SRichard Henderson { 2879a4db4a78SRichard Henderson TCGv_i64 dest, add1, add2, addc, in1, in2; 2880b2167459SRichard Henderson 2881b2167459SRichard Henderson nullify_over(ctx); 2882b2167459SRichard Henderson 28830c982a28SRichard Henderson in1 = load_gpr(ctx, a->r1); 28840c982a28SRichard Henderson in2 = load_gpr(ctx, a->r2); 2885b2167459SRichard Henderson 2886aac0f603SRichard Henderson add1 = tcg_temp_new_i64(); 2887aac0f603SRichard Henderson add2 = tcg_temp_new_i64(); 2888aac0f603SRichard Henderson addc = tcg_temp_new_i64(); 2889aac0f603SRichard Henderson dest = tcg_temp_new_i64(); 2890b2167459SRichard Henderson 2891b2167459SRichard Henderson /* Form R1 << 1 | PSW[CB]{8}. */ 28926fd0c7bcSRichard Henderson tcg_gen_add_i64(add1, in1, in1); 28936fd0c7bcSRichard Henderson tcg_gen_add_i64(add1, add1, get_psw_carry(ctx, false)); 2894b2167459SRichard Henderson 289572ca8753SRichard Henderson /* 289672ca8753SRichard Henderson * Add or subtract R2, depending on PSW[V]. Proper computation of 289772ca8753SRichard Henderson * carry requires that we subtract via + ~R2 + 1, as described in 289872ca8753SRichard Henderson * the manual. By extracting and masking V, we can produce the 289972ca8753SRichard Henderson * proper inputs to the addition without movcond. 290072ca8753SRichard Henderson */ 29016fd0c7bcSRichard Henderson tcg_gen_sextract_i64(addc, cpu_psw_v, 31, 1); 29026fd0c7bcSRichard Henderson tcg_gen_xor_i64(add2, in2, addc); 29036fd0c7bcSRichard Henderson tcg_gen_andi_i64(addc, addc, 1); 290472ca8753SRichard Henderson 2905a4db4a78SRichard Henderson tcg_gen_add2_i64(dest, cpu_psw_cb_msb, add1, ctx->zero, add2, ctx->zero); 2906a4db4a78SRichard Henderson tcg_gen_add2_i64(dest, cpu_psw_cb_msb, dest, cpu_psw_cb_msb, 2907a4db4a78SRichard Henderson addc, ctx->zero); 2908b2167459SRichard Henderson 2909b2167459SRichard Henderson /* Write back the result register. */ 29100c982a28SRichard Henderson save_gpr(ctx, a->t, dest); 2911b2167459SRichard Henderson 2912b2167459SRichard Henderson /* Write back PSW[CB]. */ 29136fd0c7bcSRichard Henderson tcg_gen_xor_i64(cpu_psw_cb, add1, add2); 29146fd0c7bcSRichard Henderson tcg_gen_xor_i64(cpu_psw_cb, cpu_psw_cb, dest); 2915b2167459SRichard Henderson 2916f8f5986eSRichard Henderson /* 2917f8f5986eSRichard Henderson * Write back PSW[V] for the division step. 2918f8f5986eSRichard Henderson * Shift cb{8} from where it lives in bit 32 to bit 31, 2919f8f5986eSRichard Henderson * so that it overlaps r2{32} in bit 31. 2920f8f5986eSRichard Henderson */ 2921f8f5986eSRichard Henderson tcg_gen_shri_i64(cpu_psw_v, cpu_psw_cb, 1); 29226fd0c7bcSRichard Henderson tcg_gen_xor_i64(cpu_psw_v, cpu_psw_v, in2); 2923b2167459SRichard Henderson 2924b2167459SRichard Henderson /* Install the new nullification. */ 29250c982a28SRichard Henderson if (a->cf) { 2926f8f5986eSRichard Henderson TCGv_i64 sv = NULL, uv = NULL; 2927b47a4a02SSven Schnelle if (cond_need_sv(a->cf >> 1)) { 2928f8f5986eSRichard Henderson sv = do_add_sv(ctx, dest, add1, add2, in1, 1, false); 2929f8f5986eSRichard Henderson } else if (cond_need_cb(a->cf >> 1)) { 2930f8f5986eSRichard Henderson uv = do_add_uv(ctx, cpu_psw_cb, NULL, in1, 1, false); 2931b2167459SRichard Henderson } 2932f8f5986eSRichard Henderson ctx->null_cond = do_cond(ctx, a->cf, false, dest, uv, sv); 2933b2167459SRichard Henderson } 2934b2167459SRichard Henderson 293531234768SRichard Henderson return nullify_end(ctx); 2936b2167459SRichard Henderson } 2937b2167459SRichard Henderson 29380588e061SRichard Henderson static bool trans_addi(DisasContext *ctx, arg_rri_cf *a) 2939b2167459SRichard Henderson { 29400588e061SRichard Henderson return do_add_imm(ctx, a, false, false); 29410588e061SRichard Henderson } 29420588e061SRichard Henderson 29430588e061SRichard Henderson static bool trans_addi_tsv(DisasContext *ctx, arg_rri_cf *a) 29440588e061SRichard Henderson { 29450588e061SRichard Henderson return do_add_imm(ctx, a, true, false); 29460588e061SRichard Henderson } 29470588e061SRichard Henderson 29480588e061SRichard Henderson static bool trans_addi_tc(DisasContext *ctx, arg_rri_cf *a) 29490588e061SRichard Henderson { 29500588e061SRichard Henderson return do_add_imm(ctx, a, false, true); 29510588e061SRichard Henderson } 29520588e061SRichard Henderson 29530588e061SRichard Henderson static bool trans_addi_tc_tsv(DisasContext *ctx, arg_rri_cf *a) 29540588e061SRichard Henderson { 29550588e061SRichard Henderson return do_add_imm(ctx, a, true, true); 29560588e061SRichard Henderson } 29570588e061SRichard Henderson 29580588e061SRichard Henderson static bool trans_subi(DisasContext *ctx, arg_rri_cf *a) 29590588e061SRichard Henderson { 29600588e061SRichard Henderson return do_sub_imm(ctx, a, false); 29610588e061SRichard Henderson } 29620588e061SRichard Henderson 29630588e061SRichard Henderson static bool trans_subi_tsv(DisasContext *ctx, arg_rri_cf *a) 29640588e061SRichard Henderson { 29650588e061SRichard Henderson return do_sub_imm(ctx, a, true); 29660588e061SRichard Henderson } 29670588e061SRichard Henderson 2968345aa35fSRichard Henderson static bool trans_cmpiclr(DisasContext *ctx, arg_rri_cf_d *a) 29690588e061SRichard Henderson { 29706fd0c7bcSRichard Henderson TCGv_i64 tcg_im, tcg_r2; 2971b2167459SRichard Henderson 29720588e061SRichard Henderson if (a->cf) { 2973b2167459SRichard Henderson nullify_over(ctx); 2974b2167459SRichard Henderson } 2975b2167459SRichard Henderson 29766fd0c7bcSRichard Henderson tcg_im = tcg_constant_i64(a->i); 29770588e061SRichard Henderson tcg_r2 = load_gpr(ctx, a->r); 2978345aa35fSRichard Henderson do_cmpclr(ctx, a->t, tcg_im, tcg_r2, a->cf, a->d); 2979b2167459SRichard Henderson 298031234768SRichard Henderson return nullify_end(ctx); 2981b2167459SRichard Henderson } 2982b2167459SRichard Henderson 29830843563fSRichard Henderson static bool do_multimedia(DisasContext *ctx, arg_rrr *a, 29840843563fSRichard Henderson void (*fn)(TCGv_i64, TCGv_i64, TCGv_i64)) 29850843563fSRichard Henderson { 29860843563fSRichard Henderson TCGv_i64 r1, r2, dest; 29870843563fSRichard Henderson 29880843563fSRichard Henderson if (!ctx->is_pa20) { 29890843563fSRichard Henderson return false; 29900843563fSRichard Henderson } 29910843563fSRichard Henderson 29920843563fSRichard Henderson nullify_over(ctx); 29930843563fSRichard Henderson 29940843563fSRichard Henderson r1 = load_gpr(ctx, a->r1); 29950843563fSRichard Henderson r2 = load_gpr(ctx, a->r2); 29960843563fSRichard Henderson dest = dest_gpr(ctx, a->t); 29970843563fSRichard Henderson 29980843563fSRichard Henderson fn(dest, r1, r2); 29990843563fSRichard Henderson save_gpr(ctx, a->t, dest); 30000843563fSRichard Henderson 30010843563fSRichard Henderson return nullify_end(ctx); 30020843563fSRichard Henderson } 30030843563fSRichard Henderson 3004151f309bSRichard Henderson static bool do_multimedia_sh(DisasContext *ctx, arg_rri *a, 3005151f309bSRichard Henderson void (*fn)(TCGv_i64, TCGv_i64, int64_t)) 3006151f309bSRichard Henderson { 3007151f309bSRichard Henderson TCGv_i64 r, dest; 3008151f309bSRichard Henderson 3009151f309bSRichard Henderson if (!ctx->is_pa20) { 3010151f309bSRichard Henderson return false; 3011151f309bSRichard Henderson } 3012151f309bSRichard Henderson 3013151f309bSRichard Henderson nullify_over(ctx); 3014151f309bSRichard Henderson 3015151f309bSRichard Henderson r = load_gpr(ctx, a->r); 3016151f309bSRichard Henderson dest = dest_gpr(ctx, a->t); 3017151f309bSRichard Henderson 3018151f309bSRichard Henderson fn(dest, r, a->i); 3019151f309bSRichard Henderson save_gpr(ctx, a->t, dest); 3020151f309bSRichard Henderson 3021151f309bSRichard Henderson return nullify_end(ctx); 3022151f309bSRichard Henderson } 3023151f309bSRichard Henderson 30243bbb8e48SRichard Henderson static bool do_multimedia_shadd(DisasContext *ctx, arg_rrr_sh *a, 30253bbb8e48SRichard Henderson void (*fn)(TCGv_i64, TCGv_i64, 30263bbb8e48SRichard Henderson TCGv_i64, TCGv_i32)) 30273bbb8e48SRichard Henderson { 30283bbb8e48SRichard Henderson TCGv_i64 r1, r2, dest; 30293bbb8e48SRichard Henderson 30303bbb8e48SRichard Henderson if (!ctx->is_pa20) { 30313bbb8e48SRichard Henderson return false; 30323bbb8e48SRichard Henderson } 30333bbb8e48SRichard Henderson 30343bbb8e48SRichard Henderson nullify_over(ctx); 30353bbb8e48SRichard Henderson 30363bbb8e48SRichard Henderson r1 = load_gpr(ctx, a->r1); 30373bbb8e48SRichard Henderson r2 = load_gpr(ctx, a->r2); 30383bbb8e48SRichard Henderson dest = dest_gpr(ctx, a->t); 30393bbb8e48SRichard Henderson 30403bbb8e48SRichard Henderson fn(dest, r1, r2, tcg_constant_i32(a->sh)); 30413bbb8e48SRichard Henderson save_gpr(ctx, a->t, dest); 30423bbb8e48SRichard Henderson 30433bbb8e48SRichard Henderson return nullify_end(ctx); 30443bbb8e48SRichard Henderson } 30453bbb8e48SRichard Henderson 30460843563fSRichard Henderson static bool trans_hadd(DisasContext *ctx, arg_rrr *a) 30470843563fSRichard Henderson { 30480843563fSRichard Henderson return do_multimedia(ctx, a, tcg_gen_vec_add16_i64); 30490843563fSRichard Henderson } 30500843563fSRichard Henderson 30510843563fSRichard Henderson static bool trans_hadd_ss(DisasContext *ctx, arg_rrr *a) 30520843563fSRichard Henderson { 30530843563fSRichard Henderson return do_multimedia(ctx, a, gen_helper_hadd_ss); 30540843563fSRichard Henderson } 30550843563fSRichard Henderson 30560843563fSRichard Henderson static bool trans_hadd_us(DisasContext *ctx, arg_rrr *a) 30570843563fSRichard Henderson { 30580843563fSRichard Henderson return do_multimedia(ctx, a, gen_helper_hadd_us); 30590843563fSRichard Henderson } 30600843563fSRichard Henderson 30611b3cb7c8SRichard Henderson static bool trans_havg(DisasContext *ctx, arg_rrr *a) 30621b3cb7c8SRichard Henderson { 30631b3cb7c8SRichard Henderson return do_multimedia(ctx, a, gen_helper_havg); 30641b3cb7c8SRichard Henderson } 30651b3cb7c8SRichard Henderson 3066151f309bSRichard Henderson static bool trans_hshl(DisasContext *ctx, arg_rri *a) 3067151f309bSRichard Henderson { 3068151f309bSRichard Henderson return do_multimedia_sh(ctx, a, tcg_gen_vec_shl16i_i64); 3069151f309bSRichard Henderson } 3070151f309bSRichard Henderson 3071151f309bSRichard Henderson static bool trans_hshr_s(DisasContext *ctx, arg_rri *a) 3072151f309bSRichard Henderson { 3073151f309bSRichard Henderson return do_multimedia_sh(ctx, a, tcg_gen_vec_sar16i_i64); 3074151f309bSRichard Henderson } 3075151f309bSRichard Henderson 3076151f309bSRichard Henderson static bool trans_hshr_u(DisasContext *ctx, arg_rri *a) 3077151f309bSRichard Henderson { 3078151f309bSRichard Henderson return do_multimedia_sh(ctx, a, tcg_gen_vec_shr16i_i64); 3079151f309bSRichard Henderson } 3080151f309bSRichard Henderson 30813bbb8e48SRichard Henderson static bool trans_hshladd(DisasContext *ctx, arg_rrr_sh *a) 30823bbb8e48SRichard Henderson { 30833bbb8e48SRichard Henderson return do_multimedia_shadd(ctx, a, gen_helper_hshladd); 30843bbb8e48SRichard Henderson } 30853bbb8e48SRichard Henderson 30863bbb8e48SRichard Henderson static bool trans_hshradd(DisasContext *ctx, arg_rrr_sh *a) 30873bbb8e48SRichard Henderson { 30883bbb8e48SRichard Henderson return do_multimedia_shadd(ctx, a, gen_helper_hshradd); 30893bbb8e48SRichard Henderson } 30903bbb8e48SRichard Henderson 309110c9e58dSRichard Henderson static bool trans_hsub(DisasContext *ctx, arg_rrr *a) 309210c9e58dSRichard Henderson { 309310c9e58dSRichard Henderson return do_multimedia(ctx, a, tcg_gen_vec_sub16_i64); 309410c9e58dSRichard Henderson } 309510c9e58dSRichard Henderson 309610c9e58dSRichard Henderson static bool trans_hsub_ss(DisasContext *ctx, arg_rrr *a) 309710c9e58dSRichard Henderson { 309810c9e58dSRichard Henderson return do_multimedia(ctx, a, gen_helper_hsub_ss); 309910c9e58dSRichard Henderson } 310010c9e58dSRichard Henderson 310110c9e58dSRichard Henderson static bool trans_hsub_us(DisasContext *ctx, arg_rrr *a) 310210c9e58dSRichard Henderson { 310310c9e58dSRichard Henderson return do_multimedia(ctx, a, gen_helper_hsub_us); 310410c9e58dSRichard Henderson } 310510c9e58dSRichard Henderson 3106c2a7ee3fSRichard Henderson static void gen_mixh_l(TCGv_i64 dst, TCGv_i64 r1, TCGv_i64 r2) 3107c2a7ee3fSRichard Henderson { 3108c2a7ee3fSRichard Henderson uint64_t mask = 0xffff0000ffff0000ull; 3109c2a7ee3fSRichard Henderson TCGv_i64 tmp = tcg_temp_new_i64(); 3110c2a7ee3fSRichard Henderson 3111c2a7ee3fSRichard Henderson tcg_gen_andi_i64(tmp, r2, mask); 3112c2a7ee3fSRichard Henderson tcg_gen_andi_i64(dst, r1, mask); 3113c2a7ee3fSRichard Henderson tcg_gen_shri_i64(tmp, tmp, 16); 3114c2a7ee3fSRichard Henderson tcg_gen_or_i64(dst, dst, tmp); 3115c2a7ee3fSRichard Henderson } 3116c2a7ee3fSRichard Henderson 3117c2a7ee3fSRichard Henderson static bool trans_mixh_l(DisasContext *ctx, arg_rrr *a) 3118c2a7ee3fSRichard Henderson { 3119c2a7ee3fSRichard Henderson return do_multimedia(ctx, a, gen_mixh_l); 3120c2a7ee3fSRichard Henderson } 3121c2a7ee3fSRichard Henderson 3122c2a7ee3fSRichard Henderson static void gen_mixh_r(TCGv_i64 dst, TCGv_i64 r1, TCGv_i64 r2) 3123c2a7ee3fSRichard Henderson { 3124c2a7ee3fSRichard Henderson uint64_t mask = 0x0000ffff0000ffffull; 3125c2a7ee3fSRichard Henderson TCGv_i64 tmp = tcg_temp_new_i64(); 3126c2a7ee3fSRichard Henderson 3127c2a7ee3fSRichard Henderson tcg_gen_andi_i64(tmp, r1, mask); 3128c2a7ee3fSRichard Henderson tcg_gen_andi_i64(dst, r2, mask); 3129c2a7ee3fSRichard Henderson tcg_gen_shli_i64(tmp, tmp, 16); 3130c2a7ee3fSRichard Henderson tcg_gen_or_i64(dst, dst, tmp); 3131c2a7ee3fSRichard Henderson } 3132c2a7ee3fSRichard Henderson 3133c2a7ee3fSRichard Henderson static bool trans_mixh_r(DisasContext *ctx, arg_rrr *a) 3134c2a7ee3fSRichard Henderson { 3135c2a7ee3fSRichard Henderson return do_multimedia(ctx, a, gen_mixh_r); 3136c2a7ee3fSRichard Henderson } 3137c2a7ee3fSRichard Henderson 3138c2a7ee3fSRichard Henderson static void gen_mixw_l(TCGv_i64 dst, TCGv_i64 r1, TCGv_i64 r2) 3139c2a7ee3fSRichard Henderson { 3140c2a7ee3fSRichard Henderson TCGv_i64 tmp = tcg_temp_new_i64(); 3141c2a7ee3fSRichard Henderson 3142c2a7ee3fSRichard Henderson tcg_gen_shri_i64(tmp, r2, 32); 3143c2a7ee3fSRichard Henderson tcg_gen_deposit_i64(dst, r1, tmp, 0, 32); 3144c2a7ee3fSRichard Henderson } 3145c2a7ee3fSRichard Henderson 3146c2a7ee3fSRichard Henderson static bool trans_mixw_l(DisasContext *ctx, arg_rrr *a) 3147c2a7ee3fSRichard Henderson { 3148c2a7ee3fSRichard Henderson return do_multimedia(ctx, a, gen_mixw_l); 3149c2a7ee3fSRichard Henderson } 3150c2a7ee3fSRichard Henderson 3151c2a7ee3fSRichard Henderson static void gen_mixw_r(TCGv_i64 dst, TCGv_i64 r1, TCGv_i64 r2) 3152c2a7ee3fSRichard Henderson { 3153c2a7ee3fSRichard Henderson tcg_gen_deposit_i64(dst, r2, r1, 32, 32); 3154c2a7ee3fSRichard Henderson } 3155c2a7ee3fSRichard Henderson 3156c2a7ee3fSRichard Henderson static bool trans_mixw_r(DisasContext *ctx, arg_rrr *a) 3157c2a7ee3fSRichard Henderson { 3158c2a7ee3fSRichard Henderson return do_multimedia(ctx, a, gen_mixw_r); 3159c2a7ee3fSRichard Henderson } 3160c2a7ee3fSRichard Henderson 31614e7abdb1SRichard Henderson static bool trans_permh(DisasContext *ctx, arg_permh *a) 31624e7abdb1SRichard Henderson { 31634e7abdb1SRichard Henderson TCGv_i64 r, t0, t1, t2, t3; 31644e7abdb1SRichard Henderson 31654e7abdb1SRichard Henderson if (!ctx->is_pa20) { 31664e7abdb1SRichard Henderson return false; 31674e7abdb1SRichard Henderson } 31684e7abdb1SRichard Henderson 31694e7abdb1SRichard Henderson nullify_over(ctx); 31704e7abdb1SRichard Henderson 31714e7abdb1SRichard Henderson r = load_gpr(ctx, a->r1); 31724e7abdb1SRichard Henderson t0 = tcg_temp_new_i64(); 31734e7abdb1SRichard Henderson t1 = tcg_temp_new_i64(); 31744e7abdb1SRichard Henderson t2 = tcg_temp_new_i64(); 31754e7abdb1SRichard Henderson t3 = tcg_temp_new_i64(); 31764e7abdb1SRichard Henderson 31774e7abdb1SRichard Henderson tcg_gen_extract_i64(t0, r, (3 - a->c0) * 16, 16); 31784e7abdb1SRichard Henderson tcg_gen_extract_i64(t1, r, (3 - a->c1) * 16, 16); 31794e7abdb1SRichard Henderson tcg_gen_extract_i64(t2, r, (3 - a->c2) * 16, 16); 31804e7abdb1SRichard Henderson tcg_gen_extract_i64(t3, r, (3 - a->c3) * 16, 16); 31814e7abdb1SRichard Henderson 31824e7abdb1SRichard Henderson tcg_gen_deposit_i64(t0, t1, t0, 16, 48); 31834e7abdb1SRichard Henderson tcg_gen_deposit_i64(t2, t3, t2, 16, 48); 31844e7abdb1SRichard Henderson tcg_gen_deposit_i64(t0, t2, t0, 32, 32); 31854e7abdb1SRichard Henderson 31864e7abdb1SRichard Henderson save_gpr(ctx, a->t, t0); 31874e7abdb1SRichard Henderson return nullify_end(ctx); 31884e7abdb1SRichard Henderson } 31894e7abdb1SRichard Henderson 31901cd012a5SRichard Henderson static bool trans_ld(DisasContext *ctx, arg_ldst *a) 319196d6407fSRichard Henderson { 3192b5caa17cSRichard Henderson if (ctx->is_pa20) { 3193b5caa17cSRichard Henderson /* 3194b5caa17cSRichard Henderson * With pa20, LDB, LDH, LDW, LDD to %g0 are prefetches. 3195b5caa17cSRichard Henderson * Any base modification still occurs. 3196b5caa17cSRichard Henderson */ 3197b5caa17cSRichard Henderson if (a->t == 0) { 3198b5caa17cSRichard Henderson return trans_nop_addrx(ctx, a); 3199b5caa17cSRichard Henderson } 3200b5caa17cSRichard Henderson } else if (a->size > MO_32) { 32010786a3b6SHelge Deller return gen_illegal(ctx); 3202c53e401eSRichard Henderson } 32031cd012a5SRichard Henderson return do_load(ctx, a->t, a->b, a->x, a->scale ? a->size : 0, 32041cd012a5SRichard Henderson a->disp, a->sp, a->m, a->size | MO_TE); 320596d6407fSRichard Henderson } 320696d6407fSRichard Henderson 32071cd012a5SRichard Henderson static bool trans_st(DisasContext *ctx, arg_ldst *a) 320896d6407fSRichard Henderson { 32091cd012a5SRichard Henderson assert(a->x == 0 && a->scale == 0); 3210c53e401eSRichard Henderson if (!ctx->is_pa20 && a->size > MO_32) { 32110786a3b6SHelge Deller return gen_illegal(ctx); 321296d6407fSRichard Henderson } 3213c53e401eSRichard Henderson return do_store(ctx, a->t, a->b, a->disp, a->sp, a->m, a->size | MO_TE); 32140786a3b6SHelge Deller } 321596d6407fSRichard Henderson 32161cd012a5SRichard Henderson static bool trans_ldc(DisasContext *ctx, arg_ldst *a) 321796d6407fSRichard Henderson { 3218b1af755cSRichard Henderson MemOp mop = MO_TE | MO_ALIGN | a->size; 3219a4db4a78SRichard Henderson TCGv_i64 dest, ofs; 32206fd0c7bcSRichard Henderson TCGv_i64 addr; 322196d6407fSRichard Henderson 3222c53e401eSRichard Henderson if (!ctx->is_pa20 && a->size > MO_32) { 322351416c4eSRichard Henderson return gen_illegal(ctx); 322451416c4eSRichard Henderson } 322551416c4eSRichard Henderson 322696d6407fSRichard Henderson nullify_over(ctx); 322796d6407fSRichard Henderson 32281cd012a5SRichard Henderson if (a->m) { 322986f8d05fSRichard Henderson /* Base register modification. Make sure if RT == RB, 323086f8d05fSRichard Henderson we see the result of the load. */ 3231aac0f603SRichard Henderson dest = tcg_temp_new_i64(); 323296d6407fSRichard Henderson } else { 32331cd012a5SRichard Henderson dest = dest_gpr(ctx, a->t); 323496d6407fSRichard Henderson } 323596d6407fSRichard Henderson 3236c3ea1996SSven Schnelle form_gva(ctx, &addr, &ofs, a->b, a->x, a->scale ? 3 : 0, 323717fe594cSRichard Henderson a->disp, a->sp, a->m, MMU_DISABLED(ctx)); 3238b1af755cSRichard Henderson 3239b1af755cSRichard Henderson /* 3240b1af755cSRichard Henderson * For hppa1.1, LDCW is undefined unless aligned mod 16. 3241b1af755cSRichard Henderson * However actual hardware succeeds with aligned mod 4. 3242b1af755cSRichard Henderson * Detect this case and log a GUEST_ERROR. 3243b1af755cSRichard Henderson * 3244b1af755cSRichard Henderson * TODO: HPPA64 relaxes the over-alignment requirement 3245b1af755cSRichard Henderson * with the ,co completer. 3246b1af755cSRichard Henderson */ 3247b1af755cSRichard Henderson gen_helper_ldc_check(addr); 3248b1af755cSRichard Henderson 3249a4db4a78SRichard Henderson tcg_gen_atomic_xchg_i64(dest, addr, ctx->zero, ctx->mmu_idx, mop); 3250b1af755cSRichard Henderson 32511cd012a5SRichard Henderson if (a->m) { 32521cd012a5SRichard Henderson save_gpr(ctx, a->b, ofs); 325396d6407fSRichard Henderson } 32541cd012a5SRichard Henderson save_gpr(ctx, a->t, dest); 325596d6407fSRichard Henderson 325631234768SRichard Henderson return nullify_end(ctx); 325796d6407fSRichard Henderson } 325896d6407fSRichard Henderson 32591cd012a5SRichard Henderson static bool trans_stby(DisasContext *ctx, arg_stby *a) 326096d6407fSRichard Henderson { 32616fd0c7bcSRichard Henderson TCGv_i64 ofs, val; 32626fd0c7bcSRichard Henderson TCGv_i64 addr; 326396d6407fSRichard Henderson 326496d6407fSRichard Henderson nullify_over(ctx); 326596d6407fSRichard Henderson 32661cd012a5SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, 0, 0, a->disp, a->sp, a->m, 326717fe594cSRichard Henderson MMU_DISABLED(ctx)); 32681cd012a5SRichard Henderson val = load_gpr(ctx, a->r); 32691cd012a5SRichard Henderson if (a->a) { 3270f9f46db4SEmilio G. Cota if (tb_cflags(ctx->base.tb) & CF_PARALLEL) { 3271ad75a51eSRichard Henderson gen_helper_stby_e_parallel(tcg_env, addr, val); 3272f9f46db4SEmilio G. Cota } else { 3273ad75a51eSRichard Henderson gen_helper_stby_e(tcg_env, addr, val); 3274f9f46db4SEmilio G. Cota } 3275f9f46db4SEmilio G. Cota } else { 3276f9f46db4SEmilio G. Cota if (tb_cflags(ctx->base.tb) & CF_PARALLEL) { 3277ad75a51eSRichard Henderson gen_helper_stby_b_parallel(tcg_env, addr, val); 327896d6407fSRichard Henderson } else { 3279ad75a51eSRichard Henderson gen_helper_stby_b(tcg_env, addr, val); 328096d6407fSRichard Henderson } 3281f9f46db4SEmilio G. Cota } 32821cd012a5SRichard Henderson if (a->m) { 32836fd0c7bcSRichard Henderson tcg_gen_andi_i64(ofs, ofs, ~3); 32841cd012a5SRichard Henderson save_gpr(ctx, a->b, ofs); 328596d6407fSRichard Henderson } 328696d6407fSRichard Henderson 328731234768SRichard Henderson return nullify_end(ctx); 328896d6407fSRichard Henderson } 328996d6407fSRichard Henderson 329025460fc5SRichard Henderson static bool trans_stdby(DisasContext *ctx, arg_stby *a) 329125460fc5SRichard Henderson { 32926fd0c7bcSRichard Henderson TCGv_i64 ofs, val; 32936fd0c7bcSRichard Henderson TCGv_i64 addr; 329425460fc5SRichard Henderson 329525460fc5SRichard Henderson if (!ctx->is_pa20) { 329625460fc5SRichard Henderson return false; 329725460fc5SRichard Henderson } 329825460fc5SRichard Henderson nullify_over(ctx); 329925460fc5SRichard Henderson 330025460fc5SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, 0, 0, a->disp, a->sp, a->m, 330117fe594cSRichard Henderson MMU_DISABLED(ctx)); 330225460fc5SRichard Henderson val = load_gpr(ctx, a->r); 330325460fc5SRichard Henderson if (a->a) { 330425460fc5SRichard Henderson if (tb_cflags(ctx->base.tb) & CF_PARALLEL) { 330525460fc5SRichard Henderson gen_helper_stdby_e_parallel(tcg_env, addr, val); 330625460fc5SRichard Henderson } else { 330725460fc5SRichard Henderson gen_helper_stdby_e(tcg_env, addr, val); 330825460fc5SRichard Henderson } 330925460fc5SRichard Henderson } else { 331025460fc5SRichard Henderson if (tb_cflags(ctx->base.tb) & CF_PARALLEL) { 331125460fc5SRichard Henderson gen_helper_stdby_b_parallel(tcg_env, addr, val); 331225460fc5SRichard Henderson } else { 331325460fc5SRichard Henderson gen_helper_stdby_b(tcg_env, addr, val); 331425460fc5SRichard Henderson } 331525460fc5SRichard Henderson } 331625460fc5SRichard Henderson if (a->m) { 33176fd0c7bcSRichard Henderson tcg_gen_andi_i64(ofs, ofs, ~7); 331825460fc5SRichard Henderson save_gpr(ctx, a->b, ofs); 331925460fc5SRichard Henderson } 332025460fc5SRichard Henderson 332125460fc5SRichard Henderson return nullify_end(ctx); 332225460fc5SRichard Henderson } 332325460fc5SRichard Henderson 33241cd012a5SRichard Henderson static bool trans_lda(DisasContext *ctx, arg_ldst *a) 3325d0a851ccSRichard Henderson { 3326d0a851ccSRichard Henderson int hold_mmu_idx = ctx->mmu_idx; 3327d0a851ccSRichard Henderson 3328d0a851ccSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 3329451d993dSRichard Henderson ctx->mmu_idx = ctx->tb_flags & PSW_W ? MMU_ABS_W_IDX : MMU_ABS_IDX; 33301cd012a5SRichard Henderson trans_ld(ctx, a); 3331d0a851ccSRichard Henderson ctx->mmu_idx = hold_mmu_idx; 333231234768SRichard Henderson return true; 3333d0a851ccSRichard Henderson } 3334d0a851ccSRichard Henderson 33351cd012a5SRichard Henderson static bool trans_sta(DisasContext *ctx, arg_ldst *a) 3336d0a851ccSRichard Henderson { 3337d0a851ccSRichard Henderson int hold_mmu_idx = ctx->mmu_idx; 3338d0a851ccSRichard Henderson 3339d0a851ccSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 3340451d993dSRichard Henderson ctx->mmu_idx = ctx->tb_flags & PSW_W ? MMU_ABS_W_IDX : MMU_ABS_IDX; 33411cd012a5SRichard Henderson trans_st(ctx, a); 3342d0a851ccSRichard Henderson ctx->mmu_idx = hold_mmu_idx; 334331234768SRichard Henderson return true; 3344d0a851ccSRichard Henderson } 334595412a61SRichard Henderson 33460588e061SRichard Henderson static bool trans_ldil(DisasContext *ctx, arg_ldil *a) 3347b2167459SRichard Henderson { 33486fd0c7bcSRichard Henderson TCGv_i64 tcg_rt = dest_gpr(ctx, a->t); 3349b2167459SRichard Henderson 33506fd0c7bcSRichard Henderson tcg_gen_movi_i64(tcg_rt, a->i); 33510588e061SRichard Henderson save_gpr(ctx, a->t, tcg_rt); 3352b2167459SRichard Henderson cond_free(&ctx->null_cond); 335331234768SRichard Henderson return true; 3354b2167459SRichard Henderson } 3355b2167459SRichard Henderson 33560588e061SRichard Henderson static bool trans_addil(DisasContext *ctx, arg_addil *a) 3357b2167459SRichard Henderson { 33586fd0c7bcSRichard Henderson TCGv_i64 tcg_rt = load_gpr(ctx, a->r); 33596fd0c7bcSRichard Henderson TCGv_i64 tcg_r1 = dest_gpr(ctx, 1); 3360b2167459SRichard Henderson 33616fd0c7bcSRichard Henderson tcg_gen_addi_i64(tcg_r1, tcg_rt, a->i); 3362b2167459SRichard Henderson save_gpr(ctx, 1, tcg_r1); 3363b2167459SRichard Henderson cond_free(&ctx->null_cond); 336431234768SRichard Henderson return true; 3365b2167459SRichard Henderson } 3366b2167459SRichard Henderson 33670588e061SRichard Henderson static bool trans_ldo(DisasContext *ctx, arg_ldo *a) 3368b2167459SRichard Henderson { 33696fd0c7bcSRichard Henderson TCGv_i64 tcg_rt = dest_gpr(ctx, a->t); 3370b2167459SRichard Henderson 3371b2167459SRichard Henderson /* Special case rb == 0, for the LDI pseudo-op. 3372d265360fSRichard Henderson The COPY pseudo-op is handled for free within tcg_gen_addi_i64. */ 33730588e061SRichard Henderson if (a->b == 0) { 33746fd0c7bcSRichard Henderson tcg_gen_movi_i64(tcg_rt, a->i); 3375b2167459SRichard Henderson } else { 33766fd0c7bcSRichard Henderson tcg_gen_addi_i64(tcg_rt, cpu_gr[a->b], a->i); 3377b2167459SRichard Henderson } 33780588e061SRichard Henderson save_gpr(ctx, a->t, tcg_rt); 3379b2167459SRichard Henderson cond_free(&ctx->null_cond); 338031234768SRichard Henderson return true; 3381b2167459SRichard Henderson } 3382b2167459SRichard Henderson 33836fd0c7bcSRichard Henderson static bool do_cmpb(DisasContext *ctx, unsigned r, TCGv_i64 in1, 3384e9efd4bcSRichard Henderson unsigned c, unsigned f, bool d, unsigned n, int disp) 338598cd9ca7SRichard Henderson { 33866fd0c7bcSRichard Henderson TCGv_i64 dest, in2, sv; 338798cd9ca7SRichard Henderson DisasCond cond; 338898cd9ca7SRichard Henderson 338998cd9ca7SRichard Henderson in2 = load_gpr(ctx, r); 3390aac0f603SRichard Henderson dest = tcg_temp_new_i64(); 339198cd9ca7SRichard Henderson 33926fd0c7bcSRichard Henderson tcg_gen_sub_i64(dest, in1, in2); 339398cd9ca7SRichard Henderson 3394f764718dSRichard Henderson sv = NULL; 3395b47a4a02SSven Schnelle if (cond_need_sv(c)) { 339698cd9ca7SRichard Henderson sv = do_sub_sv(ctx, dest, in1, in2); 339798cd9ca7SRichard Henderson } 339898cd9ca7SRichard Henderson 33994fe9533aSRichard Henderson cond = do_sub_cond(ctx, c * 2 + f, d, dest, in1, in2, sv); 340001afb7beSRichard Henderson return do_cbranch(ctx, disp, n, &cond); 340198cd9ca7SRichard Henderson } 340298cd9ca7SRichard Henderson 340301afb7beSRichard Henderson static bool trans_cmpb(DisasContext *ctx, arg_cmpb *a) 340498cd9ca7SRichard Henderson { 3405e9efd4bcSRichard Henderson if (!ctx->is_pa20 && a->d) { 3406e9efd4bcSRichard Henderson return false; 3407e9efd4bcSRichard Henderson } 340801afb7beSRichard Henderson nullify_over(ctx); 3409e9efd4bcSRichard Henderson return do_cmpb(ctx, a->r2, load_gpr(ctx, a->r1), 3410e9efd4bcSRichard Henderson a->c, a->f, a->d, a->n, a->disp); 341101afb7beSRichard Henderson } 341201afb7beSRichard Henderson 341301afb7beSRichard Henderson static bool trans_cmpbi(DisasContext *ctx, arg_cmpbi *a) 341401afb7beSRichard Henderson { 3415c65c3ee1SRichard Henderson if (!ctx->is_pa20 && a->d) { 3416c65c3ee1SRichard Henderson return false; 3417c65c3ee1SRichard Henderson } 341801afb7beSRichard Henderson nullify_over(ctx); 34196fd0c7bcSRichard Henderson return do_cmpb(ctx, a->r, tcg_constant_i64(a->i), 3420c65c3ee1SRichard Henderson a->c, a->f, a->d, a->n, a->disp); 342101afb7beSRichard Henderson } 342201afb7beSRichard Henderson 34236fd0c7bcSRichard Henderson static bool do_addb(DisasContext *ctx, unsigned r, TCGv_i64 in1, 342401afb7beSRichard Henderson unsigned c, unsigned f, unsigned n, int disp) 342501afb7beSRichard Henderson { 34266fd0c7bcSRichard Henderson TCGv_i64 dest, in2, sv, cb_cond; 342798cd9ca7SRichard Henderson DisasCond cond; 3428bdcccc17SRichard Henderson bool d = false; 342998cd9ca7SRichard Henderson 3430f25d3160SRichard Henderson /* 3431f25d3160SRichard Henderson * For hppa64, the ADDB conditions change with PSW.W, 3432f25d3160SRichard Henderson * dropping ZNV, SV, OD in favor of double-word EQ, LT, LE. 3433f25d3160SRichard Henderson */ 3434f25d3160SRichard Henderson if (ctx->tb_flags & PSW_W) { 3435f25d3160SRichard Henderson d = c >= 5; 3436f25d3160SRichard Henderson if (d) { 3437f25d3160SRichard Henderson c &= 3; 3438f25d3160SRichard Henderson } 3439f25d3160SRichard Henderson } 3440f25d3160SRichard Henderson 344198cd9ca7SRichard Henderson in2 = load_gpr(ctx, r); 3442aac0f603SRichard Henderson dest = tcg_temp_new_i64(); 3443f764718dSRichard Henderson sv = NULL; 3444bdcccc17SRichard Henderson cb_cond = NULL; 344598cd9ca7SRichard Henderson 3446b47a4a02SSven Schnelle if (cond_need_cb(c)) { 3447aac0f603SRichard Henderson TCGv_i64 cb = tcg_temp_new_i64(); 3448aac0f603SRichard Henderson TCGv_i64 cb_msb = tcg_temp_new_i64(); 3449bdcccc17SRichard Henderson 34506fd0c7bcSRichard Henderson tcg_gen_movi_i64(cb_msb, 0); 34516fd0c7bcSRichard Henderson tcg_gen_add2_i64(dest, cb_msb, in1, cb_msb, in2, cb_msb); 34526fd0c7bcSRichard Henderson tcg_gen_xor_i64(cb, in1, in2); 34536fd0c7bcSRichard Henderson tcg_gen_xor_i64(cb, cb, dest); 3454bdcccc17SRichard Henderson cb_cond = get_carry(ctx, d, cb, cb_msb); 3455b47a4a02SSven Schnelle } else { 34566fd0c7bcSRichard Henderson tcg_gen_add_i64(dest, in1, in2); 3457b47a4a02SSven Schnelle } 3458b47a4a02SSven Schnelle if (cond_need_sv(c)) { 3459f8f5986eSRichard Henderson sv = do_add_sv(ctx, dest, in1, in2, in1, 0, d); 346098cd9ca7SRichard Henderson } 346198cd9ca7SRichard Henderson 3462a751eb31SRichard Henderson cond = do_cond(ctx, c * 2 + f, d, dest, cb_cond, sv); 346343675d20SSven Schnelle save_gpr(ctx, r, dest); 346401afb7beSRichard Henderson return do_cbranch(ctx, disp, n, &cond); 346598cd9ca7SRichard Henderson } 346698cd9ca7SRichard Henderson 346701afb7beSRichard Henderson static bool trans_addb(DisasContext *ctx, arg_addb *a) 346898cd9ca7SRichard Henderson { 346901afb7beSRichard Henderson nullify_over(ctx); 347001afb7beSRichard Henderson return do_addb(ctx, a->r2, load_gpr(ctx, a->r1), a->c, a->f, a->n, a->disp); 347101afb7beSRichard Henderson } 347201afb7beSRichard Henderson 347301afb7beSRichard Henderson static bool trans_addbi(DisasContext *ctx, arg_addbi *a) 347401afb7beSRichard Henderson { 347501afb7beSRichard Henderson nullify_over(ctx); 34766fd0c7bcSRichard Henderson return do_addb(ctx, a->r, tcg_constant_i64(a->i), a->c, a->f, a->n, a->disp); 347701afb7beSRichard Henderson } 347801afb7beSRichard Henderson 347901afb7beSRichard Henderson static bool trans_bb_sar(DisasContext *ctx, arg_bb_sar *a) 348001afb7beSRichard Henderson { 34816fd0c7bcSRichard Henderson TCGv_i64 tmp, tcg_r; 348298cd9ca7SRichard Henderson DisasCond cond; 348398cd9ca7SRichard Henderson 348498cd9ca7SRichard Henderson nullify_over(ctx); 348598cd9ca7SRichard Henderson 3486aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 348701afb7beSRichard Henderson tcg_r = load_gpr(ctx, a->r); 348882d0c831SRichard Henderson if (a->d) { 348982d0c831SRichard Henderson tcg_gen_shl_i64(tmp, tcg_r, cpu_sar); 349082d0c831SRichard Henderson } else { 34911e9ab9fbSRichard Henderson /* Force shift into [32,63] */ 34926fd0c7bcSRichard Henderson tcg_gen_ori_i64(tmp, cpu_sar, 32); 34936fd0c7bcSRichard Henderson tcg_gen_shl_i64(tmp, tcg_r, tmp); 34941e9ab9fbSRichard Henderson } 349598cd9ca7SRichard Henderson 34961e9ab9fbSRichard Henderson cond = cond_make_0_tmp(a->c ? TCG_COND_GE : TCG_COND_LT, tmp); 349701afb7beSRichard Henderson return do_cbranch(ctx, a->disp, a->n, &cond); 349898cd9ca7SRichard Henderson } 349998cd9ca7SRichard Henderson 350001afb7beSRichard Henderson static bool trans_bb_imm(DisasContext *ctx, arg_bb_imm *a) 350198cd9ca7SRichard Henderson { 35026fd0c7bcSRichard Henderson TCGv_i64 tmp, tcg_r; 350301afb7beSRichard Henderson DisasCond cond; 35041e9ab9fbSRichard Henderson int p; 350501afb7beSRichard Henderson 350601afb7beSRichard Henderson nullify_over(ctx); 350701afb7beSRichard Henderson 3508aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 350901afb7beSRichard Henderson tcg_r = load_gpr(ctx, a->r); 351082d0c831SRichard Henderson p = a->p | (a->d ? 0 : 32); 35116fd0c7bcSRichard Henderson tcg_gen_shli_i64(tmp, tcg_r, p); 351201afb7beSRichard Henderson 351301afb7beSRichard Henderson cond = cond_make_0(a->c ? TCG_COND_GE : TCG_COND_LT, tmp); 351401afb7beSRichard Henderson return do_cbranch(ctx, a->disp, a->n, &cond); 351501afb7beSRichard Henderson } 351601afb7beSRichard Henderson 351701afb7beSRichard Henderson static bool trans_movb(DisasContext *ctx, arg_movb *a) 351801afb7beSRichard Henderson { 35196fd0c7bcSRichard Henderson TCGv_i64 dest; 352098cd9ca7SRichard Henderson DisasCond cond; 352198cd9ca7SRichard Henderson 352298cd9ca7SRichard Henderson nullify_over(ctx); 352398cd9ca7SRichard Henderson 352401afb7beSRichard Henderson dest = dest_gpr(ctx, a->r2); 352501afb7beSRichard Henderson if (a->r1 == 0) { 35266fd0c7bcSRichard Henderson tcg_gen_movi_i64(dest, 0); 352798cd9ca7SRichard Henderson } else { 35286fd0c7bcSRichard Henderson tcg_gen_mov_i64(dest, cpu_gr[a->r1]); 352998cd9ca7SRichard Henderson } 353098cd9ca7SRichard Henderson 35314fa52edfSRichard Henderson /* All MOVB conditions are 32-bit. */ 35324fa52edfSRichard Henderson cond = do_sed_cond(ctx, a->c, false, dest); 353301afb7beSRichard Henderson return do_cbranch(ctx, a->disp, a->n, &cond); 353401afb7beSRichard Henderson } 353501afb7beSRichard Henderson 353601afb7beSRichard Henderson static bool trans_movbi(DisasContext *ctx, arg_movbi *a) 353701afb7beSRichard Henderson { 35386fd0c7bcSRichard Henderson TCGv_i64 dest; 353901afb7beSRichard Henderson DisasCond cond; 354001afb7beSRichard Henderson 354101afb7beSRichard Henderson nullify_over(ctx); 354201afb7beSRichard Henderson 354301afb7beSRichard Henderson dest = dest_gpr(ctx, a->r); 35446fd0c7bcSRichard Henderson tcg_gen_movi_i64(dest, a->i); 354501afb7beSRichard Henderson 35464fa52edfSRichard Henderson /* All MOVBI conditions are 32-bit. */ 35474fa52edfSRichard Henderson cond = do_sed_cond(ctx, a->c, false, dest); 354801afb7beSRichard Henderson return do_cbranch(ctx, a->disp, a->n, &cond); 354998cd9ca7SRichard Henderson } 355098cd9ca7SRichard Henderson 3551f7b775a9SRichard Henderson static bool trans_shrp_sar(DisasContext *ctx, arg_shrp_sar *a) 35520b1347d2SRichard Henderson { 35536fd0c7bcSRichard Henderson TCGv_i64 dest, src2; 35540b1347d2SRichard Henderson 3555f7b775a9SRichard Henderson if (!ctx->is_pa20 && a->d) { 3556f7b775a9SRichard Henderson return false; 3557f7b775a9SRichard Henderson } 355830878590SRichard Henderson if (a->c) { 35590b1347d2SRichard Henderson nullify_over(ctx); 35600b1347d2SRichard Henderson } 35610b1347d2SRichard Henderson 356230878590SRichard Henderson dest = dest_gpr(ctx, a->t); 3563f7b775a9SRichard Henderson src2 = load_gpr(ctx, a->r2); 356430878590SRichard Henderson if (a->r1 == 0) { 3565f7b775a9SRichard Henderson if (a->d) { 35666fd0c7bcSRichard Henderson tcg_gen_shr_i64(dest, src2, cpu_sar); 3567f7b775a9SRichard Henderson } else { 3568aac0f603SRichard Henderson TCGv_i64 tmp = tcg_temp_new_i64(); 3569f7b775a9SRichard Henderson 35706fd0c7bcSRichard Henderson tcg_gen_ext32u_i64(dest, src2); 35716fd0c7bcSRichard Henderson tcg_gen_andi_i64(tmp, cpu_sar, 31); 35726fd0c7bcSRichard Henderson tcg_gen_shr_i64(dest, dest, tmp); 3573f7b775a9SRichard Henderson } 357430878590SRichard Henderson } else if (a->r1 == a->r2) { 3575f7b775a9SRichard Henderson if (a->d) { 35766fd0c7bcSRichard Henderson tcg_gen_rotr_i64(dest, src2, cpu_sar); 3577f7b775a9SRichard Henderson } else { 35780b1347d2SRichard Henderson TCGv_i32 t32 = tcg_temp_new_i32(); 3579e1d635e8SRichard Henderson TCGv_i32 s32 = tcg_temp_new_i32(); 3580e1d635e8SRichard Henderson 35816fd0c7bcSRichard Henderson tcg_gen_extrl_i64_i32(t32, src2); 35826fd0c7bcSRichard Henderson tcg_gen_extrl_i64_i32(s32, cpu_sar); 3583f7b775a9SRichard Henderson tcg_gen_andi_i32(s32, s32, 31); 3584e1d635e8SRichard Henderson tcg_gen_rotr_i32(t32, t32, s32); 35856fd0c7bcSRichard Henderson tcg_gen_extu_i32_i64(dest, t32); 3586f7b775a9SRichard Henderson } 3587f7b775a9SRichard Henderson } else { 35886fd0c7bcSRichard Henderson TCGv_i64 src1 = load_gpr(ctx, a->r1); 3589f7b775a9SRichard Henderson 3590f7b775a9SRichard Henderson if (a->d) { 3591aac0f603SRichard Henderson TCGv_i64 t = tcg_temp_new_i64(); 3592aac0f603SRichard Henderson TCGv_i64 n = tcg_temp_new_i64(); 3593f7b775a9SRichard Henderson 35946fd0c7bcSRichard Henderson tcg_gen_xori_i64(n, cpu_sar, 63); 3595a01491a2SHelge Deller tcg_gen_shl_i64(t, src1, n); 35966fd0c7bcSRichard Henderson tcg_gen_shli_i64(t, t, 1); 3597a01491a2SHelge Deller tcg_gen_shr_i64(dest, src2, cpu_sar); 35986fd0c7bcSRichard Henderson tcg_gen_or_i64(dest, dest, t); 35990b1347d2SRichard Henderson } else { 36000b1347d2SRichard Henderson TCGv_i64 t = tcg_temp_new_i64(); 36010b1347d2SRichard Henderson TCGv_i64 s = tcg_temp_new_i64(); 36020b1347d2SRichard Henderson 36036fd0c7bcSRichard Henderson tcg_gen_concat32_i64(t, src2, src1); 3604967662cdSRichard Henderson tcg_gen_andi_i64(s, cpu_sar, 31); 3605967662cdSRichard Henderson tcg_gen_shr_i64(dest, t, s); 36060b1347d2SRichard Henderson } 3607f7b775a9SRichard Henderson } 360830878590SRichard Henderson save_gpr(ctx, a->t, dest); 36090b1347d2SRichard Henderson 36100b1347d2SRichard Henderson /* Install the new nullification. */ 36110b1347d2SRichard Henderson cond_free(&ctx->null_cond); 361230878590SRichard Henderson if (a->c) { 3613d37fad0aSSven Schnelle ctx->null_cond = do_sed_cond(ctx, a->c, a->d, dest); 36140b1347d2SRichard Henderson } 361531234768SRichard Henderson return nullify_end(ctx); 36160b1347d2SRichard Henderson } 36170b1347d2SRichard Henderson 3618f7b775a9SRichard Henderson static bool trans_shrp_imm(DisasContext *ctx, arg_shrp_imm *a) 36190b1347d2SRichard Henderson { 3620f7b775a9SRichard Henderson unsigned width, sa; 36216fd0c7bcSRichard Henderson TCGv_i64 dest, t2; 36220b1347d2SRichard Henderson 3623f7b775a9SRichard Henderson if (!ctx->is_pa20 && a->d) { 3624f7b775a9SRichard Henderson return false; 3625f7b775a9SRichard Henderson } 362630878590SRichard Henderson if (a->c) { 36270b1347d2SRichard Henderson nullify_over(ctx); 36280b1347d2SRichard Henderson } 36290b1347d2SRichard Henderson 3630f7b775a9SRichard Henderson width = a->d ? 64 : 32; 3631f7b775a9SRichard Henderson sa = width - 1 - a->cpos; 3632f7b775a9SRichard Henderson 363330878590SRichard Henderson dest = dest_gpr(ctx, a->t); 363430878590SRichard Henderson t2 = load_gpr(ctx, a->r2); 363505bfd4dbSRichard Henderson if (a->r1 == 0) { 36366fd0c7bcSRichard Henderson tcg_gen_extract_i64(dest, t2, sa, width - sa); 3637c53e401eSRichard Henderson } else if (width == TARGET_LONG_BITS) { 36386fd0c7bcSRichard Henderson tcg_gen_extract2_i64(dest, t2, cpu_gr[a->r1], sa); 3639f7b775a9SRichard Henderson } else { 3640f7b775a9SRichard Henderson assert(!a->d); 3641f7b775a9SRichard Henderson if (a->r1 == a->r2) { 36420b1347d2SRichard Henderson TCGv_i32 t32 = tcg_temp_new_i32(); 36436fd0c7bcSRichard Henderson tcg_gen_extrl_i64_i32(t32, t2); 36440b1347d2SRichard Henderson tcg_gen_rotri_i32(t32, t32, sa); 36456fd0c7bcSRichard Henderson tcg_gen_extu_i32_i64(dest, t32); 36460b1347d2SRichard Henderson } else { 3647967662cdSRichard Henderson tcg_gen_concat32_i64(dest, t2, cpu_gr[a->r1]); 3648967662cdSRichard Henderson tcg_gen_extract_i64(dest, dest, sa, 32); 36490b1347d2SRichard Henderson } 3650f7b775a9SRichard Henderson } 365130878590SRichard Henderson save_gpr(ctx, a->t, dest); 36520b1347d2SRichard Henderson 36530b1347d2SRichard Henderson /* Install the new nullification. */ 36540b1347d2SRichard Henderson cond_free(&ctx->null_cond); 365530878590SRichard Henderson if (a->c) { 3656d37fad0aSSven Schnelle ctx->null_cond = do_sed_cond(ctx, a->c, a->d, dest); 36570b1347d2SRichard Henderson } 365831234768SRichard Henderson return nullify_end(ctx); 36590b1347d2SRichard Henderson } 36600b1347d2SRichard Henderson 3661bd792da3SRichard Henderson static bool trans_extr_sar(DisasContext *ctx, arg_extr_sar *a) 36620b1347d2SRichard Henderson { 3663bd792da3SRichard Henderson unsigned widthm1 = a->d ? 63 : 31; 36646fd0c7bcSRichard Henderson TCGv_i64 dest, src, tmp; 36650b1347d2SRichard Henderson 3666bd792da3SRichard Henderson if (!ctx->is_pa20 && a->d) { 3667bd792da3SRichard Henderson return false; 3668bd792da3SRichard Henderson } 366930878590SRichard Henderson if (a->c) { 36700b1347d2SRichard Henderson nullify_over(ctx); 36710b1347d2SRichard Henderson } 36720b1347d2SRichard Henderson 367330878590SRichard Henderson dest = dest_gpr(ctx, a->t); 367430878590SRichard Henderson src = load_gpr(ctx, a->r); 3675aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 36760b1347d2SRichard Henderson 36770b1347d2SRichard Henderson /* Recall that SAR is using big-endian bit numbering. */ 36786fd0c7bcSRichard Henderson tcg_gen_andi_i64(tmp, cpu_sar, widthm1); 36796fd0c7bcSRichard Henderson tcg_gen_xori_i64(tmp, tmp, widthm1); 3680d781cb77SRichard Henderson 368130878590SRichard Henderson if (a->se) { 3682bd792da3SRichard Henderson if (!a->d) { 36836fd0c7bcSRichard Henderson tcg_gen_ext32s_i64(dest, src); 3684bd792da3SRichard Henderson src = dest; 3685bd792da3SRichard Henderson } 36866fd0c7bcSRichard Henderson tcg_gen_sar_i64(dest, src, tmp); 36876fd0c7bcSRichard Henderson tcg_gen_sextract_i64(dest, dest, 0, a->len); 36880b1347d2SRichard Henderson } else { 3689bd792da3SRichard Henderson if (!a->d) { 36906fd0c7bcSRichard Henderson tcg_gen_ext32u_i64(dest, src); 3691bd792da3SRichard Henderson src = dest; 3692bd792da3SRichard Henderson } 36936fd0c7bcSRichard Henderson tcg_gen_shr_i64(dest, src, tmp); 36946fd0c7bcSRichard Henderson tcg_gen_extract_i64(dest, dest, 0, a->len); 36950b1347d2SRichard Henderson } 369630878590SRichard Henderson save_gpr(ctx, a->t, dest); 36970b1347d2SRichard Henderson 36980b1347d2SRichard Henderson /* Install the new nullification. */ 36990b1347d2SRichard Henderson cond_free(&ctx->null_cond); 370030878590SRichard Henderson if (a->c) { 3701bd792da3SRichard Henderson ctx->null_cond = do_sed_cond(ctx, a->c, a->d, dest); 37020b1347d2SRichard Henderson } 370331234768SRichard Henderson return nullify_end(ctx); 37040b1347d2SRichard Henderson } 37050b1347d2SRichard Henderson 3706bd792da3SRichard Henderson static bool trans_extr_imm(DisasContext *ctx, arg_extr_imm *a) 37070b1347d2SRichard Henderson { 3708bd792da3SRichard Henderson unsigned len, cpos, width; 37096fd0c7bcSRichard Henderson TCGv_i64 dest, src; 37100b1347d2SRichard Henderson 3711bd792da3SRichard Henderson if (!ctx->is_pa20 && a->d) { 3712bd792da3SRichard Henderson return false; 3713bd792da3SRichard Henderson } 371430878590SRichard Henderson if (a->c) { 37150b1347d2SRichard Henderson nullify_over(ctx); 37160b1347d2SRichard Henderson } 37170b1347d2SRichard Henderson 3718bd792da3SRichard Henderson len = a->len; 3719bd792da3SRichard Henderson width = a->d ? 64 : 32; 3720bd792da3SRichard Henderson cpos = width - 1 - a->pos; 3721bd792da3SRichard Henderson if (cpos + len > width) { 3722bd792da3SRichard Henderson len = width - cpos; 3723bd792da3SRichard Henderson } 3724bd792da3SRichard Henderson 372530878590SRichard Henderson dest = dest_gpr(ctx, a->t); 372630878590SRichard Henderson src = load_gpr(ctx, a->r); 372730878590SRichard Henderson if (a->se) { 37286fd0c7bcSRichard Henderson tcg_gen_sextract_i64(dest, src, cpos, len); 37290b1347d2SRichard Henderson } else { 37306fd0c7bcSRichard Henderson tcg_gen_extract_i64(dest, src, cpos, len); 37310b1347d2SRichard Henderson } 373230878590SRichard Henderson save_gpr(ctx, a->t, dest); 37330b1347d2SRichard Henderson 37340b1347d2SRichard Henderson /* Install the new nullification. */ 37350b1347d2SRichard Henderson cond_free(&ctx->null_cond); 373630878590SRichard Henderson if (a->c) { 3737bd792da3SRichard Henderson ctx->null_cond = do_sed_cond(ctx, a->c, a->d, dest); 37380b1347d2SRichard Henderson } 373931234768SRichard Henderson return nullify_end(ctx); 37400b1347d2SRichard Henderson } 37410b1347d2SRichard Henderson 374272ae4f2bSRichard Henderson static bool trans_depi_imm(DisasContext *ctx, arg_depi_imm *a) 37430b1347d2SRichard Henderson { 374472ae4f2bSRichard Henderson unsigned len, width; 3745c53e401eSRichard Henderson uint64_t mask0, mask1; 37466fd0c7bcSRichard Henderson TCGv_i64 dest; 37470b1347d2SRichard Henderson 374872ae4f2bSRichard Henderson if (!ctx->is_pa20 && a->d) { 374972ae4f2bSRichard Henderson return false; 375072ae4f2bSRichard Henderson } 375130878590SRichard Henderson if (a->c) { 37520b1347d2SRichard Henderson nullify_over(ctx); 37530b1347d2SRichard Henderson } 375472ae4f2bSRichard Henderson 375572ae4f2bSRichard Henderson len = a->len; 375672ae4f2bSRichard Henderson width = a->d ? 64 : 32; 375772ae4f2bSRichard Henderson if (a->cpos + len > width) { 375872ae4f2bSRichard Henderson len = width - a->cpos; 37590b1347d2SRichard Henderson } 37600b1347d2SRichard Henderson 376130878590SRichard Henderson dest = dest_gpr(ctx, a->t); 376230878590SRichard Henderson mask0 = deposit64(0, a->cpos, len, a->i); 376330878590SRichard Henderson mask1 = deposit64(-1, a->cpos, len, a->i); 37640b1347d2SRichard Henderson 376530878590SRichard Henderson if (a->nz) { 37666fd0c7bcSRichard Henderson TCGv_i64 src = load_gpr(ctx, a->t); 37676fd0c7bcSRichard Henderson tcg_gen_andi_i64(dest, src, mask1); 37686fd0c7bcSRichard Henderson tcg_gen_ori_i64(dest, dest, mask0); 37690b1347d2SRichard Henderson } else { 37706fd0c7bcSRichard Henderson tcg_gen_movi_i64(dest, mask0); 37710b1347d2SRichard Henderson } 377230878590SRichard Henderson save_gpr(ctx, a->t, dest); 37730b1347d2SRichard Henderson 37740b1347d2SRichard Henderson /* Install the new nullification. */ 37750b1347d2SRichard Henderson cond_free(&ctx->null_cond); 377630878590SRichard Henderson if (a->c) { 377772ae4f2bSRichard Henderson ctx->null_cond = do_sed_cond(ctx, a->c, a->d, dest); 37780b1347d2SRichard Henderson } 377931234768SRichard Henderson return nullify_end(ctx); 37800b1347d2SRichard Henderson } 37810b1347d2SRichard Henderson 378272ae4f2bSRichard Henderson static bool trans_dep_imm(DisasContext *ctx, arg_dep_imm *a) 37830b1347d2SRichard Henderson { 378430878590SRichard Henderson unsigned rs = a->nz ? a->t : 0; 378572ae4f2bSRichard Henderson unsigned len, width; 37866fd0c7bcSRichard Henderson TCGv_i64 dest, val; 37870b1347d2SRichard Henderson 378872ae4f2bSRichard Henderson if (!ctx->is_pa20 && a->d) { 378972ae4f2bSRichard Henderson return false; 379072ae4f2bSRichard Henderson } 379130878590SRichard Henderson if (a->c) { 37920b1347d2SRichard Henderson nullify_over(ctx); 37930b1347d2SRichard Henderson } 379472ae4f2bSRichard Henderson 379572ae4f2bSRichard Henderson len = a->len; 379672ae4f2bSRichard Henderson width = a->d ? 64 : 32; 379772ae4f2bSRichard Henderson if (a->cpos + len > width) { 379872ae4f2bSRichard Henderson len = width - a->cpos; 37990b1347d2SRichard Henderson } 38000b1347d2SRichard Henderson 380130878590SRichard Henderson dest = dest_gpr(ctx, a->t); 380230878590SRichard Henderson val = load_gpr(ctx, a->r); 38030b1347d2SRichard Henderson if (rs == 0) { 38046fd0c7bcSRichard Henderson tcg_gen_deposit_z_i64(dest, val, a->cpos, len); 38050b1347d2SRichard Henderson } else { 38066fd0c7bcSRichard Henderson tcg_gen_deposit_i64(dest, cpu_gr[rs], val, a->cpos, len); 38070b1347d2SRichard Henderson } 380830878590SRichard Henderson save_gpr(ctx, a->t, dest); 38090b1347d2SRichard Henderson 38100b1347d2SRichard Henderson /* Install the new nullification. */ 38110b1347d2SRichard Henderson cond_free(&ctx->null_cond); 381230878590SRichard Henderson if (a->c) { 381372ae4f2bSRichard Henderson ctx->null_cond = do_sed_cond(ctx, a->c, a->d, dest); 38140b1347d2SRichard Henderson } 381531234768SRichard Henderson return nullify_end(ctx); 38160b1347d2SRichard Henderson } 38170b1347d2SRichard Henderson 381872ae4f2bSRichard Henderson static bool do_dep_sar(DisasContext *ctx, unsigned rt, unsigned c, 38196fd0c7bcSRichard Henderson bool d, bool nz, unsigned len, TCGv_i64 val) 38200b1347d2SRichard Henderson { 38210b1347d2SRichard Henderson unsigned rs = nz ? rt : 0; 382272ae4f2bSRichard Henderson unsigned widthm1 = d ? 63 : 31; 38236fd0c7bcSRichard Henderson TCGv_i64 mask, tmp, shift, dest; 3824c53e401eSRichard Henderson uint64_t msb = 1ULL << (len - 1); 38250b1347d2SRichard Henderson 38260b1347d2SRichard Henderson dest = dest_gpr(ctx, rt); 3827aac0f603SRichard Henderson shift = tcg_temp_new_i64(); 3828aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 38290b1347d2SRichard Henderson 38300b1347d2SRichard Henderson /* Convert big-endian bit numbering in SAR to left-shift. */ 38316fd0c7bcSRichard Henderson tcg_gen_andi_i64(shift, cpu_sar, widthm1); 38326fd0c7bcSRichard Henderson tcg_gen_xori_i64(shift, shift, widthm1); 38330b1347d2SRichard Henderson 3834aac0f603SRichard Henderson mask = tcg_temp_new_i64(); 38356fd0c7bcSRichard Henderson tcg_gen_movi_i64(mask, msb + (msb - 1)); 38366fd0c7bcSRichard Henderson tcg_gen_and_i64(tmp, val, mask); 38370b1347d2SRichard Henderson if (rs) { 38386fd0c7bcSRichard Henderson tcg_gen_shl_i64(mask, mask, shift); 38396fd0c7bcSRichard Henderson tcg_gen_shl_i64(tmp, tmp, shift); 38406fd0c7bcSRichard Henderson tcg_gen_andc_i64(dest, cpu_gr[rs], mask); 38416fd0c7bcSRichard Henderson tcg_gen_or_i64(dest, dest, tmp); 38420b1347d2SRichard Henderson } else { 38436fd0c7bcSRichard Henderson tcg_gen_shl_i64(dest, tmp, shift); 38440b1347d2SRichard Henderson } 38450b1347d2SRichard Henderson save_gpr(ctx, rt, dest); 38460b1347d2SRichard Henderson 38470b1347d2SRichard Henderson /* Install the new nullification. */ 38480b1347d2SRichard Henderson cond_free(&ctx->null_cond); 38490b1347d2SRichard Henderson if (c) { 385072ae4f2bSRichard Henderson ctx->null_cond = do_sed_cond(ctx, c, d, dest); 38510b1347d2SRichard Henderson } 385231234768SRichard Henderson return nullify_end(ctx); 38530b1347d2SRichard Henderson } 38540b1347d2SRichard Henderson 385572ae4f2bSRichard Henderson static bool trans_dep_sar(DisasContext *ctx, arg_dep_sar *a) 385630878590SRichard Henderson { 385772ae4f2bSRichard Henderson if (!ctx->is_pa20 && a->d) { 385872ae4f2bSRichard Henderson return false; 385972ae4f2bSRichard Henderson } 3860a6deecceSSven Schnelle if (a->c) { 3861a6deecceSSven Schnelle nullify_over(ctx); 3862a6deecceSSven Schnelle } 386372ae4f2bSRichard Henderson return do_dep_sar(ctx, a->t, a->c, a->d, a->nz, a->len, 386472ae4f2bSRichard Henderson load_gpr(ctx, a->r)); 386530878590SRichard Henderson } 386630878590SRichard Henderson 386772ae4f2bSRichard Henderson static bool trans_depi_sar(DisasContext *ctx, arg_depi_sar *a) 386830878590SRichard Henderson { 386972ae4f2bSRichard Henderson if (!ctx->is_pa20 && a->d) { 387072ae4f2bSRichard Henderson return false; 387172ae4f2bSRichard Henderson } 3872a6deecceSSven Schnelle if (a->c) { 3873a6deecceSSven Schnelle nullify_over(ctx); 3874a6deecceSSven Schnelle } 387572ae4f2bSRichard Henderson return do_dep_sar(ctx, a->t, a->c, a->d, a->nz, a->len, 38766fd0c7bcSRichard Henderson tcg_constant_i64(a->i)); 387730878590SRichard Henderson } 38780b1347d2SRichard Henderson 38798340f534SRichard Henderson static bool trans_be(DisasContext *ctx, arg_be *a) 388098cd9ca7SRichard Henderson { 38816fd0c7bcSRichard Henderson TCGv_i64 tmp; 388298cd9ca7SRichard Henderson 3883aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 38846fd0c7bcSRichard Henderson tcg_gen_addi_i64(tmp, load_gpr(ctx, a->b), a->disp); 3885660eefe1SRichard Henderson tmp = do_ibranch_priv(ctx, tmp); 3886c301f34eSRichard Henderson 3887c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY 38888340f534SRichard Henderson return do_ibranch(ctx, tmp, a->l, a->n); 3889c301f34eSRichard Henderson #else 3890c301f34eSRichard Henderson TCGv_i64 new_spc = tcg_temp_new_i64(); 3891c301f34eSRichard Henderson 38922644f80bSRichard Henderson nullify_over(ctx); 38932644f80bSRichard Henderson 38948340f534SRichard Henderson load_spr(ctx, new_spc, a->sp); 38958340f534SRichard Henderson if (a->l) { 3896741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_gr[31], ctx->iaoq_n, ctx->iaoq_n_var); 38977fb7c9daSRichard Henderson tcg_gen_mov_i64(cpu_sr[0], cpu_iasq_b); 3898c301f34eSRichard Henderson } 38998340f534SRichard Henderson if (a->n && use_nullify_skip(ctx)) { 3900a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, -1, tmp); 39016fd0c7bcSRichard Henderson tcg_gen_addi_i64(tmp, tmp, 4); 3902a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, -1, tmp); 3903c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, new_spc); 3904c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_b, cpu_iasq_f); 39054a3aa11eSRichard Henderson nullify_set(ctx, 0); 3906c301f34eSRichard Henderson } else { 3907741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b); 3908c301f34eSRichard Henderson if (ctx->iaoq_b == -1) { 3909c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b); 3910c301f34eSRichard Henderson } 3911a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, -1, tmp); 3912c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_b, new_spc); 39138340f534SRichard Henderson nullify_set(ctx, a->n); 3914c301f34eSRichard Henderson } 3915c301f34eSRichard Henderson tcg_gen_lookup_and_goto_ptr(); 391631234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 391731234768SRichard Henderson return nullify_end(ctx); 3918c301f34eSRichard Henderson #endif 391998cd9ca7SRichard Henderson } 392098cd9ca7SRichard Henderson 39218340f534SRichard Henderson static bool trans_bl(DisasContext *ctx, arg_bl *a) 392298cd9ca7SRichard Henderson { 39232644f80bSRichard Henderson return do_dbranch(ctx, a->disp, a->l, a->n); 392498cd9ca7SRichard Henderson } 392598cd9ca7SRichard Henderson 39268340f534SRichard Henderson static bool trans_b_gate(DisasContext *ctx, arg_b_gate *a) 392743e05652SRichard Henderson { 3928c53e401eSRichard Henderson uint64_t dest = iaoq_dest(ctx, a->disp); 392943e05652SRichard Henderson 39306e5f5300SSven Schnelle nullify_over(ctx); 39316e5f5300SSven Schnelle 393243e05652SRichard Henderson /* Make sure the caller hasn't done something weird with the queue. 393343e05652SRichard Henderson * ??? This is not quite the same as the PSW[B] bit, which would be 393443e05652SRichard Henderson * expensive to track. Real hardware will trap for 393543e05652SRichard Henderson * b gateway 393643e05652SRichard Henderson * b gateway+4 (in delay slot of first branch) 393743e05652SRichard Henderson * However, checking for a non-sequential instruction queue *will* 393843e05652SRichard Henderson * diagnose the security hole 393943e05652SRichard Henderson * b gateway 394043e05652SRichard Henderson * b evil 394143e05652SRichard Henderson * in which instructions at evil would run with increased privs. 394243e05652SRichard Henderson */ 394343e05652SRichard Henderson if (ctx->iaoq_b == -1 || ctx->iaoq_b != ctx->iaoq_f + 4) { 394443e05652SRichard Henderson return gen_illegal(ctx); 394543e05652SRichard Henderson } 394643e05652SRichard Henderson 394743e05652SRichard Henderson #ifndef CONFIG_USER_ONLY 394843e05652SRichard Henderson if (ctx->tb_flags & PSW_C) { 394994956d7bSPhilippe Mathieu-Daudé int type = hppa_artype_for_page(cpu_env(ctx->cs), ctx->base.pc_next); 395043e05652SRichard Henderson /* If we could not find a TLB entry, then we need to generate an 395143e05652SRichard Henderson ITLB miss exception so the kernel will provide it. 395243e05652SRichard Henderson The resulting TLB fill operation will invalidate this TB and 395343e05652SRichard Henderson we will re-translate, at which point we *will* be able to find 395443e05652SRichard Henderson the TLB entry and determine if this is in fact a gateway page. */ 395543e05652SRichard Henderson if (type < 0) { 395631234768SRichard Henderson gen_excp(ctx, EXCP_ITLB_MISS); 395731234768SRichard Henderson return true; 395843e05652SRichard Henderson } 395943e05652SRichard Henderson /* No change for non-gateway pages or for priv decrease. */ 396043e05652SRichard Henderson if (type >= 4 && type - 4 < ctx->privilege) { 39612f48ba7bSRichard Henderson dest = deposit64(dest, 0, 2, type - 4); 396243e05652SRichard Henderson } 396343e05652SRichard Henderson } else { 396443e05652SRichard Henderson dest &= -4; /* priv = 0 */ 396543e05652SRichard Henderson } 396643e05652SRichard Henderson #endif 396743e05652SRichard Henderson 39686e5f5300SSven Schnelle if (a->l) { 39696fd0c7bcSRichard Henderson TCGv_i64 tmp = dest_gpr(ctx, a->l); 39706e5f5300SSven Schnelle if (ctx->privilege < 3) { 39716fd0c7bcSRichard Henderson tcg_gen_andi_i64(tmp, tmp, -4); 39726e5f5300SSven Schnelle } 39736fd0c7bcSRichard Henderson tcg_gen_ori_i64(tmp, tmp, ctx->privilege); 39746e5f5300SSven Schnelle save_gpr(ctx, a->l, tmp); 39756e5f5300SSven Schnelle } 39766e5f5300SSven Schnelle 39772644f80bSRichard Henderson return do_dbranch(ctx, dest - iaoq_dest(ctx, 0), 0, a->n); 397843e05652SRichard Henderson } 397943e05652SRichard Henderson 39808340f534SRichard Henderson static bool trans_blr(DisasContext *ctx, arg_blr *a) 398198cd9ca7SRichard Henderson { 3982b35aec85SRichard Henderson if (a->x) { 3983aac0f603SRichard Henderson TCGv_i64 tmp = tcg_temp_new_i64(); 39846fd0c7bcSRichard Henderson tcg_gen_shli_i64(tmp, load_gpr(ctx, a->x), 3); 39856fd0c7bcSRichard Henderson tcg_gen_addi_i64(tmp, tmp, ctx->iaoq_f + 8); 3986660eefe1SRichard Henderson /* The computation here never changes privilege level. */ 39878340f534SRichard Henderson return do_ibranch(ctx, tmp, a->l, a->n); 3988b35aec85SRichard Henderson } else { 3989b35aec85SRichard Henderson /* BLR R0,RX is a good way to load PC+8 into RX. */ 39902644f80bSRichard Henderson return do_dbranch(ctx, 0, a->l, a->n); 3991b35aec85SRichard Henderson } 399298cd9ca7SRichard Henderson } 399398cd9ca7SRichard Henderson 39948340f534SRichard Henderson static bool trans_bv(DisasContext *ctx, arg_bv *a) 399598cd9ca7SRichard Henderson { 39966fd0c7bcSRichard Henderson TCGv_i64 dest; 399798cd9ca7SRichard Henderson 39988340f534SRichard Henderson if (a->x == 0) { 39998340f534SRichard Henderson dest = load_gpr(ctx, a->b); 400098cd9ca7SRichard Henderson } else { 4001aac0f603SRichard Henderson dest = tcg_temp_new_i64(); 40026fd0c7bcSRichard Henderson tcg_gen_shli_i64(dest, load_gpr(ctx, a->x), 3); 40036fd0c7bcSRichard Henderson tcg_gen_add_i64(dest, dest, load_gpr(ctx, a->b)); 400498cd9ca7SRichard Henderson } 4005660eefe1SRichard Henderson dest = do_ibranch_priv(ctx, dest); 40068340f534SRichard Henderson return do_ibranch(ctx, dest, 0, a->n); 400798cd9ca7SRichard Henderson } 400898cd9ca7SRichard Henderson 40098340f534SRichard Henderson static bool trans_bve(DisasContext *ctx, arg_bve *a) 401098cd9ca7SRichard Henderson { 40116fd0c7bcSRichard Henderson TCGv_i64 dest; 401298cd9ca7SRichard Henderson 4013c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY 40148340f534SRichard Henderson dest = do_ibranch_priv(ctx, load_gpr(ctx, a->b)); 40158340f534SRichard Henderson return do_ibranch(ctx, dest, a->l, a->n); 4016c301f34eSRichard Henderson #else 4017c301f34eSRichard Henderson nullify_over(ctx); 40188340f534SRichard Henderson dest = do_ibranch_priv(ctx, load_gpr(ctx, a->b)); 4019c301f34eSRichard Henderson 4020741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b); 4021c301f34eSRichard Henderson if (ctx->iaoq_b == -1) { 4022c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b); 4023c301f34eSRichard Henderson } 4024741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, -1, dest); 4025c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_b, space_select(ctx, 0, dest)); 40268340f534SRichard Henderson if (a->l) { 4027741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_gr[a->l], ctx->iaoq_n, ctx->iaoq_n_var); 4028c301f34eSRichard Henderson } 40298340f534SRichard Henderson nullify_set(ctx, a->n); 4030c301f34eSRichard Henderson tcg_gen_lookup_and_goto_ptr(); 403131234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 403231234768SRichard Henderson return nullify_end(ctx); 4033c301f34eSRichard Henderson #endif 403498cd9ca7SRichard Henderson } 403598cd9ca7SRichard Henderson 4036a8966ba7SRichard Henderson static bool trans_nopbts(DisasContext *ctx, arg_nopbts *a) 4037a8966ba7SRichard Henderson { 4038a8966ba7SRichard Henderson /* All branch target stack instructions implement as nop. */ 4039a8966ba7SRichard Henderson return ctx->is_pa20; 4040a8966ba7SRichard Henderson } 4041a8966ba7SRichard Henderson 40421ca74648SRichard Henderson /* 40431ca74648SRichard Henderson * Float class 0 40441ca74648SRichard Henderson */ 4045ebe9383cSRichard Henderson 40461ca74648SRichard Henderson static void gen_fcpy_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 4047ebe9383cSRichard Henderson { 4048ebe9383cSRichard Henderson tcg_gen_mov_i32(dst, src); 4049ebe9383cSRichard Henderson } 4050ebe9383cSRichard Henderson 405159f8c04bSHelge Deller static bool trans_fid_f(DisasContext *ctx, arg_fid_f *a) 405259f8c04bSHelge Deller { 4053a300dad3SRichard Henderson uint64_t ret; 4054a300dad3SRichard Henderson 4055c53e401eSRichard Henderson if (ctx->is_pa20) { 4056a300dad3SRichard Henderson ret = 0x13080000000000ULL; /* PA8700 (PCX-W2) */ 4057a300dad3SRichard Henderson } else { 4058a300dad3SRichard Henderson ret = 0x0f080000000000ULL; /* PA7300LC (PCX-L2) */ 4059a300dad3SRichard Henderson } 4060a300dad3SRichard Henderson 406159f8c04bSHelge Deller nullify_over(ctx); 4062a300dad3SRichard Henderson save_frd(0, tcg_constant_i64(ret)); 406359f8c04bSHelge Deller return nullify_end(ctx); 406459f8c04bSHelge Deller } 406559f8c04bSHelge Deller 40661ca74648SRichard Henderson static bool trans_fcpy_f(DisasContext *ctx, arg_fclass01 *a) 40671ca74648SRichard Henderson { 40681ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_fcpy_f); 40691ca74648SRichard Henderson } 40701ca74648SRichard Henderson 4071ebe9383cSRichard Henderson static void gen_fcpy_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 4072ebe9383cSRichard Henderson { 4073ebe9383cSRichard Henderson tcg_gen_mov_i64(dst, src); 4074ebe9383cSRichard Henderson } 4075ebe9383cSRichard Henderson 40761ca74648SRichard Henderson static bool trans_fcpy_d(DisasContext *ctx, arg_fclass01 *a) 40771ca74648SRichard Henderson { 40781ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_fcpy_d); 40791ca74648SRichard Henderson } 40801ca74648SRichard Henderson 40811ca74648SRichard Henderson static void gen_fabs_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 4082ebe9383cSRichard Henderson { 4083ebe9383cSRichard Henderson tcg_gen_andi_i32(dst, src, INT32_MAX); 4084ebe9383cSRichard Henderson } 4085ebe9383cSRichard Henderson 40861ca74648SRichard Henderson static bool trans_fabs_f(DisasContext *ctx, arg_fclass01 *a) 40871ca74648SRichard Henderson { 40881ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_fabs_f); 40891ca74648SRichard Henderson } 40901ca74648SRichard Henderson 4091ebe9383cSRichard Henderson static void gen_fabs_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 4092ebe9383cSRichard Henderson { 4093ebe9383cSRichard Henderson tcg_gen_andi_i64(dst, src, INT64_MAX); 4094ebe9383cSRichard Henderson } 4095ebe9383cSRichard Henderson 40961ca74648SRichard Henderson static bool trans_fabs_d(DisasContext *ctx, arg_fclass01 *a) 40971ca74648SRichard Henderson { 40981ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_fabs_d); 40991ca74648SRichard Henderson } 41001ca74648SRichard Henderson 41011ca74648SRichard Henderson static bool trans_fsqrt_f(DisasContext *ctx, arg_fclass01 *a) 41021ca74648SRichard Henderson { 41031ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fsqrt_s); 41041ca74648SRichard Henderson } 41051ca74648SRichard Henderson 41061ca74648SRichard Henderson static bool trans_fsqrt_d(DisasContext *ctx, arg_fclass01 *a) 41071ca74648SRichard Henderson { 41081ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fsqrt_d); 41091ca74648SRichard Henderson } 41101ca74648SRichard Henderson 41111ca74648SRichard Henderson static bool trans_frnd_f(DisasContext *ctx, arg_fclass01 *a) 41121ca74648SRichard Henderson { 41131ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_frnd_s); 41141ca74648SRichard Henderson } 41151ca74648SRichard Henderson 41161ca74648SRichard Henderson static bool trans_frnd_d(DisasContext *ctx, arg_fclass01 *a) 41171ca74648SRichard Henderson { 41181ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_frnd_d); 41191ca74648SRichard Henderson } 41201ca74648SRichard Henderson 41211ca74648SRichard Henderson static void gen_fneg_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 4122ebe9383cSRichard Henderson { 4123ebe9383cSRichard Henderson tcg_gen_xori_i32(dst, src, INT32_MIN); 4124ebe9383cSRichard Henderson } 4125ebe9383cSRichard Henderson 41261ca74648SRichard Henderson static bool trans_fneg_f(DisasContext *ctx, arg_fclass01 *a) 41271ca74648SRichard Henderson { 41281ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_fneg_f); 41291ca74648SRichard Henderson } 41301ca74648SRichard Henderson 4131ebe9383cSRichard Henderson static void gen_fneg_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 4132ebe9383cSRichard Henderson { 4133ebe9383cSRichard Henderson tcg_gen_xori_i64(dst, src, INT64_MIN); 4134ebe9383cSRichard Henderson } 4135ebe9383cSRichard Henderson 41361ca74648SRichard Henderson static bool trans_fneg_d(DisasContext *ctx, arg_fclass01 *a) 41371ca74648SRichard Henderson { 41381ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_fneg_d); 41391ca74648SRichard Henderson } 41401ca74648SRichard Henderson 41411ca74648SRichard Henderson static void gen_fnegabs_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 4142ebe9383cSRichard Henderson { 4143ebe9383cSRichard Henderson tcg_gen_ori_i32(dst, src, INT32_MIN); 4144ebe9383cSRichard Henderson } 4145ebe9383cSRichard Henderson 41461ca74648SRichard Henderson static bool trans_fnegabs_f(DisasContext *ctx, arg_fclass01 *a) 41471ca74648SRichard Henderson { 41481ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_fnegabs_f); 41491ca74648SRichard Henderson } 41501ca74648SRichard Henderson 4151ebe9383cSRichard Henderson static void gen_fnegabs_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 4152ebe9383cSRichard Henderson { 4153ebe9383cSRichard Henderson tcg_gen_ori_i64(dst, src, INT64_MIN); 4154ebe9383cSRichard Henderson } 4155ebe9383cSRichard Henderson 41561ca74648SRichard Henderson static bool trans_fnegabs_d(DisasContext *ctx, arg_fclass01 *a) 41571ca74648SRichard Henderson { 41581ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_fnegabs_d); 41591ca74648SRichard Henderson } 41601ca74648SRichard Henderson 41611ca74648SRichard Henderson /* 41621ca74648SRichard Henderson * Float class 1 41631ca74648SRichard Henderson */ 41641ca74648SRichard Henderson 41651ca74648SRichard Henderson static bool trans_fcnv_d_f(DisasContext *ctx, arg_fclass01 *a) 41661ca74648SRichard Henderson { 41671ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_d_s); 41681ca74648SRichard Henderson } 41691ca74648SRichard Henderson 41701ca74648SRichard Henderson static bool trans_fcnv_f_d(DisasContext *ctx, arg_fclass01 *a) 41711ca74648SRichard Henderson { 41721ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_s_d); 41731ca74648SRichard Henderson } 41741ca74648SRichard Henderson 41751ca74648SRichard Henderson static bool trans_fcnv_w_f(DisasContext *ctx, arg_fclass01 *a) 41761ca74648SRichard Henderson { 41771ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_w_s); 41781ca74648SRichard Henderson } 41791ca74648SRichard Henderson 41801ca74648SRichard Henderson static bool trans_fcnv_q_f(DisasContext *ctx, arg_fclass01 *a) 41811ca74648SRichard Henderson { 41821ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_dw_s); 41831ca74648SRichard Henderson } 41841ca74648SRichard Henderson 41851ca74648SRichard Henderson static bool trans_fcnv_w_d(DisasContext *ctx, arg_fclass01 *a) 41861ca74648SRichard Henderson { 41871ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_w_d); 41881ca74648SRichard Henderson } 41891ca74648SRichard Henderson 41901ca74648SRichard Henderson static bool trans_fcnv_q_d(DisasContext *ctx, arg_fclass01 *a) 41911ca74648SRichard Henderson { 41921ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_dw_d); 41931ca74648SRichard Henderson } 41941ca74648SRichard Henderson 41951ca74648SRichard Henderson static bool trans_fcnv_f_w(DisasContext *ctx, arg_fclass01 *a) 41961ca74648SRichard Henderson { 41971ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_s_w); 41981ca74648SRichard Henderson } 41991ca74648SRichard Henderson 42001ca74648SRichard Henderson static bool trans_fcnv_d_w(DisasContext *ctx, arg_fclass01 *a) 42011ca74648SRichard Henderson { 42021ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_d_w); 42031ca74648SRichard Henderson } 42041ca74648SRichard Henderson 42051ca74648SRichard Henderson static bool trans_fcnv_f_q(DisasContext *ctx, arg_fclass01 *a) 42061ca74648SRichard Henderson { 42071ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_s_dw); 42081ca74648SRichard Henderson } 42091ca74648SRichard Henderson 42101ca74648SRichard Henderson static bool trans_fcnv_d_q(DisasContext *ctx, arg_fclass01 *a) 42111ca74648SRichard Henderson { 42121ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_d_dw); 42131ca74648SRichard Henderson } 42141ca74648SRichard Henderson 42151ca74648SRichard Henderson static bool trans_fcnv_t_f_w(DisasContext *ctx, arg_fclass01 *a) 42161ca74648SRichard Henderson { 42171ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_t_s_w); 42181ca74648SRichard Henderson } 42191ca74648SRichard Henderson 42201ca74648SRichard Henderson static bool trans_fcnv_t_d_w(DisasContext *ctx, arg_fclass01 *a) 42211ca74648SRichard Henderson { 42221ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_t_d_w); 42231ca74648SRichard Henderson } 42241ca74648SRichard Henderson 42251ca74648SRichard Henderson static bool trans_fcnv_t_f_q(DisasContext *ctx, arg_fclass01 *a) 42261ca74648SRichard Henderson { 42271ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_t_s_dw); 42281ca74648SRichard Henderson } 42291ca74648SRichard Henderson 42301ca74648SRichard Henderson static bool trans_fcnv_t_d_q(DisasContext *ctx, arg_fclass01 *a) 42311ca74648SRichard Henderson { 42321ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_t_d_dw); 42331ca74648SRichard Henderson } 42341ca74648SRichard Henderson 42351ca74648SRichard Henderson static bool trans_fcnv_uw_f(DisasContext *ctx, arg_fclass01 *a) 42361ca74648SRichard Henderson { 42371ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_uw_s); 42381ca74648SRichard Henderson } 42391ca74648SRichard Henderson 42401ca74648SRichard Henderson static bool trans_fcnv_uq_f(DisasContext *ctx, arg_fclass01 *a) 42411ca74648SRichard Henderson { 42421ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_udw_s); 42431ca74648SRichard Henderson } 42441ca74648SRichard Henderson 42451ca74648SRichard Henderson static bool trans_fcnv_uw_d(DisasContext *ctx, arg_fclass01 *a) 42461ca74648SRichard Henderson { 42471ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_uw_d); 42481ca74648SRichard Henderson } 42491ca74648SRichard Henderson 42501ca74648SRichard Henderson static bool trans_fcnv_uq_d(DisasContext *ctx, arg_fclass01 *a) 42511ca74648SRichard Henderson { 42521ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_udw_d); 42531ca74648SRichard Henderson } 42541ca74648SRichard Henderson 42551ca74648SRichard Henderson static bool trans_fcnv_f_uw(DisasContext *ctx, arg_fclass01 *a) 42561ca74648SRichard Henderson { 42571ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_s_uw); 42581ca74648SRichard Henderson } 42591ca74648SRichard Henderson 42601ca74648SRichard Henderson static bool trans_fcnv_d_uw(DisasContext *ctx, arg_fclass01 *a) 42611ca74648SRichard Henderson { 42621ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_d_uw); 42631ca74648SRichard Henderson } 42641ca74648SRichard Henderson 42651ca74648SRichard Henderson static bool trans_fcnv_f_uq(DisasContext *ctx, arg_fclass01 *a) 42661ca74648SRichard Henderson { 42671ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_s_udw); 42681ca74648SRichard Henderson } 42691ca74648SRichard Henderson 42701ca74648SRichard Henderson static bool trans_fcnv_d_uq(DisasContext *ctx, arg_fclass01 *a) 42711ca74648SRichard Henderson { 42721ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_d_udw); 42731ca74648SRichard Henderson } 42741ca74648SRichard Henderson 42751ca74648SRichard Henderson static bool trans_fcnv_t_f_uw(DisasContext *ctx, arg_fclass01 *a) 42761ca74648SRichard Henderson { 42771ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_t_s_uw); 42781ca74648SRichard Henderson } 42791ca74648SRichard Henderson 42801ca74648SRichard Henderson static bool trans_fcnv_t_d_uw(DisasContext *ctx, arg_fclass01 *a) 42811ca74648SRichard Henderson { 42821ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_t_d_uw); 42831ca74648SRichard Henderson } 42841ca74648SRichard Henderson 42851ca74648SRichard Henderson static bool trans_fcnv_t_f_uq(DisasContext *ctx, arg_fclass01 *a) 42861ca74648SRichard Henderson { 42871ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_t_s_udw); 42881ca74648SRichard Henderson } 42891ca74648SRichard Henderson 42901ca74648SRichard Henderson static bool trans_fcnv_t_d_uq(DisasContext *ctx, arg_fclass01 *a) 42911ca74648SRichard Henderson { 42921ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_t_d_udw); 42931ca74648SRichard Henderson } 42941ca74648SRichard Henderson 42951ca74648SRichard Henderson /* 42961ca74648SRichard Henderson * Float class 2 42971ca74648SRichard Henderson */ 42981ca74648SRichard Henderson 42991ca74648SRichard Henderson static bool trans_fcmp_f(DisasContext *ctx, arg_fclass2 *a) 4300ebe9383cSRichard Henderson { 4301ebe9383cSRichard Henderson TCGv_i32 ta, tb, tc, ty; 4302ebe9383cSRichard Henderson 4303ebe9383cSRichard Henderson nullify_over(ctx); 4304ebe9383cSRichard Henderson 43051ca74648SRichard Henderson ta = load_frw0_i32(a->r1); 43061ca74648SRichard Henderson tb = load_frw0_i32(a->r2); 430729dd6f64SRichard Henderson ty = tcg_constant_i32(a->y); 430829dd6f64SRichard Henderson tc = tcg_constant_i32(a->c); 4309ebe9383cSRichard Henderson 4310ad75a51eSRichard Henderson gen_helper_fcmp_s(tcg_env, ta, tb, ty, tc); 4311ebe9383cSRichard Henderson 43121ca74648SRichard Henderson return nullify_end(ctx); 4313ebe9383cSRichard Henderson } 4314ebe9383cSRichard Henderson 43151ca74648SRichard Henderson static bool trans_fcmp_d(DisasContext *ctx, arg_fclass2 *a) 4316ebe9383cSRichard Henderson { 4317ebe9383cSRichard Henderson TCGv_i64 ta, tb; 4318ebe9383cSRichard Henderson TCGv_i32 tc, ty; 4319ebe9383cSRichard Henderson 4320ebe9383cSRichard Henderson nullify_over(ctx); 4321ebe9383cSRichard Henderson 43221ca74648SRichard Henderson ta = load_frd0(a->r1); 43231ca74648SRichard Henderson tb = load_frd0(a->r2); 432429dd6f64SRichard Henderson ty = tcg_constant_i32(a->y); 432529dd6f64SRichard Henderson tc = tcg_constant_i32(a->c); 4326ebe9383cSRichard Henderson 4327ad75a51eSRichard Henderson gen_helper_fcmp_d(tcg_env, ta, tb, ty, tc); 4328ebe9383cSRichard Henderson 432931234768SRichard Henderson return nullify_end(ctx); 4330ebe9383cSRichard Henderson } 4331ebe9383cSRichard Henderson 43321ca74648SRichard Henderson static bool trans_ftest(DisasContext *ctx, arg_ftest *a) 4333ebe9383cSRichard Henderson { 43346fd0c7bcSRichard Henderson TCGv_i64 t; 4335ebe9383cSRichard Henderson 4336ebe9383cSRichard Henderson nullify_over(ctx); 4337ebe9383cSRichard Henderson 4338aac0f603SRichard Henderson t = tcg_temp_new_i64(); 43396fd0c7bcSRichard Henderson tcg_gen_ld32u_i64(t, tcg_env, offsetof(CPUHPPAState, fr0_shadow)); 4340ebe9383cSRichard Henderson 43411ca74648SRichard Henderson if (a->y == 1) { 4342ebe9383cSRichard Henderson int mask; 4343ebe9383cSRichard Henderson bool inv = false; 4344ebe9383cSRichard Henderson 43451ca74648SRichard Henderson switch (a->c) { 4346ebe9383cSRichard Henderson case 0: /* simple */ 43476fd0c7bcSRichard Henderson tcg_gen_andi_i64(t, t, 0x4000000); 4348ebe9383cSRichard Henderson ctx->null_cond = cond_make_0(TCG_COND_NE, t); 4349ebe9383cSRichard Henderson goto done; 4350ebe9383cSRichard Henderson case 2: /* rej */ 4351ebe9383cSRichard Henderson inv = true; 4352ebe9383cSRichard Henderson /* fallthru */ 4353ebe9383cSRichard Henderson case 1: /* acc */ 4354ebe9383cSRichard Henderson mask = 0x43ff800; 4355ebe9383cSRichard Henderson break; 4356ebe9383cSRichard Henderson case 6: /* rej8 */ 4357ebe9383cSRichard Henderson inv = true; 4358ebe9383cSRichard Henderson /* fallthru */ 4359ebe9383cSRichard Henderson case 5: /* acc8 */ 4360ebe9383cSRichard Henderson mask = 0x43f8000; 4361ebe9383cSRichard Henderson break; 4362ebe9383cSRichard Henderson case 9: /* acc6 */ 4363ebe9383cSRichard Henderson mask = 0x43e0000; 4364ebe9383cSRichard Henderson break; 4365ebe9383cSRichard Henderson case 13: /* acc4 */ 4366ebe9383cSRichard Henderson mask = 0x4380000; 4367ebe9383cSRichard Henderson break; 4368ebe9383cSRichard Henderson case 17: /* acc2 */ 4369ebe9383cSRichard Henderson mask = 0x4200000; 4370ebe9383cSRichard Henderson break; 4371ebe9383cSRichard Henderson default: 43721ca74648SRichard Henderson gen_illegal(ctx); 43731ca74648SRichard Henderson return true; 4374ebe9383cSRichard Henderson } 4375ebe9383cSRichard Henderson if (inv) { 43766fd0c7bcSRichard Henderson TCGv_i64 c = tcg_constant_i64(mask); 43776fd0c7bcSRichard Henderson tcg_gen_or_i64(t, t, c); 4378ebe9383cSRichard Henderson ctx->null_cond = cond_make(TCG_COND_EQ, t, c); 4379ebe9383cSRichard Henderson } else { 43806fd0c7bcSRichard Henderson tcg_gen_andi_i64(t, t, mask); 4381ebe9383cSRichard Henderson ctx->null_cond = cond_make_0(TCG_COND_EQ, t); 4382ebe9383cSRichard Henderson } 43831ca74648SRichard Henderson } else { 43841ca74648SRichard Henderson unsigned cbit = (a->y ^ 1) - 1; 43851ca74648SRichard Henderson 43866fd0c7bcSRichard Henderson tcg_gen_extract_i64(t, t, 21 - cbit, 1); 43871ca74648SRichard Henderson ctx->null_cond = cond_make_0(TCG_COND_NE, t); 43881ca74648SRichard Henderson } 43891ca74648SRichard Henderson 4390ebe9383cSRichard Henderson done: 439131234768SRichard Henderson return nullify_end(ctx); 4392ebe9383cSRichard Henderson } 4393ebe9383cSRichard Henderson 43941ca74648SRichard Henderson /* 43951ca74648SRichard Henderson * Float class 2 43961ca74648SRichard Henderson */ 43971ca74648SRichard Henderson 43981ca74648SRichard Henderson static bool trans_fadd_f(DisasContext *ctx, arg_fclass3 *a) 4399ebe9383cSRichard Henderson { 44001ca74648SRichard Henderson return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fadd_s); 44011ca74648SRichard Henderson } 44021ca74648SRichard Henderson 44031ca74648SRichard Henderson static bool trans_fadd_d(DisasContext *ctx, arg_fclass3 *a) 44041ca74648SRichard Henderson { 44051ca74648SRichard Henderson return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fadd_d); 44061ca74648SRichard Henderson } 44071ca74648SRichard Henderson 44081ca74648SRichard Henderson static bool trans_fsub_f(DisasContext *ctx, arg_fclass3 *a) 44091ca74648SRichard Henderson { 44101ca74648SRichard Henderson return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fsub_s); 44111ca74648SRichard Henderson } 44121ca74648SRichard Henderson 44131ca74648SRichard Henderson static bool trans_fsub_d(DisasContext *ctx, arg_fclass3 *a) 44141ca74648SRichard Henderson { 44151ca74648SRichard Henderson return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fsub_d); 44161ca74648SRichard Henderson } 44171ca74648SRichard Henderson 44181ca74648SRichard Henderson static bool trans_fmpy_f(DisasContext *ctx, arg_fclass3 *a) 44191ca74648SRichard Henderson { 44201ca74648SRichard Henderson return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fmpy_s); 44211ca74648SRichard Henderson } 44221ca74648SRichard Henderson 44231ca74648SRichard Henderson static bool trans_fmpy_d(DisasContext *ctx, arg_fclass3 *a) 44241ca74648SRichard Henderson { 44251ca74648SRichard Henderson return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fmpy_d); 44261ca74648SRichard Henderson } 44271ca74648SRichard Henderson 44281ca74648SRichard Henderson static bool trans_fdiv_f(DisasContext *ctx, arg_fclass3 *a) 44291ca74648SRichard Henderson { 44301ca74648SRichard Henderson return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fdiv_s); 44311ca74648SRichard Henderson } 44321ca74648SRichard Henderson 44331ca74648SRichard Henderson static bool trans_fdiv_d(DisasContext *ctx, arg_fclass3 *a) 44341ca74648SRichard Henderson { 44351ca74648SRichard Henderson return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fdiv_d); 44361ca74648SRichard Henderson } 44371ca74648SRichard Henderson 44381ca74648SRichard Henderson static bool trans_xmpyu(DisasContext *ctx, arg_xmpyu *a) 44391ca74648SRichard Henderson { 44401ca74648SRichard Henderson TCGv_i64 x, y; 4441ebe9383cSRichard Henderson 4442ebe9383cSRichard Henderson nullify_over(ctx); 4443ebe9383cSRichard Henderson 44441ca74648SRichard Henderson x = load_frw0_i64(a->r1); 44451ca74648SRichard Henderson y = load_frw0_i64(a->r2); 44461ca74648SRichard Henderson tcg_gen_mul_i64(x, x, y); 44471ca74648SRichard Henderson save_frd(a->t, x); 4448ebe9383cSRichard Henderson 444931234768SRichard Henderson return nullify_end(ctx); 4450ebe9383cSRichard Henderson } 4451ebe9383cSRichard Henderson 4452ebe9383cSRichard Henderson /* Convert the fmpyadd single-precision register encodings to standard. */ 4453ebe9383cSRichard Henderson static inline int fmpyadd_s_reg(unsigned r) 4454ebe9383cSRichard Henderson { 4455ebe9383cSRichard Henderson return (r & 16) * 2 + 16 + (r & 15); 4456ebe9383cSRichard Henderson } 4457ebe9383cSRichard Henderson 4458b1e2af57SRichard Henderson static bool do_fmpyadd_s(DisasContext *ctx, arg_mpyadd *a, bool is_sub) 4459ebe9383cSRichard Henderson { 4460b1e2af57SRichard Henderson int tm = fmpyadd_s_reg(a->tm); 4461b1e2af57SRichard Henderson int ra = fmpyadd_s_reg(a->ra); 4462b1e2af57SRichard Henderson int ta = fmpyadd_s_reg(a->ta); 4463b1e2af57SRichard Henderson int rm2 = fmpyadd_s_reg(a->rm2); 4464b1e2af57SRichard Henderson int rm1 = fmpyadd_s_reg(a->rm1); 4465ebe9383cSRichard Henderson 4466ebe9383cSRichard Henderson nullify_over(ctx); 4467ebe9383cSRichard Henderson 4468ebe9383cSRichard Henderson do_fop_weww(ctx, tm, rm1, rm2, gen_helper_fmpy_s); 4469ebe9383cSRichard Henderson do_fop_weww(ctx, ta, ta, ra, 4470ebe9383cSRichard Henderson is_sub ? gen_helper_fsub_s : gen_helper_fadd_s); 4471ebe9383cSRichard Henderson 447231234768SRichard Henderson return nullify_end(ctx); 4473ebe9383cSRichard Henderson } 4474ebe9383cSRichard Henderson 4475b1e2af57SRichard Henderson static bool trans_fmpyadd_f(DisasContext *ctx, arg_mpyadd *a) 4476b1e2af57SRichard Henderson { 4477b1e2af57SRichard Henderson return do_fmpyadd_s(ctx, a, false); 4478b1e2af57SRichard Henderson } 4479b1e2af57SRichard Henderson 4480b1e2af57SRichard Henderson static bool trans_fmpysub_f(DisasContext *ctx, arg_mpyadd *a) 4481b1e2af57SRichard Henderson { 4482b1e2af57SRichard Henderson return do_fmpyadd_s(ctx, a, true); 4483b1e2af57SRichard Henderson } 4484b1e2af57SRichard Henderson 4485b1e2af57SRichard Henderson static bool do_fmpyadd_d(DisasContext *ctx, arg_mpyadd *a, bool is_sub) 4486b1e2af57SRichard Henderson { 4487b1e2af57SRichard Henderson nullify_over(ctx); 4488b1e2af57SRichard Henderson 4489b1e2af57SRichard Henderson do_fop_dedd(ctx, a->tm, a->rm1, a->rm2, gen_helper_fmpy_d); 4490b1e2af57SRichard Henderson do_fop_dedd(ctx, a->ta, a->ta, a->ra, 4491b1e2af57SRichard Henderson is_sub ? gen_helper_fsub_d : gen_helper_fadd_d); 4492b1e2af57SRichard Henderson 4493b1e2af57SRichard Henderson return nullify_end(ctx); 4494b1e2af57SRichard Henderson } 4495b1e2af57SRichard Henderson 4496b1e2af57SRichard Henderson static bool trans_fmpyadd_d(DisasContext *ctx, arg_mpyadd *a) 4497b1e2af57SRichard Henderson { 4498b1e2af57SRichard Henderson return do_fmpyadd_d(ctx, a, false); 4499b1e2af57SRichard Henderson } 4500b1e2af57SRichard Henderson 4501b1e2af57SRichard Henderson static bool trans_fmpysub_d(DisasContext *ctx, arg_mpyadd *a) 4502b1e2af57SRichard Henderson { 4503b1e2af57SRichard Henderson return do_fmpyadd_d(ctx, a, true); 4504b1e2af57SRichard Henderson } 4505b1e2af57SRichard Henderson 4506c3bad4f8SRichard Henderson static bool trans_fmpyfadd_f(DisasContext *ctx, arg_fmpyfadd_f *a) 4507ebe9383cSRichard Henderson { 4508c3bad4f8SRichard Henderson TCGv_i32 x, y, z; 4509ebe9383cSRichard Henderson 4510ebe9383cSRichard Henderson nullify_over(ctx); 4511c3bad4f8SRichard Henderson x = load_frw0_i32(a->rm1); 4512c3bad4f8SRichard Henderson y = load_frw0_i32(a->rm2); 4513c3bad4f8SRichard Henderson z = load_frw0_i32(a->ra3); 4514ebe9383cSRichard Henderson 4515c3bad4f8SRichard Henderson if (a->neg) { 4516ad75a51eSRichard Henderson gen_helper_fmpynfadd_s(x, tcg_env, x, y, z); 4517ebe9383cSRichard Henderson } else { 4518ad75a51eSRichard Henderson gen_helper_fmpyfadd_s(x, tcg_env, x, y, z); 4519ebe9383cSRichard Henderson } 4520ebe9383cSRichard Henderson 4521c3bad4f8SRichard Henderson save_frw_i32(a->t, x); 452231234768SRichard Henderson return nullify_end(ctx); 4523ebe9383cSRichard Henderson } 4524ebe9383cSRichard Henderson 4525c3bad4f8SRichard Henderson static bool trans_fmpyfadd_d(DisasContext *ctx, arg_fmpyfadd_d *a) 4526ebe9383cSRichard Henderson { 4527c3bad4f8SRichard Henderson TCGv_i64 x, y, z; 4528ebe9383cSRichard Henderson 4529ebe9383cSRichard Henderson nullify_over(ctx); 4530c3bad4f8SRichard Henderson x = load_frd0(a->rm1); 4531c3bad4f8SRichard Henderson y = load_frd0(a->rm2); 4532c3bad4f8SRichard Henderson z = load_frd0(a->ra3); 4533ebe9383cSRichard Henderson 4534c3bad4f8SRichard Henderson if (a->neg) { 4535ad75a51eSRichard Henderson gen_helper_fmpynfadd_d(x, tcg_env, x, y, z); 4536ebe9383cSRichard Henderson } else { 4537ad75a51eSRichard Henderson gen_helper_fmpyfadd_d(x, tcg_env, x, y, z); 4538ebe9383cSRichard Henderson } 4539ebe9383cSRichard Henderson 4540c3bad4f8SRichard Henderson save_frd(a->t, x); 454131234768SRichard Henderson return nullify_end(ctx); 4542ebe9383cSRichard Henderson } 4543ebe9383cSRichard Henderson 454438193127SRichard Henderson /* Emulate PDC BTLB, called by SeaBIOS-hppa */ 454538193127SRichard Henderson static bool trans_diag_btlb(DisasContext *ctx, arg_diag_btlb *a) 454615da177bSSven Schnelle { 4547cf6b28d4SHelge Deller CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 4548cf6b28d4SHelge Deller #ifndef CONFIG_USER_ONLY 4549ad75a51eSRichard Henderson nullify_over(ctx); 4550ad75a51eSRichard Henderson gen_helper_diag_btlb(tcg_env); 4551cf6b28d4SHelge Deller return nullify_end(ctx); 455238193127SRichard Henderson #endif 455315da177bSSven Schnelle } 455438193127SRichard Henderson 455538193127SRichard Henderson /* Print char in %r26 to first serial console, used by SeaBIOS-hppa */ 455638193127SRichard Henderson static bool trans_diag_cout(DisasContext *ctx, arg_diag_cout *a) 455738193127SRichard Henderson { 455838193127SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 455938193127SRichard Henderson #ifndef CONFIG_USER_ONLY 4560dbca0835SHelge Deller nullify_over(ctx); 4561dbca0835SHelge Deller gen_helper_diag_console_output(tcg_env); 4562dbca0835SHelge Deller return nullify_end(ctx); 4563ad75a51eSRichard Henderson #endif 456438193127SRichard Henderson } 456538193127SRichard Henderson 45663bdf2081SHelge Deller static bool trans_diag_getshadowregs_pa1(DisasContext *ctx, arg_empty *a) 45673bdf2081SHelge Deller { 45683bdf2081SHelge Deller return !ctx->is_pa20 && do_getshadowregs(ctx); 45693bdf2081SHelge Deller } 45703bdf2081SHelge Deller 45713bdf2081SHelge Deller static bool trans_diag_getshadowregs_pa2(DisasContext *ctx, arg_empty *a) 45723bdf2081SHelge Deller { 45733bdf2081SHelge Deller return ctx->is_pa20 && do_getshadowregs(ctx); 45743bdf2081SHelge Deller } 45753bdf2081SHelge Deller 45763bdf2081SHelge Deller static bool trans_diag_putshadowregs_pa1(DisasContext *ctx, arg_empty *a) 45773bdf2081SHelge Deller { 45783bdf2081SHelge Deller return !ctx->is_pa20 && do_putshadowregs(ctx); 45793bdf2081SHelge Deller } 45803bdf2081SHelge Deller 45813bdf2081SHelge Deller static bool trans_diag_putshadowregs_pa2(DisasContext *ctx, arg_empty *a) 45823bdf2081SHelge Deller { 45833bdf2081SHelge Deller return ctx->is_pa20 && do_putshadowregs(ctx); 45843bdf2081SHelge Deller } 45853bdf2081SHelge Deller 458638193127SRichard Henderson static bool trans_diag_unimp(DisasContext *ctx, arg_diag_unimp *a) 458738193127SRichard Henderson { 458838193127SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 4589ad75a51eSRichard Henderson qemu_log_mask(LOG_UNIMP, "DIAG opcode 0x%04x ignored\n", a->i); 4590ad75a51eSRichard Henderson return true; 4591ad75a51eSRichard Henderson } 459215da177bSSven Schnelle 4593b542683dSEmilio G. Cota static void hppa_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) 459461766fe9SRichard Henderson { 459551b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 4596f764718dSRichard Henderson int bound; 459761766fe9SRichard Henderson 459851b061fbSRichard Henderson ctx->cs = cs; 4599494737b7SRichard Henderson ctx->tb_flags = ctx->base.tb->flags; 4600bd6243a3SRichard Henderson ctx->is_pa20 = hppa_is_pa20(cpu_env(cs)); 46013d68ee7bSRichard Henderson 46023d68ee7bSRichard Henderson #ifdef CONFIG_USER_ONLY 4603c01e5dfbSHelge Deller ctx->privilege = MMU_IDX_TO_PRIV(MMU_USER_IDX); 46043d68ee7bSRichard Henderson ctx->mmu_idx = MMU_USER_IDX; 4605c01e5dfbSHelge Deller ctx->iaoq_f = ctx->base.pc_first | ctx->privilege; 4606c01e5dfbSHelge Deller ctx->iaoq_b = ctx->base.tb->cs_base | ctx->privilege; 4607217d1a5eSRichard Henderson ctx->unalign = (ctx->tb_flags & TB_FLAG_UNALIGN ? MO_UNALN : MO_ALIGN); 4608c301f34eSRichard Henderson #else 4609494737b7SRichard Henderson ctx->privilege = (ctx->tb_flags >> TB_FLAG_PRIV_SHIFT) & 3; 4610bb67ec32SRichard Henderson ctx->mmu_idx = (ctx->tb_flags & PSW_D 4611bb67ec32SRichard Henderson ? PRIV_P_TO_MMU_IDX(ctx->privilege, ctx->tb_flags & PSW_P) 4612451d993dSRichard Henderson : ctx->tb_flags & PSW_W ? MMU_ABS_W_IDX : MMU_ABS_IDX); 46133d68ee7bSRichard Henderson 4614c301f34eSRichard Henderson /* Recover the IAOQ values from the GVA + PRIV. */ 4615c301f34eSRichard Henderson uint64_t cs_base = ctx->base.tb->cs_base; 4616c301f34eSRichard Henderson uint64_t iasq_f = cs_base & ~0xffffffffull; 4617c301f34eSRichard Henderson int32_t diff = cs_base; 4618c301f34eSRichard Henderson 4619c301f34eSRichard Henderson ctx->iaoq_f = (ctx->base.pc_first & ~iasq_f) + ctx->privilege; 4620c301f34eSRichard Henderson ctx->iaoq_b = (diff ? ctx->iaoq_f + diff : -1); 4621c301f34eSRichard Henderson #endif 462251b061fbSRichard Henderson ctx->iaoq_n = -1; 4623f764718dSRichard Henderson ctx->iaoq_n_var = NULL; 462461766fe9SRichard Henderson 4625a4db4a78SRichard Henderson ctx->zero = tcg_constant_i64(0); 4626a4db4a78SRichard Henderson 46273d68ee7bSRichard Henderson /* Bound the number of instructions by those left on the page. */ 46283d68ee7bSRichard Henderson bound = -(ctx->base.pc_first | TARGET_PAGE_MASK) / 4; 4629b542683dSEmilio G. Cota ctx->base.max_insns = MIN(ctx->base.max_insns, bound); 463061766fe9SRichard Henderson } 463161766fe9SRichard Henderson 463251b061fbSRichard Henderson static void hppa_tr_tb_start(DisasContextBase *dcbase, CPUState *cs) 463351b061fbSRichard Henderson { 463451b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 463561766fe9SRichard Henderson 46363d68ee7bSRichard Henderson /* Seed the nullification status from PSW[N], as saved in TB->FLAGS. */ 463751b061fbSRichard Henderson ctx->null_cond = cond_make_f(); 463851b061fbSRichard Henderson ctx->psw_n_nonzero = false; 4639494737b7SRichard Henderson if (ctx->tb_flags & PSW_N) { 464051b061fbSRichard Henderson ctx->null_cond.c = TCG_COND_ALWAYS; 464151b061fbSRichard Henderson ctx->psw_n_nonzero = true; 4642129e9cc3SRichard Henderson } 464351b061fbSRichard Henderson ctx->null_lab = NULL; 464461766fe9SRichard Henderson } 464561766fe9SRichard Henderson 464651b061fbSRichard Henderson static void hppa_tr_insn_start(DisasContextBase *dcbase, CPUState *cs) 464751b061fbSRichard Henderson { 464851b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 464951b061fbSRichard Henderson 4650f5b5c857SRichard Henderson tcg_gen_insn_start(ctx->iaoq_f, ctx->iaoq_b, 0); 465124638bd1SRichard Henderson ctx->insn_start_updated = false; 465251b061fbSRichard Henderson } 465351b061fbSRichard Henderson 465451b061fbSRichard Henderson static void hppa_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs) 465551b061fbSRichard Henderson { 465651b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 4657b77af26eSRichard Henderson CPUHPPAState *env = cpu_env(cs); 465851b061fbSRichard Henderson DisasJumpType ret; 465951b061fbSRichard Henderson 466051b061fbSRichard Henderson /* Execute one insn. */ 4661ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY 4662c301f34eSRichard Henderson if (ctx->base.pc_next < TARGET_PAGE_SIZE) { 466331234768SRichard Henderson do_page_zero(ctx); 466431234768SRichard Henderson ret = ctx->base.is_jmp; 4665869051eaSRichard Henderson assert(ret != DISAS_NEXT); 4666ba1d0b44SRichard Henderson } else 4667ba1d0b44SRichard Henderson #endif 4668ba1d0b44SRichard Henderson { 466961766fe9SRichard Henderson /* Always fetch the insn, even if nullified, so that we check 467061766fe9SRichard Henderson the page permissions for execute. */ 46714e116893SIlya Leoshkevich uint32_t insn = translator_ldl(env, &ctx->base, ctx->base.pc_next); 467261766fe9SRichard Henderson 467361766fe9SRichard Henderson /* Set up the IA queue for the next insn. 467461766fe9SRichard Henderson This will be overwritten by a branch. */ 467551b061fbSRichard Henderson if (ctx->iaoq_b == -1) { 467651b061fbSRichard Henderson ctx->iaoq_n = -1; 4677aac0f603SRichard Henderson ctx->iaoq_n_var = tcg_temp_new_i64(); 46786fd0c7bcSRichard Henderson tcg_gen_addi_i64(ctx->iaoq_n_var, cpu_iaoq_b, 4); 467961766fe9SRichard Henderson } else { 468051b061fbSRichard Henderson ctx->iaoq_n = ctx->iaoq_b + 4; 4681f764718dSRichard Henderson ctx->iaoq_n_var = NULL; 468261766fe9SRichard Henderson } 468361766fe9SRichard Henderson 468451b061fbSRichard Henderson if (unlikely(ctx->null_cond.c == TCG_COND_ALWAYS)) { 468551b061fbSRichard Henderson ctx->null_cond.c = TCG_COND_NEVER; 4686869051eaSRichard Henderson ret = DISAS_NEXT; 4687129e9cc3SRichard Henderson } else { 46881a19da0dSRichard Henderson ctx->insn = insn; 468931274b46SRichard Henderson if (!decode(ctx, insn)) { 469031274b46SRichard Henderson gen_illegal(ctx); 469131274b46SRichard Henderson } 469231234768SRichard Henderson ret = ctx->base.is_jmp; 469351b061fbSRichard Henderson assert(ctx->null_lab == NULL); 4694129e9cc3SRichard Henderson } 469561766fe9SRichard Henderson } 469661766fe9SRichard Henderson 46973d68ee7bSRichard Henderson /* Advance the insn queue. Note that this check also detects 46983d68ee7bSRichard Henderson a priority change within the instruction queue. */ 469951b061fbSRichard Henderson if (ret == DISAS_NEXT && ctx->iaoq_b != ctx->iaoq_f + 4) { 47004e31e68bSRichard Henderson if (use_goto_tb(ctx, ctx->iaoq_b, ctx->iaoq_n) 4701c301f34eSRichard Henderson && (ctx->null_cond.c == TCG_COND_NEVER 4702c301f34eSRichard Henderson || ctx->null_cond.c == TCG_COND_ALWAYS)) { 470351b061fbSRichard Henderson nullify_set(ctx, ctx->null_cond.c == TCG_COND_ALWAYS); 470451b061fbSRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_b, ctx->iaoq_n); 470531234768SRichard Henderson ctx->base.is_jmp = ret = DISAS_NORETURN; 4706129e9cc3SRichard Henderson } else { 470731234768SRichard Henderson ctx->base.is_jmp = ret = DISAS_IAQ_N_STALE; 470861766fe9SRichard Henderson } 4709129e9cc3SRichard Henderson } 471051b061fbSRichard Henderson ctx->iaoq_f = ctx->iaoq_b; 471151b061fbSRichard Henderson ctx->iaoq_b = ctx->iaoq_n; 4712c301f34eSRichard Henderson ctx->base.pc_next += 4; 471361766fe9SRichard Henderson 4714c5d0aec2SRichard Henderson switch (ret) { 4715c5d0aec2SRichard Henderson case DISAS_NORETURN: 4716c5d0aec2SRichard Henderson case DISAS_IAQ_N_UPDATED: 4717c5d0aec2SRichard Henderson break; 4718c5d0aec2SRichard Henderson 4719c5d0aec2SRichard Henderson case DISAS_NEXT: 4720c5d0aec2SRichard Henderson case DISAS_IAQ_N_STALE: 4721c5d0aec2SRichard Henderson case DISAS_IAQ_N_STALE_EXIT: 472251b061fbSRichard Henderson if (ctx->iaoq_f == -1) { 4723a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, -1, cpu_iaoq_b); 4724741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, ctx->iaoq_n, ctx->iaoq_n_var); 4725c301f34eSRichard Henderson #ifndef CONFIG_USER_ONLY 4726c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b); 4727c301f34eSRichard Henderson #endif 472851b061fbSRichard Henderson nullify_save(ctx); 4729c5d0aec2SRichard Henderson ctx->base.is_jmp = (ret == DISAS_IAQ_N_STALE_EXIT 4730c5d0aec2SRichard Henderson ? DISAS_EXIT 4731c5d0aec2SRichard Henderson : DISAS_IAQ_N_UPDATED); 473251b061fbSRichard Henderson } else if (ctx->iaoq_b == -1) { 4733a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, -1, ctx->iaoq_n_var); 473461766fe9SRichard Henderson } 4735c5d0aec2SRichard Henderson break; 4736c5d0aec2SRichard Henderson 4737c5d0aec2SRichard Henderson default: 4738c5d0aec2SRichard Henderson g_assert_not_reached(); 4739c5d0aec2SRichard Henderson } 474061766fe9SRichard Henderson } 474161766fe9SRichard Henderson 474251b061fbSRichard Henderson static void hppa_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs) 474351b061fbSRichard Henderson { 474451b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 4745e1b5a5edSRichard Henderson DisasJumpType is_jmp = ctx->base.is_jmp; 474651b061fbSRichard Henderson 4747e1b5a5edSRichard Henderson switch (is_jmp) { 4748869051eaSRichard Henderson case DISAS_NORETURN: 474961766fe9SRichard Henderson break; 475051b061fbSRichard Henderson case DISAS_TOO_MANY: 4751869051eaSRichard Henderson case DISAS_IAQ_N_STALE: 4752e1b5a5edSRichard Henderson case DISAS_IAQ_N_STALE_EXIT: 4753741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, ctx->iaoq_f, cpu_iaoq_f); 4754741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, ctx->iaoq_b, cpu_iaoq_b); 475551b061fbSRichard Henderson nullify_save(ctx); 475661766fe9SRichard Henderson /* FALLTHRU */ 4757869051eaSRichard Henderson case DISAS_IAQ_N_UPDATED: 47588532a14eSRichard Henderson if (is_jmp != DISAS_IAQ_N_STALE_EXIT) { 47597f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr(); 47608532a14eSRichard Henderson break; 476161766fe9SRichard Henderson } 4762c5d0aec2SRichard Henderson /* FALLTHRU */ 4763c5d0aec2SRichard Henderson case DISAS_EXIT: 4764c5d0aec2SRichard Henderson tcg_gen_exit_tb(NULL, 0); 476561766fe9SRichard Henderson break; 476661766fe9SRichard Henderson default: 476751b061fbSRichard Henderson g_assert_not_reached(); 476861766fe9SRichard Henderson } 476951b061fbSRichard Henderson } 477061766fe9SRichard Henderson 47718eb806a7SRichard Henderson static void hppa_tr_disas_log(const DisasContextBase *dcbase, 47728eb806a7SRichard Henderson CPUState *cs, FILE *logfile) 477351b061fbSRichard Henderson { 4774c301f34eSRichard Henderson target_ulong pc = dcbase->pc_first; 477561766fe9SRichard Henderson 4776ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY 4777ba1d0b44SRichard Henderson switch (pc) { 47787ad439dfSRichard Henderson case 0x00: 47798eb806a7SRichard Henderson fprintf(logfile, "IN:\n0x00000000: (null)\n"); 4780ba1d0b44SRichard Henderson return; 47817ad439dfSRichard Henderson case 0xb0: 47828eb806a7SRichard Henderson fprintf(logfile, "IN:\n0x000000b0: light-weight-syscall\n"); 4783ba1d0b44SRichard Henderson return; 47847ad439dfSRichard Henderson case 0xe0: 47858eb806a7SRichard Henderson fprintf(logfile, "IN:\n0x000000e0: set-thread-pointer-syscall\n"); 4786ba1d0b44SRichard Henderson return; 47877ad439dfSRichard Henderson case 0x100: 47888eb806a7SRichard Henderson fprintf(logfile, "IN:\n0x00000100: syscall\n"); 4789ba1d0b44SRichard Henderson return; 47907ad439dfSRichard Henderson } 4791ba1d0b44SRichard Henderson #endif 4792ba1d0b44SRichard Henderson 47938eb806a7SRichard Henderson fprintf(logfile, "IN: %s\n", lookup_symbol(pc)); 47948eb806a7SRichard Henderson target_disas(logfile, cs, pc, dcbase->tb->size); 479561766fe9SRichard Henderson } 479651b061fbSRichard Henderson 479751b061fbSRichard Henderson static const TranslatorOps hppa_tr_ops = { 479851b061fbSRichard Henderson .init_disas_context = hppa_tr_init_disas_context, 479951b061fbSRichard Henderson .tb_start = hppa_tr_tb_start, 480051b061fbSRichard Henderson .insn_start = hppa_tr_insn_start, 480151b061fbSRichard Henderson .translate_insn = hppa_tr_translate_insn, 480251b061fbSRichard Henderson .tb_stop = hppa_tr_tb_stop, 480351b061fbSRichard Henderson .disas_log = hppa_tr_disas_log, 480451b061fbSRichard Henderson }; 480551b061fbSRichard Henderson 4806597f9b2dSRichard Henderson void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int *max_insns, 480732f0c394SAnton Johansson vaddr pc, void *host_pc) 480851b061fbSRichard Henderson { 480951b061fbSRichard Henderson DisasContext ctx; 4810306c8721SRichard Henderson translator_loop(cs, tb, max_insns, pc, host_pc, &hppa_tr_ops, &ctx.base); 481161766fe9SRichard Henderson } 4812