161766fe9SRichard Henderson /* 261766fe9SRichard Henderson * HPPA emulation cpu translation for qemu. 361766fe9SRichard Henderson * 461766fe9SRichard Henderson * Copyright (c) 2016 Richard Henderson <rth@twiddle.net> 561766fe9SRichard Henderson * 661766fe9SRichard Henderson * This library is free software; you can redistribute it and/or 761766fe9SRichard Henderson * modify it under the terms of the GNU Lesser General Public 861766fe9SRichard Henderson * License as published by the Free Software Foundation; either 9d6ea4236SChetan Pant * version 2.1 of the License, or (at your option) any later version. 1061766fe9SRichard Henderson * 1161766fe9SRichard Henderson * This library is distributed in the hope that it will be useful, 1261766fe9SRichard Henderson * but WITHOUT ANY WARRANTY; without even the implied warranty of 1361766fe9SRichard Henderson * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 1461766fe9SRichard Henderson * Lesser General Public License for more details. 1561766fe9SRichard Henderson * 1661766fe9SRichard Henderson * You should have received a copy of the GNU Lesser General Public 1761766fe9SRichard Henderson * License along with this library; if not, see <http://www.gnu.org/licenses/>. 1861766fe9SRichard Henderson */ 1961766fe9SRichard Henderson 2061766fe9SRichard Henderson #include "qemu/osdep.h" 2161766fe9SRichard Henderson #include "cpu.h" 2261766fe9SRichard Henderson #include "disas/disas.h" 2361766fe9SRichard Henderson #include "qemu/host-utils.h" 2461766fe9SRichard Henderson #include "exec/exec-all.h" 25dcb32f1dSPhilippe Mathieu-Daudé #include "tcg/tcg-op.h" 2661766fe9SRichard Henderson #include "exec/cpu_ldst.h" 2761766fe9SRichard Henderson #include "exec/helper-proto.h" 2861766fe9SRichard Henderson #include "exec/helper-gen.h" 29869051eaSRichard Henderson #include "exec/translator.h" 3061766fe9SRichard Henderson #include "exec/log.h" 3161766fe9SRichard Henderson 32*d53106c9SRichard Henderson #define HELPER_H "helper.h" 33*d53106c9SRichard Henderson #include "exec/helper-info.c.inc" 34*d53106c9SRichard Henderson #undef HELPER_H 35*d53106c9SRichard Henderson 36*d53106c9SRichard Henderson 37eaa3783bSRichard Henderson /* Since we have a distinction between register size and address size, 38eaa3783bSRichard Henderson we need to redefine all of these. */ 39eaa3783bSRichard Henderson 40eaa3783bSRichard Henderson #undef TCGv 41eaa3783bSRichard Henderson #undef tcg_temp_new 42eaa3783bSRichard Henderson #undef tcg_global_mem_new 43eaa3783bSRichard Henderson 44eaa3783bSRichard Henderson #if TARGET_LONG_BITS == 64 45eaa3783bSRichard Henderson #define TCGv_tl TCGv_i64 46eaa3783bSRichard Henderson #define tcg_temp_new_tl tcg_temp_new_i64 47eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64 48eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl tcg_gen_mov_i64 49eaa3783bSRichard Henderson #else 50eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl tcg_gen_extu_i32_i64 51eaa3783bSRichard Henderson #endif 52eaa3783bSRichard Henderson #else 53eaa3783bSRichard Henderson #define TCGv_tl TCGv_i32 54eaa3783bSRichard Henderson #define tcg_temp_new_tl tcg_temp_new_i32 55eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl tcg_gen_mov_i32 56eaa3783bSRichard Henderson #endif 57eaa3783bSRichard Henderson 58eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64 59eaa3783bSRichard Henderson #define TCGv_reg TCGv_i64 60eaa3783bSRichard Henderson 61eaa3783bSRichard Henderson #define tcg_temp_new tcg_temp_new_i64 62eaa3783bSRichard Henderson #define tcg_global_mem_new tcg_global_mem_new_i64 63eaa3783bSRichard Henderson 64eaa3783bSRichard Henderson #define tcg_gen_movi_reg tcg_gen_movi_i64 65eaa3783bSRichard Henderson #define tcg_gen_mov_reg tcg_gen_mov_i64 66eaa3783bSRichard Henderson #define tcg_gen_ld8u_reg tcg_gen_ld8u_i64 67eaa3783bSRichard Henderson #define tcg_gen_ld8s_reg tcg_gen_ld8s_i64 68eaa3783bSRichard Henderson #define tcg_gen_ld16u_reg tcg_gen_ld16u_i64 69eaa3783bSRichard Henderson #define tcg_gen_ld16s_reg tcg_gen_ld16s_i64 70eaa3783bSRichard Henderson #define tcg_gen_ld32u_reg tcg_gen_ld32u_i64 71eaa3783bSRichard Henderson #define tcg_gen_ld32s_reg tcg_gen_ld32s_i64 72eaa3783bSRichard Henderson #define tcg_gen_ld_reg tcg_gen_ld_i64 73eaa3783bSRichard Henderson #define tcg_gen_st8_reg tcg_gen_st8_i64 74eaa3783bSRichard Henderson #define tcg_gen_st16_reg tcg_gen_st16_i64 75eaa3783bSRichard Henderson #define tcg_gen_st32_reg tcg_gen_st32_i64 76eaa3783bSRichard Henderson #define tcg_gen_st_reg tcg_gen_st_i64 77eaa3783bSRichard Henderson #define tcg_gen_add_reg tcg_gen_add_i64 78eaa3783bSRichard Henderson #define tcg_gen_addi_reg tcg_gen_addi_i64 79eaa3783bSRichard Henderson #define tcg_gen_sub_reg tcg_gen_sub_i64 80eaa3783bSRichard Henderson #define tcg_gen_neg_reg tcg_gen_neg_i64 81eaa3783bSRichard Henderson #define tcg_gen_subfi_reg tcg_gen_subfi_i64 82eaa3783bSRichard Henderson #define tcg_gen_subi_reg tcg_gen_subi_i64 83eaa3783bSRichard Henderson #define tcg_gen_and_reg tcg_gen_and_i64 84eaa3783bSRichard Henderson #define tcg_gen_andi_reg tcg_gen_andi_i64 85eaa3783bSRichard Henderson #define tcg_gen_or_reg tcg_gen_or_i64 86eaa3783bSRichard Henderson #define tcg_gen_ori_reg tcg_gen_ori_i64 87eaa3783bSRichard Henderson #define tcg_gen_xor_reg tcg_gen_xor_i64 88eaa3783bSRichard Henderson #define tcg_gen_xori_reg tcg_gen_xori_i64 89eaa3783bSRichard Henderson #define tcg_gen_not_reg tcg_gen_not_i64 90eaa3783bSRichard Henderson #define tcg_gen_shl_reg tcg_gen_shl_i64 91eaa3783bSRichard Henderson #define tcg_gen_shli_reg tcg_gen_shli_i64 92eaa3783bSRichard Henderson #define tcg_gen_shr_reg tcg_gen_shr_i64 93eaa3783bSRichard Henderson #define tcg_gen_shri_reg tcg_gen_shri_i64 94eaa3783bSRichard Henderson #define tcg_gen_sar_reg tcg_gen_sar_i64 95eaa3783bSRichard Henderson #define tcg_gen_sari_reg tcg_gen_sari_i64 96eaa3783bSRichard Henderson #define tcg_gen_brcond_reg tcg_gen_brcond_i64 97eaa3783bSRichard Henderson #define tcg_gen_brcondi_reg tcg_gen_brcondi_i64 98eaa3783bSRichard Henderson #define tcg_gen_setcond_reg tcg_gen_setcond_i64 99eaa3783bSRichard Henderson #define tcg_gen_setcondi_reg tcg_gen_setcondi_i64 100eaa3783bSRichard Henderson #define tcg_gen_mul_reg tcg_gen_mul_i64 101eaa3783bSRichard Henderson #define tcg_gen_muli_reg tcg_gen_muli_i64 102eaa3783bSRichard Henderson #define tcg_gen_div_reg tcg_gen_div_i64 103eaa3783bSRichard Henderson #define tcg_gen_rem_reg tcg_gen_rem_i64 104eaa3783bSRichard Henderson #define tcg_gen_divu_reg tcg_gen_divu_i64 105eaa3783bSRichard Henderson #define tcg_gen_remu_reg tcg_gen_remu_i64 106eaa3783bSRichard Henderson #define tcg_gen_discard_reg tcg_gen_discard_i64 107eaa3783bSRichard Henderson #define tcg_gen_trunc_reg_i32 tcg_gen_extrl_i64_i32 108eaa3783bSRichard Henderson #define tcg_gen_trunc_i64_reg tcg_gen_mov_i64 109eaa3783bSRichard Henderson #define tcg_gen_extu_i32_reg tcg_gen_extu_i32_i64 110eaa3783bSRichard Henderson #define tcg_gen_ext_i32_reg tcg_gen_ext_i32_i64 111eaa3783bSRichard Henderson #define tcg_gen_extu_reg_i64 tcg_gen_mov_i64 112eaa3783bSRichard Henderson #define tcg_gen_ext_reg_i64 tcg_gen_mov_i64 113eaa3783bSRichard Henderson #define tcg_gen_ext8u_reg tcg_gen_ext8u_i64 114eaa3783bSRichard Henderson #define tcg_gen_ext8s_reg tcg_gen_ext8s_i64 115eaa3783bSRichard Henderson #define tcg_gen_ext16u_reg tcg_gen_ext16u_i64 116eaa3783bSRichard Henderson #define tcg_gen_ext16s_reg tcg_gen_ext16s_i64 117eaa3783bSRichard Henderson #define tcg_gen_ext32u_reg tcg_gen_ext32u_i64 118eaa3783bSRichard Henderson #define tcg_gen_ext32s_reg tcg_gen_ext32s_i64 119eaa3783bSRichard Henderson #define tcg_gen_bswap16_reg tcg_gen_bswap16_i64 120eaa3783bSRichard Henderson #define tcg_gen_bswap32_reg tcg_gen_bswap32_i64 121eaa3783bSRichard Henderson #define tcg_gen_bswap64_reg tcg_gen_bswap64_i64 122eaa3783bSRichard Henderson #define tcg_gen_concat_reg_i64 tcg_gen_concat32_i64 123eaa3783bSRichard Henderson #define tcg_gen_andc_reg tcg_gen_andc_i64 124eaa3783bSRichard Henderson #define tcg_gen_eqv_reg tcg_gen_eqv_i64 125eaa3783bSRichard Henderson #define tcg_gen_nand_reg tcg_gen_nand_i64 126eaa3783bSRichard Henderson #define tcg_gen_nor_reg tcg_gen_nor_i64 127eaa3783bSRichard Henderson #define tcg_gen_orc_reg tcg_gen_orc_i64 128eaa3783bSRichard Henderson #define tcg_gen_clz_reg tcg_gen_clz_i64 129eaa3783bSRichard Henderson #define tcg_gen_ctz_reg tcg_gen_ctz_i64 130eaa3783bSRichard Henderson #define tcg_gen_clzi_reg tcg_gen_clzi_i64 131eaa3783bSRichard Henderson #define tcg_gen_ctzi_reg tcg_gen_ctzi_i64 132eaa3783bSRichard Henderson #define tcg_gen_clrsb_reg tcg_gen_clrsb_i64 133eaa3783bSRichard Henderson #define tcg_gen_ctpop_reg tcg_gen_ctpop_i64 134eaa3783bSRichard Henderson #define tcg_gen_rotl_reg tcg_gen_rotl_i64 135eaa3783bSRichard Henderson #define tcg_gen_rotli_reg tcg_gen_rotli_i64 136eaa3783bSRichard Henderson #define tcg_gen_rotr_reg tcg_gen_rotr_i64 137eaa3783bSRichard Henderson #define tcg_gen_rotri_reg tcg_gen_rotri_i64 138eaa3783bSRichard Henderson #define tcg_gen_deposit_reg tcg_gen_deposit_i64 139eaa3783bSRichard Henderson #define tcg_gen_deposit_z_reg tcg_gen_deposit_z_i64 140eaa3783bSRichard Henderson #define tcg_gen_extract_reg tcg_gen_extract_i64 141eaa3783bSRichard Henderson #define tcg_gen_sextract_reg tcg_gen_sextract_i64 14205bfd4dbSRichard Henderson #define tcg_gen_extract2_reg tcg_gen_extract2_i64 14329dd6f64SRichard Henderson #define tcg_constant_reg tcg_constant_i64 144eaa3783bSRichard Henderson #define tcg_gen_movcond_reg tcg_gen_movcond_i64 145eaa3783bSRichard Henderson #define tcg_gen_add2_reg tcg_gen_add2_i64 146eaa3783bSRichard Henderson #define tcg_gen_sub2_reg tcg_gen_sub2_i64 147eaa3783bSRichard Henderson #define tcg_gen_qemu_ld_reg tcg_gen_qemu_ld_i64 148eaa3783bSRichard Henderson #define tcg_gen_qemu_st_reg tcg_gen_qemu_st_i64 149eaa3783bSRichard Henderson #define tcg_gen_atomic_xchg_reg tcg_gen_atomic_xchg_i64 1505bfa8034SRichard Henderson #define tcg_gen_trunc_reg_ptr tcg_gen_trunc_i64_ptr 151eaa3783bSRichard Henderson #else 152eaa3783bSRichard Henderson #define TCGv_reg TCGv_i32 153eaa3783bSRichard Henderson #define tcg_temp_new tcg_temp_new_i32 154eaa3783bSRichard Henderson #define tcg_global_mem_new tcg_global_mem_new_i32 155eaa3783bSRichard Henderson 156eaa3783bSRichard Henderson #define tcg_gen_movi_reg tcg_gen_movi_i32 157eaa3783bSRichard Henderson #define tcg_gen_mov_reg tcg_gen_mov_i32 158eaa3783bSRichard Henderson #define tcg_gen_ld8u_reg tcg_gen_ld8u_i32 159eaa3783bSRichard Henderson #define tcg_gen_ld8s_reg tcg_gen_ld8s_i32 160eaa3783bSRichard Henderson #define tcg_gen_ld16u_reg tcg_gen_ld16u_i32 161eaa3783bSRichard Henderson #define tcg_gen_ld16s_reg tcg_gen_ld16s_i32 162eaa3783bSRichard Henderson #define tcg_gen_ld32u_reg tcg_gen_ld_i32 163eaa3783bSRichard Henderson #define tcg_gen_ld32s_reg tcg_gen_ld_i32 164eaa3783bSRichard Henderson #define tcg_gen_ld_reg tcg_gen_ld_i32 165eaa3783bSRichard Henderson #define tcg_gen_st8_reg tcg_gen_st8_i32 166eaa3783bSRichard Henderson #define tcg_gen_st16_reg tcg_gen_st16_i32 167eaa3783bSRichard Henderson #define tcg_gen_st32_reg tcg_gen_st32_i32 168eaa3783bSRichard Henderson #define tcg_gen_st_reg tcg_gen_st_i32 169eaa3783bSRichard Henderson #define tcg_gen_add_reg tcg_gen_add_i32 170eaa3783bSRichard Henderson #define tcg_gen_addi_reg tcg_gen_addi_i32 171eaa3783bSRichard Henderson #define tcg_gen_sub_reg tcg_gen_sub_i32 172eaa3783bSRichard Henderson #define tcg_gen_neg_reg tcg_gen_neg_i32 173eaa3783bSRichard Henderson #define tcg_gen_subfi_reg tcg_gen_subfi_i32 174eaa3783bSRichard Henderson #define tcg_gen_subi_reg tcg_gen_subi_i32 175eaa3783bSRichard Henderson #define tcg_gen_and_reg tcg_gen_and_i32 176eaa3783bSRichard Henderson #define tcg_gen_andi_reg tcg_gen_andi_i32 177eaa3783bSRichard Henderson #define tcg_gen_or_reg tcg_gen_or_i32 178eaa3783bSRichard Henderson #define tcg_gen_ori_reg tcg_gen_ori_i32 179eaa3783bSRichard Henderson #define tcg_gen_xor_reg tcg_gen_xor_i32 180eaa3783bSRichard Henderson #define tcg_gen_xori_reg tcg_gen_xori_i32 181eaa3783bSRichard Henderson #define tcg_gen_not_reg tcg_gen_not_i32 182eaa3783bSRichard Henderson #define tcg_gen_shl_reg tcg_gen_shl_i32 183eaa3783bSRichard Henderson #define tcg_gen_shli_reg tcg_gen_shli_i32 184eaa3783bSRichard Henderson #define tcg_gen_shr_reg tcg_gen_shr_i32 185eaa3783bSRichard Henderson #define tcg_gen_shri_reg tcg_gen_shri_i32 186eaa3783bSRichard Henderson #define tcg_gen_sar_reg tcg_gen_sar_i32 187eaa3783bSRichard Henderson #define tcg_gen_sari_reg tcg_gen_sari_i32 188eaa3783bSRichard Henderson #define tcg_gen_brcond_reg tcg_gen_brcond_i32 189eaa3783bSRichard Henderson #define tcg_gen_brcondi_reg tcg_gen_brcondi_i32 190eaa3783bSRichard Henderson #define tcg_gen_setcond_reg tcg_gen_setcond_i32 191eaa3783bSRichard Henderson #define tcg_gen_setcondi_reg tcg_gen_setcondi_i32 192eaa3783bSRichard Henderson #define tcg_gen_mul_reg tcg_gen_mul_i32 193eaa3783bSRichard Henderson #define tcg_gen_muli_reg tcg_gen_muli_i32 194eaa3783bSRichard Henderson #define tcg_gen_div_reg tcg_gen_div_i32 195eaa3783bSRichard Henderson #define tcg_gen_rem_reg tcg_gen_rem_i32 196eaa3783bSRichard Henderson #define tcg_gen_divu_reg tcg_gen_divu_i32 197eaa3783bSRichard Henderson #define tcg_gen_remu_reg tcg_gen_remu_i32 198eaa3783bSRichard Henderson #define tcg_gen_discard_reg tcg_gen_discard_i32 199eaa3783bSRichard Henderson #define tcg_gen_trunc_reg_i32 tcg_gen_mov_i32 200eaa3783bSRichard Henderson #define tcg_gen_trunc_i64_reg tcg_gen_extrl_i64_i32 201eaa3783bSRichard Henderson #define tcg_gen_extu_i32_reg tcg_gen_mov_i32 202eaa3783bSRichard Henderson #define tcg_gen_ext_i32_reg tcg_gen_mov_i32 203eaa3783bSRichard Henderson #define tcg_gen_extu_reg_i64 tcg_gen_extu_i32_i64 204eaa3783bSRichard Henderson #define tcg_gen_ext_reg_i64 tcg_gen_ext_i32_i64 205eaa3783bSRichard Henderson #define tcg_gen_ext8u_reg tcg_gen_ext8u_i32 206eaa3783bSRichard Henderson #define tcg_gen_ext8s_reg tcg_gen_ext8s_i32 207eaa3783bSRichard Henderson #define tcg_gen_ext16u_reg tcg_gen_ext16u_i32 208eaa3783bSRichard Henderson #define tcg_gen_ext16s_reg tcg_gen_ext16s_i32 209eaa3783bSRichard Henderson #define tcg_gen_ext32u_reg tcg_gen_mov_i32 210eaa3783bSRichard Henderson #define tcg_gen_ext32s_reg tcg_gen_mov_i32 211eaa3783bSRichard Henderson #define tcg_gen_bswap16_reg tcg_gen_bswap16_i32 212eaa3783bSRichard Henderson #define tcg_gen_bswap32_reg tcg_gen_bswap32_i32 213eaa3783bSRichard Henderson #define tcg_gen_concat_reg_i64 tcg_gen_concat_i32_i64 214eaa3783bSRichard Henderson #define tcg_gen_andc_reg tcg_gen_andc_i32 215eaa3783bSRichard Henderson #define tcg_gen_eqv_reg tcg_gen_eqv_i32 216eaa3783bSRichard Henderson #define tcg_gen_nand_reg tcg_gen_nand_i32 217eaa3783bSRichard Henderson #define tcg_gen_nor_reg tcg_gen_nor_i32 218eaa3783bSRichard Henderson #define tcg_gen_orc_reg tcg_gen_orc_i32 219eaa3783bSRichard Henderson #define tcg_gen_clz_reg tcg_gen_clz_i32 220eaa3783bSRichard Henderson #define tcg_gen_ctz_reg tcg_gen_ctz_i32 221eaa3783bSRichard Henderson #define tcg_gen_clzi_reg tcg_gen_clzi_i32 222eaa3783bSRichard Henderson #define tcg_gen_ctzi_reg tcg_gen_ctzi_i32 223eaa3783bSRichard Henderson #define tcg_gen_clrsb_reg tcg_gen_clrsb_i32 224eaa3783bSRichard Henderson #define tcg_gen_ctpop_reg tcg_gen_ctpop_i32 225eaa3783bSRichard Henderson #define tcg_gen_rotl_reg tcg_gen_rotl_i32 226eaa3783bSRichard Henderson #define tcg_gen_rotli_reg tcg_gen_rotli_i32 227eaa3783bSRichard Henderson #define tcg_gen_rotr_reg tcg_gen_rotr_i32 228eaa3783bSRichard Henderson #define tcg_gen_rotri_reg tcg_gen_rotri_i32 229eaa3783bSRichard Henderson #define tcg_gen_deposit_reg tcg_gen_deposit_i32 230eaa3783bSRichard Henderson #define tcg_gen_deposit_z_reg tcg_gen_deposit_z_i32 231eaa3783bSRichard Henderson #define tcg_gen_extract_reg tcg_gen_extract_i32 232eaa3783bSRichard Henderson #define tcg_gen_sextract_reg tcg_gen_sextract_i32 23305bfd4dbSRichard Henderson #define tcg_gen_extract2_reg tcg_gen_extract2_i32 23429dd6f64SRichard Henderson #define tcg_constant_reg tcg_constant_i32 235eaa3783bSRichard Henderson #define tcg_gen_movcond_reg tcg_gen_movcond_i32 236eaa3783bSRichard Henderson #define tcg_gen_add2_reg tcg_gen_add2_i32 237eaa3783bSRichard Henderson #define tcg_gen_sub2_reg tcg_gen_sub2_i32 238eaa3783bSRichard Henderson #define tcg_gen_qemu_ld_reg tcg_gen_qemu_ld_i32 239eaa3783bSRichard Henderson #define tcg_gen_qemu_st_reg tcg_gen_qemu_st_i32 240eaa3783bSRichard Henderson #define tcg_gen_atomic_xchg_reg tcg_gen_atomic_xchg_i32 2415bfa8034SRichard Henderson #define tcg_gen_trunc_reg_ptr tcg_gen_ext_i32_ptr 242eaa3783bSRichard Henderson #endif /* TARGET_REGISTER_BITS */ 243eaa3783bSRichard Henderson 24461766fe9SRichard Henderson typedef struct DisasCond { 24561766fe9SRichard Henderson TCGCond c; 246eaa3783bSRichard Henderson TCGv_reg a0, a1; 24761766fe9SRichard Henderson } DisasCond; 24861766fe9SRichard Henderson 24961766fe9SRichard Henderson typedef struct DisasContext { 250d01a3625SRichard Henderson DisasContextBase base; 25161766fe9SRichard Henderson CPUState *cs; 25261766fe9SRichard Henderson 253eaa3783bSRichard Henderson target_ureg iaoq_f; 254eaa3783bSRichard Henderson target_ureg iaoq_b; 255eaa3783bSRichard Henderson target_ureg iaoq_n; 256eaa3783bSRichard Henderson TCGv_reg iaoq_n_var; 25761766fe9SRichard Henderson 25886f8d05fSRichard Henderson int ntempr, ntempl; 2595eecd37aSRichard Henderson TCGv_reg tempr[8]; 26086f8d05fSRichard Henderson TCGv_tl templ[4]; 26161766fe9SRichard Henderson 26261766fe9SRichard Henderson DisasCond null_cond; 26361766fe9SRichard Henderson TCGLabel *null_lab; 26461766fe9SRichard Henderson 2651a19da0dSRichard Henderson uint32_t insn; 266494737b7SRichard Henderson uint32_t tb_flags; 2673d68ee7bSRichard Henderson int mmu_idx; 2683d68ee7bSRichard Henderson int privilege; 26961766fe9SRichard Henderson bool psw_n_nonzero; 270217d1a5eSRichard Henderson 271217d1a5eSRichard Henderson #ifdef CONFIG_USER_ONLY 272217d1a5eSRichard Henderson MemOp unalign; 273217d1a5eSRichard Henderson #endif 27461766fe9SRichard Henderson } DisasContext; 27561766fe9SRichard Henderson 276217d1a5eSRichard Henderson #ifdef CONFIG_USER_ONLY 277217d1a5eSRichard Henderson #define UNALIGN(C) (C)->unalign 278217d1a5eSRichard Henderson #else 2792d4afb03SRichard Henderson #define UNALIGN(C) MO_ALIGN 280217d1a5eSRichard Henderson #endif 281217d1a5eSRichard Henderson 282e36f27efSRichard Henderson /* Note that ssm/rsm instructions number PSW_W and PSW_E differently. */ 283451e4ffdSRichard Henderson static int expand_sm_imm(DisasContext *ctx, int val) 284e36f27efSRichard Henderson { 285e36f27efSRichard Henderson if (val & PSW_SM_E) { 286e36f27efSRichard Henderson val = (val & ~PSW_SM_E) | PSW_E; 287e36f27efSRichard Henderson } 288e36f27efSRichard Henderson if (val & PSW_SM_W) { 289e36f27efSRichard Henderson val = (val & ~PSW_SM_W) | PSW_W; 290e36f27efSRichard Henderson } 291e36f27efSRichard Henderson return val; 292e36f27efSRichard Henderson } 293e36f27efSRichard Henderson 294deee69a1SRichard Henderson /* Inverted space register indicates 0 means sr0 not inferred from base. */ 295451e4ffdSRichard Henderson static int expand_sr3x(DisasContext *ctx, int val) 296deee69a1SRichard Henderson { 297deee69a1SRichard Henderson return ~val; 298deee69a1SRichard Henderson } 299deee69a1SRichard Henderson 3001cd012a5SRichard Henderson /* Convert the M:A bits within a memory insn to the tri-state value 3011cd012a5SRichard Henderson we use for the final M. */ 302451e4ffdSRichard Henderson static int ma_to_m(DisasContext *ctx, int val) 3031cd012a5SRichard Henderson { 3041cd012a5SRichard Henderson return val & 2 ? (val & 1 ? -1 : 1) : 0; 3051cd012a5SRichard Henderson } 3061cd012a5SRichard Henderson 307740038d7SRichard Henderson /* Convert the sign of the displacement to a pre or post-modify. */ 308451e4ffdSRichard Henderson static int pos_to_m(DisasContext *ctx, int val) 309740038d7SRichard Henderson { 310740038d7SRichard Henderson return val ? 1 : -1; 311740038d7SRichard Henderson } 312740038d7SRichard Henderson 313451e4ffdSRichard Henderson static int neg_to_m(DisasContext *ctx, int val) 314740038d7SRichard Henderson { 315740038d7SRichard Henderson return val ? -1 : 1; 316740038d7SRichard Henderson } 317740038d7SRichard Henderson 318740038d7SRichard Henderson /* Used for branch targets and fp memory ops. */ 319451e4ffdSRichard Henderson static int expand_shl2(DisasContext *ctx, int val) 32001afb7beSRichard Henderson { 32101afb7beSRichard Henderson return val << 2; 32201afb7beSRichard Henderson } 32301afb7beSRichard Henderson 324740038d7SRichard Henderson /* Used for fp memory ops. */ 325451e4ffdSRichard Henderson static int expand_shl3(DisasContext *ctx, int val) 326740038d7SRichard Henderson { 327740038d7SRichard Henderson return val << 3; 328740038d7SRichard Henderson } 329740038d7SRichard Henderson 3300588e061SRichard Henderson /* Used for assemble_21. */ 331451e4ffdSRichard Henderson static int expand_shl11(DisasContext *ctx, int val) 3320588e061SRichard Henderson { 3330588e061SRichard Henderson return val << 11; 3340588e061SRichard Henderson } 3350588e061SRichard Henderson 33601afb7beSRichard Henderson 33740f9f908SRichard Henderson /* Include the auto-generated decoder. */ 338abff1abfSPaolo Bonzini #include "decode-insns.c.inc" 33940f9f908SRichard Henderson 34061766fe9SRichard Henderson /* We are not using a goto_tb (for whatever reason), but have updated 34161766fe9SRichard Henderson the iaq (for whatever reason), so don't do it again on exit. */ 342869051eaSRichard Henderson #define DISAS_IAQ_N_UPDATED DISAS_TARGET_0 34361766fe9SRichard Henderson 34461766fe9SRichard Henderson /* We are exiting the TB, but have neither emitted a goto_tb, nor 34561766fe9SRichard Henderson updated the iaq for the next instruction to be executed. */ 346869051eaSRichard Henderson #define DISAS_IAQ_N_STALE DISAS_TARGET_1 34761766fe9SRichard Henderson 348e1b5a5edSRichard Henderson /* Similarly, but we want to return to the main loop immediately 349e1b5a5edSRichard Henderson to recognize unmasked interrupts. */ 350e1b5a5edSRichard Henderson #define DISAS_IAQ_N_STALE_EXIT DISAS_TARGET_2 351c5d0aec2SRichard Henderson #define DISAS_EXIT DISAS_TARGET_3 352e1b5a5edSRichard Henderson 35361766fe9SRichard Henderson /* global register indexes */ 354eaa3783bSRichard Henderson static TCGv_reg cpu_gr[32]; 35533423472SRichard Henderson static TCGv_i64 cpu_sr[4]; 356494737b7SRichard Henderson static TCGv_i64 cpu_srH; 357eaa3783bSRichard Henderson static TCGv_reg cpu_iaoq_f; 358eaa3783bSRichard Henderson static TCGv_reg cpu_iaoq_b; 359c301f34eSRichard Henderson static TCGv_i64 cpu_iasq_f; 360c301f34eSRichard Henderson static TCGv_i64 cpu_iasq_b; 361eaa3783bSRichard Henderson static TCGv_reg cpu_sar; 362eaa3783bSRichard Henderson static TCGv_reg cpu_psw_n; 363eaa3783bSRichard Henderson static TCGv_reg cpu_psw_v; 364eaa3783bSRichard Henderson static TCGv_reg cpu_psw_cb; 365eaa3783bSRichard Henderson static TCGv_reg cpu_psw_cb_msb; 36661766fe9SRichard Henderson 36761766fe9SRichard Henderson #include "exec/gen-icount.h" 36861766fe9SRichard Henderson 36961766fe9SRichard Henderson void hppa_translate_init(void) 37061766fe9SRichard Henderson { 37161766fe9SRichard Henderson #define DEF_VAR(V) { &cpu_##V, #V, offsetof(CPUHPPAState, V) } 37261766fe9SRichard Henderson 373eaa3783bSRichard Henderson typedef struct { TCGv_reg *var; const char *name; int ofs; } GlobalVar; 37461766fe9SRichard Henderson static const GlobalVar vars[] = { 37535136a77SRichard Henderson { &cpu_sar, "sar", offsetof(CPUHPPAState, cr[CR_SAR]) }, 37661766fe9SRichard Henderson DEF_VAR(psw_n), 37761766fe9SRichard Henderson DEF_VAR(psw_v), 37861766fe9SRichard Henderson DEF_VAR(psw_cb), 37961766fe9SRichard Henderson DEF_VAR(psw_cb_msb), 38061766fe9SRichard Henderson DEF_VAR(iaoq_f), 38161766fe9SRichard Henderson DEF_VAR(iaoq_b), 38261766fe9SRichard Henderson }; 38361766fe9SRichard Henderson 38461766fe9SRichard Henderson #undef DEF_VAR 38561766fe9SRichard Henderson 38661766fe9SRichard Henderson /* Use the symbolic register names that match the disassembler. */ 38761766fe9SRichard Henderson static const char gr_names[32][4] = { 38861766fe9SRichard Henderson "r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7", 38961766fe9SRichard Henderson "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15", 39061766fe9SRichard Henderson "r16", "r17", "r18", "r19", "r20", "r21", "r22", "r23", 39161766fe9SRichard Henderson "r24", "r25", "r26", "r27", "r28", "r29", "r30", "r31" 39261766fe9SRichard Henderson }; 39333423472SRichard Henderson /* SR[4-7] are not global registers so that we can index them. */ 394494737b7SRichard Henderson static const char sr_names[5][4] = { 395494737b7SRichard Henderson "sr0", "sr1", "sr2", "sr3", "srH" 39633423472SRichard Henderson }; 39761766fe9SRichard Henderson 39861766fe9SRichard Henderson int i; 39961766fe9SRichard Henderson 400f764718dSRichard Henderson cpu_gr[0] = NULL; 40161766fe9SRichard Henderson for (i = 1; i < 32; i++) { 40261766fe9SRichard Henderson cpu_gr[i] = tcg_global_mem_new(cpu_env, 40361766fe9SRichard Henderson offsetof(CPUHPPAState, gr[i]), 40461766fe9SRichard Henderson gr_names[i]); 40561766fe9SRichard Henderson } 40633423472SRichard Henderson for (i = 0; i < 4; i++) { 40733423472SRichard Henderson cpu_sr[i] = tcg_global_mem_new_i64(cpu_env, 40833423472SRichard Henderson offsetof(CPUHPPAState, sr[i]), 40933423472SRichard Henderson sr_names[i]); 41033423472SRichard Henderson } 411494737b7SRichard Henderson cpu_srH = tcg_global_mem_new_i64(cpu_env, 412494737b7SRichard Henderson offsetof(CPUHPPAState, sr[4]), 413494737b7SRichard Henderson sr_names[4]); 41461766fe9SRichard Henderson 41561766fe9SRichard Henderson for (i = 0; i < ARRAY_SIZE(vars); ++i) { 41661766fe9SRichard Henderson const GlobalVar *v = &vars[i]; 41761766fe9SRichard Henderson *v->var = tcg_global_mem_new(cpu_env, v->ofs, v->name); 41861766fe9SRichard Henderson } 419c301f34eSRichard Henderson 420c301f34eSRichard Henderson cpu_iasq_f = tcg_global_mem_new_i64(cpu_env, 421c301f34eSRichard Henderson offsetof(CPUHPPAState, iasq_f), 422c301f34eSRichard Henderson "iasq_f"); 423c301f34eSRichard Henderson cpu_iasq_b = tcg_global_mem_new_i64(cpu_env, 424c301f34eSRichard Henderson offsetof(CPUHPPAState, iasq_b), 425c301f34eSRichard Henderson "iasq_b"); 42661766fe9SRichard Henderson } 42761766fe9SRichard Henderson 428129e9cc3SRichard Henderson static DisasCond cond_make_f(void) 429129e9cc3SRichard Henderson { 430f764718dSRichard Henderson return (DisasCond){ 431f764718dSRichard Henderson .c = TCG_COND_NEVER, 432f764718dSRichard Henderson .a0 = NULL, 433f764718dSRichard Henderson .a1 = NULL, 434f764718dSRichard Henderson }; 435129e9cc3SRichard Henderson } 436129e9cc3SRichard Henderson 437df0232feSRichard Henderson static DisasCond cond_make_t(void) 438df0232feSRichard Henderson { 439df0232feSRichard Henderson return (DisasCond){ 440df0232feSRichard Henderson .c = TCG_COND_ALWAYS, 441df0232feSRichard Henderson .a0 = NULL, 442df0232feSRichard Henderson .a1 = NULL, 443df0232feSRichard Henderson }; 444df0232feSRichard Henderson } 445df0232feSRichard Henderson 446129e9cc3SRichard Henderson static DisasCond cond_make_n(void) 447129e9cc3SRichard Henderson { 448f764718dSRichard Henderson return (DisasCond){ 449f764718dSRichard Henderson .c = TCG_COND_NE, 450f764718dSRichard Henderson .a0 = cpu_psw_n, 4516e94937aSRichard Henderson .a1 = tcg_constant_reg(0) 452f764718dSRichard Henderson }; 453129e9cc3SRichard Henderson } 454129e9cc3SRichard Henderson 455b47a4a02SSven Schnelle static DisasCond cond_make_0_tmp(TCGCond c, TCGv_reg a0) 456b47a4a02SSven Schnelle { 457b47a4a02SSven Schnelle assert (c != TCG_COND_NEVER && c != TCG_COND_ALWAYS); 458b47a4a02SSven Schnelle return (DisasCond){ 4596e94937aSRichard Henderson .c = c, .a0 = a0, .a1 = tcg_constant_reg(0) 460b47a4a02SSven Schnelle }; 461b47a4a02SSven Schnelle } 462b47a4a02SSven Schnelle 463eaa3783bSRichard Henderson static DisasCond cond_make_0(TCGCond c, TCGv_reg a0) 464129e9cc3SRichard Henderson { 465b47a4a02SSven Schnelle TCGv_reg tmp = tcg_temp_new(); 466b47a4a02SSven Schnelle tcg_gen_mov_reg(tmp, a0); 467b47a4a02SSven Schnelle return cond_make_0_tmp(c, tmp); 468129e9cc3SRichard Henderson } 469129e9cc3SRichard Henderson 470eaa3783bSRichard Henderson static DisasCond cond_make(TCGCond c, TCGv_reg a0, TCGv_reg a1) 471129e9cc3SRichard Henderson { 472129e9cc3SRichard Henderson DisasCond r = { .c = c }; 473129e9cc3SRichard Henderson 474129e9cc3SRichard Henderson assert (c != TCG_COND_NEVER && c != TCG_COND_ALWAYS); 475129e9cc3SRichard Henderson r.a0 = tcg_temp_new(); 476eaa3783bSRichard Henderson tcg_gen_mov_reg(r.a0, a0); 477129e9cc3SRichard Henderson r.a1 = tcg_temp_new(); 478eaa3783bSRichard Henderson tcg_gen_mov_reg(r.a1, a1); 479129e9cc3SRichard Henderson 480129e9cc3SRichard Henderson return r; 481129e9cc3SRichard Henderson } 482129e9cc3SRichard Henderson 483129e9cc3SRichard Henderson static void cond_free(DisasCond *cond) 484129e9cc3SRichard Henderson { 485129e9cc3SRichard Henderson switch (cond->c) { 486129e9cc3SRichard Henderson default: 487f764718dSRichard Henderson cond->a0 = NULL; 488f764718dSRichard Henderson cond->a1 = NULL; 489129e9cc3SRichard Henderson /* fallthru */ 490129e9cc3SRichard Henderson case TCG_COND_ALWAYS: 491129e9cc3SRichard Henderson cond->c = TCG_COND_NEVER; 492129e9cc3SRichard Henderson break; 493129e9cc3SRichard Henderson case TCG_COND_NEVER: 494129e9cc3SRichard Henderson break; 495129e9cc3SRichard Henderson } 496129e9cc3SRichard Henderson } 497129e9cc3SRichard Henderson 498eaa3783bSRichard Henderson static TCGv_reg get_temp(DisasContext *ctx) 49961766fe9SRichard Henderson { 50086f8d05fSRichard Henderson unsigned i = ctx->ntempr++; 50186f8d05fSRichard Henderson g_assert(i < ARRAY_SIZE(ctx->tempr)); 50286f8d05fSRichard Henderson return ctx->tempr[i] = tcg_temp_new(); 50361766fe9SRichard Henderson } 50461766fe9SRichard Henderson 50586f8d05fSRichard Henderson #ifndef CONFIG_USER_ONLY 50686f8d05fSRichard Henderson static TCGv_tl get_temp_tl(DisasContext *ctx) 50786f8d05fSRichard Henderson { 50886f8d05fSRichard Henderson unsigned i = ctx->ntempl++; 50986f8d05fSRichard Henderson g_assert(i < ARRAY_SIZE(ctx->templ)); 51086f8d05fSRichard Henderson return ctx->templ[i] = tcg_temp_new_tl(); 51186f8d05fSRichard Henderson } 51286f8d05fSRichard Henderson #endif 51386f8d05fSRichard Henderson 514eaa3783bSRichard Henderson static TCGv_reg load_const(DisasContext *ctx, target_sreg v) 51561766fe9SRichard Henderson { 516eaa3783bSRichard Henderson TCGv_reg t = get_temp(ctx); 517eaa3783bSRichard Henderson tcg_gen_movi_reg(t, v); 51861766fe9SRichard Henderson return t; 51961766fe9SRichard Henderson } 52061766fe9SRichard Henderson 521eaa3783bSRichard Henderson static TCGv_reg load_gpr(DisasContext *ctx, unsigned reg) 52261766fe9SRichard Henderson { 52361766fe9SRichard Henderson if (reg == 0) { 524eaa3783bSRichard Henderson TCGv_reg t = get_temp(ctx); 525eaa3783bSRichard Henderson tcg_gen_movi_reg(t, 0); 52661766fe9SRichard Henderson return t; 52761766fe9SRichard Henderson } else { 52861766fe9SRichard Henderson return cpu_gr[reg]; 52961766fe9SRichard Henderson } 53061766fe9SRichard Henderson } 53161766fe9SRichard Henderson 532eaa3783bSRichard Henderson static TCGv_reg dest_gpr(DisasContext *ctx, unsigned reg) 53361766fe9SRichard Henderson { 534129e9cc3SRichard Henderson if (reg == 0 || ctx->null_cond.c != TCG_COND_NEVER) { 53561766fe9SRichard Henderson return get_temp(ctx); 53661766fe9SRichard Henderson } else { 53761766fe9SRichard Henderson return cpu_gr[reg]; 53861766fe9SRichard Henderson } 53961766fe9SRichard Henderson } 54061766fe9SRichard Henderson 541eaa3783bSRichard Henderson static void save_or_nullify(DisasContext *ctx, TCGv_reg dest, TCGv_reg t) 542129e9cc3SRichard Henderson { 543129e9cc3SRichard Henderson if (ctx->null_cond.c != TCG_COND_NEVER) { 544eaa3783bSRichard Henderson tcg_gen_movcond_reg(ctx->null_cond.c, dest, ctx->null_cond.a0, 545129e9cc3SRichard Henderson ctx->null_cond.a1, dest, t); 546129e9cc3SRichard Henderson } else { 547eaa3783bSRichard Henderson tcg_gen_mov_reg(dest, t); 548129e9cc3SRichard Henderson } 549129e9cc3SRichard Henderson } 550129e9cc3SRichard Henderson 551eaa3783bSRichard Henderson static void save_gpr(DisasContext *ctx, unsigned reg, TCGv_reg t) 552129e9cc3SRichard Henderson { 553129e9cc3SRichard Henderson if (reg != 0) { 554129e9cc3SRichard Henderson save_or_nullify(ctx, cpu_gr[reg], t); 555129e9cc3SRichard Henderson } 556129e9cc3SRichard Henderson } 557129e9cc3SRichard Henderson 558e03b5686SMarc-André Lureau #if HOST_BIG_ENDIAN 55996d6407fSRichard Henderson # define HI_OFS 0 56096d6407fSRichard Henderson # define LO_OFS 4 56196d6407fSRichard Henderson #else 56296d6407fSRichard Henderson # define HI_OFS 4 56396d6407fSRichard Henderson # define LO_OFS 0 56496d6407fSRichard Henderson #endif 56596d6407fSRichard Henderson 56696d6407fSRichard Henderson static TCGv_i32 load_frw_i32(unsigned rt) 56796d6407fSRichard Henderson { 56896d6407fSRichard Henderson TCGv_i32 ret = tcg_temp_new_i32(); 56996d6407fSRichard Henderson tcg_gen_ld_i32(ret, cpu_env, 57096d6407fSRichard Henderson offsetof(CPUHPPAState, fr[rt & 31]) 57196d6407fSRichard Henderson + (rt & 32 ? LO_OFS : HI_OFS)); 57296d6407fSRichard Henderson return ret; 57396d6407fSRichard Henderson } 57496d6407fSRichard Henderson 575ebe9383cSRichard Henderson static TCGv_i32 load_frw0_i32(unsigned rt) 576ebe9383cSRichard Henderson { 577ebe9383cSRichard Henderson if (rt == 0) { 5780992a930SRichard Henderson TCGv_i32 ret = tcg_temp_new_i32(); 5790992a930SRichard Henderson tcg_gen_movi_i32(ret, 0); 5800992a930SRichard Henderson return ret; 581ebe9383cSRichard Henderson } else { 582ebe9383cSRichard Henderson return load_frw_i32(rt); 583ebe9383cSRichard Henderson } 584ebe9383cSRichard Henderson } 585ebe9383cSRichard Henderson 586ebe9383cSRichard Henderson static TCGv_i64 load_frw0_i64(unsigned rt) 587ebe9383cSRichard Henderson { 588ebe9383cSRichard Henderson TCGv_i64 ret = tcg_temp_new_i64(); 5890992a930SRichard Henderson if (rt == 0) { 5900992a930SRichard Henderson tcg_gen_movi_i64(ret, 0); 5910992a930SRichard Henderson } else { 592ebe9383cSRichard Henderson tcg_gen_ld32u_i64(ret, cpu_env, 593ebe9383cSRichard Henderson offsetof(CPUHPPAState, fr[rt & 31]) 594ebe9383cSRichard Henderson + (rt & 32 ? LO_OFS : HI_OFS)); 595ebe9383cSRichard Henderson } 5960992a930SRichard Henderson return ret; 597ebe9383cSRichard Henderson } 598ebe9383cSRichard Henderson 59996d6407fSRichard Henderson static void save_frw_i32(unsigned rt, TCGv_i32 val) 60096d6407fSRichard Henderson { 60196d6407fSRichard Henderson tcg_gen_st_i32(val, cpu_env, 60296d6407fSRichard Henderson offsetof(CPUHPPAState, fr[rt & 31]) 60396d6407fSRichard Henderson + (rt & 32 ? LO_OFS : HI_OFS)); 60496d6407fSRichard Henderson } 60596d6407fSRichard Henderson 60696d6407fSRichard Henderson #undef HI_OFS 60796d6407fSRichard Henderson #undef LO_OFS 60896d6407fSRichard Henderson 60996d6407fSRichard Henderson static TCGv_i64 load_frd(unsigned rt) 61096d6407fSRichard Henderson { 61196d6407fSRichard Henderson TCGv_i64 ret = tcg_temp_new_i64(); 61296d6407fSRichard Henderson tcg_gen_ld_i64(ret, cpu_env, offsetof(CPUHPPAState, fr[rt])); 61396d6407fSRichard Henderson return ret; 61496d6407fSRichard Henderson } 61596d6407fSRichard Henderson 616ebe9383cSRichard Henderson static TCGv_i64 load_frd0(unsigned rt) 617ebe9383cSRichard Henderson { 618ebe9383cSRichard Henderson if (rt == 0) { 6190992a930SRichard Henderson TCGv_i64 ret = tcg_temp_new_i64(); 6200992a930SRichard Henderson tcg_gen_movi_i64(ret, 0); 6210992a930SRichard Henderson return ret; 622ebe9383cSRichard Henderson } else { 623ebe9383cSRichard Henderson return load_frd(rt); 624ebe9383cSRichard Henderson } 625ebe9383cSRichard Henderson } 626ebe9383cSRichard Henderson 62796d6407fSRichard Henderson static void save_frd(unsigned rt, TCGv_i64 val) 62896d6407fSRichard Henderson { 62996d6407fSRichard Henderson tcg_gen_st_i64(val, cpu_env, offsetof(CPUHPPAState, fr[rt])); 63096d6407fSRichard Henderson } 63196d6407fSRichard Henderson 63233423472SRichard Henderson static void load_spr(DisasContext *ctx, TCGv_i64 dest, unsigned reg) 63333423472SRichard Henderson { 63433423472SRichard Henderson #ifdef CONFIG_USER_ONLY 63533423472SRichard Henderson tcg_gen_movi_i64(dest, 0); 63633423472SRichard Henderson #else 63733423472SRichard Henderson if (reg < 4) { 63833423472SRichard Henderson tcg_gen_mov_i64(dest, cpu_sr[reg]); 639494737b7SRichard Henderson } else if (ctx->tb_flags & TB_FLAG_SR_SAME) { 640494737b7SRichard Henderson tcg_gen_mov_i64(dest, cpu_srH); 64133423472SRichard Henderson } else { 64233423472SRichard Henderson tcg_gen_ld_i64(dest, cpu_env, offsetof(CPUHPPAState, sr[reg])); 64333423472SRichard Henderson } 64433423472SRichard Henderson #endif 64533423472SRichard Henderson } 64633423472SRichard Henderson 647129e9cc3SRichard Henderson /* Skip over the implementation of an insn that has been nullified. 648129e9cc3SRichard Henderson Use this when the insn is too complex for a conditional move. */ 649129e9cc3SRichard Henderson static void nullify_over(DisasContext *ctx) 650129e9cc3SRichard Henderson { 651129e9cc3SRichard Henderson if (ctx->null_cond.c != TCG_COND_NEVER) { 652129e9cc3SRichard Henderson /* The always condition should have been handled in the main loop. */ 653129e9cc3SRichard Henderson assert(ctx->null_cond.c != TCG_COND_ALWAYS); 654129e9cc3SRichard Henderson 655129e9cc3SRichard Henderson ctx->null_lab = gen_new_label(); 656129e9cc3SRichard Henderson 657129e9cc3SRichard Henderson /* If we're using PSW[N], copy it to a temp because... */ 6586e94937aSRichard Henderson if (ctx->null_cond.a0 == cpu_psw_n) { 659129e9cc3SRichard Henderson ctx->null_cond.a0 = tcg_temp_new(); 660eaa3783bSRichard Henderson tcg_gen_mov_reg(ctx->null_cond.a0, cpu_psw_n); 661129e9cc3SRichard Henderson } 662129e9cc3SRichard Henderson /* ... we clear it before branching over the implementation, 663129e9cc3SRichard Henderson so that (1) it's clear after nullifying this insn and 664129e9cc3SRichard Henderson (2) if this insn nullifies the next, PSW[N] is valid. */ 665129e9cc3SRichard Henderson if (ctx->psw_n_nonzero) { 666129e9cc3SRichard Henderson ctx->psw_n_nonzero = false; 667eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, 0); 668129e9cc3SRichard Henderson } 669129e9cc3SRichard Henderson 670eaa3783bSRichard Henderson tcg_gen_brcond_reg(ctx->null_cond.c, ctx->null_cond.a0, 671129e9cc3SRichard Henderson ctx->null_cond.a1, ctx->null_lab); 672129e9cc3SRichard Henderson cond_free(&ctx->null_cond); 673129e9cc3SRichard Henderson } 674129e9cc3SRichard Henderson } 675129e9cc3SRichard Henderson 676129e9cc3SRichard Henderson /* Save the current nullification state to PSW[N]. */ 677129e9cc3SRichard Henderson static void nullify_save(DisasContext *ctx) 678129e9cc3SRichard Henderson { 679129e9cc3SRichard Henderson if (ctx->null_cond.c == TCG_COND_NEVER) { 680129e9cc3SRichard Henderson if (ctx->psw_n_nonzero) { 681eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, 0); 682129e9cc3SRichard Henderson } 683129e9cc3SRichard Henderson return; 684129e9cc3SRichard Henderson } 6856e94937aSRichard Henderson if (ctx->null_cond.a0 != cpu_psw_n) { 686eaa3783bSRichard Henderson tcg_gen_setcond_reg(ctx->null_cond.c, cpu_psw_n, 687129e9cc3SRichard Henderson ctx->null_cond.a0, ctx->null_cond.a1); 688129e9cc3SRichard Henderson ctx->psw_n_nonzero = true; 689129e9cc3SRichard Henderson } 690129e9cc3SRichard Henderson cond_free(&ctx->null_cond); 691129e9cc3SRichard Henderson } 692129e9cc3SRichard Henderson 693129e9cc3SRichard Henderson /* Set a PSW[N] to X. The intention is that this is used immediately 694129e9cc3SRichard Henderson before a goto_tb/exit_tb, so that there is no fallthru path to other 695129e9cc3SRichard Henderson code within the TB. Therefore we do not update psw_n_nonzero. */ 696129e9cc3SRichard Henderson static void nullify_set(DisasContext *ctx, bool x) 697129e9cc3SRichard Henderson { 698129e9cc3SRichard Henderson if (ctx->psw_n_nonzero || x) { 699eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, x); 700129e9cc3SRichard Henderson } 701129e9cc3SRichard Henderson } 702129e9cc3SRichard Henderson 703129e9cc3SRichard Henderson /* Mark the end of an instruction that may have been nullified. 70440f9f908SRichard Henderson This is the pair to nullify_over. Always returns true so that 70540f9f908SRichard Henderson it may be tail-called from a translate function. */ 70631234768SRichard Henderson static bool nullify_end(DisasContext *ctx) 707129e9cc3SRichard Henderson { 708129e9cc3SRichard Henderson TCGLabel *null_lab = ctx->null_lab; 70931234768SRichard Henderson DisasJumpType status = ctx->base.is_jmp; 710129e9cc3SRichard Henderson 711f49b3537SRichard Henderson /* For NEXT, NORETURN, STALE, we can easily continue (or exit). 712f49b3537SRichard Henderson For UPDATED, we cannot update on the nullified path. */ 713f49b3537SRichard Henderson assert(status != DISAS_IAQ_N_UPDATED); 714f49b3537SRichard Henderson 715129e9cc3SRichard Henderson if (likely(null_lab == NULL)) { 716129e9cc3SRichard Henderson /* The current insn wasn't conditional or handled the condition 717129e9cc3SRichard Henderson applied to it without a branch, so the (new) setting of 718129e9cc3SRichard Henderson NULL_COND can be applied directly to the next insn. */ 71931234768SRichard Henderson return true; 720129e9cc3SRichard Henderson } 721129e9cc3SRichard Henderson ctx->null_lab = NULL; 722129e9cc3SRichard Henderson 723129e9cc3SRichard Henderson if (likely(ctx->null_cond.c == TCG_COND_NEVER)) { 724129e9cc3SRichard Henderson /* The next instruction will be unconditional, 725129e9cc3SRichard Henderson and NULL_COND already reflects that. */ 726129e9cc3SRichard Henderson gen_set_label(null_lab); 727129e9cc3SRichard Henderson } else { 728129e9cc3SRichard Henderson /* The insn that we just executed is itself nullifying the next 729129e9cc3SRichard Henderson instruction. Store the condition in the PSW[N] global. 730129e9cc3SRichard Henderson We asserted PSW[N] = 0 in nullify_over, so that after the 731129e9cc3SRichard Henderson label we have the proper value in place. */ 732129e9cc3SRichard Henderson nullify_save(ctx); 733129e9cc3SRichard Henderson gen_set_label(null_lab); 734129e9cc3SRichard Henderson ctx->null_cond = cond_make_n(); 735129e9cc3SRichard Henderson } 736869051eaSRichard Henderson if (status == DISAS_NORETURN) { 73731234768SRichard Henderson ctx->base.is_jmp = DISAS_NEXT; 738129e9cc3SRichard Henderson } 73931234768SRichard Henderson return true; 740129e9cc3SRichard Henderson } 741129e9cc3SRichard Henderson 742eaa3783bSRichard Henderson static void copy_iaoq_entry(TCGv_reg dest, target_ureg ival, TCGv_reg vval) 74361766fe9SRichard Henderson { 74461766fe9SRichard Henderson if (unlikely(ival == -1)) { 745eaa3783bSRichard Henderson tcg_gen_mov_reg(dest, vval); 74661766fe9SRichard Henderson } else { 747eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, ival); 74861766fe9SRichard Henderson } 74961766fe9SRichard Henderson } 75061766fe9SRichard Henderson 751eaa3783bSRichard Henderson static inline target_ureg iaoq_dest(DisasContext *ctx, target_sreg disp) 75261766fe9SRichard Henderson { 75361766fe9SRichard Henderson return ctx->iaoq_f + disp + 8; 75461766fe9SRichard Henderson } 75561766fe9SRichard Henderson 75661766fe9SRichard Henderson static void gen_excp_1(int exception) 75761766fe9SRichard Henderson { 75829dd6f64SRichard Henderson gen_helper_excp(cpu_env, tcg_constant_i32(exception)); 75961766fe9SRichard Henderson } 76061766fe9SRichard Henderson 76131234768SRichard Henderson static void gen_excp(DisasContext *ctx, int exception) 76261766fe9SRichard Henderson { 76361766fe9SRichard Henderson copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_f, cpu_iaoq_f); 76461766fe9SRichard Henderson copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_b, cpu_iaoq_b); 765129e9cc3SRichard Henderson nullify_save(ctx); 76661766fe9SRichard Henderson gen_excp_1(exception); 76731234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 76861766fe9SRichard Henderson } 76961766fe9SRichard Henderson 77031234768SRichard Henderson static bool gen_excp_iir(DisasContext *ctx, int exc) 7711a19da0dSRichard Henderson { 77231234768SRichard Henderson nullify_over(ctx); 77329dd6f64SRichard Henderson tcg_gen_st_reg(tcg_constant_reg(ctx->insn), 77429dd6f64SRichard Henderson cpu_env, offsetof(CPUHPPAState, cr[CR_IIR])); 77531234768SRichard Henderson gen_excp(ctx, exc); 77631234768SRichard Henderson return nullify_end(ctx); 7771a19da0dSRichard Henderson } 7781a19da0dSRichard Henderson 77931234768SRichard Henderson static bool gen_illegal(DisasContext *ctx) 78061766fe9SRichard Henderson { 78131234768SRichard Henderson return gen_excp_iir(ctx, EXCP_ILL); 78261766fe9SRichard Henderson } 78361766fe9SRichard Henderson 78440f9f908SRichard Henderson #ifdef CONFIG_USER_ONLY 78540f9f908SRichard Henderson #define CHECK_MOST_PRIVILEGED(EXCP) \ 78640f9f908SRichard Henderson return gen_excp_iir(ctx, EXCP) 78740f9f908SRichard Henderson #else 788e1b5a5edSRichard Henderson #define CHECK_MOST_PRIVILEGED(EXCP) \ 789e1b5a5edSRichard Henderson do { \ 790e1b5a5edSRichard Henderson if (ctx->privilege != 0) { \ 79131234768SRichard Henderson return gen_excp_iir(ctx, EXCP); \ 792e1b5a5edSRichard Henderson } \ 793e1b5a5edSRichard Henderson } while (0) 79440f9f908SRichard Henderson #endif 795e1b5a5edSRichard Henderson 796eaa3783bSRichard Henderson static bool use_goto_tb(DisasContext *ctx, target_ureg dest) 79761766fe9SRichard Henderson { 79857f91498SRichard Henderson return translator_use_goto_tb(&ctx->base, dest); 79961766fe9SRichard Henderson } 80061766fe9SRichard Henderson 801129e9cc3SRichard Henderson /* If the next insn is to be nullified, and it's on the same page, 802129e9cc3SRichard Henderson and we're not attempting to set a breakpoint on it, then we can 803129e9cc3SRichard Henderson totally skip the nullified insn. This avoids creating and 804129e9cc3SRichard Henderson executing a TB that merely branches to the next TB. */ 805129e9cc3SRichard Henderson static bool use_nullify_skip(DisasContext *ctx) 806129e9cc3SRichard Henderson { 807129e9cc3SRichard Henderson return (((ctx->iaoq_b ^ ctx->iaoq_f) & TARGET_PAGE_MASK) == 0 808129e9cc3SRichard Henderson && !cpu_breakpoint_test(ctx->cs, ctx->iaoq_b, BP_ANY)); 809129e9cc3SRichard Henderson } 810129e9cc3SRichard Henderson 81161766fe9SRichard Henderson static void gen_goto_tb(DisasContext *ctx, int which, 812eaa3783bSRichard Henderson target_ureg f, target_ureg b) 81361766fe9SRichard Henderson { 81461766fe9SRichard Henderson if (f != -1 && b != -1 && use_goto_tb(ctx, f)) { 81561766fe9SRichard Henderson tcg_gen_goto_tb(which); 816eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_iaoq_f, f); 817eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_iaoq_b, b); 81807ea28b4SRichard Henderson tcg_gen_exit_tb(ctx->base.tb, which); 81961766fe9SRichard Henderson } else { 82061766fe9SRichard Henderson copy_iaoq_entry(cpu_iaoq_f, f, cpu_iaoq_b); 82161766fe9SRichard Henderson copy_iaoq_entry(cpu_iaoq_b, b, ctx->iaoq_n_var); 8227f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr(); 82361766fe9SRichard Henderson } 82461766fe9SRichard Henderson } 82561766fe9SRichard Henderson 826b47a4a02SSven Schnelle static bool cond_need_sv(int c) 827b47a4a02SSven Schnelle { 828b47a4a02SSven Schnelle return c == 2 || c == 3 || c == 6; 829b47a4a02SSven Schnelle } 830b47a4a02SSven Schnelle 831b47a4a02SSven Schnelle static bool cond_need_cb(int c) 832b47a4a02SSven Schnelle { 833b47a4a02SSven Schnelle return c == 4 || c == 5; 834b47a4a02SSven Schnelle } 835b47a4a02SSven Schnelle 836b47a4a02SSven Schnelle /* 837b47a4a02SSven Schnelle * Compute conditional for arithmetic. See Page 5-3, Table 5-1, of 838b47a4a02SSven Schnelle * the Parisc 1.1 Architecture Reference Manual for details. 839b47a4a02SSven Schnelle */ 840b2167459SRichard Henderson 841eaa3783bSRichard Henderson static DisasCond do_cond(unsigned cf, TCGv_reg res, 842eaa3783bSRichard Henderson TCGv_reg cb_msb, TCGv_reg sv) 843b2167459SRichard Henderson { 844b2167459SRichard Henderson DisasCond cond; 845eaa3783bSRichard Henderson TCGv_reg tmp; 846b2167459SRichard Henderson 847b2167459SRichard Henderson switch (cf >> 1) { 848b47a4a02SSven Schnelle case 0: /* Never / TR (0 / 1) */ 849b2167459SRichard Henderson cond = cond_make_f(); 850b2167459SRichard Henderson break; 851b2167459SRichard Henderson case 1: /* = / <> (Z / !Z) */ 852b2167459SRichard Henderson cond = cond_make_0(TCG_COND_EQ, res); 853b2167459SRichard Henderson break; 854b47a4a02SSven Schnelle case 2: /* < / >= (N ^ V / !(N ^ V) */ 855b47a4a02SSven Schnelle tmp = tcg_temp_new(); 856b47a4a02SSven Schnelle tcg_gen_xor_reg(tmp, res, sv); 857b47a4a02SSven Schnelle cond = cond_make_0_tmp(TCG_COND_LT, tmp); 858b2167459SRichard Henderson break; 859b47a4a02SSven Schnelle case 3: /* <= / > (N ^ V) | Z / !((N ^ V) | Z) */ 860b47a4a02SSven Schnelle /* 861b47a4a02SSven Schnelle * Simplify: 862b47a4a02SSven Schnelle * (N ^ V) | Z 863b47a4a02SSven Schnelle * ((res < 0) ^ (sv < 0)) | !res 864b47a4a02SSven Schnelle * ((res ^ sv) < 0) | !res 865b47a4a02SSven Schnelle * (~(res ^ sv) >= 0) | !res 866b47a4a02SSven Schnelle * !(~(res ^ sv) >> 31) | !res 867b47a4a02SSven Schnelle * !(~(res ^ sv) >> 31 & res) 868b47a4a02SSven Schnelle */ 869b47a4a02SSven Schnelle tmp = tcg_temp_new(); 870b47a4a02SSven Schnelle tcg_gen_eqv_reg(tmp, res, sv); 871b47a4a02SSven Schnelle tcg_gen_sari_reg(tmp, tmp, TARGET_REGISTER_BITS - 1); 872b47a4a02SSven Schnelle tcg_gen_and_reg(tmp, tmp, res); 873b47a4a02SSven Schnelle cond = cond_make_0_tmp(TCG_COND_EQ, tmp); 874b2167459SRichard Henderson break; 875b2167459SRichard Henderson case 4: /* NUV / UV (!C / C) */ 876b2167459SRichard Henderson cond = cond_make_0(TCG_COND_EQ, cb_msb); 877b2167459SRichard Henderson break; 878b2167459SRichard Henderson case 5: /* ZNV / VNZ (!C | Z / C & !Z) */ 879b2167459SRichard Henderson tmp = tcg_temp_new(); 880eaa3783bSRichard Henderson tcg_gen_neg_reg(tmp, cb_msb); 881eaa3783bSRichard Henderson tcg_gen_and_reg(tmp, tmp, res); 882b47a4a02SSven Schnelle cond = cond_make_0_tmp(TCG_COND_EQ, tmp); 883b2167459SRichard Henderson break; 884b2167459SRichard Henderson case 6: /* SV / NSV (V / !V) */ 885b2167459SRichard Henderson cond = cond_make_0(TCG_COND_LT, sv); 886b2167459SRichard Henderson break; 887b2167459SRichard Henderson case 7: /* OD / EV */ 888b2167459SRichard Henderson tmp = tcg_temp_new(); 889eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, res, 1); 890b47a4a02SSven Schnelle cond = cond_make_0_tmp(TCG_COND_NE, tmp); 891b2167459SRichard Henderson break; 892b2167459SRichard Henderson default: 893b2167459SRichard Henderson g_assert_not_reached(); 894b2167459SRichard Henderson } 895b2167459SRichard Henderson if (cf & 1) { 896b2167459SRichard Henderson cond.c = tcg_invert_cond(cond.c); 897b2167459SRichard Henderson } 898b2167459SRichard Henderson 899b2167459SRichard Henderson return cond; 900b2167459SRichard Henderson } 901b2167459SRichard Henderson 902b2167459SRichard Henderson /* Similar, but for the special case of subtraction without borrow, we 903b2167459SRichard Henderson can use the inputs directly. This can allow other computation to be 904b2167459SRichard Henderson deleted as unused. */ 905b2167459SRichard Henderson 906eaa3783bSRichard Henderson static DisasCond do_sub_cond(unsigned cf, TCGv_reg res, 907eaa3783bSRichard Henderson TCGv_reg in1, TCGv_reg in2, TCGv_reg sv) 908b2167459SRichard Henderson { 909b2167459SRichard Henderson DisasCond cond; 910b2167459SRichard Henderson 911b2167459SRichard Henderson switch (cf >> 1) { 912b2167459SRichard Henderson case 1: /* = / <> */ 913b2167459SRichard Henderson cond = cond_make(TCG_COND_EQ, in1, in2); 914b2167459SRichard Henderson break; 915b2167459SRichard Henderson case 2: /* < / >= */ 916b2167459SRichard Henderson cond = cond_make(TCG_COND_LT, in1, in2); 917b2167459SRichard Henderson break; 918b2167459SRichard Henderson case 3: /* <= / > */ 919b2167459SRichard Henderson cond = cond_make(TCG_COND_LE, in1, in2); 920b2167459SRichard Henderson break; 921b2167459SRichard Henderson case 4: /* << / >>= */ 922b2167459SRichard Henderson cond = cond_make(TCG_COND_LTU, in1, in2); 923b2167459SRichard Henderson break; 924b2167459SRichard Henderson case 5: /* <<= / >> */ 925b2167459SRichard Henderson cond = cond_make(TCG_COND_LEU, in1, in2); 926b2167459SRichard Henderson break; 927b2167459SRichard Henderson default: 928b47a4a02SSven Schnelle return do_cond(cf, res, NULL, sv); 929b2167459SRichard Henderson } 930b2167459SRichard Henderson if (cf & 1) { 931b2167459SRichard Henderson cond.c = tcg_invert_cond(cond.c); 932b2167459SRichard Henderson } 933b2167459SRichard Henderson 934b2167459SRichard Henderson return cond; 935b2167459SRichard Henderson } 936b2167459SRichard Henderson 937df0232feSRichard Henderson /* 938df0232feSRichard Henderson * Similar, but for logicals, where the carry and overflow bits are not 939df0232feSRichard Henderson * computed, and use of them is undefined. 940df0232feSRichard Henderson * 941df0232feSRichard Henderson * Undefined or not, hardware does not trap. It seems reasonable to 942df0232feSRichard Henderson * assume hardware treats cases c={4,5,6} as if C=0 & V=0, since that's 943df0232feSRichard Henderson * how cases c={2,3} are treated. 944df0232feSRichard Henderson */ 945b2167459SRichard Henderson 946eaa3783bSRichard Henderson static DisasCond do_log_cond(unsigned cf, TCGv_reg res) 947b2167459SRichard Henderson { 948df0232feSRichard Henderson switch (cf) { 949df0232feSRichard Henderson case 0: /* never */ 950df0232feSRichard Henderson case 9: /* undef, C */ 951df0232feSRichard Henderson case 11: /* undef, C & !Z */ 952df0232feSRichard Henderson case 12: /* undef, V */ 953df0232feSRichard Henderson return cond_make_f(); 954df0232feSRichard Henderson 955df0232feSRichard Henderson case 1: /* true */ 956df0232feSRichard Henderson case 8: /* undef, !C */ 957df0232feSRichard Henderson case 10: /* undef, !C | Z */ 958df0232feSRichard Henderson case 13: /* undef, !V */ 959df0232feSRichard Henderson return cond_make_t(); 960df0232feSRichard Henderson 961df0232feSRichard Henderson case 2: /* == */ 962df0232feSRichard Henderson return cond_make_0(TCG_COND_EQ, res); 963df0232feSRichard Henderson case 3: /* <> */ 964df0232feSRichard Henderson return cond_make_0(TCG_COND_NE, res); 965df0232feSRichard Henderson case 4: /* < */ 966df0232feSRichard Henderson return cond_make_0(TCG_COND_LT, res); 967df0232feSRichard Henderson case 5: /* >= */ 968df0232feSRichard Henderson return cond_make_0(TCG_COND_GE, res); 969df0232feSRichard Henderson case 6: /* <= */ 970df0232feSRichard Henderson return cond_make_0(TCG_COND_LE, res); 971df0232feSRichard Henderson case 7: /* > */ 972df0232feSRichard Henderson return cond_make_0(TCG_COND_GT, res); 973df0232feSRichard Henderson 974df0232feSRichard Henderson case 14: /* OD */ 975df0232feSRichard Henderson case 15: /* EV */ 976df0232feSRichard Henderson return do_cond(cf, res, NULL, NULL); 977df0232feSRichard Henderson 978df0232feSRichard Henderson default: 979df0232feSRichard Henderson g_assert_not_reached(); 980b2167459SRichard Henderson } 981b2167459SRichard Henderson } 982b2167459SRichard Henderson 98398cd9ca7SRichard Henderson /* Similar, but for shift/extract/deposit conditions. */ 98498cd9ca7SRichard Henderson 985eaa3783bSRichard Henderson static DisasCond do_sed_cond(unsigned orig, TCGv_reg res) 98698cd9ca7SRichard Henderson { 98798cd9ca7SRichard Henderson unsigned c, f; 98898cd9ca7SRichard Henderson 98998cd9ca7SRichard Henderson /* Convert the compressed condition codes to standard. 99098cd9ca7SRichard Henderson 0-2 are the same as logicals (nv,<,<=), while 3 is OD. 99198cd9ca7SRichard Henderson 4-7 are the reverse of 0-3. */ 99298cd9ca7SRichard Henderson c = orig & 3; 99398cd9ca7SRichard Henderson if (c == 3) { 99498cd9ca7SRichard Henderson c = 7; 99598cd9ca7SRichard Henderson } 99698cd9ca7SRichard Henderson f = (orig & 4) / 4; 99798cd9ca7SRichard Henderson 99898cd9ca7SRichard Henderson return do_log_cond(c * 2 + f, res); 99998cd9ca7SRichard Henderson } 100098cd9ca7SRichard Henderson 1001b2167459SRichard Henderson /* Similar, but for unit conditions. */ 1002b2167459SRichard Henderson 1003eaa3783bSRichard Henderson static DisasCond do_unit_cond(unsigned cf, TCGv_reg res, 1004eaa3783bSRichard Henderson TCGv_reg in1, TCGv_reg in2) 1005b2167459SRichard Henderson { 1006b2167459SRichard Henderson DisasCond cond; 1007eaa3783bSRichard Henderson TCGv_reg tmp, cb = NULL; 1008b2167459SRichard Henderson 1009b2167459SRichard Henderson if (cf & 8) { 1010b2167459SRichard Henderson /* Since we want to test lots of carry-out bits all at once, do not 1011b2167459SRichard Henderson * do our normal thing and compute carry-in of bit B+1 since that 1012b2167459SRichard Henderson * leaves us with carry bits spread across two words. 1013b2167459SRichard Henderson */ 1014b2167459SRichard Henderson cb = tcg_temp_new(); 1015b2167459SRichard Henderson tmp = tcg_temp_new(); 1016eaa3783bSRichard Henderson tcg_gen_or_reg(cb, in1, in2); 1017eaa3783bSRichard Henderson tcg_gen_and_reg(tmp, in1, in2); 1018eaa3783bSRichard Henderson tcg_gen_andc_reg(cb, cb, res); 1019eaa3783bSRichard Henderson tcg_gen_or_reg(cb, cb, tmp); 1020b2167459SRichard Henderson } 1021b2167459SRichard Henderson 1022b2167459SRichard Henderson switch (cf >> 1) { 1023b2167459SRichard Henderson case 0: /* never / TR */ 1024b2167459SRichard Henderson case 1: /* undefined */ 1025b2167459SRichard Henderson case 5: /* undefined */ 1026b2167459SRichard Henderson cond = cond_make_f(); 1027b2167459SRichard Henderson break; 1028b2167459SRichard Henderson 1029b2167459SRichard Henderson case 2: /* SBZ / NBZ */ 1030b2167459SRichard Henderson /* See hasless(v,1) from 1031b2167459SRichard Henderson * https://graphics.stanford.edu/~seander/bithacks.html#ZeroInWord 1032b2167459SRichard Henderson */ 1033b2167459SRichard Henderson tmp = tcg_temp_new(); 1034eaa3783bSRichard Henderson tcg_gen_subi_reg(tmp, res, 0x01010101u); 1035eaa3783bSRichard Henderson tcg_gen_andc_reg(tmp, tmp, res); 1036eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, tmp, 0x80808080u); 1037b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, tmp); 1038b2167459SRichard Henderson break; 1039b2167459SRichard Henderson 1040b2167459SRichard Henderson case 3: /* SHZ / NHZ */ 1041b2167459SRichard Henderson tmp = tcg_temp_new(); 1042eaa3783bSRichard Henderson tcg_gen_subi_reg(tmp, res, 0x00010001u); 1043eaa3783bSRichard Henderson tcg_gen_andc_reg(tmp, tmp, res); 1044eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, tmp, 0x80008000u); 1045b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, tmp); 1046b2167459SRichard Henderson break; 1047b2167459SRichard Henderson 1048b2167459SRichard Henderson case 4: /* SDC / NDC */ 1049eaa3783bSRichard Henderson tcg_gen_andi_reg(cb, cb, 0x88888888u); 1050b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, cb); 1051b2167459SRichard Henderson break; 1052b2167459SRichard Henderson 1053b2167459SRichard Henderson case 6: /* SBC / NBC */ 1054eaa3783bSRichard Henderson tcg_gen_andi_reg(cb, cb, 0x80808080u); 1055b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, cb); 1056b2167459SRichard Henderson break; 1057b2167459SRichard Henderson 1058b2167459SRichard Henderson case 7: /* SHC / NHC */ 1059eaa3783bSRichard Henderson tcg_gen_andi_reg(cb, cb, 0x80008000u); 1060b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, cb); 1061b2167459SRichard Henderson break; 1062b2167459SRichard Henderson 1063b2167459SRichard Henderson default: 1064b2167459SRichard Henderson g_assert_not_reached(); 1065b2167459SRichard Henderson } 1066b2167459SRichard Henderson if (cf & 1) { 1067b2167459SRichard Henderson cond.c = tcg_invert_cond(cond.c); 1068b2167459SRichard Henderson } 1069b2167459SRichard Henderson 1070b2167459SRichard Henderson return cond; 1071b2167459SRichard Henderson } 1072b2167459SRichard Henderson 1073b2167459SRichard Henderson /* Compute signed overflow for addition. */ 1074eaa3783bSRichard Henderson static TCGv_reg do_add_sv(DisasContext *ctx, TCGv_reg res, 1075eaa3783bSRichard Henderson TCGv_reg in1, TCGv_reg in2) 1076b2167459SRichard Henderson { 1077eaa3783bSRichard Henderson TCGv_reg sv = get_temp(ctx); 1078eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 1079b2167459SRichard Henderson 1080eaa3783bSRichard Henderson tcg_gen_xor_reg(sv, res, in1); 1081eaa3783bSRichard Henderson tcg_gen_xor_reg(tmp, in1, in2); 1082eaa3783bSRichard Henderson tcg_gen_andc_reg(sv, sv, tmp); 1083b2167459SRichard Henderson 1084b2167459SRichard Henderson return sv; 1085b2167459SRichard Henderson } 1086b2167459SRichard Henderson 1087b2167459SRichard Henderson /* Compute signed overflow for subtraction. */ 1088eaa3783bSRichard Henderson static TCGv_reg do_sub_sv(DisasContext *ctx, TCGv_reg res, 1089eaa3783bSRichard Henderson TCGv_reg in1, TCGv_reg in2) 1090b2167459SRichard Henderson { 1091eaa3783bSRichard Henderson TCGv_reg sv = get_temp(ctx); 1092eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 1093b2167459SRichard Henderson 1094eaa3783bSRichard Henderson tcg_gen_xor_reg(sv, res, in1); 1095eaa3783bSRichard Henderson tcg_gen_xor_reg(tmp, in1, in2); 1096eaa3783bSRichard Henderson tcg_gen_and_reg(sv, sv, tmp); 1097b2167459SRichard Henderson 1098b2167459SRichard Henderson return sv; 1099b2167459SRichard Henderson } 1100b2167459SRichard Henderson 110131234768SRichard Henderson static void do_add(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1102eaa3783bSRichard Henderson TCGv_reg in2, unsigned shift, bool is_l, 1103eaa3783bSRichard Henderson bool is_tsv, bool is_tc, bool is_c, unsigned cf) 1104b2167459SRichard Henderson { 1105eaa3783bSRichard Henderson TCGv_reg dest, cb, cb_msb, sv, tmp; 1106b2167459SRichard Henderson unsigned c = cf >> 1; 1107b2167459SRichard Henderson DisasCond cond; 1108b2167459SRichard Henderson 1109b2167459SRichard Henderson dest = tcg_temp_new(); 1110f764718dSRichard Henderson cb = NULL; 1111f764718dSRichard Henderson cb_msb = NULL; 1112b2167459SRichard Henderson 1113b2167459SRichard Henderson if (shift) { 1114b2167459SRichard Henderson tmp = get_temp(ctx); 1115eaa3783bSRichard Henderson tcg_gen_shli_reg(tmp, in1, shift); 1116b2167459SRichard Henderson in1 = tmp; 1117b2167459SRichard Henderson } 1118b2167459SRichard Henderson 1119b47a4a02SSven Schnelle if (!is_l || cond_need_cb(c)) { 112029dd6f64SRichard Henderson TCGv_reg zero = tcg_constant_reg(0); 1121b2167459SRichard Henderson cb_msb = get_temp(ctx); 1122eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, in1, zero, in2, zero); 1123b2167459SRichard Henderson if (is_c) { 1124eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, dest, cb_msb, cpu_psw_cb_msb, zero); 1125b2167459SRichard Henderson } 1126b2167459SRichard Henderson if (!is_l) { 1127b2167459SRichard Henderson cb = get_temp(ctx); 1128eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, in1, in2); 1129eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, dest); 1130b2167459SRichard Henderson } 1131b2167459SRichard Henderson } else { 1132eaa3783bSRichard Henderson tcg_gen_add_reg(dest, in1, in2); 1133b2167459SRichard Henderson if (is_c) { 1134eaa3783bSRichard Henderson tcg_gen_add_reg(dest, dest, cpu_psw_cb_msb); 1135b2167459SRichard Henderson } 1136b2167459SRichard Henderson } 1137b2167459SRichard Henderson 1138b2167459SRichard Henderson /* Compute signed overflow if required. */ 1139f764718dSRichard Henderson sv = NULL; 1140b47a4a02SSven Schnelle if (is_tsv || cond_need_sv(c)) { 1141b2167459SRichard Henderson sv = do_add_sv(ctx, dest, in1, in2); 1142b2167459SRichard Henderson if (is_tsv) { 1143b2167459SRichard Henderson /* ??? Need to include overflow from shift. */ 1144b2167459SRichard Henderson gen_helper_tsv(cpu_env, sv); 1145b2167459SRichard Henderson } 1146b2167459SRichard Henderson } 1147b2167459SRichard Henderson 1148b2167459SRichard Henderson /* Emit any conditional trap before any writeback. */ 1149b2167459SRichard Henderson cond = do_cond(cf, dest, cb_msb, sv); 1150b2167459SRichard Henderson if (is_tc) { 1151b2167459SRichard Henderson tmp = tcg_temp_new(); 1152eaa3783bSRichard Henderson tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1); 1153b2167459SRichard Henderson gen_helper_tcond(cpu_env, tmp); 1154b2167459SRichard Henderson } 1155b2167459SRichard Henderson 1156b2167459SRichard Henderson /* Write back the result. */ 1157b2167459SRichard Henderson if (!is_l) { 1158b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb, cb); 1159b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb_msb, cb_msb); 1160b2167459SRichard Henderson } 1161b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1162b2167459SRichard Henderson 1163b2167459SRichard Henderson /* Install the new nullification. */ 1164b2167459SRichard Henderson cond_free(&ctx->null_cond); 1165b2167459SRichard Henderson ctx->null_cond = cond; 1166b2167459SRichard Henderson } 1167b2167459SRichard Henderson 11680c982a28SRichard Henderson static bool do_add_reg(DisasContext *ctx, arg_rrr_cf_sh *a, 11690c982a28SRichard Henderson bool is_l, bool is_tsv, bool is_tc, bool is_c) 11700c982a28SRichard Henderson { 11710c982a28SRichard Henderson TCGv_reg tcg_r1, tcg_r2; 11720c982a28SRichard Henderson 11730c982a28SRichard Henderson if (a->cf) { 11740c982a28SRichard Henderson nullify_over(ctx); 11750c982a28SRichard Henderson } 11760c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 11770c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 11780c982a28SRichard Henderson do_add(ctx, a->t, tcg_r1, tcg_r2, a->sh, is_l, is_tsv, is_tc, is_c, a->cf); 11790c982a28SRichard Henderson return nullify_end(ctx); 11800c982a28SRichard Henderson } 11810c982a28SRichard Henderson 11820588e061SRichard Henderson static bool do_add_imm(DisasContext *ctx, arg_rri_cf *a, 11830588e061SRichard Henderson bool is_tsv, bool is_tc) 11840588e061SRichard Henderson { 11850588e061SRichard Henderson TCGv_reg tcg_im, tcg_r2; 11860588e061SRichard Henderson 11870588e061SRichard Henderson if (a->cf) { 11880588e061SRichard Henderson nullify_over(ctx); 11890588e061SRichard Henderson } 11900588e061SRichard Henderson tcg_im = load_const(ctx, a->i); 11910588e061SRichard Henderson tcg_r2 = load_gpr(ctx, a->r); 11920588e061SRichard Henderson do_add(ctx, a->t, tcg_im, tcg_r2, 0, 0, is_tsv, is_tc, 0, a->cf); 11930588e061SRichard Henderson return nullify_end(ctx); 11940588e061SRichard Henderson } 11950588e061SRichard Henderson 119631234768SRichard Henderson static void do_sub(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1197eaa3783bSRichard Henderson TCGv_reg in2, bool is_tsv, bool is_b, 1198eaa3783bSRichard Henderson bool is_tc, unsigned cf) 1199b2167459SRichard Henderson { 1200eaa3783bSRichard Henderson TCGv_reg dest, sv, cb, cb_msb, zero, tmp; 1201b2167459SRichard Henderson unsigned c = cf >> 1; 1202b2167459SRichard Henderson DisasCond cond; 1203b2167459SRichard Henderson 1204b2167459SRichard Henderson dest = tcg_temp_new(); 1205b2167459SRichard Henderson cb = tcg_temp_new(); 1206b2167459SRichard Henderson cb_msb = tcg_temp_new(); 1207b2167459SRichard Henderson 120829dd6f64SRichard Henderson zero = tcg_constant_reg(0); 1209b2167459SRichard Henderson if (is_b) { 1210b2167459SRichard Henderson /* DEST,C = IN1 + ~IN2 + C. */ 1211eaa3783bSRichard Henderson tcg_gen_not_reg(cb, in2); 1212eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, in1, zero, cpu_psw_cb_msb, zero); 1213eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, dest, cb_msb, cb, zero); 1214eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, in1); 1215eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, dest); 1216b2167459SRichard Henderson } else { 1217b2167459SRichard Henderson /* DEST,C = IN1 + ~IN2 + 1. We can produce the same result in fewer 1218b2167459SRichard Henderson operations by seeding the high word with 1 and subtracting. */ 1219eaa3783bSRichard Henderson tcg_gen_movi_reg(cb_msb, 1); 1220eaa3783bSRichard Henderson tcg_gen_sub2_reg(dest, cb_msb, in1, cb_msb, in2, zero); 1221eaa3783bSRichard Henderson tcg_gen_eqv_reg(cb, in1, in2); 1222eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, dest); 1223b2167459SRichard Henderson } 1224b2167459SRichard Henderson 1225b2167459SRichard Henderson /* Compute signed overflow if required. */ 1226f764718dSRichard Henderson sv = NULL; 1227b47a4a02SSven Schnelle if (is_tsv || cond_need_sv(c)) { 1228b2167459SRichard Henderson sv = do_sub_sv(ctx, dest, in1, in2); 1229b2167459SRichard Henderson if (is_tsv) { 1230b2167459SRichard Henderson gen_helper_tsv(cpu_env, sv); 1231b2167459SRichard Henderson } 1232b2167459SRichard Henderson } 1233b2167459SRichard Henderson 1234b2167459SRichard Henderson /* Compute the condition. We cannot use the special case for borrow. */ 1235b2167459SRichard Henderson if (!is_b) { 1236b2167459SRichard Henderson cond = do_sub_cond(cf, dest, in1, in2, sv); 1237b2167459SRichard Henderson } else { 1238b2167459SRichard Henderson cond = do_cond(cf, dest, cb_msb, sv); 1239b2167459SRichard Henderson } 1240b2167459SRichard Henderson 1241b2167459SRichard Henderson /* Emit any conditional trap before any writeback. */ 1242b2167459SRichard Henderson if (is_tc) { 1243b2167459SRichard Henderson tmp = tcg_temp_new(); 1244eaa3783bSRichard Henderson tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1); 1245b2167459SRichard Henderson gen_helper_tcond(cpu_env, tmp); 1246b2167459SRichard Henderson } 1247b2167459SRichard Henderson 1248b2167459SRichard Henderson /* Write back the result. */ 1249b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb, cb); 1250b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb_msb, cb_msb); 1251b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1252b2167459SRichard Henderson 1253b2167459SRichard Henderson /* Install the new nullification. */ 1254b2167459SRichard Henderson cond_free(&ctx->null_cond); 1255b2167459SRichard Henderson ctx->null_cond = cond; 1256b2167459SRichard Henderson } 1257b2167459SRichard Henderson 12580c982a28SRichard Henderson static bool do_sub_reg(DisasContext *ctx, arg_rrr_cf *a, 12590c982a28SRichard Henderson bool is_tsv, bool is_b, bool is_tc) 12600c982a28SRichard Henderson { 12610c982a28SRichard Henderson TCGv_reg tcg_r1, tcg_r2; 12620c982a28SRichard Henderson 12630c982a28SRichard Henderson if (a->cf) { 12640c982a28SRichard Henderson nullify_over(ctx); 12650c982a28SRichard Henderson } 12660c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 12670c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 12680c982a28SRichard Henderson do_sub(ctx, a->t, tcg_r1, tcg_r2, is_tsv, is_b, is_tc, a->cf); 12690c982a28SRichard Henderson return nullify_end(ctx); 12700c982a28SRichard Henderson } 12710c982a28SRichard Henderson 12720588e061SRichard Henderson static bool do_sub_imm(DisasContext *ctx, arg_rri_cf *a, bool is_tsv) 12730588e061SRichard Henderson { 12740588e061SRichard Henderson TCGv_reg tcg_im, tcg_r2; 12750588e061SRichard Henderson 12760588e061SRichard Henderson if (a->cf) { 12770588e061SRichard Henderson nullify_over(ctx); 12780588e061SRichard Henderson } 12790588e061SRichard Henderson tcg_im = load_const(ctx, a->i); 12800588e061SRichard Henderson tcg_r2 = load_gpr(ctx, a->r); 12810588e061SRichard Henderson do_sub(ctx, a->t, tcg_im, tcg_r2, is_tsv, 0, 0, a->cf); 12820588e061SRichard Henderson return nullify_end(ctx); 12830588e061SRichard Henderson } 12840588e061SRichard Henderson 128531234768SRichard Henderson static void do_cmpclr(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1286eaa3783bSRichard Henderson TCGv_reg in2, unsigned cf) 1287b2167459SRichard Henderson { 1288eaa3783bSRichard Henderson TCGv_reg dest, sv; 1289b2167459SRichard Henderson DisasCond cond; 1290b2167459SRichard Henderson 1291b2167459SRichard Henderson dest = tcg_temp_new(); 1292eaa3783bSRichard Henderson tcg_gen_sub_reg(dest, in1, in2); 1293b2167459SRichard Henderson 1294b2167459SRichard Henderson /* Compute signed overflow if required. */ 1295f764718dSRichard Henderson sv = NULL; 1296b47a4a02SSven Schnelle if (cond_need_sv(cf >> 1)) { 1297b2167459SRichard Henderson sv = do_sub_sv(ctx, dest, in1, in2); 1298b2167459SRichard Henderson } 1299b2167459SRichard Henderson 1300b2167459SRichard Henderson /* Form the condition for the compare. */ 1301b2167459SRichard Henderson cond = do_sub_cond(cf, dest, in1, in2, sv); 1302b2167459SRichard Henderson 1303b2167459SRichard Henderson /* Clear. */ 1304eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 1305b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1306b2167459SRichard Henderson 1307b2167459SRichard Henderson /* Install the new nullification. */ 1308b2167459SRichard Henderson cond_free(&ctx->null_cond); 1309b2167459SRichard Henderson ctx->null_cond = cond; 1310b2167459SRichard Henderson } 1311b2167459SRichard Henderson 131231234768SRichard Henderson static void do_log(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1313eaa3783bSRichard Henderson TCGv_reg in2, unsigned cf, 1314eaa3783bSRichard Henderson void (*fn)(TCGv_reg, TCGv_reg, TCGv_reg)) 1315b2167459SRichard Henderson { 1316eaa3783bSRichard Henderson TCGv_reg dest = dest_gpr(ctx, rt); 1317b2167459SRichard Henderson 1318b2167459SRichard Henderson /* Perform the operation, and writeback. */ 1319b2167459SRichard Henderson fn(dest, in1, in2); 1320b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1321b2167459SRichard Henderson 1322b2167459SRichard Henderson /* Install the new nullification. */ 1323b2167459SRichard Henderson cond_free(&ctx->null_cond); 1324b2167459SRichard Henderson if (cf) { 1325b2167459SRichard Henderson ctx->null_cond = do_log_cond(cf, dest); 1326b2167459SRichard Henderson } 1327b2167459SRichard Henderson } 1328b2167459SRichard Henderson 13290c982a28SRichard Henderson static bool do_log_reg(DisasContext *ctx, arg_rrr_cf *a, 13300c982a28SRichard Henderson void (*fn)(TCGv_reg, TCGv_reg, TCGv_reg)) 13310c982a28SRichard Henderson { 13320c982a28SRichard Henderson TCGv_reg tcg_r1, tcg_r2; 13330c982a28SRichard Henderson 13340c982a28SRichard Henderson if (a->cf) { 13350c982a28SRichard Henderson nullify_over(ctx); 13360c982a28SRichard Henderson } 13370c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 13380c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 13390c982a28SRichard Henderson do_log(ctx, a->t, tcg_r1, tcg_r2, a->cf, fn); 13400c982a28SRichard Henderson return nullify_end(ctx); 13410c982a28SRichard Henderson } 13420c982a28SRichard Henderson 134331234768SRichard Henderson static void do_unit(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1344eaa3783bSRichard Henderson TCGv_reg in2, unsigned cf, bool is_tc, 1345eaa3783bSRichard Henderson void (*fn)(TCGv_reg, TCGv_reg, TCGv_reg)) 1346b2167459SRichard Henderson { 1347eaa3783bSRichard Henderson TCGv_reg dest; 1348b2167459SRichard Henderson DisasCond cond; 1349b2167459SRichard Henderson 1350b2167459SRichard Henderson if (cf == 0) { 1351b2167459SRichard Henderson dest = dest_gpr(ctx, rt); 1352b2167459SRichard Henderson fn(dest, in1, in2); 1353b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1354b2167459SRichard Henderson cond_free(&ctx->null_cond); 1355b2167459SRichard Henderson } else { 1356b2167459SRichard Henderson dest = tcg_temp_new(); 1357b2167459SRichard Henderson fn(dest, in1, in2); 1358b2167459SRichard Henderson 1359b2167459SRichard Henderson cond = do_unit_cond(cf, dest, in1, in2); 1360b2167459SRichard Henderson 1361b2167459SRichard Henderson if (is_tc) { 1362eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 1363eaa3783bSRichard Henderson tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1); 1364b2167459SRichard Henderson gen_helper_tcond(cpu_env, tmp); 1365b2167459SRichard Henderson } 1366b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1367b2167459SRichard Henderson 1368b2167459SRichard Henderson cond_free(&ctx->null_cond); 1369b2167459SRichard Henderson ctx->null_cond = cond; 1370b2167459SRichard Henderson } 1371b2167459SRichard Henderson } 1372b2167459SRichard Henderson 137386f8d05fSRichard Henderson #ifndef CONFIG_USER_ONLY 13748d6ae7fbSRichard Henderson /* The "normal" usage is SP >= 0, wherein SP == 0 selects the space 13758d6ae7fbSRichard Henderson from the top 2 bits of the base register. There are a few system 13768d6ae7fbSRichard Henderson instructions that have a 3-bit space specifier, for which SR0 is 13778d6ae7fbSRichard Henderson not special. To handle this, pass ~SP. */ 137886f8d05fSRichard Henderson static TCGv_i64 space_select(DisasContext *ctx, int sp, TCGv_reg base) 137986f8d05fSRichard Henderson { 138086f8d05fSRichard Henderson TCGv_ptr ptr; 138186f8d05fSRichard Henderson TCGv_reg tmp; 138286f8d05fSRichard Henderson TCGv_i64 spc; 138386f8d05fSRichard Henderson 138486f8d05fSRichard Henderson if (sp != 0) { 13858d6ae7fbSRichard Henderson if (sp < 0) { 13868d6ae7fbSRichard Henderson sp = ~sp; 13878d6ae7fbSRichard Henderson } 13888d6ae7fbSRichard Henderson spc = get_temp_tl(ctx); 13898d6ae7fbSRichard Henderson load_spr(ctx, spc, sp); 13908d6ae7fbSRichard Henderson return spc; 139186f8d05fSRichard Henderson } 1392494737b7SRichard Henderson if (ctx->tb_flags & TB_FLAG_SR_SAME) { 1393494737b7SRichard Henderson return cpu_srH; 1394494737b7SRichard Henderson } 139586f8d05fSRichard Henderson 139686f8d05fSRichard Henderson ptr = tcg_temp_new_ptr(); 139786f8d05fSRichard Henderson tmp = tcg_temp_new(); 139886f8d05fSRichard Henderson spc = get_temp_tl(ctx); 139986f8d05fSRichard Henderson 140086f8d05fSRichard Henderson tcg_gen_shri_reg(tmp, base, TARGET_REGISTER_BITS - 5); 140186f8d05fSRichard Henderson tcg_gen_andi_reg(tmp, tmp, 030); 140286f8d05fSRichard Henderson tcg_gen_trunc_reg_ptr(ptr, tmp); 140386f8d05fSRichard Henderson 140486f8d05fSRichard Henderson tcg_gen_add_ptr(ptr, ptr, cpu_env); 140586f8d05fSRichard Henderson tcg_gen_ld_i64(spc, ptr, offsetof(CPUHPPAState, sr[4])); 140686f8d05fSRichard Henderson 140786f8d05fSRichard Henderson return spc; 140886f8d05fSRichard Henderson } 140986f8d05fSRichard Henderson #endif 141086f8d05fSRichard Henderson 141186f8d05fSRichard Henderson static void form_gva(DisasContext *ctx, TCGv_tl *pgva, TCGv_reg *pofs, 141286f8d05fSRichard Henderson unsigned rb, unsigned rx, int scale, target_sreg disp, 141386f8d05fSRichard Henderson unsigned sp, int modify, bool is_phys) 141486f8d05fSRichard Henderson { 141586f8d05fSRichard Henderson TCGv_reg base = load_gpr(ctx, rb); 141686f8d05fSRichard Henderson TCGv_reg ofs; 141786f8d05fSRichard Henderson 141886f8d05fSRichard Henderson /* Note that RX is mutually exclusive with DISP. */ 141986f8d05fSRichard Henderson if (rx) { 142086f8d05fSRichard Henderson ofs = get_temp(ctx); 142186f8d05fSRichard Henderson tcg_gen_shli_reg(ofs, cpu_gr[rx], scale); 142286f8d05fSRichard Henderson tcg_gen_add_reg(ofs, ofs, base); 142386f8d05fSRichard Henderson } else if (disp || modify) { 142486f8d05fSRichard Henderson ofs = get_temp(ctx); 142586f8d05fSRichard Henderson tcg_gen_addi_reg(ofs, base, disp); 142686f8d05fSRichard Henderson } else { 142786f8d05fSRichard Henderson ofs = base; 142886f8d05fSRichard Henderson } 142986f8d05fSRichard Henderson 143086f8d05fSRichard Henderson *pofs = ofs; 143186f8d05fSRichard Henderson #ifdef CONFIG_USER_ONLY 143286f8d05fSRichard Henderson *pgva = (modify <= 0 ? ofs : base); 143386f8d05fSRichard Henderson #else 143486f8d05fSRichard Henderson TCGv_tl addr = get_temp_tl(ctx); 143586f8d05fSRichard Henderson tcg_gen_extu_reg_tl(addr, modify <= 0 ? ofs : base); 1436494737b7SRichard Henderson if (ctx->tb_flags & PSW_W) { 143786f8d05fSRichard Henderson tcg_gen_andi_tl(addr, addr, 0x3fffffffffffffffull); 143886f8d05fSRichard Henderson } 143986f8d05fSRichard Henderson if (!is_phys) { 144086f8d05fSRichard Henderson tcg_gen_or_tl(addr, addr, space_select(ctx, sp, base)); 144186f8d05fSRichard Henderson } 144286f8d05fSRichard Henderson *pgva = addr; 144386f8d05fSRichard Henderson #endif 144486f8d05fSRichard Henderson } 144586f8d05fSRichard Henderson 144696d6407fSRichard Henderson /* Emit a memory load. The modify parameter should be 144796d6407fSRichard Henderson * < 0 for pre-modify, 144896d6407fSRichard Henderson * > 0 for post-modify, 144996d6407fSRichard Henderson * = 0 for no base register update. 145096d6407fSRichard Henderson */ 145196d6407fSRichard Henderson static void do_load_32(DisasContext *ctx, TCGv_i32 dest, unsigned rb, 1452eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 145314776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 145496d6407fSRichard Henderson { 145586f8d05fSRichard Henderson TCGv_reg ofs; 145686f8d05fSRichard Henderson TCGv_tl addr; 145796d6407fSRichard Henderson 145896d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 145996d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 146096d6407fSRichard Henderson 146186f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 146286f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 1463217d1a5eSRichard Henderson tcg_gen_qemu_ld_reg(dest, addr, ctx->mmu_idx, mop | UNALIGN(ctx)); 146486f8d05fSRichard Henderson if (modify) { 146586f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 146696d6407fSRichard Henderson } 146796d6407fSRichard Henderson } 146896d6407fSRichard Henderson 146996d6407fSRichard Henderson static void do_load_64(DisasContext *ctx, TCGv_i64 dest, unsigned rb, 1470eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 147114776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 147296d6407fSRichard Henderson { 147386f8d05fSRichard Henderson TCGv_reg ofs; 147486f8d05fSRichard Henderson TCGv_tl addr; 147596d6407fSRichard Henderson 147696d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 147796d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 147896d6407fSRichard Henderson 147986f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 148086f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 1481217d1a5eSRichard Henderson tcg_gen_qemu_ld_i64(dest, addr, ctx->mmu_idx, mop | UNALIGN(ctx)); 148286f8d05fSRichard Henderson if (modify) { 148386f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 148496d6407fSRichard Henderson } 148596d6407fSRichard Henderson } 148696d6407fSRichard Henderson 148796d6407fSRichard Henderson static void do_store_32(DisasContext *ctx, TCGv_i32 src, unsigned rb, 1488eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 148914776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 149096d6407fSRichard Henderson { 149186f8d05fSRichard Henderson TCGv_reg ofs; 149286f8d05fSRichard Henderson TCGv_tl addr; 149396d6407fSRichard Henderson 149496d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 149596d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 149696d6407fSRichard Henderson 149786f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 149886f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 1499217d1a5eSRichard Henderson tcg_gen_qemu_st_i32(src, addr, ctx->mmu_idx, mop | UNALIGN(ctx)); 150086f8d05fSRichard Henderson if (modify) { 150186f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 150296d6407fSRichard Henderson } 150396d6407fSRichard Henderson } 150496d6407fSRichard Henderson 150596d6407fSRichard Henderson static void do_store_64(DisasContext *ctx, TCGv_i64 src, unsigned rb, 1506eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 150714776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 150896d6407fSRichard Henderson { 150986f8d05fSRichard Henderson TCGv_reg ofs; 151086f8d05fSRichard Henderson TCGv_tl addr; 151196d6407fSRichard Henderson 151296d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 151396d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 151496d6407fSRichard Henderson 151586f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 151686f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 1517217d1a5eSRichard Henderson tcg_gen_qemu_st_i64(src, addr, ctx->mmu_idx, mop | UNALIGN(ctx)); 151886f8d05fSRichard Henderson if (modify) { 151986f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 152096d6407fSRichard Henderson } 152196d6407fSRichard Henderson } 152296d6407fSRichard Henderson 1523eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64 1524eaa3783bSRichard Henderson #define do_load_reg do_load_64 1525eaa3783bSRichard Henderson #define do_store_reg do_store_64 152696d6407fSRichard Henderson #else 1527eaa3783bSRichard Henderson #define do_load_reg do_load_32 1528eaa3783bSRichard Henderson #define do_store_reg do_store_32 152996d6407fSRichard Henderson #endif 153096d6407fSRichard Henderson 15311cd012a5SRichard Henderson static bool do_load(DisasContext *ctx, unsigned rt, unsigned rb, 1532eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 153314776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 153496d6407fSRichard Henderson { 1535eaa3783bSRichard Henderson TCGv_reg dest; 153696d6407fSRichard Henderson 153796d6407fSRichard Henderson nullify_over(ctx); 153896d6407fSRichard Henderson 153996d6407fSRichard Henderson if (modify == 0) { 154096d6407fSRichard Henderson /* No base register update. */ 154196d6407fSRichard Henderson dest = dest_gpr(ctx, rt); 154296d6407fSRichard Henderson } else { 154396d6407fSRichard Henderson /* Make sure if RT == RB, we see the result of the load. */ 154496d6407fSRichard Henderson dest = get_temp(ctx); 154596d6407fSRichard Henderson } 154686f8d05fSRichard Henderson do_load_reg(ctx, dest, rb, rx, scale, disp, sp, modify, mop); 154796d6407fSRichard Henderson save_gpr(ctx, rt, dest); 154896d6407fSRichard Henderson 15491cd012a5SRichard Henderson return nullify_end(ctx); 155096d6407fSRichard Henderson } 155196d6407fSRichard Henderson 1552740038d7SRichard Henderson static bool do_floadw(DisasContext *ctx, unsigned rt, unsigned rb, 1553eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 155486f8d05fSRichard Henderson unsigned sp, int modify) 155596d6407fSRichard Henderson { 155696d6407fSRichard Henderson TCGv_i32 tmp; 155796d6407fSRichard Henderson 155896d6407fSRichard Henderson nullify_over(ctx); 155996d6407fSRichard Henderson 156096d6407fSRichard Henderson tmp = tcg_temp_new_i32(); 156186f8d05fSRichard Henderson do_load_32(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUL); 156296d6407fSRichard Henderson save_frw_i32(rt, tmp); 156396d6407fSRichard Henderson 156496d6407fSRichard Henderson if (rt == 0) { 156596d6407fSRichard Henderson gen_helper_loaded_fr0(cpu_env); 156696d6407fSRichard Henderson } 156796d6407fSRichard Henderson 1568740038d7SRichard Henderson return nullify_end(ctx); 156996d6407fSRichard Henderson } 157096d6407fSRichard Henderson 1571740038d7SRichard Henderson static bool trans_fldw(DisasContext *ctx, arg_ldst *a) 1572740038d7SRichard Henderson { 1573740038d7SRichard Henderson return do_floadw(ctx, a->t, a->b, a->x, a->scale ? 2 : 0, 1574740038d7SRichard Henderson a->disp, a->sp, a->m); 1575740038d7SRichard Henderson } 1576740038d7SRichard Henderson 1577740038d7SRichard Henderson static bool do_floadd(DisasContext *ctx, unsigned rt, unsigned rb, 1578eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 157986f8d05fSRichard Henderson unsigned sp, int modify) 158096d6407fSRichard Henderson { 158196d6407fSRichard Henderson TCGv_i64 tmp; 158296d6407fSRichard Henderson 158396d6407fSRichard Henderson nullify_over(ctx); 158496d6407fSRichard Henderson 158596d6407fSRichard Henderson tmp = tcg_temp_new_i64(); 1586fc313c64SFrédéric Pétrot do_load_64(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUQ); 158796d6407fSRichard Henderson save_frd(rt, tmp); 158896d6407fSRichard Henderson 158996d6407fSRichard Henderson if (rt == 0) { 159096d6407fSRichard Henderson gen_helper_loaded_fr0(cpu_env); 159196d6407fSRichard Henderson } 159296d6407fSRichard Henderson 1593740038d7SRichard Henderson return nullify_end(ctx); 1594740038d7SRichard Henderson } 1595740038d7SRichard Henderson 1596740038d7SRichard Henderson static bool trans_fldd(DisasContext *ctx, arg_ldst *a) 1597740038d7SRichard Henderson { 1598740038d7SRichard Henderson return do_floadd(ctx, a->t, a->b, a->x, a->scale ? 3 : 0, 1599740038d7SRichard Henderson a->disp, a->sp, a->m); 160096d6407fSRichard Henderson } 160196d6407fSRichard Henderson 16021cd012a5SRichard Henderson static bool do_store(DisasContext *ctx, unsigned rt, unsigned rb, 160386f8d05fSRichard Henderson target_sreg disp, unsigned sp, 160414776ab5STony Nguyen int modify, MemOp mop) 160596d6407fSRichard Henderson { 160696d6407fSRichard Henderson nullify_over(ctx); 160786f8d05fSRichard Henderson do_store_reg(ctx, load_gpr(ctx, rt), rb, 0, 0, disp, sp, modify, mop); 16081cd012a5SRichard Henderson return nullify_end(ctx); 160996d6407fSRichard Henderson } 161096d6407fSRichard Henderson 1611740038d7SRichard Henderson static bool do_fstorew(DisasContext *ctx, unsigned rt, unsigned rb, 1612eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 161386f8d05fSRichard Henderson unsigned sp, int modify) 161496d6407fSRichard Henderson { 161596d6407fSRichard Henderson TCGv_i32 tmp; 161696d6407fSRichard Henderson 161796d6407fSRichard Henderson nullify_over(ctx); 161896d6407fSRichard Henderson 161996d6407fSRichard Henderson tmp = load_frw_i32(rt); 162086f8d05fSRichard Henderson do_store_32(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUL); 162196d6407fSRichard Henderson 1622740038d7SRichard Henderson return nullify_end(ctx); 162396d6407fSRichard Henderson } 162496d6407fSRichard Henderson 1625740038d7SRichard Henderson static bool trans_fstw(DisasContext *ctx, arg_ldst *a) 1626740038d7SRichard Henderson { 1627740038d7SRichard Henderson return do_fstorew(ctx, a->t, a->b, a->x, a->scale ? 2 : 0, 1628740038d7SRichard Henderson a->disp, a->sp, a->m); 1629740038d7SRichard Henderson } 1630740038d7SRichard Henderson 1631740038d7SRichard Henderson static bool do_fstored(DisasContext *ctx, unsigned rt, unsigned rb, 1632eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 163386f8d05fSRichard Henderson unsigned sp, int modify) 163496d6407fSRichard Henderson { 163596d6407fSRichard Henderson TCGv_i64 tmp; 163696d6407fSRichard Henderson 163796d6407fSRichard Henderson nullify_over(ctx); 163896d6407fSRichard Henderson 163996d6407fSRichard Henderson tmp = load_frd(rt); 1640fc313c64SFrédéric Pétrot do_store_64(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUQ); 164196d6407fSRichard Henderson 1642740038d7SRichard Henderson return nullify_end(ctx); 1643740038d7SRichard Henderson } 1644740038d7SRichard Henderson 1645740038d7SRichard Henderson static bool trans_fstd(DisasContext *ctx, arg_ldst *a) 1646740038d7SRichard Henderson { 1647740038d7SRichard Henderson return do_fstored(ctx, a->t, a->b, a->x, a->scale ? 3 : 0, 1648740038d7SRichard Henderson a->disp, a->sp, a->m); 164996d6407fSRichard Henderson } 165096d6407fSRichard Henderson 16511ca74648SRichard Henderson static bool do_fop_wew(DisasContext *ctx, unsigned rt, unsigned ra, 1652ebe9383cSRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i32)) 1653ebe9383cSRichard Henderson { 1654ebe9383cSRichard Henderson TCGv_i32 tmp; 1655ebe9383cSRichard Henderson 1656ebe9383cSRichard Henderson nullify_over(ctx); 1657ebe9383cSRichard Henderson tmp = load_frw0_i32(ra); 1658ebe9383cSRichard Henderson 1659ebe9383cSRichard Henderson func(tmp, cpu_env, tmp); 1660ebe9383cSRichard Henderson 1661ebe9383cSRichard Henderson save_frw_i32(rt, tmp); 16621ca74648SRichard Henderson return nullify_end(ctx); 1663ebe9383cSRichard Henderson } 1664ebe9383cSRichard Henderson 16651ca74648SRichard Henderson static bool do_fop_wed(DisasContext *ctx, unsigned rt, unsigned ra, 1666ebe9383cSRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i64)) 1667ebe9383cSRichard Henderson { 1668ebe9383cSRichard Henderson TCGv_i32 dst; 1669ebe9383cSRichard Henderson TCGv_i64 src; 1670ebe9383cSRichard Henderson 1671ebe9383cSRichard Henderson nullify_over(ctx); 1672ebe9383cSRichard Henderson src = load_frd(ra); 1673ebe9383cSRichard Henderson dst = tcg_temp_new_i32(); 1674ebe9383cSRichard Henderson 1675ebe9383cSRichard Henderson func(dst, cpu_env, src); 1676ebe9383cSRichard Henderson 1677ebe9383cSRichard Henderson save_frw_i32(rt, dst); 16781ca74648SRichard Henderson return nullify_end(ctx); 1679ebe9383cSRichard Henderson } 1680ebe9383cSRichard Henderson 16811ca74648SRichard Henderson static bool do_fop_ded(DisasContext *ctx, unsigned rt, unsigned ra, 1682ebe9383cSRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i64)) 1683ebe9383cSRichard Henderson { 1684ebe9383cSRichard Henderson TCGv_i64 tmp; 1685ebe9383cSRichard Henderson 1686ebe9383cSRichard Henderson nullify_over(ctx); 1687ebe9383cSRichard Henderson tmp = load_frd0(ra); 1688ebe9383cSRichard Henderson 1689ebe9383cSRichard Henderson func(tmp, cpu_env, tmp); 1690ebe9383cSRichard Henderson 1691ebe9383cSRichard Henderson save_frd(rt, tmp); 16921ca74648SRichard Henderson return nullify_end(ctx); 1693ebe9383cSRichard Henderson } 1694ebe9383cSRichard Henderson 16951ca74648SRichard Henderson static bool do_fop_dew(DisasContext *ctx, unsigned rt, unsigned ra, 1696ebe9383cSRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i32)) 1697ebe9383cSRichard Henderson { 1698ebe9383cSRichard Henderson TCGv_i32 src; 1699ebe9383cSRichard Henderson TCGv_i64 dst; 1700ebe9383cSRichard Henderson 1701ebe9383cSRichard Henderson nullify_over(ctx); 1702ebe9383cSRichard Henderson src = load_frw0_i32(ra); 1703ebe9383cSRichard Henderson dst = tcg_temp_new_i64(); 1704ebe9383cSRichard Henderson 1705ebe9383cSRichard Henderson func(dst, cpu_env, src); 1706ebe9383cSRichard Henderson 1707ebe9383cSRichard Henderson save_frd(rt, dst); 17081ca74648SRichard Henderson return nullify_end(ctx); 1709ebe9383cSRichard Henderson } 1710ebe9383cSRichard Henderson 17111ca74648SRichard Henderson static bool do_fop_weww(DisasContext *ctx, unsigned rt, 1712ebe9383cSRichard Henderson unsigned ra, unsigned rb, 171331234768SRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i32, TCGv_i32)) 1714ebe9383cSRichard Henderson { 1715ebe9383cSRichard Henderson TCGv_i32 a, b; 1716ebe9383cSRichard Henderson 1717ebe9383cSRichard Henderson nullify_over(ctx); 1718ebe9383cSRichard Henderson a = load_frw0_i32(ra); 1719ebe9383cSRichard Henderson b = load_frw0_i32(rb); 1720ebe9383cSRichard Henderson 1721ebe9383cSRichard Henderson func(a, cpu_env, a, b); 1722ebe9383cSRichard Henderson 1723ebe9383cSRichard Henderson save_frw_i32(rt, a); 17241ca74648SRichard Henderson return nullify_end(ctx); 1725ebe9383cSRichard Henderson } 1726ebe9383cSRichard Henderson 17271ca74648SRichard Henderson static bool do_fop_dedd(DisasContext *ctx, unsigned rt, 1728ebe9383cSRichard Henderson unsigned ra, unsigned rb, 172931234768SRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i64, TCGv_i64)) 1730ebe9383cSRichard Henderson { 1731ebe9383cSRichard Henderson TCGv_i64 a, b; 1732ebe9383cSRichard Henderson 1733ebe9383cSRichard Henderson nullify_over(ctx); 1734ebe9383cSRichard Henderson a = load_frd0(ra); 1735ebe9383cSRichard Henderson b = load_frd0(rb); 1736ebe9383cSRichard Henderson 1737ebe9383cSRichard Henderson func(a, cpu_env, a, b); 1738ebe9383cSRichard Henderson 1739ebe9383cSRichard Henderson save_frd(rt, a); 17401ca74648SRichard Henderson return nullify_end(ctx); 1741ebe9383cSRichard Henderson } 1742ebe9383cSRichard Henderson 174398cd9ca7SRichard Henderson /* Emit an unconditional branch to a direct target, which may or may not 174498cd9ca7SRichard Henderson have already had nullification handled. */ 174501afb7beSRichard Henderson static bool do_dbranch(DisasContext *ctx, target_ureg dest, 174698cd9ca7SRichard Henderson unsigned link, bool is_n) 174798cd9ca7SRichard Henderson { 174898cd9ca7SRichard Henderson if (ctx->null_cond.c == TCG_COND_NEVER && ctx->null_lab == NULL) { 174998cd9ca7SRichard Henderson if (link != 0) { 175098cd9ca7SRichard Henderson copy_iaoq_entry(cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 175198cd9ca7SRichard Henderson } 175298cd9ca7SRichard Henderson ctx->iaoq_n = dest; 175398cd9ca7SRichard Henderson if (is_n) { 175498cd9ca7SRichard Henderson ctx->null_cond.c = TCG_COND_ALWAYS; 175598cd9ca7SRichard Henderson } 175698cd9ca7SRichard Henderson } else { 175798cd9ca7SRichard Henderson nullify_over(ctx); 175898cd9ca7SRichard Henderson 175998cd9ca7SRichard Henderson if (link != 0) { 176098cd9ca7SRichard Henderson copy_iaoq_entry(cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 176198cd9ca7SRichard Henderson } 176298cd9ca7SRichard Henderson 176398cd9ca7SRichard Henderson if (is_n && use_nullify_skip(ctx)) { 176498cd9ca7SRichard Henderson nullify_set(ctx, 0); 176598cd9ca7SRichard Henderson gen_goto_tb(ctx, 0, dest, dest + 4); 176698cd9ca7SRichard Henderson } else { 176798cd9ca7SRichard Henderson nullify_set(ctx, is_n); 176898cd9ca7SRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_b, dest); 176998cd9ca7SRichard Henderson } 177098cd9ca7SRichard Henderson 177131234768SRichard Henderson nullify_end(ctx); 177298cd9ca7SRichard Henderson 177398cd9ca7SRichard Henderson nullify_set(ctx, 0); 177498cd9ca7SRichard Henderson gen_goto_tb(ctx, 1, ctx->iaoq_b, ctx->iaoq_n); 177531234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 177698cd9ca7SRichard Henderson } 177701afb7beSRichard Henderson return true; 177898cd9ca7SRichard Henderson } 177998cd9ca7SRichard Henderson 178098cd9ca7SRichard Henderson /* Emit a conditional branch to a direct target. If the branch itself 178198cd9ca7SRichard Henderson is nullified, we should have already used nullify_over. */ 178201afb7beSRichard Henderson static bool do_cbranch(DisasContext *ctx, target_sreg disp, bool is_n, 178398cd9ca7SRichard Henderson DisasCond *cond) 178498cd9ca7SRichard Henderson { 1785eaa3783bSRichard Henderson target_ureg dest = iaoq_dest(ctx, disp); 178698cd9ca7SRichard Henderson TCGLabel *taken = NULL; 178798cd9ca7SRichard Henderson TCGCond c = cond->c; 178898cd9ca7SRichard Henderson bool n; 178998cd9ca7SRichard Henderson 179098cd9ca7SRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 179198cd9ca7SRichard Henderson 179298cd9ca7SRichard Henderson /* Handle TRUE and NEVER as direct branches. */ 179398cd9ca7SRichard Henderson if (c == TCG_COND_ALWAYS) { 179401afb7beSRichard Henderson return do_dbranch(ctx, dest, 0, is_n && disp >= 0); 179598cd9ca7SRichard Henderson } 179698cd9ca7SRichard Henderson if (c == TCG_COND_NEVER) { 179701afb7beSRichard Henderson return do_dbranch(ctx, ctx->iaoq_n, 0, is_n && disp < 0); 179898cd9ca7SRichard Henderson } 179998cd9ca7SRichard Henderson 180098cd9ca7SRichard Henderson taken = gen_new_label(); 1801eaa3783bSRichard Henderson tcg_gen_brcond_reg(c, cond->a0, cond->a1, taken); 180298cd9ca7SRichard Henderson cond_free(cond); 180398cd9ca7SRichard Henderson 180498cd9ca7SRichard Henderson /* Not taken: Condition not satisfied; nullify on backward branches. */ 180598cd9ca7SRichard Henderson n = is_n && disp < 0; 180698cd9ca7SRichard Henderson if (n && use_nullify_skip(ctx)) { 180798cd9ca7SRichard Henderson nullify_set(ctx, 0); 1808a881c8e7SRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_n, ctx->iaoq_n + 4); 180998cd9ca7SRichard Henderson } else { 181098cd9ca7SRichard Henderson if (!n && ctx->null_lab) { 181198cd9ca7SRichard Henderson gen_set_label(ctx->null_lab); 181298cd9ca7SRichard Henderson ctx->null_lab = NULL; 181398cd9ca7SRichard Henderson } 181498cd9ca7SRichard Henderson nullify_set(ctx, n); 1815c301f34eSRichard Henderson if (ctx->iaoq_n == -1) { 1816c301f34eSRichard Henderson /* The temporary iaoq_n_var died at the branch above. 1817c301f34eSRichard Henderson Regenerate it here instead of saving it. */ 1818c301f34eSRichard Henderson tcg_gen_addi_reg(ctx->iaoq_n_var, cpu_iaoq_b, 4); 1819c301f34eSRichard Henderson } 1820a881c8e7SRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_b, ctx->iaoq_n); 182198cd9ca7SRichard Henderson } 182298cd9ca7SRichard Henderson 182398cd9ca7SRichard Henderson gen_set_label(taken); 182498cd9ca7SRichard Henderson 182598cd9ca7SRichard Henderson /* Taken: Condition satisfied; nullify on forward branches. */ 182698cd9ca7SRichard Henderson n = is_n && disp >= 0; 182798cd9ca7SRichard Henderson if (n && use_nullify_skip(ctx)) { 182898cd9ca7SRichard Henderson nullify_set(ctx, 0); 1829a881c8e7SRichard Henderson gen_goto_tb(ctx, 1, dest, dest + 4); 183098cd9ca7SRichard Henderson } else { 183198cd9ca7SRichard Henderson nullify_set(ctx, n); 1832a881c8e7SRichard Henderson gen_goto_tb(ctx, 1, ctx->iaoq_b, dest); 183398cd9ca7SRichard Henderson } 183498cd9ca7SRichard Henderson 183598cd9ca7SRichard Henderson /* Not taken: the branch itself was nullified. */ 183698cd9ca7SRichard Henderson if (ctx->null_lab) { 183798cd9ca7SRichard Henderson gen_set_label(ctx->null_lab); 183898cd9ca7SRichard Henderson ctx->null_lab = NULL; 183931234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 184098cd9ca7SRichard Henderson } else { 184131234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 184298cd9ca7SRichard Henderson } 184301afb7beSRichard Henderson return true; 184498cd9ca7SRichard Henderson } 184598cd9ca7SRichard Henderson 184698cd9ca7SRichard Henderson /* Emit an unconditional branch to an indirect target. This handles 184798cd9ca7SRichard Henderson nullification of the branch itself. */ 184801afb7beSRichard Henderson static bool do_ibranch(DisasContext *ctx, TCGv_reg dest, 184998cd9ca7SRichard Henderson unsigned link, bool is_n) 185098cd9ca7SRichard Henderson { 1851eaa3783bSRichard Henderson TCGv_reg a0, a1, next, tmp; 185298cd9ca7SRichard Henderson TCGCond c; 185398cd9ca7SRichard Henderson 185498cd9ca7SRichard Henderson assert(ctx->null_lab == NULL); 185598cd9ca7SRichard Henderson 185698cd9ca7SRichard Henderson if (ctx->null_cond.c == TCG_COND_NEVER) { 185798cd9ca7SRichard Henderson if (link != 0) { 185898cd9ca7SRichard Henderson copy_iaoq_entry(cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 185998cd9ca7SRichard Henderson } 186098cd9ca7SRichard Henderson next = get_temp(ctx); 1861eaa3783bSRichard Henderson tcg_gen_mov_reg(next, dest); 186298cd9ca7SRichard Henderson if (is_n) { 1863c301f34eSRichard Henderson if (use_nullify_skip(ctx)) { 1864c301f34eSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_f, next); 1865c301f34eSRichard Henderson tcg_gen_addi_reg(cpu_iaoq_b, next, 4); 1866c301f34eSRichard Henderson nullify_set(ctx, 0); 186731234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_UPDATED; 186801afb7beSRichard Henderson return true; 1869c301f34eSRichard Henderson } 187098cd9ca7SRichard Henderson ctx->null_cond.c = TCG_COND_ALWAYS; 187198cd9ca7SRichard Henderson } 1872c301f34eSRichard Henderson ctx->iaoq_n = -1; 1873c301f34eSRichard Henderson ctx->iaoq_n_var = next; 187498cd9ca7SRichard Henderson } else if (is_n && use_nullify_skip(ctx)) { 187598cd9ca7SRichard Henderson /* The (conditional) branch, B, nullifies the next insn, N, 187698cd9ca7SRichard Henderson and we're allowed to skip execution N (no single-step or 18774137cb83SRichard Henderson tracepoint in effect). Since the goto_ptr that we must use 187898cd9ca7SRichard Henderson for the indirect branch consumes no special resources, we 187998cd9ca7SRichard Henderson can (conditionally) skip B and continue execution. */ 188098cd9ca7SRichard Henderson /* The use_nullify_skip test implies we have a known control path. */ 188198cd9ca7SRichard Henderson tcg_debug_assert(ctx->iaoq_b != -1); 188298cd9ca7SRichard Henderson tcg_debug_assert(ctx->iaoq_n != -1); 188398cd9ca7SRichard Henderson 188498cd9ca7SRichard Henderson /* We do have to handle the non-local temporary, DEST, before 188598cd9ca7SRichard Henderson branching. Since IOAQ_F is not really live at this point, we 188698cd9ca7SRichard Henderson can simply store DEST optimistically. Similarly with IAOQ_B. */ 1887eaa3783bSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_f, dest); 1888eaa3783bSRichard Henderson tcg_gen_addi_reg(cpu_iaoq_b, dest, 4); 188998cd9ca7SRichard Henderson 189098cd9ca7SRichard Henderson nullify_over(ctx); 189198cd9ca7SRichard Henderson if (link != 0) { 1892eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_gr[link], ctx->iaoq_n); 189398cd9ca7SRichard Henderson } 18947f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr(); 189501afb7beSRichard Henderson return nullify_end(ctx); 189698cd9ca7SRichard Henderson } else { 189798cd9ca7SRichard Henderson c = ctx->null_cond.c; 189898cd9ca7SRichard Henderson a0 = ctx->null_cond.a0; 189998cd9ca7SRichard Henderson a1 = ctx->null_cond.a1; 190098cd9ca7SRichard Henderson 190198cd9ca7SRichard Henderson tmp = tcg_temp_new(); 190298cd9ca7SRichard Henderson next = get_temp(ctx); 190398cd9ca7SRichard Henderson 190498cd9ca7SRichard Henderson copy_iaoq_entry(tmp, ctx->iaoq_n, ctx->iaoq_n_var); 1905eaa3783bSRichard Henderson tcg_gen_movcond_reg(c, next, a0, a1, tmp, dest); 190698cd9ca7SRichard Henderson ctx->iaoq_n = -1; 190798cd9ca7SRichard Henderson ctx->iaoq_n_var = next; 190898cd9ca7SRichard Henderson 190998cd9ca7SRichard Henderson if (link != 0) { 1910eaa3783bSRichard Henderson tcg_gen_movcond_reg(c, cpu_gr[link], a0, a1, cpu_gr[link], tmp); 191198cd9ca7SRichard Henderson } 191298cd9ca7SRichard Henderson 191398cd9ca7SRichard Henderson if (is_n) { 191498cd9ca7SRichard Henderson /* The branch nullifies the next insn, which means the state of N 191598cd9ca7SRichard Henderson after the branch is the inverse of the state of N that applied 191698cd9ca7SRichard Henderson to the branch. */ 1917eaa3783bSRichard Henderson tcg_gen_setcond_reg(tcg_invert_cond(c), cpu_psw_n, a0, a1); 191898cd9ca7SRichard Henderson cond_free(&ctx->null_cond); 191998cd9ca7SRichard Henderson ctx->null_cond = cond_make_n(); 192098cd9ca7SRichard Henderson ctx->psw_n_nonzero = true; 192198cd9ca7SRichard Henderson } else { 192298cd9ca7SRichard Henderson cond_free(&ctx->null_cond); 192398cd9ca7SRichard Henderson } 192498cd9ca7SRichard Henderson } 192501afb7beSRichard Henderson return true; 192698cd9ca7SRichard Henderson } 192798cd9ca7SRichard Henderson 1928660eefe1SRichard Henderson /* Implement 1929660eefe1SRichard Henderson * if (IAOQ_Front{30..31} < GR[b]{30..31}) 1930660eefe1SRichard Henderson * IAOQ_Next{30..31} ← GR[b]{30..31}; 1931660eefe1SRichard Henderson * else 1932660eefe1SRichard Henderson * IAOQ_Next{30..31} ← IAOQ_Front{30..31}; 1933660eefe1SRichard Henderson * which keeps the privilege level from being increased. 1934660eefe1SRichard Henderson */ 1935660eefe1SRichard Henderson static TCGv_reg do_ibranch_priv(DisasContext *ctx, TCGv_reg offset) 1936660eefe1SRichard Henderson { 1937660eefe1SRichard Henderson TCGv_reg dest; 1938660eefe1SRichard Henderson switch (ctx->privilege) { 1939660eefe1SRichard Henderson case 0: 1940660eefe1SRichard Henderson /* Privilege 0 is maximum and is allowed to decrease. */ 1941660eefe1SRichard Henderson return offset; 1942660eefe1SRichard Henderson case 3: 1943993119feSRichard Henderson /* Privilege 3 is minimum and is never allowed to increase. */ 1944660eefe1SRichard Henderson dest = get_temp(ctx); 1945660eefe1SRichard Henderson tcg_gen_ori_reg(dest, offset, 3); 1946660eefe1SRichard Henderson break; 1947660eefe1SRichard Henderson default: 1948993119feSRichard Henderson dest = get_temp(ctx); 1949660eefe1SRichard Henderson tcg_gen_andi_reg(dest, offset, -4); 1950660eefe1SRichard Henderson tcg_gen_ori_reg(dest, dest, ctx->privilege); 1951660eefe1SRichard Henderson tcg_gen_movcond_reg(TCG_COND_GTU, dest, dest, offset, dest, offset); 1952660eefe1SRichard Henderson break; 1953660eefe1SRichard Henderson } 1954660eefe1SRichard Henderson return dest; 1955660eefe1SRichard Henderson } 1956660eefe1SRichard Henderson 1957ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY 19587ad439dfSRichard Henderson /* On Linux, page zero is normally marked execute only + gateway. 19597ad439dfSRichard Henderson Therefore normal read or write is supposed to fail, but specific 19607ad439dfSRichard Henderson offsets have kernel code mapped to raise permissions to implement 19617ad439dfSRichard Henderson system calls. Handling this via an explicit check here, rather 19627ad439dfSRichard Henderson in than the "be disp(sr2,r0)" instruction that probably sent us 19637ad439dfSRichard Henderson here, is the easiest way to handle the branch delay slot on the 19647ad439dfSRichard Henderson aforementioned BE. */ 196531234768SRichard Henderson static void do_page_zero(DisasContext *ctx) 19667ad439dfSRichard Henderson { 19677ad439dfSRichard Henderson /* If by some means we get here with PSW[N]=1, that implies that 19687ad439dfSRichard Henderson the B,GATE instruction would be skipped, and we'd fault on the 19697ad439dfSRichard Henderson next insn within the privilaged page. */ 19707ad439dfSRichard Henderson switch (ctx->null_cond.c) { 19717ad439dfSRichard Henderson case TCG_COND_NEVER: 19727ad439dfSRichard Henderson break; 19737ad439dfSRichard Henderson case TCG_COND_ALWAYS: 1974eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, 0); 19757ad439dfSRichard Henderson goto do_sigill; 19767ad439dfSRichard Henderson default: 19777ad439dfSRichard Henderson /* Since this is always the first (and only) insn within the 19787ad439dfSRichard Henderson TB, we should know the state of PSW[N] from TB->FLAGS. */ 19797ad439dfSRichard Henderson g_assert_not_reached(); 19807ad439dfSRichard Henderson } 19817ad439dfSRichard Henderson 19827ad439dfSRichard Henderson /* Check that we didn't arrive here via some means that allowed 19837ad439dfSRichard Henderson non-sequential instruction execution. Normally the PSW[B] bit 19847ad439dfSRichard Henderson detects this by disallowing the B,GATE instruction to execute 19857ad439dfSRichard Henderson under such conditions. */ 19867ad439dfSRichard Henderson if (ctx->iaoq_b != ctx->iaoq_f + 4) { 19877ad439dfSRichard Henderson goto do_sigill; 19887ad439dfSRichard Henderson } 19897ad439dfSRichard Henderson 1990ebd0e151SRichard Henderson switch (ctx->iaoq_f & -4) { 19917ad439dfSRichard Henderson case 0x00: /* Null pointer call */ 19922986721dSRichard Henderson gen_excp_1(EXCP_IMP); 199331234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 199431234768SRichard Henderson break; 19957ad439dfSRichard Henderson 19967ad439dfSRichard Henderson case 0xb0: /* LWS */ 19977ad439dfSRichard Henderson gen_excp_1(EXCP_SYSCALL_LWS); 199831234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 199931234768SRichard Henderson break; 20007ad439dfSRichard Henderson 20017ad439dfSRichard Henderson case 0xe0: /* SET_THREAD_POINTER */ 200235136a77SRichard Henderson tcg_gen_st_reg(cpu_gr[26], cpu_env, offsetof(CPUHPPAState, cr[27])); 2003ebd0e151SRichard Henderson tcg_gen_ori_reg(cpu_iaoq_f, cpu_gr[31], 3); 2004eaa3783bSRichard Henderson tcg_gen_addi_reg(cpu_iaoq_b, cpu_iaoq_f, 4); 200531234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_UPDATED; 200631234768SRichard Henderson break; 20077ad439dfSRichard Henderson 20087ad439dfSRichard Henderson case 0x100: /* SYSCALL */ 20097ad439dfSRichard Henderson gen_excp_1(EXCP_SYSCALL); 201031234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 201131234768SRichard Henderson break; 20127ad439dfSRichard Henderson 20137ad439dfSRichard Henderson default: 20147ad439dfSRichard Henderson do_sigill: 20152986721dSRichard Henderson gen_excp_1(EXCP_ILL); 201631234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 201731234768SRichard Henderson break; 20187ad439dfSRichard Henderson } 20197ad439dfSRichard Henderson } 2020ba1d0b44SRichard Henderson #endif 20217ad439dfSRichard Henderson 2022deee69a1SRichard Henderson static bool trans_nop(DisasContext *ctx, arg_nop *a) 2023b2167459SRichard Henderson { 2024b2167459SRichard Henderson cond_free(&ctx->null_cond); 202531234768SRichard Henderson return true; 2026b2167459SRichard Henderson } 2027b2167459SRichard Henderson 202840f9f908SRichard Henderson static bool trans_break(DisasContext *ctx, arg_break *a) 202998a9cb79SRichard Henderson { 203031234768SRichard Henderson return gen_excp_iir(ctx, EXCP_BREAK); 203198a9cb79SRichard Henderson } 203298a9cb79SRichard Henderson 2033e36f27efSRichard Henderson static bool trans_sync(DisasContext *ctx, arg_sync *a) 203498a9cb79SRichard Henderson { 203598a9cb79SRichard Henderson /* No point in nullifying the memory barrier. */ 203698a9cb79SRichard Henderson tcg_gen_mb(TCG_BAR_SC | TCG_MO_ALL); 203798a9cb79SRichard Henderson 203898a9cb79SRichard Henderson cond_free(&ctx->null_cond); 203931234768SRichard Henderson return true; 204098a9cb79SRichard Henderson } 204198a9cb79SRichard Henderson 2042c603e14aSRichard Henderson static bool trans_mfia(DisasContext *ctx, arg_mfia *a) 204398a9cb79SRichard Henderson { 2044c603e14aSRichard Henderson unsigned rt = a->t; 2045eaa3783bSRichard Henderson TCGv_reg tmp = dest_gpr(ctx, rt); 2046eaa3783bSRichard Henderson tcg_gen_movi_reg(tmp, ctx->iaoq_f); 204798a9cb79SRichard Henderson save_gpr(ctx, rt, tmp); 204898a9cb79SRichard Henderson 204998a9cb79SRichard Henderson cond_free(&ctx->null_cond); 205031234768SRichard Henderson return true; 205198a9cb79SRichard Henderson } 205298a9cb79SRichard Henderson 2053c603e14aSRichard Henderson static bool trans_mfsp(DisasContext *ctx, arg_mfsp *a) 205498a9cb79SRichard Henderson { 2055c603e14aSRichard Henderson unsigned rt = a->t; 2056c603e14aSRichard Henderson unsigned rs = a->sp; 205733423472SRichard Henderson TCGv_i64 t0 = tcg_temp_new_i64(); 205833423472SRichard Henderson TCGv_reg t1 = tcg_temp_new(); 205998a9cb79SRichard Henderson 206033423472SRichard Henderson load_spr(ctx, t0, rs); 206133423472SRichard Henderson tcg_gen_shri_i64(t0, t0, 32); 206233423472SRichard Henderson tcg_gen_trunc_i64_reg(t1, t0); 206333423472SRichard Henderson 206433423472SRichard Henderson save_gpr(ctx, rt, t1); 206598a9cb79SRichard Henderson 206698a9cb79SRichard Henderson cond_free(&ctx->null_cond); 206731234768SRichard Henderson return true; 206898a9cb79SRichard Henderson } 206998a9cb79SRichard Henderson 2070c603e14aSRichard Henderson static bool trans_mfctl(DisasContext *ctx, arg_mfctl *a) 207198a9cb79SRichard Henderson { 2072c603e14aSRichard Henderson unsigned rt = a->t; 2073c603e14aSRichard Henderson unsigned ctl = a->r; 2074eaa3783bSRichard Henderson TCGv_reg tmp; 207598a9cb79SRichard Henderson 207698a9cb79SRichard Henderson switch (ctl) { 207735136a77SRichard Henderson case CR_SAR: 207898a9cb79SRichard Henderson #ifdef TARGET_HPPA64 2079c603e14aSRichard Henderson if (a->e == 0) { 208098a9cb79SRichard Henderson /* MFSAR without ,W masks low 5 bits. */ 208198a9cb79SRichard Henderson tmp = dest_gpr(ctx, rt); 2082eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, cpu_sar, 31); 208398a9cb79SRichard Henderson save_gpr(ctx, rt, tmp); 208435136a77SRichard Henderson goto done; 208598a9cb79SRichard Henderson } 208698a9cb79SRichard Henderson #endif 208798a9cb79SRichard Henderson save_gpr(ctx, rt, cpu_sar); 208835136a77SRichard Henderson goto done; 208935136a77SRichard Henderson case CR_IT: /* Interval Timer */ 209035136a77SRichard Henderson /* FIXME: Respect PSW_S bit. */ 209135136a77SRichard Henderson nullify_over(ctx); 209298a9cb79SRichard Henderson tmp = dest_gpr(ctx, rt); 209384b41e65SEmilio G. Cota if (tb_cflags(ctx->base.tb) & CF_USE_ICOUNT) { 209449c29d6cSRichard Henderson gen_io_start(); 209549c29d6cSRichard Henderson gen_helper_read_interval_timer(tmp); 209631234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 209749c29d6cSRichard Henderson } else { 209849c29d6cSRichard Henderson gen_helper_read_interval_timer(tmp); 209949c29d6cSRichard Henderson } 210098a9cb79SRichard Henderson save_gpr(ctx, rt, tmp); 210131234768SRichard Henderson return nullify_end(ctx); 210298a9cb79SRichard Henderson case 26: 210398a9cb79SRichard Henderson case 27: 210498a9cb79SRichard Henderson break; 210598a9cb79SRichard Henderson default: 210698a9cb79SRichard Henderson /* All other control registers are privileged. */ 210735136a77SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG); 210835136a77SRichard Henderson break; 210998a9cb79SRichard Henderson } 211098a9cb79SRichard Henderson 211135136a77SRichard Henderson tmp = get_temp(ctx); 211235136a77SRichard Henderson tcg_gen_ld_reg(tmp, cpu_env, offsetof(CPUHPPAState, cr[ctl])); 211335136a77SRichard Henderson save_gpr(ctx, rt, tmp); 211435136a77SRichard Henderson 211535136a77SRichard Henderson done: 211698a9cb79SRichard Henderson cond_free(&ctx->null_cond); 211731234768SRichard Henderson return true; 211898a9cb79SRichard Henderson } 211998a9cb79SRichard Henderson 2120c603e14aSRichard Henderson static bool trans_mtsp(DisasContext *ctx, arg_mtsp *a) 212133423472SRichard Henderson { 2122c603e14aSRichard Henderson unsigned rr = a->r; 2123c603e14aSRichard Henderson unsigned rs = a->sp; 212433423472SRichard Henderson TCGv_i64 t64; 212533423472SRichard Henderson 212633423472SRichard Henderson if (rs >= 5) { 212733423472SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG); 212833423472SRichard Henderson } 212933423472SRichard Henderson nullify_over(ctx); 213033423472SRichard Henderson 213133423472SRichard Henderson t64 = tcg_temp_new_i64(); 213233423472SRichard Henderson tcg_gen_extu_reg_i64(t64, load_gpr(ctx, rr)); 213333423472SRichard Henderson tcg_gen_shli_i64(t64, t64, 32); 213433423472SRichard Henderson 213533423472SRichard Henderson if (rs >= 4) { 213633423472SRichard Henderson tcg_gen_st_i64(t64, cpu_env, offsetof(CPUHPPAState, sr[rs])); 2137494737b7SRichard Henderson ctx->tb_flags &= ~TB_FLAG_SR_SAME; 213833423472SRichard Henderson } else { 213933423472SRichard Henderson tcg_gen_mov_i64(cpu_sr[rs], t64); 214033423472SRichard Henderson } 214133423472SRichard Henderson 214231234768SRichard Henderson return nullify_end(ctx); 214333423472SRichard Henderson } 214433423472SRichard Henderson 2145c603e14aSRichard Henderson static bool trans_mtctl(DisasContext *ctx, arg_mtctl *a) 214698a9cb79SRichard Henderson { 2147c603e14aSRichard Henderson unsigned ctl = a->t; 21484845f015SSven Schnelle TCGv_reg reg; 2149eaa3783bSRichard Henderson TCGv_reg tmp; 215098a9cb79SRichard Henderson 215135136a77SRichard Henderson if (ctl == CR_SAR) { 21524845f015SSven Schnelle reg = load_gpr(ctx, a->r); 215398a9cb79SRichard Henderson tmp = tcg_temp_new(); 215435136a77SRichard Henderson tcg_gen_andi_reg(tmp, reg, TARGET_REGISTER_BITS - 1); 215598a9cb79SRichard Henderson save_or_nullify(ctx, cpu_sar, tmp); 215698a9cb79SRichard Henderson 215798a9cb79SRichard Henderson cond_free(&ctx->null_cond); 215831234768SRichard Henderson return true; 215998a9cb79SRichard Henderson } 216098a9cb79SRichard Henderson 216135136a77SRichard Henderson /* All other control registers are privileged or read-only. */ 216235136a77SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG); 216335136a77SRichard Henderson 2164c603e14aSRichard Henderson #ifndef CONFIG_USER_ONLY 216535136a77SRichard Henderson nullify_over(ctx); 21664845f015SSven Schnelle reg = load_gpr(ctx, a->r); 21674845f015SSven Schnelle 216835136a77SRichard Henderson switch (ctl) { 216935136a77SRichard Henderson case CR_IT: 217049c29d6cSRichard Henderson gen_helper_write_interval_timer(cpu_env, reg); 217135136a77SRichard Henderson break; 21724f5f2548SRichard Henderson case CR_EIRR: 21734f5f2548SRichard Henderson gen_helper_write_eirr(cpu_env, reg); 21744f5f2548SRichard Henderson break; 21754f5f2548SRichard Henderson case CR_EIEM: 21764f5f2548SRichard Henderson gen_helper_write_eiem(cpu_env, reg); 217731234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 21784f5f2548SRichard Henderson break; 21794f5f2548SRichard Henderson 218035136a77SRichard Henderson case CR_IIASQ: 218135136a77SRichard Henderson case CR_IIAOQ: 218235136a77SRichard Henderson /* FIXME: Respect PSW_Q bit */ 218335136a77SRichard Henderson /* The write advances the queue and stores to the back element. */ 218435136a77SRichard Henderson tmp = get_temp(ctx); 218535136a77SRichard Henderson tcg_gen_ld_reg(tmp, cpu_env, 218635136a77SRichard Henderson offsetof(CPUHPPAState, cr_back[ctl - CR_IIASQ])); 218735136a77SRichard Henderson tcg_gen_st_reg(tmp, cpu_env, offsetof(CPUHPPAState, cr[ctl])); 218835136a77SRichard Henderson tcg_gen_st_reg(reg, cpu_env, 218935136a77SRichard Henderson offsetof(CPUHPPAState, cr_back[ctl - CR_IIASQ])); 219035136a77SRichard Henderson break; 219135136a77SRichard Henderson 2192d5de20bdSSven Schnelle case CR_PID1: 2193d5de20bdSSven Schnelle case CR_PID2: 2194d5de20bdSSven Schnelle case CR_PID3: 2195d5de20bdSSven Schnelle case CR_PID4: 2196d5de20bdSSven Schnelle tcg_gen_st_reg(reg, cpu_env, offsetof(CPUHPPAState, cr[ctl])); 2197d5de20bdSSven Schnelle #ifndef CONFIG_USER_ONLY 2198d5de20bdSSven Schnelle gen_helper_change_prot_id(cpu_env); 2199d5de20bdSSven Schnelle #endif 2200d5de20bdSSven Schnelle break; 2201d5de20bdSSven Schnelle 220235136a77SRichard Henderson default: 220335136a77SRichard Henderson tcg_gen_st_reg(reg, cpu_env, offsetof(CPUHPPAState, cr[ctl])); 220435136a77SRichard Henderson break; 220535136a77SRichard Henderson } 220631234768SRichard Henderson return nullify_end(ctx); 22074f5f2548SRichard Henderson #endif 220835136a77SRichard Henderson } 220935136a77SRichard Henderson 2210c603e14aSRichard Henderson static bool trans_mtsarcm(DisasContext *ctx, arg_mtsarcm *a) 221198a9cb79SRichard Henderson { 2212eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 221398a9cb79SRichard Henderson 2214c603e14aSRichard Henderson tcg_gen_not_reg(tmp, load_gpr(ctx, a->r)); 2215eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, tmp, TARGET_REGISTER_BITS - 1); 221698a9cb79SRichard Henderson save_or_nullify(ctx, cpu_sar, tmp); 221798a9cb79SRichard Henderson 221898a9cb79SRichard Henderson cond_free(&ctx->null_cond); 221931234768SRichard Henderson return true; 222098a9cb79SRichard Henderson } 222198a9cb79SRichard Henderson 2222e36f27efSRichard Henderson static bool trans_ldsid(DisasContext *ctx, arg_ldsid *a) 222398a9cb79SRichard Henderson { 2224e36f27efSRichard Henderson TCGv_reg dest = dest_gpr(ctx, a->t); 222598a9cb79SRichard Henderson 22262330504cSHelge Deller #ifdef CONFIG_USER_ONLY 22272330504cSHelge Deller /* We don't implement space registers in user mode. */ 2228eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 22292330504cSHelge Deller #else 22302330504cSHelge Deller TCGv_i64 t0 = tcg_temp_new_i64(); 22312330504cSHelge Deller 2232e36f27efSRichard Henderson tcg_gen_mov_i64(t0, space_select(ctx, a->sp, load_gpr(ctx, a->b))); 22332330504cSHelge Deller tcg_gen_shri_i64(t0, t0, 32); 22342330504cSHelge Deller tcg_gen_trunc_i64_reg(dest, t0); 22352330504cSHelge Deller #endif 2236e36f27efSRichard Henderson save_gpr(ctx, a->t, dest); 223798a9cb79SRichard Henderson 223898a9cb79SRichard Henderson cond_free(&ctx->null_cond); 223931234768SRichard Henderson return true; 224098a9cb79SRichard Henderson } 224198a9cb79SRichard Henderson 2242e36f27efSRichard Henderson static bool trans_rsm(DisasContext *ctx, arg_rsm *a) 2243e36f27efSRichard Henderson { 2244e36f27efSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2245e1b5a5edSRichard Henderson #ifndef CONFIG_USER_ONLY 2246e1b5a5edSRichard Henderson TCGv_reg tmp; 2247e1b5a5edSRichard Henderson 2248e1b5a5edSRichard Henderson nullify_over(ctx); 2249e1b5a5edSRichard Henderson 2250e1b5a5edSRichard Henderson tmp = get_temp(ctx); 2251e1b5a5edSRichard Henderson tcg_gen_ld_reg(tmp, cpu_env, offsetof(CPUHPPAState, psw)); 2252e36f27efSRichard Henderson tcg_gen_andi_reg(tmp, tmp, ~a->i); 2253e1b5a5edSRichard Henderson gen_helper_swap_system_mask(tmp, cpu_env, tmp); 2254e36f27efSRichard Henderson save_gpr(ctx, a->t, tmp); 2255e1b5a5edSRichard Henderson 2256e1b5a5edSRichard Henderson /* Exit the TB to recognize new interrupts, e.g. PSW_M. */ 225731234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 225831234768SRichard Henderson return nullify_end(ctx); 2259e36f27efSRichard Henderson #endif 2260e1b5a5edSRichard Henderson } 2261e1b5a5edSRichard Henderson 2262e36f27efSRichard Henderson static bool trans_ssm(DisasContext *ctx, arg_ssm *a) 2263e1b5a5edSRichard Henderson { 2264e36f27efSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2265e36f27efSRichard Henderson #ifndef CONFIG_USER_ONLY 2266e1b5a5edSRichard Henderson TCGv_reg tmp; 2267e1b5a5edSRichard Henderson 2268e1b5a5edSRichard Henderson nullify_over(ctx); 2269e1b5a5edSRichard Henderson 2270e1b5a5edSRichard Henderson tmp = get_temp(ctx); 2271e1b5a5edSRichard Henderson tcg_gen_ld_reg(tmp, cpu_env, offsetof(CPUHPPAState, psw)); 2272e36f27efSRichard Henderson tcg_gen_ori_reg(tmp, tmp, a->i); 2273e1b5a5edSRichard Henderson gen_helper_swap_system_mask(tmp, cpu_env, tmp); 2274e36f27efSRichard Henderson save_gpr(ctx, a->t, tmp); 2275e1b5a5edSRichard Henderson 2276e1b5a5edSRichard Henderson /* Exit the TB to recognize new interrupts, e.g. PSW_I. */ 227731234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 227831234768SRichard Henderson return nullify_end(ctx); 2279e36f27efSRichard Henderson #endif 2280e1b5a5edSRichard Henderson } 2281e1b5a5edSRichard Henderson 2282c603e14aSRichard Henderson static bool trans_mtsm(DisasContext *ctx, arg_mtsm *a) 2283e1b5a5edSRichard Henderson { 2284e1b5a5edSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2285c603e14aSRichard Henderson #ifndef CONFIG_USER_ONLY 2286c603e14aSRichard Henderson TCGv_reg tmp, reg; 2287e1b5a5edSRichard Henderson nullify_over(ctx); 2288e1b5a5edSRichard Henderson 2289c603e14aSRichard Henderson reg = load_gpr(ctx, a->r); 2290e1b5a5edSRichard Henderson tmp = get_temp(ctx); 2291e1b5a5edSRichard Henderson gen_helper_swap_system_mask(tmp, cpu_env, reg); 2292e1b5a5edSRichard Henderson 2293e1b5a5edSRichard Henderson /* Exit the TB to recognize new interrupts. */ 229431234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 229531234768SRichard Henderson return nullify_end(ctx); 2296c603e14aSRichard Henderson #endif 2297e1b5a5edSRichard Henderson } 2298f49b3537SRichard Henderson 2299e36f27efSRichard Henderson static bool do_rfi(DisasContext *ctx, bool rfi_r) 2300f49b3537SRichard Henderson { 2301f49b3537SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2302e36f27efSRichard Henderson #ifndef CONFIG_USER_ONLY 2303f49b3537SRichard Henderson nullify_over(ctx); 2304f49b3537SRichard Henderson 2305e36f27efSRichard Henderson if (rfi_r) { 2306f49b3537SRichard Henderson gen_helper_rfi_r(cpu_env); 2307f49b3537SRichard Henderson } else { 2308f49b3537SRichard Henderson gen_helper_rfi(cpu_env); 2309f49b3537SRichard Henderson } 231031234768SRichard Henderson /* Exit the TB to recognize new interrupts. */ 231107ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 231231234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 2313f49b3537SRichard Henderson 231431234768SRichard Henderson return nullify_end(ctx); 2315e36f27efSRichard Henderson #endif 2316f49b3537SRichard Henderson } 23176210db05SHelge Deller 2318e36f27efSRichard Henderson static bool trans_rfi(DisasContext *ctx, arg_rfi *a) 2319e36f27efSRichard Henderson { 2320e36f27efSRichard Henderson return do_rfi(ctx, false); 2321e36f27efSRichard Henderson } 2322e36f27efSRichard Henderson 2323e36f27efSRichard Henderson static bool trans_rfi_r(DisasContext *ctx, arg_rfi_r *a) 2324e36f27efSRichard Henderson { 2325e36f27efSRichard Henderson return do_rfi(ctx, true); 2326e36f27efSRichard Henderson } 2327e36f27efSRichard Henderson 232896927adbSRichard Henderson static bool trans_halt(DisasContext *ctx, arg_halt *a) 23296210db05SHelge Deller { 23306210db05SHelge Deller CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 233196927adbSRichard Henderson #ifndef CONFIG_USER_ONLY 23326210db05SHelge Deller nullify_over(ctx); 23336210db05SHelge Deller gen_helper_halt(cpu_env); 233431234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 233531234768SRichard Henderson return nullify_end(ctx); 233696927adbSRichard Henderson #endif 23376210db05SHelge Deller } 233896927adbSRichard Henderson 233996927adbSRichard Henderson static bool trans_reset(DisasContext *ctx, arg_reset *a) 234096927adbSRichard Henderson { 234196927adbSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 234296927adbSRichard Henderson #ifndef CONFIG_USER_ONLY 234396927adbSRichard Henderson nullify_over(ctx); 234496927adbSRichard Henderson gen_helper_reset(cpu_env); 234596927adbSRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 234696927adbSRichard Henderson return nullify_end(ctx); 234796927adbSRichard Henderson #endif 234896927adbSRichard Henderson } 2349e1b5a5edSRichard Henderson 23504a4554c6SHelge Deller static bool trans_getshadowregs(DisasContext *ctx, arg_getshadowregs *a) 23514a4554c6SHelge Deller { 23524a4554c6SHelge Deller CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 23534a4554c6SHelge Deller #ifndef CONFIG_USER_ONLY 23544a4554c6SHelge Deller nullify_over(ctx); 23554a4554c6SHelge Deller gen_helper_getshadowregs(cpu_env); 23564a4554c6SHelge Deller return nullify_end(ctx); 23574a4554c6SHelge Deller #endif 23584a4554c6SHelge Deller } 23594a4554c6SHelge Deller 2360deee69a1SRichard Henderson static bool trans_nop_addrx(DisasContext *ctx, arg_ldst *a) 236198a9cb79SRichard Henderson { 2362deee69a1SRichard Henderson if (a->m) { 2363deee69a1SRichard Henderson TCGv_reg dest = dest_gpr(ctx, a->b); 2364deee69a1SRichard Henderson TCGv_reg src1 = load_gpr(ctx, a->b); 2365deee69a1SRichard Henderson TCGv_reg src2 = load_gpr(ctx, a->x); 236698a9cb79SRichard Henderson 236798a9cb79SRichard Henderson /* The only thing we need to do is the base register modification. */ 2368eaa3783bSRichard Henderson tcg_gen_add_reg(dest, src1, src2); 2369deee69a1SRichard Henderson save_gpr(ctx, a->b, dest); 2370deee69a1SRichard Henderson } 237198a9cb79SRichard Henderson cond_free(&ctx->null_cond); 237231234768SRichard Henderson return true; 237398a9cb79SRichard Henderson } 237498a9cb79SRichard Henderson 2375deee69a1SRichard Henderson static bool trans_probe(DisasContext *ctx, arg_probe *a) 237698a9cb79SRichard Henderson { 237786f8d05fSRichard Henderson TCGv_reg dest, ofs; 2378eed14219SRichard Henderson TCGv_i32 level, want; 237986f8d05fSRichard Henderson TCGv_tl addr; 238098a9cb79SRichard Henderson 238198a9cb79SRichard Henderson nullify_over(ctx); 238298a9cb79SRichard Henderson 2383deee69a1SRichard Henderson dest = dest_gpr(ctx, a->t); 2384deee69a1SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, 0, 0, 0, a->sp, 0, false); 2385eed14219SRichard Henderson 2386deee69a1SRichard Henderson if (a->imm) { 238729dd6f64SRichard Henderson level = tcg_constant_i32(a->ri); 238898a9cb79SRichard Henderson } else { 2389eed14219SRichard Henderson level = tcg_temp_new_i32(); 2390deee69a1SRichard Henderson tcg_gen_trunc_reg_i32(level, load_gpr(ctx, a->ri)); 2391eed14219SRichard Henderson tcg_gen_andi_i32(level, level, 3); 239298a9cb79SRichard Henderson } 239329dd6f64SRichard Henderson want = tcg_constant_i32(a->write ? PAGE_WRITE : PAGE_READ); 2394eed14219SRichard Henderson 2395eed14219SRichard Henderson gen_helper_probe(dest, cpu_env, addr, level, want); 2396eed14219SRichard Henderson 2397deee69a1SRichard Henderson save_gpr(ctx, a->t, dest); 239831234768SRichard Henderson return nullify_end(ctx); 239998a9cb79SRichard Henderson } 240098a9cb79SRichard Henderson 2401deee69a1SRichard Henderson static bool trans_ixtlbx(DisasContext *ctx, arg_ixtlbx *a) 24028d6ae7fbSRichard Henderson { 2403deee69a1SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2404deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY 24058d6ae7fbSRichard Henderson TCGv_tl addr; 24068d6ae7fbSRichard Henderson TCGv_reg ofs, reg; 24078d6ae7fbSRichard Henderson 24088d6ae7fbSRichard Henderson nullify_over(ctx); 24098d6ae7fbSRichard Henderson 2410deee69a1SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, 0, 0, 0, a->sp, 0, false); 2411deee69a1SRichard Henderson reg = load_gpr(ctx, a->r); 2412deee69a1SRichard Henderson if (a->addr) { 24138d6ae7fbSRichard Henderson gen_helper_itlba(cpu_env, addr, reg); 24148d6ae7fbSRichard Henderson } else { 24158d6ae7fbSRichard Henderson gen_helper_itlbp(cpu_env, addr, reg); 24168d6ae7fbSRichard Henderson } 24178d6ae7fbSRichard Henderson 241832dc7569SSven Schnelle /* Exit TB for TLB change if mmu is enabled. */ 241932dc7569SSven Schnelle if (ctx->tb_flags & PSW_C) { 242031234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 242131234768SRichard Henderson } 242231234768SRichard Henderson return nullify_end(ctx); 2423deee69a1SRichard Henderson #endif 24248d6ae7fbSRichard Henderson } 242563300a00SRichard Henderson 2426deee69a1SRichard Henderson static bool trans_pxtlbx(DisasContext *ctx, arg_pxtlbx *a) 242763300a00SRichard Henderson { 2428deee69a1SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2429deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY 243063300a00SRichard Henderson TCGv_tl addr; 243163300a00SRichard Henderson TCGv_reg ofs; 243263300a00SRichard Henderson 243363300a00SRichard Henderson nullify_over(ctx); 243463300a00SRichard Henderson 2435deee69a1SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, a->x, 0, 0, a->sp, a->m, false); 2436deee69a1SRichard Henderson if (a->m) { 2437deee69a1SRichard Henderson save_gpr(ctx, a->b, ofs); 243863300a00SRichard Henderson } 2439deee69a1SRichard Henderson if (a->local) { 244063300a00SRichard Henderson gen_helper_ptlbe(cpu_env); 244163300a00SRichard Henderson } else { 244263300a00SRichard Henderson gen_helper_ptlb(cpu_env, addr); 244363300a00SRichard Henderson } 244463300a00SRichard Henderson 244563300a00SRichard Henderson /* Exit TB for TLB change if mmu is enabled. */ 244632dc7569SSven Schnelle if (ctx->tb_flags & PSW_C) { 244731234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 244831234768SRichard Henderson } 244931234768SRichard Henderson return nullify_end(ctx); 2450deee69a1SRichard Henderson #endif 245163300a00SRichard Henderson } 24522dfcca9fSRichard Henderson 24536797c315SNick Hudson /* 24546797c315SNick Hudson * Implement the pcxl and pcxl2 Fast TLB Insert instructions. 24556797c315SNick Hudson * See 24566797c315SNick Hudson * https://parisc.wiki.kernel.org/images-parisc/a/a9/Pcxl2_ers.pdf 24576797c315SNick Hudson * page 13-9 (195/206) 24586797c315SNick Hudson */ 24596797c315SNick Hudson static bool trans_ixtlbxf(DisasContext *ctx, arg_ixtlbxf *a) 24606797c315SNick Hudson { 24616797c315SNick Hudson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 24626797c315SNick Hudson #ifndef CONFIG_USER_ONLY 24636797c315SNick Hudson TCGv_tl addr, atl, stl; 24646797c315SNick Hudson TCGv_reg reg; 24656797c315SNick Hudson 24666797c315SNick Hudson nullify_over(ctx); 24676797c315SNick Hudson 24686797c315SNick Hudson /* 24696797c315SNick Hudson * FIXME: 24706797c315SNick Hudson * if (not (pcxl or pcxl2)) 24716797c315SNick Hudson * return gen_illegal(ctx); 24726797c315SNick Hudson * 24736797c315SNick Hudson * Note for future: these are 32-bit systems; no hppa64. 24746797c315SNick Hudson */ 24756797c315SNick Hudson 24766797c315SNick Hudson atl = tcg_temp_new_tl(); 24776797c315SNick Hudson stl = tcg_temp_new_tl(); 24786797c315SNick Hudson addr = tcg_temp_new_tl(); 24796797c315SNick Hudson 24806797c315SNick Hudson tcg_gen_ld32u_i64(stl, cpu_env, 24816797c315SNick Hudson a->data ? offsetof(CPUHPPAState, cr[CR_ISR]) 24826797c315SNick Hudson : offsetof(CPUHPPAState, cr[CR_IIASQ])); 24836797c315SNick Hudson tcg_gen_ld32u_i64(atl, cpu_env, 24846797c315SNick Hudson a->data ? offsetof(CPUHPPAState, cr[CR_IOR]) 24856797c315SNick Hudson : offsetof(CPUHPPAState, cr[CR_IIAOQ])); 24866797c315SNick Hudson tcg_gen_shli_i64(stl, stl, 32); 24876797c315SNick Hudson tcg_gen_or_tl(addr, atl, stl); 24886797c315SNick Hudson 24896797c315SNick Hudson reg = load_gpr(ctx, a->r); 24906797c315SNick Hudson if (a->addr) { 24916797c315SNick Hudson gen_helper_itlba(cpu_env, addr, reg); 24926797c315SNick Hudson } else { 24936797c315SNick Hudson gen_helper_itlbp(cpu_env, addr, reg); 24946797c315SNick Hudson } 24956797c315SNick Hudson 24966797c315SNick Hudson /* Exit TB for TLB change if mmu is enabled. */ 24976797c315SNick Hudson if (ctx->tb_flags & PSW_C) { 24986797c315SNick Hudson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 24996797c315SNick Hudson } 25006797c315SNick Hudson return nullify_end(ctx); 25016797c315SNick Hudson #endif 25026797c315SNick Hudson } 25036797c315SNick Hudson 2504deee69a1SRichard Henderson static bool trans_lpa(DisasContext *ctx, arg_ldst *a) 25052dfcca9fSRichard Henderson { 2506deee69a1SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2507deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY 25082dfcca9fSRichard Henderson TCGv_tl vaddr; 25092dfcca9fSRichard Henderson TCGv_reg ofs, paddr; 25102dfcca9fSRichard Henderson 25112dfcca9fSRichard Henderson nullify_over(ctx); 25122dfcca9fSRichard Henderson 2513deee69a1SRichard Henderson form_gva(ctx, &vaddr, &ofs, a->b, a->x, 0, 0, a->sp, a->m, false); 25142dfcca9fSRichard Henderson 25152dfcca9fSRichard Henderson paddr = tcg_temp_new(); 25162dfcca9fSRichard Henderson gen_helper_lpa(paddr, cpu_env, vaddr); 25172dfcca9fSRichard Henderson 25182dfcca9fSRichard Henderson /* Note that physical address result overrides base modification. */ 2519deee69a1SRichard Henderson if (a->m) { 2520deee69a1SRichard Henderson save_gpr(ctx, a->b, ofs); 25212dfcca9fSRichard Henderson } 2522deee69a1SRichard Henderson save_gpr(ctx, a->t, paddr); 25232dfcca9fSRichard Henderson 252431234768SRichard Henderson return nullify_end(ctx); 2525deee69a1SRichard Henderson #endif 25262dfcca9fSRichard Henderson } 252743a97b81SRichard Henderson 2528deee69a1SRichard Henderson static bool trans_lci(DisasContext *ctx, arg_lci *a) 252943a97b81SRichard Henderson { 253043a97b81SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 253143a97b81SRichard Henderson 253243a97b81SRichard Henderson /* The Coherence Index is an implementation-defined function of the 253343a97b81SRichard Henderson physical address. Two addresses with the same CI have a coherent 253443a97b81SRichard Henderson view of the cache. Our implementation is to return 0 for all, 253543a97b81SRichard Henderson since the entire address space is coherent. */ 253629dd6f64SRichard Henderson save_gpr(ctx, a->t, tcg_constant_reg(0)); 253743a97b81SRichard Henderson 253831234768SRichard Henderson cond_free(&ctx->null_cond); 253931234768SRichard Henderson return true; 254043a97b81SRichard Henderson } 254198a9cb79SRichard Henderson 25420c982a28SRichard Henderson static bool trans_add(DisasContext *ctx, arg_rrr_cf_sh *a) 2543b2167459SRichard Henderson { 25440c982a28SRichard Henderson return do_add_reg(ctx, a, false, false, false, false); 2545b2167459SRichard Henderson } 2546b2167459SRichard Henderson 25470c982a28SRichard Henderson static bool trans_add_l(DisasContext *ctx, arg_rrr_cf_sh *a) 2548b2167459SRichard Henderson { 25490c982a28SRichard Henderson return do_add_reg(ctx, a, true, false, false, false); 2550b2167459SRichard Henderson } 2551b2167459SRichard Henderson 25520c982a28SRichard Henderson static bool trans_add_tsv(DisasContext *ctx, arg_rrr_cf_sh *a) 2553b2167459SRichard Henderson { 25540c982a28SRichard Henderson return do_add_reg(ctx, a, false, true, false, false); 2555b2167459SRichard Henderson } 2556b2167459SRichard Henderson 25570c982a28SRichard Henderson static bool trans_add_c(DisasContext *ctx, arg_rrr_cf_sh *a) 2558b2167459SRichard Henderson { 25590c982a28SRichard Henderson return do_add_reg(ctx, a, false, false, false, true); 25600c982a28SRichard Henderson } 2561b2167459SRichard Henderson 25620c982a28SRichard Henderson static bool trans_add_c_tsv(DisasContext *ctx, arg_rrr_cf_sh *a) 25630c982a28SRichard Henderson { 25640c982a28SRichard Henderson return do_add_reg(ctx, a, false, true, false, true); 25650c982a28SRichard Henderson } 25660c982a28SRichard Henderson 25670c982a28SRichard Henderson static bool trans_sub(DisasContext *ctx, arg_rrr_cf *a) 25680c982a28SRichard Henderson { 25690c982a28SRichard Henderson return do_sub_reg(ctx, a, false, false, false); 25700c982a28SRichard Henderson } 25710c982a28SRichard Henderson 25720c982a28SRichard Henderson static bool trans_sub_tsv(DisasContext *ctx, arg_rrr_cf *a) 25730c982a28SRichard Henderson { 25740c982a28SRichard Henderson return do_sub_reg(ctx, a, true, false, false); 25750c982a28SRichard Henderson } 25760c982a28SRichard Henderson 25770c982a28SRichard Henderson static bool trans_sub_tc(DisasContext *ctx, arg_rrr_cf *a) 25780c982a28SRichard Henderson { 25790c982a28SRichard Henderson return do_sub_reg(ctx, a, false, false, true); 25800c982a28SRichard Henderson } 25810c982a28SRichard Henderson 25820c982a28SRichard Henderson static bool trans_sub_tsv_tc(DisasContext *ctx, arg_rrr_cf *a) 25830c982a28SRichard Henderson { 25840c982a28SRichard Henderson return do_sub_reg(ctx, a, true, false, true); 25850c982a28SRichard Henderson } 25860c982a28SRichard Henderson 25870c982a28SRichard Henderson static bool trans_sub_b(DisasContext *ctx, arg_rrr_cf *a) 25880c982a28SRichard Henderson { 25890c982a28SRichard Henderson return do_sub_reg(ctx, a, false, true, false); 25900c982a28SRichard Henderson } 25910c982a28SRichard Henderson 25920c982a28SRichard Henderson static bool trans_sub_b_tsv(DisasContext *ctx, arg_rrr_cf *a) 25930c982a28SRichard Henderson { 25940c982a28SRichard Henderson return do_sub_reg(ctx, a, true, true, false); 25950c982a28SRichard Henderson } 25960c982a28SRichard Henderson 25970c982a28SRichard Henderson static bool trans_andcm(DisasContext *ctx, arg_rrr_cf *a) 25980c982a28SRichard Henderson { 25990c982a28SRichard Henderson return do_log_reg(ctx, a, tcg_gen_andc_reg); 26000c982a28SRichard Henderson } 26010c982a28SRichard Henderson 26020c982a28SRichard Henderson static bool trans_and(DisasContext *ctx, arg_rrr_cf *a) 26030c982a28SRichard Henderson { 26040c982a28SRichard Henderson return do_log_reg(ctx, a, tcg_gen_and_reg); 26050c982a28SRichard Henderson } 26060c982a28SRichard Henderson 26070c982a28SRichard Henderson static bool trans_or(DisasContext *ctx, arg_rrr_cf *a) 26080c982a28SRichard Henderson { 26090c982a28SRichard Henderson if (a->cf == 0) { 26100c982a28SRichard Henderson unsigned r2 = a->r2; 26110c982a28SRichard Henderson unsigned r1 = a->r1; 26120c982a28SRichard Henderson unsigned rt = a->t; 26130c982a28SRichard Henderson 26147aee8189SRichard Henderson if (rt == 0) { /* NOP */ 26157aee8189SRichard Henderson cond_free(&ctx->null_cond); 26167aee8189SRichard Henderson return true; 26177aee8189SRichard Henderson } 26187aee8189SRichard Henderson if (r2 == 0) { /* COPY */ 2619b2167459SRichard Henderson if (r1 == 0) { 2620eaa3783bSRichard Henderson TCGv_reg dest = dest_gpr(ctx, rt); 2621eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 2622b2167459SRichard Henderson save_gpr(ctx, rt, dest); 2623b2167459SRichard Henderson } else { 2624b2167459SRichard Henderson save_gpr(ctx, rt, cpu_gr[r1]); 2625b2167459SRichard Henderson } 2626b2167459SRichard Henderson cond_free(&ctx->null_cond); 262731234768SRichard Henderson return true; 2628b2167459SRichard Henderson } 26297aee8189SRichard Henderson #ifndef CONFIG_USER_ONLY 26307aee8189SRichard Henderson /* These are QEMU extensions and are nops in the real architecture: 26317aee8189SRichard Henderson * 26327aee8189SRichard Henderson * or %r10,%r10,%r10 -- idle loop; wait for interrupt 26337aee8189SRichard Henderson * or %r31,%r31,%r31 -- death loop; offline cpu 26347aee8189SRichard Henderson * currently implemented as idle. 26357aee8189SRichard Henderson */ 26367aee8189SRichard Henderson if ((rt == 10 || rt == 31) && r1 == rt && r2 == rt) { /* PAUSE */ 26377aee8189SRichard Henderson /* No need to check for supervisor, as userland can only pause 26387aee8189SRichard Henderson until the next timer interrupt. */ 26397aee8189SRichard Henderson nullify_over(ctx); 26407aee8189SRichard Henderson 26417aee8189SRichard Henderson /* Advance the instruction queue. */ 26427aee8189SRichard Henderson copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b); 26437aee8189SRichard Henderson copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_n, ctx->iaoq_n_var); 26447aee8189SRichard Henderson nullify_set(ctx, 0); 26457aee8189SRichard Henderson 26467aee8189SRichard Henderson /* Tell the qemu main loop to halt until this cpu has work. */ 264729dd6f64SRichard Henderson tcg_gen_st_i32(tcg_constant_i32(1), cpu_env, 264829dd6f64SRichard Henderson offsetof(CPUState, halted) - offsetof(HPPACPU, env)); 26497aee8189SRichard Henderson gen_excp_1(EXCP_HALTED); 26507aee8189SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 26517aee8189SRichard Henderson 26527aee8189SRichard Henderson return nullify_end(ctx); 26537aee8189SRichard Henderson } 26547aee8189SRichard Henderson #endif 26557aee8189SRichard Henderson } 26560c982a28SRichard Henderson return do_log_reg(ctx, a, tcg_gen_or_reg); 26577aee8189SRichard Henderson } 2658b2167459SRichard Henderson 26590c982a28SRichard Henderson static bool trans_xor(DisasContext *ctx, arg_rrr_cf *a) 2660b2167459SRichard Henderson { 26610c982a28SRichard Henderson return do_log_reg(ctx, a, tcg_gen_xor_reg); 26620c982a28SRichard Henderson } 26630c982a28SRichard Henderson 26640c982a28SRichard Henderson static bool trans_cmpclr(DisasContext *ctx, arg_rrr_cf *a) 26650c982a28SRichard Henderson { 2666eaa3783bSRichard Henderson TCGv_reg tcg_r1, tcg_r2; 2667b2167459SRichard Henderson 26680c982a28SRichard Henderson if (a->cf) { 2669b2167459SRichard Henderson nullify_over(ctx); 2670b2167459SRichard Henderson } 26710c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 26720c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 26730c982a28SRichard Henderson do_cmpclr(ctx, a->t, tcg_r1, tcg_r2, a->cf); 267431234768SRichard Henderson return nullify_end(ctx); 2675b2167459SRichard Henderson } 2676b2167459SRichard Henderson 26770c982a28SRichard Henderson static bool trans_uxor(DisasContext *ctx, arg_rrr_cf *a) 2678b2167459SRichard Henderson { 2679eaa3783bSRichard Henderson TCGv_reg tcg_r1, tcg_r2; 2680b2167459SRichard Henderson 26810c982a28SRichard Henderson if (a->cf) { 2682b2167459SRichard Henderson nullify_over(ctx); 2683b2167459SRichard Henderson } 26840c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 26850c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 26860c982a28SRichard Henderson do_unit(ctx, a->t, tcg_r1, tcg_r2, a->cf, false, tcg_gen_xor_reg); 268731234768SRichard Henderson return nullify_end(ctx); 2688b2167459SRichard Henderson } 2689b2167459SRichard Henderson 26900c982a28SRichard Henderson static bool do_uaddcm(DisasContext *ctx, arg_rrr_cf *a, bool is_tc) 2691b2167459SRichard Henderson { 2692eaa3783bSRichard Henderson TCGv_reg tcg_r1, tcg_r2, tmp; 2693b2167459SRichard Henderson 26940c982a28SRichard Henderson if (a->cf) { 2695b2167459SRichard Henderson nullify_over(ctx); 2696b2167459SRichard Henderson } 26970c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 26980c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 2699b2167459SRichard Henderson tmp = get_temp(ctx); 2700eaa3783bSRichard Henderson tcg_gen_not_reg(tmp, tcg_r2); 27010c982a28SRichard Henderson do_unit(ctx, a->t, tcg_r1, tmp, a->cf, is_tc, tcg_gen_add_reg); 270231234768SRichard Henderson return nullify_end(ctx); 2703b2167459SRichard Henderson } 2704b2167459SRichard Henderson 27050c982a28SRichard Henderson static bool trans_uaddcm(DisasContext *ctx, arg_rrr_cf *a) 2706b2167459SRichard Henderson { 27070c982a28SRichard Henderson return do_uaddcm(ctx, a, false); 27080c982a28SRichard Henderson } 27090c982a28SRichard Henderson 27100c982a28SRichard Henderson static bool trans_uaddcm_tc(DisasContext *ctx, arg_rrr_cf *a) 27110c982a28SRichard Henderson { 27120c982a28SRichard Henderson return do_uaddcm(ctx, a, true); 27130c982a28SRichard Henderson } 27140c982a28SRichard Henderson 27150c982a28SRichard Henderson static bool do_dcor(DisasContext *ctx, arg_rr_cf *a, bool is_i) 27160c982a28SRichard Henderson { 2717eaa3783bSRichard Henderson TCGv_reg tmp; 2718b2167459SRichard Henderson 2719b2167459SRichard Henderson nullify_over(ctx); 2720b2167459SRichard Henderson 2721b2167459SRichard Henderson tmp = get_temp(ctx); 2722eaa3783bSRichard Henderson tcg_gen_shri_reg(tmp, cpu_psw_cb, 3); 2723b2167459SRichard Henderson if (!is_i) { 2724eaa3783bSRichard Henderson tcg_gen_not_reg(tmp, tmp); 2725b2167459SRichard Henderson } 2726eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, tmp, 0x11111111); 2727eaa3783bSRichard Henderson tcg_gen_muli_reg(tmp, tmp, 6); 272860e29463SSven Schnelle do_unit(ctx, a->t, load_gpr(ctx, a->r), tmp, a->cf, false, 2729eaa3783bSRichard Henderson is_i ? tcg_gen_add_reg : tcg_gen_sub_reg); 273031234768SRichard Henderson return nullify_end(ctx); 2731b2167459SRichard Henderson } 2732b2167459SRichard Henderson 27330c982a28SRichard Henderson static bool trans_dcor(DisasContext *ctx, arg_rr_cf *a) 2734b2167459SRichard Henderson { 27350c982a28SRichard Henderson return do_dcor(ctx, a, false); 27360c982a28SRichard Henderson } 27370c982a28SRichard Henderson 27380c982a28SRichard Henderson static bool trans_dcor_i(DisasContext *ctx, arg_rr_cf *a) 27390c982a28SRichard Henderson { 27400c982a28SRichard Henderson return do_dcor(ctx, a, true); 27410c982a28SRichard Henderson } 27420c982a28SRichard Henderson 27430c982a28SRichard Henderson static bool trans_ds(DisasContext *ctx, arg_rrr_cf *a) 27440c982a28SRichard Henderson { 2745eaa3783bSRichard Henderson TCGv_reg dest, add1, add2, addc, zero, in1, in2; 2746b2167459SRichard Henderson 2747b2167459SRichard Henderson nullify_over(ctx); 2748b2167459SRichard Henderson 27490c982a28SRichard Henderson in1 = load_gpr(ctx, a->r1); 27500c982a28SRichard Henderson in2 = load_gpr(ctx, a->r2); 2751b2167459SRichard Henderson 2752b2167459SRichard Henderson add1 = tcg_temp_new(); 2753b2167459SRichard Henderson add2 = tcg_temp_new(); 2754b2167459SRichard Henderson addc = tcg_temp_new(); 2755b2167459SRichard Henderson dest = tcg_temp_new(); 275629dd6f64SRichard Henderson zero = tcg_constant_reg(0); 2757b2167459SRichard Henderson 2758b2167459SRichard Henderson /* Form R1 << 1 | PSW[CB]{8}. */ 2759eaa3783bSRichard Henderson tcg_gen_add_reg(add1, in1, in1); 2760eaa3783bSRichard Henderson tcg_gen_add_reg(add1, add1, cpu_psw_cb_msb); 2761b2167459SRichard Henderson 2762b2167459SRichard Henderson /* Add or subtract R2, depending on PSW[V]. Proper computation of 2763b2167459SRichard Henderson carry{8} requires that we subtract via + ~R2 + 1, as described in 2764b2167459SRichard Henderson the manual. By extracting and masking V, we can produce the 2765b2167459SRichard Henderson proper inputs to the addition without movcond. */ 2766eaa3783bSRichard Henderson tcg_gen_sari_reg(addc, cpu_psw_v, TARGET_REGISTER_BITS - 1); 2767eaa3783bSRichard Henderson tcg_gen_xor_reg(add2, in2, addc); 2768eaa3783bSRichard Henderson tcg_gen_andi_reg(addc, addc, 1); 2769b2167459SRichard Henderson /* ??? This is only correct for 32-bit. */ 2770b2167459SRichard Henderson tcg_gen_add2_i32(dest, cpu_psw_cb_msb, add1, zero, add2, zero); 2771b2167459SRichard Henderson tcg_gen_add2_i32(dest, cpu_psw_cb_msb, dest, cpu_psw_cb_msb, addc, zero); 2772b2167459SRichard Henderson 2773b2167459SRichard Henderson /* Write back the result register. */ 27740c982a28SRichard Henderson save_gpr(ctx, a->t, dest); 2775b2167459SRichard Henderson 2776b2167459SRichard Henderson /* Write back PSW[CB]. */ 2777eaa3783bSRichard Henderson tcg_gen_xor_reg(cpu_psw_cb, add1, add2); 2778eaa3783bSRichard Henderson tcg_gen_xor_reg(cpu_psw_cb, cpu_psw_cb, dest); 2779b2167459SRichard Henderson 2780b2167459SRichard Henderson /* Write back PSW[V] for the division step. */ 2781eaa3783bSRichard Henderson tcg_gen_neg_reg(cpu_psw_v, cpu_psw_cb_msb); 2782eaa3783bSRichard Henderson tcg_gen_xor_reg(cpu_psw_v, cpu_psw_v, in2); 2783b2167459SRichard Henderson 2784b2167459SRichard Henderson /* Install the new nullification. */ 27850c982a28SRichard Henderson if (a->cf) { 2786eaa3783bSRichard Henderson TCGv_reg sv = NULL; 2787b47a4a02SSven Schnelle if (cond_need_sv(a->cf >> 1)) { 2788b2167459SRichard Henderson /* ??? The lshift is supposed to contribute to overflow. */ 2789b2167459SRichard Henderson sv = do_add_sv(ctx, dest, add1, add2); 2790b2167459SRichard Henderson } 27910c982a28SRichard Henderson ctx->null_cond = do_cond(a->cf, dest, cpu_psw_cb_msb, sv); 2792b2167459SRichard Henderson } 2793b2167459SRichard Henderson 279431234768SRichard Henderson return nullify_end(ctx); 2795b2167459SRichard Henderson } 2796b2167459SRichard Henderson 27970588e061SRichard Henderson static bool trans_addi(DisasContext *ctx, arg_rri_cf *a) 2798b2167459SRichard Henderson { 27990588e061SRichard Henderson return do_add_imm(ctx, a, false, false); 28000588e061SRichard Henderson } 28010588e061SRichard Henderson 28020588e061SRichard Henderson static bool trans_addi_tsv(DisasContext *ctx, arg_rri_cf *a) 28030588e061SRichard Henderson { 28040588e061SRichard Henderson return do_add_imm(ctx, a, true, false); 28050588e061SRichard Henderson } 28060588e061SRichard Henderson 28070588e061SRichard Henderson static bool trans_addi_tc(DisasContext *ctx, arg_rri_cf *a) 28080588e061SRichard Henderson { 28090588e061SRichard Henderson return do_add_imm(ctx, a, false, true); 28100588e061SRichard Henderson } 28110588e061SRichard Henderson 28120588e061SRichard Henderson static bool trans_addi_tc_tsv(DisasContext *ctx, arg_rri_cf *a) 28130588e061SRichard Henderson { 28140588e061SRichard Henderson return do_add_imm(ctx, a, true, true); 28150588e061SRichard Henderson } 28160588e061SRichard Henderson 28170588e061SRichard Henderson static bool trans_subi(DisasContext *ctx, arg_rri_cf *a) 28180588e061SRichard Henderson { 28190588e061SRichard Henderson return do_sub_imm(ctx, a, false); 28200588e061SRichard Henderson } 28210588e061SRichard Henderson 28220588e061SRichard Henderson static bool trans_subi_tsv(DisasContext *ctx, arg_rri_cf *a) 28230588e061SRichard Henderson { 28240588e061SRichard Henderson return do_sub_imm(ctx, a, true); 28250588e061SRichard Henderson } 28260588e061SRichard Henderson 28270588e061SRichard Henderson static bool trans_cmpiclr(DisasContext *ctx, arg_rri_cf *a) 28280588e061SRichard Henderson { 2829eaa3783bSRichard Henderson TCGv_reg tcg_im, tcg_r2; 2830b2167459SRichard Henderson 28310588e061SRichard Henderson if (a->cf) { 2832b2167459SRichard Henderson nullify_over(ctx); 2833b2167459SRichard Henderson } 2834b2167459SRichard Henderson 28350588e061SRichard Henderson tcg_im = load_const(ctx, a->i); 28360588e061SRichard Henderson tcg_r2 = load_gpr(ctx, a->r); 28370588e061SRichard Henderson do_cmpclr(ctx, a->t, tcg_im, tcg_r2, a->cf); 2838b2167459SRichard Henderson 283931234768SRichard Henderson return nullify_end(ctx); 2840b2167459SRichard Henderson } 2841b2167459SRichard Henderson 28421cd012a5SRichard Henderson static bool trans_ld(DisasContext *ctx, arg_ldst *a) 284396d6407fSRichard Henderson { 28440786a3b6SHelge Deller if (unlikely(TARGET_REGISTER_BITS == 32 && a->size > MO_32)) { 28450786a3b6SHelge Deller return gen_illegal(ctx); 28460786a3b6SHelge Deller } else { 28471cd012a5SRichard Henderson return do_load(ctx, a->t, a->b, a->x, a->scale ? a->size : 0, 28481cd012a5SRichard Henderson a->disp, a->sp, a->m, a->size | MO_TE); 284996d6407fSRichard Henderson } 28500786a3b6SHelge Deller } 285196d6407fSRichard Henderson 28521cd012a5SRichard Henderson static bool trans_st(DisasContext *ctx, arg_ldst *a) 285396d6407fSRichard Henderson { 28541cd012a5SRichard Henderson assert(a->x == 0 && a->scale == 0); 28550786a3b6SHelge Deller if (unlikely(TARGET_REGISTER_BITS == 32 && a->size > MO_32)) { 28560786a3b6SHelge Deller return gen_illegal(ctx); 28570786a3b6SHelge Deller } else { 28581cd012a5SRichard Henderson return do_store(ctx, a->t, a->b, a->disp, a->sp, a->m, a->size | MO_TE); 285996d6407fSRichard Henderson } 28600786a3b6SHelge Deller } 286196d6407fSRichard Henderson 28621cd012a5SRichard Henderson static bool trans_ldc(DisasContext *ctx, arg_ldst *a) 286396d6407fSRichard Henderson { 2864b1af755cSRichard Henderson MemOp mop = MO_TE | MO_ALIGN | a->size; 286586f8d05fSRichard Henderson TCGv_reg zero, dest, ofs; 286686f8d05fSRichard Henderson TCGv_tl addr; 286796d6407fSRichard Henderson 286896d6407fSRichard Henderson nullify_over(ctx); 286996d6407fSRichard Henderson 28701cd012a5SRichard Henderson if (a->m) { 287186f8d05fSRichard Henderson /* Base register modification. Make sure if RT == RB, 287286f8d05fSRichard Henderson we see the result of the load. */ 287396d6407fSRichard Henderson dest = get_temp(ctx); 287496d6407fSRichard Henderson } else { 28751cd012a5SRichard Henderson dest = dest_gpr(ctx, a->t); 287696d6407fSRichard Henderson } 287796d6407fSRichard Henderson 28781cd012a5SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, a->x, a->scale ? a->size : 0, 28791cd012a5SRichard Henderson a->disp, a->sp, a->m, ctx->mmu_idx == MMU_PHYS_IDX); 2880b1af755cSRichard Henderson 2881b1af755cSRichard Henderson /* 2882b1af755cSRichard Henderson * For hppa1.1, LDCW is undefined unless aligned mod 16. 2883b1af755cSRichard Henderson * However actual hardware succeeds with aligned mod 4. 2884b1af755cSRichard Henderson * Detect this case and log a GUEST_ERROR. 2885b1af755cSRichard Henderson * 2886b1af755cSRichard Henderson * TODO: HPPA64 relaxes the over-alignment requirement 2887b1af755cSRichard Henderson * with the ,co completer. 2888b1af755cSRichard Henderson */ 2889b1af755cSRichard Henderson gen_helper_ldc_check(addr); 2890b1af755cSRichard Henderson 289129dd6f64SRichard Henderson zero = tcg_constant_reg(0); 289286f8d05fSRichard Henderson tcg_gen_atomic_xchg_reg(dest, addr, zero, ctx->mmu_idx, mop); 2893b1af755cSRichard Henderson 28941cd012a5SRichard Henderson if (a->m) { 28951cd012a5SRichard Henderson save_gpr(ctx, a->b, ofs); 289696d6407fSRichard Henderson } 28971cd012a5SRichard Henderson save_gpr(ctx, a->t, dest); 289896d6407fSRichard Henderson 289931234768SRichard Henderson return nullify_end(ctx); 290096d6407fSRichard Henderson } 290196d6407fSRichard Henderson 29021cd012a5SRichard Henderson static bool trans_stby(DisasContext *ctx, arg_stby *a) 290396d6407fSRichard Henderson { 290486f8d05fSRichard Henderson TCGv_reg ofs, val; 290586f8d05fSRichard Henderson TCGv_tl addr; 290696d6407fSRichard Henderson 290796d6407fSRichard Henderson nullify_over(ctx); 290896d6407fSRichard Henderson 29091cd012a5SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, 0, 0, a->disp, a->sp, a->m, 291086f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 29111cd012a5SRichard Henderson val = load_gpr(ctx, a->r); 29121cd012a5SRichard Henderson if (a->a) { 2913f9f46db4SEmilio G. Cota if (tb_cflags(ctx->base.tb) & CF_PARALLEL) { 2914f9f46db4SEmilio G. Cota gen_helper_stby_e_parallel(cpu_env, addr, val); 2915f9f46db4SEmilio G. Cota } else { 291696d6407fSRichard Henderson gen_helper_stby_e(cpu_env, addr, val); 2917f9f46db4SEmilio G. Cota } 2918f9f46db4SEmilio G. Cota } else { 2919f9f46db4SEmilio G. Cota if (tb_cflags(ctx->base.tb) & CF_PARALLEL) { 2920f9f46db4SEmilio G. Cota gen_helper_stby_b_parallel(cpu_env, addr, val); 292196d6407fSRichard Henderson } else { 292296d6407fSRichard Henderson gen_helper_stby_b(cpu_env, addr, val); 292396d6407fSRichard Henderson } 2924f9f46db4SEmilio G. Cota } 29251cd012a5SRichard Henderson if (a->m) { 292686f8d05fSRichard Henderson tcg_gen_andi_reg(ofs, ofs, ~3); 29271cd012a5SRichard Henderson save_gpr(ctx, a->b, ofs); 292896d6407fSRichard Henderson } 292996d6407fSRichard Henderson 293031234768SRichard Henderson return nullify_end(ctx); 293196d6407fSRichard Henderson } 293296d6407fSRichard Henderson 29331cd012a5SRichard Henderson static bool trans_lda(DisasContext *ctx, arg_ldst *a) 2934d0a851ccSRichard Henderson { 2935d0a851ccSRichard Henderson int hold_mmu_idx = ctx->mmu_idx; 2936d0a851ccSRichard Henderson 2937d0a851ccSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2938d0a851ccSRichard Henderson ctx->mmu_idx = MMU_PHYS_IDX; 29391cd012a5SRichard Henderson trans_ld(ctx, a); 2940d0a851ccSRichard Henderson ctx->mmu_idx = hold_mmu_idx; 294131234768SRichard Henderson return true; 2942d0a851ccSRichard Henderson } 2943d0a851ccSRichard Henderson 29441cd012a5SRichard Henderson static bool trans_sta(DisasContext *ctx, arg_ldst *a) 2945d0a851ccSRichard Henderson { 2946d0a851ccSRichard Henderson int hold_mmu_idx = ctx->mmu_idx; 2947d0a851ccSRichard Henderson 2948d0a851ccSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2949d0a851ccSRichard Henderson ctx->mmu_idx = MMU_PHYS_IDX; 29501cd012a5SRichard Henderson trans_st(ctx, a); 2951d0a851ccSRichard Henderson ctx->mmu_idx = hold_mmu_idx; 295231234768SRichard Henderson return true; 2953d0a851ccSRichard Henderson } 295495412a61SRichard Henderson 29550588e061SRichard Henderson static bool trans_ldil(DisasContext *ctx, arg_ldil *a) 2956b2167459SRichard Henderson { 29570588e061SRichard Henderson TCGv_reg tcg_rt = dest_gpr(ctx, a->t); 2958b2167459SRichard Henderson 29590588e061SRichard Henderson tcg_gen_movi_reg(tcg_rt, a->i); 29600588e061SRichard Henderson save_gpr(ctx, a->t, tcg_rt); 2961b2167459SRichard Henderson cond_free(&ctx->null_cond); 296231234768SRichard Henderson return true; 2963b2167459SRichard Henderson } 2964b2167459SRichard Henderson 29650588e061SRichard Henderson static bool trans_addil(DisasContext *ctx, arg_addil *a) 2966b2167459SRichard Henderson { 29670588e061SRichard Henderson TCGv_reg tcg_rt = load_gpr(ctx, a->r); 2968eaa3783bSRichard Henderson TCGv_reg tcg_r1 = dest_gpr(ctx, 1); 2969b2167459SRichard Henderson 29700588e061SRichard Henderson tcg_gen_addi_reg(tcg_r1, tcg_rt, a->i); 2971b2167459SRichard Henderson save_gpr(ctx, 1, tcg_r1); 2972b2167459SRichard Henderson cond_free(&ctx->null_cond); 297331234768SRichard Henderson return true; 2974b2167459SRichard Henderson } 2975b2167459SRichard Henderson 29760588e061SRichard Henderson static bool trans_ldo(DisasContext *ctx, arg_ldo *a) 2977b2167459SRichard Henderson { 29780588e061SRichard Henderson TCGv_reg tcg_rt = dest_gpr(ctx, a->t); 2979b2167459SRichard Henderson 2980b2167459SRichard Henderson /* Special case rb == 0, for the LDI pseudo-op. 2981b2167459SRichard Henderson The COPY pseudo-op is handled for free within tcg_gen_addi_tl. */ 29820588e061SRichard Henderson if (a->b == 0) { 29830588e061SRichard Henderson tcg_gen_movi_reg(tcg_rt, a->i); 2984b2167459SRichard Henderson } else { 29850588e061SRichard Henderson tcg_gen_addi_reg(tcg_rt, cpu_gr[a->b], a->i); 2986b2167459SRichard Henderson } 29870588e061SRichard Henderson save_gpr(ctx, a->t, tcg_rt); 2988b2167459SRichard Henderson cond_free(&ctx->null_cond); 298931234768SRichard Henderson return true; 2990b2167459SRichard Henderson } 2991b2167459SRichard Henderson 299201afb7beSRichard Henderson static bool do_cmpb(DisasContext *ctx, unsigned r, TCGv_reg in1, 299301afb7beSRichard Henderson unsigned c, unsigned f, unsigned n, int disp) 299498cd9ca7SRichard Henderson { 299501afb7beSRichard Henderson TCGv_reg dest, in2, sv; 299698cd9ca7SRichard Henderson DisasCond cond; 299798cd9ca7SRichard Henderson 299898cd9ca7SRichard Henderson in2 = load_gpr(ctx, r); 299998cd9ca7SRichard Henderson dest = get_temp(ctx); 300098cd9ca7SRichard Henderson 3001eaa3783bSRichard Henderson tcg_gen_sub_reg(dest, in1, in2); 300298cd9ca7SRichard Henderson 3003f764718dSRichard Henderson sv = NULL; 3004b47a4a02SSven Schnelle if (cond_need_sv(c)) { 300598cd9ca7SRichard Henderson sv = do_sub_sv(ctx, dest, in1, in2); 300698cd9ca7SRichard Henderson } 300798cd9ca7SRichard Henderson 300801afb7beSRichard Henderson cond = do_sub_cond(c * 2 + f, dest, in1, in2, sv); 300901afb7beSRichard Henderson return do_cbranch(ctx, disp, n, &cond); 301098cd9ca7SRichard Henderson } 301198cd9ca7SRichard Henderson 301201afb7beSRichard Henderson static bool trans_cmpb(DisasContext *ctx, arg_cmpb *a) 301398cd9ca7SRichard Henderson { 301401afb7beSRichard Henderson nullify_over(ctx); 301501afb7beSRichard Henderson return do_cmpb(ctx, a->r2, load_gpr(ctx, a->r1), a->c, a->f, a->n, a->disp); 301601afb7beSRichard Henderson } 301701afb7beSRichard Henderson 301801afb7beSRichard Henderson static bool trans_cmpbi(DisasContext *ctx, arg_cmpbi *a) 301901afb7beSRichard Henderson { 302001afb7beSRichard Henderson nullify_over(ctx); 302101afb7beSRichard Henderson return do_cmpb(ctx, a->r, load_const(ctx, a->i), a->c, a->f, a->n, a->disp); 302201afb7beSRichard Henderson } 302301afb7beSRichard Henderson 302401afb7beSRichard Henderson static bool do_addb(DisasContext *ctx, unsigned r, TCGv_reg in1, 302501afb7beSRichard Henderson unsigned c, unsigned f, unsigned n, int disp) 302601afb7beSRichard Henderson { 302701afb7beSRichard Henderson TCGv_reg dest, in2, sv, cb_msb; 302898cd9ca7SRichard Henderson DisasCond cond; 302998cd9ca7SRichard Henderson 303098cd9ca7SRichard Henderson in2 = load_gpr(ctx, r); 303143675d20SSven Schnelle dest = tcg_temp_new(); 3032f764718dSRichard Henderson sv = NULL; 3033f764718dSRichard Henderson cb_msb = NULL; 303498cd9ca7SRichard Henderson 3035b47a4a02SSven Schnelle if (cond_need_cb(c)) { 303698cd9ca7SRichard Henderson cb_msb = get_temp(ctx); 3037eaa3783bSRichard Henderson tcg_gen_movi_reg(cb_msb, 0); 3038eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, in1, cb_msb, in2, cb_msb); 3039b47a4a02SSven Schnelle } else { 3040eaa3783bSRichard Henderson tcg_gen_add_reg(dest, in1, in2); 3041b47a4a02SSven Schnelle } 3042b47a4a02SSven Schnelle if (cond_need_sv(c)) { 304398cd9ca7SRichard Henderson sv = do_add_sv(ctx, dest, in1, in2); 304498cd9ca7SRichard Henderson } 304598cd9ca7SRichard Henderson 304601afb7beSRichard Henderson cond = do_cond(c * 2 + f, dest, cb_msb, sv); 304743675d20SSven Schnelle save_gpr(ctx, r, dest); 304801afb7beSRichard Henderson return do_cbranch(ctx, disp, n, &cond); 304998cd9ca7SRichard Henderson } 305098cd9ca7SRichard Henderson 305101afb7beSRichard Henderson static bool trans_addb(DisasContext *ctx, arg_addb *a) 305298cd9ca7SRichard Henderson { 305301afb7beSRichard Henderson nullify_over(ctx); 305401afb7beSRichard Henderson return do_addb(ctx, a->r2, load_gpr(ctx, a->r1), a->c, a->f, a->n, a->disp); 305501afb7beSRichard Henderson } 305601afb7beSRichard Henderson 305701afb7beSRichard Henderson static bool trans_addbi(DisasContext *ctx, arg_addbi *a) 305801afb7beSRichard Henderson { 305901afb7beSRichard Henderson nullify_over(ctx); 306001afb7beSRichard Henderson return do_addb(ctx, a->r, load_const(ctx, a->i), a->c, a->f, a->n, a->disp); 306101afb7beSRichard Henderson } 306201afb7beSRichard Henderson 306301afb7beSRichard Henderson static bool trans_bb_sar(DisasContext *ctx, arg_bb_sar *a) 306401afb7beSRichard Henderson { 3065eaa3783bSRichard Henderson TCGv_reg tmp, tcg_r; 306698cd9ca7SRichard Henderson DisasCond cond; 306798cd9ca7SRichard Henderson 306898cd9ca7SRichard Henderson nullify_over(ctx); 306998cd9ca7SRichard Henderson 307098cd9ca7SRichard Henderson tmp = tcg_temp_new(); 307101afb7beSRichard Henderson tcg_r = load_gpr(ctx, a->r); 3072eaa3783bSRichard Henderson tcg_gen_shl_reg(tmp, tcg_r, cpu_sar); 307398cd9ca7SRichard Henderson 307401afb7beSRichard Henderson cond = cond_make_0(a->c ? TCG_COND_GE : TCG_COND_LT, tmp); 307501afb7beSRichard Henderson return do_cbranch(ctx, a->disp, a->n, &cond); 307698cd9ca7SRichard Henderson } 307798cd9ca7SRichard Henderson 307801afb7beSRichard Henderson static bool trans_bb_imm(DisasContext *ctx, arg_bb_imm *a) 307998cd9ca7SRichard Henderson { 308001afb7beSRichard Henderson TCGv_reg tmp, tcg_r; 308101afb7beSRichard Henderson DisasCond cond; 308201afb7beSRichard Henderson 308301afb7beSRichard Henderson nullify_over(ctx); 308401afb7beSRichard Henderson 308501afb7beSRichard Henderson tmp = tcg_temp_new(); 308601afb7beSRichard Henderson tcg_r = load_gpr(ctx, a->r); 308701afb7beSRichard Henderson tcg_gen_shli_reg(tmp, tcg_r, a->p); 308801afb7beSRichard Henderson 308901afb7beSRichard Henderson cond = cond_make_0(a->c ? TCG_COND_GE : TCG_COND_LT, tmp); 309001afb7beSRichard Henderson return do_cbranch(ctx, a->disp, a->n, &cond); 309101afb7beSRichard Henderson } 309201afb7beSRichard Henderson 309301afb7beSRichard Henderson static bool trans_movb(DisasContext *ctx, arg_movb *a) 309401afb7beSRichard Henderson { 3095eaa3783bSRichard Henderson TCGv_reg dest; 309698cd9ca7SRichard Henderson DisasCond cond; 309798cd9ca7SRichard Henderson 309898cd9ca7SRichard Henderson nullify_over(ctx); 309998cd9ca7SRichard Henderson 310001afb7beSRichard Henderson dest = dest_gpr(ctx, a->r2); 310101afb7beSRichard Henderson if (a->r1 == 0) { 3102eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 310398cd9ca7SRichard Henderson } else { 310401afb7beSRichard Henderson tcg_gen_mov_reg(dest, cpu_gr[a->r1]); 310598cd9ca7SRichard Henderson } 310698cd9ca7SRichard Henderson 310701afb7beSRichard Henderson cond = do_sed_cond(a->c, dest); 310801afb7beSRichard Henderson return do_cbranch(ctx, a->disp, a->n, &cond); 310901afb7beSRichard Henderson } 311001afb7beSRichard Henderson 311101afb7beSRichard Henderson static bool trans_movbi(DisasContext *ctx, arg_movbi *a) 311201afb7beSRichard Henderson { 311301afb7beSRichard Henderson TCGv_reg dest; 311401afb7beSRichard Henderson DisasCond cond; 311501afb7beSRichard Henderson 311601afb7beSRichard Henderson nullify_over(ctx); 311701afb7beSRichard Henderson 311801afb7beSRichard Henderson dest = dest_gpr(ctx, a->r); 311901afb7beSRichard Henderson tcg_gen_movi_reg(dest, a->i); 312001afb7beSRichard Henderson 312101afb7beSRichard Henderson cond = do_sed_cond(a->c, dest); 312201afb7beSRichard Henderson return do_cbranch(ctx, a->disp, a->n, &cond); 312398cd9ca7SRichard Henderson } 312498cd9ca7SRichard Henderson 312530878590SRichard Henderson static bool trans_shrpw_sar(DisasContext *ctx, arg_shrpw_sar *a) 31260b1347d2SRichard Henderson { 3127eaa3783bSRichard Henderson TCGv_reg dest; 31280b1347d2SRichard Henderson 312930878590SRichard Henderson if (a->c) { 31300b1347d2SRichard Henderson nullify_over(ctx); 31310b1347d2SRichard Henderson } 31320b1347d2SRichard Henderson 313330878590SRichard Henderson dest = dest_gpr(ctx, a->t); 313430878590SRichard Henderson if (a->r1 == 0) { 313530878590SRichard Henderson tcg_gen_ext32u_reg(dest, load_gpr(ctx, a->r2)); 3136eaa3783bSRichard Henderson tcg_gen_shr_reg(dest, dest, cpu_sar); 313730878590SRichard Henderson } else if (a->r1 == a->r2) { 31380b1347d2SRichard Henderson TCGv_i32 t32 = tcg_temp_new_i32(); 313930878590SRichard Henderson tcg_gen_trunc_reg_i32(t32, load_gpr(ctx, a->r2)); 31400b1347d2SRichard Henderson tcg_gen_rotr_i32(t32, t32, cpu_sar); 3141eaa3783bSRichard Henderson tcg_gen_extu_i32_reg(dest, t32); 31420b1347d2SRichard Henderson } else { 31430b1347d2SRichard Henderson TCGv_i64 t = tcg_temp_new_i64(); 31440b1347d2SRichard Henderson TCGv_i64 s = tcg_temp_new_i64(); 31450b1347d2SRichard Henderson 314630878590SRichard Henderson tcg_gen_concat_reg_i64(t, load_gpr(ctx, a->r2), load_gpr(ctx, a->r1)); 3147eaa3783bSRichard Henderson tcg_gen_extu_reg_i64(s, cpu_sar); 31480b1347d2SRichard Henderson tcg_gen_shr_i64(t, t, s); 3149eaa3783bSRichard Henderson tcg_gen_trunc_i64_reg(dest, t); 31500b1347d2SRichard Henderson } 315130878590SRichard Henderson save_gpr(ctx, a->t, dest); 31520b1347d2SRichard Henderson 31530b1347d2SRichard Henderson /* Install the new nullification. */ 31540b1347d2SRichard Henderson cond_free(&ctx->null_cond); 315530878590SRichard Henderson if (a->c) { 315630878590SRichard Henderson ctx->null_cond = do_sed_cond(a->c, dest); 31570b1347d2SRichard Henderson } 315831234768SRichard Henderson return nullify_end(ctx); 31590b1347d2SRichard Henderson } 31600b1347d2SRichard Henderson 316130878590SRichard Henderson static bool trans_shrpw_imm(DisasContext *ctx, arg_shrpw_imm *a) 31620b1347d2SRichard Henderson { 316330878590SRichard Henderson unsigned sa = 31 - a->cpos; 3164eaa3783bSRichard Henderson TCGv_reg dest, t2; 31650b1347d2SRichard Henderson 316630878590SRichard Henderson if (a->c) { 31670b1347d2SRichard Henderson nullify_over(ctx); 31680b1347d2SRichard Henderson } 31690b1347d2SRichard Henderson 317030878590SRichard Henderson dest = dest_gpr(ctx, a->t); 317130878590SRichard Henderson t2 = load_gpr(ctx, a->r2); 317205bfd4dbSRichard Henderson if (a->r1 == 0) { 317305bfd4dbSRichard Henderson tcg_gen_extract_reg(dest, t2, sa, 32 - sa); 317405bfd4dbSRichard Henderson } else if (TARGET_REGISTER_BITS == 32) { 317505bfd4dbSRichard Henderson tcg_gen_extract2_reg(dest, t2, cpu_gr[a->r1], sa); 317605bfd4dbSRichard Henderson } else if (a->r1 == a->r2) { 31770b1347d2SRichard Henderson TCGv_i32 t32 = tcg_temp_new_i32(); 3178eaa3783bSRichard Henderson tcg_gen_trunc_reg_i32(t32, t2); 31790b1347d2SRichard Henderson tcg_gen_rotri_i32(t32, t32, sa); 3180eaa3783bSRichard Henderson tcg_gen_extu_i32_reg(dest, t32); 31810b1347d2SRichard Henderson } else { 318205bfd4dbSRichard Henderson TCGv_i64 t64 = tcg_temp_new_i64(); 318305bfd4dbSRichard Henderson tcg_gen_concat_reg_i64(t64, t2, cpu_gr[a->r1]); 318405bfd4dbSRichard Henderson tcg_gen_shri_i64(t64, t64, sa); 318505bfd4dbSRichard Henderson tcg_gen_trunc_i64_reg(dest, t64); 31860b1347d2SRichard Henderson } 318730878590SRichard Henderson save_gpr(ctx, a->t, dest); 31880b1347d2SRichard Henderson 31890b1347d2SRichard Henderson /* Install the new nullification. */ 31900b1347d2SRichard Henderson cond_free(&ctx->null_cond); 319130878590SRichard Henderson if (a->c) { 319230878590SRichard Henderson ctx->null_cond = do_sed_cond(a->c, dest); 31930b1347d2SRichard Henderson } 319431234768SRichard Henderson return nullify_end(ctx); 31950b1347d2SRichard Henderson } 31960b1347d2SRichard Henderson 319730878590SRichard Henderson static bool trans_extrw_sar(DisasContext *ctx, arg_extrw_sar *a) 31980b1347d2SRichard Henderson { 319930878590SRichard Henderson unsigned len = 32 - a->clen; 3200eaa3783bSRichard Henderson TCGv_reg dest, src, tmp; 32010b1347d2SRichard Henderson 320230878590SRichard Henderson if (a->c) { 32030b1347d2SRichard Henderson nullify_over(ctx); 32040b1347d2SRichard Henderson } 32050b1347d2SRichard Henderson 320630878590SRichard Henderson dest = dest_gpr(ctx, a->t); 320730878590SRichard Henderson src = load_gpr(ctx, a->r); 32080b1347d2SRichard Henderson tmp = tcg_temp_new(); 32090b1347d2SRichard Henderson 32100b1347d2SRichard Henderson /* Recall that SAR is using big-endian bit numbering. */ 3211eaa3783bSRichard Henderson tcg_gen_xori_reg(tmp, cpu_sar, TARGET_REGISTER_BITS - 1); 321230878590SRichard Henderson if (a->se) { 3213eaa3783bSRichard Henderson tcg_gen_sar_reg(dest, src, tmp); 3214eaa3783bSRichard Henderson tcg_gen_sextract_reg(dest, dest, 0, len); 32150b1347d2SRichard Henderson } else { 3216eaa3783bSRichard Henderson tcg_gen_shr_reg(dest, src, tmp); 3217eaa3783bSRichard Henderson tcg_gen_extract_reg(dest, dest, 0, len); 32180b1347d2SRichard Henderson } 321930878590SRichard Henderson save_gpr(ctx, a->t, dest); 32200b1347d2SRichard Henderson 32210b1347d2SRichard Henderson /* Install the new nullification. */ 32220b1347d2SRichard Henderson cond_free(&ctx->null_cond); 322330878590SRichard Henderson if (a->c) { 322430878590SRichard Henderson ctx->null_cond = do_sed_cond(a->c, dest); 32250b1347d2SRichard Henderson } 322631234768SRichard Henderson return nullify_end(ctx); 32270b1347d2SRichard Henderson } 32280b1347d2SRichard Henderson 322930878590SRichard Henderson static bool trans_extrw_imm(DisasContext *ctx, arg_extrw_imm *a) 32300b1347d2SRichard Henderson { 323130878590SRichard Henderson unsigned len = 32 - a->clen; 323230878590SRichard Henderson unsigned cpos = 31 - a->pos; 3233eaa3783bSRichard Henderson TCGv_reg dest, src; 32340b1347d2SRichard Henderson 323530878590SRichard Henderson if (a->c) { 32360b1347d2SRichard Henderson nullify_over(ctx); 32370b1347d2SRichard Henderson } 32380b1347d2SRichard Henderson 323930878590SRichard Henderson dest = dest_gpr(ctx, a->t); 324030878590SRichard Henderson src = load_gpr(ctx, a->r); 324130878590SRichard Henderson if (a->se) { 3242eaa3783bSRichard Henderson tcg_gen_sextract_reg(dest, src, cpos, len); 32430b1347d2SRichard Henderson } else { 3244eaa3783bSRichard Henderson tcg_gen_extract_reg(dest, src, cpos, len); 32450b1347d2SRichard Henderson } 324630878590SRichard Henderson save_gpr(ctx, a->t, dest); 32470b1347d2SRichard Henderson 32480b1347d2SRichard Henderson /* Install the new nullification. */ 32490b1347d2SRichard Henderson cond_free(&ctx->null_cond); 325030878590SRichard Henderson if (a->c) { 325130878590SRichard Henderson ctx->null_cond = do_sed_cond(a->c, dest); 32520b1347d2SRichard Henderson } 325331234768SRichard Henderson return nullify_end(ctx); 32540b1347d2SRichard Henderson } 32550b1347d2SRichard Henderson 325630878590SRichard Henderson static bool trans_depwi_imm(DisasContext *ctx, arg_depwi_imm *a) 32570b1347d2SRichard Henderson { 325830878590SRichard Henderson unsigned len = 32 - a->clen; 3259eaa3783bSRichard Henderson target_sreg mask0, mask1; 3260eaa3783bSRichard Henderson TCGv_reg dest; 32610b1347d2SRichard Henderson 326230878590SRichard Henderson if (a->c) { 32630b1347d2SRichard Henderson nullify_over(ctx); 32640b1347d2SRichard Henderson } 326530878590SRichard Henderson if (a->cpos + len > 32) { 326630878590SRichard Henderson len = 32 - a->cpos; 32670b1347d2SRichard Henderson } 32680b1347d2SRichard Henderson 326930878590SRichard Henderson dest = dest_gpr(ctx, a->t); 327030878590SRichard Henderson mask0 = deposit64(0, a->cpos, len, a->i); 327130878590SRichard Henderson mask1 = deposit64(-1, a->cpos, len, a->i); 32720b1347d2SRichard Henderson 327330878590SRichard Henderson if (a->nz) { 327430878590SRichard Henderson TCGv_reg src = load_gpr(ctx, a->t); 32750b1347d2SRichard Henderson if (mask1 != -1) { 3276eaa3783bSRichard Henderson tcg_gen_andi_reg(dest, src, mask1); 32770b1347d2SRichard Henderson src = dest; 32780b1347d2SRichard Henderson } 3279eaa3783bSRichard Henderson tcg_gen_ori_reg(dest, src, mask0); 32800b1347d2SRichard Henderson } else { 3281eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, mask0); 32820b1347d2SRichard Henderson } 328330878590SRichard Henderson save_gpr(ctx, a->t, dest); 32840b1347d2SRichard Henderson 32850b1347d2SRichard Henderson /* Install the new nullification. */ 32860b1347d2SRichard Henderson cond_free(&ctx->null_cond); 328730878590SRichard Henderson if (a->c) { 328830878590SRichard Henderson ctx->null_cond = do_sed_cond(a->c, dest); 32890b1347d2SRichard Henderson } 329031234768SRichard Henderson return nullify_end(ctx); 32910b1347d2SRichard Henderson } 32920b1347d2SRichard Henderson 329330878590SRichard Henderson static bool trans_depw_imm(DisasContext *ctx, arg_depw_imm *a) 32940b1347d2SRichard Henderson { 329530878590SRichard Henderson unsigned rs = a->nz ? a->t : 0; 329630878590SRichard Henderson unsigned len = 32 - a->clen; 3297eaa3783bSRichard Henderson TCGv_reg dest, val; 32980b1347d2SRichard Henderson 329930878590SRichard Henderson if (a->c) { 33000b1347d2SRichard Henderson nullify_over(ctx); 33010b1347d2SRichard Henderson } 330230878590SRichard Henderson if (a->cpos + len > 32) { 330330878590SRichard Henderson len = 32 - a->cpos; 33040b1347d2SRichard Henderson } 33050b1347d2SRichard Henderson 330630878590SRichard Henderson dest = dest_gpr(ctx, a->t); 330730878590SRichard Henderson val = load_gpr(ctx, a->r); 33080b1347d2SRichard Henderson if (rs == 0) { 330930878590SRichard Henderson tcg_gen_deposit_z_reg(dest, val, a->cpos, len); 33100b1347d2SRichard Henderson } else { 331130878590SRichard Henderson tcg_gen_deposit_reg(dest, cpu_gr[rs], val, a->cpos, len); 33120b1347d2SRichard Henderson } 331330878590SRichard Henderson save_gpr(ctx, a->t, dest); 33140b1347d2SRichard Henderson 33150b1347d2SRichard Henderson /* Install the new nullification. */ 33160b1347d2SRichard Henderson cond_free(&ctx->null_cond); 331730878590SRichard Henderson if (a->c) { 331830878590SRichard Henderson ctx->null_cond = do_sed_cond(a->c, dest); 33190b1347d2SRichard Henderson } 332031234768SRichard Henderson return nullify_end(ctx); 33210b1347d2SRichard Henderson } 33220b1347d2SRichard Henderson 332330878590SRichard Henderson static bool do_depw_sar(DisasContext *ctx, unsigned rt, unsigned c, 332430878590SRichard Henderson unsigned nz, unsigned clen, TCGv_reg val) 33250b1347d2SRichard Henderson { 33260b1347d2SRichard Henderson unsigned rs = nz ? rt : 0; 33270b1347d2SRichard Henderson unsigned len = 32 - clen; 332830878590SRichard Henderson TCGv_reg mask, tmp, shift, dest; 33290b1347d2SRichard Henderson unsigned msb = 1U << (len - 1); 33300b1347d2SRichard Henderson 33310b1347d2SRichard Henderson dest = dest_gpr(ctx, rt); 33320b1347d2SRichard Henderson shift = tcg_temp_new(); 33330b1347d2SRichard Henderson tmp = tcg_temp_new(); 33340b1347d2SRichard Henderson 33350b1347d2SRichard Henderson /* Convert big-endian bit numbering in SAR to left-shift. */ 3336eaa3783bSRichard Henderson tcg_gen_xori_reg(shift, cpu_sar, TARGET_REGISTER_BITS - 1); 33370b1347d2SRichard Henderson 33380992a930SRichard Henderson mask = tcg_temp_new(); 33390992a930SRichard Henderson tcg_gen_movi_reg(mask, msb + (msb - 1)); 3340eaa3783bSRichard Henderson tcg_gen_and_reg(tmp, val, mask); 33410b1347d2SRichard Henderson if (rs) { 3342eaa3783bSRichard Henderson tcg_gen_shl_reg(mask, mask, shift); 3343eaa3783bSRichard Henderson tcg_gen_shl_reg(tmp, tmp, shift); 3344eaa3783bSRichard Henderson tcg_gen_andc_reg(dest, cpu_gr[rs], mask); 3345eaa3783bSRichard Henderson tcg_gen_or_reg(dest, dest, tmp); 33460b1347d2SRichard Henderson } else { 3347eaa3783bSRichard Henderson tcg_gen_shl_reg(dest, tmp, shift); 33480b1347d2SRichard Henderson } 33490b1347d2SRichard Henderson save_gpr(ctx, rt, dest); 33500b1347d2SRichard Henderson 33510b1347d2SRichard Henderson /* Install the new nullification. */ 33520b1347d2SRichard Henderson cond_free(&ctx->null_cond); 33530b1347d2SRichard Henderson if (c) { 33540b1347d2SRichard Henderson ctx->null_cond = do_sed_cond(c, dest); 33550b1347d2SRichard Henderson } 335631234768SRichard Henderson return nullify_end(ctx); 33570b1347d2SRichard Henderson } 33580b1347d2SRichard Henderson 335930878590SRichard Henderson static bool trans_depw_sar(DisasContext *ctx, arg_depw_sar *a) 336030878590SRichard Henderson { 3361a6deecceSSven Schnelle if (a->c) { 3362a6deecceSSven Schnelle nullify_over(ctx); 3363a6deecceSSven Schnelle } 336430878590SRichard Henderson return do_depw_sar(ctx, a->t, a->c, a->nz, a->clen, load_gpr(ctx, a->r)); 336530878590SRichard Henderson } 336630878590SRichard Henderson 336730878590SRichard Henderson static bool trans_depwi_sar(DisasContext *ctx, arg_depwi_sar *a) 336830878590SRichard Henderson { 3369a6deecceSSven Schnelle if (a->c) { 3370a6deecceSSven Schnelle nullify_over(ctx); 3371a6deecceSSven Schnelle } 337230878590SRichard Henderson return do_depw_sar(ctx, a->t, a->c, a->nz, a->clen, load_const(ctx, a->i)); 337330878590SRichard Henderson } 33740b1347d2SRichard Henderson 33758340f534SRichard Henderson static bool trans_be(DisasContext *ctx, arg_be *a) 337698cd9ca7SRichard Henderson { 3377660eefe1SRichard Henderson TCGv_reg tmp; 337898cd9ca7SRichard Henderson 3379c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY 338098cd9ca7SRichard Henderson /* ??? It seems like there should be a good way of using 338198cd9ca7SRichard Henderson "be disp(sr2, r0)", the canonical gateway entry mechanism 338298cd9ca7SRichard Henderson to our advantage. But that appears to be inconvenient to 338398cd9ca7SRichard Henderson manage along side branch delay slots. Therefore we handle 338498cd9ca7SRichard Henderson entry into the gateway page via absolute address. */ 338598cd9ca7SRichard Henderson /* Since we don't implement spaces, just branch. Do notice the special 338698cd9ca7SRichard Henderson case of "be disp(*,r0)" using a direct branch to disp, so that we can 338798cd9ca7SRichard Henderson goto_tb to the TB containing the syscall. */ 33888340f534SRichard Henderson if (a->b == 0) { 33898340f534SRichard Henderson return do_dbranch(ctx, a->disp, a->l, a->n); 339098cd9ca7SRichard Henderson } 3391c301f34eSRichard Henderson #else 3392c301f34eSRichard Henderson nullify_over(ctx); 3393660eefe1SRichard Henderson #endif 3394660eefe1SRichard Henderson 3395660eefe1SRichard Henderson tmp = get_temp(ctx); 33968340f534SRichard Henderson tcg_gen_addi_reg(tmp, load_gpr(ctx, a->b), a->disp); 3397660eefe1SRichard Henderson tmp = do_ibranch_priv(ctx, tmp); 3398c301f34eSRichard Henderson 3399c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY 34008340f534SRichard Henderson return do_ibranch(ctx, tmp, a->l, a->n); 3401c301f34eSRichard Henderson #else 3402c301f34eSRichard Henderson TCGv_i64 new_spc = tcg_temp_new_i64(); 3403c301f34eSRichard Henderson 34048340f534SRichard Henderson load_spr(ctx, new_spc, a->sp); 34058340f534SRichard Henderson if (a->l) { 3406c301f34eSRichard Henderson copy_iaoq_entry(cpu_gr[31], ctx->iaoq_n, ctx->iaoq_n_var); 3407c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_sr[0], cpu_iasq_f); 3408c301f34eSRichard Henderson } 34098340f534SRichard Henderson if (a->n && use_nullify_skip(ctx)) { 3410c301f34eSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_f, tmp); 3411c301f34eSRichard Henderson tcg_gen_addi_reg(cpu_iaoq_b, cpu_iaoq_f, 4); 3412c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, new_spc); 3413c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_b, cpu_iasq_f); 3414c301f34eSRichard Henderson } else { 3415c301f34eSRichard Henderson copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b); 3416c301f34eSRichard Henderson if (ctx->iaoq_b == -1) { 3417c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b); 3418c301f34eSRichard Henderson } 3419c301f34eSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_b, tmp); 3420c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_b, new_spc); 34218340f534SRichard Henderson nullify_set(ctx, a->n); 3422c301f34eSRichard Henderson } 3423c301f34eSRichard Henderson tcg_gen_lookup_and_goto_ptr(); 342431234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 342531234768SRichard Henderson return nullify_end(ctx); 3426c301f34eSRichard Henderson #endif 342798cd9ca7SRichard Henderson } 342898cd9ca7SRichard Henderson 34298340f534SRichard Henderson static bool trans_bl(DisasContext *ctx, arg_bl *a) 343098cd9ca7SRichard Henderson { 34318340f534SRichard Henderson return do_dbranch(ctx, iaoq_dest(ctx, a->disp), a->l, a->n); 343298cd9ca7SRichard Henderson } 343398cd9ca7SRichard Henderson 34348340f534SRichard Henderson static bool trans_b_gate(DisasContext *ctx, arg_b_gate *a) 343543e05652SRichard Henderson { 34368340f534SRichard Henderson target_ureg dest = iaoq_dest(ctx, a->disp); 343743e05652SRichard Henderson 34386e5f5300SSven Schnelle nullify_over(ctx); 34396e5f5300SSven Schnelle 344043e05652SRichard Henderson /* Make sure the caller hasn't done something weird with the queue. 344143e05652SRichard Henderson * ??? This is not quite the same as the PSW[B] bit, which would be 344243e05652SRichard Henderson * expensive to track. Real hardware will trap for 344343e05652SRichard Henderson * b gateway 344443e05652SRichard Henderson * b gateway+4 (in delay slot of first branch) 344543e05652SRichard Henderson * However, checking for a non-sequential instruction queue *will* 344643e05652SRichard Henderson * diagnose the security hole 344743e05652SRichard Henderson * b gateway 344843e05652SRichard Henderson * b evil 344943e05652SRichard Henderson * in which instructions at evil would run with increased privs. 345043e05652SRichard Henderson */ 345143e05652SRichard Henderson if (ctx->iaoq_b == -1 || ctx->iaoq_b != ctx->iaoq_f + 4) { 345243e05652SRichard Henderson return gen_illegal(ctx); 345343e05652SRichard Henderson } 345443e05652SRichard Henderson 345543e05652SRichard Henderson #ifndef CONFIG_USER_ONLY 345643e05652SRichard Henderson if (ctx->tb_flags & PSW_C) { 345743e05652SRichard Henderson CPUHPPAState *env = ctx->cs->env_ptr; 345843e05652SRichard Henderson int type = hppa_artype_for_page(env, ctx->base.pc_next); 345943e05652SRichard Henderson /* If we could not find a TLB entry, then we need to generate an 346043e05652SRichard Henderson ITLB miss exception so the kernel will provide it. 346143e05652SRichard Henderson The resulting TLB fill operation will invalidate this TB and 346243e05652SRichard Henderson we will re-translate, at which point we *will* be able to find 346343e05652SRichard Henderson the TLB entry and determine if this is in fact a gateway page. */ 346443e05652SRichard Henderson if (type < 0) { 346531234768SRichard Henderson gen_excp(ctx, EXCP_ITLB_MISS); 346631234768SRichard Henderson return true; 346743e05652SRichard Henderson } 346843e05652SRichard Henderson /* No change for non-gateway pages or for priv decrease. */ 346943e05652SRichard Henderson if (type >= 4 && type - 4 < ctx->privilege) { 347043e05652SRichard Henderson dest = deposit32(dest, 0, 2, type - 4); 347143e05652SRichard Henderson } 347243e05652SRichard Henderson } else { 347343e05652SRichard Henderson dest &= -4; /* priv = 0 */ 347443e05652SRichard Henderson } 347543e05652SRichard Henderson #endif 347643e05652SRichard Henderson 34776e5f5300SSven Schnelle if (a->l) { 34786e5f5300SSven Schnelle TCGv_reg tmp = dest_gpr(ctx, a->l); 34796e5f5300SSven Schnelle if (ctx->privilege < 3) { 34806e5f5300SSven Schnelle tcg_gen_andi_reg(tmp, tmp, -4); 34816e5f5300SSven Schnelle } 34826e5f5300SSven Schnelle tcg_gen_ori_reg(tmp, tmp, ctx->privilege); 34836e5f5300SSven Schnelle save_gpr(ctx, a->l, tmp); 34846e5f5300SSven Schnelle } 34856e5f5300SSven Schnelle 34866e5f5300SSven Schnelle return do_dbranch(ctx, dest, 0, a->n); 348743e05652SRichard Henderson } 348843e05652SRichard Henderson 34898340f534SRichard Henderson static bool trans_blr(DisasContext *ctx, arg_blr *a) 349098cd9ca7SRichard Henderson { 3491b35aec85SRichard Henderson if (a->x) { 3492eaa3783bSRichard Henderson TCGv_reg tmp = get_temp(ctx); 34938340f534SRichard Henderson tcg_gen_shli_reg(tmp, load_gpr(ctx, a->x), 3); 3494eaa3783bSRichard Henderson tcg_gen_addi_reg(tmp, tmp, ctx->iaoq_f + 8); 3495660eefe1SRichard Henderson /* The computation here never changes privilege level. */ 34968340f534SRichard Henderson return do_ibranch(ctx, tmp, a->l, a->n); 3497b35aec85SRichard Henderson } else { 3498b35aec85SRichard Henderson /* BLR R0,RX is a good way to load PC+8 into RX. */ 3499b35aec85SRichard Henderson return do_dbranch(ctx, ctx->iaoq_f + 8, a->l, a->n); 3500b35aec85SRichard Henderson } 350198cd9ca7SRichard Henderson } 350298cd9ca7SRichard Henderson 35038340f534SRichard Henderson static bool trans_bv(DisasContext *ctx, arg_bv *a) 350498cd9ca7SRichard Henderson { 3505eaa3783bSRichard Henderson TCGv_reg dest; 350698cd9ca7SRichard Henderson 35078340f534SRichard Henderson if (a->x == 0) { 35088340f534SRichard Henderson dest = load_gpr(ctx, a->b); 350998cd9ca7SRichard Henderson } else { 351098cd9ca7SRichard Henderson dest = get_temp(ctx); 35118340f534SRichard Henderson tcg_gen_shli_reg(dest, load_gpr(ctx, a->x), 3); 35128340f534SRichard Henderson tcg_gen_add_reg(dest, dest, load_gpr(ctx, a->b)); 351398cd9ca7SRichard Henderson } 3514660eefe1SRichard Henderson dest = do_ibranch_priv(ctx, dest); 35158340f534SRichard Henderson return do_ibranch(ctx, dest, 0, a->n); 351698cd9ca7SRichard Henderson } 351798cd9ca7SRichard Henderson 35188340f534SRichard Henderson static bool trans_bve(DisasContext *ctx, arg_bve *a) 351998cd9ca7SRichard Henderson { 3520660eefe1SRichard Henderson TCGv_reg dest; 352198cd9ca7SRichard Henderson 3522c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY 35238340f534SRichard Henderson dest = do_ibranch_priv(ctx, load_gpr(ctx, a->b)); 35248340f534SRichard Henderson return do_ibranch(ctx, dest, a->l, a->n); 3525c301f34eSRichard Henderson #else 3526c301f34eSRichard Henderson nullify_over(ctx); 35278340f534SRichard Henderson dest = do_ibranch_priv(ctx, load_gpr(ctx, a->b)); 3528c301f34eSRichard Henderson 3529c301f34eSRichard Henderson copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b); 3530c301f34eSRichard Henderson if (ctx->iaoq_b == -1) { 3531c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b); 3532c301f34eSRichard Henderson } 3533c301f34eSRichard Henderson copy_iaoq_entry(cpu_iaoq_b, -1, dest); 3534c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_b, space_select(ctx, 0, dest)); 35358340f534SRichard Henderson if (a->l) { 35368340f534SRichard Henderson copy_iaoq_entry(cpu_gr[a->l], ctx->iaoq_n, ctx->iaoq_n_var); 3537c301f34eSRichard Henderson } 35388340f534SRichard Henderson nullify_set(ctx, a->n); 3539c301f34eSRichard Henderson tcg_gen_lookup_and_goto_ptr(); 354031234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 354131234768SRichard Henderson return nullify_end(ctx); 3542c301f34eSRichard Henderson #endif 354398cd9ca7SRichard Henderson } 354498cd9ca7SRichard Henderson 35451ca74648SRichard Henderson /* 35461ca74648SRichard Henderson * Float class 0 35471ca74648SRichard Henderson */ 3548ebe9383cSRichard Henderson 35491ca74648SRichard Henderson static void gen_fcpy_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 3550ebe9383cSRichard Henderson { 3551ebe9383cSRichard Henderson tcg_gen_mov_i32(dst, src); 3552ebe9383cSRichard Henderson } 3553ebe9383cSRichard Henderson 355459f8c04bSHelge Deller static bool trans_fid_f(DisasContext *ctx, arg_fid_f *a) 355559f8c04bSHelge Deller { 3556a300dad3SRichard Henderson uint64_t ret; 3557a300dad3SRichard Henderson 3558a300dad3SRichard Henderson if (TARGET_REGISTER_BITS == 64) { 3559a300dad3SRichard Henderson ret = 0x13080000000000ULL; /* PA8700 (PCX-W2) */ 3560a300dad3SRichard Henderson } else { 3561a300dad3SRichard Henderson ret = 0x0f080000000000ULL; /* PA7300LC (PCX-L2) */ 3562a300dad3SRichard Henderson } 3563a300dad3SRichard Henderson 356459f8c04bSHelge Deller nullify_over(ctx); 3565a300dad3SRichard Henderson save_frd(0, tcg_constant_i64(ret)); 356659f8c04bSHelge Deller return nullify_end(ctx); 356759f8c04bSHelge Deller } 356859f8c04bSHelge Deller 35691ca74648SRichard Henderson static bool trans_fcpy_f(DisasContext *ctx, arg_fclass01 *a) 35701ca74648SRichard Henderson { 35711ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_fcpy_f); 35721ca74648SRichard Henderson } 35731ca74648SRichard Henderson 3574ebe9383cSRichard Henderson static void gen_fcpy_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 3575ebe9383cSRichard Henderson { 3576ebe9383cSRichard Henderson tcg_gen_mov_i64(dst, src); 3577ebe9383cSRichard Henderson } 3578ebe9383cSRichard Henderson 35791ca74648SRichard Henderson static bool trans_fcpy_d(DisasContext *ctx, arg_fclass01 *a) 35801ca74648SRichard Henderson { 35811ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_fcpy_d); 35821ca74648SRichard Henderson } 35831ca74648SRichard Henderson 35841ca74648SRichard Henderson static void gen_fabs_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 3585ebe9383cSRichard Henderson { 3586ebe9383cSRichard Henderson tcg_gen_andi_i32(dst, src, INT32_MAX); 3587ebe9383cSRichard Henderson } 3588ebe9383cSRichard Henderson 35891ca74648SRichard Henderson static bool trans_fabs_f(DisasContext *ctx, arg_fclass01 *a) 35901ca74648SRichard Henderson { 35911ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_fabs_f); 35921ca74648SRichard Henderson } 35931ca74648SRichard Henderson 3594ebe9383cSRichard Henderson static void gen_fabs_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 3595ebe9383cSRichard Henderson { 3596ebe9383cSRichard Henderson tcg_gen_andi_i64(dst, src, INT64_MAX); 3597ebe9383cSRichard Henderson } 3598ebe9383cSRichard Henderson 35991ca74648SRichard Henderson static bool trans_fabs_d(DisasContext *ctx, arg_fclass01 *a) 36001ca74648SRichard Henderson { 36011ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_fabs_d); 36021ca74648SRichard Henderson } 36031ca74648SRichard Henderson 36041ca74648SRichard Henderson static bool trans_fsqrt_f(DisasContext *ctx, arg_fclass01 *a) 36051ca74648SRichard Henderson { 36061ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fsqrt_s); 36071ca74648SRichard Henderson } 36081ca74648SRichard Henderson 36091ca74648SRichard Henderson static bool trans_fsqrt_d(DisasContext *ctx, arg_fclass01 *a) 36101ca74648SRichard Henderson { 36111ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fsqrt_d); 36121ca74648SRichard Henderson } 36131ca74648SRichard Henderson 36141ca74648SRichard Henderson static bool trans_frnd_f(DisasContext *ctx, arg_fclass01 *a) 36151ca74648SRichard Henderson { 36161ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_frnd_s); 36171ca74648SRichard Henderson } 36181ca74648SRichard Henderson 36191ca74648SRichard Henderson static bool trans_frnd_d(DisasContext *ctx, arg_fclass01 *a) 36201ca74648SRichard Henderson { 36211ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_frnd_d); 36221ca74648SRichard Henderson } 36231ca74648SRichard Henderson 36241ca74648SRichard Henderson static void gen_fneg_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 3625ebe9383cSRichard Henderson { 3626ebe9383cSRichard Henderson tcg_gen_xori_i32(dst, src, INT32_MIN); 3627ebe9383cSRichard Henderson } 3628ebe9383cSRichard Henderson 36291ca74648SRichard Henderson static bool trans_fneg_f(DisasContext *ctx, arg_fclass01 *a) 36301ca74648SRichard Henderson { 36311ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_fneg_f); 36321ca74648SRichard Henderson } 36331ca74648SRichard Henderson 3634ebe9383cSRichard Henderson static void gen_fneg_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 3635ebe9383cSRichard Henderson { 3636ebe9383cSRichard Henderson tcg_gen_xori_i64(dst, src, INT64_MIN); 3637ebe9383cSRichard Henderson } 3638ebe9383cSRichard Henderson 36391ca74648SRichard Henderson static bool trans_fneg_d(DisasContext *ctx, arg_fclass01 *a) 36401ca74648SRichard Henderson { 36411ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_fneg_d); 36421ca74648SRichard Henderson } 36431ca74648SRichard Henderson 36441ca74648SRichard Henderson static void gen_fnegabs_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 3645ebe9383cSRichard Henderson { 3646ebe9383cSRichard Henderson tcg_gen_ori_i32(dst, src, INT32_MIN); 3647ebe9383cSRichard Henderson } 3648ebe9383cSRichard Henderson 36491ca74648SRichard Henderson static bool trans_fnegabs_f(DisasContext *ctx, arg_fclass01 *a) 36501ca74648SRichard Henderson { 36511ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_fnegabs_f); 36521ca74648SRichard Henderson } 36531ca74648SRichard Henderson 3654ebe9383cSRichard Henderson static void gen_fnegabs_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 3655ebe9383cSRichard Henderson { 3656ebe9383cSRichard Henderson tcg_gen_ori_i64(dst, src, INT64_MIN); 3657ebe9383cSRichard Henderson } 3658ebe9383cSRichard Henderson 36591ca74648SRichard Henderson static bool trans_fnegabs_d(DisasContext *ctx, arg_fclass01 *a) 36601ca74648SRichard Henderson { 36611ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_fnegabs_d); 36621ca74648SRichard Henderson } 36631ca74648SRichard Henderson 36641ca74648SRichard Henderson /* 36651ca74648SRichard Henderson * Float class 1 36661ca74648SRichard Henderson */ 36671ca74648SRichard Henderson 36681ca74648SRichard Henderson static bool trans_fcnv_d_f(DisasContext *ctx, arg_fclass01 *a) 36691ca74648SRichard Henderson { 36701ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_d_s); 36711ca74648SRichard Henderson } 36721ca74648SRichard Henderson 36731ca74648SRichard Henderson static bool trans_fcnv_f_d(DisasContext *ctx, arg_fclass01 *a) 36741ca74648SRichard Henderson { 36751ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_s_d); 36761ca74648SRichard Henderson } 36771ca74648SRichard Henderson 36781ca74648SRichard Henderson static bool trans_fcnv_w_f(DisasContext *ctx, arg_fclass01 *a) 36791ca74648SRichard Henderson { 36801ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_w_s); 36811ca74648SRichard Henderson } 36821ca74648SRichard Henderson 36831ca74648SRichard Henderson static bool trans_fcnv_q_f(DisasContext *ctx, arg_fclass01 *a) 36841ca74648SRichard Henderson { 36851ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_dw_s); 36861ca74648SRichard Henderson } 36871ca74648SRichard Henderson 36881ca74648SRichard Henderson static bool trans_fcnv_w_d(DisasContext *ctx, arg_fclass01 *a) 36891ca74648SRichard Henderson { 36901ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_w_d); 36911ca74648SRichard Henderson } 36921ca74648SRichard Henderson 36931ca74648SRichard Henderson static bool trans_fcnv_q_d(DisasContext *ctx, arg_fclass01 *a) 36941ca74648SRichard Henderson { 36951ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_dw_d); 36961ca74648SRichard Henderson } 36971ca74648SRichard Henderson 36981ca74648SRichard Henderson static bool trans_fcnv_f_w(DisasContext *ctx, arg_fclass01 *a) 36991ca74648SRichard Henderson { 37001ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_s_w); 37011ca74648SRichard Henderson } 37021ca74648SRichard Henderson 37031ca74648SRichard Henderson static bool trans_fcnv_d_w(DisasContext *ctx, arg_fclass01 *a) 37041ca74648SRichard Henderson { 37051ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_d_w); 37061ca74648SRichard Henderson } 37071ca74648SRichard Henderson 37081ca74648SRichard Henderson static bool trans_fcnv_f_q(DisasContext *ctx, arg_fclass01 *a) 37091ca74648SRichard Henderson { 37101ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_s_dw); 37111ca74648SRichard Henderson } 37121ca74648SRichard Henderson 37131ca74648SRichard Henderson static bool trans_fcnv_d_q(DisasContext *ctx, arg_fclass01 *a) 37141ca74648SRichard Henderson { 37151ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_d_dw); 37161ca74648SRichard Henderson } 37171ca74648SRichard Henderson 37181ca74648SRichard Henderson static bool trans_fcnv_t_f_w(DisasContext *ctx, arg_fclass01 *a) 37191ca74648SRichard Henderson { 37201ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_t_s_w); 37211ca74648SRichard Henderson } 37221ca74648SRichard Henderson 37231ca74648SRichard Henderson static bool trans_fcnv_t_d_w(DisasContext *ctx, arg_fclass01 *a) 37241ca74648SRichard Henderson { 37251ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_t_d_w); 37261ca74648SRichard Henderson } 37271ca74648SRichard Henderson 37281ca74648SRichard Henderson static bool trans_fcnv_t_f_q(DisasContext *ctx, arg_fclass01 *a) 37291ca74648SRichard Henderson { 37301ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_t_s_dw); 37311ca74648SRichard Henderson } 37321ca74648SRichard Henderson 37331ca74648SRichard Henderson static bool trans_fcnv_t_d_q(DisasContext *ctx, arg_fclass01 *a) 37341ca74648SRichard Henderson { 37351ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_t_d_dw); 37361ca74648SRichard Henderson } 37371ca74648SRichard Henderson 37381ca74648SRichard Henderson static bool trans_fcnv_uw_f(DisasContext *ctx, arg_fclass01 *a) 37391ca74648SRichard Henderson { 37401ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_uw_s); 37411ca74648SRichard Henderson } 37421ca74648SRichard Henderson 37431ca74648SRichard Henderson static bool trans_fcnv_uq_f(DisasContext *ctx, arg_fclass01 *a) 37441ca74648SRichard Henderson { 37451ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_udw_s); 37461ca74648SRichard Henderson } 37471ca74648SRichard Henderson 37481ca74648SRichard Henderson static bool trans_fcnv_uw_d(DisasContext *ctx, arg_fclass01 *a) 37491ca74648SRichard Henderson { 37501ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_uw_d); 37511ca74648SRichard Henderson } 37521ca74648SRichard Henderson 37531ca74648SRichard Henderson static bool trans_fcnv_uq_d(DisasContext *ctx, arg_fclass01 *a) 37541ca74648SRichard Henderson { 37551ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_udw_d); 37561ca74648SRichard Henderson } 37571ca74648SRichard Henderson 37581ca74648SRichard Henderson static bool trans_fcnv_f_uw(DisasContext *ctx, arg_fclass01 *a) 37591ca74648SRichard Henderson { 37601ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_s_uw); 37611ca74648SRichard Henderson } 37621ca74648SRichard Henderson 37631ca74648SRichard Henderson static bool trans_fcnv_d_uw(DisasContext *ctx, arg_fclass01 *a) 37641ca74648SRichard Henderson { 37651ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_d_uw); 37661ca74648SRichard Henderson } 37671ca74648SRichard Henderson 37681ca74648SRichard Henderson static bool trans_fcnv_f_uq(DisasContext *ctx, arg_fclass01 *a) 37691ca74648SRichard Henderson { 37701ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_s_udw); 37711ca74648SRichard Henderson } 37721ca74648SRichard Henderson 37731ca74648SRichard Henderson static bool trans_fcnv_d_uq(DisasContext *ctx, arg_fclass01 *a) 37741ca74648SRichard Henderson { 37751ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_d_udw); 37761ca74648SRichard Henderson } 37771ca74648SRichard Henderson 37781ca74648SRichard Henderson static bool trans_fcnv_t_f_uw(DisasContext *ctx, arg_fclass01 *a) 37791ca74648SRichard Henderson { 37801ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_t_s_uw); 37811ca74648SRichard Henderson } 37821ca74648SRichard Henderson 37831ca74648SRichard Henderson static bool trans_fcnv_t_d_uw(DisasContext *ctx, arg_fclass01 *a) 37841ca74648SRichard Henderson { 37851ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_t_d_uw); 37861ca74648SRichard Henderson } 37871ca74648SRichard Henderson 37881ca74648SRichard Henderson static bool trans_fcnv_t_f_uq(DisasContext *ctx, arg_fclass01 *a) 37891ca74648SRichard Henderson { 37901ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_t_s_udw); 37911ca74648SRichard Henderson } 37921ca74648SRichard Henderson 37931ca74648SRichard Henderson static bool trans_fcnv_t_d_uq(DisasContext *ctx, arg_fclass01 *a) 37941ca74648SRichard Henderson { 37951ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_t_d_udw); 37961ca74648SRichard Henderson } 37971ca74648SRichard Henderson 37981ca74648SRichard Henderson /* 37991ca74648SRichard Henderson * Float class 2 38001ca74648SRichard Henderson */ 38011ca74648SRichard Henderson 38021ca74648SRichard Henderson static bool trans_fcmp_f(DisasContext *ctx, arg_fclass2 *a) 3803ebe9383cSRichard Henderson { 3804ebe9383cSRichard Henderson TCGv_i32 ta, tb, tc, ty; 3805ebe9383cSRichard Henderson 3806ebe9383cSRichard Henderson nullify_over(ctx); 3807ebe9383cSRichard Henderson 38081ca74648SRichard Henderson ta = load_frw0_i32(a->r1); 38091ca74648SRichard Henderson tb = load_frw0_i32(a->r2); 381029dd6f64SRichard Henderson ty = tcg_constant_i32(a->y); 381129dd6f64SRichard Henderson tc = tcg_constant_i32(a->c); 3812ebe9383cSRichard Henderson 3813ebe9383cSRichard Henderson gen_helper_fcmp_s(cpu_env, ta, tb, ty, tc); 3814ebe9383cSRichard Henderson 38151ca74648SRichard Henderson return nullify_end(ctx); 3816ebe9383cSRichard Henderson } 3817ebe9383cSRichard Henderson 38181ca74648SRichard Henderson static bool trans_fcmp_d(DisasContext *ctx, arg_fclass2 *a) 3819ebe9383cSRichard Henderson { 3820ebe9383cSRichard Henderson TCGv_i64 ta, tb; 3821ebe9383cSRichard Henderson TCGv_i32 tc, ty; 3822ebe9383cSRichard Henderson 3823ebe9383cSRichard Henderson nullify_over(ctx); 3824ebe9383cSRichard Henderson 38251ca74648SRichard Henderson ta = load_frd0(a->r1); 38261ca74648SRichard Henderson tb = load_frd0(a->r2); 382729dd6f64SRichard Henderson ty = tcg_constant_i32(a->y); 382829dd6f64SRichard Henderson tc = tcg_constant_i32(a->c); 3829ebe9383cSRichard Henderson 3830ebe9383cSRichard Henderson gen_helper_fcmp_d(cpu_env, ta, tb, ty, tc); 3831ebe9383cSRichard Henderson 383231234768SRichard Henderson return nullify_end(ctx); 3833ebe9383cSRichard Henderson } 3834ebe9383cSRichard Henderson 38351ca74648SRichard Henderson static bool trans_ftest(DisasContext *ctx, arg_ftest *a) 3836ebe9383cSRichard Henderson { 3837eaa3783bSRichard Henderson TCGv_reg t; 3838ebe9383cSRichard Henderson 3839ebe9383cSRichard Henderson nullify_over(ctx); 3840ebe9383cSRichard Henderson 38411ca74648SRichard Henderson t = get_temp(ctx); 3842eaa3783bSRichard Henderson tcg_gen_ld32u_reg(t, cpu_env, offsetof(CPUHPPAState, fr0_shadow)); 3843ebe9383cSRichard Henderson 38441ca74648SRichard Henderson if (a->y == 1) { 3845ebe9383cSRichard Henderson int mask; 3846ebe9383cSRichard Henderson bool inv = false; 3847ebe9383cSRichard Henderson 38481ca74648SRichard Henderson switch (a->c) { 3849ebe9383cSRichard Henderson case 0: /* simple */ 3850eaa3783bSRichard Henderson tcg_gen_andi_reg(t, t, 0x4000000); 3851ebe9383cSRichard Henderson ctx->null_cond = cond_make_0(TCG_COND_NE, t); 3852ebe9383cSRichard Henderson goto done; 3853ebe9383cSRichard Henderson case 2: /* rej */ 3854ebe9383cSRichard Henderson inv = true; 3855ebe9383cSRichard Henderson /* fallthru */ 3856ebe9383cSRichard Henderson case 1: /* acc */ 3857ebe9383cSRichard Henderson mask = 0x43ff800; 3858ebe9383cSRichard Henderson break; 3859ebe9383cSRichard Henderson case 6: /* rej8 */ 3860ebe9383cSRichard Henderson inv = true; 3861ebe9383cSRichard Henderson /* fallthru */ 3862ebe9383cSRichard Henderson case 5: /* acc8 */ 3863ebe9383cSRichard Henderson mask = 0x43f8000; 3864ebe9383cSRichard Henderson break; 3865ebe9383cSRichard Henderson case 9: /* acc6 */ 3866ebe9383cSRichard Henderson mask = 0x43e0000; 3867ebe9383cSRichard Henderson break; 3868ebe9383cSRichard Henderson case 13: /* acc4 */ 3869ebe9383cSRichard Henderson mask = 0x4380000; 3870ebe9383cSRichard Henderson break; 3871ebe9383cSRichard Henderson case 17: /* acc2 */ 3872ebe9383cSRichard Henderson mask = 0x4200000; 3873ebe9383cSRichard Henderson break; 3874ebe9383cSRichard Henderson default: 38751ca74648SRichard Henderson gen_illegal(ctx); 38761ca74648SRichard Henderson return true; 3877ebe9383cSRichard Henderson } 3878ebe9383cSRichard Henderson if (inv) { 3879eaa3783bSRichard Henderson TCGv_reg c = load_const(ctx, mask); 3880eaa3783bSRichard Henderson tcg_gen_or_reg(t, t, c); 3881ebe9383cSRichard Henderson ctx->null_cond = cond_make(TCG_COND_EQ, t, c); 3882ebe9383cSRichard Henderson } else { 3883eaa3783bSRichard Henderson tcg_gen_andi_reg(t, t, mask); 3884ebe9383cSRichard Henderson ctx->null_cond = cond_make_0(TCG_COND_EQ, t); 3885ebe9383cSRichard Henderson } 38861ca74648SRichard Henderson } else { 38871ca74648SRichard Henderson unsigned cbit = (a->y ^ 1) - 1; 38881ca74648SRichard Henderson 38891ca74648SRichard Henderson tcg_gen_extract_reg(t, t, 21 - cbit, 1); 38901ca74648SRichard Henderson ctx->null_cond = cond_make_0(TCG_COND_NE, t); 38911ca74648SRichard Henderson } 38921ca74648SRichard Henderson 3893ebe9383cSRichard Henderson done: 389431234768SRichard Henderson return nullify_end(ctx); 3895ebe9383cSRichard Henderson } 3896ebe9383cSRichard Henderson 38971ca74648SRichard Henderson /* 38981ca74648SRichard Henderson * Float class 2 38991ca74648SRichard Henderson */ 39001ca74648SRichard Henderson 39011ca74648SRichard Henderson static bool trans_fadd_f(DisasContext *ctx, arg_fclass3 *a) 3902ebe9383cSRichard Henderson { 39031ca74648SRichard Henderson return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fadd_s); 39041ca74648SRichard Henderson } 39051ca74648SRichard Henderson 39061ca74648SRichard Henderson static bool trans_fadd_d(DisasContext *ctx, arg_fclass3 *a) 39071ca74648SRichard Henderson { 39081ca74648SRichard Henderson return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fadd_d); 39091ca74648SRichard Henderson } 39101ca74648SRichard Henderson 39111ca74648SRichard Henderson static bool trans_fsub_f(DisasContext *ctx, arg_fclass3 *a) 39121ca74648SRichard Henderson { 39131ca74648SRichard Henderson return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fsub_s); 39141ca74648SRichard Henderson } 39151ca74648SRichard Henderson 39161ca74648SRichard Henderson static bool trans_fsub_d(DisasContext *ctx, arg_fclass3 *a) 39171ca74648SRichard Henderson { 39181ca74648SRichard Henderson return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fsub_d); 39191ca74648SRichard Henderson } 39201ca74648SRichard Henderson 39211ca74648SRichard Henderson static bool trans_fmpy_f(DisasContext *ctx, arg_fclass3 *a) 39221ca74648SRichard Henderson { 39231ca74648SRichard Henderson return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fmpy_s); 39241ca74648SRichard Henderson } 39251ca74648SRichard Henderson 39261ca74648SRichard Henderson static bool trans_fmpy_d(DisasContext *ctx, arg_fclass3 *a) 39271ca74648SRichard Henderson { 39281ca74648SRichard Henderson return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fmpy_d); 39291ca74648SRichard Henderson } 39301ca74648SRichard Henderson 39311ca74648SRichard Henderson static bool trans_fdiv_f(DisasContext *ctx, arg_fclass3 *a) 39321ca74648SRichard Henderson { 39331ca74648SRichard Henderson return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fdiv_s); 39341ca74648SRichard Henderson } 39351ca74648SRichard Henderson 39361ca74648SRichard Henderson static bool trans_fdiv_d(DisasContext *ctx, arg_fclass3 *a) 39371ca74648SRichard Henderson { 39381ca74648SRichard Henderson return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fdiv_d); 39391ca74648SRichard Henderson } 39401ca74648SRichard Henderson 39411ca74648SRichard Henderson static bool trans_xmpyu(DisasContext *ctx, arg_xmpyu *a) 39421ca74648SRichard Henderson { 39431ca74648SRichard Henderson TCGv_i64 x, y; 3944ebe9383cSRichard Henderson 3945ebe9383cSRichard Henderson nullify_over(ctx); 3946ebe9383cSRichard Henderson 39471ca74648SRichard Henderson x = load_frw0_i64(a->r1); 39481ca74648SRichard Henderson y = load_frw0_i64(a->r2); 39491ca74648SRichard Henderson tcg_gen_mul_i64(x, x, y); 39501ca74648SRichard Henderson save_frd(a->t, x); 3951ebe9383cSRichard Henderson 395231234768SRichard Henderson return nullify_end(ctx); 3953ebe9383cSRichard Henderson } 3954ebe9383cSRichard Henderson 3955ebe9383cSRichard Henderson /* Convert the fmpyadd single-precision register encodings to standard. */ 3956ebe9383cSRichard Henderson static inline int fmpyadd_s_reg(unsigned r) 3957ebe9383cSRichard Henderson { 3958ebe9383cSRichard Henderson return (r & 16) * 2 + 16 + (r & 15); 3959ebe9383cSRichard Henderson } 3960ebe9383cSRichard Henderson 3961b1e2af57SRichard Henderson static bool do_fmpyadd_s(DisasContext *ctx, arg_mpyadd *a, bool is_sub) 3962ebe9383cSRichard Henderson { 3963b1e2af57SRichard Henderson int tm = fmpyadd_s_reg(a->tm); 3964b1e2af57SRichard Henderson int ra = fmpyadd_s_reg(a->ra); 3965b1e2af57SRichard Henderson int ta = fmpyadd_s_reg(a->ta); 3966b1e2af57SRichard Henderson int rm2 = fmpyadd_s_reg(a->rm2); 3967b1e2af57SRichard Henderson int rm1 = fmpyadd_s_reg(a->rm1); 3968ebe9383cSRichard Henderson 3969ebe9383cSRichard Henderson nullify_over(ctx); 3970ebe9383cSRichard Henderson 3971ebe9383cSRichard Henderson do_fop_weww(ctx, tm, rm1, rm2, gen_helper_fmpy_s); 3972ebe9383cSRichard Henderson do_fop_weww(ctx, ta, ta, ra, 3973ebe9383cSRichard Henderson is_sub ? gen_helper_fsub_s : gen_helper_fadd_s); 3974ebe9383cSRichard Henderson 397531234768SRichard Henderson return nullify_end(ctx); 3976ebe9383cSRichard Henderson } 3977ebe9383cSRichard Henderson 3978b1e2af57SRichard Henderson static bool trans_fmpyadd_f(DisasContext *ctx, arg_mpyadd *a) 3979b1e2af57SRichard Henderson { 3980b1e2af57SRichard Henderson return do_fmpyadd_s(ctx, a, false); 3981b1e2af57SRichard Henderson } 3982b1e2af57SRichard Henderson 3983b1e2af57SRichard Henderson static bool trans_fmpysub_f(DisasContext *ctx, arg_mpyadd *a) 3984b1e2af57SRichard Henderson { 3985b1e2af57SRichard Henderson return do_fmpyadd_s(ctx, a, true); 3986b1e2af57SRichard Henderson } 3987b1e2af57SRichard Henderson 3988b1e2af57SRichard Henderson static bool do_fmpyadd_d(DisasContext *ctx, arg_mpyadd *a, bool is_sub) 3989b1e2af57SRichard Henderson { 3990b1e2af57SRichard Henderson nullify_over(ctx); 3991b1e2af57SRichard Henderson 3992b1e2af57SRichard Henderson do_fop_dedd(ctx, a->tm, a->rm1, a->rm2, gen_helper_fmpy_d); 3993b1e2af57SRichard Henderson do_fop_dedd(ctx, a->ta, a->ta, a->ra, 3994b1e2af57SRichard Henderson is_sub ? gen_helper_fsub_d : gen_helper_fadd_d); 3995b1e2af57SRichard Henderson 3996b1e2af57SRichard Henderson return nullify_end(ctx); 3997b1e2af57SRichard Henderson } 3998b1e2af57SRichard Henderson 3999b1e2af57SRichard Henderson static bool trans_fmpyadd_d(DisasContext *ctx, arg_mpyadd *a) 4000b1e2af57SRichard Henderson { 4001b1e2af57SRichard Henderson return do_fmpyadd_d(ctx, a, false); 4002b1e2af57SRichard Henderson } 4003b1e2af57SRichard Henderson 4004b1e2af57SRichard Henderson static bool trans_fmpysub_d(DisasContext *ctx, arg_mpyadd *a) 4005b1e2af57SRichard Henderson { 4006b1e2af57SRichard Henderson return do_fmpyadd_d(ctx, a, true); 4007b1e2af57SRichard Henderson } 4008b1e2af57SRichard Henderson 4009c3bad4f8SRichard Henderson static bool trans_fmpyfadd_f(DisasContext *ctx, arg_fmpyfadd_f *a) 4010ebe9383cSRichard Henderson { 4011c3bad4f8SRichard Henderson TCGv_i32 x, y, z; 4012ebe9383cSRichard Henderson 4013ebe9383cSRichard Henderson nullify_over(ctx); 4014c3bad4f8SRichard Henderson x = load_frw0_i32(a->rm1); 4015c3bad4f8SRichard Henderson y = load_frw0_i32(a->rm2); 4016c3bad4f8SRichard Henderson z = load_frw0_i32(a->ra3); 4017ebe9383cSRichard Henderson 4018c3bad4f8SRichard Henderson if (a->neg) { 4019c3bad4f8SRichard Henderson gen_helper_fmpynfadd_s(x, cpu_env, x, y, z); 4020ebe9383cSRichard Henderson } else { 4021c3bad4f8SRichard Henderson gen_helper_fmpyfadd_s(x, cpu_env, x, y, z); 4022ebe9383cSRichard Henderson } 4023ebe9383cSRichard Henderson 4024c3bad4f8SRichard Henderson save_frw_i32(a->t, x); 402531234768SRichard Henderson return nullify_end(ctx); 4026ebe9383cSRichard Henderson } 4027ebe9383cSRichard Henderson 4028c3bad4f8SRichard Henderson static bool trans_fmpyfadd_d(DisasContext *ctx, arg_fmpyfadd_d *a) 4029ebe9383cSRichard Henderson { 4030c3bad4f8SRichard Henderson TCGv_i64 x, y, z; 4031ebe9383cSRichard Henderson 4032ebe9383cSRichard Henderson nullify_over(ctx); 4033c3bad4f8SRichard Henderson x = load_frd0(a->rm1); 4034c3bad4f8SRichard Henderson y = load_frd0(a->rm2); 4035c3bad4f8SRichard Henderson z = load_frd0(a->ra3); 4036ebe9383cSRichard Henderson 4037c3bad4f8SRichard Henderson if (a->neg) { 4038c3bad4f8SRichard Henderson gen_helper_fmpynfadd_d(x, cpu_env, x, y, z); 4039ebe9383cSRichard Henderson } else { 4040c3bad4f8SRichard Henderson gen_helper_fmpyfadd_d(x, cpu_env, x, y, z); 4041ebe9383cSRichard Henderson } 4042ebe9383cSRichard Henderson 4043c3bad4f8SRichard Henderson save_frd(a->t, x); 404431234768SRichard Henderson return nullify_end(ctx); 4045ebe9383cSRichard Henderson } 4046ebe9383cSRichard Henderson 404715da177bSSven Schnelle static bool trans_diag(DisasContext *ctx, arg_diag *a) 404815da177bSSven Schnelle { 404915da177bSSven Schnelle qemu_log_mask(LOG_UNIMP, "DIAG opcode ignored\n"); 405015da177bSSven Schnelle cond_free(&ctx->null_cond); 405115da177bSSven Schnelle return true; 405215da177bSSven Schnelle } 405315da177bSSven Schnelle 4054b542683dSEmilio G. Cota static void hppa_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) 405561766fe9SRichard Henderson { 405651b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 4057f764718dSRichard Henderson int bound; 405861766fe9SRichard Henderson 405951b061fbSRichard Henderson ctx->cs = cs; 4060494737b7SRichard Henderson ctx->tb_flags = ctx->base.tb->flags; 40613d68ee7bSRichard Henderson 40623d68ee7bSRichard Henderson #ifdef CONFIG_USER_ONLY 40633d68ee7bSRichard Henderson ctx->privilege = MMU_USER_IDX; 40643d68ee7bSRichard Henderson ctx->mmu_idx = MMU_USER_IDX; 4065ebd0e151SRichard Henderson ctx->iaoq_f = ctx->base.pc_first | MMU_USER_IDX; 4066ebd0e151SRichard Henderson ctx->iaoq_b = ctx->base.tb->cs_base | MMU_USER_IDX; 4067217d1a5eSRichard Henderson ctx->unalign = (ctx->tb_flags & TB_FLAG_UNALIGN ? MO_UNALN : MO_ALIGN); 4068c301f34eSRichard Henderson #else 4069494737b7SRichard Henderson ctx->privilege = (ctx->tb_flags >> TB_FLAG_PRIV_SHIFT) & 3; 4070494737b7SRichard Henderson ctx->mmu_idx = (ctx->tb_flags & PSW_D ? ctx->privilege : MMU_PHYS_IDX); 40713d68ee7bSRichard Henderson 4072c301f34eSRichard Henderson /* Recover the IAOQ values from the GVA + PRIV. */ 4073c301f34eSRichard Henderson uint64_t cs_base = ctx->base.tb->cs_base; 4074c301f34eSRichard Henderson uint64_t iasq_f = cs_base & ~0xffffffffull; 4075c301f34eSRichard Henderson int32_t diff = cs_base; 4076c301f34eSRichard Henderson 4077c301f34eSRichard Henderson ctx->iaoq_f = (ctx->base.pc_first & ~iasq_f) + ctx->privilege; 4078c301f34eSRichard Henderson ctx->iaoq_b = (diff ? ctx->iaoq_f + diff : -1); 4079c301f34eSRichard Henderson #endif 408051b061fbSRichard Henderson ctx->iaoq_n = -1; 4081f764718dSRichard Henderson ctx->iaoq_n_var = NULL; 408261766fe9SRichard Henderson 40833d68ee7bSRichard Henderson /* Bound the number of instructions by those left on the page. */ 40843d68ee7bSRichard Henderson bound = -(ctx->base.pc_first | TARGET_PAGE_MASK) / 4; 4085b542683dSEmilio G. Cota ctx->base.max_insns = MIN(ctx->base.max_insns, bound); 40863d68ee7bSRichard Henderson 408786f8d05fSRichard Henderson ctx->ntempr = 0; 408886f8d05fSRichard Henderson ctx->ntempl = 0; 408986f8d05fSRichard Henderson memset(ctx->tempr, 0, sizeof(ctx->tempr)); 409086f8d05fSRichard Henderson memset(ctx->templ, 0, sizeof(ctx->templ)); 409161766fe9SRichard Henderson } 409261766fe9SRichard Henderson 409351b061fbSRichard Henderson static void hppa_tr_tb_start(DisasContextBase *dcbase, CPUState *cs) 409451b061fbSRichard Henderson { 409551b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 409661766fe9SRichard Henderson 40973d68ee7bSRichard Henderson /* Seed the nullification status from PSW[N], as saved in TB->FLAGS. */ 409851b061fbSRichard Henderson ctx->null_cond = cond_make_f(); 409951b061fbSRichard Henderson ctx->psw_n_nonzero = false; 4100494737b7SRichard Henderson if (ctx->tb_flags & PSW_N) { 410151b061fbSRichard Henderson ctx->null_cond.c = TCG_COND_ALWAYS; 410251b061fbSRichard Henderson ctx->psw_n_nonzero = true; 4103129e9cc3SRichard Henderson } 410451b061fbSRichard Henderson ctx->null_lab = NULL; 410561766fe9SRichard Henderson } 410661766fe9SRichard Henderson 410751b061fbSRichard Henderson static void hppa_tr_insn_start(DisasContextBase *dcbase, CPUState *cs) 410851b061fbSRichard Henderson { 410951b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 411051b061fbSRichard Henderson 411151b061fbSRichard Henderson tcg_gen_insn_start(ctx->iaoq_f, ctx->iaoq_b); 411251b061fbSRichard Henderson } 411351b061fbSRichard Henderson 411451b061fbSRichard Henderson static void hppa_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs) 411551b061fbSRichard Henderson { 411651b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 411751b061fbSRichard Henderson CPUHPPAState *env = cs->env_ptr; 411851b061fbSRichard Henderson DisasJumpType ret; 411951b061fbSRichard Henderson int i, n; 412051b061fbSRichard Henderson 412151b061fbSRichard Henderson /* Execute one insn. */ 4122ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY 4123c301f34eSRichard Henderson if (ctx->base.pc_next < TARGET_PAGE_SIZE) { 412431234768SRichard Henderson do_page_zero(ctx); 412531234768SRichard Henderson ret = ctx->base.is_jmp; 4126869051eaSRichard Henderson assert(ret != DISAS_NEXT); 4127ba1d0b44SRichard Henderson } else 4128ba1d0b44SRichard Henderson #endif 4129ba1d0b44SRichard Henderson { 413061766fe9SRichard Henderson /* Always fetch the insn, even if nullified, so that we check 413161766fe9SRichard Henderson the page permissions for execute. */ 41324e116893SIlya Leoshkevich uint32_t insn = translator_ldl(env, &ctx->base, ctx->base.pc_next); 413361766fe9SRichard Henderson 413461766fe9SRichard Henderson /* Set up the IA queue for the next insn. 413561766fe9SRichard Henderson This will be overwritten by a branch. */ 413651b061fbSRichard Henderson if (ctx->iaoq_b == -1) { 413751b061fbSRichard Henderson ctx->iaoq_n = -1; 413851b061fbSRichard Henderson ctx->iaoq_n_var = get_temp(ctx); 4139eaa3783bSRichard Henderson tcg_gen_addi_reg(ctx->iaoq_n_var, cpu_iaoq_b, 4); 414061766fe9SRichard Henderson } else { 414151b061fbSRichard Henderson ctx->iaoq_n = ctx->iaoq_b + 4; 4142f764718dSRichard Henderson ctx->iaoq_n_var = NULL; 414361766fe9SRichard Henderson } 414461766fe9SRichard Henderson 414551b061fbSRichard Henderson if (unlikely(ctx->null_cond.c == TCG_COND_ALWAYS)) { 414651b061fbSRichard Henderson ctx->null_cond.c = TCG_COND_NEVER; 4147869051eaSRichard Henderson ret = DISAS_NEXT; 4148129e9cc3SRichard Henderson } else { 41491a19da0dSRichard Henderson ctx->insn = insn; 415031274b46SRichard Henderson if (!decode(ctx, insn)) { 415131274b46SRichard Henderson gen_illegal(ctx); 415231274b46SRichard Henderson } 415331234768SRichard Henderson ret = ctx->base.is_jmp; 415451b061fbSRichard Henderson assert(ctx->null_lab == NULL); 4155129e9cc3SRichard Henderson } 415661766fe9SRichard Henderson } 415761766fe9SRichard Henderson 4158af187238SRichard Henderson /* Forget any temporaries allocated. */ 415986f8d05fSRichard Henderson for (i = 0, n = ctx->ntempr; i < n; ++i) { 416086f8d05fSRichard Henderson ctx->tempr[i] = NULL; 416161766fe9SRichard Henderson } 416286f8d05fSRichard Henderson for (i = 0, n = ctx->ntempl; i < n; ++i) { 416386f8d05fSRichard Henderson ctx->templ[i] = NULL; 416486f8d05fSRichard Henderson } 416586f8d05fSRichard Henderson ctx->ntempr = 0; 416686f8d05fSRichard Henderson ctx->ntempl = 0; 416761766fe9SRichard Henderson 41683d68ee7bSRichard Henderson /* Advance the insn queue. Note that this check also detects 41693d68ee7bSRichard Henderson a priority change within the instruction queue. */ 417051b061fbSRichard Henderson if (ret == DISAS_NEXT && ctx->iaoq_b != ctx->iaoq_f + 4) { 4171c301f34eSRichard Henderson if (ctx->iaoq_b != -1 && ctx->iaoq_n != -1 4172c301f34eSRichard Henderson && use_goto_tb(ctx, ctx->iaoq_b) 4173c301f34eSRichard Henderson && (ctx->null_cond.c == TCG_COND_NEVER 4174c301f34eSRichard Henderson || ctx->null_cond.c == TCG_COND_ALWAYS)) { 417551b061fbSRichard Henderson nullify_set(ctx, ctx->null_cond.c == TCG_COND_ALWAYS); 417651b061fbSRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_b, ctx->iaoq_n); 417731234768SRichard Henderson ctx->base.is_jmp = ret = DISAS_NORETURN; 4178129e9cc3SRichard Henderson } else { 417931234768SRichard Henderson ctx->base.is_jmp = ret = DISAS_IAQ_N_STALE; 418061766fe9SRichard Henderson } 4181129e9cc3SRichard Henderson } 418251b061fbSRichard Henderson ctx->iaoq_f = ctx->iaoq_b; 418351b061fbSRichard Henderson ctx->iaoq_b = ctx->iaoq_n; 4184c301f34eSRichard Henderson ctx->base.pc_next += 4; 418561766fe9SRichard Henderson 4186c5d0aec2SRichard Henderson switch (ret) { 4187c5d0aec2SRichard Henderson case DISAS_NORETURN: 4188c5d0aec2SRichard Henderson case DISAS_IAQ_N_UPDATED: 4189c5d0aec2SRichard Henderson break; 4190c5d0aec2SRichard Henderson 4191c5d0aec2SRichard Henderson case DISAS_NEXT: 4192c5d0aec2SRichard Henderson case DISAS_IAQ_N_STALE: 4193c5d0aec2SRichard Henderson case DISAS_IAQ_N_STALE_EXIT: 419451b061fbSRichard Henderson if (ctx->iaoq_f == -1) { 4195eaa3783bSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_f, cpu_iaoq_b); 419651b061fbSRichard Henderson copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_n, ctx->iaoq_n_var); 4197c301f34eSRichard Henderson #ifndef CONFIG_USER_ONLY 4198c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b); 4199c301f34eSRichard Henderson #endif 420051b061fbSRichard Henderson nullify_save(ctx); 4201c5d0aec2SRichard Henderson ctx->base.is_jmp = (ret == DISAS_IAQ_N_STALE_EXIT 4202c5d0aec2SRichard Henderson ? DISAS_EXIT 4203c5d0aec2SRichard Henderson : DISAS_IAQ_N_UPDATED); 420451b061fbSRichard Henderson } else if (ctx->iaoq_b == -1) { 4205eaa3783bSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_b, ctx->iaoq_n_var); 420661766fe9SRichard Henderson } 4207c5d0aec2SRichard Henderson break; 4208c5d0aec2SRichard Henderson 4209c5d0aec2SRichard Henderson default: 4210c5d0aec2SRichard Henderson g_assert_not_reached(); 4211c5d0aec2SRichard Henderson } 421261766fe9SRichard Henderson } 421361766fe9SRichard Henderson 421451b061fbSRichard Henderson static void hppa_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs) 421551b061fbSRichard Henderson { 421651b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 4217e1b5a5edSRichard Henderson DisasJumpType is_jmp = ctx->base.is_jmp; 421851b061fbSRichard Henderson 4219e1b5a5edSRichard Henderson switch (is_jmp) { 4220869051eaSRichard Henderson case DISAS_NORETURN: 422161766fe9SRichard Henderson break; 422251b061fbSRichard Henderson case DISAS_TOO_MANY: 4223869051eaSRichard Henderson case DISAS_IAQ_N_STALE: 4224e1b5a5edSRichard Henderson case DISAS_IAQ_N_STALE_EXIT: 422551b061fbSRichard Henderson copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_f, cpu_iaoq_f); 422651b061fbSRichard Henderson copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_b, cpu_iaoq_b); 422751b061fbSRichard Henderson nullify_save(ctx); 422861766fe9SRichard Henderson /* FALLTHRU */ 4229869051eaSRichard Henderson case DISAS_IAQ_N_UPDATED: 42308532a14eSRichard Henderson if (is_jmp != DISAS_IAQ_N_STALE_EXIT) { 42317f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr(); 42328532a14eSRichard Henderson break; 423361766fe9SRichard Henderson } 4234c5d0aec2SRichard Henderson /* FALLTHRU */ 4235c5d0aec2SRichard Henderson case DISAS_EXIT: 4236c5d0aec2SRichard Henderson tcg_gen_exit_tb(NULL, 0); 423761766fe9SRichard Henderson break; 423861766fe9SRichard Henderson default: 423951b061fbSRichard Henderson g_assert_not_reached(); 424061766fe9SRichard Henderson } 424151b061fbSRichard Henderson } 424261766fe9SRichard Henderson 42438eb806a7SRichard Henderson static void hppa_tr_disas_log(const DisasContextBase *dcbase, 42448eb806a7SRichard Henderson CPUState *cs, FILE *logfile) 424551b061fbSRichard Henderson { 4246c301f34eSRichard Henderson target_ulong pc = dcbase->pc_first; 424761766fe9SRichard Henderson 4248ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY 4249ba1d0b44SRichard Henderson switch (pc) { 42507ad439dfSRichard Henderson case 0x00: 42518eb806a7SRichard Henderson fprintf(logfile, "IN:\n0x00000000: (null)\n"); 4252ba1d0b44SRichard Henderson return; 42537ad439dfSRichard Henderson case 0xb0: 42548eb806a7SRichard Henderson fprintf(logfile, "IN:\n0x000000b0: light-weight-syscall\n"); 4255ba1d0b44SRichard Henderson return; 42567ad439dfSRichard Henderson case 0xe0: 42578eb806a7SRichard Henderson fprintf(logfile, "IN:\n0x000000e0: set-thread-pointer-syscall\n"); 4258ba1d0b44SRichard Henderson return; 42597ad439dfSRichard Henderson case 0x100: 42608eb806a7SRichard Henderson fprintf(logfile, "IN:\n0x00000100: syscall\n"); 4261ba1d0b44SRichard Henderson return; 42627ad439dfSRichard Henderson } 4263ba1d0b44SRichard Henderson #endif 4264ba1d0b44SRichard Henderson 42658eb806a7SRichard Henderson fprintf(logfile, "IN: %s\n", lookup_symbol(pc)); 42668eb806a7SRichard Henderson target_disas(logfile, cs, pc, dcbase->tb->size); 426761766fe9SRichard Henderson } 426851b061fbSRichard Henderson 426951b061fbSRichard Henderson static const TranslatorOps hppa_tr_ops = { 427051b061fbSRichard Henderson .init_disas_context = hppa_tr_init_disas_context, 427151b061fbSRichard Henderson .tb_start = hppa_tr_tb_start, 427251b061fbSRichard Henderson .insn_start = hppa_tr_insn_start, 427351b061fbSRichard Henderson .translate_insn = hppa_tr_translate_insn, 427451b061fbSRichard Henderson .tb_stop = hppa_tr_tb_stop, 427551b061fbSRichard Henderson .disas_log = hppa_tr_disas_log, 427651b061fbSRichard Henderson }; 427751b061fbSRichard Henderson 4278597f9b2dSRichard Henderson void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int *max_insns, 4279306c8721SRichard Henderson target_ulong pc, void *host_pc) 428051b061fbSRichard Henderson { 428151b061fbSRichard Henderson DisasContext ctx; 4282306c8721SRichard Henderson translator_loop(cs, tb, max_insns, pc, host_pc, &hppa_tr_ops, &ctx.base); 428361766fe9SRichard Henderson } 4284